blob: 7b0abf08a5833e4a78fb3965921bdd90ed8d0e57 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010040#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010042#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <linux/moduleparam.h>
44#include <linux/init.h>
45#include <linux/slab.h>
46#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010047#include <linux/mutex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <sound/core.h>
49#include <sound/initval.h>
50#include "hda_codec.h"
51
52
Takashi Iwai5aba4f82008-01-07 15:16:37 +010053static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
54static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
55static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
56static char *model[SNDRV_CARDS];
57static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020058static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai27346162006-01-12 18:28:44 +010060static int single_cmd;
Takashi Iwai134a11f2006-11-10 12:08:37 +010061static int enable_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Takashi Iwai5aba4f82008-01-07 15:16:37 +010063module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070064MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067module_param_array(enable, bool, NULL, 0444);
68MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
69module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070070MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010071module_param_array(position_fix, int, NULL, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020072MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
Takashi Iwaid2e1c972008-06-10 17:53:34 +020073 "(0 = auto, 1 = none, 2 = POSBUF).");
Takashi Iwai555e2192008-06-10 17:53:34 +020074module_param_array(bdl_pos_adj, int, NULL, 0644);
75MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010076module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010077MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Takashi Iwai27346162006-01-12 18:28:44 +010078module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020079MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
80 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010082MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai606ad752005-11-24 16:03:40 +010083
Takashi Iwaidee1b662007-08-13 16:10:30 +020084#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaicb53c622007-08-10 17:21:45 +020085/* power_save option is defined in hda_codec.c */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Takashi Iwaidee1b662007-08-13 16:10:30 +020087/* reset the HD-audio controller in power save mode.
88 * this may give more power-saving, but will take longer time to
89 * wake up.
90 */
91static int power_save_controller = 1;
92module_param(power_save_controller, bool, 0644);
93MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
94#endif
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096MODULE_LICENSE("GPL");
97MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
98 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -070099 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200100 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100101 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100102 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100103 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700104 "{Intel, PCH},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100105 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200106 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200107 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200108 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200109 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200110 "{ATI, RS780},"
111 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100112 "{ATI, RV630},"
113 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100114 "{ATI, RV670},"
115 "{ATI, RV635},"
116 "{ATI, RV620},"
117 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200118 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200119 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200120 "{SiS, SIS966},"
121 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122MODULE_DESCRIPTION("Intel HDA driver");
123
124#define SFX "hda-intel: "
125
Takashi Iwaicb53c622007-08-10 17:21:45 +0200126
127/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 * registers
129 */
130#define ICH6_REG_GCAP 0x00
131#define ICH6_REG_VMIN 0x02
132#define ICH6_REG_VMAJ 0x03
133#define ICH6_REG_OUTPAY 0x04
134#define ICH6_REG_INPAY 0x06
135#define ICH6_REG_GCTL 0x08
136#define ICH6_REG_WAKEEN 0x0c
137#define ICH6_REG_STATESTS 0x0e
138#define ICH6_REG_GSTS 0x10
139#define ICH6_REG_INTCTL 0x20
140#define ICH6_REG_INTSTS 0x24
141#define ICH6_REG_WALCLK 0x30
142#define ICH6_REG_SYNC 0x34
143#define ICH6_REG_CORBLBASE 0x40
144#define ICH6_REG_CORBUBASE 0x44
145#define ICH6_REG_CORBWP 0x48
146#define ICH6_REG_CORBRP 0x4A
147#define ICH6_REG_CORBCTL 0x4c
148#define ICH6_REG_CORBSTS 0x4d
149#define ICH6_REG_CORBSIZE 0x4e
150
151#define ICH6_REG_RIRBLBASE 0x50
152#define ICH6_REG_RIRBUBASE 0x54
153#define ICH6_REG_RIRBWP 0x58
154#define ICH6_REG_RINTCNT 0x5a
155#define ICH6_REG_RIRBCTL 0x5c
156#define ICH6_REG_RIRBSTS 0x5d
157#define ICH6_REG_RIRBSIZE 0x5e
158
159#define ICH6_REG_IC 0x60
160#define ICH6_REG_IR 0x64
161#define ICH6_REG_IRS 0x68
162#define ICH6_IRS_VALID (1<<1)
163#define ICH6_IRS_BUSY (1<<0)
164
165#define ICH6_REG_DPLBASE 0x70
166#define ICH6_REG_DPUBASE 0x74
167#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
168
169/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
170enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
171
172/* stream register offsets from stream base */
173#define ICH6_REG_SD_CTL 0x00
174#define ICH6_REG_SD_STS 0x03
175#define ICH6_REG_SD_LPIB 0x04
176#define ICH6_REG_SD_CBL 0x08
177#define ICH6_REG_SD_LVI 0x0c
178#define ICH6_REG_SD_FIFOW 0x0e
179#define ICH6_REG_SD_FIFOSIZE 0x10
180#define ICH6_REG_SD_FORMAT 0x12
181#define ICH6_REG_SD_BDLPL 0x18
182#define ICH6_REG_SD_BDLPU 0x1c
183
184/* PCI space */
185#define ICH6_PCIREG_TCSEL 0x44
186
187/*
188 * other constants
189 */
190
191/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200192/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200193#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200194#define ICH6_NUM_PLAYBACK 4
195
196/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200197#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200198#define ULI_NUM_PLAYBACK 6
199
Felix Kuehling778b6e12006-05-17 11:22:21 +0200200/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200201#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200202#define ATIHDMI_NUM_PLAYBACK 1
203
Kailang Yangf2690022008-05-27 11:44:55 +0200204/* TERA has 4 playback and 3 capture */
205#define TERA_NUM_CAPTURE 3
206#define TERA_NUM_PLAYBACK 4
207
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200208/* this number is statically defined for simplicity */
209#define MAX_AZX_DEV 16
210
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100212#define BDL_SIZE 4096
213#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
214#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215/* max buffer size - no h/w limit, you can increase as you like */
216#define AZX_MAX_BUF_SIZE (1024*1024*1024)
217/* max number of PCM devics per card */
Takashi Iwai7ba72ba2008-02-06 14:03:20 +0100218#define AZX_MAX_PCMS 8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220/* RIRB int mask: overrun[2], response[0] */
221#define RIRB_INT_RESPONSE 0x01
222#define RIRB_INT_OVERRUN 0x04
223#define RIRB_INT_MASK 0x05
224
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200225/* STATESTS int mask: S3,SD2,SD1,SD0 */
226#define AZX_MAX_CODECS 4
227#define STATESTS_INT_MASK 0x0f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229/* SD_CTL bits */
230#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
231#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100232#define SD_CTL_STRIPE (3 << 16) /* stripe control */
233#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
234#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
236#define SD_CTL_STREAM_TAG_SHIFT 20
237
238/* SD_CTL and SD_STS */
239#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
240#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
241#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200242#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
243 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245/* SD_STS */
246#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
247
248/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200249#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
250#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
251#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Matt41e2fce2005-07-04 17:49:55 +0200253/* GCTL unsolicited response enable bit */
254#define ICH6_GCTL_UREN (1<<8)
255
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256/* GCTL reset bit */
257#define ICH6_GCTL_RESET (1<<0)
258
259/* CORB/RIRB control, read/write pointer */
260#define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
261#define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
262#define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
263/* below are so far hardcoded - should read registers in future */
264#define ICH6_MAX_CORB_ENTRIES 256
265#define ICH6_MAX_RIRB_ENTRIES 256
266
Takashi Iwaic74db862005-05-12 14:26:27 +0200267/* position fix mode */
268enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200269 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200270 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200271 POS_FIX_POSBUF,
Takashi Iwaic74db862005-05-12 14:26:27 +0200272};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Frederick Lif5d40b32005-05-12 14:55:20 +0200274/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200275#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
276#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
277
Vinod Gda3fca22005-09-13 18:49:12 +0200278/* Defines for Nvidia HDA support */
279#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
280#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700281#define NVIDIA_HDA_ISTRM_COH 0x4d
282#define NVIDIA_HDA_OSTRM_COH 0x4c
283#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200284
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100285/* Defines for Intel SCH HDA snoop control */
286#define INTEL_SCH_HDA_DEVC 0x78
287#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
288
Joseph Chan0e153472008-08-26 14:38:03 +0200289/* Define IN stream 0 FIFO size offset in VIA controller */
290#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
291/* Define VIA HD Audio Device ID*/
292#define VIA_HDAC_DEVICE_ID 0x3288
293
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 */
297
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100298struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100299 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200300 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Takashi Iwaid01ce992007-07-27 16:52:19 +0200302 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200303 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200304 unsigned int frags; /* number for period in the play buffer */
305 unsigned int fifo_size; /* FIFO size */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Takashi Iwaid01ce992007-07-27 16:52:19 +0200307 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Takashi Iwaid01ce992007-07-27 16:52:19 +0200309 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200312 struct snd_pcm_substream *substream; /* assigned substream,
313 * set in PCM open
314 */
315 unsigned int format_val; /* format value to be set in the
316 * controller and the codec
317 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 unsigned char stream_tag; /* assigned stream */
319 unsigned char index; /* stream index */
320
Pavel Machek927fc862006-08-31 17:03:43 +0200321 unsigned int opened :1;
322 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200323 unsigned int irq_pending :1;
324 unsigned int irq_ignore :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200325 /*
326 * For VIA:
327 * A flag to ensure DMA position is 0
328 * when link position is not greater than FIFO size
329 */
330 unsigned int insufficient :1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331};
332
333/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100334struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 u32 *buf; /* CORB/RIRB buffer
336 * Each CORB entry is 4byte, RIRB is 8byte
337 */
338 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
339 /* for RIRB */
340 unsigned short rp, wp; /* read/write pointers */
341 int cmds; /* number of pending requests */
342 u32 res; /* last read value */
343};
344
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100345struct azx {
346 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200348 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200350 /* chip type specific */
351 int driver_type;
352 int playback_streams;
353 int playback_index_offset;
354 int capture_streams;
355 int capture_index_offset;
356 int num_streams;
357
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 /* pci resources */
359 unsigned long addr;
360 void __iomem *remap_addr;
361 int irq;
362
363 /* locks */
364 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100365 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200367 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100368 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
370 /* PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371 struct snd_pcm *pcm[AZX_MAX_PCMS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373 /* HD codec */
374 unsigned short codec_mask;
375 struct hda_bus *bus;
376
377 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100378 struct azx_rb corb;
379 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100381 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 struct snd_dma_buffer rb;
383 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200384
385 /* flags */
386 int position_fix;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200387 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200388 unsigned int initialized :1;
389 unsigned int single_cmd :1;
390 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200391 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200392 unsigned int irq_pending_warned :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200393 unsigned int via_dmapos_patch :1; /* enable DMA-position fix for VIA */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200394
395 /* for debugging */
396 unsigned int last_cmd; /* last issued command (to sync) */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200397
398 /* for pending irqs */
399 struct work_struct irq_pending_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200402/* driver types */
403enum {
404 AZX_DRIVER_ICH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100405 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200406 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200407 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200408 AZX_DRIVER_VIA,
409 AZX_DRIVER_SIS,
410 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200411 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200412 AZX_DRIVER_TERA,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200413 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200414};
415
416static char *driver_short_names[] __devinitdata = {
417 [AZX_DRIVER_ICH] = "HDA Intel",
Tobin Davis4979bca2008-01-30 08:13:55 +0100418 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200419 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200420 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200421 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
422 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200423 [AZX_DRIVER_ULI] = "HDA ULI M5461",
424 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200425 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426};
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428/*
429 * macros for easy use
430 */
431#define azx_writel(chip,reg,value) \
432 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
433#define azx_readl(chip,reg) \
434 readl((chip)->remap_addr + ICH6_REG_##reg)
435#define azx_writew(chip,reg,value) \
436 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
437#define azx_readw(chip,reg) \
438 readw((chip)->remap_addr + ICH6_REG_##reg)
439#define azx_writeb(chip,reg,value) \
440 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
441#define azx_readb(chip,reg) \
442 readb((chip)->remap_addr + ICH6_REG_##reg)
443
444#define azx_sd_writel(dev,reg,value) \
445 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
446#define azx_sd_readl(dev,reg) \
447 readl((dev)->sd_addr + ICH6_REG_##reg)
448#define azx_sd_writew(dev,reg,value) \
449 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
450#define azx_sd_readw(dev,reg) \
451 readw((dev)->sd_addr + ICH6_REG_##reg)
452#define azx_sd_writeb(dev,reg,value) \
453 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
454#define azx_sd_readb(dev,reg) \
455 readb((dev)->sd_addr + ICH6_REG_##reg)
456
457/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100458#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200460static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
462/*
463 * Interface for HD codec
464 */
465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466/*
467 * CORB / RIRB interface
468 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100469static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
471 int err;
472
473 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200474 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
475 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 PAGE_SIZE, &chip->rb);
477 if (err < 0) {
478 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
479 return err;
480 }
481 return 0;
482}
483
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100484static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 /* CORB set up */
487 chip->corb.addr = chip->rb.addr;
488 chip->corb.buf = (u32 *)chip->rb.area;
489 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200490 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200492 /* set the corb size to 256 entries (ULI requires explicitly) */
493 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 /* set the corb write pointer to 0 */
495 azx_writew(chip, CORBWP, 0);
496 /* reset the corb hw read pointer */
497 azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
498 /* enable corb dma */
499 azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
500
501 /* RIRB set up */
502 chip->rirb.addr = chip->rb.addr + 2048;
503 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
504 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200505 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200507 /* set the rirb size to 256 entries (ULI requires explicitly) */
508 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 /* reset the rirb hw write pointer */
510 azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
511 /* set N=1, get RIRB response interrupt for new entry */
512 azx_writew(chip, RINTCNT, 1);
513 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 chip->rirb.rp = chip->rirb.cmds = 0;
516}
517
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100518static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519{
520 /* disable ringbuffer DMAs */
521 azx_writeb(chip, RIRBCTL, 0);
522 azx_writeb(chip, CORBCTL, 0);
523}
524
525/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200526static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100528 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530
531 /* add command to corb */
532 wp = azx_readb(chip, CORBWP);
533 wp++;
534 wp %= ICH6_MAX_CORB_ENTRIES;
535
536 spin_lock_irq(&chip->reg_lock);
537 chip->rirb.cmds++;
538 chip->corb.buf[wp] = cpu_to_le32(val);
539 azx_writel(chip, CORBWP, wp);
540 spin_unlock_irq(&chip->reg_lock);
541
542 return 0;
543}
544
545#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
546
547/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100548static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549{
550 unsigned int rp, wp;
551 u32 res, res_ex;
552
553 wp = azx_readb(chip, RIRBWP);
554 if (wp == chip->rirb.wp)
555 return;
556 chip->rirb.wp = wp;
557
558 while (chip->rirb.rp != wp) {
559 chip->rirb.rp++;
560 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
561
562 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
563 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
564 res = le32_to_cpu(chip->rirb.buf[rp]);
565 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
566 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
567 else if (chip->rirb.cmds) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 chip->rirb.res = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100569 smp_wmb();
570 chip->rirb.cmds--;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 }
572 }
573}
574
575/* receive a response */
Takashi Iwai111d3af2006-02-16 18:17:58 +0100576static unsigned int azx_rirb_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100578 struct azx *chip = codec->bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200579 unsigned long timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200581 again:
582 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100583 for (;;) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200584 if (chip->polling_mode) {
585 spin_lock_irq(&chip->reg_lock);
586 azx_update_rirb(chip);
587 spin_unlock_irq(&chip->reg_lock);
588 }
Takashi Iwai2add9b92008-03-18 09:47:06 +0100589 if (!chip->rirb.cmds) {
590 smp_rmb();
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200591 return chip->rirb.res; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100592 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100593 if (time_after(jiffies, timeout))
594 break;
Takashi Iwai52987652008-01-16 16:09:47 +0100595 if (codec->bus->needs_damn_long_delay)
596 msleep(2); /* temporary workaround */
597 else {
598 udelay(10);
599 cond_resched();
600 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100601 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200602
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200603 if (chip->msi) {
604 snd_printk(KERN_WARNING "hda_intel: No response from codec, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200605 "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200606 free_irq(chip->irq, chip);
607 chip->irq = -1;
608 pci_disable_msi(chip->pci);
609 chip->msi = 0;
610 if (azx_acquire_irq(chip, 1) < 0)
611 return -1;
612 goto again;
613 }
614
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200615 if (!chip->polling_mode) {
616 snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200617 "switching to polling mode: last cmd=0x%08x\n",
618 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200619 chip->polling_mode = 1;
620 goto again;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200622
623 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200624 "switching to single_cmd mode: last cmd=0x%08x\n",
625 chip->last_cmd);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200626 chip->rirb.rp = azx_readb(chip, RIRBWP);
627 chip->rirb.cmds = 0;
628 /* switch to single_cmd mode */
629 chip->single_cmd = 1;
630 azx_free_cmd_io(chip);
631 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632}
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634/*
635 * Use the single immediate command instead of CORB/RIRB for simplicity
636 *
637 * Note: according to Intel, this is not preferred use. The command was
638 * intended for the BIOS only, and may get confused with unsolicited
639 * responses. So, we shouldn't use it for normal operation from the
640 * driver.
641 * I left the codes, however, for debugging/testing purposes.
642 */
643
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644/* send a command */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200645static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100647 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 int timeout = 50;
649
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 while (timeout--) {
651 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200652 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200654 azx_writew(chip, IRS, azx_readw(chip, IRS) |
655 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200657 azx_writew(chip, IRS, azx_readw(chip, IRS) |
658 ICH6_IRS_BUSY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 return 0;
660 }
661 udelay(1);
662 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100663 if (printk_ratelimit())
664 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
665 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 return -EIO;
667}
668
669/* receive a response */
Takashi Iwai27346162006-01-12 18:28:44 +0100670static unsigned int azx_single_get_response(struct hda_codec *codec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100672 struct azx *chip = codec->bus->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 int timeout = 50;
674
675 while (timeout--) {
676 /* check IRV busy bit */
677 if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
678 return azx_readl(chip, IR);
679 udelay(1);
680 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100681 if (printk_ratelimit())
682 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
683 azx_readw(chip, IRS));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return (unsigned int)-1;
685}
686
Takashi Iwai111d3af2006-02-16 18:17:58 +0100687/*
688 * The below are the main callbacks from hda_codec.
689 *
690 * They are just the skeleton to call sub-callbacks according to the
691 * current setting of chip->single_cmd.
692 */
693
694/* send a command */
695static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
696 int direct, unsigned int verb,
697 unsigned int para)
698{
699 struct azx *chip = codec->bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200700 u32 val;
701
702 val = (u32)(codec->addr & 0x0f) << 28;
703 val |= (u32)direct << 27;
704 val |= (u32)nid << 20;
705 val |= verb << 8;
706 val |= para;
707 chip->last_cmd = val;
708
Takashi Iwai111d3af2006-02-16 18:17:58 +0100709 if (chip->single_cmd)
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200710 return azx_single_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100711 else
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200712 return azx_corb_send_cmd(codec, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100713}
714
715/* get a response */
716static unsigned int azx_get_response(struct hda_codec *codec)
717{
718 struct azx *chip = codec->bus->private_data;
719 if (chip->single_cmd)
720 return azx_single_get_response(codec);
721 else
722 return azx_rirb_get_response(codec);
723}
724
Takashi Iwaicb53c622007-08-10 17:21:45 +0200725#ifdef CONFIG_SND_HDA_POWER_SAVE
726static void azx_power_notify(struct hda_codec *codec);
727#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729/* reset codec link */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100730static int azx_reset(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731{
732 int count;
733
Danny Tholene8a7f132007-09-11 21:41:56 +0200734 /* clear STATESTS */
735 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 /* reset controller */
738 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
739
740 count = 50;
741 while (azx_readb(chip, GCTL) && --count)
742 msleep(1);
743
744 /* delay for >= 100us for codec PLL to settle per spec
745 * Rev 0.9 section 5.5.1
746 */
747 msleep(1);
748
749 /* Bring controller out of reset */
750 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
751
752 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200753 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 msleep(1);
755
Pavel Machek927fc862006-08-31 17:03:43 +0200756 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 msleep(1);
758
759 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +0200760 if (!azx_readb(chip, GCTL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 snd_printd("azx_reset: controller not ready!\n");
762 return -EBUSY;
763 }
764
Matt41e2fce2005-07-04 17:49:55 +0200765 /* Accept unsolicited responses */
766 azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +0200769 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 chip->codec_mask = azx_readw(chip, STATESTS);
771 snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
772 }
773
774 return 0;
775}
776
777
778/*
779 * Lowlevel interface
780 */
781
782/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100783static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784{
785 /* enable controller CIE and GIE */
786 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
787 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
788}
789
790/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100791static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792{
793 int i;
794
795 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200796 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100797 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 azx_sd_writeb(azx_dev, SD_CTL,
799 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
800 }
801
802 /* disable SIE for all streams */
803 azx_writeb(chip, INTCTL, 0);
804
805 /* disable controller CIE and GIE */
806 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
807 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
808}
809
810/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100811static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
813 int i;
814
815 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200816 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100817 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
819 }
820
821 /* clear STATESTS */
822 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
823
824 /* clear rirb status */
825 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
826
827 /* clear int status */
828 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
829}
830
831/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100832static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833{
Joseph Chan0e153472008-08-26 14:38:03 +0200834 /*
835 * Before stream start, initialize parameter
836 */
837 azx_dev->insufficient = 1;
838
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 /* enable SIE */
840 azx_writeb(chip, INTCTL,
841 azx_readb(chip, INTCTL) | (1 << azx_dev->index));
842 /* set DMA start and interrupt mask */
843 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
844 SD_CTL_DMA_START | SD_INT_MASK);
845}
846
847/* stop a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100848static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
850 /* stop DMA */
851 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
852 ~(SD_CTL_DMA_START | SD_INT_MASK));
853 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
854 /* disable SIE */
855 azx_writeb(chip, INTCTL,
856 azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
857}
858
859
860/*
Takashi Iwaicb53c622007-08-10 17:21:45 +0200861 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100863static void azx_init_chip(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864{
Takashi Iwaicb53c622007-08-10 17:21:45 +0200865 if (chip->initialized)
866 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
868 /* reset controller */
869 azx_reset(chip);
870
871 /* initialize interrupts */
872 azx_int_clear(chip);
873 azx_int_enable(chip);
874
875 /* initialize the codec command I/O */
Pavel Machek927fc862006-08-31 17:03:43 +0200876 if (!chip->single_cmd)
Takashi Iwai27346162006-01-12 18:28:44 +0100877 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200879 /* program the position buffer */
880 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200881 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +0200882
Takashi Iwaicb53c622007-08-10 17:21:45 +0200883 chip->initialized = 1;
884}
885
886/*
887 * initialize the PCI registers
888 */
889/* update bits in a PCI register byte */
890static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
891 unsigned char mask, unsigned char val)
892{
893 unsigned char data;
894
895 pci_read_config_byte(pci, reg, &data);
896 data &= ~mask;
897 data |= (val & mask);
898 pci_write_config_byte(pci, reg, data);
899}
900
901static void azx_init_pci(struct azx *chip)
902{
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100903 unsigned short snoop;
904
Takashi Iwaicb53c622007-08-10 17:21:45 +0200905 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
906 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
907 * Ensuring these bits are 0 clears playback static on some HD Audio
908 * codecs
909 */
910 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
911
Vinod Gda3fca22005-09-13 18:49:12 +0200912 switch (chip->driver_type) {
913 case AZX_DRIVER_ATI:
914 /* For ATI SB450 azalia HD audio, we need to enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200915 update_pci_byte(chip->pci,
916 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
917 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
Vinod Gda3fca22005-09-13 18:49:12 +0200918 break;
919 case AZX_DRIVER_NVIDIA:
920 /* For NVIDIA HDA, enable snoop */
Takashi Iwaicb53c622007-08-10 17:21:45 +0200921 update_pci_byte(chip->pci,
922 NVIDIA_HDA_TRANSREG_ADDR,
923 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -0700924 update_pci_byte(chip->pci,
925 NVIDIA_HDA_ISTRM_COH,
926 0x01, NVIDIA_HDA_ENABLE_COHBIT);
927 update_pci_byte(chip->pci,
928 NVIDIA_HDA_OSTRM_COH,
929 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Vinod Gda3fca22005-09-13 18:49:12 +0200930 break;
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100931 case AZX_DRIVER_SCH:
932 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
933 if (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) {
934 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, \
935 snoop & (~INTEL_SCH_HDA_DEVC_NOSNOOP));
936 pci_read_config_word(chip->pci,
937 INTEL_SCH_HDA_DEVC, &snoop);
938 snd_printdd("HDA snoop disabled, enabling ... %s\n",\
939 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) \
940 ? "Failed" : "OK");
941 }
942 break;
943
Vinod Gda3fca22005-09-13 18:49:12 +0200944 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945}
946
947
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200948static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950/*
951 * interrupt handler
952 */
David Howells7d12e782006-10-05 14:55:46 +0100953static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100955 struct azx *chip = dev_id;
956 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 u32 status;
958 int i;
959
960 spin_lock(&chip->reg_lock);
961
962 status = azx_readl(chip, INTSTS);
963 if (status == 0) {
964 spin_unlock(&chip->reg_lock);
965 return IRQ_NONE;
966 }
967
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200968 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 azx_dev = &chip->azx_dev[i];
970 if (status & azx_dev->sd_int_sta_mask) {
971 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200972 if (!azx_dev->substream || !azx_dev->running)
973 continue;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200974 /* ignore the first dummy IRQ (due to pos_adj) */
975 if (azx_dev->irq_ignore) {
976 azx_dev->irq_ignore = 0;
977 continue;
978 }
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200979 /* check whether this IRQ is really acceptable */
980 if (azx_position_ok(chip, azx_dev)) {
981 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 spin_unlock(&chip->reg_lock);
983 snd_pcm_period_elapsed(azx_dev->substream);
984 spin_lock(&chip->reg_lock);
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200985 } else {
986 /* bogus IRQ, process it later */
987 azx_dev->irq_pending = 1;
988 schedule_work(&chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 }
990 }
991 }
992
993 /* clear rirb int */
994 status = azx_readb(chip, RIRBSTS);
995 if (status & RIRB_INT_MASK) {
Takashi Iwaid01ce992007-07-27 16:52:19 +0200996 if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 azx_update_rirb(chip);
998 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
999 }
1000
1001#if 0
1002 /* clear state status int */
1003 if (azx_readb(chip, STATESTS) & 0x04)
1004 azx_writeb(chip, STATESTS, 0x04);
1005#endif
1006 spin_unlock(&chip->reg_lock);
1007
1008 return IRQ_HANDLED;
1009}
1010
1011
1012/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001013 * set up a BDL entry
1014 */
1015static int setup_bdle(struct snd_pcm_substream *substream,
1016 struct azx_dev *azx_dev, u32 **bdlp,
1017 int ofs, int size, int with_ioc)
1018{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001019 u32 *bdl = *bdlp;
1020
1021 while (size > 0) {
1022 dma_addr_t addr;
1023 int chunk;
1024
1025 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1026 return -EINVAL;
1027
Takashi Iwai77a23f22008-08-21 13:00:13 +02001028 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001029 /* program the address field of the BDL entry */
1030 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001031 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001032 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001033 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001034 bdl[2] = cpu_to_le32(chunk);
1035 /* program the IOC to enable interrupt
1036 * only when the whole fragment is processed
1037 */
1038 size -= chunk;
1039 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1040 bdl += 4;
1041 azx_dev->frags++;
1042 ofs += chunk;
1043 }
1044 *bdlp = bdl;
1045 return ofs;
1046}
1047
1048/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * set up BDL entries
1050 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001051static int azx_setup_periods(struct azx *chip,
1052 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001053 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001055 u32 *bdl;
1056 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001057 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
1059 /* reset BDL address */
1060 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1061 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1062
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001063 period_bytes = snd_pcm_lib_period_bytes(substream);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001064 azx_dev->period_bytes = period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001065 periods = azx_dev->bufsize / period_bytes;
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001068 bdl = (u32 *)azx_dev->bdl.area;
1069 ofs = 0;
1070 azx_dev->frags = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001071 azx_dev->irq_ignore = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001072 pos_adj = bdl_pos_adj[chip->dev_index];
1073 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001074 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001075 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001076 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001077 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001078 pos_adj = pos_align;
1079 else
1080 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1081 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001082 pos_adj = frames_to_bytes(runtime, pos_adj);
1083 if (pos_adj >= period_bytes) {
1084 snd_printk(KERN_WARNING "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001085 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001086 pos_adj = 0;
1087 } else {
1088 ofs = setup_bdle(substream, azx_dev,
1089 &bdl, ofs, pos_adj, 1);
1090 if (ofs < 0)
1091 goto error;
1092 azx_dev->irq_ignore = 1;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001093 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001094 } else
1095 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001096 for (i = 0; i < periods; i++) {
1097 if (i == periods - 1 && pos_adj)
1098 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1099 period_bytes - pos_adj, 0);
1100 else
1101 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1102 period_bytes, 1);
1103 if (ofs < 0)
1104 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001106 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001107
1108 error:
1109 snd_printk(KERN_ERR "Too many BDL entries: buffer=%d, period=%d\n",
1110 azx_dev->bufsize, period_bytes);
1111 /* reset */
1112 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1113 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1114 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
1117/*
1118 * set up the SD for streaming
1119 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001120static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
1122 unsigned char val;
1123 int timeout;
1124
1125 /* make sure the run bit is zero for SD */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001126 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1127 ~SD_CTL_DMA_START);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 /* reset stream */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001129 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1130 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 udelay(3);
1132 timeout = 300;
1133 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1134 --timeout)
1135 ;
1136 val &= ~SD_CTL_STREAM_RESET;
1137 azx_sd_writeb(azx_dev, SD_CTL, val);
1138 udelay(3);
1139
1140 timeout = 300;
1141 /* waiting for hardware to report that the stream is out of reset */
1142 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1143 --timeout)
1144 ;
1145
1146 /* program the stream_tag */
1147 azx_sd_writel(azx_dev, SD_CTL,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001148 (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
1150
1151 /* program the length of samples in cyclic buffer */
1152 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1153
1154 /* program the stream format */
1155 /* this value needs to be the same as the one programmed */
1156 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1157
1158 /* program the stream LVI (last valid index) of the BDL */
1159 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1160
1161 /* program the BDL address */
1162 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001163 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001165 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001167 /* enable the position buffer */
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001168 if (chip->position_fix == POS_FIX_POSBUF ||
Joseph Chan0e153472008-08-26 14:38:03 +02001169 chip->position_fix == POS_FIX_AUTO ||
1170 chip->via_dmapos_patch) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001171 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1172 azx_writel(chip, DPLBASE,
1173 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1174 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001177 azx_sd_writel(azx_dev, SD_CTL,
1178 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
1180 return 0;
1181}
1182
Takashi Iwai176d5332008-07-30 15:01:44 +02001183static int azx_attach_pcm_stream(struct hda_codec *codec, struct hda_pcm *cpcm);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
1185/*
1186 * Codec initialization
1187 */
1188
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001189/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1190static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Kailang Yangf2690022008-05-27 11:44:55 +02001191 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001192};
1193
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001194/* number of slots to probe as default
1195 * this can be different from azx_max_codecs[] -- e.g. some boards
1196 * report wrongly the non-existing 4th slot availability
1197 */
1198static unsigned int azx_default_codecs[AZX_NUM_DRIVERS] __devinitdata = {
1199 [AZX_DRIVER_ICH] = 3,
1200 [AZX_DRIVER_ATI] = 3,
1201};
1202
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001203static int __devinit azx_codec_create(struct azx *chip, const char *model,
1204 unsigned int codec_probe_mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
1206 struct hda_bus_template bus_temp;
Takashi Iwaibccad142007-04-24 12:23:53 +02001207 int c, codecs, audio_codecs, err;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001208 int def_slots, max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
1210 memset(&bus_temp, 0, sizeof(bus_temp));
1211 bus_temp.private_data = chip;
1212 bus_temp.modelname = model;
1213 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001214 bus_temp.ops.command = azx_send_cmd;
1215 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001216 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001217#ifdef CONFIG_SND_HDA_POWER_SAVE
1218 bus_temp.ops.pm_notify = azx_power_notify;
1219#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Takashi Iwaid01ce992007-07-27 16:52:19 +02001221 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1222 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 return err;
1224
Wei Nidc9c8e22008-09-26 13:55:56 +08001225 if (chip->driver_type == AZX_DRIVER_NVIDIA)
1226 chip->bus->needs_damn_long_delay = 1;
1227
Takashi Iwaibccad142007-04-24 12:23:53 +02001228 codecs = audio_codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001229 max_slots = azx_max_codecs[chip->driver_type];
1230 if (!max_slots)
1231 max_slots = AZX_MAX_CODECS;
1232 def_slots = azx_default_codecs[chip->driver_type];
1233 if (!def_slots)
1234 def_slots = max_slots;
1235 for (c = 0; c < def_slots; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001236 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001237 struct hda_codec *codec;
1238 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 if (err < 0)
1240 continue;
1241 codecs++;
Takashi Iwaibccad142007-04-24 12:23:53 +02001242 if (codec->afg)
1243 audio_codecs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 }
1245 }
Takashi Iwaibccad142007-04-24 12:23:53 +02001246 if (!audio_codecs) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001247 /* probe additional slots if no codec is found */
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001248 for (; c < max_slots; c++) {
Takashi Iwai5aba4f82008-01-07 15:16:37 +01001249 if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
Takashi Iwai19a982b2007-03-21 15:14:35 +01001250 err = snd_hda_codec_new(chip->bus, c, NULL);
1251 if (err < 0)
1252 continue;
1253 codecs++;
1254 }
1255 }
1256 }
1257 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1259 return -ENXIO;
1260 }
1261
1262 return 0;
1263}
1264
1265
1266/*
1267 * PCM support
1268 */
1269
1270/* assign a stream for the PCM */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001271static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001273 int dev, i, nums;
1274 if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
1275 dev = chip->playback_index_offset;
1276 nums = chip->playback_streams;
1277 } else {
1278 dev = chip->capture_index_offset;
1279 nums = chip->capture_streams;
1280 }
1281 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001282 if (!chip->azx_dev[dev].opened) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 chip->azx_dev[dev].opened = 1;
1284 return &chip->azx_dev[dev];
1285 }
1286 return NULL;
1287}
1288
1289/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001290static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291{
1292 azx_dev->opened = 0;
1293}
1294
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001295static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001296 .info = (SNDRV_PCM_INFO_MMAP |
1297 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1299 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001300 /* No full-resume yet implemented */
1301 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001302 SNDRV_PCM_INFO_PAUSE |
1303 SNDRV_PCM_INFO_SYNC_START),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001304 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1305 .rates = SNDRV_PCM_RATE_48000,
1306 .rate_min = 48000,
1307 .rate_max = 48000,
1308 .channels_min = 2,
1309 .channels_max = 2,
1310 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1311 .period_bytes_min = 128,
1312 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1313 .periods_min = 2,
1314 .periods_max = AZX_MAX_FRAG,
1315 .fifo_size = 0,
1316};
1317
1318struct azx_pcm {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001319 struct azx *chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 struct hda_codec *codec;
1321 struct hda_pcm_stream *hinfo[2];
1322};
1323
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001324static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001325{
1326 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1327 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001328 struct azx *chip = apcm->chip;
1329 struct azx_dev *azx_dev;
1330 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 unsigned long flags;
1332 int err;
1333
Ingo Molnar62932df2006-01-16 16:34:20 +01001334 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 azx_dev = azx_assign_device(chip, substream->stream);
1336 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001337 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 return -EBUSY;
1339 }
1340 runtime->hw = azx_pcm_hw;
1341 runtime->hw.channels_min = hinfo->channels_min;
1342 runtime->hw.channels_max = hinfo->channels_max;
1343 runtime->hw.formats = hinfo->formats;
1344 runtime->hw.rates = hinfo->rates;
1345 snd_pcm_limit_hw_rates(runtime);
1346 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001347 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
1348 128);
1349 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
1350 128);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001351 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001352 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1353 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001355 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001356 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 return err;
1358 }
1359 spin_lock_irqsave(&chip->reg_lock, flags);
1360 azx_dev->substream = substream;
1361 azx_dev->running = 0;
1362 spin_unlock_irqrestore(&chip->reg_lock, flags);
1363
1364 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001365 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001366 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 return 0;
1368}
1369
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001370static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371{
1372 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1373 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001374 struct azx *chip = apcm->chip;
1375 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376 unsigned long flags;
1377
Ingo Molnar62932df2006-01-16 16:34:20 +01001378 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 spin_lock_irqsave(&chip->reg_lock, flags);
1380 azx_dev->substream = NULL;
1381 azx_dev->running = 0;
1382 spin_unlock_irqrestore(&chip->reg_lock, flags);
1383 azx_release_device(azx_dev);
1384 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001385 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001386 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 return 0;
1388}
1389
Takashi Iwaid01ce992007-07-27 16:52:19 +02001390static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1391 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392{
Takashi Iwaid01ce992007-07-27 16:52:19 +02001393 return snd_pcm_lib_malloc_pages(substream,
1394 params_buffer_bytes(hw_params));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395}
1396
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001397static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398{
1399 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001400 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1402
1403 /* reset BDL address */
1404 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1405 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1406 azx_sd_writel(azx_dev, SD_CTL, 0);
1407
1408 hinfo->ops.cleanup(hinfo, apcm->codec, substream);
1409
1410 return snd_pcm_lib_free_pages(substream);
1411}
1412
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001413static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414{
1415 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001416 struct azx *chip = apcm->chip;
1417 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001419 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
1421 azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
1423 runtime->channels,
1424 runtime->format,
1425 hinfo->maxbps);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001426 if (!azx_dev->format_val) {
1427 snd_printk(KERN_ERR SFX
1428 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 runtime->rate, runtime->channels, runtime->format);
1430 return -EINVAL;
1431 }
1432
Takashi Iwai21c7b082008-02-07 12:06:32 +01001433 snd_printdd("azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
1434 azx_dev->bufsize, azx_dev->format_val);
Takashi Iwai555e2192008-06-10 17:53:34 +02001435 if (azx_setup_periods(chip, substream, azx_dev) < 0)
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001436 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 azx_setup_controller(chip, azx_dev);
1438 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1439 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1440 else
1441 azx_dev->fifo_size = 0;
1442
1443 return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
1444 azx_dev->format_val, substream);
1445}
1446
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001447static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448{
1449 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001450 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001451 struct azx_dev *azx_dev;
1452 struct snd_pcm_substream *s;
1453 int start, nsync = 0, sbits = 0;
1454 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 switch (cmd) {
1457 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1458 case SNDRV_PCM_TRIGGER_RESUME:
1459 case SNDRV_PCM_TRIGGER_START:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001460 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 break;
1462 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001463 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001465 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 break;
1467 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001468 return -EINVAL;
1469 }
1470
1471 snd_pcm_group_for_each_entry(s, substream) {
1472 if (s->pcm->card != substream->pcm->card)
1473 continue;
1474 azx_dev = get_azx_dev(s);
1475 sbits |= 1 << azx_dev->index;
1476 nsync++;
1477 snd_pcm_trigger_done(s, substream);
1478 }
1479
1480 spin_lock(&chip->reg_lock);
1481 if (nsync > 1) {
1482 /* first, set SYNC bits of corresponding streams */
1483 azx_writel(chip, SYNC, azx_readl(chip, SYNC) | sbits);
1484 }
1485 snd_pcm_group_for_each_entry(s, substream) {
1486 if (s->pcm->card != substream->pcm->card)
1487 continue;
1488 azx_dev = get_azx_dev(s);
1489 if (start)
1490 azx_stream_start(chip, azx_dev);
1491 else
1492 azx_stream_stop(chip, azx_dev);
1493 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494 }
1495 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001496 if (start) {
1497 if (nsync == 1)
1498 return 0;
1499 /* wait until all FIFOs get ready */
1500 for (timeout = 5000; timeout; timeout--) {
1501 nwait = 0;
1502 snd_pcm_group_for_each_entry(s, substream) {
1503 if (s->pcm->card != substream->pcm->card)
1504 continue;
1505 azx_dev = get_azx_dev(s);
1506 if (!(azx_sd_readb(azx_dev, SD_STS) &
1507 SD_STS_FIFO_READY))
1508 nwait++;
1509 }
1510 if (!nwait)
1511 break;
1512 cpu_relax();
1513 }
1514 } else {
1515 /* wait until all RUN bits are cleared */
1516 for (timeout = 5000; timeout; timeout--) {
1517 nwait = 0;
1518 snd_pcm_group_for_each_entry(s, substream) {
1519 if (s->pcm->card != substream->pcm->card)
1520 continue;
1521 azx_dev = get_azx_dev(s);
1522 if (azx_sd_readb(azx_dev, SD_CTL) &
1523 SD_CTL_DMA_START)
1524 nwait++;
1525 }
1526 if (!nwait)
1527 break;
1528 cpu_relax();
1529 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001531 if (nsync > 1) {
1532 spin_lock(&chip->reg_lock);
1533 /* reset SYNC bits */
1534 azx_writel(chip, SYNC, azx_readl(chip, SYNC) & ~sbits);
1535 spin_unlock(&chip->reg_lock);
1536 }
1537 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538}
1539
Joseph Chan0e153472008-08-26 14:38:03 +02001540/* get the current DMA position with correction on VIA chips */
1541static unsigned int azx_via_get_position(struct azx *chip,
1542 struct azx_dev *azx_dev)
1543{
1544 unsigned int link_pos, mini_pos, bound_pos;
1545 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1546 unsigned int fifo_size;
1547
1548 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
1549 if (azx_dev->index >= 4) {
1550 /* Playback, no problem using link position */
1551 return link_pos;
1552 }
1553
1554 /* Capture */
1555 /* For new chipset,
1556 * use mod to get the DMA position just like old chipset
1557 */
1558 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
1559 mod_dma_pos %= azx_dev->period_bytes;
1560
1561 /* azx_dev->fifo_size can't get FIFO size of in stream.
1562 * Get from base address + offset.
1563 */
1564 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
1565
1566 if (azx_dev->insufficient) {
1567 /* Link position never gather than FIFO size */
1568 if (link_pos <= fifo_size)
1569 return 0;
1570
1571 azx_dev->insufficient = 0;
1572 }
1573
1574 if (link_pos <= fifo_size)
1575 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
1576 else
1577 mini_pos = link_pos - fifo_size;
1578
1579 /* Find nearest previous boudary */
1580 mod_mini_pos = mini_pos % azx_dev->period_bytes;
1581 mod_link_pos = link_pos % azx_dev->period_bytes;
1582 if (mod_link_pos >= fifo_size)
1583 bound_pos = link_pos - mod_link_pos;
1584 else if (mod_dma_pos >= mod_mini_pos)
1585 bound_pos = mini_pos - mod_mini_pos;
1586 else {
1587 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
1588 if (bound_pos >= azx_dev->bufsize)
1589 bound_pos = 0;
1590 }
1591
1592 /* Calculate real DMA position we want */
1593 return bound_pos + mod_dma_pos;
1594}
1595
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001596static unsigned int azx_get_position(struct azx *chip,
1597 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 unsigned int pos;
1600
Joseph Chan0e153472008-08-26 14:38:03 +02001601 if (chip->via_dmapos_patch)
1602 pos = azx_via_get_position(chip, azx_dev);
1603 else if (chip->position_fix == POS_FIX_POSBUF ||
1604 chip->position_fix == POS_FIX_AUTO) {
Takashi Iwaic74db862005-05-12 14:26:27 +02001605 /* use the position buffer */
Takashi Iwai929861c2006-08-31 16:55:40 +02001606 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwaic74db862005-05-12 14:26:27 +02001607 } else {
1608 /* read LPIB */
1609 pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaic74db862005-05-12 14:26:27 +02001610 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 if (pos >= azx_dev->bufsize)
1612 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001613 return pos;
1614}
1615
1616static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
1617{
1618 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1619 struct azx *chip = apcm->chip;
1620 struct azx_dev *azx_dev = get_azx_dev(substream);
1621 return bytes_to_frames(substream->runtime,
1622 azx_get_position(chip, azx_dev));
1623}
1624
1625/*
1626 * Check whether the current DMA position is acceptable for updating
1627 * periods. Returns non-zero if it's OK.
1628 *
1629 * Many HD-audio controllers appear pretty inaccurate about
1630 * the update-IRQ timing. The IRQ is issued before actually the
1631 * data is processed. So, we need to process it afterwords in a
1632 * workqueue.
1633 */
1634static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
1635{
1636 unsigned int pos;
1637
1638 pos = azx_get_position(chip, azx_dev);
1639 if (chip->position_fix == POS_FIX_AUTO) {
1640 if (!pos) {
1641 printk(KERN_WARNING
1642 "hda-intel: Invalid position buffer, "
1643 "using LPIB read method instead.\n");
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001644 chip->position_fix = POS_FIX_LPIB;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001645 pos = azx_get_position(chip, azx_dev);
1646 } else
1647 chip->position_fix = POS_FIX_POSBUF;
1648 }
1649
Takashi Iwaia62741c2008-08-18 17:11:09 +02001650 if (!bdl_pos_adj[chip->dev_index])
1651 return 1; /* no delayed ack */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001652 if (pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
1653 return 0; /* NG - it's below the period boundary */
1654 return 1; /* OK, it's fine */
1655}
1656
1657/*
1658 * The work for pending PCM period updates.
1659 */
1660static void azx_irq_pending_work(struct work_struct *work)
1661{
1662 struct azx *chip = container_of(work, struct azx, irq_pending_work);
1663 int i, pending;
1664
Takashi Iwaia6a950a2008-06-10 17:53:35 +02001665 if (!chip->irq_pending_warned) {
1666 printk(KERN_WARNING
1667 "hda-intel: IRQ timing workaround is activated "
1668 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
1669 chip->card->number);
1670 chip->irq_pending_warned = 1;
1671 }
1672
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001673 for (;;) {
1674 pending = 0;
1675 spin_lock_irq(&chip->reg_lock);
1676 for (i = 0; i < chip->num_streams; i++) {
1677 struct azx_dev *azx_dev = &chip->azx_dev[i];
1678 if (!azx_dev->irq_pending ||
1679 !azx_dev->substream ||
1680 !azx_dev->running)
1681 continue;
1682 if (azx_position_ok(chip, azx_dev)) {
1683 azx_dev->irq_pending = 0;
1684 spin_unlock(&chip->reg_lock);
1685 snd_pcm_period_elapsed(azx_dev->substream);
1686 spin_lock(&chip->reg_lock);
1687 } else
1688 pending++;
1689 }
1690 spin_unlock_irq(&chip->reg_lock);
1691 if (!pending)
1692 return;
1693 cond_resched();
1694 }
1695}
1696
1697/* clear irq_pending flags and assure no on-going workq */
1698static void azx_clear_irq_pending(struct azx *chip)
1699{
1700 int i;
1701
1702 spin_lock_irq(&chip->reg_lock);
1703 for (i = 0; i < chip->num_streams; i++)
1704 chip->azx_dev[i].irq_pending = 0;
1705 spin_unlock_irq(&chip->reg_lock);
1706 flush_scheduled_work();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707}
1708
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001709static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 .open = azx_pcm_open,
1711 .close = azx_pcm_close,
1712 .ioctl = snd_pcm_lib_ioctl,
1713 .hw_params = azx_pcm_hw_params,
1714 .hw_free = azx_pcm_hw_free,
1715 .prepare = azx_pcm_prepare,
1716 .trigger = azx_pcm_trigger,
1717 .pointer = azx_pcm_pointer,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001718 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719};
1720
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001721static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722{
Takashi Iwai176d5332008-07-30 15:01:44 +02001723 struct azx_pcm *apcm = pcm->private_data;
1724 if (apcm) {
1725 apcm->chip->pcm[pcm->device] = NULL;
1726 kfree(apcm);
1727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728}
1729
Takashi Iwai176d5332008-07-30 15:01:44 +02001730static int
1731azx_attach_pcm_stream(struct hda_codec *codec, struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732{
Takashi Iwai176d5332008-07-30 15:01:44 +02001733 struct azx *chip = codec->bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001734 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001735 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02001736 int pcm_dev = cpcm->device;
1737 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Takashi Iwai176d5332008-07-30 15:01:44 +02001739 if (pcm_dev >= AZX_MAX_PCMS) {
1740 snd_printk(KERN_ERR SFX "Invalid PCM device number %d\n",
1741 pcm_dev);
Takashi Iwaida3cec32008-08-08 17:12:14 +02001742 return -EINVAL;
Takashi Iwai176d5332008-07-30 15:01:44 +02001743 }
1744 if (chip->pcm[pcm_dev]) {
1745 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
1746 return -EBUSY;
1747 }
1748 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
1749 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
1750 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001751 &pcm);
1752 if (err < 0)
1753 return err;
1754 strcpy(pcm->name, cpcm->name);
Takashi Iwai176d5332008-07-30 15:01:44 +02001755 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 if (apcm == NULL)
1757 return -ENOMEM;
1758 apcm->chip = chip;
1759 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 pcm->private_data = apcm;
1761 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02001762 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
1763 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
1764 chip->pcm[pcm_dev] = pcm;
1765 cpcm->pcm = pcm;
1766 for (s = 0; s < 2; s++) {
1767 apcm->hinfo[s] = &cpcm->stream[s];
1768 if (cpcm->stream[s].substreams)
1769 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
1770 }
1771 /* buffer pre-allocation */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001772 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 snd_dma_pci_data(chip->pci),
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001774 1024 * 64, 32 * 1024 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 return 0;
1776}
1777
1778/*
1779 * mixer creation - all stuff is implemented in hda module
1780 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001781static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782{
1783 return snd_hda_build_controls(chip->bus);
1784}
1785
1786
1787/*
1788 * initialize SD streams
1789 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001790static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791{
1792 int i;
1793
1794 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001795 * assign the starting bdl address to each stream (device)
1796 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07001797 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001798 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001799 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02001800 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
1802 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
1803 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
1804 azx_dev->sd_int_sta_mask = 1 << i;
1805 /* stream tag: must be non-zero and unique */
1806 azx_dev->index = i;
1807 azx_dev->stream_tag = i + 1;
1808 }
1809
1810 return 0;
1811}
1812
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001813static int azx_acquire_irq(struct azx *chip, int do_disconnect)
1814{
Takashi Iwai437a5a42006-11-21 12:14:23 +01001815 if (request_irq(chip->pci->irq, azx_interrupt,
1816 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001817 "HDA Intel", chip)) {
1818 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
1819 "disabling device\n", chip->pci->irq);
1820 if (do_disconnect)
1821 snd_card_disconnect(chip->card);
1822 return -1;
1823 }
1824 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01001825 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001826 return 0;
1827}
1828
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Takashi Iwaicb53c622007-08-10 17:21:45 +02001830static void azx_stop_chip(struct azx *chip)
1831{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02001832 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001833 return;
1834
1835 /* disable interrupts */
1836 azx_int_disable(chip);
1837 azx_int_clear(chip);
1838
1839 /* disable CORB/RIRB */
1840 azx_free_cmd_io(chip);
1841
1842 /* disable position buffer */
1843 azx_writel(chip, DPLBASE, 0);
1844 azx_writel(chip, DPUBASE, 0);
1845
1846 chip->initialized = 0;
1847}
1848
1849#ifdef CONFIG_SND_HDA_POWER_SAVE
1850/* power-up/down the controller */
1851static void azx_power_notify(struct hda_codec *codec)
1852{
1853 struct azx *chip = codec->bus->private_data;
1854 struct hda_codec *c;
1855 int power_on = 0;
1856
1857 list_for_each_entry(c, &codec->bus->codec_list, list) {
1858 if (c->power_on) {
1859 power_on = 1;
1860 break;
1861 }
1862 }
1863 if (power_on)
1864 azx_init_chip(chip);
Takashi Iwaidee1b662007-08-13 16:10:30 +02001865 else if (chip->running && power_save_controller)
Takashi Iwaicb53c622007-08-10 17:21:45 +02001866 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001867}
1868#endif /* CONFIG_SND_HDA_POWER_SAVE */
1869
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870#ifdef CONFIG_PM
1871/*
1872 * power management
1873 */
Takashi Iwai421a1252005-11-17 16:11:09 +01001874static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875{
Takashi Iwai421a1252005-11-17 16:11:09 +01001876 struct snd_card *card = pci_get_drvdata(pci);
1877 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878 int i;
1879
Takashi Iwai421a1252005-11-17 16:11:09 +01001880 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001881 azx_clear_irq_pending(chip);
Takashi Iwai7ba72ba2008-02-06 14:03:20 +01001882 for (i = 0; i < AZX_MAX_PCMS; i++)
Takashi Iwai421a1252005-11-17 16:11:09 +01001883 snd_pcm_suspend_all(chip->pcm[i]);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02001884 if (chip->initialized)
1885 snd_hda_suspend(chip->bus, state);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001886 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001887 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02001888 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02001889 chip->irq = -1;
1890 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001891 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02001892 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01001893 pci_disable_device(pci);
1894 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001895 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896 return 0;
1897}
1898
Takashi Iwai421a1252005-11-17 16:11:09 +01001899static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900{
Takashi Iwai421a1252005-11-17 16:11:09 +01001901 struct snd_card *card = pci_get_drvdata(pci);
1902 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903
Takashi Iwai30b35392006-10-11 18:52:53 +02001904 pci_set_power_state(pci, PCI_D0);
Takashi Iwai421a1252005-11-17 16:11:09 +01001905 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02001906 if (pci_enable_device(pci) < 0) {
1907 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
1908 "disabling device\n");
1909 snd_card_disconnect(card);
1910 return -EIO;
1911 }
1912 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001913 if (chip->msi)
1914 if (pci_enable_msi(pci) < 0)
1915 chip->msi = 0;
1916 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02001917 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001918 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02001919
1920 if (snd_hda_codecs_inuse(chip->bus))
1921 azx_init_chip(chip);
1922
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01001924 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925 return 0;
1926}
1927#endif /* CONFIG_PM */
1928
1929
1930/*
1931 * destructor
1932 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001933static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001935 int i;
1936
Takashi Iwaice43fba2005-05-30 20:33:44 +02001937 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001938 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001939 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001941 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 }
1943
Jeff Garzikf000fd82008-04-22 13:50:34 +02001944 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02001946 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02001947 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02001948 if (chip->remap_addr)
1949 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001951 if (chip->azx_dev) {
1952 for (i = 0; i < chip->num_streams; i++)
1953 if (chip->azx_dev[i].bdl.area)
1954 snd_dma_free_pages(&chip->azx_dev[i].bdl);
1955 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956 if (chip->rb.area)
1957 snd_dma_free_pages(&chip->rb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 if (chip->posbuf.area)
1959 snd_dma_free_pages(&chip->posbuf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 pci_release_regions(chip->pci);
1961 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001962 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 kfree(chip);
1964
1965 return 0;
1966}
1967
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001968static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969{
1970 return azx_free(device->device_data);
1971}
1972
1973/*
Takashi Iwai3372a152007-02-01 15:46:50 +01001974 * white/black-listing for position_fix
1975 */
Ralf Baechle623ec042007-03-13 15:29:47 +01001976static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02001977 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
1978 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
1979 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01001980 {}
1981};
1982
1983static int __devinit check_position_fix(struct azx *chip, int fix)
1984{
1985 const struct snd_pci_quirk *q;
1986
Joseph Chan0e153472008-08-26 14:38:03 +02001987 /* Check VIA HD Audio Controller exist */
1988 if (chip->pci->vendor == PCI_VENDOR_ID_VIA &&
1989 chip->pci->device == VIA_HDAC_DEVICE_ID) {
1990 chip->via_dmapos_patch = 1;
1991 /* Use link position directly, avoid any transfer problem. */
1992 return POS_FIX_LPIB;
1993 }
1994 chip->via_dmapos_patch = 0;
1995
Takashi Iwai3372a152007-02-01 15:46:50 +01001996 if (fix == POS_FIX_AUTO) {
1997 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
1998 if (q) {
Takashi Iwai669ba272007-08-17 09:17:36 +02001999 printk(KERN_INFO
Takashi Iwai3372a152007-02-01 15:46:50 +01002000 "hda_intel: position_fix set to %d "
2001 "for device %04x:%04x\n",
2002 q->value, q->subvendor, q->subdevice);
2003 return q->value;
2004 }
2005 }
2006 return fix;
2007}
2008
2009/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002010 * black-lists for probe_mask
2011 */
2012static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2013 /* Thinkpad often breaks the controller communication when accessing
2014 * to the non-working (or non-existing) modem codec slot.
2015 */
2016 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2017 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2018 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
2019 {}
2020};
2021
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002022static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002023{
2024 const struct snd_pci_quirk *q;
2025
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002026 if (probe_mask[dev] == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002027 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2028 if (q) {
2029 printk(KERN_INFO
2030 "hda_intel: probe_mask set to 0x%x "
2031 "for device %04x:%04x\n",
2032 q->value, q->subvendor, q->subdevice);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002033 probe_mask[dev] = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002034 }
2035 }
2036}
2037
2038
2039/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 * constructor
2041 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002042static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002043 int dev, int driver_type,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002044 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002046 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002047 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002048 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002049 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 .dev_free = azx_dev_free,
2051 };
2052
2053 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002054
Pavel Machek927fc862006-08-31 17:03:43 +02002055 err = pci_enable_device(pci);
2056 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 return err;
2058
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002059 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002060 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2062 pci_disable_device(pci);
2063 return -ENOMEM;
2064 }
2065
2066 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002067 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 chip->card = card;
2069 chip->pci = pci;
2070 chip->irq = -1;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002071 chip->driver_type = driver_type;
Takashi Iwai134a11f2006-11-10 12:08:37 +01002072 chip->msi = enable_msi;
Takashi Iwai555e2192008-06-10 17:53:34 +02002073 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002074 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002076 chip->position_fix = check_position_fix(chip, position_fix[dev]);
2077 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002078
Takashi Iwai27346162006-01-12 18:28:44 +01002079 chip->single_cmd = single_cmd;
Takashi Iwaic74db862005-05-12 14:26:27 +02002080
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002081 if (bdl_pos_adj[dev] < 0) {
2082 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002083 case AZX_DRIVER_ICH:
2084 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002085 break;
2086 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002087 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002088 break;
2089 }
2090 }
2091
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002092#if BITS_PER_LONG != 64
2093 /* Fix up base address on ULI M5461 */
2094 if (chip->driver_type == AZX_DRIVER_ULI) {
2095 u16 tmp3;
2096 pci_read_config_word(pci, 0x40, &tmp3);
2097 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2098 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2099 }
2100#endif
2101
Pavel Machek927fc862006-08-31 17:03:43 +02002102 err = pci_request_regions(pci, "ICH HD audio");
2103 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 kfree(chip);
2105 pci_disable_device(pci);
2106 return err;
2107 }
2108
Pavel Machek927fc862006-08-31 17:03:43 +02002109 chip->addr = pci_resource_start(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
2111 if (chip->remap_addr == NULL) {
2112 snd_printk(KERN_ERR SFX "ioremap error\n");
2113 err = -ENXIO;
2114 goto errout;
2115 }
2116
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002117 if (chip->msi)
2118 if (pci_enable_msi(pci) < 0)
2119 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002120
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002121 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 err = -EBUSY;
2123 goto errout;
2124 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
2126 pci_set_master(pci);
2127 synchronize_irq(chip->irq);
2128
Tobin Davisbcd72002008-01-15 11:23:55 +01002129 gcap = azx_readw(chip, GCAP);
2130 snd_printdd("chipset global capabilities = 0x%x\n", gcap);
2131
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002132 /* allow 64bit DMA address if supported by H/W */
2133 if ((gcap & 0x01) && !pci_set_dma_mask(pci, DMA_64BIT_MASK))
2134 pci_set_consistent_dma_mask(pci, DMA_64BIT_MASK);
2135
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002136 /* read number of streams from GCAP register instead of using
2137 * hardcoded value
2138 */
2139 chip->capture_streams = (gcap >> 8) & 0x0f;
2140 chip->playback_streams = (gcap >> 12) & 0x0f;
2141 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002142 /* gcap didn't give any info, switching to old method */
2143
2144 switch (chip->driver_type) {
2145 case AZX_DRIVER_ULI:
2146 chip->playback_streams = ULI_NUM_PLAYBACK;
2147 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002148 break;
2149 case AZX_DRIVER_ATIHDMI:
2150 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2151 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002152 break;
2153 default:
2154 chip->playback_streams = ICH6_NUM_PLAYBACK;
2155 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002156 break;
2157 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002158 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002159 chip->capture_index_offset = 0;
2160 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002161 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002162 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2163 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002164 if (!chip->azx_dev) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002165 snd_printk(KERN_ERR "cannot malloc azx_dev\n");
2166 goto errout;
2167 }
2168
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002169 for (i = 0; i < chip->num_streams; i++) {
2170 /* allocate memory for the BDL for each stream */
2171 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2172 snd_dma_pci_data(chip->pci),
2173 BDL_SIZE, &chip->azx_dev[i].bdl);
2174 if (err < 0) {
2175 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2176 goto errout;
2177 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002179 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002180 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2181 snd_dma_pci_data(chip->pci),
2182 chip->num_streams * 8, &chip->posbuf);
2183 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002184 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2185 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187 /* allocate CORB/RIRB */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002188 if (!chip->single_cmd) {
2189 err = azx_alloc_cmd_io(chip);
2190 if (err < 0)
Takashi Iwai27346162006-01-12 18:28:44 +01002191 goto errout;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
2194 /* initialize streams */
2195 azx_init_stream(chip);
2196
2197 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002198 azx_init_pci(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 azx_init_chip(chip);
2200
2201 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002202 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 snd_printk(KERN_ERR SFX "no codecs found!\n");
2204 err = -ENODEV;
2205 goto errout;
2206 }
2207
Takashi Iwaid01ce992007-07-27 16:52:19 +02002208 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2209 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002210 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2211 goto errout;
2212 }
2213
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002214 strcpy(card->driver, "HDA-Intel");
2215 strcpy(card->shortname, driver_short_names[chip->driver_type]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002216 sprintf(card->longname, "%s at 0x%lx irq %i",
2217 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002218
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 *rchip = chip;
2220 return 0;
2221
2222 errout:
2223 azx_free(chip);
2224 return err;
2225}
2226
Takashi Iwaicb53c622007-08-10 17:21:45 +02002227static void power_down_all_codecs(struct azx *chip)
2228{
2229#ifdef CONFIG_SND_HDA_POWER_SAVE
2230 /* The codecs were powered up in snd_hda_codec_new().
2231 * Now all initialization done, so turn them down if possible
2232 */
2233 struct hda_codec *codec;
2234 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2235 snd_hda_power_down(codec);
2236 }
2237#endif
2238}
2239
Takashi Iwaid01ce992007-07-27 16:52:19 +02002240static int __devinit azx_probe(struct pci_dev *pci,
2241 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002243 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002244 struct snd_card *card;
2245 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002246 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002248 if (dev >= SNDRV_CARDS)
2249 return -ENODEV;
2250 if (!enable[dev]) {
2251 dev++;
2252 return -ENOENT;
2253 }
2254
2255 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
Pavel Machek927fc862006-08-31 17:03:43 +02002256 if (!card) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 snd_printk(KERN_ERR SFX "Error creating card!\n");
2258 return -ENOMEM;
2259 }
2260
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002261 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Pavel Machek927fc862006-08-31 17:03:43 +02002262 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263 snd_card_free(card);
2264 return err;
2265 }
Takashi Iwai421a1252005-11-17 16:11:09 +01002266 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 /* create codec instances */
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002269 err = azx_codec_create(chip, model[dev], probe_mask[dev]);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002270 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 snd_card_free(card);
2272 return err;
2273 }
2274
2275 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002276 err = snd_hda_build_pcms(chip->bus);
Takashi Iwaid01ce992007-07-27 16:52:19 +02002277 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 snd_card_free(card);
2279 return err;
2280 }
2281
2282 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002283 err = azx_mixer_create(chip);
2284 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 snd_card_free(card);
2286 return err;
2287 }
2288
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 snd_card_set_dev(card, &pci->dev);
2290
Takashi Iwaid01ce992007-07-27 16:52:19 +02002291 err = snd_card_register(card);
2292 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 snd_card_free(card);
2294 return err;
2295 }
2296
2297 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002298 chip->running = 1;
2299 power_down_all_codecs(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002301 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 return err;
2303}
2304
2305static void __devexit azx_remove(struct pci_dev *pci)
2306{
2307 snd_card_free(pci_get_drvdata(pci));
2308 pci_set_drvdata(pci, NULL);
2309}
2310
2311/* PCI IDs */
Takashi Iwaif40b6892006-07-05 16:51:05 +02002312static struct pci_device_id azx_ids[] = {
Takashi Iwai87218e92008-02-21 08:13:11 +01002313 /* ICH 6..10 */
2314 { PCI_DEVICE(0x8086, 0x2668), .driver_data = AZX_DRIVER_ICH },
2315 { PCI_DEVICE(0x8086, 0x27d8), .driver_data = AZX_DRIVER_ICH },
2316 { PCI_DEVICE(0x8086, 0x269a), .driver_data = AZX_DRIVER_ICH },
2317 { PCI_DEVICE(0x8086, 0x284b), .driver_data = AZX_DRIVER_ICH },
Kailang Yangabbc9d12008-05-27 11:48:01 +02002318 { PCI_DEVICE(0x8086, 0x2911), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002319 { PCI_DEVICE(0x8086, 0x293e), .driver_data = AZX_DRIVER_ICH },
2320 { PCI_DEVICE(0x8086, 0x293f), .driver_data = AZX_DRIVER_ICH },
2321 { PCI_DEVICE(0x8086, 0x3a3e), .driver_data = AZX_DRIVER_ICH },
2322 { PCI_DEVICE(0x8086, 0x3a6e), .driver_data = AZX_DRIVER_ICH },
Seth Heasleyb29c2362008-08-08 15:56:39 -07002323 /* PCH */
2324 { PCI_DEVICE(0x8086, 0x3b56), .driver_data = AZX_DRIVER_ICH },
Takashi Iwai87218e92008-02-21 08:13:11 +01002325 /* SCH */
2326 { PCI_DEVICE(0x8086, 0x811b), .driver_data = AZX_DRIVER_SCH },
2327 /* ATI SB 450/600 */
2328 { PCI_DEVICE(0x1002, 0x437b), .driver_data = AZX_DRIVER_ATI },
2329 { PCI_DEVICE(0x1002, 0x4383), .driver_data = AZX_DRIVER_ATI },
2330 /* ATI HDMI */
2331 { PCI_DEVICE(0x1002, 0x793b), .driver_data = AZX_DRIVER_ATIHDMI },
2332 { PCI_DEVICE(0x1002, 0x7919), .driver_data = AZX_DRIVER_ATIHDMI },
2333 { PCI_DEVICE(0x1002, 0x960f), .driver_data = AZX_DRIVER_ATIHDMI },
Libin Yang9e6dd472008-08-12 12:25:46 +02002334 { PCI_DEVICE(0x1002, 0x970f), .driver_data = AZX_DRIVER_ATIHDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01002335 { PCI_DEVICE(0x1002, 0xaa00), .driver_data = AZX_DRIVER_ATIHDMI },
2336 { PCI_DEVICE(0x1002, 0xaa08), .driver_data = AZX_DRIVER_ATIHDMI },
2337 { PCI_DEVICE(0x1002, 0xaa10), .driver_data = AZX_DRIVER_ATIHDMI },
2338 { PCI_DEVICE(0x1002, 0xaa18), .driver_data = AZX_DRIVER_ATIHDMI },
2339 { PCI_DEVICE(0x1002, 0xaa20), .driver_data = AZX_DRIVER_ATIHDMI },
2340 { PCI_DEVICE(0x1002, 0xaa28), .driver_data = AZX_DRIVER_ATIHDMI },
2341 { PCI_DEVICE(0x1002, 0xaa30), .driver_data = AZX_DRIVER_ATIHDMI },
2342 { PCI_DEVICE(0x1002, 0xaa38), .driver_data = AZX_DRIVER_ATIHDMI },
2343 { PCI_DEVICE(0x1002, 0xaa40), .driver_data = AZX_DRIVER_ATIHDMI },
2344 { PCI_DEVICE(0x1002, 0xaa48), .driver_data = AZX_DRIVER_ATIHDMI },
2345 /* VIA VT8251/VT8237A */
2346 { PCI_DEVICE(0x1106, 0x3288), .driver_data = AZX_DRIVER_VIA },
2347 /* SIS966 */
2348 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
2349 /* ULI M5461 */
2350 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
2351 /* NVIDIA MCP */
2352 { PCI_DEVICE(0x10de, 0x026c), .driver_data = AZX_DRIVER_NVIDIA },
2353 { PCI_DEVICE(0x10de, 0x0371), .driver_data = AZX_DRIVER_NVIDIA },
2354 { PCI_DEVICE(0x10de, 0x03e4), .driver_data = AZX_DRIVER_NVIDIA },
2355 { PCI_DEVICE(0x10de, 0x03f0), .driver_data = AZX_DRIVER_NVIDIA },
2356 { PCI_DEVICE(0x10de, 0x044a), .driver_data = AZX_DRIVER_NVIDIA },
2357 { PCI_DEVICE(0x10de, 0x044b), .driver_data = AZX_DRIVER_NVIDIA },
2358 { PCI_DEVICE(0x10de, 0x055c), .driver_data = AZX_DRIVER_NVIDIA },
2359 { PCI_DEVICE(0x10de, 0x055d), .driver_data = AZX_DRIVER_NVIDIA },
2360 { PCI_DEVICE(0x10de, 0x0774), .driver_data = AZX_DRIVER_NVIDIA },
2361 { PCI_DEVICE(0x10de, 0x0775), .driver_data = AZX_DRIVER_NVIDIA },
2362 { PCI_DEVICE(0x10de, 0x0776), .driver_data = AZX_DRIVER_NVIDIA },
2363 { PCI_DEVICE(0x10de, 0x0777), .driver_data = AZX_DRIVER_NVIDIA },
2364 { PCI_DEVICE(0x10de, 0x07fc), .driver_data = AZX_DRIVER_NVIDIA },
2365 { PCI_DEVICE(0x10de, 0x07fd), .driver_data = AZX_DRIVER_NVIDIA },
2366 { PCI_DEVICE(0x10de, 0x0ac0), .driver_data = AZX_DRIVER_NVIDIA },
2367 { PCI_DEVICE(0x10de, 0x0ac1), .driver_data = AZX_DRIVER_NVIDIA },
2368 { PCI_DEVICE(0x10de, 0x0ac2), .driver_data = AZX_DRIVER_NVIDIA },
2369 { PCI_DEVICE(0x10de, 0x0ac3), .driver_data = AZX_DRIVER_NVIDIA },
Peer Chen487145a2008-03-06 15:15:11 +01002370 { PCI_DEVICE(0x10de, 0x0bd4), .driver_data = AZX_DRIVER_NVIDIA },
2371 { PCI_DEVICE(0x10de, 0x0bd5), .driver_data = AZX_DRIVER_NVIDIA },
2372 { PCI_DEVICE(0x10de, 0x0bd6), .driver_data = AZX_DRIVER_NVIDIA },
2373 { PCI_DEVICE(0x10de, 0x0bd7), .driver_data = AZX_DRIVER_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02002374 /* Teradici */
2375 { PCI_DEVICE(0x6549, 0x1200), .driver_data = AZX_DRIVER_TERA },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 { 0, }
2377};
2378MODULE_DEVICE_TABLE(pci, azx_ids);
2379
2380/* pci_driver definition */
2381static struct pci_driver driver = {
2382 .name = "HDA Intel",
2383 .id_table = azx_ids,
2384 .probe = azx_probe,
2385 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01002386#ifdef CONFIG_PM
2387 .suspend = azx_suspend,
2388 .resume = azx_resume,
2389#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390};
2391
2392static int __init alsa_card_azx_init(void)
2393{
Takashi Iwai01d25d42005-04-11 16:58:24 +02002394 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002395}
2396
2397static void __exit alsa_card_azx_exit(void)
2398{
2399 pci_unregister_driver(&driver);
2400}
2401
2402module_init(alsa_card_azx_init)
2403module_exit(alsa_card_azx_exit)