blob: 782b0e524e1461fe72a71282928dd44ab145ea84 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01002 * Driver for Motorola/Freescale IMX serial ports
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01004 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Uwe Kleine-Königf890cef2015-02-24 11:17:08 +01006 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070018 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
21#define SUPPORT_SYSRQ
22#endif
23
24#include <linux/module.h>
25#include <linux/ioport.h>
26#include <linux/init.h>
27#include <linux/console.h>
28#include <linux/sysrq.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010029#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/tty.h>
31#include <linux/tty_flip.h>
32#include <linux/serial_core.h>
33#include <linux/serial.h>
Sascha Hauer38a41fd2008-07-05 10:02:46 +020034#include <linux/clk.h>
Fabian Godehardtb6e49132009-06-11 14:53:18 +010035#include <linux/delay.h>
Oskar Schirmer534fca02009-06-11 14:52:23 +010036#include <linux/rational.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Shawn Guo22698aa2011-06-25 02:04:34 +080038#include <linux/of.h>
39#include <linux/of_device.h>
Sachin Kamate32a9f82013-01-07 10:25:03 +053040#include <linux/io.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020044#include <linux/platform_data/serial-imx.h>
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080045#include <linux/platform_data/dma-imx.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Uwe Kleine-König58362d52015-12-13 11:30:03 +010047#include "serial_mctrl_gpio.h"
48
Sascha Hauerff4bfb22007-04-26 08:26:13 +010049/* Register definitions */
50#define URXD0 0x0 /* Receiver Register */
51#define URTX0 0x40 /* Transmitter Register */
52#define UCR1 0x80 /* Control Register 1 */
53#define UCR2 0x84 /* Control Register 2 */
54#define UCR3 0x88 /* Control Register 3 */
55#define UCR4 0x8c /* Control Register 4 */
56#define UFCR 0x90 /* FIFO Control Register */
57#define USR1 0x94 /* Status Register 1 */
58#define USR2 0x98 /* Status Register 2 */
59#define UESC 0x9c /* Escape Character Register */
60#define UTIM 0xa0 /* Escape Timer Register */
61#define UBIR 0xa4 /* BRM Incremental Register */
62#define UBMR 0xa8 /* BRM Modulator Register */
63#define UBRC 0xac /* Baud Rate Count Register */
Shawn Guofe6b5402011-06-25 02:04:33 +080064#define IMX21_ONEMS 0xb0 /* One Millisecond register */
65#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
66#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
Sascha Hauerff4bfb22007-04-26 08:26:13 +010067
68/* UART Control Register Bit Fields.*/
Jiada Wang55d86932014-12-09 18:11:22 +090069#define URXD_DUMMY_READ (1<<16)
Sachin Kamat82313e62013-01-07 10:25:02 +053070#define URXD_CHARRDY (1<<15)
71#define URXD_ERR (1<<14)
72#define URXD_OVRRUN (1<<13)
73#define URXD_FRMERR (1<<12)
74#define URXD_BRK (1<<11)
75#define URXD_PRERR (1<<10)
Dirk Behme26c47412014-09-03 12:33:53 +010076#define URXD_RX_DATA (0xFF<<0)
Sachin Kamat82313e62013-01-07 10:25:02 +053077#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
78#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
79#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
80#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080081#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
Sachin Kamat82313e62013-01-07 10:25:02 +053082#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
83#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
84#define UCR1_IREN (1<<7) /* Infrared interface enable */
85#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
86#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
87#define UCR1_SNDBRK (1<<4) /* Send break */
88#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
89#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +080090#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
Sachin Kamat82313e62013-01-07 10:25:02 +053091#define UCR1_DOZE (1<<1) /* Doze */
92#define UCR1_UARTEN (1<<0) /* UART enabled */
93#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
94#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
95#define UCR2_CTSC (1<<13) /* CTS pin control */
96#define UCR2_CTS (1<<12) /* Clear to send */
97#define UCR2_ESCEN (1<<11) /* Escape enable */
98#define UCR2_PREN (1<<8) /* Parity enable */
99#define UCR2_PROE (1<<7) /* Parity odd/even */
100#define UCR2_STPB (1<<6) /* Stop */
101#define UCR2_WS (1<<5) /* Word size */
102#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
103#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
104#define UCR2_TXEN (1<<2) /* Transmitter enabled */
105#define UCR2_RXEN (1<<1) /* Receiver enabled */
106#define UCR2_SRST (1<<0) /* SW reset */
107#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
108#define UCR3_PARERREN (1<<12) /* Parity enable */
109#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
110#define UCR3_DSR (1<<10) /* Data set ready */
111#define UCR3_DCD (1<<9) /* Data carrier detect */
112#define UCR3_RI (1<<8) /* Ring indicator */
Fabio Estevamb38cb7d2014-05-14 15:55:03 -0300113#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
Sachin Kamat82313e62013-01-07 10:25:02 +0530114#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
115#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
116#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100117#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
Sachin Kamat82313e62013-01-07 10:25:02 +0530118#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
119#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
120#define UCR3_BPEN (1<<0) /* Preset registers enable */
121#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
122#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
123#define UCR4_INVR (1<<9) /* Inverted infrared reception */
124#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
125#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
126#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800127#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
Sachin Kamat82313e62013-01-07 10:25:02 +0530128#define UCR4_IRSC (1<<5) /* IR special case */
129#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
130#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
131#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
132#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
133#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
134#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
135#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
136#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
137#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
138#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
139#define USR1_RTSS (1<<14) /* RTS pin status */
140#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
141#define USR1_RTSD (1<<12) /* RTS delta */
142#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
143#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
144#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
Lucas Stach86a04ba2015-09-04 17:52:38 +0200145#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100146#define USR1_DTRD (1<<7) /* DTR Delta */
Sachin Kamat82313e62013-01-07 10:25:02 +0530147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200154#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
155#define USR2_RIIN (1<<9) /* Ring Indicator Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530156#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
157#define USR2_WAKE (1<<7) /* Wake */
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200158#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
Sachin Kamat82313e62013-01-07 10:25:02 +0530159#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
160#define USR2_TXDC (1<<3) /* Transmitter complete */
161#define USR2_BRCD (1<<2) /* Break condition */
162#define USR2_ORE (1<<1) /* Overrun error */
163#define USR2_RDR (1<<0) /* Recv data ready */
164#define UTS_FRCPERR (1<<13) /* Force parity error */
165#define UTS_LOOP (1<<12) /* Loop tx and rx */
166#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
167#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
168#define UTS_TXFULL (1<<4) /* TxFIFO full */
169#define UTS_RXFULL (1<<3) /* RxFIFO full */
170#define UTS_SOFTRST (1<<0) /* Software reset */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* We've been assigned a range on the "Low-density serial ports" major */
Sachin Kamat82313e62013-01-07 10:25:02 +0530173#define SERIAL_IMX_MAJOR 207
174#define MINOR_START 16
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200175#define DEV_NAME "ttymxc"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * This determines how often we check the modem status signals
179 * for any change. They generally aren't connected to an IRQ
180 * so we have to poll them. We also check immediately before
181 * filling the TX fifo incase CTS has been dropped.
182 */
183#define MCTRL_TIMEOUT (250*HZ/1000)
184
185#define DRIVER_NAME "IMX-uart"
186
Sascha Hauerdbff4e92008-07-05 10:02:45 +0200187#define UART_NR 8
188
Uwe Kleine-Königf95661b2015-02-24 11:17:09 +0100189/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
Shawn Guofe6b5402011-06-25 02:04:33 +0800190enum imx_uart_type {
191 IMX1_UART,
192 IMX21_UART,
Martyn Welch1c06bde62016-09-01 11:30:46 +0200193 IMX53_UART,
Huang Shijiea496e622013-07-08 17:14:17 +0800194 IMX6Q_UART,
Shawn Guofe6b5402011-06-25 02:04:33 +0800195};
196
197/* device type dependent stuff */
198struct imx_uart_data {
199 unsigned uts_reg;
200 enum imx_uart_type devtype;
201};
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203struct imx_port {
204 struct uart_port port;
205 struct timer_list timer;
206 unsigned int old_status;
Daniel Glöckner26bbb3f2009-06-11 14:36:29 +0100207 unsigned int have_rtscts:1;
Huang Shijie20ff2fe2013-05-30 14:07:12 +0800208 unsigned int dte_mode:1;
Fabian Godehardtb6e49132009-06-11 14:53:18 +0100209 unsigned int irda_inv_rx:1;
210 unsigned int irda_inv_tx:1;
211 unsigned short trcv_delay; /* transceiver delay */
Sascha Hauer3a9465f2012-03-07 09:31:43 +0100212 struct clk *clk_ipg;
213 struct clk *clk_per;
Uwe Kleine-König7d0b0662012-05-21 21:57:39 +0200214 const struct imx_uart_data *devdata;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800215
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100216 struct mctrl_gpios *gpios;
217
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800218 /* DMA fields */
219 unsigned int dma_is_inited:1;
220 unsigned int dma_is_enabled:1;
221 unsigned int dma_is_rxing:1;
222 unsigned int dma_is_txing:1;
223 struct dma_chan *dma_chan_rx, *dma_chan_tx;
224 struct scatterlist rx_sgl, tx_sgl[2];
225 void *rx_buf;
Nandor Han9d297232016-08-08 15:38:27 +0300226 struct circ_buf rx_ring;
227 unsigned int rx_periods;
228 dma_cookie_t rx_cookie;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800229 unsigned int tx_bytes;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800230 unsigned int dma_tx_nents;
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700231 wait_queue_head_t dma_wait;
Shenwei Wang90bb6bd2015-07-30 10:32:36 -0500232 unsigned int saved_reg[10];
Eduardo Valentinc868cbb2015-08-11 10:21:23 -0700233 bool context_saved;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234};
235
Dirk Behme0ad5a812011-12-22 09:57:52 +0100236struct imx_port_ucrs {
237 unsigned int ucr1;
238 unsigned int ucr2;
239 unsigned int ucr3;
240};
241
Shawn Guofe6b5402011-06-25 02:04:33 +0800242static struct imx_uart_data imx_uart_devdata[] = {
243 [IMX1_UART] = {
244 .uts_reg = IMX1_UTS,
245 .devtype = IMX1_UART,
246 },
247 [IMX21_UART] = {
248 .uts_reg = IMX21_UTS,
249 .devtype = IMX21_UART,
250 },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200251 [IMX53_UART] = {
252 .uts_reg = IMX21_UTS,
253 .devtype = IMX53_UART,
254 },
Huang Shijiea496e622013-07-08 17:14:17 +0800255 [IMX6Q_UART] = {
256 .uts_reg = IMX21_UTS,
257 .devtype = IMX6Q_UART,
258 },
Shawn Guofe6b5402011-06-25 02:04:33 +0800259};
260
Krzysztof Kozlowski31ada042015-05-02 00:40:02 +0900261static const struct platform_device_id imx_uart_devtype[] = {
Shawn Guofe6b5402011-06-25 02:04:33 +0800262 {
263 .name = "imx1-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
265 }, {
266 .name = "imx21-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
268 }, {
Martyn Welch1c06bde62016-09-01 11:30:46 +0200269 .name = "imx53-uart",
270 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
271 }, {
Huang Shijiea496e622013-07-08 17:14:17 +0800272 .name = "imx6q-uart",
273 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
274 }, {
Shawn Guofe6b5402011-06-25 02:04:33 +0800275 /* sentinel */
276 }
277};
278MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
279
Sanjeev Sharmaad3d4fd2015-02-03 16:16:06 +0530280static const struct of_device_id imx_uart_dt_ids[] = {
Huang Shijiea496e622013-07-08 17:14:17 +0800281 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
Martyn Welch1c06bde62016-09-01 11:30:46 +0200282 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
Shawn Guo22698aa2011-06-25 02:04:34 +0800283 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
284 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
285 { /* sentinel */ }
286};
287MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
288
Shawn Guofe6b5402011-06-25 02:04:33 +0800289static inline unsigned uts_reg(struct imx_port *sport)
290{
291 return sport->devdata->uts_reg;
292}
293
294static inline int is_imx1_uart(struct imx_port *sport)
295{
296 return sport->devdata->devtype == IMX1_UART;
297}
298
299static inline int is_imx21_uart(struct imx_port *sport)
300{
301 return sport->devdata->devtype == IMX21_UART;
302}
303
Martyn Welch1c06bde62016-09-01 11:30:46 +0200304static inline int is_imx53_uart(struct imx_port *sport)
305{
306 return sport->devdata->devtype == IMX53_UART;
307}
308
Huang Shijiea496e622013-07-08 17:14:17 +0800309static inline int is_imx6q_uart(struct imx_port *sport)
310{
311 return sport->devdata->devtype == IMX6Q_UART;
312}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313/*
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200314 * Save and restore functions for UCR1, UCR2 and UCR3 registers
315 */
Fabio Estevam93d94b32014-11-12 15:55:07 -0200316#if defined(CONFIG_SERIAL_IMX_CONSOLE)
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200317static void imx_port_ucrs_save(struct uart_port *port,
318 struct imx_port_ucrs *ucr)
319{
320 /* save control registers */
321 ucr->ucr1 = readl(port->membase + UCR1);
322 ucr->ucr2 = readl(port->membase + UCR2);
323 ucr->ucr3 = readl(port->membase + UCR3);
324}
325
326static void imx_port_ucrs_restore(struct uart_port *port,
327 struct imx_port_ucrs *ucr)
328{
329 /* restore control registers */
330 writel(ucr->ucr1, port->membase + UCR1);
331 writel(ucr->ucr2, port->membase + UCR2);
332 writel(ucr->ucr3, port->membase + UCR3);
333}
Fabio Estevame8bfa762013-06-05 00:58:46 -0300334#endif
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200335
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100336static void imx_port_rts_active(struct imx_port *sport, unsigned long *ucr2)
337{
338 *ucr2 &= ~UCR2_CTSC;
339 *ucr2 |= UCR2_CTS;
340
341 mctrl_gpio_set(sport->gpios, sport->port.mctrl | TIOCM_RTS);
342}
343
344static void imx_port_rts_inactive(struct imx_port *sport, unsigned long *ucr2)
345{
346 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
347
348 mctrl_gpio_set(sport->gpios, sport->port.mctrl & ~TIOCM_RTS);
349}
350
351static void imx_port_rts_auto(struct imx_port *sport, unsigned long *ucr2)
352{
353 *ucr2 |= UCR2_CTSC;
354}
355
fabio.estevam@freescale.com44a75412013-02-06 19:00:02 -0200356/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 * interrupts disabled on entry
358 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100359static void imx_stop_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360{
361 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100362 unsigned long temp;
363
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700364 /*
365 * We are maybe in the SMP context, so if the DMA TX thread is running
366 * on other cpu, we have to wait for it to finish.
367 */
368 if (sport->dma_is_enabled && sport->dma_is_txing)
369 return;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800370
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100371 temp = readl(port->membase + UCR1);
372 writel(temp & ~UCR1_TXMPTYEN, port->membase + UCR1);
373
374 /* in rs485 mode disable transmitter if shifter is empty */
375 if (port->rs485.flags & SER_RS485_ENABLED &&
376 readl(port->membase + USR2) & USR2_TXDC) {
377 temp = readl(port->membase + UCR2);
378 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100379 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100380 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100381 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200382 temp |= UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100383 writel(temp, port->membase + UCR2);
384
385 temp = readl(port->membase + UCR4);
386 temp &= ~UCR4_TCEN;
387 writel(temp, port->membase + UCR4);
388 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389}
390
391/*
392 * interrupts disabled on entry
393 */
394static void imx_stop_rx(struct uart_port *port)
395{
396 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100397 unsigned long temp;
398
Huang Shijie45564a62014-09-19 15:33:12 +0800399 if (sport->dma_is_enabled && sport->dma_is_rxing) {
400 if (sport->port.suspended) {
401 dmaengine_terminate_all(sport->dma_chan_rx);
402 sport->dma_is_rxing = 0;
403 } else {
404 return;
405 }
406 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800407
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100408 temp = readl(sport->port.membase + UCR2);
Sachin Kamat82313e62013-01-07 10:25:02 +0530409 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
Huang Shijie85878392014-05-23 12:32:54 +0800410
411 /* disable the `Receiver Ready Interrrupt` */
412 temp = readl(sport->port.membase + UCR1);
413 writel(temp & ~UCR1_RRDYEN, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416/*
417 * Set the modem control timer to fire immediately.
418 */
419static void imx_enable_ms(struct uart_port *port)
420{
421 struct imx_port *sport = (struct imx_port *)port;
422
423 mod_timer(&sport->timer, jiffies);
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100424
425 mctrl_gpio_enable_ms(sport->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426}
427
Jiada Wang91a1a902014-12-09 18:11:36 +0900428static void imx_dma_tx(struct imx_port *sport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429static inline void imx_transmit_buffer(struct imx_port *sport)
430{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700431 struct circ_buf *xmit = &sport->port.state->xmit;
Jiada Wang91a1a902014-12-09 18:11:36 +0900432 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400434 if (sport->port.x_char) {
435 /* Send next char */
436 writel(sport->port.x_char, sport->port.membase + URTX0);
Jiada Wang7e2fb5a2014-12-09 18:11:35 +0900437 sport->port.icount.tx++;
438 sport->port.x_char = 0;
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400439 return;
440 }
441
442 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
443 imx_stop_tx(&sport->port);
444 return;
445 }
446
Jiada Wang91a1a902014-12-09 18:11:36 +0900447 if (sport->dma_is_enabled) {
448 /*
449 * We've just sent a X-char Ensure the TX DMA is enabled
450 * and the TX IRQ is disabled.
451 **/
452 temp = readl(sport->port.membase + UCR1);
453 temp &= ~UCR1_TXMPTYEN;
454 if (sport->dma_is_txing) {
455 temp |= UCR1_TDMAEN;
456 writel(temp, sport->port.membase + UCR1);
457 } else {
458 writel(temp, sport->port.membase + UCR1);
459 imx_dma_tx(sport);
460 }
461 }
462
Volker Ernst4e4e6602010-10-13 11:03:57 +0200463 while (!uart_circ_empty(xmit) &&
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400464 !(readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 /* send xmit->buf[xmit->tail]
466 * out the port here */
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100467 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100468 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 sport->port.icount.tx++;
Sascha Hauer8c0b2542007-02-05 16:10:16 -0800470 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Fabian Godehardt977757312009-06-11 14:37:19 +0100472 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
473 uart_write_wakeup(&sport->port);
474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (uart_circ_empty(xmit))
Russell Kingb129a8c2005-08-31 10:12:14 +0100476 imx_stop_tx(&sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800479static void dma_tx_callback(void *data)
480{
481 struct imx_port *sport = data;
482 struct scatterlist *sgl = &sport->tx_sgl[0];
483 struct circ_buf *xmit = &sport->port.state->xmit;
484 unsigned long flags;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900485 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800486
Dirk Behme42f752b2014-12-09 18:11:28 +0900487 spin_lock_irqsave(&sport->port.lock, flags);
488
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800489 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
490
Dirk Behmea2c718c2014-12-09 18:11:31 +0900491 temp = readl(sport->port.membase + UCR1);
492 temp &= ~UCR1_TDMAEN;
493 writel(temp, sport->port.membase + UCR1);
494
Dirk Behme42f752b2014-12-09 18:11:28 +0900495 /* update the stat */
496 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
497 sport->port.icount.tx += sport->tx_bytes;
498
499 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
500
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800501 sport->dma_is_txing = 0;
502
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800503 spin_unlock_irqrestore(&sport->port.lock, flags);
504
Jiada Wangd64b8602014-12-09 18:11:29 +0900505 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
506 uart_write_wakeup(&sport->port);
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -0700507
508 if (waitqueue_active(&sport->dma_wait)) {
509 wake_up(&sport->dma_wait);
510 dev_dbg(sport->port.dev, "exit in %s.\n", __func__);
511 return;
512 }
Jiada Wang0bbc9b82014-12-09 18:11:30 +0900513
514 spin_lock_irqsave(&sport->port.lock, flags);
515 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
516 imx_dma_tx(sport);
517 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800518}
519
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800520static void imx_dma_tx(struct imx_port *sport)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800521{
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800522 struct circ_buf *xmit = &sport->port.state->xmit;
523 struct scatterlist *sgl = sport->tx_sgl;
524 struct dma_async_tx_descriptor *desc;
525 struct dma_chan *chan = sport->dma_chan_tx;
526 struct device *dev = sport->port.dev;
Dirk Behmea2c718c2014-12-09 18:11:31 +0900527 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800528 int ret;
529
Dirk Behme42f752b2014-12-09 18:11:28 +0900530 if (sport->dma_is_txing)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800531 return;
532
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800533 sport->tx_bytes = uart_circ_chars_pending(xmit);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800534
Dirk Behme7942f852014-12-09 18:11:25 +0900535 if (xmit->tail < xmit->head) {
536 sport->dma_tx_nents = 1;
537 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
538 } else {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800539 sport->dma_tx_nents = 2;
540 sg_init_table(sgl, 2);
541 sg_set_buf(sgl, xmit->buf + xmit->tail,
542 UART_XMIT_SIZE - xmit->tail);
543 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800544 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800545
546 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
547 if (ret == 0) {
548 dev_err(dev, "DMA mapping error for TX.\n");
549 return;
550 }
551 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
552 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
553 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +0900554 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
555 DMA_TO_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800556 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
557 return;
558 }
559 desc->callback = dma_tx_callback;
560 desc->callback_param = sport;
561
562 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
563 uart_circ_chars_pending(xmit));
Dirk Behmea2c718c2014-12-09 18:11:31 +0900564
565 temp = readl(sport->port.membase + UCR1);
566 temp |= UCR1_TDMAEN;
567 writel(temp, sport->port.membase + UCR1);
568
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800569 /* fire it */
570 sport->dma_is_txing = 1;
571 dmaengine_submit(desc);
572 dma_async_issue_pending(chan);
573 return;
574}
575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576/*
577 * interrupts disabled on entry
578 */
Russell Kingb129a8c2005-08-31 10:12:14 +0100579static void imx_start_tx(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580{
581 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100582 unsigned long temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100584 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100585 temp = readl(port->membase + UCR2);
586 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100587 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100588 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100589 imx_port_rts_active(sport, &temp);
Baruch Siach7d1cadc2016-02-29 14:34:10 +0200590 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
591 temp &= ~UCR2_RXEN;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100592 writel(temp, port->membase + UCR2);
593
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100594 /* enable transmitter and shifter empty irq */
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100595 temp = readl(port->membase + UCR4);
596 temp |= UCR4_TCEN;
597 writel(temp, port->membase + UCR4);
598 }
599
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800600 if (!sport->dma_is_enabled) {
601 temp = readl(sport->port.membase + UCR1);
602 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
603 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800605 if (sport->dma_is_enabled) {
Jiada Wang91a1a902014-12-09 18:11:36 +0900606 if (sport->port.x_char) {
607 /* We have X-char to send, so enable TX IRQ and
608 * disable TX DMA to let TX interrupt to send X-char */
609 temp = readl(sport->port.membase + UCR1);
610 temp &= ~UCR1_TDMAEN;
611 temp |= UCR1_TXMPTYEN;
612 writel(temp, sport->port.membase + UCR1);
613 return;
614 }
615
Peter Hurley5e42e9a2014-09-02 17:39:12 -0400616 if (!uart_circ_empty(&port->state->xmit) &&
617 !uart_tx_stopped(port))
618 imx_dma_tx(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800619 return;
620 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621}
622
David Howells7d12e782006-10-05 14:55:46 +0100623static irqreturn_t imx_rtsint(int irq, void *dev_id)
Sascha Hauerceca6292005-10-12 19:58:08 +0100624{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800625 struct imx_port *sport = dev_id;
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200626 unsigned int val;
Sascha Hauerceca6292005-10-12 19:58:08 +0100627 unsigned long flags;
628
629 spin_lock_irqsave(&sport->port.lock, flags);
630
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100631 writel(USR1_RTSD, sport->port.membase + USR1);
Uwe Kleine-König5680e942011-04-11 10:59:09 +0200632 val = readl(sport->port.membase + USR1) & USR1_RTSS;
Sascha Hauerceca6292005-10-12 19:58:08 +0100633 uart_handle_cts_change(&sport->port, !!val);
Alan Coxbdc04e32009-09-19 13:13:31 -0700634 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
Sascha Hauerceca6292005-10-12 19:58:08 +0100635
636 spin_unlock_irqrestore(&sport->port.lock, flags);
637 return IRQ_HANDLED;
638}
639
David Howells7d12e782006-10-05 14:55:46 +0100640static irqreturn_t imx_txint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641{
Jeff Garzik15aafa22008-02-06 01:36:20 -0800642 struct imx_port *sport = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 unsigned long flags;
644
Sachin Kamat82313e62013-01-07 10:25:02 +0530645 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 imx_transmit_buffer(sport);
Sachin Kamat82313e62013-01-07 10:25:02 +0530647 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 return IRQ_HANDLED;
649}
650
David Howells7d12e782006-10-05 14:55:46 +0100651static irqreturn_t imx_rxint(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652{
653 struct imx_port *sport = dev_id;
Sachin Kamat82313e62013-01-07 10:25:02 +0530654 unsigned int rx, flg, ignored = 0;
Jiri Slaby92a19f92013-01-03 15:53:03 +0100655 struct tty_port *port = &sport->port.state->port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100656 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657
Sachin Kamat82313e62013-01-07 10:25:02 +0530658 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100660 while (readl(sport->port.membase + USR2) & USR2_RDR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 flg = TTY_NORMAL;
662 sport->port.icount.rx++;
663
Sascha Hauer0d3c3932008-04-17 08:43:14 +0100664 rx = readl(sport->port.membase + URXD0);
665
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100666 temp = readl(sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100667 if (temp & USR2_BRCD) {
Andy Green94d32f92010-02-01 13:28:54 +0100668 writel(USR2_BRCD, sport->port.membase + USR2);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100669 if (uart_handle_break(&sport->port))
670 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 }
672
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100673 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
Sascha Hauer864eeed2008-04-17 08:39:22 +0100674 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Hui Wang019dc9e2011-08-24 17:41:47 +0800676 if (unlikely(rx & URXD_ERR)) {
677 if (rx & URXD_BRK)
678 sport->port.icount.brk++;
679 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100680 sport->port.icount.parity++;
681 else if (rx & URXD_FRMERR)
682 sport->port.icount.frame++;
683 if (rx & URXD_OVRRUN)
684 sport->port.icount.overrun++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
Sascha Hauer864eeed2008-04-17 08:39:22 +0100686 if (rx & sport->port.ignore_status_mask) {
687 if (++ignored > 100)
688 goto out;
689 continue;
690 }
691
Eric Nelson8d267fd2014-12-18 12:37:13 -0700692 rx &= (sport->port.read_status_mask | 0xFF);
Sascha Hauer864eeed2008-04-17 08:39:22 +0100693
Hui Wang019dc9e2011-08-24 17:41:47 +0800694 if (rx & URXD_BRK)
695 flg = TTY_BREAK;
696 else if (rx & URXD_PRERR)
Sascha Hauer864eeed2008-04-17 08:39:22 +0100697 flg = TTY_PARITY;
698 else if (rx & URXD_FRMERR)
699 flg = TTY_FRAME;
700 if (rx & URXD_OVRRUN)
701 flg = TTY_OVERRUN;
702
703#ifdef SUPPORT_SYSRQ
704 sport->port.sysrq = 0;
705#endif
706 }
707
Jiada Wang55d86932014-12-09 18:11:22 +0900708 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
709 goto out;
710
Manfred Schlaegl9b289932015-06-20 19:25:35 +0200711 if (tty_insert_flip_char(port, rx, flg) == 0)
712 sport->port.icount.buf_overrun++;
Sascha Hauer864eeed2008-04-17 08:39:22 +0100713 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
715out:
Sachin Kamat82313e62013-01-07 10:25:02 +0530716 spin_unlock_irqrestore(&sport->port.lock, flags);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100717 tty_flip_buffer_push(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719}
720
Nandor Han41d98b52016-08-08 15:38:28 +0300721static void clear_rx_errors(struct imx_port *sport);
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800722static int start_rx_dma(struct imx_port *sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800723/*
724 * If the RXFIFO is filled with some data, and then we
725 * arise a DMA operation to receive them.
726 */
727static void imx_dma_rxint(struct imx_port *sport)
728{
729 unsigned long temp;
Jiada Wang73631812014-12-09 18:11:23 +0900730 unsigned long flags;
731
732 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800733
734 temp = readl(sport->port.membase + USR2);
735 if ((temp & USR2_RDR) && !sport->dma_is_rxing) {
736 sport->dma_is_rxing = 1;
737
Lucas Stach86a04ba2015-09-04 17:52:38 +0200738 /* disable the receiver ready and aging timer interrupts */
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800739 temp = readl(sport->port.membase + UCR1);
740 temp &= ~(UCR1_RRDYEN);
741 writel(temp, sport->port.membase + UCR1);
742
Lucas Stach86a04ba2015-09-04 17:52:38 +0200743 temp = readl(sport->port.membase + UCR2);
744 temp &= ~(UCR2_ATEN);
745 writel(temp, sport->port.membase + UCR2);
746
Nandor Han41d98b52016-08-08 15:38:28 +0300747 /* disable the rx errors interrupts */
748 temp = readl(sport->port.membase + UCR4);
749 temp &= ~UCR4_OREN;
750 writel(temp, sport->port.membase + UCR4);
751
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800752 /* tell the DMA to receive the data. */
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800753 start_rx_dma(sport);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800754 }
Jiada Wang73631812014-12-09 18:11:23 +0900755
756 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800757}
758
Uwe Kleine-König66f95882016-03-24 14:24:24 +0100759/*
760 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
761 */
762static unsigned int imx_get_hwmctrl(struct imx_port *sport)
763{
764 unsigned int tmp = TIOCM_DSR;
765 unsigned usr1 = readl(sport->port.membase + USR1);
766
767 if (usr1 & USR1_RTSS)
768 tmp |= TIOCM_CTS;
769
770 /* in DCE mode DCDIN is always 0 */
771 if (!(usr1 & USR2_DCDIN))
772 tmp |= TIOCM_CAR;
773
774 if (sport->dte_mode)
775 if (!(readl(sport->port.membase + USR2) & USR2_RIIN))
776 tmp |= TIOCM_RI;
777
778 return tmp;
779}
780
781/*
782 * Handle any change of modem status signal since we were last called.
783 */
784static void imx_mctrl_check(struct imx_port *sport)
785{
786 unsigned int status, changed;
787
788 status = imx_get_hwmctrl(sport);
789 changed = status ^ sport->old_status;
790
791 if (changed == 0)
792 return;
793
794 sport->old_status = status;
795
796 if (changed & TIOCM_RI && status & TIOCM_RI)
797 sport->port.icount.rng++;
798 if (changed & TIOCM_DSR)
799 sport->port.icount.dsr++;
800 if (changed & TIOCM_CAR)
801 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
802 if (changed & TIOCM_CTS)
803 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
804
805 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
806}
807
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200808static irqreturn_t imx_int(int irq, void *dev_id)
809{
810 struct imx_port *sport = dev_id;
811 unsigned int sts;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200812 unsigned int sts2;
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100813 irqreturn_t ret = IRQ_NONE;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200814
815 sts = readl(sport->port.membase + USR1);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100816 sts2 = readl(sport->port.membase + USR2);
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200817
Lucas Stach86a04ba2015-09-04 17:52:38 +0200818 if (sts & (USR1_RRDY | USR1_AGTIM)) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800819 if (sport->dma_is_enabled)
820 imx_dma_rxint(sport);
821 else
822 imx_rxint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100823 ret = IRQ_HANDLED;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800824 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200825
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100826 if ((sts & USR1_TRDY &&
827 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN) ||
828 (sts2 & USR2_TXDC &&
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100829 readl(sport->port.membase + UCR4) & UCR4_TCEN)) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200830 imx_txint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100831 ret = IRQ_HANDLED;
832 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200833
Uwe Kleine-König27e16502016-03-24 14:24:25 +0100834 if (sts & USR1_DTRD) {
835 unsigned long flags;
836
837 if (sts & USR1_DTRD)
838 writel(USR1_DTRD, sport->port.membase + USR1);
839
840 spin_lock_irqsave(&sport->port.lock, flags);
841 imx_mctrl_check(sport);
842 spin_unlock_irqrestore(&sport->port.lock, flags);
843
844 ret = IRQ_HANDLED;
845 }
846
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100847 if (sts & USR1_RTSD) {
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200848 imx_rtsint(irq, dev_id);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100849 ret = IRQ_HANDLED;
850 }
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200851
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100852 if (sts & USR1_AWAKE) {
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200853 writel(USR1_AWAKE, sport->port.membase + USR1);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100854 ret = IRQ_HANDLED;
855 }
Fabio Estevamdb1a9b52011-12-13 01:23:48 -0200856
Alexander Steinf1f836e2013-05-14 17:06:07 +0200857 if (sts2 & USR2_ORE) {
Alexander Steinf1f836e2013-05-14 17:06:07 +0200858 sport->port.icount.overrun++;
Uwe Kleine-König91555ce2015-02-24 11:17:05 +0100859 writel(USR2_ORE, sport->port.membase + USR2);
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100860 ret = IRQ_HANDLED;
Alexander Steinf1f836e2013-05-14 17:06:07 +0200861 }
862
Uwe Kleine-König4d845a62016-03-24 14:24:21 +0100863 return ret;
Sascha Hauere3d13ff2008-07-05 10:02:48 +0200864}
865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866/*
867 * Return TIOCSER_TEMT when transmitter is not busy.
868 */
869static unsigned int imx_tx_empty(struct uart_port *port)
870{
871 struct imx_port *sport = (struct imx_port *)port;
Huang Shijie1ce43e52013-10-11 18:30:59 +0800872 unsigned int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873
Huang Shijie1ce43e52013-10-11 18:30:59 +0800874 ret = (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
875
876 /* If the TX DMA is working, return 0. */
877 if (sport->dma_is_enabled && sport->dma_is_txing)
878 ret = 0;
879
880 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881}
882
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100883static unsigned int imx_get_mctrl(struct uart_port *port)
884{
885 struct imx_port *sport = (struct imx_port *)port;
886 unsigned int ret = imx_get_hwmctrl(sport);
887
888 mctrl_gpio_get(sport->gpios, &ret);
889
890 return ret;
891}
892
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
894{
Oskar Schirmerd3810cd2009-06-11 14:35:01 +0100895 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100896 unsigned long temp;
897
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +0100898 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
899 temp = readl(sport->port.membase + UCR2);
900 temp &= ~(UCR2_CTS | UCR2_CTSC);
901 if (mctrl & TIOCM_RTS)
902 temp |= UCR2_CTS | UCR2_CTSC;
903 writel(temp, sport->port.membase + UCR2);
904 }
Huang Shijie6b471a92013-11-29 17:29:24 +0800905
Uwe Kleine-König90ebc482015-10-18 21:34:46 +0200906 temp = readl(sport->port.membase + UCR3) & ~UCR3_DSR;
907 if (!(mctrl & TIOCM_DTR))
908 temp |= UCR3_DSR;
909 writel(temp, sport->port.membase + UCR3);
910
Huang Shijie6b471a92013-11-29 17:29:24 +0800911 temp = readl(sport->port.membase + uts_reg(sport)) & ~UTS_LOOP;
912 if (mctrl & TIOCM_LOOP)
913 temp |= UTS_LOOP;
914 writel(temp, sport->port.membase + uts_reg(sport));
Uwe Kleine-König58362d52015-12-13 11:30:03 +0100915
916 mctrl_gpio_set(sport->gpios, mctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917}
918
919/*
920 * Interrupts always disabled.
921 */
922static void imx_break_ctl(struct uart_port *port, int break_state)
923{
924 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100925 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
927 spin_lock_irqsave(&sport->port.lock, flags);
928
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100929 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
930
Sachin Kamat82313e62013-01-07 10:25:02 +0530931 if (break_state != 0)
Sascha Hauerff4bfb22007-04-26 08:26:13 +0100932 temp |= UCR1_SNDBRK;
933
934 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
936 spin_unlock_irqrestore(&sport->port.lock, flags);
937}
938
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200939/*
Uwe Kleine-Königcc568842015-10-18 21:34:47 +0200940 * This is our per-port timeout handler, for checking the
941 * modem status signals.
942 */
943static void imx_timeout(unsigned long data)
944{
945 struct imx_port *sport = (struct imx_port *)data;
946 unsigned long flags;
947
948 if (sport->port.state) {
949 spin_lock_irqsave(&sport->port.lock, flags);
950 imx_mctrl_check(sport);
951 spin_unlock_irqrestore(&sport->port.lock, flags);
952
953 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
954 }
955}
956
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800957#define RX_BUF_SIZE (PAGE_SIZE)
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800958
959/*
Lucas Stach905c0de2015-09-04 17:52:41 +0200960 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800961 * [1] the RX DMA buffer is full.
Lucas Stach905c0de2015-09-04 17:52:41 +0200962 * [2] the aging timer expires
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800963 *
Lucas Stach905c0de2015-09-04 17:52:41 +0200964 * Condition [2] is triggered when a character has been sitting in the FIFO
965 * for at least 8 byte durations.
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800966 */
967static void dma_rx_callback(void *data)
968{
969 struct imx_port *sport = data;
970 struct dma_chan *chan = sport->dma_chan_rx;
971 struct scatterlist *sgl = &sport->rx_sgl;
Huang Shijie7cb92fd2013-10-15 15:23:40 +0800972 struct tty_port *port = &sport->port.state->port;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800973 struct dma_tx_state state;
Nandor Han9d297232016-08-08 15:38:27 +0300974 struct circ_buf *rx_ring = &sport->rx_ring;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800975 enum dma_status status;
Nandor Han9d297232016-08-08 15:38:27 +0300976 unsigned int w_bytes = 0;
977 unsigned int r_bytes;
978 unsigned int bd_size;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +0800979
Huang Shijief0ef8832013-10-11 18:31:01 +0800980 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
Philipp Zabel392bcee2015-05-19 10:54:09 +0200981
Nandor Han9d297232016-08-08 15:38:27 +0300982 if (status == DMA_ERROR) {
983 dev_err(sport->port.dev, "DMA transaction error.\n");
Nandor Han41d98b52016-08-08 15:38:28 +0300984 clear_rx_errors(sport);
Nandor Han9d297232016-08-08 15:38:27 +0300985 return;
Robin Gongee5e7c12014-12-09 18:11:33 +0900986 }
Lucas Stach976b39c2015-09-04 17:52:39 +0200987
Nandor Han9d297232016-08-08 15:38:27 +0300988 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
989
990 /*
991 * The state-residue variable represents the empty space
992 * relative to the entire buffer. Taking this in consideration
993 * the head is always calculated base on the buffer total
994 * length - DMA transaction residue. The UART script from the
995 * SDMA firmware will jump to the next buffer descriptor,
996 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
997 * Taking this in consideration the tail is always at the
998 * beginning of the buffer descriptor that contains the head.
999 */
1000
1001 /* Calculate the head */
1002 rx_ring->head = sg_dma_len(sgl) - state.residue;
1003
1004 /* Calculate the tail. */
1005 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1006 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1007
1008 if (rx_ring->head <= sg_dma_len(sgl) &&
1009 rx_ring->head > rx_ring->tail) {
1010
1011 /* Move data from tail to head */
1012 r_bytes = rx_ring->head - rx_ring->tail;
1013
1014 /* CPU claims ownership of RX DMA buffer */
1015 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1016 DMA_FROM_DEVICE);
1017
1018 w_bytes = tty_insert_flip_string(port,
1019 sport->rx_buf + rx_ring->tail, r_bytes);
1020
1021 /* UART retrieves ownership of RX DMA buffer */
1022 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1023 DMA_FROM_DEVICE);
1024
1025 if (w_bytes != r_bytes)
1026 sport->port.icount.buf_overrun++;
1027
1028 sport->port.icount.rx += w_bytes;
1029 } else {
1030 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1031 WARN_ON(rx_ring->head <= rx_ring->tail);
1032 }
1033 }
1034
1035 if (w_bytes) {
1036 tty_flip_buffer_push(port);
1037 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1038 }
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001039}
1040
Nandor Han9d297232016-08-08 15:38:27 +03001041/* RX DMA buffer periods */
1042#define RX_DMA_PERIODS 4
1043
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001044static int start_rx_dma(struct imx_port *sport)
1045{
1046 struct scatterlist *sgl = &sport->rx_sgl;
1047 struct dma_chan *chan = sport->dma_chan_rx;
1048 struct device *dev = sport->port.dev;
1049 struct dma_async_tx_descriptor *desc;
1050 int ret;
1051
Nandor Han9d297232016-08-08 15:38:27 +03001052 sport->rx_ring.head = 0;
1053 sport->rx_ring.tail = 0;
1054 sport->rx_periods = RX_DMA_PERIODS;
1055
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001056 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
1057 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1058 if (ret == 0) {
1059 dev_err(dev, "DMA mapping error for RX.\n");
1060 return -EINVAL;
1061 }
Nandor Han9d297232016-08-08 15:38:27 +03001062
1063 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1064 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1065 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1066
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001067 if (!desc) {
Dirk Behme24649822014-12-09 18:11:26 +09001068 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001069 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1070 return -EINVAL;
1071 }
1072 desc->callback = dma_rx_callback;
1073 desc->callback_param = sport;
1074
1075 dev_dbg(dev, "RX: prepare for the DMA.\n");
Nandor Han9d297232016-08-08 15:38:27 +03001076 sport->rx_cookie = dmaengine_submit(desc);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001077 dma_async_issue_pending(chan);
1078 return 0;
1079}
1080
Nandor Han41d98b52016-08-08 15:38:28 +03001081static void clear_rx_errors(struct imx_port *sport)
1082{
1083 unsigned int status_usr1, status_usr2;
1084
1085 status_usr1 = readl(sport->port.membase + USR1);
1086 status_usr2 = readl(sport->port.membase + USR2);
1087
1088 if (status_usr2 & USR2_BRCD) {
1089 sport->port.icount.brk++;
1090 writel(USR2_BRCD, sport->port.membase + USR2);
1091 } else if (status_usr1 & USR1_FRAMERR) {
1092 sport->port.icount.frame++;
1093 writel(USR1_FRAMERR, sport->port.membase + USR1);
1094 } else if (status_usr1 & USR1_PARITYERR) {
1095 sport->port.icount.parity++;
1096 writel(USR1_PARITYERR, sport->port.membase + USR1);
1097 }
1098
1099 if (status_usr2 & USR2_ORE) {
1100 sport->port.icount.overrun++;
1101 writel(USR2_ORE, sport->port.membase + USR2);
1102 }
1103
1104}
1105
Lucas Stachcc323822015-09-04 17:52:37 +02001106#define TXTL_DEFAULT 2 /* reset default */
1107#define RXTL_DEFAULT 1 /* reset default */
Lucas Stach184bd702015-09-04 17:52:40 +02001108#define TXTL_DMA 8 /* DMA burst setting */
1109#define RXTL_DMA 9 /* DMA burst setting */
Lucas Stachcc323822015-09-04 17:52:37 +02001110
1111static void imx_setup_ufcr(struct imx_port *sport,
1112 unsigned char txwl, unsigned char rxwl)
1113{
1114 unsigned int val;
1115
1116 /* set receiver / transmitter trigger level */
1117 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
1118 val |= txwl << UFCR_TXTL_SHF | rxwl;
1119 writel(val, sport->port.membase + UFCR);
1120}
1121
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001122static void imx_uart_dma_exit(struct imx_port *sport)
1123{
1124 if (sport->dma_chan_rx) {
Nandor Han9d297232016-08-08 15:38:27 +03001125 dmaengine_terminate_all(sport->dma_chan_rx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001126 dma_release_channel(sport->dma_chan_rx);
1127 sport->dma_chan_rx = NULL;
Nandor Han9d297232016-08-08 15:38:27 +03001128 sport->rx_cookie = -EINVAL;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001129 kfree(sport->rx_buf);
1130 sport->rx_buf = NULL;
1131 }
1132
1133 if (sport->dma_chan_tx) {
Nandor Han9d297232016-08-08 15:38:27 +03001134 dmaengine_terminate_all(sport->dma_chan_tx);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001135 dma_release_channel(sport->dma_chan_tx);
1136 sport->dma_chan_tx = NULL;
1137 }
1138
1139 sport->dma_is_inited = 0;
1140}
1141
1142static int imx_uart_dma_init(struct imx_port *sport)
1143{
Huang Shijieb09c74a2013-08-29 16:29:25 +08001144 struct dma_slave_config slave_config = {};
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001145 struct device *dev = sport->port.dev;
1146 int ret;
1147
1148 /* Prepare for RX : */
1149 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1150 if (!sport->dma_chan_rx) {
1151 dev_dbg(dev, "cannot get the DMA channel.\n");
1152 ret = -EINVAL;
1153 goto err;
1154 }
1155
1156 slave_config.direction = DMA_DEV_TO_MEM;
1157 slave_config.src_addr = sport->port.mapbase + URXD0;
1158 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001159 /* one byte less than the watermark level to enable the aging timer */
1160 slave_config.src_maxburst = RXTL_DMA - 1;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001161 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1162 if (ret) {
1163 dev_err(dev, "error in RX dma configuration.\n");
1164 goto err;
1165 }
1166
1167 sport->rx_buf = kzalloc(PAGE_SIZE, GFP_KERNEL);
1168 if (!sport->rx_buf) {
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001169 ret = -ENOMEM;
1170 goto err;
1171 }
Nandor Han9d297232016-08-08 15:38:27 +03001172 sport->rx_ring.buf = sport->rx_buf;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001173
1174 /* Prepare for TX : */
1175 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1176 if (!sport->dma_chan_tx) {
1177 dev_err(dev, "cannot get the TX DMA channel!\n");
1178 ret = -EINVAL;
1179 goto err;
1180 }
1181
1182 slave_config.direction = DMA_MEM_TO_DEV;
1183 slave_config.dst_addr = sport->port.mapbase + URTX0;
1184 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
Lucas Stach184bd702015-09-04 17:52:40 +02001185 slave_config.dst_maxburst = TXTL_DMA;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001186 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1187 if (ret) {
1188 dev_err(dev, "error in TX dma configuration.");
1189 goto err;
1190 }
1191
1192 sport->dma_is_inited = 1;
1193
1194 return 0;
1195err:
1196 imx_uart_dma_exit(sport);
1197 return ret;
1198}
1199
1200static void imx_enable_dma(struct imx_port *sport)
1201{
1202 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001203
Greg Kroah-Hartman9ce4f8f2014-05-29 19:30:54 -07001204 init_waitqueue_head(&sport->dma_wait);
1205
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001206 /* set UCR1 */
1207 temp = readl(sport->port.membase + UCR1);
Lucas Stach905c0de2015-09-04 17:52:41 +02001208 temp |= UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001209 writel(temp, sport->port.membase + UCR1);
1210
Lucas Stach86a04ba2015-09-04 17:52:38 +02001211 temp = readl(sport->port.membase + UCR2);
1212 temp |= UCR2_ATEN;
1213 writel(temp, sport->port.membase + UCR2);
1214
Lucas Stach184bd702015-09-04 17:52:40 +02001215 imx_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
1216
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001217 sport->dma_is_enabled = 1;
1218}
1219
1220static void imx_disable_dma(struct imx_port *sport)
1221{
1222 unsigned long temp;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001223
1224 /* clear UCR1 */
1225 temp = readl(sport->port.membase + UCR1);
1226 temp &= ~(UCR1_RDMAEN | UCR1_TDMAEN | UCR1_ATDMAEN);
1227 writel(temp, sport->port.membase + UCR1);
1228
1229 /* clear UCR2 */
1230 temp = readl(sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001231 temp &= ~(UCR2_CTSC | UCR2_CTS | UCR2_ATEN);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001232 writel(temp, sport->port.membase + UCR2);
1233
Lucas Stach184bd702015-09-04 17:52:40 +02001234 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1235
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001236 sport->dma_is_enabled = 0;
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001237}
1238
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001239/* half the RX buffer size */
1240#define CTSTL 16
1241
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242static int imx_startup(struct uart_port *port)
1243{
1244 struct imx_port *sport = (struct imx_port *)port;
Fabio Estevam458e2c82015-07-27 15:15:59 -03001245 int retval, i;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001246 unsigned long flags, temp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
Huang Shijie1cf93e02013-06-28 13:39:42 +08001248 retval = clk_prepare_enable(sport->clk_per);
1249 if (retval)
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001250 return retval;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001251 retval = clk_prepare_enable(sport->clk_ipg);
1252 if (retval) {
1253 clk_disable_unprepare(sport->clk_per);
Fabio Estevamcb0f0a52014-10-27 14:49:38 -02001254 return retval;
Huang Shijie0c375502013-06-09 10:01:19 +08001255 }
Huang Shijie28eb4272013-06-04 09:59:33 +08001256
Lucas Stachcc323822015-09-04 17:52:37 +02001257 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258
1259 /* disable the DREN bit (Data Ready interrupt enable) before
1260 * requesting IRQs
1261 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001262 temp = readl(sport->port.membase + UCR4);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001263
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001264 /* set the trigger level for CTS */
Sachin Kamat82313e62013-01-07 10:25:02 +05301265 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1266 temp |= CTSTL << UCR4_CTSTL_SHF;
Valentin Longchamp1c5250d2010-05-05 11:47:07 +02001267
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001268 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
Lucas Stach7e115772015-09-04 17:52:42 +02001270 /* Can we enable the DMA support? */
Martyn Welch1c06bde62016-09-01 11:30:46 +02001271 if (!uart_console(port) && !sport->dma_is_inited)
Lucas Stach7e115772015-09-04 17:52:42 +02001272 imx_uart_dma_init(sport);
1273
Jiada Wang53794182015-04-13 18:31:43 +09001274 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijie772f8992014-05-21 08:56:28 +08001275 /* Reset fifo's and state machines */
Fabio Estevam458e2c82015-07-27 15:15:59 -03001276 i = 100;
1277
1278 temp = readl(sport->port.membase + UCR2);
1279 temp &= ~UCR2_SRST;
1280 writel(temp, sport->port.membase + UCR2);
1281
1282 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1283 udelay(1);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 /*
1286 * Finally, clear and enable interrupts
1287 */
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001288 writel(USR1_RTSD | USR1_DTRD, sport->port.membase + USR1);
Uwe Kleine-König91555ce2015-02-24 11:17:05 +01001289 writel(USR2_ORE, sport->port.membase + USR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Lucas Stach7e115772015-09-04 17:52:42 +02001291 if (sport->dma_is_inited && !sport->dma_is_enabled)
1292 imx_enable_dma(sport);
1293
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001294 temp = readl(sport->port.membase + UCR1);
Sascha Hauer789d5252008-04-17 08:44:47 +01001295 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001296
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001297 writel(temp, sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Jiada Wang6f026d6b2014-12-09 18:11:34 +09001299 temp = readl(sport->port.membase + UCR4);
1300 temp |= UCR4_OREN;
1301 writel(temp, sport->port.membase + UCR4);
1302
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001303 temp = readl(sport->port.membase + UCR2);
1304 temp |= (UCR2_RXEN | UCR2_TXEN);
Lucas Stachbff09b02013-05-30 15:47:04 +02001305 if (!sport->have_rtscts)
1306 temp |= UCR2_IRTS;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001307 /*
1308 * make sure the edge sensitive RTS-irq is disabled,
1309 * we're using RTSD instead.
1310 */
1311 if (!is_imx1_uart(sport))
1312 temp &= ~UCR2_RTSEN;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001313 writel(temp, sport->port.membase + UCR2);
1314
Huang Shijiea496e622013-07-08 17:14:17 +08001315 if (!is_imx1_uart(sport)) {
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001316 temp = readl(sport->port.membase + UCR3);
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001317
1318 /*
1319 * The effect of RI and DCD differs depending on the UFCR_DCEDTE
1320 * bit. In DCE mode they control the outputs, in DTE mode they
1321 * enable the respective irqs. At least the DCD irq cannot be
1322 * cleared on i.MX25 at least, so it's not usable and must be
1323 * disabled. I don't have test hardware to check if RI has the
1324 * same problem but I consider this likely so it's disabled for
1325 * now, too.
1326 */
1327 temp |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP |
Uwe Kleine-König27e16502016-03-24 14:24:25 +01001328 UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
Uwe Kleine-König16804d62016-03-24 14:24:22 +01001329
1330 if (sport->dte_mode)
1331 temp &= ~(UCR3_RI | UCR3_DCD);
1332
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001333 writel(temp, sport->port.membase + UCR3);
1334 }
Marc Kleine-Budde44118052008-07-28 12:10:34 +02001335
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 /*
1337 * Enable modem status interrupts
1338 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339 imx_enable_ms(&sport->port);
Sachin Kamat82313e62013-01-07 10:25:02 +05301340 spin_unlock_irqrestore(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343}
1344
1345static void imx_shutdown(struct uart_port *port)
1346{
1347 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001348 unsigned long temp;
Xinyu Chen9ec18822012-08-27 09:36:51 +02001349 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001351 if (sport->dma_is_enabled) {
Nandor Han9d297232016-08-08 15:38:27 +03001352 sport->dma_is_rxing = 0;
1353 sport->dma_is_txing = 0;
1354 dmaengine_terminate_all(sport->dma_chan_tx);
1355 dmaengine_terminate_all(sport->dma_chan_rx);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001356
Jiada Wang73631812014-12-09 18:11:23 +09001357 spin_lock_irqsave(&sport->port.lock, flags);
Huang Shijiea4688bc2014-09-19 15:42:57 +08001358 imx_stop_tx(port);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001359 imx_stop_rx(port);
1360 imx_disable_dma(sport);
Jiada Wang73631812014-12-09 18:11:23 +09001361 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijieb4cdc8f2013-07-08 17:14:18 +08001362 imx_uart_dma_exit(sport);
1363 }
1364
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001365 mctrl_gpio_disable_ms(sport->gpios);
1366
Xinyu Chen9ec18822012-08-27 09:36:51 +02001367 spin_lock_irqsave(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001368 temp = readl(sport->port.membase + UCR2);
1369 temp &= ~(UCR2_TXEN);
1370 writel(temp, sport->port.membase + UCR2);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001371 spin_unlock_irqrestore(&sport->port.lock, flags);
Fabian Godehardt2e146392009-06-11 14:38:38 +01001372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 /*
1374 * Stop our timer.
1375 */
1376 del_timer_sync(&sport->timer);
1377
1378 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 * Disable all interrupts, port and break condition.
1380 */
1381
Xinyu Chen9ec18822012-08-27 09:36:51 +02001382 spin_lock_irqsave(&sport->port.lock, flags);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001383 temp = readl(sport->port.membase + UCR1);
1384 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001385
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001386 writel(temp, sport->port.membase + UCR1);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001387 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie28eb4272013-06-04 09:59:33 +08001388
Huang Shijie1cf93e02013-06-28 13:39:42 +08001389 clk_disable_unprepare(sport->clk_per);
1390 clk_disable_unprepare(sport->clk_ipg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391}
1392
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001393static void imx_flush_buffer(struct uart_port *port)
1394{
1395 struct imx_port *sport = (struct imx_port *)port;
Dirk Behme82e86ae2014-12-09 18:11:27 +09001396 struct scatterlist *sgl = &sport->tx_sgl[0];
Dirk Behmea2c718c2014-12-09 18:11:31 +09001397 unsigned long temp;
Fabio Estevam4f86a952015-02-07 15:46:41 -02001398 int i = 100, ubir, ubmr, uts;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001399
Dirk Behme82e86ae2014-12-09 18:11:27 +09001400 if (!sport->dma_chan_tx)
1401 return;
1402
1403 sport->tx_bytes = 0;
1404 dmaengine_terminate_all(sport->dma_chan_tx);
1405 if (sport->dma_is_txing) {
1406 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1407 DMA_TO_DEVICE);
Dirk Behmea2c718c2014-12-09 18:11:31 +09001408 temp = readl(sport->port.membase + UCR1);
1409 temp &= ~UCR1_TDMAEN;
1410 writel(temp, sport->port.membase + UCR1);
Dirk Behme82e86ae2014-12-09 18:11:27 +09001411 sport->dma_is_txing = false;
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001412 }
Fabio Estevam934084a2015-01-13 10:00:26 -02001413
1414 /*
1415 * According to the Reference Manual description of the UART SRST bit:
1416 * "Reset the transmit and receive state machines,
1417 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
1418 * and UTS[6-3]". As we don't need to restore the old values from
1419 * USR1, USR2, URXD, UTXD, only save/restore the other four registers
1420 */
1421 ubir = readl(sport->port.membase + UBIR);
1422 ubmr = readl(sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001423 uts = readl(sport->port.membase + IMX21_UTS);
1424
1425 temp = readl(sport->port.membase + UCR2);
1426 temp &= ~UCR2_SRST;
1427 writel(temp, sport->port.membase + UCR2);
1428
1429 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) && (--i > 0))
1430 udelay(1);
1431
1432 /* Restore the registers */
1433 writel(ubir, sport->port.membase + UBIR);
1434 writel(ubmr, sport->port.membase + UBMR);
Fabio Estevam934084a2015-01-13 10:00:26 -02001435 writel(uts, sport->port.membase + IMX21_UTS);
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001436}
1437
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438static void
Alan Cox606d0992006-12-08 02:38:45 -08001439imx_set_termios(struct uart_port *port, struct ktermios *termios,
1440 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441{
1442 struct imx_port *sport = (struct imx_port *)port;
1443 unsigned long flags;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001444 unsigned long ucr2, old_ucr1, old_ucr2;
1445 unsigned int baud, quot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001447 unsigned long div, ufcr;
Oskar Schirmer534fca02009-06-11 14:52:23 +01001448 unsigned long num, denom;
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001449 uint64_t tdiv64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
1451 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 * We only support CS7 and CS8.
1453 */
1454 while ((termios->c_cflag & CSIZE) != CS7 &&
1455 (termios->c_cflag & CSIZE) != CS8) {
1456 termios->c_cflag &= ~CSIZE;
1457 termios->c_cflag |= old_csize;
1458 old_csize = CS8;
1459 }
1460
1461 if ((termios->c_cflag & CSIZE) == CS8)
1462 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1463 else
1464 ucr2 = UCR2_SRST | UCR2_IRTS;
1465
1466 if (termios->c_cflag & CRTSCTS) {
Sachin Kamat82313e62013-01-07 10:25:02 +05301467 if (sport->have_rtscts) {
Sascha Hauer5b802342006-05-04 14:07:42 +01001468 ucr2 &= ~UCR2_IRTS;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001469
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001470 if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001471 /*
1472 * RTS is mandatory for rs485 operation, so keep
1473 * it under manual control and keep transmitter
1474 * disabled.
1475 */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001476 if (port->rs485.flags &
1477 SER_RS485_RTS_AFTER_SEND)
1478 imx_port_rts_inactive(sport, &ucr2);
1479 else
1480 imx_port_rts_active(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001481 } else {
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001482 imx_port_rts_auto(sport, &ucr2);
Fabio Estevam12fe59f2015-03-10 12:46:29 -03001483 }
Sascha Hauer5b802342006-05-04 14:07:42 +01001484 } else {
1485 termios->c_cflag &= ~CRTSCTS;
1486 }
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001487 } else if (port->rs485.flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001488 /* disable transmitter */
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001489 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
1490 imx_port_rts_inactive(sport, &ucr2);
1491 else
1492 imx_port_rts_active(sport, &ucr2);
1493 }
1494
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495
1496 if (termios->c_cflag & CSTOPB)
1497 ucr2 |= UCR2_STPB;
1498 if (termios->c_cflag & PARENB) {
1499 ucr2 |= UCR2_PREN;
Matt Reimer3261e362006-01-13 20:51:44 +00001500 if (termios->c_cflag & PARODD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 ucr2 |= UCR2_PROE;
1502 }
1503
Eric Miao995234d2011-12-23 05:39:27 +08001504 del_timer_sync(&sport->timer);
1505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 /*
1507 * Ask the core to calculate the divisor for us.
1508 */
Sascha Hauer036bb152008-07-05 10:02:44 +02001509 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 quot = uart_get_divisor(port, baud);
1511
1512 spin_lock_irqsave(&sport->port.lock, flags);
1513
1514 sport->port.read_status_mask = 0;
1515 if (termios->c_iflag & INPCK)
1516 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1517 if (termios->c_iflag & (BRKINT | PARMRK))
1518 sport->port.read_status_mask |= URXD_BRK;
1519
1520 /*
1521 * Characters to ignore
1522 */
1523 sport->port.ignore_status_mask = 0;
1524 if (termios->c_iflag & IGNPAR)
Eric Nelson865cea82014-12-18 12:37:14 -07001525 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 if (termios->c_iflag & IGNBRK) {
1527 sport->port.ignore_status_mask |= URXD_BRK;
1528 /*
1529 * If we're ignoring parity and break indicators,
1530 * ignore overruns too (for real raw support).
1531 */
1532 if (termios->c_iflag & IGNPAR)
1533 sport->port.ignore_status_mask |= URXD_OVRRUN;
1534 }
1535
Jiada Wang55d86932014-12-09 18:11:22 +09001536 if ((termios->c_cflag & CREAD) == 0)
1537 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1538
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 /*
1540 * Update the per-port timeout.
1541 */
1542 uart_update_timeout(port, termios->c_cflag, baud);
1543
1544 /*
1545 * disable interrupts and drain transmitter
1546 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001547 old_ucr1 = readl(sport->port.membase + UCR1);
1548 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1549 sport->port.membase + UCR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
Sachin Kamat82313e62013-01-07 10:25:02 +05301551 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 barrier();
1553
1554 /* then, disable everything */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001555 old_ucr2 = readl(sport->port.membase + UCR2);
1556 writel(old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN),
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001557 sport->port.membase + UCR2);
Lucas Stach86a04ba2015-09-04 17:52:38 +02001558 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001560 /* custom-baudrate handling */
1561 div = sport->port.uartclk / (baud * 16);
1562 if (baud == 38400 && quot != div)
1563 baud = sport->port.uartclk / (quot * 16);
Hubert Feurstein09bd00f2013-07-18 18:52:49 +02001564
Uwe Kleine-Königafe9cbb2015-02-24 11:17:10 +01001565 div = sport->port.uartclk / (baud * 16);
1566 if (div > 7)
1567 div = 7;
1568 if (!div)
1569 div = 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001570
Oskar Schirmer534fca02009-06-11 14:52:23 +01001571 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1572 1 << 16, 1 << 16, &num, &denom);
Sascha Hauer036bb152008-07-05 10:02:44 +02001573
Alan Coxeab4f5a2010-06-01 22:52:52 +02001574 tdiv64 = sport->port.uartclk;
1575 tdiv64 *= num;
1576 do_div(tdiv64, denom * 16 * div);
1577 tty_termios_encode_baud_rate(termios,
Sascha Hauer1a2c4b32009-06-16 17:02:15 +01001578 (speed_t)tdiv64, (speed_t)tdiv64);
Oskar Schirmerd7f8d432009-06-11 14:55:22 +01001579
Oskar Schirmer534fca02009-06-11 14:52:23 +01001580 num -= 1;
1581 denom -= 1;
Sascha Hauer036bb152008-07-05 10:02:44 +02001582
1583 ufcr = readl(sport->port.membase + UFCR);
Fabian Godehardtb6e49132009-06-11 14:53:18 +01001584 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
Huang Shijie20ff2fe2013-05-30 14:07:12 +08001585 if (sport->dte_mode)
1586 ufcr |= UFCR_DCEDTE;
Sascha Hauer036bb152008-07-05 10:02:44 +02001587 writel(ufcr, sport->port.membase + UFCR);
1588
Oskar Schirmer534fca02009-06-11 14:52:23 +01001589 writel(num, sport->port.membase + UBIR);
1590 writel(denom, sport->port.membase + UBMR);
1591
Huang Shijiea496e622013-07-08 17:14:17 +08001592 if (!is_imx1_uart(sport))
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001593 writel(sport->port.uartclk / div / 1000,
Shawn Guofe6b5402011-06-25 02:04:33 +08001594 sport->port.membase + IMX21_ONEMS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001596 writel(old_ucr1, sport->port.membase + UCR1);
1597
1598 /* set the parity, stop bits and data size */
Lucas Stach86a04ba2015-09-04 17:52:38 +02001599 writel(ucr2 | old_ucr2, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600
1601 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1602 imx_enable_ms(&sport->port);
1603
1604 spin_unlock_irqrestore(&sport->port.lock, flags);
1605}
1606
1607static const char *imx_type(struct uart_port *port)
1608{
1609 struct imx_port *sport = (struct imx_port *)port;
1610
1611 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1612}
1613
1614/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 * Configure/autoconfigure the port.
1616 */
1617static void imx_config_port(struct uart_port *port, int flags)
1618{
1619 struct imx_port *sport = (struct imx_port *)port;
1620
Alexander Shiyanda82f992014-02-22 16:01:33 +04001621 if (flags & UART_CONFIG_TYPE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 sport->port.type = PORT_IMX;
1623}
1624
1625/*
1626 * Verify the new serial_struct (for TIOCSSERIAL).
1627 * The only change we allow are to the flags and type, and
1628 * even then only between PORT_IMX and PORT_UNKNOWN
1629 */
1630static int
1631imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1632{
1633 struct imx_port *sport = (struct imx_port *)port;
1634 int ret = 0;
1635
1636 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1637 ret = -EINVAL;
1638 if (sport->port.irq != ser->irq)
1639 ret = -EINVAL;
1640 if (ser->io_type != UPIO_MEM)
1641 ret = -EINVAL;
1642 if (sport->port.uartclk / 16 != ser->baud_base)
1643 ret = -EINVAL;
Olof Johanssona50c44c2013-09-11 21:27:53 -07001644 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645 ret = -EINVAL;
1646 if (sport->port.iobase != ser->port)
1647 ret = -EINVAL;
1648 if (ser->hub6 != 0)
1649 ret = -EINVAL;
1650 return ret;
1651}
1652
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001653#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001654
1655static int imx_poll_init(struct uart_port *port)
1656{
1657 struct imx_port *sport = (struct imx_port *)port;
1658 unsigned long flags;
1659 unsigned long temp;
1660 int retval;
1661
1662 retval = clk_prepare_enable(sport->clk_ipg);
1663 if (retval)
1664 return retval;
1665 retval = clk_prepare_enable(sport->clk_per);
1666 if (retval)
1667 clk_disable_unprepare(sport->clk_ipg);
1668
Lucas Stachcc323822015-09-04 17:52:37 +02001669 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001670
1671 spin_lock_irqsave(&sport->port.lock, flags);
1672
1673 temp = readl(sport->port.membase + UCR1);
1674 if (is_imx1_uart(sport))
1675 temp |= IMX1_UCR1_UARTCLKEN;
1676 temp |= UCR1_UARTEN | UCR1_RRDYEN;
1677 temp &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN);
1678 writel(temp, sport->port.membase + UCR1);
1679
1680 temp = readl(sport->port.membase + UCR2);
1681 temp |= UCR2_RXEN;
1682 writel(temp, sport->port.membase + UCR2);
1683
1684 spin_unlock_irqrestore(&sport->port.lock, flags);
1685
1686 return 0;
1687}
1688
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001689static int imx_poll_get_char(struct uart_port *port)
1690{
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001691 if (!(readl_relaxed(port->membase + USR2) & USR2_RDR))
Dirk Behme26c47412014-09-03 12:33:53 +01001692 return NO_POLL_CHAR;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001693
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001694 return readl_relaxed(port->membase + URXD0) & URXD_RX_DATA;
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001695}
1696
1697static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1698{
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001699 unsigned int status;
1700
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001701 /* drain */
1702 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001703 status = readl_relaxed(port->membase + USR1);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001704 } while (~status & USR1_TRDY);
1705
1706 /* write */
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001707 writel_relaxed(c, port->membase + URTX0);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001708
1709 /* flush */
1710 do {
Daniel Thompsonf968ef32014-10-28 09:28:07 +01001711 status = readl_relaxed(port->membase + USR2);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001712 } while (~status & USR2_TXDC);
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001713}
1714#endif
1715
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001716static int imx_rs485_config(struct uart_port *port,
1717 struct serial_rs485 *rs485conf)
1718{
1719 struct imx_port *sport = (struct imx_port *)port;
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001720 unsigned long temp;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001721
1722 /* unimplemented */
1723 rs485conf->delay_rts_before_send = 0;
1724 rs485conf->delay_rts_after_send = 0;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001725
1726 /* RTS is required to control the transmitter */
1727 if (!sport->have_rtscts)
1728 rs485conf->flags &= ~SER_RS485_ENABLED;
1729
1730 if (rs485conf->flags & SER_RS485_ENABLED) {
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001731 /* disable transmitter */
1732 temp = readl(sport->port.membase + UCR2);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001733 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001734 imx_port_rts_inactive(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001735 else
Uwe Kleine-König58362d52015-12-13 11:30:03 +01001736 imx_port_rts_active(sport, &temp);
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001737 writel(temp, sport->port.membase + UCR2);
1738 }
1739
Baruch Siach7d1cadc2016-02-29 14:34:10 +02001740 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1741 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
1742 rs485conf->flags & SER_RS485_RX_DURING_TX) {
1743 temp = readl(sport->port.membase + UCR2);
1744 temp |= UCR2_RXEN;
1745 writel(temp, sport->port.membase + UCR2);
1746 }
1747
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01001748 port->rs485 = *rs485conf;
1749
1750 return 0;
1751}
1752
Julia Lawall069a47e2016-09-01 19:51:35 +02001753static const struct uart_ops imx_pops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 .tx_empty = imx_tx_empty,
1755 .set_mctrl = imx_set_mctrl,
1756 .get_mctrl = imx_get_mctrl,
1757 .stop_tx = imx_stop_tx,
1758 .start_tx = imx_start_tx,
1759 .stop_rx = imx_stop_rx,
1760 .enable_ms = imx_enable_ms,
1761 .break_ctl = imx_break_ctl,
1762 .startup = imx_startup,
1763 .shutdown = imx_shutdown,
Huang Shijieeb56b7e2013-10-11 18:30:58 +08001764 .flush_buffer = imx_flush_buffer,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765 .set_termios = imx_set_termios,
1766 .type = imx_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767 .config_port = imx_config_port,
1768 .verify_port = imx_verify_port,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001769#if defined(CONFIG_CONSOLE_POLL)
Daniel Thompson6b8bdad2014-10-28 09:28:08 +01001770 .poll_init = imx_poll_init,
Saleem Abdulrasool01f56ab2011-12-22 09:57:53 +01001771 .poll_get_char = imx_poll_get_char,
1772 .poll_put_char = imx_poll_put_char,
1773#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774};
1775
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001776static struct imx_port *imx_ports[UART_NR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777
1778#ifdef CONFIG_SERIAL_IMX_CONSOLE
Russell Kingd3587882006-03-20 20:00:09 +00001779static void imx_console_putchar(struct uart_port *port, int ch)
1780{
1781 struct imx_port *sport = (struct imx_port *)port;
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001782
Shawn Guofe6b5402011-06-25 02:04:33 +08001783 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
Russell Kingd3587882006-03-20 20:00:09 +00001784 barrier();
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001785
1786 writel(ch, sport->port.membase + URTX0);
Russell Kingd3587882006-03-20 20:00:09 +00001787}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788
1789/*
1790 * Interrupts are disabled on entering
1791 */
1792static void
1793imx_console_write(struct console *co, const char *s, unsigned int count)
1794{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001795 struct imx_port *sport = imx_ports[co->index];
Dirk Behme0ad5a812011-12-22 09:57:52 +01001796 struct imx_port_ucrs old_ucr;
1797 unsigned int ucr1;
Shawn Guof30e8262013-02-18 13:15:36 +08001798 unsigned long flags = 0;
Thomas Gleixner677fe552013-02-14 21:01:06 +01001799 int locked = 1;
Huang Shijie1cf93e02013-06-28 13:39:42 +08001800 int retval;
1801
Fabio Estevam0c727a42015-08-18 12:43:12 -03001802 retval = clk_enable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001803 if (retval)
1804 return;
Fabio Estevam0c727a42015-08-18 12:43:12 -03001805 retval = clk_enable(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001806 if (retval) {
Fabio Estevam0c727a42015-08-18 12:43:12 -03001807 clk_disable(sport->clk_per);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001808 return;
1809 }
Xinyu Chen9ec18822012-08-27 09:36:51 +02001810
Thomas Gleixner677fe552013-02-14 21:01:06 +01001811 if (sport->port.sysrq)
1812 locked = 0;
1813 else if (oops_in_progress)
1814 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1815 else
1816 spin_lock_irqsave(&sport->port.lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
1818 /*
Dirk Behme0ad5a812011-12-22 09:57:52 +01001819 * First, save UCR1/2/3 and then disable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 */
Dirk Behme0ad5a812011-12-22 09:57:52 +01001821 imx_port_ucrs_save(&sport->port, &old_ucr);
1822 ucr1 = old_ucr.ucr1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823
Shawn Guofe6b5402011-06-25 02:04:33 +08001824 if (is_imx1_uart(sport))
1825 ucr1 |= IMX1_UCR1_UARTCLKEN;
Sascha Hauer37d6fb62009-05-27 18:23:48 +02001826 ucr1 |= UCR1_UARTEN;
1827 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1828
1829 writel(ucr1, sport->port.membase + UCR1);
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001830
Dirk Behme0ad5a812011-12-22 09:57:52 +01001831 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Russell Kingd3587882006-03-20 20:00:09 +00001833 uart_console_write(&sport->port, s, count, imx_console_putchar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834
1835 /*
1836 * Finally, wait for transmitter to become empty
Dirk Behme0ad5a812011-12-22 09:57:52 +01001837 * and restore UCR1/2/3
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 */
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001839 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840
Dirk Behme0ad5a812011-12-22 09:57:52 +01001841 imx_port_ucrs_restore(&sport->port, &old_ucr);
Xinyu Chen9ec18822012-08-27 09:36:51 +02001842
Thomas Gleixner677fe552013-02-14 21:01:06 +01001843 if (locked)
1844 spin_unlock_irqrestore(&sport->port.lock, flags);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001845
Fabio Estevam0c727a42015-08-18 12:43:12 -03001846 clk_disable(sport->clk_ipg);
1847 clk_disable(sport->clk_per);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848}
1849
1850/*
1851 * If the port was already initialised (eg, by a boot loader),
1852 * try to determine the current setup.
1853 */
1854static void __init
1855imx_console_get_options(struct imx_port *sport, int *baud,
1856 int *parity, int *bits)
1857{
Sascha Hauer587897f2005-04-29 22:46:40 +01001858
Roel Kluin2e2eb502009-12-09 12:31:36 -08001859 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 /* ok, the port was enabled */
Sachin Kamat82313e62013-01-07 10:25:02 +05301861 unsigned int ucr2, ubir, ubmr, uartclk;
Sascha Hauer587897f2005-04-29 22:46:40 +01001862 unsigned int baud_raw;
1863 unsigned int ucfr_rfdiv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001865 ucr2 = readl(sport->port.membase + UCR2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866
1867 *parity = 'n';
1868 if (ucr2 & UCR2_PREN) {
1869 if (ucr2 & UCR2_PROE)
1870 *parity = 'o';
1871 else
1872 *parity = 'e';
1873 }
1874
1875 if (ucr2 & UCR2_WS)
1876 *bits = 8;
1877 else
1878 *bits = 7;
1879
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001880 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1881 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Sascha Hauerff4bfb22007-04-26 08:26:13 +01001883 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
Sascha Hauer587897f2005-04-29 22:46:40 +01001884 if (ucfr_rfdiv == 6)
1885 ucfr_rfdiv = 7;
1886 else
1887 ucfr_rfdiv = 6 - ucfr_rfdiv;
1888
Sascha Hauer3a9465f2012-03-07 09:31:43 +01001889 uartclk = clk_get_rate(sport->clk_per);
Sascha Hauer587897f2005-04-29 22:46:40 +01001890 uartclk /= ucfr_rfdiv;
1891
1892 { /*
1893 * The next code provides exact computation of
1894 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1895 * without need of float support or long long division,
1896 * which would be required to prevent 32bit arithmetic overflow
1897 */
1898 unsigned int mul = ubir + 1;
1899 unsigned int div = 16 * (ubmr + 1);
1900 unsigned int rem = uartclk % div;
1901
1902 baud_raw = (uartclk / div) * mul;
1903 baud_raw += (rem * mul + div / 2) / div;
1904 *baud = (baud_raw + 50) / 100 * 100;
1905 }
1906
Sachin Kamat82313e62013-01-07 10:25:02 +05301907 if (*baud != baud_raw)
Sachin Kamat50bbdba2013-01-07 10:25:05 +05301908 pr_info("Console IMX rounded baud rate from %d to %d\n",
Sascha Hauer587897f2005-04-29 22:46:40 +01001909 baud_raw, *baud);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 }
1911}
1912
1913static int __init
1914imx_console_setup(struct console *co, char *options)
1915{
1916 struct imx_port *sport;
1917 int baud = 9600;
1918 int bits = 8;
1919 int parity = 'n';
1920 int flow = 'n';
Huang Shijie1cf93e02013-06-28 13:39:42 +08001921 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922
1923 /*
1924 * Check whether an invalid uart number has been specified, and
1925 * if so, search for the first available port that does have
1926 * console support.
1927 */
1928 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1929 co->index = 0;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02001930 sport = imx_ports[co->index];
Sachin Kamat82313e62013-01-07 10:25:02 +05301931 if (sport == NULL)
Eric Lammertse76afc42009-05-19 20:53:20 -04001932 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Huang Shijie1cf93e02013-06-28 13:39:42 +08001934 /* For setting the registers, we only need to enable the ipg clock. */
1935 retval = clk_prepare_enable(sport->clk_ipg);
1936 if (retval)
1937 goto error_console;
1938
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 if (options)
1940 uart_parse_options(options, &baud, &parity, &bits, &flow);
1941 else
1942 imx_console_get_options(sport, &baud, &parity, &bits);
1943
Lucas Stachcc323822015-09-04 17:52:37 +02001944 imx_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
Sascha Hauer587897f2005-04-29 22:46:40 +01001945
Huang Shijie1cf93e02013-06-28 13:39:42 +08001946 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
1947
Fabio Estevam0c727a42015-08-18 12:43:12 -03001948 clk_disable(sport->clk_ipg);
1949 if (retval) {
1950 clk_unprepare(sport->clk_ipg);
1951 goto error_console;
1952 }
1953
1954 retval = clk_prepare(sport->clk_per);
1955 if (retval)
1956 clk_disable_unprepare(sport->clk_ipg);
Huang Shijie1cf93e02013-06-28 13:39:42 +08001957
1958error_console:
1959 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960}
1961
Vincent Sanders9f4426d2005-10-01 22:56:34 +01001962static struct uart_driver imx_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963static struct console imx_console = {
Sascha Hauere3d13ff2008-07-05 10:02:48 +02001964 .name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 .write = imx_console_write,
1966 .device = uart_console_device,
1967 .setup = imx_console_setup,
1968 .flags = CON_PRINTBUFFER,
1969 .index = -1,
1970 .data = &imx_reg,
1971};
1972
Linus Torvalds1da177e2005-04-16 15:20:36 -07001973#define IMX_CONSOLE &imx_console
Lucas Stach913c6c02015-08-28 11:56:19 +02001974
1975#ifdef CONFIG_OF
1976static void imx_console_early_putchar(struct uart_port *port, int ch)
1977{
1978 while (readl_relaxed(port->membase + IMX21_UTS) & UTS_TXFULL)
1979 cpu_relax();
1980
1981 writel_relaxed(ch, port->membase + URTX0);
1982}
1983
1984static void imx_console_early_write(struct console *con, const char *s,
1985 unsigned count)
1986{
1987 struct earlycon_device *dev = con->data;
1988
1989 uart_console_write(&dev->port, s, count, imx_console_early_putchar);
1990}
1991
1992static int __init
1993imx_console_early_setup(struct earlycon_device *dev, const char *opt)
1994{
1995 if (!dev->port.membase)
1996 return -ENODEV;
1997
1998 dev->con->write = imx_console_early_write;
1999
2000 return 0;
2001}
2002OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2003OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2004#endif
2005
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006#else
2007#define IMX_CONSOLE NULL
2008#endif
2009
2010static struct uart_driver imx_reg = {
2011 .owner = THIS_MODULE,
2012 .driver_name = DRIVER_NAME,
Sascha Hauere3d13ff2008-07-05 10:02:48 +02002013 .dev_name = DEV_NAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014 .major = SERIAL_IMX_MAJOR,
2015 .minor = MINOR_START,
2016 .nr = ARRAY_SIZE(imx_ports),
2017 .cons = IMX_CONSOLE,
2018};
2019
Shawn Guo22698aa2011-06-25 02:04:34 +08002020#ifdef CONFIG_OF
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002021/*
2022 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2023 * could successfully get all information from dt or a negative errno.
2024 */
Shawn Guo22698aa2011-06-25 02:04:34 +08002025static int serial_imx_probe_dt(struct imx_port *sport,
2026 struct platform_device *pdev)
2027{
2028 struct device_node *np = pdev->dev.of_node;
Shawn Guoff059672011-09-22 14:48:13 +08002029 int ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002030
LABBE Corentin5f8b9042015-11-24 15:36:57 +01002031 sport->devdata = of_device_get_match_data(&pdev->dev);
2032 if (!sport->devdata)
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002033 /* no device tree device */
2034 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002035
Shawn Guoff059672011-09-22 14:48:13 +08002036 ret = of_alias_get_id(np, "serial");
2037 if (ret < 0) {
2038 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
Uwe Kleine-Königa197a192011-12-14 21:26:51 +01002039 return ret;
Shawn Guoff059672011-09-22 14:48:13 +08002040 }
2041 sport->port.line = ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002042
Geert Uytterhoeven1006ed72016-04-22 17:22:21 +02002043 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2044 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
Shawn Guo22698aa2011-06-25 02:04:34 +08002045 sport->have_rtscts = 1;
2046
Huang Shijie20ff2fe2013-05-30 14:07:12 +08002047 if (of_get_property(np, "fsl,dte-mode", NULL))
2048 sport->dte_mode = 1;
2049
Shawn Guo22698aa2011-06-25 02:04:34 +08002050 return 0;
2051}
2052#else
2053static inline int serial_imx_probe_dt(struct imx_port *sport,
2054 struct platform_device *pdev)
2055{
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002056 return 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002057}
2058#endif
2059
2060static void serial_imx_probe_pdata(struct imx_port *sport,
2061 struct platform_device *pdev)
2062{
Jingoo Han574de552013-07-30 17:06:57 +09002063 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
Shawn Guo22698aa2011-06-25 02:04:34 +08002064
2065 sport->port.line = pdev->id;
2066 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2067
2068 if (!pdata)
2069 return;
2070
2071 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2072 sport->have_rtscts = 1;
Shawn Guo22698aa2011-06-25 02:04:34 +08002073}
2074
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002075static int serial_imx_probe(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076{
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002077 struct imx_port *sport;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002078 void __iomem *base;
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002079 int ret = 0, reg;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002080 struct resource *res;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002081 int txirq, rxirq, rtsirq;
Sascha Hauer5b802342006-05-04 14:07:42 +01002082
Sachin Kamat42d34192013-01-07 10:25:06 +05302083 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002084 if (!sport)
2085 return -ENOMEM;
2086
Shawn Guo22698aa2011-06-25 02:04:34 +08002087 ret = serial_imx_probe_dt(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002088 if (ret > 0)
Shawn Guo22698aa2011-06-25 02:04:34 +08002089 serial_imx_probe_pdata(sport, pdev);
Uwe Kleine-König20bb8092011-12-15 09:16:34 +01002090 else if (ret < 0)
Sachin Kamat42d34192013-01-07 10:25:06 +05302091 return ret;
Shawn Guo22698aa2011-06-25 02:04:34 +08002092
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002093 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alexander Shiyanda82f992014-02-22 16:01:33 +04002094 base = devm_ioremap_resource(&pdev->dev, res);
2095 if (IS_ERR(base))
2096 return PTR_ERR(base);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002097
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002098 rxirq = platform_get_irq(pdev, 0);
2099 txirq = platform_get_irq(pdev, 1);
2100 rtsirq = platform_get_irq(pdev, 2);
2101
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002102 sport->port.dev = &pdev->dev;
2103 sport->port.mapbase = res->start;
2104 sport->port.membase = base;
2105 sport->port.type = PORT_IMX,
2106 sport->port.iotype = UPIO_MEM;
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002107 sport->port.irq = rxirq;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002108 sport->port.fifosize = 32;
2109 sport->port.ops = &imx_pops;
Uwe Kleine-König17b8f2a2015-02-24 11:17:11 +01002110 sport->port.rs485_config = imx_rs485_config;
2111 sport->port.rs485.flags =
2112 SER_RS485_RTS_ON_SEND | SER_RS485_RX_DURING_TX;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002113 sport->port.flags = UPF_BOOT_AUTOCONF;
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002114 init_timer(&sport->timer);
2115 sport->timer.function = imx_timeout;
2116 sport->timer.data = (unsigned long)sport;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002117
Uwe Kleine-König58362d52015-12-13 11:30:03 +01002118 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2119 if (IS_ERR(sport->gpios))
2120 return PTR_ERR(sport->gpios);
2121
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002122 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2123 if (IS_ERR(sport->clk_ipg)) {
2124 ret = PTR_ERR(sport->clk_ipg);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002125 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302126 return ret;
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002127 }
Sascha Hauer38a41fd2008-07-05 10:02:46 +02002128
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002129 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2130 if (IS_ERR(sport->clk_per)) {
2131 ret = PTR_ERR(sport->clk_per);
Uwe Kleine-König833462e2012-08-20 09:57:04 +02002132 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
Sachin Kamat42d34192013-01-07 10:25:06 +05302133 return ret;
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002134 }
2135
Sascha Hauer3a9465f2012-03-07 09:31:43 +01002136 sport->port.uartclk = clk_get_rate(sport->clk_per);
Sascha Hauerdbff4e92008-07-05 10:02:45 +02002137
Fabio Estevam8a61f0c2015-06-17 17:35:43 -03002138 /* For register access, we only need to enable the ipg clock. */
2139 ret = clk_prepare_enable(sport->clk_ipg);
2140 if (ret)
2141 return ret;
2142
2143 /* Disable interrupts before requesting them */
2144 reg = readl_relaxed(sport->port.membase + UCR1);
2145 reg &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
2146 UCR1_TXMPTYEN | UCR1_RTSDEN);
2147 writel_relaxed(reg, sport->port.membase + UCR1);
2148
2149 clk_disable_unprepare(sport->clk_ipg);
2150
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002151 /*
2152 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2153 * chips only have one interrupt.
2154 */
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002155 if (txirq > 0) {
2156 ret = devm_request_irq(&pdev->dev, rxirq, imx_rxint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002157 dev_name(&pdev->dev), sport);
2158 if (ret)
2159 return ret;
2160
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002161 ret = devm_request_irq(&pdev->dev, txirq, imx_txint, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002162 dev_name(&pdev->dev), sport);
2163 if (ret)
2164 return ret;
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002165 } else {
Uwe Kleine-König842633b2015-02-24 11:17:07 +01002166 ret = devm_request_irq(&pdev->dev, rxirq, imx_int, 0,
Fabio Estevamc0d1c6b2014-10-27 14:49:37 -02002167 dev_name(&pdev->dev), sport);
2168 if (ret)
2169 return ret;
2170 }
2171
Shawn Guo22698aa2011-06-25 02:04:34 +08002172 imx_ports[sport->port.line] = sport;
Sascha Hauer5b802342006-05-04 14:07:42 +01002173
Richard Zhao0a86a862012-09-18 16:14:58 +08002174 platform_set_drvdata(pdev, sport);
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002175
Alexander Shiyan45af7802014-02-22 16:01:35 +04002176 return uart_add_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177}
2178
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002179static int serial_imx_remove(struct platform_device *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180{
Sascha Hauer2582d8c2008-07-05 10:02:45 +02002181 struct imx_port *sport = platform_get_drvdata(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182
Alexander Shiyan45af7802014-02-22 16:01:35 +04002183 return uart_remove_one_port(&imx_reg, &sport->port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002184}
2185
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002186static void serial_imx_restore_context(struct imx_port *sport)
2187{
2188 if (!sport->context_saved)
2189 return;
2190
2191 writel(sport->saved_reg[4], sport->port.membase + UFCR);
2192 writel(sport->saved_reg[5], sport->port.membase + UESC);
2193 writel(sport->saved_reg[6], sport->port.membase + UTIM);
2194 writel(sport->saved_reg[7], sport->port.membase + UBIR);
2195 writel(sport->saved_reg[8], sport->port.membase + UBMR);
2196 writel(sport->saved_reg[9], sport->port.membase + IMX21_UTS);
2197 writel(sport->saved_reg[0], sport->port.membase + UCR1);
2198 writel(sport->saved_reg[1] | UCR2_SRST, sport->port.membase + UCR2);
2199 writel(sport->saved_reg[2], sport->port.membase + UCR3);
2200 writel(sport->saved_reg[3], sport->port.membase + UCR4);
2201 sport->context_saved = false;
2202}
2203
2204static void serial_imx_save_context(struct imx_port *sport)
2205{
2206 /* Save necessary regs */
2207 sport->saved_reg[0] = readl(sport->port.membase + UCR1);
2208 sport->saved_reg[1] = readl(sport->port.membase + UCR2);
2209 sport->saved_reg[2] = readl(sport->port.membase + UCR3);
2210 sport->saved_reg[3] = readl(sport->port.membase + UCR4);
2211 sport->saved_reg[4] = readl(sport->port.membase + UFCR);
2212 sport->saved_reg[5] = readl(sport->port.membase + UESC);
2213 sport->saved_reg[6] = readl(sport->port.membase + UTIM);
2214 sport->saved_reg[7] = readl(sport->port.membase + UBIR);
2215 sport->saved_reg[8] = readl(sport->port.membase + UBMR);
2216 sport->saved_reg[9] = readl(sport->port.membase + IMX21_UTS);
2217 sport->context_saved = true;
2218}
2219
Eduardo Valentin189550b2015-08-11 10:21:21 -07002220static void serial_imx_enable_wakeup(struct imx_port *sport, bool on)
2221{
2222 unsigned int val;
2223
2224 val = readl(sport->port.membase + UCR3);
2225 if (on)
2226 val |= UCR3_AWAKEN;
2227 else
2228 val &= ~UCR3_AWAKEN;
2229 writel(val, sport->port.membase + UCR3);
Eduardo Valentinbc857342015-08-11 10:21:22 -07002230
2231 val = readl(sport->port.membase + UCR1);
2232 if (on)
2233 val |= UCR1_RTSDEN;
2234 else
2235 val &= ~UCR1_RTSDEN;
2236 writel(val, sport->port.membase + UCR1);
Eduardo Valentin189550b2015-08-11 10:21:21 -07002237}
2238
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002239static int imx_serial_port_suspend_noirq(struct device *dev)
2240{
2241 struct platform_device *pdev = to_platform_device(dev);
2242 struct imx_port *sport = platform_get_drvdata(pdev);
2243 int ret;
2244
2245 ret = clk_enable(sport->clk_ipg);
2246 if (ret)
2247 return ret;
2248
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002249 serial_imx_save_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002250
2251 clk_disable(sport->clk_ipg);
2252
2253 return 0;
2254}
2255
2256static int imx_serial_port_resume_noirq(struct device *dev)
2257{
2258 struct platform_device *pdev = to_platform_device(dev);
2259 struct imx_port *sport = platform_get_drvdata(pdev);
2260 int ret;
2261
2262 ret = clk_enable(sport->clk_ipg);
2263 if (ret)
2264 return ret;
2265
Eduardo Valentinc868cbb2015-08-11 10:21:23 -07002266 serial_imx_restore_context(sport);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002267
2268 clk_disable(sport->clk_ipg);
2269
2270 return 0;
2271}
2272
2273static int imx_serial_port_suspend(struct device *dev)
2274{
2275 struct platform_device *pdev = to_platform_device(dev);
2276 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002277
2278 /* enable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002279 serial_imx_enable_wakeup(sport, true);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002280
2281 uart_suspend_port(&imx_reg, &sport->port);
2282
Martin Fuzzey29add682016-01-05 16:53:31 +01002283 /* Needed to enable clock in suspend_noirq */
2284 return clk_prepare(sport->clk_ipg);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002285}
2286
2287static int imx_serial_port_resume(struct device *dev)
2288{
2289 struct platform_device *pdev = to_platform_device(dev);
2290 struct imx_port *sport = platform_get_drvdata(pdev);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002291
2292 /* disable wakeup from i.MX UART */
Eduardo Valentin189550b2015-08-11 10:21:21 -07002293 serial_imx_enable_wakeup(sport, false);
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002294
2295 uart_resume_port(&imx_reg, &sport->port);
2296
Martin Fuzzey29add682016-01-05 16:53:31 +01002297 clk_unprepare(sport->clk_ipg);
2298
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002299 return 0;
2300}
2301
2302static const struct dev_pm_ops imx_serial_port_pm_ops = {
2303 .suspend_noirq = imx_serial_port_suspend_noirq,
2304 .resume_noirq = imx_serial_port_resume_noirq,
2305 .suspend = imx_serial_port_suspend,
2306 .resume = imx_serial_port_resume,
2307};
2308
Russell King3ae5eae2005-11-09 22:32:44 +00002309static struct platform_driver serial_imx_driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002310 .probe = serial_imx_probe,
2311 .remove = serial_imx_remove,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312
Shawn Guofe6b5402011-06-25 02:04:33 +08002313 .id_table = imx_uart_devtype,
Russell King3ae5eae2005-11-09 22:32:44 +00002314 .driver = {
Oskar Schirmerd3810cd2009-06-11 14:35:01 +01002315 .name = "imx-uart",
Shawn Guo22698aa2011-06-25 02:04:34 +08002316 .of_match_table = imx_uart_dt_ids,
Shenwei Wang90bb6bd2015-07-30 10:32:36 -05002317 .pm = &imx_serial_port_pm_ops,
Russell King3ae5eae2005-11-09 22:32:44 +00002318 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319};
2320
2321static int __init imx_serial_init(void)
2322{
Fabio Estevamf0fd1b72014-10-27 14:49:40 -02002323 int ret = uart_register_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325 if (ret)
2326 return ret;
2327
Russell King3ae5eae2005-11-09 22:32:44 +00002328 ret = platform_driver_register(&serial_imx_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329 if (ret != 0)
2330 uart_unregister_driver(&imx_reg);
2331
Uwe Kleine-Königf2278242011-11-22 14:22:55 +01002332 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333}
2334
2335static void __exit imx_serial_exit(void)
2336{
Russell Kingc889b892005-11-21 17:05:21 +00002337 platform_driver_unregister(&serial_imx_driver);
Sascha Hauer4b300c32007-07-17 13:35:46 +01002338 uart_unregister_driver(&imx_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339}
2340
2341module_init(imx_serial_init);
2342module_exit(imx_serial_exit);
2343
2344MODULE_AUTHOR("Sascha Hauer");
2345MODULE_DESCRIPTION("IMX generic serial port driver");
2346MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07002347MODULE_ALIAS("platform:imx-uart");