blob: 190e617f128ee865763425498d676d7af04eec27 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
Ville Syrjäläad933b52014-08-18 22:15:56 +0300311 if (port_sel == PANEL_PORT_SELECT_VLV(port))
Jani Nikulabf13e812013-09-06 07:40:05 +0300312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Clint Taylor01527b32014-07-07 13:01:46 -0700339/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
340 This function only applicable when panel PM state is not to be tracked */
341static int edp_notify_handler(struct notifier_block *this, unsigned long code,
342 void *unused)
343{
344 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
345 edp_notifier);
346 struct drm_device *dev = intel_dp_to_dev(intel_dp);
347 struct drm_i915_private *dev_priv = dev->dev_private;
348 u32 pp_div;
349 u32 pp_ctrl_reg, pp_div_reg;
350 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
351
352 if (!is_edp(intel_dp) || code != SYS_RESTART)
353 return 0;
354
355 if (IS_VALLEYVIEW(dev)) {
356 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
357 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
358 pp_div = I915_READ(pp_div_reg);
359 pp_div &= PP_REFERENCE_DIVIDER_MASK;
360
361 /* 0x1F write to PP_DIV_REG sets max cycle delay */
362 I915_WRITE(pp_div_reg, pp_div | 0x1F);
363 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
364 msleep(intel_dp->panel_power_cycle_delay);
365 }
366
367 return 0;
368}
369
Daniel Vetter4be73782014-01-17 14:39:48 +0100370static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700371{
Paulo Zanoni30add222012-10-26 19:05:45 -0200372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700373 struct drm_i915_private *dev_priv = dev->dev_private;
374
Jani Nikulabf13e812013-09-06 07:40:05 +0300375 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700376}
377
Daniel Vetter4be73782014-01-17 14:39:48 +0100378static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700379{
Paulo Zanoni30add222012-10-26 19:05:45 -0200380 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700381 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
383 struct intel_encoder *intel_encoder = &intel_dig_port->base;
384 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700385
Imre Deakbb4932c2014-04-14 20:24:33 +0300386 power_domain = intel_display_port_power_domain(intel_encoder);
387 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300388 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700389}
390
Keith Packard9b984da2011-09-19 13:54:47 -0700391static void
392intel_dp_check_edp(struct intel_dp *intel_dp)
393{
Paulo Zanoni30add222012-10-26 19:05:45 -0200394 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700395 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700396
Keith Packard9b984da2011-09-19 13:54:47 -0700397 if (!is_edp(intel_dp))
398 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700399
Daniel Vetter4be73782014-01-17 14:39:48 +0100400 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700401 WARN(1, "eDP powered off while attempting aux channel communication.\n");
402 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300403 I915_READ(_pp_stat_reg(intel_dp)),
404 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700405 }
406}
407
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100408static uint32_t
409intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
410{
411 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
412 struct drm_device *dev = intel_dig_port->base.base.dev;
413 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300414 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100415 uint32_t status;
416 bool done;
417
Daniel Vetteref04f002012-12-01 21:03:59 +0100418#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100419 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300420 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300421 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422 else
423 done = wait_for_atomic(C, 10) == 0;
424 if (!done)
425 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
426 has_aux_irq);
427#undef C
428
429 return status;
430}
431
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000432static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
436
437 /*
438 * The clock divider is based off the hrawclk, and would like to run at
439 * 2MHz. So, take the hrawclk value and divide by 2 and use that
440 */
441 return index ? 0 : intel_hrawclk(dev) / 2;
442}
443
444static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
445{
446 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
447 struct drm_device *dev = intel_dig_port->base.base.dev;
448
449 if (index)
450 return 0;
451
452 if (intel_dig_port->port == PORT_A) {
453 if (IS_GEN6(dev) || IS_GEN7(dev))
454 return 200; /* SNB & IVB eDP input clock at 400Mhz */
455 else
456 return 225; /* eDP input clock at 450Mhz */
457 } else {
458 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
459 }
460}
461
462static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300463{
464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
465 struct drm_device *dev = intel_dig_port->base.base.dev;
466 struct drm_i915_private *dev_priv = dev->dev_private;
467
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000468 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100469 if (index)
470 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000471 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300472 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
473 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100474 switch (index) {
475 case 0: return 63;
476 case 1: return 72;
477 default: return 0;
478 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000479 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300481 }
482}
483
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000484static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
485{
486 return index ? 0 : 100;
487}
488
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000489static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
490 bool has_aux_irq,
491 int send_bytes,
492 uint32_t aux_clock_divider)
493{
494 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
495 struct drm_device *dev = intel_dig_port->base.base.dev;
496 uint32_t precharge, timeout;
497
498 if (IS_GEN6(dev))
499 precharge = 3;
500 else
501 precharge = 5;
502
503 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
504 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
505 else
506 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
507
508 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000509 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000510 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
515 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000516 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000517}
518
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100520intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521 uint8_t *send, int send_bytes,
522 uint8_t *recv, int recv_size)
523{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200524 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
525 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700526 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300527 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100529 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100530 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000532 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100533 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200534 bool vdd;
535
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300536 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100537
538 /* dp aux is extremely sensitive to irq latency, hence request the
539 * lowest possible wakeup latency and so prevent the cpu from going into
540 * deep sleep states.
541 */
542 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700543
Keith Packard9b984da2011-09-19 13:54:47 -0700544 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800545
Paulo Zanonic67a4702013-08-19 13:18:09 -0300546 intel_aux_display_runtime_get(dev_priv);
547
Jesse Barnes11bee432011-08-01 15:02:20 -0700548 /* Try to wait for any previous AUX channel activity */
549 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100550 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700551 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
552 break;
553 msleep(1);
554 }
555
556 if (try == 3) {
557 WARN(1, "dp_aux_ch not started status 0x%08x\n",
558 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100559 ret = -EBUSY;
560 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100561 }
562
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300563 /* Only 5 data registers! */
564 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
565 ret = -E2BIG;
566 goto out;
567 }
568
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000569 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000570 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
571 has_aux_irq,
572 send_bytes,
573 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000574
Chris Wilsonbc866252013-07-21 16:00:03 +0100575 /* Must try at least 3 times according to DP spec */
576 for (try = 0; try < 5; try++) {
577 /* Load the send data into the aux channel data registers */
578 for (i = 0; i < send_bytes; i += 4)
579 I915_WRITE(ch_data + i,
580 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400581
Chris Wilsonbc866252013-07-21 16:00:03 +0100582 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000583 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100584
Chris Wilsonbc866252013-07-21 16:00:03 +0100585 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400586
Chris Wilsonbc866252013-07-21 16:00:03 +0100587 /* Clear done status and any errors */
588 I915_WRITE(ch_ctl,
589 status |
590 DP_AUX_CH_CTL_DONE |
591 DP_AUX_CH_CTL_TIME_OUT_ERROR |
592 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400593
Chris Wilsonbc866252013-07-21 16:00:03 +0100594 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
595 DP_AUX_CH_CTL_RECEIVE_ERROR))
596 continue;
597 if (status & DP_AUX_CH_CTL_DONE)
598 break;
599 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100600 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700601 break;
602 }
603
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700605 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100606 ret = -EBUSY;
607 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
609
610 /* Check for timeout or receive error.
611 * Timeouts occur when the sink is not connected
612 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700613 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700614 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100615 ret = -EIO;
616 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700617 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700618
619 /* Timeouts occur when the device isn't connected, so they're
620 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700621 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800622 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100623 ret = -ETIMEDOUT;
624 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625 }
626
627 /* Unload any bytes sent back from the other side */
628 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
629 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700630 if (recv_bytes > recv_size)
631 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400632
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100633 for (i = 0; i < recv_bytes; i += 4)
634 unpack_aux(I915_READ(ch_data + i),
635 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700636
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100637 ret = recv_bytes;
638out:
639 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300640 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100641
Jani Nikula884f19e2014-03-14 16:51:14 +0200642 if (vdd)
643 edp_panel_vdd_off(intel_dp, false);
644
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100645 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700646}
647
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300648#define BARE_ADDRESS_SIZE 3
649#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200650static ssize_t
651intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700652{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200653 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
654 uint8_t txbuf[20], rxbuf[20];
655 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700656 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700657
Jani Nikula9d1a1032014-03-14 16:51:15 +0200658 txbuf[0] = msg->request << 4;
659 txbuf[1] = msg->address >> 8;
660 txbuf[2] = msg->address & 0xff;
661 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300662
Jani Nikula9d1a1032014-03-14 16:51:15 +0200663 switch (msg->request & ~DP_AUX_I2C_MOT) {
664 case DP_AUX_NATIVE_WRITE:
665 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300666 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200667 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200668
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 if (WARN_ON(txsize > 20))
670 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700671
Jani Nikula9d1a1032014-03-14 16:51:15 +0200672 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673
Jani Nikula9d1a1032014-03-14 16:51:15 +0200674 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
675 if (ret > 0) {
676 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677
Jani Nikula9d1a1032014-03-14 16:51:15 +0200678 /* Return payload size. */
679 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200681 break;
682
683 case DP_AUX_NATIVE_READ:
684 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300685 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200686 rxsize = msg->size + 1;
687
688 if (WARN_ON(rxsize > 20))
689 return -E2BIG;
690
691 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
692 if (ret > 0) {
693 msg->reply = rxbuf[0] >> 4;
694 /*
695 * Assume happy day, and copy the data. The caller is
696 * expected to check msg->reply before touching it.
697 *
698 * Return payload size.
699 */
700 ret--;
701 memcpy(msg->buffer, rxbuf + 1, ret);
702 }
703 break;
704
705 default:
706 ret = -EINVAL;
707 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700708 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200709
Jani Nikula9d1a1032014-03-14 16:51:15 +0200710 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711}
712
Jani Nikula9d1a1032014-03-14 16:51:15 +0200713static void
714intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700715{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
718 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200719 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000720 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Jani Nikula33ad6622014-03-14 16:51:16 +0200722 switch (port) {
723 case PORT_A:
724 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200725 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000726 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200727 case PORT_B:
728 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200729 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200730 break;
731 case PORT_C:
732 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200733 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200734 break;
735 case PORT_D:
736 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200737 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000738 break;
739 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200740 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000741 }
742
Jani Nikula33ad6622014-03-14 16:51:16 +0200743 if (!HAS_DDI(dev))
744 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000745
Jani Nikula0b998362014-03-14 16:51:17 +0200746 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200747 intel_dp->aux.dev = dev->dev;
748 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000749
Jani Nikula0b998362014-03-14 16:51:17 +0200750 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
751 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700752
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000753 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200754 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000755 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200756 name, ret);
757 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000758 }
David Flynn8316f332010-12-08 16:10:21 +0000759
Jani Nikula0b998362014-03-14 16:51:17 +0200760 ret = sysfs_create_link(&connector->base.kdev->kobj,
761 &intel_dp->aux.ddc.dev.kobj,
762 intel_dp->aux.ddc.dev.kobj.name);
763 if (ret < 0) {
764 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000765 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766 }
767}
768
Imre Deak80f65de2014-02-11 17:12:49 +0200769static void
770intel_dp_connector_unregister(struct intel_connector *intel_connector)
771{
772 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
773
Dave Airlie0e32b392014-05-02 14:02:48 +1000774 if (!intel_connector->mst_port)
775 sysfs_remove_link(&intel_connector->base.kdev->kobj,
776 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200777 intel_connector_unregister(intel_connector);
778}
779
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200780static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300781hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
782{
783 switch (link_bw) {
784 case DP_LINK_BW_1_62:
785 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
786 break;
787 case DP_LINK_BW_2_7:
788 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
789 break;
790 case DP_LINK_BW_5_4:
791 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
792 break;
793 }
794}
795
796static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200797intel_dp_set_clock(struct intel_encoder *encoder,
798 struct intel_crtc_config *pipe_config, int link_bw)
799{
800 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800801 const struct dp_link_dpll *divisor = NULL;
802 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200803
804 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800805 divisor = gen4_dpll;
806 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200807 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800808 divisor = pch_dpll;
809 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300810 } else if (IS_CHERRYVIEW(dev)) {
811 divisor = chv_dpll;
812 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200813 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800814 divisor = vlv_dpll;
815 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200816 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800817
818 if (divisor && count) {
819 for (i = 0; i < count; i++) {
820 if (link_bw == divisor[i].link_bw) {
821 pipe_config->dpll = divisor[i].dpll;
822 pipe_config->clock_set = true;
823 break;
824 }
825 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200826 }
827}
828
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200829bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100830intel_dp_compute_config(struct intel_encoder *encoder,
831 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700832{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100833 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100834 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100835 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100836 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300837 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700838 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300839 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700840 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300841 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300842 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700843 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300844 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700845 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200846 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700847 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200848 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849
Imre Deakbc7d38a2013-05-16 14:40:36 +0300850 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100851 pipe_config->has_pch_encoder = true;
852
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200853 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -0700854 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200855 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Jani Nikuladd06f902012-10-19 14:51:50 +0300857 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
858 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
859 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700860 if (!HAS_PCH_SPLIT(dev))
861 intel_gmch_panel_fitting(intel_crtc, pipe_config,
862 intel_connector->panel.fitting_mode);
863 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700864 intel_pch_panel_fitting(intel_crtc, pipe_config,
865 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100866 }
867
Daniel Vettercb1793c2012-06-04 18:39:21 +0200868 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200869 return false;
870
Daniel Vetter083f9562012-04-20 20:23:49 +0200871 DRM_DEBUG_KMS("DP link computation with max lane count %i "
872 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100873 max_lane_count, bws[max_clock],
874 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200875
Daniel Vetter36008362013-03-27 00:44:59 +0100876 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
877 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200878 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300879 if (is_edp(intel_dp)) {
880 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
881 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
882 dev_priv->vbt.edp_bpp);
883 bpp = dev_priv->vbt.edp_bpp;
884 }
885
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300886 if (IS_BROADWELL(dev)) {
887 /* Yes, it's an ugly hack. */
888 min_lane_count = max_lane_count;
889 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
890 min_lane_count);
891 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300892 min_lane_count = min(dev_priv->vbt.edp_lanes,
893 max_lane_count);
894 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
895 min_lane_count);
896 }
897
898 if (dev_priv->vbt.edp_rate) {
899 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
900 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
901 bws[min_clock]);
902 }
Imre Deak79842112013-07-18 17:44:13 +0300903 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200904
Daniel Vetter36008362013-03-27 00:44:59 +0100905 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100906 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
907 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200908
Dave Airliec6930992014-07-14 11:04:39 +1000909 for (clock = min_clock; clock <= max_clock; clock++) {
910 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100911 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
912 link_avail = intel_dp_max_data_rate(link_clock,
913 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200914
Daniel Vetter36008362013-03-27 00:44:59 +0100915 if (mode_rate <= link_avail) {
916 goto found;
917 }
918 }
919 }
920 }
921
922 return false;
923
924found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200925 if (intel_dp->color_range_auto) {
926 /*
927 * See:
928 * CEA-861-E - 5.1 Default Encoding Parameters
929 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
930 */
Thierry Reding18316c82012-12-20 15:41:44 +0100931 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200932 intel_dp->color_range = DP_COLOR_RANGE_16_235;
933 else
934 intel_dp->color_range = 0;
935 }
936
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200937 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100938 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200939
Daniel Vetter36008362013-03-27 00:44:59 +0100940 intel_dp->link_bw = bws[clock];
941 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200942 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200943 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200944
Daniel Vetter36008362013-03-27 00:44:59 +0100945 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
946 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200947 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100948 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
949 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200951 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100952 adjusted_mode->crtc_clock,
953 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200954 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530956 if (intel_connector->panel.downclock_mode != NULL &&
957 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -0700958 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530959 intel_link_compute_m_n(bpp, lane_count,
960 intel_connector->panel.downclock_mode->clock,
961 pipe_config->port_clock,
962 &pipe_config->dp_m2_n2);
963 }
964
Damien Lespiauea155f32014-07-29 18:06:20 +0100965 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -0300966 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
967 else
968 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200969
Daniel Vetter36008362013-03-27 00:44:59 +0100970 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971}
972
Daniel Vetter7c62a162013-06-01 17:16:20 +0200973static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100974{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200975 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
976 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
977 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100978 struct drm_i915_private *dev_priv = dev->dev_private;
979 u32 dpa_ctl;
980
Daniel Vetterff9a6752013-06-01 17:16:21 +0200981 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100982 dpa_ctl = I915_READ(DP_A);
983 dpa_ctl &= ~DP_PLL_FREQ_MASK;
984
Daniel Vetterff9a6752013-06-01 17:16:21 +0200985 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100986 /* For a long time we've carried around a ILK-DevA w/a for the
987 * 160MHz clock. If we're really unlucky, it's still required.
988 */
989 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100990 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200991 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100992 } else {
993 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200994 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100995 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100996
Daniel Vetterea9b6002012-11-29 15:59:31 +0100997 I915_WRITE(DP_A, dpa_ctl);
998
999 POSTING_READ(DP_A);
1000 udelay(500);
1001}
1002
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001003static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001004{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001005 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001006 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001007 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001008 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001009 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1010 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001011
Keith Packard417e8222011-11-01 19:54:11 -07001012 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001013 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001014 *
1015 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001016 * SNB CPU
1017 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001018 * CPT PCH
1019 *
1020 * IBX PCH and CPU are the same for almost everything,
1021 * except that the CPU DP PLL is configured in this
1022 * register
1023 *
1024 * CPT PCH is quite different, having many bits moved
1025 * to the TRANS_DP_CTL register instead. That
1026 * configuration happens (oddly) in ironlake_pch_enable
1027 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001028
Keith Packard417e8222011-11-01 19:54:11 -07001029 /* Preserve the BIOS-computed detected bit. This is
1030 * supposed to be read-only.
1031 */
1032 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001033
Keith Packard417e8222011-11-01 19:54:11 -07001034 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001035 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001036 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001037
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001038 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001039 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001040 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001041 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001042 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001043 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001044
Keith Packard417e8222011-11-01 19:54:11 -07001045 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001046
Imre Deakbc7d38a2013-05-16 14:40:36 +03001047 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001048 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1049 intel_dp->DP |= DP_SYNC_HS_HIGH;
1050 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1051 intel_dp->DP |= DP_SYNC_VS_HIGH;
1052 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1053
Jani Nikula6aba5b62013-10-04 15:08:10 +03001054 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001055 intel_dp->DP |= DP_ENHANCED_FRAMING;
1056
Daniel Vetter7c62a162013-06-01 17:16:20 +02001057 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001058 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001059 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001060 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001061
1062 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1063 intel_dp->DP |= DP_SYNC_HS_HIGH;
1064 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1065 intel_dp->DP |= DP_SYNC_VS_HIGH;
1066 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1067
Jani Nikula6aba5b62013-10-04 15:08:10 +03001068 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001069 intel_dp->DP |= DP_ENHANCED_FRAMING;
1070
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001071 if (!IS_CHERRYVIEW(dev)) {
1072 if (crtc->pipe == 1)
1073 intel_dp->DP |= DP_PIPEB_SELECT;
1074 } else {
1075 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1076 }
Keith Packard417e8222011-11-01 19:54:11 -07001077 } else {
1078 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001079 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001080}
1081
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001082#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1083#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001084
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001085#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1086#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001087
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001088#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1089#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001090
Daniel Vetter4be73782014-01-17 14:39:48 +01001091static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001092 u32 mask,
1093 u32 value)
1094{
Paulo Zanoni30add222012-10-26 19:05:45 -02001095 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001096 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001097 u32 pp_stat_reg, pp_ctrl_reg;
1098
Jani Nikulabf13e812013-09-06 07:40:05 +03001099 pp_stat_reg = _pp_stat_reg(intel_dp);
1100 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001101
1102 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 mask, value,
1104 I915_READ(pp_stat_reg),
1105 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001106
Jesse Barnes453c5422013-03-28 09:55:41 -07001107 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001108 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001109 I915_READ(pp_stat_reg),
1110 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001111 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001112
1113 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001114}
1115
Daniel Vetter4be73782014-01-17 14:39:48 +01001116static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001117{
1118 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001119 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001120}
1121
Daniel Vetter4be73782014-01-17 14:39:48 +01001122static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001123{
Keith Packardbd943152011-09-18 23:09:52 -07001124 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001125 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001126}
Keith Packardbd943152011-09-18 23:09:52 -07001127
Daniel Vetter4be73782014-01-17 14:39:48 +01001128static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001129{
1130 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001131
1132 /* When we disable the VDD override bit last we have to do the manual
1133 * wait. */
1134 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1135 intel_dp->panel_power_cycle_delay);
1136
Daniel Vetter4be73782014-01-17 14:39:48 +01001137 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001138}
Keith Packardbd943152011-09-18 23:09:52 -07001139
Daniel Vetter4be73782014-01-17 14:39:48 +01001140static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001141{
1142 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1143 intel_dp->backlight_on_delay);
1144}
1145
Daniel Vetter4be73782014-01-17 14:39:48 +01001146static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001147{
1148 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1149 intel_dp->backlight_off_delay);
1150}
Keith Packard99ea7122011-11-01 19:57:50 -07001151
Keith Packard832dd3c2011-11-01 19:34:06 -07001152/* Read the current pp_control value, unlocking the register if it
1153 * is locked
1154 */
1155
Jesse Barnes453c5422013-03-28 09:55:41 -07001156static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001157{
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1159 struct drm_i915_private *dev_priv = dev->dev_private;
1160 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001161
Jani Nikulabf13e812013-09-06 07:40:05 +03001162 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001163 control &= ~PANEL_UNLOCK_MASK;
1164 control |= PANEL_UNLOCK_REGS;
1165 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001166}
1167
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001168static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001169{
Paulo Zanoni30add222012-10-26 19:05:45 -02001170 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001171 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1172 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001173 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001174 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001175 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001176 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001177 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001178
Keith Packard97af61f572011-09-28 16:23:51 -07001179 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001180 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001181
1182 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001183
Daniel Vetter4be73782014-01-17 14:39:48 +01001184 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001185 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001186
Imre Deak4e6e1a52014-03-27 17:45:11 +02001187 power_domain = intel_display_port_power_domain(intel_encoder);
1188 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001189
Paulo Zanonib0665d52013-10-30 19:50:27 -02001190 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001191
Daniel Vetter4be73782014-01-17 14:39:48 +01001192 if (!edp_have_panel_power(intel_dp))
1193 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001194
Jesse Barnes453c5422013-03-28 09:55:41 -07001195 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001196 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001197
Jani Nikulabf13e812013-09-06 07:40:05 +03001198 pp_stat_reg = _pp_stat_reg(intel_dp);
1199 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001200
1201 I915_WRITE(pp_ctrl_reg, pp);
1202 POSTING_READ(pp_ctrl_reg);
1203 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1204 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001205 /*
1206 * If the panel wasn't on, delay before accessing aux channel
1207 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001208 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001209 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001210 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001211 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001212
1213 return need_to_disable;
1214}
1215
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001216void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001217{
1218 if (is_edp(intel_dp)) {
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001219 bool vdd = edp_panel_vdd_on(intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001220
1221 WARN(!vdd, "eDP VDD already requested on\n");
1222 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001223}
1224
Daniel Vetter4be73782014-01-17 14:39:48 +01001225static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001226{
Paulo Zanoni30add222012-10-26 19:05:45 -02001227 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001228 struct drm_i915_private *dev_priv = dev->dev_private;
1229 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001230 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001231
Rob Clark51fd3712013-11-19 12:10:12 -05001232 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001233
Daniel Vetter4be73782014-01-17 14:39:48 +01001234 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001235 struct intel_digital_port *intel_dig_port =
1236 dp_to_dig_port(intel_dp);
1237 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1238 enum intel_display_power_domain power_domain;
1239
Paulo Zanonib0665d52013-10-30 19:50:27 -02001240 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1241
Jesse Barnes453c5422013-03-28 09:55:41 -07001242 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001243 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001244
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001245 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1246 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001247
1248 I915_WRITE(pp_ctrl_reg, pp);
1249 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001250
Keith Packardbd943152011-09-18 23:09:52 -07001251 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001252 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1253 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001254
1255 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001256 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001257
Imre Deak4e6e1a52014-03-27 17:45:11 +02001258 power_domain = intel_display_port_power_domain(intel_encoder);
1259 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001260 }
1261}
1262
Daniel Vetter4be73782014-01-17 14:39:48 +01001263static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001264{
1265 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1266 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001267 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001268
Rob Clark51fd3712013-11-19 12:10:12 -05001269 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001270 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001271 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001272}
1273
Imre Deakaba86892014-07-30 15:57:31 +03001274static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1275{
1276 unsigned long delay;
1277
1278 /*
1279 * Queue the timer to fire a long time from now (relative to the power
1280 * down delay) to keep the panel power up across a sequence of
1281 * operations.
1282 */
1283 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1284 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1285}
1286
Daniel Vetter4be73782014-01-17 14:39:48 +01001287static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001288{
Keith Packard97af61f572011-09-28 16:23:51 -07001289 if (!is_edp(intel_dp))
1290 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001291
Keith Packardbd943152011-09-18 23:09:52 -07001292 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001293
Keith Packardbd943152011-09-18 23:09:52 -07001294 intel_dp->want_panel_vdd = false;
1295
Imre Deakaba86892014-07-30 15:57:31 +03001296 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001297 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001298 else
1299 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001300}
1301
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001302static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1303{
1304 edp_panel_vdd_off(intel_dp, sync);
1305}
1306
Daniel Vetter4be73782014-01-17 14:39:48 +01001307void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001308{
Paulo Zanoni30add222012-10-26 19:05:45 -02001309 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001310 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001311 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001312 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001313
Keith Packard97af61f572011-09-28 16:23:51 -07001314 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001315 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001316
1317 DRM_DEBUG_KMS("Turn eDP power on\n");
1318
Daniel Vetter4be73782014-01-17 14:39:48 +01001319 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001320 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001321 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001322 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001323
Daniel Vetter4be73782014-01-17 14:39:48 +01001324 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001325
Jani Nikulabf13e812013-09-06 07:40:05 +03001326 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001327 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001328 if (IS_GEN5(dev)) {
1329 /* ILK workaround: disable reset around power sequence */
1330 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001331 I915_WRITE(pp_ctrl_reg, pp);
1332 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001333 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001334
Keith Packard1c0ae802011-09-19 13:59:29 -07001335 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001336 if (!IS_GEN5(dev))
1337 pp |= PANEL_POWER_RESET;
1338
Jesse Barnes453c5422013-03-28 09:55:41 -07001339 I915_WRITE(pp_ctrl_reg, pp);
1340 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001341
Daniel Vetter4be73782014-01-17 14:39:48 +01001342 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001343 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001344
Keith Packard05ce1a42011-09-29 16:33:01 -07001345 if (IS_GEN5(dev)) {
1346 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001347 I915_WRITE(pp_ctrl_reg, pp);
1348 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001349 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001350}
1351
Daniel Vetter4be73782014-01-17 14:39:48 +01001352void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001353{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1355 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001356 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001357 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001358 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001359 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001360 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001361
Keith Packard97af61f572011-09-28 16:23:51 -07001362 if (!is_edp(intel_dp))
1363 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001364
Keith Packard99ea7122011-11-01 19:57:50 -07001365 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001366
Jani Nikula24f3e092014-03-17 16:43:36 +02001367 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1368
Jesse Barnes453c5422013-03-28 09:55:41 -07001369 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001370 /* We need to switch off panel power _and_ force vdd, for otherwise some
1371 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001372 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1373 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001374
Jani Nikulabf13e812013-09-06 07:40:05 +03001375 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001376
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001377 intel_dp->want_panel_vdd = false;
1378
Jesse Barnes453c5422013-03-28 09:55:41 -07001379 I915_WRITE(pp_ctrl_reg, pp);
1380 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001381
Paulo Zanonidce56b32013-12-19 14:29:40 -02001382 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001383 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001384
1385 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001386 power_domain = intel_display_port_power_domain(intel_encoder);
1387 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001388}
1389
Jani Nikula1250d102014-08-12 17:11:39 +03001390/* Enable backlight in the panel power control. */
1391static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1394 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001397 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001398
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001399 /*
1400 * If we enable the backlight right away following a panel power
1401 * on, we may see slight flicker as the panel syncs with the eDP
1402 * link. So delay a bit to make sure the image is solid before
1403 * allowing it to appear.
1404 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001405 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001406 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001407 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001408
Jani Nikulabf13e812013-09-06 07:40:05 +03001409 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001410
1411 I915_WRITE(pp_ctrl_reg, pp);
1412 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001413}
1414
Jani Nikula1250d102014-08-12 17:11:39 +03001415/* Enable backlight PWM and backlight PP control. */
1416void intel_edp_backlight_on(struct intel_dp *intel_dp)
1417{
1418 if (!is_edp(intel_dp))
1419 return;
1420
1421 DRM_DEBUG_KMS("\n");
1422
1423 intel_panel_enable_backlight(intel_dp->attached_connector);
1424 _intel_edp_backlight_on(intel_dp);
1425}
1426
1427/* Disable backlight in the panel power control. */
1428static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001429{
Paulo Zanoni30add222012-10-26 19:05:45 -02001430 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001431 struct drm_i915_private *dev_priv = dev->dev_private;
1432 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001433 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001434
Jesse Barnes453c5422013-03-28 09:55:41 -07001435 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001436 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001437
Jani Nikulabf13e812013-09-06 07:40:05 +03001438 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001439
1440 I915_WRITE(pp_ctrl_reg, pp);
1441 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001442 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001443
1444 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001445}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001446
Jani Nikula1250d102014-08-12 17:11:39 +03001447/* Disable backlight PP control and backlight PWM. */
1448void intel_edp_backlight_off(struct intel_dp *intel_dp)
1449{
1450 if (!is_edp(intel_dp))
1451 return;
1452
1453 DRM_DEBUG_KMS("\n");
1454
1455 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001456 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001457}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001458
Jani Nikula73580fb72014-08-12 17:11:41 +03001459/*
1460 * Hook for controlling the panel power control backlight through the bl_power
1461 * sysfs attribute. Take care to handle multiple calls.
1462 */
1463static void intel_edp_backlight_power(struct intel_connector *connector,
1464 bool enable)
1465{
1466 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
1467 bool is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
1468
1469 if (is_enabled == enable)
1470 return;
1471
1472 DRM_DEBUG_KMS("\n");
1473
1474 if (enable)
1475 _intel_edp_backlight_on(intel_dp);
1476 else
1477 _intel_edp_backlight_off(intel_dp);
1478}
1479
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001480static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001481{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1483 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1484 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001485 struct drm_i915_private *dev_priv = dev->dev_private;
1486 u32 dpa_ctl;
1487
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001488 assert_pipe_disabled(dev_priv,
1489 to_intel_crtc(crtc)->pipe);
1490
Jesse Barnesd240f202010-08-13 15:43:26 -07001491 DRM_DEBUG_KMS("\n");
1492 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001493 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1494 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1495
1496 /* We don't adjust intel_dp->DP while tearing down the link, to
1497 * facilitate link retraining (e.g. after hotplug). Hence clear all
1498 * enable bits here to ensure that we don't enable too much. */
1499 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1500 intel_dp->DP |= DP_PLL_ENABLE;
1501 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001502 POSTING_READ(DP_A);
1503 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001504}
1505
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001506static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001507{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001508 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1509 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1510 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 u32 dpa_ctl;
1513
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001514 assert_pipe_disabled(dev_priv,
1515 to_intel_crtc(crtc)->pipe);
1516
Jesse Barnesd240f202010-08-13 15:43:26 -07001517 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001518 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1519 "dp pll off, should be on\n");
1520 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1521
1522 /* We can't rely on the value tracked for the DP register in
1523 * intel_dp->DP because link_down must not change that (otherwise link
1524 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001525 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001526 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001527 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001528 udelay(200);
1529}
1530
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001531/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001532void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001533{
1534 int ret, i;
1535
1536 /* Should have a valid DPCD by this point */
1537 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1538 return;
1539
1540 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001541 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1542 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001543 if (ret != 1)
1544 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1545 } else {
1546 /*
1547 * When turning on, we need to retry for 1ms to give the sink
1548 * time to wake up.
1549 */
1550 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001551 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1552 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001553 if (ret == 1)
1554 break;
1555 msleep(1);
1556 }
1557 }
1558}
1559
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001560static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1561 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001562{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001563 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001564 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001565 struct drm_device *dev = encoder->base.dev;
1566 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001567 enum intel_display_power_domain power_domain;
1568 u32 tmp;
1569
1570 power_domain = intel_display_port_power_domain(encoder);
1571 if (!intel_display_power_enabled(dev_priv, power_domain))
1572 return false;
1573
1574 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001575
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001576 if (!(tmp & DP_PORT_EN))
1577 return false;
1578
Imre Deakbc7d38a2013-05-16 14:40:36 +03001579 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001580 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001581 } else if (IS_CHERRYVIEW(dev)) {
1582 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001583 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001584 *pipe = PORT_TO_PIPE(tmp);
1585 } else {
1586 u32 trans_sel;
1587 u32 trans_dp;
1588 int i;
1589
1590 switch (intel_dp->output_reg) {
1591 case PCH_DP_B:
1592 trans_sel = TRANS_DP_PORT_SEL_B;
1593 break;
1594 case PCH_DP_C:
1595 trans_sel = TRANS_DP_PORT_SEL_C;
1596 break;
1597 case PCH_DP_D:
1598 trans_sel = TRANS_DP_PORT_SEL_D;
1599 break;
1600 default:
1601 return true;
1602 }
1603
Damien Lespiau055e3932014-08-18 13:49:10 +01001604 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001605 trans_dp = I915_READ(TRANS_DP_CTL(i));
1606 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1607 *pipe = i;
1608 return true;
1609 }
1610 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001611
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001612 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1613 intel_dp->output_reg);
1614 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001615
1616 return true;
1617}
1618
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001619static void intel_dp_get_config(struct intel_encoder *encoder,
1620 struct intel_crtc_config *pipe_config)
1621{
1622 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001623 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001624 struct drm_device *dev = encoder->base.dev;
1625 struct drm_i915_private *dev_priv = dev->dev_private;
1626 enum port port = dp_to_dig_port(intel_dp)->port;
1627 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001628 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001629
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001630 tmp = I915_READ(intel_dp->output_reg);
1631 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1632 pipe_config->has_audio = true;
1633
Xiong Zhang63000ef2013-06-28 12:59:06 +08001634 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001635 if (tmp & DP_SYNC_HS_HIGH)
1636 flags |= DRM_MODE_FLAG_PHSYNC;
1637 else
1638 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001639
Xiong Zhang63000ef2013-06-28 12:59:06 +08001640 if (tmp & DP_SYNC_VS_HIGH)
1641 flags |= DRM_MODE_FLAG_PVSYNC;
1642 else
1643 flags |= DRM_MODE_FLAG_NVSYNC;
1644 } else {
1645 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1646 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1647 flags |= DRM_MODE_FLAG_PHSYNC;
1648 else
1649 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001650
Xiong Zhang63000ef2013-06-28 12:59:06 +08001651 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1652 flags |= DRM_MODE_FLAG_PVSYNC;
1653 else
1654 flags |= DRM_MODE_FLAG_NVSYNC;
1655 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001656
1657 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001658
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001659 pipe_config->has_dp_encoder = true;
1660
1661 intel_dp_get_m_n(crtc, pipe_config);
1662
Ville Syrjälä18442d02013-09-13 16:00:08 +03001663 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001664 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1665 pipe_config->port_clock = 162000;
1666 else
1667 pipe_config->port_clock = 270000;
1668 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001669
1670 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1671 &pipe_config->dp_m_n);
1672
1673 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1674 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1675
Damien Lespiau241bfc32013-09-25 16:45:37 +01001676 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001677
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001678 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1679 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1680 /*
1681 * This is a big fat ugly hack.
1682 *
1683 * Some machines in UEFI boot mode provide us a VBT that has 18
1684 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1685 * unknown we fail to light up. Yet the same BIOS boots up with
1686 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1687 * max, not what it tells us to use.
1688 *
1689 * Note: This will still be broken if the eDP panel is not lit
1690 * up by the BIOS, and thus we can't get the mode at module
1691 * load.
1692 */
1693 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1694 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1695 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1696 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001697}
1698
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001699static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001700{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001701 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001702}
1703
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001704static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1705{
1706 struct drm_i915_private *dev_priv = dev->dev_private;
1707
Ben Widawsky18b59922013-09-20 09:35:30 -07001708 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001709 return false;
1710
Ben Widawsky18b59922013-09-20 09:35:30 -07001711 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001712}
1713
1714static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1715 struct edp_vsc_psr *vsc_psr)
1716{
1717 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1718 struct drm_device *dev = dig_port->base.base.dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1721 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1722 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1723 uint32_t *data = (uint32_t *) vsc_psr;
1724 unsigned int i;
1725
1726 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1727 the video DIP being updated before program video DIP data buffer
1728 registers for DIP being updated. */
1729 I915_WRITE(ctl_reg, 0);
1730 POSTING_READ(ctl_reg);
1731
1732 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1733 if (i < sizeof(struct edp_vsc_psr))
1734 I915_WRITE(data_reg + i, *data++);
1735 else
1736 I915_WRITE(data_reg + i, 0);
1737 }
1738
1739 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1740 POSTING_READ(ctl_reg);
1741}
1742
1743static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1744{
1745 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct edp_vsc_psr psr_vsc;
1748
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001749 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1750 memset(&psr_vsc, 0, sizeof(psr_vsc));
1751 psr_vsc.sdp_header.HB0 = 0;
1752 psr_vsc.sdp_header.HB1 = 0x7;
1753 psr_vsc.sdp_header.HB2 = 0x2;
1754 psr_vsc.sdp_header.HB3 = 0x8;
1755 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1756
1757 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001758 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001759 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001760}
1761
1762static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1763{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001764 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1765 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001766 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001767 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001768 int precharge = 0x3;
1769 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001770 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001771
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001772 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1773
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001774 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1775 only_standby = true;
1776
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001777 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001778 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001779 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1780 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001781 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001782 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1783 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001784
1785 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001786 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1787 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1788 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001789 DP_AUX_CH_CTL_TIME_OUT_400us |
1790 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1791 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1792 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1793}
1794
1795static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1796{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001797 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1798 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001799 struct drm_i915_private *dev_priv = dev->dev_private;
1800 uint32_t max_sleep_time = 0x1f;
1801 uint32_t idle_frames = 1;
1802 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001803 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001804 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001805
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001806 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1807 only_standby = true;
1808
1809 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001810 val |= EDP_PSR_LINK_STANDBY;
1811 val |= EDP_PSR_TP2_TP3_TIME_0us;
1812 val |= EDP_PSR_TP1_TIME_0us;
1813 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001814 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001815 } else
1816 val |= EDP_PSR_LINK_DISABLE;
1817
Ben Widawsky18b59922013-09-20 09:35:30 -07001818 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001819 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001820 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1821 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1822 EDP_PSR_ENABLE);
1823}
1824
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001825static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1826{
1827 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1828 struct drm_device *dev = dig_port->base.base.dev;
1829 struct drm_i915_private *dev_priv = dev->dev_private;
1830 struct drm_crtc *crtc = dig_port->base.base.crtc;
1831 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001832
Daniel Vetterf0355c42014-07-11 10:30:15 -07001833 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001834 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1835 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1836
Rodrigo Vivia031d702013-10-03 16:15:06 -03001837 dev_priv->psr.source_ok = false;
1838
Daniel Vetter9ca15302014-07-11 10:30:16 -07001839 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001840 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001841 return false;
1842 }
1843
Jani Nikulad330a952014-01-21 11:24:25 +02001844 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001845 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001846 return false;
1847 }
1848
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001849 /* Below limitations aren't valid for Broadwell */
1850 if (IS_BROADWELL(dev))
1851 goto out;
1852
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001853 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1854 S3D_ENABLE) {
1855 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001856 return false;
1857 }
1858
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001859 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001860 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001861 return false;
1862 }
1863
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001864 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001865 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001866 return true;
1867}
1868
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001869static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001870{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001871 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1872 struct drm_device *dev = intel_dig_port->base.base.dev;
1873 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001874
Daniel Vetter36383792014-07-11 10:30:13 -07001875 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1876 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001877 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001878
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001879 /* Enable PSR on the panel */
1880 intel_edp_psr_enable_sink(intel_dp);
1881
1882 /* Enable PSR on the host */
1883 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001884
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001885 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001886}
1887
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001888void intel_edp_psr_enable(struct intel_dp *intel_dp)
1889{
1890 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001891 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001892
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001893 if (!HAS_PSR(dev)) {
1894 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1895 return;
1896 }
1897
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001898 if (!is_edp_psr(intel_dp)) {
1899 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1900 return;
1901 }
1902
Daniel Vetterf0355c42014-07-11 10:30:15 -07001903 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001904 if (dev_priv->psr.enabled) {
1905 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001906 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001907 return;
1908 }
1909
Daniel Vetter9ca15302014-07-11 10:30:16 -07001910 dev_priv->psr.busy_frontbuffer_bits = 0;
1911
Rodrigo Vivi16487252014-06-12 10:16:39 -07001912 /* Setup PSR once */
1913 intel_edp_psr_setup(intel_dp);
1914
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001915 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001916 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001917 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001918}
1919
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001920void intel_edp_psr_disable(struct intel_dp *intel_dp)
1921{
1922 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1923 struct drm_i915_private *dev_priv = dev->dev_private;
1924
Daniel Vetterf0355c42014-07-11 10:30:15 -07001925 mutex_lock(&dev_priv->psr.lock);
1926 if (!dev_priv->psr.enabled) {
1927 mutex_unlock(&dev_priv->psr.lock);
1928 return;
1929 }
1930
Daniel Vetter36383792014-07-11 10:30:13 -07001931 if (dev_priv->psr.active) {
1932 I915_WRITE(EDP_PSR_CTL(dev),
1933 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001934
Daniel Vetter36383792014-07-11 10:30:13 -07001935 /* Wait till PSR is idle */
1936 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1937 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1938 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1939
1940 dev_priv->psr.active = false;
1941 } else {
1942 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1943 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001944
Daniel Vetter2807cf62014-07-11 10:30:11 -07001945 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001946 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001947
1948 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001949}
1950
Daniel Vetterf02a3262014-06-16 19:51:21 +02001951static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001952{
1953 struct drm_i915_private *dev_priv =
1954 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001955 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001956
Daniel Vetterf0355c42014-07-11 10:30:15 -07001957 mutex_lock(&dev_priv->psr.lock);
1958 intel_dp = dev_priv->psr.enabled;
1959
Daniel Vetter2807cf62014-07-11 10:30:11 -07001960 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001961 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001962
Daniel Vetter9ca15302014-07-11 10:30:16 -07001963 /*
1964 * The delayed work can race with an invalidate hence we need to
1965 * recheck. Since psr_flush first clears this and then reschedules we
1966 * won't ever miss a flush when bailing out here.
1967 */
1968 if (dev_priv->psr.busy_frontbuffer_bits)
1969 goto unlock;
1970
1971 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001972unlock:
1973 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001974}
1975
Daniel Vetter9ca15302014-07-11 10:30:16 -07001976static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001977{
1978 struct drm_i915_private *dev_priv = dev->dev_private;
1979
Daniel Vetter36383792014-07-11 10:30:13 -07001980 if (dev_priv->psr.active) {
1981 u32 val = I915_READ(EDP_PSR_CTL(dev));
1982
1983 WARN_ON(!(val & EDP_PSR_ENABLE));
1984
1985 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1986
1987 dev_priv->psr.active = false;
1988 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001989
Daniel Vetter9ca15302014-07-11 10:30:16 -07001990}
1991
1992void intel_edp_psr_invalidate(struct drm_device *dev,
1993 unsigned frontbuffer_bits)
1994{
1995 struct drm_i915_private *dev_priv = dev->dev_private;
1996 struct drm_crtc *crtc;
1997 enum pipe pipe;
1998
Daniel Vetter9ca15302014-07-11 10:30:16 -07001999 mutex_lock(&dev_priv->psr.lock);
2000 if (!dev_priv->psr.enabled) {
2001 mutex_unlock(&dev_priv->psr.lock);
2002 return;
2003 }
2004
2005 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2006 pipe = to_intel_crtc(crtc)->pipe;
2007
2008 intel_edp_psr_do_exit(dev);
2009
2010 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2011
2012 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2013 mutex_unlock(&dev_priv->psr.lock);
2014}
2015
2016void intel_edp_psr_flush(struct drm_device *dev,
2017 unsigned frontbuffer_bits)
2018{
2019 struct drm_i915_private *dev_priv = dev->dev_private;
2020 struct drm_crtc *crtc;
2021 enum pipe pipe;
2022
Daniel Vetter9ca15302014-07-11 10:30:16 -07002023 mutex_lock(&dev_priv->psr.lock);
2024 if (!dev_priv->psr.enabled) {
2025 mutex_unlock(&dev_priv->psr.lock);
2026 return;
2027 }
2028
2029 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2030 pipe = to_intel_crtc(crtc)->pipe;
2031 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2032
2033 /*
2034 * On Haswell sprite plane updates don't result in a psr invalidating
2035 * signal in the hardware. Which means we need to manually fake this in
2036 * software for all flushes, not just when we've seen a preceding
2037 * invalidation through frontbuffer rendering.
2038 */
2039 if (IS_HASWELL(dev) &&
2040 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2041 intel_edp_psr_do_exit(dev);
2042
2043 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2044 schedule_delayed_work(&dev_priv->psr.work,
2045 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002046 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002047}
2048
2049void intel_edp_psr_init(struct drm_device *dev)
2050{
2051 struct drm_i915_private *dev_priv = dev->dev_private;
2052
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002053 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002054 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002055}
2056
Daniel Vettere8cb4552012-07-01 13:05:48 +02002057static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002058{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002059 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002060 enum port port = dp_to_dig_port(intel_dp)->port;
2061 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002062
2063 /* Make sure the panel is off before trying to change the mode. But also
2064 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002065 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002066 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002067 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002068 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002069
2070 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002071 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002072 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002073}
2074
Ville Syrjälä49277c32014-03-31 18:21:26 +03002075static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002076{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002077 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002078 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002079
Ville Syrjälä49277c32014-03-31 18:21:26 +03002080 if (port != PORT_A)
2081 return;
2082
2083 intel_dp_link_down(intel_dp);
2084 ironlake_edp_pll_off(intel_dp);
2085}
2086
2087static void vlv_post_disable_dp(struct intel_encoder *encoder)
2088{
2089 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2090
2091 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002092}
2093
Ville Syrjälä580d3812014-04-09 13:29:00 +03002094static void chv_post_disable_dp(struct intel_encoder *encoder)
2095{
2096 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2097 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2098 struct drm_device *dev = encoder->base.dev;
2099 struct drm_i915_private *dev_priv = dev->dev_private;
2100 struct intel_crtc *intel_crtc =
2101 to_intel_crtc(encoder->base.crtc);
2102 enum dpio_channel ch = vlv_dport_to_channel(dport);
2103 enum pipe pipe = intel_crtc->pipe;
2104 u32 val;
2105
2106 intel_dp_link_down(intel_dp);
2107
2108 mutex_lock(&dev_priv->dpio_lock);
2109
2110 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002111 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002112 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002113 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002114
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002115 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2116 val |= CHV_PCS_REQ_SOFTRESET_EN;
2117 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2118
2119 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002120 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002121 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2122
2123 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2124 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2125 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002126
2127 mutex_unlock(&dev_priv->dpio_lock);
2128}
2129
Daniel Vettere8cb4552012-07-01 13:05:48 +02002130static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002131{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002132 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2133 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002135 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002136
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002137 if (WARN_ON(dp_reg & DP_PORT_EN))
2138 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139
Jani Nikula24f3e092014-03-17 16:43:36 +02002140 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2142 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002143 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002144 intel_edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002145 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002146 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002147}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002148
Jani Nikulaecff4f32013-09-06 07:38:29 +03002149static void g4x_enable_dp(struct intel_encoder *encoder)
2150{
Jani Nikula828f5c62013-09-05 16:44:45 +03002151 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2152
Jani Nikulaecff4f32013-09-06 07:38:29 +03002153 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002154 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002155}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002156
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002157static void vlv_enable_dp(struct intel_encoder *encoder)
2158{
Jani Nikula828f5c62013-09-05 16:44:45 +03002159 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2160
Daniel Vetter4be73782014-01-17 14:39:48 +01002161 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002162}
2163
Jani Nikulaecff4f32013-09-06 07:38:29 +03002164static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002165{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002166 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002167 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002168
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002169 intel_dp_prepare(encoder);
2170
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002171 /* Only ilk+ has port A */
2172 if (dport->port == PORT_A) {
2173 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002174 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002175 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002176}
2177
2178static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2179{
2180 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2181 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002182 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002183 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002184 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002185 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002186 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002187 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002188 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002189
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002190 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002191
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002192 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002193 val = 0;
2194 if (pipe)
2195 val |= (1<<21);
2196 else
2197 val &= ~(1<<21);
2198 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002199 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2200 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2201 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002202
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002203 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002204
Imre Deak2cac6132014-01-30 16:50:42 +02002205 if (is_edp(intel_dp)) {
2206 /* init power sequencer on this pipe and port */
2207 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2208 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2209 &power_seq);
2210 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002211
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002212 intel_enable_dp(encoder);
2213
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002214 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002215}
2216
Jani Nikulaecff4f32013-09-06 07:38:29 +03002217static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002218{
2219 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2220 struct drm_device *dev = encoder->base.dev;
2221 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002222 struct intel_crtc *intel_crtc =
2223 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002224 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002225 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002226
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002227 intel_dp_prepare(encoder);
2228
Jesse Barnes89b667f2013-04-18 14:51:36 -07002229 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002230 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002231 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002232 DPIO_PCS_TX_LANE2_RESET |
2233 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002234 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002235 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2236 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2237 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2238 DPIO_PCS_CLK_SOFT_RESET);
2239
2240 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002241 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2242 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2243 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002244 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002245}
2246
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002247static void chv_pre_enable_dp(struct intel_encoder *encoder)
2248{
2249 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2250 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2251 struct drm_device *dev = encoder->base.dev;
2252 struct drm_i915_private *dev_priv = dev->dev_private;
2253 struct edp_power_seq power_seq;
2254 struct intel_crtc *intel_crtc =
2255 to_intel_crtc(encoder->base.crtc);
2256 enum dpio_channel ch = vlv_dport_to_channel(dport);
2257 int pipe = intel_crtc->pipe;
2258 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002259 u32 val;
2260
2261 mutex_lock(&dev_priv->dpio_lock);
2262
2263 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002264 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002265 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002266 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002267
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002268 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2269 val |= CHV_PCS_REQ_SOFTRESET_EN;
2270 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2271
2272 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002273 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002274 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2275
2276 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2277 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2278 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002279
2280 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002281 for (i = 0; i < 4; i++) {
2282 /* Set the latency optimal bit */
2283 data = (i == 1) ? 0x0 : 0x6;
2284 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2285 data << DPIO_FRC_LATENCY_SHFIT);
2286
2287 /* Set the upar bit */
2288 data = (i == 1) ? 0x0 : 0x1;
2289 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2290 data << DPIO_UPAR_SHIFT);
2291 }
2292
2293 /* Data lane stagger programming */
2294 /* FIXME: Fix up value only after power analysis */
2295
2296 mutex_unlock(&dev_priv->dpio_lock);
2297
2298 if (is_edp(intel_dp)) {
2299 /* init power sequencer on this pipe and port */
2300 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2301 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2302 &power_seq);
2303 }
2304
2305 intel_enable_dp(encoder);
2306
2307 vlv_wait_port_ready(dev_priv, dport);
2308}
2309
Ville Syrjälä9197c882014-04-09 13:29:05 +03002310static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2311{
2312 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2313 struct drm_device *dev = encoder->base.dev;
2314 struct drm_i915_private *dev_priv = dev->dev_private;
2315 struct intel_crtc *intel_crtc =
2316 to_intel_crtc(encoder->base.crtc);
2317 enum dpio_channel ch = vlv_dport_to_channel(dport);
2318 enum pipe pipe = intel_crtc->pipe;
2319 u32 val;
2320
Ville Syrjälä625695f2014-06-28 02:04:02 +03002321 intel_dp_prepare(encoder);
2322
Ville Syrjälä9197c882014-04-09 13:29:05 +03002323 mutex_lock(&dev_priv->dpio_lock);
2324
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002325 /* program left/right clock distribution */
2326 if (pipe != PIPE_B) {
2327 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2328 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2329 if (ch == DPIO_CH0)
2330 val |= CHV_BUFLEFTENA1_FORCE;
2331 if (ch == DPIO_CH1)
2332 val |= CHV_BUFRIGHTENA1_FORCE;
2333 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2334 } else {
2335 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2336 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2337 if (ch == DPIO_CH0)
2338 val |= CHV_BUFLEFTENA2_FORCE;
2339 if (ch == DPIO_CH1)
2340 val |= CHV_BUFRIGHTENA2_FORCE;
2341 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2342 }
2343
Ville Syrjälä9197c882014-04-09 13:29:05 +03002344 /* program clock channel usage */
2345 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2346 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2347 if (pipe != PIPE_B)
2348 val &= ~CHV_PCS_USEDCLKCHANNEL;
2349 else
2350 val |= CHV_PCS_USEDCLKCHANNEL;
2351 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2352
2353 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2354 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2355 if (pipe != PIPE_B)
2356 val &= ~CHV_PCS_USEDCLKCHANNEL;
2357 else
2358 val |= CHV_PCS_USEDCLKCHANNEL;
2359 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2360
2361 /*
2362 * This a a bit weird since generally CL
2363 * matches the pipe, but here we need to
2364 * pick the CL based on the port.
2365 */
2366 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2367 if (pipe != PIPE_B)
2368 val &= ~CHV_CMN_USEDCLKCHANNEL;
2369 else
2370 val |= CHV_CMN_USEDCLKCHANNEL;
2371 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2372
2373 mutex_unlock(&dev_priv->dpio_lock);
2374}
2375
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002376/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002377 * Native read with retry for link status and receiver capability reads for
2378 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002379 *
2380 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2381 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002382 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002383static ssize_t
2384intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2385 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002386{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002387 ssize_t ret;
2388 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002389
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002390 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002391 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2392 if (ret == size)
2393 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002394 msleep(1);
2395 }
2396
Jani Nikula9d1a1032014-03-14 16:51:15 +02002397 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002398}
2399
2400/*
2401 * Fetch AUX CH registers 0x202 - 0x207 which contain
2402 * link status information
2403 */
2404static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002405intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002406{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002407 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2408 DP_LANE0_1_STATUS,
2409 link_status,
2410 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002411}
2412
Paulo Zanoni11002442014-06-13 18:45:41 -03002413/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002414static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002415intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002416{
Paulo Zanoni30add222012-10-26 19:05:45 -02002417 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002418 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002419
Paulo Zanoni9576c272014-06-13 18:45:40 -03002420 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002421 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002422 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002423 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002424 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002425 return DP_TRAIN_VOLTAGE_SWING_1200;
2426 else
2427 return DP_TRAIN_VOLTAGE_SWING_800;
2428}
2429
2430static uint8_t
2431intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2432{
Paulo Zanoni30add222012-10-26 19:05:45 -02002433 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002434 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002435
Paulo Zanoni9576c272014-06-13 18:45:40 -03002436 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002437 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2438 case DP_TRAIN_VOLTAGE_SWING_400:
2439 return DP_TRAIN_PRE_EMPHASIS_9_5;
2440 case DP_TRAIN_VOLTAGE_SWING_600:
2441 return DP_TRAIN_PRE_EMPHASIS_6;
2442 case DP_TRAIN_VOLTAGE_SWING_800:
2443 return DP_TRAIN_PRE_EMPHASIS_3_5;
2444 case DP_TRAIN_VOLTAGE_SWING_1200:
2445 default:
2446 return DP_TRAIN_PRE_EMPHASIS_0;
2447 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002448 } else if (IS_VALLEYVIEW(dev)) {
2449 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2450 case DP_TRAIN_VOLTAGE_SWING_400:
2451 return DP_TRAIN_PRE_EMPHASIS_9_5;
2452 case DP_TRAIN_VOLTAGE_SWING_600:
2453 return DP_TRAIN_PRE_EMPHASIS_6;
2454 case DP_TRAIN_VOLTAGE_SWING_800:
2455 return DP_TRAIN_PRE_EMPHASIS_3_5;
2456 case DP_TRAIN_VOLTAGE_SWING_1200:
2457 default:
2458 return DP_TRAIN_PRE_EMPHASIS_0;
2459 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002460 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002461 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2462 case DP_TRAIN_VOLTAGE_SWING_400:
2463 return DP_TRAIN_PRE_EMPHASIS_6;
2464 case DP_TRAIN_VOLTAGE_SWING_600:
2465 case DP_TRAIN_VOLTAGE_SWING_800:
2466 return DP_TRAIN_PRE_EMPHASIS_3_5;
2467 default:
2468 return DP_TRAIN_PRE_EMPHASIS_0;
2469 }
2470 } else {
2471 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2472 case DP_TRAIN_VOLTAGE_SWING_400:
2473 return DP_TRAIN_PRE_EMPHASIS_6;
2474 case DP_TRAIN_VOLTAGE_SWING_600:
2475 return DP_TRAIN_PRE_EMPHASIS_6;
2476 case DP_TRAIN_VOLTAGE_SWING_800:
2477 return DP_TRAIN_PRE_EMPHASIS_3_5;
2478 case DP_TRAIN_VOLTAGE_SWING_1200:
2479 default:
2480 return DP_TRAIN_PRE_EMPHASIS_0;
2481 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482 }
2483}
2484
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002485static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2486{
2487 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2488 struct drm_i915_private *dev_priv = dev->dev_private;
2489 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002490 struct intel_crtc *intel_crtc =
2491 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002492 unsigned long demph_reg_value, preemph_reg_value,
2493 uniqtranscale_reg_value;
2494 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002495 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002496 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002497
2498 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2499 case DP_TRAIN_PRE_EMPHASIS_0:
2500 preemph_reg_value = 0x0004000;
2501 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2502 case DP_TRAIN_VOLTAGE_SWING_400:
2503 demph_reg_value = 0x2B405555;
2504 uniqtranscale_reg_value = 0x552AB83A;
2505 break;
2506 case DP_TRAIN_VOLTAGE_SWING_600:
2507 demph_reg_value = 0x2B404040;
2508 uniqtranscale_reg_value = 0x5548B83A;
2509 break;
2510 case DP_TRAIN_VOLTAGE_SWING_800:
2511 demph_reg_value = 0x2B245555;
2512 uniqtranscale_reg_value = 0x5560B83A;
2513 break;
2514 case DP_TRAIN_VOLTAGE_SWING_1200:
2515 demph_reg_value = 0x2B405555;
2516 uniqtranscale_reg_value = 0x5598DA3A;
2517 break;
2518 default:
2519 return 0;
2520 }
2521 break;
2522 case DP_TRAIN_PRE_EMPHASIS_3_5:
2523 preemph_reg_value = 0x0002000;
2524 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2525 case DP_TRAIN_VOLTAGE_SWING_400:
2526 demph_reg_value = 0x2B404040;
2527 uniqtranscale_reg_value = 0x5552B83A;
2528 break;
2529 case DP_TRAIN_VOLTAGE_SWING_600:
2530 demph_reg_value = 0x2B404848;
2531 uniqtranscale_reg_value = 0x5580B83A;
2532 break;
2533 case DP_TRAIN_VOLTAGE_SWING_800:
2534 demph_reg_value = 0x2B404040;
2535 uniqtranscale_reg_value = 0x55ADDA3A;
2536 break;
2537 default:
2538 return 0;
2539 }
2540 break;
2541 case DP_TRAIN_PRE_EMPHASIS_6:
2542 preemph_reg_value = 0x0000000;
2543 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2544 case DP_TRAIN_VOLTAGE_SWING_400:
2545 demph_reg_value = 0x2B305555;
2546 uniqtranscale_reg_value = 0x5570B83A;
2547 break;
2548 case DP_TRAIN_VOLTAGE_SWING_600:
2549 demph_reg_value = 0x2B2B4040;
2550 uniqtranscale_reg_value = 0x55ADDA3A;
2551 break;
2552 default:
2553 return 0;
2554 }
2555 break;
2556 case DP_TRAIN_PRE_EMPHASIS_9_5:
2557 preemph_reg_value = 0x0006000;
2558 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2559 case DP_TRAIN_VOLTAGE_SWING_400:
2560 demph_reg_value = 0x1B405555;
2561 uniqtranscale_reg_value = 0x55ADDA3A;
2562 break;
2563 default:
2564 return 0;
2565 }
2566 break;
2567 default:
2568 return 0;
2569 }
2570
Chris Wilson0980a602013-07-26 19:57:35 +01002571 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002572 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2573 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2574 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002575 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002576 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2577 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2578 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2579 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002580 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002581
2582 return 0;
2583}
2584
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002585static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2586{
2587 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2588 struct drm_i915_private *dev_priv = dev->dev_private;
2589 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2590 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002591 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002592 uint8_t train_set = intel_dp->train_set[0];
2593 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002594 enum pipe pipe = intel_crtc->pipe;
2595 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002596
2597 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2598 case DP_TRAIN_PRE_EMPHASIS_0:
2599 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2600 case DP_TRAIN_VOLTAGE_SWING_400:
2601 deemph_reg_value = 128;
2602 margin_reg_value = 52;
2603 break;
2604 case DP_TRAIN_VOLTAGE_SWING_600:
2605 deemph_reg_value = 128;
2606 margin_reg_value = 77;
2607 break;
2608 case DP_TRAIN_VOLTAGE_SWING_800:
2609 deemph_reg_value = 128;
2610 margin_reg_value = 102;
2611 break;
2612 case DP_TRAIN_VOLTAGE_SWING_1200:
2613 deemph_reg_value = 128;
2614 margin_reg_value = 154;
2615 /* FIXME extra to set for 1200 */
2616 break;
2617 default:
2618 return 0;
2619 }
2620 break;
2621 case DP_TRAIN_PRE_EMPHASIS_3_5:
2622 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2623 case DP_TRAIN_VOLTAGE_SWING_400:
2624 deemph_reg_value = 85;
2625 margin_reg_value = 78;
2626 break;
2627 case DP_TRAIN_VOLTAGE_SWING_600:
2628 deemph_reg_value = 85;
2629 margin_reg_value = 116;
2630 break;
2631 case DP_TRAIN_VOLTAGE_SWING_800:
2632 deemph_reg_value = 85;
2633 margin_reg_value = 154;
2634 break;
2635 default:
2636 return 0;
2637 }
2638 break;
2639 case DP_TRAIN_PRE_EMPHASIS_6:
2640 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2641 case DP_TRAIN_VOLTAGE_SWING_400:
2642 deemph_reg_value = 64;
2643 margin_reg_value = 104;
2644 break;
2645 case DP_TRAIN_VOLTAGE_SWING_600:
2646 deemph_reg_value = 64;
2647 margin_reg_value = 154;
2648 break;
2649 default:
2650 return 0;
2651 }
2652 break;
2653 case DP_TRAIN_PRE_EMPHASIS_9_5:
2654 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2655 case DP_TRAIN_VOLTAGE_SWING_400:
2656 deemph_reg_value = 43;
2657 margin_reg_value = 154;
2658 break;
2659 default:
2660 return 0;
2661 }
2662 break;
2663 default:
2664 return 0;
2665 }
2666
2667 mutex_lock(&dev_priv->dpio_lock);
2668
2669 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002670 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2671 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2672 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2673
2674 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2675 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2676 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002677
2678 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002679 for (i = 0; i < 4; i++) {
2680 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2681 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2682 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2683 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2684 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002685
2686 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002687 for (i = 0; i < 4; i++) {
2688 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002689 val &= ~DPIO_SWING_MARGIN000_MASK;
2690 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002691 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2692 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002693
2694 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002695 for (i = 0; i < 4; i++) {
2696 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2697 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2698 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2699 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002700
2701 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2702 == DP_TRAIN_PRE_EMPHASIS_0) &&
2703 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2704 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2705
2706 /*
2707 * The document said it needs to set bit 27 for ch0 and bit 26
2708 * for ch1. Might be a typo in the doc.
2709 * For now, for this unique transition scale selection, set bit
2710 * 27 for ch0 and ch1.
2711 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002712 for (i = 0; i < 4; i++) {
2713 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2714 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2715 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2716 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002717
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002718 for (i = 0; i < 4; i++) {
2719 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2720 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2721 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2722 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2723 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002724 }
2725
2726 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002727 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2728 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2729 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2730
2731 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2732 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2733 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002734
2735 /* LRC Bypass */
2736 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2737 val |= DPIO_LRC_BYPASS;
2738 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2739
2740 mutex_unlock(&dev_priv->dpio_lock);
2741
2742 return 0;
2743}
2744
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002746intel_get_adjust_train(struct intel_dp *intel_dp,
2747 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002748{
2749 uint8_t v = 0;
2750 uint8_t p = 0;
2751 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002752 uint8_t voltage_max;
2753 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002754
Jesse Barnes33a34e42010-09-08 12:42:02 -07002755 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002756 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2757 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758
2759 if (this_v > v)
2760 v = this_v;
2761 if (this_p > p)
2762 p = this_p;
2763 }
2764
Keith Packard1a2eb462011-11-16 16:26:07 -08002765 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002766 if (v >= voltage_max)
2767 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002768
Keith Packard1a2eb462011-11-16 16:26:07 -08002769 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2770 if (p >= preemph_max)
2771 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002772
2773 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002774 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775}
2776
2777static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002778intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002779{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002780 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002781
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002782 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 case DP_TRAIN_VOLTAGE_SWING_400:
2784 default:
2785 signal_levels |= DP_VOLTAGE_0_4;
2786 break;
2787 case DP_TRAIN_VOLTAGE_SWING_600:
2788 signal_levels |= DP_VOLTAGE_0_6;
2789 break;
2790 case DP_TRAIN_VOLTAGE_SWING_800:
2791 signal_levels |= DP_VOLTAGE_0_8;
2792 break;
2793 case DP_TRAIN_VOLTAGE_SWING_1200:
2794 signal_levels |= DP_VOLTAGE_1_2;
2795 break;
2796 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002797 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798 case DP_TRAIN_PRE_EMPHASIS_0:
2799 default:
2800 signal_levels |= DP_PRE_EMPHASIS_0;
2801 break;
2802 case DP_TRAIN_PRE_EMPHASIS_3_5:
2803 signal_levels |= DP_PRE_EMPHASIS_3_5;
2804 break;
2805 case DP_TRAIN_PRE_EMPHASIS_6:
2806 signal_levels |= DP_PRE_EMPHASIS_6;
2807 break;
2808 case DP_TRAIN_PRE_EMPHASIS_9_5:
2809 signal_levels |= DP_PRE_EMPHASIS_9_5;
2810 break;
2811 }
2812 return signal_levels;
2813}
2814
Zhenyu Wange3421a12010-04-08 09:43:27 +08002815/* Gen6's DP voltage swing and pre-emphasis control */
2816static uint32_t
2817intel_gen6_edp_signal_levels(uint8_t train_set)
2818{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002819 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2820 DP_TRAIN_PRE_EMPHASIS_MASK);
2821 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002822 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002823 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2824 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2825 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2826 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002827 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002828 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2829 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002830 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002831 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2832 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002833 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002834 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2835 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002836 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002837 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2838 "0x%x\n", signal_levels);
2839 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002840 }
2841}
2842
Keith Packard1a2eb462011-11-16 16:26:07 -08002843/* Gen7's DP voltage swing and pre-emphasis control */
2844static uint32_t
2845intel_gen7_edp_signal_levels(uint8_t train_set)
2846{
2847 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2848 DP_TRAIN_PRE_EMPHASIS_MASK);
2849 switch (signal_levels) {
2850 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2851 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2852 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2853 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2854 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2855 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2856
2857 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2858 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2859 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2860 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2861
2862 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2863 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2864 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2865 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2866
2867 default:
2868 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2869 "0x%x\n", signal_levels);
2870 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2871 }
2872}
2873
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002874/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2875static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002876intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002877{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002878 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2879 DP_TRAIN_PRE_EMPHASIS_MASK);
2880 switch (signal_levels) {
2881 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2882 return DDI_BUF_EMP_400MV_0DB_HSW;
2883 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2884 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2885 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2886 return DDI_BUF_EMP_400MV_6DB_HSW;
2887 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2888 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002889
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002890 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2891 return DDI_BUF_EMP_600MV_0DB_HSW;
2892 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2893 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2894 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2895 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002896
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002897 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2898 return DDI_BUF_EMP_800MV_0DB_HSW;
2899 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2900 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2901 default:
2902 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2903 "0x%x\n", signal_levels);
2904 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002905 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002906}
2907
Paulo Zanonif0a34242012-12-06 16:51:50 -02002908/* Properly updates "DP" with the correct signal levels. */
2909static void
2910intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2911{
2912 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002913 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002914 struct drm_device *dev = intel_dig_port->base.base.dev;
2915 uint32_t signal_levels, mask;
2916 uint8_t train_set = intel_dp->train_set[0];
2917
Paulo Zanoni9576c272014-06-13 18:45:40 -03002918 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002919 signal_levels = intel_hsw_signal_levels(train_set);
2920 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002921 } else if (IS_CHERRYVIEW(dev)) {
2922 signal_levels = intel_chv_signal_levels(intel_dp);
2923 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002924 } else if (IS_VALLEYVIEW(dev)) {
2925 signal_levels = intel_vlv_signal_levels(intel_dp);
2926 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002927 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002928 signal_levels = intel_gen7_edp_signal_levels(train_set);
2929 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002930 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002931 signal_levels = intel_gen6_edp_signal_levels(train_set);
2932 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2933 } else {
2934 signal_levels = intel_gen4_signal_levels(train_set);
2935 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2936 }
2937
2938 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2939
2940 *DP = (*DP & ~mask) | signal_levels;
2941}
2942
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002943static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002944intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002945 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002946 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002947{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002948 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2949 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002950 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002951 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002952 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2953 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002954
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002955 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002956 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002957
2958 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2959 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2960 else
2961 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2962
2963 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2964 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2965 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002966 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2967
2968 break;
2969 case DP_TRAINING_PATTERN_1:
2970 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2971 break;
2972 case DP_TRAINING_PATTERN_2:
2973 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2974 break;
2975 case DP_TRAINING_PATTERN_3:
2976 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2977 break;
2978 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002979 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002980
Imre Deakbc7d38a2013-05-16 14:40:36 +03002981 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002982 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002983
2984 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2985 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002986 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002987 break;
2988 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002989 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002990 break;
2991 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002992 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002993 break;
2994 case DP_TRAINING_PATTERN_3:
2995 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002996 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002997 break;
2998 }
2999
3000 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003001 if (IS_CHERRYVIEW(dev))
3002 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
3003 else
3004 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003005
3006 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
3007 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03003008 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003009 break;
3010 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03003011 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003012 break;
3013 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03003014 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003015 break;
3016 case DP_TRAINING_PATTERN_3:
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003017 if (IS_CHERRYVIEW(dev)) {
3018 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
3019 } else {
3020 DRM_ERROR("DP training pattern 3 not supported\n");
3021 *DP |= DP_LINK_TRAIN_PAT_2;
3022 }
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003023 break;
3024 }
3025 }
3026
Jani Nikula70aff662013-09-27 15:10:44 +03003027 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003028 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003029
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003030 buf[0] = dp_train_pat;
3031 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003032 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003033 /* don't write DP_TRAINING_LANEx_SET on disable */
3034 len = 1;
3035 } else {
3036 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3037 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3038 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003039 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003040
Jani Nikula9d1a1032014-03-14 16:51:15 +02003041 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3042 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003043
3044 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003045}
3046
Jani Nikula70aff662013-09-27 15:10:44 +03003047static bool
3048intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3049 uint8_t dp_train_pat)
3050{
Jani Nikula953d22e2013-10-04 15:08:47 +03003051 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003052 intel_dp_set_signal_levels(intel_dp, DP);
3053 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3054}
3055
3056static bool
3057intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003058 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003059{
3060 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3061 struct drm_device *dev = intel_dig_port->base.base.dev;
3062 struct drm_i915_private *dev_priv = dev->dev_private;
3063 int ret;
3064
3065 intel_get_adjust_train(intel_dp, link_status);
3066 intel_dp_set_signal_levels(intel_dp, DP);
3067
3068 I915_WRITE(intel_dp->output_reg, *DP);
3069 POSTING_READ(intel_dp->output_reg);
3070
Jani Nikula9d1a1032014-03-14 16:51:15 +02003071 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3072 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003073
3074 return ret == intel_dp->lane_count;
3075}
3076
Imre Deak3ab9c632013-05-03 12:57:41 +03003077static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3078{
3079 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3080 struct drm_device *dev = intel_dig_port->base.base.dev;
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 enum port port = intel_dig_port->port;
3083 uint32_t val;
3084
3085 if (!HAS_DDI(dev))
3086 return;
3087
3088 val = I915_READ(DP_TP_CTL(port));
3089 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3090 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3091 I915_WRITE(DP_TP_CTL(port), val);
3092
3093 /*
3094 * On PORT_A we can have only eDP in SST mode. There the only reason
3095 * we need to set idle transmission mode is to work around a HW issue
3096 * where we enable the pipe while not in idle link-training mode.
3097 * In this case there is requirement to wait for a minimum number of
3098 * idle patterns to be sent.
3099 */
3100 if (port == PORT_A)
3101 return;
3102
3103 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3104 1))
3105 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3106}
3107
Jesse Barnes33a34e42010-09-08 12:42:02 -07003108/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003109void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003110intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003112 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003113 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003114 int i;
3115 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003116 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003117 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003118 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003119
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003120 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003121 intel_ddi_prepare_link_retrain(encoder);
3122
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003123 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003124 link_config[0] = intel_dp->link_bw;
3125 link_config[1] = intel_dp->lane_count;
3126 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3127 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003128 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003129
3130 link_config[0] = 0;
3131 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003132 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003133
3134 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003135
Jani Nikula70aff662013-09-27 15:10:44 +03003136 /* clock recovery */
3137 if (!intel_dp_reset_link_train(intel_dp, &DP,
3138 DP_TRAINING_PATTERN_1 |
3139 DP_LINK_SCRAMBLING_DISABLE)) {
3140 DRM_ERROR("failed to enable link training\n");
3141 return;
3142 }
3143
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003144 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003145 voltage_tries = 0;
3146 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003147 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003148 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003149
Daniel Vettera7c96552012-10-18 10:15:30 +02003150 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003151 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3152 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003154 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155
Daniel Vetter01916272012-10-18 10:15:25 +02003156 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003157 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003158 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003160
3161 /* Check to see if we've tried the max voltage */
3162 for (i = 0; i < intel_dp->lane_count; i++)
3163 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3164 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003165 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003166 ++loop_tries;
3167 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003168 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003169 break;
3170 }
Jani Nikula70aff662013-09-27 15:10:44 +03003171 intel_dp_reset_link_train(intel_dp, &DP,
3172 DP_TRAINING_PATTERN_1 |
3173 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003174 voltage_tries = 0;
3175 continue;
3176 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003177
3178 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003179 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003180 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003181 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003182 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003183 break;
3184 }
3185 } else
3186 voltage_tries = 0;
3187 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003188
Jani Nikula70aff662013-09-27 15:10:44 +03003189 /* Update training set as requested by target */
3190 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3191 DRM_ERROR("failed to update link training\n");
3192 break;
3193 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194 }
3195
Jesse Barnes33a34e42010-09-08 12:42:02 -07003196 intel_dp->DP = DP;
3197}
3198
Paulo Zanonic19b0662012-10-15 15:51:41 -03003199void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003200intel_dp_complete_link_train(struct intel_dp *intel_dp)
3201{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003202 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003203 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003204 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003205 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3206
3207 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3208 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3209 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003210
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003211 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003212 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003213 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003214 DP_LINK_SCRAMBLING_DISABLE)) {
3215 DRM_ERROR("failed to start channel equalization\n");
3216 return;
3217 }
3218
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003220 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003221 channel_eq = false;
3222 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003223 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003224
Jesse Barnes37f80972011-01-05 14:45:24 -08003225 if (cr_tries > 5) {
3226 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003227 break;
3228 }
3229
Daniel Vettera7c96552012-10-18 10:15:30 +02003230 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003231 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3232 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003233 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003234 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003235
Jesse Barnes37f80972011-01-05 14:45:24 -08003236 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003237 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003238 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003239 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003240 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003241 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003242 cr_tries++;
3243 continue;
3244 }
3245
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003246 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003247 channel_eq = true;
3248 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003249 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003250
Jesse Barnes37f80972011-01-05 14:45:24 -08003251 /* Try 5 times, then try clock recovery if that fails */
3252 if (tries > 5) {
3253 intel_dp_link_down(intel_dp);
3254 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003255 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003256 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003257 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003258 tries = 0;
3259 cr_tries++;
3260 continue;
3261 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003262
Jani Nikula70aff662013-09-27 15:10:44 +03003263 /* Update training set as requested by target */
3264 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3265 DRM_ERROR("failed to update link training\n");
3266 break;
3267 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003268 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003269 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003270
Imre Deak3ab9c632013-05-03 12:57:41 +03003271 intel_dp_set_idle_link_train(intel_dp);
3272
3273 intel_dp->DP = DP;
3274
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003275 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003276 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003277
Imre Deak3ab9c632013-05-03 12:57:41 +03003278}
3279
3280void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3281{
Jani Nikula70aff662013-09-27 15:10:44 +03003282 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003283 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003284}
3285
3286static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003287intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003289 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003290 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003291 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003293 struct intel_crtc *intel_crtc =
3294 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003295 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003297 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003298 return;
3299
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003300 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003301 return;
3302
Zhao Yakui28c97732009-10-09 11:39:41 +08003303 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003304
Imre Deakbc7d38a2013-05-16 14:40:36 +03003305 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003306 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003307 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003308 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003309 if (IS_CHERRYVIEW(dev))
3310 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3311 else
3312 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003313 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003314 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003315 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003316
Daniel Vetter493a7082012-05-30 12:31:56 +02003317 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003318 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003319 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003320
Eric Anholt5bddd172010-11-18 09:32:59 +08003321 /* Hardware workaround: leaving our transcoder select
3322 * set to transcoder B while it's off will prevent the
3323 * corresponding HDMI output on transcoder A.
3324 *
3325 * Combine this with another hardware workaround:
3326 * transcoder select bit can only be cleared while the
3327 * port is enabled.
3328 */
3329 DP &= ~DP_PIPEB_SELECT;
3330 I915_WRITE(intel_dp->output_reg, DP);
3331
3332 /* Changes to enable or select take place the vblank
3333 * after being written.
3334 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003335 if (WARN_ON(crtc == NULL)) {
3336 /* We should never try to disable a port without a crtc
3337 * attached. For paranoia keep the code around for a
3338 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003339 POSTING_READ(intel_dp->output_reg);
3340 msleep(50);
3341 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003342 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003343 }
3344
Wu Fengguang832afda2011-12-09 20:42:21 +08003345 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003346 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3347 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003348 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349}
3350
Keith Packard26d61aa2011-07-25 20:01:09 -07003351static bool
3352intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003353{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003354 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3355 struct drm_device *dev = dig_port->base.base.dev;
3356 struct drm_i915_private *dev_priv = dev->dev_private;
3357
Damien Lespiau577c7a52012-12-13 16:09:02 +00003358 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3359
Jani Nikula9d1a1032014-03-14 16:51:15 +02003360 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3361 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003362 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003363
Damien Lespiau577c7a52012-12-13 16:09:02 +00003364 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3365 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3366 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3367
Adam Jacksonedb39242012-09-18 10:58:49 -04003368 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3369 return false; /* DPCD not present */
3370
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003371 /* Check if the panel supports PSR */
3372 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003373 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003374 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3375 intel_dp->psr_dpcd,
3376 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003377 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3378 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003379 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003380 }
Jani Nikula50003932013-09-20 16:42:17 +03003381 }
3382
Todd Previte06ea66b2014-01-20 10:19:39 -07003383 /* Training Pattern 3 support */
3384 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3385 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3386 intel_dp->use_tps3 = true;
3387 DRM_DEBUG_KMS("Displayport TPS3 supported");
3388 } else
3389 intel_dp->use_tps3 = false;
3390
Adam Jacksonedb39242012-09-18 10:58:49 -04003391 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3392 DP_DWN_STRM_PORT_PRESENT))
3393 return true; /* native DP sink */
3394
3395 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3396 return true; /* no per-port downstream info */
3397
Jani Nikula9d1a1032014-03-14 16:51:15 +02003398 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3399 intel_dp->downstream_ports,
3400 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003401 return false; /* downstream port status fetch failed */
3402
3403 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003404}
3405
Adam Jackson0d198322012-05-14 16:05:47 -04003406static void
3407intel_dp_probe_oui(struct intel_dp *intel_dp)
3408{
3409 u8 buf[3];
3410
3411 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3412 return;
3413
Jani Nikula24f3e092014-03-17 16:43:36 +02003414 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003415
Jani Nikula9d1a1032014-03-14 16:51:15 +02003416 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003417 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3418 buf[0], buf[1], buf[2]);
3419
Jani Nikula9d1a1032014-03-14 16:51:15 +02003420 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003421 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3422 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003423
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003424 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003425}
3426
Dave Airlie0e32b392014-05-02 14:02:48 +10003427static bool
3428intel_dp_probe_mst(struct intel_dp *intel_dp)
3429{
3430 u8 buf[1];
3431
3432 if (!intel_dp->can_mst)
3433 return false;
3434
3435 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3436 return false;
3437
Ville Syrjäläd337a342014-08-18 22:15:58 +03003438 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003439 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3440 if (buf[0] & DP_MST_CAP) {
3441 DRM_DEBUG_KMS("Sink is MST capable\n");
3442 intel_dp->is_mst = true;
3443 } else {
3444 DRM_DEBUG_KMS("Sink is not MST capable\n");
3445 intel_dp->is_mst = false;
3446 }
3447 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003448 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003449
3450 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3451 return intel_dp->is_mst;
3452}
3453
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003454int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3455{
3456 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3457 struct drm_device *dev = intel_dig_port->base.base.dev;
3458 struct intel_crtc *intel_crtc =
3459 to_intel_crtc(intel_dig_port->base.base.crtc);
3460 u8 buf[1];
3461
Jani Nikula9d1a1032014-03-14 16:51:15 +02003462 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003463 return -EAGAIN;
3464
3465 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3466 return -ENOTTY;
3467
Jani Nikula9d1a1032014-03-14 16:51:15 +02003468 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3469 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003470 return -EAGAIN;
3471
3472 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3473 intel_wait_for_vblank(dev, intel_crtc->pipe);
3474 intel_wait_for_vblank(dev, intel_crtc->pipe);
3475
Jani Nikula9d1a1032014-03-14 16:51:15 +02003476 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003477 return -EAGAIN;
3478
Jani Nikula9d1a1032014-03-14 16:51:15 +02003479 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003480 return 0;
3481}
3482
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003483static bool
3484intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3485{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003486 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3487 DP_DEVICE_SERVICE_IRQ_VECTOR,
3488 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003489}
3490
Dave Airlie0e32b392014-05-02 14:02:48 +10003491static bool
3492intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3493{
3494 int ret;
3495
3496 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3497 DP_SINK_COUNT_ESI,
3498 sink_irq_vector, 14);
3499 if (ret != 14)
3500 return false;
3501
3502 return true;
3503}
3504
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003505static void
3506intel_dp_handle_test_request(struct intel_dp *intel_dp)
3507{
3508 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003509 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003510}
3511
Dave Airlie0e32b392014-05-02 14:02:48 +10003512static int
3513intel_dp_check_mst_status(struct intel_dp *intel_dp)
3514{
3515 bool bret;
3516
3517 if (intel_dp->is_mst) {
3518 u8 esi[16] = { 0 };
3519 int ret = 0;
3520 int retry;
3521 bool handled;
3522 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3523go_again:
3524 if (bret == true) {
3525
3526 /* check link status - esi[10] = 0x200c */
3527 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3528 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3529 intel_dp_start_link_train(intel_dp);
3530 intel_dp_complete_link_train(intel_dp);
3531 intel_dp_stop_link_train(intel_dp);
3532 }
3533
3534 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3535 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3536
3537 if (handled) {
3538 for (retry = 0; retry < 3; retry++) {
3539 int wret;
3540 wret = drm_dp_dpcd_write(&intel_dp->aux,
3541 DP_SINK_COUNT_ESI+1,
3542 &esi[1], 3);
3543 if (wret == 3) {
3544 break;
3545 }
3546 }
3547
3548 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3549 if (bret == true) {
3550 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3551 goto go_again;
3552 }
3553 } else
3554 ret = 0;
3555
3556 return ret;
3557 } else {
3558 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3559 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3560 intel_dp->is_mst = false;
3561 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3562 /* send a hotplug event */
3563 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3564 }
3565 }
3566 return -EINVAL;
3567}
3568
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003569/*
3570 * According to DP spec
3571 * 5.1.2:
3572 * 1. Read DPCD
3573 * 2. Configure link according to Receiver Capabilities
3574 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3575 * 4. Check link status on receipt of hot-plug interrupt
3576 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003577void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003578intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003579{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003581 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003582 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003583 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003584
Dave Airlie5b215bc2014-08-05 10:40:20 +10003585 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3586
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003587 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003588 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003589
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003590 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003591 return;
3592
Imre Deak1a125d82014-08-18 14:42:46 +03003593 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3594 return;
3595
Keith Packard92fd8fd2011-07-25 19:50:10 -07003596 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003597 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003598 return;
3599 }
3600
Keith Packard92fd8fd2011-07-25 19:50:10 -07003601 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003602 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003603 return;
3604 }
3605
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003606 /* Try to read the source of the interrupt */
3607 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3608 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3609 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003610 drm_dp_dpcd_writeb(&intel_dp->aux,
3611 DP_DEVICE_SERVICE_IRQ_VECTOR,
3612 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003613
3614 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3615 intel_dp_handle_test_request(intel_dp);
3616 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3617 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3618 }
3619
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003620 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003621 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003622 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003623 intel_dp_start_link_train(intel_dp);
3624 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003625 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003626 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003627}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003628
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003629/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003630static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003631intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003632{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003633 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003634 uint8_t type;
3635
3636 if (!intel_dp_get_dpcd(intel_dp))
3637 return connector_status_disconnected;
3638
3639 /* if there's no downstream port, we're done */
3640 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003641 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003642
3643 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003644 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3645 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003646 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003647
3648 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3649 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003650 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003651
Adam Jackson23235172012-09-20 16:42:45 -04003652 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3653 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003654 }
3655
3656 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003657 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003658 return connector_status_connected;
3659
3660 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003661 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3662 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3663 if (type == DP_DS_PORT_TYPE_VGA ||
3664 type == DP_DS_PORT_TYPE_NON_EDID)
3665 return connector_status_unknown;
3666 } else {
3667 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3668 DP_DWN_STRM_PORT_TYPE_MASK;
3669 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3670 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3671 return connector_status_unknown;
3672 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003673
3674 /* Anything else is out of spec, warn and ignore */
3675 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003676 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003677}
3678
3679static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003680ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003681{
Paulo Zanoni30add222012-10-26 19:05:45 -02003682 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003683 struct drm_i915_private *dev_priv = dev->dev_private;
3684 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003685 enum drm_connector_status status;
3686
Chris Wilsonfe16d942011-02-12 10:29:38 +00003687 /* Can't disconnect eDP, but you can close the lid... */
3688 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003689 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003690 if (status == connector_status_unknown)
3691 status = connector_status_connected;
3692 return status;
3693 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003694
Damien Lespiau1b469632012-12-13 16:09:01 +00003695 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3696 return connector_status_disconnected;
3697
Keith Packard26d61aa2011-07-25 20:01:09 -07003698 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003699}
3700
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003701static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003702g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003703{
Paulo Zanoni30add222012-10-26 19:05:45 -02003704 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003706 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003707 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003708
Jesse Barnes35aad752013-03-01 13:14:31 -08003709 /* Can't disconnect eDP, but you can close the lid... */
3710 if (is_edp(intel_dp)) {
3711 enum drm_connector_status status;
3712
3713 status = intel_panel_detect(dev);
3714 if (status == connector_status_unknown)
3715 status = connector_status_connected;
3716 return status;
3717 }
3718
Todd Previte232a6ee2014-01-23 00:13:41 -07003719 if (IS_VALLEYVIEW(dev)) {
3720 switch (intel_dig_port->port) {
3721 case PORT_B:
3722 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3723 break;
3724 case PORT_C:
3725 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3726 break;
3727 case PORT_D:
3728 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3729 break;
3730 default:
3731 return connector_status_unknown;
3732 }
3733 } else {
3734 switch (intel_dig_port->port) {
3735 case PORT_B:
3736 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3737 break;
3738 case PORT_C:
3739 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3740 break;
3741 case PORT_D:
3742 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3743 break;
3744 default:
3745 return connector_status_unknown;
3746 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003747 }
3748
Chris Wilson10f76a32012-05-11 18:01:32 +01003749 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750 return connector_status_disconnected;
3751
Keith Packard26d61aa2011-07-25 20:01:09 -07003752 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003753}
3754
Keith Packard8c241fe2011-09-28 16:38:44 -07003755static struct edid *
3756intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3757{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003758 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003759
Jani Nikula9cd300e2012-10-19 14:51:52 +03003760 /* use cached edid if we have one */
3761 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003762 /* invalid edid */
3763 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003764 return NULL;
3765
Jani Nikula55e9ede2013-10-01 10:38:54 +03003766 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003767 }
3768
Jani Nikula9cd300e2012-10-19 14:51:52 +03003769 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003770}
3771
3772static int
3773intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3774{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003775 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003776
Jani Nikula9cd300e2012-10-19 14:51:52 +03003777 /* use cached edid if we have one */
3778 if (intel_connector->edid) {
3779 /* invalid edid */
3780 if (IS_ERR(intel_connector->edid))
3781 return 0;
3782
3783 return intel_connector_update_modes(connector,
3784 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003785 }
3786
Jani Nikula9cd300e2012-10-19 14:51:52 +03003787 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003788}
3789
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003790static enum drm_connector_status
3791intel_dp_detect(struct drm_connector *connector, bool force)
3792{
3793 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003794 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3795 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003796 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003797 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003798 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003799 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003800 struct edid *edid = NULL;
Dave Airlie0e32b392014-05-02 14:02:48 +10003801 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003802
Imre Deak671dedd2014-03-05 16:20:53 +02003803 power_domain = intel_display_port_power_domain(intel_encoder);
3804 intel_display_power_get(dev_priv, power_domain);
3805
Chris Wilson164c8592013-07-20 20:27:08 +01003806 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003807 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003808
Dave Airlie0e32b392014-05-02 14:02:48 +10003809 if (intel_dp->is_mst) {
3810 /* MST devices are disconnected from a monitor POV */
3811 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3812 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3813 status = connector_status_disconnected;
3814 goto out;
3815 }
3816
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003817 intel_dp->has_audio = false;
3818
3819 if (HAS_PCH_SPLIT(dev))
3820 status = ironlake_dp_detect(intel_dp);
3821 else
3822 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003823
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003824 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003825 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003826
Adam Jackson0d198322012-05-14 16:05:47 -04003827 intel_dp_probe_oui(intel_dp);
3828
Dave Airlie0e32b392014-05-02 14:02:48 +10003829 ret = intel_dp_probe_mst(intel_dp);
3830 if (ret) {
3831 /* if we are in MST mode then this connector
3832 won't appear connected or have anything with EDID on it */
3833 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3834 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3835 status = connector_status_disconnected;
3836 goto out;
3837 }
3838
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003839 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3840 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003841 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003842 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003843 if (edid) {
3844 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003845 kfree(edid);
3846 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003847 }
3848
Paulo Zanonid63885d2012-10-26 19:05:49 -02003849 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3850 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003851 status = connector_status_connected;
3852
3853out:
Imre Deak671dedd2014-03-05 16:20:53 +02003854 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003855 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856}
3857
3858static int intel_dp_get_modes(struct drm_connector *connector)
3859{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003860 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003861 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3862 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003863 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003864 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003865 struct drm_i915_private *dev_priv = dev->dev_private;
3866 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003867 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003868
3869 /* We should parse the EDID data and find out if it has an audio sink
3870 */
3871
Imre Deak671dedd2014-03-05 16:20:53 +02003872 power_domain = intel_display_port_power_domain(intel_encoder);
3873 intel_display_power_get(dev_priv, power_domain);
3874
Jani Nikula0b998362014-03-14 16:51:17 +02003875 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003876 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003877 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003878 return ret;
3879
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003880 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003881 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003882 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003883 mode = drm_mode_duplicate(dev,
3884 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003885 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003886 drm_mode_probed_add(connector, mode);
3887 return 1;
3888 }
3889 }
3890 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003891}
3892
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003893static bool
3894intel_dp_detect_audio(struct drm_connector *connector)
3895{
3896 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003897 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3898 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3899 struct drm_device *dev = connector->dev;
3900 struct drm_i915_private *dev_priv = dev->dev_private;
3901 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003902 struct edid *edid;
3903 bool has_audio = false;
3904
Imre Deak671dedd2014-03-05 16:20:53 +02003905 power_domain = intel_display_port_power_domain(intel_encoder);
3906 intel_display_power_get(dev_priv, power_domain);
3907
Jani Nikula0b998362014-03-14 16:51:17 +02003908 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003909 if (edid) {
3910 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003911 kfree(edid);
3912 }
3913
Imre Deak671dedd2014-03-05 16:20:53 +02003914 intel_display_power_put(dev_priv, power_domain);
3915
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003916 return has_audio;
3917}
3918
Chris Wilsonf6849602010-09-19 09:29:33 +01003919static int
3920intel_dp_set_property(struct drm_connector *connector,
3921 struct drm_property *property,
3922 uint64_t val)
3923{
Chris Wilsone953fd72011-02-21 22:23:52 +00003924 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003925 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003926 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3927 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003928 int ret;
3929
Rob Clark662595d2012-10-11 20:36:04 -05003930 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003931 if (ret)
3932 return ret;
3933
Chris Wilson3f43c482011-05-12 22:17:24 +01003934 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003935 int i = val;
3936 bool has_audio;
3937
3938 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003939 return 0;
3940
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003941 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003942
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003943 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003944 has_audio = intel_dp_detect_audio(connector);
3945 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003946 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003947
3948 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003949 return 0;
3950
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003951 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003952 goto done;
3953 }
3954
Chris Wilsone953fd72011-02-21 22:23:52 +00003955 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003956 bool old_auto = intel_dp->color_range_auto;
3957 uint32_t old_range = intel_dp->color_range;
3958
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003959 switch (val) {
3960 case INTEL_BROADCAST_RGB_AUTO:
3961 intel_dp->color_range_auto = true;
3962 break;
3963 case INTEL_BROADCAST_RGB_FULL:
3964 intel_dp->color_range_auto = false;
3965 intel_dp->color_range = 0;
3966 break;
3967 case INTEL_BROADCAST_RGB_LIMITED:
3968 intel_dp->color_range_auto = false;
3969 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3970 break;
3971 default:
3972 return -EINVAL;
3973 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003974
3975 if (old_auto == intel_dp->color_range_auto &&
3976 old_range == intel_dp->color_range)
3977 return 0;
3978
Chris Wilsone953fd72011-02-21 22:23:52 +00003979 goto done;
3980 }
3981
Yuly Novikov53b41832012-10-26 12:04:00 +03003982 if (is_edp(intel_dp) &&
3983 property == connector->dev->mode_config.scaling_mode_property) {
3984 if (val == DRM_MODE_SCALE_NONE) {
3985 DRM_DEBUG_KMS("no scaling not supported\n");
3986 return -EINVAL;
3987 }
3988
3989 if (intel_connector->panel.fitting_mode == val) {
3990 /* the eDP scaling property is not changed */
3991 return 0;
3992 }
3993 intel_connector->panel.fitting_mode = val;
3994
3995 goto done;
3996 }
3997
Chris Wilsonf6849602010-09-19 09:29:33 +01003998 return -EINVAL;
3999
4000done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004001 if (intel_encoder->base.crtc)
4002 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004003
4004 return 0;
4005}
4006
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004007static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004008intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004009{
Jani Nikula1d508702012-10-19 14:51:49 +03004010 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004011
Jani Nikula9cd300e2012-10-19 14:51:52 +03004012 if (!IS_ERR_OR_NULL(intel_connector->edid))
4013 kfree(intel_connector->edid);
4014
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004015 /* Can't call is_edp() since the encoder may have been destroyed
4016 * already. */
4017 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004018 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004019
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004020 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004021 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004022}
4023
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004024void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004025{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004026 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4027 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01004028 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02004029
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004030 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004031 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004032 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004033 if (is_edp(intel_dp)) {
4034 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004035 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004036 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004037 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07004038 if (intel_dp->edp_notifier.notifier_call) {
4039 unregister_reboot_notifier(&intel_dp->edp_notifier);
4040 intel_dp->edp_notifier.notifier_call = NULL;
4041 }
Keith Packardbd943152011-09-18 23:09:52 -07004042 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004043 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004044}
4045
Imre Deak07f9cd02014-08-18 14:42:45 +03004046static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4047{
4048 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4049
4050 if (!is_edp(intel_dp))
4051 return;
4052
4053 edp_panel_vdd_off_sync(intel_dp);
4054}
4055
Imre Deak6d93c0c2014-07-31 14:03:36 +03004056static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4057{
4058 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4059}
4060
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004061static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004062 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004063 .detect = intel_dp_detect,
4064 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004065 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004066 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004067};
4068
4069static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4070 .get_modes = intel_dp_get_modes,
4071 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004072 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004073};
4074
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004075static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004076 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004077 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004078};
4079
Dave Airlie0e32b392014-05-02 14:02:48 +10004080void
Eric Anholt21d40d32010-03-25 11:11:14 -07004081intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004082{
Dave Airlie0e32b392014-05-02 14:02:48 +10004083 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004084}
4085
Dave Airlie13cf5502014-06-18 11:29:35 +10004086bool
4087intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4088{
4089 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004090 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004091 struct drm_device *dev = intel_dig_port->base.base.dev;
4092 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004093 enum intel_display_power_domain power_domain;
4094 bool ret = true;
4095
Dave Airlie0e32b392014-05-02 14:02:48 +10004096 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4097 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004098
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004099 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4100 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004101 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004102
Imre Deak1c767b32014-08-18 14:42:42 +03004103 power_domain = intel_display_port_power_domain(intel_encoder);
4104 intel_display_power_get(dev_priv, power_domain);
4105
Dave Airlie0e32b392014-05-02 14:02:48 +10004106 if (long_hpd) {
4107 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4108 goto mst_fail;
4109
4110 if (!intel_dp_get_dpcd(intel_dp)) {
4111 goto mst_fail;
4112 }
4113
4114 intel_dp_probe_oui(intel_dp);
4115
4116 if (!intel_dp_probe_mst(intel_dp))
4117 goto mst_fail;
4118
4119 } else {
4120 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004121 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004122 goto mst_fail;
4123 }
4124
4125 if (!intel_dp->is_mst) {
4126 /*
4127 * we'll check the link status via the normal hot plug path later -
4128 * but for short hpds we should check it now
4129 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004130 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004131 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004132 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004133 }
4134 }
Imre Deak1c767b32014-08-18 14:42:42 +03004135 ret = false;
4136 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004137mst_fail:
4138 /* if we were in MST mode, and device is not there get out of MST mode */
4139 if (intel_dp->is_mst) {
4140 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4141 intel_dp->is_mst = false;
4142 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4143 }
Imre Deak1c767b32014-08-18 14:42:42 +03004144put_power:
4145 intel_display_power_put(dev_priv, power_domain);
4146
4147 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004148}
4149
Zhenyu Wange3421a12010-04-08 09:43:27 +08004150/* Return which DP Port should be selected for Transcoder DP control */
4151int
Akshay Joshi0206e352011-08-16 15:34:10 -04004152intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004153{
4154 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004155 struct intel_encoder *intel_encoder;
4156 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004157
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004158 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4159 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004160
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004161 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4162 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004163 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004164 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004165
Zhenyu Wange3421a12010-04-08 09:43:27 +08004166 return -1;
4167}
4168
Zhao Yakui36e83a12010-06-12 14:32:21 +08004169/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004170bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004171{
4172 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004173 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004174 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004175 static const short port_mapping[] = {
4176 [PORT_B] = PORT_IDPB,
4177 [PORT_C] = PORT_IDPC,
4178 [PORT_D] = PORT_IDPD,
4179 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004180
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004181 if (port == PORT_A)
4182 return true;
4183
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004184 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004185 return false;
4186
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004187 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4188 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004189
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004190 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004191 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4192 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004193 return true;
4194 }
4195 return false;
4196}
4197
Dave Airlie0e32b392014-05-02 14:02:48 +10004198void
Chris Wilsonf6849602010-09-19 09:29:33 +01004199intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4200{
Yuly Novikov53b41832012-10-26 12:04:00 +03004201 struct intel_connector *intel_connector = to_intel_connector(connector);
4202
Chris Wilson3f43c482011-05-12 22:17:24 +01004203 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004204 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004205 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004206
4207 if (is_edp(intel_dp)) {
4208 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004209 drm_object_attach_property(
4210 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004211 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004212 DRM_MODE_SCALE_ASPECT);
4213 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004214 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004215}
4216
Imre Deakdada1a92014-01-29 13:25:41 +02004217static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4218{
4219 intel_dp->last_power_cycle = jiffies;
4220 intel_dp->last_power_on = jiffies;
4221 intel_dp->last_backlight_off = jiffies;
4222}
4223
Daniel Vetter67a54562012-10-20 20:57:45 +02004224static void
4225intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004226 struct intel_dp *intel_dp,
4227 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004228{
4229 struct drm_i915_private *dev_priv = dev->dev_private;
4230 struct edp_power_seq cur, vbt, spec, final;
4231 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004232 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004233
4234 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004235 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004236 pp_on_reg = PCH_PP_ON_DELAYS;
4237 pp_off_reg = PCH_PP_OFF_DELAYS;
4238 pp_div_reg = PCH_PP_DIVISOR;
4239 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004240 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4241
4242 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4243 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4244 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4245 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004246 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004247
4248 /* Workaround: Need to write PP_CONTROL with the unlock key as
4249 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004250 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004251 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004252
Jesse Barnes453c5422013-03-28 09:55:41 -07004253 pp_on = I915_READ(pp_on_reg);
4254 pp_off = I915_READ(pp_off_reg);
4255 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004256
4257 /* Pull timing values out of registers */
4258 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4259 PANEL_POWER_UP_DELAY_SHIFT;
4260
4261 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4262 PANEL_LIGHT_ON_DELAY_SHIFT;
4263
4264 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4265 PANEL_LIGHT_OFF_DELAY_SHIFT;
4266
4267 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4268 PANEL_POWER_DOWN_DELAY_SHIFT;
4269
4270 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4271 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4272
4273 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4274 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4275
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004276 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004277
4278 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4279 * our hw here, which are all in 100usec. */
4280 spec.t1_t3 = 210 * 10;
4281 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4282 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4283 spec.t10 = 500 * 10;
4284 /* This one is special and actually in units of 100ms, but zero
4285 * based in the hw (so we need to add 100 ms). But the sw vbt
4286 * table multiplies it with 1000 to make it in units of 100usec,
4287 * too. */
4288 spec.t11_t12 = (510 + 100) * 10;
4289
4290 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4291 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4292
4293 /* Use the max of the register settings and vbt. If both are
4294 * unset, fall back to the spec limits. */
4295#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4296 spec.field : \
4297 max(cur.field, vbt.field))
4298 assign_final(t1_t3);
4299 assign_final(t8);
4300 assign_final(t9);
4301 assign_final(t10);
4302 assign_final(t11_t12);
4303#undef assign_final
4304
4305#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4306 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4307 intel_dp->backlight_on_delay = get_delay(t8);
4308 intel_dp->backlight_off_delay = get_delay(t9);
4309 intel_dp->panel_power_down_delay = get_delay(t10);
4310 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4311#undef get_delay
4312
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004313 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4314 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4315 intel_dp->panel_power_cycle_delay);
4316
4317 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4318 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4319
4320 if (out)
4321 *out = final;
4322}
4323
4324static void
4325intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4326 struct intel_dp *intel_dp,
4327 struct edp_power_seq *seq)
4328{
4329 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004330 u32 pp_on, pp_off, pp_div, port_sel = 0;
4331 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4332 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004333 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004334
4335 if (HAS_PCH_SPLIT(dev)) {
4336 pp_on_reg = PCH_PP_ON_DELAYS;
4337 pp_off_reg = PCH_PP_OFF_DELAYS;
4338 pp_div_reg = PCH_PP_DIVISOR;
4339 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004340 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4341
4342 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4343 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4344 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004345 }
4346
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004347 /*
4348 * And finally store the new values in the power sequencer. The
4349 * backlight delays are set to 1 because we do manual waits on them. For
4350 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4351 * we'll end up waiting for the backlight off delay twice: once when we
4352 * do the manual sleep, and once when we disable the panel and wait for
4353 * the PP_STATUS bit to become zero.
4354 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004355 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004356 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4357 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004358 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004359 /* Compute the divisor for the pp clock, simply match the Bspec
4360 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004361 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004362 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004363 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4364
4365 /* Haswell doesn't have any port selection bits for the panel
4366 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004367 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004368 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004369 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004370 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004371 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004372 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004373 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004374 }
4375
Jesse Barnes453c5422013-03-28 09:55:41 -07004376 pp_on |= port_sel;
4377
4378 I915_WRITE(pp_on_reg, pp_on);
4379 I915_WRITE(pp_off_reg, pp_off);
4380 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004381
Daniel Vetter67a54562012-10-20 20:57:45 +02004382 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004383 I915_READ(pp_on_reg),
4384 I915_READ(pp_off_reg),
4385 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004386}
4387
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304388void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4389{
4390 struct drm_i915_private *dev_priv = dev->dev_private;
4391 struct intel_encoder *encoder;
4392 struct intel_dp *intel_dp = NULL;
4393 struct intel_crtc_config *config = NULL;
4394 struct intel_crtc *intel_crtc = NULL;
4395 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4396 u32 reg, val;
4397 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4398
4399 if (refresh_rate <= 0) {
4400 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4401 return;
4402 }
4403
4404 if (intel_connector == NULL) {
4405 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4406 return;
4407 }
4408
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004409 /*
4410 * FIXME: This needs proper synchronization with psr state. But really
4411 * hard to tell without seeing the user of this function of this code.
4412 * Check locking and ordering once that lands.
4413 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304414 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4415 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4416 return;
4417 }
4418
4419 encoder = intel_attached_encoder(&intel_connector->base);
4420 intel_dp = enc_to_intel_dp(&encoder->base);
4421 intel_crtc = encoder->new_crtc;
4422
4423 if (!intel_crtc) {
4424 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4425 return;
4426 }
4427
4428 config = &intel_crtc->config;
4429
4430 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4431 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4432 return;
4433 }
4434
4435 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4436 index = DRRS_LOW_RR;
4437
4438 if (index == intel_dp->drrs_state.refresh_rate_type) {
4439 DRM_DEBUG_KMS(
4440 "DRRS requested for previously set RR...ignoring\n");
4441 return;
4442 }
4443
4444 if (!intel_crtc->active) {
4445 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4446 return;
4447 }
4448
4449 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4450 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4451 val = I915_READ(reg);
4452 if (index > DRRS_HIGH_RR) {
4453 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004454 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304455 } else {
4456 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4457 }
4458 I915_WRITE(reg, val);
4459 }
4460
4461 /*
4462 * mutex taken to ensure that there is no race between differnt
4463 * drrs calls trying to update refresh rate. This scenario may occur
4464 * in future when idleness detection based DRRS in kernel and
4465 * possible calls from user space to set differnt RR are made.
4466 */
4467
4468 mutex_lock(&intel_dp->drrs_state.mutex);
4469
4470 intel_dp->drrs_state.refresh_rate_type = index;
4471
4472 mutex_unlock(&intel_dp->drrs_state.mutex);
4473
4474 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4475}
4476
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304477static struct drm_display_mode *
4478intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4479 struct intel_connector *intel_connector,
4480 struct drm_display_mode *fixed_mode)
4481{
4482 struct drm_connector *connector = &intel_connector->base;
4483 struct intel_dp *intel_dp = &intel_dig_port->dp;
4484 struct drm_device *dev = intel_dig_port->base.base.dev;
4485 struct drm_i915_private *dev_priv = dev->dev_private;
4486 struct drm_display_mode *downclock_mode = NULL;
4487
4488 if (INTEL_INFO(dev)->gen <= 6) {
4489 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4490 return NULL;
4491 }
4492
4493 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004494 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304495 return NULL;
4496 }
4497
4498 downclock_mode = intel_find_panel_downclock
4499 (dev, fixed_mode, connector);
4500
4501 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004502 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304503 return NULL;
4504 }
4505
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304506 dev_priv->drrs.connector = intel_connector;
4507
4508 mutex_init(&intel_dp->drrs_state.mutex);
4509
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304510 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4511
4512 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004513 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304514 return downclock_mode;
4515}
4516
Imre Deakaba86892014-07-30 15:57:31 +03004517void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4518{
4519 struct drm_device *dev = intel_encoder->base.dev;
4520 struct drm_i915_private *dev_priv = dev->dev_private;
4521 struct intel_dp *intel_dp;
4522 enum intel_display_power_domain power_domain;
4523
4524 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4525 return;
4526
4527 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4528 if (!edp_have_panel_vdd(intel_dp))
4529 return;
4530 /*
4531 * The VDD bit needs a power domain reference, so if the bit is
4532 * already enabled when we boot or resume, grab this reference and
4533 * schedule a vdd off, so we don't hold on to the reference
4534 * indefinitely.
4535 */
4536 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4537 power_domain = intel_display_port_power_domain(intel_encoder);
4538 intel_display_power_get(dev_priv, power_domain);
4539
4540 edp_panel_vdd_schedule_off(intel_dp);
4541}
4542
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004543static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004544 struct intel_connector *intel_connector,
4545 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004546{
4547 struct drm_connector *connector = &intel_connector->base;
4548 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004549 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4550 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004551 struct drm_i915_private *dev_priv = dev->dev_private;
4552 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304553 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004554 bool has_dpcd;
4555 struct drm_display_mode *scan;
4556 struct edid *edid;
4557
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304558 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4559
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004560 if (!is_edp(intel_dp))
4561 return true;
4562
Imre Deakaba86892014-07-30 15:57:31 +03004563 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004564
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004565 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004566 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004567 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004568 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004569
4570 if (has_dpcd) {
4571 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4572 dev_priv->no_aux_handshake =
4573 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4574 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4575 } else {
4576 /* if this fails, presume the device is a ghost */
4577 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004578 return false;
4579 }
4580
4581 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004582 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004583
Daniel Vetter060c8772014-03-21 23:22:35 +01004584 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004585 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004586 if (edid) {
4587 if (drm_add_edid_modes(connector, edid)) {
4588 drm_mode_connector_update_edid_property(connector,
4589 edid);
4590 drm_edid_to_eld(connector, edid);
4591 } else {
4592 kfree(edid);
4593 edid = ERR_PTR(-EINVAL);
4594 }
4595 } else {
4596 edid = ERR_PTR(-ENOENT);
4597 }
4598 intel_connector->edid = edid;
4599
4600 /* prefer fixed mode from EDID if available */
4601 list_for_each_entry(scan, &connector->probed_modes, head) {
4602 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4603 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304604 downclock_mode = intel_dp_drrs_init(
4605 intel_dig_port,
4606 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004607 break;
4608 }
4609 }
4610
4611 /* fallback to VBT if available for eDP */
4612 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4613 fixed_mode = drm_mode_duplicate(dev,
4614 dev_priv->vbt.lfp_lvds_vbt_mode);
4615 if (fixed_mode)
4616 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4617 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004618 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004619
Clint Taylor01527b32014-07-07 13:01:46 -07004620 if (IS_VALLEYVIEW(dev)) {
4621 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4622 register_reboot_notifier(&intel_dp->edp_notifier);
4623 }
4624
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304625 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004626 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004627 intel_panel_setup_backlight(connector);
4628
4629 return true;
4630}
4631
Paulo Zanoni16c25532013-06-12 17:27:25 -03004632bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004633intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4634 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004635{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004636 struct drm_connector *connector = &intel_connector->base;
4637 struct intel_dp *intel_dp = &intel_dig_port->dp;
4638 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4639 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004640 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004641 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004642 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004643 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004644
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004645 /* intel_dp vfuncs */
4646 if (IS_VALLEYVIEW(dev))
4647 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4648 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4649 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4650 else if (HAS_PCH_SPLIT(dev))
4651 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4652 else
4653 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4654
Damien Lespiau153b1102014-01-21 13:37:15 +00004655 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4656
Daniel Vetter07679352012-09-06 22:15:42 +02004657 /* Preserve the current hw state. */
4658 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004659 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004660
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004661 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304662 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004663 else
4664 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004665
Imre Deakf7d24902013-05-08 13:14:05 +03004666 /*
4667 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4668 * for DP the encoder type can be set by the caller to
4669 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4670 */
4671 if (type == DRM_MODE_CONNECTOR_eDP)
4672 intel_encoder->type = INTEL_OUTPUT_EDP;
4673
Imre Deake7281ea2013-05-08 13:14:08 +03004674 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4675 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4676 port_name(port));
4677
Adam Jacksonb3295302010-07-16 14:46:28 -04004678 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004679 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4680
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004681 connector->interlace_allowed = true;
4682 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004683
Daniel Vetter66a92782012-07-12 20:08:18 +02004684 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004685 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004686
Chris Wilsondf0e9242010-09-09 16:20:55 +01004687 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004688 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004689
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004690 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004691 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4692 else
4693 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004694 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004695
Jani Nikula0b998362014-03-14 16:51:17 +02004696 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004697 switch (port) {
4698 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004699 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004700 break;
4701 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004702 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004703 break;
4704 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004705 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004706 break;
4707 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004708 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004709 break;
4710 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004711 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004712 }
4713
Imre Deakdada1a92014-01-29 13:25:41 +02004714 if (is_edp(intel_dp)) {
4715 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004716 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004717 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004718
Jani Nikula9d1a1032014-03-14 16:51:15 +02004719 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004720
Dave Airlie0e32b392014-05-02 14:02:48 +10004721 /* init MST on ports that can support it */
4722 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4723 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4724 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4725 }
4726 }
4727
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004728 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004729 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004730 if (is_edp(intel_dp)) {
4731 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004732 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004733 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004734 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004735 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004736 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004737 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004738 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004739 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004740
Chris Wilsonf6849602010-09-19 09:29:33 +01004741 intel_dp_add_properties(intel_dp, connector);
4742
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004743 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4744 * 0xd. Failure to do so will result in spurious interrupts being
4745 * generated on the port when a cable is not attached.
4746 */
4747 if (IS_G4X(dev) && !IS_GM45(dev)) {
4748 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4749 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4750 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004751
4752 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004753}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004754
4755void
4756intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4757{
Dave Airlie13cf5502014-06-18 11:29:35 +10004758 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004759 struct intel_digital_port *intel_dig_port;
4760 struct intel_encoder *intel_encoder;
4761 struct drm_encoder *encoder;
4762 struct intel_connector *intel_connector;
4763
Daniel Vetterb14c5672013-09-19 12:18:32 +02004764 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004765 if (!intel_dig_port)
4766 return;
4767
Daniel Vetterb14c5672013-09-19 12:18:32 +02004768 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004769 if (!intel_connector) {
4770 kfree(intel_dig_port);
4771 return;
4772 }
4773
4774 intel_encoder = &intel_dig_port->base;
4775 encoder = &intel_encoder->base;
4776
4777 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4778 DRM_MODE_ENCODER_TMDS);
4779
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004780 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004781 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004782 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004783 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03004784 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004785 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004786 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004787 intel_encoder->pre_enable = chv_pre_enable_dp;
4788 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004789 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004790 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004791 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004792 intel_encoder->pre_enable = vlv_pre_enable_dp;
4793 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004794 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004795 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004796 intel_encoder->pre_enable = g4x_pre_enable_dp;
4797 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004798 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004799 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004800
Paulo Zanoni174edf12012-10-26 19:05:50 -02004801 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004802 intel_dig_port->dp.output_reg = output_reg;
4803
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004804 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004805 if (IS_CHERRYVIEW(dev)) {
4806 if (port == PORT_D)
4807 intel_encoder->crtc_mask = 1 << 2;
4808 else
4809 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4810 } else {
4811 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4812 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004813 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004814 intel_encoder->hot_plug = intel_dp_hot_plug;
4815
Dave Airlie13cf5502014-06-18 11:29:35 +10004816 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4817 dev_priv->hpd_irq_port[port] = intel_dig_port;
4818
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004819 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4820 drm_encoder_cleanup(encoder);
4821 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004822 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004823 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004824}
Dave Airlie0e32b392014-05-02 14:02:48 +10004825
4826void intel_dp_mst_suspend(struct drm_device *dev)
4827{
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 int i;
4830
4831 /* disable MST */
4832 for (i = 0; i < I915_MAX_PORTS; i++) {
4833 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4834 if (!intel_dig_port)
4835 continue;
4836
4837 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4838 if (!intel_dig_port->dp.can_mst)
4839 continue;
4840 if (intel_dig_port->dp.is_mst)
4841 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4842 }
4843 }
4844}
4845
4846void intel_dp_mst_resume(struct drm_device *dev)
4847{
4848 struct drm_i915_private *dev_priv = dev->dev_private;
4849 int i;
4850
4851 for (i = 0; i < I915_MAX_PORTS; i++) {
4852 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4853 if (!intel_dig_port)
4854 continue;
4855 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4856 int ret;
4857
4858 if (!intel_dig_port->dp.can_mst)
4859 continue;
4860
4861 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4862 if (ret != 0) {
4863 intel_dp_check_mst_status(&intel_dig_port->dp);
4864 }
4865 }
4866 }
4867}