blob: 8bb8ebd62aaac83e7284bbe5c92931f0717231b3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Overview:
3 * This is the generic MTD driver for NAND flash devices. It should be
4 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02007 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020010 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000013 * David Woodhouse for adding multichip support
14 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
16 * rework for 2K page size chips
17 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020018 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 * Enable cached programming for 2k page size chips
20 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070021 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030022 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This program is free software; you can redistribute it and/or modify
25 * it under the terms of the GNU General Public License version 2 as
26 * published by the Free Software Foundation.
27 *
28 */
29
Ezequiel Garcia20171642013-11-25 08:30:31 -030030#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
David Woodhouse552d9202006-05-14 01:20:46 +010032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/delay.h>
34#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020035#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/sched.h>
37#include <linux/slab.h>
Kamal Dasu66507c72014-05-01 20:51:19 -040038#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/types.h>
40#include <linux/mtd/mtd.h>
41#include <linux/mtd/nand.h>
42#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010043#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <linux/interrupt.h>
45#include <linux/bitops.h>
Richard Purdie8fe833c2006-03-31 02:31:14 -080046#include <linux/leds.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020047#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/mtd/partitions.h>
Brian Norris5844fee2015-01-23 00:22:27 -080049#include <linux/of_mtd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51/* Define default oob placement schemes for large and small page devices */
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020052static struct nand_ecclayout nand_oob_8 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 .eccbytes = 3,
54 .eccpos = {0, 1, 2},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020055 .oobfree = {
56 {.offset = 3,
57 .length = 2},
58 {.offset = 6,
Florian Fainellif8ac0412010-09-07 13:23:43 +020059 .length = 2} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070060};
61
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020062static struct nand_ecclayout nand_oob_16 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 .eccbytes = 6,
64 .eccpos = {0, 1, 2, 3, 6, 7},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020065 .oobfree = {
66 {.offset = 8,
Florian Fainellif8ac0412010-09-07 13:23:43 +020067 . length = 8} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070068};
69
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020070static struct nand_ecclayout nand_oob_64 = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 .eccbytes = 24,
72 .eccpos = {
David Woodhousee0c7d762006-05-13 18:07:53 +010073 40, 41, 42, 43, 44, 45, 46, 47,
74 48, 49, 50, 51, 52, 53, 54, 55,
75 56, 57, 58, 59, 60, 61, 62, 63},
Thomas Gleixner5bd34c02006-05-27 22:16:10 +020076 .oobfree = {
77 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020078 .length = 38} }
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Thomas Gleixner81ec5362007-12-12 17:27:03 +010081static struct nand_ecclayout nand_oob_128 = {
82 .eccbytes = 48,
83 .eccpos = {
84 80, 81, 82, 83, 84, 85, 86, 87,
85 88, 89, 90, 91, 92, 93, 94, 95,
86 96, 97, 98, 99, 100, 101, 102, 103,
87 104, 105, 106, 107, 108, 109, 110, 111,
88 112, 113, 114, 115, 116, 117, 118, 119,
89 120, 121, 122, 123, 124, 125, 126, 127},
90 .oobfree = {
91 {.offset = 2,
Florian Fainellif8ac0412010-09-07 13:23:43 +020092 .length = 78} }
Thomas Gleixner81ec5362007-12-12 17:27:03 +010093};
94
Huang Shijie6a8214a2012-11-19 14:43:30 +080095static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020097static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
98 struct mtd_oob_ops *ops);
99
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200100/*
Joe Perches8e87d782008-02-03 17:22:34 +0200101 * For devices which display every fart in the system on a separate LED. Is
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200102 * compiled away when LED support is disabled.
103 */
104DEFINE_LED_TRIGGER(nand_led_trigger);
105
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530106static int check_offs_len(struct mtd_info *mtd,
107 loff_t ofs, uint64_t len)
108{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100109 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530110 int ret = 0;
111
112 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300113 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700114 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530115 ret = -EINVAL;
116 }
117
118 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300119 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700120 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530121 ret = -EINVAL;
122 }
123
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530124 return ret;
125}
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/**
128 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700129 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000130 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800131 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100133static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100135 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200137 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200138 spin_lock(&chip->controller->lock);
139 chip->controller->active = NULL;
140 chip->state = FL_READY;
141 wake_up(&chip->controller->wq);
142 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
145/**
146 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700147 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700149 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200151static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100153 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200154 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
156
157/**
Masanari Iida064a7692012-11-09 23:20:58 +0900158 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700159 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700161 * Default read function for 16bit buswidth with endianness conversion.
162 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200164static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100166 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200167 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168}
169
170/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700172 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700174 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 */
176static u16 nand_read_word(struct mtd_info *mtd)
177{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100178 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200179 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
181
182/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700184 * @mtd: MTD device structure
185 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 *
187 * Default select function for 1 chip devices.
188 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200189static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100191 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200192
193 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200195 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 break;
197 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 break;
199
200 default:
201 BUG();
202 }
203}
204
205/**
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100206 * nand_write_byte - [DEFAULT] write single byte to chip
207 * @mtd: MTD device structure
208 * @byte: value to write
209 *
210 * Default function to write a byte to I/O[7:0]
211 */
212static void nand_write_byte(struct mtd_info *mtd, uint8_t byte)
213{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100214 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100215
216 chip->write_buf(mtd, &byte, 1);
217}
218
219/**
220 * nand_write_byte16 - [DEFAULT] write single byte to a chip with width 16
221 * @mtd: MTD device structure
222 * @byte: value to write
223 *
224 * Default function to write a byte to I/O[7:0] on a 16-bit wide chip.
225 */
226static void nand_write_byte16(struct mtd_info *mtd, uint8_t byte)
227{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100228 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100229 uint16_t word = byte;
230
231 /*
232 * It's not entirely clear what should happen to I/O[15:8] when writing
233 * a byte. The ONFi spec (Revision 3.1; 2012-09-19, Section 2.16) reads:
234 *
235 * When the host supports a 16-bit bus width, only data is
236 * transferred at the 16-bit width. All address and command line
237 * transfers shall use only the lower 8-bits of the data bus. During
238 * command transfers, the host may place any value on the upper
239 * 8-bits of the data bus. During address transfers, the host shall
240 * set the upper 8-bits of the data bus to 00h.
241 *
242 * One user of the write_byte callback is nand_onfi_set_features. The
243 * four parameters are specified to be written to I/O[7:0], but this is
244 * neither an address nor a command transfer. Let's assume a 0 on the
245 * upper I/O lines is OK.
246 */
247 chip->write_buf(mtd, (uint8_t *)&word, 2);
248}
249
250/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700252 * @mtd: MTD device structure
253 * @buf: data buffer
254 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700256 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200258static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100260 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
Alexander Shiyan76413832013-04-13 09:32:13 +0400262 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263}
264
265/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000266 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700267 * @mtd: MTD device structure
268 * @buf: buffer to store date
269 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700271 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200273static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100275 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
Alexander Shiyan76413832013-04-13 09:32:13 +0400277 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700282 * @mtd: MTD device structure
283 * @buf: data buffer
284 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700286 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200288static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100290 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000292
Alexander Shiyan76413832013-04-13 09:32:13 +0400293 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294}
295
296/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000297 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700298 * @mtd: MTD device structure
299 * @buf: buffer to store date
300 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700302 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200304static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100306 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Alexander Shiyan76413832013-04-13 09:32:13 +0400309 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310}
311
312/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700314 * @mtd: MTD device structure
315 * @ofs: offset from device start
316 * @getchip: 0, if the chip is already selected
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000318 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 */
320static int nand_block_bad(struct mtd_info *mtd, loff_t ofs, int getchip)
321{
Brian Norriscdbec052012-01-13 18:11:48 -0800322 int page, chipnr, res = 0, i = 0;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100323 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 u16 bad;
325
Brian Norris5fb15492011-05-31 16:31:21 -0700326 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700327 ofs += mtd->erasesize - mtd->writesize;
328
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100329 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 if (getchip) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200332 chipnr = (int)(ofs >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Huang Shijie6a8214a2012-11-19 14:43:30 +0800334 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
336 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200337 chip->select_chip(mtd, chipnr);
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100338 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Brian Norriscdbec052012-01-13 18:11:48 -0800340 do {
341 if (chip->options & NAND_BUSWIDTH_16) {
342 chip->cmdfunc(mtd, NAND_CMD_READOOB,
343 chip->badblockpos & 0xFE, page);
344 bad = cpu_to_le16(chip->read_word(mtd));
345 if (chip->badblockpos & 0x1)
346 bad >>= 8;
347 else
348 bad &= 0xFF;
349 } else {
350 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
351 page);
352 bad = chip->read_byte(mtd);
353 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000354
Brian Norriscdbec052012-01-13 18:11:48 -0800355 if (likely(chip->badblockbits == 8))
356 res = bad != 0xFF;
357 else
358 res = hweight8(bad) < chip->badblockbits;
359 ofs += mtd->writesize;
360 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
361 i++;
362 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200363
Huang Shijieb0bb6902012-11-19 14:43:29 +0800364 if (getchip) {
365 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 nand_release_device(mtd);
Huang Shijieb0bb6902012-11-19 14:43:29 +0800367 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 return res;
370}
371
372/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700373 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700374 * @mtd: MTD device structure
375 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700377 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700378 * specific driver. It provides the details for writing a bad block marker to a
379 * block.
380 */
381static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
382{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100383 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5a0edb22013-07-30 17:52:58 -0700384 struct mtd_oob_ops ops;
385 uint8_t buf[2] = { 0, 0 };
386 int ret = 0, res, i = 0;
387
Brian Norris0ec56dc2015-02-28 02:02:30 -0800388 memset(&ops, 0, sizeof(ops));
Brian Norris5a0edb22013-07-30 17:52:58 -0700389 ops.oobbuf = buf;
390 ops.ooboffs = chip->badblockpos;
391 if (chip->options & NAND_BUSWIDTH_16) {
392 ops.ooboffs &= ~0x01;
393 ops.len = ops.ooblen = 2;
394 } else {
395 ops.len = ops.ooblen = 1;
396 }
397 ops.mode = MTD_OPS_PLACE_OOB;
398
399 /* Write to first/last page(s) if necessary */
400 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
401 ofs += mtd->erasesize - mtd->writesize;
402 do {
403 res = nand_do_write_oob(mtd, ofs, &ops);
404 if (!ret)
405 ret = res;
406
407 i++;
408 ofs += mtd->writesize;
409 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
410
411 return ret;
412}
413
414/**
415 * nand_block_markbad_lowlevel - mark a block bad
416 * @mtd: MTD device structure
417 * @ofs: offset from device start
418 *
419 * This function performs the generic NAND bad block marking steps (i.e., bad
420 * block table(s) and/or marker(s)). We only allow the hardware driver to
421 * specify how to write bad block markers to OOB (chip->block_markbad).
422 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700423 * We try operations in the following order:
Brian Norrise2414f42012-02-06 13:44:00 -0800424 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700425 * (2) write bad block marker to OOB area of affected block (unless flag
426 * NAND_BBT_NO_OOB_BBM is present)
427 * (3) update the BBT
428 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800429 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700431static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100433 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisb32843b2013-07-30 17:52:59 -0700434 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000435
Brian Norrisb32843b2013-07-30 17:52:59 -0700436 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800437 struct erase_info einfo;
438
439 /* Attempt erase before marking OOB */
440 memset(&einfo, 0, sizeof(einfo));
441 einfo.mtd = mtd;
442 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300443 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800444 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800445
Brian Norrisb32843b2013-07-30 17:52:59 -0700446 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800447 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700448 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300449 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200450 }
Brian Norrise2414f42012-02-06 13:44:00 -0800451
Brian Norrisb32843b2013-07-30 17:52:59 -0700452 /* Mark block bad in BBT */
453 if (chip->bbt) {
454 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800455 if (!ret)
456 ret = res;
457 }
458
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200459 if (!ret)
460 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300461
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200462 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463}
464
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000465/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700467 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700469 * Check, if the device is write protected. The function expects, that the
470 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100472static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100474 struct nand_chip *chip = mtd_to_nand(mtd);
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200475
Brian Norris8b6e50c2011-05-25 14:59:01 -0700476 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200477 if (chip->options & NAND_BROKEN_XD)
478 return 0;
479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200481 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
482 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
484
485/**
Gu Zhengc30e1f72014-09-03 17:49:10 +0800486 * nand_block_isreserved - [GENERIC] Check if a block is marked reserved.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700487 * @mtd: MTD device structure
488 * @ofs: offset from device start
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300489 *
Gu Zhengc30e1f72014-09-03 17:49:10 +0800490 * Check if the block is marked as reserved.
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300491 */
492static int nand_block_isreserved(struct mtd_info *mtd, loff_t ofs)
493{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100494 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300495
496 if (!chip->bbt)
497 return 0;
498 /* Return info from the table */
499 return nand_isreserved_bbt(mtd, ofs);
500}
501
502/**
503 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
504 * @mtd: MTD device structure
505 * @ofs: offset from device start
Brian Norris8b6e50c2011-05-25 14:59:01 -0700506 * @getchip: 0, if the chip is already selected
507 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 *
509 * Check, if the block is bad. Either by reading the bad block table or
510 * calling of the scan function.
511 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200512static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int getchip,
513 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100515 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000516
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200517 if (!chip->bbt)
518 return chip->block_bad(mtd, ofs, getchip);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100521 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522}
523
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200524/**
525 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700526 * @mtd: MTD device structure
527 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200528 *
529 * Helper function for nand_wait_ready used when needing to wait in interrupt
530 * context.
531 */
532static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
533{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100534 struct nand_chip *chip = mtd_to_nand(mtd);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200535 int i;
536
537 /* Wait for the device to get ready */
538 for (i = 0; i < timeo; i++) {
539 if (chip->dev_ready(mtd))
540 break;
541 touch_softlockup_watchdog();
542 mdelay(1);
543 }
544}
545
Alex Smithb70af9b2015-10-06 14:52:07 +0100546/**
547 * nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
548 * @mtd: MTD device structure
549 *
550 * Wait for the ready pin after a command, and warn if a timeout occurs.
551 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100552void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000553{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100554 struct nand_chip *chip = mtd_to_nand(mtd);
Alex Smithb70af9b2015-10-06 14:52:07 +0100555 unsigned long timeo = 400;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000556
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200557 if (in_interrupt() || oops_in_progress)
Alex Smithb70af9b2015-10-06 14:52:07 +0100558 return panic_nand_wait_ready(mtd, timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200559
Richard Purdie8fe833c2006-03-31 02:31:14 -0800560 led_trigger_event(nand_led_trigger, LED_FULL);
Brian Norris7854d3f2011-06-23 14:12:08 -0700561 /* Wait until command is processed or timeout occurs */
Alex Smithb70af9b2015-10-06 14:52:07 +0100562 timeo = jiffies + msecs_to_jiffies(timeo);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000563 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200564 if (chip->dev_ready(mtd))
Alex Smithb70af9b2015-10-06 14:52:07 +0100565 goto out;
566 cond_resched();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000567 } while (time_before(jiffies, timeo));
Alex Smithb70af9b2015-10-06 14:52:07 +0100568
569 pr_warn_ratelimited(
570 "timeout while waiting for chip to become ready\n");
571out:
Richard Purdie8fe833c2006-03-31 02:31:14 -0800572 led_trigger_event(nand_led_trigger, LED_OFF);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000573}
David Woodhouse4b648b02006-09-25 17:05:24 +0100574EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576/**
Roger Quadros60c70d62015-02-23 17:26:39 +0200577 * nand_wait_status_ready - [GENERIC] Wait for the ready status after commands.
578 * @mtd: MTD device structure
579 * @timeo: Timeout in ms
580 *
581 * Wait for status ready (i.e. command done) or timeout.
582 */
583static void nand_wait_status_ready(struct mtd_info *mtd, unsigned long timeo)
584{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100585 register struct nand_chip *chip = mtd_to_nand(mtd);
Roger Quadros60c70d62015-02-23 17:26:39 +0200586
587 timeo = jiffies + msecs_to_jiffies(timeo);
588 do {
589 if ((chip->read_byte(mtd) & NAND_STATUS_READY))
590 break;
591 touch_softlockup_watchdog();
592 } while (time_before(jiffies, timeo));
593};
594
595/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700597 * @mtd: MTD device structure
598 * @command: the command to be sent
599 * @column: the column address for this command, -1 if none
600 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700602 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200603 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200605static void nand_command(struct mtd_info *mtd, unsigned int command,
606 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100608 register struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200609 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
Brian Norris8b6e50c2011-05-25 14:59:01 -0700611 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 if (command == NAND_CMD_SEQIN) {
613 int readcmd;
614
Joern Engel28318772006-05-22 23:18:05 +0200615 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200617 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 readcmd = NAND_CMD_READOOB;
619 } else if (column < 256) {
620 /* First 256 bytes --> READ0 */
621 readcmd = NAND_CMD_READ0;
622 } else {
623 column -= 256;
624 readcmd = NAND_CMD_READ1;
625 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200626 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200627 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200629 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
Brian Norris8b6e50c2011-05-25 14:59:01 -0700631 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200632 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
633 /* Serially input address */
634 if (column != -1) {
635 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800636 if (chip->options & NAND_BUSWIDTH_16 &&
637 !nand_opcode_8bits(command))
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200638 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200639 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200640 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200642 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200643 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200644 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200645 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200646 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200647 if (chip->chipsize > (32 << 20))
648 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200649 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200650 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000651
652 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700653 * Program and erase have their own busy handlers status and sequential
654 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100655 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 case NAND_CMD_PAGEPROG:
659 case NAND_CMD_ERASE1:
660 case NAND_CMD_ERASE2:
661 case NAND_CMD_SEQIN:
662 case NAND_CMD_STATUS:
663 return;
664
665 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200666 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200668 udelay(chip->chip_delay);
669 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200670 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200671 chip->cmd_ctrl(mtd,
672 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200673 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
674 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 return;
676
David Woodhousee0c7d762006-05-13 18:07:53 +0100677 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000679 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 * If we don't have access to the busy pin, we apply the given
681 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100682 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200683 if (!chip->dev_ready) {
684 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700688 /*
689 * Apply this short delay always to ensure that we do wait tWB in
690 * any case on any machine.
691 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100692 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000693
694 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695}
696
697/**
698 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700699 * @mtd: MTD device structure
700 * @command: the command to be sent
701 * @column: the column address for this command, -1 if none
702 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200704 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700705 * devices. We don't have the separate regions as we have in the small page
706 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200708static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
709 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100711 register struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 /* Emulate NAND_CMD_READOOB */
714 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200715 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 command = NAND_CMD_READ0;
717 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000718
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200719 /* Command latch cycle */
Alexander Shiyanfb066ad2013-02-28 12:02:19 +0400720 chip->cmd_ctrl(mtd, command, NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200723 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724
725 /* Serially input address */
726 if (column != -1) {
727 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800728 if (chip->options & NAND_BUSWIDTH_16 &&
729 !nand_opcode_8bits(command))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200731 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200732 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200733 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000734 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200736 chip->cmd_ctrl(mtd, page_addr, ctrl);
737 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200738 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200740 if (chip->chipsize > (128 << 20))
741 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200742 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200745 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000746
747 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700748 * Program and erase have their own busy handlers status, sequential
Gerhard Sittig7a442f12014-03-29 14:36:22 +0100749 * in and status need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000750 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 case NAND_CMD_CACHEDPROG:
754 case NAND_CMD_PAGEPROG:
755 case NAND_CMD_ERASE1:
756 case NAND_CMD_ERASE2:
757 case NAND_CMD_SEQIN:
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200758 case NAND_CMD_RNDIN:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000760 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200763 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200765 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200766 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
767 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
768 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
769 NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200770 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
771 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 return;
773
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200774 case NAND_CMD_RNDOUT:
775 /* No ready / busy check necessary */
776 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
777 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
778 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
779 NAND_NCE | NAND_CTRL_CHANGE);
780 return;
781
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200783 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
784 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
785 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
786 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000787
David Woodhousee0c7d762006-05-13 18:07:53 +0100788 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000790 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700792 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100793 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200794 if (!chip->dev_ready) {
795 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000799
Brian Norris8b6e50c2011-05-25 14:59:01 -0700800 /*
801 * Apply this short delay always to ensure that we do wait tWB in
802 * any case on any machine.
803 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100804 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000805
806 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807}
808
809/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200810 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700811 * @chip: the nand chip descriptor
812 * @mtd: MTD device structure
813 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200814 *
815 * Used when in panic, no locks are taken.
816 */
817static void panic_nand_get_device(struct nand_chip *chip,
818 struct mtd_info *mtd, int new_state)
819{
Brian Norris7854d3f2011-06-23 14:12:08 -0700820 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200821 chip->controller->active = chip;
822 chip->state = new_state;
823}
824
825/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700827 * @mtd: MTD device structure
828 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 *
830 * Get the device and lock it for exclusive access
831 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200832static int
Huang Shijie6a8214a2012-11-19 14:43:30 +0800833nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100835 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200836 spinlock_t *lock = &chip->controller->lock;
837 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100838 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200839retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100840 spin_lock(lock);
841
vimal singhb8b3ee92009-07-09 20:41:22 +0530842 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200843 if (!chip->controller->active)
844 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200845
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200846 if (chip->controller->active == chip && chip->state == FL_READY) {
847 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100848 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100849 return 0;
850 }
851 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800852 if (chip->controller->active->state == FL_PM_SUSPENDED) {
853 chip->state = FL_PM_SUSPENDED;
854 spin_unlock(lock);
855 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800856 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100857 }
858 set_current_state(TASK_UNINTERRUPTIBLE);
859 add_wait_queue(wq, &wait);
860 spin_unlock(lock);
861 schedule();
862 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 goto retry;
864}
865
866/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700867 * panic_nand_wait - [GENERIC] wait until the command is done
868 * @mtd: MTD device structure
869 * @chip: NAND chip structure
870 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200871 *
872 * Wait for command done. This is a helper function for nand_wait used when
873 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400874 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200875 */
876static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
877 unsigned long timeo)
878{
879 int i;
880 for (i = 0; i < timeo; i++) {
881 if (chip->dev_ready) {
882 if (chip->dev_ready(mtd))
883 break;
884 } else {
885 if (chip->read_byte(mtd) & NAND_STATUS_READY)
886 break;
887 }
888 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200889 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200890}
891
892/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700893 * nand_wait - [DEFAULT] wait until the command is done
894 * @mtd: MTD device structure
895 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 *
Alex Smithb70af9b2015-10-06 14:52:07 +0100897 * Wait for command done. This applies to erase and program only.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700898 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200899static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900{
901
Alex Smithb70af9b2015-10-06 14:52:07 +0100902 int status;
903 unsigned long timeo = 400;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904
Richard Purdie8fe833c2006-03-31 02:31:14 -0800905 led_trigger_event(nand_led_trigger, LED_FULL);
906
Brian Norris8b6e50c2011-05-25 14:59:01 -0700907 /*
908 * Apply this short delay always to ensure that we do wait tWB in any
909 * case on any machine.
910 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100911 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912
Artem Bityutskiy14c65782013-03-04 14:21:34 +0200913 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200915 if (in_interrupt() || oops_in_progress)
916 panic_nand_wait(mtd, chip, timeo);
917 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +0800918 timeo = jiffies + msecs_to_jiffies(timeo);
Alex Smithb70af9b2015-10-06 14:52:07 +0100919 do {
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200920 if (chip->dev_ready) {
921 if (chip->dev_ready(mtd))
922 break;
923 } else {
924 if (chip->read_byte(mtd) & NAND_STATUS_READY)
925 break;
926 }
927 cond_resched();
Alex Smithb70af9b2015-10-06 14:52:07 +0100928 } while (time_before(jiffies, timeo));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800930 led_trigger_event(nand_led_trigger, LED_OFF);
931
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200932 status = (int)chip->read_byte(mtd);
Matthieu CASTETf251b8d2012-11-05 15:00:44 +0100933 /* This can happen if in case of timeout or buggy dev_ready */
934 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 return status;
936}
937
938/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700939 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700940 * @mtd: mtd info
941 * @ofs: offset to start unlock from
942 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -0700943 * @invert: when = 0, unlock the range of blocks within the lower and
944 * upper boundary address
945 * when = 1, unlock the range of blocks outside the boundaries
946 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +0530947 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700948 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530949 */
950static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
951 uint64_t len, int invert)
952{
953 int ret = 0;
954 int status, page;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100955 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +0530956
957 /* Submit address of first page to unlock */
958 page = ofs >> chip->page_shift;
959 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
960
961 /* Submit address of last page to unlock */
962 page = (ofs + len) >> chip->page_shift;
963 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
964 (page | invert) & chip->pagemask);
965
966 /* Call wait ready function */
967 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +0530968 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -0400969 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -0700970 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530971 __func__, status);
972 ret = -EIO;
973 }
974
975 return ret;
976}
977
978/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700979 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -0700980 * @mtd: mtd info
981 * @ofs: offset to start unlock from
982 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +0530983 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700984 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +0530985 */
986int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
987{
988 int ret = 0;
989 int chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100990 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +0530991
Brian Norris289c0522011-07-19 10:06:09 -0700992 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +0530993 __func__, (unsigned long long)ofs, len);
994
995 if (check_offs_len(mtd, ofs, len))
Brian Norrisb1a23482015-02-28 02:02:27 -0800996 return -EINVAL;
Vimal Singh7d70f332010-02-08 15:50:49 +0530997
998 /* Align to last block address if size addresses end of the device */
999 if (ofs + len == mtd->size)
1000 len -= mtd->erasesize;
1001
Huang Shijie6a8214a2012-11-19 14:43:30 +08001002 nand_get_device(mtd, FL_UNLOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +05301003
1004 /* Shift to get chip number */
1005 chipnr = ofs >> chip->chip_shift;
1006
1007 chip->select_chip(mtd, chipnr);
1008
White Ding57d3a9a2014-07-24 00:10:45 +08001009 /*
1010 * Reset the chip.
1011 * If we want to check the WP through READ STATUS and check the bit 7
1012 * we must reset the chip
1013 * some operation can also clear the bit 7 of status register
1014 * eg. erase/program a locked block
1015 */
1016 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
1017
Vimal Singh7d70f332010-02-08 15:50:49 +05301018 /* Check, if it is write protected */
1019 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001020 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301021 __func__);
1022 ret = -EIO;
1023 goto out;
1024 }
1025
1026 ret = __nand_unlock(mtd, ofs, len, 0);
1027
1028out:
Huang Shijieb0bb6902012-11-19 14:43:29 +08001029 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +05301030 nand_release_device(mtd);
1031
1032 return ret;
1033}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001034EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301035
1036/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001037 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001038 * @mtd: mtd info
1039 * @ofs: offset to start unlock from
1040 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +05301041 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001042 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
1043 * have this feature, but it allows only to lock all blocks, not for specified
1044 * range for block. Implementing 'lock' feature by making use of 'unlock', for
1045 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +05301046 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001047 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301048 */
1049int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1050{
1051 int ret = 0;
1052 int chipnr, status, page;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001053 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +05301054
Brian Norris289c0522011-07-19 10:06:09 -07001055 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301056 __func__, (unsigned long long)ofs, len);
1057
1058 if (check_offs_len(mtd, ofs, len))
Brian Norrisb1a23482015-02-28 02:02:27 -08001059 return -EINVAL;
Vimal Singh7d70f332010-02-08 15:50:49 +05301060
Huang Shijie6a8214a2012-11-19 14:43:30 +08001061 nand_get_device(mtd, FL_LOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +05301062
1063 /* Shift to get chip number */
1064 chipnr = ofs >> chip->chip_shift;
1065
1066 chip->select_chip(mtd, chipnr);
1067
White Ding57d3a9a2014-07-24 00:10:45 +08001068 /*
1069 * Reset the chip.
1070 * If we want to check the WP through READ STATUS and check the bit 7
1071 * we must reset the chip
1072 * some operation can also clear the bit 7 of status register
1073 * eg. erase/program a locked block
1074 */
1075 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
1076
Vimal Singh7d70f332010-02-08 15:50:49 +05301077 /* Check, if it is write protected */
1078 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001079 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301080 __func__);
1081 status = MTD_ERASE_FAILED;
1082 ret = -EIO;
1083 goto out;
1084 }
1085
1086 /* Submit address of first page to lock */
1087 page = ofs >> chip->page_shift;
1088 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1089
1090 /* Call wait ready function */
1091 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301092 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -04001093 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07001094 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301095 __func__, status);
1096 ret = -EIO;
1097 goto out;
1098 }
1099
1100 ret = __nand_unlock(mtd, ofs, len, 0x1);
1101
1102out:
Huang Shijieb0bb6902012-11-19 14:43:29 +08001103 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +05301104 nand_release_device(mtd);
1105
1106 return ret;
1107}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001108EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301109
1110/**
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001111 * nand_check_erased_buf - check if a buffer contains (almost) only 0xff data
1112 * @buf: buffer to test
1113 * @len: buffer length
1114 * @bitflips_threshold: maximum number of bitflips
1115 *
1116 * Check if a buffer contains only 0xff, which means the underlying region
1117 * has been erased and is ready to be programmed.
1118 * The bitflips_threshold specify the maximum number of bitflips before
1119 * considering the region is not erased.
1120 * Note: The logic of this function has been extracted from the memweight
1121 * implementation, except that nand_check_erased_buf function exit before
1122 * testing the whole buffer if the number of bitflips exceed the
1123 * bitflips_threshold value.
1124 *
1125 * Returns a positive number of bitflips less than or equal to
1126 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
1127 * threshold.
1128 */
1129static int nand_check_erased_buf(void *buf, int len, int bitflips_threshold)
1130{
1131 const unsigned char *bitmap = buf;
1132 int bitflips = 0;
1133 int weight;
1134
1135 for (; len && ((uintptr_t)bitmap) % sizeof(long);
1136 len--, bitmap++) {
1137 weight = hweight8(*bitmap);
1138 bitflips += BITS_PER_BYTE - weight;
1139 if (unlikely(bitflips > bitflips_threshold))
1140 return -EBADMSG;
1141 }
1142
1143 for (; len >= sizeof(long);
1144 len -= sizeof(long), bitmap += sizeof(long)) {
1145 weight = hweight_long(*((unsigned long *)bitmap));
1146 bitflips += BITS_PER_LONG - weight;
1147 if (unlikely(bitflips > bitflips_threshold))
1148 return -EBADMSG;
1149 }
1150
1151 for (; len > 0; len--, bitmap++) {
1152 weight = hweight8(*bitmap);
1153 bitflips += BITS_PER_BYTE - weight;
1154 if (unlikely(bitflips > bitflips_threshold))
1155 return -EBADMSG;
1156 }
1157
1158 return bitflips;
1159}
1160
1161/**
1162 * nand_check_erased_ecc_chunk - check if an ECC chunk contains (almost) only
1163 * 0xff data
1164 * @data: data buffer to test
1165 * @datalen: data length
1166 * @ecc: ECC buffer
1167 * @ecclen: ECC length
1168 * @extraoob: extra OOB buffer
1169 * @extraooblen: extra OOB length
1170 * @bitflips_threshold: maximum number of bitflips
1171 *
1172 * Check if a data buffer and its associated ECC and OOB data contains only
1173 * 0xff pattern, which means the underlying region has been erased and is
1174 * ready to be programmed.
1175 * The bitflips_threshold specify the maximum number of bitflips before
1176 * considering the region as not erased.
1177 *
1178 * Note:
1179 * 1/ ECC algorithms are working on pre-defined block sizes which are usually
1180 * different from the NAND page size. When fixing bitflips, ECC engines will
1181 * report the number of errors per chunk, and the NAND core infrastructure
1182 * expect you to return the maximum number of bitflips for the whole page.
1183 * This is why you should always use this function on a single chunk and
1184 * not on the whole page. After checking each chunk you should update your
1185 * max_bitflips value accordingly.
1186 * 2/ When checking for bitflips in erased pages you should not only check
1187 * the payload data but also their associated ECC data, because a user might
1188 * have programmed almost all bits to 1 but a few. In this case, we
1189 * shouldn't consider the chunk as erased, and checking ECC bytes prevent
1190 * this case.
1191 * 3/ The extraoob argument is optional, and should be used if some of your OOB
1192 * data are protected by the ECC engine.
1193 * It could also be used if you support subpages and want to attach some
1194 * extra OOB data to an ECC chunk.
1195 *
1196 * Returns a positive number of bitflips less than or equal to
1197 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
1198 * threshold. In case of success, the passed buffers are filled with 0xff.
1199 */
1200int nand_check_erased_ecc_chunk(void *data, int datalen,
1201 void *ecc, int ecclen,
1202 void *extraoob, int extraooblen,
1203 int bitflips_threshold)
1204{
1205 int data_bitflips = 0, ecc_bitflips = 0, extraoob_bitflips = 0;
1206
1207 data_bitflips = nand_check_erased_buf(data, datalen,
1208 bitflips_threshold);
1209 if (data_bitflips < 0)
1210 return data_bitflips;
1211
1212 bitflips_threshold -= data_bitflips;
1213
1214 ecc_bitflips = nand_check_erased_buf(ecc, ecclen, bitflips_threshold);
1215 if (ecc_bitflips < 0)
1216 return ecc_bitflips;
1217
1218 bitflips_threshold -= ecc_bitflips;
1219
1220 extraoob_bitflips = nand_check_erased_buf(extraoob, extraooblen,
1221 bitflips_threshold);
1222 if (extraoob_bitflips < 0)
1223 return extraoob_bitflips;
1224
1225 if (data_bitflips)
1226 memset(data, 0xff, datalen);
1227
1228 if (ecc_bitflips)
1229 memset(ecc, 0xff, ecclen);
1230
1231 if (extraoob_bitflips)
1232 memset(extraoob, 0xff, extraooblen);
1233
1234 return data_bitflips + ecc_bitflips + extraoob_bitflips;
1235}
1236EXPORT_SYMBOL(nand_check_erased_ecc_chunk);
1237
1238/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001239 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001240 * @mtd: mtd info structure
1241 * @chip: nand chip info structure
1242 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001243 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001244 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001245 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001246 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001247 */
1248static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001249 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001250{
1251 chip->read_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001252 if (oob_required)
1253 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001254 return 0;
1255}
1256
1257/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001258 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001259 * @mtd: mtd info structure
1260 * @chip: nand chip info structure
1261 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001262 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001263 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001264 *
1265 * We need a special oob layout and handling even when OOB isn't used.
1266 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001267static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001268 struct nand_chip *chip, uint8_t *buf,
1269 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001270{
1271 int eccsize = chip->ecc.size;
1272 int eccbytes = chip->ecc.bytes;
1273 uint8_t *oob = chip->oob_poi;
1274 int steps, size;
1275
1276 for (steps = chip->ecc.steps; steps > 0; steps--) {
1277 chip->read_buf(mtd, buf, eccsize);
1278 buf += eccsize;
1279
1280 if (chip->ecc.prepad) {
1281 chip->read_buf(mtd, oob, chip->ecc.prepad);
1282 oob += chip->ecc.prepad;
1283 }
1284
1285 chip->read_buf(mtd, oob, eccbytes);
1286 oob += eccbytes;
1287
1288 if (chip->ecc.postpad) {
1289 chip->read_buf(mtd, oob, chip->ecc.postpad);
1290 oob += chip->ecc.postpad;
1291 }
1292 }
1293
1294 size = mtd->oobsize - (oob - chip->oob_poi);
1295 if (size)
1296 chip->read_buf(mtd, oob, size);
1297
1298 return 0;
1299}
1300
1301/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001302 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001303 * @mtd: mtd info structure
1304 * @chip: nand chip info structure
1305 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001306 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001307 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001308 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001309static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001310 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311{
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001312 int i, eccsize = chip->ecc.size;
1313 int eccbytes = chip->ecc.bytes;
1314 int eccsteps = chip->ecc.steps;
1315 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001316 uint8_t *ecc_calc = chip->buffers->ecccalc;
1317 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001318 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001319 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001320
Brian Norris1fbb9382012-05-02 10:14:55 -07001321 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001322
1323 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1324 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1325
1326 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001327 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001328
1329 eccsteps = chip->ecc.steps;
1330 p = buf;
1331
1332 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1333 int stat;
1334
1335 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001336 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001337 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001338 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001339 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001340 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1341 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001342 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001343 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001344}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05301347 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001348 * @mtd: mtd info structure
1349 * @chip: nand chip info structure
1350 * @data_offs: offset of requested data within the page
1351 * @readlen: data length
1352 * @bufpoi: buffer to store read data
Huang Shijiee004deb2014-01-03 11:01:40 +08001353 * @page: page number to read
Alexey Korolev3d459552008-05-15 17:23:18 +01001354 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001355static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001356 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi,
1357 int page)
Alexey Korolev3d459552008-05-15 17:23:18 +01001358{
1359 int start_step, end_step, num_steps;
1360 uint32_t *eccpos = chip->ecc.layout->eccpos;
1361 uint8_t *p;
1362 int data_col_addr, i, gaps = 0;
1363 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1364 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Ron4a4163c2014-03-16 04:01:07 +10301365 int index;
Mike Dunn3f91e942012-04-25 12:06:09 -07001366 unsigned int max_bitflips = 0;
Alexey Korolev3d459552008-05-15 17:23:18 +01001367
Brian Norris7854d3f2011-06-23 14:12:08 -07001368 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001369 start_step = data_offs / chip->ecc.size;
1370 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1371 num_steps = end_step - start_step + 1;
Ron4a4163c2014-03-16 04:01:07 +10301372 index = start_step * chip->ecc.bytes;
Alexey Korolev3d459552008-05-15 17:23:18 +01001373
Brian Norris8b6e50c2011-05-25 14:59:01 -07001374 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001375 datafrag_len = num_steps * chip->ecc.size;
1376 eccfrag_len = num_steps * chip->ecc.bytes;
1377
1378 data_col_addr = start_step * chip->ecc.size;
1379 /* If we read not a page aligned data */
1380 if (data_col_addr != 0)
1381 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1382
1383 p = bufpoi + data_col_addr;
1384 chip->read_buf(mtd, p, datafrag_len);
1385
Brian Norris8b6e50c2011-05-25 14:59:01 -07001386 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001387 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1388 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1389
Brian Norris8b6e50c2011-05-25 14:59:01 -07001390 /*
1391 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001392 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001393 */
Alexey Korolev3d459552008-05-15 17:23:18 +01001394 for (i = 0; i < eccfrag_len - 1; i++) {
Ron47570bb12014-03-16 04:01:08 +10301395 if (eccpos[i + index] + 1 != eccpos[i + index + 1]) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001396 gaps = 1;
1397 break;
1398 }
1399 }
1400 if (gaps) {
1401 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1402 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1403 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001404 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001405 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001406 * about buswidth alignment in read_buf.
1407 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001408 aligned_pos = eccpos[index] & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001409 aligned_len = eccfrag_len;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001410 if (eccpos[index] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001411 aligned_len++;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001412 if (eccpos[index + (num_steps * chip->ecc.bytes)] & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001413 aligned_len++;
1414
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001415 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
1416 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001417 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1418 }
1419
1420 for (i = 0; i < eccfrag_len; i++)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001421 chip->buffers->ecccode[i] = chip->oob_poi[eccpos[i + index]];
Alexey Korolev3d459552008-05-15 17:23:18 +01001422
1423 p = bufpoi + data_col_addr;
1424 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1425 int stat;
1426
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001427 stat = chip->ecc.correct(mtd, p,
1428 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001429 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001430 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001431 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01001432 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001433 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1434 }
Alexey Korolev3d459552008-05-15 17:23:18 +01001435 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001436 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01001437}
1438
1439/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001440 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001441 * @mtd: mtd info structure
1442 * @chip: nand chip info structure
1443 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001444 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001445 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001446 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001447 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001448 */
1449static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001450 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001451{
1452 int i, eccsize = chip->ecc.size;
1453 int eccbytes = chip->ecc.bytes;
1454 int eccsteps = chip->ecc.steps;
1455 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001456 uint8_t *ecc_calc = chip->buffers->ecccalc;
1457 uint8_t *ecc_code = chip->buffers->ecccode;
Ben Dooks8b099a32007-05-28 19:17:54 +01001458 uint32_t *eccpos = chip->ecc.layout->eccpos;
Mike Dunn3f91e942012-04-25 12:06:09 -07001459 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001460
1461 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1462 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1463 chip->read_buf(mtd, p, eccsize);
1464 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1465 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001466 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001467
1468 for (i = 0; i < chip->ecc.total; i++)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001469 ecc_code[i] = chip->oob_poi[eccpos[i]];
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001470
1471 eccsteps = chip->ecc.steps;
1472 p = buf;
1473
1474 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1475 int stat;
1476
1477 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001478 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001479 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001480 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001481 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001482 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1483 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001484 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001485 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001486}
1487
1488/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001489 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001490 * @mtd: mtd info structure
1491 * @chip: nand chip info structure
1492 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001493 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001494 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001495 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001496 * Hardware ECC for large page chips, require OOB to be read first. For this
1497 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1498 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1499 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1500 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001501 */
1502static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001503 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001504{
1505 int i, eccsize = chip->ecc.size;
1506 int eccbytes = chip->ecc.bytes;
1507 int eccsteps = chip->ecc.steps;
1508 uint8_t *p = buf;
1509 uint8_t *ecc_code = chip->buffers->ecccode;
1510 uint32_t *eccpos = chip->ecc.layout->eccpos;
1511 uint8_t *ecc_calc = chip->buffers->ecccalc;
Mike Dunn3f91e942012-04-25 12:06:09 -07001512 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001513
1514 /* Read the OOB area first */
1515 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1516 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1517 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1518
1519 for (i = 0; i < chip->ecc.total; i++)
1520 ecc_code[i] = chip->oob_poi[eccpos[i]];
1521
1522 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1523 int stat;
1524
1525 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1526 chip->read_buf(mtd, p, eccsize);
1527 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1528
1529 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Mike Dunn3f91e942012-04-25 12:06:09 -07001530 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001531 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001532 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001533 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001534 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1535 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001536 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001537 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001538}
1539
1540/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001541 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001542 * @mtd: mtd info structure
1543 * @chip: nand chip info structure
1544 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001545 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001546 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001547 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001548 * The hw generator calculates the error syndrome automatically. Therefore we
1549 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001550 */
1551static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001552 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001553{
1554 int i, eccsize = chip->ecc.size;
1555 int eccbytes = chip->ecc.bytes;
1556 int eccsteps = chip->ecc.steps;
1557 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001558 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07001559 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001560
1561 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1562 int stat;
1563
1564 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1565 chip->read_buf(mtd, p, eccsize);
1566
1567 if (chip->ecc.prepad) {
1568 chip->read_buf(mtd, oob, chip->ecc.prepad);
1569 oob += chip->ecc.prepad;
1570 }
1571
1572 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1573 chip->read_buf(mtd, oob, eccbytes);
1574 stat = chip->ecc.correct(mtd, p, oob, NULL);
1575
Mike Dunn3f91e942012-04-25 12:06:09 -07001576 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001577 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001578 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001579 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001580 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1581 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001582
1583 oob += eccbytes;
1584
1585 if (chip->ecc.postpad) {
1586 chip->read_buf(mtd, oob, chip->ecc.postpad);
1587 oob += chip->ecc.postpad;
1588 }
1589 }
1590
1591 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001592 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001593 if (i)
1594 chip->read_buf(mtd, oob, i);
1595
Mike Dunn3f91e942012-04-25 12:06:09 -07001596 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001597}
1598
1599/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001600 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -07001601 * @chip: nand chip structure
1602 * @oob: oob destination address
1603 * @ops: oob ops structure
1604 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001605 */
1606static uint8_t *nand_transfer_oob(struct nand_chip *chip, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001607 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001608{
Florian Fainellif8ac0412010-09-07 13:23:43 +02001609 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001610
Brian Norris0612b9d2011-08-30 18:45:40 -07001611 case MTD_OPS_PLACE_OOB:
1612 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001613 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1614 return oob + len;
1615
Brian Norris0612b9d2011-08-30 18:45:40 -07001616 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001617 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001618 uint32_t boffs = 0, roffs = ops->ooboffs;
1619 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001620
Florian Fainellif8ac0412010-09-07 13:23:43 +02001621 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001622 /* Read request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001623 if (unlikely(roffs)) {
1624 if (roffs >= free->length) {
1625 roffs -= free->length;
1626 continue;
1627 }
1628 boffs = free->offset + roffs;
1629 bytes = min_t(size_t, len,
1630 (free->length - roffs));
1631 roffs = 0;
1632 } else {
1633 bytes = min_t(size_t, len, free->length);
1634 boffs = free->offset;
1635 }
1636 memcpy(oob, chip->oob_poi + boffs, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001637 oob += bytes;
1638 }
1639 return oob;
1640 }
1641 default:
1642 BUG();
1643 }
1644 return NULL;
1645}
1646
1647/**
Brian Norrisba84fb52014-01-03 15:13:33 -08001648 * nand_setup_read_retry - [INTERN] Set the READ RETRY mode
1649 * @mtd: MTD device structure
1650 * @retry_mode: the retry mode to use
1651 *
1652 * Some vendors supply a special command to shift the Vt threshold, to be used
1653 * when there are too many bitflips in a page (i.e., ECC error). After setting
1654 * a new threshold, the host should retry reading the page.
1655 */
1656static int nand_setup_read_retry(struct mtd_info *mtd, int retry_mode)
1657{
Boris BREZILLON862eba52015-12-01 12:03:03 +01001658 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisba84fb52014-01-03 15:13:33 -08001659
1660 pr_debug("setting READ RETRY mode %d\n", retry_mode);
1661
1662 if (retry_mode >= chip->read_retries)
1663 return -EINVAL;
1664
1665 if (!chip->setup_read_retry)
1666 return -EOPNOTSUPP;
1667
1668 return chip->setup_read_retry(mtd, retry_mode);
1669}
1670
1671/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001672 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001673 * @mtd: MTD device structure
1674 * @from: offset to read from
1675 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001676 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001677 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001678 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001679static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1680 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001681{
Brian Norrise47f3db2012-05-02 10:14:56 -07001682 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001683 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001684 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001685 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001686 uint32_t oobreadlen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07001687 uint32_t max_oobsize = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001688 mtd->oobavail : mtd->oobsize;
1689
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001690 uint8_t *bufpoi, *oob, *buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04001691 int use_bufpoi;
Mike Dunnedbc45402012-04-25 12:06:11 -07001692 unsigned int max_bitflips = 0;
Brian Norrisba84fb52014-01-03 15:13:33 -08001693 int retry_mode = 0;
Brian Norrisb72f3df2013-12-03 11:04:14 -08001694 bool ecc_fail = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001696 chipnr = (int)(from >> chip->chip_shift);
1697 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001699 realpage = (int)(from >> chip->page_shift);
1700 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001702 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001704 buf = ops->datbuf;
1705 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07001706 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001707
Florian Fainellif8ac0412010-09-07 13:23:43 +02001708 while (1) {
Brian Norrisb72f3df2013-12-03 11:04:14 -08001709 unsigned int ecc_failures = mtd->ecc_stats.failed;
1710
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001711 bytes = min(mtd->writesize - col, readlen);
1712 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001713
Kamal Dasu66507c72014-05-01 20:51:19 -04001714 if (!aligned)
1715 use_bufpoi = 1;
1716 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
1717 use_bufpoi = !virt_addr_valid(buf);
1718 else
1719 use_bufpoi = 0;
1720
Brian Norris8b6e50c2011-05-25 14:59:01 -07001721 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001722 if (realpage != chip->pagebuf || oob) {
Kamal Dasu66507c72014-05-01 20:51:19 -04001723 bufpoi = use_bufpoi ? chip->buffers->databuf : buf;
1724
1725 if (use_bufpoi && aligned)
1726 pr_debug("%s: using read bounce buffer for buf@%p\n",
1727 __func__, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Brian Norrisba84fb52014-01-03 15:13:33 -08001729read_retry:
Brian Norrisc00a0992012-05-01 17:12:54 -07001730 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001731
Mike Dunnedbc45402012-04-25 12:06:11 -07001732 /*
1733 * Now read the page into the buffer. Absent an error,
1734 * the read methods return max bitflips per ecc step.
1735 */
Brian Norris0612b9d2011-08-30 18:45:40 -07001736 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07001737 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001738 oob_required,
1739 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001740 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
1741 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001742 ret = chip->ecc.read_subpage(mtd, chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001743 col, bytes, bufpoi,
1744 page);
David Woodhouse956e9442006-09-25 17:12:39 +01001745 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001746 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001747 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001748 if (ret < 0) {
Kamal Dasu66507c72014-05-01 20:51:19 -04001749 if (use_bufpoi)
Brian Norris6d77b9d2011-09-07 13:13:40 -07001750 /* Invalidate page cache */
1751 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001752 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001753 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001754
Mike Dunnedbc45402012-04-25 12:06:11 -07001755 max_bitflips = max_t(unsigned int, max_bitflips, ret);
1756
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001757 /* Transfer not aligned data */
Kamal Dasu66507c72014-05-01 20:51:19 -04001758 if (use_bufpoi) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001759 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norrisb72f3df2013-12-03 11:04:14 -08001760 !(mtd->ecc_stats.failed - ecc_failures) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07001761 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001762 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07001763 chip->pagebuf_bitflips = ret;
1764 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07001765 /* Invalidate page cache */
1766 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07001767 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001768 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001770
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001771 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02001772 int toread = min(oobreadlen, max_oobsize);
1773
1774 if (toread) {
1775 oob = nand_transfer_oob(chip,
1776 oob, ops, toread);
1777 oobreadlen -= toread;
1778 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001779 }
Brian Norris5bc7c332013-03-13 09:51:31 -07001780
1781 if (chip->options & NAND_NEED_READRDY) {
1782 /* Apply delay or wait for ready/busy pin */
1783 if (!chip->dev_ready)
1784 udelay(chip->chip_delay);
1785 else
1786 nand_wait_ready(mtd);
1787 }
Brian Norrisb72f3df2013-12-03 11:04:14 -08001788
Brian Norrisba84fb52014-01-03 15:13:33 -08001789 if (mtd->ecc_stats.failed - ecc_failures) {
Brian Norris28fa65e2014-02-12 16:08:28 -08001790 if (retry_mode + 1 < chip->read_retries) {
Brian Norrisba84fb52014-01-03 15:13:33 -08001791 retry_mode++;
1792 ret = nand_setup_read_retry(mtd,
1793 retry_mode);
1794 if (ret < 0)
1795 break;
1796
1797 /* Reset failures; retry */
1798 mtd->ecc_stats.failed = ecc_failures;
1799 goto read_retry;
1800 } else {
1801 /* No more retry modes; real failure */
1802 ecc_fail = true;
1803 }
1804 }
1805
1806 buf += bytes;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001807 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001808 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001809 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07001810 max_bitflips = max_t(unsigned int, max_bitflips,
1811 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001812 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001814 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001815
Brian Norrisba84fb52014-01-03 15:13:33 -08001816 /* Reset to retry mode 0 */
1817 if (retry_mode) {
1818 ret = nand_setup_read_retry(mtd, 0);
1819 if (ret < 0)
1820 break;
1821 retry_mode = 0;
1822 }
1823
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001824 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001825 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Brian Norris8b6e50c2011-05-25 14:59:01 -07001827 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 col = 0;
1829 /* Increment page address */
1830 realpage++;
1831
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001832 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 /* Check, if we cross a chip boundary */
1834 if (!page) {
1835 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001836 chip->select_chip(mtd, -1);
1837 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08001840 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001842 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03001843 if (oob)
1844 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001845
Mike Dunn3f91e942012-04-25 12:06:09 -07001846 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001847 return ret;
1848
Brian Norrisb72f3df2013-12-03 11:04:14 -08001849 if (ecc_fail)
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02001850 return -EBADMSG;
1851
Mike Dunnedbc45402012-04-25 12:06:11 -07001852 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001853}
1854
1855/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001856 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001857 * @mtd: MTD device structure
1858 * @from: offset to read from
1859 * @len: number of bytes to read
1860 * @retlen: pointer to variable to store the number of read bytes
1861 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001862 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001863 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001864 */
1865static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
1866 size_t *retlen, uint8_t *buf)
1867{
Brian Norris4a89ff82011-08-30 18:45:45 -07001868 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001869 int ret;
1870
Huang Shijie6a8214a2012-11-19 14:43:30 +08001871 nand_get_device(mtd, FL_READING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08001872 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07001873 ops.len = len;
1874 ops.datbuf = buf;
Huang Shijie11041ae2012-07-03 16:44:14 +08001875 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07001876 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07001877 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001878 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001879 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880}
1881
1882/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001883 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001884 * @mtd: mtd info structure
1885 * @chip: nand chip info structure
1886 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001887 */
1888static int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001889 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001890{
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001891 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001892 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001893 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001894}
1895
1896/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001897 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001898 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07001899 * @mtd: mtd info structure
1900 * @chip: nand chip info structure
1901 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001902 */
1903static int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001904 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001905{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001906 int length = mtd->oobsize;
1907 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1908 int eccsize = chip->ecc.size;
Baruch Siach2ea69d22015-01-22 15:23:05 +02001909 uint8_t *bufpoi = chip->oob_poi;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001910 int i, toread, sndrnd = 0, pos;
1911
1912 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
1913 for (i = 0; i < chip->ecc.steps; i++) {
1914 if (sndrnd) {
1915 pos = eccsize + i * (eccsize + chunk);
1916 if (mtd->writesize > 512)
1917 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
1918 else
1919 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
1920 } else
1921 sndrnd = 1;
1922 toread = min_t(int, length, chunk);
1923 chip->read_buf(mtd, bufpoi, toread);
1924 bufpoi += toread;
1925 length -= toread;
1926 }
1927 if (length > 0)
1928 chip->read_buf(mtd, bufpoi, length);
1929
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03001930 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001931}
1932
1933/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001934 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001935 * @mtd: mtd info structure
1936 * @chip: nand chip info structure
1937 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001938 */
1939static int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
1940 int page)
1941{
1942 int status = 0;
1943 const uint8_t *buf = chip->oob_poi;
1944 int length = mtd->oobsize;
1945
1946 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
1947 chip->write_buf(mtd, buf, length);
1948 /* Send command to program the OOB data */
1949 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
1950
1951 status = chip->waitfunc(mtd, chip);
1952
Savin Zlobec0d420f92006-06-21 11:51:20 +02001953 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001954}
1955
1956/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001957 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001958 * with syndrome - only for large page flash
1959 * @mtd: mtd info structure
1960 * @chip: nand chip info structure
1961 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001962 */
1963static int nand_write_oob_syndrome(struct mtd_info *mtd,
1964 struct nand_chip *chip, int page)
1965{
1966 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
1967 int eccsize = chip->ecc.size, length = mtd->oobsize;
1968 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
1969 const uint8_t *bufpoi = chip->oob_poi;
1970
1971 /*
1972 * data-ecc-data-ecc ... ecc-oob
1973 * or
1974 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
1975 */
1976 if (!chip->ecc.prepad && !chip->ecc.postpad) {
1977 pos = steps * (eccsize + chunk);
1978 steps = 0;
1979 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02001980 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02001981
1982 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
1983 for (i = 0; i < steps; i++) {
1984 if (sndcmd) {
1985 if (mtd->writesize <= 512) {
1986 uint32_t fill = 0xFFFFFFFF;
1987
1988 len = eccsize;
1989 while (len > 0) {
1990 int num = min_t(int, len, 4);
1991 chip->write_buf(mtd, (uint8_t *)&fill,
1992 num);
1993 len -= num;
1994 }
1995 } else {
1996 pos = eccsize + i * (eccsize + chunk);
1997 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
1998 }
1999 } else
2000 sndcmd = 1;
2001 len = min_t(int, length, chunk);
2002 chip->write_buf(mtd, bufpoi, len);
2003 bufpoi += len;
2004 length -= len;
2005 }
2006 if (length > 0)
2007 chip->write_buf(mtd, bufpoi, length);
2008
2009 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
2010 status = chip->waitfunc(mtd, chip);
2011
2012 return status & NAND_STATUS_FAIL ? -EIO : 0;
2013}
2014
2015/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002016 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002017 * @mtd: MTD device structure
2018 * @from: offset to read from
2019 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002021 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002023static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
2024 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025{
Brian Norrisc00a0992012-05-01 17:12:54 -07002026 int page, realpage, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002027 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris041e4572011-06-23 16:45:24 -07002028 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03002029 int readlen = ops->ooblen;
2030 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002031 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002032 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Brian Norris289c0522011-07-19 10:06:09 -07002034 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302035 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036
Brian Norris041e4572011-06-23 16:45:24 -07002037 stats = mtd->ecc_stats;
2038
Brian Norris0612b9d2011-08-30 18:45:40 -07002039 if (ops->mode == MTD_OPS_AUTO_OOB)
Vitaly Wool70145682006-11-03 18:20:38 +03002040 len = chip->ecc.layout->oobavail;
Adrian Hunter03736152007-01-31 17:58:29 +02002041 else
2042 len = mtd->oobsize;
2043
2044 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002045 pr_debug("%s: attempt to start read outside oob\n",
2046 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002047 return -EINVAL;
2048 }
2049
2050 /* Do not allow reads past end of device */
2051 if (unlikely(from >= mtd->size ||
2052 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
2053 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002054 pr_debug("%s: attempt to read beyond end of device\n",
2055 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002056 return -EINVAL;
2057 }
Vitaly Wool70145682006-11-03 18:20:38 +03002058
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002059 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002060 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002062 /* Shift to get page */
2063 realpage = (int)(from >> chip->page_shift);
2064 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
Florian Fainellif8ac0412010-09-07 13:23:43 +02002066 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002067 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002068 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07002069 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002070 ret = chip->ecc.read_oob(mtd, chip, page);
2071
2072 if (ret < 0)
2073 break;
Vitaly Wool70145682006-11-03 18:20:38 +03002074
2075 len = min(len, readlen);
2076 buf = nand_transfer_oob(chip, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002077
Brian Norris5bc7c332013-03-13 09:51:31 -07002078 if (chip->options & NAND_NEED_READRDY) {
2079 /* Apply delay or wait for ready/busy pin */
2080 if (!chip->dev_ready)
2081 udelay(chip->chip_delay);
2082 else
2083 nand_wait_ready(mtd);
2084 }
2085
Vitaly Wool70145682006-11-03 18:20:38 +03002086 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02002087 if (!readlen)
2088 break;
2089
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002090 /* Increment page address */
2091 realpage++;
2092
2093 page = realpage & chip->pagemask;
2094 /* Check, if we cross a chip boundary */
2095 if (!page) {
2096 chipnr++;
2097 chip->select_chip(mtd, -1);
2098 chip->select_chip(mtd, chipnr);
2099 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08002101 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002103 ops->oobretlen = ops->ooblen - readlen;
2104
2105 if (ret < 0)
2106 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07002107
2108 if (mtd->ecc_stats.failed - stats.failed)
2109 return -EBADMSG;
2110
2111 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112}
2113
2114/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002115 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002116 * @mtd: MTD device structure
2117 * @from: offset to read from
2118 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002120 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002122static int nand_read_oob(struct mtd_info *mtd, loff_t from,
2123 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002125 int ret = -ENOTSUPP;
2126
2127 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128
2129 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002130 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002131 pr_debug("%s: attempt to read beyond end of device\n",
2132 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133 return -EINVAL;
2134 }
2135
Huang Shijie6a8214a2012-11-19 14:43:30 +08002136 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
Florian Fainellif8ac0412010-09-07 13:23:43 +02002138 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002139 case MTD_OPS_PLACE_OOB:
2140 case MTD_OPS_AUTO_OOB:
2141 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002142 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002143
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002144 default:
2145 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146 }
2147
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002148 if (!ops->datbuf)
2149 ret = nand_do_read_oob(mtd, from, ops);
2150 else
2151 ret = nand_do_read_ops(mtd, from, ops);
2152
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002153out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002155 return ret;
2156}
2157
2158
2159/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002160 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002161 * @mtd: mtd info structure
2162 * @chip: nand chip info structure
2163 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002164 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002165 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08002166 *
Brian Norris7854d3f2011-06-23 14:12:08 -07002167 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002168 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002169static int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002170 const uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002171{
2172 chip->write_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07002173 if (oob_required)
2174 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08002175
2176 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177}
2178
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002179/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002180 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002181 * @mtd: mtd info structure
2182 * @chip: nand chip info structure
2183 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002184 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002185 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08002186 *
2187 * We need a special oob layout and handling even when ECC isn't checked.
2188 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002189static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002190 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002191 const uint8_t *buf, int oob_required,
2192 int page)
David Brownell52ff49d2009-03-04 12:01:36 -08002193{
2194 int eccsize = chip->ecc.size;
2195 int eccbytes = chip->ecc.bytes;
2196 uint8_t *oob = chip->oob_poi;
2197 int steps, size;
2198
2199 for (steps = chip->ecc.steps; steps > 0; steps--) {
2200 chip->write_buf(mtd, buf, eccsize);
2201 buf += eccsize;
2202
2203 if (chip->ecc.prepad) {
2204 chip->write_buf(mtd, oob, chip->ecc.prepad);
2205 oob += chip->ecc.prepad;
2206 }
2207
Boris BREZILLON60c3bc12014-02-01 19:10:28 +01002208 chip->write_buf(mtd, oob, eccbytes);
David Brownell52ff49d2009-03-04 12:01:36 -08002209 oob += eccbytes;
2210
2211 if (chip->ecc.postpad) {
2212 chip->write_buf(mtd, oob, chip->ecc.postpad);
2213 oob += chip->ecc.postpad;
2214 }
2215 }
2216
2217 size = mtd->oobsize - (oob - chip->oob_poi);
2218 if (size)
2219 chip->write_buf(mtd, oob, size);
Josh Wufdbad98d2012-06-25 18:07:45 +08002220
2221 return 0;
David Brownell52ff49d2009-03-04 12:01:36 -08002222}
2223/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002224 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002225 * @mtd: mtd info structure
2226 * @chip: nand chip info structure
2227 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002228 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002229 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002230 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002231static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002232 const uint8_t *buf, int oob_required,
2233 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002234{
2235 int i, eccsize = chip->ecc.size;
2236 int eccbytes = chip->ecc.bytes;
2237 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002238 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002239 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002240 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002241
Brian Norris7854d3f2011-06-23 14:12:08 -07002242 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002243 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
2244 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002245
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002246 for (i = 0; i < chip->ecc.total; i++)
2247 chip->oob_poi[eccpos[i]] = ecc_calc[i];
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002248
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002249 return chip->ecc.write_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002250}
2251
2252/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002253 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002254 * @mtd: mtd info structure
2255 * @chip: nand chip info structure
2256 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002257 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002258 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002259 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002260static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002261 const uint8_t *buf, int oob_required,
2262 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002263{
2264 int i, eccsize = chip->ecc.size;
2265 int eccbytes = chip->ecc.bytes;
2266 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002267 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002268 const uint8_t *p = buf;
Ben Dooks8b099a32007-05-28 19:17:54 +01002269 uint32_t *eccpos = chip->ecc.layout->eccpos;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002270
2271 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2272 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002273 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002274 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2275 }
2276
2277 for (i = 0; i < chip->ecc.total; i++)
2278 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2279
2280 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08002281
2282 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002283}
2284
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302285
2286/**
Brian Norris73c8aaf2015-02-28 02:04:18 -08002287 * nand_write_subpage_hwecc - [REPLACEABLE] hardware ECC based subpage write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302288 * @mtd: mtd info structure
2289 * @chip: nand chip info structure
Brian Norrisd6a950802013-08-08 17:16:36 -07002290 * @offset: column address of subpage within the page
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302291 * @data_len: data length
Brian Norrisd6a950802013-08-08 17:16:36 -07002292 * @buf: data buffer
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302293 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002294 * @page: page number to write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302295 */
2296static int nand_write_subpage_hwecc(struct mtd_info *mtd,
2297 struct nand_chip *chip, uint32_t offset,
Brian Norrisd6a950802013-08-08 17:16:36 -07002298 uint32_t data_len, const uint8_t *buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002299 int oob_required, int page)
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302300{
2301 uint8_t *oob_buf = chip->oob_poi;
2302 uint8_t *ecc_calc = chip->buffers->ecccalc;
2303 int ecc_size = chip->ecc.size;
2304 int ecc_bytes = chip->ecc.bytes;
2305 int ecc_steps = chip->ecc.steps;
2306 uint32_t *eccpos = chip->ecc.layout->eccpos;
2307 uint32_t start_step = offset / ecc_size;
2308 uint32_t end_step = (offset + data_len - 1) / ecc_size;
2309 int oob_bytes = mtd->oobsize / ecc_steps;
2310 int step, i;
2311
2312 for (step = 0; step < ecc_steps; step++) {
2313 /* configure controller for WRITE access */
2314 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2315
2316 /* write data (untouched subpages already masked by 0xFF) */
Brian Norrisd6a950802013-08-08 17:16:36 -07002317 chip->write_buf(mtd, buf, ecc_size);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302318
2319 /* mask ECC of un-touched subpages by padding 0xFF */
2320 if ((step < start_step) || (step > end_step))
2321 memset(ecc_calc, 0xff, ecc_bytes);
2322 else
Brian Norrisd6a950802013-08-08 17:16:36 -07002323 chip->ecc.calculate(mtd, buf, ecc_calc);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302324
2325 /* mask OOB of un-touched subpages by padding 0xFF */
2326 /* if oob_required, preserve OOB metadata of written subpage */
2327 if (!oob_required || (step < start_step) || (step > end_step))
2328 memset(oob_buf, 0xff, oob_bytes);
2329
Brian Norrisd6a950802013-08-08 17:16:36 -07002330 buf += ecc_size;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302331 ecc_calc += ecc_bytes;
2332 oob_buf += oob_bytes;
2333 }
2334
2335 /* copy calculated ECC for whole page to chip->buffer->oob */
2336 /* this include masked-value(0xFF) for unwritten subpages */
2337 ecc_calc = chip->buffers->ecccalc;
2338 for (i = 0; i < chip->ecc.total; i++)
2339 chip->oob_poi[eccpos[i]] = ecc_calc[i];
2340
2341 /* write OOB buffer to NAND device */
2342 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2343
2344 return 0;
2345}
2346
2347
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002348/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002349 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002350 * @mtd: mtd info structure
2351 * @chip: nand chip info structure
2352 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002353 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002354 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002355 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002356 * The hw generator calculates the error syndrome automatically. Therefore we
2357 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002358 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002359static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07002360 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002361 const uint8_t *buf, int oob_required,
2362 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002363{
2364 int i, eccsize = chip->ecc.size;
2365 int eccbytes = chip->ecc.bytes;
2366 int eccsteps = chip->ecc.steps;
2367 const uint8_t *p = buf;
2368 uint8_t *oob = chip->oob_poi;
2369
2370 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2371
2372 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2373 chip->write_buf(mtd, p, eccsize);
2374
2375 if (chip->ecc.prepad) {
2376 chip->write_buf(mtd, oob, chip->ecc.prepad);
2377 oob += chip->ecc.prepad;
2378 }
2379
2380 chip->ecc.calculate(mtd, p, oob);
2381 chip->write_buf(mtd, oob, eccbytes);
2382 oob += eccbytes;
2383
2384 if (chip->ecc.postpad) {
2385 chip->write_buf(mtd, oob, chip->ecc.postpad);
2386 oob += chip->ecc.postpad;
2387 }
2388 }
2389
2390 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002391 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002392 if (i)
2393 chip->write_buf(mtd, oob, i);
Josh Wufdbad98d2012-06-25 18:07:45 +08002394
2395 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002396}
2397
2398/**
David Woodhouse956e9442006-09-25 17:12:39 +01002399 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002400 * @mtd: MTD device structure
2401 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302402 * @offset: address offset within the page
2403 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07002404 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07002405 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07002406 * @page: page number to write
2407 * @cached: cached programming
2408 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002409 */
2410static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302411 uint32_t offset, int data_len, const uint8_t *buf,
2412 int oob_required, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002413{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302414 int status, subpage;
2415
2416 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2417 chip->ecc.write_subpage)
2418 subpage = offset || (data_len < mtd->writesize);
2419 else
2420 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002421
2422 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2423
David Woodhouse956e9442006-09-25 17:12:39 +01002424 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302425 status = chip->ecc.write_page_raw(mtd, chip, buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002426 oob_required, page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302427 else if (subpage)
2428 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002429 buf, oob_required, page);
David Woodhouse956e9442006-09-25 17:12:39 +01002430 else
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002431 status = chip->ecc.write_page(mtd, chip, buf, oob_required,
2432 page);
Josh Wufdbad98d2012-06-25 18:07:45 +08002433
2434 if (status < 0)
2435 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002436
2437 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002438 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002439 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002440 */
2441 cached = 0;
2442
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +02002443 if (!cached || !NAND_HAS_CACHEPROG(chip)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002444
2445 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002446 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002447 /*
2448 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002449 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002450 */
2451 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2452 status = chip->errstat(mtd, chip, FL_WRITING, status,
2453 page);
2454
2455 if (status & NAND_STATUS_FAIL)
2456 return -EIO;
2457 } else {
2458 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002459 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002460 }
2461
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002462 return 0;
2463}
2464
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002465/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002466 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002467 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002468 * @oob: oob data buffer
2469 * @len: oob data write length
2470 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002471 */
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002472static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2473 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002474{
Boris BREZILLON862eba52015-12-01 12:03:03 +01002475 struct nand_chip *chip = mtd_to_nand(mtd);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002476
2477 /*
2478 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2479 * data from a previous OOB read.
2480 */
2481 memset(chip->oob_poi, 0xff, mtd->oobsize);
2482
Florian Fainellif8ac0412010-09-07 13:23:43 +02002483 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002484
Brian Norris0612b9d2011-08-30 18:45:40 -07002485 case MTD_OPS_PLACE_OOB:
2486 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002487 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2488 return oob + len;
2489
Brian Norris0612b9d2011-08-30 18:45:40 -07002490 case MTD_OPS_AUTO_OOB: {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002491 struct nand_oobfree *free = chip->ecc.layout->oobfree;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002492 uint32_t boffs = 0, woffs = ops->ooboffs;
2493 size_t bytes = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002494
Florian Fainellif8ac0412010-09-07 13:23:43 +02002495 for (; free->length && len; free++, len -= bytes) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07002496 /* Write request not from offset 0? */
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002497 if (unlikely(woffs)) {
2498 if (woffs >= free->length) {
2499 woffs -= free->length;
2500 continue;
2501 }
2502 boffs = free->offset + woffs;
2503 bytes = min_t(size_t, len,
2504 (free->length - woffs));
2505 woffs = 0;
2506 } else {
2507 bytes = min_t(size_t, len, free->length);
2508 boffs = free->offset;
2509 }
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002510 memcpy(chip->oob_poi + boffs, oob, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002511 oob += bytes;
2512 }
2513 return oob;
2514 }
2515 default:
2516 BUG();
2517 }
2518 return NULL;
2519}
2520
Florian Fainellif8ac0412010-09-07 13:23:43 +02002521#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002522
2523/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002524 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002525 * @mtd: MTD device structure
2526 * @to: offset to write to
2527 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002528 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002529 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002530 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002531static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2532 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002533{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002534 int chipnr, realpage, page, blockmask, column;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002535 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002536 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002537
2538 uint32_t oobwritelen = ops->ooblen;
Brian Norris0612b9d2011-08-30 18:45:40 -07002539 uint32_t oobmaxlen = ops->mode == MTD_OPS_AUTO_OOB ?
Maxim Levitsky782ce792010-02-22 20:39:36 +02002540 mtd->oobavail : mtd->oobsize;
2541
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002542 uint8_t *oob = ops->oobbuf;
2543 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302544 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07002545 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002546
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002547 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002548 if (!writelen)
2549 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002550
Brian Norris8b6e50c2011-05-25 14:59:01 -07002551 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002552 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002553 pr_notice("%s: attempt to write non page aligned data\n",
2554 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002555 return -EINVAL;
2556 }
2557
Thomas Gleixner29072b92006-09-28 15:38:36 +02002558 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002559
Thomas Gleixner6a930962006-06-28 00:11:45 +02002560 chipnr = (int)(to >> chip->chip_shift);
2561 chip->select_chip(mtd, chipnr);
2562
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002563 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002564 if (nand_check_wp(mtd)) {
2565 ret = -EIO;
2566 goto err_out;
2567 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002568
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002569 realpage = (int)(to >> chip->page_shift);
2570 page = realpage & chip->pagemask;
2571 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2572
2573 /* Invalidate the page cache, when we write to the cached page */
Brian Norris537ab1b2014-07-21 19:08:03 -07002574 if (to <= ((loff_t)chip->pagebuf << chip->page_shift) &&
2575 ((loff_t)chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002576 chip->pagebuf = -1;
2577
Maxim Levitsky782ce792010-02-22 20:39:36 +02002578 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002579 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
2580 ret = -EINVAL;
2581 goto err_out;
2582 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02002583
Florian Fainellif8ac0412010-09-07 13:23:43 +02002584 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002585 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002586 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002587 uint8_t *wbuf = buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04002588 int use_bufpoi;
2589 int part_pagewr = (column || writelen < (mtd->writesize - 1));
Thomas Gleixner29072b92006-09-28 15:38:36 +02002590
Kamal Dasu66507c72014-05-01 20:51:19 -04002591 if (part_pagewr)
2592 use_bufpoi = 1;
2593 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
2594 use_bufpoi = !virt_addr_valid(buf);
2595 else
2596 use_bufpoi = 0;
2597
2598 /* Partial page write?, or need to use bounce buffer */
2599 if (use_bufpoi) {
2600 pr_debug("%s: using write bounce buffer for buf@%p\n",
2601 __func__, buf);
Thomas Gleixner29072b92006-09-28 15:38:36 +02002602 cached = 0;
Kamal Dasu66507c72014-05-01 20:51:19 -04002603 if (part_pagewr)
2604 bytes = min_t(int, bytes - column, writelen);
Thomas Gleixner29072b92006-09-28 15:38:36 +02002605 chip->pagebuf = -1;
2606 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2607 memcpy(&chip->buffers->databuf[column], buf, bytes);
2608 wbuf = chip->buffers->databuf;
2609 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002610
Maxim Levitsky782ce792010-02-22 20:39:36 +02002611 if (unlikely(oob)) {
2612 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002613 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002614 oobwritelen -= len;
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002615 } else {
2616 /* We still need to erase leftover OOB data */
2617 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002618 }
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302619 ret = chip->write_page(mtd, chip, column, bytes, wbuf,
2620 oob_required, page, cached,
2621 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002622 if (ret)
2623 break;
2624
2625 writelen -= bytes;
2626 if (!writelen)
2627 break;
2628
Thomas Gleixner29072b92006-09-28 15:38:36 +02002629 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002630 buf += bytes;
2631 realpage++;
2632
2633 page = realpage & chip->pagemask;
2634 /* Check, if we cross a chip boundary */
2635 if (!page) {
2636 chipnr++;
2637 chip->select_chip(mtd, -1);
2638 chip->select_chip(mtd, chipnr);
2639 }
2640 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002641
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002642 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002643 if (unlikely(oob))
2644 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002645
2646err_out:
2647 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002648 return ret;
2649}
2650
2651/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002652 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002653 * @mtd: MTD device structure
2654 * @to: offset to write to
2655 * @len: number of bytes to write
2656 * @retlen: pointer to variable to store the number of written bytes
2657 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002658 *
2659 * NAND write with ECC. Used when performing writes in interrupt context, this
2660 * may for example be called by mtdoops when writing an oops while in panic.
2661 */
2662static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2663 size_t *retlen, const uint8_t *buf)
2664{
Boris BREZILLON862eba52015-12-01 12:03:03 +01002665 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris4a89ff82011-08-30 18:45:45 -07002666 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002667 int ret;
2668
Brian Norris8b6e50c2011-05-25 14:59:01 -07002669 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002670 panic_nand_wait(mtd, chip, 400);
2671
Brian Norris8b6e50c2011-05-25 14:59:01 -07002672 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002673 panic_nand_get_device(chip, mtd, FL_WRITING);
2674
Brian Norris0ec56dc2015-02-28 02:02:30 -08002675 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07002676 ops.len = len;
2677 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae2012-07-03 16:44:14 +08002678 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002679
Brian Norris4a89ff82011-08-30 18:45:45 -07002680 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002681
Brian Norris4a89ff82011-08-30 18:45:45 -07002682 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002683 return ret;
2684}
2685
2686/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002687 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002688 * @mtd: MTD device structure
2689 * @to: offset to write to
2690 * @len: number of bytes to write
2691 * @retlen: pointer to variable to store the number of written bytes
2692 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002693 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002694 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002696static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002697 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698{
Brian Norris4a89ff82011-08-30 18:45:45 -07002699 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002700 int ret;
2701
Huang Shijie6a8214a2012-11-19 14:43:30 +08002702 nand_get_device(mtd, FL_WRITING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08002703 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07002704 ops.len = len;
2705 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae2012-07-03 16:44:14 +08002706 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07002707 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002708 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002709 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002710 return ret;
2711}
2712
2713/**
2714 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002715 * @mtd: MTD device structure
2716 * @to: offset to write to
2717 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002718 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002719 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002720 */
2721static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2722 struct mtd_oob_ops *ops)
2723{
Adrian Hunter03736152007-01-31 17:58:29 +02002724 int chipnr, page, status, len;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002725 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002726
Brian Norris289c0522011-07-19 10:06:09 -07002727 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302728 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729
Brian Norris0612b9d2011-08-30 18:45:40 -07002730 if (ops->mode == MTD_OPS_AUTO_OOB)
Adrian Hunter03736152007-01-31 17:58:29 +02002731 len = chip->ecc.layout->oobavail;
2732 else
2733 len = mtd->oobsize;
2734
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002736 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002737 pr_debug("%s: attempt to write past end of page\n",
2738 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002739 return -EINVAL;
2740 }
2741
Adrian Hunter03736152007-01-31 17:58:29 +02002742 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002743 pr_debug("%s: attempt to start write outside oob\n",
2744 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002745 return -EINVAL;
2746 }
2747
Jason Liu775adc32011-02-25 13:06:18 +08002748 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002749 if (unlikely(to >= mtd->size ||
2750 ops->ooboffs + ops->ooblen >
2751 ((mtd->size >> chip->page_shift) -
2752 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002753 pr_debug("%s: attempt to write beyond end of device\n",
2754 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002755 return -EINVAL;
2756 }
2757
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002758 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002759 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002760
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002761 /* Shift to get page */
2762 page = (int)(to >> chip->page_shift);
2763
2764 /*
2765 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2766 * of my DiskOnChip 2000 test units) will clear the whole data page too
2767 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2768 * it in the doc2000 driver in August 1999. dwmw2.
2769 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002770 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771
2772 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002773 if (nand_check_wp(mtd)) {
2774 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002775 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002776 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002777
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002779 if (page == chip->pagebuf)
2780 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781
THOMSON, Adam (Adam)f7220132011-06-14 16:52:38 +02002782 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002783
Brian Norris0612b9d2011-08-30 18:45:40 -07002784 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002785 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2786 else
2787 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002788
Huang Shijieb0bb6902012-11-19 14:43:29 +08002789 chip->select_chip(mtd, -1);
2790
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002791 if (status)
2792 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793
Vitaly Wool70145682006-11-03 18:20:38 +03002794 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002795
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002796 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002797}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002798
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002799/**
2800 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002801 * @mtd: MTD device structure
2802 * @to: offset to write to
2803 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002804 */
2805static int nand_write_oob(struct mtd_info *mtd, loff_t to,
2806 struct mtd_oob_ops *ops)
2807{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002808 int ret = -ENOTSUPP;
2809
2810 ops->retlen = 0;
2811
2812 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002813 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002814 pr_debug("%s: attempt to write beyond end of device\n",
2815 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002816 return -EINVAL;
2817 }
2818
Huang Shijie6a8214a2012-11-19 14:43:30 +08002819 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002820
Florian Fainellif8ac0412010-09-07 13:23:43 +02002821 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002822 case MTD_OPS_PLACE_OOB:
2823 case MTD_OPS_AUTO_OOB:
2824 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002825 break;
2826
2827 default:
2828 goto out;
2829 }
2830
2831 if (!ops->datbuf)
2832 ret = nand_do_write_oob(mtd, to, ops);
2833 else
2834 ret = nand_do_write_ops(mtd, to, ops);
2835
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002836out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002837 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002838 return ret;
2839}
2840
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841/**
Brian Norris49c50b92014-05-06 16:02:19 -07002842 * single_erase - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002843 * @mtd: MTD device structure
2844 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07002845 *
Brian Norris49c50b92014-05-06 16:02:19 -07002846 * Standard erase command for NAND chips. Returns NAND status.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002847 */
Brian Norris49c50b92014-05-06 16:02:19 -07002848static int single_erase(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849{
Boris BREZILLON862eba52015-12-01 12:03:03 +01002850 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002852 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
2853 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Brian Norris49c50b92014-05-06 16:02:19 -07002854
2855 return chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856}
2857
2858/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002859 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002860 * @mtd: MTD device structure
2861 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002863 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002865static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002866{
David Woodhousee0c7d762006-05-13 18:07:53 +01002867 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002869
Linus Torvalds1da177e2005-04-16 15:20:36 -07002870/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002871 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07002872 * @mtd: MTD device structure
2873 * @instr: erase instruction
2874 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002876 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002878int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
2879 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880{
Adrian Hunter69423d92008-12-10 13:37:21 +00002881 int page, status, pages_per_block, ret, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002882 struct nand_chip *chip = mtd_to_nand(mtd);
Adrian Hunter69423d92008-12-10 13:37:21 +00002883 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884
Brian Norris289c0522011-07-19 10:06:09 -07002885 pr_debug("%s: start = 0x%012llx, len = %llu\n",
2886 __func__, (unsigned long long)instr->addr,
2887 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05302889 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002893 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894
2895 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002896 page = (int)(instr->addr >> chip->page_shift);
2897 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898
2899 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002900 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
2902 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002903 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905 /* Check, if it is write protected */
2906 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07002907 pr_debug("%s: device is write protected!\n",
2908 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909 instr->state = MTD_ERASE_FAILED;
2910 goto erase_exit;
2911 }
2912
2913 /* Loop through the pages */
2914 len = instr->len;
2915
2916 instr->state = MTD_ERASING;
2917
2918 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01002919 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002920 if (nand_block_checkbad(mtd, ((loff_t) page) <<
2921 chip->page_shift, 0, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002922 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
2923 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924 instr->state = MTD_ERASE_FAILED;
2925 goto erase_exit;
2926 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002927
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002928 /*
2929 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07002930 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002931 */
2932 if (page <= chip->pagebuf && chip->pagebuf <
2933 (page + pages_per_block))
2934 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935
Brian Norris49c50b92014-05-06 16:02:19 -07002936 status = chip->erase(mtd, page & chip->pagemask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002938 /*
2939 * See if operation failed and additional status checks are
2940 * available
2941 */
2942 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2943 status = chip->errstat(mtd, chip, FL_ERASING,
2944 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00002945
Linus Torvalds1da177e2005-04-16 15:20:36 -07002946 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00002947 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07002948 pr_debug("%s: failed erase, page 0x%08x\n",
2949 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002950 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00002951 instr->fail_addr =
2952 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002953 goto erase_exit;
2954 }
David A. Marlin30f464b2005-01-17 18:35:25 +00002955
Linus Torvalds1da177e2005-04-16 15:20:36 -07002956 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03002957 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002958 page += pages_per_block;
2959
2960 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002961 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002962 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002963 chip->select_chip(mtd, -1);
2964 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965 }
2966 }
2967 instr->state = MTD_ERASE_DONE;
2968
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002969erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002970
2971 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002972
2973 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002974 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002975 nand_release_device(mtd);
2976
David Woodhouse49defc02007-10-06 15:01:59 -04002977 /* Do call back function */
2978 if (!ret)
2979 mtd_erase_callback(instr);
2980
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981 /* Return more or less happy */
2982 return ret;
2983}
2984
2985/**
2986 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07002987 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002988 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002989 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002990 */
David Woodhousee0c7d762006-05-13 18:07:53 +01002991static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002992{
Brian Norris289c0522011-07-19 10:06:09 -07002993 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002994
2995 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08002996 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01002998 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999}
3000
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003002 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07003003 * @mtd: MTD device structure
3004 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07003005 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003006static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007{
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003008 return nand_block_checkbad(mtd, offs, 1, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003009}
3010
3011/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003012 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07003013 * @mtd: MTD device structure
3014 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07003015 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003016static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003018 int ret;
3019
Florian Fainellif8ac0412010-09-07 13:23:43 +02003020 ret = nand_block_isbad(mtd, ofs);
3021 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003022 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023 if (ret > 0)
3024 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01003025 return ret;
3026 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003027
Brian Norris5a0edb22013-07-30 17:52:58 -07003028 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029}
3030
3031/**
Huang Shijie7db03ec2012-09-13 14:57:52 +08003032 * nand_onfi_set_features- [REPLACEABLE] set features for ONFI nand
3033 * @mtd: MTD device structure
3034 * @chip: nand chip info structure
3035 * @addr: feature address.
3036 * @subfeature_param: the subfeature parameters, a four bytes array.
3037 */
3038static int nand_onfi_set_features(struct mtd_info *mtd, struct nand_chip *chip,
3039 int addr, uint8_t *subfeature_param)
3040{
3041 int status;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003042 int i;
Huang Shijie7db03ec2012-09-13 14:57:52 +08003043
David Mosbergerd914c932013-05-29 15:30:13 +03003044 if (!chip->onfi_version ||
3045 !(le16_to_cpu(chip->onfi_params.opt_cmd)
3046 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08003047 return -EINVAL;
3048
3049 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003050 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
3051 chip->write_byte(mtd, subfeature_param[i]);
3052
Huang Shijie7db03ec2012-09-13 14:57:52 +08003053 status = chip->waitfunc(mtd, chip);
3054 if (status & NAND_STATUS_FAIL)
3055 return -EIO;
3056 return 0;
3057}
3058
3059/**
3060 * nand_onfi_get_features- [REPLACEABLE] get features for ONFI nand
3061 * @mtd: MTD device structure
3062 * @chip: nand chip info structure
3063 * @addr: feature address.
3064 * @subfeature_param: the subfeature parameters, a four bytes array.
3065 */
3066static int nand_onfi_get_features(struct mtd_info *mtd, struct nand_chip *chip,
3067 int addr, uint8_t *subfeature_param)
3068{
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003069 int i;
3070
David Mosbergerd914c932013-05-29 15:30:13 +03003071 if (!chip->onfi_version ||
3072 !(le16_to_cpu(chip->onfi_params.opt_cmd)
3073 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08003074 return -EINVAL;
3075
Huang Shijie7db03ec2012-09-13 14:57:52 +08003076 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003077 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
3078 *subfeature_param++ = chip->read_byte(mtd);
Huang Shijie7db03ec2012-09-13 14:57:52 +08003079 return 0;
3080}
3081
3082/**
Vitaly Wool962034f2005-09-15 14:58:53 +01003083 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07003084 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01003085 */
3086static int nand_suspend(struct mtd_info *mtd)
3087{
Huang Shijie6a8214a2012-11-19 14:43:30 +08003088 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01003089}
3090
3091/**
3092 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07003093 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01003094 */
3095static void nand_resume(struct mtd_info *mtd)
3096{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003097 struct nand_chip *chip = mtd_to_nand(mtd);
Vitaly Wool962034f2005-09-15 14:58:53 +01003098
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003099 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01003100 nand_release_device(mtd);
3101 else
Brian Norrisd0370212011-07-19 10:06:08 -07003102 pr_err("%s called for a chip which is not in suspended state\n",
3103 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01003104}
3105
Scott Branden72ea4032014-11-20 11:18:05 -08003106/**
3107 * nand_shutdown - [MTD Interface] Finish the current NAND operation and
3108 * prevent further operations
3109 * @mtd: MTD device structure
3110 */
3111static void nand_shutdown(struct mtd_info *mtd)
3112{
Brian Norris9ca641b2015-11-09 16:37:28 -08003113 nand_get_device(mtd, FL_PM_SUSPENDED);
Scott Branden72ea4032014-11-20 11:18:05 -08003114}
3115
Brian Norris8b6e50c2011-05-25 14:59:01 -07003116/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003117static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003118{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003119 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003120 if (!chip->chip_delay)
3121 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
3123 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003124 if (chip->cmdfunc == NULL)
3125 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003126
3127 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003128 if (chip->waitfunc == NULL)
3129 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003130
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003131 if (!chip->select_chip)
3132 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07003133
Huang Shijie4204ccc2013-08-16 10:10:07 +08003134 /* set for ONFI nand */
3135 if (!chip->onfi_set_features)
3136 chip->onfi_set_features = nand_onfi_set_features;
3137 if (!chip->onfi_get_features)
3138 chip->onfi_get_features = nand_onfi_get_features;
3139
Brian Norris68e80782013-07-18 01:17:02 -07003140 /* If called twice, pointers that depend on busw may need to be reset */
3141 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003142 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
3143 if (!chip->read_word)
3144 chip->read_word = nand_read_word;
3145 if (!chip->block_bad)
3146 chip->block_bad = nand_block_bad;
3147 if (!chip->block_markbad)
3148 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07003149 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003150 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003151 if (!chip->write_byte || chip->write_byte == nand_write_byte)
3152 chip->write_byte = busw ? nand_write_byte16 : nand_write_byte;
Brian Norris68e80782013-07-18 01:17:02 -07003153 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003154 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003155 if (!chip->scan_bbt)
3156 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003157
3158 if (!chip->controller) {
3159 chip->controller = &chip->hwcontrol;
3160 spin_lock_init(&chip->controller->lock);
3161 init_waitqueue_head(&chip->controller->wq);
3162 }
3163
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003164}
3165
Brian Norris8b6e50c2011-05-25 14:59:01 -07003166/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003167static void sanitize_string(uint8_t *s, size_t len)
3168{
3169 ssize_t i;
3170
Brian Norris8b6e50c2011-05-25 14:59:01 -07003171 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003172 s[len - 1] = 0;
3173
Brian Norris8b6e50c2011-05-25 14:59:01 -07003174 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003175 for (i = 0; i < len - 1; i++) {
3176 if (s[i] < ' ' || s[i] > 127)
3177 s[i] = '?';
3178 }
3179
Brian Norris8b6e50c2011-05-25 14:59:01 -07003180 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003181 strim(s);
3182}
3183
3184static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
3185{
3186 int i;
3187 while (len--) {
3188 crc ^= *p++ << 8;
3189 for (i = 0; i < 8; i++)
3190 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
3191 }
3192
3193 return crc;
3194}
3195
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003196/* Parse the Extended Parameter Page. */
3197static int nand_flash_detect_ext_param_page(struct mtd_info *mtd,
3198 struct nand_chip *chip, struct nand_onfi_params *p)
3199{
3200 struct onfi_ext_param_page *ep;
3201 struct onfi_ext_section *s;
3202 struct onfi_ext_ecc_info *ecc;
3203 uint8_t *cursor;
3204 int ret = -EINVAL;
3205 int len;
3206 int i;
3207
3208 len = le16_to_cpu(p->ext_param_page_length) * 16;
3209 ep = kmalloc(len, GFP_KERNEL);
Brian Norris5cb13272013-09-16 17:59:20 -07003210 if (!ep)
3211 return -ENOMEM;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003212
3213 /* Send our own NAND_CMD_PARAM. */
3214 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
3215
3216 /* Use the Change Read Column command to skip the ONFI param pages. */
3217 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
3218 sizeof(*p) * p->num_of_param_pages , -1);
3219
3220 /* Read out the Extended Parameter Page. */
3221 chip->read_buf(mtd, (uint8_t *)ep, len);
3222 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
3223 != le16_to_cpu(ep->crc))) {
3224 pr_debug("fail in the CRC.\n");
3225 goto ext_out;
3226 }
3227
3228 /*
3229 * Check the signature.
3230 * Do not strictly follow the ONFI spec, maybe changed in future.
3231 */
3232 if (strncmp(ep->sig, "EPPS", 4)) {
3233 pr_debug("The signature is invalid.\n");
3234 goto ext_out;
3235 }
3236
3237 /* find the ECC section. */
3238 cursor = (uint8_t *)(ep + 1);
3239 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
3240 s = ep->sections + i;
3241 if (s->type == ONFI_SECTION_TYPE_2)
3242 break;
3243 cursor += s->length * 16;
3244 }
3245 if (i == ONFI_EXT_SECTION_MAX) {
3246 pr_debug("We can not find the ECC section.\n");
3247 goto ext_out;
3248 }
3249
3250 /* get the info we want. */
3251 ecc = (struct onfi_ext_ecc_info *)cursor;
3252
Brian Norris4ae7d222013-09-16 18:20:21 -07003253 if (!ecc->codeword_size) {
3254 pr_debug("Invalid codeword size\n");
3255 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003256 }
3257
Brian Norris4ae7d222013-09-16 18:20:21 -07003258 chip->ecc_strength_ds = ecc->ecc_bits;
3259 chip->ecc_step_ds = 1 << ecc->codeword_size;
Brian Norris5cb13272013-09-16 17:59:20 -07003260 ret = 0;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003261
3262ext_out:
3263 kfree(ep);
3264 return ret;
3265}
3266
Brian Norris8429bb32013-12-03 15:51:09 -08003267static int nand_setup_read_retry_micron(struct mtd_info *mtd, int retry_mode)
3268{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003269 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris8429bb32013-12-03 15:51:09 -08003270 uint8_t feature[ONFI_SUBFEATURE_PARAM_LEN] = {retry_mode};
3271
3272 return chip->onfi_set_features(mtd, chip, ONFI_FEATURE_ADDR_READ_RETRY,
3273 feature);
3274}
3275
3276/*
3277 * Configure chip properties from Micron vendor-specific ONFI table
3278 */
3279static void nand_onfi_detect_micron(struct nand_chip *chip,
3280 struct nand_onfi_params *p)
3281{
3282 struct nand_onfi_vendor_micron *micron = (void *)p->vendor;
3283
3284 if (le16_to_cpu(p->vendor_revision) < 1)
3285 return;
3286
3287 chip->read_retries = micron->read_retry_options;
3288 chip->setup_read_retry = nand_setup_read_retry_micron;
3289}
3290
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003291/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003292 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003293 */
3294static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003295 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003296{
3297 struct nand_onfi_params *p = &chip->onfi_params;
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003298 int i, j;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003299 int val;
3300
Brian Norris7854d3f2011-06-23 14:12:08 -07003301 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003302 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
3303 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
3304 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
3305 return 0;
3306
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003307 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
3308 for (i = 0; i < 3; i++) {
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003309 for (j = 0; j < sizeof(*p); j++)
3310 ((uint8_t *)p)[j] = chip->read_byte(mtd);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003311 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
3312 le16_to_cpu(p->crc)) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003313 break;
3314 }
3315 }
3316
Brian Norrisc7f23a72013-08-13 10:51:55 -07003317 if (i == 3) {
3318 pr_err("Could not find valid ONFI parameter page; aborting\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003319 return 0;
Brian Norrisc7f23a72013-08-13 10:51:55 -07003320 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003321
Brian Norris8b6e50c2011-05-25 14:59:01 -07003322 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003323 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003324 if (val & (1 << 5))
3325 chip->onfi_version = 23;
3326 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003327 chip->onfi_version = 22;
3328 else if (val & (1 << 3))
3329 chip->onfi_version = 21;
3330 else if (val & (1 << 2))
3331 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003332 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003333 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003334
3335 if (!chip->onfi_version) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03003336 pr_info("unsupported ONFI version: %d\n", val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003337 return 0;
3338 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003339
3340 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3341 sanitize_string(p->model, sizeof(p->model));
3342 if (!mtd->name)
3343 mtd->name = p->model;
Brian Norris4355b702013-08-27 18:45:10 -07003344
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003345 mtd->writesize = le32_to_cpu(p->byte_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003346
3347 /*
3348 * pages_per_block and blocks_per_lun may not be a power-of-2 size
3349 * (don't ask me who thought of this...). MTD assumes that these
3350 * dimensions will be power-of-2, so just truncate the remaining area.
3351 */
3352 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3353 mtd->erasesize *= mtd->writesize;
3354
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003355 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003356
3357 /* See erasesize comment */
3358 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
Matthieu CASTET63795752012-03-19 15:35:25 +01003359 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijie13fbd172013-09-25 14:58:13 +08003360 chip->bits_per_cell = p->bits_per_cell;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003361
3362 if (onfi_feature(chip) & ONFI_FEATURE_16_BIT_BUS)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003363 *busw = NAND_BUSWIDTH_16;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003364 else
3365 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003366
Huang Shijie10c86ba2013-05-17 11:17:26 +08003367 if (p->ecc_bits != 0xff) {
3368 chip->ecc_strength_ds = p->ecc_bits;
3369 chip->ecc_step_ds = 512;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003370 } else if (chip->onfi_version >= 21 &&
3371 (onfi_feature(chip) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
3372
3373 /*
3374 * The nand_flash_detect_ext_param_page() uses the
3375 * Change Read Column command which maybe not supported
3376 * by the chip->cmdfunc. So try to update the chip->cmdfunc
3377 * now. We do not replace user supplied command function.
3378 */
3379 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3380 chip->cmdfunc = nand_command_lp;
3381
3382 /* The Extended Parameter Page is supported since ONFI 2.1. */
3383 if (nand_flash_detect_ext_param_page(mtd, chip, p))
Brian Norrisc7f23a72013-08-13 10:51:55 -07003384 pr_warn("Failed to detect ONFI extended param page\n");
3385 } else {
3386 pr_warn("Could not retrieve ONFI ECC requirements\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08003387 }
3388
Brian Norris8429bb32013-12-03 15:51:09 -08003389 if (p->jedec_id == NAND_MFR_MICRON)
3390 nand_onfi_detect_micron(chip, p);
3391
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003392 return 1;
3393}
3394
3395/*
Huang Shijie91361812014-02-21 13:39:40 +08003396 * Check if the NAND chip is JEDEC compliant, returns 1 if it is, 0 otherwise.
3397 */
3398static int nand_flash_detect_jedec(struct mtd_info *mtd, struct nand_chip *chip,
3399 int *busw)
3400{
3401 struct nand_jedec_params *p = &chip->jedec_params;
3402 struct jedec_ecc_info *ecc;
3403 int val;
3404 int i, j;
3405
3406 /* Try JEDEC for unknown chip or LP */
3407 chip->cmdfunc(mtd, NAND_CMD_READID, 0x40, -1);
3408 if (chip->read_byte(mtd) != 'J' || chip->read_byte(mtd) != 'E' ||
3409 chip->read_byte(mtd) != 'D' || chip->read_byte(mtd) != 'E' ||
3410 chip->read_byte(mtd) != 'C')
3411 return 0;
3412
3413 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0x40, -1);
3414 for (i = 0; i < 3; i++) {
3415 for (j = 0; j < sizeof(*p); j++)
3416 ((uint8_t *)p)[j] = chip->read_byte(mtd);
3417
3418 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 510) ==
3419 le16_to_cpu(p->crc))
3420 break;
3421 }
3422
3423 if (i == 3) {
3424 pr_err("Could not find valid JEDEC parameter page; aborting\n");
3425 return 0;
3426 }
3427
3428 /* Check version */
3429 val = le16_to_cpu(p->revision);
3430 if (val & (1 << 2))
3431 chip->jedec_version = 10;
3432 else if (val & (1 << 1))
3433 chip->jedec_version = 1; /* vendor specific version */
3434
3435 if (!chip->jedec_version) {
3436 pr_info("unsupported JEDEC version: %d\n", val);
3437 return 0;
3438 }
3439
3440 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3441 sanitize_string(p->model, sizeof(p->model));
3442 if (!mtd->name)
3443 mtd->name = p->model;
3444
3445 mtd->writesize = le32_to_cpu(p->byte_per_page);
3446
3447 /* Please reference to the comment for nand_flash_detect_onfi. */
3448 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3449 mtd->erasesize *= mtd->writesize;
3450
3451 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
3452
3453 /* Please reference to the comment for nand_flash_detect_onfi. */
3454 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
3455 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
3456 chip->bits_per_cell = p->bits_per_cell;
3457
3458 if (jedec_feature(chip) & JEDEC_FEATURE_16_BIT_BUS)
3459 *busw = NAND_BUSWIDTH_16;
3460 else
3461 *busw = 0;
3462
3463 /* ECC info */
3464 ecc = &p->ecc_info[0];
3465
3466 if (ecc->codeword_size >= 9) {
3467 chip->ecc_strength_ds = ecc->ecc_bits;
3468 chip->ecc_step_ds = 1 << ecc->codeword_size;
3469 } else {
3470 pr_warn("Invalid codeword size\n");
3471 }
3472
3473 return 1;
3474}
3475
3476/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07003477 * nand_id_has_period - Check if an ID string has a given wraparound period
3478 * @id_data: the ID string
3479 * @arrlen: the length of the @id_data array
3480 * @period: the period of repitition
3481 *
3482 * Check if an ID string is repeated within a given sequence of bytes at
3483 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08003484 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07003485 * if the repetition has a period of @period; otherwise, returns zero.
3486 */
3487static int nand_id_has_period(u8 *id_data, int arrlen, int period)
3488{
3489 int i, j;
3490 for (i = 0; i < period; i++)
3491 for (j = i + period; j < arrlen; j += period)
3492 if (id_data[i] != id_data[j])
3493 return 0;
3494 return 1;
3495}
3496
3497/*
3498 * nand_id_len - Get the length of an ID string returned by CMD_READID
3499 * @id_data: the ID string
3500 * @arrlen: the length of the @id_data array
3501
3502 * Returns the length of the ID string, according to known wraparound/trailing
3503 * zero patterns. If no pattern exists, returns the length of the array.
3504 */
3505static int nand_id_len(u8 *id_data, int arrlen)
3506{
3507 int last_nonzero, period;
3508
3509 /* Find last non-zero byte */
3510 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
3511 if (id_data[last_nonzero])
3512 break;
3513
3514 /* All zeros */
3515 if (last_nonzero < 0)
3516 return 0;
3517
3518 /* Calculate wraparound period */
3519 for (period = 1; period < arrlen; period++)
3520 if (nand_id_has_period(id_data, arrlen, period))
3521 break;
3522
3523 /* There's a repeated pattern */
3524 if (period < arrlen)
3525 return period;
3526
3527 /* There are trailing zeros */
3528 if (last_nonzero < arrlen - 1)
3529 return last_nonzero + 1;
3530
3531 /* No pattern detected */
3532 return arrlen;
3533}
3534
Huang Shijie7db906b2013-09-25 14:58:11 +08003535/* Extract the bits of per cell from the 3rd byte of the extended ID */
3536static int nand_get_bits_per_cell(u8 cellinfo)
3537{
3538 int bits;
3539
3540 bits = cellinfo & NAND_CI_CELLTYPE_MSK;
3541 bits >>= NAND_CI_CELLTYPE_SHIFT;
3542 return bits + 1;
3543}
3544
Brian Norrise3b88bd2012-09-24 20:40:52 -07003545/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003546 * Many new NAND share similar device ID codes, which represent the size of the
3547 * chip. The rest of the parameters must be decoded according to generic or
3548 * manufacturer-specific "extended ID" decoding patterns.
3549 */
3550static void nand_decode_ext_id(struct mtd_info *mtd, struct nand_chip *chip,
3551 u8 id_data[8], int *busw)
3552{
Brian Norrise3b88bd2012-09-24 20:40:52 -07003553 int extid, id_len;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003554 /* The 3rd id byte holds MLC / multichip data */
Huang Shijie7db906b2013-09-25 14:58:11 +08003555 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003556 /* The 4th id byte is the important one */
3557 extid = id_data[3];
3558
Brian Norrise3b88bd2012-09-24 20:40:52 -07003559 id_len = nand_id_len(id_data, 8);
3560
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003561 /*
3562 * Field definitions are in the following datasheets:
3563 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norrisaf451af2012-10-09 23:26:06 -07003564 * New Samsung (6 byte ID): Samsung K9GAG08U0F (p.44)
Brian Norris73ca3922012-09-24 20:40:54 -07003565 * Hynix MLC (6 byte ID): Hynix H27UBG8T2B (p.22)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003566 *
Brian Norrisaf451af2012-10-09 23:26:06 -07003567 * Check for ID length, non-zero 6th byte, cell type, and Hynix/Samsung
3568 * ID to decide what to do.
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003569 */
Brian Norrisaf451af2012-10-09 23:26:06 -07003570 if (id_len == 6 && id_data[0] == NAND_MFR_SAMSUNG &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003571 !nand_is_slc(chip) && id_data[5] != 0x00) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003572 /* Calc pagesize */
3573 mtd->writesize = 2048 << (extid & 0x03);
3574 extid >>= 2;
3575 /* Calc oobsize */
Brian Norrise2d3a352012-09-24 20:40:55 -07003576 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003577 case 1:
3578 mtd->oobsize = 128;
3579 break;
3580 case 2:
3581 mtd->oobsize = 218;
3582 break;
3583 case 3:
3584 mtd->oobsize = 400;
3585 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003586 case 4:
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003587 mtd->oobsize = 436;
3588 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003589 case 5:
3590 mtd->oobsize = 512;
3591 break;
3592 case 6:
Brian Norrise2d3a352012-09-24 20:40:55 -07003593 mtd->oobsize = 640;
3594 break;
Huang Shijie94d04e82013-12-25 17:18:55 +08003595 case 7:
3596 default: /* Other cases are "reserved" (unknown) */
3597 mtd->oobsize = 1024;
3598 break;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003599 }
3600 extid >>= 2;
3601 /* Calc blocksize */
3602 mtd->erasesize = (128 * 1024) <<
3603 (((extid >> 1) & 0x04) | (extid & 0x03));
3604 *busw = 0;
Brian Norris73ca3922012-09-24 20:40:54 -07003605 } else if (id_len == 6 && id_data[0] == NAND_MFR_HYNIX &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003606 !nand_is_slc(chip)) {
Brian Norris73ca3922012-09-24 20:40:54 -07003607 unsigned int tmp;
3608
3609 /* Calc pagesize */
3610 mtd->writesize = 2048 << (extid & 0x03);
3611 extid >>= 2;
3612 /* Calc oobsize */
3613 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
3614 case 0:
3615 mtd->oobsize = 128;
3616 break;
3617 case 1:
3618 mtd->oobsize = 224;
3619 break;
3620 case 2:
3621 mtd->oobsize = 448;
3622 break;
3623 case 3:
3624 mtd->oobsize = 64;
3625 break;
3626 case 4:
3627 mtd->oobsize = 32;
3628 break;
3629 case 5:
3630 mtd->oobsize = 16;
3631 break;
3632 default:
3633 mtd->oobsize = 640;
3634 break;
3635 }
3636 extid >>= 2;
3637 /* Calc blocksize */
3638 tmp = ((extid >> 1) & 0x04) | (extid & 0x03);
3639 if (tmp < 0x03)
3640 mtd->erasesize = (128 * 1024) << tmp;
3641 else if (tmp == 0x03)
3642 mtd->erasesize = 768 * 1024;
3643 else
3644 mtd->erasesize = (64 * 1024) << tmp;
3645 *busw = 0;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003646 } else {
3647 /* Calc pagesize */
3648 mtd->writesize = 1024 << (extid & 0x03);
3649 extid >>= 2;
3650 /* Calc oobsize */
3651 mtd->oobsize = (8 << (extid & 0x01)) *
3652 (mtd->writesize >> 9);
3653 extid >>= 2;
3654 /* Calc blocksize. Blocksize is multiples of 64KiB */
3655 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3656 extid >>= 2;
3657 /* Get buswidth information */
3658 *busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
Brian Norris60c67382013-06-25 13:17:59 -07003659
3660 /*
3661 * Toshiba 24nm raw SLC (i.e., not BENAND) have 32B OOB per
3662 * 512B page. For Toshiba SLC, we decode the 5th/6th byte as
3663 * follows:
3664 * - ID byte 6, bits[2:0]: 100b -> 43nm, 101b -> 32nm,
3665 * 110b -> 24nm
3666 * - ID byte 5, bit[7]: 1 -> BENAND, 0 -> raw SLC
3667 */
3668 if (id_len >= 6 && id_data[0] == NAND_MFR_TOSHIBA &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003669 nand_is_slc(chip) &&
Brian Norris60c67382013-06-25 13:17:59 -07003670 (id_data[5] & 0x7) == 0x6 /* 24nm */ &&
3671 !(id_data[4] & 0x80) /* !BENAND */) {
3672 mtd->oobsize = 32 * mtd->writesize >> 9;
3673 }
3674
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003675 }
3676}
3677
3678/*
Brian Norrisf23a4812012-09-24 20:40:51 -07003679 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
3680 * decodes a matching ID table entry and assigns the MTD size parameters for
3681 * the chip.
3682 */
3683static void nand_decode_id(struct mtd_info *mtd, struct nand_chip *chip,
3684 struct nand_flash_dev *type, u8 id_data[8],
3685 int *busw)
3686{
3687 int maf_id = id_data[0];
3688
3689 mtd->erasesize = type->erasesize;
3690 mtd->writesize = type->pagesize;
3691 mtd->oobsize = mtd->writesize / 32;
3692 *busw = type->options & NAND_BUSWIDTH_16;
3693
Huang Shijie1c195e92013-09-25 14:58:12 +08003694 /* All legacy ID NAND are small-page, SLC */
3695 chip->bits_per_cell = 1;
3696
Brian Norrisf23a4812012-09-24 20:40:51 -07003697 /*
3698 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3699 * some Spansion chips have erasesize that conflicts with size
3700 * listed in nand_ids table.
3701 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3702 */
3703 if (maf_id == NAND_MFR_AMD && id_data[4] != 0x00 && id_data[5] == 0x00
3704 && id_data[6] == 0x00 && id_data[7] == 0x00
3705 && mtd->writesize == 512) {
3706 mtd->erasesize = 128 * 1024;
3707 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3708 }
3709}
3710
3711/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07003712 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
3713 * heuristic patterns using various detected parameters (e.g., manufacturer,
3714 * page size, cell-type information).
3715 */
3716static void nand_decode_bbm_options(struct mtd_info *mtd,
3717 struct nand_chip *chip, u8 id_data[8])
3718{
3719 int maf_id = id_data[0];
3720
3721 /* Set the bad block position */
3722 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
3723 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
3724 else
3725 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
3726
3727 /*
3728 * Bad block marker is stored in the last page of each block on Samsung
3729 * and Hynix MLC devices; stored in first two pages of each block on
3730 * Micron devices with 2KiB pages and on SLC Samsung, Hynix, Toshiba,
3731 * AMD/Spansion, and Macronix. All others scan only the first page.
3732 */
Huang Shijie1d0ed692013-09-25 14:58:10 +08003733 if (!nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003734 (maf_id == NAND_MFR_SAMSUNG ||
3735 maf_id == NAND_MFR_HYNIX))
3736 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Huang Shijie1d0ed692013-09-25 14:58:10 +08003737 else if ((nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003738 (maf_id == NAND_MFR_SAMSUNG ||
3739 maf_id == NAND_MFR_HYNIX ||
3740 maf_id == NAND_MFR_TOSHIBA ||
3741 maf_id == NAND_MFR_AMD ||
3742 maf_id == NAND_MFR_MACRONIX)) ||
3743 (mtd->writesize == 2048 &&
3744 maf_id == NAND_MFR_MICRON))
3745 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
3746}
3747
Huang Shijieec6e87e2013-03-15 11:01:00 +08003748static inline bool is_full_id_nand(struct nand_flash_dev *type)
3749{
3750 return type->id_len;
3751}
3752
3753static bool find_full_id_nand(struct mtd_info *mtd, struct nand_chip *chip,
3754 struct nand_flash_dev *type, u8 *id_data, int *busw)
3755{
3756 if (!strncmp(type->id, id_data, type->id_len)) {
3757 mtd->writesize = type->pagesize;
3758 mtd->erasesize = type->erasesize;
3759 mtd->oobsize = type->oobsize;
3760
Huang Shijie7db906b2013-09-25 14:58:11 +08003761 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Huang Shijieec6e87e2013-03-15 11:01:00 +08003762 chip->chipsize = (uint64_t)type->chipsize << 20;
3763 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08003764 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
3765 chip->ecc_step_ds = NAND_ECC_STEP(type);
Boris BREZILLON57a94e22014-09-22 20:11:50 +02003766 chip->onfi_timing_mode_default =
3767 type->onfi_timing_mode_default;
Huang Shijieec6e87e2013-03-15 11:01:00 +08003768
3769 *busw = type->options & NAND_BUSWIDTH_16;
3770
Cai Zhiyong092b6a12013-12-25 21:19:21 +08003771 if (!mtd->name)
3772 mtd->name = type->name;
3773
Huang Shijieec6e87e2013-03-15 11:01:00 +08003774 return true;
3775 }
3776 return false;
3777}
3778
Brian Norris7e74c2d2012-09-24 20:40:49 -07003779/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003780 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003781 */
3782static struct nand_flash_dev *nand_get_flash_type(struct mtd_info *mtd,
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003783 struct nand_chip *chip,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003784 int *maf_id, int *dev_id,
David Woodhouse5e81e882010-02-26 18:32:56 +00003785 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003786{
Cai Zhiyongbb770822013-12-25 20:11:15 +08003787 int busw;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003788 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07003789 u8 id_data[8];
Linus Torvalds1da177e2005-04-16 15:20:36 -07003790
3791 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003792 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003793
Karl Beldanef89a882008-09-15 14:37:29 +02003794 /*
3795 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07003796 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02003797 */
3798 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
3799
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003801 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003802
3803 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003804 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003805 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806
Brian Norris8b6e50c2011-05-25 14:59:01 -07003807 /*
3808 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01003809 * interface concerns can cause random data which looks like a
3810 * possibly credible NAND flash to appear. If the two results do
3811 * not match, ignore the device completely.
3812 */
3813
3814 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
3815
Brian Norris4aef9b72012-09-24 20:40:48 -07003816 /* Read entire ID string */
3817 for (i = 0; i < 8; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07003818 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01003819
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003820 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03003821 pr_info("second ID read did not match %02x,%02x against %02x,%02x\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003822 *maf_id, *dev_id, id_data[0], id_data[1]);
Ben Dooksed8165c2008-04-14 14:58:58 +01003823 return ERR_PTR(-ENODEV);
3824 }
3825
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003826 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00003827 type = nand_flash_ids;
3828
Huang Shijieec6e87e2013-03-15 11:01:00 +08003829 for (; type->name != NULL; type++) {
3830 if (is_full_id_nand(type)) {
3831 if (find_full_id_nand(mtd, chip, type, id_data, &busw))
3832 goto ident_done;
3833 } else if (*dev_id == type->dev_id) {
Brian Norrisdb5b09f2015-05-22 10:43:12 -07003834 break;
Huang Shijieec6e87e2013-03-15 11:01:00 +08003835 }
3836 }
David Woodhouse5e81e882010-02-26 18:32:56 +00003837
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003838 chip->onfi_version = 0;
3839 if (!type->name || !type->pagesize) {
Masahiro Yamada35fc5192014-04-09 16:26:26 +09003840 /* Check if the chip is ONFI compliant */
Brian Norris47450b32012-09-24 20:40:47 -07003841 if (nand_flash_detect_onfi(mtd, chip, &busw))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003842 goto ident_done;
Huang Shijie91361812014-02-21 13:39:40 +08003843
3844 /* Check if the chip is JEDEC compliant */
3845 if (nand_flash_detect_jedec(mtd, chip, &busw))
3846 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003847 }
3848
David Woodhouse5e81e882010-02-26 18:32:56 +00003849 if (!type->name)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003850 return ERR_PTR(-ENODEV);
3851
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02003852 if (!mtd->name)
3853 mtd->name = type->name;
3854
Adrian Hunter69423d92008-12-10 13:37:21 +00003855 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003856
Boris BREZILLONa7f5ba42015-10-01 16:58:27 +02003857 if (!type->pagesize) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003858 /* Decode parameters from extended ID */
3859 nand_decode_ext_id(mtd, chip, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003860 } else {
Brian Norrisf23a4812012-09-24 20:40:51 -07003861 nand_decode_id(mtd, chip, type, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003862 }
Brian Norrisbf7a01b2012-07-13 09:28:24 -07003863 /* Get chip options */
3864 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003865
Brian Norris8b6e50c2011-05-25 14:59:01 -07003866 /*
3867 * Check if chip is not a Samsung device. Do not clear the
3868 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003869 */
3870 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
3871 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
3872ident_done:
3873
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003874 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01003875 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003876 if (nand_manuf_ids[maf_idx].id == *maf_id)
3877 break;
3878 }
3879
Matthieu CASTET64b37b22012-11-06 11:51:44 +01003880 if (chip->options & NAND_BUSWIDTH_AUTO) {
3881 WARN_ON(chip->options & NAND_BUSWIDTH_16);
3882 chip->options |= busw;
3883 nand_set_defaults(chip, busw);
3884 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
3885 /*
3886 * Check, if buswidth is correct. Hardware drivers should set
3887 * chip correct!
3888 */
Ezequiel Garcia20171642013-11-25 08:30:31 -03003889 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
3890 *maf_id, *dev_id);
3891 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name, mtd->name);
3892 pr_warn("bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07003893 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
3894 busw ? 16 : 8);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003895 return ERR_PTR(-EINVAL);
3896 }
3897
Brian Norris7e74c2d2012-09-24 20:40:49 -07003898 nand_decode_bbm_options(mtd, chip, id_data);
3899
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003900 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003901 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07003902 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003903 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003904
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003905 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003906 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00003907 if (chip->chipsize & 0xffffffff)
3908 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003909 else {
3910 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
3911 chip->chip_shift += 32 - 1;
3912 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003913
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03003914 chip->badblockbits = 8;
Brian Norris49c50b92014-05-06 16:02:19 -07003915 chip->erase = single_erase;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003916
Brian Norris8b6e50c2011-05-25 14:59:01 -07003917 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003918 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3919 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003920
Ezequiel Garcia20171642013-11-25 08:30:31 -03003921 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
3922 *maf_id, *dev_id);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08003923
3924 if (chip->onfi_version)
3925 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3926 chip->onfi_params.model);
3927 else if (chip->jedec_version)
3928 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3929 chip->jedec_params.model);
3930 else
3931 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
3932 type->name);
3933
Rafał Miłecki3755a992014-10-21 00:01:04 +02003934 pr_info("%d MiB, %s, erase size: %d KiB, page size: %d, OOB size: %d\n",
Huang Shijie3723e932013-09-25 14:58:14 +08003935 (int)(chip->chipsize >> 20), nand_is_slc(chip) ? "SLC" : "MLC",
Rafał Miłecki3755a992014-10-21 00:01:04 +02003936 mtd->erasesize >> 10, mtd->writesize, mtd->oobsize);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003937 return type;
3938}
3939
Boris BREZILLON7194a292015-12-10 09:00:37 +01003940static int nand_dt_init(struct nand_chip *chip)
Brian Norris5844fee2015-01-23 00:22:27 -08003941{
Boris BREZILLON7194a292015-12-10 09:00:37 +01003942 struct device_node *dn = nand_get_flash_node(chip);
Brian Norris5844fee2015-01-23 00:22:27 -08003943 int ecc_mode, ecc_strength, ecc_step;
3944
Boris BREZILLON7194a292015-12-10 09:00:37 +01003945 if (!dn)
3946 return 0;
3947
Brian Norris5844fee2015-01-23 00:22:27 -08003948 if (of_get_nand_bus_width(dn) == 16)
3949 chip->options |= NAND_BUSWIDTH_16;
3950
3951 if (of_get_nand_on_flash_bbt(dn))
3952 chip->bbt_options |= NAND_BBT_USE_FLASH;
3953
3954 ecc_mode = of_get_nand_ecc_mode(dn);
3955 ecc_strength = of_get_nand_ecc_strength(dn);
3956 ecc_step = of_get_nand_ecc_step_size(dn);
3957
3958 if ((ecc_step >= 0 && !(ecc_strength >= 0)) ||
3959 (!(ecc_step >= 0) && ecc_strength >= 0)) {
3960 pr_err("must set both strength and step size in DT\n");
3961 return -EINVAL;
3962 }
3963
3964 if (ecc_mode >= 0)
3965 chip->ecc.mode = ecc_mode;
3966
3967 if (ecc_strength >= 0)
3968 chip->ecc.strength = ecc_strength;
3969
3970 if (ecc_step > 0)
3971 chip->ecc.size = ecc_step;
3972
3973 return 0;
3974}
3975
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003976/**
David Woodhouse3b85c322006-09-25 17:06:53 +01003977 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07003978 * @mtd: MTD device structure
3979 * @maxchips: number of chips to scan for
3980 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003981 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003982 * This is the first phase of the normal nand_scan() function. It reads the
3983 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003984 *
David Woodhouse3b85c322006-09-25 17:06:53 +01003985 * The mtd->owner field must be set to the module of the caller.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003986 */
David Woodhouse5e81e882010-02-26 18:32:56 +00003987int nand_scan_ident(struct mtd_info *mtd, int maxchips,
3988 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003989{
Cai Zhiyongbb770822013-12-25 20:11:15 +08003990 int i, nand_maf_id, nand_dev_id;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003991 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003992 struct nand_flash_dev *type;
Brian Norris5844fee2015-01-23 00:22:27 -08003993 int ret;
3994
Boris BREZILLON7194a292015-12-10 09:00:37 +01003995 ret = nand_dt_init(chip);
3996 if (ret)
3997 return ret;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003998
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003999 /* Set the default functions */
Cai Zhiyongbb770822013-12-25 20:11:15 +08004000 nand_set_defaults(chip, chip->options & NAND_BUSWIDTH_16);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004001
4002 /* Read the flash type */
Cai Zhiyongbb770822013-12-25 20:11:15 +08004003 type = nand_get_flash_type(mtd, chip, &nand_maf_id,
4004 &nand_dev_id, table);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004005
4006 if (IS_ERR(type)) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00004007 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07004008 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004009 chip->select_chip(mtd, -1);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004010 return PTR_ERR(type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011 }
4012
Huang Shijie07300162012-11-09 16:23:45 +08004013 chip->select_chip(mtd, -1);
4014
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004015 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01004016 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004017 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02004018 /* See comment in nand_get_flash_type for reset */
4019 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004021 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004022 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004023 if (nand_maf_id != chip->read_byte(mtd) ||
Huang Shijie07300162012-11-09 16:23:45 +08004024 nand_dev_id != chip->read_byte(mtd)) {
4025 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026 break;
Huang Shijie07300162012-11-09 16:23:45 +08004027 }
4028 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004029 }
4030 if (i > 1)
Ezequiel Garcia20171642013-11-25 08:30:31 -03004031 pr_info("%d chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004032
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004034 chip->numchips = i;
4035 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004036
David Woodhouse3b85c322006-09-25 17:06:53 +01004037 return 0;
4038}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004039EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01004040
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004041/*
4042 * Check if the chip configuration meet the datasheet requirements.
4043
4044 * If our configuration corrects A bits per B bytes and the minimum
4045 * required correction level is X bits per Y bytes, then we must ensure
4046 * both of the following are true:
4047 *
4048 * (1) A / B >= X / Y
4049 * (2) A >= X
4050 *
4051 * Requirement (1) ensures we can correct for the required bitflip density.
4052 * Requirement (2) ensures we can correct even when all bitflips are clumped
4053 * in the same sector.
4054 */
4055static bool nand_ecc_strength_good(struct mtd_info *mtd)
4056{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004057 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004058 struct nand_ecc_ctrl *ecc = &chip->ecc;
4059 int corr, ds_corr;
4060
4061 if (ecc->size == 0 || chip->ecc_step_ds == 0)
4062 /* Not enough information */
4063 return true;
4064
4065 /*
4066 * We get the number of corrected bits per page to compare
4067 * the correction density.
4068 */
4069 corr = (mtd->writesize * ecc->strength) / ecc->size;
4070 ds_corr = (mtd->writesize * chip->ecc_strength_ds) / chip->ecc_step_ds;
4071
4072 return corr >= ds_corr && ecc->strength >= chip->ecc_strength_ds;
4073}
David Woodhouse3b85c322006-09-25 17:06:53 +01004074
4075/**
4076 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004077 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01004078 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004079 * This is the second phase of the normal nand_scan() function. It fills out
4080 * all the uninitialized function pointers with the defaults and scans for a
4081 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01004082 */
4083int nand_scan_tail(struct mtd_info *mtd)
4084{
4085 int i;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004086 struct nand_chip *chip = mtd_to_nand(mtd);
Huang Shijie97de79e02013-10-18 14:20:53 +08004087 struct nand_ecc_ctrl *ecc = &chip->ecc;
Huang Shijief02ea4e2014-01-13 14:27:12 +08004088 struct nand_buffers *nbuf;
David Woodhouse3b85c322006-09-25 17:06:53 +01004089
Brian Norrise2414f42012-02-06 13:44:00 -08004090 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
4091 BUG_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
4092 !(chip->bbt_options & NAND_BBT_USE_FLASH));
4093
Huang Shijief02ea4e2014-01-13 14:27:12 +08004094 if (!(chip->options & NAND_OWN_BUFFERS)) {
4095 nbuf = kzalloc(sizeof(*nbuf) + mtd->writesize
4096 + mtd->oobsize * 3, GFP_KERNEL);
4097 if (!nbuf)
4098 return -ENOMEM;
4099 nbuf->ecccalc = (uint8_t *)(nbuf + 1);
4100 nbuf->ecccode = nbuf->ecccalc + mtd->oobsize;
4101 nbuf->databuf = nbuf->ecccode + mtd->oobsize;
4102
4103 chip->buffers = nbuf;
4104 } else {
4105 if (!chip->buffers)
4106 return -ENOMEM;
4107 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01004108
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01004109 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01004110 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004111
4112 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07004113 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004114 */
Huang Shijie97de79e02013-10-18 14:20:53 +08004115 if (!ecc->layout && (ecc->mode != NAND_ECC_SOFT_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004116 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004117 case 8:
Huang Shijie97de79e02013-10-18 14:20:53 +08004118 ecc->layout = &nand_oob_8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119 break;
4120 case 16:
Huang Shijie97de79e02013-10-18 14:20:53 +08004121 ecc->layout = &nand_oob_16;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004122 break;
4123 case 64:
Huang Shijie97de79e02013-10-18 14:20:53 +08004124 ecc->layout = &nand_oob_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004125 break;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004126 case 128:
Huang Shijie97de79e02013-10-18 14:20:53 +08004127 ecc->layout = &nand_oob_128;
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004128 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129 default:
Brian Norrisd0370212011-07-19 10:06:08 -07004130 pr_warn("No oob scheme defined for oobsize %d\n",
4131 mtd->oobsize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004132 BUG();
4133 }
4134 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004135
David Woodhouse956e9442006-09-25 17:12:39 +01004136 if (!chip->write_page)
4137 chip->write_page = nand_write_page;
4138
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004139 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07004140 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004141 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01004142 */
David Woodhouse956e9442006-09-25 17:12:39 +01004143
Huang Shijie97de79e02013-10-18 14:20:53 +08004144 switch (ecc->mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004145 case NAND_ECC_HW_OOB_FIRST:
4146 /* Similar to NAND_ECC_HW, but a separate read_page handle */
Huang Shijie97de79e02013-10-18 14:20:53 +08004147 if (!ecc->calculate || !ecc->correct || !ecc->hwctl) {
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004148 pr_warn("No ECC functions supplied; hardware ECC not possible\n");
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004149 BUG();
4150 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004151 if (!ecc->read_page)
4152 ecc->read_page = nand_read_page_hwecc_oob_first;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004153
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004154 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07004155 /* Use standard hwecc read page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08004156 if (!ecc->read_page)
4157 ecc->read_page = nand_read_page_hwecc;
4158 if (!ecc->write_page)
4159 ecc->write_page = nand_write_page_hwecc;
4160 if (!ecc->read_page_raw)
4161 ecc->read_page_raw = nand_read_page_raw;
4162 if (!ecc->write_page_raw)
4163 ecc->write_page_raw = nand_write_page_raw;
4164 if (!ecc->read_oob)
4165 ecc->read_oob = nand_read_oob_std;
4166 if (!ecc->write_oob)
4167 ecc->write_oob = nand_write_oob_std;
4168 if (!ecc->read_subpage)
4169 ecc->read_subpage = nand_read_subpage;
4170 if (!ecc->write_subpage)
4171 ecc->write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02004172
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004173 case NAND_ECC_HW_SYNDROME:
Huang Shijie97de79e02013-10-18 14:20:53 +08004174 if ((!ecc->calculate || !ecc->correct || !ecc->hwctl) &&
4175 (!ecc->read_page ||
4176 ecc->read_page == nand_read_page_hwecc ||
4177 !ecc->write_page ||
4178 ecc->write_page == nand_write_page_hwecc)) {
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004179 pr_warn("No ECC functions supplied; hardware ECC not possible\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004180 BUG();
4181 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07004182 /* Use standard syndrome read/write page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08004183 if (!ecc->read_page)
4184 ecc->read_page = nand_read_page_syndrome;
4185 if (!ecc->write_page)
4186 ecc->write_page = nand_write_page_syndrome;
4187 if (!ecc->read_page_raw)
4188 ecc->read_page_raw = nand_read_page_raw_syndrome;
4189 if (!ecc->write_page_raw)
4190 ecc->write_page_raw = nand_write_page_raw_syndrome;
4191 if (!ecc->read_oob)
4192 ecc->read_oob = nand_read_oob_syndrome;
4193 if (!ecc->write_oob)
4194 ecc->write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02004195
Huang Shijie97de79e02013-10-18 14:20:53 +08004196 if (mtd->writesize >= ecc->size) {
4197 if (!ecc->strength) {
Mike Dunne2788c92012-04-25 12:06:10 -07004198 pr_warn("Driver must set ecc.strength when using hardware ECC\n");
4199 BUG();
4200 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004201 break;
Mike Dunne2788c92012-04-25 12:06:10 -07004202 }
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004203 pr_warn("%d byte HW ECC not possible on %d byte page size, fallback to SW ECC\n",
4204 ecc->size, mtd->writesize);
Huang Shijie97de79e02013-10-18 14:20:53 +08004205 ecc->mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004206
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004207 case NAND_ECC_SOFT:
Huang Shijie97de79e02013-10-18 14:20:53 +08004208 ecc->calculate = nand_calculate_ecc;
4209 ecc->correct = nand_correct_data;
4210 ecc->read_page = nand_read_page_swecc;
4211 ecc->read_subpage = nand_read_subpage;
4212 ecc->write_page = nand_write_page_swecc;
4213 ecc->read_page_raw = nand_read_page_raw;
4214 ecc->write_page_raw = nand_write_page_raw;
4215 ecc->read_oob = nand_read_oob_std;
4216 ecc->write_oob = nand_write_oob_std;
4217 if (!ecc->size)
4218 ecc->size = 256;
4219 ecc->bytes = 3;
4220 ecc->strength = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004221 break;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004222
Ivan Djelic193bd402011-03-11 11:05:33 +01004223 case NAND_ECC_SOFT_BCH:
4224 if (!mtd_nand_has_bch()) {
Erico Nunes148256f2014-03-11 01:31:26 -03004225 pr_warn("CONFIG_MTD_NAND_ECC_BCH not enabled\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01004226 BUG();
4227 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004228 ecc->calculate = nand_bch_calculate_ecc;
4229 ecc->correct = nand_bch_correct_data;
4230 ecc->read_page = nand_read_page_swecc;
4231 ecc->read_subpage = nand_read_subpage;
4232 ecc->write_page = nand_write_page_swecc;
4233 ecc->read_page_raw = nand_read_page_raw;
4234 ecc->write_page_raw = nand_write_page_raw;
4235 ecc->read_oob = nand_read_oob_std;
4236 ecc->write_oob = nand_write_oob_std;
Ivan Djelic193bd402011-03-11 11:05:33 +01004237 /*
Aaron Sierrae0377cd2015-01-14 17:41:31 -06004238 * Board driver should supply ecc.size and ecc.strength values
4239 * to select how many bits are correctable. Otherwise, default
4240 * to 4 bits for large page devices.
Ivan Djelic193bd402011-03-11 11:05:33 +01004241 */
Huang Shijie97de79e02013-10-18 14:20:53 +08004242 if (!ecc->size && (mtd->oobsize >= 64)) {
4243 ecc->size = 512;
Aaron Sierrae0377cd2015-01-14 17:41:31 -06004244 ecc->strength = 4;
Ivan Djelic193bd402011-03-11 11:05:33 +01004245 }
Aaron Sierrae0377cd2015-01-14 17:41:31 -06004246
4247 /* See nand_bch_init() for details. */
4248 ecc->bytes = DIV_ROUND_UP(
4249 ecc->strength * fls(8 * ecc->size), 8);
Huang Shijie97de79e02013-10-18 14:20:53 +08004250 ecc->priv = nand_bch_init(mtd, ecc->size, ecc->bytes,
4251 &ecc->layout);
4252 if (!ecc->priv) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07004253 pr_warn("BCH ECC initialization failed!\n");
Ivan Djelic193bd402011-03-11 11:05:33 +01004254 BUG();
4255 }
4256 break;
4257
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004258 case NAND_ECC_NONE:
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004259 pr_warn("NAND_ECC_NONE selected by board driver. This is not recommended!\n");
Huang Shijie97de79e02013-10-18 14:20:53 +08004260 ecc->read_page = nand_read_page_raw;
4261 ecc->write_page = nand_write_page_raw;
4262 ecc->read_oob = nand_read_oob_std;
4263 ecc->read_page_raw = nand_read_page_raw;
4264 ecc->write_page_raw = nand_write_page_raw;
4265 ecc->write_oob = nand_write_oob_std;
4266 ecc->size = mtd->writesize;
4267 ecc->bytes = 0;
4268 ecc->strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269 break;
David Woodhouse956e9442006-09-25 17:12:39 +01004270
Linus Torvalds1da177e2005-04-16 15:20:36 -07004271 default:
Huang Shijie97de79e02013-10-18 14:20:53 +08004272 pr_warn("Invalid NAND_ECC_MODE %d\n", ecc->mode);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004273 BUG();
4274 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275
Brian Norris9ce244b2011-08-30 18:45:37 -07004276 /* For many systems, the standard OOB write also works for raw */
Huang Shijie97de79e02013-10-18 14:20:53 +08004277 if (!ecc->read_oob_raw)
4278 ecc->read_oob_raw = ecc->read_oob;
4279 if (!ecc->write_oob_raw)
4280 ecc->write_oob_raw = ecc->write_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07004281
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004282 /*
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02004283 * The number of bytes available for a client to place data into
Brian Norris8b6e50c2011-05-25 14:59:01 -07004284 * the out of band area.
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02004285 */
Huang Shijie97de79e02013-10-18 14:20:53 +08004286 ecc->layout->oobavail = 0;
4287 for (i = 0; ecc->layout->oobfree[i].length
4288 && i < ARRAY_SIZE(ecc->layout->oobfree); i++)
4289 ecc->layout->oobavail += ecc->layout->oobfree[i].length;
4290 mtd->oobavail = ecc->layout->oobavail;
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02004291
Thomas Petazzoni54c39e92014-07-02 15:16:32 +02004292 /* ECC sanity check: warn if it's too weak */
4293 if (!nand_ecc_strength_good(mtd))
4294 pr_warn("WARNING: %s: the ECC used on your system is too weak compared to the one required by the NAND chip\n",
4295 mtd->name);
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004296
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02004297 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004298 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004299 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004300 */
Huang Shijie97de79e02013-10-18 14:20:53 +08004301 ecc->steps = mtd->writesize / ecc->size;
4302 if (ecc->steps * ecc->size != mtd->writesize) {
Brian Norris9a4d4d62011-07-19 10:06:07 -07004303 pr_warn("Invalid ECC parameters\n");
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004304 BUG();
Linus Torvalds1da177e2005-04-16 15:20:36 -07004305 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004306 ecc->total = ecc->steps * ecc->bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004307
Brian Norris8b6e50c2011-05-25 14:59:01 -07004308 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Huang Shijie1d0ed692013-09-25 14:58:10 +08004309 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && nand_is_slc(chip)) {
Huang Shijie97de79e02013-10-18 14:20:53 +08004310 switch (ecc->steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02004311 case 2:
4312 mtd->subpage_sft = 1;
4313 break;
4314 case 4:
4315 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004316 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02004317 mtd->subpage_sft = 2;
4318 break;
4319 }
4320 }
4321 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
4322
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02004323 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004324 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004325
Linus Torvalds1da177e2005-04-16 15:20:36 -07004326 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004327 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004328
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004329 /* Large page NAND with SOFT_ECC should support subpage reads */
Ron Lee4007e2d2014-04-25 15:01:35 +09304330 switch (ecc->mode) {
4331 case NAND_ECC_SOFT:
4332 case NAND_ECC_SOFT_BCH:
4333 if (chip->page_shift > 9)
4334 chip->options |= NAND_SUBPAGE_READ;
4335 break;
4336
4337 default:
4338 break;
4339 }
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004340
Linus Torvalds1da177e2005-04-16 15:20:36 -07004341 /* Fill in remaining MTD driver data */
Huang Shijie963d1c22013-09-25 14:58:21 +08004342 mtd->type = nand_is_slc(chip) ? MTD_NANDFLASH : MTD_MLCNANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02004343 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
4344 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02004345 mtd->_erase = nand_erase;
4346 mtd->_point = NULL;
4347 mtd->_unpoint = NULL;
4348 mtd->_read = nand_read;
4349 mtd->_write = nand_write;
4350 mtd->_panic_write = panic_nand_write;
4351 mtd->_read_oob = nand_read_oob;
4352 mtd->_write_oob = nand_write_oob;
4353 mtd->_sync = nand_sync;
4354 mtd->_lock = NULL;
4355 mtd->_unlock = NULL;
4356 mtd->_suspend = nand_suspend;
4357 mtd->_resume = nand_resume;
Scott Branden72ea4032014-11-20 11:18:05 -08004358 mtd->_reboot = nand_shutdown;
Ezequiel Garcia8471bb72014-05-21 19:06:12 -03004359 mtd->_block_isreserved = nand_block_isreserved;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02004360 mtd->_block_isbad = nand_block_isbad;
4361 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01004362 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363
Mike Dunn6a918ba2012-03-11 14:21:11 -07004364 /* propagate ecc info to mtd_info */
Huang Shijie97de79e02013-10-18 14:20:53 +08004365 mtd->ecclayout = ecc->layout;
4366 mtd->ecc_strength = ecc->strength;
4367 mtd->ecc_step_size = ecc->size;
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03004368 /*
4369 * Initialize bitflip_threshold to its default prior scan_bbt() call.
4370 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
4371 * properly set.
4372 */
4373 if (!mtd->bitflip_threshold)
Brian Norris240181f2015-01-12 12:51:29 -08004374 mtd->bitflip_threshold = DIV_ROUND_UP(mtd->ecc_strength * 3, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004376 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004377 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004378 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379
4380 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004381 return chip->scan_bbt(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004382}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004383EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004384
Brian Norris8b6e50c2011-05-25 14:59:01 -07004385/*
4386 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004387 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07004388 * to call us from in-kernel code if the core NAND support is modular.
4389 */
David Woodhouse3b85c322006-09-25 17:06:53 +01004390#ifdef MODULE
4391#define caller_is_module() (1)
4392#else
4393#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06004394 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01004395#endif
4396
4397/**
4398 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004399 * @mtd: MTD device structure
4400 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01004401 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004402 * This fills out all the uninitialized function pointers with the defaults.
4403 * The flash ID is read and the mtd/chip structures are filled with the
4404 * appropriate values. The mtd->owner field must be set to the module of the
4405 * caller.
David Woodhouse3b85c322006-09-25 17:06:53 +01004406 */
4407int nand_scan(struct mtd_info *mtd, int maxchips)
4408{
4409 int ret;
4410
4411 /* Many callers got this wrong, so check for it for a while... */
4412 if (!mtd->owner && caller_is_module()) {
Brian Norrisd0370212011-07-19 10:06:08 -07004413 pr_crit("%s called with NULL mtd->owner!\n", __func__);
David Woodhouse3b85c322006-09-25 17:06:53 +01004414 BUG();
4415 }
4416
David Woodhouse5e81e882010-02-26 18:32:56 +00004417 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01004418 if (!ret)
4419 ret = nand_scan_tail(mtd);
4420 return ret;
4421}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004422EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01004423
Linus Torvalds1da177e2005-04-16 15:20:36 -07004424/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004425 * nand_release - [NAND Interface] Free resources held by the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004426 * @mtd: MTD device structure
4427 */
David Woodhousee0c7d762006-05-13 18:07:53 +01004428void nand_release(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004429{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004430 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004431
Ivan Djelic193bd402011-03-11 11:05:33 +01004432 if (chip->ecc.mode == NAND_ECC_SOFT_BCH)
4433 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
4434
Jamie Iles5ffcaf32011-05-23 10:22:46 +01004435 mtd_device_unregister(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004436
Jesper Juhlfa671642005-11-07 01:01:27 -08004437 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004438 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01004439 if (!(chip->options & NAND_OWN_BUFFERS))
4440 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07004441
4442 /* Free bad block descriptor memory */
4443 if (chip->badblock_pattern && chip->badblock_pattern->options
4444 & NAND_BBT_DYNAMICSTRUCT)
4445 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004446}
David Woodhousee0c7d762006-05-13 18:07:53 +01004447EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08004448
4449static int __init nand_base_init(void)
4450{
4451 led_trigger_register_simple("nand-disk", &nand_led_trigger);
4452 return 0;
4453}
4454
4455static void __exit nand_base_exit(void)
4456{
4457 led_trigger_unregister_simple(nand_led_trigger);
4458}
4459
4460module_init(nand_base_init);
4461module_exit(nand_base_exit);
4462
David Woodhousee0c7d762006-05-13 18:07:53 +01004463MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004464MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
4465MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01004466MODULE_DESCRIPTION("Generic NAND flash driver code");