blob: e7a00b7cd37250645f0862668c8948d714e60ea9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070041
Linus Torvalds1da177e2005-04-16 15:20:36 -070042/* General customization:
43 */
44
45#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
46
47#define DRIVER_NAME "i915"
48#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070049#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Jesse Barnes317c35d2008-08-25 15:11:06 -070051enum pipe {
52 PIPE_A = 0,
53 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080054 PIPE_C,
55 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070056};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080057#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070058
Jesse Barnes80824002009-09-10 15:28:06 -070059enum plane {
60 PLANE_A = 0,
61 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070063};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080065
Eric Anholt62fdfea2010-05-21 13:26:39 -070066#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
67
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080068#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/* Interface history:
71 *
72 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110073 * 1.2: Add Power Management
74 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110075 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100076 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100077 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
78 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 */
80#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100081#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070082#define DRIVER_PATCHLEVEL 0
83
Eric Anholt673a3942008-07-30 12:06:12 -070084#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +010085#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070086
Dave Airlie71acb5e2008-12-30 20:31:46 +100087#define I915_GEM_PHYS_CURSOR_0 1
88#define I915_GEM_PHYS_CURSOR_1 2
89#define I915_GEM_PHYS_OVERLAY_REGS 3
90#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
91
92struct drm_i915_gem_phys_object {
93 int id;
94 struct page **page_list;
95 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000096 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100097};
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099struct mem_block {
100 struct mem_block *next;
101 struct mem_block *prev;
102 int start;
103 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000104 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700107struct opregion_header;
108struct opregion_acpi;
109struct opregion_swsci;
110struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800111struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700112
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100113struct intel_opregion {
114 struct opregion_header *header;
115 struct opregion_acpi *acpi;
116 struct opregion_swsci *swsci;
117 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100118 void *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000119 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100120};
Chris Wilson44834a62010-08-19 16:09:23 +0100121#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100122
Chris Wilson6ef3d422010-08-04 20:26:07 +0100123struct intel_overlay;
124struct intel_overlay_error_state;
125
Dave Airlie7c1c2872008-11-28 14:22:24 +1000126struct drm_i915_master_private {
127 drm_local_map_t *sarea;
128 struct _drm_i915_sarea *sarea_priv;
129};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200131#define I915_MAX_NUM_FENCES 16
132/* 16 fences + sign bit for FENCE_REG_NONE */
133#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800134
135struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200136 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000137 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000138 uint32_t setup_seqno;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100139 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800140};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000141
yakui_zhao9b9d1722009-05-31 17:17:17 +0800142struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100143 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800144 u8 dvo_port;
145 u8 slave_addr;
146 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100147 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400148 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800149};
150
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000151struct intel_display_error_state;
152
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700153struct drm_i915_error_state {
154 u32 eir;
155 u32 pgtbl_er;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800156 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100157 u32 tail[I915_NUM_RINGS];
158 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100159 u32 ipeir[I915_NUM_RINGS];
160 u32 ipehr[I915_NUM_RINGS];
161 u32 instdone[I915_NUM_RINGS];
162 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100163 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
164 /* our own tracking of ring head and tail */
165 u32 cpu_ring_head[I915_NUM_RINGS];
166 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100167 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100168 u32 instpm[I915_NUM_RINGS];
169 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100171 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000172 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100173 u32 fault_reg[I915_NUM_RINGS];
174 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100175 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200176 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700177 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000178 struct drm_i915_error_ring {
179 struct drm_i915_error_object {
180 int page_count;
181 u32 gtt_offset;
182 u32 *pages[0];
183 } *ringbuffer, *batchbuffer;
184 struct drm_i915_error_request {
185 long jiffies;
186 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000187 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000188 } *requests;
189 int num_requests;
190 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000191 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000192 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000193 u32 name;
194 u32 seqno;
195 u32 gtt_offset;
196 u32 read_domains;
197 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200198 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000199 s32 pinned:2;
200 u32 tiling:2;
201 u32 dirty:1;
202 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100203 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700204 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000205 } *active_bo, *pinned_bo;
206 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100207 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000208 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700209};
210
Jesse Barnese70236a2009-09-21 10:42:27 -0700211struct drm_i915_display_funcs {
212 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400213 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700214 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
215 void (*disable_fbc)(struct drm_device *dev);
216 int (*get_display_clock_speed)(struct drm_device *dev);
217 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000218 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800219 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
220 uint32_t sprite_width, int pixel_size);
Eric Anholtf564048e2011-03-30 13:01:02 -0700221 int (*crtc_mode_set)(struct drm_crtc *crtc,
222 struct drm_display_mode *mode,
223 struct drm_display_mode *adjusted_mode,
224 int x, int y,
225 struct drm_framebuffer *old_fb);
Wu Fengguange0dac652011-09-05 14:25:34 +0800226 void (*write_eld)(struct drm_connector *connector,
227 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700228 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700229 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700230 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700231 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
232 struct drm_framebuffer *fb,
233 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700234 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
235 int x, int y);
Keith Packard8d715f02011-11-18 20:39:01 -0800236 void (*force_wake_get)(struct drm_i915_private *dev_priv);
237 void (*force_wake_put)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700238 /* clock updates for mode set */
239 /* cursor updates */
240 /* render clock increase/decrease */
241 /* display clock increase/decrease */
242 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700243};
244
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500245struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100246 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400247 u8 is_mobile:1;
248 u8 is_i85x:1;
249 u8 is_i915g:1;
250 u8 is_i945gm:1;
251 u8 is_g33:1;
252 u8 need_gfx_hws:1;
253 u8 is_g4x:1;
254 u8 is_pineview:1;
255 u8 is_broadwater:1;
256 u8 is_crestline:1;
257 u8 is_ivybridge:1;
258 u8 has_fbc:1;
259 u8 has_pipe_cxsr:1;
260 u8 has_hotplug:1;
261 u8 cursor_needs_physical:1;
262 u8 has_overlay:1;
263 u8 overlay_needs_physical:1;
264 u8 supports_tv:1;
265 u8 has_bsd_ring:1;
266 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200267 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500268};
269
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100270#define I915_PPGTT_PD_ENTRIES 512
271#define I915_PPGTT_PT_ENTRIES 1024
272struct i915_hw_ppgtt {
273 unsigned num_pd_entries;
274 struct page **pt_pages;
275 uint32_t pd_offset;
276 dma_addr_t *pt_dma_addr;
277 dma_addr_t scratch_page_dma_addr;
278};
279
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800280enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100281 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800282 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
283 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
284 FBC_MODE_TOO_LARGE, /* mode too large for compression */
285 FBC_BAD_PLANE, /* fbc not supported on plane */
286 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700287 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700288 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800289};
290
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800291enum intel_pch {
292 PCH_IBX, /* Ibexpeak PCH */
293 PCH_CPT, /* Cougarpoint PCH */
294};
295
Jesse Barnesb690e962010-07-19 13:53:12 -0700296#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700297#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100298#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700299
Dave Airlie8be48d92010-03-30 05:34:14 +0000300struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100301struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000302
Daniel Vetterc2b91522012-02-14 22:37:19 +0100303struct intel_gmbus {
304 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100305 bool force_bit;
306 bool has_gpio;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100307 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100308 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100309 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100310 struct drm_i915_private *dev_priv;
311};
312
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700314 struct drm_device *dev;
315
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500316 const struct intel_device_info *info;
317
Dave Airlieac5c4e72008-12-19 15:38:34 +1000318 int has_gem;
Chris Wilson72bfa192010-12-19 11:42:05 +0000319 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000320
Eric Anholt3043c602008-10-02 12:24:47 -0700321 void __iomem *regs;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100322 /** gt_fifo_count and the subsequent register write are synchronized
323 * with dev->struct_mutex. */
324 unsigned gt_fifo_count;
325 /** forcewake_count is protected by gt_lock */
326 unsigned forcewake_count;
327 /** gt_lock is also taken in irq contexts. */
328 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Daniel Vetterc2b91522012-02-14 22:37:19 +0100330 struct intel_gmbus *gmbus;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700331
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500332 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
333 * controller on different i2c buses. */
334 struct mutex gmbus_mutex;
335
Dave Airlieec2a4c32009-08-04 11:43:41 +1000336 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000337 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100338 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000340 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700341 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000342 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000343 struct drm_i915_gem_object *pwrctx;
344 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
Jesse Barnesd7658982009-06-05 14:41:29 +0000346 struct resource mch_res;
347
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000348 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 int back_offset;
350 int front_offset;
351 int current_page;
352 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000355
356 /* protects the irq masks */
357 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700358 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800359 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000360 u32 irq_mask;
361 u32 gt_irq_mask;
362 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Jesse Barnes5ca58282009-03-31 14:11:15 -0700364 u32 hotplug_supported_mask;
365 struct work_struct hotplug_work;
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 int tex_lru_log_granularity;
368 int allow_batchbuffer;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100369 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000370 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000371 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000372
Ben Gamarif65d9422009-09-14 17:48:44 -0400373 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000374#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400375 struct timer_list hangcheck_timer;
376 int hangcheck_count;
377 uint32_t last_acthd;
Daniel Vetter097354e2011-11-27 18:58:17 +0100378 uint32_t last_acthd_bsd;
379 uint32_t last_acthd_blt;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100380 uint32_t last_instdone;
381 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400382
Jesse Barnes80824002009-09-10 15:28:06 -0700383 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100384 unsigned int cfb_fb;
385 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100386 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100387 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700388
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100389 struct intel_opregion opregion;
390
Daniel Vetter02e792f2009-09-15 22:57:34 +0200391 /* overlay */
392 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800393 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200394
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100396 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000397 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800398 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
399 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800400
401 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100402 unsigned int int_tv_support:1;
403 unsigned int lvds_dither:1;
404 unsigned int lvds_vbt:1;
405 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500406 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700407 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500408 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100409 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700410 int rate;
411 int lanes;
412 int preemphasis;
413 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100414
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700415 bool initialized;
416 bool support;
417 int bpp;
418 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100419 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700420 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800421
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700422 struct notifier_block lid_notifier;
423
Chris Wilsonf899fc62010-07-20 15:44:45 -0700424 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200425 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800426 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
427 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
428
Li Peng95534262010-05-18 18:58:44 +0800429 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800430
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700431 spinlock_t error_lock;
432 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400433 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100434 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700435 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700436
Jesse Barnese70236a2009-09-21 10:42:27 -0700437 /* Display functions */
438 struct drm_i915_display_funcs display;
439
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800440 /* PCH chipset type */
441 enum intel_pch pch_type;
442
Jesse Barnesb690e962010-07-19 13:53:12 -0700443 unsigned long quirks;
444
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000445 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800446 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000447 u8 saveLBB;
448 u32 saveDSPACNTR;
449 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000450 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000451 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000452 u32 savePIPEACONF;
453 u32 savePIPEBCONF;
454 u32 savePIPEASRC;
455 u32 savePIPEBSRC;
456 u32 saveFPA0;
457 u32 saveFPA1;
458 u32 saveDPLL_A;
459 u32 saveDPLL_A_MD;
460 u32 saveHTOTAL_A;
461 u32 saveHBLANK_A;
462 u32 saveHSYNC_A;
463 u32 saveVTOTAL_A;
464 u32 saveVBLANK_A;
465 u32 saveVSYNC_A;
466 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000467 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800468 u32 saveTRANS_HTOTAL_A;
469 u32 saveTRANS_HBLANK_A;
470 u32 saveTRANS_HSYNC_A;
471 u32 saveTRANS_VTOTAL_A;
472 u32 saveTRANS_VBLANK_A;
473 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000474 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000475 u32 saveDSPASTRIDE;
476 u32 saveDSPASIZE;
477 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700478 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveDSPASURF;
480 u32 saveDSPATILEOFF;
481 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700482 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000483 u32 saveBLC_PWM_CTL;
484 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800485 u32 saveBLC_CPU_PWM_CTL;
486 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 saveFPB0;
488 u32 saveFPB1;
489 u32 saveDPLL_B;
490 u32 saveDPLL_B_MD;
491 u32 saveHTOTAL_B;
492 u32 saveHBLANK_B;
493 u32 saveHSYNC_B;
494 u32 saveVTOTAL_B;
495 u32 saveVBLANK_B;
496 u32 saveVSYNC_B;
497 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000498 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800499 u32 saveTRANS_HTOTAL_B;
500 u32 saveTRANS_HBLANK_B;
501 u32 saveTRANS_HSYNC_B;
502 u32 saveTRANS_VTOTAL_B;
503 u32 saveTRANS_VBLANK_B;
504 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000505 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000506 u32 saveDSPBSTRIDE;
507 u32 saveDSPBSIZE;
508 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700509 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000510 u32 saveDSPBSURF;
511 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700512 u32 saveVGA0;
513 u32 saveVGA1;
514 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000515 u32 saveVGACNTRL;
516 u32 saveADPA;
517 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700518 u32 savePP_ON_DELAYS;
519 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000520 u32 saveDVOA;
521 u32 saveDVOB;
522 u32 saveDVOC;
523 u32 savePP_ON;
524 u32 savePP_OFF;
525 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700526 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000527 u32 savePFIT_CONTROL;
528 u32 save_palette_a[256];
529 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700530 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000531 u32 saveFBC_CFB_BASE;
532 u32 saveFBC_LL_BASE;
533 u32 saveFBC_CONTROL;
534 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000535 u32 saveIER;
536 u32 saveIIR;
537 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800538 u32 saveDEIER;
539 u32 saveDEIMR;
540 u32 saveGTIER;
541 u32 saveGTIMR;
542 u32 saveFDI_RXA_IMR;
543 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800544 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800545 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000546 u32 saveSWF0[16];
547 u32 saveSWF1[16];
548 u32 saveSWF2[3];
549 u8 saveMSR;
550 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800551 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000552 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000553 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000554 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000555 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200556 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000557 u32 saveCURACNTR;
558 u32 saveCURAPOS;
559 u32 saveCURABASE;
560 u32 saveCURBCNTR;
561 u32 saveCURBPOS;
562 u32 saveCURBBASE;
563 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700564 u32 saveDP_B;
565 u32 saveDP_C;
566 u32 saveDP_D;
567 u32 savePIPEA_GMCH_DATA_M;
568 u32 savePIPEB_GMCH_DATA_M;
569 u32 savePIPEA_GMCH_DATA_N;
570 u32 savePIPEB_GMCH_DATA_N;
571 u32 savePIPEA_DP_LINK_M;
572 u32 savePIPEB_DP_LINK_M;
573 u32 savePIPEA_DP_LINK_N;
574 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800575 u32 saveFDI_RXA_CTL;
576 u32 saveFDI_TXA_CTL;
577 u32 saveFDI_RXB_CTL;
578 u32 saveFDI_TXB_CTL;
579 u32 savePFA_CTL_1;
580 u32 savePFB_CTL_1;
581 u32 savePFA_WIN_SZ;
582 u32 savePFB_WIN_SZ;
583 u32 savePFA_WIN_POS;
584 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000585 u32 savePCH_DREF_CONTROL;
586 u32 saveDISP_ARB_CTL;
587 u32 savePIPEA_DATA_M1;
588 u32 savePIPEA_DATA_N1;
589 u32 savePIPEA_LINK_M1;
590 u32 savePIPEA_LINK_N1;
591 u32 savePIPEB_DATA_M1;
592 u32 savePIPEB_DATA_N1;
593 u32 savePIPEB_LINK_M1;
594 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000595 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400596 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700597
598 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200599 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000600 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200601 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000602 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200603 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700604 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100605 /** List of all objects in gtt_space. Used to restore gtt
606 * mappings on resume */
607 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000608
609 /** Usable portion of the GTT for GEM */
610 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200611 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000612 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700613
Keith Packard0839ccb2008-10-30 19:38:48 -0700614 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800615 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700616
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100617 /** PPGTT used for aliasing the PPGTT with the GTT */
618 struct i915_hw_ppgtt *aliasing_ppgtt;
619
Chris Wilson17250b72010-10-28 12:51:39 +0100620 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100621
Eric Anholt673a3942008-07-30 12:06:12 -0700622 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100623 * List of objects currently involved in rendering.
624 *
625 * Includes buffers having the contents of their GPU caches
626 * flushed, not necessarily primitives. last_rendering_seqno
627 * represents when the rendering involved will be completed.
628 *
629 * A reference is held on the buffer while on this list.
630 */
631 struct list_head active_list;
632
633 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700634 * List of objects which are not in the ringbuffer but which
635 * still have a write_domain which needs to be flushed before
636 * unbinding.
637 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800638 * last_rendering_seqno is 0 while an object is in this list.
639 *
Eric Anholt673a3942008-07-30 12:06:12 -0700640 * A reference is held on the buffer while on this list.
641 */
642 struct list_head flushing_list;
643
644 /**
645 * LRU list of objects which are not in the ringbuffer and
646 * are ready to unbind, but are still in the GTT.
647 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800648 * last_rendering_seqno is 0 while an object is in this list.
649 *
Eric Anholt673a3942008-07-30 12:06:12 -0700650 * A reference is not held on the buffer while on this list,
651 * as merely being GTT-bound shouldn't prevent its being
652 * freed, and we'll pull it off the list in the free path.
653 */
654 struct list_head inactive_list;
655
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100656 /**
657 * LRU list of objects which are not in the ringbuffer but
658 * are still pinned in the GTT.
659 */
660 struct list_head pinned_list;
661
Eric Anholta09ba7f2009-08-29 12:49:51 -0700662 /** LRU list of objects with fence regs on them. */
663 struct list_head fence_list;
664
Eric Anholt673a3942008-07-30 12:06:12 -0700665 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100666 * List of objects currently pending being freed.
667 *
668 * These objects are no longer in use, but due to a signal
669 * we were prevented from freeing them at the appointed time.
670 */
671 struct list_head deferred_free_list;
672
673 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700674 * We leave the user IRQ off as much as possible,
675 * but this means that requests will finish and never
676 * be retired once the system goes idle. Set a timer to
677 * fire periodically while the ring is running. When it
678 * fires, go retire requests.
679 */
680 struct delayed_work retire_work;
681
Eric Anholt673a3942008-07-30 12:06:12 -0700682 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000683 * Are we in a non-interruptible section of code like
684 * modesetting?
685 */
686 bool interruptible;
687
688 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700689 * Flag if the X Server, and thus DRM, is not currently in
690 * control of the device.
691 *
692 * This is set between LeaveVT and EnterVT. It needs to be
693 * replaced with a semaphore. It also needs to be
694 * transitioned away from for kernel modesetting.
695 */
696 int suspended;
697
698 /**
699 * Flag if the hardware appears to be wedged.
700 *
701 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300702 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700703 * every pending request fail
704 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400705 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700706
707 /** Bit 6 swizzling required for X tiling */
708 uint32_t bit_6_swizzle_x;
709 /** Bit 6 swizzling required for Y tiling */
710 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000711
712 /* storage for physical objects */
713 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100714
Chris Wilson73aa8082010-09-30 11:46:12 +0100715 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100716 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000717 size_t mappable_gtt_total;
718 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100719 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700720 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800721 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800722 /* indicate whether the LVDS_BORDER should be enabled or not */
723 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100724 /* Panel fitter placement and size for Ironlake+ */
725 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700726
Jesse Barnes27f82272011-09-02 12:54:37 -0700727 struct drm_crtc *plane_to_crtc_mapping[3];
728 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500729 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700730 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500731
Jesse Barnes652c3932009-08-17 13:31:43 -0700732 /* Reclocking support */
733 bool render_reclock_avail;
734 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000735 /* indicates the reduced downclock for LVDS*/
736 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700737 struct work_struct idle_work;
738 struct timer_list idle_timer;
739 bool busy;
740 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800741 int child_dev_num;
742 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800743 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200744 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800745
Zhenyu Wangc48044112009-12-17 14:48:43 +0800746 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800747
Ben Widawsky4912d042011-04-25 11:25:20 -0700748 struct work_struct rps_work;
749 spinlock_t rps_lock;
750 u32 pm_iir;
751
Jesse Barnesf97108d2010-01-29 11:27:07 -0800752 u8 cur_delay;
753 u8 min_delay;
754 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700755 u8 fmax;
756 u8 fstart;
757
Chris Wilson05394f32010-11-08 19:18:58 +0000758 u64 last_count1;
759 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200760 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 u64 last_count2;
762 struct timespec last_time2;
763 unsigned long gfx_power;
764 int c_m;
765 int r_t;
766 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700767 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800768
769 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000770
Jesse Barnes20bf3772010-04-21 11:39:22 -0700771 struct drm_mm_node *compressed_fb;
772 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700773
Chris Wilsonae681d92010-10-01 14:57:56 +0100774 unsigned long last_gpu_reset;
775
Dave Airlie8be48d92010-03-30 05:34:14 +0000776 /* list of fbdev register on this device */
777 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000778
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200779 struct backlight_device *backlight;
780
Chris Wilsone953fd72011-02-21 22:23:52 +0000781 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100782 struct drm_property *force_audio_property;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783} drm_i915_private_t;
784
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800785enum hdmi_force_audio {
786 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
787 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
788 HDMI_AUDIO_AUTO, /* trust EDID */
789 HDMI_AUDIO_ON, /* force turn on HDMI audio */
790};
791
Chris Wilson93dfb402011-03-29 16:59:50 -0700792enum i915_cache_level {
793 I915_CACHE_NONE,
794 I915_CACHE_LLC,
795 I915_CACHE_LLC_MLC, /* gen6+ */
796};
797
Eric Anholt673a3942008-07-30 12:06:12 -0700798struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000799 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700800
801 /** Current space allocated to this object in the GTT, if any. */
802 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100803 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700804
805 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100806 struct list_head ring_list;
807 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100808 /** This object's place on GPU write list */
809 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000810 /** This object's place in the batchbuffer or on the eviction list */
811 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700812
813 /**
814 * This is set if the object is on the active or flushing lists
815 * (has pending rendering), and is not set if it's on inactive (ready
816 * to be unbound).
817 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400818 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700819
820 /**
821 * This is set if the object has been written to since last bound
822 * to the GTT
823 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400824 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200825
826 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000827 * This is set if the object has been written to since the last
828 * GPU flush.
829 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400830 unsigned int pending_gpu_write:1;
Chris Wilson87ca9c82010-12-02 09:42:56 +0000831
832 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200833 * Fence register bits (if any) for this object. Will be set
834 * as needed when mapped into the GTT.
835 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200836 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200837 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200838
839 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200840 * Advice: are the backing pages purgeable?
841 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400842 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200843
844 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200845 * Current tiling mode for the object.
846 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400847 unsigned int tiling_mode:2;
848 unsigned int tiling_changed:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200849
850 /** How many users have pinned this object in GTT space. The following
851 * users can each hold at most one reference: pwrite/pread, pin_ioctl
852 * (via user_pin_count), execbuffer (objects are not allowed multiple
853 * times for the same batchbuffer), and the framebuffer code. When
854 * switching/pageflipping, the framebuffer code has at most two buffers
855 * pinned per crtc.
856 *
857 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
858 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400859 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200860#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700861
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200862 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100863 * Is the object at the current location in the gtt mappable and
864 * fenceable? Used to avoid costly recalculations.
865 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400866 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100867
868 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200869 * Whether the current gtt mapping needs to be mappable (and isn't just
870 * mappable by accident). Track pin and fault separate for a more
871 * accurate mappable working set.
872 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400873 unsigned int fault_mappable:1;
874 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200875
Chris Wilsoncaea7472010-11-12 13:53:37 +0000876 /*
877 * Is the GPU currently using a fence to access this buffer,
878 */
879 unsigned int pending_fenced_gpu_access:1;
880 unsigned int fenced_gpu_access:1;
881
Chris Wilson93dfb402011-03-29 16:59:50 -0700882 unsigned int cache_level:2;
883
Daniel Vetter7bddb012012-02-09 17:15:47 +0100884 unsigned int has_aliasing_ppgtt_mapping:1;
885
Eric Anholt856fa192009-03-19 14:10:50 -0700886 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700887
888 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100889 * DMAR support
890 */
891 struct scatterlist *sg_list;
892 int num_sg;
893
894 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000895 * Used for performing relocations during execbuffer insertion.
896 */
897 struct hlist_node exec_node;
898 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000899 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000900
901 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700902 * Current offset of the object in GTT space.
903 *
904 * This is the same as gtt_space->start
905 */
906 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100907
Eric Anholt673a3942008-07-30 12:06:12 -0700908 /** Breadcrumb of last rendering to the buffer. */
909 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000910 struct intel_ring_buffer *ring;
911
912 /** Breadcrumb of last fenced GPU access to the buffer. */
913 uint32_t last_fenced_seqno;
914 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700915
Daniel Vetter778c3542010-05-13 11:49:44 +0200916 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800917 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700918
Eric Anholt280b7132009-03-12 16:56:27 -0700919 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100920 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700921
Keith Packardba1eb1d2008-10-14 19:55:10 -0700922
Eric Anholt673a3942008-07-30 12:06:12 -0700923 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800924 * If present, while GEM_DOMAIN_CPU is in the read domain this array
925 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700926 */
927 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800928
929 /** User space pin count and filp owning the pin */
930 uint32_t user_pin_count;
931 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000932
933 /** for phy allocated objects */
934 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500935
936 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500937 * Number of crtcs where this object is currently the fb, but
938 * will be page flipped away on the next vblank. When it
939 * reaches 0, dev_priv->pending_flip_queue will be woken up.
940 */
941 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700942};
943
Daniel Vetter62b8b212010-04-09 19:05:08 +0000944#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100945
Eric Anholt673a3942008-07-30 12:06:12 -0700946/**
947 * Request queue structure.
948 *
949 * The request queue allows us to note sequence numbers that have been emitted
950 * and may be associated with active buffers to be retired.
951 *
952 * By keeping this list, we can avoid having to do questionable
953 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
954 * an emission time with seqnos for tracking how far ahead of the GPU we are.
955 */
956struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800957 /** On Which ring this request was generated */
958 struct intel_ring_buffer *ring;
959
Eric Anholt673a3942008-07-30 12:06:12 -0700960 /** GEM sequence number associated with this request. */
961 uint32_t seqno;
962
Chris Wilsona71d8d92012-02-15 11:25:36 +0000963 /** Postion in the ringbuffer of the end of the request */
964 u32 tail;
965
Eric Anholt673a3942008-07-30 12:06:12 -0700966 /** Time at which this request was emitted, in jiffies. */
967 unsigned long emitted_jiffies;
968
Eric Anholtb9624422009-06-03 07:27:35 +0000969 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700970 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000971
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100972 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000973 /** file_priv list entry for this request */
974 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700975};
976
977struct drm_i915_file_private {
978 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100979 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000980 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700981 } mm;
982};
983
Zou Nan haicae58522010-11-09 17:17:32 +0800984#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
985
986#define IS_I830(dev) ((dev)->pci_device == 0x3577)
987#define IS_845G(dev) ((dev)->pci_device == 0x2562)
988#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
989#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
990#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
991#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
992#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
993#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
994#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
995#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
996#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
997#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
998#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
999#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1000#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1001#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1002#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1003#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001004#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Zou Nan haicae58522010-11-09 17:17:32 +08001005#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1006
Jesse Barnes85436692011-04-06 12:11:14 -07001007/*
1008 * The genX designation typically refers to the render engine, so render
1009 * capability related checks should use IS_GEN, while display and other checks
1010 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1011 * chips, etc.).
1012 */
Zou Nan haicae58522010-11-09 17:17:32 +08001013#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1014#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1015#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1016#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1017#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001018#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001019
1020#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1021#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001022#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001023#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1024
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001025#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
1026
Chris Wilson05394f32010-11-08 19:18:58 +00001027#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001028#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1029
1030/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1031 * rows, which changed the alignment requirements and fence programming.
1032 */
1033#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1034 IS_I915GM(dev)))
1035#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1036#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1037#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1038#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1039#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1040#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1041/* dsparb controlled by hw only */
1042#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1043
1044#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1045#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1046#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001047
Jesse Barneseceae482011-04-06 12:15:08 -07001048#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
1049#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001050
1051#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1052#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1053#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1054
Chris Wilson05394f32010-11-08 19:18:58 +00001055#include "i915_trace.h"
1056
Eric Anholtc153f452007-09-03 12:06:45 +10001057extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001058extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001059extern unsigned int i915_fbpercrtc __always_unused;
1060extern int i915_panel_ignore_lid __read_mostly;
1061extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001062extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001063extern unsigned int i915_lvds_downclock __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001064extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001065extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001066extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001067extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001068extern bool i915_enable_hangcheck __read_mostly;
Daniel Vettere21af882012-02-09 20:53:27 +01001069extern bool i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001070
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001071extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1072extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001073extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1074extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1075
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +10001077extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001078extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001079extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001080extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001081extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001082extern void i915_driver_preclose(struct drm_device *dev,
1083 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001084extern void i915_driver_postclose(struct drm_device *dev,
1085 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001086extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +11001087extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1088 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -07001089extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001090 struct drm_clip_rect *box,
1091 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +01001092extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001093extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1094extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1095extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1096extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1097
Dave Airlieaf6061a2008-05-07 12:15:39 +10001098
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001100void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001101void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +10001102extern int i915_irq_emit(struct drm_device *dev, void *data,
1103 struct drm_file *file_priv);
1104extern int i915_irq_wait(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001107extern void intel_irq_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001108
Eric Anholtc153f452007-09-03 12:06:45 +10001109extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1110 struct drm_file *file_priv);
1111extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1112 struct drm_file *file_priv);
1113extern int i915_vblank_swap(struct drm_device *dev, void *data,
1114 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
Keith Packard7c463582008-11-04 02:03:27 -08001116void
1117i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1118
1119void
1120i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1121
Akshay Joshi0206e352011-08-16 15:34:10 -04001122void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001123
Chris Wilson3bd3c932010-08-19 08:19:30 +01001124#ifdef CONFIG_DEBUG_FS
1125extern void i915_destroy_error_state(struct drm_device *dev);
1126#else
1127#define i915_destroy_error_state(x)
1128#endif
1129
Keith Packard7c463582008-11-04 02:03:27 -08001130
Eric Anholt673a3942008-07-30 12:06:12 -07001131/* i915_gem.c */
1132int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *file_priv);
1134int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *file_priv);
1136int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
1140int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1141 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001142int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001144int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1145 struct drm_file *file_priv);
1146int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1147 struct drm_file *file_priv);
1148int i915_gem_execbuffer(struct drm_device *dev, void *data,
1149 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001150int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1151 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001152int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1153 struct drm_file *file_priv);
1154int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1155 struct drm_file *file_priv);
1156int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1157 struct drm_file *file_priv);
1158int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1159 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001160int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001162int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1163 struct drm_file *file_priv);
1164int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1165 struct drm_file *file_priv);
1166int i915_gem_set_tiling(struct drm_device *dev, void *data,
1167 struct drm_file *file_priv);
1168int i915_gem_get_tiling(struct drm_device *dev, void *data,
1169 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001170int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1171 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001172void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001173int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilsondb53a302011-02-03 11:57:46 +00001174int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson88241782011-01-07 17:09:48 +00001175 uint32_t invalidate_domains,
1176 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001177struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1178 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001179void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001180int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1181 uint32_t alignment,
1182 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001183void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001184int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001185void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001186void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001187
Chris Wilson54cf91d2010-11-25 18:00:26 +00001188int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Chris Wilsonce453d82011-02-21 14:43:56 +00001189int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001190void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001191 struct intel_ring_buffer *ring,
1192 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001193
Dave Airlieff72145b2011-02-07 12:16:14 +10001194int i915_gem_dumb_create(struct drm_file *file_priv,
1195 struct drm_device *dev,
1196 struct drm_mode_create_dumb *args);
1197int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1198 uint32_t handle, uint64_t *offset);
1199int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001200 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001201/**
1202 * Returns true if seq1 is later than seq2.
1203 */
1204static inline bool
1205i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1206{
1207 return (int32_t)(seq1 - seq2) >= 0;
1208}
1209
Daniel Vetter53d227f2012-01-25 16:32:49 +01001210u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001211
Chris Wilsond9e86c02010-11-10 16:40:20 +00001212int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00001213 struct intel_ring_buffer *pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001214int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001215
Chris Wilson1690e1e2011-12-14 13:57:08 +01001216static inline void
1217i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1218{
1219 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1220 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1221 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1222 }
1223}
1224
1225static inline void
1226i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1227{
1228 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1229 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1230 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1231 }
1232}
1233
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001234void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001235void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1236
Chris Wilson069efc12010-09-30 16:53:18 +01001237void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001238void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001239int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1240 uint32_t read_domains,
1241 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001242int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001243int __must_check i915_gem_init_hw(struct drm_device *dev);
1244void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001245void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001246void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001247void i915_gem_do_init(struct drm_device *dev,
1248 unsigned long start,
1249 unsigned long mappable_end,
1250 unsigned long end);
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001251int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
Chris Wilson20217462010-11-23 15:26:33 +00001252int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilsondb53a302011-02-03 11:57:46 +00001253int __must_check i915_add_request(struct intel_ring_buffer *ring,
1254 struct drm_file *file,
1255 struct drm_i915_gem_request *request);
1256int __must_check i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001257 uint32_t seqno,
1258 bool do_retire);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001259int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001260int __must_check
1261i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1262 bool write);
1263int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001264i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1265 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001266 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001267int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001268 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001269 int id,
1270 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001271void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001272 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001273void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001274void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001275
Chris Wilson467cffb2011-03-07 10:42:03 +00001276uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001277i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1278 uint32_t size,
1279 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001280
Chris Wilsone4ffd172011-04-04 09:44:39 +01001281int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1282 enum i915_cache_level cache_level);
1283
Daniel Vetter76aaf222010-11-05 22:23:30 +01001284/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001285int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1286void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001287void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1288 struct drm_i915_gem_object *obj,
1289 enum i915_cache_level cache_level);
1290void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1291 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001292
Daniel Vetter76aaf222010-11-05 22:23:30 +01001293void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001294int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01001295void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
1296 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001297void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001298
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001299/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001300int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1301 unsigned alignment, bool mappable);
1302int __must_check i915_gem_evict_everything(struct drm_device *dev,
1303 bool purgeable_only);
1304int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1305 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001306
Eric Anholt673a3942008-07-30 12:06:12 -07001307/* i915_gem_tiling.c */
1308void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001309void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1310void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001311
1312/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001313void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001314 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001315#if WATCH_LISTS
1316int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001317#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001318#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001319#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001320void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1321 int handle);
1322void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001323 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Ben Gamari20172632009-02-17 20:08:50 -05001325/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001326int i915_debugfs_init(struct drm_minor *minor);
1327void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001328
Jesse Barnes317c35d2008-08-25 15:11:06 -07001329/* i915_suspend.c */
1330extern int i915_save_state(struct drm_device *dev);
1331extern int i915_restore_state(struct drm_device *dev);
1332
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001333/* i915_suspend.c */
1334extern int i915_save_state(struct drm_device *dev);
1335extern int i915_restore_state(struct drm_device *dev);
1336
Chris Wilsonf899fc62010-07-20 15:44:45 -07001337/* intel_i2c.c */
1338extern int intel_setup_gmbus(struct drm_device *dev);
1339extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001340extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1341extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001342extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1343{
1344 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1345}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001346extern void intel_i2c_reset(struct drm_device *dev);
1347
Chris Wilson3b617962010-08-24 09:02:58 +01001348/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001349extern int intel_opregion_setup(struct drm_device *dev);
1350#ifdef CONFIG_ACPI
1351extern void intel_opregion_init(struct drm_device *dev);
1352extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001353extern void intel_opregion_asle_intr(struct drm_device *dev);
1354extern void intel_opregion_gse_intr(struct drm_device *dev);
1355extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001356#else
Chris Wilson44834a62010-08-19 16:09:23 +01001357static inline void intel_opregion_init(struct drm_device *dev) { return; }
1358static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001359static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1360static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1361static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001362#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001363
Jesse Barnes723bfd72010-10-07 16:01:13 -07001364/* intel_acpi.c */
1365#ifdef CONFIG_ACPI
1366extern void intel_register_dsm_handler(void);
1367extern void intel_unregister_dsm_handler(void);
1368#else
1369static inline void intel_register_dsm_handler(void) { return; }
1370static inline void intel_unregister_dsm_handler(void) { return; }
1371#endif /* CONFIG_ACPI */
1372
Jesse Barnes79e53942008-11-07 14:24:08 -08001373/* modesetting */
1374extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001375extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001376extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001377extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001378extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001379extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001380extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001381extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001382extern void ironlake_enable_rc6(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001383extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001384extern void intel_detect_pch(struct drm_device *dev);
1385extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001386
Keith Packard8d715f02011-11-18 20:39:01 -08001387extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1388extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
1389extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1390extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
1391
Chris Wilson6ef3d422010-08-04 20:26:07 +01001392/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001393#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001394extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1395extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001396
1397extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1398extern void intel_display_print_error_state(struct seq_file *m,
1399 struct drm_device *dev,
1400 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001401#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001402
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001403#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1404
1405#define BEGIN_LP_RING(n) \
1406 intel_ring_begin(LP_RING(dev_priv), (n))
1407
1408#define OUT_RING(x) \
1409 intel_ring_emit(LP_RING(dev_priv), x)
1410
1411#define ADVANCE_LP_RING() \
1412 intel_ring_advance(LP_RING(dev_priv))
1413
Eric Anholt546b0972008-09-01 16:45:29 -07001414/**
1415 * Lock test for when it's just for synchronization of ring access.
1416 *
1417 * In that case, we don't need to do it when GEM is initialized as nobody else
1418 * has access to the ring.
1419 */
Chris Wilson05394f32010-11-08 19:18:58 +00001420#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001421 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001422 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001423} while (0)
1424
Ben Widawskyb7287d82011-04-25 11:22:22 -07001425/* On SNB platform, before reading ring registers forcewake bit
1426 * must be set to prevent GT core from power down and stale values being
1427 * returned.
1428 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001429void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1430void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001431int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001432
1433/* We give fast paths for the really cool registers */
1434#define NEEDS_FORCE_WAKE(dev_priv, reg) \
1435 (((dev_priv)->info->gen >= 6) && \
Keith Packard8d715f02011-11-18 20:39:01 -08001436 ((reg) < 0x40000) && \
Keith Packardc7dffff2011-12-09 11:33:00 -08001437 ((reg) != FORCEWAKE))
Zou Nan haicae58522010-11-09 17:17:32 +08001438
Keith Packard5f753772010-11-22 09:24:22 +00001439#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001440 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001441
Keith Packard5f753772010-11-22 09:24:22 +00001442__i915_read(8, b)
1443__i915_read(16, w)
1444__i915_read(32, l)
1445__i915_read(64, q)
1446#undef __i915_read
1447
1448#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001449 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1450
Keith Packard5f753772010-11-22 09:24:22 +00001451__i915_write(8, b)
1452__i915_write(16, w)
1453__i915_write(32, l)
1454__i915_write(64, q)
1455#undef __i915_write
1456
1457#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1458#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1459
1460#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1461#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1462#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1463#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1464
1465#define I915_READ(reg) i915_read32(dev_priv, (reg))
1466#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001467#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1468#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001469
1470#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1471#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001472
1473#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1474#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1475
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477#endif