blob: 9d2dedadf2dfb7e0090be24064e46f63112bce3e [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chan8a56d242013-08-06 15:50:12 -07003 * Copyright (c) 2004-2013 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080026#include <linux/netdevice.h>
27#include <linux/etherdevice.h>
28#include <linux/skbuff.h>
29#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070030#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080031#include <asm/io.h>
32#include <asm/irq.h>
33#include <linux/delay.h>
34#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070035#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080036#include <linux/time.h>
37#include <linux/ethtool.h>
38#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000039#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080040#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070042#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080043#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <linux/workqueue.h>
45#include <linux/crc32.h>
46#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080047#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070048#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070049#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000050#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chan4edd4732009-06-08 18:14:42 -070052#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
53#define BCM_CNIC 1
54#include "cnic_if.h"
55#endif
Michael Chanb6016b72005-05-26 13:03:09 -070056#include "bnx2.h"
57#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070058
Michael Chanb6016b72005-05-26 13:03:09 -070059#define DRV_MODULE_NAME "bnx2"
Michael Chan487d9ed2013-12-31 23:22:35 -080060#define DRV_MODULE_VERSION "2.2.5"
61#define DRV_MODULE_RELDATE "December 20, 2013"
Michael Chanc2c20ef2011-12-18 18:15:09 +000062#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070063#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000064#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070065#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
66#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070067
68#define RUN_AT(x) (jiffies + (x))
69
70/* Time in jiffies before concluding the transmitter is hung. */
71#define TX_TIMEOUT (5*HZ)
72
Bill Pembertoncfd95a62012-12-03 09:22:58 -050073static char version[] =
Michael Chanb6016b72005-05-26 13:03:09 -070074 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
76MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070080MODULE_FIRMWARE(FW_MIPS_FILE_06);
81MODULE_FIRMWARE(FW_RV2P_FILE_06);
82MODULE_FIRMWARE(FW_MIPS_FILE_09);
83MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070084MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070085
86static int disable_msi = 0;
87
88module_param(disable_msi, int, 0);
89MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
90
91typedef enum {
92 BCM5706 = 0,
93 NC370T,
94 NC370I,
95 BCM5706S,
96 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080097 BCM5708,
98 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080099 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700100 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700101 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800102 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700103} board_t;
104
105/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800106static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700107 char *name;
Bill Pembertoncfd95a62012-12-03 09:22:58 -0500108} board_info[] = {
Michael Chanb6016b72005-05-26 13:03:09 -0700109 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
110 { "HP NC370T Multifunction Gigabit Server Adapter" },
111 { "HP NC370i Multifunction Gigabit Server Adapter" },
112 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
113 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800114 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
115 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800116 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700117 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700118 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800119 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700120 };
121
Michael Chan7bb0a042008-07-14 22:37:47 -0700122static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
124 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
126 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800129 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
132 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
133 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
134 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800135 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
136 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800137 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
138 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700139 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
140 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700141 { PCI_VENDOR_ID_BROADCOM, 0x163b,
142 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800143 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800144 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700145 { 0, }
146};
147
Michael Chan0ced9d02009-08-21 16:20:49 +0000148static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700149{
Michael Chane30372c2007-07-16 18:26:23 -0700150#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
151#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700152 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800153 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700154 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700155 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
156 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800157 /* Expansion entry 0001 */
158 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700159 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800160 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
161 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700162 /* Saifun SA25F010 (non-buffered flash) */
163 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800164 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700165 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700166 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
167 "Non-buffered flash (128kB)"},
168 /* Saifun SA25F020 (non-buffered flash) */
169 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800170 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700171 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700172 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
173 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800174 /* Expansion entry 0100 */
175 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700176 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800177 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
178 "Entry 0100"},
179 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400180 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700181 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800182 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
183 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
184 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
185 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700186 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800187 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
188 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
189 /* Saifun SA25F005 (non-buffered flash) */
190 /* strap, cfg1, & write1 need updates */
191 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700192 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800193 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
194 "Non-buffered flash (64kB)"},
195 /* Fast EEPROM */
196 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700197 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800198 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
199 "EEPROM - fast"},
200 /* Expansion entry 1001 */
201 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700202 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800203 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
204 "Entry 1001"},
205 /* Expansion entry 1010 */
206 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700207 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800208 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
209 "Entry 1010"},
210 /* ATMEL AT45DB011B (buffered flash) */
211 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700212 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800213 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
214 "Buffered flash (128kB)"},
215 /* Expansion entry 1100 */
216 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700217 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800218 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
219 "Entry 1100"},
220 /* Expansion entry 1101 */
221 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700222 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800223 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
224 "Entry 1101"},
225 /* Ateml Expansion entry 1110 */
226 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700227 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800228 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
229 "Entry 1110 (Atmel)"},
230 /* ATMEL AT45DB021B (buffered flash) */
231 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700232 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800233 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
234 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700235};
236
Michael Chan0ced9d02009-08-21 16:20:49 +0000237static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700238 .flags = BNX2_NV_BUFFERED,
239 .page_bits = BCM5709_FLASH_PAGE_BITS,
240 .page_size = BCM5709_FLASH_PAGE_SIZE,
241 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
242 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
243 .name = "5709 Buffered flash (256kB)",
244};
245
Michael Chanb6016b72005-05-26 13:03:09 -0700246MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
247
Benjamin Li4327ba42010-03-23 13:13:11 +0000248static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000249static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000250
Michael Chan35e90102008-06-19 16:37:42 -0700251static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700252{
Michael Chan2f8af122006-08-15 01:39:10 -0700253 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700254
Michael Chan11848b962010-07-19 14:15:04 +0000255 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
256 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800257
258 /* The ring uses 256 indices for 255 entries, one of them
259 * needs to be skipped.
260 */
Michael Chan35e90102008-06-19 16:37:42 -0700261 diff = txr->tx_prod - txr->tx_cons;
Michael Chan2bc40782012-12-06 10:33:09 +0000262 if (unlikely(diff >= BNX2_TX_DESC_CNT)) {
Michael Chanfaac9c42006-12-14 15:56:32 -0800263 diff &= 0xffff;
Michael Chan2bc40782012-12-06 10:33:09 +0000264 if (diff == BNX2_TX_DESC_CNT)
265 diff = BNX2_MAX_TX_DESC_CNT;
Michael Chanfaac9c42006-12-14 15:56:32 -0800266 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000267 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700268}
269
Michael Chanb6016b72005-05-26 13:03:09 -0700270static u32
271bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
272{
Michael Chan1b8227c2007-05-03 13:24:05 -0700273 u32 val;
274
275 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000276 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
277 val = BNX2_RD(bp, BNX2_PCICFG_REG_WINDOW);
Michael Chan1b8227c2007-05-03 13:24:05 -0700278 spin_unlock_bh(&bp->indirect_lock);
279 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700280}
281
282static void
283bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
284{
Michael Chan1b8227c2007-05-03 13:24:05 -0700285 spin_lock_bh(&bp->indirect_lock);
Michael Chane503e062012-12-06 10:33:08 +0000286 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
287 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700288 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700289}
290
291static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800292bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
293{
294 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
295}
296
297static u32
298bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
299{
Eric Dumazet807540b2010-09-23 05:40:09 +0000300 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800301}
302
303static void
Michael Chanb6016b72005-05-26 13:03:09 -0700304bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
305{
306 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700307 spin_lock_bh(&bp->indirect_lock);
Michael Chan4ce45e02012-12-06 10:33:10 +0000308 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -0800309 int i;
310
Michael Chane503e062012-12-06 10:33:08 +0000311 BNX2_WR(bp, BNX2_CTX_CTX_DATA, val);
312 BNX2_WR(bp, BNX2_CTX_CTX_CTRL,
313 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -0800314 for (i = 0; i < 5; i++) {
Michael Chane503e062012-12-06 10:33:08 +0000315 val = BNX2_RD(bp, BNX2_CTX_CTX_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -0800316 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
317 break;
318 udelay(5);
319 }
320 } else {
Michael Chane503e062012-12-06 10:33:08 +0000321 BNX2_WR(bp, BNX2_CTX_DATA_ADR, offset);
322 BNX2_WR(bp, BNX2_CTX_DATA, val);
Michael Chan59b47d82006-11-19 14:10:45 -0800323 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700324 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700325}
326
Michael Chan4edd4732009-06-08 18:14:42 -0700327#ifdef BCM_CNIC
328static int
329bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
330{
331 struct bnx2 *bp = netdev_priv(dev);
332 struct drv_ctl_io *io = &info->data.io;
333
334 switch (info->cmd) {
335 case DRV_CTL_IO_WR_CMD:
336 bnx2_reg_wr_ind(bp, io->offset, io->data);
337 break;
338 case DRV_CTL_IO_RD_CMD:
339 io->data = bnx2_reg_rd_ind(bp, io->offset);
340 break;
341 case DRV_CTL_CTX_WR_CMD:
342 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
343 break;
344 default:
345 return -EINVAL;
346 }
347 return 0;
348}
349
350static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
351{
352 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
353 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
354 int sb_id;
355
356 if (bp->flags & BNX2_FLAG_USING_MSIX) {
357 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
358 bnapi->cnic_present = 0;
359 sb_id = bp->irq_nvecs;
360 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
361 } else {
362 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
363 bnapi->cnic_tag = bnapi->last_status_idx;
364 bnapi->cnic_present = 1;
365 sb_id = 0;
366 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
367 }
368
369 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
370 cp->irq_arr[0].status_blk = (void *)
371 ((unsigned long) bnapi->status_blk.msi +
372 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
373 cp->irq_arr[0].status_blk_num = sb_id;
374 cp->num_irq = 1;
375}
376
377static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
378 void *data)
379{
380 struct bnx2 *bp = netdev_priv(dev);
381 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
382
383 if (ops == NULL)
384 return -EINVAL;
385
386 if (cp->drv_state & CNIC_DRV_STATE_REGD)
387 return -EBUSY;
388
Michael Chan41c21782011-07-13 17:24:22 +0000389 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
390 return -ENODEV;
391
Michael Chan4edd4732009-06-08 18:14:42 -0700392 bp->cnic_data = data;
393 rcu_assign_pointer(bp->cnic_ops, ops);
394
395 cp->num_irq = 0;
396 cp->drv_state = CNIC_DRV_STATE_REGD;
397
398 bnx2_setup_cnic_irq_info(bp);
399
400 return 0;
401}
402
403static int bnx2_unregister_cnic(struct net_device *dev)
404{
405 struct bnx2 *bp = netdev_priv(dev);
406 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
407 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
408
Michael Chanc5a88952009-08-14 15:49:45 +0000409 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700410 cp->drv_state = 0;
411 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000412 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000413 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700414 synchronize_rcu();
415 return 0;
416}
417
stephen hemminger61c2fc42013-04-10 10:53:40 +0000418static struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
Michael Chan4edd4732009-06-08 18:14:42 -0700419{
420 struct bnx2 *bp = netdev_priv(dev);
421 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
422
Michael Chan7625eb22011-06-08 19:29:36 +0000423 if (!cp->max_iscsi_conn)
424 return NULL;
425
Michael Chan4edd4732009-06-08 18:14:42 -0700426 cp->drv_owner = THIS_MODULE;
427 cp->chip_id = bp->chip_id;
428 cp->pdev = bp->pdev;
429 cp->io_base = bp->regview;
430 cp->drv_ctl = bnx2_drv_ctl;
431 cp->drv_register_cnic = bnx2_register_cnic;
432 cp->drv_unregister_cnic = bnx2_unregister_cnic;
433
434 return cp;
435}
Michael Chan4edd4732009-06-08 18:14:42 -0700436
437static void
438bnx2_cnic_stop(struct bnx2 *bp)
439{
440 struct cnic_ops *c_ops;
441 struct cnic_ctl_info info;
442
Michael Chanc5a88952009-08-14 15:49:45 +0000443 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000444 c_ops = rcu_dereference_protected(bp->cnic_ops,
445 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700446 if (c_ops) {
447 info.cmd = CNIC_CTL_STOP_CMD;
448 c_ops->cnic_ctl(bp->cnic_data, &info);
449 }
Michael Chanc5a88952009-08-14 15:49:45 +0000450 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700451}
452
453static void
454bnx2_cnic_start(struct bnx2 *bp)
455{
456 struct cnic_ops *c_ops;
457 struct cnic_ctl_info info;
458
Michael Chanc5a88952009-08-14 15:49:45 +0000459 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000460 c_ops = rcu_dereference_protected(bp->cnic_ops,
461 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700462 if (c_ops) {
463 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
464 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
465
466 bnapi->cnic_tag = bnapi->last_status_idx;
467 }
468 info.cmd = CNIC_CTL_START_CMD;
469 c_ops->cnic_ctl(bp->cnic_data, &info);
470 }
Michael Chanc5a88952009-08-14 15:49:45 +0000471 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700472}
473
474#else
475
476static void
477bnx2_cnic_stop(struct bnx2 *bp)
478{
479}
480
481static void
482bnx2_cnic_start(struct bnx2 *bp)
483{
484}
485
486#endif
487
Michael Chanb6016b72005-05-26 13:03:09 -0700488static int
489bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
490{
491 u32 val1;
492 int i, ret;
493
Michael Chan583c28e2008-01-21 19:51:35 -0800494 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000495 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700496 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
497
Michael Chane503e062012-12-06 10:33:08 +0000498 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
499 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700500
501 udelay(40);
502 }
503
504 val1 = (bp->phy_addr << 21) | (reg << 16) |
505 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
506 BNX2_EMAC_MDIO_COMM_START_BUSY;
Michael Chane503e062012-12-06 10:33:08 +0000507 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Michael Chanb6016b72005-05-26 13:03:09 -0700508
509 for (i = 0; i < 50; i++) {
510 udelay(10);
511
Michael Chane503e062012-12-06 10:33:08 +0000512 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700513 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
514 udelay(5);
515
Michael Chane503e062012-12-06 10:33:08 +0000516 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700517 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
518
519 break;
520 }
521 }
522
523 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
524 *val = 0x0;
525 ret = -EBUSY;
526 }
527 else {
528 *val = val1;
529 ret = 0;
530 }
531
Michael Chan583c28e2008-01-21 19:51:35 -0800532 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000533 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700534 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
535
Michael Chane503e062012-12-06 10:33:08 +0000536 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
537 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700538
539 udelay(40);
540 }
541
542 return ret;
543}
544
545static int
546bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
547{
548 u32 val1;
549 int i, ret;
550
Michael Chan583c28e2008-01-21 19:51:35 -0800551 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000552 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700553 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
554
Michael Chane503e062012-12-06 10:33:08 +0000555 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
556 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700557
558 udelay(40);
559 }
560
561 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
562 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
563 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
Michael Chane503e062012-12-06 10:33:08 +0000564 BNX2_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400565
Michael Chanb6016b72005-05-26 13:03:09 -0700566 for (i = 0; i < 50; i++) {
567 udelay(10);
568
Michael Chane503e062012-12-06 10:33:08 +0000569 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_COMM);
Michael Chanb6016b72005-05-26 13:03:09 -0700570 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
571 udelay(5);
572 break;
573 }
574 }
575
576 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
577 ret = -EBUSY;
578 else
579 ret = 0;
580
Michael Chan583c28e2008-01-21 19:51:35 -0800581 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chane503e062012-12-06 10:33:08 +0000582 val1 = BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700583 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
584
Michael Chane503e062012-12-06 10:33:08 +0000585 BNX2_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
586 BNX2_RD(bp, BNX2_EMAC_MDIO_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -0700587
588 udelay(40);
589 }
590
591 return ret;
592}
593
594static void
595bnx2_disable_int(struct bnx2 *bp)
596{
Michael Chanb4b36042007-12-20 19:59:30 -0800597 int i;
598 struct bnx2_napi *bnapi;
599
600 for (i = 0; i < bp->irq_nvecs; i++) {
601 bnapi = &bp->bnx2_napi[i];
Michael Chane503e062012-12-06 10:33:08 +0000602 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
Michael Chanb4b36042007-12-20 19:59:30 -0800603 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
604 }
Michael Chane503e062012-12-06 10:33:08 +0000605 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb6016b72005-05-26 13:03:09 -0700606}
607
608static void
609bnx2_enable_int(struct bnx2 *bp)
610{
Michael Chanb4b36042007-12-20 19:59:30 -0800611 int i;
612 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800613
Michael Chanb4b36042007-12-20 19:59:30 -0800614 for (i = 0; i < bp->irq_nvecs; i++) {
615 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800616
Michael Chane503e062012-12-06 10:33:08 +0000617 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
618 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
619 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
620 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700621
Michael Chane503e062012-12-06 10:33:08 +0000622 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
623 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
624 bnapi->last_status_idx);
Michael Chanb4b36042007-12-20 19:59:30 -0800625 }
Michael Chane503e062012-12-06 10:33:08 +0000626 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700627}
628
629static void
630bnx2_disable_int_sync(struct bnx2 *bp)
631{
Michael Chanb4b36042007-12-20 19:59:30 -0800632 int i;
633
Michael Chanb6016b72005-05-26 13:03:09 -0700634 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000635 if (!netif_running(bp->dev))
636 return;
637
Michael Chanb6016b72005-05-26 13:03:09 -0700638 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800639 for (i = 0; i < bp->irq_nvecs; i++)
640 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700641}
642
643static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800644bnx2_napi_disable(struct bnx2 *bp)
645{
Michael Chanb4b36042007-12-20 19:59:30 -0800646 int i;
647
648 for (i = 0; i < bp->irq_nvecs; i++)
649 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800650}
651
652static void
653bnx2_napi_enable(struct bnx2 *bp)
654{
Michael Chanb4b36042007-12-20 19:59:30 -0800655 int i;
656
657 for (i = 0; i < bp->irq_nvecs; i++)
658 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800659}
660
661static void
Michael Chan212f9932010-04-27 11:28:10 +0000662bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700663{
Michael Chan212f9932010-04-27 11:28:10 +0000664 if (stop_cnic)
665 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700666 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800667 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700668 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700669 }
Michael Chanb7466562009-12-20 18:40:18 -0800670 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700671 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700672}
673
674static void
Michael Chan212f9932010-04-27 11:28:10 +0000675bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700676{
677 if (atomic_dec_and_test(&bp->intr_sem)) {
678 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700679 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700680 spin_lock_bh(&bp->phy_lock);
681 if (bp->link_up)
682 netif_carrier_on(bp->dev);
683 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800684 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700685 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000686 if (start_cnic)
687 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700688 }
689 }
690}
691
692static void
Michael Chan35e90102008-06-19 16:37:42 -0700693bnx2_free_tx_mem(struct bnx2 *bp)
694{
695 int i;
696
697 for (i = 0; i < bp->num_tx_rings; i++) {
698 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
699 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
700
701 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000702 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
703 txr->tx_desc_ring,
704 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700705 txr->tx_desc_ring = NULL;
706 }
707 kfree(txr->tx_buf_ring);
708 txr->tx_buf_ring = NULL;
709 }
710}
711
Michael Chanbb4f98a2008-06-19 16:38:19 -0700712static void
713bnx2_free_rx_mem(struct bnx2 *bp)
714{
715 int i;
716
717 for (i = 0; i < bp->num_rx_rings; i++) {
718 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
719 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
720 int j;
721
722 for (j = 0; j < bp->rx_max_ring; j++) {
723 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000724 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
725 rxr->rx_desc_ring[j],
726 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700727 rxr->rx_desc_ring[j] = NULL;
728 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000729 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700730 rxr->rx_buf_ring = NULL;
731
732 for (j = 0; j < bp->rx_max_pg_ring; j++) {
733 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000734 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
735 rxr->rx_pg_desc_ring[j],
736 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800737 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700738 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000739 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700740 rxr->rx_pg_ring = NULL;
741 }
742}
743
Michael Chan35e90102008-06-19 16:37:42 -0700744static int
745bnx2_alloc_tx_mem(struct bnx2 *bp)
746{
747 int i;
748
749 for (i = 0; i < bp->num_tx_rings; i++) {
750 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
751 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
752
753 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
754 if (txr->tx_buf_ring == NULL)
755 return -ENOMEM;
756
757 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000758 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
759 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700760 if (txr->tx_desc_ring == NULL)
761 return -ENOMEM;
762 }
763 return 0;
764}
765
Michael Chanbb4f98a2008-06-19 16:38:19 -0700766static int
767bnx2_alloc_rx_mem(struct bnx2 *bp)
768{
769 int i;
770
771 for (i = 0; i < bp->num_rx_rings; i++) {
772 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
773 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
774 int j;
775
776 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000777 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700778 if (rxr->rx_buf_ring == NULL)
779 return -ENOMEM;
780
Michael Chanbb4f98a2008-06-19 16:38:19 -0700781 for (j = 0; j < bp->rx_max_ring; j++) {
782 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000783 dma_alloc_coherent(&bp->pdev->dev,
784 RXBD_RING_SIZE,
785 &rxr->rx_desc_mapping[j],
786 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700787 if (rxr->rx_desc_ring[j] == NULL)
788 return -ENOMEM;
789
790 }
791
792 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000793 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700794 bp->rx_max_pg_ring);
795 if (rxr->rx_pg_ring == NULL)
796 return -ENOMEM;
797
Michael Chanbb4f98a2008-06-19 16:38:19 -0700798 }
799
800 for (j = 0; j < bp->rx_max_pg_ring; j++) {
801 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000802 dma_alloc_coherent(&bp->pdev->dev,
803 RXBD_RING_SIZE,
804 &rxr->rx_pg_desc_mapping[j],
805 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700806 if (rxr->rx_pg_desc_ring[j] == NULL)
807 return -ENOMEM;
808
809 }
810 }
811 return 0;
812}
813
Michael Chan35e90102008-06-19 16:37:42 -0700814static void
Michael Chanb6016b72005-05-26 13:03:09 -0700815bnx2_free_mem(struct bnx2 *bp)
816{
Michael Chan13daffa2006-03-20 17:49:20 -0800817 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700818 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800819
Michael Chan35e90102008-06-19 16:37:42 -0700820 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700821 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700822
Michael Chan59b47d82006-11-19 14:10:45 -0800823 for (i = 0; i < bp->ctx_pages; i++) {
824 if (bp->ctx_blk[i]) {
Michael Chan2bc40782012-12-06 10:33:09 +0000825 dma_free_coherent(&bp->pdev->dev, BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000826 bp->ctx_blk[i],
827 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800828 bp->ctx_blk[i] = NULL;
829 }
830 }
Michael Chan43e80b82008-06-19 16:41:08 -0700831 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000832 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
833 bnapi->status_blk.msi,
834 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700835 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800836 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700837 }
Michael Chanb6016b72005-05-26 13:03:09 -0700838}
839
840static int
841bnx2_alloc_mem(struct bnx2 *bp)
842{
Michael Chan35e90102008-06-19 16:37:42 -0700843 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700844 struct bnx2_napi *bnapi;
845 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700846
Michael Chan0f31f992006-03-23 01:12:38 -0800847 /* Combine status and statistics blocks into one allocation. */
848 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800849 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800850 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
851 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800852 bp->status_stats_size = status_blk_size +
853 sizeof(struct statistics_block);
854
Joe Perchesede23fa2013-08-26 22:45:23 -0700855 status_blk = dma_zalloc_coherent(&bp->pdev->dev, bp->status_stats_size,
856 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700857 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700858 goto alloc_mem_err;
859
Michael Chan43e80b82008-06-19 16:41:08 -0700860 bnapi = &bp->bnx2_napi[0];
861 bnapi->status_blk.msi = status_blk;
862 bnapi->hw_tx_cons_ptr =
863 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
864 bnapi->hw_rx_cons_ptr =
865 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800866 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000867 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700868 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800869
Michael Chan43e80b82008-06-19 16:41:08 -0700870 bnapi = &bp->bnx2_napi[i];
871
Joe Perches64699332012-06-04 12:44:16 +0000872 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700873 bnapi->status_blk.msix = sblk;
874 bnapi->hw_tx_cons_ptr =
875 &sblk->status_tx_quick_consumer_index;
876 bnapi->hw_rx_cons_ptr =
877 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800878 bnapi->int_num = i << 24;
879 }
880 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800881
Michael Chan43e80b82008-06-19 16:41:08 -0700882 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700883
Michael Chan0f31f992006-03-23 01:12:38 -0800884 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700885
Michael Chan4ce45e02012-12-06 10:33:10 +0000886 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan2bc40782012-12-06 10:33:09 +0000887 bp->ctx_pages = 0x2000 / BNX2_PAGE_SIZE;
Michael Chan59b47d82006-11-19 14:10:45 -0800888 if (bp->ctx_pages == 0)
889 bp->ctx_pages = 1;
890 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000891 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +0000892 BNX2_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000893 &bp->ctx_blk_mapping[i],
894 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800895 if (bp->ctx_blk[i] == NULL)
896 goto alloc_mem_err;
897 }
898 }
Michael Chan35e90102008-06-19 16:37:42 -0700899
Michael Chanbb4f98a2008-06-19 16:38:19 -0700900 err = bnx2_alloc_rx_mem(bp);
901 if (err)
902 goto alloc_mem_err;
903
Michael Chan35e90102008-06-19 16:37:42 -0700904 err = bnx2_alloc_tx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chanb6016b72005-05-26 13:03:09 -0700908 return 0;
909
910alloc_mem_err:
911 bnx2_free_mem(bp);
912 return -ENOMEM;
913}
914
915static void
Michael Chane3648b32005-11-04 08:51:21 -0800916bnx2_report_fw_link(struct bnx2 *bp)
917{
918 u32 fw_link_status = 0;
919
Michael Chan583c28e2008-01-21 19:51:35 -0800920 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700921 return;
922
Michael Chane3648b32005-11-04 08:51:21 -0800923 if (bp->link_up) {
924 u32 bmsr;
925
926 switch (bp->line_speed) {
927 case SPEED_10:
928 if (bp->duplex == DUPLEX_HALF)
929 fw_link_status = BNX2_LINK_STATUS_10HALF;
930 else
931 fw_link_status = BNX2_LINK_STATUS_10FULL;
932 break;
933 case SPEED_100:
934 if (bp->duplex == DUPLEX_HALF)
935 fw_link_status = BNX2_LINK_STATUS_100HALF;
936 else
937 fw_link_status = BNX2_LINK_STATUS_100FULL;
938 break;
939 case SPEED_1000:
940 if (bp->duplex == DUPLEX_HALF)
941 fw_link_status = BNX2_LINK_STATUS_1000HALF;
942 else
943 fw_link_status = BNX2_LINK_STATUS_1000FULL;
944 break;
945 case SPEED_2500:
946 if (bp->duplex == DUPLEX_HALF)
947 fw_link_status = BNX2_LINK_STATUS_2500HALF;
948 else
949 fw_link_status = BNX2_LINK_STATUS_2500FULL;
950 break;
951 }
952
953 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
954
955 if (bp->autoneg) {
956 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
957
Michael Chanca58c3a2007-05-03 13:22:52 -0700958 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
959 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800960
961 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800962 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800963 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
964 else
965 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
966 }
967 }
968 else
969 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
970
Michael Chan2726d6e2008-01-29 21:35:05 -0800971 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800972}
973
Michael Chan9b1084b2007-07-07 22:50:37 -0700974static char *
975bnx2_xceiver_str(struct bnx2 *bp)
976{
Eric Dumazet807540b2010-09-23 05:40:09 +0000977 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800978 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000979 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700980}
981
Michael Chane3648b32005-11-04 08:51:21 -0800982static void
Michael Chanb6016b72005-05-26 13:03:09 -0700983bnx2_report_link(struct bnx2 *bp)
984{
985 if (bp->link_up) {
986 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000987 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
988 bnx2_xceiver_str(bp),
989 bp->line_speed,
990 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700991
992 if (bp->flow_ctrl) {
993 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000994 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700995 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +0000996 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -0700997 }
998 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000999 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001000 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001001 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001002 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont("\n");
1004 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001005 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001006 netdev_err(bp->dev, "NIC %s Link is Down\n",
1007 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001008 }
Michael Chane3648b32005-11-04 08:51:21 -08001009
1010 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001011}
1012
1013static void
1014bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1015{
1016 u32 local_adv, remote_adv;
1017
1018 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001019 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001020 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1021
1022 if (bp->duplex == DUPLEX_FULL) {
1023 bp->flow_ctrl = bp->req_flow_ctrl;
1024 }
1025 return;
1026 }
1027
1028 if (bp->duplex != DUPLEX_FULL) {
1029 return;
1030 }
1031
Michael Chan583c28e2008-01-21 19:51:35 -08001032 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001033 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001034 u32 val;
1035
1036 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1037 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1038 bp->flow_ctrl |= FLOW_CTRL_TX;
1039 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1040 bp->flow_ctrl |= FLOW_CTRL_RX;
1041 return;
1042 }
1043
Michael Chanca58c3a2007-05-03 13:22:52 -07001044 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1045 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001046
Michael Chan583c28e2008-01-21 19:51:35 -08001047 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001048 u32 new_local_adv = 0;
1049 u32 new_remote_adv = 0;
1050
1051 if (local_adv & ADVERTISE_1000XPAUSE)
1052 new_local_adv |= ADVERTISE_PAUSE_CAP;
1053 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1054 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1055 if (remote_adv & ADVERTISE_1000XPAUSE)
1056 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1057 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1059
1060 local_adv = new_local_adv;
1061 remote_adv = new_remote_adv;
1062 }
1063
1064 /* See Table 28B-3 of 802.3ab-1999 spec. */
1065 if (local_adv & ADVERTISE_PAUSE_CAP) {
1066 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1067 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1068 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1069 }
1070 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1071 bp->flow_ctrl = FLOW_CTRL_RX;
1072 }
1073 }
1074 else {
1075 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1076 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1077 }
1078 }
1079 }
1080 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1081 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1082 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1083
1084 bp->flow_ctrl = FLOW_CTRL_TX;
1085 }
1086 }
1087}
1088
1089static int
Michael Chan27a005b2007-05-03 13:23:41 -07001090bnx2_5709s_linkup(struct bnx2 *bp)
1091{
1092 u32 val, speed;
1093
1094 bp->link_up = 1;
1095
1096 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1097 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1098 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1099
1100 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1101 bp->line_speed = bp->req_line_speed;
1102 bp->duplex = bp->req_duplex;
1103 return 0;
1104 }
1105 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1106 switch (speed) {
1107 case MII_BNX2_GP_TOP_AN_SPEED_10:
1108 bp->line_speed = SPEED_10;
1109 break;
1110 case MII_BNX2_GP_TOP_AN_SPEED_100:
1111 bp->line_speed = SPEED_100;
1112 break;
1113 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1114 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1115 bp->line_speed = SPEED_1000;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1118 bp->line_speed = SPEED_2500;
1119 break;
1120 }
1121 if (val & MII_BNX2_GP_TOP_AN_FD)
1122 bp->duplex = DUPLEX_FULL;
1123 else
1124 bp->duplex = DUPLEX_HALF;
1125 return 0;
1126}
1127
1128static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001129bnx2_5708s_linkup(struct bnx2 *bp)
1130{
1131 u32 val;
1132
1133 bp->link_up = 1;
1134 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1135 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1136 case BCM5708S_1000X_STAT1_SPEED_10:
1137 bp->line_speed = SPEED_10;
1138 break;
1139 case BCM5708S_1000X_STAT1_SPEED_100:
1140 bp->line_speed = SPEED_100;
1141 break;
1142 case BCM5708S_1000X_STAT1_SPEED_1G:
1143 bp->line_speed = SPEED_1000;
1144 break;
1145 case BCM5708S_1000X_STAT1_SPEED_2G5:
1146 bp->line_speed = SPEED_2500;
1147 break;
1148 }
1149 if (val & BCM5708S_1000X_STAT1_FD)
1150 bp->duplex = DUPLEX_FULL;
1151 else
1152 bp->duplex = DUPLEX_HALF;
1153
1154 return 0;
1155}
1156
1157static int
1158bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001159{
1160 u32 bmcr, local_adv, remote_adv, common;
1161
1162 bp->link_up = 1;
1163 bp->line_speed = SPEED_1000;
1164
Michael Chanca58c3a2007-05-03 13:22:52 -07001165 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001166 if (bmcr & BMCR_FULLDPLX) {
1167 bp->duplex = DUPLEX_FULL;
1168 }
1169 else {
1170 bp->duplex = DUPLEX_HALF;
1171 }
1172
1173 if (!(bmcr & BMCR_ANENABLE)) {
1174 return 0;
1175 }
1176
Michael Chanca58c3a2007-05-03 13:22:52 -07001177 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1178 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001179
1180 common = local_adv & remote_adv;
1181 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1182
1183 if (common & ADVERTISE_1000XFULL) {
1184 bp->duplex = DUPLEX_FULL;
1185 }
1186 else {
1187 bp->duplex = DUPLEX_HALF;
1188 }
1189 }
1190
1191 return 0;
1192}
1193
1194static int
1195bnx2_copper_linkup(struct bnx2 *bp)
1196{
1197 u32 bmcr;
1198
Michael Chan4016bad2013-12-31 23:22:34 -08001199 bp->phy_flags &= ~BNX2_PHY_FLAG_MDIX;
1200
Michael Chanca58c3a2007-05-03 13:22:52 -07001201 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001202 if (bmcr & BMCR_ANENABLE) {
1203 u32 local_adv, remote_adv, common;
1204
1205 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1206 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1207
1208 common = local_adv & (remote_adv >> 2);
1209 if (common & ADVERTISE_1000FULL) {
1210 bp->line_speed = SPEED_1000;
1211 bp->duplex = DUPLEX_FULL;
1212 }
1213 else if (common & ADVERTISE_1000HALF) {
1214 bp->line_speed = SPEED_1000;
1215 bp->duplex = DUPLEX_HALF;
1216 }
1217 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001218 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1219 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001220
1221 common = local_adv & remote_adv;
1222 if (common & ADVERTISE_100FULL) {
1223 bp->line_speed = SPEED_100;
1224 bp->duplex = DUPLEX_FULL;
1225 }
1226 else if (common & ADVERTISE_100HALF) {
1227 bp->line_speed = SPEED_100;
1228 bp->duplex = DUPLEX_HALF;
1229 }
1230 else if (common & ADVERTISE_10FULL) {
1231 bp->line_speed = SPEED_10;
1232 bp->duplex = DUPLEX_FULL;
1233 }
1234 else if (common & ADVERTISE_10HALF) {
1235 bp->line_speed = SPEED_10;
1236 bp->duplex = DUPLEX_HALF;
1237 }
1238 else {
1239 bp->line_speed = 0;
1240 bp->link_up = 0;
1241 }
1242 }
1243 }
1244 else {
1245 if (bmcr & BMCR_SPEED100) {
1246 bp->line_speed = SPEED_100;
1247 }
1248 else {
1249 bp->line_speed = SPEED_10;
1250 }
1251 if (bmcr & BMCR_FULLDPLX) {
1252 bp->duplex = DUPLEX_FULL;
1253 }
1254 else {
1255 bp->duplex = DUPLEX_HALF;
1256 }
1257 }
1258
Michael Chan4016bad2013-12-31 23:22:34 -08001259 if (bp->link_up) {
1260 u32 ext_status;
1261
1262 bnx2_read_phy(bp, MII_BNX2_EXT_STATUS, &ext_status);
1263 if (ext_status & EXT_STATUS_MDIX)
1264 bp->phy_flags |= BNX2_PHY_FLAG_MDIX;
1265 }
1266
Michael Chanb6016b72005-05-26 13:03:09 -07001267 return 0;
1268}
1269
Michael Chan83e3fc82008-01-29 21:37:17 -08001270static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001271bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001272{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001273 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001274
1275 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1276 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1277 val |= 0x02 << 8;
1278
Michael Chan22fa1592010-10-11 16:12:00 -07001279 if (bp->flow_ctrl & FLOW_CTRL_TX)
1280 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001281
Michael Chan83e3fc82008-01-29 21:37:17 -08001282 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1283}
1284
Michael Chanbb4f98a2008-06-19 16:38:19 -07001285static void
1286bnx2_init_all_rx_contexts(struct bnx2 *bp)
1287{
1288 int i;
1289 u32 cid;
1290
1291 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1292 if (i == 1)
1293 cid = RX_RSS_CID;
1294 bnx2_init_rx_context(bp, cid);
1295 }
1296}
1297
Benjamin Li344478d2008-09-18 16:38:24 -07001298static void
Michael Chanb6016b72005-05-26 13:03:09 -07001299bnx2_set_mac_link(struct bnx2 *bp)
1300{
1301 u32 val;
1302
Michael Chane503e062012-12-06 10:33:08 +00001303 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
Michael Chanb6016b72005-05-26 13:03:09 -07001304 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1305 (bp->duplex == DUPLEX_HALF)) {
Michael Chane503e062012-12-06 10:33:08 +00001306 BNX2_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
Michael Chanb6016b72005-05-26 13:03:09 -07001307 }
1308
1309 /* Configure the EMAC mode register. */
Michael Chane503e062012-12-06 10:33:08 +00001310 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001311
1312 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001313 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001314 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001315
1316 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001317 switch (bp->line_speed) {
1318 case SPEED_10:
Michael Chan4ce45e02012-12-06 10:33:10 +00001319 if (BNX2_CHIP(bp) != BNX2_CHIP_5706) {
Michael Chan59b47d82006-11-19 14:10:45 -08001320 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001321 break;
1322 }
1323 /* fall through */
1324 case SPEED_100:
1325 val |= BNX2_EMAC_MODE_PORT_MII;
1326 break;
1327 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001328 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001329 /* fall through */
1330 case SPEED_1000:
1331 val |= BNX2_EMAC_MODE_PORT_GMII;
1332 break;
1333 }
Michael Chanb6016b72005-05-26 13:03:09 -07001334 }
1335 else {
1336 val |= BNX2_EMAC_MODE_PORT_GMII;
1337 }
1338
1339 /* Set the MAC to operate in the appropriate duplex mode. */
1340 if (bp->duplex == DUPLEX_HALF)
1341 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
Michael Chane503e062012-12-06 10:33:08 +00001342 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001343
1344 /* Enable/disable rx PAUSE. */
1345 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1346
1347 if (bp->flow_ctrl & FLOW_CTRL_RX)
1348 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001349 BNX2_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07001350
1351 /* Enable/disable tx PAUSE. */
Michael Chane503e062012-12-06 10:33:08 +00001352 val = BNX2_RD(bp, BNX2_EMAC_TX_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001353 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1354
1355 if (bp->flow_ctrl & FLOW_CTRL_TX)
1356 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
Michael Chane503e062012-12-06 10:33:08 +00001357 BNX2_WR(bp, BNX2_EMAC_TX_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07001358
1359 /* Acknowledge the interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00001360 BNX2_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
Michael Chanb6016b72005-05-26 13:03:09 -07001361
Michael Chan22fa1592010-10-11 16:12:00 -07001362 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001363}
1364
Michael Chan27a005b2007-05-03 13:23:41 -07001365static void
1366bnx2_enable_bmsr1(struct bnx2 *bp)
1367{
Michael Chan583c28e2008-01-21 19:51:35 -08001368 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001369 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001370 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1371 MII_BNX2_BLK_ADDR_GP_STATUS);
1372}
1373
1374static void
1375bnx2_disable_bmsr1(struct bnx2 *bp)
1376{
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001378 (BNX2_CHIP(bp) == BNX2_CHIP_5709))
Michael Chan27a005b2007-05-03 13:23:41 -07001379 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1380 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1381}
1382
Michael Chanb6016b72005-05-26 13:03:09 -07001383static int
Michael Chan605a9e22007-05-03 13:23:13 -07001384bnx2_test_and_enable_2g5(struct bnx2 *bp)
1385{
1386 u32 up1;
1387 int ret = 1;
1388
Michael Chan583c28e2008-01-21 19:51:35 -08001389 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001390 return 0;
1391
1392 if (bp->autoneg & AUTONEG_SPEED)
1393 bp->advertising |= ADVERTISED_2500baseX_Full;
1394
Michael Chan4ce45e02012-12-06 10:33:10 +00001395 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001396 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1397
Michael Chan605a9e22007-05-03 13:23:13 -07001398 bnx2_read_phy(bp, bp->mii_up1, &up1);
1399 if (!(up1 & BCM5708S_UP1_2G5)) {
1400 up1 |= BCM5708S_UP1_2G5;
1401 bnx2_write_phy(bp, bp->mii_up1, up1);
1402 ret = 0;
1403 }
1404
Michael Chan4ce45e02012-12-06 10:33:10 +00001405 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001406 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1407 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1408
Michael Chan605a9e22007-05-03 13:23:13 -07001409 return ret;
1410}
1411
1412static int
1413bnx2_test_and_disable_2g5(struct bnx2 *bp)
1414{
1415 u32 up1;
1416 int ret = 0;
1417
Michael Chan583c28e2008-01-21 19:51:35 -08001418 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001419 return 0;
1420
Michael Chan4ce45e02012-12-06 10:33:10 +00001421 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001422 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1423
Michael Chan605a9e22007-05-03 13:23:13 -07001424 bnx2_read_phy(bp, bp->mii_up1, &up1);
1425 if (up1 & BCM5708S_UP1_2G5) {
1426 up1 &= ~BCM5708S_UP1_2G5;
1427 bnx2_write_phy(bp, bp->mii_up1, up1);
1428 ret = 1;
1429 }
1430
Michael Chan4ce45e02012-12-06 10:33:10 +00001431 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001432 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1433 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1434
Michael Chan605a9e22007-05-03 13:23:13 -07001435 return ret;
1436}
1437
1438static void
1439bnx2_enable_forced_2g5(struct bnx2 *bp)
1440{
Michael Chancbd68902010-06-08 07:21:30 +00001441 u32 uninitialized_var(bmcr);
1442 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001443
Michael Chan583c28e2008-01-21 19:51:35 -08001444 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001445 return;
1446
Michael Chan4ce45e02012-12-06 10:33:10 +00001447 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001448 u32 val;
1449
1450 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1451 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001452 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1453 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1454 val |= MII_BNX2_SD_MISC1_FORCE |
1455 MII_BNX2_SD_MISC1_FORCE_2_5G;
1456 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1457 }
Michael Chan27a005b2007-05-03 13:23:41 -07001458
1459 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1460 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001461 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001462
Michael Chan4ce45e02012-12-06 10:33:10 +00001463 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001464 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1465 if (!err)
1466 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001467 } else {
1468 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001469 }
1470
Michael Chancbd68902010-06-08 07:21:30 +00001471 if (err)
1472 return;
1473
Michael Chan605a9e22007-05-03 13:23:13 -07001474 if (bp->autoneg & AUTONEG_SPEED) {
1475 bmcr &= ~BMCR_ANENABLE;
1476 if (bp->req_duplex == DUPLEX_FULL)
1477 bmcr |= BMCR_FULLDPLX;
1478 }
1479 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1480}
1481
1482static void
1483bnx2_disable_forced_2g5(struct bnx2 *bp)
1484{
Michael Chancbd68902010-06-08 07:21:30 +00001485 u32 uninitialized_var(bmcr);
1486 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001487
Michael Chan583c28e2008-01-21 19:51:35 -08001488 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001489 return;
1490
Michael Chan4ce45e02012-12-06 10:33:10 +00001491 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001492 u32 val;
1493
1494 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1495 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001496 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1497 val &= ~MII_BNX2_SD_MISC1_FORCE;
1498 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1499 }
Michael Chan27a005b2007-05-03 13:23:41 -07001500
1501 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1502 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001503 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001504
Michael Chan4ce45e02012-12-06 10:33:10 +00001505 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001506 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1507 if (!err)
1508 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc7079852009-11-02 23:17:42 +00001509 } else {
1510 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001511 }
1512
Michael Chancbd68902010-06-08 07:21:30 +00001513 if (err)
1514 return;
1515
Michael Chan605a9e22007-05-03 13:23:13 -07001516 if (bp->autoneg & AUTONEG_SPEED)
1517 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1518 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1519}
1520
Michael Chanb2fadea2008-01-21 17:07:06 -08001521static void
1522bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1523{
1524 u32 val;
1525
1526 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1527 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1528 if (start)
1529 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1530 else
1531 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1532}
1533
Michael Chan605a9e22007-05-03 13:23:13 -07001534static int
Michael Chanb6016b72005-05-26 13:03:09 -07001535bnx2_set_link(struct bnx2 *bp)
1536{
1537 u32 bmsr;
1538 u8 link_up;
1539
Michael Chan80be4432006-11-19 14:07:28 -08001540 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001541 bp->link_up = 1;
1542 return 0;
1543 }
1544
Michael Chan583c28e2008-01-21 19:51:35 -08001545 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001546 return 0;
1547
Michael Chanb6016b72005-05-26 13:03:09 -07001548 link_up = bp->link_up;
1549
Michael Chan27a005b2007-05-03 13:23:41 -07001550 bnx2_enable_bmsr1(bp);
1551 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1552 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1553 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001554
Michael Chan583c28e2008-01-21 19:51:35 -08001555 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan4ce45e02012-12-06 10:33:10 +00001556 (BNX2_CHIP(bp) == BNX2_CHIP_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001557 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001558
Michael Chan583c28e2008-01-21 19:51:35 -08001559 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001560 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001561 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001562 }
Michael Chane503e062012-12-06 10:33:08 +00001563 val = BNX2_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001564
1565 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1566 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1567 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1568
1569 if ((val & BNX2_EMAC_STATUS_LINK) &&
1570 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001571 bmsr |= BMSR_LSTATUS;
1572 else
1573 bmsr &= ~BMSR_LSTATUS;
1574 }
1575
1576 if (bmsr & BMSR_LSTATUS) {
1577 bp->link_up = 1;
1578
Michael Chan583c28e2008-01-21 19:51:35 -08001579 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00001580 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001581 bnx2_5706s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001582 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan5b0c76a2005-11-04 08:45:49 -08001583 bnx2_5708s_linkup(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00001584 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan27a005b2007-05-03 13:23:41 -07001585 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001586 }
1587 else {
1588 bnx2_copper_linkup(bp);
1589 }
1590 bnx2_resolve_flow_ctrl(bp);
1591 }
1592 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001593 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001594 (bp->autoneg & AUTONEG_SPEED))
1595 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001596
Michael Chan583c28e2008-01-21 19:51:35 -08001597 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001598 u32 bmcr;
1599
1600 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1601 bmcr |= BMCR_ANENABLE;
1602 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1603
Michael Chan583c28e2008-01-21 19:51:35 -08001604 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001605 }
Michael Chanb6016b72005-05-26 13:03:09 -07001606 bp->link_up = 0;
1607 }
1608
1609 if (bp->link_up != link_up) {
1610 bnx2_report_link(bp);
1611 }
1612
1613 bnx2_set_mac_link(bp);
1614
1615 return 0;
1616}
1617
1618static int
1619bnx2_reset_phy(struct bnx2 *bp)
1620{
1621 int i;
1622 u32 reg;
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001625
1626#define PHY_RESET_MAX_WAIT 100
1627 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1628 udelay(10);
1629
Michael Chanca58c3a2007-05-03 13:22:52 -07001630 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001631 if (!(reg & BMCR_RESET)) {
1632 udelay(20);
1633 break;
1634 }
1635 }
1636 if (i == PHY_RESET_MAX_WAIT) {
1637 return -EBUSY;
1638 }
1639 return 0;
1640}
1641
1642static u32
1643bnx2_phy_get_pause_adv(struct bnx2 *bp)
1644{
1645 u32 adv = 0;
1646
1647 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1648 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1649
Michael Chan583c28e2008-01-21 19:51:35 -08001650 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001651 adv = ADVERTISE_1000XPAUSE;
1652 }
1653 else {
1654 adv = ADVERTISE_PAUSE_CAP;
1655 }
1656 }
1657 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001658 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001659 adv = ADVERTISE_1000XPSE_ASYM;
1660 }
1661 else {
1662 adv = ADVERTISE_PAUSE_ASYM;
1663 }
1664 }
1665 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001666 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001667 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1668 }
1669 else {
1670 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1671 }
1672 }
1673 return adv;
1674}
1675
Michael Chana2f13892008-07-14 22:38:23 -07001676static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001677
Michael Chanb6016b72005-05-26 13:03:09 -07001678static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001679bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001680__releases(&bp->phy_lock)
1681__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001682{
1683 u32 speed_arg = 0, pause_adv;
1684
1685 pause_adv = bnx2_phy_get_pause_adv(bp);
1686
1687 if (bp->autoneg & AUTONEG_SPEED) {
1688 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1689 if (bp->advertising & ADVERTISED_10baseT_Half)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1691 if (bp->advertising & ADVERTISED_10baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1693 if (bp->advertising & ADVERTISED_100baseT_Half)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1695 if (bp->advertising & ADVERTISED_100baseT_Full)
1696 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1697 if (bp->advertising & ADVERTISED_1000baseT_Full)
1698 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1699 if (bp->advertising & ADVERTISED_2500baseX_Full)
1700 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1701 } else {
1702 if (bp->req_line_speed == SPEED_2500)
1703 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1704 else if (bp->req_line_speed == SPEED_1000)
1705 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1706 else if (bp->req_line_speed == SPEED_100) {
1707 if (bp->req_duplex == DUPLEX_FULL)
1708 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1709 else
1710 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1711 } else if (bp->req_line_speed == SPEED_10) {
1712 if (bp->req_duplex == DUPLEX_FULL)
1713 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1714 else
1715 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1716 }
1717 }
1718
1719 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1720 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001721 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001722 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1723
1724 if (port == PORT_TP)
1725 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1726 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1727
Michael Chan2726d6e2008-01-29 21:35:05 -08001728 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001729
1730 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001731 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001732 spin_lock_bh(&bp->phy_lock);
1733
1734 return 0;
1735}
1736
1737static int
1738bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001739__releases(&bp->phy_lock)
1740__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001741{
Michael Chan605a9e22007-05-03 13:23:13 -07001742 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001743 u32 new_adv = 0;
1744
Michael Chan583c28e2008-01-21 19:51:35 -08001745 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001746 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001747
Michael Chanb6016b72005-05-26 13:03:09 -07001748 if (!(bp->autoneg & AUTONEG_SPEED)) {
1749 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001750 int force_link_down = 0;
1751
Michael Chan605a9e22007-05-03 13:23:13 -07001752 if (bp->req_line_speed == SPEED_2500) {
1753 if (!bnx2_test_and_enable_2g5(bp))
1754 force_link_down = 1;
1755 } else if (bp->req_line_speed == SPEED_1000) {
1756 if (bnx2_test_and_disable_2g5(bp))
1757 force_link_down = 1;
1758 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001759 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001760 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1761
Michael Chanca58c3a2007-05-03 13:22:52 -07001762 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001763 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001764 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001765
Michael Chan4ce45e02012-12-06 10:33:10 +00001766 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan27a005b2007-05-03 13:23:41 -07001767 if (bp->req_line_speed == SPEED_2500)
1768 bnx2_enable_forced_2g5(bp);
1769 else if (bp->req_line_speed == SPEED_1000) {
1770 bnx2_disable_forced_2g5(bp);
1771 new_bmcr &= ~0x2000;
1772 }
1773
Michael Chan4ce45e02012-12-06 10:33:10 +00001774 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001775 if (bp->req_line_speed == SPEED_2500)
1776 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1777 else
1778 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001779 }
1780
Michael Chanb6016b72005-05-26 13:03:09 -07001781 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001782 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001783 new_bmcr |= BMCR_FULLDPLX;
1784 }
1785 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001786 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001787 new_bmcr &= ~BMCR_FULLDPLX;
1788 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001789 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001790 /* Force a link down visible on the other side */
1791 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001792 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001793 ~(ADVERTISE_1000XFULL |
1794 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001795 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001796 BMCR_ANRESTART | BMCR_ANENABLE);
1797
1798 bp->link_up = 0;
1799 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001800 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001801 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001803 bnx2_write_phy(bp, bp->mii_adv, adv);
1804 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001805 } else {
1806 bnx2_resolve_flow_ctrl(bp);
1807 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001808 }
1809 return 0;
1810 }
1811
Michael Chan605a9e22007-05-03 13:23:13 -07001812 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001813
Michael Chanb6016b72005-05-26 13:03:09 -07001814 if (bp->advertising & ADVERTISED_1000baseT_Full)
1815 new_adv |= ADVERTISE_1000XFULL;
1816
1817 new_adv |= bnx2_phy_get_pause_adv(bp);
1818
Michael Chanca58c3a2007-05-03 13:22:52 -07001819 bnx2_read_phy(bp, bp->mii_adv, &adv);
1820 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001821
1822 bp->serdes_an_pending = 0;
1823 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1824 /* Force a link down visible on the other side */
1825 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001827 spin_unlock_bh(&bp->phy_lock);
1828 msleep(20);
1829 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001830 }
1831
Michael Chanca58c3a2007-05-03 13:22:52 -07001832 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1833 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001834 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001835 /* Speed up link-up time when the link partner
1836 * does not autonegotiate which is very common
1837 * in blade servers. Some blade servers use
1838 * IPMI for kerboard input and it's important
1839 * to minimize link disruptions. Autoneg. involves
1840 * exchanging base pages plus 3 next pages and
1841 * normally completes in about 120 msec.
1842 */
Michael Chan40105c02008-11-12 16:02:45 -08001843 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001844 bp->serdes_an_pending = 1;
1845 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001846 } else {
1847 bnx2_resolve_flow_ctrl(bp);
1848 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001849 }
1850
1851 return 0;
1852}
1853
1854#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001855 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001856 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1857 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001858
1859#define ETHTOOL_ALL_COPPER_SPEED \
1860 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1861 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1862 ADVERTISED_1000baseT_Full)
1863
1864#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1865 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001866
Michael Chanb6016b72005-05-26 13:03:09 -07001867#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1868
Michael Chandeaf3912007-07-07 22:48:00 -07001869static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001870bnx2_set_default_remote_link(struct bnx2 *bp)
1871{
1872 u32 link;
1873
1874 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001875 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001876 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001877 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001878
1879 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1880 bp->req_line_speed = 0;
1881 bp->autoneg |= AUTONEG_SPEED;
1882 bp->advertising = ADVERTISED_Autoneg;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1884 bp->advertising |= ADVERTISED_10baseT_Half;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1886 bp->advertising |= ADVERTISED_10baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1888 bp->advertising |= ADVERTISED_100baseT_Half;
1889 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1890 bp->advertising |= ADVERTISED_100baseT_Full;
1891 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1892 bp->advertising |= ADVERTISED_1000baseT_Full;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1894 bp->advertising |= ADVERTISED_2500baseX_Full;
1895 } else {
1896 bp->autoneg = 0;
1897 bp->advertising = 0;
1898 bp->req_duplex = DUPLEX_FULL;
1899 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1900 bp->req_line_speed = SPEED_10;
1901 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1902 bp->req_duplex = DUPLEX_HALF;
1903 }
1904 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1905 bp->req_line_speed = SPEED_100;
1906 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1907 bp->req_duplex = DUPLEX_HALF;
1908 }
1909 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1910 bp->req_line_speed = SPEED_1000;
1911 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1912 bp->req_line_speed = SPEED_2500;
1913 }
1914}
1915
1916static void
Michael Chandeaf3912007-07-07 22:48:00 -07001917bnx2_set_default_link(struct bnx2 *bp)
1918{
Harvey Harrisonab598592008-05-01 02:47:38 -07001919 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1920 bnx2_set_default_remote_link(bp);
1921 return;
1922 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001923
Michael Chandeaf3912007-07-07 22:48:00 -07001924 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1925 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001926 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001927 u32 reg;
1928
1929 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1930
Michael Chan2726d6e2008-01-29 21:35:05 -08001931 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001932 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1933 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1934 bp->autoneg = 0;
1935 bp->req_line_speed = bp->line_speed = SPEED_1000;
1936 bp->req_duplex = DUPLEX_FULL;
1937 }
1938 } else
1939 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1940}
1941
Michael Chan0d8a6572007-07-07 22:49:43 -07001942static void
Michael Chandf149d72007-07-07 22:51:36 -07001943bnx2_send_heart_beat(struct bnx2 *bp)
1944{
1945 u32 msg;
1946 u32 addr;
1947
1948 spin_lock(&bp->indirect_lock);
1949 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1950 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
Michael Chane503e062012-12-06 10:33:08 +00001951 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1952 BNX2_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
Michael Chandf149d72007-07-07 22:51:36 -07001953 spin_unlock(&bp->indirect_lock);
1954}
1955
1956static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001957bnx2_remote_phy_event(struct bnx2 *bp)
1958{
1959 u32 msg;
1960 u8 link_up = bp->link_up;
1961 u8 old_port;
1962
Michael Chan2726d6e2008-01-29 21:35:05 -08001963 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001964
Michael Chandf149d72007-07-07 22:51:36 -07001965 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1966 bnx2_send_heart_beat(bp);
1967
1968 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1969
Michael Chan0d8a6572007-07-07 22:49:43 -07001970 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1971 bp->link_up = 0;
1972 else {
1973 u32 speed;
1974
1975 bp->link_up = 1;
1976 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1977 bp->duplex = DUPLEX_FULL;
1978 switch (speed) {
1979 case BNX2_LINK_STATUS_10HALF:
1980 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001981 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001982 case BNX2_LINK_STATUS_10FULL:
1983 bp->line_speed = SPEED_10;
1984 break;
1985 case BNX2_LINK_STATUS_100HALF:
1986 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001987 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001988 case BNX2_LINK_STATUS_100BASE_T4:
1989 case BNX2_LINK_STATUS_100FULL:
1990 bp->line_speed = SPEED_100;
1991 break;
1992 case BNX2_LINK_STATUS_1000HALF:
1993 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00001994 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07001995 case BNX2_LINK_STATUS_1000FULL:
1996 bp->line_speed = SPEED_1000;
1997 break;
1998 case BNX2_LINK_STATUS_2500HALF:
1999 bp->duplex = DUPLEX_HALF;
Michael Chan7947c9c2012-06-27 15:08:23 +00002000 /* fall through */
Michael Chan0d8a6572007-07-07 22:49:43 -07002001 case BNX2_LINK_STATUS_2500FULL:
2002 bp->line_speed = SPEED_2500;
2003 break;
2004 default:
2005 bp->line_speed = 0;
2006 break;
2007 }
2008
Michael Chan0d8a6572007-07-07 22:49:43 -07002009 bp->flow_ctrl = 0;
2010 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2011 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2012 if (bp->duplex == DUPLEX_FULL)
2013 bp->flow_ctrl = bp->req_flow_ctrl;
2014 } else {
2015 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2016 bp->flow_ctrl |= FLOW_CTRL_TX;
2017 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2018 bp->flow_ctrl |= FLOW_CTRL_RX;
2019 }
2020
2021 old_port = bp->phy_port;
2022 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2023 bp->phy_port = PORT_FIBRE;
2024 else
2025 bp->phy_port = PORT_TP;
2026
2027 if (old_port != bp->phy_port)
2028 bnx2_set_default_link(bp);
2029
Michael Chan0d8a6572007-07-07 22:49:43 -07002030 }
2031 if (bp->link_up != link_up)
2032 bnx2_report_link(bp);
2033
2034 bnx2_set_mac_link(bp);
2035}
2036
2037static int
2038bnx2_set_remote_link(struct bnx2 *bp)
2039{
2040 u32 evt_code;
2041
Michael Chan2726d6e2008-01-29 21:35:05 -08002042 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002043 switch (evt_code) {
2044 case BNX2_FW_EVT_CODE_LINK_EVENT:
2045 bnx2_remote_phy_event(bp);
2046 break;
2047 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2048 default:
Michael Chandf149d72007-07-07 22:51:36 -07002049 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002050 break;
2051 }
2052 return 0;
2053}
2054
Michael Chanb6016b72005-05-26 13:03:09 -07002055static int
2056bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002057__releases(&bp->phy_lock)
2058__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002059{
Michael Chand17e53b2013-12-31 23:22:32 -08002060 u32 bmcr, adv_reg, new_adv = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002061 u32 new_bmcr;
2062
Michael Chanca58c3a2007-05-03 13:22:52 -07002063 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002064
Michael Chand17e53b2013-12-31 23:22:32 -08002065 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
2066 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2067 ADVERTISE_PAUSE_ASYM);
2068
2069 new_adv = ADVERTISE_CSMA | ethtool_adv_to_mii_adv_t(bp->advertising);
2070
Michael Chanb6016b72005-05-26 13:03:09 -07002071 if (bp->autoneg & AUTONEG_SPEED) {
Michael Chand17e53b2013-12-31 23:22:32 -08002072 u32 adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002073 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002074
Michael Chand17e53b2013-12-31 23:22:32 -08002075 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002076
2077 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2078 adv1000_reg &= PHY_ALL_1000_SPEED;
2079
Matt Carlson37f07022011-11-17 14:30:55 +00002080 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson37f07022011-11-17 14:30:55 +00002081 if ((adv1000_reg != new_adv1000) ||
2082 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002083 ((bmcr & BMCR_ANENABLE) == 0)) {
2084
Matt Carlson37f07022011-11-17 14:30:55 +00002085 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2086 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002087 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002088 BMCR_ANENABLE);
2089 }
2090 else if (bp->link_up) {
2091 /* Flow ctrl may have changed from auto to forced */
2092 /* or vice-versa. */
2093
2094 bnx2_resolve_flow_ctrl(bp);
2095 bnx2_set_mac_link(bp);
2096 }
2097 return 0;
2098 }
2099
Michael Chand17e53b2013-12-31 23:22:32 -08002100 /* advertise nothing when forcing speed */
2101 if (adv_reg != new_adv)
2102 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2103
Michael Chanb6016b72005-05-26 13:03:09 -07002104 new_bmcr = 0;
2105 if (bp->req_line_speed == SPEED_100) {
2106 new_bmcr |= BMCR_SPEED100;
2107 }
2108 if (bp->req_duplex == DUPLEX_FULL) {
2109 new_bmcr |= BMCR_FULLDPLX;
2110 }
2111 if (new_bmcr != bmcr) {
2112 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002113
Michael Chanca58c3a2007-05-03 13:22:52 -07002114 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2115 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002116
Michael Chanb6016b72005-05-26 13:03:09 -07002117 if (bmsr & BMSR_LSTATUS) {
2118 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002119 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002120 spin_unlock_bh(&bp->phy_lock);
2121 msleep(50);
2122 spin_lock_bh(&bp->phy_lock);
2123
Michael Chanca58c3a2007-05-03 13:22:52 -07002124 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2125 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002126 }
2127
Michael Chanca58c3a2007-05-03 13:22:52 -07002128 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002129
2130 /* Normally, the new speed is setup after the link has
2131 * gone down and up again. In some cases, link will not go
2132 * down so we need to set up the new speed here.
2133 */
2134 if (bmsr & BMSR_LSTATUS) {
2135 bp->line_speed = bp->req_line_speed;
2136 bp->duplex = bp->req_duplex;
2137 bnx2_resolve_flow_ctrl(bp);
2138 bnx2_set_mac_link(bp);
2139 }
Michael Chan27a005b2007-05-03 13:23:41 -07002140 } else {
2141 bnx2_resolve_flow_ctrl(bp);
2142 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002143 }
2144 return 0;
2145}
2146
2147static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002148bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002149__releases(&bp->phy_lock)
2150__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002151{
2152 if (bp->loopback == MAC_LOOPBACK)
2153 return 0;
2154
Michael Chan583c28e2008-01-21 19:51:35 -08002155 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002156 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002157 }
2158 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002159 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002160 }
2161}
2162
2163static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002164bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002165{
2166 u32 val;
2167
2168 bp->mii_bmcr = MII_BMCR + 0x10;
2169 bp->mii_bmsr = MII_BMSR + 0x10;
2170 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2171 bp->mii_adv = MII_ADVERTISE + 0x10;
2172 bp->mii_lpa = MII_LPA + 0x10;
2173 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2174
2175 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2176 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2177
2178 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002179 if (reset_phy)
2180 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002181
2182 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2183
2184 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2185 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2186 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2187 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2188
2189 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2190 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002191 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002192 val |= BCM5708S_UP1_2G5;
2193 else
2194 val &= ~BCM5708S_UP1_2G5;
2195 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2196
2197 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2198 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2199 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2200 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2201
2202 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2203
2204 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2205 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2206 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2207
2208 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2209
2210 return 0;
2211}
2212
2213static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002214bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002215{
2216 u32 val;
2217
Michael Chan9a120bc2008-05-16 22:17:45 -07002218 if (reset_phy)
2219 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002220
2221 bp->mii_up1 = BCM5708S_UP1;
2222
Michael Chan5b0c76a2005-11-04 08:45:49 -08002223 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2224 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2225 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2226
2227 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2228 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2229 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2230
2231 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2232 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2233 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2234
Michael Chan583c28e2008-01-21 19:51:35 -08002235 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002236 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2237 val |= BCM5708S_UP1_2G5;
2238 bnx2_write_phy(bp, BCM5708S_UP1, val);
2239 }
2240
Michael Chan4ce45e02012-12-06 10:33:10 +00002241 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
2242 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
2243 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002244 /* increase tx signal amplitude */
2245 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2246 BCM5708S_BLK_ADDR_TX_MISC);
2247 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2248 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2249 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2250 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2251 }
2252
Michael Chan2726d6e2008-01-29 21:35:05 -08002253 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002254 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2255
2256 if (val) {
2257 u32 is_backplane;
2258
Michael Chan2726d6e2008-01-29 21:35:05 -08002259 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002260 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2261 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2262 BCM5708S_BLK_ADDR_TX_MISC);
2263 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2264 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2265 BCM5708S_BLK_ADDR_DIG);
2266 }
2267 }
2268 return 0;
2269}
2270
2271static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002272bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002273{
Michael Chan9a120bc2008-05-16 22:17:45 -07002274 if (reset_phy)
2275 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002276
Michael Chan583c28e2008-01-21 19:51:35 -08002277 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002278
Michael Chan4ce45e02012-12-06 10:33:10 +00002279 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chane503e062012-12-06 10:33:08 +00002280 BNX2_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002281
2282 if (bp->dev->mtu > 1500) {
2283 u32 val;
2284
2285 /* Set extended packet length bit */
2286 bnx2_write_phy(bp, 0x18, 0x7);
2287 bnx2_read_phy(bp, 0x18, &val);
2288 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2289
2290 bnx2_write_phy(bp, 0x1c, 0x6c00);
2291 bnx2_read_phy(bp, 0x1c, &val);
2292 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2293 }
2294 else {
2295 u32 val;
2296
2297 bnx2_write_phy(bp, 0x18, 0x7);
2298 bnx2_read_phy(bp, 0x18, &val);
2299 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2300
2301 bnx2_write_phy(bp, 0x1c, 0x6c00);
2302 bnx2_read_phy(bp, 0x1c, &val);
2303 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2304 }
2305
2306 return 0;
2307}
2308
2309static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002310bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002311{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002312 u32 val;
2313
Michael Chan9a120bc2008-05-16 22:17:45 -07002314 if (reset_phy)
2315 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002316
Michael Chan583c28e2008-01-21 19:51:35 -08002317 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002318 bnx2_write_phy(bp, 0x18, 0x0c00);
2319 bnx2_write_phy(bp, 0x17, 0x000a);
2320 bnx2_write_phy(bp, 0x15, 0x310b);
2321 bnx2_write_phy(bp, 0x17, 0x201f);
2322 bnx2_write_phy(bp, 0x15, 0x9506);
2323 bnx2_write_phy(bp, 0x17, 0x401f);
2324 bnx2_write_phy(bp, 0x15, 0x14e2);
2325 bnx2_write_phy(bp, 0x18, 0x0400);
2326 }
2327
Michael Chan583c28e2008-01-21 19:51:35 -08002328 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002329 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2330 MII_BNX2_DSP_EXPAND_REG | 0x8);
2331 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2332 val &= ~(1 << 8);
2333 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2334 }
2335
Michael Chanb6016b72005-05-26 13:03:09 -07002336 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002337 /* Set extended packet length bit */
2338 bnx2_write_phy(bp, 0x18, 0x7);
2339 bnx2_read_phy(bp, 0x18, &val);
2340 bnx2_write_phy(bp, 0x18, val | 0x4000);
2341
2342 bnx2_read_phy(bp, 0x10, &val);
2343 bnx2_write_phy(bp, 0x10, val | 0x1);
2344 }
2345 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002346 bnx2_write_phy(bp, 0x18, 0x7);
2347 bnx2_read_phy(bp, 0x18, &val);
2348 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2349
2350 bnx2_read_phy(bp, 0x10, &val);
2351 bnx2_write_phy(bp, 0x10, val & ~0x1);
2352 }
2353
Michael Chan5b0c76a2005-11-04 08:45:49 -08002354 /* ethernet@wirespeed */
Michael Chan41033b62013-12-31 23:22:33 -08002355 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, AUX_CTL_MISC_CTL);
2356 bnx2_read_phy(bp, MII_BNX2_AUX_CTL, &val);
2357 val |= AUX_CTL_MISC_CTL_WR | AUX_CTL_MISC_CTL_WIRESPEED;
2358
2359 /* auto-mdix */
2360 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
2361 val |= AUX_CTL_MISC_CTL_AUTOMDIX;
2362
2363 bnx2_write_phy(bp, MII_BNX2_AUX_CTL, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002364 return 0;
2365}
2366
2367
2368static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002369bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002370__releases(&bp->phy_lock)
2371__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002372{
2373 u32 val;
2374 int rc = 0;
2375
Michael Chan583c28e2008-01-21 19:51:35 -08002376 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2377 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002378
Michael Chanca58c3a2007-05-03 13:22:52 -07002379 bp->mii_bmcr = MII_BMCR;
2380 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002381 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002382 bp->mii_adv = MII_ADVERTISE;
2383 bp->mii_lpa = MII_LPA;
2384
Michael Chane503e062012-12-06 10:33:08 +00002385 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07002386
Michael Chan583c28e2008-01-21 19:51:35 -08002387 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002388 goto setup_phy;
2389
Michael Chanb6016b72005-05-26 13:03:09 -07002390 bnx2_read_phy(bp, MII_PHYSID1, &val);
2391 bp->phy_id = val << 16;
2392 bnx2_read_phy(bp, MII_PHYSID2, &val);
2393 bp->phy_id |= val & 0xffff;
2394
Michael Chan583c28e2008-01-21 19:51:35 -08002395 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00002396 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002397 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002398 else if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002399 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan4ce45e02012-12-06 10:33:10 +00002400 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002401 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002402 }
2403 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002404 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002405 }
2406
Michael Chan0d8a6572007-07-07 22:49:43 -07002407setup_phy:
2408 if (!rc)
2409 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002410
2411 return rc;
2412}
2413
2414static int
2415bnx2_set_mac_loopback(struct bnx2 *bp)
2416{
2417 u32 mac_mode;
2418
Michael Chane503e062012-12-06 10:33:08 +00002419 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07002420 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2421 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
Michael Chane503e062012-12-06 10:33:08 +00002422 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07002423 bp->link_up = 1;
2424 return 0;
2425}
2426
Michael Chanbc5a0692006-01-23 16:13:22 -08002427static int bnx2_test_link(struct bnx2 *);
2428
2429static int
2430bnx2_set_phy_loopback(struct bnx2 *bp)
2431{
2432 u32 mac_mode;
2433 int rc, i;
2434
2435 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002436 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002437 BMCR_SPEED1000);
2438 spin_unlock_bh(&bp->phy_lock);
2439 if (rc)
2440 return rc;
2441
2442 for (i = 0; i < 10; i++) {
2443 if (bnx2_test_link(bp) == 0)
2444 break;
Michael Chan80be4432006-11-19 14:07:28 -08002445 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002446 }
2447
Michael Chane503e062012-12-06 10:33:08 +00002448 mac_mode = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002449 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2450 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002451 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002452
2453 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
Michael Chane503e062012-12-06 10:33:08 +00002454 BNX2_WR(bp, BNX2_EMAC_MODE, mac_mode);
Michael Chanbc5a0692006-01-23 16:13:22 -08002455 bp->link_up = 1;
2456 return 0;
2457}
2458
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002459static void
2460bnx2_dump_mcp_state(struct bnx2 *bp)
2461{
2462 struct net_device *dev = bp->dev;
2463 u32 mcp_p0, mcp_p1;
2464
2465 netdev_err(dev, "<--- start MCP states dump --->\n");
Michael Chan4ce45e02012-12-06 10:33:10 +00002466 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002467 mcp_p0 = BNX2_MCP_STATE_P0;
2468 mcp_p1 = BNX2_MCP_STATE_P1;
2469 } else {
2470 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2471 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2472 }
2473 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2474 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2475 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2476 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2477 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2478 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2479 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2480 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2481 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2482 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2483 netdev_err(dev, "DEBUG: shmem states:\n");
2484 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2485 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2486 bnx2_shmem_rd(bp, BNX2_FW_MB),
2487 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2488 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2489 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2490 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2491 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2492 pr_cont(" condition[%08x]\n",
2493 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002494 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002495 DP_SHMEM_LINE(bp, 0x3cc);
2496 DP_SHMEM_LINE(bp, 0x3dc);
2497 DP_SHMEM_LINE(bp, 0x3ec);
2498 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2499 netdev_err(dev, "<--- end MCP states dump --->\n");
2500}
2501
Michael Chanb6016b72005-05-26 13:03:09 -07002502static int
Michael Chana2f13892008-07-14 22:38:23 -07002503bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002504{
2505 int i;
2506 u32 val;
2507
Michael Chanb6016b72005-05-26 13:03:09 -07002508 bp->fw_wr_seq++;
2509 msg_data |= bp->fw_wr_seq;
2510
Michael Chan2726d6e2008-01-29 21:35:05 -08002511 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002512
Michael Chana2f13892008-07-14 22:38:23 -07002513 if (!ack)
2514 return 0;
2515
Michael Chanb6016b72005-05-26 13:03:09 -07002516 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002517 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002518 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002519
Michael Chan2726d6e2008-01-29 21:35:05 -08002520 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002521
2522 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2523 break;
2524 }
Michael Chanb090ae22006-01-23 16:07:10 -08002525 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2526 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002527
2528 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002529 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002530 msg_data &= ~BNX2_DRV_MSG_CODE;
2531 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2532
Michael Chan2726d6e2008-01-29 21:35:05 -08002533 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002534 if (!silent) {
2535 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2536 bnx2_dump_mcp_state(bp);
2537 }
Michael Chanb6016b72005-05-26 13:03:09 -07002538
Michael Chanb6016b72005-05-26 13:03:09 -07002539 return -EBUSY;
2540 }
2541
Michael Chanb090ae22006-01-23 16:07:10 -08002542 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2543 return -EIO;
2544
Michael Chanb6016b72005-05-26 13:03:09 -07002545 return 0;
2546}
2547
Michael Chan59b47d82006-11-19 14:10:45 -08002548static int
2549bnx2_init_5709_context(struct bnx2 *bp)
2550{
2551 int i, ret = 0;
2552 u32 val;
2553
2554 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
Michael Chan2bc40782012-12-06 10:33:09 +00002555 val |= (BNX2_PAGE_BITS - 8) << 16;
Michael Chane503e062012-12-06 10:33:08 +00002556 BNX2_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002557 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00002558 val = BNX2_RD(bp, BNX2_CTX_COMMAND);
Michael Chan641bdcd2007-06-04 21:22:24 -07002559 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2560 break;
2561 udelay(2);
2562 }
2563 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2564 return -EBUSY;
2565
Michael Chan59b47d82006-11-19 14:10:45 -08002566 for (i = 0; i < bp->ctx_pages; i++) {
2567 int j;
2568
Michael Chan352f7682008-05-02 16:57:26 -07002569 if (bp->ctx_blk[i])
Michael Chan2bc40782012-12-06 10:33:09 +00002570 memset(bp->ctx_blk[i], 0, BNX2_PAGE_SIZE);
Michael Chan352f7682008-05-02 16:57:26 -07002571 else
2572 return -ENOMEM;
2573
Michael Chane503e062012-12-06 10:33:08 +00002574 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2575 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2576 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2577 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2578 (u64) bp->ctx_blk_mapping[i] >> 32);
2579 BNX2_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2580 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
Michael Chan59b47d82006-11-19 14:10:45 -08002581 for (j = 0; j < 10; j++) {
2582
Michael Chane503e062012-12-06 10:33:08 +00002583 val = BNX2_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
Michael Chan59b47d82006-11-19 14:10:45 -08002584 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2585 break;
2586 udelay(5);
2587 }
2588 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2589 ret = -EBUSY;
2590 break;
2591 }
2592 }
2593 return ret;
2594}
2595
Michael Chanb6016b72005-05-26 13:03:09 -07002596static void
2597bnx2_init_context(struct bnx2 *bp)
2598{
2599 u32 vcid;
2600
2601 vcid = 96;
2602 while (vcid) {
2603 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002604 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002605
2606 vcid--;
2607
Michael Chan4ce45e02012-12-06 10:33:10 +00002608 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07002609 u32 new_vcid;
2610
2611 vcid_addr = GET_PCID_ADDR(vcid);
2612 if (vcid & 0x8) {
2613 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2614 }
2615 else {
2616 new_vcid = vcid;
2617 }
2618 pcid_addr = GET_PCID_ADDR(new_vcid);
2619 }
2620 else {
2621 vcid_addr = GET_CID_ADDR(vcid);
2622 pcid_addr = vcid_addr;
2623 }
2624
Michael Chan7947b202007-06-04 21:17:10 -07002625 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2626 vcid_addr += (i << PHY_CTX_SHIFT);
2627 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002628
Michael Chane503e062012-12-06 10:33:08 +00002629 BNX2_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
2630 BNX2_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002631
2632 /* Zero out the context. */
2633 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002634 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002635 }
Michael Chanb6016b72005-05-26 13:03:09 -07002636 }
2637}
2638
2639static int
2640bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2641{
2642 u16 *good_mbuf;
2643 u32 good_mbuf_cnt;
2644 u32 val;
2645
2646 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002647 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002648 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002649
Michael Chane503e062012-12-06 10:33:08 +00002650 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
Michael Chanb6016b72005-05-26 13:03:09 -07002651 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2652
2653 good_mbuf_cnt = 0;
2654
2655 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002656 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002657 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002658 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2659 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002660
Michael Chan2726d6e2008-01-29 21:35:05 -08002661 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002662
2663 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2664
2665 /* The addresses with Bit 9 set are bad memory blocks. */
2666 if (!(val & (1 << 9))) {
2667 good_mbuf[good_mbuf_cnt] = (u16) val;
2668 good_mbuf_cnt++;
2669 }
2670
Michael Chan2726d6e2008-01-29 21:35:05 -08002671 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002672 }
2673
2674 /* Free the good ones back to the mbuf pool thus discarding
2675 * all the bad ones. */
2676 while (good_mbuf_cnt) {
2677 good_mbuf_cnt--;
2678
2679 val = good_mbuf[good_mbuf_cnt];
2680 val = (val << 9) | val | 1;
2681
Michael Chan2726d6e2008-01-29 21:35:05 -08002682 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002683 }
2684 kfree(good_mbuf);
2685 return 0;
2686}
2687
2688static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002689bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002690{
2691 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002692
2693 val = (mac_addr[0] << 8) | mac_addr[1];
2694
Michael Chane503e062012-12-06 10:33:08 +00002695 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002696
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002697 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002698 (mac_addr[4] << 8) | mac_addr[5];
2699
Michael Chane503e062012-12-06 10:33:08 +00002700 BNX2_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002701}
2702
2703static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002704bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002705{
2706 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002707 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
2708 struct bnx2_rx_bd *rxbd =
2709 &rxr->rx_pg_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002710 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002711
2712 if (!page)
2713 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002714 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002715 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002716 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002717 __free_page(page);
2718 return -EIO;
2719 }
2720
Michael Chan47bf4242007-12-12 11:19:12 -08002721 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002722 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002723 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2724 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2725 return 0;
2726}
2727
2728static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002729bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002730{
Michael Chan2bc40782012-12-06 10:33:09 +00002731 struct bnx2_sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002732 struct page *page = rx_pg->page;
2733
2734 if (!page)
2735 return;
2736
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002737 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2738 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002739
2740 __free_page(page);
2741 rx_pg->page = NULL;
2742}
2743
2744static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002745bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002746{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002747 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00002748 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002749 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00002750 struct bnx2_rx_bd *rxbd =
2751 &rxr->rx_desc_ring[BNX2_RX_RING(index)][BNX2_RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002752
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002753 data = kmalloc(bp->rx_buf_size, gfp);
2754 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002755 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002756
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002757 mapping = dma_map_single(&bp->pdev->dev,
2758 get_l2_fhdr(data),
2759 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002760 PCI_DMA_FROMDEVICE);
2761 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002762 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002763 return -EIO;
2764 }
Michael Chanb6016b72005-05-26 13:03:09 -07002765
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002766 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002767 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002768
2769 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2770 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2771
Michael Chanbb4f98a2008-06-19 16:38:19 -07002772 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002773
2774 return 0;
2775}
2776
Michael Chanda3e4fb2007-05-03 13:24:23 -07002777static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002778bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002779{
Michael Chan43e80b82008-06-19 16:41:08 -07002780 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002781 u32 new_link_state, old_link_state;
2782 int is_set = 1;
2783
2784 new_link_state = sblk->status_attn_bits & event;
2785 old_link_state = sblk->status_attn_bits_ack & event;
2786 if (new_link_state != old_link_state) {
2787 if (new_link_state)
Michael Chane503e062012-12-06 10:33:08 +00002788 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002789 else
Michael Chane503e062012-12-06 10:33:08 +00002790 BNX2_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
Michael Chanda3e4fb2007-05-03 13:24:23 -07002791 } else
2792 is_set = 0;
2793
2794 return is_set;
2795}
2796
Michael Chanb6016b72005-05-26 13:03:09 -07002797static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002798bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002799{
Michael Chan74ecc622008-05-02 16:56:16 -07002800 spin_lock(&bp->phy_lock);
2801
2802 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002803 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002804 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002805 bnx2_set_remote_link(bp);
2806
Michael Chan74ecc622008-05-02 16:56:16 -07002807 spin_unlock(&bp->phy_lock);
2808
Michael Chanb6016b72005-05-26 13:03:09 -07002809}
2810
Michael Chanead72702007-12-20 19:55:39 -08002811static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002812bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002813{
2814 u16 cons;
2815
Michael Chan43e80b82008-06-19 16:41:08 -07002816 /* Tell compiler that status block fields can change. */
2817 barrier();
2818 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002819 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00002820 if (unlikely((cons & BNX2_MAX_TX_DESC_CNT) == BNX2_MAX_TX_DESC_CNT))
Michael Chanead72702007-12-20 19:55:39 -08002821 cons++;
2822 return cons;
2823}
2824
Michael Chan57851d82007-12-20 20:01:44 -08002825static int
2826bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002827{
Michael Chan35e90102008-06-19 16:37:42 -07002828 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002829 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002830 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002831 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002832 struct netdev_queue *txq;
2833
2834 index = (bnapi - bp->bnx2_napi);
2835 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002836
Michael Chan35efa7c2007-12-20 19:56:37 -08002837 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002838 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002839
2840 while (sw_cons != hw_cons) {
Michael Chan2bc40782012-12-06 10:33:09 +00002841 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002842 struct sk_buff *skb;
2843 int i, last;
2844
Michael Chan2bc40782012-12-06 10:33:09 +00002845 sw_ring_cons = BNX2_TX_RING_IDX(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002846
Michael Chan35e90102008-06-19 16:37:42 -07002847 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002848 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002849
Eric Dumazetd62fda02009-05-12 20:48:02 +00002850 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2851 prefetch(&skb->end);
2852
Michael Chanb6016b72005-05-26 13:03:09 -07002853 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002854 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002855 u16 last_idx, last_ring_idx;
2856
Eric Dumazetd62fda02009-05-12 20:48:02 +00002857 last_idx = sw_cons + tx_buf->nr_frags + 1;
2858 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chan2bc40782012-12-06 10:33:09 +00002859 if (unlikely(last_ring_idx >= BNX2_MAX_TX_DESC_CNT)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002860 last_idx++;
2861 }
2862 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2863 break;
2864 }
2865 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002866
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002867 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002868 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002869
2870 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002871 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002872
2873 for (i = 0; i < last; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002874 struct bnx2_sw_tx_bd *tx_buf;
Alexander Duycke95524a2009-12-02 16:47:57 +00002875
Michael Chan2bc40782012-12-06 10:33:09 +00002876 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
2877
2878 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(sw_cons)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002879 dma_unmap_page(&bp->pdev->dev,
Michael Chan2bc40782012-12-06 10:33:09 +00002880 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002881 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002882 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002883 }
2884
Michael Chan2bc40782012-12-06 10:33:09 +00002885 sw_cons = BNX2_NEXT_TX_BD(sw_cons);
Michael Chanb6016b72005-05-26 13:03:09 -07002886
Eric Dumazete9831902011-11-29 11:53:05 +00002887 tx_bytes += skb->len;
Michael Chan745720e2006-06-29 12:37:41 -07002888 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002889 tx_pkt++;
2890 if (tx_pkt == budget)
2891 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002892
Eric Dumazetd62fda02009-05-12 20:48:02 +00002893 if (hw_cons == sw_cons)
2894 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002895 }
2896
Eric Dumazete9831902011-11-29 11:53:05 +00002897 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002898 txr->hw_tx_cons = hw_cons;
2899 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002900
Michael Chan2f8af122006-08-15 01:39:10 -07002901 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002902 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002903 * memory barrier, there is a small possibility that bnx2_start_xmit()
2904 * will miss it and cause the queue to be stopped forever.
2905 */
2906 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002907
Benjamin Li706bf242008-07-18 17:55:11 -07002908 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002909 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002910 __netif_tx_lock(txq, smp_processor_id());
2911 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002912 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002913 netif_tx_wake_queue(txq);
2914 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002915 }
Benjamin Li706bf242008-07-18 17:55:11 -07002916
Michael Chan57851d82007-12-20 20:01:44 -08002917 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002918}
2919
Michael Chan1db82f22007-12-12 11:19:35 -08002920static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002921bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002922 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002923{
Michael Chan2bc40782012-12-06 10:33:09 +00002924 struct bnx2_sw_pg *cons_rx_pg, *prod_rx_pg;
2925 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002926 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002927 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002928 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002929
Benjamin Li3d16af82008-10-09 12:26:41 -07002930 cons_rx_pg = &rxr->rx_pg_ring[cons];
2931
2932 /* The caller was unable to allocate a new page to replace the
2933 * last one in the frags array, so we need to recycle that page
2934 * and then free the skb.
2935 */
2936 if (skb) {
2937 struct page *page;
2938 struct skb_shared_info *shinfo;
2939
2940 shinfo = skb_shinfo(skb);
2941 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002942 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2943 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002944
2945 cons_rx_pg->page = page;
2946 dev_kfree_skb(skb);
2947 }
2948
2949 hw_prod = rxr->rx_pg_prod;
2950
Michael Chan1db82f22007-12-12 11:19:35 -08002951 for (i = 0; i < count; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00002952 prod = BNX2_RX_PG_RING_IDX(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002953
Michael Chanbb4f98a2008-06-19 16:38:19 -07002954 prod_rx_pg = &rxr->rx_pg_ring[prod];
2955 cons_rx_pg = &rxr->rx_pg_ring[cons];
Michael Chan2bc40782012-12-06 10:33:09 +00002956 cons_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(cons)]
2957 [BNX2_RX_IDX(cons)];
2958 prod_bd = &rxr->rx_pg_desc_ring[BNX2_RX_RING(prod)]
2959 [BNX2_RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002960
Michael Chan1db82f22007-12-12 11:19:35 -08002961 if (prod != cons) {
2962 prod_rx_pg->page = cons_rx_pg->page;
2963 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002964 dma_unmap_addr_set(prod_rx_pg, mapping,
2965 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002966
2967 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2968 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2969
2970 }
Michael Chan2bc40782012-12-06 10:33:09 +00002971 cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(cons));
2972 hw_prod = BNX2_NEXT_RX_BD(hw_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002973 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002974 rxr->rx_pg_prod = hw_prod;
2975 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002976}
2977
Michael Chanb6016b72005-05-26 13:03:09 -07002978static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002979bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2980 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002981{
Michael Chan2bc40782012-12-06 10:33:09 +00002982 struct bnx2_sw_bd *cons_rx_buf, *prod_rx_buf;
2983 struct bnx2_rx_bd *cons_bd, *prod_bd;
Michael Chan236b6392006-03-20 17:49:02 -08002984
Michael Chanbb4f98a2008-06-19 16:38:19 -07002985 cons_rx_buf = &rxr->rx_buf_ring[cons];
2986 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002987
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002988 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002989 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002990 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002991
Michael Chanbb4f98a2008-06-19 16:38:19 -07002992 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002993
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002994 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002995
2996 if (cons == prod)
2997 return;
2998
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002999 dma_unmap_addr_set(prod_rx_buf, mapping,
3000 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07003001
Michael Chan2bc40782012-12-06 10:33:09 +00003002 cons_bd = &rxr->rx_desc_ring[BNX2_RX_RING(cons)][BNX2_RX_IDX(cons)];
3003 prod_bd = &rxr->rx_desc_ring[BNX2_RX_RING(prod)][BNX2_RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08003004 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
3005 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07003006}
3007
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003008static struct sk_buff *
3009bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08003010 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
3011 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08003012{
3013 int err;
3014 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003015 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08003016
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003017 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08003018 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003019 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
3020error:
Michael Chan1db82f22007-12-12 11:19:35 -08003021 if (hdr_len) {
3022 unsigned int raw_len = len + 4;
3023 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3024
Michael Chanbb4f98a2008-06-19 16:38:19 -07003025 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003026 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003027 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003028 }
3029
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003030 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003031 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003032 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003033 if (!skb) {
3034 kfree(data);
3035 goto error;
3036 }
3037 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003038 if (hdr_len == 0) {
3039 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003040 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003041 } else {
3042 unsigned int i, frag_len, frag_size, pages;
Michael Chan2bc40782012-12-06 10:33:09 +00003043 struct bnx2_sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003044 u16 pg_cons = rxr->rx_pg_cons;
3045 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003046
3047 frag_size = len + 4 - hdr_len;
3048 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3049 skb_put(skb, hdr_len);
3050
3051 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003052 dma_addr_t mapping_old;
3053
Michael Chan1db82f22007-12-12 11:19:35 -08003054 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3055 if (unlikely(frag_len <= 4)) {
3056 unsigned int tail = 4 - frag_len;
3057
Michael Chanbb4f98a2008-06-19 16:38:19 -07003058 rxr->rx_pg_cons = pg_cons;
3059 rxr->rx_pg_prod = pg_prod;
3060 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003061 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003062 skb->len -= tail;
3063 if (i == 0) {
3064 skb->tail -= tail;
3065 } else {
3066 skb_frag_t *frag =
3067 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003068 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003069 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003070 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003071 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003072 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003073 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003074
Benjamin Li3d16af82008-10-09 12:26:41 -07003075 /* Don't unmap yet. If we're unable to allocate a new
3076 * page, we need to recycle the page and the DMA addr.
3077 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003078 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003079 if (i == pages - 1)
3080 frag_len -= 4;
3081
3082 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3083 rx_pg->page = NULL;
3084
Michael Chanbb4f98a2008-06-19 16:38:19 -07003085 err = bnx2_alloc_rx_page(bp, rxr,
Michael Chan2bc40782012-12-06 10:33:09 +00003086 BNX2_RX_PG_RING_IDX(pg_prod),
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003087 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003088 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003089 rxr->rx_pg_cons = pg_cons;
3090 rxr->rx_pg_prod = pg_prod;
3091 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003092 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003093 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003094 }
3095
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003096 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003097 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3098
Michael Chan1db82f22007-12-12 11:19:35 -08003099 frag_size -= frag_len;
3100 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003101 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003102 skb->len += frag_len;
3103
Michael Chan2bc40782012-12-06 10:33:09 +00003104 pg_prod = BNX2_NEXT_RX_BD(pg_prod);
3105 pg_cons = BNX2_RX_PG_RING_IDX(BNX2_NEXT_RX_BD(pg_cons));
Michael Chan1db82f22007-12-12 11:19:35 -08003106 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003107 rxr->rx_pg_prod = pg_prod;
3108 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003109 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003110 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003111}
3112
Michael Chanc09c2622007-12-10 17:18:37 -08003113static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003114bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003115{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003116 u16 cons;
3117
Michael Chan43e80b82008-06-19 16:41:08 -07003118 /* Tell compiler that status block fields can change. */
3119 barrier();
3120 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003121 barrier();
Michael Chan2bc40782012-12-06 10:33:09 +00003122 if (unlikely((cons & BNX2_MAX_RX_DESC_CNT) == BNX2_MAX_RX_DESC_CNT))
Michael Chanc09c2622007-12-10 17:18:37 -08003123 cons++;
3124 return cons;
3125}
3126
Michael Chanb6016b72005-05-26 13:03:09 -07003127static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003128bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003129{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003130 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003131 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3132 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003133 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003134
Michael Chan35efa7c2007-12-20 19:56:37 -08003135 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003136 sw_cons = rxr->rx_cons;
3137 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003138
3139 /* Memory barrier necessary as speculative reads of the rx
3140 * buffer can be ahead of the index in the status block
3141 */
3142 rmb();
3143 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003144 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003145 u32 status;
Michael Chan2bc40782012-12-06 10:33:09 +00003146 struct bnx2_sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003147 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003148 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003149 u8 *data;
Michael Chan2bc40782012-12-06 10:33:09 +00003150 u16 next_ring_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07003151
Michael Chan2bc40782012-12-06 10:33:09 +00003152 sw_ring_cons = BNX2_RX_RING_IDX(sw_cons);
3153 sw_ring_prod = BNX2_RX_RING_IDX(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003154
Michael Chanbb4f98a2008-06-19 16:38:19 -07003155 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003156 data = rx_buf->data;
3157 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003158
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003159 rx_hdr = get_l2_fhdr(data);
3160 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003161
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003162 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003163
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003164 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003165 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3166 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003167
Michael Chan2bc40782012-12-06 10:33:09 +00003168 next_ring_idx = BNX2_RX_RING_IDX(BNX2_NEXT_RX_BD(sw_cons));
3169 next_rx_buf = &rxr->rx_buf_ring[next_ring_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003170 prefetch(get_l2_fhdr(next_rx_buf->data));
3171
Michael Chan1db82f22007-12-12 11:19:35 -08003172 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003173 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003174
Michael Chan1db82f22007-12-12 11:19:35 -08003175 hdr_len = 0;
3176 if (status & L2_FHDR_STATUS_SPLIT) {
3177 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3178 pg_ring_used = 1;
3179 } else if (len > bp->rx_jumbo_thresh) {
3180 hdr_len = bp->rx_jumbo_thresh;
3181 pg_ring_used = 1;
3182 }
3183
Michael Chan990ec382009-02-12 16:54:13 -08003184 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3185 L2_FHDR_ERRORS_PHY_DECODE |
3186 L2_FHDR_ERRORS_ALIGNMENT |
3187 L2_FHDR_ERRORS_TOO_SHORT |
3188 L2_FHDR_ERRORS_GIANT_FRAME))) {
3189
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003190 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003191 sw_ring_prod);
3192 if (pg_ring_used) {
3193 int pages;
3194
3195 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3196
3197 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3198 }
3199 goto next_rx;
3200 }
3201
Michael Chan1db82f22007-12-12 11:19:35 -08003202 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003203
Michael Chan5d5d0012007-12-12 11:17:43 -08003204 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003205 skb = netdev_alloc_skb(bp->dev, len + 6);
3206 if (skb == NULL) {
3207 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003208 sw_ring_prod);
3209 goto next_rx;
3210 }
Michael Chanb6016b72005-05-26 13:03:09 -07003211
3212 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003213 memcpy(skb->data,
3214 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3215 len + 6);
3216 skb_reserve(skb, 6);
3217 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003218
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003219 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003220 sw_ring_cons, sw_ring_prod);
3221
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003222 } else {
3223 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3224 (sw_ring_cons << 16) | sw_ring_prod);
3225 if (!skb)
3226 goto next_rx;
3227 }
Michael Chanf22828e2008-08-14 15:30:14 -07003228 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003229 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
Patrick McHardy86a9bad2013-04-19 02:04:30 +00003230 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003231
Michael Chanb6016b72005-05-26 13:03:09 -07003232 skb->protocol = eth_type_trans(skb, bp->dev);
3233
3234 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003235 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003236
Michael Chan745720e2006-06-29 12:37:41 -07003237 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003238 goto next_rx;
3239
3240 }
3241
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003242 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003243 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003244 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3245 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3246
Michael Chanade2bfe2006-01-23 16:09:51 -08003247 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3248 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003249 skb->ip_summed = CHECKSUM_UNNECESSARY;
3250 }
Michael Chanfdc85412010-07-03 20:42:16 +00003251 if ((bp->dev->features & NETIF_F_RXHASH) &&
3252 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3253 L2_FHDR_STATUS_USE_RXHASH))
Tom Herbertcf1bfd62013-12-17 23:22:57 -08003254 skb_set_hash(skb, rx_hdr->l2_fhdr_hash,
3255 PKT_HASH_TYPE_L3);
Michael Chanb6016b72005-05-26 13:03:09 -07003256
David S. Miller0c8dfc82009-01-27 16:22:32 -08003257 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003258 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003259 rx_pkt++;
3260
3261next_rx:
Michael Chan2bc40782012-12-06 10:33:09 +00003262 sw_cons = BNX2_NEXT_RX_BD(sw_cons);
3263 sw_prod = BNX2_NEXT_RX_BD(sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003264
3265 if ((rx_pkt == budget))
3266 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003267
3268 /* Refresh hw_cons to see if there is new work */
3269 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003270 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003271 rmb();
3272 }
Michael Chanb6016b72005-05-26 13:03:09 -07003273 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003274 rxr->rx_cons = sw_cons;
3275 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003276
Michael Chan1db82f22007-12-12 11:19:35 -08003277 if (pg_ring_used)
Michael Chane503e062012-12-06 10:33:08 +00003278 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003279
Michael Chane503e062012-12-06 10:33:08 +00003280 BNX2_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003281
Michael Chane503e062012-12-06 10:33:08 +00003282 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003283
3284 mmiowb();
3285
3286 return rx_pkt;
3287
3288}
3289
3290/* MSI ISR - The only difference between this and the INTx ISR
3291 * is that the MSI interrupt is always serviced.
3292 */
3293static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003294bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003295{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003296 struct bnx2_napi *bnapi = dev_instance;
3297 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003298
Michael Chan43e80b82008-06-19 16:41:08 -07003299 prefetch(bnapi->status_blk.msi);
Michael Chane503e062012-12-06 10:33:08 +00003300 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003301 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3302 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3303
3304 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003305 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3306 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003307
Ben Hutchings288379f2009-01-19 16:43:59 -08003308 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003309
Michael Chan73eef4c2005-08-25 15:39:15 -07003310 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003311}
3312
3313static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003314bnx2_msi_1shot(int irq, void *dev_instance)
3315{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003316 struct bnx2_napi *bnapi = dev_instance;
3317 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003318
Michael Chan43e80b82008-06-19 16:41:08 -07003319 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003320
3321 /* Return here if interrupt is disabled. */
3322 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3323 return IRQ_HANDLED;
3324
Ben Hutchings288379f2009-01-19 16:43:59 -08003325 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003326
3327 return IRQ_HANDLED;
3328}
3329
3330static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003331bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003332{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003333 struct bnx2_napi *bnapi = dev_instance;
3334 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003335 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003336
3337 /* When using INTx, it is possible for the interrupt to arrive
3338 * at the CPU before the status block posted prior to the
3339 * interrupt. Reading a register will flush the status block.
3340 * When using MSI, the MSI message will always complete after
3341 * the status block write.
3342 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003343 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chane503e062012-12-06 10:33:08 +00003344 (BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS) &
Michael Chanb6016b72005-05-26 13:03:09 -07003345 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003346 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003347
Michael Chane503e062012-12-06 10:33:08 +00003348 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
Michael Chanb6016b72005-05-26 13:03:09 -07003349 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3350 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3351
Michael Chanb8a7ce72007-07-07 22:51:03 -07003352 /* Read back to deassert IRQ immediately to avoid too many
3353 * spurious interrupts.
3354 */
Michael Chane503e062012-12-06 10:33:08 +00003355 BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003356
Michael Chanb6016b72005-05-26 13:03:09 -07003357 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003358 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3359 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003360
Ben Hutchings288379f2009-01-19 16:43:59 -08003361 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003362 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003363 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003364 }
Michael Chanb6016b72005-05-26 13:03:09 -07003365
Michael Chan73eef4c2005-08-25 15:39:15 -07003366 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003367}
3368
Michael Chan43e80b82008-06-19 16:41:08 -07003369static inline int
3370bnx2_has_fast_work(struct bnx2_napi *bnapi)
3371{
3372 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3373 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3374
3375 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3376 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3377 return 1;
3378 return 0;
3379}
3380
Michael Chan0d8a6572007-07-07 22:49:43 -07003381#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3382 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003383
Michael Chanf4e418f2005-11-04 08:53:48 -08003384static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003385bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003386{
Michael Chan43e80b82008-06-19 16:41:08 -07003387 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003388
Michael Chan43e80b82008-06-19 16:41:08 -07003389 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003390 return 1;
3391
Michael Chan4edd4732009-06-08 18:14:42 -07003392#ifdef BCM_CNIC
3393 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3394 return 1;
3395#endif
3396
Michael Chanda3e4fb2007-05-03 13:24:23 -07003397 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3398 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003399 return 1;
3400
3401 return 0;
3402}
3403
Michael Chanefba0182008-12-03 00:36:15 -08003404static void
3405bnx2_chk_missed_msi(struct bnx2 *bp)
3406{
3407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3408 u32 msi_ctrl;
3409
3410 if (bnx2_has_work(bnapi)) {
Michael Chane503e062012-12-06 10:33:08 +00003411 msi_ctrl = BNX2_RD(bp, BNX2_PCICFG_MSI_CONTROL);
Michael Chanefba0182008-12-03 00:36:15 -08003412 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3413 return;
3414
3415 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
Michael Chane503e062012-12-06 10:33:08 +00003416 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3417 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3418 BNX2_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
Michael Chanefba0182008-12-03 00:36:15 -08003419 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3420 }
3421 }
3422
3423 bp->idle_chk_status_idx = bnapi->last_status_idx;
3424}
3425
Michael Chan4edd4732009-06-08 18:14:42 -07003426#ifdef BCM_CNIC
3427static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3428{
3429 struct cnic_ops *c_ops;
3430
3431 if (!bnapi->cnic_present)
3432 return;
3433
3434 rcu_read_lock();
3435 c_ops = rcu_dereference(bp->cnic_ops);
3436 if (c_ops)
3437 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3438 bnapi->status_blk.msi);
3439 rcu_read_unlock();
3440}
3441#endif
3442
Michael Chan43e80b82008-06-19 16:41:08 -07003443static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003444{
Michael Chan43e80b82008-06-19 16:41:08 -07003445 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003446 u32 status_attn_bits = sblk->status_attn_bits;
3447 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003448
Michael Chanda3e4fb2007-05-03 13:24:23 -07003449 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3450 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003451
Michael Chan35efa7c2007-12-20 19:56:37 -08003452 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003453
3454 /* This is needed to take care of transient status
3455 * during link changes.
3456 */
Michael Chane503e062012-12-06 10:33:08 +00003457 BNX2_WR(bp, BNX2_HC_COMMAND,
3458 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3459 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003460 }
Michael Chan43e80b82008-06-19 16:41:08 -07003461}
3462
3463static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3464 int work_done, int budget)
3465{
3466 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3467 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003468
Michael Chan35e90102008-06-19 16:37:42 -07003469 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003470 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003471
Michael Chanbb4f98a2008-06-19 16:38:19 -07003472 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003473 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003474
David S. Miller6f535762007-10-11 18:08:29 -07003475 return work_done;
3476}
Michael Chanf4e418f2005-11-04 08:53:48 -08003477
Michael Chanf0ea2e62008-06-19 16:41:57 -07003478static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3479{
3480 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3481 struct bnx2 *bp = bnapi->bp;
3482 int work_done = 0;
3483 struct status_block_msix *sblk = bnapi->status_blk.msix;
3484
3485 while (1) {
3486 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3487 if (unlikely(work_done >= budget))
3488 break;
3489
3490 bnapi->last_status_idx = sblk->status_idx;
3491 /* status idx must be read before checking for more work. */
3492 rmb();
3493 if (likely(!bnx2_has_fast_work(bnapi))) {
3494
Ben Hutchings288379f2009-01-19 16:43:59 -08003495 napi_complete(napi);
Michael Chane503e062012-12-06 10:33:08 +00003496 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3497 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3498 bnapi->last_status_idx);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003499 break;
3500 }
3501 }
3502 return work_done;
3503}
3504
David S. Miller6f535762007-10-11 18:08:29 -07003505static int bnx2_poll(struct napi_struct *napi, int budget)
3506{
Michael Chan35efa7c2007-12-20 19:56:37 -08003507 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3508 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003509 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003510 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003511
3512 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003513 bnx2_poll_link(bp, bnapi);
3514
Michael Chan35efa7c2007-12-20 19:56:37 -08003515 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003516
Michael Chan4edd4732009-06-08 18:14:42 -07003517#ifdef BCM_CNIC
3518 bnx2_poll_cnic(bp, bnapi);
3519#endif
3520
Michael Chan35efa7c2007-12-20 19:56:37 -08003521 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003522 * much work has been processed, so we must read it before
3523 * checking for more work.
3524 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003525 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003526
3527 if (unlikely(work_done >= budget))
3528 break;
3529
Michael Chan6dee6422007-10-12 01:40:38 -07003530 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003531 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003532 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003533 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
Michael Chane503e062012-12-06 10:33:08 +00003534 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3535 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3536 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003537 break;
David S. Miller6f535762007-10-11 18:08:29 -07003538 }
Michael Chane503e062012-12-06 10:33:08 +00003539 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3540 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3541 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
3542 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003543
Michael Chane503e062012-12-06 10:33:08 +00003544 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3545 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3546 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003547 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003548 }
Michael Chanb6016b72005-05-26 13:03:09 -07003549 }
3550
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003551 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003552}
3553
Herbert Xu932ff272006-06-09 12:20:56 -07003554/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003555 * from set_multicast.
3556 */
3557static void
3558bnx2_set_rx_mode(struct net_device *dev)
3559{
Michael Chan972ec0d2006-01-23 16:12:43 -08003560 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003561 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003562 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003563 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003564
Michael Chan9f52b562008-10-09 12:21:46 -07003565 if (!netif_running(dev))
3566 return;
3567
Michael Chanc770a652005-08-25 15:38:39 -07003568 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003569
3570 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3571 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3572 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Patrick McHardyf6469682013-04-19 02:04:27 +00003573 if (!(dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003574 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003575 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003576 if (dev->flags & IFF_PROMISC) {
3577 /* Promiscuous mode. */
3578 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003579 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3580 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003581 }
3582 else if (dev->flags & IFF_ALLMULTI) {
3583 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003584 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3585 0xffffffff);
Michael Chanb6016b72005-05-26 13:03:09 -07003586 }
3587 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3588 }
3589 else {
3590 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003591 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3592 u32 regidx;
3593 u32 bit;
3594 u32 crc;
3595
3596 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3597
Jiri Pirko22bedad32010-04-01 21:22:57 +00003598 netdev_for_each_mc_addr(ha, dev) {
3599 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003600 bit = crc & 0xff;
3601 regidx = (bit & 0xe0) >> 5;
3602 bit &= 0x1f;
3603 mc_filter[regidx] |= (1 << bit);
3604 }
3605
3606 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
Michael Chane503e062012-12-06 10:33:08 +00003607 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3608 mc_filter[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07003609 }
3610
3611 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3612 }
3613
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003614 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003615 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3616 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3617 BNX2_RPM_SORT_USER0_PROM_VLAN;
3618 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003619 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003620 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003621 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003622 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003623 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3624 sort_mode |= (1 <<
3625 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003626 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003627 }
3628
3629 }
3630
Michael Chanb6016b72005-05-26 13:03:09 -07003631 if (rx_mode != bp->rx_mode) {
3632 bp->rx_mode = rx_mode;
Michael Chane503e062012-12-06 10:33:08 +00003633 BNX2_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003634 }
3635
Michael Chane503e062012-12-06 10:33:08 +00003636 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3637 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3638 BNX2_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
Michael Chanb6016b72005-05-26 13:03:09 -07003639
Michael Chanc770a652005-08-25 15:38:39 -07003640 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003641}
3642
françois romieu7880b722011-09-30 00:36:52 +00003643static int
Michael Chan57579f72009-04-04 16:51:14 -07003644check_fw_section(const struct firmware *fw,
3645 const struct bnx2_fw_file_section *section,
3646 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003647{
Michael Chan57579f72009-04-04 16:51:14 -07003648 u32 offset = be32_to_cpu(section->offset);
3649 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003650
Michael Chan57579f72009-04-04 16:51:14 -07003651 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3652 return -EINVAL;
3653 if ((non_empty && len == 0) || len > fw->size - offset ||
3654 len & (alignment - 1))
3655 return -EINVAL;
3656 return 0;
3657}
3658
françois romieu7880b722011-09-30 00:36:52 +00003659static int
Michael Chan57579f72009-04-04 16:51:14 -07003660check_mips_fw_entry(const struct firmware *fw,
3661 const struct bnx2_mips_fw_file_entry *entry)
3662{
3663 if (check_fw_section(fw, &entry->text, 4, true) ||
3664 check_fw_section(fw, &entry->data, 4, false) ||
3665 check_fw_section(fw, &entry->rodata, 4, false))
3666 return -EINVAL;
3667 return 0;
3668}
3669
françois romieu7880b722011-09-30 00:36:52 +00003670static void bnx2_release_firmware(struct bnx2 *bp)
3671{
3672 if (bp->rv2p_firmware) {
3673 release_firmware(bp->mips_firmware);
3674 release_firmware(bp->rv2p_firmware);
3675 bp->rv2p_firmware = NULL;
3676 }
3677}
3678
3679static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003680{
3681 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003682 const struct bnx2_mips_fw_file *mips_fw;
3683 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003684 int rc;
3685
Michael Chan4ce45e02012-12-06 10:33:10 +00003686 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan57579f72009-04-04 16:51:14 -07003687 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan4ce45e02012-12-06 10:33:10 +00003688 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A0) ||
3689 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5709_A1))
Michael Chan078b0732009-08-29 00:02:46 -07003690 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3691 else
3692 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003693 } else {
3694 mips_fw_file = FW_MIPS_FILE_06;
3695 rv2p_fw_file = FW_RV2P_FILE_06;
3696 }
3697
3698 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3699 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003700 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003701 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003702 }
3703
3704 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3705 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003706 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003707 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003708 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003709 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3710 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3711 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3712 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3713 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3714 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3715 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3716 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003717 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003718 rc = -EINVAL;
3719 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003720 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003721 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3722 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3723 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003724 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003725 rc = -EINVAL;
3726 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003727 }
françois romieu7880b722011-09-30 00:36:52 +00003728out:
3729 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003730
françois romieu7880b722011-09-30 00:36:52 +00003731err_release_firmware:
3732 release_firmware(bp->rv2p_firmware);
3733 bp->rv2p_firmware = NULL;
3734err_release_mips_firmware:
3735 release_firmware(bp->mips_firmware);
3736 goto out;
3737}
3738
3739static int bnx2_request_firmware(struct bnx2 *bp)
3740{
3741 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003742}
3743
3744static u32
3745rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3746{
3747 switch (idx) {
3748 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3749 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3750 rv2p_code |= RV2P_BD_PAGE_SIZE;
3751 break;
3752 }
3753 return rv2p_code;
3754}
3755
3756static int
3757load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3758 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3759{
3760 u32 rv2p_code_len, file_offset;
3761 __be32 *rv2p_code;
3762 int i;
3763 u32 val, cmd, addr;
3764
3765 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3766 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3767
3768 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3769
3770 if (rv2p_proc == RV2P_PROC1) {
3771 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3772 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3773 } else {
3774 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3775 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003776 }
Michael Chanb6016b72005-05-26 13:03:09 -07003777
3778 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chane503e062012-12-06 10:33:08 +00003779 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003780 rv2p_code++;
Michael Chane503e062012-12-06 10:33:08 +00003781 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003782 rv2p_code++;
3783
Michael Chan57579f72009-04-04 16:51:14 -07003784 val = (i / 8) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003785 BNX2_WR(bp, addr, val);
Michael Chan57579f72009-04-04 16:51:14 -07003786 }
3787
3788 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3789 for (i = 0; i < 8; i++) {
3790 u32 loc, code;
3791
3792 loc = be32_to_cpu(fw_entry->fixup[i]);
3793 if (loc && ((loc * 4) < rv2p_code_len)) {
3794 code = be32_to_cpu(*(rv2p_code + loc - 1));
Michael Chane503e062012-12-06 10:33:08 +00003795 BNX2_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
Michael Chan57579f72009-04-04 16:51:14 -07003796 code = be32_to_cpu(*(rv2p_code + loc));
3797 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
Michael Chane503e062012-12-06 10:33:08 +00003798 BNX2_WR(bp, BNX2_RV2P_INSTR_LOW, code);
Michael Chan57579f72009-04-04 16:51:14 -07003799
3800 val = (loc / 2) | cmd;
Michael Chane503e062012-12-06 10:33:08 +00003801 BNX2_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003802 }
3803 }
3804
3805 /* Reset the processor, un-stall is done later. */
3806 if (rv2p_proc == RV2P_PROC1) {
Michael Chane503e062012-12-06 10:33:08 +00003807 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003808 }
3809 else {
Michael Chane503e062012-12-06 10:33:08 +00003810 BNX2_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07003811 }
Michael Chan57579f72009-04-04 16:51:14 -07003812
3813 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003814}
3815
Michael Chanaf3ee512006-11-19 14:09:25 -08003816static int
Michael Chan57579f72009-04-04 16:51:14 -07003817load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3818 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003819{
Michael Chan57579f72009-04-04 16:51:14 -07003820 u32 addr, len, file_offset;
3821 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003822 u32 offset;
3823 u32 val;
3824
3825 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003826 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003827 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003828 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3829 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003830
3831 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003832 addr = be32_to_cpu(fw_entry->text.addr);
3833 len = be32_to_cpu(fw_entry->text.len);
3834 file_offset = be32_to_cpu(fw_entry->text.offset);
3835 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3836
3837 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3838 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003839 int j;
3840
Michael Chan57579f72009-04-04 16:51:14 -07003841 for (j = 0; j < (len / 4); j++, offset += 4)
3842 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003843 }
3844
3845 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003846 addr = be32_to_cpu(fw_entry->data.addr);
3847 len = be32_to_cpu(fw_entry->data.len);
3848 file_offset = be32_to_cpu(fw_entry->data.offset);
3849 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3850
3851 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3852 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003853 int j;
3854
Michael Chan57579f72009-04-04 16:51:14 -07003855 for (j = 0; j < (len / 4); j++, offset += 4)
3856 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003857 }
3858
3859 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003860 addr = be32_to_cpu(fw_entry->rodata.addr);
3861 len = be32_to_cpu(fw_entry->rodata.len);
3862 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3863 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3864
3865 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3866 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003867 int j;
3868
Michael Chan57579f72009-04-04 16:51:14 -07003869 for (j = 0; j < (len / 4); j++, offset += 4)
3870 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003871 }
3872
3873 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003874 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003875
3876 val = be32_to_cpu(fw_entry->start_addr);
3877 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003878
3879 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003880 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003881 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003882 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3883 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003884
3885 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003886}
3887
Michael Chanfba9fe92006-06-12 22:21:25 -07003888static int
Michael Chanb6016b72005-05-26 13:03:09 -07003889bnx2_init_cpus(struct bnx2 *bp)
3890{
Michael Chan57579f72009-04-04 16:51:14 -07003891 const struct bnx2_mips_fw_file *mips_fw =
3892 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3893 const struct bnx2_rv2p_fw_file *rv2p_fw =
3894 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3895 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003896
3897 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003898 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3899 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003900
3901 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003902 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003903 if (rc)
3904 goto init_cpu_err;
3905
Michael Chanb6016b72005-05-26 13:03:09 -07003906 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003907 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003908 if (rc)
3909 goto init_cpu_err;
3910
Michael Chanb6016b72005-05-26 13:03:09 -07003911 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003912 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003913 if (rc)
3914 goto init_cpu_err;
3915
Michael Chanb6016b72005-05-26 13:03:09 -07003916 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003917 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003918 if (rc)
3919 goto init_cpu_err;
3920
Michael Chand43584c2006-11-19 14:14:35 -08003921 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003922 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003923
Michael Chanfba9fe92006-06-12 22:21:25 -07003924init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003925 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003926}
3927
Michael Chanb6a23e92013-08-06 15:50:09 -07003928static void
3929bnx2_setup_wol(struct bnx2 *bp)
3930{
3931 int i;
3932 u32 val, wol_msg;
3933
3934 if (bp->wol) {
3935 u32 advertising;
3936 u8 autoneg;
3937
3938 autoneg = bp->autoneg;
3939 advertising = bp->advertising;
3940
3941 if (bp->phy_port == PORT_TP) {
3942 bp->autoneg = AUTONEG_SPEED;
3943 bp->advertising = ADVERTISED_10baseT_Half |
3944 ADVERTISED_10baseT_Full |
3945 ADVERTISED_100baseT_Half |
3946 ADVERTISED_100baseT_Full |
3947 ADVERTISED_Autoneg;
3948 }
3949
3950 spin_lock_bh(&bp->phy_lock);
3951 bnx2_setup_phy(bp, bp->phy_port);
3952 spin_unlock_bh(&bp->phy_lock);
3953
3954 bp->autoneg = autoneg;
3955 bp->advertising = advertising;
3956
3957 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
3958
3959 val = BNX2_RD(bp, BNX2_EMAC_MODE);
3960
3961 /* Enable port mode. */
3962 val &= ~BNX2_EMAC_MODE_PORT;
3963 val |= BNX2_EMAC_MODE_MPKT_RCVD |
3964 BNX2_EMAC_MODE_ACPI_RCVD |
3965 BNX2_EMAC_MODE_MPKT;
3966 if (bp->phy_port == PORT_TP) {
3967 val |= BNX2_EMAC_MODE_PORT_MII;
3968 } else {
3969 val |= BNX2_EMAC_MODE_PORT_GMII;
3970 if (bp->line_speed == SPEED_2500)
3971 val |= BNX2_EMAC_MODE_25G_MODE;
3972 }
3973
3974 BNX2_WR(bp, BNX2_EMAC_MODE, val);
3975
3976 /* receive all multicast */
3977 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3978 BNX2_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3979 0xffffffff);
3980 }
3981 BNX2_WR(bp, BNX2_EMAC_RX_MODE, BNX2_EMAC_RX_MODE_SORT_MODE);
3982
3983 val = 1 | BNX2_RPM_SORT_USER0_BC_EN | BNX2_RPM_SORT_USER0_MC_EN;
3984 BNX2_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3985 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val);
3986 BNX2_WR(bp, BNX2_RPM_SORT_USER0, val | BNX2_RPM_SORT_USER0_ENA);
3987
3988 /* Need to enable EMAC and RPM for WOL. */
3989 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3990 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3991 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3992 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3993
3994 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
3995 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3996 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
3997
3998 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3999 } else {
4000 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4001 }
4002
4003 if (!(bp->flags & BNX2_FLAG_NO_WOL))
4004 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg, 1, 0);
4005
4006}
4007
Michael Chanb6016b72005-05-26 13:03:09 -07004008static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07004009bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07004010{
Michael Chanb6016b72005-05-26 13:03:09 -07004011 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07004012 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07004013 u32 val;
4014
Michael Chan6d5e85c2013-08-06 15:50:08 -07004015 pci_enable_wake(bp->pdev, PCI_D0, false);
4016 pci_set_power_state(bp->pdev, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07004017
Michael Chane503e062012-12-06 10:33:08 +00004018 val = BNX2_RD(bp, BNX2_EMAC_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07004019 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
4020 val &= ~BNX2_EMAC_MODE_MPKT;
Michael Chane503e062012-12-06 10:33:08 +00004021 BNX2_WR(bp, BNX2_EMAC_MODE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004022
Michael Chane503e062012-12-06 10:33:08 +00004023 val = BNX2_RD(bp, BNX2_RPM_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004024 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004025 BNX2_WR(bp, BNX2_RPM_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004026 break;
4027 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07004028 case PCI_D3hot: {
Michael Chanb6a23e92013-08-06 15:50:09 -07004029 bnx2_setup_wol(bp);
Michael Chan6d5e85c2013-08-06 15:50:08 -07004030 pci_wake_from_d3(bp->pdev, bp->wol);
Michael Chan4ce45e02012-12-06 10:33:10 +00004031 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4032 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004033
4034 if (bp->wol)
Michael Chan6d5e85c2013-08-06 15:50:08 -07004035 pci_set_power_state(bp->pdev, PCI_D3hot);
4036 } else {
4037 pci_set_power_state(bp->pdev, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07004038 }
Michael Chanb6016b72005-05-26 13:03:09 -07004039
4040 /* No more memory access after this point until
4041 * device is brought back to D0.
4042 */
Michael Chanb6016b72005-05-26 13:03:09 -07004043 break;
4044 }
4045 default:
4046 return -EINVAL;
4047 }
4048 return 0;
4049}
4050
4051static int
4052bnx2_acquire_nvram_lock(struct bnx2 *bp)
4053{
4054 u32 val;
4055 int j;
4056
4057 /* Request access to the flash interface. */
Michael Chane503e062012-12-06 10:33:08 +00004058 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
Michael Chanb6016b72005-05-26 13:03:09 -07004059 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004060 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004061 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4062 break;
4063
4064 udelay(5);
4065 }
4066
4067 if (j >= NVRAM_TIMEOUT_COUNT)
4068 return -EBUSY;
4069
4070 return 0;
4071}
4072
4073static int
4074bnx2_release_nvram_lock(struct bnx2 *bp)
4075{
4076 int j;
4077 u32 val;
4078
4079 /* Relinquish nvram interface. */
Michael Chane503e062012-12-06 10:33:08 +00004080 BNX2_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
Michael Chanb6016b72005-05-26 13:03:09 -07004081
4082 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
Michael Chane503e062012-12-06 10:33:08 +00004083 val = BNX2_RD(bp, BNX2_NVM_SW_ARB);
Michael Chanb6016b72005-05-26 13:03:09 -07004084 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4085 break;
4086
4087 udelay(5);
4088 }
4089
4090 if (j >= NVRAM_TIMEOUT_COUNT)
4091 return -EBUSY;
4092
4093 return 0;
4094}
4095
4096
4097static int
4098bnx2_enable_nvram_write(struct bnx2 *bp)
4099{
4100 u32 val;
4101
Michael Chane503e062012-12-06 10:33:08 +00004102 val = BNX2_RD(bp, BNX2_MISC_CFG);
4103 BNX2_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
Michael Chanb6016b72005-05-26 13:03:09 -07004104
Michael Chane30372c2007-07-16 18:26:23 -07004105 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004106 int j;
4107
Michael Chane503e062012-12-06 10:33:08 +00004108 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4109 BNX2_WR(bp, BNX2_NVM_COMMAND,
4110 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
Michael Chanb6016b72005-05-26 13:03:09 -07004111
4112 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4113 udelay(5);
4114
Michael Chane503e062012-12-06 10:33:08 +00004115 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004116 if (val & BNX2_NVM_COMMAND_DONE)
4117 break;
4118 }
4119
4120 if (j >= NVRAM_TIMEOUT_COUNT)
4121 return -EBUSY;
4122 }
4123 return 0;
4124}
4125
4126static void
4127bnx2_disable_nvram_write(struct bnx2 *bp)
4128{
4129 u32 val;
4130
Michael Chane503e062012-12-06 10:33:08 +00004131 val = BNX2_RD(bp, BNX2_MISC_CFG);
4132 BNX2_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004133}
4134
4135
4136static void
4137bnx2_enable_nvram_access(struct bnx2 *bp)
4138{
4139 u32 val;
4140
Michael Chane503e062012-12-06 10:33:08 +00004141 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004142 /* Enable both bits, even on read. */
Michael Chane503e062012-12-06 10:33:08 +00004143 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
4144 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
Michael Chanb6016b72005-05-26 13:03:09 -07004145}
4146
4147static void
4148bnx2_disable_nvram_access(struct bnx2 *bp)
4149{
4150 u32 val;
4151
Michael Chane503e062012-12-06 10:33:08 +00004152 val = BNX2_RD(bp, BNX2_NVM_ACCESS_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004153 /* Disable both bits, even after read. */
Michael Chane503e062012-12-06 10:33:08 +00004154 BNX2_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004155 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4156 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4157}
4158
4159static int
4160bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4161{
4162 u32 cmd;
4163 int j;
4164
Michael Chane30372c2007-07-16 18:26:23 -07004165 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004166 /* Buffered flash, no erase needed */
4167 return 0;
4168
4169 /* Build an erase command */
4170 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4171 BNX2_NVM_COMMAND_DOIT;
4172
4173 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004174 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004175
4176 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004177 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004178
4179 /* Issue an erase command. */
Michael Chane503e062012-12-06 10:33:08 +00004180 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004181
4182 /* Wait for completion. */
4183 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4184 u32 val;
4185
4186 udelay(5);
4187
Michael Chane503e062012-12-06 10:33:08 +00004188 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004189 if (val & BNX2_NVM_COMMAND_DONE)
4190 break;
4191 }
4192
4193 if (j >= NVRAM_TIMEOUT_COUNT)
4194 return -EBUSY;
4195
4196 return 0;
4197}
4198
4199static int
4200bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4201{
4202 u32 cmd;
4203 int j;
4204
4205 /* Build the command word. */
4206 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4207
Michael Chane30372c2007-07-16 18:26:23 -07004208 /* Calculate an offset of a buffered flash, not needed for 5709. */
4209 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004210 offset = ((offset / bp->flash_info->page_size) <<
4211 bp->flash_info->page_bits) +
4212 (offset % bp->flash_info->page_size);
4213 }
4214
4215 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004216 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004217
4218 /* Address of the NVRAM to read from. */
Michael Chane503e062012-12-06 10:33:08 +00004219 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004220
4221 /* Issue a read command. */
Michael Chane503e062012-12-06 10:33:08 +00004222 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004223
4224 /* Wait for completion. */
4225 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4226 u32 val;
4227
4228 udelay(5);
4229
Michael Chane503e062012-12-06 10:33:08 +00004230 val = BNX2_RD(bp, BNX2_NVM_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07004231 if (val & BNX2_NVM_COMMAND_DONE) {
Michael Chane503e062012-12-06 10:33:08 +00004232 __be32 v = cpu_to_be32(BNX2_RD(bp, BNX2_NVM_READ));
Al Virob491edd2007-12-22 19:44:51 +00004233 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004234 break;
4235 }
4236 }
4237 if (j >= NVRAM_TIMEOUT_COUNT)
4238 return -EBUSY;
4239
4240 return 0;
4241}
4242
4243
4244static int
4245bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4246{
Al Virob491edd2007-12-22 19:44:51 +00004247 u32 cmd;
4248 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004249 int j;
4250
4251 /* Build the command word. */
4252 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4253
Michael Chane30372c2007-07-16 18:26:23 -07004254 /* Calculate an offset of a buffered flash, not needed for 5709. */
4255 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004256 offset = ((offset / bp->flash_info->page_size) <<
4257 bp->flash_info->page_bits) +
4258 (offset % bp->flash_info->page_size);
4259 }
4260
4261 /* Need to clear DONE bit separately. */
Michael Chane503e062012-12-06 10:33:08 +00004262 BNX2_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
Michael Chanb6016b72005-05-26 13:03:09 -07004263
4264 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004265
4266 /* Write the data. */
Michael Chane503e062012-12-06 10:33:08 +00004267 BNX2_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004268
4269 /* Address of the NVRAM to write to. */
Michael Chane503e062012-12-06 10:33:08 +00004270 BNX2_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
Michael Chanb6016b72005-05-26 13:03:09 -07004271
4272 /* Issue the write command. */
Michael Chane503e062012-12-06 10:33:08 +00004273 BNX2_WR(bp, BNX2_NVM_COMMAND, cmd);
Michael Chanb6016b72005-05-26 13:03:09 -07004274
4275 /* Wait for completion. */
4276 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4277 udelay(5);
4278
Michael Chane503e062012-12-06 10:33:08 +00004279 if (BNX2_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
Michael Chanb6016b72005-05-26 13:03:09 -07004280 break;
4281 }
4282 if (j >= NVRAM_TIMEOUT_COUNT)
4283 return -EBUSY;
4284
4285 return 0;
4286}
4287
4288static int
4289bnx2_init_nvram(struct bnx2 *bp)
4290{
4291 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004292 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004293 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004294
Michael Chan4ce45e02012-12-06 10:33:10 +00004295 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane30372c2007-07-16 18:26:23 -07004296 bp->flash_info = &flash_5709;
4297 goto get_flash_size;
4298 }
4299
Michael Chanb6016b72005-05-26 13:03:09 -07004300 /* Determine the selected interface. */
Michael Chane503e062012-12-06 10:33:08 +00004301 val = BNX2_RD(bp, BNX2_NVM_CFG1);
Michael Chanb6016b72005-05-26 13:03:09 -07004302
Denis Chengff8ac602007-09-02 18:30:18 +08004303 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004304
Michael Chanb6016b72005-05-26 13:03:09 -07004305 if (val & 0x40000000) {
4306
4307 /* Flash interface has been reconfigured */
4308 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004309 j++, flash++) {
4310 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4311 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004312 bp->flash_info = flash;
4313 break;
4314 }
4315 }
4316 }
4317 else {
Michael Chan37137702005-11-04 08:49:17 -08004318 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004319 /* Not yet been reconfigured */
4320
Michael Chan37137702005-11-04 08:49:17 -08004321 if (val & (1 << 23))
4322 mask = FLASH_BACKUP_STRAP_MASK;
4323 else
4324 mask = FLASH_STRAP_MASK;
4325
Michael Chanb6016b72005-05-26 13:03:09 -07004326 for (j = 0, flash = &flash_table[0]; j < entry_count;
4327 j++, flash++) {
4328
Michael Chan37137702005-11-04 08:49:17 -08004329 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004330 bp->flash_info = flash;
4331
4332 /* Request access to the flash interface. */
4333 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4334 return rc;
4335
4336 /* Enable access to flash interface */
4337 bnx2_enable_nvram_access(bp);
4338
4339 /* Reconfigure the flash interface */
Michael Chane503e062012-12-06 10:33:08 +00004340 BNX2_WR(bp, BNX2_NVM_CFG1, flash->config1);
4341 BNX2_WR(bp, BNX2_NVM_CFG2, flash->config2);
4342 BNX2_WR(bp, BNX2_NVM_CFG3, flash->config3);
4343 BNX2_WR(bp, BNX2_NVM_WRITE1, flash->write1);
Michael Chanb6016b72005-05-26 13:03:09 -07004344
4345 /* Disable access to flash interface */
4346 bnx2_disable_nvram_access(bp);
4347 bnx2_release_nvram_lock(bp);
4348
4349 break;
4350 }
4351 }
4352 } /* if (val & 0x40000000) */
4353
4354 if (j == entry_count) {
4355 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004356 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004357 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004358 }
4359
Michael Chane30372c2007-07-16 18:26:23 -07004360get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004361 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004362 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4363 if (val)
4364 bp->flash_size = val;
4365 else
4366 bp->flash_size = bp->flash_info->total_size;
4367
Michael Chanb6016b72005-05-26 13:03:09 -07004368 return rc;
4369}
4370
4371static int
4372bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4373 int buf_size)
4374{
4375 int rc = 0;
4376 u32 cmd_flags, offset32, len32, extra;
4377
4378 if (buf_size == 0)
4379 return 0;
4380
4381 /* Request access to the flash interface. */
4382 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4383 return rc;
4384
4385 /* Enable access to flash interface */
4386 bnx2_enable_nvram_access(bp);
4387
4388 len32 = buf_size;
4389 offset32 = offset;
4390 extra = 0;
4391
4392 cmd_flags = 0;
4393
4394 if (offset32 & 3) {
4395 u8 buf[4];
4396 u32 pre_len;
4397
4398 offset32 &= ~3;
4399 pre_len = 4 - (offset & 3);
4400
4401 if (pre_len >= len32) {
4402 pre_len = len32;
4403 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4404 BNX2_NVM_COMMAND_LAST;
4405 }
4406 else {
4407 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4408 }
4409
4410 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4411
4412 if (rc)
4413 return rc;
4414
4415 memcpy(ret_buf, buf + (offset & 3), pre_len);
4416
4417 offset32 += 4;
4418 ret_buf += pre_len;
4419 len32 -= pre_len;
4420 }
4421 if (len32 & 3) {
4422 extra = 4 - (len32 & 3);
4423 len32 = (len32 + 4) & ~3;
4424 }
4425
4426 if (len32 == 4) {
4427 u8 buf[4];
4428
4429 if (cmd_flags)
4430 cmd_flags = BNX2_NVM_COMMAND_LAST;
4431 else
4432 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4433 BNX2_NVM_COMMAND_LAST;
4434
4435 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4436
4437 memcpy(ret_buf, buf, 4 - extra);
4438 }
4439 else if (len32 > 0) {
4440 u8 buf[4];
4441
4442 /* Read the first word. */
4443 if (cmd_flags)
4444 cmd_flags = 0;
4445 else
4446 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4447
4448 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4449
4450 /* Advance to the next dword. */
4451 offset32 += 4;
4452 ret_buf += 4;
4453 len32 -= 4;
4454
4455 while (len32 > 4 && rc == 0) {
4456 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4457
4458 /* Advance to the next dword. */
4459 offset32 += 4;
4460 ret_buf += 4;
4461 len32 -= 4;
4462 }
4463
4464 if (rc)
4465 return rc;
4466
4467 cmd_flags = BNX2_NVM_COMMAND_LAST;
4468 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4469
4470 memcpy(ret_buf, buf, 4 - extra);
4471 }
4472
4473 /* Disable access to flash interface */
4474 bnx2_disable_nvram_access(bp);
4475
4476 bnx2_release_nvram_lock(bp);
4477
4478 return rc;
4479}
4480
4481static int
4482bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4483 int buf_size)
4484{
4485 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004486 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004487 int rc = 0;
4488 int align_start, align_end;
4489
4490 buf = data_buf;
4491 offset32 = offset;
4492 len32 = buf_size;
4493 align_start = align_end = 0;
4494
4495 if ((align_start = (offset32 & 3))) {
4496 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004497 len32 += align_start;
4498 if (len32 < 4)
4499 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004500 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4501 return rc;
4502 }
4503
4504 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004505 align_end = 4 - (len32 & 3);
4506 len32 += align_end;
4507 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4508 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004509 }
4510
4511 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004512 align_buf = kmalloc(len32, GFP_KERNEL);
4513 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004514 return -ENOMEM;
4515 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004516 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004517 }
4518 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004519 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004520 }
Michael Chane6be7632007-01-08 19:56:13 -08004521 memcpy(align_buf + align_start, data_buf, buf_size);
4522 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004523 }
4524
Michael Chane30372c2007-07-16 18:26:23 -07004525 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004526 flash_buffer = kmalloc(264, GFP_KERNEL);
4527 if (flash_buffer == NULL) {
4528 rc = -ENOMEM;
4529 goto nvram_write_end;
4530 }
4531 }
4532
Michael Chanb6016b72005-05-26 13:03:09 -07004533 written = 0;
4534 while ((written < len32) && (rc == 0)) {
4535 u32 page_start, page_end, data_start, data_end;
4536 u32 addr, cmd_flags;
4537 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004538
4539 /* Find the page_start addr */
4540 page_start = offset32 + written;
4541 page_start -= (page_start % bp->flash_info->page_size);
4542 /* Find the page_end addr */
4543 page_end = page_start + bp->flash_info->page_size;
4544 /* Find the data_start addr */
4545 data_start = (written == 0) ? offset32 : page_start;
4546 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004547 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004548 (offset32 + len32) : page_end;
4549
4550 /* Request access to the flash interface. */
4551 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4552 goto nvram_write_end;
4553
4554 /* Enable access to flash interface */
4555 bnx2_enable_nvram_access(bp);
4556
4557 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004558 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004559 int j;
4560
4561 /* Read the whole page into the buffer
4562 * (non-buffer flash only) */
4563 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4564 if (j == (bp->flash_info->page_size - 4)) {
4565 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4566 }
4567 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004568 page_start + j,
4569 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004570 cmd_flags);
4571
4572 if (rc)
4573 goto nvram_write_end;
4574
4575 cmd_flags = 0;
4576 }
4577 }
4578
4579 /* Enable writes to flash interface (unlock write-protect) */
4580 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4581 goto nvram_write_end;
4582
Michael Chanb6016b72005-05-26 13:03:09 -07004583 /* Loop to write back the buffer data from page_start to
4584 * data_start */
4585 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004586 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004587 /* Erase the page */
4588 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4589 goto nvram_write_end;
4590
4591 /* Re-enable the write again for the actual write */
4592 bnx2_enable_nvram_write(bp);
4593
Michael Chanb6016b72005-05-26 13:03:09 -07004594 for (addr = page_start; addr < data_start;
4595 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004596
Michael Chanb6016b72005-05-26 13:03:09 -07004597 rc = bnx2_nvram_write_dword(bp, addr,
4598 &flash_buffer[i], cmd_flags);
4599
4600 if (rc != 0)
4601 goto nvram_write_end;
4602
4603 cmd_flags = 0;
4604 }
4605 }
4606
4607 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004608 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004609 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004610 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004611 (addr == data_end - 4))) {
4612
4613 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4614 }
4615 rc = bnx2_nvram_write_dword(bp, addr, buf,
4616 cmd_flags);
4617
4618 if (rc != 0)
4619 goto nvram_write_end;
4620
4621 cmd_flags = 0;
4622 buf += 4;
4623 }
4624
4625 /* Loop to write back the buffer data from data_end
4626 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004627 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004628 for (addr = data_end; addr < page_end;
4629 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004630
Michael Chanb6016b72005-05-26 13:03:09 -07004631 if (addr == page_end-4) {
4632 cmd_flags = BNX2_NVM_COMMAND_LAST;
4633 }
4634 rc = bnx2_nvram_write_dword(bp, addr,
4635 &flash_buffer[i], cmd_flags);
4636
4637 if (rc != 0)
4638 goto nvram_write_end;
4639
4640 cmd_flags = 0;
4641 }
4642 }
4643
4644 /* Disable writes to flash interface (lock write-protect) */
4645 bnx2_disable_nvram_write(bp);
4646
4647 /* Disable access to flash interface */
4648 bnx2_disable_nvram_access(bp);
4649 bnx2_release_nvram_lock(bp);
4650
4651 /* Increment written */
4652 written += data_end - data_start;
4653 }
4654
4655nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004656 kfree(flash_buffer);
4657 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004658 return rc;
4659}
4660
Michael Chan0d8a6572007-07-07 22:49:43 -07004661static void
Michael Chan7c62e832008-07-14 22:39:03 -07004662bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004663{
Michael Chan7c62e832008-07-14 22:39:03 -07004664 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004665
Michael Chan583c28e2008-01-21 19:51:35 -08004666 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004667 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4668
4669 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4670 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004671
Michael Chan2726d6e2008-01-29 21:35:05 -08004672 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004673 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4674 return;
4675
Michael Chan7c62e832008-07-14 22:39:03 -07004676 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4677 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4678 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4679 }
4680
4681 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4682 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4683 u32 link;
4684
Michael Chan583c28e2008-01-21 19:51:35 -08004685 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004686
Michael Chan7c62e832008-07-14 22:39:03 -07004687 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4688 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004689 bp->phy_port = PORT_FIBRE;
4690 else
4691 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004692
Michael Chan7c62e832008-07-14 22:39:03 -07004693 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4694 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004695 }
Michael Chan7c62e832008-07-14 22:39:03 -07004696
4697 if (netif_running(bp->dev) && sig)
4698 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004699}
4700
Michael Chanb4b36042007-12-20 19:59:30 -08004701static void
4702bnx2_setup_msix_tbl(struct bnx2 *bp)
4703{
Michael Chane503e062012-12-06 10:33:08 +00004704 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
Michael Chanb4b36042007-12-20 19:59:30 -08004705
Michael Chane503e062012-12-06 10:33:08 +00004706 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4707 BNX2_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
Michael Chanb4b36042007-12-20 19:59:30 -08004708}
4709
Michael Chanb6016b72005-05-26 13:03:09 -07004710static int
4711bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4712{
4713 u32 val;
4714 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004715 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004716
4717 /* Wait for the current PCI transaction to complete before
4718 * issuing a reset. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004719 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
4720 (BNX2_CHIP(bp) == BNX2_CHIP_5708)) {
Michael Chane503e062012-12-06 10:33:08 +00004721 BNX2_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4722 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4723 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4724 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4725 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4726 val = BNX2_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
Eddie Waia5dac102010-11-24 13:48:54 +00004727 udelay(5);
4728 } else { /* 5709 */
Michael Chane503e062012-12-06 10:33:08 +00004729 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004730 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00004731 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4732 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Eddie Waia5dac102010-11-24 13:48:54 +00004733
4734 for (i = 0; i < 100; i++) {
4735 msleep(1);
Michael Chane503e062012-12-06 10:33:08 +00004736 val = BNX2_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
Eddie Waia5dac102010-11-24 13:48:54 +00004737 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4738 break;
4739 }
4740 }
Michael Chanb6016b72005-05-26 13:03:09 -07004741
Michael Chanb090ae22006-01-23 16:07:10 -08004742 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004743 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004744
Michael Chanb6016b72005-05-26 13:03:09 -07004745 /* Deposit a driver reset signature so the firmware knows that
4746 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004747 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4748 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004749
Michael Chanb6016b72005-05-26 13:03:09 -07004750 /* Do a dummy read to force the chip to complete all current transaction
4751 * before we issue a reset. */
Michael Chane503e062012-12-06 10:33:08 +00004752 val = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07004753
Michael Chan4ce45e02012-12-06 10:33:10 +00004754 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00004755 BNX2_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4756 BNX2_RD(bp, BNX2_MISC_COMMAND);
Michael Chan234754d2006-11-19 14:11:41 -08004757 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004758
Michael Chan234754d2006-11-19 14:11:41 -08004759 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4760 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004761
Michael Chane503e062012-12-06 10:33:08 +00004762 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004763
Michael Chan234754d2006-11-19 14:11:41 -08004764 } else {
4765 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4766 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4767 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4768
4769 /* Chip reset. */
Michael Chane503e062012-12-06 10:33:08 +00004770 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chan234754d2006-11-19 14:11:41 -08004771
Michael Chan594a9df2007-08-28 15:39:42 -07004772 /* Reading back any register after chip reset will hang the
4773 * bus on 5706 A0 and A1. The msleep below provides plenty
4774 * of margin for write posting.
4775 */
Michael Chan4ce45e02012-12-06 10:33:10 +00004776 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
4777 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1))
Arjan van de Ven8e545882007-08-28 14:34:43 -07004778 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004779
Michael Chan234754d2006-11-19 14:11:41 -08004780 /* Reset takes approximate 30 usec */
4781 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00004782 val = BNX2_RD(bp, BNX2_PCICFG_MISC_CONFIG);
Michael Chan234754d2006-11-19 14:11:41 -08004783 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4784 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4785 break;
4786 udelay(10);
4787 }
4788
4789 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4790 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004791 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004792 return -EBUSY;
4793 }
Michael Chanb6016b72005-05-26 13:03:09 -07004794 }
4795
4796 /* Make sure byte swapping is properly configured. */
Michael Chane503e062012-12-06 10:33:08 +00004797 val = BNX2_RD(bp, BNX2_PCI_SWAP_DIAG0);
Michael Chanb6016b72005-05-26 13:03:09 -07004798 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004799 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004800 return -ENODEV;
4801 }
4802
Michael Chanb6016b72005-05-26 13:03:09 -07004803 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004804 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004805 if (rc)
4806 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004807
Michael Chan0d8a6572007-07-07 22:49:43 -07004808 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004809 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004810 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004811 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4812 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004813 bnx2_set_default_remote_link(bp);
4814 spin_unlock_bh(&bp->phy_lock);
4815
Michael Chan4ce45e02012-12-06 10:33:10 +00004816 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07004817 /* Adjust the voltage regular to two steps lower. The default
4818 * of this register is 0x0000000e. */
Michael Chane503e062012-12-06 10:33:08 +00004819 BNX2_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
Michael Chanb6016b72005-05-26 13:03:09 -07004820
4821 /* Remove bad rbuf memory from the free pool. */
4822 rc = bnx2_alloc_bad_rbuf(bp);
4823 }
4824
Michael Chanc441b8d2010-04-27 11:28:09 +00004825 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004826 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004827 /* Prevent MSIX table reads and write from timing out */
Michael Chane503e062012-12-06 10:33:08 +00004828 BNX2_WR(bp, BNX2_MISC_ECO_HW_CTL,
Michael Chanc441b8d2010-04-27 11:28:09 +00004829 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4830 }
Michael Chanb4b36042007-12-20 19:59:30 -08004831
Michael Chanb6016b72005-05-26 13:03:09 -07004832 return rc;
4833}
4834
4835static int
4836bnx2_init_chip(struct bnx2 *bp)
4837{
Michael Chand8026d92008-11-12 16:02:20 -08004838 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004839 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004840
4841 /* Make sure the interrupt is not active. */
Michael Chane503e062012-12-06 10:33:08 +00004842 BNX2_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
Michael Chanb6016b72005-05-26 13:03:09 -07004843
4844 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4845 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4846#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004847 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004848#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004849 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004850 DMA_READ_CHANS << 12 |
4851 DMA_WRITE_CHANS << 16;
4852
4853 val |= (0x2 << 20) | (1 << 11);
4854
David S. Millerf86e82f2008-01-21 17:15:40 -08004855 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004856 val |= (1 << 23);
4857
Michael Chan4ce45e02012-12-06 10:33:10 +00004858 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) &&
4859 (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0) &&
4860 !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004861 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4862
Michael Chane503e062012-12-06 10:33:08 +00004863 BNX2_WR(bp, BNX2_DMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004864
Michael Chan4ce45e02012-12-06 10:33:10 +00004865 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00004866 val = BNX2_RD(bp, BNX2_TDMA_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004867 val |= BNX2_TDMA_CONFIG_ONE_DMA;
Michael Chane503e062012-12-06 10:33:08 +00004868 BNX2_WR(bp, BNX2_TDMA_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004869 }
4870
David S. Millerf86e82f2008-01-21 17:15:40 -08004871 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004872 u16 val16;
4873
4874 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4875 &val16);
4876 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4877 val16 & ~PCI_X_CMD_ERO);
4878 }
4879
Michael Chane503e062012-12-06 10:33:08 +00004880 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4881 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4882 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4883 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07004884
4885 /* Initialize context mapping and zero out the quick contexts. The
4886 * context block must have already been enabled. */
Michael Chan4ce45e02012-12-06 10:33:10 +00004887 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan641bdcd2007-06-04 21:22:24 -07004888 rc = bnx2_init_5709_context(bp);
4889 if (rc)
4890 return rc;
4891 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004892 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004893
Michael Chanfba9fe92006-06-12 22:21:25 -07004894 if ((rc = bnx2_init_cpus(bp)) != 0)
4895 return rc;
4896
Michael Chanb6016b72005-05-26 13:03:09 -07004897 bnx2_init_nvram(bp);
4898
Benjamin Li5fcaed02008-07-14 22:39:52 -07004899 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004900
Michael Chane503e062012-12-06 10:33:08 +00004901 val = BNX2_RD(bp, BNX2_MQ_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004902 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4903 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4ce45e02012-12-06 10:33:10 +00004904 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan4edd4732009-06-08 18:14:42 -07004905 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
Michael Chan4ce45e02012-12-06 10:33:10 +00004906 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
Michael Chan4edd4732009-06-08 18:14:42 -07004907 val |= BNX2_MQ_CONFIG_HALT_DIS;
4908 }
Michael Chan68c9f752007-04-24 15:35:53 -07004909
Michael Chane503e062012-12-06 10:33:08 +00004910 BNX2_WR(bp, BNX2_MQ_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004911
4912 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
Michael Chane503e062012-12-06 10:33:08 +00004913 BNX2_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4914 BNX2_WR(bp, BNX2_MQ_KNL_WIND_END, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004915
Michael Chan2bc40782012-12-06 10:33:09 +00004916 val = (BNX2_PAGE_BITS - 8) << 24;
Michael Chane503e062012-12-06 10:33:08 +00004917 BNX2_WR(bp, BNX2_RV2P_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004918
4919 /* Configure page size. */
Michael Chane503e062012-12-06 10:33:08 +00004920 val = BNX2_RD(bp, BNX2_TBDR_CONFIG);
Michael Chanb6016b72005-05-26 13:03:09 -07004921 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
Michael Chan2bc40782012-12-06 10:33:09 +00004922 val |= (BNX2_PAGE_BITS - 8) << 24 | 0x40;
Michael Chane503e062012-12-06 10:33:08 +00004923 BNX2_WR(bp, BNX2_TBDR_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004924
4925 val = bp->mac_addr[0] +
4926 (bp->mac_addr[1] << 8) +
4927 (bp->mac_addr[2] << 16) +
4928 bp->mac_addr[3] +
4929 (bp->mac_addr[4] << 8) +
4930 (bp->mac_addr[5] << 16);
Michael Chane503e062012-12-06 10:33:08 +00004931 BNX2_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004932
4933 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004934 mtu = bp->dev->mtu;
4935 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004936 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4937 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
Michael Chane503e062012-12-06 10:33:08 +00004938 BNX2_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004939
Michael Chand8026d92008-11-12 16:02:20 -08004940 if (mtu < 1500)
4941 mtu = 1500;
4942
4943 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4944 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4945 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4946
Michael Chan155d5562009-08-21 16:20:43 +00004947 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004948 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4949 bp->bnx2_napi[i].last_status_idx = 0;
4950
Michael Chanefba0182008-12-03 00:36:15 -08004951 bp->idle_chk_status_idx = 0xffff;
4952
Michael Chanb6016b72005-05-26 13:03:09 -07004953 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4954
4955 /* Set up how to generate a link change interrupt. */
Michael Chane503e062012-12-06 10:33:08 +00004956 BNX2_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
Michael Chanb6016b72005-05-26 13:03:09 -07004957
Michael Chane503e062012-12-06 10:33:08 +00004958 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_L,
4959 (u64) bp->status_blk_mapping & 0xffffffff);
4960 BNX2_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004961
Michael Chane503e062012-12-06 10:33:08 +00004962 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4963 (u64) bp->stats_blk_mapping & 0xffffffff);
4964 BNX2_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4965 (u64) bp->stats_blk_mapping >> 32);
Michael Chanb6016b72005-05-26 13:03:09 -07004966
Michael Chane503e062012-12-06 10:33:08 +00004967 BNX2_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
4968 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004969
Michael Chane503e062012-12-06 10:33:08 +00004970 BNX2_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4971 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004972
Michael Chane503e062012-12-06 10:33:08 +00004973 BNX2_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4974 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
Michael Chanb6016b72005-05-26 13:03:09 -07004975
Michael Chane503e062012-12-06 10:33:08 +00004976 BNX2_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004977
Michael Chane503e062012-12-06 10:33:08 +00004978 BNX2_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004979
Michael Chane503e062012-12-06 10:33:08 +00004980 BNX2_WR(bp, BNX2_HC_COM_TICKS,
4981 (bp->com_ticks_int << 16) | bp->com_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004982
Michael Chane503e062012-12-06 10:33:08 +00004983 BNX2_WR(bp, BNX2_HC_CMD_TICKS,
4984 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004985
Michael Chan61d9e3f2009-08-21 16:20:46 +00004986 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chane503e062012-12-06 10:33:08 +00004987 BNX2_WR(bp, BNX2_HC_STATS_TICKS, 0);
Michael Chan02537b062007-06-04 21:24:07 -07004988 else
Michael Chane503e062012-12-06 10:33:08 +00004989 BNX2_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
4990 BNX2_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
Michael Chanb6016b72005-05-26 13:03:09 -07004991
Michael Chan4ce45e02012-12-06 10:33:10 +00004992 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004993 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004994 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004995 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4996 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004997 }
4998
Michael Chanefde73a2010-02-15 19:42:07 +00004999 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chane503e062012-12-06 10:33:08 +00005000 BNX2_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
5001 BNX2_HC_MSIX_BIT_VECTOR_VAL);
Michael Chanc76c0472007-12-20 20:01:19 -08005002
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005003 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
5004 }
5005
5006 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00005007 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005008
Michael Chane503e062012-12-06 10:33:08 +00005009 BNX2_WR(bp, BNX2_HC_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005010
Michael Chan22fa1592010-10-11 16:12:00 -07005011 if (bp->rx_ticks < 25)
5012 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5013 else
5014 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5015
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005016 for (i = 1; i < bp->irq_nvecs; i++) {
5017 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5018 BNX2_HC_SB_CONFIG_1;
5019
Michael Chane503e062012-12-06 10:33:08 +00005020 BNX2_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005021 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005022 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005023 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5024
Michael Chane503e062012-12-06 10:33:08 +00005025 BNX2_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005026 (bp->tx_quick_cons_trip_int << 16) |
5027 bp->tx_quick_cons_trip);
5028
Michael Chane503e062012-12-06 10:33:08 +00005029 BNX2_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005030 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5031
Michael Chane503e062012-12-06 10:33:08 +00005032 BNX2_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5033 (bp->rx_quick_cons_trip_int << 16) |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005034 bp->rx_quick_cons_trip);
5035
Michael Chane503e062012-12-06 10:33:08 +00005036 BNX2_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005037 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005038 }
5039
Michael Chanb6016b72005-05-26 13:03:09 -07005040 /* Clear internal stats counters. */
Michael Chane503e062012-12-06 10:33:08 +00005041 BNX2_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005042
Michael Chane503e062012-12-06 10:33:08 +00005043 BNX2_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005044
5045 /* Initialize the receive filter. */
5046 bnx2_set_rx_mode(bp->dev);
5047
Michael Chan4ce45e02012-12-06 10:33:10 +00005048 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005049 val = BNX2_RD(bp, BNX2_MISC_NEW_CORE_CTL);
Michael Chan0aa38df2007-06-04 21:23:06 -07005050 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
Michael Chane503e062012-12-06 10:33:08 +00005051 BNX2_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
Michael Chan0aa38df2007-06-04 21:23:06 -07005052 }
Michael Chanb090ae22006-01-23 16:07:10 -08005053 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005054 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005055
Michael Chane503e062012-12-06 10:33:08 +00005056 BNX2_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
5057 BNX2_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
Michael Chanb6016b72005-05-26 13:03:09 -07005058
5059 udelay(20);
5060
Michael Chane503e062012-12-06 10:33:08 +00005061 bp->hc_cmd = BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanbf5295b2006-03-23 01:11:56 -08005062
Michael Chanb090ae22006-01-23 16:07:10 -08005063 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005064}
5065
Michael Chan59b47d82006-11-19 14:10:45 -08005066static void
Michael Chanc76c0472007-12-20 20:01:19 -08005067bnx2_clear_ring_states(struct bnx2 *bp)
5068{
5069 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005070 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005071 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005072 int i;
5073
5074 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5075 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005076 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005077 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005078
Michael Chan35e90102008-06-19 16:37:42 -07005079 txr->tx_cons = 0;
5080 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005081 rxr->rx_prod_bseq = 0;
5082 rxr->rx_prod = 0;
5083 rxr->rx_cons = 0;
5084 rxr->rx_pg_prod = 0;
5085 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005086 }
5087}
5088
5089static void
Michael Chan35e90102008-06-19 16:37:42 -07005090bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005091{
5092 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005093 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005094
Michael Chan4ce45e02012-12-06 10:33:10 +00005095 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chan59b47d82006-11-19 14:10:45 -08005096 offset0 = BNX2_L2CTX_TYPE_XI;
5097 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5098 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5099 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5100 } else {
5101 offset0 = BNX2_L2CTX_TYPE;
5102 offset1 = BNX2_L2CTX_CMD_TYPE;
5103 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5104 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5105 }
5106 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005107 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005108
5109 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005110 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005111
Michael Chan35e90102008-06-19 16:37:42 -07005112 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005113 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005114
Michael Chan35e90102008-06-19 16:37:42 -07005115 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005116 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005117}
Michael Chanb6016b72005-05-26 13:03:09 -07005118
5119static void
Michael Chan35e90102008-06-19 16:37:42 -07005120bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005121{
Michael Chan2bc40782012-12-06 10:33:09 +00005122 struct bnx2_tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005123 u32 cid = TX_CID;
5124 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005125 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005126
Michael Chan35e90102008-06-19 16:37:42 -07005127 bnapi = &bp->bnx2_napi[ring_num];
5128 txr = &bnapi->tx_ring;
5129
5130 if (ring_num == 0)
5131 cid = TX_CID;
5132 else
5133 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005134
Michael Chan2f8af122006-08-15 01:39:10 -07005135 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5136
Michael Chan2bc40782012-12-06 10:33:09 +00005137 txbd = &txr->tx_desc_ring[BNX2_MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005138
Michael Chan35e90102008-06-19 16:37:42 -07005139 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5140 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005141
Michael Chan35e90102008-06-19 16:37:42 -07005142 txr->tx_prod = 0;
5143 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005144
Michael Chan35e90102008-06-19 16:37:42 -07005145 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5146 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005147
Michael Chan35e90102008-06-19 16:37:42 -07005148 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005149}
5150
5151static void
Michael Chan2bc40782012-12-06 10:33:09 +00005152bnx2_init_rxbd_rings(struct bnx2_rx_bd *rx_ring[], dma_addr_t dma[],
5153 u32 buf_size, int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005154{
Michael Chanb6016b72005-05-26 13:03:09 -07005155 int i;
Michael Chan2bc40782012-12-06 10:33:09 +00005156 struct bnx2_rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005157
Michael Chan5d5d0012007-12-12 11:17:43 -08005158 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005159 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005160
Michael Chan5d5d0012007-12-12 11:17:43 -08005161 rxbd = &rx_ring[i][0];
Michael Chan2bc40782012-12-06 10:33:09 +00005162 for (j = 0; j < BNX2_MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005163 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005164 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5165 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005166 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005167 j = 0;
5168 else
5169 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005170 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5171 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005172 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005173}
5174
5175static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005176bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005177{
5178 int i;
5179 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005180 u32 cid, rx_cid_addr, val;
5181 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5182 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005183
Michael Chanbb4f98a2008-06-19 16:38:19 -07005184 if (ring_num == 0)
5185 cid = RX_CID;
5186 else
5187 cid = RX_RSS_CID + ring_num - 1;
5188
5189 rx_cid_addr = GET_CID_ADDR(cid);
5190
5191 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005192 bp->rx_buf_use_size, bp->rx_max_ring);
5193
Michael Chanbb4f98a2008-06-19 16:38:19 -07005194 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005195
Michael Chan4ce45e02012-12-06 10:33:10 +00005196 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Michael Chane503e062012-12-06 10:33:08 +00005197 val = BNX2_RD(bp, BNX2_MQ_MAP_L2_5);
5198 BNX2_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
Michael Chan83e3fc82008-01-29 21:37:17 -08005199 }
5200
Michael Chan62a83132008-01-29 21:35:40 -08005201 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005202 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005203 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5204 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005205 PAGE_SIZE, bp->rx_max_pg_ring);
5206 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005207 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5208 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005209 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005210
Michael Chanbb4f98a2008-06-19 16:38:19 -07005211 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005212 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005213
Michael Chanbb4f98a2008-06-19 16:38:19 -07005214 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005215 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005216
Michael Chan4ce45e02012-12-06 10:33:10 +00005217 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chane503e062012-12-06 10:33:08 +00005218 BNX2_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
Michael Chan47bf4242007-12-12 11:19:12 -08005219 }
Michael Chanb6016b72005-05-26 13:03:09 -07005220
Michael Chanbb4f98a2008-06-19 16:38:19 -07005221 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005222 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005223
Michael Chanbb4f98a2008-06-19 16:38:19 -07005224 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005225 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005226
Michael Chanbb4f98a2008-06-19 16:38:19 -07005227 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005228 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005229 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005230 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5231 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005232 break;
Michael Chanb929e532009-12-03 09:46:33 +00005233 }
Michael Chan2bc40782012-12-06 10:33:09 +00005234 prod = BNX2_NEXT_RX_BD(prod);
5235 ring_prod = BNX2_RX_PG_RING_IDX(prod);
Michael Chan47bf4242007-12-12 11:19:12 -08005236 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005237 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005238
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005240 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005241 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005242 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5243 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005244 break;
Michael Chanb929e532009-12-03 09:46:33 +00005245 }
Michael Chan2bc40782012-12-06 10:33:09 +00005246 prod = BNX2_NEXT_RX_BD(prod);
5247 ring_prod = BNX2_RX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07005248 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005249 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005250
Michael Chanbb4f98a2008-06-19 16:38:19 -07005251 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5252 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5253 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005254
Michael Chane503e062012-12-06 10:33:08 +00005255 BNX2_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5256 BNX2_WR16(bp, rxr->rx_bidx_addr, prod);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005257
Michael Chane503e062012-12-06 10:33:08 +00005258 BNX2_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005259}
5260
Michael Chan35e90102008-06-19 16:37:42 -07005261static void
5262bnx2_init_all_rings(struct bnx2 *bp)
5263{
5264 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005265 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005266
5267 bnx2_clear_ring_states(bp);
5268
Michael Chane503e062012-12-06 10:33:08 +00005269 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, 0);
Michael Chan35e90102008-06-19 16:37:42 -07005270 for (i = 0; i < bp->num_tx_rings; i++)
5271 bnx2_init_tx_ring(bp, i);
5272
5273 if (bp->num_tx_rings > 1)
Michael Chane503e062012-12-06 10:33:08 +00005274 BNX2_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5275 (TX_TSS_CID << 7));
Michael Chan35e90102008-06-19 16:37:42 -07005276
Michael Chane503e062012-12-06 10:33:08 +00005277 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005278 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5279
Michael Chanbb4f98a2008-06-19 16:38:19 -07005280 for (i = 0; i < bp->num_rx_rings; i++)
5281 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005282
5283 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005284 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005285
5286 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005287 int shift = (i % 8) << 2;
5288
5289 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5290 if ((i % 8) == 7) {
Michael Chane503e062012-12-06 10:33:08 +00005291 BNX2_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5292 BNX2_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
Michael Chan22fa1592010-10-11 16:12:00 -07005293 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5294 BNX2_RLUP_RSS_COMMAND_WRITE |
5295 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5296 tbl_32 = 0;
5297 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005298 }
5299
5300 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5301 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5302
Michael Chane503e062012-12-06 10:33:08 +00005303 BNX2_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005304
5305 }
Michael Chan35e90102008-06-19 16:37:42 -07005306}
5307
Michael Chan5d5d0012007-12-12 11:17:43 -08005308static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005309{
Michael Chan5d5d0012007-12-12 11:17:43 -08005310 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005311
Michael Chan2bc40782012-12-06 10:33:09 +00005312 while (ring_size > BNX2_MAX_RX_DESC_CNT) {
5313 ring_size -= BNX2_MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005314 num_rings++;
5315 }
5316 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005317 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005318 while ((max & num_rings) == 0)
5319 max >>= 1;
5320
5321 if (num_rings != max)
5322 max <<= 1;
5323
Michael Chan5d5d0012007-12-12 11:17:43 -08005324 return max;
5325}
5326
5327static void
5328bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5329{
Michael Chan84eaa182007-12-12 11:19:57 -08005330 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005331
5332 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005333 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005334
Michael Chan84eaa182007-12-12 11:19:57 -08005335 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005336 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005337
Benjamin Li601d3d12008-05-16 22:19:35 -07005338 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005339 bp->rx_pg_ring_size = 0;
5340 bp->rx_max_pg_ring = 0;
5341 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005342 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005343 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5344
5345 jumbo_size = size * pages;
Michael Chan2bc40782012-12-06 10:33:09 +00005346 if (jumbo_size > BNX2_MAX_TOTAL_RX_PG_DESC_CNT)
5347 jumbo_size = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chan84eaa182007-12-12 11:19:57 -08005348
5349 bp->rx_pg_ring_size = jumbo_size;
5350 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
Michael Chan2bc40782012-12-06 10:33:09 +00005351 BNX2_MAX_RX_PG_RINGS);
5352 bp->rx_max_pg_ring_idx =
5353 (bp->rx_max_pg_ring * BNX2_RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005354 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005355 bp->rx_copy_thresh = 0;
5356 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005357
5358 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005359 /* hw alignment + build_skb() overhead*/
5360 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5361 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005362 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005363 bp->rx_ring_size = size;
Michael Chan2bc40782012-12-06 10:33:09 +00005364 bp->rx_max_ring = bnx2_find_max_ring(size, BNX2_MAX_RX_RINGS);
5365 bp->rx_max_ring_idx = (bp->rx_max_ring * BNX2_RX_DESC_CNT) - 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005366}
5367
5368static void
Michael Chanb6016b72005-05-26 13:03:09 -07005369bnx2_free_tx_skbs(struct bnx2 *bp)
5370{
5371 int i;
5372
Michael Chan35e90102008-06-19 16:37:42 -07005373 for (i = 0; i < bp->num_tx_rings; i++) {
5374 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5375 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5376 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005377
Michael Chan35e90102008-06-19 16:37:42 -07005378 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005379 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005380
Michael Chan2bc40782012-12-06 10:33:09 +00005381 for (j = 0; j < BNX2_TX_DESC_CNT; ) {
5382 struct bnx2_sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005383 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005384 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005385
5386 if (skb == NULL) {
Michael Chan2bc40782012-12-06 10:33:09 +00005387 j = BNX2_NEXT_TX_BD(j);
Michael Chan35e90102008-06-19 16:37:42 -07005388 continue;
5389 }
5390
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005391 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005392 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005393 skb_headlen(skb),
5394 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005395
Michael Chan35e90102008-06-19 16:37:42 -07005396 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005397
Alexander Duycke95524a2009-12-02 16:47:57 +00005398 last = tx_buf->nr_frags;
Michael Chan2bc40782012-12-06 10:33:09 +00005399 j = BNX2_NEXT_TX_BD(j);
5400 for (k = 0; k < last; k++, j = BNX2_NEXT_TX_BD(j)) {
5401 tx_buf = &txr->tx_buf_ring[BNX2_TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005402 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005403 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005404 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005405 PCI_DMA_TODEVICE);
5406 }
Michael Chan35e90102008-06-19 16:37:42 -07005407 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005408 }
Eric Dumazete9831902011-11-29 11:53:05 +00005409 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005410 }
Michael Chanb6016b72005-05-26 13:03:09 -07005411}
5412
5413static void
5414bnx2_free_rx_skbs(struct bnx2 *bp)
5415{
5416 int i;
5417
Michael Chanbb4f98a2008-06-19 16:38:19 -07005418 for (i = 0; i < bp->num_rx_rings; i++) {
5419 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5420 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5421 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005422
Michael Chanbb4f98a2008-06-19 16:38:19 -07005423 if (rxr->rx_buf_ring == NULL)
5424 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005425
Michael Chanbb4f98a2008-06-19 16:38:19 -07005426 for (j = 0; j < bp->rx_max_ring_idx; j++) {
Michael Chan2bc40782012-12-06 10:33:09 +00005427 struct bnx2_sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005428 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005429
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005430 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005431 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005432
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005433 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005434 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005435 bp->rx_buf_use_size,
5436 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005437
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005438 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005439
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005440 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005441 }
5442 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5443 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005444 }
5445}
5446
5447static void
5448bnx2_free_skbs(struct bnx2 *bp)
5449{
5450 bnx2_free_tx_skbs(bp);
5451 bnx2_free_rx_skbs(bp);
5452}
5453
5454static int
5455bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5456{
5457 int rc;
5458
5459 rc = bnx2_reset_chip(bp, reset_code);
5460 bnx2_free_skbs(bp);
5461 if (rc)
5462 return rc;
5463
Michael Chanfba9fe92006-06-12 22:21:25 -07005464 if ((rc = bnx2_init_chip(bp)) != 0)
5465 return rc;
5466
Michael Chan35e90102008-06-19 16:37:42 -07005467 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005468 return 0;
5469}
5470
5471static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005472bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005473{
5474 int rc;
5475
5476 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5477 return rc;
5478
Michael Chan80be4432006-11-19 14:07:28 -08005479 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005480 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005481 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005482 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5483 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005484 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005485 return 0;
5486}
5487
5488static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005489bnx2_shutdown_chip(struct bnx2 *bp)
5490{
5491 u32 reset_code;
5492
5493 if (bp->flags & BNX2_FLAG_NO_WOL)
5494 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5495 else if (bp->wol)
5496 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5497 else
5498 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5499
5500 return bnx2_reset_chip(bp, reset_code);
5501}
5502
5503static int
Michael Chanb6016b72005-05-26 13:03:09 -07005504bnx2_test_registers(struct bnx2 *bp)
5505{
5506 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005507 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005508 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005509 u16 offset;
5510 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005511#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005512 u32 rw_mask;
5513 u32 ro_mask;
5514 } reg_tbl[] = {
5515 { 0x006c, 0, 0x00000000, 0x0000003f },
5516 { 0x0090, 0, 0xffffffff, 0x00000000 },
5517 { 0x0094, 0, 0x00000000, 0x00000000 },
5518
Michael Chan5bae30c2007-05-03 13:18:46 -07005519 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5520 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5521 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5522 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5523 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5524 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5525 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5526 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5527 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005528
Michael Chan5bae30c2007-05-03 13:18:46 -07005529 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5530 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5531 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5532 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5533 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5534 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005535
Michael Chan5bae30c2007-05-03 13:18:46 -07005536 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5537 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5538 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005539
5540 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005541 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005542
5543 { 0x1408, 0, 0x01c00800, 0x00000000 },
5544 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5545 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005546 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005547 { 0x14b0, 0, 0x00000002, 0x00000001 },
5548 { 0x14b8, 0, 0x00000000, 0x00000000 },
5549 { 0x14c0, 0, 0x00000000, 0x00000009 },
5550 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5551 { 0x14cc, 0, 0x00000000, 0x00000001 },
5552 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005553
5554 { 0x1800, 0, 0x00000000, 0x00000001 },
5555 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005556
5557 { 0x2800, 0, 0x00000000, 0x00000001 },
5558 { 0x2804, 0, 0x00000000, 0x00003f01 },
5559 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5560 { 0x2810, 0, 0xffff0000, 0x00000000 },
5561 { 0x2814, 0, 0xffff0000, 0x00000000 },
5562 { 0x2818, 0, 0xffff0000, 0x00000000 },
5563 { 0x281c, 0, 0xffff0000, 0x00000000 },
5564 { 0x2834, 0, 0xffffffff, 0x00000000 },
5565 { 0x2840, 0, 0x00000000, 0xffffffff },
5566 { 0x2844, 0, 0x00000000, 0xffffffff },
5567 { 0x2848, 0, 0xffffffff, 0x00000000 },
5568 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5569
5570 { 0x2c00, 0, 0x00000000, 0x00000011 },
5571 { 0x2c04, 0, 0x00000000, 0x00030007 },
5572
Michael Chanb6016b72005-05-26 13:03:09 -07005573 { 0x3c00, 0, 0x00000000, 0x00000001 },
5574 { 0x3c04, 0, 0x00000000, 0x00070000 },
5575 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5576 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5577 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5578 { 0x3c14, 0, 0x00000000, 0xffffffff },
5579 { 0x3c18, 0, 0x00000000, 0xffffffff },
5580 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5581 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005582
5583 { 0x5004, 0, 0x00000000, 0x0000007f },
5584 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005585
Michael Chanb6016b72005-05-26 13:03:09 -07005586 { 0x5c00, 0, 0x00000000, 0x00000001 },
5587 { 0x5c04, 0, 0x00000000, 0x0003000f },
5588 { 0x5c08, 0, 0x00000003, 0x00000000 },
5589 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5590 { 0x5c10, 0, 0x00000000, 0xffffffff },
5591 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5592 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5593 { 0x5c88, 0, 0x00000000, 0x00077373 },
5594 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5595
5596 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5597 { 0x680c, 0, 0xffffffff, 0x00000000 },
5598 { 0x6810, 0, 0xffffffff, 0x00000000 },
5599 { 0x6814, 0, 0xffffffff, 0x00000000 },
5600 { 0x6818, 0, 0xffffffff, 0x00000000 },
5601 { 0x681c, 0, 0xffffffff, 0x00000000 },
5602 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5603 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5604 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5605 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5606 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5607 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5608 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5609 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5610 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5611 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5612 { 0x684c, 0, 0xffffffff, 0x00000000 },
5613 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5614 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5615 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5616 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5617 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5618 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5619
5620 { 0xffff, 0, 0x00000000, 0x00000000 },
5621 };
5622
5623 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005624 is_5709 = 0;
Michael Chan4ce45e02012-12-06 10:33:10 +00005625 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005626 is_5709 = 1;
5627
Michael Chanb6016b72005-05-26 13:03:09 -07005628 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5629 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005630 u16 flags = reg_tbl[i].flags;
5631
5632 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5633 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005634
5635 offset = (u32) reg_tbl[i].offset;
5636 rw_mask = reg_tbl[i].rw_mask;
5637 ro_mask = reg_tbl[i].ro_mask;
5638
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005639 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005640
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005641 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005642
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005643 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005644 if ((val & rw_mask) != 0) {
5645 goto reg_test_err;
5646 }
5647
5648 if ((val & ro_mask) != (save_val & ro_mask)) {
5649 goto reg_test_err;
5650 }
5651
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005652 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005653
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005654 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005655 if ((val & rw_mask) != rw_mask) {
5656 goto reg_test_err;
5657 }
5658
5659 if ((val & ro_mask) != (save_val & ro_mask)) {
5660 goto reg_test_err;
5661 }
5662
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005663 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005664 continue;
5665
5666reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005667 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005668 ret = -ENODEV;
5669 break;
5670 }
5671 return ret;
5672}
5673
5674static int
5675bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5676{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005677 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005678 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5679 int i;
5680
5681 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5682 u32 offset;
5683
5684 for (offset = 0; offset < size; offset += 4) {
5685
Michael Chan2726d6e2008-01-29 21:35:05 -08005686 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005687
Michael Chan2726d6e2008-01-29 21:35:05 -08005688 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005689 test_pattern[i]) {
5690 return -ENODEV;
5691 }
5692 }
5693 }
5694 return 0;
5695}
5696
5697static int
5698bnx2_test_memory(struct bnx2 *bp)
5699{
5700 int ret = 0;
5701 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005702 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005703 u32 offset;
5704 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005705 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005706 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005707 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005708 { 0xe0000, 0x4000 },
5709 { 0x120000, 0x4000 },
5710 { 0x1a0000, 0x4000 },
5711 { 0x160000, 0x4000 },
5712 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005713 },
5714 mem_tbl_5709[] = {
5715 { 0x60000, 0x4000 },
5716 { 0xa0000, 0x3000 },
5717 { 0xe0000, 0x4000 },
5718 { 0x120000, 0x4000 },
5719 { 0x1a0000, 0x4000 },
5720 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005721 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005722 struct mem_entry *mem_tbl;
5723
Michael Chan4ce45e02012-12-06 10:33:10 +00005724 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan5bae30c2007-05-03 13:18:46 -07005725 mem_tbl = mem_tbl_5709;
5726 else
5727 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005728
5729 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5730 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5731 mem_tbl[i].len)) != 0) {
5732 return ret;
5733 }
5734 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005735
Michael Chanb6016b72005-05-26 13:03:09 -07005736 return ret;
5737}
5738
Michael Chanbc5a0692006-01-23 16:13:22 -08005739#define BNX2_MAC_LOOPBACK 0
5740#define BNX2_PHY_LOOPBACK 1
5741
Michael Chanb6016b72005-05-26 13:03:09 -07005742static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005743bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005744{
5745 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005746 struct sk_buff *skb;
5747 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005748 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005749 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005750 dma_addr_t map;
Michael Chan2bc40782012-12-06 10:33:09 +00005751 struct bnx2_tx_bd *txbd;
5752 struct bnx2_sw_bd *rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07005753 struct l2_fhdr *rx_hdr;
5754 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005755 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005756 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005757 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005758
5759 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005760
Michael Chan35e90102008-06-19 16:37:42 -07005761 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005762 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005763 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5764 bp->loopback = MAC_LOOPBACK;
5765 bnx2_set_mac_loopback(bp);
5766 }
5767 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005768 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005769 return 0;
5770
Michael Chan80be4432006-11-19 14:07:28 -08005771 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005772 bnx2_set_phy_loopback(bp);
5773 }
5774 else
5775 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005776
Michael Chan84eaa182007-12-12 11:19:57 -08005777 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005778 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005779 if (!skb)
5780 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005781 packet = skb_put(skb, pkt_size);
Joe Perchesd458cdf2013-10-01 19:04:40 -07005782 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
5783 memset(packet + ETH_ALEN, 0x0, 8);
Michael Chanb6016b72005-05-26 13:03:09 -07005784 for (i = 14; i < pkt_size; i++)
5785 packet[i] = (unsigned char) (i & 0xff);
5786
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005787 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5788 PCI_DMA_TODEVICE);
5789 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005790 dev_kfree_skb(skb);
5791 return -EIO;
5792 }
Michael Chanb6016b72005-05-26 13:03:09 -07005793
Michael Chane503e062012-12-06 10:33:08 +00005794 BNX2_WR(bp, BNX2_HC_COMMAND,
5795 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005796
Michael Chane503e062012-12-06 10:33:08 +00005797 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005798
5799 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005800 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005801
Michael Chanb6016b72005-05-26 13:03:09 -07005802 num_pkts = 0;
5803
Michael Chan2bc40782012-12-06 10:33:09 +00005804 txbd = &txr->tx_desc_ring[BNX2_TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005805
5806 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5807 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5808 txbd->tx_bd_mss_nbytes = pkt_size;
5809 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5810
5811 num_pkts++;
Michael Chan2bc40782012-12-06 10:33:09 +00005812 txr->tx_prod = BNX2_NEXT_TX_BD(txr->tx_prod);
Michael Chan35e90102008-06-19 16:37:42 -07005813 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005814
Michael Chane503e062012-12-06 10:33:08 +00005815 BNX2_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5816 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005817
5818 udelay(100);
5819
Michael Chane503e062012-12-06 10:33:08 +00005820 BNX2_WR(bp, BNX2_HC_COMMAND,
5821 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
Michael Chanbf5295b2006-03-23 01:11:56 -08005822
Michael Chane503e062012-12-06 10:33:08 +00005823 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005824
5825 udelay(5);
5826
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005827 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005828 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005829
Michael Chan35e90102008-06-19 16:37:42 -07005830 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005831 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005832
Michael Chan35efa7c2007-12-20 19:56:37 -08005833 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005834 if (rx_idx != rx_start_idx + num_pkts) {
5835 goto loopback_test_done;
5836 }
5837
Michael Chanbb4f98a2008-06-19 16:38:19 -07005838 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005839 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005840
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005841 rx_hdr = get_l2_fhdr(data);
5842 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005843
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005844 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005845 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005846 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005847
Michael Chanade2bfe2006-01-23 16:09:51 -08005848 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005849 (L2_FHDR_ERRORS_BAD_CRC |
5850 L2_FHDR_ERRORS_PHY_DECODE |
5851 L2_FHDR_ERRORS_ALIGNMENT |
5852 L2_FHDR_ERRORS_TOO_SHORT |
5853 L2_FHDR_ERRORS_GIANT_FRAME)) {
5854
5855 goto loopback_test_done;
5856 }
5857
5858 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5859 goto loopback_test_done;
5860 }
5861
5862 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005863 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005864 goto loopback_test_done;
5865 }
5866 }
5867
5868 ret = 0;
5869
5870loopback_test_done:
5871 bp->loopback = 0;
5872 return ret;
5873}
5874
Michael Chanbc5a0692006-01-23 16:13:22 -08005875#define BNX2_MAC_LOOPBACK_FAILED 1
5876#define BNX2_PHY_LOOPBACK_FAILED 2
5877#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5878 BNX2_PHY_LOOPBACK_FAILED)
5879
5880static int
5881bnx2_test_loopback(struct bnx2 *bp)
5882{
5883 int rc = 0;
5884
5885 if (!netif_running(bp->dev))
5886 return BNX2_LOOPBACK_FAILED;
5887
5888 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5889 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005890 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005891 spin_unlock_bh(&bp->phy_lock);
5892 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5893 rc |= BNX2_MAC_LOOPBACK_FAILED;
5894 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5895 rc |= BNX2_PHY_LOOPBACK_FAILED;
5896 return rc;
5897}
5898
Michael Chanb6016b72005-05-26 13:03:09 -07005899#define NVRAM_SIZE 0x200
5900#define CRC32_RESIDUAL 0xdebb20e3
5901
5902static int
5903bnx2_test_nvram(struct bnx2 *bp)
5904{
Al Virob491edd2007-12-22 19:44:51 +00005905 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005906 u8 *data = (u8 *) buf;
5907 int rc = 0;
5908 u32 magic, csum;
5909
5910 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5911 goto test_nvram_done;
5912
5913 magic = be32_to_cpu(buf[0]);
5914 if (magic != 0x669955aa) {
5915 rc = -ENODEV;
5916 goto test_nvram_done;
5917 }
5918
5919 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5920 goto test_nvram_done;
5921
5922 csum = ether_crc_le(0x100, data);
5923 if (csum != CRC32_RESIDUAL) {
5924 rc = -ENODEV;
5925 goto test_nvram_done;
5926 }
5927
5928 csum = ether_crc_le(0x100, data + 0x100);
5929 if (csum != CRC32_RESIDUAL) {
5930 rc = -ENODEV;
5931 }
5932
5933test_nvram_done:
5934 return rc;
5935}
5936
5937static int
5938bnx2_test_link(struct bnx2 *bp)
5939{
5940 u32 bmsr;
5941
Michael Chan9f52b562008-10-09 12:21:46 -07005942 if (!netif_running(bp->dev))
5943 return -ENODEV;
5944
Michael Chan583c28e2008-01-21 19:51:35 -08005945 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005946 if (bp->link_up)
5947 return 0;
5948 return -ENODEV;
5949 }
Michael Chanc770a652005-08-25 15:38:39 -07005950 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005951 bnx2_enable_bmsr1(bp);
5952 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5953 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5954 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005955 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005956
Michael Chanb6016b72005-05-26 13:03:09 -07005957 if (bmsr & BMSR_LSTATUS) {
5958 return 0;
5959 }
5960 return -ENODEV;
5961}
5962
5963static int
5964bnx2_test_intr(struct bnx2 *bp)
5965{
5966 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005967 u16 status_idx;
5968
5969 if (!netif_running(bp->dev))
5970 return -ENODEV;
5971
Michael Chane503e062012-12-06 10:33:08 +00005972 status_idx = BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005973
5974 /* This register is not touched during run-time. */
Michael Chane503e062012-12-06 10:33:08 +00005975 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
5976 BNX2_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07005977
5978 for (i = 0; i < 10; i++) {
Michael Chane503e062012-12-06 10:33:08 +00005979 if ((BNX2_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005980 status_idx) {
5981
5982 break;
5983 }
5984
5985 msleep_interruptible(10);
5986 }
5987 if (i < 10)
5988 return 0;
5989
5990 return -ENODEV;
5991}
5992
Michael Chan38ea3682008-02-23 19:48:57 -08005993/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005994static int
5995bnx2_5706_serdes_has_link(struct bnx2 *bp)
5996{
5997 u32 mode_ctl, an_dbg, exp;
5998
Michael Chan38ea3682008-02-23 19:48:57 -08005999 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
6000 return 0;
6001
Michael Chanb2fadea2008-01-21 17:07:06 -08006002 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
6003 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
6004
6005 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
6006 return 0;
6007
6008 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6009 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6010 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6011
Michael Chanf3014c02008-01-29 21:33:03 -08006012 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08006013 return 0;
6014
6015 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6016 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6017 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6018
6019 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6020 return 0;
6021
6022 return 1;
6023}
6024
Michael Chanb6016b72005-05-26 13:03:09 -07006025static void
Michael Chan48b01e22006-11-19 14:08:00 -08006026bnx2_5706_serdes_timer(struct bnx2 *bp)
6027{
Michael Chanb2fadea2008-01-21 17:07:06 -08006028 int check_link = 1;
6029
Michael Chan48b01e22006-11-19 14:08:00 -08006030 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006031 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006032 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006033 check_link = 0;
6034 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006035 u32 bmcr;
6036
Benjamin Liac392ab2008-09-18 16:40:49 -07006037 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006038
Michael Chanca58c3a2007-05-03 13:22:52 -07006039 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006040
6041 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006042 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006043 bmcr &= ~BMCR_ANENABLE;
6044 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006045 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006046 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006047 }
6048 }
6049 }
6050 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006051 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006052 u32 phy2;
6053
6054 bnx2_write_phy(bp, 0x17, 0x0f01);
6055 bnx2_read_phy(bp, 0x15, &phy2);
6056 if (phy2 & 0x20) {
6057 u32 bmcr;
6058
Michael Chanca58c3a2007-05-03 13:22:52 -07006059 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006060 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006061 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006062
Michael Chan583c28e2008-01-21 19:51:35 -08006063 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006064 }
6065 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006066 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006067
Michael Chana2724e22008-02-23 19:47:44 -08006068 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006069 u32 val;
6070
6071 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6072 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6073 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6074
Michael Chana2724e22008-02-23 19:47:44 -08006075 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6076 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6077 bnx2_5706s_force_link_dn(bp, 1);
6078 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6079 } else
6080 bnx2_set_link(bp);
6081 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6082 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006083 }
Michael Chan48b01e22006-11-19 14:08:00 -08006084 spin_unlock(&bp->phy_lock);
6085}
6086
6087static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006088bnx2_5708_serdes_timer(struct bnx2 *bp)
6089{
Michael Chan583c28e2008-01-21 19:51:35 -08006090 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006091 return;
6092
Michael Chan583c28e2008-01-21 19:51:35 -08006093 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006094 bp->serdes_an_pending = 0;
6095 return;
6096 }
6097
6098 spin_lock(&bp->phy_lock);
6099 if (bp->serdes_an_pending)
6100 bp->serdes_an_pending--;
6101 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6102 u32 bmcr;
6103
Michael Chanca58c3a2007-05-03 13:22:52 -07006104 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006105 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006106 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006107 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006108 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006109 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006110 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006111 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006112 }
6113
6114 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006115 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006116
6117 spin_unlock(&bp->phy_lock);
6118}
6119
6120static void
Michael Chanb6016b72005-05-26 13:03:09 -07006121bnx2_timer(unsigned long data)
6122{
6123 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006124
Michael Chancd339a02005-08-25 15:35:24 -07006125 if (!netif_running(bp->dev))
6126 return;
6127
Michael Chanb6016b72005-05-26 13:03:09 -07006128 if (atomic_read(&bp->intr_sem) != 0)
6129 goto bnx2_restart_timer;
6130
Michael Chanefba0182008-12-03 00:36:15 -08006131 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6132 BNX2_FLAG_USING_MSI)
6133 bnx2_chk_missed_msi(bp);
6134
Michael Chandf149d72007-07-07 22:51:36 -07006135 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006136
Michael Chan2726d6e2008-01-29 21:35:05 -08006137 bp->stats_blk->stat_FwRxDrop =
6138 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006139
Michael Chan02537b062007-06-04 21:24:07 -07006140 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006141 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chane503e062012-12-06 10:33:08 +00006142 BNX2_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6143 BNX2_HC_COMMAND_STATS_NOW);
Michael Chan02537b062007-06-04 21:24:07 -07006144
Michael Chan583c28e2008-01-21 19:51:35 -08006145 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan4ce45e02012-12-06 10:33:10 +00006146 if (BNX2_CHIP(bp) == BNX2_CHIP_5706)
Michael Chanf8dd0642006-11-19 14:08:29 -08006147 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006148 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006149 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006150 }
6151
6152bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006153 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006154}
6155
Michael Chan8e6a72c2007-05-03 13:24:48 -07006156static int
6157bnx2_request_irq(struct bnx2 *bp)
6158{
Michael Chan6d866ff2007-12-20 19:56:09 -08006159 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006160 struct bnx2_irq *irq;
6161 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006162
David S. Millerf86e82f2008-01-21 17:15:40 -08006163 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006164 flags = 0;
6165 else
6166 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006167
6168 for (i = 0; i < bp->irq_nvecs; i++) {
6169 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006170 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006171 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006172 if (rc)
6173 break;
6174 irq->requested = 1;
6175 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006176 return rc;
6177}
6178
6179static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006180__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006181{
Michael Chanb4b36042007-12-20 19:59:30 -08006182 struct bnx2_irq *irq;
6183 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006184
Michael Chanb4b36042007-12-20 19:59:30 -08006185 for (i = 0; i < bp->irq_nvecs; i++) {
6186 irq = &bp->irq_tbl[i];
6187 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006188 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006189 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006190 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006191}
6192
6193static void
6194bnx2_free_irq(struct bnx2 *bp)
6195{
6196
6197 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006198 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006199 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006200 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006201 pci_disable_msix(bp->pdev);
6202
David S. Millerf86e82f2008-01-21 17:15:40 -08006203 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006204}
6205
6206static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006207bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006208{
Michael Chan379b39a2010-07-19 14:15:03 +00006209 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006210 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006211 struct net_device *dev = bp->dev;
6212 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006213
Michael Chanb4b36042007-12-20 19:59:30 -08006214 bnx2_setup_msix_tbl(bp);
Michael Chane503e062012-12-06 10:33:08 +00006215 BNX2_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6216 BNX2_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6217 BNX2_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006218
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006219 /* Need to flush the previous three writes to ensure MSI-X
6220 * is setup properly */
Michael Chane503e062012-12-06 10:33:08 +00006221 BNX2_RD(bp, BNX2_PCI_MSIX_CONTROL);
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006222
Michael Chan57851d82007-12-20 20:01:44 -08006223 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6224 msix_ent[i].entry = i;
6225 msix_ent[i].vector = 0;
6226 }
6227
Michael Chan379b39a2010-07-19 14:15:03 +00006228 total_vecs = msix_vecs;
6229#ifdef BCM_CNIC
6230 total_vecs++;
6231#endif
6232 rc = -ENOSPC;
6233 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6234 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6235 if (rc <= 0)
6236 break;
6237 if (rc > 0)
6238 total_vecs = rc;
6239 }
6240
Michael Chan57851d82007-12-20 20:01:44 -08006241 if (rc != 0)
6242 return;
6243
Michael Chan379b39a2010-07-19 14:15:03 +00006244 msix_vecs = total_vecs;
6245#ifdef BCM_CNIC
6246 msix_vecs--;
6247#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006248 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006249 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006250 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006251 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006252 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6253 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6254 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006255}
6256
Ben Hutchings657d92f2010-09-27 08:25:16 +00006257static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006258bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6259{
Yuval Mintz0a742122012-07-01 03:18:58 +00006260 int cpus = netif_get_num_default_rss_queues();
Michael Chanb0332812012-02-05 15:24:38 +00006261 int msix_vecs;
6262
6263 if (!bp->num_req_rx_rings)
6264 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6265 else if (!bp->num_req_tx_rings)
6266 msix_vecs = max(cpus, bp->num_req_rx_rings);
6267 else
6268 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6269
6270 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006271
Michael Chan6d866ff2007-12-20 19:56:09 -08006272 bp->irq_tbl[0].handler = bnx2_interrupt;
6273 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006274 bp->irq_nvecs = 1;
6275 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006276
Michael Chan3d5f3a72010-07-03 20:42:15 +00006277 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006278 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006279
David S. Millerf86e82f2008-01-21 17:15:40 -08006280 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6281 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006282 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006283 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan4ce45e02012-12-06 10:33:10 +00006284 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006285 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006286 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6287 } else
6288 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006289
6290 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006291 }
6292 }
Benjamin Li706bf242008-07-18 17:55:11 -07006293
Michael Chanb0332812012-02-05 15:24:38 +00006294 if (!bp->num_req_tx_rings)
6295 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6296 else
6297 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6298
6299 if (!bp->num_req_rx_rings)
6300 bp->num_rx_rings = bp->irq_nvecs;
6301 else
6302 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6303
Ben Hutchings657d92f2010-09-27 08:25:16 +00006304 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006305
Ben Hutchings657d92f2010-09-27 08:25:16 +00006306 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006307}
6308
Michael Chanb6016b72005-05-26 13:03:09 -07006309/* Called with rtnl_lock */
6310static int
6311bnx2_open(struct net_device *dev)
6312{
Michael Chan972ec0d2006-01-23 16:12:43 -08006313 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006314 int rc;
6315
françois romieu7880b722011-09-30 00:36:52 +00006316 rc = bnx2_request_firmware(bp);
6317 if (rc < 0)
6318 goto out;
6319
Michael Chan1b2f9222007-05-03 13:20:19 -07006320 netif_carrier_off(dev);
6321
Michael Chanb6016b72005-05-26 13:03:09 -07006322 bnx2_disable_int(bp);
6323
Ben Hutchings657d92f2010-09-27 08:25:16 +00006324 rc = bnx2_setup_int_mode(bp, disable_msi);
6325 if (rc)
6326 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006327 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006328 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006329 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006330 if (rc)
6331 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006332
Michael Chan8e6a72c2007-05-03 13:24:48 -07006333 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006334 if (rc)
6335 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006336
Michael Chan9a120bc2008-05-16 22:17:45 -07006337 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006338 if (rc)
6339 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006340
Michael Chancd339a02005-08-25 15:35:24 -07006341 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006342
6343 atomic_set(&bp->intr_sem, 0);
6344
Michael Chan354fcd72010-01-17 07:30:44 +00006345 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6346
Michael Chanb6016b72005-05-26 13:03:09 -07006347 bnx2_enable_int(bp);
6348
David S. Millerf86e82f2008-01-21 17:15:40 -08006349 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006350 /* Test MSI to make sure it is working
6351 * If MSI test fails, go back to INTx mode
6352 */
6353 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006354 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006355
6356 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006357 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006358
Michael Chan6d866ff2007-12-20 19:56:09 -08006359 bnx2_setup_int_mode(bp, 1);
6360
Michael Chan9a120bc2008-05-16 22:17:45 -07006361 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006362
Michael Chan8e6a72c2007-05-03 13:24:48 -07006363 if (!rc)
6364 rc = bnx2_request_irq(bp);
6365
Michael Chanb6016b72005-05-26 13:03:09 -07006366 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006367 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006368 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006369 }
6370 bnx2_enable_int(bp);
6371 }
6372 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006373 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006374 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006375 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006376 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006377
Benjamin Li706bf242008-07-18 17:55:11 -07006378 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006379out:
6380 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006381
6382open_err:
6383 bnx2_napi_disable(bp);
6384 bnx2_free_skbs(bp);
6385 bnx2_free_irq(bp);
6386 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006387 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006388 bnx2_release_firmware(bp);
6389 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006390}
6391
6392static void
David Howellsc4028952006-11-22 14:57:56 +00006393bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006394{
David Howellsc4028952006-11-22 14:57:56 +00006395 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006396 int rc;
Michael Chanefdfad32012-07-16 14:25:56 +00006397 u16 pcicmd;
Michael Chanb6016b72005-05-26 13:03:09 -07006398
Michael Chan51bf6bb2009-12-03 09:46:31 +00006399 rtnl_lock();
6400 if (!netif_running(bp->dev)) {
6401 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006402 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006403 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006404
Michael Chan212f9932010-04-27 11:28:10 +00006405 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006406
Michael Chanefdfad32012-07-16 14:25:56 +00006407 pci_read_config_word(bp->pdev, PCI_COMMAND, &pcicmd);
6408 if (!(pcicmd & PCI_COMMAND_MEMORY)) {
6409 /* in case PCI block has reset */
6410 pci_restore_state(bp->pdev);
6411 pci_save_state(bp->pdev);
6412 }
Michael Chancd634012011-07-15 06:53:58 +00006413 rc = bnx2_init_nic(bp, 1);
6414 if (rc) {
6415 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6416 bnx2_napi_enable(bp);
6417 dev_close(bp->dev);
6418 rtnl_unlock();
6419 return;
6420 }
Michael Chanb6016b72005-05-26 13:03:09 -07006421
6422 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006423 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006424 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006425}
6426
Michael Chan555069d2012-06-16 15:45:41 +00006427#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6428
6429static void
6430bnx2_dump_ftq(struct bnx2 *bp)
6431{
6432 int i;
6433 u32 reg, bdidx, cid, valid;
6434 struct net_device *dev = bp->dev;
6435 static const struct ftq_reg {
6436 char *name;
6437 u32 off;
6438 } ftq_arr[] = {
6439 BNX2_FTQ_ENTRY(RV2P_P),
6440 BNX2_FTQ_ENTRY(RV2P_T),
6441 BNX2_FTQ_ENTRY(RV2P_M),
6442 BNX2_FTQ_ENTRY(TBDR_),
6443 BNX2_FTQ_ENTRY(TDMA_),
6444 BNX2_FTQ_ENTRY(TXP_),
6445 BNX2_FTQ_ENTRY(TXP_),
6446 BNX2_FTQ_ENTRY(TPAT_),
6447 BNX2_FTQ_ENTRY(RXP_C),
6448 BNX2_FTQ_ENTRY(RXP_),
6449 BNX2_FTQ_ENTRY(COM_COMXQ_),
6450 BNX2_FTQ_ENTRY(COM_COMTQ_),
6451 BNX2_FTQ_ENTRY(COM_COMQ_),
6452 BNX2_FTQ_ENTRY(CP_CPQ_),
6453 };
6454
6455 netdev_err(dev, "<--- start FTQ dump --->\n");
6456 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6457 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6458 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6459
6460 netdev_err(dev, "CPU states:\n");
6461 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6462 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6463 reg, bnx2_reg_rd_ind(bp, reg),
6464 bnx2_reg_rd_ind(bp, reg + 4),
6465 bnx2_reg_rd_ind(bp, reg + 8),
6466 bnx2_reg_rd_ind(bp, reg + 0x1c),
6467 bnx2_reg_rd_ind(bp, reg + 0x1c),
6468 bnx2_reg_rd_ind(bp, reg + 0x20));
6469
6470 netdev_err(dev, "<--- end FTQ dump --->\n");
6471 netdev_err(dev, "<--- start TBDC dump --->\n");
6472 netdev_err(dev, "TBDC free cnt: %ld\n",
Michael Chane503e062012-12-06 10:33:08 +00006473 BNX2_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
Michael Chan555069d2012-06-16 15:45:41 +00006474 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6475 for (i = 0; i < 0x20; i++) {
6476 int j = 0;
6477
Michael Chane503e062012-12-06 10:33:08 +00006478 BNX2_WR(bp, BNX2_TBDC_BD_ADDR, i);
6479 BNX2_WR(bp, BNX2_TBDC_CAM_OPCODE,
6480 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6481 BNX2_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6482 while ((BNX2_RD(bp, BNX2_TBDC_COMMAND) &
Michael Chan555069d2012-06-16 15:45:41 +00006483 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6484 j++;
6485
Michael Chane503e062012-12-06 10:33:08 +00006486 cid = BNX2_RD(bp, BNX2_TBDC_CID);
6487 bdidx = BNX2_RD(bp, BNX2_TBDC_BIDX);
6488 valid = BNX2_RD(bp, BNX2_TBDC_CAM_OPCODE);
Michael Chan555069d2012-06-16 15:45:41 +00006489 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6490 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6491 bdidx >> 24, (valid >> 8) & 0x0ff);
6492 }
6493 netdev_err(dev, "<--- end TBDC dump --->\n");
6494}
6495
Michael Chanb6016b72005-05-26 13:03:09 -07006496static void
Michael Chan20175c52009-12-03 09:46:32 +00006497bnx2_dump_state(struct bnx2 *bp)
6498{
6499 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006500 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006501
Michael Chan5804a8f2010-07-03 20:42:17 +00006502 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6503 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6504 atomic_read(&bp->intr_sem), val1);
6505 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6506 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6507 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006508 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006509 BNX2_RD(bp, BNX2_EMAC_TX_STATUS),
6510 BNX2_RD(bp, BNX2_EMAC_RX_STATUS));
Eddie Waib98eba52010-05-17 17:32:56 -07006511 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006512 BNX2_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006513 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006514 BNX2_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006515 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006516 netdev_err(dev, "DEBUG: PBA[%08x]\n",
Michael Chane503e062012-12-06 10:33:08 +00006517 BNX2_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006518}
6519
6520static void
Michael Chanb6016b72005-05-26 13:03:09 -07006521bnx2_tx_timeout(struct net_device *dev)
6522{
Michael Chan972ec0d2006-01-23 16:12:43 -08006523 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006524
Michael Chan555069d2012-06-16 15:45:41 +00006525 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006526 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006527 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006528
Michael Chanb6016b72005-05-26 13:03:09 -07006529 /* This allows the netif to be shutdown gracefully before resetting */
6530 schedule_work(&bp->reset_task);
6531}
6532
Herbert Xu932ff272006-06-09 12:20:56 -07006533/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006534 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6535 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006536 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006537static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006538bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6539{
Michael Chan972ec0d2006-01-23 16:12:43 -08006540 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006541 dma_addr_t mapping;
Michael Chan2bc40782012-12-06 10:33:09 +00006542 struct bnx2_tx_bd *txbd;
6543 struct bnx2_sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006544 u32 len, vlan_tag_flags, last_frag, mss;
6545 u16 prod, ring_prod;
6546 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006547 struct bnx2_napi *bnapi;
6548 struct bnx2_tx_ring_info *txr;
6549 struct netdev_queue *txq;
6550
6551 /* Determine which tx ring we will be placed on */
6552 i = skb_get_queue_mapping(skb);
6553 bnapi = &bp->bnx2_napi[i];
6554 txr = &bnapi->tx_ring;
6555 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006556
Michael Chan35e90102008-06-19 16:37:42 -07006557 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006558 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006559 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006560 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006561
6562 return NETDEV_TX_BUSY;
6563 }
6564 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006565 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006566 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chanb6016b72005-05-26 13:03:09 -07006567
6568 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006569 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006570 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6571 }
6572
Jesse Grosseab6d182010-10-20 13:56:03 +00006573 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006574 vlan_tag_flags |=
6575 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6576 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006577
Michael Chanfde82052007-05-03 17:23:35 -07006578 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006579 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006580 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006581
Michael Chanb6016b72005-05-26 13:03:09 -07006582 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6583
Michael Chan4666f872007-05-03 13:22:28 -07006584 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006585
Michael Chan4666f872007-05-03 13:22:28 -07006586 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6587 u32 tcp_off = skb_transport_offset(skb) -
6588 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006589
Michael Chan4666f872007-05-03 13:22:28 -07006590 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6591 TX_BD_FLAGS_SW_FLAGS;
6592 if (likely(tcp_off == 0))
6593 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6594 else {
6595 tcp_off >>= 3;
6596 vlan_tag_flags |= ((tcp_off & 0x3) <<
6597 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6598 ((tcp_off & 0x10) <<
6599 TX_BD_FLAGS_TCP6_OFF4_SHL);
6600 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6601 }
6602 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006603 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006604 if (tcp_opt_len || (iph->ihl > 5)) {
6605 vlan_tag_flags |= ((iph->ihl - 5) +
6606 (tcp_opt_len >> 2)) << 8;
6607 }
Michael Chanb6016b72005-05-26 13:03:09 -07006608 }
Michael Chan4666f872007-05-03 13:22:28 -07006609 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006610 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006611
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006612 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6613 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006614 dev_kfree_skb(skb);
6615 return NETDEV_TX_OK;
6616 }
6617
Michael Chan35e90102008-06-19 16:37:42 -07006618 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006619 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006620 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006621
Michael Chan35e90102008-06-19 16:37:42 -07006622 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006623
6624 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6625 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6626 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6627 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6628
6629 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006630 tx_buf->nr_frags = last_frag;
6631 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006632
6633 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006634 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006635
Michael Chan2bc40782012-12-06 10:33:09 +00006636 prod = BNX2_NEXT_TX_BD(prod);
6637 ring_prod = BNX2_TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006638 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006639
Eric Dumazet9e903e02011-10-18 21:00:24 +00006640 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006641 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006642 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006643 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006644 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006645 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006646 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006647
6648 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6649 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6650 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6651 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6652
6653 }
6654 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6655
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006656 /* Sync BD data before updating TX mailbox */
6657 wmb();
6658
Eric Dumazete9831902011-11-29 11:53:05 +00006659 netdev_tx_sent_queue(txq, skb->len);
6660
Michael Chan2bc40782012-12-06 10:33:09 +00006661 prod = BNX2_NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006662 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006663
Michael Chane503e062012-12-06 10:33:08 +00006664 BNX2_WR16(bp, txr->tx_bidx_addr, prod);
6665 BNX2_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006666
6667 mmiowb();
6668
Michael Chan35e90102008-06-19 16:37:42 -07006669 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006670
Michael Chan35e90102008-06-19 16:37:42 -07006671 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006672 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006673
6674 /* netif_tx_stop_queue() must be done before checking
6675 * tx index in bnx2_tx_avail() below, because in
6676 * bnx2_tx_int(), we update tx index before checking for
6677 * netif_tx_queue_stopped().
6678 */
6679 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006680 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006681 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006682 }
6683
6684 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006685dma_error:
6686 /* save value of frag that failed */
6687 last_frag = i;
6688
6689 /* start back at beginning and unmap skb */
6690 prod = txr->tx_prod;
Michael Chan2bc40782012-12-06 10:33:09 +00006691 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006692 tx_buf = &txr->tx_buf_ring[ring_prod];
6693 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006694 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006695 skb_headlen(skb), PCI_DMA_TODEVICE);
6696
6697 /* unmap remaining mapped pages */
6698 for (i = 0; i < last_frag; i++) {
Michael Chan2bc40782012-12-06 10:33:09 +00006699 prod = BNX2_NEXT_TX_BD(prod);
6700 ring_prod = BNX2_TX_RING_IDX(prod);
Alexander Duycke95524a2009-12-02 16:47:57 +00006701 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006702 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006703 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006704 PCI_DMA_TODEVICE);
6705 }
6706
6707 dev_kfree_skb(skb);
6708 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006709}
6710
6711/* Called with rtnl_lock */
6712static int
6713bnx2_close(struct net_device *dev)
6714{
Michael Chan972ec0d2006-01-23 16:12:43 -08006715 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006716
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006717 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006718 bnx2_napi_disable(bp);
Michael Chand2e553b2012-06-27 15:08:24 +00006719 netif_tx_disable(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006720 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006721 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006722 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006723 bnx2_free_skbs(bp);
6724 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006725 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006726 bp->link_up = 0;
6727 netif_carrier_off(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006728 return 0;
6729}
6730
Michael Chan354fcd72010-01-17 07:30:44 +00006731static void
6732bnx2_save_stats(struct bnx2 *bp)
6733{
6734 u32 *hw_stats = (u32 *) bp->stats_blk;
6735 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6736 int i;
6737
6738 /* The 1st 10 counters are 64-bit counters */
6739 for (i = 0; i < 20; i += 2) {
6740 u32 hi;
6741 u64 lo;
6742
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006743 hi = temp_stats[i] + hw_stats[i];
6744 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006745 if (lo > 0xffffffff)
6746 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006747 temp_stats[i] = hi;
6748 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006749 }
6750
6751 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006752 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006753}
6754
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006755#define GET_64BIT_NET_STATS64(ctr) \
6756 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006757
Michael Chana4743052010-01-17 07:30:43 +00006758#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006759 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6760 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006761
Michael Chana4743052010-01-17 07:30:43 +00006762#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006763 (unsigned long) (bp->stats_blk->ctr + \
6764 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006765
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006766static struct rtnl_link_stats64 *
6767bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006768{
Michael Chan972ec0d2006-01-23 16:12:43 -08006769 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006770
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006771 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006772 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006773
Michael Chanb6016b72005-05-26 13:03:09 -07006774 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006775 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6776 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6777 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006778
6779 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006780 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6781 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6782 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006783
6784 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006785 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006786
6787 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006788 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006789
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006790 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006791 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006792
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006793 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006794 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006795
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006796 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006797 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6798 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006799
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006800 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006801 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6802 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006803
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006804 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006805 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006806
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006807 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006808 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006809
6810 net_stats->rx_errors = net_stats->rx_length_errors +
6811 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6812 net_stats->rx_crc_errors;
6813
6814 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006815 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6816 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006817
Michael Chan4ce45e02012-12-06 10:33:10 +00006818 if ((BNX2_CHIP(bp) == BNX2_CHIP_5706) ||
6819 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006820 net_stats->tx_carrier_errors = 0;
6821 else {
6822 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006823 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006824 }
6825
6826 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006827 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006828 net_stats->tx_aborted_errors +
6829 net_stats->tx_carrier_errors;
6830
Michael Chancea94db2006-06-12 22:16:13 -07006831 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006832 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6833 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6834 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006835
Michael Chanb6016b72005-05-26 13:03:09 -07006836 return net_stats;
6837}
6838
6839/* All ethtool functions called with rtnl_lock */
6840
6841static int
6842bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6843{
Michael Chan972ec0d2006-01-23 16:12:43 -08006844 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006845 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006846
6847 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006848 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006849 support_serdes = 1;
6850 support_copper = 1;
6851 } else if (bp->phy_port == PORT_FIBRE)
6852 support_serdes = 1;
6853 else
6854 support_copper = 1;
6855
6856 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006857 cmd->supported |= SUPPORTED_1000baseT_Full |
6858 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006859 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006860 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006861
Michael Chanb6016b72005-05-26 13:03:09 -07006862 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006863 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006864 cmd->supported |= SUPPORTED_10baseT_Half |
6865 SUPPORTED_10baseT_Full |
6866 SUPPORTED_100baseT_Half |
6867 SUPPORTED_100baseT_Full |
6868 SUPPORTED_1000baseT_Full |
6869 SUPPORTED_TP;
6870
Michael Chanb6016b72005-05-26 13:03:09 -07006871 }
6872
Michael Chan7b6b8342007-07-07 22:50:15 -07006873 spin_lock_bh(&bp->phy_lock);
6874 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006875 cmd->advertising = bp->advertising;
6876
6877 if (bp->autoneg & AUTONEG_SPEED) {
6878 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006879 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006880 cmd->autoneg = AUTONEG_DISABLE;
6881 }
6882
6883 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006884 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006885 cmd->duplex = bp->duplex;
Michael Chan4016bad2013-12-31 23:22:34 -08006886 if (!(bp->phy_flags & BNX2_PHY_FLAG_SERDES)) {
6887 if (bp->phy_flags & BNX2_PHY_FLAG_MDIX)
6888 cmd->eth_tp_mdix = ETH_TP_MDI_X;
6889 else
6890 cmd->eth_tp_mdix = ETH_TP_MDI;
6891 }
Michael Chanb6016b72005-05-26 13:03:09 -07006892 }
6893 else {
David Decotigny70739492011-04-27 18:32:40 +00006894 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006895 cmd->duplex = -1;
6896 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006897 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006898
6899 cmd->transceiver = XCVR_INTERNAL;
6900 cmd->phy_address = bp->phy_addr;
6901
6902 return 0;
6903}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006904
Michael Chanb6016b72005-05-26 13:03:09 -07006905static int
6906bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6907{
Michael Chan972ec0d2006-01-23 16:12:43 -08006908 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006909 u8 autoneg = bp->autoneg;
6910 u8 req_duplex = bp->req_duplex;
6911 u16 req_line_speed = bp->req_line_speed;
6912 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006913 int err = -EINVAL;
6914
6915 spin_lock_bh(&bp->phy_lock);
6916
6917 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6918 goto err_out_unlock;
6919
Michael Chan583c28e2008-01-21 19:51:35 -08006920 if (cmd->port != bp->phy_port &&
6921 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006922 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006923
Michael Chand6b14482008-07-14 22:37:21 -07006924 /* If device is down, we can store the settings only if the user
6925 * is setting the currently active port.
6926 */
6927 if (!netif_running(dev) && cmd->port != bp->phy_port)
6928 goto err_out_unlock;
6929
Michael Chanb6016b72005-05-26 13:03:09 -07006930 if (cmd->autoneg == AUTONEG_ENABLE) {
6931 autoneg |= AUTONEG_SPEED;
6932
Michael Chanbeb499a2010-02-15 19:42:10 +00006933 advertising = cmd->advertising;
6934 if (cmd->port == PORT_TP) {
6935 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6936 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006937 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006938 } else {
6939 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6940 if (!advertising)
6941 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006942 }
6943 advertising |= ADVERTISED_Autoneg;
6944 }
6945 else {
David Decotigny25db0332011-04-27 18:32:39 +00006946 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006947 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006948 if ((speed != SPEED_1000 &&
6949 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006950 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006951 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006952
David Decotigny25db0332011-04-27 18:32:39 +00006953 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006954 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006955 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006956 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006957 goto err_out_unlock;
6958
Michael Chanb6016b72005-05-26 13:03:09 -07006959 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006960 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006961 req_duplex = cmd->duplex;
6962 advertising = 0;
6963 }
6964
6965 bp->autoneg = autoneg;
6966 bp->advertising = advertising;
6967 bp->req_line_speed = req_line_speed;
6968 bp->req_duplex = req_duplex;
6969
Michael Chand6b14482008-07-14 22:37:21 -07006970 err = 0;
6971 /* If device is down, the new settings will be picked up when it is
6972 * brought up.
6973 */
6974 if (netif_running(dev))
6975 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006976
Michael Chan7b6b8342007-07-07 22:50:15 -07006977err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006978 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006979
Michael Chan7b6b8342007-07-07 22:50:15 -07006980 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006981}
6982
6983static void
6984bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6985{
Michael Chan972ec0d2006-01-23 16:12:43 -08006986 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006987
Rick Jones68aad782011-11-07 13:29:27 +00006988 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6989 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6990 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6991 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006992}
6993
Michael Chan244ac4f2006-03-20 17:48:46 -08006994#define BNX2_REGDUMP_LEN (32 * 1024)
6995
6996static int
6997bnx2_get_regs_len(struct net_device *dev)
6998{
6999 return BNX2_REGDUMP_LEN;
7000}
7001
7002static void
7003bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
7004{
7005 u32 *p = _p, i, offset;
7006 u8 *orig_p = _p;
7007 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08007008 static const u32 reg_boundaries[] = {
7009 0x0000, 0x0098, 0x0400, 0x045c,
7010 0x0800, 0x0880, 0x0c00, 0x0c10,
7011 0x0c30, 0x0d08, 0x1000, 0x101c,
7012 0x1040, 0x1048, 0x1080, 0x10a4,
7013 0x1400, 0x1490, 0x1498, 0x14f0,
7014 0x1500, 0x155c, 0x1580, 0x15dc,
7015 0x1600, 0x1658, 0x1680, 0x16d8,
7016 0x1800, 0x1820, 0x1840, 0x1854,
7017 0x1880, 0x1894, 0x1900, 0x1984,
7018 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
7019 0x1c80, 0x1c94, 0x1d00, 0x1d84,
7020 0x2000, 0x2030, 0x23c0, 0x2400,
7021 0x2800, 0x2820, 0x2830, 0x2850,
7022 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7023 0x3c00, 0x3c94, 0x4000, 0x4010,
7024 0x4080, 0x4090, 0x43c0, 0x4458,
7025 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7026 0x4fc0, 0x5010, 0x53c0, 0x5444,
7027 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7028 0x5fc0, 0x6000, 0x6400, 0x6428,
7029 0x6800, 0x6848, 0x684c, 0x6860,
7030 0x6888, 0x6910, 0x8000
7031 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007032
7033 regs->version = 0;
7034
7035 memset(p, 0, BNX2_REGDUMP_LEN);
7036
7037 if (!netif_running(bp->dev))
7038 return;
7039
7040 i = 0;
7041 offset = reg_boundaries[0];
7042 p += offset;
7043 while (offset < BNX2_REGDUMP_LEN) {
Michael Chane503e062012-12-06 10:33:08 +00007044 *p++ = BNX2_RD(bp, offset);
Michael Chan244ac4f2006-03-20 17:48:46 -08007045 offset += 4;
7046 if (offset == reg_boundaries[i + 1]) {
7047 offset = reg_boundaries[i + 2];
7048 p = (u32 *) (orig_p + offset);
7049 i += 2;
7050 }
7051 }
7052}
7053
Michael Chanb6016b72005-05-26 13:03:09 -07007054static void
7055bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7056{
Michael Chan972ec0d2006-01-23 16:12:43 -08007057 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007058
David S. Millerf86e82f2008-01-21 17:15:40 -08007059 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007060 wol->supported = 0;
7061 wol->wolopts = 0;
7062 }
7063 else {
7064 wol->supported = WAKE_MAGIC;
7065 if (bp->wol)
7066 wol->wolopts = WAKE_MAGIC;
7067 else
7068 wol->wolopts = 0;
7069 }
7070 memset(&wol->sopass, 0, sizeof(wol->sopass));
7071}
7072
7073static int
7074bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7075{
Michael Chan972ec0d2006-01-23 16:12:43 -08007076 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007077
7078 if (wol->wolopts & ~WAKE_MAGIC)
7079 return -EINVAL;
7080
7081 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007082 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007083 return -EINVAL;
7084
7085 bp->wol = 1;
7086 }
7087 else {
7088 bp->wol = 0;
7089 }
Michael Chan6d5e85c2013-08-06 15:50:08 -07007090
7091 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
7092
Michael Chanb6016b72005-05-26 13:03:09 -07007093 return 0;
7094}
7095
7096static int
7097bnx2_nway_reset(struct net_device *dev)
7098{
Michael Chan972ec0d2006-01-23 16:12:43 -08007099 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007100 u32 bmcr;
7101
Michael Chan9f52b562008-10-09 12:21:46 -07007102 if (!netif_running(dev))
7103 return -EAGAIN;
7104
Michael Chanb6016b72005-05-26 13:03:09 -07007105 if (!(bp->autoneg & AUTONEG_SPEED)) {
7106 return -EINVAL;
7107 }
7108
Michael Chanc770a652005-08-25 15:38:39 -07007109 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007110
Michael Chan583c28e2008-01-21 19:51:35 -08007111 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007112 int rc;
7113
7114 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7115 spin_unlock_bh(&bp->phy_lock);
7116 return rc;
7117 }
7118
Michael Chanb6016b72005-05-26 13:03:09 -07007119 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007120 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007121 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007122 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007123
7124 msleep(20);
7125
Michael Chanc770a652005-08-25 15:38:39 -07007126 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007127
Michael Chan40105c02008-11-12 16:02:45 -08007128 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007129 bp->serdes_an_pending = 1;
7130 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007131 }
7132
Michael Chanca58c3a2007-05-03 13:22:52 -07007133 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007134 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007135 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007136
Michael Chanc770a652005-08-25 15:38:39 -07007137 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007138
7139 return 0;
7140}
7141
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007142static u32
7143bnx2_get_link(struct net_device *dev)
7144{
7145 struct bnx2 *bp = netdev_priv(dev);
7146
7147 return bp->link_up;
7148}
7149
Michael Chanb6016b72005-05-26 13:03:09 -07007150static int
7151bnx2_get_eeprom_len(struct net_device *dev)
7152{
Michael Chan972ec0d2006-01-23 16:12:43 -08007153 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007154
Michael Chan1122db72006-01-23 16:11:42 -08007155 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007156 return 0;
7157
Michael Chan1122db72006-01-23 16:11:42 -08007158 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007159}
7160
7161static int
7162bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7163 u8 *eebuf)
7164{
Michael Chan972ec0d2006-01-23 16:12:43 -08007165 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007166 int rc;
7167
John W. Linville1064e942005-11-10 12:58:24 -08007168 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007169
7170 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7171
7172 return rc;
7173}
7174
7175static int
7176bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7177 u8 *eebuf)
7178{
Michael Chan972ec0d2006-01-23 16:12:43 -08007179 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007180 int rc;
7181
John W. Linville1064e942005-11-10 12:58:24 -08007182 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007183
7184 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7185
7186 return rc;
7187}
7188
7189static int
7190bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7191{
Michael Chan972ec0d2006-01-23 16:12:43 -08007192 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007193
7194 memset(coal, 0, sizeof(struct ethtool_coalesce));
7195
7196 coal->rx_coalesce_usecs = bp->rx_ticks;
7197 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7198 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7199 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7200
7201 coal->tx_coalesce_usecs = bp->tx_ticks;
7202 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7203 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7204 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7205
7206 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7207
7208 return 0;
7209}
7210
7211static int
7212bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7213{
Michael Chan972ec0d2006-01-23 16:12:43 -08007214 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007215
7216 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7217 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7218
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007219 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007220 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7221
7222 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7223 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7224
7225 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7226 if (bp->rx_quick_cons_trip_int > 0xff)
7227 bp->rx_quick_cons_trip_int = 0xff;
7228
7229 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7230 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7231
7232 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7233 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7234
7235 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7236 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7237
7238 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7239 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7240 0xff;
7241
7242 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007243 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007244 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7245 bp->stats_ticks = USEC_PER_SEC;
7246 }
Michael Chan7ea69202007-07-16 18:27:10 -07007247 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7248 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7249 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007250
7251 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007252 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007253 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007254 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007255 }
7256
7257 return 0;
7258}
7259
7260static void
7261bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7262{
Michael Chan972ec0d2006-01-23 16:12:43 -08007263 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007264
Michael Chan2bc40782012-12-06 10:33:09 +00007265 ering->rx_max_pending = BNX2_MAX_TOTAL_RX_DESC_CNT;
7266 ering->rx_jumbo_max_pending = BNX2_MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007267
7268 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007269 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007270
Michael Chan2bc40782012-12-06 10:33:09 +00007271 ering->tx_max_pending = BNX2_MAX_TX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007272 ering->tx_pending = bp->tx_ring_size;
7273}
7274
7275static int
Michael Chanb0332812012-02-05 15:24:38 +00007276bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007277{
Michael Chan13daffa2006-03-20 17:49:20 -08007278 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007279 /* Reset will erase chipset stats; save them */
7280 bnx2_save_stats(bp);
7281
Michael Chan212f9932010-04-27 11:28:10 +00007282 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007283 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007284 if (reset_irq) {
7285 bnx2_free_irq(bp);
7286 bnx2_del_napi(bp);
7287 } else {
7288 __bnx2_free_irq(bp);
7289 }
Michael Chan13daffa2006-03-20 17:49:20 -08007290 bnx2_free_skbs(bp);
7291 bnx2_free_mem(bp);
7292 }
7293
Michael Chan5d5d0012007-12-12 11:17:43 -08007294 bnx2_set_rx_ring_size(bp, rx);
7295 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007296
7297 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007298 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007299
Michael Chanb0332812012-02-05 15:24:38 +00007300 if (reset_irq) {
7301 rc = bnx2_setup_int_mode(bp, disable_msi);
7302 bnx2_init_napi(bp);
7303 }
7304
7305 if (!rc)
7306 rc = bnx2_alloc_mem(bp);
7307
Michael Chan6fefb65e2009-08-21 16:20:45 +00007308 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007309 rc = bnx2_request_irq(bp);
7310
7311 if (!rc)
Michael Chan6fefb65e2009-08-21 16:20:45 +00007312 rc = bnx2_init_nic(bp, 0);
7313
7314 if (rc) {
7315 bnx2_napi_enable(bp);
7316 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007317 return rc;
Michael Chan6fefb65e2009-08-21 16:20:45 +00007318 }
Michael Chane9f26c42010-02-15 19:42:08 +00007319#ifdef BCM_CNIC
7320 mutex_lock(&bp->cnic_lock);
7321 /* Let cnic know about the new status block. */
7322 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7323 bnx2_setup_cnic_irq_info(bp);
7324 mutex_unlock(&bp->cnic_lock);
7325#endif
Michael Chan212f9932010-04-27 11:28:10 +00007326 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007327 }
Michael Chanb6016b72005-05-26 13:03:09 -07007328 return 0;
7329}
7330
Michael Chan5d5d0012007-12-12 11:17:43 -08007331static int
7332bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7333{
7334 struct bnx2 *bp = netdev_priv(dev);
7335 int rc;
7336
Michael Chan2bc40782012-12-06 10:33:09 +00007337 if ((ering->rx_pending > BNX2_MAX_TOTAL_RX_DESC_CNT) ||
7338 (ering->tx_pending > BNX2_MAX_TX_DESC_CNT) ||
Michael Chan5d5d0012007-12-12 11:17:43 -08007339 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7340
7341 return -EINVAL;
7342 }
Michael Chanb0332812012-02-05 15:24:38 +00007343 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7344 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007345 return rc;
7346}
7347
Michael Chanb6016b72005-05-26 13:03:09 -07007348static void
7349bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7350{
Michael Chan972ec0d2006-01-23 16:12:43 -08007351 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007352
7353 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7354 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7355 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7356}
7357
7358static int
7359bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7360{
Michael Chan972ec0d2006-01-23 16:12:43 -08007361 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007362
7363 bp->req_flow_ctrl = 0;
7364 if (epause->rx_pause)
7365 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7366 if (epause->tx_pause)
7367 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7368
7369 if (epause->autoneg) {
7370 bp->autoneg |= AUTONEG_FLOW_CTRL;
7371 }
7372 else {
7373 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7374 }
7375
Michael Chan9f52b562008-10-09 12:21:46 -07007376 if (netif_running(dev)) {
7377 spin_lock_bh(&bp->phy_lock);
7378 bnx2_setup_phy(bp, bp->phy_port);
7379 spin_unlock_bh(&bp->phy_lock);
7380 }
Michael Chanb6016b72005-05-26 13:03:09 -07007381
7382 return 0;
7383}
7384
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007385static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007386 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007387} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007388 { "rx_bytes" },
7389 { "rx_error_bytes" },
7390 { "tx_bytes" },
7391 { "tx_error_bytes" },
7392 { "rx_ucast_packets" },
7393 { "rx_mcast_packets" },
7394 { "rx_bcast_packets" },
7395 { "tx_ucast_packets" },
7396 { "tx_mcast_packets" },
7397 { "tx_bcast_packets" },
7398 { "tx_mac_errors" },
7399 { "tx_carrier_errors" },
7400 { "rx_crc_errors" },
7401 { "rx_align_errors" },
7402 { "tx_single_collisions" },
7403 { "tx_multi_collisions" },
7404 { "tx_deferred" },
7405 { "tx_excess_collisions" },
7406 { "tx_late_collisions" },
7407 { "tx_total_collisions" },
7408 { "rx_fragments" },
7409 { "rx_jabbers" },
7410 { "rx_undersize_packets" },
7411 { "rx_oversize_packets" },
7412 { "rx_64_byte_packets" },
7413 { "rx_65_to_127_byte_packets" },
7414 { "rx_128_to_255_byte_packets" },
7415 { "rx_256_to_511_byte_packets" },
7416 { "rx_512_to_1023_byte_packets" },
7417 { "rx_1024_to_1522_byte_packets" },
7418 { "rx_1523_to_9022_byte_packets" },
7419 { "tx_64_byte_packets" },
7420 { "tx_65_to_127_byte_packets" },
7421 { "tx_128_to_255_byte_packets" },
7422 { "tx_256_to_511_byte_packets" },
7423 { "tx_512_to_1023_byte_packets" },
7424 { "tx_1024_to_1522_byte_packets" },
7425 { "tx_1523_to_9022_byte_packets" },
7426 { "rx_xon_frames" },
7427 { "rx_xoff_frames" },
7428 { "tx_xon_frames" },
7429 { "tx_xoff_frames" },
7430 { "rx_mac_ctrl_frames" },
7431 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007432 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007433 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007434 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007435};
7436
Jim Cromie0db83cd2012-04-10 14:56:03 +00007437#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007438
Michael Chanb6016b72005-05-26 13:03:09 -07007439#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7440
Arjan van de Venf71e1302006-03-03 21:33:57 -05007441static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007442 STATS_OFFSET32(stat_IfHCInOctets_hi),
7443 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7444 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7445 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7446 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7447 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7448 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7449 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7450 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7451 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7452 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007453 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7454 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7455 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7456 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7457 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7458 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7459 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7460 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7461 STATS_OFFSET32(stat_EtherStatsCollisions),
7462 STATS_OFFSET32(stat_EtherStatsFragments),
7463 STATS_OFFSET32(stat_EtherStatsJabbers),
7464 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7465 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7466 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7467 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7468 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7469 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7470 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7471 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7472 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7473 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7474 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7475 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7476 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7477 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7478 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7479 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7480 STATS_OFFSET32(stat_XonPauseFramesReceived),
7481 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7482 STATS_OFFSET32(stat_OutXonSent),
7483 STATS_OFFSET32(stat_OutXoffSent),
7484 STATS_OFFSET32(stat_MacControlFramesReceived),
7485 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007486 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007487 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007488 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007489};
7490
7491/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7492 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007493 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007494static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007495 8,0,8,8,8,8,8,8,8,8,
7496 4,0,4,4,4,4,4,4,4,4,
7497 4,4,4,4,4,4,4,4,4,4,
7498 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007499 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007500};
7501
Michael Chan5b0c76a2005-11-04 08:45:49 -08007502static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7503 8,0,8,8,8,8,8,8,8,8,
7504 4,4,4,4,4,4,4,4,4,4,
7505 4,4,4,4,4,4,4,4,4,4,
7506 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007507 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007508};
7509
Michael Chanb6016b72005-05-26 13:03:09 -07007510#define BNX2_NUM_TESTS 6
7511
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007512static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007513 char string[ETH_GSTRING_LEN];
7514} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7515 { "register_test (offline)" },
7516 { "memory_test (offline)" },
7517 { "loopback_test (offline)" },
7518 { "nvram_test (online)" },
7519 { "interrupt_test (online)" },
7520 { "link_test (online)" },
7521};
7522
7523static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007524bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007525{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007526 switch (sset) {
7527 case ETH_SS_TEST:
7528 return BNX2_NUM_TESTS;
7529 case ETH_SS_STATS:
7530 return BNX2_NUM_STATS;
7531 default:
7532 return -EOPNOTSUPP;
7533 }
Michael Chanb6016b72005-05-26 13:03:09 -07007534}
7535
7536static void
7537bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7538{
Michael Chan972ec0d2006-01-23 16:12:43 -08007539 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007540
7541 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7542 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007543 int i;
7544
Michael Chan212f9932010-04-27 11:28:10 +00007545 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007546 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7547 bnx2_free_skbs(bp);
7548
7549 if (bnx2_test_registers(bp) != 0) {
7550 buf[0] = 1;
7551 etest->flags |= ETH_TEST_FL_FAILED;
7552 }
7553 if (bnx2_test_memory(bp) != 0) {
7554 buf[1] = 1;
7555 etest->flags |= ETH_TEST_FL_FAILED;
7556 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007557 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007558 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007559
Michael Chan9f52b562008-10-09 12:21:46 -07007560 if (!netif_running(bp->dev))
7561 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007562 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007563 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007564 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007565 }
7566
7567 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007568 for (i = 0; i < 7; i++) {
7569 if (bp->link_up)
7570 break;
7571 msleep_interruptible(1000);
7572 }
Michael Chanb6016b72005-05-26 13:03:09 -07007573 }
7574
7575 if (bnx2_test_nvram(bp) != 0) {
7576 buf[3] = 1;
7577 etest->flags |= ETH_TEST_FL_FAILED;
7578 }
7579 if (bnx2_test_intr(bp) != 0) {
7580 buf[4] = 1;
7581 etest->flags |= ETH_TEST_FL_FAILED;
7582 }
7583
7584 if (bnx2_test_link(bp) != 0) {
7585 buf[5] = 1;
7586 etest->flags |= ETH_TEST_FL_FAILED;
7587
7588 }
7589}
7590
7591static void
7592bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7593{
7594 switch (stringset) {
7595 case ETH_SS_STATS:
7596 memcpy(buf, bnx2_stats_str_arr,
7597 sizeof(bnx2_stats_str_arr));
7598 break;
7599 case ETH_SS_TEST:
7600 memcpy(buf, bnx2_tests_str_arr,
7601 sizeof(bnx2_tests_str_arr));
7602 break;
7603 }
7604}
7605
Michael Chanb6016b72005-05-26 13:03:09 -07007606static void
7607bnx2_get_ethtool_stats(struct net_device *dev,
7608 struct ethtool_stats *stats, u64 *buf)
7609{
Michael Chan972ec0d2006-01-23 16:12:43 -08007610 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007611 int i;
7612 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007613 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007614 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007615
7616 if (hw_stats == NULL) {
7617 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7618 return;
7619 }
7620
Michael Chan4ce45e02012-12-06 10:33:10 +00007621 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) ||
7622 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) ||
7623 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A2) ||
7624 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007625 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007626 else
7627 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007628
7629 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007630 unsigned long offset;
7631
Michael Chanb6016b72005-05-26 13:03:09 -07007632 if (stats_len_arr[i] == 0) {
7633 /* skip this counter */
7634 buf[i] = 0;
7635 continue;
7636 }
Michael Chan354fcd72010-01-17 07:30:44 +00007637
7638 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007639 if (stats_len_arr[i] == 4) {
7640 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007641 buf[i] = (u64) *(hw_stats + offset) +
7642 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007643 continue;
7644 }
7645 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007646 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7647 *(hw_stats + offset + 1) +
7648 (((u64) *(temp_stats + offset)) << 32) +
7649 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007650 }
7651}
7652
7653static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007654bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007655{
Michael Chan972ec0d2006-01-23 16:12:43 -08007656 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007657
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007658 switch (state) {
7659 case ETHTOOL_ID_ACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007660 bp->leds_save = BNX2_RD(bp, BNX2_MISC_CFG);
7661 BNX2_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007662 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007663
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007664 case ETHTOOL_ID_ON:
Michael Chane503e062012-12-06 10:33:08 +00007665 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7666 BNX2_EMAC_LED_1000MB_OVERRIDE |
7667 BNX2_EMAC_LED_100MB_OVERRIDE |
7668 BNX2_EMAC_LED_10MB_OVERRIDE |
7669 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7670 BNX2_EMAC_LED_TRAFFIC);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007671 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007672
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007673 case ETHTOOL_ID_OFF:
Michael Chane503e062012-12-06 10:33:08 +00007674 BNX2_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007675 break;
7676
7677 case ETHTOOL_ID_INACTIVE:
Michael Chane503e062012-12-06 10:33:08 +00007678 BNX2_WR(bp, BNX2_EMAC_LED, 0);
7679 BNX2_WR(bp, BNX2_MISC_CFG, bp->leds_save);
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007680 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007681 }
Michael Chan9f52b562008-10-09 12:21:46 -07007682
Michael Chanb6016b72005-05-26 13:03:09 -07007683 return 0;
7684}
7685
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007686static netdev_features_t
7687bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007688{
7689 struct bnx2 *bp = netdev_priv(dev);
7690
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007691 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Patrick McHardyf6469682013-04-19 02:04:27 +00007692 features |= NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007693
7694 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007695}
7696
Michael Chanfdc85412010-07-03 20:42:16 +00007697static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007698bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007699{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007700 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007701
Michael Chan7c810472011-01-24 12:59:02 +00007702 /* TSO with VLAN tag won't work with current firmware */
Patrick McHardyf6469682013-04-19 02:04:27 +00007703 if (features & NETIF_F_HW_VLAN_CTAG_TX)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007704 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7705 else
7706 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007707
Patrick McHardyf6469682013-04-19 02:04:27 +00007708 if ((!!(features & NETIF_F_HW_VLAN_CTAG_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007709 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7710 netif_running(dev)) {
7711 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007712 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007713 bnx2_set_rx_mode(dev);
7714 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7715 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007716 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007717 }
7718
7719 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007720}
7721
Michael Chanb0332812012-02-05 15:24:38 +00007722static void bnx2_get_channels(struct net_device *dev,
7723 struct ethtool_channels *channels)
7724{
7725 struct bnx2 *bp = netdev_priv(dev);
7726 u32 max_rx_rings = 1;
7727 u32 max_tx_rings = 1;
7728
7729 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7730 max_rx_rings = RX_MAX_RINGS;
7731 max_tx_rings = TX_MAX_RINGS;
7732 }
7733
7734 channels->max_rx = max_rx_rings;
7735 channels->max_tx = max_tx_rings;
7736 channels->max_other = 0;
7737 channels->max_combined = 0;
7738 channels->rx_count = bp->num_rx_rings;
7739 channels->tx_count = bp->num_tx_rings;
7740 channels->other_count = 0;
7741 channels->combined_count = 0;
7742}
7743
7744static int bnx2_set_channels(struct net_device *dev,
7745 struct ethtool_channels *channels)
7746{
7747 struct bnx2 *bp = netdev_priv(dev);
7748 u32 max_rx_rings = 1;
7749 u32 max_tx_rings = 1;
7750 int rc = 0;
7751
7752 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7753 max_rx_rings = RX_MAX_RINGS;
7754 max_tx_rings = TX_MAX_RINGS;
7755 }
7756 if (channels->rx_count > max_rx_rings ||
7757 channels->tx_count > max_tx_rings)
7758 return -EINVAL;
7759
7760 bp->num_req_rx_rings = channels->rx_count;
7761 bp->num_req_tx_rings = channels->tx_count;
7762
7763 if (netif_running(dev))
7764 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7765 bp->tx_ring_size, true);
7766
7767 return rc;
7768}
7769
Jeff Garzik7282d492006-09-13 14:30:00 -04007770static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007771 .get_settings = bnx2_get_settings,
7772 .set_settings = bnx2_set_settings,
7773 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007774 .get_regs_len = bnx2_get_regs_len,
7775 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007776 .get_wol = bnx2_get_wol,
7777 .set_wol = bnx2_set_wol,
7778 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007779 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007780 .get_eeprom_len = bnx2_get_eeprom_len,
7781 .get_eeprom = bnx2_get_eeprom,
7782 .set_eeprom = bnx2_set_eeprom,
7783 .get_coalesce = bnx2_get_coalesce,
7784 .set_coalesce = bnx2_set_coalesce,
7785 .get_ringparam = bnx2_get_ringparam,
7786 .set_ringparam = bnx2_set_ringparam,
7787 .get_pauseparam = bnx2_get_pauseparam,
7788 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007789 .self_test = bnx2_self_test,
7790 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007791 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007792 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007793 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007794 .get_channels = bnx2_get_channels,
7795 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007796};
7797
7798/* Called with rtnl_lock */
7799static int
7800bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7801{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007802 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007803 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007804 int err;
7805
7806 switch(cmd) {
7807 case SIOCGMIIPHY:
7808 data->phy_id = bp->phy_addr;
7809
7810 /* fallthru */
7811 case SIOCGMIIREG: {
7812 u32 mii_regval;
7813
Michael Chan583c28e2008-01-21 19:51:35 -08007814 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007815 return -EOPNOTSUPP;
7816
Michael Chandad3e452007-05-03 13:18:03 -07007817 if (!netif_running(dev))
7818 return -EAGAIN;
7819
Michael Chanc770a652005-08-25 15:38:39 -07007820 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007821 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007822 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007823
7824 data->val_out = mii_regval;
7825
7826 return err;
7827 }
7828
7829 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007830 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007831 return -EOPNOTSUPP;
7832
Michael Chandad3e452007-05-03 13:18:03 -07007833 if (!netif_running(dev))
7834 return -EAGAIN;
7835
Michael Chanc770a652005-08-25 15:38:39 -07007836 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007837 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007838 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007839
7840 return err;
7841
7842 default:
7843 /* do nothing */
7844 break;
7845 }
7846 return -EOPNOTSUPP;
7847}
7848
7849/* Called with rtnl_lock */
7850static int
7851bnx2_change_mac_addr(struct net_device *dev, void *p)
7852{
7853 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007854 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007855
Michael Chan73eef4c2005-08-25 15:39:15 -07007856 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007857 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007858
Michael Chanb6016b72005-05-26 13:03:09 -07007859 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7860 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007861 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007862
7863 return 0;
7864}
7865
7866/* Called with rtnl_lock */
7867static int
7868bnx2_change_mtu(struct net_device *dev, int new_mtu)
7869{
Michael Chan972ec0d2006-01-23 16:12:43 -08007870 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007871
7872 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7873 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7874 return -EINVAL;
7875
7876 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007877 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7878 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007879}
7880
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007881#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007882static void
7883poll_bnx2(struct net_device *dev)
7884{
Michael Chan972ec0d2006-01-23 16:12:43 -08007885 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007886 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007887
Neil Hormanb2af2c12008-11-12 16:23:44 -08007888 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007889 struct bnx2_irq *irq = &bp->irq_tbl[i];
7890
7891 disable_irq(irq->vector);
7892 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7893 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007894 }
Michael Chanb6016b72005-05-26 13:03:09 -07007895}
7896#endif
7897
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007898static void
Michael Chan253c8b72007-01-08 19:56:01 -08007899bnx2_get_5709_media(struct bnx2 *bp)
7900{
Michael Chane503e062012-12-06 10:33:08 +00007901 u32 val = BNX2_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
Michael Chan253c8b72007-01-08 19:56:01 -08007902 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7903 u32 strap;
7904
7905 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7906 return;
7907 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007908 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007909 return;
7910 }
7911
7912 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7913 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7914 else
7915 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7916
Michael Chanaefd90e2012-06-16 15:45:43 +00007917 if (bp->func == 0) {
Michael Chan253c8b72007-01-08 19:56:01 -08007918 switch (strap) {
7919 case 0x4:
7920 case 0x5:
7921 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007922 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007923 return;
7924 }
7925 } else {
7926 switch (strap) {
7927 case 0x1:
7928 case 0x2:
7929 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007930 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007931 return;
7932 }
7933 }
7934}
7935
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007936static void
Michael Chan883e5152007-05-03 13:25:11 -07007937bnx2_get_pci_speed(struct bnx2 *bp)
7938{
7939 u32 reg;
7940
Michael Chane503e062012-12-06 10:33:08 +00007941 reg = BNX2_RD(bp, BNX2_PCICFG_MISC_STATUS);
Michael Chan883e5152007-05-03 13:25:11 -07007942 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7943 u32 clkreg;
7944
David S. Millerf86e82f2008-01-21 17:15:40 -08007945 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007946
Michael Chane503e062012-12-06 10:33:08 +00007947 clkreg = BNX2_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
Michael Chan883e5152007-05-03 13:25:11 -07007948
7949 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7950 switch (clkreg) {
7951 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7952 bp->bus_speed_mhz = 133;
7953 break;
7954
7955 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7956 bp->bus_speed_mhz = 100;
7957 break;
7958
7959 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7960 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7961 bp->bus_speed_mhz = 66;
7962 break;
7963
7964 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7965 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7966 bp->bus_speed_mhz = 50;
7967 break;
7968
7969 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7970 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7971 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7972 bp->bus_speed_mhz = 33;
7973 break;
7974 }
7975 }
7976 else {
7977 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7978 bp->bus_speed_mhz = 66;
7979 else
7980 bp->bus_speed_mhz = 33;
7981 }
7982
7983 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007984 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007985
7986}
7987
Bill Pembertoncfd95a62012-12-03 09:22:58 -05007988static void
Michael Chan76d99062009-12-03 09:46:34 +00007989bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7990{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007991 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007992 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007993 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007994
Michael Chan012093f2009-12-03 15:58:00 -08007995#define BNX2_VPD_NVRAM_OFFSET 0x300
7996#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007997#define BNX2_MAX_VER_SLEN 30
7998
7999 data = kmalloc(256, GFP_KERNEL);
8000 if (!data)
8001 return;
8002
Michael Chan012093f2009-12-03 15:58:00 -08008003 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
8004 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00008005 if (rc)
8006 goto vpd_done;
8007
Michael Chan012093f2009-12-03 15:58:00 -08008008 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
8009 data[i] = data[i + BNX2_VPD_LEN + 3];
8010 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8011 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8012 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00008013 }
8014
Matt Carlsondf25bc32010-02-26 14:04:44 +00008015 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8016 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00008017 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008018
8019 rosize = pci_vpd_lrdt_size(&data[i]);
8020 i += PCI_VPD_LRDT_TAG_SIZE;
8021 block_end = i + rosize;
8022
8023 if (block_end > BNX2_VPD_LEN)
8024 goto vpd_done;
8025
8026 j = pci_vpd_find_info_keyword(data, i, rosize,
8027 PCI_VPD_RO_KEYWORD_MFR_ID);
8028 if (j < 0)
8029 goto vpd_done;
8030
8031 len = pci_vpd_info_field_size(&data[j]);
8032
8033 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8034 if (j + len > block_end || len != 4 ||
8035 memcmp(&data[j], "1028", 4))
8036 goto vpd_done;
8037
8038 j = pci_vpd_find_info_keyword(data, i, rosize,
8039 PCI_VPD_RO_KEYWORD_VENDOR0);
8040 if (j < 0)
8041 goto vpd_done;
8042
8043 len = pci_vpd_info_field_size(&data[j]);
8044
8045 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8046 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8047 goto vpd_done;
8048
8049 memcpy(bp->fw_version, &data[j], len);
8050 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008051
8052vpd_done:
8053 kfree(data);
8054}
8055
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008056static int
Michael Chanb6016b72005-05-26 13:03:09 -07008057bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8058{
8059 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008060 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008061 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008062 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008063 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008064
Michael Chanb6016b72005-05-26 13:03:09 -07008065 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008066 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008067
8068 bp->flags = 0;
8069 bp->phy_flags = 0;
8070
Michael Chan354fcd72010-01-17 07:30:44 +00008071 bp->temp_stats_blk =
8072 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8073
8074 if (bp->temp_stats_blk == NULL) {
8075 rc = -ENOMEM;
8076 goto err_out;
8077 }
8078
Michael Chanb6016b72005-05-26 13:03:09 -07008079 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8080 rc = pci_enable_device(pdev);
8081 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008082 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008083 goto err_out;
8084 }
8085
8086 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008087 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008088 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008089 rc = -ENODEV;
8090 goto err_out_disable;
8091 }
8092
8093 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8094 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008095 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008096 goto err_out_disable;
8097 }
8098
8099 pci_set_master(pdev);
8100
Yijing Wang85768272013-06-18 16:12:37 +08008101 bp->pm_cap = pdev->pm_cap;
Michael Chanb6016b72005-05-26 13:03:09 -07008102 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008103 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008104 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008105 rc = -EIO;
8106 goto err_out_release;
8107 }
8108
Michael Chanb6016b72005-05-26 13:03:09 -07008109 bp->dev = dev;
8110 bp->pdev = pdev;
8111
8112 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008113 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008114#ifdef BCM_CNIC
8115 mutex_init(&bp->cnic_lock);
8116#endif
David Howellsc4028952006-11-22 14:57:56 +00008117 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008118
Francois Romieuc0357e92012-03-09 14:51:47 +01008119 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8120 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008121 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008122 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008123 rc = -ENOMEM;
8124 goto err_out_release;
8125 }
8126
8127 /* Configure byte swap and enable write to the reg_window registers.
8128 * Rely on CPU to do target byte swapping on big endian systems
8129 * The chip's target access swapping will not swap all accesses
8130 */
Michael Chane503e062012-12-06 10:33:08 +00008131 BNX2_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8132 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8133 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008134
Michael Chane503e062012-12-06 10:33:08 +00008135 bp->chip_id = BNX2_RD(bp, BNX2_MISC_ID);
Michael Chanb6016b72005-05-26 13:03:09 -07008136
Michael Chan4ce45e02012-12-06 10:33:10 +00008137 if (BNX2_CHIP(bp) == BNX2_CHIP_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008138 if (!pci_is_pcie(pdev)) {
8139 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008140 rc = -EIO;
8141 goto err_out_unmap;
8142 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008143 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan4ce45e02012-12-06 10:33:10 +00008144 if (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008145 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008146
8147 /* AER (Advanced Error Reporting) hooks */
8148 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008149 if (!err)
8150 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008151
Michael Chan883e5152007-05-03 13:25:11 -07008152 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008153 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8154 if (bp->pcix_cap == 0) {
8155 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008156 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008157 rc = -EIO;
8158 goto err_out_unmap;
8159 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008160 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008161 }
8162
Michael Chan4ce45e02012-12-06 10:33:10 +00008163 if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8164 BNX2_CHIP_REV(bp) != BNX2_CHIP_REV_Ax) {
Yijing Wang555a8422013-08-08 21:02:22 +08008165 if (pdev->msix_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008166 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008167 }
8168
Michael Chan4ce45e02012-12-06 10:33:10 +00008169 if (BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A0 &&
8170 BNX2_CHIP_ID(bp) != BNX2_CHIP_ID_5706_A1) {
Yijing Wang555a8422013-08-08 21:02:22 +08008171 if (pdev->msi_cap)
David S. Millerf86e82f2008-01-21 17:15:40 -08008172 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008173 }
8174
Michael Chan40453c82007-05-03 13:19:18 -07008175 /* 5708 cannot support DMA addresses > 40-bit. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008176 if (BNX2_CHIP(bp) == BNX2_CHIP_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008177 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008178 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008179 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008180
8181 /* Configure DMA attributes. */
8182 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8183 dev->features |= NETIF_F_HIGHDMA;
8184 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8185 if (rc) {
8186 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008187 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008188 goto err_out_unmap;
8189 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008190 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008191 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008192 goto err_out_unmap;
8193 }
8194
David S. Millerf86e82f2008-01-21 17:15:40 -08008195 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008196 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008197
8198 /* 5706A0 may falsely detect SERR and PERR. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008199 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chane503e062012-12-06 10:33:08 +00008200 reg = BNX2_RD(bp, PCI_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07008201 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Michael Chane503e062012-12-06 10:33:08 +00008202 BNX2_WR(bp, PCI_COMMAND, reg);
Michael Chan4ce45e02012-12-06 10:33:10 +00008203 } else if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008204 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008205
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008206 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008207 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008208 goto err_out_unmap;
8209 }
8210
8211 bnx2_init_nvram(bp);
8212
Michael Chan2726d6e2008-01-29 21:35:05 -08008213 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008214
Michael Chanaefd90e2012-06-16 15:45:43 +00008215 if (bnx2_reg_rd_ind(bp, BNX2_MCP_TOE_ID) & BNX2_MCP_TOE_ID_FUNCTION_ID)
8216 bp->func = 1;
8217
Michael Chane3648b32005-11-04 08:51:21 -08008218 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008219 BNX2_SHM_HDR_SIGNATURE_SIG) {
Michael Chanaefd90e2012-06-16 15:45:43 +00008220 u32 off = bp->func << 2;
Michael Chan24cb2302007-01-25 15:49:56 -08008221
Michael Chan2726d6e2008-01-29 21:35:05 -08008222 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008223 } else
Michael Chane3648b32005-11-04 08:51:21 -08008224 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8225
Michael Chanb6016b72005-05-26 13:03:09 -07008226 /* Get the permanent MAC address. First we need to make sure the
8227 * firmware is actually running.
8228 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008229 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008230
8231 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8232 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008233 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008234 rc = -ENODEV;
8235 goto err_out_unmap;
8236 }
8237
Michael Chan76d99062009-12-03 09:46:34 +00008238 bnx2_read_vpd_fw_ver(bp);
8239
8240 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008241 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008242 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008243 u8 num, k, skip0;
8244
Michael Chan76d99062009-12-03 09:46:34 +00008245 if (i == 0) {
8246 bp->fw_version[j++] = 'b';
8247 bp->fw_version[j++] = 'c';
8248 bp->fw_version[j++] = ' ';
8249 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008250 num = (u8) (reg >> (24 - (i * 8)));
8251 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8252 if (num >= k || !skip0 || k == 1) {
8253 bp->fw_version[j++] = (num / k) + '0';
8254 skip0 = 0;
8255 }
8256 }
8257 if (i != 2)
8258 bp->fw_version[j++] = '.';
8259 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008260 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008261 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8262 bp->wol = 1;
8263
8264 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008265 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008266
8267 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008268 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008269 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8270 break;
8271 msleep(10);
8272 }
8273 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008274 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008275 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8276 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8277 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008278 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008279
Michael Chan76d99062009-12-03 09:46:34 +00008280 if (j < 32)
8281 bp->fw_version[j++] = ' ';
8282 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008283 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008284 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008285 memcpy(&bp->fw_version[j], &reg, 4);
8286 j += 4;
8287 }
8288 }
Michael Chanb6016b72005-05-26 13:03:09 -07008289
Michael Chan2726d6e2008-01-29 21:35:05 -08008290 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008291 bp->mac_addr[0] = (u8) (reg >> 8);
8292 bp->mac_addr[1] = (u8) reg;
8293
Michael Chan2726d6e2008-01-29 21:35:05 -08008294 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008295 bp->mac_addr[2] = (u8) (reg >> 24);
8296 bp->mac_addr[3] = (u8) (reg >> 16);
8297 bp->mac_addr[4] = (u8) (reg >> 8);
8298 bp->mac_addr[5] = (u8) reg;
8299
Michael Chan2bc40782012-12-06 10:33:09 +00008300 bp->tx_ring_size = BNX2_MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008301 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008302
Michael Chancf7474a2009-08-21 16:20:48 +00008303 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008304 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008305 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008306 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008307
Michael Chancf7474a2009-08-21 16:20:48 +00008308 bp->rx_quick_cons_trip_int = 2;
8309 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008310 bp->rx_ticks_int = 18;
8311 bp->rx_ticks = 18;
8312
Michael Chan7ea69202007-07-16 18:27:10 -07008313 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008314
Benjamin Liac392ab2008-09-18 16:40:49 -07008315 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008316
Michael Chan5b0c76a2005-11-04 08:45:49 -08008317 bp->phy_addr = 1;
8318
Michael Chanb6016b72005-05-26 13:03:09 -07008319 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan4ce45e02012-12-06 10:33:10 +00008320 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michael Chan253c8b72007-01-08 19:56:01 -08008321 bnx2_get_5709_media(bp);
Michael Chan4ce45e02012-12-06 10:33:10 +00008322 else if (BNX2_CHIP_BOND(bp) & BNX2_CHIP_BOND_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008323 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008324
Michael Chan0d8a6572007-07-07 22:49:43 -07008325 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008326 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008327 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008328 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008329 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008330 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008331 bp->wol = 0;
8332 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008333 if (BNX2_CHIP(bp) == BNX2_CHIP_5706) {
Michael Chan38ea3682008-02-23 19:48:57 -08008334 /* Don't do parallel detect on this board because of
8335 * some board problems. The link will not go down
8336 * if we do parallel detect.
8337 */
8338 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8339 pdev->subsystem_device == 0x310c)
8340 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8341 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008342 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008343 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008344 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008345 }
Michael Chan4ce45e02012-12-06 10:33:10 +00008346 } else if (BNX2_CHIP(bp) == BNX2_CHIP_5706 ||
8347 BNX2_CHIP(bp) == BNX2_CHIP_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008348 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chan4ce45e02012-12-06 10:33:10 +00008349 else if (BNX2_CHIP(bp) == BNX2_CHIP_5709 &&
8350 (BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Ax ||
8351 BNX2_CHIP_REV(bp) == BNX2_CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008352 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008353
Michael Chan7c62e832008-07-14 22:39:03 -07008354 bnx2_init_fw_cap(bp);
8355
Michael Chan4ce45e02012-12-06 10:33:10 +00008356 if ((BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_A0) ||
8357 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B0) ||
8358 (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5708_B1) ||
Michael Chane503e062012-12-06 10:33:08 +00008359 !(BNX2_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008360 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008361 bp->wol = 0;
8362 }
Michael Chandda1e392006-01-23 16:08:14 -08008363
Michael Chan6d5e85c2013-08-06 15:50:08 -07008364 if (bp->flags & BNX2_FLAG_NO_WOL)
8365 device_set_wakeup_capable(&bp->pdev->dev, false);
8366 else
8367 device_set_wakeup_enable(&bp->pdev->dev, bp->wol);
8368
Michael Chan4ce45e02012-12-06 10:33:10 +00008369 if (BNX2_CHIP_ID(bp) == BNX2_CHIP_ID_5706_A0) {
Michael Chanb6016b72005-05-26 13:03:09 -07008370 bp->tx_quick_cons_trip_int =
8371 bp->tx_quick_cons_trip;
8372 bp->tx_ticks_int = bp->tx_ticks;
8373 bp->rx_quick_cons_trip_int =
8374 bp->rx_quick_cons_trip;
8375 bp->rx_ticks_int = bp->rx_ticks;
8376 bp->comp_prod_trip_int = bp->comp_prod_trip;
8377 bp->com_ticks_int = bp->com_ticks;
8378 bp->cmd_ticks_int = bp->cmd_ticks;
8379 }
8380
Michael Chanf9317a42006-09-29 17:06:23 -07008381 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8382 *
8383 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8384 * with byte enables disabled on the unused 32-bit word. This is legal
8385 * but causes problems on the AMD 8132 which will eventually stop
8386 * responding after a while.
8387 *
8388 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008389 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008390 */
Michael Chan4ce45e02012-12-06 10:33:10 +00008391 if (BNX2_CHIP(bp) == BNX2_CHIP_5706 && disable_msi == 0) {
Michael Chanf9317a42006-09-29 17:06:23 -07008392 struct pci_dev *amd_8132 = NULL;
8393
8394 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8395 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8396 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008397
Auke Kok44c10132007-06-08 15:46:36 -07008398 if (amd_8132->revision >= 0x10 &&
8399 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008400 disable_msi = 1;
8401 pci_dev_put(amd_8132);
8402 break;
8403 }
8404 }
8405 }
8406
Michael Chandeaf3912007-07-07 22:48:00 -07008407 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008408 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8409
Michael Chancd339a02005-08-25 15:35:24 -07008410 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008411 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008412 bp->timer.data = (unsigned long) bp;
8413 bp->timer.function = bnx2_timer;
8414
Michael Chan7625eb22011-06-08 19:29:36 +00008415#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008416 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8417 bp->cnic_eth_dev.max_iscsi_conn =
8418 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8419 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00008420 bp->cnic_probe = bnx2_cnic_probe;
Michael Chan7625eb22011-06-08 19:29:36 +00008421#endif
Michael Chanc239f272010-10-11 16:12:28 -07008422 pci_save_state(pdev);
8423
Michael Chanb6016b72005-05-26 13:03:09 -07008424 return 0;
8425
8426err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008427 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008428 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008429 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8430 }
Michael Chanc239f272010-10-11 16:12:28 -07008431
Francois Romieuc0357e92012-03-09 14:51:47 +01008432 pci_iounmap(pdev, bp->regview);
8433 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008434
8435err_out_release:
8436 pci_release_regions(pdev);
8437
8438err_out_disable:
8439 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008440
8441err_out:
8442 return rc;
8443}
8444
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008445static char *
Michael Chan883e5152007-05-03 13:25:11 -07008446bnx2_bus_string(struct bnx2 *bp, char *str)
8447{
8448 char *s = str;
8449
David S. Millerf86e82f2008-01-21 17:15:40 -08008450 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008451 s += sprintf(s, "PCI Express");
8452 } else {
8453 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008454 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008455 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008456 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008457 s += sprintf(s, " 32-bit");
8458 else
8459 s += sprintf(s, " 64-bit");
8460 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8461 }
8462 return str;
8463}
8464
Michael Chanf048fa92010-06-01 15:05:36 +00008465static void
8466bnx2_del_napi(struct bnx2 *bp)
8467{
8468 int i;
8469
8470 for (i = 0; i < bp->irq_nvecs; i++)
8471 netif_napi_del(&bp->bnx2_napi[i].napi);
8472}
8473
8474static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008475bnx2_init_napi(struct bnx2 *bp)
8476{
Michael Chanb4b36042007-12-20 19:59:30 -08008477 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008478
Benjamin Li4327ba42010-03-23 13:13:11 +00008479 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008480 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8481 int (*poll)(struct napi_struct *, int);
8482
8483 if (i == 0)
8484 poll = bnx2_poll;
8485 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008486 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008487
8488 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008489 bnapi->bp = bp;
8490 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008491}
8492
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008493static const struct net_device_ops bnx2_netdev_ops = {
8494 .ndo_open = bnx2_open,
8495 .ndo_start_xmit = bnx2_start_xmit,
8496 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008497 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008498 .ndo_set_rx_mode = bnx2_set_rx_mode,
8499 .ndo_do_ioctl = bnx2_ioctl,
8500 .ndo_validate_addr = eth_validate_addr,
8501 .ndo_set_mac_address = bnx2_change_mac_addr,
8502 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008503 .ndo_fix_features = bnx2_fix_features,
8504 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008505 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008506#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008507 .ndo_poll_controller = poll_bnx2,
8508#endif
8509};
8510
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008511static int
Michael Chanb6016b72005-05-26 13:03:09 -07008512bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8513{
8514 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008515 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008516 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008517 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008518 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008519
8520 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008521 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008522
8523 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008524 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008525 if (!dev)
8526 return -ENOMEM;
8527
8528 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008529 if (rc < 0)
8530 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008531
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008532 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008533 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008534 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008535
Michael Chan972ec0d2006-01-23 16:12:43 -08008536 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008537
Michael Chan1b2f9222007-05-03 13:20:19 -07008538 pci_set_drvdata(pdev, dev);
8539
Joe Perchesd458cdf2013-10-01 19:04:40 -07008540 memcpy(dev->dev_addr, bp->mac_addr, ETH_ALEN);
Michael Chan1b2f9222007-05-03 13:20:19 -07008541
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008542 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8543 NETIF_F_TSO | NETIF_F_TSO_ECN |
8544 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8545
Michael Chan4ce45e02012-12-06 10:33:10 +00008546 if (BNX2_CHIP(bp) == BNX2_CHIP_5709)
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008547 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8548
8549 dev->vlan_features = dev->hw_features;
Patrick McHardyf6469682013-04-19 02:04:27 +00008550 dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008551 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008552 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008553
Michael Chanb6016b72005-05-26 13:03:09 -07008554 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008555 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008556 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008557 }
8558
Francois Romieuc0357e92012-03-09 14:51:47 +01008559 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8560 "node addr %pM\n", board_info[ent->driver_data].name,
Michael Chan4ce45e02012-12-06 10:33:10 +00008561 ((BNX2_CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8562 ((BNX2_CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008563 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8564 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008565
Michael Chanb6016b72005-05-26 13:03:09 -07008566 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008567
8568error:
Michael Chanfda4d852012-12-11 18:24:20 -08008569 pci_iounmap(pdev, bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008570 pci_release_regions(pdev);
8571 pci_disable_device(pdev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008572err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008573 free_netdev(dev);
8574 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008575}
8576
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008577static void
Michael Chanb6016b72005-05-26 13:03:09 -07008578bnx2_remove_one(struct pci_dev *pdev)
8579{
8580 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008581 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008582
8583 unregister_netdev(dev);
8584
Neil Horman8333a462011-04-26 10:30:11 +00008585 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008586 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008587
Francois Romieuc0357e92012-03-09 14:51:47 +01008588 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008589
Michael Chan354fcd72010-01-17 07:30:44 +00008590 kfree(bp->temp_stats_blk);
8591
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008592 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008593 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008594 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8595 }
John Feeneycd709aa2010-08-22 17:45:53 +00008596
françois romieu7880b722011-09-30 00:36:52 +00008597 bnx2_release_firmware(bp);
8598
Michael Chanc239f272010-10-11 16:12:28 -07008599 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008600
Michael Chanb6016b72005-05-26 13:03:09 -07008601 pci_release_regions(pdev);
8602 pci_disable_device(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008603}
8604
8605static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008606bnx2_suspend(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008607{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008608 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008609 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008610 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008611
Michael Chan28fb4eb2013-08-06 15:50:10 -07008612 if (netif_running(dev)) {
8613 cancel_work_sync(&bp->reset_task);
8614 bnx2_netif_stop(bp, true);
8615 netif_device_detach(dev);
8616 del_timer_sync(&bp->timer);
8617 bnx2_shutdown_chip(bp);
8618 __bnx2_free_irq(bp);
8619 bnx2_free_skbs(bp);
8620 }
8621 bnx2_setup_wol(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008622 return 0;
8623}
8624
8625static int
Michael Chan28fb4eb2013-08-06 15:50:10 -07008626bnx2_resume(struct device *device)
Michael Chanb6016b72005-05-26 13:03:09 -07008627{
Michael Chan28fb4eb2013-08-06 15:50:10 -07008628 struct pci_dev *pdev = to_pci_dev(device);
Michael Chanb6016b72005-05-26 13:03:09 -07008629 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008630 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008631
8632 if (!netif_running(dev))
8633 return 0;
8634
Pavel Machek829ca9a2005-09-03 15:56:56 -07008635 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008636 netif_device_attach(dev);
Michael Chan28fb4eb2013-08-06 15:50:10 -07008637 bnx2_request_irq(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07008638 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008639 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008640 return 0;
8641}
8642
Michael Chan28fb4eb2013-08-06 15:50:10 -07008643#ifdef CONFIG_PM_SLEEP
8644static SIMPLE_DEV_PM_OPS(bnx2_pm_ops, bnx2_suspend, bnx2_resume);
8645#define BNX2_PM_OPS (&bnx2_pm_ops)
8646
8647#else
8648
8649#define BNX2_PM_OPS NULL
8650
8651#endif /* CONFIG_PM_SLEEP */
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008652/**
8653 * bnx2_io_error_detected - called when PCI error is detected
8654 * @pdev: Pointer to PCI device
8655 * @state: The current pci connection state
8656 *
8657 * This function is called after a PCI bus error affecting
8658 * this device has been detected.
8659 */
8660static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8661 pci_channel_state_t state)
8662{
8663 struct net_device *dev = pci_get_drvdata(pdev);
8664 struct bnx2 *bp = netdev_priv(dev);
8665
8666 rtnl_lock();
8667 netif_device_detach(dev);
8668
Dean Nelson2ec3de22009-07-31 09:13:18 +00008669 if (state == pci_channel_io_perm_failure) {
8670 rtnl_unlock();
8671 return PCI_ERS_RESULT_DISCONNECT;
8672 }
8673
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008674 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008675 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008676 del_timer_sync(&bp->timer);
8677 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8678 }
8679
8680 pci_disable_device(pdev);
8681 rtnl_unlock();
8682
8683 /* Request a slot slot reset. */
8684 return PCI_ERS_RESULT_NEED_RESET;
8685}
8686
8687/**
8688 * bnx2_io_slot_reset - called after the pci bus has been reset.
8689 * @pdev: Pointer to PCI device
8690 *
8691 * Restart the card from scratch, as if from a cold-boot.
8692 */
8693static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8694{
8695 struct net_device *dev = pci_get_drvdata(pdev);
8696 struct bnx2 *bp = netdev_priv(dev);
Michael Chan02481bc2013-08-06 15:50:07 -07008697 pci_ers_result_t result = PCI_ERS_RESULT_DISCONNECT;
8698 int err = 0;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008699
8700 rtnl_lock();
8701 if (pci_enable_device(pdev)) {
8702 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008703 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008704 } else {
8705 pci_set_master(pdev);
8706 pci_restore_state(pdev);
8707 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008708
Michael Chan25bfb1d2013-08-06 15:50:11 -07008709 if (netif_running(dev))
Michael Chan02481bc2013-08-06 15:50:07 -07008710 err = bnx2_init_nic(bp, 1);
Michael Chan25bfb1d2013-08-06 15:50:11 -07008711
Michael Chan02481bc2013-08-06 15:50:07 -07008712 if (!err)
8713 result = PCI_ERS_RESULT_RECOVERED;
8714 }
8715
8716 if (result != PCI_ERS_RESULT_RECOVERED && netif_running(dev)) {
8717 bnx2_napi_enable(bp);
8718 dev_close(dev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008719 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008720 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008721
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008722 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008723 return result;
8724
John Feeneycd709aa2010-08-22 17:45:53 +00008725 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8726 if (err) {
8727 dev_err(&pdev->dev,
8728 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8729 err); /* non-fatal, continue */
8730 }
8731
8732 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008733}
8734
8735/**
8736 * bnx2_io_resume - called when traffic can start flowing again.
8737 * @pdev: Pointer to PCI device
8738 *
8739 * This callback is called when the error recovery driver tells us that
8740 * its OK to resume normal operation.
8741 */
8742static void bnx2_io_resume(struct pci_dev *pdev)
8743{
8744 struct net_device *dev = pci_get_drvdata(pdev);
8745 struct bnx2 *bp = netdev_priv(dev);
8746
8747 rtnl_lock();
8748 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008749 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008750
8751 netif_device_attach(dev);
8752 rtnl_unlock();
8753}
8754
Michael Chan25bfb1d2013-08-06 15:50:11 -07008755static void bnx2_shutdown(struct pci_dev *pdev)
8756{
8757 struct net_device *dev = pci_get_drvdata(pdev);
8758 struct bnx2 *bp;
8759
8760 if (!dev)
8761 return;
8762
8763 bp = netdev_priv(dev);
8764 if (!bp)
8765 return;
8766
8767 rtnl_lock();
8768 if (netif_running(dev))
8769 dev_close(bp->dev);
8770
8771 if (system_state == SYSTEM_POWER_OFF)
8772 bnx2_set_power_state(bp, PCI_D3hot);
8773
8774 rtnl_unlock();
8775}
8776
Michael Chanfda4d852012-12-11 18:24:20 -08008777static const struct pci_error_handlers bnx2_err_handler = {
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008778 .error_detected = bnx2_io_error_detected,
8779 .slot_reset = bnx2_io_slot_reset,
8780 .resume = bnx2_io_resume,
8781};
8782
Michael Chanb6016b72005-05-26 13:03:09 -07008783static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008784 .name = DRV_MODULE_NAME,
8785 .id_table = bnx2_pci_tbl,
8786 .probe = bnx2_init_one,
Bill Pembertoncfd95a62012-12-03 09:22:58 -05008787 .remove = bnx2_remove_one,
Michael Chan28fb4eb2013-08-06 15:50:10 -07008788 .driver.pm = BNX2_PM_OPS,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008789 .err_handler = &bnx2_err_handler,
Michael Chan25bfb1d2013-08-06 15:50:11 -07008790 .shutdown = bnx2_shutdown,
Michael Chanb6016b72005-05-26 13:03:09 -07008791};
8792
Peter Hüwe5a4123f2013-05-21 12:58:05 +00008793module_pci_driver(bnx2_pci_driver);