blob: 8b93dec66ec66263a765a8d22f234b1d93ae23e0 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020097
98/*
99 * Copy from radeon_drv.h so we don't have to include both and have conflicting
100 * symbol;
101 */
102#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
Jerome Glisse225758d2010-03-09 14:45:10 +0000103#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100104/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105#define RADEON_IB_POOL_SIZE 16
Michael Wittenc245cb92011-09-16 20:45:30 +0000106#define RADEON_DEBUGFS_MAX_COMPONENTS 32
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200107#define RADEONFB_CONN_LIMIT 4
Yang Zhaof657c2a2009-09-15 12:21:01 +1000108#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110/*
111 * Errata workarounds.
112 */
113enum radeon_pll_errata {
114 CHIP_ERRATA_R300_CG = 0x00000001,
115 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
116 CHIP_ERRATA_PLL_DELAY = 0x00000004
117};
118
119
120struct radeon_device;
121
122
123/*
124 * BIOS.
125 */
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000126#define ATRM_BIOS_PAGE 4096
127
Dave Airlie8edb3812010-03-01 21:50:01 +1100128#if defined(CONFIG_VGA_SWITCHEROO)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000129bool radeon_atrm_supported(struct pci_dev *pdev);
130int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
Dave Airlie8edb3812010-03-01 21:50:01 +1100131#else
132static inline bool radeon_atrm_supported(struct pci_dev *pdev)
133{
134 return false;
135}
136
137static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
138 return -EINVAL;
139}
140#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200141bool radeon_get_bios(struct radeon_device *rdev);
142
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000143
144/*
145 * Dummy page
146 */
147struct radeon_dummy_page {
148 struct page *page;
149 dma_addr_t addr;
150};
151int radeon_dummy_page_init(struct radeon_device *rdev);
152void radeon_dummy_page_fini(struct radeon_device *rdev);
153
154
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155/*
156 * Clocks
157 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158struct radeon_clock {
159 struct radeon_pll p1pll;
160 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500161 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162 struct radeon_pll spll;
163 struct radeon_pll mpll;
164 /* 10 Khz units */
165 uint32_t default_mclk;
166 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500167 uint32_t default_dispclk;
168 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400169 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200170};
171
Rafał Miłecki74338742009-11-03 00:53:02 +0100172/*
173 * Power management
174 */
175int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500176void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100177void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400178void radeon_pm_suspend(struct radeon_device *rdev);
179void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500180void radeon_combios_get_power_modes(struct radeon_device *rdev);
181void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400182void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucheree4017f2011-06-23 12:19:32 -0400183int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400184void rs690_pm_info(struct radeon_device *rdev);
Alex Deucher20d391d2011-02-01 16:12:34 -0500185extern int rv6xx_get_temp(struct radeon_device *rdev);
186extern int rv770_get_temp(struct radeon_device *rdev);
187extern int evergreen_get_temp(struct radeon_device *rdev);
188extern int sumo_get_temp(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000189
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200190/*
191 * Fences.
192 */
193struct radeon_fence_driver {
194 uint32_t scratch_reg;
195 atomic_t seq;
196 uint32_t last_seq;
Jerome Glisse225758d2010-03-09 14:45:10 +0000197 unsigned long last_jiffies;
198 unsigned long last_timeout;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 wait_queue_head_t queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200200 struct list_head created;
Christian König851a6bd2011-10-24 15:05:29 +0200201 struct list_head emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200202 struct list_head signaled;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100203 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200204};
205
206struct radeon_fence {
207 struct radeon_device *rdev;
208 struct kref kref;
209 struct list_head list;
210 /* protected by radeon_fence.lock */
211 uint32_t seq;
Christian König851a6bd2011-10-24 15:05:29 +0200212 bool emitted;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200213 bool signaled;
Alex Deucher74652802011-08-25 13:39:48 -0400214 /* RB, DMA, etc. */
215 int ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200216};
217
Alex Deucher74652802011-08-25 13:39:48 -0400218int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200219void radeon_fence_driver_fini(struct radeon_device *rdev);
Alex Deucher74652802011-08-25 13:39:48 -0400220int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
Alex Deucher74652802011-08-25 13:39:48 -0400222void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223bool radeon_fence_signaled(struct radeon_fence *fence);
224int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Alex Deucher74652802011-08-25 13:39:48 -0400225int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
226int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200227struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
228void radeon_fence_unref(struct radeon_fence **fence);
229
Dave Airliee024e112009-06-24 09:48:08 +1000230/*
231 * Tiling registers
232 */
233struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100234 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000235};
236
237#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238
239/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100240 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200241 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100242struct radeon_mman {
243 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000244 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100245 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100246 bool mem_global_referenced;
247 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100248};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200249
Jerome Glisse4c788672009-11-20 14:29:23 +0100250struct radeon_bo {
251 /* Protected by gem.mutex */
252 struct list_head list;
253 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100254 u32 placements[3];
255 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100256 struct ttm_buffer_object tbo;
257 struct ttm_bo_kmap_obj kmap;
258 unsigned pin_count;
259 void *kptr;
260 u32 tiling_flags;
261 u32 pitch;
262 int surface_reg;
263 /* Constant after initialization */
264 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100265 struct drm_gem_object gem_base;
Jerome Glisse4c788672009-11-20 14:29:23 +0100266};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100267#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100268
269struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000270 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100271 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200272 uint64_t gpu_offset;
273 unsigned rdomain;
274 unsigned wdomain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100275 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200276};
277
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278/*
279 * GEM objects.
280 */
281struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100282 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200283 struct list_head objects;
284};
285
286int radeon_gem_init(struct radeon_device *rdev);
287void radeon_gem_fini(struct radeon_device *rdev);
288int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100289 int alignment, int initial_domain,
290 bool discardable, bool kernel,
291 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200292int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
293 uint64_t *gpu_addr);
294void radeon_gem_object_unpin(struct drm_gem_object *obj);
295
Dave Airlieff72145b2011-02-07 12:16:14 +1000296int radeon_mode_dumb_create(struct drm_file *file_priv,
297 struct drm_device *dev,
298 struct drm_mode_create_dumb *args);
299int radeon_mode_dumb_mmap(struct drm_file *filp,
300 struct drm_device *dev,
301 uint32_t handle, uint64_t *offset_p);
302int radeon_mode_dumb_destroy(struct drm_file *file_priv,
303 struct drm_device *dev,
304 uint32_t handle);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200305
306/*
307 * GART structures, functions & helpers
308 */
309struct radeon_mc;
310
Matt Turnera77f1712009-10-14 00:34:41 -0400311#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000312#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400313#define RADEON_GPU_PAGE_SHIFT 12
Matt Turnera77f1712009-10-14 00:34:41 -0400314
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315struct radeon_gart {
316 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400317 struct radeon_bo *robj;
318 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200319 unsigned num_gpu_pages;
320 unsigned num_cpu_pages;
321 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200322 struct page **pages;
323 dma_addr_t *pages_addr;
324 bool ready;
325};
326
327int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
328void radeon_gart_table_ram_free(struct radeon_device *rdev);
329int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
330void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400331int radeon_gart_table_vram_pin(struct radeon_device *rdev);
332void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200333int radeon_gart_init(struct radeon_device *rdev);
334void radeon_gart_fini(struct radeon_device *rdev);
335void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
336 int pages);
337int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500338 int pages, struct page **pagelist,
339 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400340void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341
342
343/*
344 * GPU MC structures, functions & helpers
345 */
346struct radeon_mc {
347 resource_size_t aper_size;
348 resource_size_t aper_base;
349 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000350 /* for some chips with <= 32MB we need to lie
351 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000352 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000353 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000354 u64 gtt_size;
355 u64 gtt_start;
356 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000357 u64 vram_start;
358 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000360 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200361 int vram_mtrr;
362 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000363 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400364 u64 gtt_base_align;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365};
366
Alex Deucher06b64762010-01-05 11:27:29 -0500367bool radeon_combios_sideport_present(struct radeon_device *rdev);
368bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200369
370/*
371 * GPU scratch registers structures, functions & helpers
372 */
373struct radeon_scratch {
374 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400375 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 bool free[32];
377 uint32_t reg[32];
378};
379
380int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
381void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
382
383
384/*
385 * IRQS.
386 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500387
388struct radeon_unpin_work {
389 struct work_struct work;
390 struct radeon_device *rdev;
391 int crtc_id;
392 struct radeon_fence *fence;
393 struct drm_pending_vblank_event *event;
394 struct radeon_bo *old_rbo;
395 u64 new_crtc_base;
396};
397
398struct r500_irq_stat_regs {
399 u32 disp_int;
400};
401
402struct r600_irq_stat_regs {
403 u32 disp_int;
404 u32 disp_int_cont;
405 u32 disp_int_cont2;
406 u32 d1grph_int;
407 u32 d2grph_int;
408};
409
410struct evergreen_irq_stat_regs {
411 u32 disp_int;
412 u32 disp_int_cont;
413 u32 disp_int_cont2;
414 u32 disp_int_cont3;
415 u32 disp_int_cont4;
416 u32 disp_int_cont5;
417 u32 d1grph_int;
418 u32 d2grph_int;
419 u32 d3grph_int;
420 u32 d4grph_int;
421 u32 d5grph_int;
422 u32 d6grph_int;
423};
424
425union radeon_irq_stat_regs {
426 struct r500_irq_stat_regs r500;
427 struct r600_irq_stat_regs r600;
428 struct evergreen_irq_stat_regs evergreen;
429};
430
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400431#define RADEON_MAX_HPD_PINS 6
432#define RADEON_MAX_CRTCS 6
433#define RADEON_MAX_HDMI_BLOCKS 2
434
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200435struct radeon_irq {
436 bool installed;
437 bool sw_int;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400438 bool crtc_vblank_int[RADEON_MAX_CRTCS];
439 bool pflip[RADEON_MAX_CRTCS];
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100440 wait_queue_head_t vblank_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400441 bool hpd[RADEON_MAX_HPD_PINS];
Alex Deucher2031f772010-04-22 12:52:11 -0400442 bool gui_idle;
443 bool gui_idle_acked;
444 wait_queue_head_t idle_queue;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400445 bool hdmi[RADEON_MAX_HDMI_BLOCKS];
Dave Airlie1614f8b2009-12-01 16:04:56 +1000446 spinlock_t sw_lock;
447 int sw_refcount;
Alex Deucher6f34be52010-11-21 10:59:01 -0500448 union radeon_irq_stat_regs stat_regs;
Ilija Hadzic54bd52062011-10-26 15:43:58 -0400449 spinlock_t pflip_lock[RADEON_MAX_CRTCS];
450 int pflip_refcount[RADEON_MAX_CRTCS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200451};
452
453int radeon_irq_kms_init(struct radeon_device *rdev);
454void radeon_irq_kms_fini(struct radeon_device *rdev);
Dave Airlie1614f8b2009-12-01 16:04:56 +1000455void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
456void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500457void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
458void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200459
460/*
461 * CP & ring.
462 */
Alex Deucher74652802011-08-25 13:39:48 -0400463
464/* max number of rings */
465#define RADEON_NUM_RINGS 3
466
467/* internal ring indices */
468/* r1xx+ has gfx CP ring */
469#define RADEON_RING_TYPE_GFX_INDEX 0
470
471/* cayman has 2 compute CP rings */
472#define CAYMAN_RING_TYPE_CP1_INDEX 1
473#define CAYMAN_RING_TYPE_CP2_INDEX 2
474
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200475struct radeon_ib {
476 struct list_head list;
Jerome Glissee8217672010-02-15 21:36:13 +0100477 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200478 uint64_t gpu_addr;
479 struct radeon_fence *fence;
Jerome Glissee8217672010-02-15 21:36:13 +0100480 uint32_t *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200481 uint32_t length_dw;
Jerome Glissee8217672010-02-15 21:36:13 +0100482 bool free;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200483};
484
Dave Airlieecb114a2009-09-15 11:12:56 +1000485/*
486 * locking -
487 * mutex protects scheduled_ibs, ready, alloc_bm
488 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200489struct radeon_ib_pool {
490 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100491 struct radeon_bo *robj;
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100492 struct list_head bogus_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200493 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
494 bool ready;
Jerome Glissee8217672010-02-15 21:36:13 +0100495 unsigned head_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200496};
497
498struct radeon_cp {
Jerome Glisse4c788672009-11-20 14:29:23 +0100499 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200500 volatile uint32_t *ring;
501 unsigned rptr;
502 unsigned wptr;
503 unsigned wptr_old;
504 unsigned ring_size;
505 unsigned ring_free_dw;
506 int count_dw;
507 uint64_t gpu_addr;
508 uint32_t align_mask;
509 uint32_t ptr_mask;
510 struct mutex mutex;
511 bool ready;
512};
513
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500514/*
515 * R6xx+ IH ring
516 */
517struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100518 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500519 volatile uint32_t *ring;
520 unsigned rptr;
521 unsigned wptr;
522 unsigned wptr_old;
523 unsigned ring_size;
524 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500525 uint32_t ptr_mask;
526 spinlock_t lock;
527 bool enabled;
528};
529
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400530struct r600_blit_cp_primitives {
531 void (*set_render_target)(struct radeon_device *rdev, int format,
532 int w, int h, u64 gpu_addr);
533 void (*cp_set_surface_sync)(struct radeon_device *rdev,
534 u32 sync_type, u32 size,
535 u64 mc_addr);
536 void (*set_shaders)(struct radeon_device *rdev);
537 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
538 void (*set_tex_resource)(struct radeon_device *rdev,
539 int format, int w, int h, int pitch,
Alex Deucher9bb77032011-10-22 10:07:09 -0400540 u64 gpu_addr, u32 size);
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400541 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
542 int x2, int y2);
543 void (*draw_auto)(struct radeon_device *rdev);
544 void (*set_default_state)(struct radeon_device *rdev);
545};
546
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000547struct r600_blit {
Jerome Glisseff82f052010-01-22 15:19:00 +0100548 struct mutex mutex;
Jerome Glisse4c788672009-11-20 14:29:23 +0100549 struct radeon_bo *shader_obj;
Ilija Hadzic8eec9d62011-10-12 23:29:40 -0400550 struct r600_blit_cp_primitives primitives;
551 int max_dim;
552 int ring_size_common;
553 int ring_size_per_loop;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000554 u64 shader_gpu_addr;
555 u32 vs_offset, ps_offset;
556 u32 state_offset;
557 u32 state_len;
558 u32 vb_used, vb_total;
559 struct radeon_ib *vb_ib;
560};
561
Alex Deucher6ddddfe2011-10-14 10:51:22 -0400562void r600_blit_suspend(struct radeon_device *rdev);
563
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200564int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
565void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
566int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
567int radeon_ib_pool_init(struct radeon_device *rdev);
568void radeon_ib_pool_fini(struct radeon_device *rdev);
569int radeon_ib_test(struct radeon_device *rdev);
Jerome Glisse9f93ed32010-01-28 18:22:31 +0100570extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571/* Ring access between begin & end cannot sleep */
572void radeon_ring_free_size(struct radeon_device *rdev);
Matthew Garrett91700f32010-04-30 15:24:17 -0400573int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200574int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
Matthew Garrett91700f32010-04-30 15:24:17 -0400575void radeon_ring_commit(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576void radeon_ring_unlock_commit(struct radeon_device *rdev);
577void radeon_ring_unlock_undo(struct radeon_device *rdev);
578int radeon_ring_test(struct radeon_device *rdev);
579int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
580void radeon_ring_fini(struct radeon_device *rdev);
581
582
583/*
584 * CS.
585 */
586struct radeon_cs_reloc {
587 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100588 struct radeon_bo *robj;
589 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200590 uint32_t handle;
591 uint32_t flags;
592};
593
594struct radeon_cs_chunk {
595 uint32_t chunk_id;
596 uint32_t length_dw;
Dave Airlie513bcb42009-09-23 16:56:27 +1000597 int kpage_idx[2];
598 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200599 uint32_t *kdata;
Dave Airlie513bcb42009-09-23 16:56:27 +1000600 void __user *user_ptr;
601 int last_copied_page;
602 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200603};
604
605struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100606 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200607 struct radeon_device *rdev;
608 struct drm_file *filp;
609 /* chunks */
610 unsigned nchunks;
611 struct radeon_cs_chunk *chunks;
612 uint64_t *chunks_array;
613 /* IB */
614 unsigned idx;
615 /* relocations */
616 unsigned nrelocs;
617 struct radeon_cs_reloc *relocs;
618 struct radeon_cs_reloc **relocs_ptr;
619 struct list_head validated;
620 /* indices of various chunks */
621 int chunk_ib_idx;
622 int chunk_relocs_idx;
623 struct radeon_ib *ib;
624 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000625 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +0200626 int parser_error;
627 bool keep_tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200628};
629
Dave Airlie513bcb42009-09-23 16:56:27 +1000630extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
631extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -0700632extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +1000633
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200634struct radeon_cs_packet {
635 unsigned idx;
636 unsigned type;
637 unsigned reg;
638 unsigned opcode;
639 int count;
640 unsigned one_reg_wr;
641};
642
643typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
644 struct radeon_cs_packet *pkt,
645 unsigned idx, unsigned reg);
646typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
647 struct radeon_cs_packet *pkt);
648
649
650/*
651 * AGP
652 */
653int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +1000654void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +0200655void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200656void radeon_agp_fini(struct radeon_device *rdev);
657
658
659/*
660 * Writeback
661 */
662struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +0100663 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200664 volatile uint32_t *wb;
665 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -0400666 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400667 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200668};
669
Alex Deucher724c80e2010-08-27 18:25:25 -0400670#define RADEON_WB_SCRATCH_OFFSET 0
671#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -0500672#define RADEON_WB_CP1_RPTR_OFFSET 1280
673#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher724c80e2010-08-27 18:25:25 -0400674#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherd0f8a852010-09-04 05:04:34 -0400675#define R600_WB_EVENT_OFFSET 3072
Alex Deucher724c80e2010-08-27 18:25:25 -0400676
Jerome Glissec93bb852009-07-13 21:04:08 +0200677/**
678 * struct radeon_pm - power management datas
679 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
680 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
681 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
682 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
683 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
684 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
685 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
686 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
687 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300688 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +0200689 * @needed_bandwidth: current bandwidth needs
690 *
691 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300692 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +0200693 * Equation between gpu/memory clock and available bandwidth is hw dependent
694 * (type of memory, bus size, efficiency, ...)
695 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400696
697enum radeon_pm_method {
698 PM_METHOD_PROFILE,
699 PM_METHOD_DYNPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +0100700};
Alex Deucherce8f5372010-05-07 15:10:16 -0400701
702enum radeon_dynpm_state {
703 DYNPM_STATE_DISABLED,
704 DYNPM_STATE_MINIMUM,
705 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000706 DYNPM_STATE_ACTIVE,
707 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -0400708};
709enum radeon_dynpm_action {
710 DYNPM_ACTION_NONE,
711 DYNPM_ACTION_MINIMUM,
712 DYNPM_ACTION_DOWNCLOCK,
713 DYNPM_ACTION_UPCLOCK,
714 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +0100715};
Alex Deucher56278a82009-12-28 13:58:44 -0500716
717enum radeon_voltage_type {
718 VOLTAGE_NONE = 0,
719 VOLTAGE_GPIO,
720 VOLTAGE_VDDC,
721 VOLTAGE_SW
722};
723
Alex Deucher0ec0e742009-12-23 13:21:58 -0500724enum radeon_pm_state_type {
725 POWER_STATE_TYPE_DEFAULT,
726 POWER_STATE_TYPE_POWERSAVE,
727 POWER_STATE_TYPE_BATTERY,
728 POWER_STATE_TYPE_BALANCED,
729 POWER_STATE_TYPE_PERFORMANCE,
730};
731
Alex Deucherce8f5372010-05-07 15:10:16 -0400732enum radeon_pm_profile_type {
733 PM_PROFILE_DEFAULT,
734 PM_PROFILE_AUTO,
735 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -0400736 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -0400737 PM_PROFILE_HIGH,
738};
739
740#define PM_PROFILE_DEFAULT_IDX 0
741#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -0400742#define PM_PROFILE_MID_SH_IDX 2
743#define PM_PROFILE_HIGH_SH_IDX 3
744#define PM_PROFILE_LOW_MH_IDX 4
745#define PM_PROFILE_MID_MH_IDX 5
746#define PM_PROFILE_HIGH_MH_IDX 6
747#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -0400748
749struct radeon_pm_profile {
750 int dpms_off_ps_idx;
751 int dpms_on_ps_idx;
752 int dpms_off_cm_idx;
753 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -0500754};
755
Alex Deucher21a81222010-07-02 12:58:16 -0400756enum radeon_int_thermal_type {
757 THERMAL_TYPE_NONE,
758 THERMAL_TYPE_RV6XX,
759 THERMAL_TYPE_RV770,
760 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -0500761 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -0500762 THERMAL_TYPE_NI,
Alex Deucher21a81222010-07-02 12:58:16 -0400763};
764
Alex Deucher56278a82009-12-28 13:58:44 -0500765struct radeon_voltage {
766 enum radeon_voltage_type type;
767 /* gpio voltage */
768 struct radeon_gpio_rec gpio;
769 u32 delay; /* delay in usec from voltage drop to sclk change */
770 bool active_high; /* voltage drop is active when bit is high */
771 /* VDDC voltage */
772 u8 vddc_id; /* index into vddc voltage table */
773 u8 vddci_id; /* index into vddci voltage table */
774 bool vddci_enabled;
775 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -0400776 u16 voltage;
777 /* evergreen+ vddci */
778 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -0500779};
780
Alex Deucherd7311172010-05-03 01:13:14 -0400781/* clock mode flags */
782#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
783
Alex Deucher56278a82009-12-28 13:58:44 -0500784struct radeon_pm_clock_info {
785 /* memory clock */
786 u32 mclk;
787 /* engine clock */
788 u32 sclk;
789 /* voltage info */
790 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -0400791 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -0500792 u32 flags;
793};
794
Alex Deuchera48b9b42010-04-22 14:03:55 -0400795/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -0400796#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400797
Alex Deucher56278a82009-12-28 13:58:44 -0500798struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -0500799 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -0400800 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -0500801 /* number of valid clock modes in this power state */
802 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -0500803 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400804 /* standardized state flags */
805 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -0400806 u32 misc; /* vbios specific flags */
807 u32 misc2; /* vbios specific flags */
808 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -0500809};
810
Rafał Miłecki27459322010-02-11 22:16:36 +0000811/*
812 * Some modes are overclocked by very low value, accept them
813 */
814#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
815
Jerome Glissec93bb852009-07-13 21:04:08 +0200816struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +0100817 struct mutex mutex;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400818 u32 active_crtcs;
819 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +0100820 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +0100821 bool vblank_sync;
Alex Deucher2031f772010-04-22 12:52:11 -0400822 bool gui_idle;
Jerome Glissec93bb852009-07-13 21:04:08 +0200823 fixed20_12 max_bandwidth;
824 fixed20_12 igp_sideport_mclk;
825 fixed20_12 igp_system_mclk;
826 fixed20_12 igp_ht_link_clk;
827 fixed20_12 igp_ht_link_width;
828 fixed20_12 k8_bandwidth;
829 fixed20_12 sideport_bandwidth;
830 fixed20_12 ht_bandwidth;
831 fixed20_12 core_bandwidth;
832 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -0400833 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200834 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -0500835 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -0500836 /* number of valid power states */
837 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400838 int current_power_state_index;
839 int current_clock_mode_index;
840 int requested_power_state_index;
841 int requested_clock_mode_index;
842 int default_power_state_index;
843 u32 current_sclk;
844 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400845 u16 current_vddc;
846 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500847 u32 default_sclk;
848 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -0400849 u16 default_vddc;
850 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -0500851 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -0400852 /* selected pm method */
853 enum radeon_pm_method pm_method;
854 /* dynpm power management */
855 struct delayed_work dynpm_idle_work;
856 enum radeon_dynpm_state dynpm_state;
857 enum radeon_dynpm_action dynpm_planned_action;
858 unsigned long dynpm_action_timeout;
859 bool dynpm_can_upclock;
860 bool dynpm_can_downclock;
861 /* profile-based power management */
862 enum radeon_pm_profile_type profile;
863 int profile_index;
864 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -0400865 /* internal thermal controller on rv6xx+ */
866 enum radeon_int_thermal_type int_thermal_type;
867 struct device *int_hwmon_dev;
Jerome Glissec93bb852009-07-13 21:04:08 +0200868};
869
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400870int radeon_pm_get_type_index(struct radeon_device *rdev,
871 enum radeon_pm_state_type ps_type,
872 int instance);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200873
874/*
875 * Benchmarking
876 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400877void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878
879
880/*
Michel Dänzerecc0b322009-07-21 11:23:57 +0200881 * Testing
882 */
883void radeon_test_moves(struct radeon_device *rdev);
884
885
886/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 * Debugfs
888 */
Christian König4d8bf9a2011-10-24 14:54:54 +0200889struct radeon_debugfs {
890 struct drm_info_list *files;
891 unsigned num_files;
892};
893
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894int radeon_debugfs_add_files(struct radeon_device *rdev,
895 struct drm_info_list *files,
896 unsigned nfiles);
897int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898
899
900/*
901 * ASIC specific functions.
902 */
903struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +0200904 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000905 void (*fini)(struct radeon_device *rdev);
906 int (*resume)(struct radeon_device *rdev);
907 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000908 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glisse225758d2010-03-09 14:45:10 +0000909 bool (*gpu_is_lockup)(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000910 int (*asic_reset)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200911 void (*gart_tlb_flush)(struct radeon_device *rdev);
912 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
913 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
914 void (*cp_fini)(struct radeon_device *rdev);
915 void (*cp_disable)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000916 void (*cp_commit)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200917 void (*ring_start)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000918 int (*ring_test)(struct radeon_device *rdev);
919 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200920 int (*irq_set)(struct radeon_device *rdev);
921 int (*irq_process)(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200922 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
924 int (*cs_parse)(struct radeon_cs_parser *p);
925 int (*copy_blit)(struct radeon_device *rdev,
926 uint64_t src_offset,
927 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400928 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200929 struct radeon_fence *fence);
930 int (*copy_dma)(struct radeon_device *rdev,
931 uint64_t src_offset,
932 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400933 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 struct radeon_fence *fence);
935 int (*copy)(struct radeon_device *rdev,
936 uint64_t src_offset,
937 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400938 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939 struct radeon_fence *fence);
Rafał Miłecki74338742009-11-03 00:53:02 +0100940 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200941 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +0100942 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200943 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
Alex Deucherc836a412009-12-23 10:07:50 -0500944 int (*get_pcie_lanes)(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
946 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Dave Airliee024e112009-06-24 09:48:08 +1000947 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
948 uint32_t tiling_flags, uint32_t pitch,
949 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000950 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +0200951 void (*bandwidth_update)(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500952 void (*hpd_init)(struct radeon_device *rdev);
953 void (*hpd_fini)(struct radeon_device *rdev);
954 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
955 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
Jerome Glisse062b3892010-02-04 20:36:39 +0100956 /* ioctl hw specific callback. Some hw might want to perform special
957 * operation on specific ioctl. For instance on wait idle some hw
958 * might want to perform and HDP flush through MMIO as it seems that
959 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
960 * through ring.
961 */
962 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400963 bool (*gui_idle)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400964 /* power management */
Alex Deucher49e02b72010-04-23 17:57:27 -0400965 void (*pm_misc)(struct radeon_device *rdev);
966 void (*pm_prepare)(struct radeon_device *rdev);
967 void (*pm_finish)(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400968 void (*pm_init_profile)(struct radeon_device *rdev);
969 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher6f34be52010-11-21 10:59:01 -0500970 /* pageflipping */
971 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
972 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
973 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200974};
975
Jerome Glisse21f9a432009-09-11 15:55:33 +0200976/*
977 * Asic structures
978 */
Jerome Glisse225758d2010-03-09 14:45:10 +0000979struct r100_gpu_lockup {
980 unsigned long last_jiffies;
981 u32 last_cp_rptr;
982};
983
Dave Airlie551ebd82009-09-01 15:25:57 +1000984struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000985 const unsigned *reg_safe_bm;
986 unsigned reg_safe_bm_size;
987 u32 hdp_cntl;
988 struct r100_gpu_lockup lockup;
Dave Airlie551ebd82009-09-01 15:25:57 +1000989};
990
Jerome Glisse21f9a432009-09-11 15:55:33 +0200991struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +0000992 const unsigned *reg_safe_bm;
993 unsigned reg_safe_bm_size;
994 u32 resync_scratch;
995 u32 hdp_cntl;
996 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +0200997};
998
999struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001000 unsigned max_pipes;
1001 unsigned max_tile_pipes;
1002 unsigned max_simds;
1003 unsigned max_backends;
1004 unsigned max_gprs;
1005 unsigned max_threads;
1006 unsigned max_stack_entries;
1007 unsigned max_hw_contexts;
1008 unsigned max_gs_threads;
1009 unsigned sx_max_export_size;
1010 unsigned sx_max_export_pos_size;
1011 unsigned sx_max_export_smx_size;
1012 unsigned sq_num_cf_insts;
1013 unsigned tiling_nbanks;
1014 unsigned tiling_npipes;
1015 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001016 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001017 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001018 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001019};
1020
1021struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001022 unsigned max_pipes;
1023 unsigned max_tile_pipes;
1024 unsigned max_simds;
1025 unsigned max_backends;
1026 unsigned max_gprs;
1027 unsigned max_threads;
1028 unsigned max_stack_entries;
1029 unsigned max_hw_contexts;
1030 unsigned max_gs_threads;
1031 unsigned sx_max_export_size;
1032 unsigned sx_max_export_pos_size;
1033 unsigned sx_max_export_smx_size;
1034 unsigned sq_num_cf_insts;
1035 unsigned sx_num_of_sets;
1036 unsigned sc_prim_fifo_size;
1037 unsigned sc_hiz_tile_fifo_size;
1038 unsigned sc_earlyz_tile_fifo_fize;
1039 unsigned tiling_nbanks;
1040 unsigned tiling_npipes;
1041 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001042 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001043 unsigned backend_map;
Jerome Glisse225758d2010-03-09 14:45:10 +00001044 struct r100_gpu_lockup lockup;
Jerome Glisse21f9a432009-09-11 15:55:33 +02001045};
1046
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001047struct evergreen_asic {
1048 unsigned num_ses;
1049 unsigned max_pipes;
1050 unsigned max_tile_pipes;
1051 unsigned max_simds;
1052 unsigned max_backends;
1053 unsigned max_gprs;
1054 unsigned max_threads;
1055 unsigned max_stack_entries;
1056 unsigned max_hw_contexts;
1057 unsigned max_gs_threads;
1058 unsigned sx_max_export_size;
1059 unsigned sx_max_export_pos_size;
1060 unsigned sx_max_export_smx_size;
1061 unsigned sq_num_cf_insts;
1062 unsigned sx_num_of_sets;
1063 unsigned sc_prim_fifo_size;
1064 unsigned sc_hiz_tile_fifo_size;
1065 unsigned sc_earlyz_tile_fifo_size;
1066 unsigned tiling_nbanks;
1067 unsigned tiling_npipes;
1068 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001069 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001070 unsigned backend_map;
Alex Deucher17db7042010-12-21 16:05:39 -05001071 struct r100_gpu_lockup lockup;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001072};
1073
Alex Deucherfecf1d02011-03-02 20:07:29 -05001074struct cayman_asic {
1075 unsigned max_shader_engines;
1076 unsigned max_pipes_per_simd;
1077 unsigned max_tile_pipes;
1078 unsigned max_simds_per_se;
1079 unsigned max_backends_per_se;
1080 unsigned max_texture_channel_caches;
1081 unsigned max_gprs;
1082 unsigned max_threads;
1083 unsigned max_gs_threads;
1084 unsigned max_stack_entries;
1085 unsigned sx_num_of_sets;
1086 unsigned sx_max_export_size;
1087 unsigned sx_max_export_pos_size;
1088 unsigned sx_max_export_smx_size;
1089 unsigned max_hw_contexts;
1090 unsigned sq_num_cf_insts;
1091 unsigned sc_prim_fifo_size;
1092 unsigned sc_hiz_tile_fifo_size;
1093 unsigned sc_earlyz_tile_fifo_size;
1094
1095 unsigned num_shader_engines;
1096 unsigned num_shader_pipes_per_simd;
1097 unsigned num_tile_pipes;
1098 unsigned num_simds_per_se;
1099 unsigned num_backends_per_se;
1100 unsigned backend_disable_mask_per_asic;
1101 unsigned backend_map;
1102 unsigned num_texture_channel_caches;
1103 unsigned mem_max_burst_length_bytes;
1104 unsigned mem_row_size_in_kb;
1105 unsigned shader_engine_tile_size;
1106 unsigned num_gpus;
1107 unsigned multi_gpu_tile_size;
1108
1109 unsigned tile_config;
1110 struct r100_gpu_lockup lockup;
1111};
1112
Jerome Glisse068a1172009-06-17 13:28:30 +02001113union radeon_asic_config {
1114 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001115 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001116 struct r600_asic r600;
1117 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001118 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001119 struct cayman_asic cayman;
Jerome Glisse068a1172009-06-17 13:28:30 +02001120};
1121
Daniel Vetter0a10c852010-03-11 21:19:14 +00001122/*
1123 * asic initizalization from radeon_asic.c
1124 */
1125void radeon_agp_disable(struct radeon_device *rdev);
1126int radeon_asic_init(struct radeon_device *rdev);
1127
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001128
1129/*
1130 * IOCTL.
1131 */
1132int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *filp);
1134int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *filp);
1136int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
1140int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1141 struct drm_file *file_priv);
1142int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *file_priv);
1144int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1145 struct drm_file *filp);
1146int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1147 struct drm_file *filp);
1148int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1149 struct drm_file *filp);
1150int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1151 struct drm_file *filp);
1152int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10001153int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1154 struct drm_file *filp);
1155int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1156 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001157
Alex Deucher16cdf042011-10-28 10:30:02 -04001158/* VRAM scratch page for HDP bug, default vram page */
1159struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001160 struct radeon_bo *robj;
1161 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04001162 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04001163};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001164
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001165
1166/*
1167 * Mutex which allows recursive locking from the same process.
1168 */
1169struct radeon_mutex {
1170 struct mutex mutex;
1171 struct task_struct *owner;
1172 int level;
1173};
1174
1175static inline void radeon_mutex_init(struct radeon_mutex *mutex)
1176{
1177 mutex_init(&mutex->mutex);
1178 mutex->owner = NULL;
1179 mutex->level = 0;
1180}
1181
1182static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
1183{
1184 if (mutex_trylock(&mutex->mutex)) {
1185 /* The mutex was unlocked before, so it's ours now */
1186 mutex->owner = current;
1187 } else if (mutex->owner != current) {
1188 /* Another process locked the mutex, take it */
1189 mutex_lock(&mutex->mutex);
1190 mutex->owner = current;
1191 }
1192 /* Otherwise the mutex was already locked by this process */
1193
1194 mutex->level++;
1195}
1196
1197static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
1198{
1199 if (--mutex->level > 0)
1200 return;
1201
1202 mutex->owner = NULL;
1203 mutex_unlock(&mutex->mutex);
1204}
1205
1206
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001207/*
1208 * Core structure, functions and helpers.
1209 */
1210typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1211typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1212
1213struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001214 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001215 struct drm_device *ddev;
1216 struct pci_dev *pdev;
1217 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02001218 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001219 enum radeon_family family;
1220 unsigned long flags;
1221 int usec_timeout;
1222 enum radeon_pll_errata pll_errata;
1223 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04001224 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 int disp_priority;
1226 /* BIOS */
1227 uint8_t *bios;
1228 bool is_atom_bios;
1229 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01001230 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001231 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10001232 resource_size_t rmmio_base;
1233 resource_size_t rmmio_size;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001234 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001235 radeon_rreg_t mc_rreg;
1236 radeon_wreg_t mc_wreg;
1237 radeon_rreg_t pll_rreg;
1238 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10001239 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 radeon_rreg_t pciep_rreg;
1241 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04001242 /* io port */
1243 void __iomem *rio_mem;
1244 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001245 struct radeon_clock clock;
1246 struct radeon_mc mc;
1247 struct radeon_gart gart;
1248 struct radeon_mode_info mode_info;
1249 struct radeon_scratch scratch;
1250 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04001251 rwlock_t fence_lock;
1252 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001253 struct radeon_cp cp;
Alex Deucher0c88a022011-03-02 20:07:31 -05001254 /* cayman compute rings */
1255 struct radeon_cp cp1;
1256 struct radeon_cp cp2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257 struct radeon_ib_pool ib_pool;
1258 struct radeon_irq irq;
1259 struct radeon_asic *asic;
1260 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02001261 struct radeon_pm pm;
Yang Zhaof657c2a2009-09-15 12:21:01 +10001262 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001263 struct radeon_mutex cs_mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001265 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001266 bool gpu_lockup;
1267 bool shutdown;
1268 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10001269 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02001270 bool accel_working;
Dave Airliee024e112009-06-24 09:48:08 +10001271 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001272 const struct firmware *me_fw; /* all family ME firmware */
1273 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001274 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05001275 const struct firmware *mc_fw; /* NI MC firmware */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001276 struct r600_blit r600_blit;
Alex Deucher16cdf042011-10-28 10:30:02 -04001277 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04001278 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001279 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucherd4877cf2009-12-04 16:56:37 -05001280 struct work_struct hotplug_work;
Alex Deucher18917b62010-02-01 16:02:25 -05001281 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05001282 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Matthew Garrett5876dd22010-04-26 15:52:20 -04001283 struct mutex vram_mutex;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001284
1285 /* audio stuff */
Rafał Miłecki7eea7e92010-06-19 12:24:56 +02001286 bool audio_enabled;
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001287 struct timer_list audio_timer;
1288 int audio_channels;
1289 int audio_rate;
1290 int audio_bits_per_sample;
1291 uint8_t audio_status_bits;
1292 uint8_t audio_category_code;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001293
Alex Deucherce8f5372010-05-07 15:10:16 -04001294 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001295 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001296 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01001297 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04001298 /* i2c buses */
1299 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02001300 /* debugfs */
1301 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1302 unsigned debugfs_count;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001303};
1304
1305int radeon_device_init(struct radeon_device *rdev,
1306 struct drm_device *ddev,
1307 struct pci_dev *pdev,
1308 uint32_t flags);
1309void radeon_device_fini(struct radeon_device *rdev);
1310int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1311
Andi Kleen6fcbef72011-10-13 16:08:42 -07001312uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1313void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1314u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1315void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04001316
Jerome Glisse4c788672009-11-20 14:29:23 +01001317/*
1318 * Cast helper
1319 */
1320#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001321
1322/*
1323 * Registers read & write functions.
1324 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00001325#define RREG8(reg) readb((rdev->rmmio) + (reg))
1326#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1327#define RREG16(reg) readw((rdev->rmmio) + (reg))
1328#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Dave Airliede1b2892009-08-12 18:43:14 +10001329#define RREG32(reg) r100_mm_rreg(rdev, (reg))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001330#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
Dave Airliede1b2892009-08-12 18:43:14 +10001331#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001332#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1333#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1334#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1335#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1336#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1337#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10001338#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1339#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Rafał Miłeckiaa5120d2010-02-18 20:24:28 +00001340#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1341#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001342#define WREG32_P(reg, val, mask) \
1343 do { \
1344 uint32_t tmp_ = RREG32(reg); \
1345 tmp_ &= (mask); \
1346 tmp_ |= ((val) & ~(mask)); \
1347 WREG32(reg, tmp_); \
1348 } while (0)
1349#define WREG32_PLL_P(reg, val, mask) \
1350 do { \
1351 uint32_t tmp_ = RREG32_PLL(reg); \
1352 tmp_ &= (mask); \
1353 tmp_ |= ((val) & ~(mask)); \
1354 WREG32_PLL(reg, tmp_); \
1355 } while (0)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001356#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
Alex Deucher351a52a2010-06-30 11:52:50 -04001357#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1358#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001359
Dave Airliede1b2892009-08-12 18:43:14 +10001360/*
1361 * Indirect registers accessor
1362 */
1363static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1364{
1365 uint32_t r;
1366
1367 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1368 r = RREG32(RADEON_PCIE_DATA);
1369 return r;
1370}
1371
1372static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1373{
1374 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1375 WREG32(RADEON_PCIE_DATA, (v));
1376}
1377
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001378void r100_pll_errata_after_index(struct radeon_device *rdev);
1379
1380
1381/*
1382 * ASICs helpers.
1383 */
Dave Airlieb995e432009-07-14 02:02:32 +10001384#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1385 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001386#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1387 (rdev->family == CHIP_RV200) || \
1388 (rdev->family == CHIP_RS100) || \
1389 (rdev->family == CHIP_RS200) || \
1390 (rdev->family == CHIP_RV250) || \
1391 (rdev->family == CHIP_RV280) || \
1392 (rdev->family == CHIP_RS300))
1393#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1394 (rdev->family == CHIP_RV350) || \
1395 (rdev->family == CHIP_R350) || \
1396 (rdev->family == CHIP_RV380) || \
1397 (rdev->family == CHIP_R420) || \
1398 (rdev->family == CHIP_R423) || \
1399 (rdev->family == CHIP_RV410) || \
1400 (rdev->family == CHIP_RS400) || \
1401 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05001402#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1403 (rdev->ddev->pdev->device == 0x9443) || \
1404 (rdev->ddev->pdev->device == 0x944B) || \
1405 (rdev->ddev->pdev->device == 0x9506) || \
1406 (rdev->ddev->pdev->device == 0x9509) || \
1407 (rdev->ddev->pdev->device == 0x950F) || \
1408 (rdev->ddev->pdev->device == 0x689C) || \
1409 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001410#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05001411#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1412 (rdev->family == CHIP_RS690) || \
1413 (rdev->family == CHIP_RS740) || \
1414 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001415#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1416#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001417#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05001418#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1419 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05001420#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001421
1422/*
1423 * BIOS helpers.
1424 */
1425#define RBIOS8(i) (rdev->bios[i])
1426#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1427#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1428
1429int radeon_combios_init(struct radeon_device *rdev);
1430void radeon_combios_fini(struct radeon_device *rdev);
1431int radeon_atombios_init(struct radeon_device *rdev);
1432void radeon_atombios_fini(struct radeon_device *rdev);
1433
1434
1435/*
1436 * RING helpers.
1437 */
Andi Kleence580fa2011-10-13 16:08:47 -07001438
1439#if DRM_DEBUG_CODE == 0
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001440static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1441{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442 rdev->cp.ring[rdev->cp.wptr++] = v;
1443 rdev->cp.wptr &= rdev->cp.ptr_mask;
1444 rdev->cp.count_dw--;
1445 rdev->cp.ring_free_dw--;
1446}
Andi Kleence580fa2011-10-13 16:08:47 -07001447#else
1448/* With debugging this is just too big to inline */
1449void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
1450#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001451
1452/*
1453 * ASICs macro.
1454 */
Jerome Glisse068a1172009-06-17 13:28:30 +02001455#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001456#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1457#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1458#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001459#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10001460#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glisse225758d2010-03-09 14:45:10 +00001461#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
Jerome Glissea2d07b72010-03-09 14:45:11 +00001462#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001463#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1464#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001465#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001466#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001467#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1468#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001469#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1470#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
Michel Dänzer7ed220d2009-08-13 11:10:51 +02001471#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001472#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1473#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1474#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1475#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
Rafał Miłecki74338742009-11-03 00:53:02 +01001476#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001477#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
Rafał Miłecki74338742009-11-03 00:53:02 +01001478#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
Rafał Miłecki93e7de72009-11-04 23:34:10 +01001479#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
Alex Deucherc836a412009-12-23 10:07:50 -05001480#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001481#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1482#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
Dave Airliee024e112009-06-24 09:48:08 +10001483#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1484#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
Jerome Glissec93bb852009-07-13 21:04:08 +02001485#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
Alex Deucher429770b2009-12-04 15:26:55 -05001486#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1487#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1488#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1489#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
Alex Deucherdef9ba92010-04-22 12:39:58 -04001490#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera4248162010-04-24 14:50:23 -04001491#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1492#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1493#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
Alex Deucherce8f5372010-05-07 15:10:16 -04001494#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1495#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
Alex Deucher6f34be52010-11-21 10:59:01 -05001496#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
1497#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
1498#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001499
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001500/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001501/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001502extern int radeon_gpu_reset(struct radeon_device *rdev);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01001503extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001504extern int radeon_modeset_init(struct radeon_device *rdev);
1505extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001506extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04001507extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04001508extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10001509extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001510extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04001511extern void radeon_wb_fini(struct radeon_device *rdev);
1512extern int radeon_wb_init(struct radeon_device *rdev);
1513extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a432009-09-11 15:55:33 +02001514extern void radeon_surface_init(struct radeon_device *rdev);
1515extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02001516extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02001517extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01001518extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01001519extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00001520extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1521extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001522extern int radeon_resume_kms(struct drm_device *dev);
1523extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10001524extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02001525
Daniel Vetter3574dda2011-02-18 17:59:19 +01001526/*
Alex Deucher16cdf042011-10-28 10:30:02 -04001527 * R600 vram scratch functions
1528 */
1529int r600_vram_scratch_init(struct radeon_device *rdev);
1530void r600_vram_scratch_fini(struct radeon_device *rdev);
1531
1532/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01001533 * r600 functions used by radeon_encoder.c
1534 */
Rafał Miłecki2cd6218c2010-03-08 22:14:01 +00001535extern void r600_hdmi_enable(struct drm_encoder *encoder);
1536extern void r600_hdmi_disable(struct drm_encoder *encoder);
Christian Koenigdafc3bd2009-10-11 23:49:13 +02001537extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherfe251e22010-03-24 13:36:43 -04001538
Alex Deucher0af62b02011-01-06 21:19:31 -05001539extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001540extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05001541
Alberto Miloned7a29522010-07-06 11:40:24 -04001542/* radeon_acpi.c */
1543#if defined(CONFIG_ACPI)
1544extern int radeon_acpi_init(struct radeon_device *rdev);
1545#else
1546static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1547#endif
1548
Jerome Glisse4c788672009-11-20 14:29:23 +01001549#include "radeon_object.h"
1550
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551#endif