blob: de95c7bb6dba88060c6c6bcc1f553383fce74685 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000073 POSTING_READ(GTIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080074 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000083 POSTING_READ(GTIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080084 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000094 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080095 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000104 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000114 POSTING_READ(IMR);
Eric Anholted4cb412008-07-29 12:10:39 -0700115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000124 POSTING_READ(IMR);
Eric Anholted4cb412008-07-29 12:10:39 -0700125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +0000147 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000159 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson549f7362010-10-19 11:19:32 +0100296static void notify_ring(struct drm_device *dev,
297 struct intel_ring_buffer *ring)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100300 u32 seqno = ring->get_seqno(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +0100301 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100302 trace_i915_gem_request_complete(dev, seqno);
303 wake_up_all(&ring->irq_queue);
304 dev_priv->hangcheck_count = 0;
305 mod_timer(&dev_priv->hangcheck_timer,
306 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
307}
308
Chris Wilson995b6762010-08-20 13:23:26 +0100309static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000313 u32 de_iir, gt_iir, de_ier, pch_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100314 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100316 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
317
318 if (IS_GEN6(dev))
319 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800320
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000321 /* disable master interrupt before clearing iir */
322 de_ier = I915_READ(DEIER);
323 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000324 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000325
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800326 de_iir = I915_READ(DEIIR);
327 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000328 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800329
Zou Nan haic7c85102010-01-15 10:29:06 +0800330 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
331 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800332
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100333 if (HAS_PCH_CPT(dev))
334 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
335 else
336 hotplug_mask = SDE_HOTPLUG_MASK;
337
Zou Nan haic7c85102010-01-15 10:29:06 +0800338 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800339
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 if (dev->primary->master) {
341 master_priv = dev->primary->master->driver_priv;
342 if (master_priv->sarea_priv)
343 master_priv->sarea_priv->last_dispatch =
344 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800345 }
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347 if (gt_iir & GT_PIPE_NOTIFY)
348 notify_ring(dev, &dev_priv->render_ring);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100349 if (gt_iir & bsd_usr_interrupt)
Chris Wilson549f7362010-10-19 11:19:32 +0100350 notify_ring(dev, &dev_priv->bsd_ring);
351 if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
352 notify_ring(dev, &dev_priv->blt_ring);
Zou Nan haic7c85102010-01-15 10:29:06 +0800353
354 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100355 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800356
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800357 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800358 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100359 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800360 }
361
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800362 if (de_iir & DE_PLANEB_FLIP_DONE) {
363 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100364 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800365 }
Li Pengc062df62010-01-23 00:12:58 +0800366
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800367 if (de_iir & DE_PIPEA_VBLANK)
368 drm_handle_vblank(dev, 0);
369
370 if (de_iir & DE_PIPEB_VBLANK)
371 drm_handle_vblank(dev, 1);
372
Zou Nan haic7c85102010-01-15 10:29:06 +0800373 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100374 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800375 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800376
Jesse Barnesf97108d2010-01-29 11:27:07 -0800377 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700378 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800379 i915_handle_rps_change(dev);
380 }
381
Zou Nan haic7c85102010-01-15 10:29:06 +0800382 /* should clear PCH hotplug event before clear CPU irq */
383 I915_WRITE(SDEIIR, pch_iir);
384 I915_WRITE(GTIIR, gt_iir);
385 I915_WRITE(DEIIR, de_iir);
386
387done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000388 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000389 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000390
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800391 return ret;
392}
393
Jesse Barnes8a905232009-07-11 16:48:03 -0400394/**
395 * i915_error_work_func - do process context error handling work
396 * @work: work struct
397 *
398 * Fire an error uevent so userspace can see that a hang or error
399 * was detected.
400 */
401static void i915_error_work_func(struct work_struct *work)
402{
403 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
404 error_work);
405 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400406 char *error_event[] = { "ERROR=1", NULL };
407 char *reset_event[] = { "RESET=1", NULL };
408 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400409
Ben Gamarif316a422009-09-14 17:48:46 -0400410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400411
Ben Gamariba1234d2009-09-14 17:48:47 -0400412 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100413 DRM_DEBUG_DRIVER("resetting chip\n");
414 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
415 if (!i915_reset(dev, GRDOM_RENDER)) {
416 atomic_set(&dev_priv->mm.wedged, 0);
417 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400418 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100419 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400420 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400421}
422
Chris Wilson3bd3c932010-08-19 08:19:30 +0100423#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000426 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000427{
Chris Wilsone56660d2010-08-07 11:01:26 +0100428 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000429 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000430 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100431 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000432
Chris Wilson05394f32010-11-08 19:18:58 +0000433 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000434 return NULL;
435
Chris Wilson05394f32010-11-08 19:18:58 +0000436 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000437
438 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
439 if (dst == NULL)
440 return NULL;
441
Chris Wilson05394f32010-11-08 19:18:58 +0000442 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000443 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700444 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100445 void __iomem *s;
446 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700447
Chris Wilsone56660d2010-08-07 11:01:26 +0100448 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000449 if (d == NULL)
450 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100451
Andrew Morton788885a2010-05-11 14:07:05 -0700452 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100453 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700454 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100455 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700456 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700457 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100458
Chris Wilson9df30792010-02-18 10:24:56 +0000459 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100460
461 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000462 }
463 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000464 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000465
466 return dst;
467
468unwind:
469 while (page--)
470 kfree(dst->pages[page]);
471 kfree(dst);
472 return NULL;
473}
474
475static void
476i915_error_object_free(struct drm_i915_error_object *obj)
477{
478 int page;
479
480 if (obj == NULL)
481 return;
482
483 for (page = 0; page < obj->page_count; page++)
484 kfree(obj->pages[page]);
485
486 kfree(obj);
487}
488
489static void
490i915_error_state_free(struct drm_device *dev,
491 struct drm_i915_error_state *error)
492{
493 i915_error_object_free(error->batchbuffer[0]);
494 i915_error_object_free(error->batchbuffer[1]);
495 i915_error_object_free(error->ringbuffer);
496 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100497 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000498 kfree(error);
499}
500
501static u32
502i915_get_bbaddr(struct drm_device *dev, u32 *ring)
503{
504 u32 cmd;
505
506 if (IS_I830(dev) || IS_845G(dev))
507 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000509 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
510 MI_BATCH_NON_SECURE_I965);
511 else
512 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
513
514 return ring[0] == cmd ? ring[1] : 0;
515}
516
517static u32
Chris Wilson8168bd42010-11-11 17:54:52 +0000518i915_ringbuffer_last_batch(struct drm_device *dev,
519 struct intel_ring_buffer *ring)
Chris Wilson9df30792010-02-18 10:24:56 +0000520{
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 u32 head, bbaddr;
Chris Wilson8168bd42010-11-11 17:54:52 +0000523 u32 *val;
Chris Wilson9df30792010-02-18 10:24:56 +0000524
525 /* Locate the current position in the ringbuffer and walk back
526 * to find the most recently dispatched batch buffer.
527 */
528 bbaddr = 0;
Chris Wilson8168bd42010-11-11 17:54:52 +0000529 head = I915_READ_HEAD(ring) & HEAD_ADDR;
530 val = (u32 *)(ring->virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000531
Chris Wilson8168bd42010-11-11 17:54:52 +0000532 while (--val >= (u32 *)ring->virtual_start) {
533 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000534 if (bbaddr)
535 break;
536 }
537
538 if (bbaddr == 0) {
Chris Wilson8168bd42010-11-11 17:54:52 +0000539 val = (u32 *)(ring->virtual_start + ring->size);
540 while (--val >= (u32 *)ring->virtual_start) {
541 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000542 if (bbaddr)
543 break;
544 }
545 }
546
547 return bbaddr;
548}
549
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000550static u32 capture_bo_list(struct drm_i915_error_buffer *err,
551 int count,
552 struct list_head *head)
553{
554 struct drm_i915_gem_object *obj;
555 int i = 0;
556
557 list_for_each_entry(obj, head, mm_list) {
558 err->size = obj->base.size;
559 err->name = obj->base.name;
560 err->seqno = obj->last_rendering_seqno;
561 err->gtt_offset = obj->gtt_offset;
562 err->read_domains = obj->base.read_domains;
563 err->write_domain = obj->base.write_domain;
564 err->fence_reg = obj->fence_reg;
565 err->pinned = 0;
566 if (obj->pin_count > 0)
567 err->pinned = 1;
568 if (obj->user_pin_count > 0)
569 err->pinned = -1;
570 err->tiling = obj->tiling_mode;
571 err->dirty = obj->dirty;
572 err->purgeable = obj->madv != I915_MADV_WILLNEED;
Chris Wilson36850922010-11-23 08:49:38 +0000573 err->ring = obj->ring ? obj->ring->id : 0;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000574
575 if (++i == count)
576 break;
577
578 err++;
579 }
580
581 return i;
582}
583
Chris Wilson748ebc62010-10-24 10:28:47 +0100584static void i915_gem_record_fences(struct drm_device *dev,
585 struct drm_i915_error_state *error)
586{
587 struct drm_i915_private *dev_priv = dev->dev_private;
588 int i;
589
590 /* Fences */
591 switch (INTEL_INFO(dev)->gen) {
592 case 6:
593 for (i = 0; i < 16; i++)
594 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
595 break;
596 case 5:
597 case 4:
598 for (i = 0; i < 16; i++)
599 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
600 break;
601 case 3:
602 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
603 for (i = 0; i < 8; i++)
604 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
605 case 2:
606 for (i = 0; i < 8; i++)
607 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
608 break;
609
610 }
611}
612
Jesse Barnes8a905232009-07-11 16:48:03 -0400613/**
614 * i915_capture_error_state - capture an error record for later analysis
615 * @dev: drm device
616 *
617 * Should be called when an error is detected (either a hang or an error
618 * interrupt) to capture error state from the time of the error. Fills
619 * out a structure which becomes available in debugfs for user level tools
620 * to pick up.
621 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700622static void i915_capture_error_state(struct drm_device *dev)
623{
624 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000625 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700626 struct drm_i915_error_state *error;
Chris Wilson05394f32010-11-08 19:18:58 +0000627 struct drm_i915_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700628 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000629 u32 bbaddr;
630 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700631
632 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000633 error = dev_priv->first_error;
634 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
635 if (error)
636 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700637
638 error = kmalloc(sizeof(*error), GFP_ATOMIC);
639 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000640 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
641 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700642 }
643
Chris Wilson2fa772f2010-10-01 13:23:27 +0100644 DRM_DEBUG_DRIVER("generating error event\n");
645
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100646 error->seqno =
Chris Wilson78501ea2010-10-27 12:18:21 +0100647 dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700648 error->eir = I915_READ(EIR);
649 error->pgtbl_er = I915_READ(PGTBL_ER);
650 error->pipeastat = I915_READ(PIPEASTAT);
651 error->pipebstat = I915_READ(PIPEBSTAT);
652 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100653 error->error = 0;
654 if (INTEL_INFO(dev)->gen >= 6) {
655 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100656
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100657 error->bcs_acthd = I915_READ(BCS_ACTHD);
658 error->bcs_ipehr = I915_READ(BCS_IPEHR);
659 error->bcs_ipeir = I915_READ(BCS_IPEIR);
660 error->bcs_instdone = I915_READ(BCS_INSTDONE);
661 error->bcs_seqno = 0;
662 if (dev_priv->blt_ring.get_seqno)
663 error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100664
665 error->vcs_acthd = I915_READ(VCS_ACTHD);
666 error->vcs_ipehr = I915_READ(VCS_IPEHR);
667 error->vcs_ipeir = I915_READ(VCS_IPEIR);
668 error->vcs_instdone = I915_READ(VCS_INSTDONE);
669 error->vcs_seqno = 0;
670 if (dev_priv->bsd_ring.get_seqno)
671 error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
Chris Wilsonf4068392010-10-27 20:36:41 +0100672 }
673 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700674 error->ipeir = I915_READ(IPEIR_I965);
675 error->ipehr = I915_READ(IPEHR_I965);
676 error->instdone = I915_READ(INSTDONE_I965);
677 error->instps = I915_READ(INSTPS);
678 error->instdone1 = I915_READ(INSTDONE1);
679 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000680 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100681 } else {
682 error->ipeir = I915_READ(IPEIR);
683 error->ipehr = I915_READ(IPEHR);
684 error->instdone = I915_READ(INSTDONE);
685 error->acthd = I915_READ(ACTHD);
686 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000687 }
Chris Wilson748ebc62010-10-24 10:28:47 +0100688 i915_gem_record_fences(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +0000689
Chris Wilson8168bd42010-11-11 17:54:52 +0000690 bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring);
Chris Wilson9df30792010-02-18 10:24:56 +0000691
692 /* Grab the current batchbuffer, most likely to have crashed. */
693 batchbuffer[0] = NULL;
694 batchbuffer[1] = NULL;
695 count = 0;
Chris Wilson05394f32010-11-08 19:18:58 +0000696 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
Chris Wilson9df30792010-02-18 10:24:56 +0000697 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000698 bbaddr >= obj->gtt_offset &&
699 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000700 batchbuffer[0] = obj;
701
702 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000703 error->acthd >= obj->gtt_offset &&
704 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilson9df30792010-02-18 10:24:56 +0000705 batchbuffer[1] = obj;
706
707 count++;
708 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100709 /* Scan the other lists for completeness for those bizarre errors. */
710 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000711 list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100712 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000713 bbaddr >= obj->gtt_offset &&
714 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100715 batchbuffer[0] = obj;
716
717 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000718 error->acthd >= obj->gtt_offset &&
719 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100720 batchbuffer[1] = obj;
721
722 if (batchbuffer[0] && batchbuffer[1])
723 break;
724 }
725 }
726 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson05394f32010-11-08 19:18:58 +0000727 list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100728 if (batchbuffer[0] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000729 bbaddr >= obj->gtt_offset &&
730 bbaddr < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100731 batchbuffer[0] = obj;
732
733 if (batchbuffer[1] == NULL &&
Chris Wilson05394f32010-11-08 19:18:58 +0000734 error->acthd >= obj->gtt_offset &&
735 error->acthd < obj->gtt_offset + obj->base.size)
Chris Wilsone56660d2010-08-07 11:01:26 +0100736 batchbuffer[1] = obj;
737
738 if (batchbuffer[0] && batchbuffer[1])
739 break;
740 }
741 }
Chris Wilson9df30792010-02-18 10:24:56 +0000742
743 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200744 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000745 */
746 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100747 if (batchbuffer[1] != batchbuffer[0])
748 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
749 else
750 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000751
752 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800753 error->ringbuffer = i915_error_object_create(dev,
Chris Wilson05394f32010-11-08 19:18:58 +0000754 dev_priv->render_ring.obj);
Chris Wilson9df30792010-02-18 10:24:56 +0000755
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000756 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000757 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000758 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000759
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000760 error->active_bo_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000761 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000762 count++;
763 error->pinned_bo_count = count - error->active_bo_count;
764
765 if (count) {
Chris Wilson9df30792010-02-18 10:24:56 +0000766 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
767 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000768 if (error->active_bo)
769 error->pinned_bo =
770 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700771 }
772
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000773 if (error->active_bo)
774 error->active_bo_count =
775 capture_bo_list(error->active_bo,
776 error->active_bo_count,
777 &dev_priv->mm.active_list);
778
779 if (error->pinned_bo)
780 error->pinned_bo_count =
781 capture_bo_list(error->pinned_bo,
782 error->pinned_bo_count,
783 &dev_priv->mm.pinned_list);
784
Jesse Barnes8a905232009-07-11 16:48:03 -0400785 do_gettimeofday(&error->time);
786
Chris Wilson6ef3d422010-08-04 20:26:07 +0100787 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000788 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100789
Chris Wilson9df30792010-02-18 10:24:56 +0000790 spin_lock_irqsave(&dev_priv->error_lock, flags);
791 if (dev_priv->first_error == NULL) {
792 dev_priv->first_error = error;
793 error = NULL;
794 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700795 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000796
797 if (error)
798 i915_error_state_free(dev, error);
799}
800
801void i915_destroy_error_state(struct drm_device *dev)
802{
803 struct drm_i915_private *dev_priv = dev->dev_private;
804 struct drm_i915_error_state *error;
805
806 spin_lock(&dev_priv->error_lock);
807 error = dev_priv->first_error;
808 dev_priv->first_error = NULL;
809 spin_unlock(&dev_priv->error_lock);
810
811 if (error)
812 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700813}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100814#else
815#define i915_capture_error_state(x)
816#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700817
Chris Wilson35aed2e2010-05-27 13:18:12 +0100818static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400819{
820 struct drm_i915_private *dev_priv = dev->dev_private;
821 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400822
Chris Wilson35aed2e2010-05-27 13:18:12 +0100823 if (!eir)
824 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400825
826 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
827 eir);
828
829 if (IS_G4X(dev)) {
830 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
831 u32 ipeir = I915_READ(IPEIR_I965);
832
833 printk(KERN_ERR " IPEIR: 0x%08x\n",
834 I915_READ(IPEIR_I965));
835 printk(KERN_ERR " IPEHR: 0x%08x\n",
836 I915_READ(IPEHR_I965));
837 printk(KERN_ERR " INSTDONE: 0x%08x\n",
838 I915_READ(INSTDONE_I965));
839 printk(KERN_ERR " INSTPS: 0x%08x\n",
840 I915_READ(INSTPS));
841 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
842 I915_READ(INSTDONE1));
843 printk(KERN_ERR " ACTHD: 0x%08x\n",
844 I915_READ(ACTHD_I965));
845 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000846 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400847 }
848 if (eir & GM45_ERROR_PAGE_TABLE) {
849 u32 pgtbl_err = I915_READ(PGTBL_ER);
850 printk(KERN_ERR "page table error\n");
851 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
852 pgtbl_err);
853 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000854 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400855 }
856 }
857
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100858 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400859 if (eir & I915_ERROR_PAGE_TABLE) {
860 u32 pgtbl_err = I915_READ(PGTBL_ER);
861 printk(KERN_ERR "page table error\n");
862 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
863 pgtbl_err);
864 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000865 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400866 }
867 }
868
869 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100870 u32 pipea_stats = I915_READ(PIPEASTAT);
871 u32 pipeb_stats = I915_READ(PIPEBSTAT);
872
Jesse Barnes8a905232009-07-11 16:48:03 -0400873 printk(KERN_ERR "memory refresh error\n");
874 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
875 pipea_stats);
876 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
877 pipeb_stats);
878 /* pipestat has already been acked */
879 }
880 if (eir & I915_ERROR_INSTRUCTION) {
881 printk(KERN_ERR "instruction error\n");
882 printk(KERN_ERR " INSTPM: 0x%08x\n",
883 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100884 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400885 u32 ipeir = I915_READ(IPEIR);
886
887 printk(KERN_ERR " IPEIR: 0x%08x\n",
888 I915_READ(IPEIR));
889 printk(KERN_ERR " IPEHR: 0x%08x\n",
890 I915_READ(IPEHR));
891 printk(KERN_ERR " INSTDONE: 0x%08x\n",
892 I915_READ(INSTDONE));
893 printk(KERN_ERR " ACTHD: 0x%08x\n",
894 I915_READ(ACTHD));
895 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000896 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400897 } else {
898 u32 ipeir = I915_READ(IPEIR_I965);
899
900 printk(KERN_ERR " IPEIR: 0x%08x\n",
901 I915_READ(IPEIR_I965));
902 printk(KERN_ERR " IPEHR: 0x%08x\n",
903 I915_READ(IPEHR_I965));
904 printk(KERN_ERR " INSTDONE: 0x%08x\n",
905 I915_READ(INSTDONE_I965));
906 printk(KERN_ERR " INSTPS: 0x%08x\n",
907 I915_READ(INSTPS));
908 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
909 I915_READ(INSTDONE1));
910 printk(KERN_ERR " ACTHD: 0x%08x\n",
911 I915_READ(ACTHD_I965));
912 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000913 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400914 }
915 }
916
917 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000918 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400919 eir = I915_READ(EIR);
920 if (eir) {
921 /*
922 * some errors might have become stuck,
923 * mask them.
924 */
925 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
926 I915_WRITE(EMR, I915_READ(EMR) | eir);
927 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
928 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100929}
930
931/**
932 * i915_handle_error - handle an error interrupt
933 * @dev: drm device
934 *
935 * Do some basic checking of regsiter state at error interrupt time and
936 * dump it to the syslog. Also call i915_capture_error_state() to make
937 * sure we get a record and make it available in debugfs. Fire a uevent
938 * so userspace knows something bad happened (should trigger collection
939 * of a ring dump etc.).
940 */
Chris Wilson527f9e92010-11-11 01:16:58 +0000941void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +0100942{
943 struct drm_i915_private *dev_priv = dev->dev_private;
944
945 i915_capture_error_state(dev);
946 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400947
Ben Gamariba1234d2009-09-14 17:48:47 -0400948 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100949 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400950 atomic_set(&dev_priv->mm.wedged, 1);
951
Ben Gamari11ed50e2009-09-14 17:48:45 -0400952 /*
953 * Wakeup waiting processes so they don't hang
954 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100955 wake_up_all(&dev_priv->render_ring.irq_queue);
956 if (HAS_BSD(dev))
957 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100958 if (HAS_BLT(dev))
959 wake_up_all(&dev_priv->blt_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400960 }
961
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700962 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400963}
964
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100965static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
966{
967 drm_i915_private_t *dev_priv = dev->dev_private;
968 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +0000970 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100971 struct intel_unpin_work *work;
972 unsigned long flags;
973 bool stall_detected;
974
975 /* Ignore early vblank irqs */
976 if (intel_crtc == NULL)
977 return;
978
979 spin_lock_irqsave(&dev->event_lock, flags);
980 work = intel_crtc->unpin_work;
981
982 if (work == NULL || work->pending || !work->enable_stall_check) {
983 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
984 spin_unlock_irqrestore(&dev->event_lock, flags);
985 return;
986 }
987
988 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +0000989 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100990 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100991 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
Chris Wilson05394f32010-11-08 19:18:58 +0000992 stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100993 } else {
994 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
Chris Wilson05394f32010-11-08 19:18:58 +0000995 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100996 crtc->y * crtc->fb->pitch +
997 crtc->x * crtc->fb->bits_per_pixel/8);
998 }
999
1000 spin_unlock_irqrestore(&dev->event_lock, flags);
1001
1002 if (stall_detected) {
1003 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1004 intel_prepare_page_flip(dev, intel_crtc->plane);
1005 }
1006}
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
1009{
Dave Airlie84b1fd12007-07-11 15:53:27 +10001010 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001012 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001013 u32 iir, new_iir;
1014 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -08001015 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001016 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -08001017 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -08001018 int irq_received;
1019 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001020
Eric Anholt630681d2008-10-06 15:14:12 -07001021 atomic_inc(&dev_priv->irq_received);
1022
Eric Anholtbad720f2009-10-22 16:11:14 -07001023 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001024 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001025
Eric Anholted4cb412008-07-29 12:10:39 -07001026 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001027
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001028 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001029 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001030 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001031 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
Keith Packard05eff842008-11-19 14:03:05 -08001033 for (;;) {
1034 irq_received = iir != 0;
1035
1036 /* Can't rely on pipestat interrupt bit in iir as it might
1037 * have been cleared after the pipestat interrupt was received.
1038 * It doesn't set the bit in iir again, but it still produces
1039 * interrupts (for non-MSI).
1040 */
1041 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1042 pipea_stats = I915_READ(PIPEASTAT);
1043 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -08001044
Jesse Barnes8a905232009-07-11 16:48:03 -04001045 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001046 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001047
Eric Anholtcdfbc412008-11-04 15:50:30 -08001048 /*
1049 * Clear the PIPE(A|B)STAT regs before the IIR
1050 */
Keith Packard05eff842008-11-19 14:03:05 -08001051 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001052 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001053 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001054 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001055 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001056 }
Keith Packard7c463582008-11-04 02:03:27 -08001057
Keith Packard05eff842008-11-19 14:03:05 -08001058 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001059 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001060 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001061 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001062 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001063 }
Keith Packard05eff842008-11-19 14:03:05 -08001064 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1065
1066 if (!irq_received)
1067 break;
1068
1069 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070
Jesse Barnes5ca58282009-03-31 14:11:15 -07001071 /* Consume port. Then clear IIR or we'll miss events */
1072 if ((I915_HAS_HOTPLUG(dev)) &&
1073 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1074 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1075
Zhao Yakui44d98a62009-10-09 11:39:40 +08001076 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001077 hotplug_status);
1078 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001079 queue_work(dev_priv->wq,
1080 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001081
1082 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1083 I915_READ(PORT_HOTPLUG_STAT);
1084 }
1085
Eric Anholtcdfbc412008-11-04 15:50:30 -08001086 I915_WRITE(IIR, iir);
1087 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001088
Dave Airlie7c1c2872008-11-28 14:22:24 +10001089 if (dev->primary->master) {
1090 master_priv = dev->primary->master->driver_priv;
1091 if (master_priv->sarea_priv)
1092 master_priv->sarea_priv->last_dispatch =
1093 READ_BREADCRUMB(dev_priv);
1094 }
Keith Packard7c463582008-11-04 02:03:27 -08001095
Chris Wilson549f7362010-10-19 11:19:32 +01001096 if (iir & I915_USER_INTERRUPT)
1097 notify_ring(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001098 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilson549f7362010-10-19 11:19:32 +01001099 notify_ring(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001100
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001101 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001102 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001103 if (dev_priv->flip_pending_is_done)
1104 intel_finish_page_flip_plane(dev, 0);
1105 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001106
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001107 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001108 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001109 if (dev_priv->flip_pending_is_done)
1110 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001111 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001112
Keith Packard05eff842008-11-19 14:03:05 -08001113 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001114 vblank++;
1115 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001116 if (!dev_priv->flip_pending_is_done) {
1117 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001118 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001119 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001120 }
Eric Anholt673a3942008-07-30 12:06:12 -07001121
Keith Packard05eff842008-11-19 14:03:05 -08001122 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001123 vblank++;
1124 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001125 if (!dev_priv->flip_pending_is_done) {
1126 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001127 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001128 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001129 }
Keith Packard7c463582008-11-04 02:03:27 -08001130
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001131 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1132 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001133 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001134 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001135
Eric Anholtcdfbc412008-11-04 15:50:30 -08001136 /* With MSI, interrupts are only generated when iir
1137 * transitions from zero to nonzero. If another bit got
1138 * set while we were handling the existing iir bits, then
1139 * we would never get another interrupt.
1140 *
1141 * This is fine on non-MSI as well, as if we hit this path
1142 * we avoid exiting the interrupt handler only to generate
1143 * another one.
1144 *
1145 * Note that for MSI this could cause a stray interrupt report
1146 * if an interrupt landed in the time between writing IIR and
1147 * the posting read. This should be rare enough to never
1148 * trigger the 99% of 100,000 interrupts test for disabling
1149 * stray interrupts.
1150 */
1151 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001152 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001153
Keith Packard05eff842008-11-19 14:03:05 -08001154 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155}
1156
Dave Airlieaf6061a2008-05-07 12:15:39 +10001157static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158{
1159 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001160 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
1162 i915_kernel_lost_context(dev);
1163
Zhao Yakui44d98a62009-10-09 11:39:40 +08001164 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001166 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001167 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001168 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001169 if (master_priv->sarea_priv)
1170 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001171
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001172 if (BEGIN_LP_RING(4) == 0) {
1173 OUT_RING(MI_STORE_DWORD_INDEX);
1174 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1175 OUT_RING(dev_priv->counter);
1176 OUT_RING(MI_USER_INTERRUPT);
1177 ADVANCE_LP_RING();
1178 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001179
Alan Hourihanec29b6692006-08-12 16:29:24 +10001180 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181}
1182
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001183void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1184{
1185 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001186 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001187
1188 if (dev_priv->trace_irq_seqno == 0)
Chris Wilson78501ea2010-10-27 12:18:21 +01001189 render_ring->user_irq_get(render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001190
1191 dev_priv->trace_irq_seqno = seqno;
1192}
1193
Dave Airlie84b1fd12007-07-11 15:53:27 +10001194static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195{
1196 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001197 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001199 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
Zhao Yakui44d98a62009-10-09 11:39:40 +08001201 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 READ_BREADCRUMB(dev_priv));
1203
Eric Anholted4cb412008-07-29 12:10:39 -07001204 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001205 if (master_priv->sarea_priv)
1206 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
Dave Airlie7c1c2872008-11-28 14:22:24 +10001210 if (master_priv->sarea_priv)
1211 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
Chris Wilson78501ea2010-10-27 12:18:21 +01001213 render_ring->user_irq_get(render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001214 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 READ_BREADCRUMB(dev_priv) >= irq_nr);
Chris Wilson78501ea2010-10-27 12:18:21 +01001216 render_ring->user_irq_put(render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Eric Anholt20caafa2007-08-25 19:22:43 +10001218 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001219 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1221 }
1222
Dave Airlieaf6061a2008-05-07 12:15:39 +10001223 return ret;
1224}
1225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226/* Needs the lock as it touches the ring.
1227 */
Eric Anholtc153f452007-09-03 12:06:45 +10001228int i915_irq_emit(struct drm_device *dev, void *data,
1229 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001232 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 int result;
1234
Eric Anholtd3301d82010-05-21 13:55:54 -07001235 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001236 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001237 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 }
Eric Anholt299eb932009-02-24 22:14:12 -08001239
1240 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1241
Eric Anholt546b0972008-09-01 16:45:29 -07001242 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001244 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
Eric Anholtc153f452007-09-03 12:06:45 +10001246 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001248 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 }
1250
1251 return 0;
1252}
1253
1254/* Doesn't need the hardware lock.
1255 */
Eric Anholtc153f452007-09-03 12:06:45 +10001256int i915_irq_wait(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001260 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
1262 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001263 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001264 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 }
1266
Eric Anholtc153f452007-09-03 12:06:45 +10001267 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268}
1269
Keith Packard42f52ef2008-10-18 19:39:29 -07001270/* Called from drm generic code, passed 'crtc' which
1271 * we use as a pipe index
1272 */
1273int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001274{
1275 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001276 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001277
Chris Wilson5eddb702010-09-11 13:48:45 +01001278 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001279 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001280
Keith Packarde9d21d72008-10-16 11:31:38 -07001281 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001282 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001283 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1284 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001285 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001286 i915_enable_pipestat(dev_priv, pipe,
1287 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001288 else
Keith Packard7c463582008-11-04 02:03:27 -08001289 i915_enable_pipestat(dev_priv, pipe,
1290 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001291 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001292 return 0;
1293}
1294
Keith Packard42f52ef2008-10-18 19:39:29 -07001295/* Called from drm generic code, passed 'crtc' which
1296 * we use as a pipe index
1297 */
1298void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001299{
1300 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001301 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001302
Keith Packarde9d21d72008-10-16 11:31:38 -07001303 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001304 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001305 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1306 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1307 else
1308 i915_disable_pipestat(dev_priv, pipe,
1309 PIPE_VBLANK_INTERRUPT_ENABLE |
1310 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001311 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001312}
1313
Jesse Barnes79e53942008-11-07 14:24:08 -08001314void i915_enable_interrupt (struct drm_device *dev)
1315{
1316 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001317
Eric Anholtbad720f2009-10-22 16:11:14 -07001318 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001319 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001320 dev_priv->irq_enabled = 1;
1321}
1322
1323
Dave Airlie702880f2006-06-24 17:07:34 +10001324/* Set the vblank monitor pipe
1325 */
Eric Anholtc153f452007-09-03 12:06:45 +10001326int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1327 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001328{
Dave Airlie702880f2006-06-24 17:07:34 +10001329 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001330
1331 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001332 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001333 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001334 }
1335
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001336 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001337}
1338
Eric Anholtc153f452007-09-03 12:06:45 +10001339int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1340 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001341{
Dave Airlie702880f2006-06-24 17:07:34 +10001342 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001343 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001344
1345 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001346 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001347 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001348 }
1349
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001350 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001351
Dave Airlie702880f2006-06-24 17:07:34 +10001352 return 0;
1353}
1354
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001355/**
1356 * Schedule buffer swap at given vertical blank.
1357 */
Eric Anholtc153f452007-09-03 12:06:45 +10001358int i915_vblank_swap(struct drm_device *dev, void *data,
1359 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001360{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001361 /* The delayed swap mechanism was fundamentally racy, and has been
1362 * removed. The model was that the client requested a delayed flip/swap
1363 * from the kernel, then waited for vblank before continuing to perform
1364 * rendering. The problem was that the kernel might wake the client
1365 * up before it dispatched the vblank swap (since the lock has to be
1366 * held while touching the ringbuffer), in which case the client would
1367 * clear and start the next frame before the swap occurred, and
1368 * flicker would occur in addition to likely missing the vblank.
1369 *
1370 * In the absence of this ioctl, userland falls back to a correct path
1371 * of waiting for a vblank, then dispatching the swap on its own.
1372 * Context switching to userland and back is plenty fast enough for
1373 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001374 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001375 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001376}
1377
Chris Wilson893eead2010-10-27 14:44:35 +01001378static u32
1379ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001380{
Chris Wilson893eead2010-10-27 14:44:35 +01001381 return list_entry(ring->request_list.prev,
1382 struct drm_i915_gem_request, list)->seqno;
1383}
1384
1385static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1386{
1387 if (list_empty(&ring->request_list) ||
1388 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1389 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001390 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001391 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1392 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001393 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001394 ring->get_seqno(ring));
1395 wake_up_all(&ring->irq_queue);
1396 *err = true;
1397 }
1398 return true;
1399 }
1400 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001401}
1402
1403/**
1404 * This is called when the chip hasn't reported back with completed
1405 * batchbuffers in a long time. The first time this is called we simply record
1406 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1407 * again, we assume the chip is wedged and try to fix it.
1408 */
1409void i915_hangcheck_elapsed(unsigned long data)
1410{
1411 struct drm_device *dev = (struct drm_device *)data;
1412 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001413 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001414 bool err = false;
1415
1416 /* If all work is done then ACTHD clearly hasn't advanced. */
1417 if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
1418 i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
1419 i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
1420 dev_priv->hangcheck_count = 0;
1421 if (err)
1422 goto repeat;
1423 return;
1424 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001425
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001426 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001427 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001428 instdone = I915_READ(INSTDONE);
1429 instdone1 = 0;
1430 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001431 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001432 instdone = I915_READ(INSTDONE_I965);
1433 instdone1 = I915_READ(INSTDONE1);
1434 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001435
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001436 if (dev_priv->last_acthd == acthd &&
1437 dev_priv->last_instdone == instdone &&
1438 dev_priv->last_instdone1 == instdone1) {
1439 if (dev_priv->hangcheck_count++ > 1) {
1440 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001441
1442 if (!IS_GEN2(dev)) {
1443 /* Is the chip hanging on a WAIT_FOR_EVENT?
1444 * If so we can simply poke the RB_WAIT bit
1445 * and break the hang. This should work on
1446 * all but the second generation chipsets.
1447 */
Chris Wilson8168bd42010-11-11 17:54:52 +00001448 struct intel_ring_buffer *ring = &dev_priv->render_ring;
1449 u32 tmp = I915_READ_CTL(ring);
Chris Wilson8c80b592010-08-08 20:38:12 +01001450 if (tmp & RING_WAIT) {
Chris Wilson8168bd42010-11-11 17:54:52 +00001451 I915_WRITE_CTL(ring, tmp);
Chris Wilson893eead2010-10-27 14:44:35 +01001452 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001453 }
1454 }
1455
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001456 i915_handle_error(dev, true);
1457 return;
1458 }
1459 } else {
1460 dev_priv->hangcheck_count = 0;
1461
1462 dev_priv->last_acthd = acthd;
1463 dev_priv->last_instdone = instdone;
1464 dev_priv->last_instdone1 = instdone1;
1465 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001466
Chris Wilson893eead2010-10-27 14:44:35 +01001467repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001468 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001469 mod_timer(&dev_priv->hangcheck_timer,
1470 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001471}
1472
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473/* drm_dma.h hooks
1474*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001475static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001476{
1477 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1478
1479 I915_WRITE(HWSTAM, 0xeffe);
1480
1481 /* XXX hotplug from PCH */
1482
1483 I915_WRITE(DEIMR, 0xffffffff);
1484 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001485 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001486
1487 /* and GT */
1488 I915_WRITE(GTIMR, 0xffffffff);
1489 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001490 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001491
1492 /* south display irq */
1493 I915_WRITE(SDEIMR, 0xffffffff);
1494 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001495 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001496}
1497
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001498static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001499{
1500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1501 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001502 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1503 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001504 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001505 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001506
1507 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001508 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001509
1510 /* should always can generate irq */
1511 I915_WRITE(DEIIR, I915_READ(DEIIR));
1512 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1513 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001514 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001515
Chris Wilson549f7362010-10-19 11:19:32 +01001516 if (IS_GEN6(dev)) {
1517 render_mask =
1518 GT_PIPE_NOTIFY |
1519 GT_GEN6_BSD_USER_INTERRUPT |
1520 GT_BLT_USER_INTERRUPT;
1521 }
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001522
Zou Nan hai852835f2010-05-21 09:08:56 +08001523 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001524 dev_priv->gt_irq_enable_reg = render_mask;
1525
1526 I915_WRITE(GTIIR, I915_READ(GTIIR));
1527 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001528 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001529 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001530 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001531 I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001532 }
1533
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001534 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001535 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001536
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001537 if (HAS_PCH_CPT(dev)) {
1538 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1539 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1540 } else {
1541 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1542 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1543 }
1544
Zhenyu Wangc6501562009-11-03 18:57:21 +00001545 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1546 dev_priv->pch_irq_enable_reg = hotplug_mask;
1547
1548 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1549 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1550 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001551 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001552
Jesse Barnesf97108d2010-01-29 11:27:07 -08001553 if (IS_IRONLAKE_M(dev)) {
1554 /* Clear & enable PCU event interrupts */
1555 I915_WRITE(DEIIR, DE_PCU_EVENT);
1556 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1557 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1558 }
1559
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001560 return 0;
1561}
1562
Dave Airlie84b1fd12007-07-11 15:53:27 +10001563void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564{
1565 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1566
Jesse Barnes79e53942008-11-07 14:24:08 -08001567 atomic_set(&dev_priv->irq_received, 0);
1568
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001569 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001570 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001571
Eric Anholtbad720f2009-10-22 16:11:14 -07001572 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001573 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001574 return;
1575 }
1576
Jesse Barnes5ca58282009-03-31 14:11:15 -07001577 if (I915_HAS_HOTPLUG(dev)) {
1578 I915_WRITE(PORT_HOTPLUG_EN, 0);
1579 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1580 }
1581
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001582 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001583 I915_WRITE(PIPEASTAT, 0);
1584 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001585 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001586 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001587 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588}
1589
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001590/*
1591 * Must be called after intel_modeset_init or hotplug interrupts won't be
1592 * enabled correctly.
1593 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001594int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595{
1596 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001597 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001598 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001599
Zou Nan hai852835f2010-05-21 09:08:56 +08001600 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001601 if (HAS_BSD(dev))
1602 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001603 if (HAS_BLT(dev))
1604 DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001605
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001606 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001607
Eric Anholtbad720f2009-10-22 16:11:14 -07001608 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001609 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001610
Keith Packard7c463582008-11-04 02:03:27 -08001611 /* Unmask the interrupts that we always want on. */
1612 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001613
Keith Packard7c463582008-11-04 02:03:27 -08001614 dev_priv->pipestat[0] = 0;
1615 dev_priv->pipestat[1] = 0;
1616
Jesse Barnes5ca58282009-03-31 14:11:15 -07001617 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001618 /* Enable in IER... */
1619 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1620 /* and unmask in IMR */
1621 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1622 }
1623
1624 /*
1625 * Enable some error detection, note the instruction error mask
1626 * bit is reserved, so we leave it masked.
1627 */
1628 if (IS_G4X(dev)) {
1629 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1630 GM45_ERROR_MEM_PRIV |
1631 GM45_ERROR_CP_PRIV |
1632 I915_ERROR_MEMORY_REFRESH);
1633 } else {
1634 error_mask = ~(I915_ERROR_PAGE_TABLE |
1635 I915_ERROR_MEMORY_REFRESH);
1636 }
1637 I915_WRITE(EMR, error_mask);
1638
1639 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1640 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001641 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001642
1643 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001644 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1645
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001646 /* Note HDMI and DP share bits */
1647 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1648 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1649 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1650 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1651 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1652 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1653 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1654 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1655 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1656 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001657 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001658 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001659
1660 /* Programming the CRT detection parameters tends
1661 to generate a spurious hotplug event about three
1662 seconds later. So just do it once.
1663 */
1664 if (IS_G4X(dev))
1665 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1666 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1667 }
1668
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001669 /* Ignore TV since it's buggy */
1670
Jesse Barnes5ca58282009-03-31 14:11:15 -07001671 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001672 }
1673
Chris Wilson3b617962010-08-24 09:02:58 +01001674 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001675
1676 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677}
1678
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001679static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001680{
1681 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1682 I915_WRITE(HWSTAM, 0xffffffff);
1683
1684 I915_WRITE(DEIMR, 0xffffffff);
1685 I915_WRITE(DEIER, 0x0);
1686 I915_WRITE(DEIIR, I915_READ(DEIIR));
1687
1688 I915_WRITE(GTIMR, 0xffffffff);
1689 I915_WRITE(GTIER, 0x0);
1690 I915_WRITE(GTIIR, I915_READ(GTIIR));
1691}
1692
Dave Airlie84b1fd12007-07-11 15:53:27 +10001693void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
1695 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001696
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697 if (!dev_priv)
1698 return;
1699
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001700 dev_priv->vblank_pipe = 0;
1701
Eric Anholtbad720f2009-10-22 16:11:14 -07001702 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001703 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001704 return;
1705 }
1706
Jesse Barnes5ca58282009-03-31 14:11:15 -07001707 if (I915_HAS_HOTPLUG(dev)) {
1708 I915_WRITE(PORT_HOTPLUG_EN, 0);
1709 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1710 }
1711
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001712 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001713 I915_WRITE(PIPEASTAT, 0);
1714 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001715 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001716 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001717
Keith Packard7c463582008-11-04 02:03:27 -08001718 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1719 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1720 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721}