blob: 90c071d377488ec918eb5e8e22213a200b9c1101 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson549f7362010-10-19 11:19:32 +0100296static void notify_ring(struct drm_device *dev,
297 struct intel_ring_buffer *ring)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100300 u32 seqno = ring->get_seqno(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +0100301 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100302 trace_i915_gem_request_complete(dev, seqno);
303 wake_up_all(&ring->irq_queue);
304 dev_priv->hangcheck_count = 0;
305 mod_timer(&dev_priv->hangcheck_timer,
306 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
307}
308
Chris Wilson995b6762010-08-20 13:23:26 +0100309static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000313 u32 de_iir, gt_iir, de_ier, pch_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100314 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100316 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
317
318 if (IS_GEN6(dev))
319 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800320
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000321 /* disable master interrupt before clearing iir */
322 de_ier = I915_READ(DEIER);
323 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
324 (void)I915_READ(DEIER);
325
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800326 de_iir = I915_READ(DEIIR);
327 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000328 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800329
Zou Nan haic7c85102010-01-15 10:29:06 +0800330 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
331 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800332
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100333 if (HAS_PCH_CPT(dev))
334 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
335 else
336 hotplug_mask = SDE_HOTPLUG_MASK;
337
Zou Nan haic7c85102010-01-15 10:29:06 +0800338 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800339
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 if (dev->primary->master) {
341 master_priv = dev->primary->master->driver_priv;
342 if (master_priv->sarea_priv)
343 master_priv->sarea_priv->last_dispatch =
344 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800345 }
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347 if (gt_iir & GT_PIPE_NOTIFY)
348 notify_ring(dev, &dev_priv->render_ring);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100349 if (gt_iir & bsd_usr_interrupt)
Chris Wilson549f7362010-10-19 11:19:32 +0100350 notify_ring(dev, &dev_priv->bsd_ring);
351 if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
352 notify_ring(dev, &dev_priv->blt_ring);
Zou Nan haic7c85102010-01-15 10:29:06 +0800353
354 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100355 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800356
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800357 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800358 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100359 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800360 }
361
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800362 if (de_iir & DE_PLANEB_FLIP_DONE) {
363 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100364 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800365 }
Li Pengc062df62010-01-23 00:12:58 +0800366
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800367 if (de_iir & DE_PIPEA_VBLANK)
368 drm_handle_vblank(dev, 0);
369
370 if (de_iir & DE_PIPEB_VBLANK)
371 drm_handle_vblank(dev, 1);
372
Zou Nan haic7c85102010-01-15 10:29:06 +0800373 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100374 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800375 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800376
Jesse Barnesf97108d2010-01-29 11:27:07 -0800377 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700378 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800379 i915_handle_rps_change(dev);
380 }
381
Zou Nan haic7c85102010-01-15 10:29:06 +0800382 /* should clear PCH hotplug event before clear CPU irq */
383 I915_WRITE(SDEIIR, pch_iir);
384 I915_WRITE(GTIIR, gt_iir);
385 I915_WRITE(DEIIR, de_iir);
386
387done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000388 I915_WRITE(DEIER, de_ier);
389 (void)I915_READ(DEIER);
390
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800391 return ret;
392}
393
Jesse Barnes8a905232009-07-11 16:48:03 -0400394/**
395 * i915_error_work_func - do process context error handling work
396 * @work: work struct
397 *
398 * Fire an error uevent so userspace can see that a hang or error
399 * was detected.
400 */
401static void i915_error_work_func(struct work_struct *work)
402{
403 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
404 error_work);
405 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400406 char *error_event[] = { "ERROR=1", NULL };
407 char *reset_event[] = { "RESET=1", NULL };
408 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400409
Ben Gamarif316a422009-09-14 17:48:46 -0400410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400411
Ben Gamariba1234d2009-09-14 17:48:47 -0400412 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100413 DRM_DEBUG_DRIVER("resetting chip\n");
414 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
415 if (!i915_reset(dev, GRDOM_RENDER)) {
416 atomic_set(&dev_priv->mm.wedged, 0);
417 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400418 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100419 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400420 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400421}
422
Chris Wilson3bd3c932010-08-19 08:19:30 +0100423#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
Chris Wilsone56660d2010-08-07 11:01:26 +0100428 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000429 struct drm_i915_error_object *dst;
430 struct drm_i915_gem_object *src_priv;
431 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100432 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000433
434 if (src == NULL)
435 return NULL;
436
Daniel Vetter23010e42010-03-08 13:35:02 +0100437 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000438 if (src_priv->pages == NULL)
439 return NULL;
440
441 page_count = src->size / PAGE_SIZE;
442
443 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
444 if (dst == NULL)
445 return NULL;
446
Chris Wilsone56660d2010-08-07 11:01:26 +0100447 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000448 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700449 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100450 void __iomem *s;
451 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700452
Chris Wilsone56660d2010-08-07 11:01:26 +0100453 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000454 if (d == NULL)
455 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100456
Andrew Morton788885a2010-05-11 14:07:05 -0700457 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100458 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700459 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100460 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700461 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700462 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100463
Chris Wilson9df30792010-02-18 10:24:56 +0000464 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100465
466 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000467 }
468 dst->page_count = page_count;
469 dst->gtt_offset = src_priv->gtt_offset;
470
471 return dst;
472
473unwind:
474 while (page--)
475 kfree(dst->pages[page]);
476 kfree(dst);
477 return NULL;
478}
479
480static void
481i915_error_object_free(struct drm_i915_error_object *obj)
482{
483 int page;
484
485 if (obj == NULL)
486 return;
487
488 for (page = 0; page < obj->page_count; page++)
489 kfree(obj->pages[page]);
490
491 kfree(obj);
492}
493
494static void
495i915_error_state_free(struct drm_device *dev,
496 struct drm_i915_error_state *error)
497{
498 i915_error_object_free(error->batchbuffer[0]);
499 i915_error_object_free(error->batchbuffer[1]);
500 i915_error_object_free(error->ringbuffer);
501 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100502 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000503 kfree(error);
504}
505
506static u32
507i915_get_bbaddr(struct drm_device *dev, u32 *ring)
508{
509 u32 cmd;
510
511 if (IS_I830(dev) || IS_845G(dev))
512 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000514 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
515 MI_BATCH_NON_SECURE_I965);
516 else
517 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
518
519 return ring[0] == cmd ? ring[1] : 0;
520}
521
522static u32
523i915_ringbuffer_last_batch(struct drm_device *dev)
524{
525 struct drm_i915_private *dev_priv = dev->dev_private;
526 u32 head, bbaddr;
527 u32 *ring;
528
529 /* Locate the current position in the ringbuffer and walk back
530 * to find the most recently dispatched batch buffer.
531 */
532 bbaddr = 0;
533 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
Eric Anholtd3301d82010-05-21 13:55:54 -0700534 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000535
Eric Anholtd3301d82010-05-21 13:55:54 -0700536 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000537 bbaddr = i915_get_bbaddr(dev, ring);
538 if (bbaddr)
539 break;
540 }
541
542 if (bbaddr == 0) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800543 ring = (u32 *)(dev_priv->render_ring.virtual_start
544 + dev_priv->render_ring.size);
Eric Anholtd3301d82010-05-21 13:55:54 -0700545 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
Chris Wilson9df30792010-02-18 10:24:56 +0000546 bbaddr = i915_get_bbaddr(dev, ring);
547 if (bbaddr)
548 break;
549 }
550 }
551
552 return bbaddr;
553}
554
Jesse Barnes8a905232009-07-11 16:48:03 -0400555/**
556 * i915_capture_error_state - capture an error record for later analysis
557 * @dev: drm device
558 *
559 * Should be called when an error is detected (either a hang or an error
560 * interrupt) to capture error state from the time of the error. Fills
561 * out a structure which becomes available in debugfs for user level tools
562 * to pick up.
563 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700564static void i915_capture_error_state(struct drm_device *dev)
565{
566 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000567 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700568 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000569 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700570 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000571 u32 bbaddr;
572 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700573
574 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000575 error = dev_priv->first_error;
576 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
577 if (error)
578 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700579
580 error = kmalloc(sizeof(*error), GFP_ATOMIC);
581 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000582 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
583 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700584 }
585
Chris Wilson2fa772f2010-10-01 13:23:27 +0100586 DRM_DEBUG_DRIVER("generating error event\n");
587
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100588 error->seqno =
Chris Wilson78501ea2010-10-27 12:18:21 +0100589 dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700590 error->eir = I915_READ(EIR);
591 error->pgtbl_er = I915_READ(PGTBL_ER);
592 error->pipeastat = I915_READ(PIPEASTAT);
593 error->pipebstat = I915_READ(PIPEBSTAT);
594 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100595 error->error = 0;
596 if (INTEL_INFO(dev)->gen >= 6) {
597 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100598
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100599 error->bcs_acthd = I915_READ(BCS_ACTHD);
600 error->bcs_ipehr = I915_READ(BCS_IPEHR);
601 error->bcs_ipeir = I915_READ(BCS_IPEIR);
602 error->bcs_instdone = I915_READ(BCS_INSTDONE);
603 error->bcs_seqno = 0;
604 if (dev_priv->blt_ring.get_seqno)
605 error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100606
607 error->vcs_acthd = I915_READ(VCS_ACTHD);
608 error->vcs_ipehr = I915_READ(VCS_IPEHR);
609 error->vcs_ipeir = I915_READ(VCS_IPEIR);
610 error->vcs_instdone = I915_READ(VCS_INSTDONE);
611 error->vcs_seqno = 0;
612 if (dev_priv->bsd_ring.get_seqno)
613 error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
Chris Wilsonf4068392010-10-27 20:36:41 +0100614 }
615 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700616 error->ipeir = I915_READ(IPEIR_I965);
617 error->ipehr = I915_READ(IPEHR_I965);
618 error->instdone = I915_READ(INSTDONE_I965);
619 error->instps = I915_READ(INSTPS);
620 error->instdone1 = I915_READ(INSTDONE1);
621 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000622 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100623 } else {
624 error->ipeir = I915_READ(IPEIR);
625 error->ipehr = I915_READ(IPEHR);
626 error->instdone = I915_READ(INSTDONE);
627 error->acthd = I915_READ(ACTHD);
628 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000629 }
630
631 bbaddr = i915_ringbuffer_last_batch(dev);
632
633 /* Grab the current batchbuffer, most likely to have crashed. */
634 batchbuffer[0] = NULL;
635 batchbuffer[1] = NULL;
636 count = 0;
Chris Wilson69dc4982010-10-19 10:36:51 +0100637 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000638 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000639
640 if (batchbuffer[0] == NULL &&
641 bbaddr >= obj_priv->gtt_offset &&
642 bbaddr < obj_priv->gtt_offset + obj->size)
643 batchbuffer[0] = obj;
644
645 if (batchbuffer[1] == NULL &&
646 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100647 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000648 batchbuffer[1] = obj;
649
650 count++;
651 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100652 /* Scan the other lists for completeness for those bizarre errors. */
653 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100654 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100655 struct drm_gem_object *obj = &obj_priv->base;
656
657 if (batchbuffer[0] == NULL &&
658 bbaddr >= obj_priv->gtt_offset &&
659 bbaddr < obj_priv->gtt_offset + obj->size)
660 batchbuffer[0] = obj;
661
662 if (batchbuffer[1] == NULL &&
663 error->acthd >= obj_priv->gtt_offset &&
664 error->acthd < obj_priv->gtt_offset + obj->size)
665 batchbuffer[1] = obj;
666
667 if (batchbuffer[0] && batchbuffer[1])
668 break;
669 }
670 }
671 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100672 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100673 struct drm_gem_object *obj = &obj_priv->base;
674
675 if (batchbuffer[0] == NULL &&
676 bbaddr >= obj_priv->gtt_offset &&
677 bbaddr < obj_priv->gtt_offset + obj->size)
678 batchbuffer[0] = obj;
679
680 if (batchbuffer[1] == NULL &&
681 error->acthd >= obj_priv->gtt_offset &&
682 error->acthd < obj_priv->gtt_offset + obj->size)
683 batchbuffer[1] = obj;
684
685 if (batchbuffer[0] && batchbuffer[1])
686 break;
687 }
688 }
Chris Wilson9df30792010-02-18 10:24:56 +0000689
690 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200691 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000692 */
693 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100694 if (batchbuffer[1] != batchbuffer[0])
695 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
696 else
697 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000698
699 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800700 error->ringbuffer = i915_error_object_create(dev,
701 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000702
703 /* Record buffers on the active list. */
704 error->active_bo = NULL;
705 error->active_bo_count = 0;
706
707 if (count)
708 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
709 GFP_ATOMIC);
710
711 if (error->active_bo) {
712 int i = 0;
Chris Wilson69dc4982010-10-19 10:36:51 +0100713 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000714 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000715
716 error->active_bo[i].size = obj->size;
717 error->active_bo[i].name = obj->name;
718 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
719 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
720 error->active_bo[i].read_domains = obj->read_domains;
721 error->active_bo[i].write_domain = obj->write_domain;
722 error->active_bo[i].fence_reg = obj_priv->fence_reg;
723 error->active_bo[i].pinned = 0;
724 if (obj_priv->pin_count > 0)
725 error->active_bo[i].pinned = 1;
726 if (obj_priv->user_pin_count > 0)
727 error->active_bo[i].pinned = -1;
728 error->active_bo[i].tiling = obj_priv->tiling_mode;
729 error->active_bo[i].dirty = obj_priv->dirty;
730 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
731
732 if (++i == count)
733 break;
734 }
735 error->active_bo_count = i;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700736 }
737
Jesse Barnes8a905232009-07-11 16:48:03 -0400738 do_gettimeofday(&error->time);
739
Chris Wilson6ef3d422010-08-04 20:26:07 +0100740 error->overlay = intel_overlay_capture_error_state(dev);
741
Chris Wilson9df30792010-02-18 10:24:56 +0000742 spin_lock_irqsave(&dev_priv->error_lock, flags);
743 if (dev_priv->first_error == NULL) {
744 dev_priv->first_error = error;
745 error = NULL;
746 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700747 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000748
749 if (error)
750 i915_error_state_free(dev, error);
751}
752
753void i915_destroy_error_state(struct drm_device *dev)
754{
755 struct drm_i915_private *dev_priv = dev->dev_private;
756 struct drm_i915_error_state *error;
757
758 spin_lock(&dev_priv->error_lock);
759 error = dev_priv->first_error;
760 dev_priv->first_error = NULL;
761 spin_unlock(&dev_priv->error_lock);
762
763 if (error)
764 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700765}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100766#else
767#define i915_capture_error_state(x)
768#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700769
Chris Wilson35aed2e2010-05-27 13:18:12 +0100770static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400771{
772 struct drm_i915_private *dev_priv = dev->dev_private;
773 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400774
Chris Wilson35aed2e2010-05-27 13:18:12 +0100775 if (!eir)
776 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400777
778 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
779 eir);
780
781 if (IS_G4X(dev)) {
782 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
783 u32 ipeir = I915_READ(IPEIR_I965);
784
785 printk(KERN_ERR " IPEIR: 0x%08x\n",
786 I915_READ(IPEIR_I965));
787 printk(KERN_ERR " IPEHR: 0x%08x\n",
788 I915_READ(IPEHR_I965));
789 printk(KERN_ERR " INSTDONE: 0x%08x\n",
790 I915_READ(INSTDONE_I965));
791 printk(KERN_ERR " INSTPS: 0x%08x\n",
792 I915_READ(INSTPS));
793 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
794 I915_READ(INSTDONE1));
795 printk(KERN_ERR " ACTHD: 0x%08x\n",
796 I915_READ(ACTHD_I965));
797 I915_WRITE(IPEIR_I965, ipeir);
798 (void)I915_READ(IPEIR_I965);
799 }
800 if (eir & GM45_ERROR_PAGE_TABLE) {
801 u32 pgtbl_err = I915_READ(PGTBL_ER);
802 printk(KERN_ERR "page table error\n");
803 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
804 pgtbl_err);
805 I915_WRITE(PGTBL_ER, pgtbl_err);
806 (void)I915_READ(PGTBL_ER);
807 }
808 }
809
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100810 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400811 if (eir & I915_ERROR_PAGE_TABLE) {
812 u32 pgtbl_err = I915_READ(PGTBL_ER);
813 printk(KERN_ERR "page table error\n");
814 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
815 pgtbl_err);
816 I915_WRITE(PGTBL_ER, pgtbl_err);
817 (void)I915_READ(PGTBL_ER);
818 }
819 }
820
821 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100822 u32 pipea_stats = I915_READ(PIPEASTAT);
823 u32 pipeb_stats = I915_READ(PIPEBSTAT);
824
Jesse Barnes8a905232009-07-11 16:48:03 -0400825 printk(KERN_ERR "memory refresh error\n");
826 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
827 pipea_stats);
828 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
829 pipeb_stats);
830 /* pipestat has already been acked */
831 }
832 if (eir & I915_ERROR_INSTRUCTION) {
833 printk(KERN_ERR "instruction error\n");
834 printk(KERN_ERR " INSTPM: 0x%08x\n",
835 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100836 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400837 u32 ipeir = I915_READ(IPEIR);
838
839 printk(KERN_ERR " IPEIR: 0x%08x\n",
840 I915_READ(IPEIR));
841 printk(KERN_ERR " IPEHR: 0x%08x\n",
842 I915_READ(IPEHR));
843 printk(KERN_ERR " INSTDONE: 0x%08x\n",
844 I915_READ(INSTDONE));
845 printk(KERN_ERR " ACTHD: 0x%08x\n",
846 I915_READ(ACTHD));
847 I915_WRITE(IPEIR, ipeir);
848 (void)I915_READ(IPEIR);
849 } else {
850 u32 ipeir = I915_READ(IPEIR_I965);
851
852 printk(KERN_ERR " IPEIR: 0x%08x\n",
853 I915_READ(IPEIR_I965));
854 printk(KERN_ERR " IPEHR: 0x%08x\n",
855 I915_READ(IPEHR_I965));
856 printk(KERN_ERR " INSTDONE: 0x%08x\n",
857 I915_READ(INSTDONE_I965));
858 printk(KERN_ERR " INSTPS: 0x%08x\n",
859 I915_READ(INSTPS));
860 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
861 I915_READ(INSTDONE1));
862 printk(KERN_ERR " ACTHD: 0x%08x\n",
863 I915_READ(ACTHD_I965));
864 I915_WRITE(IPEIR_I965, ipeir);
865 (void)I915_READ(IPEIR_I965);
866 }
867 }
868
869 I915_WRITE(EIR, eir);
870 (void)I915_READ(EIR);
871 eir = I915_READ(EIR);
872 if (eir) {
873 /*
874 * some errors might have become stuck,
875 * mask them.
876 */
877 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
878 I915_WRITE(EMR, I915_READ(EMR) | eir);
879 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
880 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100881}
882
883/**
884 * i915_handle_error - handle an error interrupt
885 * @dev: drm device
886 *
887 * Do some basic checking of regsiter state at error interrupt time and
888 * dump it to the syslog. Also call i915_capture_error_state() to make
889 * sure we get a record and make it available in debugfs. Fire a uevent
890 * so userspace knows something bad happened (should trigger collection
891 * of a ring dump etc.).
892 */
893static void i915_handle_error(struct drm_device *dev, bool wedged)
894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896
897 i915_capture_error_state(dev);
898 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400899
Ben Gamariba1234d2009-09-14 17:48:47 -0400900 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100901 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400902 atomic_set(&dev_priv->mm.wedged, 1);
903
Ben Gamari11ed50e2009-09-14 17:48:45 -0400904 /*
905 * Wakeup waiting processes so they don't hang
906 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100907 wake_up_all(&dev_priv->render_ring.irq_queue);
908 if (HAS_BSD(dev))
909 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100910 if (HAS_BLT(dev))
911 wake_up_all(&dev_priv->blt_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400912 }
913
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700914 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400915}
916
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100917static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
918{
919 drm_i915_private_t *dev_priv = dev->dev_private;
920 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
922 struct drm_i915_gem_object *obj_priv;
923 struct intel_unpin_work *work;
924 unsigned long flags;
925 bool stall_detected;
926
927 /* Ignore early vblank irqs */
928 if (intel_crtc == NULL)
929 return;
930
931 spin_lock_irqsave(&dev->event_lock, flags);
932 work = intel_crtc->unpin_work;
933
934 if (work == NULL || work->pending || !work->enable_stall_check) {
935 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
936 spin_unlock_irqrestore(&dev->event_lock, flags);
937 return;
938 }
939
940 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
941 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100942 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100943 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
944 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
945 } else {
946 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
947 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
948 crtc->y * crtc->fb->pitch +
949 crtc->x * crtc->fb->bits_per_pixel/8);
950 }
951
952 spin_unlock_irqrestore(&dev->event_lock, flags);
953
954 if (stall_detected) {
955 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
956 intel_prepare_page_flip(dev, intel_crtc->plane);
957 }
958}
959
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
961{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000962 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000964 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800965 u32 iir, new_iir;
966 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800967 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700968 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800969 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800970 int irq_received;
971 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000972
Eric Anholt630681d2008-10-06 15:14:12 -0700973 atomic_inc(&dev_priv->irq_received);
974
Eric Anholtbad720f2009-10-22 16:11:14 -0700975 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500976 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800977
Eric Anholted4cb412008-07-29 12:10:39 -0700978 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000979
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100980 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700981 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -0700982 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700983 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
Keith Packard05eff842008-11-19 14:03:05 -0800985 for (;;) {
986 irq_received = iir != 0;
987
988 /* Can't rely on pipestat interrupt bit in iir as it might
989 * have been cleared after the pipestat interrupt was received.
990 * It doesn't set the bit in iir again, but it still produces
991 * interrupts (for non-MSI).
992 */
993 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
994 pipea_stats = I915_READ(PIPEASTAT);
995 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -0800996
Jesse Barnes8a905232009-07-11 16:48:03 -0400997 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -0400998 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -0400999
Eric Anholtcdfbc412008-11-04 15:50:30 -08001000 /*
1001 * Clear the PIPE(A|B)STAT regs before the IIR
1002 */
Keith Packard05eff842008-11-19 14:03:05 -08001003 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001004 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001005 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001006 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001007 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001008 }
Keith Packard7c463582008-11-04 02:03:27 -08001009
Keith Packard05eff842008-11-19 14:03:05 -08001010 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001011 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001012 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001013 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001014 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001015 }
Keith Packard05eff842008-11-19 14:03:05 -08001016 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1017
1018 if (!irq_received)
1019 break;
1020
1021 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
Jesse Barnes5ca58282009-03-31 14:11:15 -07001023 /* Consume port. Then clear IIR or we'll miss events */
1024 if ((I915_HAS_HOTPLUG(dev)) &&
1025 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1026 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1027
Zhao Yakui44d98a62009-10-09 11:39:40 +08001028 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001029 hotplug_status);
1030 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001031 queue_work(dev_priv->wq,
1032 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001033
1034 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1035 I915_READ(PORT_HOTPLUG_STAT);
1036 }
1037
Eric Anholtcdfbc412008-11-04 15:50:30 -08001038 I915_WRITE(IIR, iir);
1039 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001040
Dave Airlie7c1c2872008-11-28 14:22:24 +10001041 if (dev->primary->master) {
1042 master_priv = dev->primary->master->driver_priv;
1043 if (master_priv->sarea_priv)
1044 master_priv->sarea_priv->last_dispatch =
1045 READ_BREADCRUMB(dev_priv);
1046 }
Keith Packard7c463582008-11-04 02:03:27 -08001047
Chris Wilson549f7362010-10-19 11:19:32 +01001048 if (iir & I915_USER_INTERRUPT)
1049 notify_ring(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001050 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilson549f7362010-10-19 11:19:32 +01001051 notify_ring(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001052
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001053 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001054 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001055 if (dev_priv->flip_pending_is_done)
1056 intel_finish_page_flip_plane(dev, 0);
1057 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001058
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001059 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001060 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001061 if (dev_priv->flip_pending_is_done)
1062 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001063 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001064
Keith Packard05eff842008-11-19 14:03:05 -08001065 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001066 vblank++;
1067 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001068 if (!dev_priv->flip_pending_is_done) {
1069 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001070 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001071 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001072 }
Eric Anholt673a3942008-07-30 12:06:12 -07001073
Keith Packard05eff842008-11-19 14:03:05 -08001074 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001075 vblank++;
1076 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001077 if (!dev_priv->flip_pending_is_done) {
1078 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001079 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001080 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001081 }
Keith Packard7c463582008-11-04 02:03:27 -08001082
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001083 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1084 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001085 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001086 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001087
Eric Anholtcdfbc412008-11-04 15:50:30 -08001088 /* With MSI, interrupts are only generated when iir
1089 * transitions from zero to nonzero. If another bit got
1090 * set while we were handling the existing iir bits, then
1091 * we would never get another interrupt.
1092 *
1093 * This is fine on non-MSI as well, as if we hit this path
1094 * we avoid exiting the interrupt handler only to generate
1095 * another one.
1096 *
1097 * Note that for MSI this could cause a stray interrupt report
1098 * if an interrupt landed in the time between writing IIR and
1099 * the posting read. This should be rare enough to never
1100 * trigger the 99% of 100,000 interrupts test for disabling
1101 * stray interrupts.
1102 */
1103 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001104 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001105
Keith Packard05eff842008-11-19 14:03:05 -08001106 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107}
1108
Dave Airlieaf6061a2008-05-07 12:15:39 +10001109static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
1111 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001112 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
1114 i915_kernel_lost_context(dev);
1115
Zhao Yakui44d98a62009-10-09 11:39:40 +08001116 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001118 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001119 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001120 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001121 if (master_priv->sarea_priv)
1122 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001123
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001124 if (BEGIN_LP_RING(4) == 0) {
1125 OUT_RING(MI_STORE_DWORD_INDEX);
1126 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1127 OUT_RING(dev_priv->counter);
1128 OUT_RING(MI_USER_INTERRUPT);
1129 ADVANCE_LP_RING();
1130 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001131
Alan Hourihanec29b6692006-08-12 16:29:24 +10001132 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133}
1134
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001135void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1136{
1137 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001138 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001139
1140 if (dev_priv->trace_irq_seqno == 0)
Chris Wilson78501ea2010-10-27 12:18:21 +01001141 render_ring->user_irq_get(render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001142
1143 dev_priv->trace_irq_seqno = seqno;
1144}
1145
Dave Airlie84b1fd12007-07-11 15:53:27 +10001146static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147{
1148 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001149 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001151 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Zhao Yakui44d98a62009-10-09 11:39:40 +08001153 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 READ_BREADCRUMB(dev_priv));
1155
Eric Anholted4cb412008-07-29 12:10:39 -07001156 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001157 if (master_priv->sarea_priv)
1158 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001160 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161
Dave Airlie7c1c2872008-11-28 14:22:24 +10001162 if (master_priv->sarea_priv)
1163 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Chris Wilson78501ea2010-10-27 12:18:21 +01001165 render_ring->user_irq_get(render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001166 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 READ_BREADCRUMB(dev_priv) >= irq_nr);
Chris Wilson78501ea2010-10-27 12:18:21 +01001168 render_ring->user_irq_put(render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Eric Anholt20caafa2007-08-25 19:22:43 +10001170 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001171 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1173 }
1174
Dave Airlieaf6061a2008-05-07 12:15:39 +10001175 return ret;
1176}
1177
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178/* Needs the lock as it touches the ring.
1179 */
Eric Anholtc153f452007-09-03 12:06:45 +10001180int i915_irq_emit(struct drm_device *dev, void *data,
1181 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001184 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 int result;
1186
Eric Anholtd3301d82010-05-21 13:55:54 -07001187 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001188 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001189 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190 }
Eric Anholt299eb932009-02-24 22:14:12 -08001191
1192 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1193
Eric Anholt546b0972008-09-01 16:45:29 -07001194 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001196 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Eric Anholtc153f452007-09-03 12:06:45 +10001198 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001200 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 }
1202
1203 return 0;
1204}
1205
1206/* Doesn't need the hardware lock.
1207 */
Eric Anholtc153f452007-09-03 12:06:45 +10001208int i915_irq_wait(struct drm_device *dev, void *data,
1209 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001212 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
1214 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001215 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001216 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 }
1218
Eric Anholtc153f452007-09-03 12:06:45 +10001219 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
Keith Packard42f52ef2008-10-18 19:39:29 -07001222/* Called from drm generic code, passed 'crtc' which
1223 * we use as a pipe index
1224 */
1225int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001226{
1227 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001228 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001229
Chris Wilson5eddb702010-09-11 13:48:45 +01001230 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001231 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001232
Keith Packarde9d21d72008-10-16 11:31:38 -07001233 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001234 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001235 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1236 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001237 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001238 i915_enable_pipestat(dev_priv, pipe,
1239 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001240 else
Keith Packard7c463582008-11-04 02:03:27 -08001241 i915_enable_pipestat(dev_priv, pipe,
1242 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001243 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001244 return 0;
1245}
1246
Keith Packard42f52ef2008-10-18 19:39:29 -07001247/* Called from drm generic code, passed 'crtc' which
1248 * we use as a pipe index
1249 */
1250void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001251{
1252 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001253 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001254
Keith Packarde9d21d72008-10-16 11:31:38 -07001255 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001256 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001257 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1258 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1259 else
1260 i915_disable_pipestat(dev_priv, pipe,
1261 PIPE_VBLANK_INTERRUPT_ENABLE |
1262 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001263 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001264}
1265
Jesse Barnes79e53942008-11-07 14:24:08 -08001266void i915_enable_interrupt (struct drm_device *dev)
1267{
1268 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001269
Eric Anholtbad720f2009-10-22 16:11:14 -07001270 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001271 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001272 dev_priv->irq_enabled = 1;
1273}
1274
1275
Dave Airlie702880f2006-06-24 17:07:34 +10001276/* Set the vblank monitor pipe
1277 */
Eric Anholtc153f452007-09-03 12:06:45 +10001278int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1279 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001280{
Dave Airlie702880f2006-06-24 17:07:34 +10001281 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001282
1283 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001284 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001285 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001286 }
1287
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001288 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001289}
1290
Eric Anholtc153f452007-09-03 12:06:45 +10001291int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001293{
Dave Airlie702880f2006-06-24 17:07:34 +10001294 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001295 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001296
1297 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001298 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001299 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001300 }
1301
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001302 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001303
Dave Airlie702880f2006-06-24 17:07:34 +10001304 return 0;
1305}
1306
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001307/**
1308 * Schedule buffer swap at given vertical blank.
1309 */
Eric Anholtc153f452007-09-03 12:06:45 +10001310int i915_vblank_swap(struct drm_device *dev, void *data,
1311 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001312{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001313 /* The delayed swap mechanism was fundamentally racy, and has been
1314 * removed. The model was that the client requested a delayed flip/swap
1315 * from the kernel, then waited for vblank before continuing to perform
1316 * rendering. The problem was that the kernel might wake the client
1317 * up before it dispatched the vblank swap (since the lock has to be
1318 * held while touching the ringbuffer), in which case the client would
1319 * clear and start the next frame before the swap occurred, and
1320 * flicker would occur in addition to likely missing the vblank.
1321 *
1322 * In the absence of this ioctl, userland falls back to a correct path
1323 * of waiting for a vblank, then dispatching the swap on its own.
1324 * Context switching to userland and back is plenty fast enough for
1325 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001326 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001327 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001328}
1329
Chris Wilson893eead2010-10-27 14:44:35 +01001330static u32
1331ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001332{
Chris Wilson893eead2010-10-27 14:44:35 +01001333 return list_entry(ring->request_list.prev,
1334 struct drm_i915_gem_request, list)->seqno;
1335}
1336
1337static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1338{
1339 if (list_empty(&ring->request_list) ||
1340 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1341 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001342 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001343 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1344 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001345 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001346 ring->get_seqno(ring));
1347 wake_up_all(&ring->irq_queue);
1348 *err = true;
1349 }
1350 return true;
1351 }
1352 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001353}
1354
1355/**
1356 * This is called when the chip hasn't reported back with completed
1357 * batchbuffers in a long time. The first time this is called we simply record
1358 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1359 * again, we assume the chip is wedged and try to fix it.
1360 */
1361void i915_hangcheck_elapsed(unsigned long data)
1362{
1363 struct drm_device *dev = (struct drm_device *)data;
1364 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001365 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001366 bool err = false;
1367
1368 /* If all work is done then ACTHD clearly hasn't advanced. */
1369 if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
1370 i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
1371 i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
1372 dev_priv->hangcheck_count = 0;
1373 if (err)
1374 goto repeat;
1375 return;
1376 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001377
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001378 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001379 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001380 instdone = I915_READ(INSTDONE);
1381 instdone1 = 0;
1382 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001383 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001384 instdone = I915_READ(INSTDONE_I965);
1385 instdone1 = I915_READ(INSTDONE1);
1386 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001387
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001388 if (dev_priv->last_acthd == acthd &&
1389 dev_priv->last_instdone == instdone &&
1390 dev_priv->last_instdone1 == instdone1) {
1391 if (dev_priv->hangcheck_count++ > 1) {
1392 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001393
1394 if (!IS_GEN2(dev)) {
1395 /* Is the chip hanging on a WAIT_FOR_EVENT?
1396 * If so we can simply poke the RB_WAIT bit
1397 * and break the hang. This should work on
1398 * all but the second generation chipsets.
1399 */
1400 u32 tmp = I915_READ(PRB0_CTL);
1401 if (tmp & RING_WAIT) {
1402 I915_WRITE(PRB0_CTL, tmp);
1403 POSTING_READ(PRB0_CTL);
Chris Wilson893eead2010-10-27 14:44:35 +01001404 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001405 }
1406 }
1407
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001408 i915_handle_error(dev, true);
1409 return;
1410 }
1411 } else {
1412 dev_priv->hangcheck_count = 0;
1413
1414 dev_priv->last_acthd = acthd;
1415 dev_priv->last_instdone = instdone;
1416 dev_priv->last_instdone1 = instdone1;
1417 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001418
Chris Wilson893eead2010-10-27 14:44:35 +01001419repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001420 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001421 mod_timer(&dev_priv->hangcheck_timer,
1422 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001423}
1424
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425/* drm_dma.h hooks
1426*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001427static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001428{
1429 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1430
1431 I915_WRITE(HWSTAM, 0xeffe);
1432
1433 /* XXX hotplug from PCH */
1434
1435 I915_WRITE(DEIMR, 0xffffffff);
1436 I915_WRITE(DEIER, 0x0);
1437 (void) I915_READ(DEIER);
1438
1439 /* and GT */
1440 I915_WRITE(GTIMR, 0xffffffff);
1441 I915_WRITE(GTIER, 0x0);
1442 (void) I915_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001443
1444 /* south display irq */
1445 I915_WRITE(SDEIMR, 0xffffffff);
1446 I915_WRITE(SDEIER, 0x0);
1447 (void) I915_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001448}
1449
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001450static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001451{
1452 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1453 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001454 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1455 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001456 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001457 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001458
1459 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001460 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001461
1462 /* should always can generate irq */
1463 I915_WRITE(DEIIR, I915_READ(DEIIR));
1464 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1465 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1466 (void) I915_READ(DEIER);
1467
Chris Wilson549f7362010-10-19 11:19:32 +01001468 if (IS_GEN6(dev)) {
1469 render_mask =
1470 GT_PIPE_NOTIFY |
1471 GT_GEN6_BSD_USER_INTERRUPT |
1472 GT_BLT_USER_INTERRUPT;
1473 }
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001474
Zou Nan hai852835f2010-05-21 09:08:56 +08001475 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001476 dev_priv->gt_irq_enable_reg = render_mask;
1477
1478 I915_WRITE(GTIIR, I915_READ(GTIIR));
1479 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001480 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001481 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001482 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001483 I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001484 }
1485
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001486 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1487 (void) I915_READ(GTIER);
1488
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001489 if (HAS_PCH_CPT(dev)) {
1490 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1491 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1492 } else {
1493 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1494 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1495 }
1496
Zhenyu Wangc6501562009-11-03 18:57:21 +00001497 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1498 dev_priv->pch_irq_enable_reg = hotplug_mask;
1499
1500 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1501 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1502 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1503 (void) I915_READ(SDEIER);
1504
Jesse Barnesf97108d2010-01-29 11:27:07 -08001505 if (IS_IRONLAKE_M(dev)) {
1506 /* Clear & enable PCU event interrupts */
1507 I915_WRITE(DEIIR, DE_PCU_EVENT);
1508 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1509 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1510 }
1511
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001512 return 0;
1513}
1514
Dave Airlie84b1fd12007-07-11 15:53:27 +10001515void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516{
1517 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1518
Jesse Barnes79e53942008-11-07 14:24:08 -08001519 atomic_set(&dev_priv->irq_received, 0);
1520
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001521 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001522 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001523
Eric Anholtbad720f2009-10-22 16:11:14 -07001524 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001525 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001526 return;
1527 }
1528
Jesse Barnes5ca58282009-03-31 14:11:15 -07001529 if (I915_HAS_HOTPLUG(dev)) {
1530 I915_WRITE(PORT_HOTPLUG_EN, 0);
1531 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1532 }
1533
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001534 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001535 I915_WRITE(PIPEASTAT, 0);
1536 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001537 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001538 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -08001539 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540}
1541
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001542/*
1543 * Must be called after intel_modeset_init or hotplug interrupts won't be
1544 * enabled correctly.
1545 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001546int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
1548 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001549 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001550 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001551
Zou Nan hai852835f2010-05-21 09:08:56 +08001552 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001553 if (HAS_BSD(dev))
1554 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001555 if (HAS_BLT(dev))
1556 DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001557
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001558 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001559
Eric Anholtbad720f2009-10-22 16:11:14 -07001560 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001561 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001562
Keith Packard7c463582008-11-04 02:03:27 -08001563 /* Unmask the interrupts that we always want on. */
1564 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001565
Keith Packard7c463582008-11-04 02:03:27 -08001566 dev_priv->pipestat[0] = 0;
1567 dev_priv->pipestat[1] = 0;
1568
Jesse Barnes5ca58282009-03-31 14:11:15 -07001569 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001570 /* Enable in IER... */
1571 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1572 /* and unmask in IMR */
1573 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1574 }
1575
1576 /*
1577 * Enable some error detection, note the instruction error mask
1578 * bit is reserved, so we leave it masked.
1579 */
1580 if (IS_G4X(dev)) {
1581 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1582 GM45_ERROR_MEM_PRIV |
1583 GM45_ERROR_CP_PRIV |
1584 I915_ERROR_MEMORY_REFRESH);
1585 } else {
1586 error_mask = ~(I915_ERROR_PAGE_TABLE |
1587 I915_ERROR_MEMORY_REFRESH);
1588 }
1589 I915_WRITE(EMR, error_mask);
1590
1591 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1592 I915_WRITE(IER, enable_mask);
1593 (void) I915_READ(IER);
1594
1595 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001596 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1597
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001598 /* Note HDMI and DP share bits */
1599 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1600 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1601 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1602 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1603 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1604 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1605 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1606 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1607 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1608 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001609 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001610 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001611
1612 /* Programming the CRT detection parameters tends
1613 to generate a spurious hotplug event about three
1614 seconds later. So just do it once.
1615 */
1616 if (IS_G4X(dev))
1617 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1618 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1619 }
1620
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001621 /* Ignore TV since it's buggy */
1622
Jesse Barnes5ca58282009-03-31 14:11:15 -07001623 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001624 }
1625
Chris Wilson3b617962010-08-24 09:02:58 +01001626 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001627
1628 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629}
1630
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001631static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001632{
1633 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1634 I915_WRITE(HWSTAM, 0xffffffff);
1635
1636 I915_WRITE(DEIMR, 0xffffffff);
1637 I915_WRITE(DEIER, 0x0);
1638 I915_WRITE(DEIIR, I915_READ(DEIIR));
1639
1640 I915_WRITE(GTIMR, 0xffffffff);
1641 I915_WRITE(GTIER, 0x0);
1642 I915_WRITE(GTIIR, I915_READ(GTIIR));
1643}
1644
Dave Airlie84b1fd12007-07-11 15:53:27 +10001645void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646{
1647 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001648
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 if (!dev_priv)
1650 return;
1651
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001652 dev_priv->vblank_pipe = 0;
1653
Eric Anholtbad720f2009-10-22 16:11:14 -07001654 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001655 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001656 return;
1657 }
1658
Jesse Barnes5ca58282009-03-31 14:11:15 -07001659 if (I915_HAS_HOTPLUG(dev)) {
1660 I915_WRITE(PORT_HOTPLUG_EN, 0);
1661 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1662 }
1663
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001664 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001665 I915_WRITE(PIPEASTAT, 0);
1666 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001667 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001668 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001669
Keith Packard7c463582008-11-04 02:03:27 -08001670 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1671 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1672 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673}