blob: bbcd5da89ba5e7165a50347561626a33f277d125 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Jesse Barnes63eeaf32009-06-18 16:56:52 -070029#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010035#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Keith Packard7c463582008-11-04 02:03:27 -080040/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050047#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080054
55/** Interrupts that we mask and unmask at runtime. */
Zou Nan haid1b851f2010-05-21 09:08:57 +080056#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
Keith Packard7c463582008-11-04 02:03:27 -080057
Jesse Barnes79e53942008-11-07 14:24:08 -080058#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010067void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050068ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080069{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000073 POSTING_READ(GTIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080074 }
75}
76
Eric Anholt62fdfea2010-05-21 13:26:39 -070077void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050078ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080079{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000083 POSTING_READ(GTIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080084 }
85}
86
87/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010088static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050089ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080090{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +000094 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080095 }
96}
97
98static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050099ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000104 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800105 }
106}
107
108void
Eric Anholted4cb412008-07-29 12:10:39 -0700109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000114 POSTING_READ(IMR);
Eric Anholted4cb412008-07-29 12:10:39 -0700115 }
116}
117
Eric Anholt62fdfea2010-05-21 13:26:39 -0700118void
Eric Anholted4cb412008-07-29 12:10:39 -0700119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000124 POSTING_READ(IMR);
Eric Anholted4cb412008-07-29 12:10:39 -0700125 }
126}
127
Keith Packard7c463582008-11-04 02:03:27 -0800128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -0800135 BUG();
Keith Packard7c463582008-11-04 02:03:27 -0800136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +0000147 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000159 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800160 }
161}
162
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000163/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
Eric Anholtc619eed2010-01-28 16:45:52 -0800170 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500171 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800172 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000173 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700174 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100175 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800176 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700177 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800178 }
Zhao Yakui01c66882009-10-28 05:10:00 +0000179}
180
181/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700195}
196
Keith Packard42f52ef2008-10-18 19:39:29 -0700197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100205 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700206
207 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700210 return 0;
211 }
212
Chris Wilson5eddb702010-09-11 13:48:45 +0100213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700225 } while (high1 != high2);
226
Chris Wilson5eddb702010-09-11 13:48:45 +0100227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700230}
231
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
Jesse Barnes5ca58282009-03-31 14:11:15 -0700246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700254 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100255 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700256
Chris Wilson4ef69c72010-09-09 15:14:28 +0100257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
Jesse Barnes5ca58282009-03-31 14:11:15 -0700261 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000262 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700263}
264
Jesse Barnesf97108d2010-01-29 11:27:07 -0800265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000268 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800269 u8 new_delay = dev_priv->cur_delay;
270
Jesse Barnes7648fa92010-05-20 14:28:11 -0700271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000278 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000283 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
Jesse Barnes7648fa92010-05-20 14:28:11 -0700290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800292
293 return;
294}
295
Chris Wilson549f7362010-10-19 11:19:32 +0100296static void notify_ring(struct drm_device *dev,
297 struct intel_ring_buffer *ring)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100300 u32 seqno = ring->get_seqno(ring);
Chris Wilsonb2223492010-10-27 15:27:33 +0100301 ring->irq_seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +0100302 trace_i915_gem_request_complete(dev, seqno);
303 wake_up_all(&ring->irq_queue);
304 dev_priv->hangcheck_count = 0;
305 mod_timer(&dev_priv->hangcheck_timer,
306 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
307}
308
Chris Wilson995b6762010-08-20 13:23:26 +0100309static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 int ret = IRQ_NONE;
Dave Airlie3ff99162009-12-08 14:03:47 +1000313 u32 de_iir, gt_iir, de_ier, pch_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100314 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800315 struct drm_i915_master_private *master_priv;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100316 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
317
318 if (IS_GEN6(dev))
319 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800320
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000321 /* disable master interrupt before clearing iir */
322 de_ier = I915_READ(DEIER);
323 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000324 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000325
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800326 de_iir = I915_READ(DEIIR);
327 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000328 pch_iir = I915_READ(SDEIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800329
Zou Nan haic7c85102010-01-15 10:29:06 +0800330 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
331 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800332
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100333 if (HAS_PCH_CPT(dev))
334 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
335 else
336 hotplug_mask = SDE_HOTPLUG_MASK;
337
Zou Nan haic7c85102010-01-15 10:29:06 +0800338 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800339
Zou Nan haic7c85102010-01-15 10:29:06 +0800340 if (dev->primary->master) {
341 master_priv = dev->primary->master->driver_priv;
342 if (master_priv->sarea_priv)
343 master_priv->sarea_priv->last_dispatch =
344 READ_BREADCRUMB(dev_priv);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800345 }
346
Chris Wilson549f7362010-10-19 11:19:32 +0100347 if (gt_iir & GT_PIPE_NOTIFY)
348 notify_ring(dev, &dev_priv->render_ring);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100349 if (gt_iir & bsd_usr_interrupt)
Chris Wilson549f7362010-10-19 11:19:32 +0100350 notify_ring(dev, &dev_priv->bsd_ring);
351 if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
352 notify_ring(dev, &dev_priv->blt_ring);
Zou Nan haic7c85102010-01-15 10:29:06 +0800353
354 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100355 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800356
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800357 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800358 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100359 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800360 }
361
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800362 if (de_iir & DE_PLANEB_FLIP_DONE) {
363 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100364 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800365 }
Li Pengc062df62010-01-23 00:12:58 +0800366
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800367 if (de_iir & DE_PIPEA_VBLANK)
368 drm_handle_vblank(dev, 0);
369
370 if (de_iir & DE_PIPEB_VBLANK)
371 drm_handle_vblank(dev, 1);
372
Zou Nan haic7c85102010-01-15 10:29:06 +0800373 /* check event from PCH */
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100374 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
Zou Nan haic7c85102010-01-15 10:29:06 +0800375 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Zou Nan haic7c85102010-01-15 10:29:06 +0800376
Jesse Barnesf97108d2010-01-29 11:27:07 -0800377 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700378 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800379 i915_handle_rps_change(dev);
380 }
381
Zou Nan haic7c85102010-01-15 10:29:06 +0800382 /* should clear PCH hotplug event before clear CPU irq */
383 I915_WRITE(SDEIIR, pch_iir);
384 I915_WRITE(GTIIR, gt_iir);
385 I915_WRITE(DEIIR, de_iir);
386
387done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000388 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000389 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000390
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800391 return ret;
392}
393
Jesse Barnes8a905232009-07-11 16:48:03 -0400394/**
395 * i915_error_work_func - do process context error handling work
396 * @work: work struct
397 *
398 * Fire an error uevent so userspace can see that a hang or error
399 * was detected.
400 */
401static void i915_error_work_func(struct work_struct *work)
402{
403 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
404 error_work);
405 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400406 char *error_event[] = { "ERROR=1", NULL };
407 char *reset_event[] = { "RESET=1", NULL };
408 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400409
Ben Gamarif316a422009-09-14 17:48:46 -0400410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400411
Ben Gamariba1234d2009-09-14 17:48:47 -0400412 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100413 DRM_DEBUG_DRIVER("resetting chip\n");
414 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
415 if (!i915_reset(dev, GRDOM_RENDER)) {
416 atomic_set(&dev_priv->mm.wedged, 0);
417 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400418 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100419 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400420 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400421}
422
Chris Wilson3bd3c932010-08-19 08:19:30 +0100423#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
Chris Wilsone56660d2010-08-07 11:01:26 +0100428 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000429 struct drm_i915_error_object *dst;
430 struct drm_i915_gem_object *src_priv;
431 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100432 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000433
434 if (src == NULL)
435 return NULL;
436
Daniel Vetter23010e42010-03-08 13:35:02 +0100437 src_priv = to_intel_bo(src);
Chris Wilson9df30792010-02-18 10:24:56 +0000438 if (src_priv->pages == NULL)
439 return NULL;
440
441 page_count = src->size / PAGE_SIZE;
442
443 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
444 if (dst == NULL)
445 return NULL;
446
Chris Wilsone56660d2010-08-07 11:01:26 +0100447 reloc_offset = src_priv->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000448 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700449 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100450 void __iomem *s;
451 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700452
Chris Wilsone56660d2010-08-07 11:01:26 +0100453 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000454 if (d == NULL)
455 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100456
Andrew Morton788885a2010-05-11 14:07:05 -0700457 local_irq_save(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100458 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700459 reloc_offset);
Chris Wilsone56660d2010-08-07 11:01:26 +0100460 memcpy_fromio(d, s, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700461 io_mapping_unmap_atomic(s);
Andrew Morton788885a2010-05-11 14:07:05 -0700462 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100463
Chris Wilson9df30792010-02-18 10:24:56 +0000464 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100465
466 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000467 }
468 dst->page_count = page_count;
469 dst->gtt_offset = src_priv->gtt_offset;
470
471 return dst;
472
473unwind:
474 while (page--)
475 kfree(dst->pages[page]);
476 kfree(dst);
477 return NULL;
478}
479
480static void
481i915_error_object_free(struct drm_i915_error_object *obj)
482{
483 int page;
484
485 if (obj == NULL)
486 return;
487
488 for (page = 0; page < obj->page_count; page++)
489 kfree(obj->pages[page]);
490
491 kfree(obj);
492}
493
494static void
495i915_error_state_free(struct drm_device *dev,
496 struct drm_i915_error_state *error)
497{
498 i915_error_object_free(error->batchbuffer[0]);
499 i915_error_object_free(error->batchbuffer[1]);
500 i915_error_object_free(error->ringbuffer);
501 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100502 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000503 kfree(error);
504}
505
506static u32
507i915_get_bbaddr(struct drm_device *dev, u32 *ring)
508{
509 u32 cmd;
510
511 if (IS_I830(dev) || IS_845G(dev))
512 cmd = MI_BATCH_BUFFER;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100513 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson9df30792010-02-18 10:24:56 +0000514 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
515 MI_BATCH_NON_SECURE_I965);
516 else
517 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
518
519 return ring[0] == cmd ? ring[1] : 0;
520}
521
522static u32
Chris Wilson8168bd42010-11-11 17:54:52 +0000523i915_ringbuffer_last_batch(struct drm_device *dev,
524 struct intel_ring_buffer *ring)
Chris Wilson9df30792010-02-18 10:24:56 +0000525{
526 struct drm_i915_private *dev_priv = dev->dev_private;
527 u32 head, bbaddr;
Chris Wilson8168bd42010-11-11 17:54:52 +0000528 u32 *val;
Chris Wilson9df30792010-02-18 10:24:56 +0000529
530 /* Locate the current position in the ringbuffer and walk back
531 * to find the most recently dispatched batch buffer.
532 */
533 bbaddr = 0;
Chris Wilson8168bd42010-11-11 17:54:52 +0000534 head = I915_READ_HEAD(ring) & HEAD_ADDR;
535 val = (u32 *)(ring->virtual_start + head);
Chris Wilson9df30792010-02-18 10:24:56 +0000536
Chris Wilson8168bd42010-11-11 17:54:52 +0000537 while (--val >= (u32 *)ring->virtual_start) {
538 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000539 if (bbaddr)
540 break;
541 }
542
543 if (bbaddr == 0) {
Chris Wilson8168bd42010-11-11 17:54:52 +0000544 val = (u32 *)(ring->virtual_start + ring->size);
545 while (--val >= (u32 *)ring->virtual_start) {
546 bbaddr = i915_get_bbaddr(dev, val);
Chris Wilson9df30792010-02-18 10:24:56 +0000547 if (bbaddr)
548 break;
549 }
550 }
551
552 return bbaddr;
553}
554
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000555static u32 capture_bo_list(struct drm_i915_error_buffer *err,
556 int count,
557 struct list_head *head)
558{
559 struct drm_i915_gem_object *obj;
560 int i = 0;
561
562 list_for_each_entry(obj, head, mm_list) {
563 err->size = obj->base.size;
564 err->name = obj->base.name;
565 err->seqno = obj->last_rendering_seqno;
566 err->gtt_offset = obj->gtt_offset;
567 err->read_domains = obj->base.read_domains;
568 err->write_domain = obj->base.write_domain;
569 err->fence_reg = obj->fence_reg;
570 err->pinned = 0;
571 if (obj->pin_count > 0)
572 err->pinned = 1;
573 if (obj->user_pin_count > 0)
574 err->pinned = -1;
575 err->tiling = obj->tiling_mode;
576 err->dirty = obj->dirty;
577 err->purgeable = obj->madv != I915_MADV_WILLNEED;
578 err->ring = obj->ring->id;
579
580 if (++i == count)
581 break;
582
583 err++;
584 }
585
586 return i;
587}
588
Jesse Barnes8a905232009-07-11 16:48:03 -0400589/**
590 * i915_capture_error_state - capture an error record for later analysis
591 * @dev: drm device
592 *
593 * Should be called when an error is detected (either a hang or an error
594 * interrupt) to capture error state from the time of the error. Fills
595 * out a structure which becomes available in debugfs for user level tools
596 * to pick up.
597 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700598static void i915_capture_error_state(struct drm_device *dev)
599{
600 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9df30792010-02-18 10:24:56 +0000601 struct drm_i915_gem_object *obj_priv;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700602 struct drm_i915_error_state *error;
Chris Wilson9df30792010-02-18 10:24:56 +0000603 struct drm_gem_object *batchbuffer[2];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700604 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +0000605 u32 bbaddr;
606 int count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700607
608 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000609 error = dev_priv->first_error;
610 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
611 if (error)
612 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700613
614 error = kmalloc(sizeof(*error), GFP_ATOMIC);
615 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +0000616 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
617 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700618 }
619
Chris Wilson2fa772f2010-10-01 13:23:27 +0100620 DRM_DEBUG_DRIVER("generating error event\n");
621
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100622 error->seqno =
Chris Wilson78501ea2010-10-27 12:18:21 +0100623 dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700624 error->eir = I915_READ(EIR);
625 error->pgtbl_er = I915_READ(PGTBL_ER);
626 error->pipeastat = I915_READ(PIPEASTAT);
627 error->pipebstat = I915_READ(PIPEBSTAT);
628 error->instpm = I915_READ(INSTPM);
Chris Wilsonf4068392010-10-27 20:36:41 +0100629 error->error = 0;
630 if (INTEL_INFO(dev)->gen >= 6) {
631 error->error = I915_READ(ERROR_GEN6);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100632
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100633 error->bcs_acthd = I915_READ(BCS_ACTHD);
634 error->bcs_ipehr = I915_READ(BCS_IPEHR);
635 error->bcs_ipeir = I915_READ(BCS_IPEIR);
636 error->bcs_instdone = I915_READ(BCS_INSTDONE);
637 error->bcs_seqno = 0;
638 if (dev_priv->blt_ring.get_seqno)
639 error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
Chris Wilsonadd354d2010-10-29 19:00:51 +0100640
641 error->vcs_acthd = I915_READ(VCS_ACTHD);
642 error->vcs_ipehr = I915_READ(VCS_IPEHR);
643 error->vcs_ipeir = I915_READ(VCS_IPEIR);
644 error->vcs_instdone = I915_READ(VCS_INSTDONE);
645 error->vcs_seqno = 0;
646 if (dev_priv->bsd_ring.get_seqno)
647 error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
Chris Wilsonf4068392010-10-27 20:36:41 +0100648 }
649 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700650 error->ipeir = I915_READ(IPEIR_I965);
651 error->ipehr = I915_READ(IPEHR_I965);
652 error->instdone = I915_READ(INSTDONE_I965);
653 error->instps = I915_READ(INSTPS);
654 error->instdone1 = I915_READ(INSTDONE1);
655 error->acthd = I915_READ(ACTHD_I965);
Chris Wilson9df30792010-02-18 10:24:56 +0000656 error->bbaddr = I915_READ64(BB_ADDR);
Chris Wilsonf4068392010-10-27 20:36:41 +0100657 } else {
658 error->ipeir = I915_READ(IPEIR);
659 error->ipehr = I915_READ(IPEHR);
660 error->instdone = I915_READ(INSTDONE);
661 error->acthd = I915_READ(ACTHD);
662 error->bbaddr = 0;
Chris Wilson9df30792010-02-18 10:24:56 +0000663 }
664
Chris Wilson8168bd42010-11-11 17:54:52 +0000665 bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring);
Chris Wilson9df30792010-02-18 10:24:56 +0000666
667 /* Grab the current batchbuffer, most likely to have crashed. */
668 batchbuffer[0] = NULL;
669 batchbuffer[1] = NULL;
670 count = 0;
Chris Wilson69dc4982010-10-19 10:36:51 +0100671 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +0000672 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson9df30792010-02-18 10:24:56 +0000673
674 if (batchbuffer[0] == NULL &&
675 bbaddr >= obj_priv->gtt_offset &&
676 bbaddr < obj_priv->gtt_offset + obj->size)
677 batchbuffer[0] = obj;
678
679 if (batchbuffer[1] == NULL &&
680 error->acthd >= obj_priv->gtt_offset &&
Chris Wilsone56660d2010-08-07 11:01:26 +0100681 error->acthd < obj_priv->gtt_offset + obj->size)
Chris Wilson9df30792010-02-18 10:24:56 +0000682 batchbuffer[1] = obj;
683
684 count++;
685 }
Chris Wilsone56660d2010-08-07 11:01:26 +0100686 /* Scan the other lists for completeness for those bizarre errors. */
687 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100688 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100689 struct drm_gem_object *obj = &obj_priv->base;
690
691 if (batchbuffer[0] == NULL &&
692 bbaddr >= obj_priv->gtt_offset &&
693 bbaddr < obj_priv->gtt_offset + obj->size)
694 batchbuffer[0] = obj;
695
696 if (batchbuffer[1] == NULL &&
697 error->acthd >= obj_priv->gtt_offset &&
698 error->acthd < obj_priv->gtt_offset + obj->size)
699 batchbuffer[1] = obj;
700
701 if (batchbuffer[0] && batchbuffer[1])
702 break;
703 }
704 }
705 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
Chris Wilson69dc4982010-10-19 10:36:51 +0100706 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
Chris Wilsone56660d2010-08-07 11:01:26 +0100707 struct drm_gem_object *obj = &obj_priv->base;
708
709 if (batchbuffer[0] == NULL &&
710 bbaddr >= obj_priv->gtt_offset &&
711 bbaddr < obj_priv->gtt_offset + obj->size)
712 batchbuffer[0] = obj;
713
714 if (batchbuffer[1] == NULL &&
715 error->acthd >= obj_priv->gtt_offset &&
716 error->acthd < obj_priv->gtt_offset + obj->size)
717 batchbuffer[1] = obj;
718
719 if (batchbuffer[0] && batchbuffer[1])
720 break;
721 }
722 }
Chris Wilson9df30792010-02-18 10:24:56 +0000723
724 /* We need to copy these to an anonymous buffer as the simplest
Andrea Gelmini139d3632010-10-15 17:14:33 +0200725 * method to avoid being overwritten by userspace.
Chris Wilson9df30792010-02-18 10:24:56 +0000726 */
727 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
Chris Wilsone56660d2010-08-07 11:01:26 +0100728 if (batchbuffer[1] != batchbuffer[0])
729 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
730 else
731 error->batchbuffer[1] = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000732
733 /* Record the ringbuffer */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800734 error->ringbuffer = i915_error_object_create(dev,
735 dev_priv->render_ring.gem_object);
Chris Wilson9df30792010-02-18 10:24:56 +0000736
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000737 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +0000738 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000739 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +0000740
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000741 error->active_bo_count = count;
742 list_for_each_entry(obj_priv, &dev_priv->mm.pinned_list, mm_list)
743 count++;
744 error->pinned_bo_count = count - error->active_bo_count;
745
746 if (count) {
Chris Wilson9df30792010-02-18 10:24:56 +0000747 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
748 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000749 if (error->active_bo)
750 error->pinned_bo =
751 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700752 }
753
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000754 if (error->active_bo)
755 error->active_bo_count =
756 capture_bo_list(error->active_bo,
757 error->active_bo_count,
758 &dev_priv->mm.active_list);
759
760 if (error->pinned_bo)
761 error->pinned_bo_count =
762 capture_bo_list(error->pinned_bo,
763 error->pinned_bo_count,
764 &dev_priv->mm.pinned_list);
765
Jesse Barnes8a905232009-07-11 16:48:03 -0400766 do_gettimeofday(&error->time);
767
Chris Wilson6ef3d422010-08-04 20:26:07 +0100768 error->overlay = intel_overlay_capture_error_state(dev);
769
Chris Wilson9df30792010-02-18 10:24:56 +0000770 spin_lock_irqsave(&dev_priv->error_lock, flags);
771 if (dev_priv->first_error == NULL) {
772 dev_priv->first_error = error;
773 error = NULL;
774 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700775 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +0000776
777 if (error)
778 i915_error_state_free(dev, error);
779}
780
781void i915_destroy_error_state(struct drm_device *dev)
782{
783 struct drm_i915_private *dev_priv = dev->dev_private;
784 struct drm_i915_error_state *error;
785
786 spin_lock(&dev_priv->error_lock);
787 error = dev_priv->first_error;
788 dev_priv->first_error = NULL;
789 spin_unlock(&dev_priv->error_lock);
790
791 if (error)
792 i915_error_state_free(dev, error);
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700793}
Chris Wilson3bd3c932010-08-19 08:19:30 +0100794#else
795#define i915_capture_error_state(x)
796#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700797
Chris Wilson35aed2e2010-05-27 13:18:12 +0100798static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -0400799{
800 struct drm_i915_private *dev_priv = dev->dev_private;
801 u32 eir = I915_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400802
Chris Wilson35aed2e2010-05-27 13:18:12 +0100803 if (!eir)
804 return;
Jesse Barnes8a905232009-07-11 16:48:03 -0400805
806 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
807 eir);
808
809 if (IS_G4X(dev)) {
810 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
811 u32 ipeir = I915_READ(IPEIR_I965);
812
813 printk(KERN_ERR " IPEIR: 0x%08x\n",
814 I915_READ(IPEIR_I965));
815 printk(KERN_ERR " IPEHR: 0x%08x\n",
816 I915_READ(IPEHR_I965));
817 printk(KERN_ERR " INSTDONE: 0x%08x\n",
818 I915_READ(INSTDONE_I965));
819 printk(KERN_ERR " INSTPS: 0x%08x\n",
820 I915_READ(INSTPS));
821 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
822 I915_READ(INSTDONE1));
823 printk(KERN_ERR " ACTHD: 0x%08x\n",
824 I915_READ(ACTHD_I965));
825 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000826 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400827 }
828 if (eir & GM45_ERROR_PAGE_TABLE) {
829 u32 pgtbl_err = I915_READ(PGTBL_ER);
830 printk(KERN_ERR "page table error\n");
831 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
832 pgtbl_err);
833 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000834 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400835 }
836 }
837
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100838 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400839 if (eir & I915_ERROR_PAGE_TABLE) {
840 u32 pgtbl_err = I915_READ(PGTBL_ER);
841 printk(KERN_ERR "page table error\n");
842 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
843 pgtbl_err);
844 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000845 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -0400846 }
847 }
848
849 if (eir & I915_ERROR_MEMORY_REFRESH) {
Chris Wilson35aed2e2010-05-27 13:18:12 +0100850 u32 pipea_stats = I915_READ(PIPEASTAT);
851 u32 pipeb_stats = I915_READ(PIPEBSTAT);
852
Jesse Barnes8a905232009-07-11 16:48:03 -0400853 printk(KERN_ERR "memory refresh error\n");
854 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
855 pipea_stats);
856 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
857 pipeb_stats);
858 /* pipestat has already been acked */
859 }
860 if (eir & I915_ERROR_INSTRUCTION) {
861 printk(KERN_ERR "instruction error\n");
862 printk(KERN_ERR " INSTPM: 0x%08x\n",
863 I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100864 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -0400865 u32 ipeir = I915_READ(IPEIR);
866
867 printk(KERN_ERR " IPEIR: 0x%08x\n",
868 I915_READ(IPEIR));
869 printk(KERN_ERR " IPEHR: 0x%08x\n",
870 I915_READ(IPEHR));
871 printk(KERN_ERR " INSTDONE: 0x%08x\n",
872 I915_READ(INSTDONE));
873 printk(KERN_ERR " ACTHD: 0x%08x\n",
874 I915_READ(ACTHD));
875 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000876 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400877 } else {
878 u32 ipeir = I915_READ(IPEIR_I965);
879
880 printk(KERN_ERR " IPEIR: 0x%08x\n",
881 I915_READ(IPEIR_I965));
882 printk(KERN_ERR " IPEHR: 0x%08x\n",
883 I915_READ(IPEHR_I965));
884 printk(KERN_ERR " INSTDONE: 0x%08x\n",
885 I915_READ(INSTDONE_I965));
886 printk(KERN_ERR " INSTPS: 0x%08x\n",
887 I915_READ(INSTPS));
888 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
889 I915_READ(INSTDONE1));
890 printk(KERN_ERR " ACTHD: 0x%08x\n",
891 I915_READ(ACTHD_I965));
892 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000893 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -0400894 }
895 }
896
897 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000898 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -0400899 eir = I915_READ(EIR);
900 if (eir) {
901 /*
902 * some errors might have become stuck,
903 * mask them.
904 */
905 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
906 I915_WRITE(EMR, I915_READ(EMR) | eir);
907 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
908 }
Chris Wilson35aed2e2010-05-27 13:18:12 +0100909}
910
911/**
912 * i915_handle_error - handle an error interrupt
913 * @dev: drm device
914 *
915 * Do some basic checking of regsiter state at error interrupt time and
916 * dump it to the syslog. Also call i915_capture_error_state() to make
917 * sure we get a record and make it available in debugfs. Fire a uevent
918 * so userspace knows something bad happened (should trigger collection
919 * of a ring dump etc.).
920 */
Chris Wilson527f9e92010-11-11 01:16:58 +0000921void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +0100922{
923 struct drm_i915_private *dev_priv = dev->dev_private;
924
925 i915_capture_error_state(dev);
926 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -0400927
Ben Gamariba1234d2009-09-14 17:48:47 -0400928 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100929 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -0400930 atomic_set(&dev_priv->mm.wedged, 1);
931
Ben Gamari11ed50e2009-09-14 17:48:45 -0400932 /*
933 * Wakeup waiting processes so they don't hang
934 */
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100935 wake_up_all(&dev_priv->render_ring.irq_queue);
936 if (HAS_BSD(dev))
937 wake_up_all(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100938 if (HAS_BLT(dev))
939 wake_up_all(&dev_priv->blt_ring.irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -0400940 }
941
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700942 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -0400943}
944
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100945static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
946{
947 drm_i915_private_t *dev_priv = dev->dev_private;
948 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
950 struct drm_i915_gem_object *obj_priv;
951 struct intel_unpin_work *work;
952 unsigned long flags;
953 bool stall_detected;
954
955 /* Ignore early vblank irqs */
956 if (intel_crtc == NULL)
957 return;
958
959 spin_lock_irqsave(&dev->event_lock, flags);
960 work = intel_crtc->unpin_work;
961
962 if (work == NULL || work->pending || !work->enable_stall_check) {
963 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
964 spin_unlock_irqrestore(&dev->event_lock, flags);
965 return;
966 }
967
968 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
969 obj_priv = to_intel_bo(work->pending_flip_obj);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100970 if (INTEL_INFO(dev)->gen >= 4) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100971 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
972 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
973 } else {
974 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
975 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
976 crtc->y * crtc->fb->pitch +
977 crtc->x * crtc->fb->bits_per_pixel/8);
978 }
979
980 spin_unlock_irqrestore(&dev->event_lock, flags);
981
982 if (stall_detected) {
983 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
984 intel_prepare_page_flip(dev, intel_crtc->plane);
985 }
986}
987
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
989{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000990 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000992 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800993 u32 iir, new_iir;
994 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800995 u32 vblank_status;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700996 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800997 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800998 int irq_received;
999 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +10001000
Eric Anholt630681d2008-10-06 15:14:12 -07001001 atomic_inc(&dev_priv->irq_received);
1002
Eric Anholtbad720f2009-10-22 16:11:14 -07001003 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001004 return ironlake_irq_handler(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001005
Eric Anholted4cb412008-07-29 12:10:39 -07001006 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001007
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001008 if (INTEL_INFO(dev)->gen >= 4)
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001009 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
Jesse Barnese25e6602010-06-30 13:15:19 -07001010 else
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001011 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Keith Packard05eff842008-11-19 14:03:05 -08001013 for (;;) {
1014 irq_received = iir != 0;
1015
1016 /* Can't rely on pipestat interrupt bit in iir as it might
1017 * have been cleared after the pipestat interrupt was received.
1018 * It doesn't set the bit in iir again, but it still produces
1019 * interrupts (for non-MSI).
1020 */
1021 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1022 pipea_stats = I915_READ(PIPEASTAT);
1023 pipeb_stats = I915_READ(PIPEBSTAT);
Jesse Barnes79e53942008-11-07 14:24:08 -08001024
Jesse Barnes8a905232009-07-11 16:48:03 -04001025 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Ben Gamariba1234d2009-09-14 17:48:47 -04001026 i915_handle_error(dev, false);
Jesse Barnes8a905232009-07-11 16:48:03 -04001027
Eric Anholtcdfbc412008-11-04 15:50:30 -08001028 /*
1029 * Clear the PIPE(A|B)STAT regs before the IIR
1030 */
Keith Packard05eff842008-11-19 14:03:05 -08001031 if (pipea_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001032 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001033 DRM_DEBUG_DRIVER("pipe a underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001034 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001035 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001036 }
Keith Packard7c463582008-11-04 02:03:27 -08001037
Keith Packard05eff842008-11-19 14:03:05 -08001038 if (pipeb_stats & 0x8000ffff) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08001039 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
Zhao Yakui44d98a62009-10-09 11:39:40 +08001040 DRM_DEBUG_DRIVER("pipe b underrun\n");
Eric Anholtcdfbc412008-11-04 15:50:30 -08001041 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -08001042 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -08001043 }
Keith Packard05eff842008-11-19 14:03:05 -08001044 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1045
1046 if (!irq_received)
1047 break;
1048
1049 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050
Jesse Barnes5ca58282009-03-31 14:11:15 -07001051 /* Consume port. Then clear IIR or we'll miss events */
1052 if ((I915_HAS_HOTPLUG(dev)) &&
1053 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1054 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1055
Zhao Yakui44d98a62009-10-09 11:39:40 +08001056 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
Jesse Barnes5ca58282009-03-31 14:11:15 -07001057 hotplug_status);
1058 if (hotplug_status & dev_priv->hotplug_supported_mask)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001059 queue_work(dev_priv->wq,
1060 &dev_priv->hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001061
1062 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1063 I915_READ(PORT_HOTPLUG_STAT);
1064 }
1065
Eric Anholtcdfbc412008-11-04 15:50:30 -08001066 I915_WRITE(IIR, iir);
1067 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001068
Dave Airlie7c1c2872008-11-28 14:22:24 +10001069 if (dev->primary->master) {
1070 master_priv = dev->primary->master->driver_priv;
1071 if (master_priv->sarea_priv)
1072 master_priv->sarea_priv->last_dispatch =
1073 READ_BREADCRUMB(dev_priv);
1074 }
Keith Packard7c463582008-11-04 02:03:27 -08001075
Chris Wilson549f7362010-10-19 11:19:32 +01001076 if (iir & I915_USER_INTERRUPT)
1077 notify_ring(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001078 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
Chris Wilson549f7362010-10-19 11:19:32 +01001079 notify_ring(dev, &dev_priv->bsd_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001080
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001081 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001082 intel_prepare_page_flip(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001083 if (dev_priv->flip_pending_is_done)
1084 intel_finish_page_flip_plane(dev, 0);
1085 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001086
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001087 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
Jesse Barnes70565d02010-07-01 04:45:43 -07001088 intel_prepare_page_flip(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001089 if (dev_priv->flip_pending_is_done)
1090 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001091 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001092
Keith Packard05eff842008-11-19 14:03:05 -08001093 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001094 vblank++;
1095 drm_handle_vblank(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001096 if (!dev_priv->flip_pending_is_done) {
1097 i915_pageflip_stall_check(dev, 0);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001098 intel_finish_page_flip(dev, 0);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001099 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001100 }
Eric Anholt673a3942008-07-30 12:06:12 -07001101
Keith Packard05eff842008-11-19 14:03:05 -08001102 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -08001103 vblank++;
1104 drm_handle_vblank(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001105 if (!dev_priv->flip_pending_is_done) {
1106 i915_pageflip_stall_check(dev, 1);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001107 intel_finish_page_flip(dev, 1);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001108 }
Eric Anholtcdfbc412008-11-04 15:50:30 -08001109 }
Keith Packard7c463582008-11-04 02:03:27 -08001110
Jesse Barnesd874bcf2010-06-30 13:16:00 -07001111 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1112 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
Eric Anholtcdfbc412008-11-04 15:50:30 -08001113 (iir & I915_ASLE_INTERRUPT))
Chris Wilson3b617962010-08-24 09:02:58 +01001114 intel_opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -08001115
Eric Anholtcdfbc412008-11-04 15:50:30 -08001116 /* With MSI, interrupts are only generated when iir
1117 * transitions from zero to nonzero. If another bit got
1118 * set while we were handling the existing iir bits, then
1119 * we would never get another interrupt.
1120 *
1121 * This is fine on non-MSI as well, as if we hit this path
1122 * we avoid exiting the interrupt handler only to generate
1123 * another one.
1124 *
1125 * Note that for MSI this could cause a stray interrupt report
1126 * if an interrupt landed in the time between writing IIR and
1127 * the posting read. This should be rare enough to never
1128 * trigger the 99% of 100,000 interrupts test for disabling
1129 * stray interrupts.
1130 */
1131 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -08001132 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001133
Keith Packard05eff842008-11-19 14:03:05 -08001134 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135}
1136
Dave Airlieaf6061a2008-05-07 12:15:39 +10001137static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
1139 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001140 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 i915_kernel_lost_context(dev);
1143
Zhao Yakui44d98a62009-10-09 11:39:40 +08001144 DRM_DEBUG_DRIVER("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001146 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001147 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -04001148 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001149 if (master_priv->sarea_priv)
1150 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +10001151
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001152 if (BEGIN_LP_RING(4) == 0) {
1153 OUT_RING(MI_STORE_DWORD_INDEX);
1154 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
1155 OUT_RING(dev_priv->counter);
1156 OUT_RING(MI_USER_INTERRUPT);
1157 ADVANCE_LP_RING();
1158 }
Dave Airliebc5f4522007-11-05 12:50:58 +10001159
Alan Hourihanec29b6692006-08-12 16:29:24 +10001160 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161}
1162
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001163void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1164{
1165 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001166 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001167
1168 if (dev_priv->trace_irq_seqno == 0)
Chris Wilson78501ea2010-10-27 12:18:21 +01001169 render_ring->user_irq_get(render_ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001170
1171 dev_priv->trace_irq_seqno = seqno;
1172}
1173
Dave Airlie84b1fd12007-07-11 15:53:27 +10001174static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175{
1176 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +10001177 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001179 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Zhao Yakui44d98a62009-10-09 11:39:40 +08001181 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 READ_BREADCRUMB(dev_priv));
1183
Eric Anholted4cb412008-07-29 12:10:39 -07001184 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +10001185 if (master_priv->sarea_priv)
1186 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -07001188 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Dave Airlie7c1c2872008-11-28 14:22:24 +10001190 if (master_priv->sarea_priv)
1191 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Chris Wilson78501ea2010-10-27 12:18:21 +01001193 render_ring->user_irq_get(render_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001194 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195 READ_BREADCRUMB(dev_priv) >= irq_nr);
Chris Wilson78501ea2010-10-27 12:18:21 +01001196 render_ring->user_irq_put(render_ring);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Eric Anholt20caafa2007-08-25 19:22:43 +10001198 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001199 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1201 }
1202
Dave Airlieaf6061a2008-05-07 12:15:39 +10001203 return ret;
1204}
1205
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206/* Needs the lock as it touches the ring.
1207 */
Eric Anholtc153f452007-09-03 12:06:45 +10001208int i915_irq_emit(struct drm_device *dev, void *data,
1209 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001212 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 int result;
1214
Eric Anholtd3301d82010-05-21 13:55:54 -07001215 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001216 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001217 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 }
Eric Anholt299eb932009-02-24 22:14:12 -08001219
1220 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1221
Eric Anholt546b0972008-09-01 16:45:29 -07001222 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -07001224 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Eric Anholtc153f452007-09-03 12:06:45 +10001226 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001228 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 }
1230
1231 return 0;
1232}
1233
1234/* Doesn't need the hardware lock.
1235 */
Eric Anholtc153f452007-09-03 12:06:45 +10001236int i915_irq_wait(struct drm_device *dev, void *data,
1237 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001240 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001243 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001244 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 }
1246
Eric Anholtc153f452007-09-03 12:06:45 +10001247 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248}
1249
Keith Packard42f52ef2008-10-18 19:39:29 -07001250/* Called from drm generic code, passed 'crtc' which
1251 * we use as a pipe index
1252 */
1253int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001254{
1255 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001256 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001257
Chris Wilson5eddb702010-09-11 13:48:45 +01001258 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001259 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001260
Keith Packarde9d21d72008-10-16 11:31:38 -07001261 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001262 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001263 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1264 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001265 else if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001266 i915_enable_pipestat(dev_priv, pipe,
1267 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001268 else
Keith Packard7c463582008-11-04 02:03:27 -08001269 i915_enable_pipestat(dev_priv, pipe,
1270 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001271 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001272 return 0;
1273}
1274
Keith Packard42f52ef2008-10-18 19:39:29 -07001275/* Called from drm generic code, passed 'crtc' which
1276 * we use as a pipe index
1277 */
1278void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001279{
1280 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001281 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001282
Keith Packarde9d21d72008-10-16 11:31:38 -07001283 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholtbad720f2009-10-22 16:11:14 -07001284 if (HAS_PCH_SPLIT(dev))
Li Pengc062df62010-01-23 00:12:58 +08001285 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1286 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1287 else
1288 i915_disable_pipestat(dev_priv, pipe,
1289 PIPE_VBLANK_INTERRUPT_ENABLE |
1290 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001291 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001292}
1293
Jesse Barnes79e53942008-11-07 14:24:08 -08001294void i915_enable_interrupt (struct drm_device *dev)
1295{
1296 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wange170b032009-06-05 15:38:40 +08001297
Eric Anholtbad720f2009-10-22 16:11:14 -07001298 if (!HAS_PCH_SPLIT(dev))
Chris Wilson3b617962010-08-24 09:02:58 +01001299 intel_opregion_enable_asle(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001300 dev_priv->irq_enabled = 1;
1301}
1302
1303
Dave Airlie702880f2006-06-24 17:07:34 +10001304/* Set the vblank monitor pipe
1305 */
Eric Anholtc153f452007-09-03 12:06:45 +10001306int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1307 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001308{
Dave Airlie702880f2006-06-24 17:07:34 +10001309 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +10001310
1311 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001312 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001313 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001314 }
1315
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +10001316 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +10001317}
1318
Eric Anholtc153f452007-09-03 12:06:45 +10001319int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1320 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +10001321{
Dave Airlie702880f2006-06-24 17:07:34 +10001322 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +10001323 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +10001324
1325 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +10001326 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +10001327 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +10001328 }
1329
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001330 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +10001331
Dave Airlie702880f2006-06-24 17:07:34 +10001332 return 0;
1333}
1334
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001335/**
1336 * Schedule buffer swap at given vertical blank.
1337 */
Eric Anholtc153f452007-09-03 12:06:45 +10001338int i915_vblank_swap(struct drm_device *dev, void *data,
1339 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001340{
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001341 /* The delayed swap mechanism was fundamentally racy, and has been
1342 * removed. The model was that the client requested a delayed flip/swap
1343 * from the kernel, then waited for vblank before continuing to perform
1344 * rendering. The problem was that the kernel might wake the client
1345 * up before it dispatched the vblank swap (since the lock has to be
1346 * held while touching the ringbuffer), in which case the client would
1347 * clear and start the next frame before the swap occurred, and
1348 * flicker would occur in addition to likely missing the vblank.
1349 *
1350 * In the absence of this ioctl, userland falls back to a correct path
1351 * of waiting for a vblank, then dispatching the swap on its own.
1352 * Context switching to userland and back is plenty fast enough for
1353 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001354 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -08001355 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +10001356}
1357
Chris Wilson893eead2010-10-27 14:44:35 +01001358static u32
1359ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001360{
Chris Wilson893eead2010-10-27 14:44:35 +01001361 return list_entry(ring->request_list.prev,
1362 struct drm_i915_gem_request, list)->seqno;
1363}
1364
1365static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1366{
1367 if (list_empty(&ring->request_list) ||
1368 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1369 /* Issue a wake-up to catch stuck h/w. */
Chris Wilsonb2223492010-10-27 15:27:33 +01001370 if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
Chris Wilson893eead2010-10-27 14:44:35 +01001371 DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
1372 ring->name,
Chris Wilsonb2223492010-10-27 15:27:33 +01001373 ring->waiting_seqno,
Chris Wilson893eead2010-10-27 14:44:35 +01001374 ring->get_seqno(ring));
1375 wake_up_all(&ring->irq_queue);
1376 *err = true;
1377 }
1378 return true;
1379 }
1380 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001381}
1382
1383/**
1384 * This is called when the chip hasn't reported back with completed
1385 * batchbuffers in a long time. The first time this is called we simply record
1386 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1387 * again, we assume the chip is wedged and try to fix it.
1388 */
1389void i915_hangcheck_elapsed(unsigned long data)
1390{
1391 struct drm_device *dev = (struct drm_device *)data;
1392 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001393 uint32_t acthd, instdone, instdone1;
Chris Wilson893eead2010-10-27 14:44:35 +01001394 bool err = false;
1395
1396 /* If all work is done then ACTHD clearly hasn't advanced. */
1397 if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
1398 i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
1399 i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
1400 dev_priv->hangcheck_count = 0;
1401 if (err)
1402 goto repeat;
1403 return;
1404 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001405
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001406 if (INTEL_INFO(dev)->gen < 4) {
Ben Gamarif65d9422009-09-14 17:48:44 -04001407 acthd = I915_READ(ACTHD);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001408 instdone = I915_READ(INSTDONE);
1409 instdone1 = 0;
1410 } else {
Ben Gamarif65d9422009-09-14 17:48:44 -04001411 acthd = I915_READ(ACTHD_I965);
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001412 instdone = I915_READ(INSTDONE_I965);
1413 instdone1 = I915_READ(INSTDONE1);
1414 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001415
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001416 if (dev_priv->last_acthd == acthd &&
1417 dev_priv->last_instdone == instdone &&
1418 dev_priv->last_instdone1 == instdone1) {
1419 if (dev_priv->hangcheck_count++ > 1) {
1420 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
Chris Wilson8c80b592010-08-08 20:38:12 +01001421
1422 if (!IS_GEN2(dev)) {
1423 /* Is the chip hanging on a WAIT_FOR_EVENT?
1424 * If so we can simply poke the RB_WAIT bit
1425 * and break the hang. This should work on
1426 * all but the second generation chipsets.
1427 */
Chris Wilson8168bd42010-11-11 17:54:52 +00001428 struct intel_ring_buffer *ring = &dev_priv->render_ring;
1429 u32 tmp = I915_READ_CTL(ring);
Chris Wilson8c80b592010-08-08 20:38:12 +01001430 if (tmp & RING_WAIT) {
Chris Wilson8168bd42010-11-11 17:54:52 +00001431 I915_WRITE_CTL(ring, tmp);
Chris Wilson893eead2010-10-27 14:44:35 +01001432 goto repeat;
Chris Wilson8c80b592010-08-08 20:38:12 +01001433 }
1434 }
1435
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001436 i915_handle_error(dev, true);
1437 return;
1438 }
1439 } else {
1440 dev_priv->hangcheck_count = 0;
1441
1442 dev_priv->last_acthd = acthd;
1443 dev_priv->last_instdone = instdone;
1444 dev_priv->last_instdone1 = instdone1;
1445 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001446
Chris Wilson893eead2010-10-27 14:44:35 +01001447repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001448 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001449 mod_timer(&dev_priv->hangcheck_timer,
1450 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001451}
1452
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453/* drm_dma.h hooks
1454*/
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001455static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001456{
1457 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1458
1459 I915_WRITE(HWSTAM, 0xeffe);
1460
1461 /* XXX hotplug from PCH */
1462
1463 I915_WRITE(DEIMR, 0xffffffff);
1464 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001465 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001466
1467 /* and GT */
1468 I915_WRITE(GTIMR, 0xffffffff);
1469 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001470 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001471
1472 /* south display irq */
1473 I915_WRITE(SDEIMR, 0xffffffff);
1474 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001475 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001476}
1477
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001478static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001479{
1480 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1481 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001482 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1483 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001484 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001485 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001486
1487 dev_priv->irq_mask_reg = ~display_mask;
Li Peng643ced92010-01-28 01:05:09 +08001488 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001489
1490 /* should always can generate irq */
1491 I915_WRITE(DEIIR, I915_READ(DEIIR));
1492 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1493 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001494 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001495
Chris Wilson549f7362010-10-19 11:19:32 +01001496 if (IS_GEN6(dev)) {
1497 render_mask =
1498 GT_PIPE_NOTIFY |
1499 GT_GEN6_BSD_USER_INTERRUPT |
1500 GT_BLT_USER_INTERRUPT;
1501 }
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001502
Zou Nan hai852835f2010-05-21 09:08:56 +08001503 dev_priv->gt_irq_mask_reg = ~render_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001504 dev_priv->gt_irq_enable_reg = render_mask;
1505
1506 I915_WRITE(GTIIR, I915_READ(GTIIR));
1507 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001508 if (IS_GEN6(dev)) {
Zhenyu Wang3fdef022010-08-19 09:46:15 +08001509 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001510 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
Chris Wilson549f7362010-10-19 11:19:32 +01001511 I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001512 }
1513
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001514 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001515 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001516
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001517 if (HAS_PCH_CPT(dev)) {
1518 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1519 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1520 } else {
1521 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1522 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1523 }
1524
Zhenyu Wangc6501562009-11-03 18:57:21 +00001525 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1526 dev_priv->pch_irq_enable_reg = hotplug_mask;
1527
1528 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1529 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1530 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001531 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001532
Jesse Barnesf97108d2010-01-29 11:27:07 -08001533 if (IS_IRONLAKE_M(dev)) {
1534 /* Clear & enable PCU event interrupts */
1535 I915_WRITE(DEIIR, DE_PCU_EVENT);
1536 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1537 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1538 }
1539
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001540 return 0;
1541}
1542
Dave Airlie84b1fd12007-07-11 15:53:27 +10001543void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{
1545 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1546
Jesse Barnes79e53942008-11-07 14:24:08 -08001547 atomic_set(&dev_priv->irq_received, 0);
1548
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001549 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Jesse Barnes8a905232009-07-11 16:48:03 -04001550 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001551
Eric Anholtbad720f2009-10-22 16:11:14 -07001552 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001553 ironlake_irq_preinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001554 return;
1555 }
1556
Jesse Barnes5ca58282009-03-31 14:11:15 -07001557 if (I915_HAS_HOTPLUG(dev)) {
1558 I915_WRITE(PORT_HOTPLUG_EN, 0);
1559 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1560 }
1561
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001562 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -08001563 I915_WRITE(PIPEASTAT, 0);
1564 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001565 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001566 I915_WRITE(IER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001567 POSTING_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568}
1569
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001570/*
1571 * Must be called after intel_modeset_init or hotplug interrupts won't be
1572 * enabled correctly.
1573 */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001574int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575{
1576 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001577 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001578 u32 error_mask;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001579
Zou Nan hai852835f2010-05-21 09:08:56 +08001580 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001581 if (HAS_BSD(dev))
1582 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001583 if (HAS_BLT(dev))
1584 DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001585
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001586 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001587
Eric Anholtbad720f2009-10-22 16:11:14 -07001588 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001589 return ironlake_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001590
Keith Packard7c463582008-11-04 02:03:27 -08001591 /* Unmask the interrupts that we always want on. */
1592 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001593
Keith Packard7c463582008-11-04 02:03:27 -08001594 dev_priv->pipestat[0] = 0;
1595 dev_priv->pipestat[1] = 0;
1596
Jesse Barnes5ca58282009-03-31 14:11:15 -07001597 if (I915_HAS_HOTPLUG(dev)) {
Adam Jacksonc496fa12010-05-27 17:26:45 -04001598 /* Enable in IER... */
1599 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1600 /* and unmask in IMR */
1601 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1602 }
1603
1604 /*
1605 * Enable some error detection, note the instruction error mask
1606 * bit is reserved, so we leave it masked.
1607 */
1608 if (IS_G4X(dev)) {
1609 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1610 GM45_ERROR_MEM_PRIV |
1611 GM45_ERROR_CP_PRIV |
1612 I915_ERROR_MEMORY_REFRESH);
1613 } else {
1614 error_mask = ~(I915_ERROR_PAGE_TABLE |
1615 I915_ERROR_MEMORY_REFRESH);
1616 }
1617 I915_WRITE(EMR, error_mask);
1618
1619 I915_WRITE(IMR, dev_priv->irq_mask_reg);
1620 I915_WRITE(IER, enable_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001621 POSTING_READ(IER);
Adam Jacksonc496fa12010-05-27 17:26:45 -04001622
1623 if (I915_HAS_HOTPLUG(dev)) {
Jesse Barnes5ca58282009-03-31 14:11:15 -07001624 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1625
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001626 /* Note HDMI and DP share bits */
1627 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1628 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1629 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1630 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1631 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1632 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1633 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1634 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1635 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1636 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001637 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001638 hotplug_en |= CRT_HOTPLUG_INT_EN;
Andy Lutomirski2d1c9752010-06-12 05:21:18 -04001639
1640 /* Programming the CRT detection parameters tends
1641 to generate a spurious hotplug event about three
1642 seconds later. So just do it once.
1643 */
1644 if (IS_G4X(dev))
1645 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1646 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1647 }
1648
Jesse Barnesb01f2c32009-12-11 11:07:17 -08001649 /* Ignore TV since it's buggy */
1650
Jesse Barnes5ca58282009-03-31 14:11:15 -07001651 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001652 }
1653
Chris Wilson3b617962010-08-24 09:02:58 +01001654 intel_opregion_enable_asle(dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001655
1656 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657}
1658
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001659static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001660{
1661 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1662 I915_WRITE(HWSTAM, 0xffffffff);
1663
1664 I915_WRITE(DEIMR, 0xffffffff);
1665 I915_WRITE(DEIER, 0x0);
1666 I915_WRITE(DEIIR, I915_READ(DEIIR));
1667
1668 I915_WRITE(GTIMR, 0xffffffff);
1669 I915_WRITE(GTIER, 0x0);
1670 I915_WRITE(GTIIR, I915_READ(GTIIR));
1671}
1672
Dave Airlie84b1fd12007-07-11 15:53:27 +10001673void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674{
1675 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +11001676
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677 if (!dev_priv)
1678 return;
1679
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001680 dev_priv->vblank_pipe = 0;
1681
Eric Anholtbad720f2009-10-22 16:11:14 -07001682 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001683 ironlake_irq_uninstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001684 return;
1685 }
1686
Jesse Barnes5ca58282009-03-31 14:11:15 -07001687 if (I915_HAS_HOTPLUG(dev)) {
1688 I915_WRITE(PORT_HOTPLUG_EN, 0);
1689 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1690 }
1691
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001692 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -08001693 I915_WRITE(PIPEASTAT, 0);
1694 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001695 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -07001696 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +11001697
Keith Packard7c463582008-11-04 02:03:27 -08001698 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1699 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1700 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701}