blob: f2eac6b6c46a3082f624670b7d77c1190d985fb3 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040031#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020034#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Slava Grigorevbfc1f972014-12-22 17:26:51 -050036#include "radeon_audio.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Alex Deucher138e4e12013-01-11 15:33:13 -050041#include "radeon_ucode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042
43/* Firmware Names */
44MODULE_FIRMWARE("radeon/R600_pfp.bin");
45MODULE_FIRMWARE("radeon/R600_me.bin");
46MODULE_FIRMWARE("radeon/RV610_pfp.bin");
47MODULE_FIRMWARE("radeon/RV610_me.bin");
48MODULE_FIRMWARE("radeon/RV630_pfp.bin");
49MODULE_FIRMWARE("radeon/RV630_me.bin");
50MODULE_FIRMWARE("radeon/RV620_pfp.bin");
51MODULE_FIRMWARE("radeon/RV620_me.bin");
52MODULE_FIRMWARE("radeon/RV635_pfp.bin");
53MODULE_FIRMWARE("radeon/RV635_me.bin");
54MODULE_FIRMWARE("radeon/RV670_pfp.bin");
55MODULE_FIRMWARE("radeon/RV670_me.bin");
56MODULE_FIRMWARE("radeon/RS780_pfp.bin");
57MODULE_FIRMWARE("radeon/RS780_me.bin");
58MODULE_FIRMWARE("radeon/RV770_pfp.bin");
59MODULE_FIRMWARE("radeon/RV770_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040060MODULE_FIRMWARE("radeon/RV770_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100061MODULE_FIRMWARE("radeon/RV730_pfp.bin");
62MODULE_FIRMWARE("radeon/RV730_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040063MODULE_FIRMWARE("radeon/RV730_smc.bin");
64MODULE_FIRMWARE("radeon/RV740_smc.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100065MODULE_FIRMWARE("radeon/RV710_pfp.bin");
66MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucher66229b22013-06-26 00:11:19 -040067MODULE_FIRMWARE("radeon/RV710_smc.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050068MODULE_FIRMWARE("radeon/R600_rlc.bin");
69MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040070MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
71MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040072MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040073MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040074MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
75MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040076MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040077MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040078MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
79MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040080MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040081MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100082MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040084MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucherdc50ba72013-06-26 00:33:35 -040085MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050086MODULE_FIRMWARE("radeon/PALM_pfp.bin");
87MODULE_FIRMWARE("radeon/PALM_me.bin");
88MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040089MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
90MODULE_FIRMWARE("radeon/SUMO_me.bin");
91MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
92MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100093
Alex Deucherf13f7732013-01-18 18:12:22 -050094static const u32 crtc_offsets[2] =
95{
96 0,
97 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
98};
99
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000100int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
Jerome Glisse1a029b72009-10-06 19:04:30 +0200102/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103int r600_mc_wait_for_idle(struct radeon_device *rdev);
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400104static void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000105void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400106void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500107static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucher2948f5e2013-04-12 13:52:52 -0400108extern int evergreen_rlc_resume(struct radeon_device *rdev);
Alex Deucherde9ae742013-11-01 19:01:36 -0400109extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200110
Denys Vlasenko9e5acbc2015-05-20 13:02:37 +0200111/*
112 * Indirect registers accessor
113 */
114u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
115{
116 unsigned long flags;
117 u32 r;
118
119 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
120 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
121 r = RREG32(R600_RCU_DATA);
122 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
123 return r;
124}
125
126void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
127{
128 unsigned long flags;
129
130 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
131 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
132 WREG32(R600_RCU_DATA, (v));
133 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
134}
135
136u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
137{
138 unsigned long flags;
139 u32 r;
140
141 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
142 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
143 r = RREG32(R600_UVD_CTX_DATA);
144 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
145 return r;
146}
147
148void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
149{
150 unsigned long flags;
151
152 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
153 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
154 WREG32(R600_UVD_CTX_DATA, (v));
155 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
156}
157
Alex Deucher454d2e22013-02-14 10:04:02 -0500158/**
Alex Deucherc6d2ac22014-10-01 09:36:57 -0400159 * r600_get_allowed_info_register - fetch the register for the info ioctl
160 *
161 * @rdev: radeon_device pointer
162 * @reg: register offset in bytes
163 * @val: register value
164 *
165 * Returns 0 for success or -EINVAL for an invalid register
166 *
167 */
168int r600_get_allowed_info_register(struct radeon_device *rdev,
169 u32 reg, u32 *val)
170{
171 switch (reg) {
172 case GRBM_STATUS:
173 case GRBM_STATUS2:
174 case R_000E50_SRBM_STATUS:
175 case DMA_STATUS_REG:
176 case UVD_STATUS:
177 *val = RREG32(reg);
178 return 0;
179 default:
180 return -EINVAL;
181 }
182}
183
184/**
Alex Deucher454d2e22013-02-14 10:04:02 -0500185 * r600_get_xclk - get the xclk
186 *
187 * @rdev: radeon_device pointer
188 *
189 * Returns the reference clock used by the gfx engine
190 * (r6xx, IGPs, APUs).
191 */
192u32 r600_get_xclk(struct radeon_device *rdev)
193{
194 return rdev->clock.spll.reference_freq;
195}
196
Alex Deucher1b9ba702013-09-05 09:52:37 -0400197int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
198{
Alex Deucher4a956a72012-11-28 16:55:21 -0500199 unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
200 int r;
201
202 /* bypass vclk and dclk with bclk */
203 WREG32_P(CG_UPLL_FUNC_CNTL_2,
204 VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
205 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
206
207 /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
208 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
209 UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
210
211 if (rdev->family >= CHIP_RS780)
212 WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
213 ~UPLL_BYPASS_CNTL);
214
215 if (!vclk || !dclk) {
216 /* keep the Bypass mode, put PLL to sleep */
217 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
218 return 0;
219 }
220
221 if (rdev->clock.spll.reference_freq == 10000)
222 ref_div = 34;
223 else
224 ref_div = 4;
225
226 r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
227 ref_div + 1, 0xFFF, 2, 30, ~0,
228 &fb_div, &vclk_div, &dclk_div);
229 if (r)
230 return r;
231
232 if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
233 fb_div >>= 1;
234 else
235 fb_div |= 1;
236
237 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
Jérome Glisse3cf8bb12016-03-16 12:56:45 +0100238 if (r)
239 return r;
Alex Deucher4a956a72012-11-28 16:55:21 -0500240
241 /* assert PLL_RESET */
242 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
243
244 /* For RS780 we have to choose ref clk */
245 if (rdev->family >= CHIP_RS780)
246 WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
247 ~UPLL_REFCLK_SRC_SEL_MASK);
248
249 /* set the required fb, ref and post divder values */
250 WREG32_P(CG_UPLL_FUNC_CNTL,
251 UPLL_FB_DIV(fb_div) |
252 UPLL_REF_DIV(ref_div),
253 ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
254 WREG32_P(CG_UPLL_FUNC_CNTL_2,
255 UPLL_SW_HILEN(vclk_div >> 1) |
256 UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
257 UPLL_SW_HILEN2(dclk_div >> 1) |
258 UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
259 UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
260 ~UPLL_SW_MASK);
261
262 /* give the PLL some time to settle */
263 mdelay(15);
264
265 /* deassert PLL_RESET */
266 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
267
268 mdelay(15);
269
270 /* deassert BYPASS EN */
271 WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
272
273 if (rdev->family >= CHIP_RS780)
274 WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
275
276 r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
277 if (r)
278 return r;
279
280 /* switch VCLK and DCLK selection */
281 WREG32_P(CG_UPLL_FUNC_CNTL_2,
282 VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
283 ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
284
285 mdelay(100);
286
Alex Deucher1b9ba702013-09-05 09:52:37 -0400287 return 0;
288}
289
Alex Deucher134b4802013-09-23 12:22:11 -0400290void dce3_program_fmt(struct drm_encoder *encoder)
291{
292 struct drm_device *dev = encoder->dev;
293 struct radeon_device *rdev = dev->dev_private;
294 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
295 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
296 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
297 int bpc = 0;
298 u32 tmp = 0;
Alex Deucher6214bb72013-09-24 17:26:26 -0400299 enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
Alex Deucher134b4802013-09-23 12:22:11 -0400300
Alex Deucher6214bb72013-09-24 17:26:26 -0400301 if (connector) {
302 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deucher134b4802013-09-23 12:22:11 -0400303 bpc = radeon_get_monitor_bpc(connector);
Alex Deucher6214bb72013-09-24 17:26:26 -0400304 dither = radeon_connector->dither;
305 }
Alex Deucher134b4802013-09-23 12:22:11 -0400306
307 /* LVDS FMT is set up by atom */
308 if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
309 return;
310
311 /* not needed for analog */
312 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
313 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
314 return;
315
316 if (bpc == 0)
317 return;
318
319 switch (bpc) {
320 case 6:
Alex Deucher6214bb72013-09-24 17:26:26 -0400321 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400322 /* XXX sort out optimal dither settings */
323 tmp |= FMT_SPATIAL_DITHER_EN;
324 else
325 tmp |= FMT_TRUNCATE_EN;
326 break;
327 case 8:
Alex Deucher6214bb72013-09-24 17:26:26 -0400328 if (dither == RADEON_FMT_DITHER_ENABLE)
Alex Deucher134b4802013-09-23 12:22:11 -0400329 /* XXX sort out optimal dither settings */
330 tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
331 else
332 tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
333 break;
334 case 10:
335 default:
336 /* not needed */
337 break;
338 }
339
340 WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
341}
342
Alex Deucher21a81222010-07-02 12:58:16 -0400343/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500344int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400345{
346 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
347 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500348 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400349
Alex Deucher20d391d2011-02-01 16:12:34 -0500350 if (temp & 0x100)
351 actual_temp -= 256;
352
353 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400354}
355
Alex Deucherce8f5372010-05-07 15:10:16 -0400356void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400357{
358 int i;
359
Alex Deucherce8f5372010-05-07 15:10:16 -0400360 rdev->pm.dynpm_can_upclock = true;
361 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400362
363 /* power state array is low to high, default is first */
364 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
365 int min_power_state_index = 0;
366
367 if (rdev->pm.num_power_states > 2)
368 min_power_state_index = 1;
369
Alex Deucherce8f5372010-05-07 15:10:16 -0400370 switch (rdev->pm.dynpm_planned_action) {
371 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400372 rdev->pm.requested_power_state_index = min_power_state_index;
373 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400374 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400375 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400376 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400377 if (rdev->pm.current_power_state_index == min_power_state_index) {
378 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400379 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400380 } else {
381 if (rdev->pm.active_crtc_count > 1) {
382 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400383 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400384 continue;
385 else if (i >= rdev->pm.current_power_state_index) {
386 rdev->pm.requested_power_state_index =
387 rdev->pm.current_power_state_index;
388 break;
389 } else {
390 rdev->pm.requested_power_state_index = i;
391 break;
392 }
393 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400394 } else {
395 if (rdev->pm.current_power_state_index == 0)
396 rdev->pm.requested_power_state_index =
397 rdev->pm.num_power_states - 1;
398 else
399 rdev->pm.requested_power_state_index =
400 rdev->pm.current_power_state_index - 1;
401 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400402 }
403 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400404 /* don't use the power state if crtcs are active and no display flag is set */
405 if ((rdev->pm.active_crtc_count > 0) &&
406 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
407 clock_info[rdev->pm.requested_clock_mode_index].flags &
408 RADEON_PM_MODE_NO_DISPLAY)) {
409 rdev->pm.requested_power_state_index++;
410 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400411 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400412 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400413 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
414 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400415 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400416 } else {
417 if (rdev->pm.active_crtc_count > 1) {
418 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400419 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400420 continue;
421 else if (i <= rdev->pm.current_power_state_index) {
422 rdev->pm.requested_power_state_index =
423 rdev->pm.current_power_state_index;
424 break;
425 } else {
426 rdev->pm.requested_power_state_index = i;
427 break;
428 }
429 }
430 } else
431 rdev->pm.requested_power_state_index =
432 rdev->pm.current_power_state_index + 1;
433 }
434 rdev->pm.requested_clock_mode_index = 0;
435 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400437 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
438 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400439 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400440 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400442 default:
443 DRM_ERROR("Requested mode for not defined action\n");
444 return;
445 }
446 } else {
447 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
448 /* for now just select the first power state and switch between clock modes */
449 /* power state array is low to high, default is first (0) */
450 if (rdev->pm.active_crtc_count > 1) {
451 rdev->pm.requested_power_state_index = -1;
452 /* start at 1 as we don't want the default mode */
453 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400454 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400455 continue;
456 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
457 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
458 rdev->pm.requested_power_state_index = i;
459 break;
460 }
461 }
462 /* if nothing selected, grab the default state. */
463 if (rdev->pm.requested_power_state_index == -1)
464 rdev->pm.requested_power_state_index = 0;
465 } else
466 rdev->pm.requested_power_state_index = 1;
467
Alex Deucherce8f5372010-05-07 15:10:16 -0400468 switch (rdev->pm.dynpm_planned_action) {
469 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400470 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400472 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400473 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400474 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
475 if (rdev->pm.current_clock_mode_index == 0) {
476 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400477 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400478 } else
479 rdev->pm.requested_clock_mode_index =
480 rdev->pm.current_clock_mode_index - 1;
481 } else {
482 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400483 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400484 }
Alex Deucherd7311172010-05-03 01:13:14 -0400485 /* don't use the power state if crtcs are active and no display flag is set */
486 if ((rdev->pm.active_crtc_count > 0) &&
487 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
488 clock_info[rdev->pm.requested_clock_mode_index].flags &
489 RADEON_PM_MODE_NO_DISPLAY)) {
490 rdev->pm.requested_clock_mode_index++;
491 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400492 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400493 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400494 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
495 if (rdev->pm.current_clock_mode_index ==
496 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
497 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400498 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400499 } else
500 rdev->pm.requested_clock_mode_index =
501 rdev->pm.current_clock_mode_index + 1;
502 } else {
503 rdev->pm.requested_clock_mode_index =
504 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400505 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400506 }
507 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400508 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400509 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
510 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400511 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400512 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400513 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400514 default:
515 DRM_ERROR("Requested mode for not defined action\n");
516 return;
517 }
518 }
519
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000520 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400521 rdev->pm.power_state[rdev->pm.requested_power_state_index].
522 clock_info[rdev->pm.requested_clock_mode_index].sclk,
523 rdev->pm.power_state[rdev->pm.requested_power_state_index].
524 clock_info[rdev->pm.requested_clock_mode_index].mclk,
525 rdev->pm.power_state[rdev->pm.requested_power_state_index].
526 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400527}
528
Alex Deucherce8f5372010-05-07 15:10:16 -0400529void rs780_pm_init_profile(struct radeon_device *rdev)
530{
531 if (rdev->pm.num_power_states == 2) {
532 /* default */
533 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
534 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
535 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
536 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
537 /* low sh */
538 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
539 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
540 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
541 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400542 /* mid sh */
543 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
544 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
545 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
546 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400547 /* high sh */
548 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
549 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
550 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
551 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
552 /* low mh */
553 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
554 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
555 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
556 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400557 /* mid mh */
558 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
559 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
560 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
561 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400562 /* high mh */
563 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
564 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
565 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
566 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
567 } else if (rdev->pm.num_power_states == 3) {
568 /* default */
569 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
570 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
571 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
572 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
573 /* low sh */
574 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
575 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
576 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
577 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400578 /* mid sh */
579 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
580 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
581 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
582 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400583 /* high sh */
584 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
585 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
586 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
587 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
588 /* low mh */
589 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
590 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
591 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
592 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400593 /* mid mh */
594 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
595 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
596 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
597 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400598 /* high mh */
599 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
600 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
601 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
602 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
603 } else {
604 /* default */
605 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
606 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
607 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
608 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
609 /* low sh */
610 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
611 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
612 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
613 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400614 /* mid sh */
615 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
616 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
617 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
618 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400619 /* high sh */
620 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
621 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
622 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
623 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
624 /* low mh */
625 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
626 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
627 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
628 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400629 /* mid mh */
630 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
631 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
632 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
633 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400634 /* high mh */
635 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
636 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
637 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
638 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
639 }
640}
641
642void r600_pm_init_profile(struct radeon_device *rdev)
643{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400644 int idx;
645
Alex Deucherce8f5372010-05-07 15:10:16 -0400646 if (rdev->family == CHIP_R600) {
647 /* XXX */
648 /* default */
649 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
650 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
651 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400652 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400653 /* low sh */
654 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
655 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
656 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400657 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400658 /* mid sh */
659 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
660 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
661 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
662 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400663 /* high sh */
664 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
665 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
666 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400667 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400668 /* low mh */
669 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
670 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
671 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400672 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400673 /* mid mh */
674 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
675 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
676 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
677 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400678 /* high mh */
679 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
680 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
681 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400682 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400683 } else {
684 if (rdev->pm.num_power_states < 4) {
685 /* default */
686 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
687 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
688 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
689 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
690 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400691 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
692 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
693 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400694 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
695 /* mid sh */
696 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
697 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
698 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
699 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400700 /* high sh */
701 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
702 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
703 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
704 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
705 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400706 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
707 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400708 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400709 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
710 /* low mh */
711 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
712 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
713 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
714 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400715 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400716 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
717 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
718 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
719 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
720 } else {
721 /* default */
722 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
723 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
724 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
725 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
726 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400727 if (rdev->flags & RADEON_IS_MOBILITY)
728 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
729 else
730 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
731 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
732 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
733 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
734 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400735 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400736 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
737 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
738 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
739 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400740 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400741 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
742 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
743 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400744 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
745 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
746 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400747 if (rdev->flags & RADEON_IS_MOBILITY)
748 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
749 else
750 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
751 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
752 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
753 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
754 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400755 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400756 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
757 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
758 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
759 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400760 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400761 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
762 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
763 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400764 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
765 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
766 }
767 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400768}
769
Alex Deucher49e02b72010-04-23 17:57:27 -0400770void r600_pm_misc(struct radeon_device *rdev)
771{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400772 int req_ps_idx = rdev->pm.requested_power_state_index;
773 int req_cm_idx = rdev->pm.requested_clock_mode_index;
774 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
775 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400776
Alex Deucher4d601732010-06-07 18:15:18 -0400777 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400778 /* 0xff01 is a flag rather then an actual voltage */
779 if (voltage->voltage == 0xff01)
780 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400781 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400782 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400783 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000784 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400785 }
786 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400787}
788
Alex Deucherdef9ba92010-04-22 12:39:58 -0400789bool r600_gui_idle(struct radeon_device *rdev)
790{
791 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
792 return false;
793 else
794 return true;
795}
796
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500797/* hpd for digital panel detect/disconnect */
798bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
799{
800 bool connected = false;
801
802 if (ASIC_IS_DCE3(rdev)) {
803 switch (hpd) {
804 case RADEON_HPD_1:
805 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
806 connected = true;
807 break;
808 case RADEON_HPD_2:
809 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
810 connected = true;
811 break;
812 case RADEON_HPD_3:
813 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
814 connected = true;
815 break;
816 case RADEON_HPD_4:
817 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
818 connected = true;
819 break;
820 /* DCE 3.2 */
821 case RADEON_HPD_5:
822 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
823 connected = true;
824 break;
825 case RADEON_HPD_6:
826 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
827 connected = true;
828 break;
829 default:
830 break;
831 }
832 } else {
833 switch (hpd) {
834 case RADEON_HPD_1:
835 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
836 connected = true;
837 break;
838 case RADEON_HPD_2:
839 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
840 connected = true;
841 break;
842 case RADEON_HPD_3:
843 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
844 connected = true;
845 break;
846 default:
847 break;
848 }
849 }
850 return connected;
851}
852
853void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500854 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500855{
856 u32 tmp;
857 bool connected = r600_hpd_sense(rdev, hpd);
858
859 if (ASIC_IS_DCE3(rdev)) {
860 switch (hpd) {
861 case RADEON_HPD_1:
862 tmp = RREG32(DC_HPD1_INT_CONTROL);
863 if (connected)
864 tmp &= ~DC_HPDx_INT_POLARITY;
865 else
866 tmp |= DC_HPDx_INT_POLARITY;
867 WREG32(DC_HPD1_INT_CONTROL, tmp);
868 break;
869 case RADEON_HPD_2:
870 tmp = RREG32(DC_HPD2_INT_CONTROL);
871 if (connected)
872 tmp &= ~DC_HPDx_INT_POLARITY;
873 else
874 tmp |= DC_HPDx_INT_POLARITY;
875 WREG32(DC_HPD2_INT_CONTROL, tmp);
876 break;
877 case RADEON_HPD_3:
878 tmp = RREG32(DC_HPD3_INT_CONTROL);
879 if (connected)
880 tmp &= ~DC_HPDx_INT_POLARITY;
881 else
882 tmp |= DC_HPDx_INT_POLARITY;
883 WREG32(DC_HPD3_INT_CONTROL, tmp);
884 break;
885 case RADEON_HPD_4:
886 tmp = RREG32(DC_HPD4_INT_CONTROL);
887 if (connected)
888 tmp &= ~DC_HPDx_INT_POLARITY;
889 else
890 tmp |= DC_HPDx_INT_POLARITY;
891 WREG32(DC_HPD4_INT_CONTROL, tmp);
892 break;
893 case RADEON_HPD_5:
894 tmp = RREG32(DC_HPD5_INT_CONTROL);
895 if (connected)
896 tmp &= ~DC_HPDx_INT_POLARITY;
897 else
898 tmp |= DC_HPDx_INT_POLARITY;
899 WREG32(DC_HPD5_INT_CONTROL, tmp);
900 break;
901 /* DCE 3.2 */
902 case RADEON_HPD_6:
903 tmp = RREG32(DC_HPD6_INT_CONTROL);
904 if (connected)
905 tmp &= ~DC_HPDx_INT_POLARITY;
906 else
907 tmp |= DC_HPDx_INT_POLARITY;
908 WREG32(DC_HPD6_INT_CONTROL, tmp);
909 break;
910 default:
911 break;
912 }
913 } else {
914 switch (hpd) {
915 case RADEON_HPD_1:
916 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
917 if (connected)
918 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
919 else
920 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
921 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
922 break;
923 case RADEON_HPD_2:
924 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
925 if (connected)
926 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
927 else
928 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
929 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
930 break;
931 case RADEON_HPD_3:
932 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
933 if (connected)
934 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
935 else
936 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
937 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
938 break;
939 default:
940 break;
941 }
942 }
943}
944
945void r600_hpd_init(struct radeon_device *rdev)
946{
947 struct drm_device *dev = rdev->ddev;
948 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200949 unsigned enable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500950
Alex Deucher64912e92011-11-03 11:21:39 -0400951 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
952 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500953
Jerome Glisse455c89b2012-05-04 11:06:22 -0400954 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
955 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
956 /* don't try to enable hpd on eDP or LVDS avoid breaking the
957 * aux dp channel on imac and help (but not completely fix)
958 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
959 */
960 continue;
961 }
Alex Deucher64912e92011-11-03 11:21:39 -0400962 if (ASIC_IS_DCE3(rdev)) {
963 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
964 if (ASIC_IS_DCE32(rdev))
965 tmp |= DC_HPDx_EN;
966
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500967 switch (radeon_connector->hpd.hpd) {
968 case RADEON_HPD_1:
969 WREG32(DC_HPD1_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500970 break;
971 case RADEON_HPD_2:
972 WREG32(DC_HPD2_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500973 break;
974 case RADEON_HPD_3:
975 WREG32(DC_HPD3_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500976 break;
977 case RADEON_HPD_4:
978 WREG32(DC_HPD4_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500979 break;
980 /* DCE 3.2 */
981 case RADEON_HPD_5:
982 WREG32(DC_HPD5_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500983 break;
984 case RADEON_HPD_6:
985 WREG32(DC_HPD6_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500986 break;
987 default:
988 break;
989 }
Alex Deucher64912e92011-11-03 11:21:39 -0400990 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500991 switch (radeon_connector->hpd.hpd) {
992 case RADEON_HPD_1:
993 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500994 break;
995 case RADEON_HPD_2:
996 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500997 break;
998 case RADEON_HPD_3:
999 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001000 break;
1001 default:
1002 break;
1003 }
1004 }
Nicolai Stangeb2c0cbd2016-03-22 22:05:27 +01001005 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
1006 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -04001007 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001008 }
Christian Koenigfb982572012-05-17 01:33:30 +02001009 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001010}
1011
1012void r600_hpd_fini(struct radeon_device *rdev)
1013{
1014 struct drm_device *dev = rdev->ddev;
1015 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +02001016 unsigned disable = 0;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001017
Christian Koenigfb982572012-05-17 01:33:30 +02001018 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1019 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
1020 if (ASIC_IS_DCE3(rdev)) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001021 switch (radeon_connector->hpd.hpd) {
1022 case RADEON_HPD_1:
1023 WREG32(DC_HPD1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001024 break;
1025 case RADEON_HPD_2:
1026 WREG32(DC_HPD2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001027 break;
1028 case RADEON_HPD_3:
1029 WREG32(DC_HPD3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001030 break;
1031 case RADEON_HPD_4:
1032 WREG32(DC_HPD4_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001033 break;
1034 /* DCE 3.2 */
1035 case RADEON_HPD_5:
1036 WREG32(DC_HPD5_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001037 break;
1038 case RADEON_HPD_6:
1039 WREG32(DC_HPD6_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001040 break;
1041 default:
1042 break;
1043 }
Christian Koenigfb982572012-05-17 01:33:30 +02001044 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001045 switch (radeon_connector->hpd.hpd) {
1046 case RADEON_HPD_1:
1047 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001048 break;
1049 case RADEON_HPD_2:
1050 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001051 break;
1052 case RADEON_HPD_3:
1053 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001054 break;
1055 default:
1056 break;
1057 }
1058 }
Nicolai Stangeb2c0cbd2016-03-22 22:05:27 +01001059 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
1060 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001061 }
Christian Koenigfb982572012-05-17 01:33:30 +02001062 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05001063}
1064
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001065/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001066 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001068void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001069{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001070 unsigned i;
1071 u32 tmp;
1072
Dave Airlie2e98f102010-02-15 15:54:45 +10001073 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -05001074 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
1075 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -04001076 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04001077 u32 tmp;
1078
1079 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
1080 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -05001081 * This seems to cause problems on some AGP cards. Just use the old
1082 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04001083 */
1084 WREG32(HDP_DEBUG1, 0);
1085 tmp = readl((void __iomem *)ptr);
1086 } else
1087 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +10001088
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001089 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
1090 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
1091 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
1092 for (i = 0; i < rdev->usec_timeout; i++) {
1093 /* read MC_STATUS */
1094 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
1095 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
1096 if (tmp == 2) {
1097 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
1098 return;
1099 }
1100 if (tmp) {
1101 return;
1102 }
1103 udelay(1);
1104 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001105}
1106
Jerome Glisse4aac0472009-09-14 18:29:49 +02001107int r600_pcie_gart_init(struct radeon_device *rdev)
1108{
1109 int r;
1110
Jerome Glissec9a1be92011-11-03 11:16:49 -04001111 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +00001112 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +02001113 return 0;
1114 }
1115 /* Initialize common gart structure */
1116 r = radeon_gart_init(rdev);
1117 if (r)
1118 return r;
1119 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
1120 return radeon_gart_table_vram_alloc(rdev);
1121}
1122
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001123static int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001125 u32 tmp;
1126 int r, i;
1127
Jerome Glissec9a1be92011-11-03 11:16:49 -04001128 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +02001129 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1130 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001131 }
Jerome Glisse4aac0472009-09-14 18:29:49 +02001132 r = radeon_gart_table_vram_pin(rdev);
1133 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001134 return r;
Dave Airliebc1a6312009-09-15 11:07:52 +10001135
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001136 /* Setup L2 cache */
1137 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1138 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1139 EFFECTIVE_L2_QUEUE_SIZE(7));
1140 WREG32(VM_L2_CNTL2, 0);
1141 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1142 /* Setup TLB control */
1143 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1144 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1145 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1146 ENABLE_WAIT_L2_QUERY;
1147 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1148 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1149 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1150 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1151 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1152 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1153 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1154 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1155 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1156 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1157 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1158 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
Christian Königa8fba642013-04-25 18:54:07 +02001159 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1160 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001161 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1162 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1163 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Christian König7c0411d2015-05-28 15:51:59 +02001164 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001165 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1166 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1167 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
1168 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1169 (u32)(rdev->dummy_page.addr >> 12));
1170 for (i = 1; i < 7; i++)
1171 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1172
1173 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001174 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1175 (unsigned)(rdev->mc.gtt_size >> 20),
1176 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001177 rdev->gart.ready = true;
1178 return 0;
1179}
1180
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001181static void r600_pcie_gart_disable(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001182{
1183 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -04001184 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001185
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001186 /* Disable all tables */
1187 for (i = 0; i < 7; i++)
1188 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1189
1190 /* Disable L2 cache */
1191 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
1192 EFFECTIVE_L2_QUEUE_SIZE(7));
1193 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1194 /* Setup L1 TLB control */
1195 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1196 ENABLE_WAIT_L2_QUERY;
1197 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1198 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1199 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1200 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1201 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1202 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1203 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1204 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1205 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
1206 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
1207 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1208 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1209 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
1210 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Christian Königa8fba642013-04-25 18:54:07 +02001211 WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
1212 WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -04001213 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001214}
1215
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001216static void r600_pcie_gart_fini(struct radeon_device *rdev)
Jerome Glisse4aac0472009-09-14 18:29:49 +02001217{
Jerome Glissef9274562010-03-17 14:44:29 +00001218 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02001219 r600_pcie_gart_disable(rdev);
1220 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001221}
1222
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001223static void r600_agp_enable(struct radeon_device *rdev)
Jerome Glisse1a029b72009-10-06 19:04:30 +02001224{
1225 u32 tmp;
1226 int i;
1227
1228 /* Setup L2 cache */
1229 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
1230 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1231 EFFECTIVE_L2_QUEUE_SIZE(7));
1232 WREG32(VM_L2_CNTL2, 0);
1233 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1234 /* Setup TLB control */
1235 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1236 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1237 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1238 ENABLE_WAIT_L2_QUERY;
1239 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1240 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1241 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1242 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1243 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1244 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1245 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1246 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1247 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1248 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1249 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1250 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1251 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1252 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1253 for (i = 0; i < 7; i++)
1254 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1255}
1256
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257int r600_mc_wait_for_idle(struct radeon_device *rdev)
1258{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001259 unsigned i;
1260 u32 tmp;
1261
1262 for (i = 0; i < rdev->usec_timeout; i++) {
1263 /* read MC_STATUS */
1264 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1265 if (!tmp)
1266 return 0;
1267 udelay(1);
1268 }
1269 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001270}
1271
Samuel Li65337e62013-04-05 17:50:53 -04001272uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
1273{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001274 unsigned long flags;
Samuel Li65337e62013-04-05 17:50:53 -04001275 uint32_t r;
1276
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001277 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001278 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
1279 r = RREG32(R_0028FC_MC_DATA);
1280 WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001281 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001282 return r;
1283}
1284
1285void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1286{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001287 unsigned long flags;
1288
1289 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001290 WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
1291 S_0028F8_MC_IND_WR_EN(1));
1292 WREG32(R_0028FC_MC_DATA, v);
1293 WREG32(R_0028F8_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04001294 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Samuel Li65337e62013-04-05 17:50:53 -04001295}
1296
Jerome Glissea3c19452009-10-01 18:02:13 +02001297static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001298{
Jerome Glissea3c19452009-10-01 18:02:13 +02001299 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001300 u32 tmp;
1301 int i, j;
1302
1303 /* Initialize HDP */
1304 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1305 WREG32((0x2c14 + j), 0x00000000);
1306 WREG32((0x2c18 + j), 0x00000000);
1307 WREG32((0x2c1c + j), 0x00000000);
1308 WREG32((0x2c20 + j), 0x00000000);
1309 WREG32((0x2c24 + j), 0x00000000);
1310 }
1311 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1312
Jerome Glissea3c19452009-10-01 18:02:13 +02001313 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001314 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001315 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001316 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001317 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001318 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001319 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001320 if (rdev->flags & RADEON_IS_AGP) {
1321 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1322 /* VRAM before AGP */
1323 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1324 rdev->mc.vram_start >> 12);
1325 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1326 rdev->mc.gtt_end >> 12);
1327 } else {
1328 /* VRAM after AGP */
1329 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1330 rdev->mc.gtt_start >> 12);
1331 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1332 rdev->mc.vram_end >> 12);
1333 }
1334 } else {
1335 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1336 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1337 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001338 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001339 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001340 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1341 WREG32(MC_VM_FB_LOCATION, tmp);
1342 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1343 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001344 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001345 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001346 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1347 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001348 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1349 } else {
1350 WREG32(MC_VM_AGP_BASE, 0);
1351 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1352 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1353 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001354 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001355 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001356 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001357 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001358 /* we need to own VRAM, so turn off the VGA renderer here
1359 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001360 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001361}
1362
Jerome Glissed594e462010-02-17 21:54:29 +00001363/**
1364 * r600_vram_gtt_location - try to find VRAM & GTT location
1365 * @rdev: radeon device structure holding all necessary informations
1366 * @mc: memory controller structure holding memory informations
1367 *
1368 * Function will place try to place VRAM at same place as in CPU (PCI)
1369 * address space as some GPU seems to have issue when we reprogram at
1370 * different address space.
1371 *
1372 * If there is not enough space to fit the unvisible VRAM after the
1373 * aperture then we limit the VRAM size to the aperture.
1374 *
1375 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1376 * them to be in one from GPU point of view so that we can program GPU to
1377 * catch access outside them (weird GPU policy see ??).
1378 *
1379 * This function will never fails, worst case are limiting VRAM or GTT.
1380 *
1381 * Note: GTT start, end, size should be initialized before calling this
1382 * function on AGP platform.
1383 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001384static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001385{
1386 u64 size_bf, size_af;
1387
1388 if (mc->mc_vram_size > 0xE0000000) {
1389 /* leave room for at least 512M GTT */
1390 dev_warn(rdev->dev, "limiting VRAM\n");
1391 mc->real_vram_size = 0xE0000000;
1392 mc->mc_vram_size = 0xE0000000;
1393 }
1394 if (rdev->flags & RADEON_IS_AGP) {
1395 size_bf = mc->gtt_start;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -04001396 size_af = mc->mc_mask - mc->gtt_end;
Jerome Glissed594e462010-02-17 21:54:29 +00001397 if (size_bf > size_af) {
1398 if (mc->mc_vram_size > size_bf) {
1399 dev_warn(rdev->dev, "limiting VRAM\n");
1400 mc->real_vram_size = size_bf;
1401 mc->mc_vram_size = size_bf;
1402 }
1403 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1404 } else {
1405 if (mc->mc_vram_size > size_af) {
1406 dev_warn(rdev->dev, "limiting VRAM\n");
1407 mc->real_vram_size = size_af;
1408 mc->mc_vram_size = size_af;
1409 }
Jerome Glissedfc6ae52012-04-17 16:51:38 -04001410 mc->vram_start = mc->gtt_end + 1;
Jerome Glissed594e462010-02-17 21:54:29 +00001411 }
1412 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1413 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1414 mc->mc_vram_size >> 20, mc->vram_start,
1415 mc->vram_end, mc->real_vram_size >> 20);
1416 } else {
1417 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001418 if (rdev->flags & RADEON_IS_IGP) {
1419 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1420 base <<= 24;
1421 }
Jerome Glissed594e462010-02-17 21:54:29 +00001422 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001423 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001424 radeon_gtt_location(rdev, mc);
1425 }
1426}
1427
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001428static int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001430 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001431 int chansize, numchan;
Samuel Li65337e62013-04-05 17:50:53 -04001432 uint32_t h_addr, l_addr;
1433 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001434
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001435 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001436 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001437 tmp = RREG32(RAMCFG);
1438 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001439 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001440 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001441 chansize = 64;
1442 } else {
1443 chansize = 32;
1444 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001445 tmp = RREG32(CHMAP);
1446 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1447 case 0:
1448 default:
1449 numchan = 1;
1450 break;
1451 case 1:
1452 numchan = 2;
1453 break;
1454 case 2:
1455 numchan = 4;
1456 break;
1457 case 3:
1458 numchan = 8;
1459 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001460 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001461 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001462 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001463 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1464 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001465 /* Setup GPU memory space */
1466 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1467 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001468 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001469 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001470
Alex Deucherf8920342010-06-30 12:02:03 -04001471 if (rdev->flags & RADEON_IS_IGP) {
1472 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001473 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Samuel Li65337e62013-04-05 17:50:53 -04001474
1475 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
1476 /* Use K8 direct mapping for fast fb access. */
1477 rdev->fastfb_working = false;
1478 h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
1479 l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
1480 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
1481#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
1482 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
1483#endif
1484 {
1485 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
1486 * memory is present.
1487 */
1488 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
1489 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
1490 (unsigned long long)rdev->mc.aper_base, k8_addr);
1491 rdev->mc.aper_base = (resource_size_t)k8_addr;
1492 rdev->fastfb_working = true;
1493 }
1494 }
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01001495 }
Alex Deucherf8920342010-06-30 12:02:03 -04001496 }
Samuel Li65337e62013-04-05 17:50:53 -04001497
Alex Deucherf47299c2010-03-16 20:54:38 -04001498 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001499 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500}
1501
Alex Deucher16cdf042011-10-28 10:30:02 -04001502int r600_vram_scratch_init(struct radeon_device *rdev)
1503{
1504 int r;
1505
1506 if (rdev->vram_scratch.robj == NULL) {
1507 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1508 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02001509 0, NULL, NULL, &rdev->vram_scratch.robj);
Alex Deucher16cdf042011-10-28 10:30:02 -04001510 if (r) {
1511 return r;
1512 }
1513 }
1514
1515 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1516 if (unlikely(r != 0))
1517 return r;
1518 r = radeon_bo_pin(rdev->vram_scratch.robj,
1519 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1520 if (r) {
1521 radeon_bo_unreserve(rdev->vram_scratch.robj);
1522 return r;
1523 }
1524 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1525 (void **)&rdev->vram_scratch.ptr);
1526 if (r)
1527 radeon_bo_unpin(rdev->vram_scratch.robj);
1528 radeon_bo_unreserve(rdev->vram_scratch.robj);
1529
1530 return r;
1531}
1532
1533void r600_vram_scratch_fini(struct radeon_device *rdev)
1534{
1535 int r;
1536
1537 if (rdev->vram_scratch.robj == NULL) {
1538 return;
1539 }
1540 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1541 if (likely(r == 0)) {
1542 radeon_bo_kunmap(rdev->vram_scratch.robj);
1543 radeon_bo_unpin(rdev->vram_scratch.robj);
1544 radeon_bo_unreserve(rdev->vram_scratch.robj);
1545 }
1546 radeon_bo_unref(&rdev->vram_scratch.robj);
1547}
1548
Alex Deucher410a3412013-01-18 13:05:39 -05001549void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
1550{
1551 u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
1552
1553 if (hung)
1554 tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1555 else
1556 tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
1557
1558 WREG32(R600_BIOS_3_SCRATCH, tmp);
1559}
1560
Alex Deucherd3cb7812013-01-18 13:53:37 -05001561static void r600_print_gpu_status_regs(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001562{
Jerome Glisse64c56e82013-01-02 17:30:35 -05001563 dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001564 RREG32(R_008010_GRBM_STATUS));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001565 dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001566 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse64c56e82013-01-02 17:30:35 -05001567 dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001568 RREG32(R_000E50_SRBM_STATUS));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001569 dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001570 RREG32(CP_STALLED_STAT1));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001571 dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001572 RREG32(CP_STALLED_STAT2));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001573 dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001574 RREG32(CP_BUSY_STAT));
Jerome Glisse440a7cd2012-06-27 12:25:01 -04001575 dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
Alex Deucherd3cb7812013-01-18 13:53:37 -05001576 RREG32(CP_STAT));
Alex Deucher71e3d152013-01-03 12:20:35 -05001577 dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
1578 RREG32(DMA_STATUS_REG));
1579}
1580
Alex Deucherf13f7732013-01-18 18:12:22 -05001581static bool r600_is_display_hung(struct radeon_device *rdev)
1582{
1583 u32 crtc_hung = 0;
1584 u32 crtc_status[2];
1585 u32 i, j, tmp;
1586
1587 for (i = 0; i < rdev->num_crtc; i++) {
1588 if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
1589 crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1590 crtc_hung |= (1 << i);
1591 }
1592 }
1593
1594 for (j = 0; j < 10; j++) {
1595 for (i = 0; i < rdev->num_crtc; i++) {
1596 if (crtc_hung & (1 << i)) {
1597 tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
1598 if (tmp != crtc_status[i])
1599 crtc_hung &= ~(1 << i);
1600 }
1601 }
1602 if (crtc_hung == 0)
1603 return false;
1604 udelay(100);
1605 }
1606
1607 return true;
1608}
1609
Christian König2483b4e2013-08-13 11:56:54 +02001610u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
Alex Deucherf13f7732013-01-18 18:12:22 -05001611{
1612 u32 reset_mask = 0;
1613 u32 tmp;
1614
1615 /* GRBM_STATUS */
1616 tmp = RREG32(R_008010_GRBM_STATUS);
1617 if (rdev->family >= CHIP_RV770) {
1618 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1619 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1620 G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1621 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1622 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1623 reset_mask |= RADEON_RESET_GFX;
1624 } else {
1625 if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
1626 G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
1627 G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
1628 G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
1629 G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
1630 reset_mask |= RADEON_RESET_GFX;
1631 }
1632
1633 if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
1634 G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
1635 reset_mask |= RADEON_RESET_CP;
1636
1637 if (G_008010_GRBM_EE_BUSY(tmp))
1638 reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
1639
1640 /* DMA_STATUS_REG */
1641 tmp = RREG32(DMA_STATUS_REG);
1642 if (!(tmp & DMA_IDLE))
1643 reset_mask |= RADEON_RESET_DMA;
1644
1645 /* SRBM_STATUS */
1646 tmp = RREG32(R_000E50_SRBM_STATUS);
1647 if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
1648 reset_mask |= RADEON_RESET_RLC;
1649
1650 if (G_000E50_IH_BUSY(tmp))
1651 reset_mask |= RADEON_RESET_IH;
1652
1653 if (G_000E50_SEM_BUSY(tmp))
1654 reset_mask |= RADEON_RESET_SEM;
1655
1656 if (G_000E50_GRBM_RQ_PENDING(tmp))
1657 reset_mask |= RADEON_RESET_GRBM;
1658
1659 if (G_000E50_VMC_BUSY(tmp))
1660 reset_mask |= RADEON_RESET_VMC;
1661
1662 if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
1663 G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
1664 G_000E50_MCDW_BUSY(tmp))
1665 reset_mask |= RADEON_RESET_MC;
1666
1667 if (r600_is_display_hung(rdev))
1668 reset_mask |= RADEON_RESET_DISPLAY;
1669
Alex Deucherd808fc82013-02-28 10:03:08 -05001670 /* Skip MC reset as it's mostly likely not hung, just busy */
1671 if (reset_mask & RADEON_RESET_MC) {
1672 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
1673 reset_mask &= ~RADEON_RESET_MC;
1674 }
1675
Alex Deucherf13f7732013-01-18 18:12:22 -05001676 return reset_mask;
1677}
1678
1679static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
Alex Deucher71e3d152013-01-03 12:20:35 -05001680{
1681 struct rv515_mc_save save;
Alex Deucherd3cb7812013-01-18 13:53:37 -05001682 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
1683 u32 tmp;
Alex Deucher19fc42e2013-01-14 11:04:39 -05001684
Alex Deucher71e3d152013-01-03 12:20:35 -05001685 if (reset_mask == 0)
Alex Deucherf13f7732013-01-18 18:12:22 -05001686 return;
Alex Deucher71e3d152013-01-03 12:20:35 -05001687
1688 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
1689
Alex Deucherd3cb7812013-01-18 13:53:37 -05001690 r600_print_gpu_status_regs(rdev);
1691
Alex Deucherd3cb7812013-01-18 13:53:37 -05001692 /* Disable CP parsing/prefetching */
1693 if (rdev->family >= CHIP_RV770)
1694 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1695 else
1696 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher71e3d152013-01-03 12:20:35 -05001697
Alex Deucherd3cb7812013-01-18 13:53:37 -05001698 /* disable the RLC */
1699 WREG32(RLC_CNTL, 0);
1700
1701 if (reset_mask & RADEON_RESET_DMA) {
1702 /* Disable DMA */
1703 tmp = RREG32(DMA_RB_CNTL);
1704 tmp &= ~DMA_RB_ENABLE;
1705 WREG32(DMA_RB_CNTL, tmp);
1706 }
1707
1708 mdelay(50);
1709
Alex Deucherca578022013-01-23 18:56:08 -05001710 rv515_mc_stop(rdev, &save);
1711 if (r600_mc_wait_for_idle(rdev)) {
1712 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1713 }
1714
Alex Deucherd3cb7812013-01-18 13:53:37 -05001715 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
1716 if (rdev->family >= CHIP_RV770)
1717 grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
1718 S_008020_SOFT_RESET_CB(1) |
1719 S_008020_SOFT_RESET_PA(1) |
1720 S_008020_SOFT_RESET_SC(1) |
1721 S_008020_SOFT_RESET_SPI(1) |
1722 S_008020_SOFT_RESET_SX(1) |
1723 S_008020_SOFT_RESET_SH(1) |
1724 S_008020_SOFT_RESET_TC(1) |
1725 S_008020_SOFT_RESET_TA(1) |
1726 S_008020_SOFT_RESET_VC(1) |
1727 S_008020_SOFT_RESET_VGT(1);
1728 else
1729 grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
1730 S_008020_SOFT_RESET_DB(1) |
1731 S_008020_SOFT_RESET_CB(1) |
1732 S_008020_SOFT_RESET_PA(1) |
1733 S_008020_SOFT_RESET_SC(1) |
1734 S_008020_SOFT_RESET_SMX(1) |
1735 S_008020_SOFT_RESET_SPI(1) |
1736 S_008020_SOFT_RESET_SX(1) |
1737 S_008020_SOFT_RESET_SH(1) |
1738 S_008020_SOFT_RESET_TC(1) |
1739 S_008020_SOFT_RESET_TA(1) |
1740 S_008020_SOFT_RESET_VC(1) |
1741 S_008020_SOFT_RESET_VGT(1);
1742 }
1743
1744 if (reset_mask & RADEON_RESET_CP) {
1745 grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
1746 S_008020_SOFT_RESET_VGT(1);
1747
1748 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1749 }
1750
1751 if (reset_mask & RADEON_RESET_DMA) {
1752 if (rdev->family >= CHIP_RV770)
1753 srbm_soft_reset |= RV770_SOFT_RESET_DMA;
1754 else
1755 srbm_soft_reset |= SOFT_RESET_DMA;
1756 }
1757
Alex Deucherf13f7732013-01-18 18:12:22 -05001758 if (reset_mask & RADEON_RESET_RLC)
1759 srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
1760
1761 if (reset_mask & RADEON_RESET_SEM)
1762 srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
1763
1764 if (reset_mask & RADEON_RESET_IH)
1765 srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
1766
1767 if (reset_mask & RADEON_RESET_GRBM)
1768 srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
1769
Alex Deucher24178ec2013-01-24 15:00:17 -05001770 if (!(rdev->flags & RADEON_IS_IGP)) {
1771 if (reset_mask & RADEON_RESET_MC)
1772 srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
1773 }
Alex Deucherf13f7732013-01-18 18:12:22 -05001774
1775 if (reset_mask & RADEON_RESET_VMC)
1776 srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
1777
Alex Deucherd3cb7812013-01-18 13:53:37 -05001778 if (grbm_soft_reset) {
1779 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1780 tmp |= grbm_soft_reset;
1781 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1782 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1783 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1784
1785 udelay(50);
1786
1787 tmp &= ~grbm_soft_reset;
1788 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
1789 tmp = RREG32(R_008020_GRBM_SOFT_RESET);
1790 }
1791
1792 if (srbm_soft_reset) {
1793 tmp = RREG32(SRBM_SOFT_RESET);
1794 tmp |= srbm_soft_reset;
1795 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1796 WREG32(SRBM_SOFT_RESET, tmp);
1797 tmp = RREG32(SRBM_SOFT_RESET);
1798
1799 udelay(50);
1800
1801 tmp &= ~srbm_soft_reset;
1802 WREG32(SRBM_SOFT_RESET, tmp);
1803 tmp = RREG32(SRBM_SOFT_RESET);
1804 }
Alex Deucher71e3d152013-01-03 12:20:35 -05001805
1806 /* Wait a little for things to settle down */
1807 mdelay(1);
1808
Jerome Glissea3c19452009-10-01 18:02:13 +02001809 rv515_mc_resume(rdev, &save);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001810 udelay(50);
Alex Deucher410a3412013-01-18 13:05:39 -05001811
Alex Deucherd3cb7812013-01-18 13:53:37 -05001812 r600_print_gpu_status_regs(rdev);
Alex Deucherd3cb7812013-01-18 13:53:37 -05001813}
1814
Alex Deucherde9ae742013-11-01 19:01:36 -04001815static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
1816{
1817 struct rv515_mc_save save;
1818 u32 tmp, i;
1819
1820 dev_info(rdev->dev, "GPU pci config reset\n");
1821
1822 /* disable dpm? */
1823
1824 /* Disable CP parsing/prefetching */
1825 if (rdev->family >= CHIP_RV770)
1826 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
1827 else
1828 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
1829
1830 /* disable the RLC */
1831 WREG32(RLC_CNTL, 0);
1832
1833 /* Disable DMA */
1834 tmp = RREG32(DMA_RB_CNTL);
1835 tmp &= ~DMA_RB_ENABLE;
1836 WREG32(DMA_RB_CNTL, tmp);
1837
1838 mdelay(50);
1839
1840 /* set mclk/sclk to bypass */
1841 if (rdev->family >= CHIP_RV770)
1842 rv770_set_clk_bypass_mode(rdev);
1843 /* disable BM */
1844 pci_clear_master(rdev->pdev);
1845 /* disable mem access */
1846 rv515_mc_stop(rdev, &save);
1847 if (r600_mc_wait_for_idle(rdev)) {
1848 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1849 }
1850
1851 /* BIF reset workaround. Not sure if this is needed on 6xx */
1852 tmp = RREG32(BUS_CNTL);
1853 tmp |= VGA_COHE_SPEC_TIMER_DIS;
1854 WREG32(BUS_CNTL, tmp);
1855
1856 tmp = RREG32(BIF_SCRATCH0);
1857
1858 /* reset */
1859 radeon_pci_config_reset(rdev);
1860 mdelay(1);
1861
1862 /* BIF reset workaround. Not sure if this is needed on 6xx */
1863 tmp = SOFT_RESET_BIF;
1864 WREG32(SRBM_SOFT_RESET, tmp);
1865 mdelay(1);
1866 WREG32(SRBM_SOFT_RESET, 0);
1867
1868 /* wait for asic to come out of reset */
1869 for (i = 0; i < rdev->usec_timeout; i++) {
1870 if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
1871 break;
1872 udelay(1);
1873 }
1874}
1875
Jérome Glisse71fe2892016-03-18 16:58:38 +01001876int r600_asic_reset(struct radeon_device *rdev, bool hard)
Alex Deucherd3cb7812013-01-18 13:53:37 -05001877{
Alex Deucherf13f7732013-01-18 18:12:22 -05001878 u32 reset_mask;
1879
Jérome Glisse71fe2892016-03-18 16:58:38 +01001880 if (hard) {
1881 r600_gpu_pci_config_reset(rdev);
1882 return 0;
1883 }
1884
Alex Deucherf13f7732013-01-18 18:12:22 -05001885 reset_mask = r600_gpu_check_soft_reset(rdev);
1886
1887 if (reset_mask)
1888 r600_set_bios_scratch_engine_hung(rdev, true);
1889
Alex Deucherde9ae742013-11-01 19:01:36 -04001890 /* try soft reset */
Alex Deucherf13f7732013-01-18 18:12:22 -05001891 r600_gpu_soft_reset(rdev, reset_mask);
1892
1893 reset_mask = r600_gpu_check_soft_reset(rdev);
1894
Alex Deucherde9ae742013-11-01 19:01:36 -04001895 /* try pci config reset */
1896 if (reset_mask && radeon_hard_reset)
1897 r600_gpu_pci_config_reset(rdev);
1898
1899 reset_mask = r600_gpu_check_soft_reset(rdev);
1900
Alex Deucherf13f7732013-01-18 18:12:22 -05001901 if (!reset_mask)
1902 r600_set_bios_scratch_engine_hung(rdev, false);
1903
1904 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001905}
1906
Alex Deucher123bc182013-01-24 11:37:19 -05001907/**
1908 * r600_gfx_is_lockup - Check if the GFX engine is locked up
1909 *
1910 * @rdev: radeon_device pointer
1911 * @ring: radeon_ring structure holding ring information
1912 *
1913 * Check if the GFX engine is locked up.
1914 * Returns true if the engine appears to be locked up, false if not.
1915 */
1916bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001917{
Alex Deucher123bc182013-01-24 11:37:19 -05001918 u32 reset_mask = r600_gpu_check_soft_reset(rdev);
Jerome Glisse225758d2010-03-09 14:45:10 +00001919
Alex Deucher123bc182013-01-24 11:37:19 -05001920 if (!(reset_mask & (RADEON_RESET_GFX |
1921 RADEON_RESET_COMPUTE |
1922 RADEON_RESET_CP))) {
Christian Königff212f22014-02-18 14:52:33 +01001923 radeon_ring_lockup_update(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001924 return false;
1925 }
Christian König069211e2012-05-02 15:11:20 +02001926 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001927}
1928
Alex Deucher416a2bd2012-05-31 19:00:25 -04001929u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1930 u32 tiling_pipe_num,
1931 u32 max_rb_num,
1932 u32 total_max_rb_num,
1933 u32 disabled_rb_mask)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001934{
Alex Deucher416a2bd2012-05-31 19:00:25 -04001935 u32 rendering_pipe_num, rb_num_width, req_rb_num;
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001936 u32 pipe_rb_ratio, pipe_rb_remain, tmp;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001937 u32 data = 0, mask = 1 << (max_rb_num - 1);
1938 unsigned i, j;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001939
Alex Deucher416a2bd2012-05-31 19:00:25 -04001940 /* mask out the RBs that don't exist on that asic */
Mikko Tiihonenf689e3a2013-01-30 14:10:04 -05001941 tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
1942 /* make sure at least one RB is available */
1943 if ((tmp & 0xff) != 0xff)
1944 disabled_rb_mask = tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001945
Alex Deucher416a2bd2012-05-31 19:00:25 -04001946 rendering_pipe_num = 1 << tiling_pipe_num;
1947 req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
1948 BUG_ON(rendering_pipe_num < req_rb_num);
1949
1950 pipe_rb_ratio = rendering_pipe_num / req_rb_num;
1951 pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
1952
1953 if (rdev->family <= CHIP_RV740) {
1954 /* r6xx/r7xx */
1955 rb_num_width = 2;
1956 } else {
1957 /* eg+ */
1958 rb_num_width = 4;
1959 }
1960
1961 for (i = 0; i < max_rb_num; i++) {
1962 if (!(mask & disabled_rb_mask)) {
1963 for (j = 0; j < pipe_rb_ratio; j++) {
1964 data <<= rb_num_width;
1965 data |= max_rb_num - i - 1;
1966 }
1967 if (pipe_rb_remain) {
1968 data <<= rb_num_width;
1969 data |= max_rb_num - i - 1;
1970 pipe_rb_remain--;
1971 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001972 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04001973 mask >>= 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001974 }
1975
Alex Deucher416a2bd2012-05-31 19:00:25 -04001976 return data;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001977}
1978
1979int r600_count_pipe_bits(uint32_t val)
1980{
Akinobu Mitaef8cf3a2012-11-09 12:10:41 +00001981 return hweight32(val);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001982}
1983
Lauri Kasanen1109ca02012-08-31 13:43:50 -04001984static void r600_gpu_init(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001985{
1986 u32 tiling_config;
1987 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001988 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001989 u32 tmp;
1990 int i, j;
1991 u32 sq_config;
1992 u32 sq_gpr_resource_mgmt_1 = 0;
1993 u32 sq_gpr_resource_mgmt_2 = 0;
1994 u32 sq_thread_resource_mgmt = 0;
1995 u32 sq_stack_resource_mgmt_1 = 0;
1996 u32 sq_stack_resource_mgmt_2 = 0;
Alex Deucher416a2bd2012-05-31 19:00:25 -04001997 u32 disabled_rb_mask;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001998
Alex Deucher416a2bd2012-05-31 19:00:25 -04001999 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002000 switch (rdev->family) {
2001 case CHIP_R600:
2002 rdev->config.r600.max_pipes = 4;
2003 rdev->config.r600.max_tile_pipes = 8;
2004 rdev->config.r600.max_simds = 4;
2005 rdev->config.r600.max_backends = 4;
2006 rdev->config.r600.max_gprs = 256;
2007 rdev->config.r600.max_threads = 192;
2008 rdev->config.r600.max_stack_entries = 256;
2009 rdev->config.r600.max_hw_contexts = 8;
2010 rdev->config.r600.max_gs_threads = 16;
2011 rdev->config.r600.sx_max_export_size = 128;
2012 rdev->config.r600.sx_max_export_pos_size = 16;
2013 rdev->config.r600.sx_max_export_smx_size = 128;
2014 rdev->config.r600.sq_num_cf_insts = 2;
2015 break;
2016 case CHIP_RV630:
2017 case CHIP_RV635:
2018 rdev->config.r600.max_pipes = 2;
2019 rdev->config.r600.max_tile_pipes = 2;
2020 rdev->config.r600.max_simds = 3;
2021 rdev->config.r600.max_backends = 1;
2022 rdev->config.r600.max_gprs = 128;
2023 rdev->config.r600.max_threads = 192;
2024 rdev->config.r600.max_stack_entries = 128;
2025 rdev->config.r600.max_hw_contexts = 8;
2026 rdev->config.r600.max_gs_threads = 4;
2027 rdev->config.r600.sx_max_export_size = 128;
2028 rdev->config.r600.sx_max_export_pos_size = 16;
2029 rdev->config.r600.sx_max_export_smx_size = 128;
2030 rdev->config.r600.sq_num_cf_insts = 2;
2031 break;
2032 case CHIP_RV610:
2033 case CHIP_RV620:
2034 case CHIP_RS780:
2035 case CHIP_RS880:
2036 rdev->config.r600.max_pipes = 1;
2037 rdev->config.r600.max_tile_pipes = 1;
2038 rdev->config.r600.max_simds = 2;
2039 rdev->config.r600.max_backends = 1;
2040 rdev->config.r600.max_gprs = 128;
2041 rdev->config.r600.max_threads = 192;
2042 rdev->config.r600.max_stack_entries = 128;
2043 rdev->config.r600.max_hw_contexts = 4;
2044 rdev->config.r600.max_gs_threads = 4;
2045 rdev->config.r600.sx_max_export_size = 128;
2046 rdev->config.r600.sx_max_export_pos_size = 16;
2047 rdev->config.r600.sx_max_export_smx_size = 128;
2048 rdev->config.r600.sq_num_cf_insts = 1;
2049 break;
2050 case CHIP_RV670:
2051 rdev->config.r600.max_pipes = 4;
2052 rdev->config.r600.max_tile_pipes = 4;
2053 rdev->config.r600.max_simds = 4;
2054 rdev->config.r600.max_backends = 4;
2055 rdev->config.r600.max_gprs = 192;
2056 rdev->config.r600.max_threads = 192;
2057 rdev->config.r600.max_stack_entries = 256;
2058 rdev->config.r600.max_hw_contexts = 8;
2059 rdev->config.r600.max_gs_threads = 16;
2060 rdev->config.r600.sx_max_export_size = 128;
2061 rdev->config.r600.sx_max_export_pos_size = 16;
2062 rdev->config.r600.sx_max_export_smx_size = 128;
2063 rdev->config.r600.sq_num_cf_insts = 2;
2064 break;
2065 default:
2066 break;
2067 }
2068
2069 /* Initialize HDP */
2070 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
2071 WREG32((0x2c14 + j), 0x00000000);
2072 WREG32((0x2c18 + j), 0x00000000);
2073 WREG32((0x2c1c + j), 0x00000000);
2074 WREG32((0x2c20 + j), 0x00000000);
2075 WREG32((0x2c24 + j), 0x00000000);
2076 }
2077
2078 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
2079
2080 /* Setup tiling */
2081 tiling_config = 0;
2082 ramcfg = RREG32(RAMCFG);
2083 switch (rdev->config.r600.max_tile_pipes) {
2084 case 1:
2085 tiling_config |= PIPE_TILING(0);
2086 break;
2087 case 2:
2088 tiling_config |= PIPE_TILING(1);
2089 break;
2090 case 4:
2091 tiling_config |= PIPE_TILING(2);
2092 break;
2093 case 8:
2094 tiling_config |= PIPE_TILING(3);
2095 break;
2096 default:
2097 break;
2098 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05002099 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00002100 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002101 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04002102 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
Alex Deucher416a2bd2012-05-31 19:00:25 -04002103
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002104 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
2105 if (tmp > 3) {
2106 tiling_config |= ROW_TILING(3);
2107 tiling_config |= SAMPLE_SPLIT(3);
2108 } else {
2109 tiling_config |= ROW_TILING(tmp);
2110 tiling_config |= SAMPLE_SPLIT(tmp);
2111 }
2112 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05002113
Alex Deucher416a2bd2012-05-31 19:00:25 -04002114 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
Alex Deucher65fcf662014-06-02 16:13:21 -04002115 tmp = rdev->config.r600.max_simds -
2116 r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
2117 rdev->config.r600.active_simds = tmp;
Alex Deucherd03f5d52010-02-19 16:22:31 -05002118
Alex Deucher416a2bd2012-05-31 19:00:25 -04002119 disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
Alex Deucher0a5f6e92014-08-25 14:52:15 -04002120 tmp = 0;
2121 for (i = 0; i < rdev->config.r600.max_backends; i++)
2122 tmp |= (1 << i);
2123 /* if all the backends are disabled, fix it up here */
2124 if ((disabled_rb_mask & tmp) == tmp) {
2125 for (i = 0; i < rdev->config.r600.max_backends; i++)
2126 disabled_rb_mask &= ~(1 << i);
2127 }
Alex Deucher416a2bd2012-05-31 19:00:25 -04002128 tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
2129 tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
2130 R6XX_MAX_BACKENDS, disabled_rb_mask);
2131 tiling_config |= tmp << 16;
2132 rdev->config.r600.backend_map = tmp;
2133
Alex Deuchere7aeeba2010-06-04 13:10:12 -04002134 rdev->config.r600.tile_config = tiling_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002135 WREG32(GB_TILING_CONFIG, tiling_config);
2136 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
2137 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
Alex Deucher4d756582012-09-27 15:08:35 -04002138 WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002139
Alex Deucherd03f5d52010-02-19 16:22:31 -05002140 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002141 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
2142 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
2143
2144 /* Setup some CP states */
2145 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
2146 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
2147
2148 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
2149 SYNC_WALKER | SYNC_ALIGNER));
2150 /* Setup various GPU states */
2151 if (rdev->family == CHIP_RV670)
2152 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
2153
2154 tmp = RREG32(SX_DEBUG_1);
2155 tmp |= SMX_EVENT_RELEASE;
2156 if ((rdev->family > CHIP_R600))
2157 tmp |= ENABLE_NEW_SMX_ADDRESS;
2158 WREG32(SX_DEBUG_1, tmp);
2159
2160 if (((rdev->family) == CHIP_R600) ||
2161 ((rdev->family) == CHIP_RV630) ||
2162 ((rdev->family) == CHIP_RV610) ||
2163 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002164 ((rdev->family) == CHIP_RS780) ||
2165 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002166 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
2167 } else {
2168 WREG32(DB_DEBUG, 0);
2169 }
2170 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
2171 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
2172
2173 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2174 WREG32(VGT_NUM_INSTANCES, 0);
2175
2176 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
2177 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
2178
2179 tmp = RREG32(SQ_MS_FIFO_SIZES);
2180 if (((rdev->family) == CHIP_RV610) ||
2181 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002182 ((rdev->family) == CHIP_RS780) ||
2183 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002184 tmp = (CACHE_FIFO_SIZE(0xa) |
2185 FETCH_FIFO_HIWATER(0xa) |
2186 DONE_FIFO_HIWATER(0xe0) |
2187 ALU_UPDATE_FIFO_HIWATER(0x8));
2188 } else if (((rdev->family) == CHIP_R600) ||
2189 ((rdev->family) == CHIP_RV630)) {
2190 tmp &= ~DONE_FIFO_HIWATER(0xff);
2191 tmp |= DONE_FIFO_HIWATER(0x4);
2192 }
2193 WREG32(SQ_MS_FIFO_SIZES, tmp);
2194
2195 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
2196 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
2197 */
2198 sq_config = RREG32(SQ_CONFIG);
2199 sq_config &= ~(PS_PRIO(3) |
2200 VS_PRIO(3) |
2201 GS_PRIO(3) |
2202 ES_PRIO(3));
2203 sq_config |= (DX9_CONSTS |
2204 VC_ENABLE |
2205 PS_PRIO(0) |
2206 VS_PRIO(1) |
2207 GS_PRIO(2) |
2208 ES_PRIO(3));
2209
2210 if ((rdev->family) == CHIP_R600) {
2211 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
2212 NUM_VS_GPRS(124) |
2213 NUM_CLAUSE_TEMP_GPRS(4));
2214 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
2215 NUM_ES_GPRS(0));
2216 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
2217 NUM_VS_THREADS(48) |
2218 NUM_GS_THREADS(4) |
2219 NUM_ES_THREADS(4));
2220 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
2221 NUM_VS_STACK_ENTRIES(128));
2222 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
2223 NUM_ES_STACK_ENTRIES(0));
2224 } else if (((rdev->family) == CHIP_RV610) ||
2225 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002226 ((rdev->family) == CHIP_RS780) ||
2227 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002228 /* no vertex cache */
2229 sq_config &= ~VC_ENABLE;
2230
2231 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2232 NUM_VS_GPRS(44) |
2233 NUM_CLAUSE_TEMP_GPRS(2));
2234 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2235 NUM_ES_GPRS(17));
2236 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2237 NUM_VS_THREADS(78) |
2238 NUM_GS_THREADS(4) |
2239 NUM_ES_THREADS(31));
2240 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2241 NUM_VS_STACK_ENTRIES(40));
2242 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2243 NUM_ES_STACK_ENTRIES(16));
2244 } else if (((rdev->family) == CHIP_RV630) ||
2245 ((rdev->family) == CHIP_RV635)) {
2246 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2247 NUM_VS_GPRS(44) |
2248 NUM_CLAUSE_TEMP_GPRS(2));
2249 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
2250 NUM_ES_GPRS(18));
2251 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2252 NUM_VS_THREADS(78) |
2253 NUM_GS_THREADS(4) |
2254 NUM_ES_THREADS(31));
2255 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
2256 NUM_VS_STACK_ENTRIES(40));
2257 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
2258 NUM_ES_STACK_ENTRIES(16));
2259 } else if ((rdev->family) == CHIP_RV670) {
2260 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
2261 NUM_VS_GPRS(44) |
2262 NUM_CLAUSE_TEMP_GPRS(2));
2263 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
2264 NUM_ES_GPRS(17));
2265 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
2266 NUM_VS_THREADS(78) |
2267 NUM_GS_THREADS(4) |
2268 NUM_ES_THREADS(31));
2269 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
2270 NUM_VS_STACK_ENTRIES(64));
2271 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
2272 NUM_ES_STACK_ENTRIES(64));
2273 }
2274
2275 WREG32(SQ_CONFIG, sq_config);
2276 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
2277 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
2278 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
2279 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
2280 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
2281
2282 if (((rdev->family) == CHIP_RV610) ||
2283 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05002284 ((rdev->family) == CHIP_RS780) ||
2285 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002286 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
2287 } else {
2288 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
2289 }
2290
2291 /* More default values. 2D/3D driver should adjust as needed */
2292 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
2293 S1_X(0x4) | S1_Y(0xc)));
2294 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
2295 S1_X(0x2) | S1_Y(0x2) |
2296 S2_X(0xa) | S2_Y(0x6) |
2297 S3_X(0x6) | S3_Y(0xa)));
2298 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
2299 S1_X(0x4) | S1_Y(0xc) |
2300 S2_X(0x1) | S2_Y(0x6) |
2301 S3_X(0xa) | S3_Y(0xe)));
2302 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
2303 S5_X(0x0) | S5_Y(0x0) |
2304 S6_X(0xb) | S6_Y(0x4) |
2305 S7_X(0x7) | S7_Y(0x8)));
2306
2307 WREG32(VGT_STRMOUT_EN, 0);
2308 tmp = rdev->config.r600.max_pipes * 16;
2309 switch (rdev->family) {
2310 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002311 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002312 case CHIP_RS780:
2313 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002314 tmp += 32;
2315 break;
2316 case CHIP_RV670:
2317 tmp += 128;
2318 break;
2319 default:
2320 break;
2321 }
2322 if (tmp > 256) {
2323 tmp = 256;
2324 }
2325 WREG32(VGT_ES_PER_GS, 128);
2326 WREG32(VGT_GS_PER_ES, tmp);
2327 WREG32(VGT_GS_PER_VS, 2);
2328 WREG32(VGT_GS_VERTEX_REUSE, 16);
2329
2330 /* more default values. 2D/3D driver should adjust as needed */
2331 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
2332 WREG32(VGT_STRMOUT_EN, 0);
2333 WREG32(SX_MISC, 0);
2334 WREG32(PA_SC_MODE_CNTL, 0);
2335 WREG32(PA_SC_AA_CONFIG, 0);
2336 WREG32(PA_SC_LINE_STIPPLE, 0);
2337 WREG32(SPI_INPUT_Z, 0);
2338 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
2339 WREG32(CB_COLOR7_FRAG, 0);
2340
2341 /* Clear render buffer base addresses */
2342 WREG32(CB_COLOR0_BASE, 0);
2343 WREG32(CB_COLOR1_BASE, 0);
2344 WREG32(CB_COLOR2_BASE, 0);
2345 WREG32(CB_COLOR3_BASE, 0);
2346 WREG32(CB_COLOR4_BASE, 0);
2347 WREG32(CB_COLOR5_BASE, 0);
2348 WREG32(CB_COLOR6_BASE, 0);
2349 WREG32(CB_COLOR7_BASE, 0);
2350 WREG32(CB_COLOR7_FRAG, 0);
2351
2352 switch (rdev->family) {
2353 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002354 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05002355 case CHIP_RS780:
2356 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002357 tmp = TC_L2_SIZE(8);
2358 break;
2359 case CHIP_RV630:
2360 case CHIP_RV635:
2361 tmp = TC_L2_SIZE(4);
2362 break;
2363 case CHIP_R600:
2364 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
2365 break;
2366 default:
2367 tmp = TC_L2_SIZE(0);
2368 break;
2369 }
2370 WREG32(TC_CNTL, tmp);
2371
2372 tmp = RREG32(HDP_HOST_PATH_CNTL);
2373 WREG32(HDP_HOST_PATH_CNTL, tmp);
2374
2375 tmp = RREG32(ARB_POP);
2376 tmp |= ENABLE_TC128;
2377 WREG32(ARB_POP, tmp);
2378
2379 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
2380 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
2381 NUM_CLIP_SEQ(3)));
2382 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
Alex Deucherb866d132012-06-14 22:06:36 +02002383 WREG32(VC_ENHANCE, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002384}
2385
2386
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002387/*
2388 * Indirect registers accessor
2389 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002390u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002391{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002392 unsigned long flags;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002393 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002394
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002395 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002396 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2397 (void)RREG32(PCIE_PORT_INDEX);
2398 r = RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002399 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002400 return r;
2401}
2402
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002403void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002404{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002405 unsigned long flags;
2406
2407 spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002408 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
2409 (void)RREG32(PCIE_PORT_INDEX);
2410 WREG32(PCIE_PORT_DATA, (v));
2411 (void)RREG32(PCIE_PORT_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002412 spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002413}
2414
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002415/*
2416 * CP & Ring
2417 */
2418void r600_cp_stop(struct radeon_device *rdev)
2419{
Alex Deucher50efa512014-01-27 11:26:33 -05002420 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
2421 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002422 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04002423 WREG32(SCRATCH_UMSK, 0);
Alex Deucher4d756582012-09-27 15:08:35 -04002424 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002425}
2426
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002427int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002428{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002429 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002430 const char *rlc_chip_name;
Alex Deucher66229b22013-06-26 00:11:19 -04002431 const char *smc_chip_name = "RV770";
2432 size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002433 char fw_name[30];
2434 int err;
2435
2436 DRM_DEBUG("\n");
2437
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002438 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002439 case CHIP_R600:
2440 chip_name = "R600";
2441 rlc_chip_name = "R600";
2442 break;
2443 case CHIP_RV610:
2444 chip_name = "RV610";
2445 rlc_chip_name = "R600";
2446 break;
2447 case CHIP_RV630:
2448 chip_name = "RV630";
2449 rlc_chip_name = "R600";
2450 break;
2451 case CHIP_RV620:
2452 chip_name = "RV620";
2453 rlc_chip_name = "R600";
2454 break;
2455 case CHIP_RV635:
2456 chip_name = "RV635";
2457 rlc_chip_name = "R600";
2458 break;
2459 case CHIP_RV670:
2460 chip_name = "RV670";
2461 rlc_chip_name = "R600";
2462 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002463 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002464 case CHIP_RS880:
2465 chip_name = "RS780";
2466 rlc_chip_name = "R600";
2467 break;
2468 case CHIP_RV770:
2469 chip_name = "RV770";
2470 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002471 smc_chip_name = "RV770";
2472 smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002473 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002474 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002475 chip_name = "RV730";
2476 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002477 smc_chip_name = "RV730";
2478 smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002479 break;
2480 case CHIP_RV710:
2481 chip_name = "RV710";
2482 rlc_chip_name = "R700";
Alex Deucher66229b22013-06-26 00:11:19 -04002483 smc_chip_name = "RV710";
2484 smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
2485 break;
2486 case CHIP_RV740:
2487 chip_name = "RV730";
2488 rlc_chip_name = "R700";
2489 smc_chip_name = "RV740";
2490 smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002491 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002492 case CHIP_CEDAR:
2493 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002494 rlc_chip_name = "CEDAR";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002495 smc_chip_name = "CEDAR";
2496 smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002497 break;
2498 case CHIP_REDWOOD:
2499 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002500 rlc_chip_name = "REDWOOD";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002501 smc_chip_name = "REDWOOD";
2502 smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002503 break;
2504 case CHIP_JUNIPER:
2505 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002506 rlc_chip_name = "JUNIPER";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002507 smc_chip_name = "JUNIPER";
2508 smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002509 break;
2510 case CHIP_CYPRESS:
2511 case CHIP_HEMLOCK:
2512 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002513 rlc_chip_name = "CYPRESS";
Alex Deucherdc50ba72013-06-26 00:33:35 -04002514 smc_chip_name = "CYPRESS";
2515 smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
Alex Deucherfe251e22010-03-24 13:36:43 -04002516 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002517 case CHIP_PALM:
2518 chip_name = "PALM";
2519 rlc_chip_name = "SUMO";
2520 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002521 case CHIP_SUMO:
2522 chip_name = "SUMO";
2523 rlc_chip_name = "SUMO";
2524 break;
2525 case CHIP_SUMO2:
2526 chip_name = "SUMO2";
2527 rlc_chip_name = "SUMO";
2528 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002529 default: BUG();
2530 }
2531
Alex Deucherfe251e22010-03-24 13:36:43 -04002532 if (rdev->family >= CHIP_CEDAR) {
2533 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2534 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002535 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002536 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002537 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2538 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002539 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002540 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05002541 pfp_req_size = R600_PFP_UCODE_SIZE * 4;
2542 me_req_size = R600_PM4_UCODE_SIZE * 12;
2543 rlc_req_size = R600_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002544 }
2545
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002546 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002547
2548 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002549 err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002550 if (err)
2551 goto out;
2552 if (rdev->pfp_fw->size != pfp_req_size) {
2553 printk(KERN_ERR
2554 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2555 rdev->pfp_fw->size, fw_name);
2556 err = -EINVAL;
2557 goto out;
2558 }
2559
2560 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002561 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002562 if (err)
2563 goto out;
2564 if (rdev->me_fw->size != me_req_size) {
2565 printk(KERN_ERR
2566 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2567 rdev->me_fw->size, fw_name);
2568 err = -EINVAL;
2569 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002570
2571 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002572 err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002573 if (err)
2574 goto out;
2575 if (rdev->rlc_fw->size != rlc_req_size) {
2576 printk(KERN_ERR
2577 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2578 rdev->rlc_fw->size, fw_name);
2579 err = -EINVAL;
2580 }
2581
Alex Deucherdc50ba72013-06-26 00:33:35 -04002582 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
Alex Deucher66229b22013-06-26 00:11:19 -04002583 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
Jerome Glisse0a168932013-07-11 15:53:01 -04002584 err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
Alex Deucher8a53fa22013-08-07 16:09:08 -04002585 if (err) {
2586 printk(KERN_ERR
2587 "smc: error loading firmware \"%s\"\n",
2588 fw_name);
2589 release_firmware(rdev->smc_fw);
2590 rdev->smc_fw = NULL;
Alex Deucherd8367112013-10-16 11:36:30 -04002591 err = 0;
Alex Deucher8a53fa22013-08-07 16:09:08 -04002592 } else if (rdev->smc_fw->size != smc_req_size) {
Alex Deucher66229b22013-06-26 00:11:19 -04002593 printk(KERN_ERR
2594 "smc: Bogus length %zu in firmware \"%s\"\n",
2595 rdev->smc_fw->size, fw_name);
2596 err = -EINVAL;
2597 }
2598 }
2599
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002600out:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002601 if (err) {
2602 if (err != -EINVAL)
2603 printk(KERN_ERR
2604 "r600_cp: Failed to load firmware \"%s\"\n",
2605 fw_name);
2606 release_firmware(rdev->pfp_fw);
2607 rdev->pfp_fw = NULL;
2608 release_firmware(rdev->me_fw);
2609 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002610 release_firmware(rdev->rlc_fw);
2611 rdev->rlc_fw = NULL;
Alex Deucher66229b22013-06-26 00:11:19 -04002612 release_firmware(rdev->smc_fw);
2613 rdev->smc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002614 }
2615 return err;
2616}
2617
Alex Deucherea31bf62013-12-09 19:44:30 -05002618u32 r600_gfx_get_rptr(struct radeon_device *rdev,
2619 struct radeon_ring *ring)
2620{
2621 u32 rptr;
2622
2623 if (rdev->wb.enabled)
2624 rptr = rdev->wb.wb[ring->rptr_offs/4];
2625 else
2626 rptr = RREG32(R600_CP_RB_RPTR);
2627
2628 return rptr;
2629}
2630
2631u32 r600_gfx_get_wptr(struct radeon_device *rdev,
2632 struct radeon_ring *ring)
2633{
Masahiro Yamada0003b8d2016-09-14 23:39:09 +09002634 return RREG32(R600_CP_RB_WPTR);
Alex Deucherea31bf62013-12-09 19:44:30 -05002635}
2636
2637void r600_gfx_set_wptr(struct radeon_device *rdev,
2638 struct radeon_ring *ring)
2639{
2640 WREG32(R600_CP_RB_WPTR, ring->wptr);
2641 (void)RREG32(R600_CP_RB_WPTR);
2642}
2643
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002644static int r600_cp_load_microcode(struct radeon_device *rdev)
2645{
2646 const __be32 *fw_data;
2647 int i;
2648
2649 if (!rdev->me_fw || !rdev->pfp_fw)
2650 return -EINVAL;
2651
2652 r600_cp_stop(rdev);
2653
Cédric Cano4eace7f2011-02-11 19:45:38 -05002654 WREG32(CP_RB_CNTL,
2655#ifdef __BIG_ENDIAN
2656 BUF_SWAP_32BIT |
2657#endif
2658 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002659
2660 /* Reset cp */
2661 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2662 RREG32(GRBM_SOFT_RESET);
2663 mdelay(15);
2664 WREG32(GRBM_SOFT_RESET, 0);
2665
2666 WREG32(CP_ME_RAM_WADDR, 0);
2667
2668 fw_data = (const __be32 *)rdev->me_fw->data;
2669 WREG32(CP_ME_RAM_WADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002670 for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002671 WREG32(CP_ME_RAM_DATA,
2672 be32_to_cpup(fw_data++));
2673
2674 fw_data = (const __be32 *)rdev->pfp_fw->data;
2675 WREG32(CP_PFP_UCODE_ADDR, 0);
Alex Deucher138e4e12013-01-11 15:33:13 -05002676 for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002677 WREG32(CP_PFP_UCODE_DATA,
2678 be32_to_cpup(fw_data++));
2679
2680 WREG32(CP_PFP_UCODE_ADDR, 0);
2681 WREG32(CP_ME_RAM_WADDR, 0);
2682 WREG32(CP_ME_RAM_RADDR, 0);
2683 return 0;
2684}
2685
2686int r600_cp_start(struct radeon_device *rdev)
2687{
Christian Könige32eb502011-10-23 12:56:27 +02002688 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002689 int r;
2690 uint32_t cp_me;
2691
Christian Könige32eb502011-10-23 12:56:27 +02002692 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002693 if (r) {
2694 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2695 return r;
2696 }
Christian Könige32eb502011-10-23 12:56:27 +02002697 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2698 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002699 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002700 radeon_ring_write(ring, 0x0);
2701 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002702 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002703 radeon_ring_write(ring, 0x3);
2704 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002705 }
Christian Könige32eb502011-10-23 12:56:27 +02002706 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2707 radeon_ring_write(ring, 0);
2708 radeon_ring_write(ring, 0);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002709 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002710
2711 cp_me = 0xff;
2712 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2713 return 0;
2714}
2715
2716int r600_cp_resume(struct radeon_device *rdev)
2717{
Christian Könige32eb502011-10-23 12:56:27 +02002718 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002719 u32 tmp;
2720 u32 rb_bufsz;
2721 int r;
2722
2723 /* Reset cp */
2724 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2725 RREG32(GRBM_SOFT_RESET);
2726 mdelay(15);
2727 WREG32(GRBM_SOFT_RESET, 0);
2728
2729 /* Set ring buffer size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002730 rb_bufsz = order_base_2(ring->ring_size / 8);
2731 tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002732#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002733 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002734#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002735 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002736 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002737
2738 /* Set the write pointer delay */
2739 WREG32(CP_RB_WPTR_DELAY, 0);
2740
2741 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002742 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2743 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002744 ring->wptr = 0;
2745 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002746
2747 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002748 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002749 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002750 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2751 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2752
2753 if (rdev->wb.enabled)
2754 WREG32(SCRATCH_UMSK, 0xff);
2755 else {
2756 tmp |= RB_NO_UPDATE;
2757 WREG32(SCRATCH_UMSK, 0);
2758 }
2759
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002760 mdelay(1);
2761 WREG32(CP_RB_CNTL, tmp);
2762
Christian Könige32eb502011-10-23 12:56:27 +02002763 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002764 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2765
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002766 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002767 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002768 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002769 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002770 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002771 return r;
2772 }
Alex Deucherb9ace362014-01-27 10:59:51 -05002773
Alex Deucher50efa512014-01-27 11:26:33 -05002774 if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
Alex Deucherb9ace362014-01-27 10:59:51 -05002775 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2776
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002777 return 0;
2778}
2779
Christian Könige32eb502011-10-23 12:56:27 +02002780void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002781{
2782 u32 rb_bufsz;
Christian König45df6802012-07-06 16:22:55 +02002783 int r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002784
2785 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02002786 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002787 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002788 ring->ring_size = ring_size;
2789 ring->align_mask = 16 - 1;
Christian König45df6802012-07-06 16:22:55 +02002790
Alex Deucher89d35802012-07-17 14:02:31 -04002791 if (radeon_ring_supports_scratch_reg(rdev, ring)) {
2792 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
2793 if (r) {
2794 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
2795 ring->rptr_save_reg = 0;
2796 }
Christian König45df6802012-07-06 16:22:55 +02002797 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002798}
2799
Jerome Glisse655efd32010-02-02 11:51:45 +01002800void r600_cp_fini(struct radeon_device *rdev)
2801{
Christian König45df6802012-07-06 16:22:55 +02002802 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse655efd32010-02-02 11:51:45 +01002803 r600_cp_stop(rdev);
Christian König45df6802012-07-06 16:22:55 +02002804 radeon_ring_fini(rdev, ring);
2805 radeon_scratch_free(rdev, ring->rptr_save_reg);
Jerome Glisse655efd32010-02-02 11:51:45 +01002806}
2807
Alex Deucher4d756582012-09-27 15:08:35 -04002808/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002809 * GPU scratch registers helpers function.
2810 */
2811void r600_scratch_init(struct radeon_device *rdev)
2812{
2813 int i;
2814
2815 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002816 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002817 for (i = 0; i < rdev->scratch.num_reg; i++) {
2818 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002819 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002820 }
2821}
2822
Christian Könige32eb502011-10-23 12:56:27 +02002823int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002824{
2825 uint32_t scratch;
2826 uint32_t tmp = 0;
Alex Deucher8b25ed32012-07-17 14:02:30 -04002827 unsigned i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002828 int r;
2829
2830 r = radeon_scratch_get(rdev, &scratch);
2831 if (r) {
2832 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2833 return r;
2834 }
2835 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002836 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002837 if (r) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002838 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002839 radeon_scratch_free(rdev, scratch);
2840 return r;
2841 }
Christian Könige32eb502011-10-23 12:56:27 +02002842 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2843 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2844 radeon_ring_write(ring, 0xDEADBEEF);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09002845 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002846 for (i = 0; i < rdev->usec_timeout; i++) {
2847 tmp = RREG32(scratch);
2848 if (tmp == 0xDEADBEEF)
2849 break;
2850 DRM_UDELAY(1);
2851 }
2852 if (i < rdev->usec_timeout) {
Alex Deucher8b25ed32012-07-17 14:02:30 -04002853 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002854 } else {
Christian Königbf852792011-10-13 13:19:22 +02002855 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
Alex Deucher8b25ed32012-07-17 14:02:30 -04002856 ring->idx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002857 r = -EINVAL;
2858 }
2859 radeon_scratch_free(rdev, scratch);
2860 return r;
2861}
2862
Alex Deucher4d756582012-09-27 15:08:35 -04002863/*
2864 * CP fences/semaphores
2865 */
2866
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002867void r600_fence_ring_emit(struct radeon_device *rdev,
2868 struct radeon_fence *fence)
2869{
Christian Könige32eb502011-10-23 12:56:27 +02002870 struct radeon_ring *ring = &rdev->ring[fence->ring];
Alex Deucherd45b9642014-01-16 18:11:47 -05002871 u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
2872 PACKET3_SH_ACTION_ENA;
2873
2874 if (rdev->family >= CHIP_RV770)
2875 cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
Christian König7b1f2482011-09-23 15:11:23 +02002876
Alex Deucherd0f8a852010-09-04 05:04:34 -04002877 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002878 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002879 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002880 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucherd45b9642014-01-16 18:11:47 -05002881 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002882 radeon_ring_write(ring, 0xFFFFFFFF);
2883 radeon_ring_write(ring, 0);
2884 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002885 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002886 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2887 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
Christian König5e167cd2014-06-03 20:51:46 +02002888 radeon_ring_write(ring, lower_32_bits(addr));
Christian Könige32eb502011-10-23 12:56:27 +02002889 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2890 radeon_ring_write(ring, fence->seq);
2891 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002892 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002893 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002894 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
Alex Deucherd45b9642014-01-16 18:11:47 -05002895 radeon_ring_write(ring, cp_coher_cntl);
Christian Könige32eb502011-10-23 12:56:27 +02002896 radeon_ring_write(ring, 0xFFFFFFFF);
2897 radeon_ring_write(ring, 0);
2898 radeon_ring_write(ring, 10); /* poll interval */
2899 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2900 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002901 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002902 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2903 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2904 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002905 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002906 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2907 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2908 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002909 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002910 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2911 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002912 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002913}
2914
Christian König86302ee2014-08-18 16:30:12 +02002915/**
2916 * r600_semaphore_ring_emit - emit a semaphore on the CP ring
2917 *
2918 * @rdev: radeon_device pointer
2919 * @ring: radeon ring buffer object
2920 * @semaphore: radeon semaphore object
2921 * @emit_wait: Is this a sempahore wait?
2922 *
2923 * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
2924 * from running ahead of semaphore waits.
2925 */
Christian König1654b812013-11-12 12:58:05 +01002926bool r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002927 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002928 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002929 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002930{
2931 uint64_t addr = semaphore->gpu_addr;
2932 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2933
Christian König0be70432012-03-07 11:28:57 +01002934 if (rdev->family < CHIP_CAYMAN)
2935 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2936
Christian Könige32eb502011-10-23 12:56:27 +02002937 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
Christian König5e167cd2014-06-03 20:51:46 +02002938 radeon_ring_write(ring, lower_32_bits(addr));
Christian Könige32eb502011-10-23 12:56:27 +02002939 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König1654b812013-11-12 12:58:05 +01002940
Alex Deucherb6c2b4f2014-09-08 13:16:39 -04002941 /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
2942 if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
Christian König86302ee2014-08-18 16:30:12 +02002943 /* Prevent the PFP from running ahead of the semaphore wait */
2944 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
2945 radeon_ring_write(ring, 0x0);
2946 }
2947
Christian König1654b812013-11-12 12:58:05 +01002948 return true;
Christian König15d33322011-09-15 19:02:22 +02002949}
2950
Alex Deucher4d756582012-09-27 15:08:35 -04002951/**
Alex Deucher072b5ac2013-07-11 14:48:05 -04002952 * r600_copy_cpdma - copy pages using the CP DMA engine
2953 *
2954 * @rdev: radeon_device pointer
2955 * @src_offset: src GPU address
2956 * @dst_offset: dst GPU address
2957 * @num_gpu_pages: number of GPU pages to xfer
2958 * @fence: radeon fence object
2959 *
2960 * Copy GPU paging using the CP DMA engine (r6xx+).
2961 * Used by the radeon ttm implementation to move pages if
2962 * registered as the asic copy callback.
2963 */
Christian König57d20a42014-09-04 20:01:53 +02002964struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
2965 uint64_t src_offset, uint64_t dst_offset,
2966 unsigned num_gpu_pages,
2967 struct reservation_object *resv)
Alex Deucher072b5ac2013-07-11 14:48:05 -04002968{
Christian König57d20a42014-09-04 20:01:53 +02002969 struct radeon_fence *fence;
Christian König975700d22014-11-19 14:01:22 +01002970 struct radeon_sync sync;
Alex Deucher072b5ac2013-07-11 14:48:05 -04002971 int ring_index = rdev->asic->copy.blit_ring_index;
2972 struct radeon_ring *ring = &rdev->ring[ring_index];
2973 u32 size_in_bytes, cur_size_in_bytes, tmp;
2974 int i, num_loops;
2975 int r = 0;
2976
Christian König975700d22014-11-19 14:01:22 +01002977 radeon_sync_create(&sync);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002978
2979 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2980 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
Alex Deucher745a39a2013-07-18 09:24:37 -04002981 r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002982 if (r) {
2983 DRM_ERROR("radeon: moving bo (%d).\n", r);
Christian König975700d22014-11-19 14:01:22 +01002984 radeon_sync_free(rdev, &sync, NULL);
Christian König57d20a42014-09-04 20:01:53 +02002985 return ERR_PTR(r);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002986 }
2987
Christian König975700d22014-11-19 14:01:22 +01002988 radeon_sync_resv(rdev, &sync, resv, false);
2989 radeon_sync_rings(rdev, &sync, ring->idx);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002990
Alex Deucher745a39a2013-07-18 09:24:37 -04002991 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2992 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2993 radeon_ring_write(ring, WAIT_3D_IDLE_bit);
Alex Deucher072b5ac2013-07-11 14:48:05 -04002994 for (i = 0; i < num_loops; i++) {
2995 cur_size_in_bytes = size_in_bytes;
2996 if (cur_size_in_bytes > 0x1fffff)
2997 cur_size_in_bytes = 0x1fffff;
2998 size_in_bytes -= cur_size_in_bytes;
2999 tmp = upper_32_bits(src_offset) & 0xff;
3000 if (size_in_bytes == 0)
3001 tmp |= PACKET3_CP_DMA_CP_SYNC;
3002 radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
Christian König5e167cd2014-06-03 20:51:46 +02003003 radeon_ring_write(ring, lower_32_bits(src_offset));
Alex Deucher072b5ac2013-07-11 14:48:05 -04003004 radeon_ring_write(ring, tmp);
Christian König5e167cd2014-06-03 20:51:46 +02003005 radeon_ring_write(ring, lower_32_bits(dst_offset));
Alex Deucher072b5ac2013-07-11 14:48:05 -04003006 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
3007 radeon_ring_write(ring, cur_size_in_bytes);
3008 src_offset += cur_size_in_bytes;
3009 dst_offset += cur_size_in_bytes;
3010 }
3011 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3012 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3013 radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
3014
Christian König57d20a42014-09-04 20:01:53 +02003015 r = radeon_fence_emit(rdev, &fence, ring->idx);
Alex Deucher072b5ac2013-07-11 14:48:05 -04003016 if (r) {
3017 radeon_ring_unlock_undo(rdev, ring);
Christian König975700d22014-11-19 14:01:22 +01003018 radeon_sync_free(rdev, &sync, NULL);
Christian König57d20a42014-09-04 20:01:53 +02003019 return ERR_PTR(r);
Alex Deucher072b5ac2013-07-11 14:48:05 -04003020 }
3021
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003022 radeon_ring_unlock_commit(rdev, ring, false);
Christian König975700d22014-11-19 14:01:22 +01003023 radeon_sync_free(rdev, &sync, fence);
Alex Deucher072b5ac2013-07-11 14:48:05 -04003024
Christian König57d20a42014-09-04 20:01:53 +02003025 return fence;
Alex Deucher072b5ac2013-07-11 14:48:05 -04003026}
3027
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003028int r600_set_surface_reg(struct radeon_device *rdev, int reg,
3029 uint32_t tiling_flags, uint32_t pitch,
3030 uint32_t offset, uint32_t obj_size)
3031{
3032 /* FIXME: implement */
3033 return 0;
3034}
3035
3036void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
3037{
3038 /* FIXME: implement */
3039}
3040
Jérome Glissec91f9362016-03-18 16:58:26 +01003041static void r600_uvd_init(struct radeon_device *rdev)
3042{
3043 int r;
3044
3045 if (!rdev->has_uvd)
3046 return;
3047
3048 r = radeon_uvd_init(rdev);
3049 if (r) {
3050 dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
3051 /*
3052 * At this point rdev->uvd.vcpu_bo is NULL which trickles down
3053 * to early fails uvd_v1_0_resume() and thus nothing happens
3054 * there. So it is pointless to try to go through that code
3055 * hence why we disable uvd here.
3056 */
3057 rdev->has_uvd = 0;
3058 return;
3059 }
3060 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
3061 r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
3062}
3063
3064static void r600_uvd_start(struct radeon_device *rdev)
3065{
3066 int r;
3067
3068 if (!rdev->has_uvd)
3069 return;
3070
3071 r = uvd_v1_0_resume(rdev);
3072 if (r) {
3073 dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
3074 goto error;
3075 }
3076 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
3077 if (r) {
3078 dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
3079 goto error;
3080 }
3081 return;
3082
3083error:
3084 rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
3085}
3086
3087static void r600_uvd_resume(struct radeon_device *rdev)
3088{
3089 struct radeon_ring *ring;
3090 int r;
3091
3092 if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
3093 return;
3094
3095 ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
Alex Deucher70a033d2016-08-23 10:07:28 -04003096 r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
Jérome Glissec91f9362016-03-18 16:58:26 +01003097 if (r) {
3098 dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
3099 return;
3100 }
3101 r = uvd_v1_0_init(rdev);
3102 if (r) {
3103 dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
3104 return;
3105 }
3106}
3107
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003108static int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003109{
Alex Deucher4d756582012-09-27 15:08:35 -04003110 struct radeon_ring *ring;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003111 int r;
3112
Alex Deucher9e46a482011-01-06 18:49:35 -05003113 /* enable pcie gen2 link */
3114 r600_pcie_gen2_enable(rdev);
3115
Alex Deuchere5903d32013-08-30 08:58:20 -04003116 /* scratch needs to be initialized before MC */
3117 r = r600_vram_scratch_init(rdev);
3118 if (r)
3119 return r;
3120
Alex Deucher6fab3feb2013-08-04 12:13:17 -04003121 r600_mc_program(rdev);
3122
Jerome Glisse1a029b72009-10-06 19:04:30 +02003123 if (rdev->flags & RADEON_IS_AGP) {
3124 r600_agp_enable(rdev);
3125 } else {
3126 r = r600_pcie_gart_enable(rdev);
3127 if (r)
3128 return r;
3129 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003130 r600_gpu_init(rdev);
Alex Deucherb70d6bb2010-08-06 21:36:58 -04003131
Alex Deucher724c80e2010-08-27 18:25:25 -04003132 /* allocate wb buffer */
3133 r = radeon_wb_init(rdev);
3134 if (r)
3135 return r;
3136
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003137 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3138 if (r) {
3139 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3140 return r;
3141 }
3142
Jérome Glissec91f9362016-03-18 16:58:26 +01003143 r600_uvd_start(rdev);
Christian König856754c2013-04-16 22:11:22 +02003144
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003145 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003146 if (!rdev->irq.installed) {
3147 r = radeon_irq_kms_init(rdev);
3148 if (r)
3149 return r;
3150 }
3151
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003152 r = r600_irq_init(rdev);
3153 if (r) {
3154 DRM_ERROR("radeon: IH init failed (%d).\n", r);
3155 radeon_irq_kms_fini(rdev);
3156 return r;
3157 }
3158 r600_irq_set(rdev);
3159
Alex Deucher4d756582012-09-27 15:08:35 -04003160 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian Könige32eb502011-10-23 12:56:27 +02003161 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02003162 RADEON_CP_PACKET2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003163 if (r)
3164 return r;
Alex Deucher4d756582012-09-27 15:08:35 -04003165
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003166 r = r600_cp_load_microcode(rdev);
3167 if (r)
3168 return r;
3169 r = r600_cp_resume(rdev);
3170 if (r)
3171 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04003172
Jérome Glissec91f9362016-03-18 16:58:26 +01003173 r600_uvd_resume(rdev);
Christian König856754c2013-04-16 22:11:22 +02003174
Christian König2898c342012-07-05 11:55:34 +02003175 r = radeon_ib_pool_init(rdev);
3176 if (r) {
3177 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003178 return r;
Christian König2898c342012-07-05 11:55:34 +02003179 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003180
Slava Grigorevbfc1f972014-12-22 17:26:51 -05003181 r = radeon_audio_init(rdev);
Alex Deucherd4e30ef2012-06-04 17:18:51 -04003182 if (r) {
3183 DRM_ERROR("radeon: audio init failed\n");
3184 return r;
3185 }
3186
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003187 return 0;
3188}
3189
Dave Airlie28d52042009-09-21 14:33:58 +10003190void r600_vga_set_state(struct radeon_device *rdev, bool state)
3191{
3192 uint32_t temp;
3193
3194 temp = RREG32(CONFIG_CNTL);
3195 if (state == false) {
3196 temp &= ~(1<<0);
3197 temp |= (1<<1);
3198 } else {
3199 temp &= ~(1<<1);
3200 }
3201 WREG32(CONFIG_CNTL, temp);
3202}
3203
Dave Airliefc30b8e2009-09-18 15:19:37 +10003204int r600_resume(struct radeon_device *rdev)
3205{
3206 int r;
3207
Jerome Glisse1a029b72009-10-06 19:04:30 +02003208 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
3209 * posting will perform necessary task to bring back GPU into good
3210 * shape.
3211 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10003212 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003213 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10003214
Alex Deucherbc6a6292014-02-25 12:01:28 -05003215 if (rdev->pm.pm_method == PM_METHOD_DPM)
3216 radeon_pm_resume(rdev);
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003217
Jerome Glisseb15ba512011-11-15 11:48:34 -05003218 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003219 r = r600_startup(rdev);
3220 if (r) {
3221 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003222 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003223 return r;
3224 }
3225
Dave Airliefc30b8e2009-09-18 15:19:37 +10003226 return r;
3227}
3228
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003229int r600_suspend(struct radeon_device *rdev)
3230{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003231 radeon_pm_suspend(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05003232 radeon_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003233 r600_cp_stop(rdev);
Alex Deucherbdc99722014-08-26 13:11:36 -04003234 if (rdev->has_uvd) {
3235 uvd_v1_0_fini(rdev);
3236 radeon_uvd_suspend(rdev);
3237 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003238 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003239 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003240 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04003241
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003242 return 0;
3243}
3244
3245/* Plan is to move initialization in that function and use
3246 * helper function so that radeon_device_init pretty much
3247 * do nothing more than calling asic specific function. This
3248 * should also allow to remove a bunch of callback function
3249 * like vram_info.
3250 */
3251int r600_init(struct radeon_device *rdev)
3252{
3253 int r;
3254
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003255 if (r600_debugfs_mc_info_init(rdev)) {
3256 DRM_ERROR("Failed to register debugfs file for mc !\n");
3257 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003258 /* Read BIOS */
3259 if (!radeon_get_bios(rdev)) {
3260 if (ASIC_IS_AVIVO(rdev))
3261 return -EINVAL;
3262 }
3263 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02003264 if (!rdev->is_atom_bios) {
3265 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003266 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02003267 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003268 r = radeon_atombios_init(rdev);
3269 if (r)
3270 return r;
3271 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05003272 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10003273 if (!rdev->bios) {
3274 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
3275 return -EINVAL;
3276 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003277 DRM_INFO("GPU not posted. posting now...\n");
3278 atom_asic_init(rdev->mode_info.atom_context);
3279 }
3280 /* Initialize scratch registers */
3281 r600_scratch_init(rdev);
3282 /* Initialize surface registers */
3283 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01003284 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02003285 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003286 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003287 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003288 if (r)
3289 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01003290 if (rdev->flags & RADEON_IS_AGP) {
3291 r = radeon_agp_init(rdev);
3292 if (r)
3293 radeon_agp_disable(rdev);
3294 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003295 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02003296 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003297 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003298 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01003299 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003300 if (r)
3301 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003302
Alex Deucher01ac8792013-12-18 19:11:27 -05003303 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
3304 r = r600_init_microcode(rdev);
3305 if (r) {
3306 DRM_ERROR("Failed to load firmware!\n");
3307 return r;
3308 }
3309 }
3310
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003311 /* Initialize power management */
3312 radeon_pm_init(rdev);
3313
Christian Könige32eb502011-10-23 12:56:27 +02003314 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
3315 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003316
Jérome Glissec91f9362016-03-18 16:58:26 +01003317 r600_uvd_init(rdev);
Christian König856754c2013-04-16 22:11:22 +02003318
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003319 rdev->ih.ring_obj = NULL;
3320 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003321
Jerome Glisse4aac0472009-09-14 18:29:49 +02003322 r = r600_pcie_gart_init(rdev);
3323 if (r)
3324 return r;
3325
Alex Deucher779720a2009-12-09 19:31:44 -05003326 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10003327 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003328 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01003329 dev_err(rdev->dev, "disabling GPU acceleration\n");
3330 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003331 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003332 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003333 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003334 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02003335 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02003336 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003337 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02003338
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003339 return 0;
3340}
3341
3342void r600_fini(struct radeon_device *rdev)
3343{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003344 radeon_pm_fini(rdev);
Slava Grigorev7991d662014-12-03 17:07:01 -05003345 radeon_audio_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003346 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003347 r600_irq_fini(rdev);
Alex Deucherbdc99722014-08-26 13:11:36 -04003348 if (rdev->has_uvd) {
3349 uvd_v1_0_fini(rdev);
3350 radeon_uvd_fini(rdev);
3351 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003352 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003353 radeon_ib_pool_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003354 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02003355 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04003356 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01003357 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003358 radeon_gem_fini(rdev);
3359 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003360 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02003361 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003362 kfree(rdev->bios);
3363 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003364}
3365
3366
3367/*
3368 * CS stuff
3369 */
3370void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3371{
Christian König876dc9f2012-05-08 14:24:01 +02003372 struct radeon_ring *ring = &rdev->ring[ib->ring];
Alex Deucher89d35802012-07-17 14:02:31 -04003373 u32 next_rptr;
Christian König7b1f2482011-09-23 15:11:23 +02003374
Christian König45df6802012-07-06 16:22:55 +02003375 if (ring->rptr_save_reg) {
Alex Deucher89d35802012-07-17 14:02:31 -04003376 next_rptr = ring->wptr + 3 + 4;
Christian König45df6802012-07-06 16:22:55 +02003377 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
3378 radeon_ring_write(ring, ((ring->rptr_save_reg -
3379 PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
3380 radeon_ring_write(ring, next_rptr);
Alex Deucher89d35802012-07-17 14:02:31 -04003381 } else if (rdev->wb.enabled) {
3382 next_rptr = ring->wptr + 5 + 4;
3383 radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
3384 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
3385 radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
3386 radeon_ring_write(ring, next_rptr);
3387 radeon_ring_write(ring, 0);
Christian König45df6802012-07-06 16:22:55 +02003388 }
3389
Christian Könige32eb502011-10-23 12:56:27 +02003390 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
3391 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05003392#ifdef __BIG_ENDIAN
3393 (2 << 0) |
3394#endif
3395 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02003396 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
3397 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003398}
3399
Alex Deucherf7128122012-02-23 17:53:45 -05003400int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003401{
Jerome Glissef2e39222012-05-09 15:35:02 +02003402 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003403 uint32_t scratch;
3404 uint32_t tmp = 0;
3405 unsigned i;
3406 int r;
3407
3408 r = radeon_scratch_get(rdev, &scratch);
3409 if (r) {
3410 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3411 return r;
3412 }
3413 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003414 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003415 if (r) {
3416 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003417 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003418 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003419 ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
3420 ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
3421 ib.ptr[2] = 0xDEADBEEF;
3422 ib.length_dw = 3;
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003423 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003424 if (r) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003425 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003426 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003427 }
Matthew Dawson04db4ca2016-02-07 16:51:12 -05003428 r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
3429 RADEON_USEC_IB_TEST_TIMEOUT));
3430 if (r < 0) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003431 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003432 goto free_ib;
Matthew Dawson04db4ca2016-02-07 16:51:12 -05003433 } else if (r == 0) {
3434 DRM_ERROR("radeon: fence wait timed out.\n");
3435 r = -ETIMEDOUT;
3436 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003437 }
Matthew Dawson04db4ca2016-02-07 16:51:12 -05003438 r = 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003439 for (i = 0; i < rdev->usec_timeout; i++) {
3440 tmp = RREG32(scratch);
3441 if (tmp == 0xDEADBEEF)
3442 break;
3443 DRM_UDELAY(1);
3444 }
3445 if (i < rdev->usec_timeout) {
Jerome Glissef2e39222012-05-09 15:35:02 +02003446 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003447 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01003448 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003449 scratch, tmp);
3450 r = -EINVAL;
3451 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003452free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003453 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003454free_scratch:
3455 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003456 return r;
3457}
3458
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003459/*
3460 * Interrupts
3461 *
3462 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
3463 * the same as the CP ring buffer, but in reverse. Rather than the CPU
3464 * writing to the ring and the GPU consuming, the GPU writes to the ring
3465 * and host consumes. As the host irq handler processes interrupts, it
3466 * increments the rptr. When the rptr catches up with the wptr, all the
3467 * current interrupts have been processed.
3468 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003469
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003470void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
3471{
3472 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003473
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003474 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02003475 rb_bufsz = order_base_2(ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003476 ring_size = (1 << rb_bufsz) * 4;
3477 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01003478 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
3479 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003480}
3481
Alex Deucher25a857f2012-03-20 17:18:22 -04003482int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003483{
3484 int r;
3485
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003486 /* Allocate ring buffer */
3487 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01003488 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05003489 PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09003490 RADEON_GEM_DOMAIN_GTT, 0,
Maarten Lankhorst831b6962014-09-18 14:11:56 +02003491 NULL, NULL, &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003492 if (r) {
3493 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
3494 return r;
3495 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003496 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3497 if (unlikely(r != 0))
3498 return r;
3499 r = radeon_bo_pin(rdev->ih.ring_obj,
3500 RADEON_GEM_DOMAIN_GTT,
3501 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003502 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003503 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003504 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
3505 return r;
3506 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003507 r = radeon_bo_kmap(rdev->ih.ring_obj,
3508 (void **)&rdev->ih.ring);
3509 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003510 if (r) {
3511 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
3512 return r;
3513 }
3514 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003515 return 0;
3516}
3517
Alex Deucher25a857f2012-03-20 17:18:22 -04003518void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003519{
Jerome Glisse4c788672009-11-20 14:29:23 +01003520 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003521 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01003522 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
3523 if (likely(r == 0)) {
3524 radeon_bo_kunmap(rdev->ih.ring_obj);
3525 radeon_bo_unpin(rdev->ih.ring_obj);
3526 radeon_bo_unreserve(rdev->ih.ring_obj);
3527 }
3528 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003529 rdev->ih.ring = NULL;
3530 rdev->ih.ring_obj = NULL;
3531 }
3532}
3533
Alex Deucher45f9a392010-03-24 13:55:51 -04003534void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003535{
3536
Alex Deucher45f9a392010-03-24 13:55:51 -04003537 if ((rdev->family >= CHIP_RV770) &&
3538 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003539 /* r7xx asics need to soft reset RLC before halting */
3540 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
3541 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06003542 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003543 WREG32(SRBM_SOFT_RESET, 0);
3544 RREG32(SRBM_SOFT_RESET);
3545 }
3546
3547 WREG32(RLC_CNTL, 0);
3548}
3549
3550static void r600_rlc_start(struct radeon_device *rdev)
3551{
3552 WREG32(RLC_CNTL, RLC_ENABLE);
3553}
3554
Alex Deucher2948f5e2013-04-12 13:52:52 -04003555static int r600_rlc_resume(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003556{
3557 u32 i;
3558 const __be32 *fw_data;
3559
3560 if (!rdev->rlc_fw)
3561 return -EINVAL;
3562
3563 r600_rlc_stop(rdev);
3564
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003565 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04003566
Alex Deucher2948f5e2013-04-12 13:52:52 -04003567 WREG32(RLC_HB_BASE, 0);
3568 WREG32(RLC_HB_RPTR, 0);
3569 WREG32(RLC_HB_WPTR, 0);
3570 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
3571 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003572 WREG32(RLC_MC_CNTL, 0);
3573 WREG32(RLC_UCODE_CNTL, 0);
3574
3575 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucher2948f5e2013-04-12 13:52:52 -04003576 if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003577 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
3578 WREG32(RLC_UCODE_ADDR, i);
3579 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3580 }
3581 } else {
Alex Deucher138e4e12013-01-11 15:33:13 -05003582 for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003583 WREG32(RLC_UCODE_ADDR, i);
3584 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
3585 }
3586 }
3587 WREG32(RLC_UCODE_ADDR, 0);
3588
3589 r600_rlc_start(rdev);
3590
3591 return 0;
3592}
3593
3594static void r600_enable_interrupts(struct radeon_device *rdev)
3595{
3596 u32 ih_cntl = RREG32(IH_CNTL);
3597 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3598
3599 ih_cntl |= ENABLE_INTR;
3600 ih_rb_cntl |= IH_RB_ENABLE;
3601 WREG32(IH_CNTL, ih_cntl);
3602 WREG32(IH_RB_CNTL, ih_rb_cntl);
3603 rdev->ih.enabled = true;
3604}
3605
Alex Deucher45f9a392010-03-24 13:55:51 -04003606void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003607{
3608 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3609 u32 ih_cntl = RREG32(IH_CNTL);
3610
3611 ih_rb_cntl &= ~IH_RB_ENABLE;
3612 ih_cntl &= ~ENABLE_INTR;
3613 WREG32(IH_RB_CNTL, ih_rb_cntl);
3614 WREG32(IH_CNTL, ih_cntl);
3615 /* set rptr, wptr to 0 */
3616 WREG32(IH_RB_RPTR, 0);
3617 WREG32(IH_RB_WPTR, 0);
3618 rdev->ih.enabled = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003619 rdev->ih.rptr = 0;
3620}
3621
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003622static void r600_disable_interrupt_state(struct radeon_device *rdev)
3623{
3624 u32 tmp;
3625
Alex Deucher3555e532010-10-08 12:09:12 -04003626 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher4d756582012-09-27 15:08:35 -04003627 tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
3628 WREG32(DMA_CNTL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003629 WREG32(GRBM_INT_CNTL, 0);
3630 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003631 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
3632 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003633 if (ASIC_IS_DCE3(rdev)) {
3634 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
3635 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
3636 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3637 WREG32(DC_HPD1_INT_CONTROL, tmp);
3638 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3639 WREG32(DC_HPD2_INT_CONTROL, tmp);
3640 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3641 WREG32(DC_HPD3_INT_CONTROL, tmp);
3642 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3643 WREG32(DC_HPD4_INT_CONTROL, tmp);
3644 if (ASIC_IS_DCE32(rdev)) {
3645 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003646 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003647 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003648 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003649 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3650 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
3651 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3652 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003653 } else {
3654 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3655 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3656 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3657 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003658 }
3659 } else {
3660 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
3661 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
3662 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003663 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003664 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003665 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003666 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04003667 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003668 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3669 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3670 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3671 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003672 }
3673}
3674
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003675int r600_irq_init(struct radeon_device *rdev)
3676{
3677 int ret = 0;
3678 int rb_bufsz;
3679 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3680
3681 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003682 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003683 if (ret)
3684 return ret;
3685
3686 /* disable irqs */
3687 r600_disable_interrupts(rdev);
3688
3689 /* init rlc */
Alex Deucher2948f5e2013-04-12 13:52:52 -04003690 if (rdev->family >= CHIP_CEDAR)
3691 ret = evergreen_rlc_resume(rdev);
3692 else
3693 ret = r600_rlc_resume(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003694 if (ret) {
3695 r600_ih_ring_fini(rdev);
3696 return ret;
3697 }
3698
3699 /* setup interrupt control */
3700 /* set dummy read address to ring address */
3701 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3702 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3703 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3704 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3705 */
3706 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3707 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3708 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3709 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3710
3711 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
Daniel Vetterb72a8922013-07-10 14:11:59 +02003712 rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003713
3714 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3715 IH_WPTR_OVERFLOW_CLEAR |
3716 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003717
3718 if (rdev->wb.enabled)
3719 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3720
3721 /* set the writeback address whether it's enabled or not */
3722 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3723 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003724
3725 WREG32(IH_RB_CNTL, ih_rb_cntl);
3726
3727 /* set rptr, wptr to 0 */
3728 WREG32(IH_RB_RPTR, 0);
3729 WREG32(IH_RB_WPTR, 0);
3730
3731 /* Default settings for IH_CNTL (disabled at first) */
3732 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3733 /* RPTR_REARM only works if msi's are enabled */
3734 if (rdev->msi_enabled)
3735 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003736 WREG32(IH_CNTL, ih_cntl);
3737
3738 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003739 if (rdev->family >= CHIP_CEDAR)
3740 evergreen_disable_interrupt_state(rdev);
3741 else
3742 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003743
Dave Airlie20998102012-04-03 11:53:05 +01003744 /* at this point everything should be setup correctly to enable master */
3745 pci_set_master(rdev->pdev);
3746
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003747 /* enable irqs */
3748 r600_enable_interrupts(rdev);
3749
3750 return ret;
3751}
3752
Jerome Glisse0c452492010-01-15 14:44:37 +01003753void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003754{
Alex Deucher45f9a392010-03-24 13:55:51 -04003755 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003756 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003757}
3758
3759void r600_irq_fini(struct radeon_device *rdev)
3760{
3761 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003762 r600_ih_ring_fini(rdev);
3763}
3764
3765int r600_irq_set(struct radeon_device *rdev)
3766{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003767 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3768 u32 mode_int = 0;
3769 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003770 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003771 u32 hdmi0, hdmi1;
Alex Deucher4d756582012-09-27 15:08:35 -04003772 u32 dma_cntl;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003773 u32 thermal_int = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003774
Jerome Glisse003e69f2010-01-07 15:39:14 +01003775 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003776 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003777 return -EINVAL;
3778 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003779 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003780 if (!rdev->ih.enabled) {
3781 r600_disable_interrupts(rdev);
3782 /* force the active interrupt state to all disabled */
3783 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003784 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003785 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003786
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003787 if (ASIC_IS_DCE3(rdev)) {
3788 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3789 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3790 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3791 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3792 if (ASIC_IS_DCE32(rdev)) {
3793 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3794 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003795 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3796 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003797 } else {
3798 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3799 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003800 }
3801 } else {
3802 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3803 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3804 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003805 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3806 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003807 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003808
Alex Deucher4d756582012-09-27 15:08:35 -04003809 dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003810
Alex Deucher4a6369e2013-04-12 14:04:10 -04003811 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3812 thermal_int = RREG32(CG_THERMAL_INT) &
3813 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
Alex Deucher66229b22013-06-26 00:11:19 -04003814 } else if (rdev->family >= CHIP_RV770) {
3815 thermal_int = RREG32(RV770_CG_THERMAL_INT) &
3816 ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
3817 }
3818 if (rdev->irq.dpm_thermal) {
3819 DRM_DEBUG("dpm thermal\n");
3820 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
Alex Deucher4a6369e2013-04-12 14:04:10 -04003821 }
3822
Christian Koenig736fc372012-05-17 19:52:00 +02003823 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003824 DRM_DEBUG("r600_irq_set: sw int\n");
3825 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003826 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003827 }
Alex Deucher4d756582012-09-27 15:08:35 -04003828
3829 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
3830 DRM_DEBUG("r600_irq_set: sw int dma\n");
3831 dma_cntl |= TRAP_ENABLE;
3832 }
3833
Alex Deucher6f34be52010-11-21 10:59:01 -05003834 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003835 atomic_read(&rdev->irq.pflip[0])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003836 DRM_DEBUG("r600_irq_set: vblank 0\n");
3837 mode_int |= D1MODE_VBLANK_INT_MASK;
3838 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003839 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +02003840 atomic_read(&rdev->irq.pflip[1])) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003841 DRM_DEBUG("r600_irq_set: vblank 1\n");
3842 mode_int |= D2MODE_VBLANK_INT_MASK;
3843 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003844 if (rdev->irq.hpd[0]) {
3845 DRM_DEBUG("r600_irq_set: hpd 1\n");
3846 hpd1 |= DC_HPDx_INT_EN;
3847 }
3848 if (rdev->irq.hpd[1]) {
3849 DRM_DEBUG("r600_irq_set: hpd 2\n");
3850 hpd2 |= DC_HPDx_INT_EN;
3851 }
3852 if (rdev->irq.hpd[2]) {
3853 DRM_DEBUG("r600_irq_set: hpd 3\n");
3854 hpd3 |= DC_HPDx_INT_EN;
3855 }
3856 if (rdev->irq.hpd[3]) {
3857 DRM_DEBUG("r600_irq_set: hpd 4\n");
3858 hpd4 |= DC_HPDx_INT_EN;
3859 }
3860 if (rdev->irq.hpd[4]) {
3861 DRM_DEBUG("r600_irq_set: hpd 5\n");
3862 hpd5 |= DC_HPDx_INT_EN;
3863 }
3864 if (rdev->irq.hpd[5]) {
3865 DRM_DEBUG("r600_irq_set: hpd 6\n");
3866 hpd6 |= DC_HPDx_INT_EN;
3867 }
Alex Deucherf122c612012-03-30 08:59:57 -04003868 if (rdev->irq.afmt[0]) {
3869 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3870 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003871 }
Alex Deucherf122c612012-03-30 08:59:57 -04003872 if (rdev->irq.afmt[1]) {
3873 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3874 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003875 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003876
3877 WREG32(CP_INT_CNTL, cp_int_cntl);
Alex Deucher4d756582012-09-27 15:08:35 -04003878 WREG32(DMA_CNTL, dma_cntl);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003879 WREG32(DxMODE_INT_MASK, mode_int);
Christian Königf5d636d2014-04-23 20:46:06 +02003880 WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
3881 WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
Alex Deucher2031f772010-04-22 12:52:11 -04003882 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003883 if (ASIC_IS_DCE3(rdev)) {
3884 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3885 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3886 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3887 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3888 if (ASIC_IS_DCE32(rdev)) {
3889 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3890 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003891 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3892 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003893 } else {
3894 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3895 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003896 }
3897 } else {
3898 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3899 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3900 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003901 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3902 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003903 }
Alex Deucher4a6369e2013-04-12 14:04:10 -04003904 if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
3905 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher66229b22013-06-26 00:11:19 -04003906 } else if (rdev->family >= CHIP_RV770) {
3907 WREG32(RV770_CG_THERMAL_INT, thermal_int);
Alex Deucher4a6369e2013-04-12 14:04:10 -04003908 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003909
Alex Deucher9d1393f2015-03-02 20:41:31 -05003910 /* posting read */
3911 RREG32(R_000E50_SRBM_STATUS);
3912
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003913 return 0;
3914}
3915
Andi Kleence580fa2011-10-13 16:08:47 -07003916static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003917{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003918 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003919
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003920 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003921 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3922 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3923 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003924 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003925 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3926 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003927 } else {
3928 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3929 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3930 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003931 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003932 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3933 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3934 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003935 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3936 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003937 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003938 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3939 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003940
Alex Deucher6f34be52010-11-21 10:59:01 -05003941 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3942 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3943 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3944 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3945 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003946 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003947 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003948 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003949 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003950 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003951 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003952 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003953 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003954 if (ASIC_IS_DCE3(rdev)) {
3955 tmp = RREG32(DC_HPD1_INT_CONTROL);
3956 tmp |= DC_HPDx_INT_ACK;
3957 WREG32(DC_HPD1_INT_CONTROL, tmp);
3958 } else {
3959 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3960 tmp |= DC_HPDx_INT_ACK;
3961 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3962 }
3963 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003964 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003965 if (ASIC_IS_DCE3(rdev)) {
3966 tmp = RREG32(DC_HPD2_INT_CONTROL);
3967 tmp |= DC_HPDx_INT_ACK;
3968 WREG32(DC_HPD2_INT_CONTROL, tmp);
3969 } else {
3970 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3971 tmp |= DC_HPDx_INT_ACK;
3972 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3973 }
3974 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003975 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003976 if (ASIC_IS_DCE3(rdev)) {
3977 tmp = RREG32(DC_HPD3_INT_CONTROL);
3978 tmp |= DC_HPDx_INT_ACK;
3979 WREG32(DC_HPD3_INT_CONTROL, tmp);
3980 } else {
3981 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3982 tmp |= DC_HPDx_INT_ACK;
3983 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3984 }
3985 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003986 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003987 tmp = RREG32(DC_HPD4_INT_CONTROL);
3988 tmp |= DC_HPDx_INT_ACK;
3989 WREG32(DC_HPD4_INT_CONTROL, tmp);
3990 }
3991 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003992 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003993 tmp = RREG32(DC_HPD5_INT_CONTROL);
3994 tmp |= DC_HPDx_INT_ACK;
3995 WREG32(DC_HPD5_INT_CONTROL, tmp);
3996 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003997 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Lyudeacc771f2017-05-11 19:31:12 -04003998 tmp = RREG32(DC_HPD6_INT_CONTROL);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003999 tmp |= DC_HPDx_INT_ACK;
4000 WREG32(DC_HPD6_INT_CONTROL, tmp);
4001 }
Alex Deucherf122c612012-03-30 08:59:57 -04004002 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004003 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04004004 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004005 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04004006 }
4007 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004008 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04004009 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02004010 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02004011 }
4012 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04004013 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
4014 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
4015 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4016 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
4017 }
4018 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
4019 if (ASIC_IS_DCE3(rdev)) {
4020 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
4021 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4022 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
4023 } else {
4024 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
4025 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
4026 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
4027 }
Christian Koenigf2594932010-04-10 03:13:16 +02004028 }
4029 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004030}
4031
4032void r600_irq_disable(struct radeon_device *rdev)
4033{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004034 r600_disable_interrupts(rdev);
4035 /* Wait and acknowledge irq */
4036 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05004037 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004038 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004039}
4040
Andi Kleence580fa2011-10-13 16:08:47 -07004041static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004042{
4043 u32 wptr, tmp;
4044
Alex Deucher724c80e2010-08-27 18:25:25 -04004045 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04004046 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04004047 else
4048 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004049
4050 if (wptr & RB_OVERFLOW) {
Michel Dänzer11bab0a2014-09-19 12:07:11 +09004051 wptr &= ~RB_OVERFLOW;
Jerome Glisse7924e5e2010-01-15 14:44:39 +01004052 /* When a ring buffer overflow happen start parsing interrupt
4053 * from the last not overwritten vector (wptr + 16). Hopefully
4054 * this should allow us to catchup.
4055 */
Michel Dänzer6cc2fda2014-09-19 12:22:07 +09004056 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
4057 wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
Jerome Glisse7924e5e2010-01-15 14:44:39 +01004058 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004059 tmp = RREG32(IH_RB_CNTL);
4060 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4061 WREG32(IH_RB_CNTL, tmp);
4062 }
Jerome Glisse0c452492010-01-15 14:44:37 +01004063 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004064}
4065
4066/* r600 IV Ring
4067 * Each IV ring entry is 128 bits:
4068 * [7:0] - interrupt source id
4069 * [31:8] - reserved
4070 * [59:32] - interrupt source data
4071 * [127:60] - reserved
4072 *
4073 * The basic interrupt vector entries
4074 * are decoded as follows:
4075 * src_id src_data description
4076 * 1 0 D1 Vblank
4077 * 1 1 D1 Vline
4078 * 5 0 D2 Vblank
4079 * 5 1 D2 Vline
4080 * 19 0 FP Hot plug detection A
4081 * 19 1 FP Hot plug detection B
4082 * 19 2 DAC A auto-detection
4083 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02004084 * 21 4 HDMI block A
4085 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004086 * 176 - CP_INT RB
4087 * 177 - CP_INT IB1
4088 * 178 - CP_INT IB2
4089 * 181 - EOP Interrupt
4090 * 233 - GUI Idle
4091 *
4092 * Note, these are based on r600 and may need to be
4093 * adjusted or added to on newer asics
4094 */
4095
4096int r600_irq_process(struct radeon_device *rdev)
4097{
Dave Airlie682f1a52011-06-18 03:59:51 +00004098 u32 wptr;
4099 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004100 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05004101 u32 ring_index;
Alex Deucherd4877cf2009-12-04 16:56:37 -05004102 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04004103 bool queue_hdmi = false;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004104 bool queue_thermal = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004105
Dave Airlie682f1a52011-06-18 03:59:51 +00004106 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01004107 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004108
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00004109 /* No MSIs, need a dummy read to flush PCI DMAs */
4110 if (!rdev->msi_enabled)
4111 RREG32(IH_RB_WPTR);
4112
Dave Airlie682f1a52011-06-18 03:59:51 +00004113 wptr = r600_get_ih_wptr(rdev);
Christian Koenigc20dc362012-05-16 21:45:24 +02004114
4115restart_ih:
4116 /* is somebody else already processing irqs? */
4117 if (atomic_xchg(&rdev->ih.lock, 1))
4118 return IRQ_NONE;
4119
Dave Airlie682f1a52011-06-18 03:59:51 +00004120 rptr = rdev->ih.rptr;
4121 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4122
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10004123 /* Order reading of wptr vs. reading of IH ring data */
4124 rmb();
4125
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004126 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05004127 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004128
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004129 while (rptr != wptr) {
4130 /* wptr/rptr are in bytes! */
4131 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05004132 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4133 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004134
4135 switch (src_id) {
4136 case 1: /* D1 vblank/vline */
4137 switch (src_data) {
4138 case 0: /* D1 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004139 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT))
4140 DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
4141
4142 if (rdev->irq.crtc_vblank_int[0]) {
4143 drm_handle_vblank(rdev->ddev, 0);
4144 rdev->pm.vblank_sync = true;
4145 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004146 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02004147 if (atomic_read(&rdev->irq.pflip[0]))
4148 radeon_crtc_handle_vblank(rdev, 0);
4149 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4150 DRM_DEBUG("IH: D1 vblank\n");
4151
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004152 break;
4153 case 1: /* D1 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004154 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT))
4155 DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
4156
4157 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4158 DRM_DEBUG("IH: D1 vline\n");
4159
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004160 break;
4161 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004162 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004163 break;
4164 }
4165 break;
4166 case 5: /* D2 vblank/vline */
4167 switch (src_data) {
4168 case 0: /* D2 vblank */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004169 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT))
4170 DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
4171
4172 if (rdev->irq.crtc_vblank_int[1]) {
4173 drm_handle_vblank(rdev->ddev, 1);
4174 rdev->pm.vblank_sync = true;
4175 wake_up(&rdev->irq.vblank_queue);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004176 }
Mario Kleiner07f18f02015-07-03 06:03:06 +02004177 if (atomic_read(&rdev->irq.pflip[1]))
4178 radeon_crtc_handle_vblank(rdev, 1);
4179 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
4180 DRM_DEBUG("IH: D2 vblank\n");
4181
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004182 break;
4183 case 1: /* D1 vline */
Mario Kleiner07f18f02015-07-03 06:03:06 +02004184 if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT))
4185 DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
4186
4187 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
4188 DRM_DEBUG("IH: D2 vline\n");
4189
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004190 break;
4191 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004192 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004193 break;
4194 }
4195 break;
Christian Königf5d636d2014-04-23 20:46:06 +02004196 case 9: /* D1 pflip */
4197 DRM_DEBUG("IH: D1 flip\n");
Mario Kleiner39dc5452014-07-29 06:21:44 +02004198 if (radeon_use_pflipirq > 0)
4199 radeon_crtc_handle_flip(rdev, 0);
Christian Königf5d636d2014-04-23 20:46:06 +02004200 break;
4201 case 11: /* D2 pflip */
4202 DRM_DEBUG("IH: D2 flip\n");
Mario Kleiner39dc5452014-07-29 06:21:44 +02004203 if (radeon_use_pflipirq > 0)
4204 radeon_crtc_handle_flip(rdev, 1);
Christian Königf5d636d2014-04-23 20:46:06 +02004205 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004206 case 19: /* HPD/DAC hotplug */
4207 switch (src_data) {
4208 case 0:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004209 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT))
4210 DRM_DEBUG("IH: HPD1 - IH event w/o asserted irq bit?\n");
4211
4212 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
4213 queue_hotplug = true;
4214 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004215 break;
4216 case 1:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004217 if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT))
4218 DRM_DEBUG("IH: HPD2 - IH event w/o asserted irq bit?\n");
4219
4220 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
4221 queue_hotplug = true;
4222 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004223 break;
4224 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004225 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT))
4226 DRM_DEBUG("IH: HPD3 - IH event w/o asserted irq bit?\n");
4227
4228 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
4229 queue_hotplug = true;
4230 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004231 break;
4232 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004233 if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT))
4234 DRM_DEBUG("IH: HPD4 - IH event w/o asserted irq bit?\n");
4235
4236 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
4237 queue_hotplug = true;
4238 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004239 break;
4240 case 10:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004241 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT))
4242 DRM_DEBUG("IH: HPD5 - IH event w/o asserted irq bit?\n");
4243
4244 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
4245 queue_hotplug = true;
4246 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004247 break;
4248 case 12:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004249 if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT))
4250 DRM_DEBUG("IH: HPD6 - IH event w/o asserted irq bit?\n");
4251
4252 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
4253 queue_hotplug = true;
4254 DRM_DEBUG("IH: HPD6\n");
4255
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004256 break;
4257 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004258 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05004259 break;
4260 }
4261 break;
Alex Deucherf122c612012-03-30 08:59:57 -04004262 case 21: /* hdmi */
4263 switch (src_data) {
4264 case 4:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004265 if (!(rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG))
4266 DRM_DEBUG("IH: HDMI0 - IH event w/o asserted irq bit?\n");
4267
4268 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4269 queue_hdmi = true;
4270 DRM_DEBUG("IH: HDMI0\n");
4271
Alex Deucherf122c612012-03-30 08:59:57 -04004272 break;
4273 case 5:
Mario Kleiner07f18f02015-07-03 06:03:06 +02004274 if (!(rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG))
4275 DRM_DEBUG("IH: HDMI1 - IH event w/o asserted irq bit?\n");
4276
4277 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
4278 queue_hdmi = true;
4279 DRM_DEBUG("IH: HDMI1\n");
4280
Alex Deucherf122c612012-03-30 08:59:57 -04004281 break;
4282 default:
4283 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
4284 break;
4285 }
Christian Koenigf2594932010-04-10 03:13:16 +02004286 break;
Alex Deucher858a41c82014-01-30 14:35:04 -05004287 case 124: /* UVD */
4288 DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
4289 radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
4290 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004291 case 176: /* CP_INT in ring buffer */
4292 case 177: /* CP_INT in IB1 */
4293 case 178: /* CP_INT in IB2 */
4294 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04004295 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004296 break;
4297 case 181: /* CP EOP event */
4298 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04004299 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004300 break;
Alex Deucher4d756582012-09-27 15:08:35 -04004301 case 224: /* DMA trap event */
4302 DRM_DEBUG("IH: DMA trap\n");
4303 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4304 break;
Alex Deucher4a6369e2013-04-12 14:04:10 -04004305 case 230: /* thermal low to high */
4306 DRM_DEBUG("IH: thermal low to high\n");
4307 rdev->pm.dpm.thermal.high_to_low = false;
4308 queue_thermal = true;
4309 break;
4310 case 231: /* thermal high to low */
4311 DRM_DEBUG("IH: thermal high to low\n");
4312 rdev->pm.dpm.thermal.high_to_low = true;
4313 queue_thermal = true;
4314 break;
Alex Deucher2031f772010-04-22 12:52:11 -04004315 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04004316 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04004317 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004318 default:
Alex Deucherb0425892010-01-11 19:47:38 -05004319 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004320 break;
4321 }
4322
4323 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01004324 rptr += 16;
4325 rptr &= rdev->ih.ptr_mask;
Michel Dänzerf55e03b2014-09-19 12:22:10 +09004326 WREG32(IH_RB_RPTR, rptr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004327 }
Alex Deucherd4877cf2009-12-04 16:56:37 -05004328 if (queue_hotplug)
Lyudecb5d4162015-12-03 18:26:07 -05004329 schedule_delayed_work(&rdev->hotplug_work, 0);
Alex Deucherf122c612012-03-30 08:59:57 -04004330 if (queue_hdmi)
4331 schedule_work(&rdev->audio_work);
Alex Deucher4a6369e2013-04-12 14:04:10 -04004332 if (queue_thermal && rdev->pm.dpm_enabled)
4333 schedule_work(&rdev->pm.dpm.thermal.work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004334 rdev->ih.rptr = rptr;
Christian Koenigc20dc362012-05-16 21:45:24 +02004335 atomic_set(&rdev->ih.lock, 0);
4336
4337 /* make sure wptr hasn't changed while processing */
4338 wptr = r600_get_ih_wptr(rdev);
4339 if (wptr != rptr)
4340 goto restart_ih;
4341
Alex Deucherd8f60cf2009-12-01 13:43:46 -05004342 return IRQ_HANDLED;
4343}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004344
4345/*
4346 * Debugfs info
4347 */
4348#if defined(CONFIG_DEBUG_FS)
4349
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004350static int r600_debugfs_mc_info(struct seq_file *m, void *data)
4351{
4352 struct drm_info_node *node = (struct drm_info_node *) m->private;
4353 struct drm_device *dev = node->minor->dev;
4354 struct radeon_device *rdev = dev->dev_private;
4355
4356 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
4357 DREG32_SYS(m, rdev, VM_L2_STATUS);
4358 return 0;
4359}
4360
4361static struct drm_info_list r600_mc_info_list[] = {
4362 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10004363};
4364#endif
4365
4366int r600_debugfs_mc_info_init(struct radeon_device *rdev)
4367{
4368#if defined(CONFIG_DEBUG_FS)
4369 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
4370#else
4371 return 0;
4372#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004373}
Jerome Glisse062b3892010-02-04 20:36:39 +01004374
4375/**
Michel Dänzer124764f2014-07-31 18:43:48 +09004376 * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
Jerome Glisse062b3892010-02-04 20:36:39 +01004377 * rdev: radeon device structure
Jerome Glisse062b3892010-02-04 20:36:39 +01004378 *
Michel Dänzer124764f2014-07-31 18:43:48 +09004379 * Some R6XX/R7XX don't seem to take into account HDP flushes performed
4380 * through the ring buffer. This leads to corruption in rendering, see
4381 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
4382 * directly perform the HDP flush by writing the register through MMIO.
Jerome Glisse062b3892010-02-04 20:36:39 +01004383 */
Michel Dänzer124764f2014-07-31 18:43:48 +09004384void r600_mmio_hdp_flush(struct radeon_device *rdev)
Jerome Glisse062b3892010-02-04 20:36:39 +01004385{
Alex Deucher812d0462010-07-26 18:51:53 -04004386 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05004387 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
4388 * This seems to cause problems on some AGP cards. Just use the old
4389 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04004390 */
Alex Deuchere4884592010-09-27 10:57:10 -04004391 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05004392 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04004393 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04004394 u32 tmp;
4395
4396 WREG32(HDP_DEBUG1, 0);
4397 tmp = readl((void __iomem *)ptr);
4398 } else
4399 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01004400}
Alex Deucher3313e3d2011-01-06 18:49:34 -05004401
4402void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
4403{
Alex Deucherd5445a12013-03-18 18:52:13 -04004404 u32 link_width_cntl, mask;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004405
4406 if (rdev->flags & RADEON_IS_IGP)
4407 return;
4408
4409 if (!(rdev->flags & RADEON_IS_PCIE))
4410 return;
4411
4412 /* x2 cards have a special sequence */
4413 if (ASIC_IS_X2(rdev))
4414 return;
4415
Alex Deucherd5445a12013-03-18 18:52:13 -04004416 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004417
4418 switch (lanes) {
4419 case 0:
4420 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
4421 break;
4422 case 1:
4423 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
4424 break;
4425 case 2:
4426 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
4427 break;
4428 case 4:
4429 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
4430 break;
4431 case 8:
4432 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
4433 break;
4434 case 12:
Alex Deucherd5445a12013-03-18 18:52:13 -04004435 /* not actually supported */
Alex Deucher3313e3d2011-01-06 18:49:34 -05004436 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
4437 break;
4438 case 16:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004439 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
4440 break;
Alex Deucherd5445a12013-03-18 18:52:13 -04004441 default:
4442 DRM_ERROR("invalid pcie lane request: %d\n", lanes);
4443 return;
Alex Deucher3313e3d2011-01-06 18:49:34 -05004444 }
4445
Alex Deucher492d2b62012-10-25 16:06:59 -04004446 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucherd5445a12013-03-18 18:52:13 -04004447 link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
4448 link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
4449 link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
4450 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004451
Alex Deucher492d2b62012-10-25 16:06:59 -04004452 WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004453}
4454
4455int r600_get_pcie_lanes(struct radeon_device *rdev)
4456{
4457 u32 link_width_cntl;
4458
4459 if (rdev->flags & RADEON_IS_IGP)
4460 return 0;
4461
4462 if (!(rdev->flags & RADEON_IS_PCIE))
4463 return 0;
4464
4465 /* x2 cards have a special sequence */
4466 if (ASIC_IS_X2(rdev))
4467 return 0;
4468
Alex Deucherd5445a12013-03-18 18:52:13 -04004469 radeon_gui_idle(rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004470
Alex Deucher492d2b62012-10-25 16:06:59 -04004471 link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher3313e3d2011-01-06 18:49:34 -05004472
4473 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
Alex Deucher3313e3d2011-01-06 18:49:34 -05004474 case RADEON_PCIE_LC_LINK_WIDTH_X1:
4475 return 1;
4476 case RADEON_PCIE_LC_LINK_WIDTH_X2:
4477 return 2;
4478 case RADEON_PCIE_LC_LINK_WIDTH_X4:
4479 return 4;
4480 case RADEON_PCIE_LC_LINK_WIDTH_X8:
4481 return 8;
Alex Deucherd5445a12013-03-18 18:52:13 -04004482 case RADEON_PCIE_LC_LINK_WIDTH_X12:
4483 /* not actually supported */
4484 return 12;
4485 case RADEON_PCIE_LC_LINK_WIDTH_X0:
Alex Deucher3313e3d2011-01-06 18:49:34 -05004486 case RADEON_PCIE_LC_LINK_WIDTH_X16:
4487 default:
4488 return 16;
4489 }
4490}
4491
Alex Deucher9e46a482011-01-06 18:49:35 -05004492static void r600_pcie_gen2_enable(struct radeon_device *rdev)
4493{
4494 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
4495 u16 link_cntl2;
4496
Alex Deucherd42dd572011-01-12 20:05:11 -05004497 if (radeon_pcie_gen2 == 0)
4498 return;
4499
Alex Deucher9e46a482011-01-06 18:49:35 -05004500 if (rdev->flags & RADEON_IS_IGP)
4501 return;
4502
4503 if (!(rdev->flags & RADEON_IS_PCIE))
4504 return;
4505
4506 /* x2 cards have a special sequence */
4507 if (ASIC_IS_X2(rdev))
4508 return;
4509
4510 /* only RV6xx+ chips are supported */
4511 if (rdev->family <= CHIP_R600)
4512 return;
4513
Kleber Sacilotto de Souza7e0e4192013-05-03 19:43:13 -03004514 if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
4515 (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
Dave Airlie197bbb32012-06-27 08:35:54 +01004516 return;
4517
Alex Deucher492d2b62012-10-25 16:06:59 -04004518 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher3691fee2012-10-08 17:46:27 -04004519 if (speed_cntl & LC_CURRENT_DATA_RATE) {
4520 DRM_INFO("PCIE gen 2 link speeds already enabled\n");
4521 return;
4522 }
4523
Dave Airlie197bbb32012-06-27 08:35:54 +01004524 DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
4525
Alex Deucher9e46a482011-01-06 18:49:35 -05004526 /* 55 nm r6xx asics */
4527 if ((rdev->family == CHIP_RV670) ||
4528 (rdev->family == CHIP_RV620) ||
4529 (rdev->family == CHIP_RV635)) {
4530 /* advertise upconfig capability */
Alex Deucher492d2b62012-10-25 16:06:59 -04004531 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004532 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004533 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
4534 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004535 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
4536 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
4537 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
4538 LC_RECONFIG_ARC_MISSING_ESCAPE);
4539 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004540 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004541 } else {
4542 link_width_cntl |= LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004543 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004544 }
4545 }
4546
Alex Deucher492d2b62012-10-25 16:06:59 -04004547 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004548 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
4549 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
4550
4551 /* 55 nm r6xx asics */
4552 if ((rdev->family == CHIP_RV670) ||
4553 (rdev->family == CHIP_RV620) ||
4554 (rdev->family == CHIP_RV635)) {
4555 WREG32(MM_CFGREGS_CNTL, 0x8);
4556 link_cntl2 = RREG32(0x4088);
4557 WREG32(MM_CFGREGS_CNTL, 0);
4558 /* not supported yet */
4559 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
4560 return;
4561 }
4562
4563 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
4564 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
4565 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
4566 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
4567 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
Alex Deucher492d2b62012-10-25 16:06:59 -04004568 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004569
4570 tmp = RREG32(0x541c);
4571 WREG32(0x541c, tmp | 0x8);
4572 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
4573 link_cntl2 = RREG16(0x4088);
4574 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
4575 link_cntl2 |= 0x2;
4576 WREG16(0x4088, link_cntl2);
4577 WREG32(MM_CFGREGS_CNTL, 0);
4578
4579 if ((rdev->family == CHIP_RV670) ||
4580 (rdev->family == CHIP_RV620) ||
4581 (rdev->family == CHIP_RV635)) {
Alex Deucher492d2b62012-10-25 16:06:59 -04004582 training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004583 training_cntl &= ~LC_POINT_7_PLUS_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004584 WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004585 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004586 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004587 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
Alex Deucher492d2b62012-10-25 16:06:59 -04004588 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004589 }
4590
Alex Deucher492d2b62012-10-25 16:06:59 -04004591 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004592 speed_cntl |= LC_GEN2_EN_STRAP;
Alex Deucher492d2b62012-10-25 16:06:59 -04004593 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004594
4595 } else {
Alex Deucher492d2b62012-10-25 16:06:59 -04004596 link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
Alex Deucher9e46a482011-01-06 18:49:35 -05004597 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
4598 if (1)
4599 link_width_cntl |= LC_UPCONFIGURE_DIS;
4600 else
4601 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
Alex Deucher492d2b62012-10-25 16:06:59 -04004602 WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
Alex Deucher9e46a482011-01-06 18:49:35 -05004603 }
4604}
Marek Olšák6759a0a2012-08-09 16:34:17 +02004605
4606/**
Alex Deucherd0418892013-01-24 10:35:23 -05004607 * r600_get_gpu_clock_counter - return GPU clock counter snapshot
Marek Olšák6759a0a2012-08-09 16:34:17 +02004608 *
4609 * @rdev: radeon_device pointer
4610 *
4611 * Fetches a GPU clock counter snapshot (R6xx-cayman).
4612 * Returns the 64 bit clock counter snapshot.
4613 */
Alex Deucherd0418892013-01-24 10:35:23 -05004614uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
Marek Olšák6759a0a2012-08-09 16:34:17 +02004615{
4616 uint64_t clock;
4617
4618 mutex_lock(&rdev->gpu_clock_mutex);
4619 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
4620 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
Jérome Glisse3cf8bb12016-03-16 12:56:45 +01004621 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
Marek Olšák6759a0a2012-08-09 16:34:17 +02004622 mutex_unlock(&rdev->gpu_clock_mutex);
4623 return clock;
4624}