blob: 036fb3bd5659406386833b77e11f3b42a3886650 [file] [log] [blame]
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001/*
2 * Driver for OHCI 1394 controllers
Kristian Høgsberged568912006-12-19 19:58:35 -05003 *
Kristian Høgsberged568912006-12-19 19:58:35 -05004 * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
Maxim Levitskydd237362010-11-29 04:09:50 +020021#include <linux/bitops.h>
Stefan Richter65b27422010-06-12 20:26:51 +020022#include <linux/bug.h>
Stefan Richtere524f6162007-08-20 21:58:30 +020023#include <linux/compiler.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050024#include <linux/delay.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020025#include <linux/device.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080026#include <linux/dma-mapping.h>
Stefan Richter77c9a5d2009-06-05 16:26:18 +020027#include <linux/firewire.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020028#include <linux/firewire-constants.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020029#include <linux/init.h>
30#include <linux/interrupt.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020031#include <linux/io.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020032#include <linux/kernel.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020033#include <linux/list.h>
Al Virofaa2fb42007-05-15 20:36:10 +010034#include <linux/mm.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020035#include <linux/module.h>
Stefan Richterad3c0fe2008-03-20 22:04:36 +010036#include <linux/moduleparam.h>
Stefan Richter02d37be2010-07-08 16:09:06 +020037#include <linux/mutex.h>
Stefan Richtera7fb60d2007-08-20 21:41:22 +020038#include <linux/pci.h>
Stefan Richterfc383792009-08-28 13:25:15 +020039#include <linux/pci_ids.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020041#include <linux/spinlock.h>
Stefan Richtere8ca9702009-06-04 21:09:38 +020042#include <linux/string.h>
Stefan Richtere78483c2010-08-02 09:33:25 +020043#include <linux/time.h>
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010044#include <linux/vmalloc.h>
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +020045#include <linux/workqueue.h>
Andrew Mortoncf3e72f2006-12-27 14:36:37 -080046
Stefan Richtere8ca9702009-06-04 21:09:38 +020047#include <asm/byteorder.h>
Stefan Richterc26f0232007-08-20 21:40:30 +020048#include <asm/page.h>
Kristian Høgsberged568912006-12-19 19:58:35 -050049
Stefan Richterea8d0062008-03-01 02:42:56 +010050#ifdef CONFIG_PPC_PMAC
51#include <asm/pmac_feature.h>
52#endif
53
Stefan Richter77c9a5d2009-06-05 16:26:18 +020054#include "core.h"
55#include "ohci.h"
Kristian Høgsberged568912006-12-19 19:58:35 -050056
Peter Hurleyde97cb62013-03-26 11:54:06 -040057#define ohci_info(ohci, f, args...) dev_info(ohci->card.device, f, ##args)
58#define ohci_notice(ohci, f, args...) dev_notice(ohci->card.device, f, ##args)
59#define ohci_err(ohci, f, args...) dev_err(ohci->card.device, f, ##args)
60
Kristian Høgsberga77754a2007-05-07 20:33:35 -040061#define DESCRIPTOR_OUTPUT_MORE 0
62#define DESCRIPTOR_OUTPUT_LAST (1 << 12)
63#define DESCRIPTOR_INPUT_MORE (2 << 12)
64#define DESCRIPTOR_INPUT_LAST (3 << 12)
65#define DESCRIPTOR_STATUS (1 << 11)
66#define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
67#define DESCRIPTOR_PING (1 << 7)
68#define DESCRIPTOR_YY (1 << 6)
69#define DESCRIPTOR_NO_IRQ (0 << 4)
70#define DESCRIPTOR_IRQ_ERROR (1 << 4)
71#define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
72#define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
73#define DESCRIPTOR_WAIT (3 << 0)
Kristian Høgsberged568912006-12-19 19:58:35 -050074
Andy Leisersonbe8dcab2013-04-24 09:10:32 -070075#define DESCRIPTOR_CMD (0xf << 12)
76
Kristian Høgsberged568912006-12-19 19:58:35 -050077struct descriptor {
78 __le16 req_count;
79 __le16 control;
80 __le32 data_address;
81 __le32 branch_address;
82 __le16 res_count;
83 __le16 transfer_status;
84} __attribute__((aligned(16)));
85
Kristian Høgsberga77754a2007-05-07 20:33:35 -040086#define CONTROL_SET(regs) (regs)
87#define CONTROL_CLEAR(regs) ((regs) + 4)
88#define COMMAND_PTR(regs) ((regs) + 12)
89#define CONTEXT_MATCH(regs) ((regs) + 16)
Kristian Høgsberg72e318e2007-02-06 14:49:31 -050090
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +010091#define AR_BUFFER_SIZE (32*1024)
92#define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
93/* we need at least two pages for proper list management */
94#define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
95
96#define MAX_ASYNC_PAYLOAD 4096
97#define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
98#define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
Kristian Høgsberg32b46092007-02-06 14:49:30 -050099
Kristian Høgsberged568912006-12-19 19:58:35 -0500100struct ar_context {
101 struct fw_ohci *ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100102 struct page *pages[AR_BUFFERS];
103 void *buffer;
104 struct descriptor *descriptors;
105 dma_addr_t descriptors_bus;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500106 void *pointer;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100107 unsigned int last_buffer_index;
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500108 u32 regs;
Kristian Høgsberged568912006-12-19 19:58:35 -0500109 struct tasklet_struct tasklet;
110};
111
Kristian Høgsberg30200732007-02-16 17:34:39 -0500112struct context;
113
114typedef int (*descriptor_callback_t)(struct context *ctx,
115 struct descriptor *d,
116 struct descriptor *last);
David Moorefe5ca632008-01-06 17:21:41 -0500117
118/*
119 * A buffer that contains a block of DMA-able coherent memory used for
120 * storing a portion of a DMA descriptor program.
121 */
122struct descriptor_buffer {
123 struct list_head list;
124 dma_addr_t buffer_bus;
125 size_t buffer_size;
126 size_t used;
127 struct descriptor buffer[0];
128};
129
Kristian Høgsberg30200732007-02-16 17:34:39 -0500130struct context {
Stefan Richter373b2ed2007-03-04 14:45:18 +0100131 struct fw_ohci *ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500132 u32 regs;
David Moorefe5ca632008-01-06 17:21:41 -0500133 int total_allocation;
Clemens Ladischa572e682011-10-15 23:12:23 +0200134 u32 current_bus;
Clemens Ladisch386a4152010-12-24 14:42:46 +0100135 bool running;
Clemens Ladisch82b662d2010-12-24 14:40:15 +0100136 bool flushing;
Stefan Richter373b2ed2007-03-04 14:45:18 +0100137
David Moorefe5ca632008-01-06 17:21:41 -0500138 /*
139 * List of page-sized buffers for storing DMA descriptors.
140 * Head of list contains buffers in use and tail of list contains
141 * free buffers.
142 */
143 struct list_head buffer_list;
144
145 /*
146 * Pointer to a buffer inside buffer_list that contains the tail
147 * end of the current DMA program.
148 */
149 struct descriptor_buffer *buffer_tail;
150
151 /*
152 * The descriptor containing the branch address of the first
153 * descriptor that has not yet been filled by the device.
154 */
155 struct descriptor *last;
156
157 /*
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700158 * The last descriptor block in the DMA program. It contains the branch
David Moorefe5ca632008-01-06 17:21:41 -0500159 * address that must be updated upon appending a new descriptor.
160 */
161 struct descriptor *prev;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700162 int prev_z;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500163
164 descriptor_callback_t callback;
165
Stefan Richter373b2ed2007-03-04 14:45:18 +0100166 struct tasklet_struct tasklet;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500167};
Kristian Høgsberg30200732007-02-16 17:34:39 -0500168
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400169#define IT_HEADER_SY(v) ((v) << 0)
170#define IT_HEADER_TCODE(v) ((v) << 4)
171#define IT_HEADER_CHANNEL(v) ((v) << 8)
172#define IT_HEADER_TAG(v) ((v) << 14)
173#define IT_HEADER_SPEED(v) ((v) << 16)
174#define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
Kristian Høgsberged568912006-12-19 19:58:35 -0500175
176struct iso_context {
177 struct fw_iso_context base;
Kristian Høgsberg30200732007-02-16 17:34:39 -0500178 struct context context;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -0500179 void *header;
180 size_t header_length;
Clemens Ladischd1bbd202012-03-18 19:06:39 +0100181 unsigned long flushing_completions;
182 u32 mc_buffer_bus;
183 u16 mc_completed;
Clemens Ladisch910e76c2012-03-18 19:04:43 +0100184 u16 last_timestamp;
Maxim Levitskydd237362010-11-29 04:09:50 +0200185 u8 sync;
186 u8 tags;
Kristian Høgsberged568912006-12-19 19:58:35 -0500187};
188
189#define CONFIG_ROM_SIZE 1024
190
191struct fw_ohci {
192 struct fw_card card;
193
194 __iomem char *registers;
Kristian Høgsberge636fe22007-01-26 00:38:04 -0500195 int node_id;
Kristian Høgsberged568912006-12-19 19:58:35 -0500196 int generation;
Stefan Richtere09770d2008-03-11 02:23:29 +0100197 int request_generation; /* for timestamping incoming requests */
Stefan Richter4a635592010-02-21 17:58:01 +0100198 unsigned quirks;
Clemens Ladischa1a11322010-06-10 08:35:06 +0200199 unsigned int pri_req_max;
Clemens Ladischa48777e2010-06-10 08:33:07 +0200200 u32 bus_time;
Clemens Ladisch9d60ef22012-05-24 19:29:19 +0200201 bool bus_time_running;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +0200202 bool is_root;
Stefan Richterc8a94de2010-06-12 20:34:50 +0200203 bool csr_state_setclear_abdicate;
Maxim Levitskydd237362010-11-29 04:09:50 +0200204 int n_ir;
205 int n_it;
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400206 /*
207 * Spinlock for accessing fw_ohci data. Never call out of
208 * this driver with this lock held.
209 */
Kristian Høgsberged568912006-12-19 19:58:35 -0500210 spinlock_t lock;
Kristian Høgsberged568912006-12-19 19:58:35 -0500211
Stefan Richter02d37be2010-07-08 16:09:06 +0200212 struct mutex phy_reg_mutex;
213
Clemens Ladischec766a72010-11-30 08:25:17 +0100214 void *misc_buffer;
215 dma_addr_t misc_buffer_bus;
216
Kristian Høgsberged568912006-12-19 19:58:35 -0500217 struct ar_context ar_request_ctx;
218 struct ar_context ar_response_ctx;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -0500219 struct context at_request_ctx;
220 struct context at_response_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -0500221
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100222 u32 it_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200223 u32 it_context_mask; /* unoccupied IT contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500224 struct iso_context *it_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200225 u64 ir_context_channels; /* unoccupied channels */
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100226 u32 ir_context_support;
Stefan Richter872e3302010-07-29 18:19:22 +0200227 u32 ir_context_mask; /* unoccupied IR contexts */
Kristian Høgsberged568912006-12-19 19:58:35 -0500228 struct iso_context *ir_context_list;
Stefan Richter872e3302010-07-29 18:19:22 +0200229 u64 mc_channels; /* channels in use by the multichannel IR context */
230 bool mc_allocated;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100231
232 __be32 *config_rom;
233 dma_addr_t config_rom_bus;
234 __be32 *next_config_rom;
235 dma_addr_t next_config_rom_bus;
236 __be32 next_header;
237
Stefan Richteraf531222013-08-05 15:10:38 +0200238 __le32 *self_id;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100239 dma_addr_t self_id_bus;
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200240 struct work_struct bus_reset_work;
Stefan Richterecb1cf92010-02-21 17:57:32 +0100241
242 u32 self_id_buffer[512];
Kristian Høgsberged568912006-12-19 19:58:35 -0500243};
244
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +0200245static struct workqueue_struct *selfid_workqueue;
246
Adrian Bunk95688e92007-01-22 19:17:37 +0100247static inline struct fw_ohci *fw_ohci(struct fw_card *card)
Kristian Høgsberged568912006-12-19 19:58:35 -0500248{
249 return container_of(card, struct fw_ohci, card);
250}
251
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -0500252#define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
253#define IR_CONTEXT_BUFFER_FILL 0x80000000
254#define IR_CONTEXT_ISOCH_HEADER 0x40000000
255#define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
256#define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
257#define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
Kristian Høgsberged568912006-12-19 19:58:35 -0500258
259#define CONTEXT_RUN 0x8000
260#define CONTEXT_WAKE 0x1000
261#define CONTEXT_DEAD 0x0800
262#define CONTEXT_ACTIVE 0x0400
263
Stefan Richter8b7b6af2009-01-20 19:10:58 +0100264#define OHCI1394_MAX_AT_REQ_RETRIES 0xf
Kristian Høgsberged568912006-12-19 19:58:35 -0500265#define OHCI1394_MAX_AT_RESP_RETRIES 0x2
266#define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
267
Kristian Høgsberged568912006-12-19 19:58:35 -0500268#define OHCI1394_REGISTER_SIZE 0x800
Kristian Høgsberged568912006-12-19 19:58:35 -0500269#define OHCI1394_PCI_HCI_Control 0x40
270#define SELF_ID_BUF_SIZE 0x800
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500271#define OHCI_TCODE_PHY_PACKET 0x0e
Kristian Høgsberge364cf42007-02-16 17:34:49 -0500272#define OHCI_VERSION_1_1 0x010010
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500273
Kristian Høgsberged568912006-12-19 19:58:35 -0500274static char ohci_driver_name[] = KBUILD_MODNAME;
275
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200276#define PCI_VENDOR_ID_PINNACLE_SYSTEMS 0x11bd
Stefan Richter9993e0f2010-12-07 20:32:40 +0100277#define PCI_DEVICE_ID_AGERE_FW643 0x5901
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100278#define PCI_DEVICE_ID_CREATIVE_SB1394 0x4001
Clemens Ladisch262444e2010-06-05 12:31:25 +0200279#define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
Clemens Ladisch8301b912010-03-17 11:07:55 +0100280#define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200281#define PCI_DEVICE_ID_TI_TSB12LV26 0x8020
282#define PCI_DEVICE_ID_TI_TSB82AA2 0x8025
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700283#define PCI_DEVICE_ID_VIA_VT630X 0x3044
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700284#define PCI_REV_ID_VIA_VT6306 0x46
Clemens Ladisch8301b912010-03-17 11:07:55 +0100285
Stefan Richter0dbe15f2013-08-05 15:14:36 +0200286#define QUIRK_CYCLE_TIMER 0x1
287#define QUIRK_RESET_PACKET 0x2
288#define QUIRK_BE_HEADERS 0x4
289#define QUIRK_NO_1394A 0x8
290#define QUIRK_NO_MSI 0x10
291#define QUIRK_TI_SLLZ059 0x20
292#define QUIRK_IR_WAKE 0x40
293#define QUIRK_PHY_LCTRL_TIMEOUT 0x80
Stefan Richter4a635592010-02-21 17:58:01 +0100294
295/* In case of multiple matches in ohci_quirks[], only the first one is used. */
296static const struct {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100297 unsigned short vendor, device, revision, flags;
Stefan Richter4a635592010-02-21 17:58:01 +0100298} ohci_quirks[] = {
Stefan Richter9993e0f2010-12-07 20:32:40 +0100299 {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
300 QUIRK_CYCLE_TIMER},
301
302 {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
303 QUIRK_BE_HEADERS},
304
305 {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
Peter Hurleybd972682013-04-28 23:24:08 +0200306 QUIRK_PHY_LCTRL_TIMEOUT | QUIRK_NO_MSI},
307
308 {PCI_VENDOR_ID_ATT, PCI_ANY_ID, PCI_ANY_ID,
309 QUIRK_PHY_LCTRL_TIMEOUT},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100310
Clemens Ladischd1bb3992012-01-26 22:05:58 +0100311 {PCI_VENDOR_ID_CREATIVE, PCI_DEVICE_ID_CREATIVE_SB1394, PCI_ANY_ID,
312 QUIRK_RESET_PACKET},
313
Stefan Richter9993e0f2010-12-07 20:32:40 +0100314 {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
315 QUIRK_NO_MSI},
316
317 {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
318 QUIRK_CYCLE_TIMER},
319
Ming Leif39aa302011-08-31 10:45:46 +0800320 {PCI_VENDOR_ID_O2, PCI_ANY_ID, PCI_ANY_ID,
321 QUIRK_NO_MSI},
322
Stefan Richter9993e0f2010-12-07 20:32:40 +0100323 {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
Stefan Richter320cfa62012-01-29 12:41:15 +0100324 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter9993e0f2010-12-07 20:32:40 +0100325
326 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
327 QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
328
Stephan Gatzka25935eb2011-09-12 22:23:53 +0200329 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV26, PCI_ANY_ID,
330 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
331
332 {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB82AA2, PCI_ANY_ID,
333 QUIRK_RESET_PACKET | QUIRK_TI_SLLZ059},
334
Stefan Richter9993e0f2010-12-07 20:32:40 +0100335 {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
336 QUIRK_RESET_PACKET},
337
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700338 {PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT630X, PCI_REV_ID_VIA_VT6306,
339 QUIRK_CYCLE_TIMER | QUIRK_IR_WAKE},
340
Stefan Richter9993e0f2010-12-07 20:32:40 +0100341 {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
342 QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
Stefan Richter4a635592010-02-21 17:58:01 +0100343};
344
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100345/* This overrides anything that was found in ohci_quirks[]. */
346static int param_quirks;
347module_param_named(quirks, param_quirks, int, 0644);
348MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
349 ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
350 ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
Masanari Iida8a168ca2012-12-29 02:00:09 +0900351 ", AR/selfID endianness = " __stringify(QUIRK_BE_HEADERS)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200352 ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
Clemens Ladisch262444e2010-06-05 12:31:25 +0200353 ", disable MSI = " __stringify(QUIRK_NO_MSI)
Stefan Richter28897fb2011-09-19 00:17:37 +0200354 ", TI SLLZ059 erratum = " __stringify(QUIRK_TI_SLLZ059)
Andy Leisersonbe8dcab2013-04-24 09:10:32 -0700355 ", IR wake unreliable = " __stringify(QUIRK_IR_WAKE)
Peter Hurleybd972682013-04-28 23:24:08 +0200356 ", phy LCtrl timeout = " __stringify(QUIRK_PHY_LCTRL_TIMEOUT)
Stefan Richter3e9cc2f2010-02-21 17:58:29 +0100357 ")");
358
Stefan Richtera007bb82008-04-07 22:33:35 +0200359#define OHCI_PARAM_DEBUG_AT_AR 1
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100360#define OHCI_PARAM_DEBUG_SELFIDS 2
Stefan Richtera007bb82008-04-07 22:33:35 +0200361#define OHCI_PARAM_DEBUG_IRQS 4
362#define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100363
364static int param_debug;
365module_param_named(debug, param_debug, int, 0644);
366MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100367 ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
Stefan Richtera007bb82008-04-07 22:33:35 +0200368 ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
369 ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
370 ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100371 ", or a combination, or all = -1)");
372
Lubomir Rintel8bc588e2013-12-22 11:34:22 +0100373static bool param_remote_dma;
374module_param_named(remote_dma, param_remote_dma, bool, 0444);
375MODULE_PARM_DESC(remote_dma, "Enable unfiltered remote DMA (default = N)");
376
Stefan Richter64d21722011-12-20 21:32:46 +0100377static void log_irqs(struct fw_ohci *ohci, u32 evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100378{
Stefan Richtera007bb82008-04-07 22:33:35 +0200379 if (likely(!(param_debug &
380 (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100381 return;
382
Stefan Richtera007bb82008-04-07 22:33:35 +0200383 if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
384 !(evt & OHCI1394_busReset))
385 return;
386
Peter Hurleyde97cb62013-03-26 11:54:06 -0400387 ohci_notice(ohci, "IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
Stefan Richter161b96e2008-06-14 14:23:43 +0200388 evt & OHCI1394_selfIDComplete ? " selfID" : "",
389 evt & OHCI1394_RQPkt ? " AR_req" : "",
390 evt & OHCI1394_RSPkt ? " AR_resp" : "",
391 evt & OHCI1394_reqTxComplete ? " AT_req" : "",
392 evt & OHCI1394_respTxComplete ? " AT_resp" : "",
393 evt & OHCI1394_isochRx ? " IR" : "",
394 evt & OHCI1394_isochTx ? " IT" : "",
395 evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
396 evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
Clemens Ladischa48777e2010-06-10 08:33:07 +0200397 evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
Jay Fenlason5ed1f322009-11-17 12:29:17 -0500398 evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200399 evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
Clemens Ladischf117a3e2011-01-10 17:21:35 +0100400 evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
Stefan Richter161b96e2008-06-14 14:23:43 +0200401 evt & OHCI1394_busReset ? " busReset" : "",
402 evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
403 OHCI1394_RSPkt | OHCI1394_reqTxComplete |
404 OHCI1394_respTxComplete | OHCI1394_isochRx |
405 OHCI1394_isochTx | OHCI1394_postedWriteErr |
Clemens Ladischa48777e2010-06-10 08:33:07 +0200406 OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
407 OHCI1394_cycleInconsistent |
Stefan Richter161b96e2008-06-14 14:23:43 +0200408 OHCI1394_regAccessFail | OHCI1394_busReset)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100409 ? " ?" : "");
410}
411
412static const char *speed[] = {
413 [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
414};
415static const char *power[] = {
416 [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
417 [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
418};
419static const char port[] = { '.', '-', 'p', 'c', };
420
421static char _p(u32 *s, int shift)
422{
423 return port[*s >> shift & 3];
424}
425
Stefan Richter64d21722011-12-20 21:32:46 +0100426static void log_selfids(struct fw_ohci *ohci, int generation, int self_id_count)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100427{
Stefan Richter64d21722011-12-20 21:32:46 +0100428 u32 *s;
429
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100430 if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
431 return;
432
Peter Hurleyde97cb62013-03-26 11:54:06 -0400433 ohci_notice(ohci, "%d selfIDs, generation %d, local node ID %04x\n",
434 self_id_count, generation, ohci->node_id);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100435
Stefan Richter64d21722011-12-20 21:32:46 +0100436 for (s = ohci->self_id_buffer; self_id_count--; ++s)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100437 if ((*s & 1 << 23) == 0)
Peter Hurleyde97cb62013-03-26 11:54:06 -0400438 ohci_notice(ohci,
439 "selfID 0: %08x, phy %d [%c%c%c] %s gc=%d %s %s%s%s\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200440 *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
441 speed[*s >> 14 & 3], *s >> 16 & 63,
442 power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
443 *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100444 else
Peter Hurleyde97cb62013-03-26 11:54:06 -0400445 ohci_notice(ohci,
Stefan Richter64d21722011-12-20 21:32:46 +0100446 "selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
Stefan Richter161b96e2008-06-14 14:23:43 +0200447 *s, *s >> 24 & 63,
448 _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
449 _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100450}
451
452static const char *evts[] = {
453 [0x00] = "evt_no_status", [0x01] = "-reserved-",
454 [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
455 [0x04] = "evt_underrun", [0x05] = "evt_overrun",
456 [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
457 [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
458 [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
459 [0x0c] = "-reserved-", [0x0d] = "-reserved-",
460 [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
461 [0x10] = "-reserved-", [0x11] = "ack_complete",
462 [0x12] = "ack_pending ", [0x13] = "-reserved-",
463 [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
464 [0x16] = "ack_busy_B", [0x17] = "-reserved-",
465 [0x18] = "-reserved-", [0x19] = "-reserved-",
466 [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
467 [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
468 [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
469 [0x20] = "pending/cancelled",
470};
471static const char *tcodes[] = {
472 [0x0] = "QW req", [0x1] = "BW req",
473 [0x2] = "W resp", [0x3] = "-reserved-",
474 [0x4] = "QR req", [0x5] = "BR req",
475 [0x6] = "QR resp", [0x7] = "BR resp",
476 [0x8] = "cycle start", [0x9] = "Lk req",
477 [0xa] = "async stream packet", [0xb] = "Lk resp",
478 [0xc] = "-reserved-", [0xd] = "-reserved-",
479 [0xe] = "link internal", [0xf] = "-reserved-",
480};
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100481
Stefan Richter64d21722011-12-20 21:32:46 +0100482static void log_ar_at_event(struct fw_ohci *ohci,
483 char dir, int speed, u32 *header, int evt)
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100484{
485 int tcode = header[0] >> 4 & 0xf;
486 char specific[12];
487
488 if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
489 return;
490
491 if (unlikely(evt >= ARRAY_SIZE(evts)))
492 evt = 0x1f;
493
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200494 if (evt == OHCI1394_evt_bus_reset) {
Peter Hurleyde97cb62013-03-26 11:54:06 -0400495 ohci_notice(ohci, "A%c evt_bus_reset, generation %d\n",
496 dir, (header[2] >> 16) & 0xff);
Stefan Richter08ddb2f2008-04-11 00:51:15 +0200497 return;
498 }
499
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100500 switch (tcode) {
501 case 0x0: case 0x6: case 0x8:
502 snprintf(specific, sizeof(specific), " = %08x",
503 be32_to_cpu((__force __be32)header[3]));
504 break;
505 case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
506 snprintf(specific, sizeof(specific), " %x,%x",
507 header[3] >> 16, header[3] & 0xffff);
508 break;
509 default:
510 specific[0] = '\0';
511 }
512
513 switch (tcode) {
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100514 case 0xa:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400515 ohci_notice(ohci, "A%c %s, %s\n",
516 dir, evts[evt], tcodes[tcode]);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100517 break;
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100518 case 0xe:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400519 ohci_notice(ohci, "A%c %s, PHY %08x %08x\n",
520 dir, evts[evt], header[1], header[2]);
Clemens Ladisch5b06db12010-11-30 08:24:47 +0100521 break;
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100522 case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400523 ohci_notice(ohci,
524 "A%c spd %x tl %02x, %04x -> %04x, %s, %s, %04x%08x%s\n",
525 dir, speed, header[0] >> 10 & 0x3f,
526 header[1] >> 16, header[0] >> 16, evts[evt],
527 tcodes[tcode], header[1] & 0xffff, header[2], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100528 break;
529 default:
Peter Hurleyde97cb62013-03-26 11:54:06 -0400530 ohci_notice(ohci,
531 "A%c spd %x tl %02x, %04x -> %04x, %s, %s%s\n",
532 dir, speed, header[0] >> 10 & 0x3f,
533 header[1] >> 16, header[0] >> 16, evts[evt],
534 tcodes[tcode], specific);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100535 }
536}
537
Adrian Bunk95688e92007-01-22 19:17:37 +0100538static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
Kristian Høgsberged568912006-12-19 19:58:35 -0500539{
540 writel(data, ohci->registers + offset);
541}
542
Adrian Bunk95688e92007-01-22 19:17:37 +0100543static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
Kristian Høgsberged568912006-12-19 19:58:35 -0500544{
545 return readl(ohci->registers + offset);
546}
547
Adrian Bunk95688e92007-01-22 19:17:37 +0100548static inline void flush_writes(const struct fw_ohci *ohci)
Kristian Høgsberged568912006-12-19 19:58:35 -0500549{
550 /* Do a dummy read to flush writes. */
551 reg_read(ohci, OHCI1394_Version);
552}
553
Stefan Richterb14c3692011-06-21 15:24:26 +0200554/*
555 * Beware! read_phy_reg(), write_phy_reg(), update_phy_reg(), and
556 * read_paged_phy_reg() require the caller to hold ohci->phy_reg_mutex.
557 * In other words, only use ohci_read_phy_reg() and ohci_update_phy_reg()
558 * directly. Exceptions are intrinsically serialized contexts like pci_probe.
559 */
Stefan Richter35d999b2010-04-10 16:04:56 +0200560static int read_phy_reg(struct fw_ohci *ohci, int addr)
Kristian Høgsberged568912006-12-19 19:58:35 -0500561{
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200562 u32 val;
Stefan Richter35d999b2010-04-10 16:04:56 +0200563 int i;
Kristian Høgsberged568912006-12-19 19:58:35 -0500564
565 reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200566 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200567 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200568 if (!~val)
569 return -ENODEV; /* Card was ejected. */
570
Stefan Richter35d999b2010-04-10 16:04:56 +0200571 if (val & OHCI1394_PhyControl_ReadDone)
572 return OHCI1394_PhyControl_ReadData(val);
573
Clemens Ladisch153e3972010-06-10 08:22:07 +0200574 /*
575 * Try a few times without waiting. Sleeping is necessary
576 * only when the link/PHY interface is busy.
577 */
578 if (i >= 3)
579 msleep(1);
Kristian Høgsberged568912006-12-19 19:58:35 -0500580 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400581 ohci_err(ohci, "failed to read phy reg %d\n", addr);
582 dump_stack();
Kristian Høgsberged568912006-12-19 19:58:35 -0500583
Stefan Richter35d999b2010-04-10 16:04:56 +0200584 return -EBUSY;
585}
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200586
Stefan Richter35d999b2010-04-10 16:04:56 +0200587static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
588{
589 int i;
590
591 reg_write(ohci, OHCI1394_PhyControl,
592 OHCI1394_PhyControl_Write(addr, val));
Clemens Ladisch153e3972010-06-10 08:22:07 +0200593 for (i = 0; i < 3 + 100; i++) {
Stefan Richter35d999b2010-04-10 16:04:56 +0200594 val = reg_read(ohci, OHCI1394_PhyControl);
Stefan Richter215fa442011-06-22 21:05:08 +0200595 if (!~val)
596 return -ENODEV; /* Card was ejected. */
597
Stefan Richter35d999b2010-04-10 16:04:56 +0200598 if (!(val & OHCI1394_PhyControl_WritePending))
599 return 0;
600
Clemens Ladisch153e3972010-06-10 08:22:07 +0200601 if (i >= 3)
602 msleep(1);
Stefan Richter35d999b2010-04-10 16:04:56 +0200603 }
Peter Hurley6fe9efb2013-03-27 06:57:40 -0400604 ohci_err(ohci, "failed to write phy reg %d, val %u\n", addr, val);
605 dump_stack();
Stefan Richter35d999b2010-04-10 16:04:56 +0200606
607 return -EBUSY;
Clemens Ladisch4a96b4f2010-04-04 15:19:52 +0200608}
609
Stefan Richter02d37be2010-07-08 16:09:06 +0200610static int update_phy_reg(struct fw_ohci *ohci, int addr,
611 int clear_bits, int set_bits)
Kristian Høgsberged568912006-12-19 19:58:35 -0500612{
Stefan Richter02d37be2010-07-08 16:09:06 +0200613 int ret = read_phy_reg(ohci, addr);
Stefan Richter35d999b2010-04-10 16:04:56 +0200614 if (ret < 0)
615 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500616
Clemens Ladische7014da2010-04-01 16:40:18 +0200617 /*
618 * The interrupt status bits are cleared by writing a one bit.
619 * Avoid clearing them unless explicitly requested in set_bits.
620 */
621 if (addr == 5)
622 clear_bits |= PHY_INT_STATUS_BITS;
Kristian Høgsberged568912006-12-19 19:58:35 -0500623
Stefan Richter35d999b2010-04-10 16:04:56 +0200624 return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
Kristian Høgsberged568912006-12-19 19:58:35 -0500625}
626
Stefan Richter35d999b2010-04-10 16:04:56 +0200627static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200628{
Stefan Richter35d999b2010-04-10 16:04:56 +0200629 int ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200630
Stefan Richter02d37be2010-07-08 16:09:06 +0200631 ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
Stefan Richter35d999b2010-04-10 16:04:56 +0200632 if (ret < 0)
633 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +0200634
Stefan Richter35d999b2010-04-10 16:04:56 +0200635 return read_phy_reg(ohci, addr);
Kristian Høgsberged568912006-12-19 19:58:35 -0500636}
637
Stefan Richter02d37be2010-07-08 16:09:06 +0200638static int ohci_read_phy_reg(struct fw_card *card, int addr)
639{
640 struct fw_ohci *ohci = fw_ohci(card);
641 int ret;
642
643 mutex_lock(&ohci->phy_reg_mutex);
644 ret = read_phy_reg(ohci, addr);
645 mutex_unlock(&ohci->phy_reg_mutex);
646
647 return ret;
648}
649
Kristian Høgsberged568912006-12-19 19:58:35 -0500650static int ohci_update_phy_reg(struct fw_card *card, int addr,
651 int clear_bits, int set_bits)
652{
653 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter02d37be2010-07-08 16:09:06 +0200654 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500655
Stefan Richter02d37be2010-07-08 16:09:06 +0200656 mutex_lock(&ohci->phy_reg_mutex);
657 ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
658 mutex_unlock(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -0500659
Stefan Richter02d37be2010-07-08 16:09:06 +0200660 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -0500661}
662
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100663static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
Kristian Høgsberged568912006-12-19 19:58:35 -0500664{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100665 return page_private(ctx->pages[i]);
666}
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500667
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100668static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
669{
670 struct descriptor *d;
671
672 d = &ctx->descriptors[index];
673 d->branch_address &= cpu_to_le32(~0xf);
674 d->res_count = cpu_to_le16(PAGE_SIZE);
675 d->transfer_status = 0;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500676
Stefan Richter071595e2010-07-27 13:20:33 +0200677 wmb(); /* finish init of new descriptors before branch_address update */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100678 d = &ctx->descriptors[ctx->last_buffer_index];
679 d->branch_address |= cpu_to_le32(1);
680
681 ctx->last_buffer_index = index;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500682
Kristian Høgsberga77754a2007-05-07 20:33:35 -0400683 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch837596a2010-10-25 11:42:42 +0200684}
685
Jay Fenlasona55709b2008-10-22 15:59:42 -0400686static void ar_context_release(struct ar_context *ctx)
687{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100688 unsigned int i;
Jay Fenlasona55709b2008-10-22 15:59:42 -0400689
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100690 if (ctx->buffer)
691 vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
692
693 for (i = 0; i < AR_BUFFERS; i++)
694 if (ctx->pages[i]) {
695 dma_unmap_page(ctx->ohci->card.device,
696 ar_buffer_bus(ctx, i),
697 PAGE_SIZE, DMA_FROM_DEVICE);
698 __free_page(ctx->pages[i]);
699 }
700}
701
702static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
703{
Stefan Richter64d21722011-12-20 21:32:46 +0100704 struct fw_ohci *ohci = ctx->ohci;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100705
Stefan Richter64d21722011-12-20 21:32:46 +0100706 if (reg_read(ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
707 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
708 flush_writes(ohci);
709
Peter Hurleyde97cb62013-03-26 11:54:06 -0400710 ohci_err(ohci, "AR error: %s; DMA stopped\n", error_msg);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400711 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100712 /* FIXME: restart? */
713}
714
715static inline unsigned int ar_next_buffer_index(unsigned int index)
716{
717 return (index + 1) % AR_BUFFERS;
718}
719
720static inline unsigned int ar_prev_buffer_index(unsigned int index)
721{
722 return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
723}
724
725static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
726{
727 return ar_next_buffer_index(ctx->last_buffer_index);
728}
729
730/*
731 * We search for the buffer that contains the last AR packet DMA data written
732 * by the controller.
733 */
734static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
735 unsigned int *buffer_offset)
736{
737 unsigned int i, next_i, last = ctx->last_buffer_index;
738 __le16 res_count, next_res_count;
739
740 i = ar_first_buffer_index(ctx);
741 res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
742
743 /* A buffer that is not yet completely filled must be the last one. */
744 while (i != last && res_count == 0) {
745
746 /* Peek at the next descriptor. */
747 next_i = ar_next_buffer_index(i);
748 rmb(); /* read descriptors in order */
749 next_res_count = ACCESS_ONCE(
750 ctx->descriptors[next_i].res_count);
751 /*
752 * If the next descriptor is still empty, we must stop at this
753 * descriptor.
754 */
755 if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
756 /*
757 * The exception is when the DMA data for one packet is
758 * split over three buffers; in this case, the middle
759 * buffer's descriptor might be never updated by the
760 * controller and look still empty, and we have to peek
761 * at the third one.
762 */
763 if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
764 next_i = ar_next_buffer_index(next_i);
765 rmb();
766 next_res_count = ACCESS_ONCE(
767 ctx->descriptors[next_i].res_count);
768 if (next_res_count != cpu_to_le16(PAGE_SIZE))
769 goto next_buffer_is_active;
770 }
771
772 break;
773 }
774
775next_buffer_is_active:
776 i = next_i;
777 res_count = next_res_count;
778 }
779
780 rmb(); /* read res_count before the DMA data */
781
782 *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
783 if (*buffer_offset > PAGE_SIZE) {
784 *buffer_offset = 0;
785 ar_context_abort(ctx, "corrupted descriptor");
786 }
787
788 return i;
789}
790
791static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
792 unsigned int end_buffer_index,
793 unsigned int end_buffer_offset)
794{
795 unsigned int i;
796
797 i = ar_first_buffer_index(ctx);
798 while (i != end_buffer_index) {
799 dma_sync_single_for_cpu(ctx->ohci->card.device,
800 ar_buffer_bus(ctx, i),
801 PAGE_SIZE, DMA_FROM_DEVICE);
802 i = ar_next_buffer_index(i);
803 }
804 if (end_buffer_offset > 0)
805 dma_sync_single_for_cpu(ctx->ohci->card.device,
806 ar_buffer_bus(ctx, i),
807 end_buffer_offset, DMA_FROM_DEVICE);
Jay Fenlasona55709b2008-10-22 15:59:42 -0400808}
809
Stefan Richter11bf20a2008-03-01 02:47:15 +0100810#if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
811#define cond_le32_to_cpu(v) \
Stefan Richter4a635592010-02-21 17:58:01 +0100812 (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
Stefan Richter11bf20a2008-03-01 02:47:15 +0100813#else
814#define cond_le32_to_cpu(v) le32_to_cpu(v)
815#endif
816
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500817static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
Kristian Høgsberged568912006-12-19 19:58:35 -0500818{
Kristian Høgsberged568912006-12-19 19:58:35 -0500819 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500820 struct fw_packet p;
821 u32 status, length, tcode;
Stefan Richter43286562008-03-11 21:22:26 +0100822 int evt;
Kristian Høgsberg0edeefd2007-01-26 00:38:49 -0500823
Stefan Richter11bf20a2008-03-01 02:47:15 +0100824 p.header[0] = cond_le32_to_cpu(buffer[0]);
825 p.header[1] = cond_le32_to_cpu(buffer[1]);
826 p.header[2] = cond_le32_to_cpu(buffer[2]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500827
828 tcode = (p.header[0] >> 4) & 0x0f;
829 switch (tcode) {
830 case TCODE_WRITE_QUADLET_REQUEST:
831 case TCODE_READ_QUADLET_RESPONSE:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500832 p.header[3] = (__force __u32) buffer[3];
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500833 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500834 p.payload_length = 0;
835 break;
836
837 case TCODE_READ_BLOCK_REQUEST :
Stefan Richter11bf20a2008-03-01 02:47:15 +0100838 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500839 p.header_length = 16;
840 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500841 break;
842
843 case TCODE_WRITE_BLOCK_REQUEST:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500844 case TCODE_READ_BLOCK_RESPONSE:
845 case TCODE_LOCK_REQUEST:
846 case TCODE_LOCK_RESPONSE:
Stefan Richter11bf20a2008-03-01 02:47:15 +0100847 p.header[3] = cond_le32_to_cpu(buffer[3]);
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500848 p.header_length = 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500849 p.payload_length = p.header[3] >> 16;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100850 if (p.payload_length > MAX_ASYNC_PAYLOAD) {
851 ar_context_abort(ctx, "invalid packet length");
852 return NULL;
853 }
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500854 break;
855
856 case TCODE_WRITE_RESPONSE:
857 case TCODE_READ_QUADLET_REQUEST:
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500858 case OHCI_TCODE_PHY_PACKET:
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500859 p.header_length = 12;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500860 p.payload_length = 0;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500861 break;
Stefan Richterccff9622008-05-31 19:36:06 +0200862
863 default:
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100864 ar_context_abort(ctx, "invalid tcode");
865 return NULL;
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500866 }
867
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500868 p.payload = (void *) buffer + p.header_length;
869
870 /* FIXME: What to do about evt_* errors? */
871 length = (p.header_length + p.payload_length + 3) / 4;
Stefan Richter11bf20a2008-03-01 02:47:15 +0100872 status = cond_le32_to_cpu(buffer[length]);
Stefan Richter43286562008-03-11 21:22:26 +0100873 evt = (status >> 16) & 0x1f;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500874
Stefan Richter43286562008-03-11 21:22:26 +0100875 p.ack = evt - 16;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500876 p.speed = (status >> 21) & 0x7;
877 p.timestamp = status & 0xffff;
878 p.generation = ohci->request_generation;
Kristian Høgsberged568912006-12-19 19:58:35 -0500879
Stefan Richter64d21722011-12-20 21:32:46 +0100880 log_ar_at_event(ohci, 'R', p.speed, p.header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +0100881
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400882 /*
Stefan Richtera4dc0902010-08-28 14:21:26 +0200883 * Several controllers, notably from NEC and VIA, forget to
884 * write ack_complete status at PHY packet reception.
885 */
886 if (evt == OHCI1394_evt_no_status &&
887 (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
888 p.ack = ACK_COMPLETE;
889
890 /*
891 * The OHCI bus reset handler synthesizes a PHY packet with
Kristian Høgsberged568912006-12-19 19:58:35 -0500892 * the new generation number when a bus reset happens (see
893 * section 8.4.2.3). This helps us determine when a request
894 * was received and make sure we send the response in the same
895 * generation. We only need this for requests; for responses
896 * we use the unique tlabel for finding the matching
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400897 * request.
Stefan Richterd34316a2008-04-12 22:31:25 +0200898 *
899 * Alas some chips sometimes emit bus reset packets with a
900 * wrong generation. We set the correct generation for these
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +0200901 * at a slightly incorrect time (in bus_reset_work).
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400902 */
Stefan Richterd34316a2008-04-12 22:31:25 +0200903 if (evt == OHCI1394_evt_bus_reset) {
Stefan Richter4a635592010-02-21 17:58:01 +0100904 if (!(ohci->quirks & QUIRK_RESET_PACKET))
Stefan Richterd34316a2008-04-12 22:31:25 +0200905 ohci->request_generation = (p.header[2] >> 16) & 0xff;
906 } else if (ctx == &ohci->ar_request_ctx) {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500907 fw_core_handle_request(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200908 } else {
Kristian Høgsberg2639a6f2007-01-26 00:37:57 -0500909 fw_core_handle_response(&ohci->card, &p);
Stefan Richterd34316a2008-04-12 22:31:25 +0200910 }
Kristian Høgsberged568912006-12-19 19:58:35 -0500911
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500912 return buffer + length + 1;
913}
Kristian Høgsberged568912006-12-19 19:58:35 -0500914
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100915static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
916{
917 void *next;
918
919 while (p < end) {
920 next = handle_ar_packet(ctx, p);
921 if (!next)
922 return p;
923 p = next;
924 }
925
926 return p;
927}
928
929static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
930{
931 unsigned int i;
932
933 i = ar_first_buffer_index(ctx);
934 while (i != end_buffer) {
935 dma_sync_single_for_device(ctx->ohci->card.device,
936 ar_buffer_bus(ctx, i),
937 PAGE_SIZE, DMA_FROM_DEVICE);
938 ar_context_link_page(ctx, i);
939 i = ar_next_buffer_index(i);
940 }
941}
942
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500943static void ar_context_tasklet(unsigned long data)
944{
945 struct ar_context *ctx = (struct ar_context *)data;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100946 unsigned int end_buffer_index, end_buffer_offset;
947 void *p, *end;
Kristian Høgsberged568912006-12-19 19:58:35 -0500948
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100949 p = ctx->pointer;
950 if (!p)
951 return;
Kristian Høgsberged568912006-12-19 19:58:35 -0500952
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100953 end_buffer_index = ar_search_last_active_buffer(ctx,
954 &end_buffer_offset);
955 ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
956 end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500957
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100958 if (end_buffer_index < ar_first_buffer_index(ctx)) {
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400959 /*
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100960 * The filled part of the overall buffer wraps around; handle
961 * all packets up to the buffer end here. If the last packet
962 * wraps around, its tail will be visible after the buffer end
963 * because the buffer start pages are mapped there again.
Kristian Høgsbergc781c062007-05-07 20:33:32 -0400964 */
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100965 void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
966 p = handle_ar_packets(ctx, p, buffer_end);
967 if (p < buffer_end)
968 goto error;
969 /* adjust p to point back into the actual buffer */
970 p -= AR_BUFFERS * PAGE_SIZE;
Kristian Høgsberg32b46092007-02-06 14:49:30 -0500971 }
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100972
973 p = handle_ar_packets(ctx, p, end);
974 if (p != end) {
975 if (p > end)
976 ar_context_abort(ctx, "inconsistent descriptor");
977 goto error;
978 }
979
980 ctx->pointer = p;
981 ar_recycle_buffers(ctx, end_buffer_index);
982
983 return;
984
985error:
986 ctx->pointer = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -0500987}
988
Clemens Ladischec766a72010-11-30 08:25:17 +0100989static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
990 unsigned int descriptors_offset, u32 regs)
Kristian Høgsberged568912006-12-19 19:58:35 -0500991{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +0100992 unsigned int i;
993 dma_addr_t dma_addr;
994 struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
995 struct descriptor *d;
Kristian Høgsberged568912006-12-19 19:58:35 -0500996
Kristian Høgsberg72e318e2007-02-06 14:49:31 -0500997 ctx->regs = regs;
998 ctx->ohci = ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -0500999 tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
1000
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001001 for (i = 0; i < AR_BUFFERS; i++) {
1002 ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
1003 if (!ctx->pages[i])
1004 goto out_of_memory;
1005 dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
1006 0, PAGE_SIZE, DMA_FROM_DEVICE);
1007 if (dma_mapping_error(ohci->card.device, dma_addr)) {
1008 __free_page(ctx->pages[i]);
1009 ctx->pages[i] = NULL;
1010 goto out_of_memory;
1011 }
1012 set_page_private(ctx->pages[i], dma_addr);
1013 }
1014
1015 for (i = 0; i < AR_BUFFERS; i++)
1016 pages[i] = ctx->pages[i];
1017 for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
1018 pages[AR_BUFFERS + i] = ctx->pages[i];
1019 ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
Clemens Ladisch14271302011-01-13 10:12:17 +01001020 -1, PAGE_KERNEL);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001021 if (!ctx->buffer)
1022 goto out_of_memory;
1023
Clemens Ladischec766a72010-11-30 08:25:17 +01001024 ctx->descriptors = ohci->misc_buffer + descriptors_offset;
1025 ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001026
1027 for (i = 0; i < AR_BUFFERS; i++) {
1028 d = &ctx->descriptors[i];
1029 d->req_count = cpu_to_le16(PAGE_SIZE);
1030 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
1031 DESCRIPTOR_STATUS |
1032 DESCRIPTOR_BRANCH_ALWAYS);
1033 d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
1034 d->branch_address = cpu_to_le32(ctx->descriptors_bus +
1035 ar_next_buffer_index(i) * sizeof(struct descriptor));
1036 }
Kristian Høgsberg32b46092007-02-06 14:49:30 -05001037
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001038 return 0;
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001039
1040out_of_memory:
1041 ar_context_release(ctx);
1042
1043 return -ENOMEM;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001044}
1045
1046static void ar_context_run(struct ar_context *ctx)
1047{
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001048 unsigned int i;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001049
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001050 for (i = 0; i < AR_BUFFERS; i++)
1051 ar_context_link_page(ctx, i);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04001052
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01001053 ctx->pointer = ctx->buffer;
1054
1055 reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001056 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
Kristian Høgsberged568912006-12-19 19:58:35 -05001057}
Stefan Richter373b2ed2007-03-04 14:45:18 +01001058
Stefan Richter53dca512008-12-14 21:47:04 +01001059static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001060{
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001061 __le16 branch;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001062
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001063 branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001064
1065 /* figure out which descriptor the branch address goes in */
Clemens Ladisch0ff8fbc2011-04-12 07:54:59 +02001066 if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001067 return d;
1068 else
1069 return d + z - 1;
1070}
1071
Kristian Høgsberg30200732007-02-16 17:34:39 -05001072static void context_tasklet(unsigned long data)
1073{
1074 struct context *ctx = (struct context *) data;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001075 struct descriptor *d, *last;
1076 u32 address;
1077 int z;
David Moorefe5ca632008-01-06 17:21:41 -05001078 struct descriptor_buffer *desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001079
David Moorefe5ca632008-01-06 17:21:41 -05001080 desc = list_entry(ctx->buffer_list.next,
1081 struct descriptor_buffer, list);
1082 last = ctx->last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001083 while (last->branch_address != 0) {
David Moorefe5ca632008-01-06 17:21:41 -05001084 struct descriptor_buffer *old_desc = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001085 address = le32_to_cpu(last->branch_address);
1086 z = address & 0xf;
David Moorefe5ca632008-01-06 17:21:41 -05001087 address &= ~0xf;
Clemens Ladischa572e682011-10-15 23:12:23 +02001088 ctx->current_bus = address;
David Moorefe5ca632008-01-06 17:21:41 -05001089
1090 /* If the branch address points to a buffer outside of the
1091 * current buffer, advance to the next buffer. */
1092 if (address < desc->buffer_bus ||
1093 address >= desc->buffer_bus + desc->used)
1094 desc = list_entry(desc->list.next,
1095 struct descriptor_buffer, list);
1096 d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001097 last = find_branch_descriptor(d, z);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001098
1099 if (!ctx->callback(ctx, d, last))
1100 break;
1101
David Moorefe5ca632008-01-06 17:21:41 -05001102 if (old_desc != desc) {
1103 /* If we've advanced to the next buffer, move the
1104 * previous buffer to the free list. */
1105 unsigned long flags;
1106 old_desc->used = 0;
1107 spin_lock_irqsave(&ctx->ohci->lock, flags);
1108 list_move_tail(&old_desc->list, &ctx->buffer_list);
1109 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1110 }
1111 ctx->last = last;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001112 }
1113}
1114
David Moorefe5ca632008-01-06 17:21:41 -05001115/*
1116 * Allocate a new buffer and add it to the list of free buffers for this
1117 * context. Must be called with ohci->lock held.
1118 */
Stefan Richter53dca512008-12-14 21:47:04 +01001119static int context_add_buffer(struct context *ctx)
David Moorefe5ca632008-01-06 17:21:41 -05001120{
1121 struct descriptor_buffer *desc;
Stefan Richterf5101d582008-03-14 00:27:49 +01001122 dma_addr_t uninitialized_var(bus_addr);
David Moorefe5ca632008-01-06 17:21:41 -05001123 int offset;
1124
1125 /*
1126 * 16MB of descriptors should be far more than enough for any DMA
1127 * program. This will catch run-away userspace or DoS attacks.
1128 */
1129 if (ctx->total_allocation >= 16*1024*1024)
1130 return -ENOMEM;
1131
1132 desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
1133 &bus_addr, GFP_ATOMIC);
1134 if (!desc)
1135 return -ENOMEM;
1136
1137 offset = (void *)&desc->buffer - (void *)desc;
1138 desc->buffer_size = PAGE_SIZE - offset;
1139 desc->buffer_bus = bus_addr + offset;
1140 desc->used = 0;
1141
1142 list_add_tail(&desc->list, &ctx->buffer_list);
1143 ctx->total_allocation += PAGE_SIZE;
1144
1145 return 0;
1146}
1147
Stefan Richter53dca512008-12-14 21:47:04 +01001148static int context_init(struct context *ctx, struct fw_ohci *ohci,
1149 u32 regs, descriptor_callback_t callback)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001150{
1151 ctx->ohci = ohci;
1152 ctx->regs = regs;
David Moorefe5ca632008-01-06 17:21:41 -05001153 ctx->total_allocation = 0;
1154
1155 INIT_LIST_HEAD(&ctx->buffer_list);
1156 if (context_add_buffer(ctx) < 0)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001157 return -ENOMEM;
1158
David Moorefe5ca632008-01-06 17:21:41 -05001159 ctx->buffer_tail = list_entry(ctx->buffer_list.next,
1160 struct descriptor_buffer, list);
1161
Kristian Høgsberg30200732007-02-16 17:34:39 -05001162 tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
1163 ctx->callback = callback;
1164
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001165 /*
1166 * We put a dummy descriptor in the buffer that has a NULL
Kristian Høgsberg30200732007-02-16 17:34:39 -05001167 * branch address and looks like it's been sent. That way we
David Moorefe5ca632008-01-06 17:21:41 -05001168 * have a descriptor to append DMA programs to.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001169 */
David Moorefe5ca632008-01-06 17:21:41 -05001170 memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
1171 ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
1172 ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
1173 ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
1174 ctx->last = ctx->buffer_tail->buffer;
1175 ctx->prev = ctx->buffer_tail->buffer;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001176 ctx->prev_z = 1;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001177
1178 return 0;
1179}
1180
Stefan Richter53dca512008-12-14 21:47:04 +01001181static void context_release(struct context *ctx)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001182{
1183 struct fw_card *card = &ctx->ohci->card;
David Moorefe5ca632008-01-06 17:21:41 -05001184 struct descriptor_buffer *desc, *tmp;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001185
David Moorefe5ca632008-01-06 17:21:41 -05001186 list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
1187 dma_free_coherent(card->device, PAGE_SIZE, desc,
1188 desc->buffer_bus -
1189 ((void *)&desc->buffer - (void *)desc));
Kristian Høgsberg30200732007-02-16 17:34:39 -05001190}
1191
David Moorefe5ca632008-01-06 17:21:41 -05001192/* Must be called with ohci->lock held */
Stefan Richter53dca512008-12-14 21:47:04 +01001193static struct descriptor *context_get_descriptors(struct context *ctx,
1194 int z, dma_addr_t *d_bus)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001195{
David Moorefe5ca632008-01-06 17:21:41 -05001196 struct descriptor *d = NULL;
1197 struct descriptor_buffer *desc = ctx->buffer_tail;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001198
David Moorefe5ca632008-01-06 17:21:41 -05001199 if (z * sizeof(*d) > desc->buffer_size)
1200 return NULL;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001201
David Moorefe5ca632008-01-06 17:21:41 -05001202 if (z * sizeof(*d) > desc->buffer_size - desc->used) {
1203 /* No room for the descriptor in this buffer, so advance to the
1204 * next one. */
1205
1206 if (desc->list.next == &ctx->buffer_list) {
1207 /* If there is no free buffer next in the list,
1208 * allocate one. */
1209 if (context_add_buffer(ctx) < 0)
1210 return NULL;
1211 }
1212 desc = list_entry(desc->list.next,
1213 struct descriptor_buffer, list);
1214 ctx->buffer_tail = desc;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001215 }
1216
David Moorefe5ca632008-01-06 17:21:41 -05001217 d = desc->buffer + desc->used / sizeof(*d);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04001218 memset(d, 0, z * sizeof(*d));
David Moorefe5ca632008-01-06 17:21:41 -05001219 *d_bus = desc->buffer_bus + desc->used;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001220
1221 return d;
1222}
1223
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05001224static void context_run(struct context *ctx, u32 extra)
Kristian Høgsberg30200732007-02-16 17:34:39 -05001225{
1226 struct fw_ohci *ohci = ctx->ohci;
1227
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001228 reg_write(ohci, COMMAND_PTR(ctx->regs),
David Moorefe5ca632008-01-06 17:21:41 -05001229 le32_to_cpu(ctx->last->branch_address));
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001230 reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
1231 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001232 ctx->running = true;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001233 flush_writes(ohci);
1234}
1235
1236static void context_append(struct context *ctx,
1237 struct descriptor *d, int z, int extra)
1238{
1239 dma_addr_t d_bus;
David Moorefe5ca632008-01-06 17:21:41 -05001240 struct descriptor_buffer *desc = ctx->buffer_tail;
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001241 struct descriptor *d_branch;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001242
David Moorefe5ca632008-01-06 17:21:41 -05001243 d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001244
David Moorefe5ca632008-01-06 17:21:41 -05001245 desc->used += (z + extra) * sizeof(*d);
Stefan Richter071595e2010-07-27 13:20:33 +02001246
1247 wmb(); /* finish init of new descriptors before branch_address update */
Andy Leisersonbe8dcab2013-04-24 09:10:32 -07001248
1249 d_branch = find_branch_descriptor(ctx->prev, ctx->prev_z);
1250 d_branch->branch_address = cpu_to_le32(d_bus | z);
1251
1252 /*
1253 * VT6306 incorrectly checks only the single descriptor at the
1254 * CommandPtr when the wake bit is written, so if it's a
1255 * multi-descriptor block starting with an INPUT_MORE, put a copy of
1256 * the branch address in the first descriptor.
1257 *
1258 * Not doing this for transmit contexts since not sure how it interacts
1259 * with skip addresses.
1260 */
1261 if (unlikely(ctx->ohci->quirks & QUIRK_IR_WAKE) &&
1262 d_branch != ctx->prev &&
1263 (ctx->prev->control & cpu_to_le16(DESCRIPTOR_CMD)) ==
1264 cpu_to_le16(DESCRIPTOR_INPUT_MORE)) {
1265 ctx->prev->branch_address = cpu_to_le32(d_bus | z);
1266 }
1267
1268 ctx->prev = d;
1269 ctx->prev_z = z;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001270}
1271
1272static void context_stop(struct context *ctx)
1273{
Stefan Richter64d21722011-12-20 21:32:46 +01001274 struct fw_ohci *ohci = ctx->ohci;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001275 u32 reg;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001276 int i;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001277
Stefan Richter64d21722011-12-20 21:32:46 +01001278 reg_write(ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
Clemens Ladisch386a4152010-12-24 14:42:46 +01001279 ctx->running = false;
Kristian Høgsberg30200732007-02-16 17:34:39 -05001280
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001281 for (i = 0; i < 1000; i++) {
Stefan Richter64d21722011-12-20 21:32:46 +01001282 reg = reg_read(ohci, CONTROL_SET(ctx->regs));
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001283 if ((reg & CONTEXT_ACTIVE) == 0)
Stefan Richterb0068542009-01-05 20:43:23 +01001284 return;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001285
Stefan Richter9ef28cc2011-06-12 14:30:57 +02001286 if (i)
1287 udelay(10);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05001288 }
Peter Hurleyde97cb62013-03-26 11:54:06 -04001289 ohci_err(ohci, "DMA context still active (0x%08x)\n", reg);
Kristian Høgsberg30200732007-02-16 17:34:39 -05001290}
Kristian Høgsberged568912006-12-19 19:58:35 -05001291
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001292struct driver_data {
Clemens Ladischda289472011-04-11 09:57:54 +02001293 u8 inline_data[8];
Kristian Høgsberged568912006-12-19 19:58:35 -05001294 struct fw_packet *packet;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001295};
1296
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001297/*
1298 * This function apppends a packet to the DMA queue for transmission.
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001299 * Must always be called with the ochi->lock held to ensure proper
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001300 * generation handling and locking around packet queue manipulation.
1301 */
Stefan Richter53dca512008-12-14 21:47:04 +01001302static int at_context_queue_packet(struct context *ctx,
1303 struct fw_packet *packet)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001304{
Kristian Høgsberged568912006-12-19 19:58:35 -05001305 struct fw_ohci *ohci = ctx->ohci;
Stefan Richter4b6d51e2007-10-21 11:20:07 +02001306 dma_addr_t d_bus, uninitialized_var(payload_bus);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001307 struct driver_data *driver_data;
1308 struct descriptor *d, *last;
1309 __le32 *header;
Kristian Høgsberged568912006-12-19 19:58:35 -05001310 int z, tcode;
1311
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001312 d = context_get_descriptors(ctx, 4, &d_bus);
1313 if (d == NULL) {
1314 packet->ack = RCODE_SEND_ERROR;
1315 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001316 }
1317
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001318 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001319 d[0].res_count = cpu_to_le16(packet->timestamp);
1320
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001321 /*
Adam Buchbinderb3834be2012-09-19 21:48:02 -04001322 * The DMA format for asynchronous link packets is different
Kristian Høgsberged568912006-12-19 19:58:35 -05001323 * from the IEEE1394 layout, so shift the fields around
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001324 * accordingly.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001325 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001326
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001327 tcode = (packet->header[0] >> 4) & 0x0f;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001328 header = (__le32 *) &d[1];
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001329 switch (tcode) {
1330 case TCODE_WRITE_QUADLET_REQUEST:
1331 case TCODE_WRITE_BLOCK_REQUEST:
1332 case TCODE_WRITE_RESPONSE:
1333 case TCODE_READ_QUADLET_REQUEST:
1334 case TCODE_READ_BLOCK_REQUEST:
1335 case TCODE_READ_QUADLET_RESPONSE:
1336 case TCODE_READ_BLOCK_RESPONSE:
1337 case TCODE_LOCK_REQUEST:
1338 case TCODE_LOCK_RESPONSE:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001339 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1340 (packet->speed << 16));
1341 header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
1342 (packet->header[0] & 0xffff0000));
1343 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001344
Kristian Høgsberged568912006-12-19 19:58:35 -05001345 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001346 header[3] = cpu_to_le32(packet->header[3]);
Kristian Høgsberged568912006-12-19 19:58:35 -05001347 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001348 header[3] = (__force __le32) packet->header[3];
1349
1350 d[0].req_count = cpu_to_le16(packet->header_length);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001351 break;
1352
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001353 case TCODE_LINK_INTERNAL:
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001354 header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
1355 (packet->speed << 16));
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001356 header[1] = cpu_to_le32(packet->header[1]);
1357 header[2] = cpu_to_le32(packet->header[2]);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001358 d[0].req_count = cpu_to_le16(12);
Stefan Richtercc550212010-07-18 13:00:50 +02001359
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001360 if (is_ping_packet(&packet->header[1]))
Stefan Richtercc550212010-07-18 13:00:50 +02001361 d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001362 break;
1363
Clemens Ladisch5b06db12010-11-30 08:24:47 +01001364 case TCODE_STREAM_DATA:
Jay Fenlasonf8c22872009-03-05 19:08:40 +01001365 header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
1366 (packet->speed << 16));
1367 header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
1368 d[0].req_count = cpu_to_le16(8);
1369 break;
1370
1371 default:
1372 /* BUG(); */
1373 packet->ack = RCODE_SEND_ERROR;
1374 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001375 }
1376
Clemens Ladischda289472011-04-11 09:57:54 +02001377 BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001378 driver_data = (struct driver_data *) &d[3];
1379 driver_data->packet = packet;
Kristian Høgsberg20d11672007-03-26 19:18:19 -04001380 packet->driver_data = driver_data;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001381
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001382 if (packet->payload_length > 0) {
Clemens Ladischda289472011-04-11 09:57:54 +02001383 if (packet->payload_length > sizeof(driver_data->inline_data)) {
1384 payload_bus = dma_map_single(ohci->card.device,
1385 packet->payload,
1386 packet->payload_length,
1387 DMA_TO_DEVICE);
1388 if (dma_mapping_error(ohci->card.device, payload_bus)) {
1389 packet->ack = RCODE_SEND_ERROR;
1390 return -1;
1391 }
1392 packet->payload_bus = payload_bus;
1393 packet->payload_mapped = true;
1394 } else {
1395 memcpy(driver_data->inline_data, packet->payload,
1396 packet->payload_length);
1397 payload_bus = d_bus + 3 * sizeof(*d);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001398 }
1399
1400 d[2].req_count = cpu_to_le16(packet->payload_length);
1401 d[2].data_address = cpu_to_le32(payload_bus);
1402 last = &d[2];
1403 z = 3;
1404 } else {
1405 last = &d[0];
1406 z = 2;
1407 }
1408
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001409 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
1410 DESCRIPTOR_IRQ_ALWAYS |
1411 DESCRIPTOR_BRANCH_ALWAYS);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001412
Stefan Richterb6258fc2011-02-26 15:08:35 +01001413 /* FIXME: Document how the locking works. */
1414 if (ohci->generation != packet->generation) {
Stefan Richter19593ff2009-10-14 20:40:10 +02001415 if (packet->payload_mapped)
Stefan Richterab88ca42007-08-29 19:40:28 +02001416 dma_unmap_single(ohci->card.device, payload_bus,
1417 packet->payload_length, DMA_TO_DEVICE);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001418 packet->ack = RCODE_GENERATION;
1419 return -1;
Kristian Høgsberged568912006-12-19 19:58:35 -05001420 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001421
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001422 context_append(ctx, d, z, 4 - z);
Kristian Høgsberged568912006-12-19 19:58:35 -05001423
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001424 if (ctx->running)
Clemens Ladisch13882a82011-05-02 09:33:56 +02001425 reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02001426 else
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001427 context_run(ctx, 0);
Kristian Høgsberged568912006-12-19 19:58:35 -05001428
1429 return 0;
1430}
1431
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001432static void at_context_flush(struct context *ctx)
1433{
1434 tasklet_disable(&ctx->tasklet);
1435
1436 ctx->flushing = true;
1437 context_tasklet((unsigned long)ctx);
1438 ctx->flushing = false;
1439
1440 tasklet_enable(&ctx->tasklet);
1441}
1442
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001443static int handle_at_packet(struct context *context,
1444 struct descriptor *d,
1445 struct descriptor *last)
1446{
1447 struct driver_data *driver_data;
1448 struct fw_packet *packet;
1449 struct fw_ohci *ohci = context->ohci;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001450 int evt;
1451
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001452 if (last->transfer_status == 0 && !context->flushing)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001453 /* This descriptor isn't done yet, stop iteration. */
1454 return 0;
1455
1456 driver_data = (struct driver_data *) &d[3];
1457 packet = driver_data->packet;
1458 if (packet == NULL)
1459 /* This packet was cancelled, just continue. */
1460 return 1;
1461
Stefan Richter19593ff2009-10-14 20:40:10 +02001462 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01001463 dma_unmap_single(ohci->card.device, packet->payload_bus,
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001464 packet->payload_length, DMA_TO_DEVICE);
1465
1466 evt = le16_to_cpu(last->transfer_status) & 0x1f;
1467 packet->timestamp = le16_to_cpu(last->res_count);
1468
Stefan Richter64d21722011-12-20 21:32:46 +01001469 log_ar_at_event(ohci, 'T', packet->speed, packet->header, evt);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01001470
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001471 switch (evt) {
1472 case OHCI1394_evt_timeout:
1473 /* Async response transmit timed out. */
1474 packet->ack = RCODE_CANCELLED;
1475 break;
1476
1477 case OHCI1394_evt_flushed:
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001478 /*
1479 * The packet was flushed should give same error as
1480 * when we try to use a stale generation count.
1481 */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001482 packet->ack = RCODE_GENERATION;
1483 break;
1484
1485 case OHCI1394_evt_missing_ack:
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001486 if (context->flushing)
1487 packet->ack = RCODE_GENERATION;
1488 else {
1489 /*
1490 * Using a valid (current) generation count, but the
1491 * node is not on the bus or not sending acks.
1492 */
1493 packet->ack = RCODE_NO_ACK;
1494 }
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001495 break;
1496
1497 case ACK_COMPLETE + 0x10:
1498 case ACK_PENDING + 0x10:
1499 case ACK_BUSY_X + 0x10:
1500 case ACK_BUSY_A + 0x10:
1501 case ACK_BUSY_B + 0x10:
1502 case ACK_DATA_ERROR + 0x10:
1503 case ACK_TYPE_ERROR + 0x10:
1504 packet->ack = evt - 0x10;
1505 break;
1506
Clemens Ladisch82b662d2010-12-24 14:40:15 +01001507 case OHCI1394_evt_no_status:
1508 if (context->flushing) {
1509 packet->ack = RCODE_GENERATION;
1510 break;
1511 }
1512 /* fall through */
1513
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001514 default:
1515 packet->ack = RCODE_SEND_ERROR;
1516 break;
1517 }
1518
1519 packet->callback(packet, &ohci->card, packet->ack);
1520
1521 return 1;
1522}
1523
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001524#define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
1525#define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
1526#define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
1527#define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
1528#define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001529
Stefan Richter53dca512008-12-14 21:47:04 +01001530static void handle_local_rom(struct fw_ohci *ohci,
1531 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001532{
1533 struct fw_packet response;
1534 int tcode, length, i;
1535
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001536 tcode = HEADER_GET_TCODE(packet->header[0]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001537 if (TCODE_IS_BLOCK_PACKET(tcode))
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001538 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001539 else
1540 length = 4;
1541
1542 i = csr - CSR_CONFIG_ROM;
1543 if (i + length > CONFIG_ROM_SIZE) {
1544 fw_fill_response(&response, packet->header,
1545 RCODE_ADDRESS_ERROR, NULL, 0);
1546 } else if (!TCODE_IS_READ_REQUEST(tcode)) {
1547 fw_fill_response(&response, packet->header,
1548 RCODE_TYPE_ERROR, NULL, 0);
1549 } else {
1550 fw_fill_response(&response, packet->header, RCODE_COMPLETE,
1551 (void *) ohci->config_rom + i, length);
1552 }
1553
1554 fw_core_handle_response(&ohci->card, &response);
1555}
1556
Stefan Richter53dca512008-12-14 21:47:04 +01001557static void handle_local_lock(struct fw_ohci *ohci,
1558 struct fw_packet *packet, u32 csr)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001559{
1560 struct fw_packet response;
Clemens Ladische1393662010-04-12 10:35:44 +02001561 int tcode, length, ext_tcode, sel, try;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001562 __be32 *payload, lock_old;
1563 u32 lock_arg, lock_data;
1564
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001565 tcode = HEADER_GET_TCODE(packet->header[0]);
1566 length = HEADER_GET_DATA_LENGTH(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001567 payload = packet->payload;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001568 ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001569
1570 if (tcode == TCODE_LOCK_REQUEST &&
1571 ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
1572 lock_arg = be32_to_cpu(payload[0]);
1573 lock_data = be32_to_cpu(payload[1]);
1574 } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
1575 lock_arg = 0;
1576 lock_data = 0;
1577 } else {
1578 fw_fill_response(&response, packet->header,
1579 RCODE_TYPE_ERROR, NULL, 0);
1580 goto out;
1581 }
1582
1583 sel = (csr - CSR_BUS_MANAGER_ID) / 4;
1584 reg_write(ohci, OHCI1394_CSRData, lock_data);
1585 reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
1586 reg_write(ohci, OHCI1394_CSRControl, sel);
1587
Clemens Ladische1393662010-04-12 10:35:44 +02001588 for (try = 0; try < 20; try++)
1589 if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
1590 lock_old = cpu_to_be32(reg_read(ohci,
1591 OHCI1394_CSRData));
1592 fw_fill_response(&response, packet->header,
1593 RCODE_COMPLETE,
1594 &lock_old, sizeof(lock_old));
1595 goto out;
1596 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001597
Peter Hurleyde97cb62013-03-26 11:54:06 -04001598 ohci_err(ohci, "swap not done (CSR lock timeout)\n");
Clemens Ladische1393662010-04-12 10:35:44 +02001599 fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
1600
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001601 out:
1602 fw_core_handle_response(&ohci->card, &response);
1603}
1604
Stefan Richter53dca512008-12-14 21:47:04 +01001605static void handle_local_request(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001606{
Clemens Ladisch26082032010-04-12 10:35:30 +02001607 u64 offset, csr;
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001608
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001609 if (ctx == &ctx->ohci->at_request_ctx) {
1610 packet->ack = ACK_PENDING;
1611 packet->callback(packet, &ctx->ohci->card, packet->ack);
1612 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001613
1614 offset =
1615 ((unsigned long long)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001616 HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001617 packet->header[2];
1618 csr = offset - CSR_REGISTER_BASE;
1619
1620 /* Handle config rom reads. */
1621 if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
1622 handle_local_rom(ctx->ohci, packet, csr);
1623 else switch (csr) {
1624 case CSR_BUS_MANAGER_ID:
1625 case CSR_BANDWIDTH_AVAILABLE:
1626 case CSR_CHANNELS_AVAILABLE_HI:
1627 case CSR_CHANNELS_AVAILABLE_LO:
1628 handle_local_lock(ctx->ohci, packet, csr);
1629 break;
1630 default:
1631 if (ctx == &ctx->ohci->at_request_ctx)
1632 fw_core_handle_request(&ctx->ohci->card, packet);
1633 else
1634 fw_core_handle_response(&ctx->ohci->card, packet);
1635 break;
1636 }
Kristian Høgsberg473d28c2007-03-07 12:12:55 -05001637
1638 if (ctx == &ctx->ohci->at_response_ctx) {
1639 packet->ack = ACK_COMPLETE;
1640 packet->callback(packet, &ctx->ohci->card, packet->ack);
1641 }
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001642}
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001643
Stefan Richter53dca512008-12-14 21:47:04 +01001644static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
Kristian Høgsberged568912006-12-19 19:58:35 -05001645{
Kristian Høgsberged568912006-12-19 19:58:35 -05001646 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001647 int ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05001648
1649 spin_lock_irqsave(&ctx->ohci->lock, flags);
1650
Kristian Høgsberga77754a2007-05-07 20:33:35 -04001651 if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001652 ctx->ohci->generation == packet->generation) {
Kristian Høgsberg93c4cce2007-01-26 00:38:26 -05001653 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1654 handle_local_request(ctx, packet);
1655 return;
Kristian Høgsberge636fe22007-01-26 00:38:04 -05001656 }
Kristian Høgsberged568912006-12-19 19:58:35 -05001657
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001658 ret = at_context_queue_packet(ctx, packet);
Kristian Høgsberged568912006-12-19 19:58:35 -05001659 spin_unlock_irqrestore(&ctx->ohci->lock, flags);
1660
Stefan Richter2dbd7d72008-12-14 21:45:45 +01001661 if (ret < 0)
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05001662 packet->callback(packet, &ctx->ohci->card, packet->ack);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05001663
Kristian Høgsberged568912006-12-19 19:58:35 -05001664}
1665
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001666static void detect_dead_context(struct fw_ohci *ohci,
1667 const char *name, unsigned int regs)
1668{
1669 u32 ctl;
1670
1671 ctl = reg_read(ohci, CONTROL_SET(regs));
Stefan Richtercfda62b2012-03-04 21:34:21 +01001672 if (ctl & CONTEXT_DEAD)
Peter Hurleyde97cb62013-03-26 11:54:06 -04001673 ohci_err(ohci, "DMA context %s has stopped, error code: %s\n",
Stefan Richter64d21722011-12-20 21:32:46 +01001674 name, evts[ctl & 0x1f]);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01001675}
1676
1677static void handle_dead_contexts(struct fw_ohci *ohci)
1678{
1679 unsigned int i;
1680 char name[8];
1681
1682 detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
1683 detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
1684 detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
1685 detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
1686 for (i = 0; i < 32; ++i) {
1687 if (!(ohci->it_context_support & (1 << i)))
1688 continue;
1689 sprintf(name, "IT%u", i);
1690 detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
1691 }
1692 for (i = 0; i < 32; ++i) {
1693 if (!(ohci->ir_context_support & (1 << i)))
1694 continue;
1695 sprintf(name, "IR%u", i);
1696 detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
1697 }
1698 /* TODO: maybe try to flush and restart the dead contexts */
1699}
1700
Clemens Ladischa48777e2010-06-10 08:33:07 +02001701static u32 cycle_timer_ticks(u32 cycle_timer)
1702{
1703 u32 ticks;
1704
1705 ticks = cycle_timer & 0xfff;
1706 ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
1707 ticks += (3072 * 8000) * (cycle_timer >> 25);
1708
1709 return ticks;
1710}
1711
1712/*
1713 * Some controllers exhibit one or more of the following bugs when updating the
1714 * iso cycle timer register:
1715 * - When the lowest six bits are wrapping around to zero, a read that happens
1716 * at the same time will return garbage in the lowest ten bits.
1717 * - When the cycleOffset field wraps around to zero, the cycleCount field is
1718 * not incremented for about 60 ns.
1719 * - Occasionally, the entire register reads zero.
1720 *
1721 * To catch these, we read the register three times and ensure that the
1722 * difference between each two consecutive reads is approximately the same, i.e.
1723 * less than twice the other. Furthermore, any negative difference indicates an
1724 * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
1725 * execute, so we have enough precision to compute the ratio of the differences.)
1726 */
1727static u32 get_cycle_time(struct fw_ohci *ohci)
1728{
1729 u32 c0, c1, c2;
1730 u32 t0, t1, t2;
1731 s32 diff01, diff12;
1732 int i;
1733
1734 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1735
1736 if (ohci->quirks & QUIRK_CYCLE_TIMER) {
1737 i = 0;
1738 c1 = c2;
1739 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1740 do {
1741 c0 = c1;
1742 c1 = c2;
1743 c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
1744 t0 = cycle_timer_ticks(c0);
1745 t1 = cycle_timer_ticks(c1);
1746 t2 = cycle_timer_ticks(c2);
1747 diff01 = t1 - t0;
1748 diff12 = t2 - t1;
1749 } while ((diff01 <= 0 || diff12 <= 0 ||
1750 diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
1751 && i++ < 20);
1752 }
1753
1754 return c2;
1755}
1756
1757/*
1758 * This function has to be called at least every 64 seconds. The bus_time
1759 * field stores not only the upper 25 bits of the BUS_TIME register but also
1760 * the most significant bit of the cycle timer in bit 6 so that we can detect
1761 * changes in this bit.
1762 */
1763static u32 update_bus_time(struct fw_ohci *ohci)
1764{
1765 u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
1766
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02001767 if (unlikely(!ohci->bus_time_running)) {
1768 reg_write(ohci, OHCI1394_IntMaskSet, OHCI1394_cycle64Seconds);
1769 ohci->bus_time = (lower_32_bits(get_seconds()) & ~0x7f) |
1770 (cycle_time_seconds & 0x40);
1771 ohci->bus_time_running = true;
1772 }
1773
Clemens Ladischa48777e2010-06-10 08:33:07 +02001774 if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
1775 ohci->bus_time += 0x40;
1776
1777 return ohci->bus_time | cycle_time_seconds;
1778}
1779
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001780static int get_status_for_port(struct fw_ohci *ohci, int port_index)
1781{
1782 int reg;
1783
1784 mutex_lock(&ohci->phy_reg_mutex);
1785 reg = write_phy_reg(ohci, 7, port_index);
Stefan Richter28897fb2011-09-19 00:17:37 +02001786 if (reg >= 0)
1787 reg = read_phy_reg(ohci, 8);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001788 mutex_unlock(&ohci->phy_reg_mutex);
1789 if (reg < 0)
1790 return reg;
1791
1792 switch (reg & 0x0f) {
1793 case 0x06:
1794 return 2; /* is child node (connected to parent node) */
1795 case 0x0e:
1796 return 3; /* is parent node (connected to child node) */
1797 }
1798 return 1; /* not connected */
1799}
1800
1801static int get_self_id_pos(struct fw_ohci *ohci, u32 self_id,
1802 int self_id_count)
1803{
1804 int i;
1805 u32 entry;
Stefan Richter28897fb2011-09-19 00:17:37 +02001806
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001807 for (i = 0; i < self_id_count; i++) {
1808 entry = ohci->self_id_buffer[i];
1809 if ((self_id & 0xff000000) == (entry & 0xff000000))
1810 return -1;
1811 if ((self_id & 0xff000000) < (entry & 0xff000000))
1812 return i;
1813 }
1814 return i;
1815}
1816
Stephan Gatzka52439d62012-09-03 21:17:50 +02001817static int initiated_reset(struct fw_ohci *ohci)
1818{
1819 int reg;
1820 int ret = 0;
1821
1822 mutex_lock(&ohci->phy_reg_mutex);
1823 reg = write_phy_reg(ohci, 7, 0xe0); /* Select page 7 */
1824 if (reg >= 0) {
1825 reg = read_phy_reg(ohci, 8);
1826 reg |= 0x40;
1827 reg = write_phy_reg(ohci, 8, reg); /* set PMODE bit */
1828 if (reg >= 0) {
1829 reg = read_phy_reg(ohci, 12); /* read register 12 */
1830 if (reg >= 0) {
1831 if ((reg & 0x08) == 0x08) {
1832 /* bit 3 indicates "initiated reset" */
1833 ret = 0x2;
1834 }
1835 }
1836 }
1837 }
1838 mutex_unlock(&ohci->phy_reg_mutex);
1839 return ret;
1840}
1841
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001842/*
Stefan Richter28897fb2011-09-19 00:17:37 +02001843 * TI TSB82AA2B and TSB12LV26 do not receive the selfID of a locally
1844 * attached TSB41BA3D phy; see http://www.ti.com/litv/pdf/sllz059.
1845 * Construct the selfID from phy register contents.
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001846 */
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001847static int find_and_insert_self_id(struct fw_ohci *ohci, int self_id_count)
1848{
Stefan Richter28897fb2011-09-19 00:17:37 +02001849 int reg, i, pos, status;
1850 /* link active 1, speed 3, bridge 0, contender 1, more packets 0 */
1851 u32 self_id = 0x8040c800;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001852
1853 reg = reg_read(ohci, OHCI1394_NodeID);
1854 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001855 ohci_notice(ohci,
1856 "node ID not valid, new bus reset in progress\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001857 return -EBUSY;
1858 }
1859 self_id |= ((reg & 0x3f) << 24); /* phy ID */
1860
Stefan Richter28897fb2011-09-19 00:17:37 +02001861 reg = ohci_read_phy_reg(&ohci->card, 4);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001862 if (reg < 0)
1863 return reg;
1864 self_id |= ((reg & 0x07) << 8); /* power class */
1865
Stefan Richter28897fb2011-09-19 00:17:37 +02001866 reg = ohci_read_phy_reg(&ohci->card, 1);
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001867 if (reg < 0)
1868 return reg;
1869 self_id |= ((reg & 0x3f) << 16); /* gap count */
1870
1871 for (i = 0; i < 3; i++) {
1872 status = get_status_for_port(ohci, i);
1873 if (status < 0)
1874 return status;
1875 self_id |= ((status & 0x3) << (6 - (i * 2)));
1876 }
1877
Stephan Gatzka52439d62012-09-03 21:17:50 +02001878 self_id |= initiated_reset(ohci);
1879
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001880 pos = get_self_id_pos(ohci, self_id, self_id_count);
1881 if (pos >= 0) {
1882 memmove(&(ohci->self_id_buffer[pos+1]),
1883 &(ohci->self_id_buffer[pos]),
1884 (self_id_count - pos) * sizeof(*ohci->self_id_buffer));
1885 ohci->self_id_buffer[pos] = self_id;
1886 self_id_count++;
1887 }
1888 return self_id_count;
1889}
1890
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001891static void bus_reset_work(struct work_struct *work)
Kristian Høgsberged568912006-12-19 19:58:35 -05001892{
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02001893 struct fw_ohci *ohci =
1894 container_of(work, struct fw_ohci, bus_reset_work);
Stefan Richterd713dfa2012-04-09 21:39:53 +02001895 int self_id_count, generation, new_generation, i, j;
1896 u32 reg;
Stefan Richter4eaff7d2007-07-25 19:18:08 +02001897 void *free_rom = NULL;
1898 dma_addr_t free_rom_bus = 0;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001899 bool is_new_root;
Kristian Høgsberged568912006-12-19 19:58:35 -05001900
1901 reg = reg_read(ohci, OHCI1394_NodeID);
1902 if (!(reg & OHCI1394_NodeID_idValid)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001903 ohci_notice(ohci,
1904 "node ID not valid, new bus reset in progress\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001905 return;
1906 }
Stefan Richter02ff8f82007-08-30 00:11:40 +02001907 if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001908 ohci_notice(ohci, "malconfigured bus\n");
Stefan Richter02ff8f82007-08-30 00:11:40 +02001909 return;
1910 }
1911 ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
1912 OHCI1394_NodeID_nodeNumber);
Kristian Høgsberged568912006-12-19 19:58:35 -05001913
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02001914 is_new_root = (reg & OHCI1394_NodeID_root) != 0;
1915 if (!(ohci->is_root && is_new_root))
1916 reg_write(ohci, OHCI1394_LinkControlSet,
1917 OHCI1394_LinkControl_cycleMaster);
1918 ohci->is_root = is_new_root;
1919
Stefan Richterc8a9a492008-03-19 21:40:32 +01001920 reg = reg_read(ohci, OHCI1394_SelfIDCount);
1921 if (reg & OHCI1394_SelfIDCount_selfIDError) {
Peter Hurley67672132013-03-27 06:56:01 -04001922 ohci_notice(ohci, "self ID receive error\n");
Stefan Richterc8a9a492008-03-19 21:40:32 +01001923 return;
1924 }
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001925 /*
1926 * The count in the SelfIDCount register is the number of
Kristian Høgsberged568912006-12-19 19:58:35 -05001927 * bytes in the self ID receive buffer. Since we also receive
1928 * the inverted quadlets and a header quadlet, we shift one
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001929 * bit extra to get the actual number of self IDs.
1930 */
Stefan Richter928ec5f2009-09-06 18:49:17 +02001931 self_id_count = (reg >> 3) & 0xff;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001932
1933 if (self_id_count > 252) {
Peter Hurley67672132013-03-27 06:56:01 -04001934 ohci_notice(ohci, "bad selfIDSize (%08x)\n", reg);
Stefan Richter016bf3d2008-03-19 22:05:02 +01001935 return;
1936 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001937
Stefan Richteraf531222013-08-05 15:10:38 +02001938 generation = (cond_le32_to_cpu(ohci->self_id[0]) >> 16) & 0xff;
Stefan Richteree71c2f2007-08-25 14:08:19 +02001939 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001940
1941 for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
Stefan Richteraf531222013-08-05 15:10:38 +02001942 u32 id = cond_le32_to_cpu(ohci->self_id[i]);
1943 u32 id2 = cond_le32_to_cpu(ohci->self_id[i + 1]);
Peter Hurley67672132013-03-27 06:56:01 -04001944
1945 if (id != ~id2) {
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001946 /*
1947 * If the invalid data looks like a cycle start packet,
1948 * it's likely to be the result of the cycle master
1949 * having a wrong gap count. In this case, the self IDs
1950 * so far are valid and should be processed so that the
1951 * bus manager can then correct the gap count.
1952 */
Peter Hurley67672132013-03-27 06:56:01 -04001953 if (id == 0xffff008f) {
1954 ohci_notice(ohci, "ignoring spurious self IDs\n");
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001955 self_id_count = j;
1956 break;
Clemens Ladisch32eaeae2011-10-15 18:14:39 +02001957 }
Peter Hurley67672132013-03-27 06:56:01 -04001958
1959 ohci_notice(ohci, "bad self ID %d/%d (%08x != ~%08x)\n",
1960 j, self_id_count, id, id2);
1961 return;
Stefan Richterc8a9a492008-03-19 21:40:32 +01001962 }
Peter Hurley67672132013-03-27 06:56:01 -04001963 ohci->self_id_buffer[j] = id;
Kristian Høgsberged568912006-12-19 19:58:35 -05001964 }
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001965
1966 if (ohci->quirks & QUIRK_TI_SLLZ059) {
1967 self_id_count = find_and_insert_self_id(ohci, self_id_count);
1968 if (self_id_count < 0) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001969 ohci_notice(ohci,
1970 "could not construct local self ID\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001971 return;
1972 }
1973 }
1974
1975 if (self_id_count == 0) {
Peter Hurley67672132013-03-27 06:56:01 -04001976 ohci_notice(ohci, "no self IDs\n");
Stephan Gatzka25935eb2011-09-12 22:23:53 +02001977 return;
1978 }
Stefan Richteree71c2f2007-08-25 14:08:19 +02001979 rmb();
Kristian Høgsberged568912006-12-19 19:58:35 -05001980
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001981 /*
1982 * Check the consistency of the self IDs we just read. The
Kristian Høgsberged568912006-12-19 19:58:35 -05001983 * problem we face is that a new bus reset can start while we
1984 * read out the self IDs from the DMA buffer. If this happens,
1985 * the DMA buffer will be overwritten with new self IDs and we
1986 * will read out inconsistent data. The OHCI specification
1987 * (section 11.2) recommends a technique similar to
1988 * linux/seqlock.h, where we remember the generation of the
1989 * self IDs in the buffer before reading them out and compare
1990 * it to the current generation after reading them out. If
1991 * the two generations match we know we have a consistent set
Kristian Høgsbergc781c062007-05-07 20:33:32 -04001992 * of self IDs.
1993 */
Kristian Høgsberged568912006-12-19 19:58:35 -05001994
1995 new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
1996 if (new_generation != generation) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04001997 ohci_notice(ohci, "new bus reset, discarding self ids\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05001998 return;
1999 }
2000
2001 /* FIXME: Document how the locking works. */
Stefan Richter8a8c4732012-04-09 21:40:33 +02002002 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002003
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002004 ohci->generation = -1; /* prevent AT packet queueing */
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002005 context_stop(&ohci->at_request_ctx);
2006 context_stop(&ohci->at_response_ctx);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002007
Stefan Richter8a8c4732012-04-09 21:40:33 +02002008 spin_unlock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002009
Stefan Richter78dec562011-01-01 15:15:40 +01002010 /*
2011 * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
2012 * packets in the AT queues and software needs to drain them.
2013 * Some OHCI 1.1 controllers (JMicron) apparently require this too.
2014 */
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002015 at_context_flush(&ohci->at_request_ctx);
2016 at_context_flush(&ohci->at_response_ctx);
2017
Stefan Richter8a8c4732012-04-09 21:40:33 +02002018 spin_lock_irq(&ohci->lock);
Clemens Ladisch82b662d2010-12-24 14:40:15 +01002019
2020 ohci->generation = generation;
Kristian Høgsberged568912006-12-19 19:58:35 -05002021 reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
2022
Stefan Richter4a635592010-02-21 17:58:01 +01002023 if (ohci->quirks & QUIRK_RESET_PACKET)
Stefan Richterd34316a2008-04-12 22:31:25 +02002024 ohci->request_generation = generation;
2025
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002026 /*
2027 * This next bit is unrelated to the AT context stuff but we
Kristian Høgsberged568912006-12-19 19:58:35 -05002028 * have to do it under the spinlock also. If a new config rom
2029 * was set up before this reset, the old one is now no longer
2030 * in use and we can free it. Update the config rom pointers
2031 * to point to the current config rom and clear the
Thomas Weber88393162010-03-16 11:47:56 +01002032 * next_config_rom pointer so a new update can take place.
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002033 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002034
2035 if (ohci->next_config_rom != NULL) {
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002036 if (ohci->next_config_rom != ohci->config_rom) {
2037 free_rom = ohci->config_rom;
2038 free_rom_bus = ohci->config_rom_bus;
2039 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002040 ohci->config_rom = ohci->next_config_rom;
2041 ohci->config_rom_bus = ohci->next_config_rom_bus;
2042 ohci->next_config_rom = NULL;
2043
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002044 /*
2045 * Restore config_rom image and manually update
Kristian Høgsberged568912006-12-19 19:58:35 -05002046 * config_rom registers. Writing the header quadlet
2047 * will indicate that the config rom is ready, so we
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002048 * do that last.
2049 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002050 reg_write(ohci, OHCI1394_BusOptions,
2051 be32_to_cpu(ohci->config_rom[2]));
Stefan Richter8e859732009-10-08 00:41:59 +02002052 ohci->config_rom[0] = ohci->next_header;
2053 reg_write(ohci, OHCI1394_ConfigROMhdr,
2054 be32_to_cpu(ohci->next_header));
Kristian Høgsberged568912006-12-19 19:58:35 -05002055 }
2056
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002057 if (param_remote_dma) {
2058 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
2059 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
2060 }
Stefan Richter080de8c2008-02-28 20:54:43 +01002061
Stefan Richter8a8c4732012-04-09 21:40:33 +02002062 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002063
Stefan Richter4eaff7d2007-07-25 19:18:08 +02002064 if (free_rom)
2065 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2066 free_rom, free_rom_bus);
2067
Stefan Richter64d21722011-12-20 21:32:46 +01002068 log_selfids(ohci, generation, self_id_count);
Stefan Richterad3c0fe2008-03-20 22:04:36 +01002069
Kristian Høgsberge636fe22007-01-26 00:38:04 -05002070 fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
Stefan Richterc8a94de2010-06-12 20:34:50 +02002071 self_id_count, ohci->self_id_buffer,
2072 ohci->csr_state_setclear_abdicate);
2073 ohci->csr_state_setclear_abdicate = false;
Kristian Høgsberged568912006-12-19 19:58:35 -05002074}
2075
2076static irqreturn_t irq_handler(int irq, void *data)
2077{
2078 struct fw_ohci *ohci = data;
Stefan Richter168cf9a2010-02-14 18:49:18 +01002079 u32 event, iso_event;
Kristian Høgsberged568912006-12-19 19:58:35 -05002080 int i;
2081
2082 event = reg_read(ohci, OHCI1394_IntEventClear);
2083
Stefan Richtera5159582007-06-09 19:31:14 +02002084 if (!event || !~event)
Kristian Høgsberged568912006-12-19 19:58:35 -05002085 return IRQ_NONE;
2086
Clemens Ladisch8327b372010-11-30 08:24:32 +01002087 /*
2088 * busReset and postedWriteErr must not be cleared yet
2089 * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
2090 */
2091 reg_write(ohci, OHCI1394_IntEventClear,
2092 event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
Stefan Richter64d21722011-12-20 21:32:46 +01002093 log_irqs(ohci, event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002094
2095 if (event & OHCI1394_selfIDComplete)
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02002096 queue_work(selfid_workqueue, &ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05002097
2098 if (event & OHCI1394_RQPkt)
2099 tasklet_schedule(&ohci->ar_request_ctx.tasklet);
2100
2101 if (event & OHCI1394_RSPkt)
2102 tasklet_schedule(&ohci->ar_response_ctx.tasklet);
2103
2104 if (event & OHCI1394_reqTxComplete)
2105 tasklet_schedule(&ohci->at_request_ctx.tasklet);
2106
2107 if (event & OHCI1394_respTxComplete)
2108 tasklet_schedule(&ohci->at_response_ctx.tasklet);
2109
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002110 if (event & OHCI1394_isochRx) {
2111 iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
2112 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002113
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002114 while (iso_event) {
2115 i = ffs(iso_event) - 1;
2116 tasklet_schedule(
2117 &ohci->ir_context_list[i].context.tasklet);
2118 iso_event &= ~(1 << i);
2119 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002120 }
2121
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002122 if (event & OHCI1394_isochTx) {
2123 iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
2124 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
Kristian Høgsberged568912006-12-19 19:58:35 -05002125
Clemens Ladisch2dd5bed2010-11-30 08:25:05 +01002126 while (iso_event) {
2127 i = ffs(iso_event) - 1;
2128 tasklet_schedule(
2129 &ohci->it_context_list[i].context.tasklet);
2130 iso_event &= ~(1 << i);
2131 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002132 }
2133
Jarod Wilson75f78322008-04-03 17:18:23 -04002134 if (unlikely(event & OHCI1394_regAccessFail))
Peter Hurleyde97cb62013-03-26 11:54:06 -04002135 ohci_err(ohci, "register access failure\n");
Jarod Wilson75f78322008-04-03 17:18:23 -04002136
Clemens Ladisch8327b372010-11-30 08:24:32 +01002137 if (unlikely(event & OHCI1394_postedWriteErr)) {
2138 reg_read(ohci, OHCI1394_PostedWriteAddressHi);
2139 reg_read(ohci, OHCI1394_PostedWriteAddressLo);
2140 reg_write(ohci, OHCI1394_IntEventClear,
2141 OHCI1394_postedWriteErr);
Stephan Gatzkaa74477d2011-09-26 21:44:30 +02002142 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002143 ohci_err(ohci, "PCI posted write error\n");
Clemens Ladisch8327b372010-11-30 08:24:32 +01002144 }
Stefan Richtere524f6162007-08-20 21:58:30 +02002145
Stefan Richterbb9f2202007-12-22 22:14:52 +01002146 if (unlikely(event & OHCI1394_cycleTooLong)) {
2147 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002148 ohci_notice(ohci, "isochronous cycle too long\n");
Stefan Richterbb9f2202007-12-22 22:14:52 +01002149 reg_write(ohci, OHCI1394_LinkControlSet,
2150 OHCI1394_LinkControl_cycleMaster);
2151 }
2152
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002153 if (unlikely(event & OHCI1394_cycleInconsistent)) {
2154 /*
2155 * We need to clear this event bit in order to make
2156 * cycleMatch isochronous I/O work. In theory we should
2157 * stop active cycleMatch iso contexts now and restart
2158 * them at least two cycles later. (FIXME?)
2159 */
2160 if (printk_ratelimit())
Peter Hurleyde97cb62013-03-26 11:54:06 -04002161 ohci_notice(ohci, "isochronous cycle inconsistent\n");
Jay Fenlason5ed1f322009-11-17 12:29:17 -05002162 }
2163
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002164 if (unlikely(event & OHCI1394_unrecoverableError))
2165 handle_dead_contexts(ohci);
2166
Clemens Ladischa48777e2010-06-10 08:33:07 +02002167 if (event & OHCI1394_cycle64Seconds) {
2168 spin_lock(&ohci->lock);
2169 update_bus_time(ohci);
2170 spin_unlock(&ohci->lock);
Clemens Ladische597e982010-11-30 08:24:19 +01002171 } else
2172 flush_writes(ohci);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002173
Kristian Høgsberged568912006-12-19 19:58:35 -05002174 return IRQ_HANDLED;
2175}
2176
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002177static int software_reset(struct fw_ohci *ohci)
2178{
Stefan Richter9f426172011-07-03 17:39:26 +02002179 u32 val;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002180 int i;
2181
2182 reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
Stefan Richter9f426172011-07-03 17:39:26 +02002183 for (i = 0; i < 500; i++) {
2184 val = reg_read(ohci, OHCI1394_HCControlSet);
2185 if (!~val)
2186 return -ENODEV; /* Card was ejected. */
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002187
Stefan Richter9f426172011-07-03 17:39:26 +02002188 if (!(val & OHCI1394_HCControl_softReset))
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002189 return 0;
Stefan Richter9f426172011-07-03 17:39:26 +02002190
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002191 msleep(1);
2192 }
2193
2194 return -EBUSY;
2195}
2196
Stefan Richter8e859732009-10-08 00:41:59 +02002197static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
2198{
2199 size_t size = length * 4;
2200
2201 memcpy(dest, src, size);
2202 if (size < CONFIG_ROM_SIZE)
2203 memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
2204}
2205
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002206static int configure_1394a_enhancements(struct fw_ohci *ohci)
2207{
2208 bool enable_1394a;
Stefan Richter35d999b2010-04-10 16:04:56 +02002209 int ret, clear, set, offset;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002210
2211 /* Check if the driver should configure link and PHY. */
2212 if (!(reg_read(ohci, OHCI1394_HCControlSet) &
2213 OHCI1394_HCControl_programPhyEnable))
2214 return 0;
2215
2216 /* Paranoia: check whether the PHY supports 1394a, too. */
2217 enable_1394a = false;
Stefan Richter35d999b2010-04-10 16:04:56 +02002218 ret = read_phy_reg(ohci, 2);
2219 if (ret < 0)
2220 return ret;
2221 if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
2222 ret = read_paged_phy_reg(ohci, 1, 8);
2223 if (ret < 0)
2224 return ret;
2225 if (ret >= 1)
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002226 enable_1394a = true;
2227 }
2228
2229 if (ohci->quirks & QUIRK_NO_1394A)
2230 enable_1394a = false;
2231
2232 /* Configure PHY and link consistently. */
2233 if (enable_1394a) {
2234 clear = 0;
2235 set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2236 } else {
2237 clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
2238 set = 0;
2239 }
Stefan Richter02d37be2010-07-08 16:09:06 +02002240 ret = update_phy_reg(ohci, 5, clear, set);
Stefan Richter35d999b2010-04-10 16:04:56 +02002241 if (ret < 0)
2242 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002243
2244 if (enable_1394a)
2245 offset = OHCI1394_HCControlSet;
2246 else
2247 offset = OHCI1394_HCControlClear;
2248 reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
2249
2250 /* Clean up: configuration has been taken care of. */
2251 reg_write(ohci, OHCI1394_HCControlClear,
2252 OHCI1394_HCControl_programPhyEnable);
2253
2254 return 0;
2255}
2256
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002257static int probe_tsb41ba3d(struct fw_ohci *ohci)
2258{
Stefan Richterb810e4a2011-09-19 09:29:30 +02002259 /* TI vendor ID = 0x080028, TSB41BA3D product ID = 0x833005 (sic) */
2260 static const u8 id[] = { 0x08, 0x00, 0x28, 0x83, 0x30, 0x05, };
2261 int reg, i;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002262
2263 reg = read_phy_reg(ohci, 2);
2264 if (reg < 0)
2265 return reg;
Stefan Richterb810e4a2011-09-19 09:29:30 +02002266 if ((reg & PHY_EXTENDED_REGISTERS) != PHY_EXTENDED_REGISTERS)
2267 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002268
Stefan Richterb810e4a2011-09-19 09:29:30 +02002269 for (i = ARRAY_SIZE(id) - 1; i >= 0; i--) {
2270 reg = read_paged_phy_reg(ohci, 1, i + 10);
2271 if (reg < 0)
2272 return reg;
2273 if (reg != id[i])
2274 return 0;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002275 }
Stefan Richterb810e4a2011-09-19 09:29:30 +02002276 return 1;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002277}
2278
Stefan Richter8e859732009-10-08 00:41:59 +02002279static int ohci_enable(struct fw_card *card,
2280 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002281{
2282 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002283 u32 lps, version, irqs;
Stefan Richter28897fb2011-09-19 00:17:37 +02002284 int i, ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002285
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002286 if (software_reset(ohci)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002287 ohci_err(ohci, "failed to reset ohci card\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002288 return -EBUSY;
2289 }
2290
2291 /*
2292 * Now enable LPS, which we need in order to start accessing
2293 * most of the registers. In fact, on some cards (ALI M5251),
2294 * accessing registers in the SClk domain without LPS enabled
2295 * will lock up the machine. Wait 50msec to make sure we have
Jarod Wilson02214722008-03-28 10:02:50 -04002296 * full link enabled. However, with some cards (well, at least
2297 * a JMicron PCIe card), we have to try again sometimes.
Peter Hurleybd972682013-04-28 23:24:08 +02002298 *
2299 * TI TSB82AA2 + TSB81BA3(A) cards signal LPS enabled early but
2300 * cannot actually use the phy at that time. These need tens of
2301 * millisecods pause between LPS write and first phy access too.
2302 *
2303 * But do not wait for 50msec on Agere/LSI cards. Their phy
2304 * arbitration state machine may time out during such a long wait.
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002305 */
Peter Hurleybd972682013-04-28 23:24:08 +02002306
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002307 reg_write(ohci, OHCI1394_HCControlSet,
2308 OHCI1394_HCControl_LPS |
2309 OHCI1394_HCControl_postedWriteEnable);
2310 flush_writes(ohci);
Jarod Wilson02214722008-03-28 10:02:50 -04002311
Peter Hurleybd972682013-04-28 23:24:08 +02002312 if (!(ohci->quirks & QUIRK_PHY_LCTRL_TIMEOUT))
Jarod Wilson02214722008-03-28 10:02:50 -04002313 msleep(50);
Peter Hurleybd972682013-04-28 23:24:08 +02002314
2315 for (lps = 0, i = 0; !lps && i < 150; i++) {
2316 msleep(1);
Jarod Wilson02214722008-03-28 10:02:50 -04002317 lps = reg_read(ohci, OHCI1394_HCControlSet) &
2318 OHCI1394_HCControl_LPS;
2319 }
2320
2321 if (!lps) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04002322 ohci_err(ohci, "failed to set Link Power Status\n");
Jarod Wilson02214722008-03-28 10:02:50 -04002323 return -EIO;
2324 }
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002325
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002326 if (ohci->quirks & QUIRK_TI_SLLZ059) {
Stefan Richter28897fb2011-09-19 00:17:37 +02002327 ret = probe_tsb41ba3d(ohci);
2328 if (ret < 0)
2329 return ret;
2330 if (ret)
Peter Hurleyde97cb62013-03-26 11:54:06 -04002331 ohci_notice(ohci, "local TSB41BA3D phy\n");
Stefan Richter28897fb2011-09-19 00:17:37 +02002332 else
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002333 ohci->quirks &= ~QUIRK_TI_SLLZ059;
Stephan Gatzka25935eb2011-09-12 22:23:53 +02002334 }
2335
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002336 reg_write(ohci, OHCI1394_HCControlClear,
2337 OHCI1394_HCControl_noByteSwapData);
2338
Stefan Richteraffc9c22008-06-05 20:50:53 +02002339 reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002340 reg_write(ohci, OHCI1394_LinkControlSet,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002341 OHCI1394_LinkControl_cycleTimerEnable |
2342 OHCI1394_LinkControl_cycleMaster);
2343
2344 reg_write(ohci, OHCI1394_ATRetries,
2345 OHCI1394_MAX_AT_REQ_RETRIES |
2346 (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
Clemens Ladisch27a23292010-06-10 08:34:13 +02002347 (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
2348 (200 << 16));
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002349
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002350 ohci->bus_time_running = false;
Clemens Ladischa48777e2010-06-10 08:33:07 +02002351
Clemens Ladische18907c2012-06-13 22:29:20 +02002352 for (i = 0; i < 32; i++)
2353 if (ohci->ir_context_support & (1 << i))
2354 reg_write(ohci, OHCI1394_IsoRcvContextControlClear(i),
2355 IR_CONTEXT_MULTI_CHANNEL_MODE);
2356
Clemens Ladische91b2782010-06-10 08:40:49 +02002357 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
2358 if (version >= OHCI_VERSION_1_1) {
2359 reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
2360 0xfffffffe);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002361 card->broadcast_channel_auto_allocated = true;
Clemens Ladische91b2782010-06-10 08:40:49 +02002362 }
2363
Clemens Ladischa1a11322010-06-10 08:35:06 +02002364 /* Get implemented bits of the priority arbitration request counter. */
2365 reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
2366 ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
2367 reg_write(ohci, OHCI1394_FairnessControl, 0);
Stefan Richterdb3c9cc2010-06-12 20:30:21 +02002368 card->priority_budget_implemented = ohci->pri_req_max != 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002369
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002370 reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
2371 reg_write(ohci, OHCI1394_IntEventClear, ~0);
2372 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002373
Stefan Richter35d999b2010-04-10 16:04:56 +02002374 ret = configure_1394a_enhancements(ohci);
2375 if (ret < 0)
2376 return ret;
Clemens Ladisch925e7a62010-04-04 15:19:54 +02002377
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002378 /* Activate link_on bit and contender bit in our self ID packets.*/
Stefan Richter35d999b2010-04-10 16:04:56 +02002379 ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
2380 if (ret < 0)
2381 return ret;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04002382
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002383 /*
2384 * When the link is not yet enabled, the atomic config rom
Kristian Høgsberged568912006-12-19 19:58:35 -05002385 * update mechanism described below in ohci_set_config_rom()
2386 * is not active. We have to update ConfigRomHeader and
2387 * BusOptions manually, and the write to ConfigROMmap takes
2388 * effect immediately. We tie this to the enabling of the
2389 * link, so we have a valid config rom before enabling - the
2390 * OHCI requires that ConfigROMhdr and BusOptions have valid
2391 * values before enabling.
2392 *
2393 * However, when the ConfigROMmap is written, some controllers
2394 * always read back quadlets 0 and 2 from the config rom to
2395 * the ConfigRomHeader and BusOptions registers on bus reset.
2396 * They shouldn't do that in this initial case where the link
2397 * isn't enabled. This means we have to use the same
2398 * workaround here, setting the bus header to 0 and then write
2399 * the right values in the bus reset tasklet.
2400 */
2401
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002402 if (config_rom) {
2403 ohci->next_config_rom =
2404 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2405 &ohci->next_config_rom_bus,
2406 GFP_KERNEL);
2407 if (ohci->next_config_rom == NULL)
2408 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05002409
Stefan Richter8e859732009-10-08 00:41:59 +02002410 copy_config_rom(ohci->next_config_rom, config_rom, length);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002411 } else {
2412 /*
2413 * In the suspend case, config_rom is NULL, which
2414 * means that we just reuse the old config rom.
2415 */
2416 ohci->next_config_rom = ohci->config_rom;
2417 ohci->next_config_rom_bus = ohci->config_rom_bus;
2418 }
Kristian Høgsberged568912006-12-19 19:58:35 -05002419
Stefan Richter8e859732009-10-08 00:41:59 +02002420 ohci->next_header = ohci->next_config_rom[0];
Kristian Høgsberged568912006-12-19 19:58:35 -05002421 ohci->next_config_rom[0] = 0;
2422 reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
Kristian Høgsberg0bd243c2007-06-05 19:27:05 -04002423 reg_write(ohci, OHCI1394_BusOptions,
2424 be32_to_cpu(ohci->next_config_rom[2]));
Kristian Høgsberged568912006-12-19 19:58:35 -05002425 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2426
2427 reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
2428
Stefan Richter148c7862010-06-05 11:46:49 +02002429 irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
2430 OHCI1394_RQPkt | OHCI1394_RSPkt |
2431 OHCI1394_isochTx | OHCI1394_isochRx |
2432 OHCI1394_postedWriteErr |
2433 OHCI1394_selfIDComplete |
2434 OHCI1394_regAccessFail |
Clemens Ladischf117a3e2011-01-10 17:21:35 +01002435 OHCI1394_cycleInconsistent |
2436 OHCI1394_unrecoverableError |
2437 OHCI1394_cycleTooLong |
Stefan Richter148c7862010-06-05 11:46:49 +02002438 OHCI1394_masterIntEnable;
2439 if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
2440 irqs |= OHCI1394_busReset;
2441 reg_write(ohci, OHCI1394_IntMaskSet, irqs);
2442
Kristian Høgsberged568912006-12-19 19:58:35 -05002443 reg_write(ohci, OHCI1394_HCControlSet,
2444 OHCI1394_HCControl_linkEnable |
2445 OHCI1394_HCControl_BIBimageValid);
Clemens Ladischecf83282011-04-11 09:56:12 +02002446
2447 reg_write(ohci, OHCI1394_LinkControlSet,
2448 OHCI1394_LinkControl_rcvSelfID |
2449 OHCI1394_LinkControl_rcvPhyPkt);
2450
2451 ar_context_run(&ohci->ar_request_ctx);
Clemens Ladischdd6254e2011-05-16 08:10:10 +02002452 ar_context_run(&ohci->ar_response_ctx);
2453
2454 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002455
Stefan Richter02d37be2010-07-08 16:09:06 +02002456 /* We are ready to go, reset bus to finish initialization. */
2457 fw_schedule_bus_reset(&ohci->card, false, true);
Kristian Høgsberged568912006-12-19 19:58:35 -05002458
2459 return 0;
2460}
2461
Stefan Richter53dca512008-12-14 21:47:04 +01002462static int ohci_set_config_rom(struct fw_card *card,
Stefan Richter8e859732009-10-08 00:41:59 +02002463 const __be32 *config_rom, size_t length)
Kristian Høgsberged568912006-12-19 19:58:35 -05002464{
2465 struct fw_ohci *ohci;
Kristian Høgsberged568912006-12-19 19:58:35 -05002466 __be32 *next_config_rom;
Stefan Richterf5101d582008-03-14 00:27:49 +01002467 dma_addr_t uninitialized_var(next_config_rom_bus);
Kristian Høgsberged568912006-12-19 19:58:35 -05002468
2469 ohci = fw_ohci(card);
2470
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002471 /*
2472 * When the OHCI controller is enabled, the config rom update
Kristian Høgsberged568912006-12-19 19:58:35 -05002473 * mechanism is a bit tricky, but easy enough to use. See
2474 * section 5.5.6 in the OHCI specification.
2475 *
2476 * The OHCI controller caches the new config rom address in a
2477 * shadow register (ConfigROMmapNext) and needs a bus reset
2478 * for the changes to take place. When the bus reset is
2479 * detected, the controller loads the new values for the
2480 * ConfigRomHeader and BusOptions registers from the specified
2481 * config rom and loads ConfigROMmap from the ConfigROMmapNext
2482 * shadow register. All automatically and atomically.
2483 *
2484 * Now, there's a twist to this story. The automatic load of
2485 * ConfigRomHeader and BusOptions doesn't honor the
2486 * noByteSwapData bit, so with a be32 config rom, the
2487 * controller will load be32 values in to these registers
2488 * during the atomic update, even on litte endian
2489 * architectures. The workaround we use is to put a 0 in the
2490 * header quadlet; 0 is endian agnostic and means that the
2491 * config rom isn't ready yet. In the bus reset tasklet we
2492 * then set up the real values for the two registers.
2493 *
2494 * We use ohci->lock to avoid racing with the code that sets
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02002495 * ohci->next_config_rom to NULL (see bus_reset_work).
Kristian Høgsberged568912006-12-19 19:58:35 -05002496 */
2497
2498 next_config_rom =
2499 dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2500 &next_config_rom_bus, GFP_KERNEL);
2501 if (next_config_rom == NULL)
2502 return -ENOMEM;
2503
Stefan Richter8a8c4732012-04-09 21:40:33 +02002504 spin_lock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002505
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002506 /*
2507 * If there is not an already pending config_rom update,
2508 * push our new allocation into the ohci->next_config_rom
2509 * and then mark the local variable as null so that we
2510 * won't deallocate the new buffer.
2511 *
2512 * OTOH, if there is a pending config_rom update, just
2513 * use that buffer with the new config_rom data, and
2514 * let this routine free the unused DMA allocation.
2515 */
2516
Kristian Høgsberged568912006-12-19 19:58:35 -05002517 if (ohci->next_config_rom == NULL) {
2518 ohci->next_config_rom = next_config_rom;
2519 ohci->next_config_rom_bus = next_config_rom_bus;
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002520 next_config_rom = NULL;
Kristian Høgsberged568912006-12-19 19:58:35 -05002521 }
2522
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002523 copy_config_rom(ohci->next_config_rom, config_rom, length);
2524
2525 ohci->next_header = config_rom[0];
2526 ohci->next_config_rom[0] = 0;
2527
2528 reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
2529
Stefan Richter8a8c4732012-04-09 21:40:33 +02002530 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05002531
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002532 /* If we didn't use the DMA allocation, delete it. */
2533 if (next_config_rom != NULL)
2534 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
2535 next_config_rom, next_config_rom_bus);
2536
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002537 /*
2538 * Now initiate a bus reset to have the changes take
Kristian Høgsberged568912006-12-19 19:58:35 -05002539 * effect. We clean up the old config rom memory and DMA
2540 * mappings in the bus reset tasklet, since the OHCI
2541 * controller could need to access it before the bus reset
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002542 * takes effect.
2543 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002544
B.J. Buchalter2e053a22011-05-02 13:33:42 -04002545 fw_schedule_bus_reset(&ohci->card, true, true);
2546
2547 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002548}
2549
2550static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
2551{
2552 struct fw_ohci *ohci = fw_ohci(card);
2553
2554 at_context_transmit(&ohci->at_request_ctx, packet);
2555}
2556
2557static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
2558{
2559 struct fw_ohci *ohci = fw_ohci(card);
2560
2561 at_context_transmit(&ohci->at_response_ctx, packet);
2562}
2563
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002564static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
2565{
2566 struct fw_ohci *ohci = fw_ohci(card);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002567 struct context *ctx = &ohci->at_request_ctx;
2568 struct driver_data *driver_data = packet->driver_data;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002569 int ret = -ENOENT;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002570
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002571 tasklet_disable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002572
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002573 if (packet->ack != 0)
2574 goto out;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002575
Stefan Richter19593ff2009-10-14 20:40:10 +02002576 if (packet->payload_mapped)
Stefan Richter1d1dc5e2008-12-10 00:20:38 +01002577 dma_unmap_single(ohci->card.device, packet->payload_bus,
2578 packet->payload_length, DMA_TO_DEVICE);
2579
Stefan Richter64d21722011-12-20 21:32:46 +01002580 log_ar_at_event(ohci, 'T', packet->speed, packet->header, 0x20);
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002581 driver_data->packet = NULL;
2582 packet->ack = RCODE_CANCELLED;
2583 packet->callback(packet, &ohci->card, packet->ack);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002584 ret = 0;
Kristian Høgsbergf319b6a2007-03-07 12:12:49 -05002585 out:
2586 tasklet_enable(&ctx->tasklet);
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002587
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002588 return ret;
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05002589}
2590
Stefan Richter53dca512008-12-14 21:47:04 +01002591static int ohci_enable_phys_dma(struct fw_card *card,
2592 int node_id, int generation)
Kristian Høgsberged568912006-12-19 19:58:35 -05002593{
2594 struct fw_ohci *ohci = fw_ohci(card);
2595 unsigned long flags;
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002596 int n, ret = 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002597
Lubomir Rintel8bc588e2013-12-22 11:34:22 +01002598 if (param_remote_dma)
2599 return 0;
2600
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002601 /*
2602 * FIXME: Make sure this bitmask is cleared when we clear the busReset
2603 * interrupt bit. Clear physReqResourceAllBuses on bus reset.
2604 */
Kristian Høgsberged568912006-12-19 19:58:35 -05002605
2606 spin_lock_irqsave(&ohci->lock, flags);
2607
2608 if (ohci->generation != generation) {
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002609 ret = -ESTALE;
Kristian Høgsberged568912006-12-19 19:58:35 -05002610 goto out;
2611 }
2612
Kristian Høgsbergc781c062007-05-07 20:33:32 -04002613 /*
2614 * Note, if the node ID contains a non-local bus ID, physical DMA is
2615 * enabled for _all_ nodes on remote buses.
2616 */
Stefan Richter907293d2007-01-23 21:11:43 +01002617
2618 n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
2619 if (n < 32)
2620 reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
2621 else
2622 reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
2623
Kristian Høgsberged568912006-12-19 19:58:35 -05002624 flush_writes(ohci);
Kristian Høgsberged568912006-12-19 19:58:35 -05002625 out:
Stefan Richter6cad95f2007-01-21 20:46:45 +01002626 spin_unlock_irqrestore(&ohci->lock, flags);
Stefan Richter2dbd7d72008-12-14 21:45:45 +01002627
2628 return ret;
Kristian Høgsberged568912006-12-19 19:58:35 -05002629}
Stefan Richter373b2ed2007-03-04 14:45:18 +01002630
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002631static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002632{
2633 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002634 unsigned long flags;
2635 u32 value;
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002636
Clemens Ladisch60d32972010-06-10 08:24:35 +02002637 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002638 case CSR_STATE_CLEAR:
2639 case CSR_STATE_SET:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002640 if (ohci->is_root &&
2641 (reg_read(ohci, OHCI1394_LinkControlSet) &
2642 OHCI1394_LinkControl_cycleMaster))
Stefan Richterc8a94de2010-06-12 20:34:50 +02002643 value = CSR_STATE_BIT_CMSTR;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002644 else
Stefan Richterc8a94de2010-06-12 20:34:50 +02002645 value = 0;
2646 if (ohci->csr_state_setclear_abdicate)
2647 value |= CSR_STATE_BIT_ABDICATE;
Stefan Richter4a9bde92010-02-20 22:24:43 +01002648
Stefan Richterc8a94de2010-06-12 20:34:50 +02002649 return value;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002650
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002651 case CSR_NODE_IDS:
2652 return reg_read(ohci, OHCI1394_NodeID) << 16;
2653
Clemens Ladisch60d32972010-06-10 08:24:35 +02002654 case CSR_CYCLE_TIME:
2655 return get_cycle_time(ohci);
2656
Clemens Ladischa48777e2010-06-10 08:33:07 +02002657 case CSR_BUS_TIME:
2658 /*
2659 * We might be called just after the cycle timer has wrapped
2660 * around but just before the cycle64Seconds handler, so we
2661 * better check here, too, if the bus time needs to be updated.
2662 */
2663 spin_lock_irqsave(&ohci->lock, flags);
2664 value = update_bus_time(ohci);
2665 spin_unlock_irqrestore(&ohci->lock, flags);
2666 return value;
2667
Clemens Ladisch27a23292010-06-10 08:34:13 +02002668 case CSR_BUSY_TIMEOUT:
2669 value = reg_read(ohci, OHCI1394_ATRetries);
2670 return (value >> 4) & 0x0ffff00f;
2671
Clemens Ladischa1a11322010-06-10 08:35:06 +02002672 case CSR_PRIORITY_BUDGET:
2673 return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
2674 (ohci->pri_req_max << 8);
2675
Clemens Ladisch60d32972010-06-10 08:24:35 +02002676 default:
2677 WARN_ON(1);
2678 return 0;
Clemens Ladischb6775322010-01-20 09:58:02 +01002679 }
Clemens Ladisch60d32972010-06-10 08:24:35 +02002680}
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002681
Stefan Richter0fcff4e2010-06-12 20:35:52 +02002682static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002683{
2684 struct fw_ohci *ohci = fw_ohci(card);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002685 unsigned long flags;
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002686
2687 switch (csr_offset) {
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002688 case CSR_STATE_CLEAR:
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002689 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2690 reg_write(ohci, OHCI1394_LinkControlClear,
2691 OHCI1394_LinkControl_cycleMaster);
2692 flush_writes(ohci);
2693 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002694 if (value & CSR_STATE_BIT_ABDICATE)
2695 ohci->csr_state_setclear_abdicate = false;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002696 break;
2697
2698 case CSR_STATE_SET:
2699 if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
2700 reg_write(ohci, OHCI1394_LinkControlSet,
2701 OHCI1394_LinkControl_cycleMaster);
2702 flush_writes(ohci);
2703 }
Stefan Richterc8a94de2010-06-12 20:34:50 +02002704 if (value & CSR_STATE_BIT_ABDICATE)
2705 ohci->csr_state_setclear_abdicate = true;
Clemens Ladisch4ffb7a62010-06-10 08:36:37 +02002706 break;
2707
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002708 case CSR_NODE_IDS:
2709 reg_write(ohci, OHCI1394_NodeID, value >> 16);
2710 flush_writes(ohci);
2711 break;
2712
Clemens Ladisch9ab50712010-06-10 08:26:48 +02002713 case CSR_CYCLE_TIME:
2714 reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
2715 reg_write(ohci, OHCI1394_IntEventSet,
2716 OHCI1394_cycleInconsistent);
2717 flush_writes(ohci);
2718 break;
2719
Clemens Ladischa48777e2010-06-10 08:33:07 +02002720 case CSR_BUS_TIME:
2721 spin_lock_irqsave(&ohci->lock, flags);
Clemens Ladisch9d60ef22012-05-24 19:29:19 +02002722 ohci->bus_time = (update_bus_time(ohci) & 0x40) |
2723 (value & ~0x7f);
Clemens Ladischa48777e2010-06-10 08:33:07 +02002724 spin_unlock_irqrestore(&ohci->lock, flags);
2725 break;
2726
Clemens Ladisch27a23292010-06-10 08:34:13 +02002727 case CSR_BUSY_TIMEOUT:
2728 value = (value & 0xf) | ((value & 0xf) << 4) |
2729 ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
2730 reg_write(ohci, OHCI1394_ATRetries, value);
2731 flush_writes(ohci);
2732 break;
2733
Clemens Ladischa1a11322010-06-10 08:35:06 +02002734 case CSR_PRIORITY_BUDGET:
2735 reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
2736 flush_writes(ohci);
2737 break;
2738
Clemens Ladisch506f1a32010-06-10 08:25:19 +02002739 default:
2740 WARN_ON(1);
2741 break;
2742 }
Kristian Høgsbergd60d7f12007-03-07 12:12:56 -05002743}
2744
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002745static void flush_iso_completions(struct iso_context *ctx)
David Moore1aa292b2008-07-22 23:23:40 -07002746{
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002747 ctx->base.callback.sc(&ctx->base, ctx->last_timestamp,
2748 ctx->header_length, ctx->header,
2749 ctx->base.callback_data);
2750 ctx->header_length = 0;
2751}
David Moore1aa292b2008-07-22 23:23:40 -07002752
Clemens Ladisch73864012012-03-18 19:04:05 +01002753static void copy_iso_headers(struct iso_context *ctx, const u32 *dma_hdr)
David Moore1aa292b2008-07-22 23:23:40 -07002754{
Clemens Ladisch73864012012-03-18 19:04:05 +01002755 u32 *ctx_hdr;
David Moore1aa292b2008-07-22 23:23:40 -07002756
Clemens Ladisch0699a732013-07-22 21:32:09 +02002757 if (ctx->header_length + ctx->base.header_size > PAGE_SIZE) {
2758 if (ctx->base.drop_overflow_headers)
2759 return;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002760 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002761 }
David Moore1aa292b2008-07-22 23:23:40 -07002762
Clemens Ladisch73864012012-03-18 19:04:05 +01002763 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002764 ctx->last_timestamp = (u16)le32_to_cpu((__force __le32)dma_hdr[0]);
David Moore1aa292b2008-07-22 23:23:40 -07002765
2766 /*
Clemens Ladisch32c507f2012-03-18 19:01:39 +01002767 * The two iso header quadlets are byteswapped to little
2768 * endian by the controller, but we want to present them
2769 * as big endian for consistency with the bus endianness.
David Moore1aa292b2008-07-22 23:23:40 -07002770 */
2771 if (ctx->base.header_size > 0)
Clemens Ladisch73864012012-03-18 19:04:05 +01002772 ctx_hdr[0] = swab32(dma_hdr[1]); /* iso packet header */
David Moore1aa292b2008-07-22 23:23:40 -07002773 if (ctx->base.header_size > 4)
Clemens Ladisch73864012012-03-18 19:04:05 +01002774 ctx_hdr[1] = swab32(dma_hdr[0]); /* timestamp */
David Moore1aa292b2008-07-22 23:23:40 -07002775 if (ctx->base.header_size > 8)
Clemens Ladisch73864012012-03-18 19:04:05 +01002776 memcpy(&ctx_hdr[2], &dma_hdr[2], ctx->base.header_size - 8);
David Moore1aa292b2008-07-22 23:23:40 -07002777 ctx->header_length += ctx->base.header_size;
2778}
2779
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002780static int handle_ir_packet_per_buffer(struct context *context,
2781 struct descriptor *d,
2782 struct descriptor *last)
2783{
2784 struct iso_context *ctx =
2785 container_of(context, struct iso_context, context);
David Moorebcee8932007-12-19 15:26:38 -05002786 struct descriptor *pd;
Clemens Ladischa572e682011-10-15 23:12:23 +02002787 u32 buffer_dma;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002788
Stefan Richter872e3302010-07-29 18:19:22 +02002789 for (pd = d; pd <= last; pd++)
David Moorebcee8932007-12-19 15:26:38 -05002790 if (pd->transfer_status)
2791 break;
David Moorebcee8932007-12-19 15:26:38 -05002792 if (pd > last)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002793 /* Descriptor(s) not done yet, stop iteration */
2794 return 0;
2795
Clemens Ladischa572e682011-10-15 23:12:23 +02002796 while (!(d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))) {
2797 d++;
2798 buffer_dma = le32_to_cpu(d->data_address);
2799 dma_sync_single_range_for_cpu(context->ohci->card.device,
2800 buffer_dma & PAGE_MASK,
2801 buffer_dma & ~PAGE_MASK,
2802 le16_to_cpu(d->req_count),
2803 DMA_FROM_DEVICE);
2804 }
2805
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002806 copy_iso_headers(ctx, (u32 *) (last + 1));
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002807
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002808 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2809 flush_iso_completions(ctx);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002810
Jarod Wilsona186b4a2007-12-03 13:43:12 -05002811 return 1;
2812}
2813
Stefan Richter872e3302010-07-29 18:19:22 +02002814/* d == last because each descriptor block is only a single descriptor. */
2815static int handle_ir_buffer_fill(struct context *context,
2816 struct descriptor *d,
2817 struct descriptor *last)
2818{
2819 struct iso_context *ctx =
2820 container_of(context, struct iso_context, context);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002821 unsigned int req_count, res_count, completed;
Clemens Ladischa572e682011-10-15 23:12:23 +02002822 u32 buffer_dma;
Stefan Richter872e3302010-07-29 18:19:22 +02002823
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002824 req_count = le16_to_cpu(last->req_count);
2825 res_count = le16_to_cpu(ACCESS_ONCE(last->res_count));
2826 completed = req_count - res_count;
2827 buffer_dma = le32_to_cpu(last->data_address);
2828
2829 if (completed > 0) {
2830 ctx->mc_buffer_bus = buffer_dma;
2831 ctx->mc_completed = completed;
2832 }
2833
2834 if (res_count != 0)
Stefan Richter872e3302010-07-29 18:19:22 +02002835 /* Descriptor(s) not done yet, stop iteration */
2836 return 0;
2837
Clemens Ladischa572e682011-10-15 23:12:23 +02002838 dma_sync_single_range_for_cpu(context->ohci->card.device,
2839 buffer_dma & PAGE_MASK,
2840 buffer_dma & ~PAGE_MASK,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002841 completed, DMA_FROM_DEVICE);
Clemens Ladischa572e682011-10-15 23:12:23 +02002842
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002843 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS)) {
Stefan Richter872e3302010-07-29 18:19:22 +02002844 ctx->base.callback.mc(&ctx->base,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002845 buffer_dma + completed,
Stefan Richter872e3302010-07-29 18:19:22 +02002846 ctx->base.callback_data);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002847 ctx->mc_completed = 0;
2848 }
Stefan Richter872e3302010-07-29 18:19:22 +02002849
2850 return 1;
2851}
2852
Clemens Ladischd1bbd202012-03-18 19:06:39 +01002853static void flush_ir_buffer_fill(struct iso_context *ctx)
2854{
2855 dma_sync_single_range_for_cpu(ctx->context.ohci->card.device,
2856 ctx->mc_buffer_bus & PAGE_MASK,
2857 ctx->mc_buffer_bus & ~PAGE_MASK,
2858 ctx->mc_completed, DMA_FROM_DEVICE);
2859
2860 ctx->base.callback.mc(&ctx->base,
2861 ctx->mc_buffer_bus + ctx->mc_completed,
2862 ctx->base.callback_data);
2863 ctx->mc_completed = 0;
2864}
2865
Clemens Ladischa572e682011-10-15 23:12:23 +02002866static inline void sync_it_packet_for_cpu(struct context *context,
2867 struct descriptor *pd)
2868{
2869 __le16 control;
2870 u32 buffer_dma;
2871
2872 /* only packets beginning with OUTPUT_MORE* have data buffers */
2873 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2874 return;
2875
2876 /* skip over the OUTPUT_MORE_IMMEDIATE descriptor */
2877 pd += 2;
2878
2879 /*
2880 * If the packet has a header, the first OUTPUT_MORE/LAST descriptor's
2881 * data buffer is in the context program's coherent page and must not
2882 * be synced.
2883 */
2884 if ((le32_to_cpu(pd->data_address) & PAGE_MASK) ==
2885 (context->current_bus & PAGE_MASK)) {
2886 if (pd->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
2887 return;
2888 pd++;
2889 }
2890
2891 do {
2892 buffer_dma = le32_to_cpu(pd->data_address);
2893 dma_sync_single_range_for_cpu(context->ohci->card.device,
2894 buffer_dma & PAGE_MASK,
2895 buffer_dma & ~PAGE_MASK,
2896 le16_to_cpu(pd->req_count),
2897 DMA_TO_DEVICE);
2898 control = pd->control;
2899 pd++;
2900 } while (!(control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS)));
2901}
2902
Kristian Høgsberg30200732007-02-16 17:34:39 -05002903static int handle_it_packet(struct context *context,
2904 struct descriptor *d,
2905 struct descriptor *last)
Kristian Høgsberged568912006-12-19 19:58:35 -05002906{
Kristian Høgsberg30200732007-02-16 17:34:39 -05002907 struct iso_context *ctx =
2908 container_of(context, struct iso_context, context);
Jay Fenlason31769ce2009-11-21 00:05:56 +01002909 struct descriptor *pd;
Clemens Ladisch73864012012-03-18 19:04:05 +01002910 __be32 *ctx_hdr;
Stefan Richter373b2ed2007-03-04 14:45:18 +01002911
Jay Fenlason31769ce2009-11-21 00:05:56 +01002912 for (pd = d; pd <= last; pd++)
2913 if (pd->transfer_status)
2914 break;
2915 if (pd > last)
2916 /* Descriptor(s) not done yet, stop iteration */
Kristian Høgsberg30200732007-02-16 17:34:39 -05002917 return 0;
Kristian Høgsberged568912006-12-19 19:58:35 -05002918
Clemens Ladischa572e682011-10-15 23:12:23 +02002919 sync_it_packet_for_cpu(context, d);
2920
Clemens Ladisch0699a732013-07-22 21:32:09 +02002921 if (ctx->header_length + 4 > PAGE_SIZE) {
2922 if (ctx->base.drop_overflow_headers)
2923 return 1;
Clemens Ladisch18d62712012-03-18 19:05:29 +01002924 flush_iso_completions(ctx);
Clemens Ladisch0699a732013-07-22 21:32:09 +02002925 }
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002926
Clemens Ladisch18d62712012-03-18 19:05:29 +01002927 ctx_hdr = ctx->header + ctx->header_length;
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002928 ctx->last_timestamp = le16_to_cpu(last->res_count);
Clemens Ladisch18d62712012-03-18 19:05:29 +01002929 /* Present this value as big-endian to match the receive code */
2930 *ctx_hdr = cpu_to_be32((le16_to_cpu(pd->transfer_status) << 16) |
2931 le16_to_cpu(pd->res_count));
2932 ctx->header_length += 4;
2933
Clemens Ladisch910e76c2012-03-18 19:04:43 +01002934 if (last->control & cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS))
2935 flush_iso_completions(ctx);
2936
Kristian Høgsberg30200732007-02-16 17:34:39 -05002937 return 1;
Kristian Høgsberged568912006-12-19 19:58:35 -05002938}
2939
Stefan Richter872e3302010-07-29 18:19:22 +02002940static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
2941{
2942 u32 hi = channels >> 32, lo = channels;
2943
2944 reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
2945 reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
2946 reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
2947 reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
2948 mmiowb();
2949 ohci->mc_channels = channels;
2950}
2951
Stefan Richter53dca512008-12-14 21:47:04 +01002952static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
Stefan Richter4817ed22008-12-21 16:39:46 +01002953 int type, int channel, size_t header_size)
Kristian Høgsberged568912006-12-19 19:58:35 -05002954{
2955 struct fw_ohci *ohci = fw_ohci(card);
Stefan Richter872e3302010-07-29 18:19:22 +02002956 struct iso_context *uninitialized_var(ctx);
2957 descriptor_callback_t uninitialized_var(callback);
2958 u64 *uninitialized_var(channels);
2959 u32 *uninitialized_var(mask), uninitialized_var(regs);
Stefan Richter872e3302010-07-29 18:19:22 +02002960 int index, ret = -EBUSY;
Kristian Høgsberged568912006-12-19 19:58:35 -05002961
Stefan Richter8a8c4732012-04-09 21:40:33 +02002962 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02002963
2964 switch (type) {
2965 case FW_ISO_CONTEXT_TRANSMIT:
2966 mask = &ohci->it_context_mask;
2967 callback = handle_it_packet;
2968 index = ffs(*mask) - 1;
2969 if (index >= 0) {
2970 *mask &= ~(1 << index);
2971 regs = OHCI1394_IsoXmitContextBase(index);
2972 ctx = &ohci->it_context_list[index];
2973 }
2974 break;
2975
2976 case FW_ISO_CONTEXT_RECEIVE:
2977 channels = &ohci->ir_context_channels;
2978 mask = &ohci->ir_context_mask;
2979 callback = handle_ir_packet_per_buffer;
2980 index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
2981 if (index >= 0) {
2982 *channels &= ~(1ULL << channel);
2983 *mask &= ~(1 << index);
2984 regs = OHCI1394_IsoRcvContextBase(index);
2985 ctx = &ohci->ir_context_list[index];
2986 }
2987 break;
2988
2989 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
2990 mask = &ohci->ir_context_mask;
2991 callback = handle_ir_buffer_fill;
2992 index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
2993 if (index >= 0) {
2994 ohci->mc_allocated = true;
2995 *mask &= ~(1 << index);
2996 regs = OHCI1394_IsoRcvContextBase(index);
2997 ctx = &ohci->ir_context_list[index];
2998 }
2999 break;
3000
3001 default:
3002 index = -1;
3003 ret = -ENOSYS;
Stefan Richter4817ed22008-12-21 16:39:46 +01003004 }
Stefan Richter872e3302010-07-29 18:19:22 +02003005
Stefan Richter8a8c4732012-04-09 21:40:33 +02003006 spin_unlock_irq(&ohci->lock);
Kristian Høgsberged568912006-12-19 19:58:35 -05003007
3008 if (index < 0)
Stefan Richter872e3302010-07-29 18:19:22 +02003009 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003010
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003011 memset(ctx, 0, sizeof(*ctx));
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003012 ctx->header_length = 0;
3013 ctx->header = (void *) __get_free_page(GFP_KERNEL);
Stefan Richter872e3302010-07-29 18:19:22 +02003014 if (ctx->header == NULL) {
3015 ret = -ENOMEM;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003016 goto out;
Stefan Richter872e3302010-07-29 18:19:22 +02003017 }
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003018 ret = context_init(&ctx->context, ohci, regs, callback);
3019 if (ret < 0)
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003020 goto out_with_header;
Kristian Høgsberged568912006-12-19 19:58:35 -05003021
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003022 if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL) {
Stefan Richter872e3302010-07-29 18:19:22 +02003023 set_multichannel_mask(ohci, 0);
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003024 ctx->mc_completed = 0;
3025 }
Stefan Richter872e3302010-07-29 18:19:22 +02003026
Kristian Høgsberged568912006-12-19 19:58:35 -05003027 return &ctx->base;
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003028
3029 out_with_header:
3030 free_page((unsigned long)ctx->header);
3031 out:
Stefan Richter8a8c4732012-04-09 21:40:33 +02003032 spin_lock_irq(&ohci->lock);
Stefan Richter872e3302010-07-29 18:19:22 +02003033
3034 switch (type) {
3035 case FW_ISO_CONTEXT_RECEIVE:
3036 *channels |= 1ULL << channel;
3037 break;
3038
3039 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3040 ohci->mc_allocated = false;
3041 break;
3042 }
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003043 *mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003044
Stefan Richter8a8c4732012-04-09 21:40:33 +02003045 spin_unlock_irq(&ohci->lock);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003046
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003047 return ERR_PTR(ret);
Kristian Høgsberged568912006-12-19 19:58:35 -05003048}
3049
Kristian Høgsbergeb0306e2007-03-14 17:34:54 -04003050static int ohci_start_iso(struct fw_iso_context *base,
3051 s32 cycle, u32 sync, u32 tags)
Kristian Høgsberged568912006-12-19 19:58:35 -05003052{
Stefan Richter373b2ed2007-03-04 14:45:18 +01003053 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberg30200732007-02-16 17:34:39 -05003054 struct fw_ohci *ohci = ctx->context.ohci;
Stefan Richter872e3302010-07-29 18:19:22 +02003055 u32 control = IR_CONTEXT_ISOCH_HEADER, match;
Kristian Høgsberged568912006-12-19 19:58:35 -05003056 int index;
3057
Clemens Ladisch44b74d92011-02-23 09:27:40 +01003058 /* the controller cannot start without any queued packets */
3059 if (ctx->context.last->branch_address == 0)
3060 return -ENODATA;
3061
Stefan Richter872e3302010-07-29 18:19:22 +02003062 switch (ctx->base.type) {
3063 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003064 index = ctx - ohci->it_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003065 match = 0;
3066 if (cycle >= 0)
3067 match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003068 (cycle & 0x7fff) << 16;
Kristian Høgsberg21efb3c2007-02-16 17:34:50 -05003069
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003070 reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
3071 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003072 context_run(&ctx->context, match);
Stefan Richter872e3302010-07-29 18:19:22 +02003073 break;
3074
3075 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3076 control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
3077 /* fall through */
3078 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003079 index = ctx - ohci->ir_context_list;
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003080 match = (tags << 28) | (sync << 8) | ctx->base.channel;
3081 if (cycle >= 0) {
3082 match |= (cycle & 0x07fff) << 12;
3083 control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
3084 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003085
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003086 reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
3087 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003088 reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
Kristian Høgsberg8a2f7d92007-03-28 14:26:10 -04003089 context_run(&ctx->context, control);
Maxim Levitskydd237362010-11-29 04:09:50 +02003090
3091 ctx->sync = sync;
3092 ctx->tags = tags;
3093
Stefan Richter872e3302010-07-29 18:19:22 +02003094 break;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003095 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003096
3097 return 0;
3098}
3099
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003100static int ohci_stop_iso(struct fw_iso_context *base)
3101{
3102 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003103 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003104 int index;
3105
Stefan Richter872e3302010-07-29 18:19:22 +02003106 switch (ctx->base.type) {
3107 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003108 index = ctx - ohci->it_context_list;
3109 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003110 break;
3111
3112 case FW_ISO_CONTEXT_RECEIVE:
3113 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003114 index = ctx - ohci->ir_context_list;
3115 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
Stefan Richter872e3302010-07-29 18:19:22 +02003116 break;
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003117 }
3118 flush_writes(ohci);
3119 context_stop(&ctx->context);
Clemens Ladische81cbeb2011-02-16 10:32:11 +01003120 tasklet_kill(&ctx->context.tasklet);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003121
3122 return 0;
3123}
3124
Kristian Høgsberged568912006-12-19 19:58:35 -05003125static void ohci_free_iso_context(struct fw_iso_context *base)
3126{
3127 struct fw_ohci *ohci = fw_ohci(base->card);
Stefan Richter373b2ed2007-03-04 14:45:18 +01003128 struct iso_context *ctx = container_of(base, struct iso_context, base);
Kristian Høgsberged568912006-12-19 19:58:35 -05003129 unsigned long flags;
3130 int index;
3131
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003132 ohci_stop_iso(base);
3133 context_release(&ctx->context);
Kristian Høgsberg9b32d5f2007-02-16 17:34:44 -05003134 free_page((unsigned long)ctx->header);
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003135
Kristian Høgsberged568912006-12-19 19:58:35 -05003136 spin_lock_irqsave(&ohci->lock, flags);
3137
Stefan Richter872e3302010-07-29 18:19:22 +02003138 switch (base->type) {
3139 case FW_ISO_CONTEXT_TRANSMIT:
Kristian Høgsberged568912006-12-19 19:58:35 -05003140 index = ctx - ohci->it_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003141 ohci->it_context_mask |= 1 << index;
Stefan Richter872e3302010-07-29 18:19:22 +02003142 break;
3143
3144 case FW_ISO_CONTEXT_RECEIVE:
Kristian Høgsberged568912006-12-19 19:58:35 -05003145 index = ctx - ohci->ir_context_list;
Kristian Høgsberged568912006-12-19 19:58:35 -05003146 ohci->ir_context_mask |= 1 << index;
Stefan Richter4817ed22008-12-21 16:39:46 +01003147 ohci->ir_context_channels |= 1ULL << base->channel;
Stefan Richter872e3302010-07-29 18:19:22 +02003148 break;
3149
3150 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3151 index = ctx - ohci->ir_context_list;
3152 ohci->ir_context_mask |= 1 << index;
3153 ohci->ir_context_channels |= ohci->mc_channels;
3154 ohci->mc_channels = 0;
3155 ohci->mc_allocated = false;
3156 break;
Kristian Høgsberged568912006-12-19 19:58:35 -05003157 }
Kristian Høgsberged568912006-12-19 19:58:35 -05003158
3159 spin_unlock_irqrestore(&ohci->lock, flags);
3160}
3161
Stefan Richter872e3302010-07-29 18:19:22 +02003162static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
Kristian Høgsberged568912006-12-19 19:58:35 -05003163{
Stefan Richter872e3302010-07-29 18:19:22 +02003164 struct fw_ohci *ohci = fw_ohci(base->card);
3165 unsigned long flags;
3166 int ret;
3167
3168 switch (base->type) {
3169 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3170
3171 spin_lock_irqsave(&ohci->lock, flags);
3172
3173 /* Don't allow multichannel to grab other contexts' channels. */
3174 if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
3175 *channels = ohci->ir_context_channels;
3176 ret = -EBUSY;
3177 } else {
3178 set_multichannel_mask(ohci, *channels);
3179 ret = 0;
3180 }
3181
3182 spin_unlock_irqrestore(&ohci->lock, flags);
3183
3184 break;
3185 default:
3186 ret = -EINVAL;
3187 }
3188
3189 return ret;
3190}
3191
Maxim Levitskydd237362010-11-29 04:09:50 +02003192#ifdef CONFIG_PM
3193static void ohci_resume_iso_dma(struct fw_ohci *ohci)
3194{
3195 int i;
3196 struct iso_context *ctx;
3197
3198 for (i = 0 ; i < ohci->n_ir ; i++) {
3199 ctx = &ohci->ir_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003200 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003201 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3202 }
3203
3204 for (i = 0 ; i < ohci->n_it ; i++) {
3205 ctx = &ohci->it_context_list[i];
Stefan Richter693a50b2011-01-01 15:17:05 +01003206 if (ctx->context.running)
Maxim Levitskydd237362010-11-29 04:09:50 +02003207 ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
3208 }
3209}
3210#endif
3211
Stefan Richter872e3302010-07-29 18:19:22 +02003212static int queue_iso_transmit(struct iso_context *ctx,
3213 struct fw_iso_packet *packet,
3214 struct fw_iso_buffer *buffer,
3215 unsigned long payload)
3216{
Kristian Høgsberg30200732007-02-16 17:34:39 -05003217 struct descriptor *d, *last, *pd;
Kristian Høgsberged568912006-12-19 19:58:35 -05003218 struct fw_iso_packet *p;
3219 __le32 *header;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003220 dma_addr_t d_bus, page_bus;
Kristian Høgsberged568912006-12-19 19:58:35 -05003221 u32 z, header_z, payload_z, irq;
3222 u32 payload_index, payload_end_index, next_page_index;
Kristian Høgsberg30200732007-02-16 17:34:39 -05003223 int page, end_page, i, length, offset;
Kristian Høgsberged568912006-12-19 19:58:35 -05003224
Kristian Høgsberged568912006-12-19 19:58:35 -05003225 p = packet;
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003226 payload_index = payload;
Kristian Høgsberged568912006-12-19 19:58:35 -05003227
3228 if (p->skip)
3229 z = 1;
3230 else
3231 z = 2;
3232 if (p->header_length > 0)
3233 z++;
3234
3235 /* Determine the first page the payload isn't contained in. */
3236 end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
3237 if (p->payload_length > 0)
3238 payload_z = end_page - (payload_index >> PAGE_SHIFT);
3239 else
3240 payload_z = 0;
3241
3242 z += payload_z;
3243
3244 /* Get header size in number of descriptors. */
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003245 header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003246
Kristian Høgsberg30200732007-02-16 17:34:39 -05003247 d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
3248 if (d == NULL)
3249 return -ENOMEM;
Kristian Høgsberged568912006-12-19 19:58:35 -05003250
3251 if (!p->skip) {
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003252 d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
Kristian Høgsberged568912006-12-19 19:58:35 -05003253 d[0].req_count = cpu_to_le16(8);
Clemens Ladisch7f51a102010-02-08 08:30:03 +01003254 /*
3255 * Link the skip address to this descriptor itself. This causes
3256 * a context to skip a cycle whenever lost cycles or FIFO
3257 * overruns occur, without dropping the data. The application
3258 * should then decide whether this is an error condition or not.
3259 * FIXME: Make the context's cycle-lost behaviour configurable?
3260 */
3261 d[0].branch_address = cpu_to_le32(d_bus | z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003262
3263 header = (__le32 *) &d[1];
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003264 header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
3265 IT_HEADER_TAG(p->tag) |
3266 IT_HEADER_TCODE(TCODE_STREAM_DATA) |
3267 IT_HEADER_CHANNEL(ctx->base.channel) |
3268 IT_HEADER_SPEED(ctx->base.speed));
Kristian Høgsberged568912006-12-19 19:58:35 -05003269 header[1] =
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003270 cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
Kristian Høgsberged568912006-12-19 19:58:35 -05003271 p->payload_length));
3272 }
3273
3274 if (p->header_length > 0) {
3275 d[2].req_count = cpu_to_le16(p->header_length);
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003276 d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
Kristian Høgsberged568912006-12-19 19:58:35 -05003277 memcpy(&d[z], p->header, p->header_length);
3278 }
3279
3280 pd = d + z - payload_z;
3281 payload_end_index = payload_index + p->payload_length;
3282 for (i = 0; i < payload_z; i++) {
3283 page = payload_index >> PAGE_SHIFT;
3284 offset = payload_index & ~PAGE_MASK;
3285 next_page_index = (page + 1) << PAGE_SHIFT;
3286 length =
3287 min(next_page_index, payload_end_index) - payload_index;
3288 pd[i].req_count = cpu_to_le16(length);
Kristian Høgsberg9aad8122007-02-16 17:34:38 -05003289
3290 page_bus = page_private(buffer->pages[page]);
3291 pd[i].data_address = cpu_to_le32(page_bus + offset);
Kristian Høgsberged568912006-12-19 19:58:35 -05003292
Clemens Ladischa572e682011-10-15 23:12:23 +02003293 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3294 page_bus, offset, length,
3295 DMA_TO_DEVICE);
3296
Kristian Høgsberged568912006-12-19 19:58:35 -05003297 payload_index += length;
3298 }
3299
Kristian Høgsberged568912006-12-19 19:58:35 -05003300 if (p->interrupt)
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003301 irq = DESCRIPTOR_IRQ_ALWAYS;
Kristian Høgsberged568912006-12-19 19:58:35 -05003302 else
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003303 irq = DESCRIPTOR_NO_IRQ;
Kristian Høgsberged568912006-12-19 19:58:35 -05003304
Kristian Høgsberg30200732007-02-16 17:34:39 -05003305 last = z == 2 ? d : d + z - 1;
Kristian Høgsberga77754a2007-05-07 20:33:35 -04003306 last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
3307 DESCRIPTOR_STATUS |
3308 DESCRIPTOR_BRANCH_ALWAYS |
Kristian Høgsbergcbb59da2007-02-16 17:34:35 -05003309 irq);
Kristian Høgsberged568912006-12-19 19:58:35 -05003310
Kristian Høgsberg30200732007-02-16 17:34:39 -05003311 context_append(&ctx->context, d, z, header_z);
Kristian Høgsberged568912006-12-19 19:58:35 -05003312
3313 return 0;
3314}
Stefan Richter373b2ed2007-03-04 14:45:18 +01003315
Stefan Richter872e3302010-07-29 18:19:22 +02003316static int queue_iso_packet_per_buffer(struct iso_context *ctx,
3317 struct fw_iso_packet *packet,
3318 struct fw_iso_buffer *buffer,
3319 unsigned long payload)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003320{
Clemens Ladischa572e682011-10-15 23:12:23 +02003321 struct device *device = ctx->context.ohci->card.device;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003322 struct descriptor *d, *pd;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003323 dma_addr_t d_bus, page_bus;
3324 u32 z, header_z, rest;
David Moorebcee8932007-12-19 15:26:38 -05003325 int i, j, length;
3326 int page, offset, packet_count, header_size, payload_per_buffer;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003327
3328 /*
David Moore1aa292b2008-07-22 23:23:40 -07003329 * The OHCI controller puts the isochronous header and trailer in the
3330 * buffer, so we need at least 8 bytes.
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003331 */
Stefan Richter872e3302010-07-29 18:19:22 +02003332 packet_count = packet->header_length / ctx->base.header_size;
David Moore1aa292b2008-07-22 23:23:40 -07003333 header_size = max(ctx->base.header_size, (size_t)8);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003334
3335 /* Get header size in number of descriptors. */
3336 header_z = DIV_ROUND_UP(header_size, sizeof(*d));
3337 page = payload >> PAGE_SHIFT;
3338 offset = payload & ~PAGE_MASK;
Stefan Richter872e3302010-07-29 18:19:22 +02003339 payload_per_buffer = packet->payload_length / packet_count;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003340
3341 for (i = 0; i < packet_count; i++) {
3342 /* d points to the header descriptor */
David Moorebcee8932007-12-19 15:26:38 -05003343 z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003344 d = context_get_descriptors(&ctx->context,
David Moorebcee8932007-12-19 15:26:38 -05003345 z + header_z, &d_bus);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003346 if (d == NULL)
3347 return -ENOMEM;
3348
David Moorebcee8932007-12-19 15:26:38 -05003349 d->control = cpu_to_le16(DESCRIPTOR_STATUS |
3350 DESCRIPTOR_INPUT_MORE);
Stefan Richter872e3302010-07-29 18:19:22 +02003351 if (packet->skip && i == 0)
David Moorebcee8932007-12-19 15:26:38 -05003352 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003353 d->req_count = cpu_to_le16(header_size);
3354 d->res_count = d->req_count;
David Moorebcee8932007-12-19 15:26:38 -05003355 d->transfer_status = 0;
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003356 d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
3357
David Moorebcee8932007-12-19 15:26:38 -05003358 rest = payload_per_buffer;
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003359 pd = d;
David Moorebcee8932007-12-19 15:26:38 -05003360 for (j = 1; j < z; j++) {
Jay Fenlason8c0c0cc2009-12-11 14:23:58 -05003361 pd++;
David Moorebcee8932007-12-19 15:26:38 -05003362 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3363 DESCRIPTOR_INPUT_MORE);
3364
3365 if (offset + rest < PAGE_SIZE)
3366 length = rest;
3367 else
3368 length = PAGE_SIZE - offset;
3369 pd->req_count = cpu_to_le16(length);
3370 pd->res_count = pd->req_count;
3371 pd->transfer_status = 0;
3372
3373 page_bus = page_private(buffer->pages[page]);
3374 pd->data_address = cpu_to_le32(page_bus + offset);
3375
Clemens Ladischa572e682011-10-15 23:12:23 +02003376 dma_sync_single_range_for_device(device, page_bus,
3377 offset, length,
3378 DMA_FROM_DEVICE);
3379
David Moorebcee8932007-12-19 15:26:38 -05003380 offset = (offset + length) & ~PAGE_MASK;
3381 rest -= length;
3382 if (offset == 0)
3383 page++;
3384 }
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003385 pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
3386 DESCRIPTOR_INPUT_LAST |
3387 DESCRIPTOR_BRANCH_ALWAYS);
Stefan Richter872e3302010-07-29 18:19:22 +02003388 if (packet->interrupt && i == packet_count - 1)
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003389 pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3390
Jarod Wilsona186b4a2007-12-03 13:43:12 -05003391 context_append(&ctx->context, d, z, header_z);
3392 }
3393
3394 return 0;
3395}
3396
Stefan Richter872e3302010-07-29 18:19:22 +02003397static int queue_iso_buffer_fill(struct iso_context *ctx,
3398 struct fw_iso_packet *packet,
3399 struct fw_iso_buffer *buffer,
3400 unsigned long payload)
3401{
3402 struct descriptor *d;
3403 dma_addr_t d_bus, page_bus;
3404 int page, offset, rest, z, i, length;
3405
3406 page = payload >> PAGE_SHIFT;
3407 offset = payload & ~PAGE_MASK;
3408 rest = packet->payload_length;
3409
3410 /* We need one descriptor for each page in the buffer. */
3411 z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
3412
3413 if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
3414 return -EFAULT;
3415
3416 for (i = 0; i < z; i++) {
3417 d = context_get_descriptors(&ctx->context, 1, &d_bus);
3418 if (d == NULL)
3419 return -ENOMEM;
3420
3421 d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
3422 DESCRIPTOR_BRANCH_ALWAYS);
3423 if (packet->skip && i == 0)
3424 d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
3425 if (packet->interrupt && i == z - 1)
3426 d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
3427
3428 if (offset + rest < PAGE_SIZE)
3429 length = rest;
3430 else
3431 length = PAGE_SIZE - offset;
3432 d->req_count = cpu_to_le16(length);
3433 d->res_count = d->req_count;
3434 d->transfer_status = 0;
3435
3436 page_bus = page_private(buffer->pages[page]);
3437 d->data_address = cpu_to_le32(page_bus + offset);
3438
Clemens Ladischa572e682011-10-15 23:12:23 +02003439 dma_sync_single_range_for_device(ctx->context.ohci->card.device,
3440 page_bus, offset, length,
3441 DMA_FROM_DEVICE);
3442
Stefan Richter872e3302010-07-29 18:19:22 +02003443 rest -= length;
3444 offset = 0;
3445 page++;
3446
3447 context_append(&ctx->context, d, 1, 0);
3448 }
3449
3450 return 0;
3451}
3452
Stefan Richter53dca512008-12-14 21:47:04 +01003453static int ohci_queue_iso(struct fw_iso_context *base,
3454 struct fw_iso_packet *packet,
3455 struct fw_iso_buffer *buffer,
3456 unsigned long payload)
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003457{
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003458 struct iso_context *ctx = container_of(base, struct iso_context, base);
David Moorefe5ca632008-01-06 17:21:41 -05003459 unsigned long flags;
Stefan Richter872e3302010-07-29 18:19:22 +02003460 int ret = -ENOSYS;
Kristian Høgsberge364cf42007-02-16 17:34:49 -05003461
David Moorefe5ca632008-01-06 17:21:41 -05003462 spin_lock_irqsave(&ctx->context.ohci->lock, flags);
Stefan Richter872e3302010-07-29 18:19:22 +02003463 switch (base->type) {
3464 case FW_ISO_CONTEXT_TRANSMIT:
3465 ret = queue_iso_transmit(ctx, packet, buffer, payload);
3466 break;
3467 case FW_ISO_CONTEXT_RECEIVE:
3468 ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
3469 break;
3470 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3471 ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
3472 break;
3473 }
David Moorefe5ca632008-01-06 17:21:41 -05003474 spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
3475
Stefan Richter2dbd7d72008-12-14 21:45:45 +01003476 return ret;
Kristian Høgsberg295e3fe2007-02-16 17:34:40 -05003477}
3478
Clemens Ladisch13882a82011-05-02 09:33:56 +02003479static void ohci_flush_queue_iso(struct fw_iso_context *base)
3480{
3481 struct context *ctx =
3482 &container_of(base, struct iso_context, base)->context;
3483
3484 reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
Clemens Ladisch13882a82011-05-02 09:33:56 +02003485}
3486
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003487static int ohci_flush_iso_completions(struct fw_iso_context *base)
3488{
3489 struct iso_context *ctx = container_of(base, struct iso_context, base);
3490 int ret = 0;
3491
3492 tasklet_disable(&ctx->context.tasklet);
3493
3494 if (!test_and_set_bit_lock(0, &ctx->flushing_completions)) {
3495 context_tasklet((unsigned long)&ctx->context);
3496
3497 switch (base->type) {
3498 case FW_ISO_CONTEXT_TRANSMIT:
3499 case FW_ISO_CONTEXT_RECEIVE:
3500 if (ctx->header_length != 0)
3501 flush_iso_completions(ctx);
3502 break;
3503 case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
3504 if (ctx->mc_completed != 0)
3505 flush_ir_buffer_fill(ctx);
3506 break;
3507 default:
3508 ret = -ENOSYS;
3509 }
3510
3511 clear_bit_unlock(0, &ctx->flushing_completions);
3512 smp_mb__after_clear_bit();
3513 }
3514
3515 tasklet_enable(&ctx->context.tasklet);
3516
3517 return ret;
3518}
3519
Stefan Richter21ebcd12007-01-14 15:29:07 +01003520static const struct fw_card_driver ohci_driver = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003521 .enable = ohci_enable,
Stefan Richter02d37be2010-07-08 16:09:06 +02003522 .read_phy_reg = ohci_read_phy_reg,
Kristian Høgsberged568912006-12-19 19:58:35 -05003523 .update_phy_reg = ohci_update_phy_reg,
3524 .set_config_rom = ohci_set_config_rom,
3525 .send_request = ohci_send_request,
3526 .send_response = ohci_send_response,
Kristian Høgsberg730c32f2007-02-06 14:49:32 -05003527 .cancel_packet = ohci_cancel_packet,
Kristian Høgsberged568912006-12-19 19:58:35 -05003528 .enable_phys_dma = ohci_enable_phys_dma,
Stefan Richter0fcff4e2010-06-12 20:35:52 +02003529 .read_csr = ohci_read_csr,
3530 .write_csr = ohci_write_csr,
Kristian Høgsberged568912006-12-19 19:58:35 -05003531
3532 .allocate_iso_context = ohci_allocate_iso_context,
3533 .free_iso_context = ohci_free_iso_context,
Stefan Richter872e3302010-07-29 18:19:22 +02003534 .set_iso_channels = ohci_set_iso_channels,
Kristian Høgsberged568912006-12-19 19:58:35 -05003535 .queue_iso = ohci_queue_iso,
Clemens Ladisch13882a82011-05-02 09:33:56 +02003536 .flush_queue_iso = ohci_flush_queue_iso,
Clemens Ladischd1bbd202012-03-18 19:06:39 +01003537 .flush_iso_completions = ohci_flush_iso_completions,
Kristian Høgsberg69cdb722007-02-16 17:34:41 -05003538 .start_iso = ohci_start_iso,
Kristian Høgsbergb8295662007-02-16 17:34:42 -05003539 .stop_iso = ohci_stop_iso,
Kristian Høgsberged568912006-12-19 19:58:35 -05003540};
3541
Stefan Richter2ed0f182008-03-01 12:35:29 +01003542#ifdef CONFIG_PPC_PMAC
Stefan Richter5da3dac2010-04-02 14:05:02 +02003543static void pmac_ohci_on(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003544{
3545 if (machine_is(powermac)) {
3546 struct device_node *ofn = pci_device_to_OF_node(dev);
3547
3548 if (ofn) {
3549 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
3550 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
3551 }
3552 }
3553}
3554
Stefan Richter5da3dac2010-04-02 14:05:02 +02003555static void pmac_ohci_off(struct pci_dev *dev)
Stefan Richter2ed0f182008-03-01 12:35:29 +01003556{
3557 if (machine_is(powermac)) {
3558 struct device_node *ofn = pci_device_to_OF_node(dev);
3559
3560 if (ofn) {
3561 pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
3562 pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
3563 }
3564 }
3565}
3566#else
Stefan Richter5da3dac2010-04-02 14:05:02 +02003567static inline void pmac_ohci_on(struct pci_dev *dev) {}
3568static inline void pmac_ohci_off(struct pci_dev *dev) {}
Stefan Richter2ed0f182008-03-01 12:35:29 +01003569#endif /* CONFIG_PPC_PMAC */
3570
Bill Pemberton03f94c02012-11-19 13:22:57 -05003571static int pci_probe(struct pci_dev *dev,
Stefan Richter53dca512008-12-14 21:47:04 +01003572 const struct pci_device_id *ent)
Kristian Høgsberged568912006-12-19 19:58:35 -05003573{
3574 struct fw_ohci *ohci;
Stefan Richteraa0170f2010-10-17 14:09:12 +02003575 u32 bus_options, max_receive, link_speed, version;
Kristian Høgsberged568912006-12-19 19:58:35 -05003576 u64 guid;
Maxim Levitskydd237362010-11-29 04:09:50 +02003577 int i, err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003578 size_t size;
3579
Stefan Richter7f7e37112011-07-10 00:23:03 +02003580 if (dev->vendor == PCI_VENDOR_ID_PINNACLE_SYSTEMS) {
3581 dev_err(&dev->dev, "Pinnacle MovieBoard is not yet supported\n");
3582 return -ENOSYS;
3583 }
3584
Kristian Høgsberg2d826cc2007-05-09 19:23:14 -04003585 ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
Kristian Høgsberged568912006-12-19 19:58:35 -05003586 if (ohci == NULL) {
Stefan Richter7007a072008-10-26 09:50:31 +01003587 err = -ENOMEM;
3588 goto fail;
Kristian Høgsberged568912006-12-19 19:58:35 -05003589 }
3590
3591 fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
3592
Stefan Richter5da3dac2010-04-02 14:05:02 +02003593 pmac_ohci_on(dev);
Stefan Richter130d5492008-03-24 20:55:28 +01003594
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003595 err = pci_enable_device(dev);
3596 if (err) {
Stefan Richter64d21722011-12-20 21:32:46 +01003597 dev_err(&dev->dev, "failed to enable OHCI hardware\n");
Stefan Richterbd7dee62008-02-24 18:59:55 +01003598 goto fail_free;
Kristian Høgsberged568912006-12-19 19:58:35 -05003599 }
3600
3601 pci_set_master(dev);
3602 pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
3603 pci_set_drvdata(dev, ohci);
3604
3605 spin_lock_init(&ohci->lock);
Stefan Richter02d37be2010-07-08 16:09:06 +02003606 mutex_init(&ohci->phy_reg_mutex);
Kristian Høgsberged568912006-12-19 19:58:35 -05003607
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003608 INIT_WORK(&ohci->bus_reset_work, bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003609
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003610 if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM) ||
3611 pci_resource_len(dev, 0) < OHCI1394_REGISTER_SIZE) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003612 ohci_err(ohci, "invalid MMIO resource\n");
Clemens Ladisch7baab9a2012-06-04 21:28:07 +02003613 err = -ENXIO;
3614 goto fail_disable;
3615 }
3616
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003617 err = pci_request_region(dev, 0, ohci_driver_name);
3618 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003619 ohci_err(ohci, "MMIO resource unavailable\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003620 goto fail_disable;
Kristian Høgsberged568912006-12-19 19:58:35 -05003621 }
3622
3623 ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
3624 if (ohci->registers == NULL) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003625 ohci_err(ohci, "failed to remap registers\n");
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003626 err = -ENXIO;
3627 goto fail_iomem;
Kristian Høgsberged568912006-12-19 19:58:35 -05003628 }
3629
Stefan Richter4a635592010-02-21 17:58:01 +01003630 for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
Stefan Richter9993e0f2010-12-07 20:32:40 +01003631 if ((ohci_quirks[i].vendor == dev->vendor) &&
3632 (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
3633 ohci_quirks[i].device == dev->device) &&
3634 (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
3635 ohci_quirks[i].revision >= dev->revision)) {
Stefan Richter4a635592010-02-21 17:58:01 +01003636 ohci->quirks = ohci_quirks[i].flags;
3637 break;
3638 }
Stefan Richter3e9cc2f2010-02-21 17:58:29 +01003639 if (param_quirks)
3640 ohci->quirks = param_quirks;
Clemens Ladischb6775322010-01-20 09:58:02 +01003641
Clemens Ladischec766a72010-11-30 08:25:17 +01003642 /*
3643 * Because dma_alloc_coherent() allocates at least one page,
3644 * we save space by using a common buffer for the AR request/
3645 * response descriptors and the self IDs buffer.
3646 */
3647 BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
3648 BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
3649 ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
3650 PAGE_SIZE,
3651 &ohci->misc_buffer_bus,
3652 GFP_KERNEL);
3653 if (!ohci->misc_buffer) {
3654 err = -ENOMEM;
3655 goto fail_iounmap;
3656 }
3657
3658 err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003659 OHCI1394_AsReqRcvContextControlSet);
3660 if (err < 0)
Clemens Ladischec766a72010-11-30 08:25:17 +01003661 goto fail_misc_buf;
Kristian Høgsberged568912006-12-19 19:58:35 -05003662
Clemens Ladischec766a72010-11-30 08:25:17 +01003663 err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003664 OHCI1394_AsRspRcvContextControlSet);
3665 if (err < 0)
3666 goto fail_arreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003667
Clemens Ladischc088ab302010-11-30 08:24:01 +01003668 err = context_init(&ohci->at_request_ctx, ohci,
3669 OHCI1394_AsReqTrContextControlSet, handle_at_packet);
3670 if (err < 0)
3671 goto fail_arrsp_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003672
Clemens Ladischc088ab302010-11-30 08:24:01 +01003673 err = context_init(&ohci->at_response_ctx, ohci,
3674 OHCI1394_AsRspTrContextControlSet, handle_at_packet);
3675 if (err < 0)
3676 goto fail_atreq_ctx;
Kristian Høgsberged568912006-12-19 19:58:35 -05003677
Kristian Høgsberged568912006-12-19 19:58:35 -05003678 reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
Stefan Richter4817ed22008-12-21 16:39:46 +01003679 ohci->ir_context_channels = ~0ULL;
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003680 ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003681 reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003682 ohci->ir_context_mask = ohci->ir_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003683 ohci->n_ir = hweight32(ohci->ir_context_mask);
3684 size = sizeof(struct iso_context) * ohci->n_ir;
Kristian Høgsberged568912006-12-19 19:58:35 -05003685 ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
3686
Stefan Richter4802f162010-02-21 17:58:52 +01003687 reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003688 ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
Stefan Richter4802f162010-02-21 17:58:52 +01003689 reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
Clemens Ladischf117a3e2011-01-10 17:21:35 +01003690 ohci->it_context_mask = ohci->it_context_support;
Maxim Levitskydd237362010-11-29 04:09:50 +02003691 ohci->n_it = hweight32(ohci->it_context_mask);
3692 size = sizeof(struct iso_context) * ohci->n_it;
Stefan Richter4802f162010-02-21 17:58:52 +01003693 ohci->it_context_list = kzalloc(size, GFP_KERNEL);
3694
Kristian Høgsberged568912006-12-19 19:58:35 -05003695 if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003696 err = -ENOMEM;
Stefan Richter7007a072008-10-26 09:50:31 +01003697 goto fail_contexts;
Kristian Høgsberged568912006-12-19 19:58:35 -05003698 }
3699
Stefan Richteraf531222013-08-05 15:10:38 +02003700 ohci->self_id = ohci->misc_buffer + PAGE_SIZE/2;
Clemens Ladischec766a72010-11-30 08:25:17 +01003701 ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
Kristian Høgsberged568912006-12-19 19:58:35 -05003702
Kristian Høgsberged568912006-12-19 19:58:35 -05003703 bus_options = reg_read(ohci, OHCI1394_BusOptions);
3704 max_receive = (bus_options >> 12) & 0xf;
3705 link_speed = bus_options & 0x7;
3706 guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
3707 reg_read(ohci, OHCI1394_GUIDLo);
3708
Peter Hurley247fd502013-03-27 06:59:58 -04003709 if (!(ohci->quirks & QUIRK_NO_MSI))
3710 pci_enable_msi(dev);
3711 if (request_irq(dev->irq, irq_handler,
3712 pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
3713 ohci_driver_name, ohci)) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003714 ohci_err(ohci, "failed to allocate interrupt %d\n", dev->irq);
Peter Hurley247fd502013-03-27 06:59:58 -04003715 err = -EIO;
3716 goto fail_msi;
3717 }
3718
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003719 err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003720 if (err)
Peter Hurley247fd502013-03-27 06:59:58 -04003721 goto fail_irq;
Kristian Høgsberged568912006-12-19 19:58:35 -05003722
Stefan Richter6fdb2ee2010-02-21 17:59:14 +01003723 version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
Peter Hurleyde97cb62013-03-26 11:54:06 -04003724 ohci_notice(ohci,
3725 "added OHCI v%x.%x device as card %d, "
3726 "%d IR + %d IT contexts, quirks 0x%x\n",
3727 version >> 16, version & 0xff, ohci->card.index,
3728 ohci->n_ir, ohci->n_it, ohci->quirks);
Stefan Richtere1eff7a2009-02-03 17:55:19 +01003729
Kristian Høgsberged568912006-12-19 19:58:35 -05003730 return 0;
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003731
Peter Hurley247fd502013-03-27 06:59:58 -04003732 fail_irq:
3733 free_irq(dev->irq, ohci);
3734 fail_msi:
3735 pci_disable_msi(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003736 fail_contexts:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003737 kfree(ohci->ir_context_list);
Stefan Richter7007a072008-10-26 09:50:31 +01003738 kfree(ohci->it_context_list);
3739 context_release(&ohci->at_response_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003740 fail_atreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003741 context_release(&ohci->at_request_ctx);
Clemens Ladischc088ab302010-11-30 08:24:01 +01003742 fail_arrsp_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003743 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003744 fail_arreq_ctx:
Stefan Richter7007a072008-10-26 09:50:31 +01003745 ar_context_release(&ohci->ar_request_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003746 fail_misc_buf:
3747 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3748 ohci->misc_buffer, ohci->misc_buffer_bus);
Clemens Ladisch7a39d8b2010-11-26 08:57:31 +01003749 fail_iounmap:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003750 pci_iounmap(dev, ohci->registers);
3751 fail_iomem:
3752 pci_release_region(dev, 0);
3753 fail_disable:
3754 pci_disable_device(dev);
Stefan Richterbd7dee62008-02-24 18:59:55 +01003755 fail_free:
Oleg Drokind838d2c02011-03-11 04:17:27 +03003756 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003757 pmac_ohci_off(dev);
Stefan Richter7007a072008-10-26 09:50:31 +01003758 fail:
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003759 return err;
Kristian Høgsberged568912006-12-19 19:58:35 -05003760}
3761
3762static void pci_remove(struct pci_dev *dev)
3763{
Peter Hurley8db49142013-03-27 06:59:59 -04003764 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberged568912006-12-19 19:58:35 -05003765
Peter Hurley8db49142013-03-27 06:59:59 -04003766 /*
3767 * If the removal is happening from the suspend state, LPS won't be
3768 * enabled and host registers (eg., IntMaskClear) won't be accessible.
3769 */
3770 if (reg_read(ohci, OHCI1394_HCControlSet) & OHCI1394_HCControl_LPS) {
3771 reg_write(ohci, OHCI1394_IntMaskClear, ~0);
3772 flush_writes(ohci);
3773 }
Stephan Gatzka2d7a36e2011-07-25 22:16:24 +02003774 cancel_work_sync(&ohci->bus_reset_work);
Kristian Høgsberged568912006-12-19 19:58:35 -05003775 fw_core_remove_card(&ohci->card);
3776
Kristian Høgsbergc781c062007-05-07 20:33:32 -04003777 /*
3778 * FIXME: Fail all pending packets here, now that the upper
3779 * layers can't queue any more.
3780 */
Kristian Høgsberged568912006-12-19 19:58:35 -05003781
3782 software_reset(ohci);
3783 free_irq(dev->irq, ohci);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003784
3785 if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
3786 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3787 ohci->next_config_rom, ohci->next_config_rom_bus);
3788 if (ohci->config_rom)
3789 dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
3790 ohci->config_rom, ohci->config_rom_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003791 ar_context_release(&ohci->ar_request_ctx);
3792 ar_context_release(&ohci->ar_response_ctx);
Clemens Ladischec766a72010-11-30 08:25:17 +01003793 dma_free_coherent(ohci->card.device, PAGE_SIZE,
3794 ohci->misc_buffer, ohci->misc_buffer_bus);
Jay Fenlasona55709b2008-10-22 15:59:42 -04003795 context_release(&ohci->at_request_ctx);
3796 context_release(&ohci->at_response_ctx);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003797 kfree(ohci->it_context_list);
3798 kfree(ohci->ir_context_list);
Clemens Ladisch262444e2010-06-05 12:31:25 +02003799 pci_disable_msi(dev);
Kristian Høgsbergd79406d2007-05-09 19:23:15 -04003800 pci_iounmap(dev, ohci->registers);
3801 pci_release_region(dev, 0);
3802 pci_disable_device(dev);
Oleg Drokind838d2c02011-03-11 04:17:27 +03003803 kfree(ohci);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003804 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003805
Stefan Richter64d21722011-12-20 21:32:46 +01003806 dev_notice(&dev->dev, "removed fw-ohci device\n");
Kristian Høgsberged568912006-12-19 19:58:35 -05003807}
3808
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003809#ifdef CONFIG_PM
Stefan Richter2ed0f182008-03-01 12:35:29 +01003810static int pci_suspend(struct pci_dev *dev, pm_message_t state)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003811{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003812 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003813 int err;
3814
3815 software_reset(ohci);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003816 err = pci_save_state(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003817 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003818 ohci_err(ohci, "pci_save_state failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003819 return err;
3820 }
Stefan Richter2ed0f182008-03-01 12:35:29 +01003821 err = pci_set_power_state(dev, pci_choose_state(dev, state));
Stefan Richter55111422007-09-06 09:50:30 +02003822 if (err)
Peter Hurleyde97cb62013-03-26 11:54:06 -04003823 ohci_err(ohci, "pci_set_power_state failed with %d\n", err);
Stefan Richter5da3dac2010-04-02 14:05:02 +02003824 pmac_ohci_off(dev);
Stefan Richterea8d0062008-03-01 02:42:56 +01003825
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003826 return 0;
3827}
3828
Stefan Richter2ed0f182008-03-01 12:35:29 +01003829static int pci_resume(struct pci_dev *dev)
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003830{
Stefan Richter2ed0f182008-03-01 12:35:29 +01003831 struct fw_ohci *ohci = pci_get_drvdata(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003832 int err;
3833
Stefan Richter5da3dac2010-04-02 14:05:02 +02003834 pmac_ohci_on(dev);
Stefan Richter2ed0f182008-03-01 12:35:29 +01003835 pci_set_power_state(dev, PCI_D0);
3836 pci_restore_state(dev);
3837 err = pci_enable_device(dev);
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003838 if (err) {
Peter Hurleyde97cb62013-03-26 11:54:06 -04003839 ohci_err(ohci, "pci_enable_device failed\n");
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003840 return err;
3841 }
3842
Maxim Levitsky8662b6b2010-11-29 04:09:49 +02003843 /* Some systems don't setup GUID register on resume from ram */
3844 if (!reg_read(ohci, OHCI1394_GUIDLo) &&
3845 !reg_read(ohci, OHCI1394_GUIDHi)) {
3846 reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
3847 reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
3848 }
3849
Maxim Levitskydd237362010-11-29 04:09:50 +02003850 err = ohci_enable(&ohci->card, NULL, 0);
Maxim Levitskydd237362010-11-29 04:09:50 +02003851 if (err)
3852 return err;
3853
3854 ohci_resume_iso_dma(ohci);
Stefan Richter693a50b2011-01-01 15:17:05 +01003855
Maxim Levitskydd237362010-11-29 04:09:50 +02003856 return 0;
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003857}
3858#endif
3859
Németh Mártona67483d2010-01-10 13:14:26 +01003860static const struct pci_device_id pci_table[] = {
Kristian Høgsberged568912006-12-19 19:58:35 -05003861 { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
3862 { }
3863};
3864
3865MODULE_DEVICE_TABLE(pci, pci_table);
3866
3867static struct pci_driver fw_ohci_pci_driver = {
3868 .name = ohci_driver_name,
3869 .id_table = pci_table,
3870 .probe = pci_probe,
3871 .remove = pci_remove,
Kristian Høgsberg2aef4692007-05-30 19:06:35 -04003872#ifdef CONFIG_PM
3873 .resume = pci_resume,
3874 .suspend = pci_suspend,
3875#endif
Kristian Høgsberged568912006-12-19 19:58:35 -05003876};
3877
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003878static int __init fw_ohci_init(void)
3879{
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003880 selfid_workqueue = alloc_workqueue(KBUILD_MODNAME, WQ_MEM_RECLAIM, 0);
3881 if (!selfid_workqueue)
3882 return -ENOMEM;
3883
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003884 return pci_register_driver(&fw_ohci_pci_driver);
3885}
3886
3887static void __exit fw_ohci_cleanup(void)
3888{
3889 pci_unregister_driver(&fw_ohci_pci_driver);
Stephan Gatzkadb9ae8f2013-08-26 20:50:05 +02003890 destroy_workqueue(selfid_workqueue);
Stephan Gatzka7a723c62013-08-26 20:50:04 +02003891}
3892
3893module_init(fw_ohci_init);
3894module_exit(fw_ohci_cleanup);
Axel Linfe2af112012-04-03 10:07:01 +08003895
Kristian Høgsberged568912006-12-19 19:58:35 -05003896MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
3897MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
3898MODULE_LICENSE("GPL");
3899
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003900/* Provide a module alias so root-on-sbp2 initrds don't break. */
Olaf Hering1e4c7b02007-05-05 23:17:13 +02003901MODULE_ALIAS("ohci1394");