blob: 89dfc63677ade6445a58d5cb3019f54f25231027 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Jesse Barnes8d315282011-10-16 10:23:31 +020036/*
37 * 965+ support PIPE_CONTROL commands, which provide finer grained control
38 * over cache flushing.
39 */
40struct pipe_control {
41 struct drm_i915_gem_object *obj;
42 volatile u32 *cpu_page;
43 u32 gtt_offset;
44};
45
Chris Wilsonc7dca472011-01-20 17:00:10 +000046static inline int ring_space(struct intel_ring_buffer *ring)
47{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020048 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000049 if (space < 0)
50 space += ring->size;
51 return space;
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
178 struct pipe_control *pc = ring->private;
179 u32 scratch_addr = pc->gtt_offset + 128;
180 int ret;
181
182
183 ret = intel_ring_begin(ring, 6);
184 if (ret)
185 return ret;
186
187 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
188 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
189 PIPE_CONTROL_STALL_AT_SCOREBOARD);
190 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
191 intel_ring_emit(ring, 0); /* low dword */
192 intel_ring_emit(ring, 0); /* high dword */
193 intel_ring_emit(ring, MI_NOOP);
194 intel_ring_advance(ring);
195
196 ret = intel_ring_begin(ring, 6);
197 if (ret)
198 return ret;
199
200 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
201 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
202 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, 0);
205 intel_ring_emit(ring, MI_NOOP);
206 intel_ring_advance(ring);
207
208 return 0;
209}
210
211static int
212gen6_render_ring_flush(struct intel_ring_buffer *ring,
213 u32 invalidate_domains, u32 flush_domains)
214{
215 u32 flags = 0;
216 struct pipe_control *pc = ring->private;
217 u32 scratch_addr = pc->gtt_offset + 128;
218 int ret;
219
Paulo Zanonib3111502012-08-17 18:35:42 -0300220 /* Force SNB workarounds for PIPE_CONTROL flushes */
221 ret = intel_emit_post_sync_nonzero_flush(ring);
222 if (ret)
223 return ret;
224
Jesse Barnes8d315282011-10-16 10:23:31 +0200225 /* Just flush everything. Experiments have shown that reducing the
226 * number of bits based on the write domains has little performance
227 * impact.
228 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100229 if (flush_domains) {
230 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
231 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
232 /*
233 * Ensure that any following seqno writes only happen
234 * when the render cache is indeed flushed.
235 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200236 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100237 }
238 if (invalidate_domains) {
239 flags |= PIPE_CONTROL_TLB_INVALIDATE;
240 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
243 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
244 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
245 /*
246 * TLB invalidate requires a post-sync write.
247 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700248 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100249 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200250
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100251 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200252 if (ret)
253 return ret;
254
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100255 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200256 intel_ring_emit(ring, flags);
257 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100258 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200259 intel_ring_advance(ring);
260
261 return 0;
262}
263
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100264static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300265gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
266{
267 int ret;
268
269 ret = intel_ring_begin(ring, 4);
270 if (ret)
271 return ret;
272
273 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
274 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
275 PIPE_CONTROL_STALL_AT_SCOREBOARD);
276 intel_ring_emit(ring, 0);
277 intel_ring_emit(ring, 0);
278 intel_ring_advance(ring);
279
280 return 0;
281}
282
283static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300284gen7_render_ring_flush(struct intel_ring_buffer *ring,
285 u32 invalidate_domains, u32 flush_domains)
286{
287 u32 flags = 0;
288 struct pipe_control *pc = ring->private;
289 u32 scratch_addr = pc->gtt_offset + 128;
290 int ret;
291
Paulo Zanonif3987632012-08-17 18:35:43 -0300292 /*
293 * Ensure that any following seqno writes only happen when the render
294 * cache is indeed flushed.
295 *
296 * Workaround: 4th PIPE_CONTROL command (except the ones with only
297 * read-cache invalidate bits set) must have the CS_STALL bit set. We
298 * don't try to be clever and just set it unconditionally.
299 */
300 flags |= PIPE_CONTROL_CS_STALL;
301
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300302 /* Just flush everything. Experiments have shown that reducing the
303 * number of bits based on the write domains has little performance
304 * impact.
305 */
306 if (flush_domains) {
307 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
308 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300309 }
310 if (invalidate_domains) {
311 flags |= PIPE_CONTROL_TLB_INVALIDATE;
312 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
313 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
314 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
315 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
316 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
317 /*
318 * TLB invalidate requires a post-sync write.
319 */
320 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200321 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300322
323 /* Workaround: we must issue a pipe_control with CS-stall bit
324 * set before a pipe_control command that has the state cache
325 * invalidate bit set. */
326 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328
329 ret = intel_ring_begin(ring, 4);
330 if (ret)
331 return ret;
332
333 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
334 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200335 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300336 intel_ring_emit(ring, 0);
337 intel_ring_advance(ring);
338
339 return 0;
340}
341
Chris Wilson78501ea2010-10-27 12:18:21 +0100342static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100343 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800344{
Chris Wilson78501ea2010-10-27 12:18:21 +0100345 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100346 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800347}
348
Chris Wilson78501ea2010-10-27 12:18:21 +0100349u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800350{
Chris Wilson78501ea2010-10-27 12:18:21 +0100351 drm_i915_private_t *dev_priv = ring->dev->dev_private;
352 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200353 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800354
355 return I915_READ(acthd_reg);
356}
357
Chris Wilson78501ea2010-10-27 12:18:21 +0100358static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800359{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200360 struct drm_device *dev = ring->dev;
361 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000362 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200363 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800364 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200366 if (HAS_FORCE_WAKE(dev))
367 gen6_gt_force_wake_get(dev_priv);
368
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800369 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200370 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200371 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100372 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800373
Daniel Vetter570ef602010-08-02 17:06:23 +0200374 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800375
376 /* G45 ring initialization fails to reset head to zero */
377 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000378 DRM_DEBUG_KMS("%s head not reset to zero "
379 "ctl %08x head %08x tail %08x start %08x\n",
380 ring->name,
381 I915_READ_CTL(ring),
382 I915_READ_HEAD(ring),
383 I915_READ_TAIL(ring),
384 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800385
Daniel Vetter570ef602010-08-02 17:06:23 +0200386 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800387
Chris Wilson6fd0d562010-12-05 20:42:33 +0000388 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
389 DRM_ERROR("failed to set %s head to zero "
390 "ctl %08x head %08x tail %08x start %08x\n",
391 ring->name,
392 I915_READ_CTL(ring),
393 I915_READ_HEAD(ring),
394 I915_READ_TAIL(ring),
395 I915_READ_START(ring));
396 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700397 }
398
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200399 /* Initialize the ring. This must happen _after_ we've cleared the ring
400 * registers with the above sequence (the readback of the HEAD registers
401 * also enforces ordering), otherwise the hw might lose the new ring
402 * register values. */
403 I915_WRITE_START(ring, obj->gtt_offset);
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200404 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000405 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000406 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800407
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800408 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400409 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
410 I915_READ_START(ring) == obj->gtt_offset &&
411 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000412 DRM_ERROR("%s initialization failed "
413 "ctl %08x head %08x tail %08x start %08x\n",
414 ring->name,
415 I915_READ_CTL(ring),
416 I915_READ_HEAD(ring),
417 I915_READ_TAIL(ring),
418 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200419 ret = -EIO;
420 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800421 }
422
Chris Wilson78501ea2010-10-27 12:18:21 +0100423 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
424 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800425 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000426 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200427 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000428 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100429 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800430 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000431
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200432out:
433 if (HAS_FORCE_WAKE(dev))
434 gen6_gt_force_wake_put(dev_priv);
435
436 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700437}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800438
Chris Wilsonc6df5412010-12-15 09:56:50 +0000439static int
440init_pipe_control(struct intel_ring_buffer *ring)
441{
442 struct pipe_control *pc;
443 struct drm_i915_gem_object *obj;
444 int ret;
445
446 if (ring->private)
447 return 0;
448
449 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
450 if (!pc)
451 return -ENOMEM;
452
453 obj = i915_gem_alloc_object(ring->dev, 4096);
454 if (obj == NULL) {
455 DRM_ERROR("Failed to allocate seqno page\n");
456 ret = -ENOMEM;
457 goto err;
458 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100459
460 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000461
Chris Wilson86a1ee22012-08-11 15:41:04 +0100462 ret = i915_gem_object_pin(obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000463 if (ret)
464 goto err_unref;
465
466 pc->gtt_offset = obj->gtt_offset;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800467 pc->cpu_page = kmap(sg_page(obj->pages->sgl));
468 if (pc->cpu_page == NULL) {
469 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000470 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800471 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000472
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200473 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
474 ring->name, pc->gtt_offset);
475
Chris Wilsonc6df5412010-12-15 09:56:50 +0000476 pc->obj = obj;
477 ring->private = pc;
478 return 0;
479
480err_unpin:
481 i915_gem_object_unpin(obj);
482err_unref:
483 drm_gem_object_unreference(&obj->base);
484err:
485 kfree(pc);
486 return ret;
487}
488
489static void
490cleanup_pipe_control(struct intel_ring_buffer *ring)
491{
492 struct pipe_control *pc = ring->private;
493 struct drm_i915_gem_object *obj;
494
495 if (!ring->private)
496 return;
497
498 obj = pc->obj;
Chris Wilson9da3da62012-06-01 15:20:22 +0100499
500 kunmap(sg_page(obj->pages->sgl));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000501 i915_gem_object_unpin(obj);
502 drm_gem_object_unreference(&obj->base);
503
504 kfree(pc);
505 ring->private = NULL;
506}
507
Chris Wilson78501ea2010-10-27 12:18:21 +0100508static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509{
Chris Wilson78501ea2010-10-27 12:18:21 +0100510 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000511 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100512 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800513
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000514 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200515 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000516
517 /* We need to disable the AsyncFlip performance optimisations in order
518 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
519 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100520 *
521 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000522 */
523 if (INTEL_INFO(dev)->gen >= 6)
524 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
525
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000526 /* Required for the hardware to program scanline values for waiting */
527 if (INTEL_INFO(dev)->gen == 6)
528 I915_WRITE(GFX_MODE,
529 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
530
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000531 if (IS_GEN7(dev))
532 I915_WRITE(GFX_MODE_GEN7,
533 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
534 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100535
Jesse Barnes8d315282011-10-16 10:23:31 +0200536 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000537 ret = init_pipe_control(ring);
538 if (ret)
539 return ret;
540 }
541
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200542 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700543 /* From the Sandybridge PRM, volume 1 part 3, page 24:
544 * "If this bit is set, STCunit will have LRA as replacement
545 * policy. [...] This bit must be reset. LRA replacement
546 * policy is not supported."
547 */
548 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200549 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700550
551 /* This is not explicitly set for GEN6, so read the register.
552 * see intel_ring_mi_set_context() for why we care.
553 * TODO: consider explicitly setting the bit for GEN5
554 */
555 ring->itlb_before_ctx_switch =
556 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800557 }
558
Daniel Vetter6b26c862012-04-24 14:04:12 +0200559 if (INTEL_INFO(dev)->gen >= 6)
560 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000561
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700562 if (HAS_L3_GPU_CACHE(dev))
Ben Widawsky15b9f802012-05-25 16:56:23 -0700563 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
564
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565 return ret;
566}
567
Chris Wilsonc6df5412010-12-15 09:56:50 +0000568static void render_ring_cleanup(struct intel_ring_buffer *ring)
569{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100570 struct drm_device *dev = ring->dev;
571
Chris Wilsonc6df5412010-12-15 09:56:50 +0000572 if (!ring->private)
573 return;
574
Daniel Vetterb45305f2012-12-17 16:21:27 +0100575 if (HAS_BROKEN_CS_TLB(dev))
576 drm_gem_object_unreference(to_gem_object(ring->private));
577
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578 cleanup_pipe_control(ring);
579}
580
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000581static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700582update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000583 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000584{
Ben Widawskyad776f82013-05-28 19:22:18 -0700585/* NB: In order to be able to do semaphore MBOX updates for varying number
586 * of rings, it's easiest if we round up each individual update to a
587 * multiple of 2 (since ring updates must always be a multiple of 2)
588 * even though the actual update only requires 3 dwords.
589 */
590#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000591 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700592 intel_ring_emit(ring, mmio_offset);
Chris Wilson9d7730912012-11-27 16:22:52 +0000593 intel_ring_emit(ring, ring->outstanding_lazy_request);
Ben Widawskyad776f82013-05-28 19:22:18 -0700594 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000595}
596
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700597/**
598 * gen6_add_request - Update the semaphore mailbox registers
599 *
600 * @ring - ring that is adding a request
601 * @seqno - return seqno stuck into the ring
602 *
603 * Update the mailbox registers in the *other* rings with the current seqno.
604 * This acts like a signal in the canonical semaphore.
605 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000606static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000607gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000608{
Ben Widawskyad776f82013-05-28 19:22:18 -0700609 struct drm_device *dev = ring->dev;
610 struct drm_i915_private *dev_priv = dev->dev_private;
611 struct intel_ring_buffer *useless;
612 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Ben Widawskyad776f82013-05-28 19:22:18 -0700614 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
615 MBOX_UPDATE_DWORDS) +
616 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000617 if (ret)
618 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700619#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000620
Ben Widawskyad776f82013-05-28 19:22:18 -0700621 for_each_ring(useless, dev_priv, i) {
622 u32 mbox_reg = ring->signal_mbox[i];
623 if (mbox_reg != GEN6_NOSYNC)
624 update_mboxes(ring, mbox_reg);
625 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000626
627 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
628 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000629 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000630 intel_ring_emit(ring, MI_USER_INTERRUPT);
631 intel_ring_advance(ring);
632
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633 return 0;
634}
635
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200636static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
637 u32 seqno)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 return dev_priv->last_seqno < seqno;
641}
642
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700643/**
644 * intel_ring_sync - sync the waiter to the signaller on seqno
645 *
646 * @waiter - ring that is waiting
647 * @signaller - ring which has, or will signal
648 * @seqno - seqno which the waiter will block on
649 */
650static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200651gen6_ring_sync(struct intel_ring_buffer *waiter,
652 struct intel_ring_buffer *signaller,
653 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000654{
655 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700656 u32 dw1 = MI_SEMAPHORE_MBOX |
657 MI_SEMAPHORE_COMPARE |
658 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000659
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700660 /* Throughout all of the GEM code, seqno passed implies our current
661 * seqno is >= the last seqno executed. However for hardware the
662 * comparison is strictly greater than.
663 */
664 seqno -= 1;
665
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200666 WARN_ON(signaller->semaphore_register[waiter->id] ==
667 MI_SEMAPHORE_SYNC_INVALID);
668
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700669 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000670 if (ret)
671 return ret;
672
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200673 /* If seqno wrap happened, omit the wait with no-ops */
674 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
675 intel_ring_emit(waiter,
676 dw1 |
677 signaller->semaphore_register[waiter->id]);
678 intel_ring_emit(waiter, seqno);
679 intel_ring_emit(waiter, 0);
680 intel_ring_emit(waiter, MI_NOOP);
681 } else {
682 intel_ring_emit(waiter, MI_NOOP);
683 intel_ring_emit(waiter, MI_NOOP);
684 intel_ring_emit(waiter, MI_NOOP);
685 intel_ring_emit(waiter, MI_NOOP);
686 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700687 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688
689 return 0;
690}
691
Chris Wilsonc6df5412010-12-15 09:56:50 +0000692#define PIPE_CONTROL_FLUSH(ring__, addr__) \
693do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200694 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
695 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000696 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
697 intel_ring_emit(ring__, 0); \
698 intel_ring_emit(ring__, 0); \
699} while (0)
700
701static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000702pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000703{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000704 struct pipe_control *pc = ring->private;
705 u32 scratch_addr = pc->gtt_offset + 128;
706 int ret;
707
708 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
709 * incoherent with writes to memory, i.e. completely fubar,
710 * so we need to use PIPE_NOTIFY instead.
711 *
712 * However, we also need to workaround the qword write
713 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
714 * memory before requesting an interrupt.
715 */
716 ret = intel_ring_begin(ring, 32);
717 if (ret)
718 return ret;
719
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200720 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200721 PIPE_CONTROL_WRITE_FLUSH |
722 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000723 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000724 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000725 intel_ring_emit(ring, 0);
726 PIPE_CONTROL_FLUSH(ring, scratch_addr);
727 scratch_addr += 128; /* write to separate cachelines */
728 PIPE_CONTROL_FLUSH(ring, scratch_addr);
729 scratch_addr += 128;
730 PIPE_CONTROL_FLUSH(ring, scratch_addr);
731 scratch_addr += 128;
732 PIPE_CONTROL_FLUSH(ring, scratch_addr);
733 scratch_addr += 128;
734 PIPE_CONTROL_FLUSH(ring, scratch_addr);
735 scratch_addr += 128;
736 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000737
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200738 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200739 PIPE_CONTROL_WRITE_FLUSH |
740 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000741 PIPE_CONTROL_NOTIFY);
742 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000743 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000744 intel_ring_emit(ring, 0);
745 intel_ring_advance(ring);
746
Chris Wilsonc6df5412010-12-15 09:56:50 +0000747 return 0;
748}
749
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800750static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100751gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100752{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100753 /* Workaround to force correct ordering between irq and seqno writes on
754 * ivb (and maybe also on snb) by reading from a CS register (like
755 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100756 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100757 intel_ring_get_active_head(ring);
758 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
759}
760
761static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100762ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800763{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000764 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
765}
766
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200767static void
768ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
769{
770 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
771}
772
Chris Wilsonc6df5412010-12-15 09:56:50 +0000773static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100774pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000775{
776 struct pipe_control *pc = ring->private;
777 return pc->cpu_page[0];
778}
779
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200780static void
781pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
782{
783 struct pipe_control *pc = ring->private;
784 pc->cpu_page[0] = seqno;
785}
786
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000787static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200788gen5_ring_get_irq(struct intel_ring_buffer *ring)
789{
790 struct drm_device *dev = ring->dev;
791 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100792 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200793
794 if (!dev->irq_enabled)
795 return false;
796
Chris Wilson7338aef2012-04-24 21:48:47 +0100797 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200798 if (ring->irq_refcount++ == 0) {
799 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
800 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
801 POSTING_READ(GTIMR);
802 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100803 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200804
805 return true;
806}
807
808static void
809gen5_ring_put_irq(struct intel_ring_buffer *ring)
810{
811 struct drm_device *dev = ring->dev;
812 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100813 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200814
Chris Wilson7338aef2012-04-24 21:48:47 +0100815 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200816 if (--ring->irq_refcount == 0) {
817 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
818 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
819 POSTING_READ(GTIMR);
820 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100821 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200822}
823
824static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200825i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700826{
Chris Wilson78501ea2010-10-27 12:18:21 +0100827 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000828 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100829 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700830
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000831 if (!dev->irq_enabled)
832 return false;
833
Chris Wilson7338aef2012-04-24 21:48:47 +0100834 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200835 if (ring->irq_refcount++ == 0) {
836 dev_priv->irq_mask &= ~ring->irq_enable_mask;
837 I915_WRITE(IMR, dev_priv->irq_mask);
838 POSTING_READ(IMR);
839 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100840 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000841
842 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700843}
844
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800845static void
Daniel Vettere3670312012-04-11 22:12:53 +0200846i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700847{
Chris Wilson78501ea2010-10-27 12:18:21 +0100848 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000849 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100850 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700851
Chris Wilson7338aef2012-04-24 21:48:47 +0100852 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200853 if (--ring->irq_refcount == 0) {
854 dev_priv->irq_mask |= ring->irq_enable_mask;
855 I915_WRITE(IMR, dev_priv->irq_mask);
856 POSTING_READ(IMR);
857 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100858 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700859}
860
Chris Wilsonc2798b12012-04-22 21:13:57 +0100861static bool
862i8xx_ring_get_irq(struct intel_ring_buffer *ring)
863{
864 struct drm_device *dev = ring->dev;
865 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100866 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100867
868 if (!dev->irq_enabled)
869 return false;
870
Chris Wilson7338aef2012-04-24 21:48:47 +0100871 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100872 if (ring->irq_refcount++ == 0) {
873 dev_priv->irq_mask &= ~ring->irq_enable_mask;
874 I915_WRITE16(IMR, dev_priv->irq_mask);
875 POSTING_READ16(IMR);
876 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100877 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100878
879 return true;
880}
881
882static void
883i8xx_ring_put_irq(struct intel_ring_buffer *ring)
884{
885 struct drm_device *dev = ring->dev;
886 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100887 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100888
Chris Wilson7338aef2012-04-24 21:48:47 +0100889 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100890 if (--ring->irq_refcount == 0) {
891 dev_priv->irq_mask |= ring->irq_enable_mask;
892 I915_WRITE16(IMR, dev_priv->irq_mask);
893 POSTING_READ16(IMR);
894 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100895 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100896}
897
Chris Wilson78501ea2010-10-27 12:18:21 +0100898void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800899{
Eric Anholt45930102011-05-06 17:12:35 -0700900 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100901 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700902 u32 mmio = 0;
903
904 /* The ring status page addresses are no longer next to the rest of
905 * the ring registers as of gen7.
906 */
907 if (IS_GEN7(dev)) {
908 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100909 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700910 mmio = RENDER_HWS_PGA_GEN7;
911 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100912 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700913 mmio = BLT_HWS_PGA_GEN7;
914 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100915 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700916 mmio = BSD_HWS_PGA_GEN7;
917 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700918 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700919 mmio = VEBOX_HWS_PGA_GEN7;
920 break;
Eric Anholt45930102011-05-06 17:12:35 -0700921 }
922 } else if (IS_GEN6(ring->dev)) {
923 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
924 } else {
925 mmio = RING_HWS_PGA(ring->mmio_base);
926 }
927
Chris Wilson78501ea2010-10-27 12:18:21 +0100928 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
929 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800930}
931
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000932static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100933bsd_ring_flush(struct intel_ring_buffer *ring,
934 u32 invalidate_domains,
935 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800936{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000937 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000938
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000939 ret = intel_ring_begin(ring, 2);
940 if (ret)
941 return ret;
942
943 intel_ring_emit(ring, MI_FLUSH);
944 intel_ring_emit(ring, MI_NOOP);
945 intel_ring_advance(ring);
946 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800947}
948
Chris Wilson3cce4692010-10-27 16:11:02 +0100949static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000950i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800951{
Chris Wilson3cce4692010-10-27 16:11:02 +0100952 int ret;
953
954 ret = intel_ring_begin(ring, 4);
955 if (ret)
956 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100957
Chris Wilson3cce4692010-10-27 16:11:02 +0100958 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
959 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson9d7730912012-11-27 16:22:52 +0000960 intel_ring_emit(ring, ring->outstanding_lazy_request);
Chris Wilson3cce4692010-10-27 16:11:02 +0100961 intel_ring_emit(ring, MI_USER_INTERRUPT);
962 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800963
Chris Wilson3cce4692010-10-27 16:11:02 +0100964 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800965}
966
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000967static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700968gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000969{
970 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000971 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100972 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000973
974 if (!dev->irq_enabled)
975 return false;
976
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100977 /* It looks like we need to prevent the gt from suspending while waiting
978 * for an notifiy irq, otherwise irqs seem to get lost on at least the
979 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100980 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100981
Chris Wilson7338aef2012-04-24 21:48:47 +0100982 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +0000983 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700984 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -0700985 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
986 GEN6_RENDER_L3_PARITY_ERROR));
987 else
988 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Daniel Vetterf637fde2012-04-11 22:12:59 +0200989 dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
990 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
991 POSTING_READ(GTIMR);
Chris Wilson0f468322011-01-04 17:35:21 +0000992 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100993 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +0000994
995 return true;
996}
997
998static void
Ben Widawsky25c06302012-03-29 19:11:27 -0700999gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001000{
1001 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001002 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001003 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001004
Chris Wilson7338aef2012-04-24 21:48:47 +01001005 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Chris Wilson01a03332011-01-04 22:22:56 +00001006 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001007 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawsky15b9f802012-05-25 16:56:23 -07001008 I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
1009 else
1010 I915_WRITE_IMR(ring, ~0);
Daniel Vetterf637fde2012-04-11 22:12:59 +02001011 dev_priv->gt_irq_mask |= ring->irq_enable_mask;
1012 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1013 POSTING_READ(GTIMR);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001014 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001015 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001016
Daniel Vetter99ffa162012-01-25 14:04:00 +01001017 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001018}
1019
Zou Nan haid1b851f2010-05-21 09:08:57 +08001020static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001021i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1022 u32 offset, u32 length,
1023 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001024{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001025 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001026
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001027 ret = intel_ring_begin(ring, 2);
1028 if (ret)
1029 return ret;
1030
Chris Wilson78501ea2010-10-27 12:18:21 +01001031 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001032 MI_BATCH_BUFFER_START |
1033 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001034 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001035 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001036 intel_ring_advance(ring);
1037
Zou Nan haid1b851f2010-05-21 09:08:57 +08001038 return 0;
1039}
1040
Daniel Vetterb45305f2012-12-17 16:21:27 +01001041/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1042#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001043static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001044i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001045 u32 offset, u32 len,
1046 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001047{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001048 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001049
Daniel Vetterb45305f2012-12-17 16:21:27 +01001050 if (flags & I915_DISPATCH_PINNED) {
1051 ret = intel_ring_begin(ring, 4);
1052 if (ret)
1053 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001054
Daniel Vetterb45305f2012-12-17 16:21:27 +01001055 intel_ring_emit(ring, MI_BATCH_BUFFER);
1056 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1057 intel_ring_emit(ring, offset + len - 8);
1058 intel_ring_emit(ring, MI_NOOP);
1059 intel_ring_advance(ring);
1060 } else {
1061 struct drm_i915_gem_object *obj = ring->private;
1062 u32 cs_offset = obj->gtt_offset;
1063
1064 if (len > I830_BATCH_LIMIT)
1065 return -ENOSPC;
1066
1067 ret = intel_ring_begin(ring, 9+3);
1068 if (ret)
1069 return ret;
1070 /* Blit the batch (which has now all relocs applied) to the stable batch
1071 * scratch bo area (so that the CS never stumbles over its tlb
1072 * invalidation bug) ... */
1073 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1074 XY_SRC_COPY_BLT_WRITE_ALPHA |
1075 XY_SRC_COPY_BLT_WRITE_RGB);
1076 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1077 intel_ring_emit(ring, 0);
1078 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1079 intel_ring_emit(ring, cs_offset);
1080 intel_ring_emit(ring, 0);
1081 intel_ring_emit(ring, 4096);
1082 intel_ring_emit(ring, offset);
1083 intel_ring_emit(ring, MI_FLUSH);
1084
1085 /* ... and execute it. */
1086 intel_ring_emit(ring, MI_BATCH_BUFFER);
1087 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1088 intel_ring_emit(ring, cs_offset + len - 8);
1089 intel_ring_advance(ring);
1090 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001091
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001092 return 0;
1093}
1094
1095static int
1096i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001097 u32 offset, u32 len,
1098 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001099{
1100 int ret;
1101
1102 ret = intel_ring_begin(ring, 2);
1103 if (ret)
1104 return ret;
1105
Chris Wilson65f56872012-04-17 16:38:12 +01001106 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001107 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001108 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001109
Eric Anholt62fdfea2010-05-21 13:26:39 -07001110 return 0;
1111}
1112
Chris Wilson78501ea2010-10-27 12:18:21 +01001113static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001114{
Chris Wilson05394f32010-11-08 19:18:58 +00001115 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001116
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001117 obj = ring->status_page.obj;
1118 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001119 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001120
Chris Wilson9da3da62012-06-01 15:20:22 +01001121 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001122 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001123 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001124 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001125}
1126
Chris Wilson78501ea2010-10-27 12:18:21 +01001127static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001128{
Chris Wilson78501ea2010-10-27 12:18:21 +01001129 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001130 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001131 int ret;
1132
Eric Anholt62fdfea2010-05-21 13:26:39 -07001133 obj = i915_gem_alloc_object(dev, 4096);
1134 if (obj == NULL) {
1135 DRM_ERROR("Failed to allocate status page\n");
1136 ret = -ENOMEM;
1137 goto err;
1138 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001139
1140 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001141
Chris Wilson86a1ee22012-08-11 15:41:04 +01001142 ret = i915_gem_object_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001143 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001144 goto err_unref;
1145 }
1146
Chris Wilson05394f32010-11-08 19:18:58 +00001147 ring->status_page.gfx_addr = obj->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +01001148 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001149 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001150 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001151 goto err_unpin;
1152 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001153 ring->status_page.obj = obj;
1154 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001155
Chris Wilson78501ea2010-10-27 12:18:21 +01001156 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001157 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1158 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001159
1160 return 0;
1161
1162err_unpin:
1163 i915_gem_object_unpin(obj);
1164err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001165 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001166err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001167 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001168}
1169
Chris Wilson6b8294a2012-11-16 11:43:20 +00001170static int init_phys_hws_pga(struct intel_ring_buffer *ring)
1171{
1172 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1173 u32 addr;
1174
1175 if (!dev_priv->status_page_dmah) {
1176 dev_priv->status_page_dmah =
1177 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1178 if (!dev_priv->status_page_dmah)
1179 return -ENOMEM;
1180 }
1181
1182 addr = dev_priv->status_page_dmah->busaddr;
1183 if (INTEL_INFO(ring->dev)->gen >= 4)
1184 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
1185 I915_WRITE(HWS_PGA, addr);
1186
1187 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1188 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1189
1190 return 0;
1191}
1192
Ben Widawskyc43b5632012-04-16 14:07:40 -07001193static int intel_init_ring_buffer(struct drm_device *dev,
1194 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001195{
Chris Wilson05394f32010-11-08 19:18:58 +00001196 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001198 int ret;
1199
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001200 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001201 INIT_LIST_HEAD(&ring->active_list);
1202 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001203 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001204 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001205
Chris Wilsonb259f672011-03-29 13:19:09 +01001206 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001207
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001208 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001209 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001210 if (ret)
1211 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001212 } else {
1213 BUG_ON(ring->id != RCS);
1214 ret = init_phys_hws_pga(ring);
1215 if (ret)
1216 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218
Chris Wilsonebc052e2012-11-15 11:32:28 +00001219 obj = NULL;
1220 if (!HAS_LLC(dev))
1221 obj = i915_gem_object_create_stolen(dev, ring->size);
1222 if (obj == NULL)
1223 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001224 if (obj == NULL) {
1225 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001226 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001227 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001228 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001229
Chris Wilson05394f32010-11-08 19:18:58 +00001230 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001231
Chris Wilson86a1ee22012-08-11 15:41:04 +01001232 ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001233 if (ret)
1234 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001235
Chris Wilson3eef8912012-06-04 17:05:40 +01001236 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1237 if (ret)
1238 goto err_unpin;
1239
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001240 ring->virtual_start =
Ben Widawskydabb7a92013-01-17 12:45:16 -08001241 ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001242 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001243 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001244 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001245 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001246 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001247 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001248
Chris Wilson78501ea2010-10-27 12:18:21 +01001249 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001250 if (ret)
1251 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Chris Wilson55249ba2010-12-22 14:04:47 +00001253 /* Workaround an erratum on the i830 which causes a hang if
1254 * the TAIL pointer points to within the last 2 cachelines
1255 * of the buffer.
1256 */
1257 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001258 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001259 ring->effective_size -= 128;
1260
Chris Wilsonc584fe42010-10-29 18:15:52 +01001261 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001262
1263err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001264 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001265err_unpin:
1266 i915_gem_object_unpin(obj);
1267err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001268 drm_gem_object_unreference(&obj->base);
1269 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001270err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001271 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001272 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273}
1274
Chris Wilson78501ea2010-10-27 12:18:21 +01001275void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001276{
Chris Wilson33626e62010-10-29 16:18:36 +01001277 struct drm_i915_private *dev_priv;
1278 int ret;
1279
Chris Wilson05394f32010-11-08 19:18:58 +00001280 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001281 return;
1282
Chris Wilson33626e62010-10-29 16:18:36 +01001283 /* Disable the ring buffer. The ring must be idle at this point */
1284 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001285 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001286 if (ret)
1287 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1288 ring->name, ret);
1289
Chris Wilson33626e62010-10-29 16:18:36 +01001290 I915_WRITE_CTL(ring, 0);
1291
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001292 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001293
Chris Wilson05394f32010-11-08 19:18:58 +00001294 i915_gem_object_unpin(ring->obj);
1295 drm_gem_object_unreference(&ring->obj->base);
1296 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001297
Zou Nan hai8d192152010-11-02 16:31:01 +08001298 if (ring->cleanup)
1299 ring->cleanup(ring);
1300
Chris Wilson78501ea2010-10-27 12:18:21 +01001301 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001302}
1303
Chris Wilsona71d8d92012-02-15 11:25:36 +00001304static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1305{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001306 int ret;
1307
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001308 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001309 if (!ret)
1310 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001311
1312 return ret;
1313}
1314
1315static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1316{
1317 struct drm_i915_gem_request *request;
1318 u32 seqno = 0;
1319 int ret;
1320
1321 i915_gem_retire_requests_ring(ring);
1322
1323 if (ring->last_retired_head != -1) {
1324 ring->head = ring->last_retired_head;
1325 ring->last_retired_head = -1;
1326 ring->space = ring_space(ring);
1327 if (ring->space >= n)
1328 return 0;
1329 }
1330
1331 list_for_each_entry(request, &ring->request_list, list) {
1332 int space;
1333
1334 if (request->tail == -1)
1335 continue;
1336
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001337 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001338 if (space < 0)
1339 space += ring->size;
1340 if (space >= n) {
1341 seqno = request->seqno;
1342 break;
1343 }
1344
1345 /* Consume this request in case we need more space than
1346 * is available and so need to prevent a race between
1347 * updating last_retired_head and direct reads of
1348 * I915_RING_HEAD. It also provides a nice sanity check.
1349 */
1350 request->tail = -1;
1351 }
1352
1353 if (seqno == 0)
1354 return -ENOSPC;
1355
1356 ret = intel_ring_wait_seqno(ring, seqno);
1357 if (ret)
1358 return ret;
1359
1360 if (WARN_ON(ring->last_retired_head == -1))
1361 return -ENOSPC;
1362
1363 ring->head = ring->last_retired_head;
1364 ring->last_retired_head = -1;
1365 ring->space = ring_space(ring);
1366 if (WARN_ON(ring->space < n))
1367 return -ENOSPC;
1368
1369 return 0;
1370}
1371
Chris Wilson3e960502012-11-27 16:22:54 +00001372static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001373{
Chris Wilson78501ea2010-10-27 12:18:21 +01001374 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001375 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001376 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001377 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001378
Chris Wilsona71d8d92012-02-15 11:25:36 +00001379 ret = intel_ring_wait_request(ring, n);
1380 if (ret != -ENOSPC)
1381 return ret;
1382
Chris Wilsondb53a302011-02-03 11:57:46 +00001383 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001384 /* With GEM the hangcheck timer should kick us out of the loop,
1385 * leaving it early runs the risk of corrupting GEM state (due
1386 * to running on almost untested codepaths). But on resume
1387 * timers don't work yet, so prevent a complete hang in that
1388 * case by choosing an insanely large timeout. */
1389 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001390
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001391 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001392 ring->head = I915_READ_HEAD(ring);
1393 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001394 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001395 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001396 return 0;
1397 }
1398
1399 if (dev->primary->master) {
1400 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1401 if (master_priv->sarea_priv)
1402 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1403 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001404
Chris Wilsone60a0b12010-10-13 10:09:14 +01001405 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001406
Daniel Vetter33196de2012-11-14 17:14:05 +01001407 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1408 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001409 if (ret)
1410 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001411 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001412 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001413 return -EBUSY;
1414}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001415
Chris Wilson3e960502012-11-27 16:22:54 +00001416static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1417{
1418 uint32_t __iomem *virt;
1419 int rem = ring->size - ring->tail;
1420
1421 if (ring->space < rem) {
1422 int ret = ring_wait_for_space(ring, rem);
1423 if (ret)
1424 return ret;
1425 }
1426
1427 virt = ring->virtual_start + ring->tail;
1428 rem /= 4;
1429 while (rem--)
1430 iowrite32(MI_NOOP, virt++);
1431
1432 ring->tail = 0;
1433 ring->space = ring_space(ring);
1434
1435 return 0;
1436}
1437
1438int intel_ring_idle(struct intel_ring_buffer *ring)
1439{
1440 u32 seqno;
1441 int ret;
1442
1443 /* We need to add any requests required to flush the objects and ring */
1444 if (ring->outstanding_lazy_request) {
1445 ret = i915_add_request(ring, NULL, NULL);
1446 if (ret)
1447 return ret;
1448 }
1449
1450 /* Wait upon the last request to be completed */
1451 if (list_empty(&ring->request_list))
1452 return 0;
1453
1454 seqno = list_entry(ring->request_list.prev,
1455 struct drm_i915_gem_request,
1456 list)->seqno;
1457
1458 return i915_wait_seqno(ring, seqno);
1459}
1460
Chris Wilson9d7730912012-11-27 16:22:52 +00001461static int
1462intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1463{
1464 if (ring->outstanding_lazy_request)
1465 return 0;
1466
1467 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
1468}
1469
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001470static int __intel_ring_begin(struct intel_ring_buffer *ring,
1471 int bytes)
1472{
1473 int ret;
1474
1475 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1476 ret = intel_wrap_ring_buffer(ring);
1477 if (unlikely(ret))
1478 return ret;
1479 }
1480
1481 if (unlikely(ring->space < bytes)) {
1482 ret = ring_wait_for_space(ring, bytes);
1483 if (unlikely(ret))
1484 return ret;
1485 }
1486
1487 ring->space -= bytes;
1488 return 0;
1489}
1490
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001491int intel_ring_begin(struct intel_ring_buffer *ring,
1492 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001493{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001494 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001495 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001496
Daniel Vetter33196de2012-11-14 17:14:05 +01001497 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1498 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001499 if (ret)
1500 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001501
Chris Wilson9d7730912012-11-27 16:22:52 +00001502 /* Preallocate the olr before touching the ring */
1503 ret = intel_ring_alloc_seqno(ring);
1504 if (ret)
1505 return ret;
1506
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001507 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001508}
1509
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001510void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001511{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001512 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001513
1514 BUG_ON(ring->outstanding_lazy_request);
1515
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001516 if (INTEL_INFO(ring->dev)->gen >= 6) {
1517 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1518 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001519 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001520
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001521 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001522 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001523}
1524
Zou Nan haid1b851f2010-05-21 09:08:57 +08001525void intel_ring_advance(struct intel_ring_buffer *ring)
1526{
Chris Wilson549f7362010-10-19 11:19:32 +01001527 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001528
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001529 ring->tail &= ring->size - 1;
Daniel Vetter99584db2012-11-14 17:14:04 +01001530 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001531 return;
1532 ring->write_tail(ring, ring->tail);
1533}
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001534
Akshay Joshi0206e352011-08-16 15:34:10 -04001535
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001536static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1537 u32 value)
Akshay Joshi0206e352011-08-16 15:34:10 -04001538{
1539 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1540
1541 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001542
Chris Wilson12f55812012-07-05 17:14:01 +01001543 /* Disable notification that the ring is IDLE. The GT
1544 * will then assume that it is busy and bring it out of rc6.
1545 */
1546 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1547 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1548
1549 /* Clear the context id. Here be magic! */
1550 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1551
1552 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001553 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001554 GEN6_BSD_SLEEP_INDICATOR) == 0,
1555 50))
1556 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001557
Chris Wilson12f55812012-07-05 17:14:01 +01001558 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001559 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001560 POSTING_READ(RING_TAIL(ring->mmio_base));
1561
1562 /* Let the ring send IDLE messages to the GT again,
1563 * and so let it sleep to conserve power when idle.
1564 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001565 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001566 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001567}
1568
Ben Widawskyea251322013-05-28 19:22:21 -07001569static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1570 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001571{
Chris Wilson71a77e02011-02-02 12:13:49 +00001572 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001573 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001574
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001575 ret = intel_ring_begin(ring, 4);
1576 if (ret)
1577 return ret;
1578
Chris Wilson71a77e02011-02-02 12:13:49 +00001579 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001580 /*
1581 * Bspec vol 1c.5 - video engine command streamer:
1582 * "If ENABLED, all TLBs will be invalidated once the flush
1583 * operation is complete. This bit is only valid when the
1584 * Post-Sync Operation field is a value of 1h or 3h."
1585 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001586 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001587 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1588 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001589 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001590 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001591 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001592 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001593 intel_ring_advance(ring);
1594 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001595}
1596
1597static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001598hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1599 u32 offset, u32 len,
1600 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001601{
Akshay Joshi0206e352011-08-16 15:34:10 -04001602 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001603
Akshay Joshi0206e352011-08-16 15:34:10 -04001604 ret = intel_ring_begin(ring, 2);
1605 if (ret)
1606 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001607
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001608 intel_ring_emit(ring,
1609 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1610 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1611 /* bit0-7 is the length on GEN6+ */
1612 intel_ring_emit(ring, offset);
1613 intel_ring_advance(ring);
1614
1615 return 0;
1616}
1617
1618static int
1619gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1620 u32 offset, u32 len,
1621 unsigned flags)
1622{
1623 int ret;
1624
1625 ret = intel_ring_begin(ring, 2);
1626 if (ret)
1627 return ret;
1628
1629 intel_ring_emit(ring,
1630 MI_BATCH_BUFFER_START |
1631 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001632 /* bit0-7 is the length on GEN6+ */
1633 intel_ring_emit(ring, offset);
1634 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001635
Akshay Joshi0206e352011-08-16 15:34:10 -04001636 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001637}
1638
Chris Wilson549f7362010-10-19 11:19:32 +01001639/* Blitter support (SandyBridge+) */
1640
Ben Widawskyea251322013-05-28 19:22:21 -07001641static int gen6_ring_flush(struct intel_ring_buffer *ring,
1642 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001643{
Chris Wilson71a77e02011-02-02 12:13:49 +00001644 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001645 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001646
Daniel Vetter6a233c72011-12-14 13:57:07 +01001647 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001648 if (ret)
1649 return ret;
1650
Chris Wilson71a77e02011-02-02 12:13:49 +00001651 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001652 /*
1653 * Bspec vol 1c.3 - blitter engine command streamer:
1654 * "If ENABLED, all TLBs will be invalidated once the flush
1655 * operation is complete. This bit is only valid when the
1656 * Post-Sync Operation field is a value of 1h or 3h."
1657 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001658 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001659 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001660 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001661 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001662 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001663 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001664 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001665 intel_ring_advance(ring);
1666 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001667}
1668
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001669int intel_init_render_ring_buffer(struct drm_device *dev)
1670{
1671 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001672 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001673
Daniel Vetter59465b52012-04-11 22:12:48 +02001674 ring->name = "render ring";
1675 ring->id = RCS;
1676 ring->mmio_base = RENDER_RING_BASE;
1677
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001678 if (INTEL_INFO(dev)->gen >= 6) {
1679 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001680 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001681 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001682 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001683 ring->irq_get = gen6_ring_get_irq;
1684 ring->irq_put = gen6_ring_put_irq;
Daniel Vetter6a848cc2012-04-11 22:12:46 +02001685 ring->irq_enable_mask = GT_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001686 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001687 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001688 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001689 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1690 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1691 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001692 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001693 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1694 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1695 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001696 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001697 } else if (IS_GEN5(dev)) {
1698 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001699 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001700 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001701 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001702 ring->irq_get = gen5_ring_get_irq;
1703 ring->irq_put = gen5_ring_put_irq;
Daniel Vettere3670312012-04-11 22:12:53 +02001704 ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
Daniel Vetter59465b52012-04-11 22:12:48 +02001705 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001706 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001707 if (INTEL_INFO(dev)->gen < 4)
1708 ring->flush = gen2_render_ring_flush;
1709 else
1710 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001711 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001712 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001713 if (IS_GEN2(dev)) {
1714 ring->irq_get = i8xx_ring_get_irq;
1715 ring->irq_put = i8xx_ring_put_irq;
1716 } else {
1717 ring->irq_get = i9xx_ring_get_irq;
1718 ring->irq_put = i9xx_ring_put_irq;
1719 }
Daniel Vettere3670312012-04-11 22:12:53 +02001720 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001721 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001722 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001723 if (IS_HASWELL(dev))
1724 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1725 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001726 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1727 else if (INTEL_INFO(dev)->gen >= 4)
1728 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1729 else if (IS_I830(dev) || IS_845G(dev))
1730 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1731 else
1732 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001733 ring->init = init_render_ring;
1734 ring->cleanup = render_ring_cleanup;
1735
Daniel Vetterb45305f2012-12-17 16:21:27 +01001736 /* Workaround batchbuffer to combat CS tlb bug. */
1737 if (HAS_BROKEN_CS_TLB(dev)) {
1738 struct drm_i915_gem_object *obj;
1739 int ret;
1740
1741 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1742 if (obj == NULL) {
1743 DRM_ERROR("Failed to allocate batch bo\n");
1744 return -ENOMEM;
1745 }
1746
1747 ret = i915_gem_object_pin(obj, 0, true, false);
1748 if (ret != 0) {
1749 drm_gem_object_unreference(&obj->base);
1750 DRM_ERROR("Failed to ping batch bo\n");
1751 return ret;
1752 }
1753
1754 ring->private = obj;
1755 }
1756
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001757 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001758}
1759
Chris Wilsone8616b62011-01-20 09:57:11 +00001760int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1761{
1762 drm_i915_private_t *dev_priv = dev->dev_private;
1763 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001764 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001765
Daniel Vetter59465b52012-04-11 22:12:48 +02001766 ring->name = "render ring";
1767 ring->id = RCS;
1768 ring->mmio_base = RENDER_RING_BASE;
1769
Chris Wilsone8616b62011-01-20 09:57:11 +00001770 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001771 /* non-kms not supported on gen6+ */
1772 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001773 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001774
1775 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1776 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1777 * the special gen5 functions. */
1778 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001779 if (INTEL_INFO(dev)->gen < 4)
1780 ring->flush = gen2_render_ring_flush;
1781 else
1782 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001783 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001784 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001785 if (IS_GEN2(dev)) {
1786 ring->irq_get = i8xx_ring_get_irq;
1787 ring->irq_put = i8xx_ring_put_irq;
1788 } else {
1789 ring->irq_get = i9xx_ring_get_irq;
1790 ring->irq_put = i9xx_ring_put_irq;
1791 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001792 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001793 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001794 if (INTEL_INFO(dev)->gen >= 4)
1795 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1796 else if (IS_I830(dev) || IS_845G(dev))
1797 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1798 else
1799 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001800 ring->init = init_render_ring;
1801 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001802
1803 ring->dev = dev;
1804 INIT_LIST_HEAD(&ring->active_list);
1805 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001806
1807 ring->size = size;
1808 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001809 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001810 ring->effective_size -= 128;
1811
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001812 ring->virtual_start = ioremap_wc(start, size);
1813 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001814 DRM_ERROR("can not ioremap virtual address for"
1815 " ring buffer\n");
1816 return -ENOMEM;
1817 }
1818
Chris Wilson6b8294a2012-11-16 11:43:20 +00001819 if (!I915_NEED_GFX_HWS(dev)) {
1820 ret = init_phys_hws_pga(ring);
1821 if (ret)
1822 return ret;
1823 }
1824
Chris Wilsone8616b62011-01-20 09:57:11 +00001825 return 0;
1826}
1827
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001828int intel_init_bsd_ring_buffer(struct drm_device *dev)
1829{
1830 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001831 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001832
Daniel Vetter58fa3832012-04-11 22:12:49 +02001833 ring->name = "bsd ring";
1834 ring->id = VCS;
1835
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001836 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001837 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1838 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001839 /* gen6 bsd needs a special wa for tail updates */
1840 if (IS_GEN6(dev))
1841 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001842 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001843 ring->add_request = gen6_add_request;
1844 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001845 ring->set_seqno = ring_set_seqno;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001846 ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
1847 ring->irq_get = gen6_ring_get_irq;
1848 ring->irq_put = gen6_ring_put_irq;
1849 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001850 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001851 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1852 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1853 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001854 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001855 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1856 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1857 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001858 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001859 } else {
1860 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001861 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001862 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001863 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001864 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001865 if (IS_GEN5(dev)) {
Daniel Vettere3670312012-04-11 22:12:53 +02001866 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001867 ring->irq_get = gen5_ring_get_irq;
1868 ring->irq_put = gen5_ring_put_irq;
1869 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001870 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001871 ring->irq_get = i9xx_ring_get_irq;
1872 ring->irq_put = i9xx_ring_put_irq;
1873 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001874 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001875 }
1876 ring->init = init_ring_common;
1877
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001878 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001879}
Chris Wilson549f7362010-10-19 11:19:32 +01001880
1881int intel_init_blt_ring_buffer(struct drm_device *dev)
1882{
1883 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001884 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001885
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001886 ring->name = "blitter ring";
1887 ring->id = BCS;
1888
1889 ring->mmio_base = BLT_RING_BASE;
1890 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001891 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001892 ring->add_request = gen6_add_request;
1893 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001894 ring->set_seqno = ring_set_seqno;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001895 ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
1896 ring->irq_get = gen6_ring_get_irq;
1897 ring->irq_put = gen6_ring_put_irq;
1898 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001899 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001900 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1901 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1902 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001903 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001904 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1905 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1906 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001907 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001908 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001909
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001910 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001911}
Chris Wilsona7b97612012-07-20 12:41:08 +01001912
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001913int intel_init_vebox_ring_buffer(struct drm_device *dev)
1914{
1915 drm_i915_private_t *dev_priv = dev->dev_private;
1916 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
1917
1918 ring->name = "video enhancement ring";
1919 ring->id = VECS;
1920
1921 ring->mmio_base = VEBOX_RING_BASE;
1922 ring->write_tail = ring_write_tail;
1923 ring->flush = gen6_ring_flush;
1924 ring->add_request = gen6_add_request;
1925 ring->get_seqno = gen6_ring_get_seqno;
1926 ring->set_seqno = ring_set_seqno;
1927 ring->irq_enable_mask = 0;
1928 ring->irq_get = NULL;
1929 ring->irq_put = NULL;
1930 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1931 ring->sync_to = gen6_ring_sync;
1932 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
1933 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
1934 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
1935 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1936 ring->signal_mbox[RCS] = GEN6_RVESYNC;
1937 ring->signal_mbox[VCS] = GEN6_VVESYNC;
1938 ring->signal_mbox[BCS] = GEN6_BVESYNC;
1939 ring->signal_mbox[VECS] = GEN6_NOSYNC;
1940 ring->init = init_ring_common;
1941
1942 return intel_init_ring_buffer(dev, ring);
1943}
1944
Chris Wilsona7b97612012-07-20 12:41:08 +01001945int
1946intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
1947{
1948 int ret;
1949
1950 if (!ring->gpu_caches_dirty)
1951 return 0;
1952
1953 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
1954 if (ret)
1955 return ret;
1956
1957 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
1958
1959 ring->gpu_caches_dirty = false;
1960 return 0;
1961}
1962
1963int
1964intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
1965{
1966 uint32_t flush_domains;
1967 int ret;
1968
1969 flush_domains = 0;
1970 if (ring->gpu_caches_dirty)
1971 flush_domains = I915_GEM_GPU_DOMAINS;
1972
1973 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1974 if (ret)
1975 return ret;
1976
1977 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
1978
1979 ring->gpu_caches_dirty = false;
1980 return 0;
1981}