blob: 78e55fe616e3c2013b146dcc2fd3c77952073be9 [file] [log] [blame]
Yuval Mintz4ad79e12015-07-22 09:16:23 +03001/* bnx2x_main.c: QLogic Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Yuval Mintz4ad79e12015-07-22 09:16:23 +03004 * Copyright (c) 2014 QLogic Corporation
5 * All rights reserved
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation.
10 *
Ariel Elior08f6dd82014-05-27 13:11:36 +030011 * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070012 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013 * Based on code from Michael Chan's bnx2 driver
14 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070015 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080016 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020017 *
18 */
19
Joe Perchesf1deab52011-08-14 12:16:21 +000020#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020022#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/kernel.h>
25#include <linux/device.h> /* for dev_info() */
26#include <linux/timer.h>
27#include <linux/errno.h>
28#include <linux/ioport.h>
29#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020030#include <linux/interrupt.h>
31#include <linux/pci.h>
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020032#include <linux/aer.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020033#include <linux/init.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/dma-mapping.h>
38#include <linux/bitops.h>
39#include <linux/irq.h>
40#include <linux/delay.h>
41#include <asm/byteorder.h>
42#include <linux/time.h>
43#include <linux/ethtool.h>
44#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080045#include <linux/if_vlan.h>
Amir Vadaic9931892014-08-25 16:06:54 +030046#include <linux/crash_dump.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020047#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030048#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <net/tcp.h>
Joe Stringer51de7bb2014-12-05 11:35:46 -080050#include <net/vxlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070052#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/workqueue.h>
54#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070055#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020056#include <linux/prefetch.h>
57#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000059#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000060#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070061#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020063#include "bnx2x.h"
64#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070065#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000066#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000067#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000068#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000069#include "bnx2x_sp.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070070#include <linux/firmware.h>
71#include "bnx2x_fw_file_hdr.h"
72/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000073#define FW_FILE_VERSION \
74 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
75 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
76 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
77 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000078#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
79#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000080#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070081
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082/* Time in jiffies before concluding the transmitter is hung */
83#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020084
Bill Pemberton0329aba2012-12-03 09:24:24 -050085static char version[] =
Yuval Mintz4ad79e12015-07-22 09:16:23 +030086 "QLogic 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020087 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
88
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070089MODULE_AUTHOR("Eliezer Tamir");
Yuval Mintz4ad79e12015-07-22 09:16:23 +030090MODULE_DESCRIPTION("QLogic "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030091 "BCM57710/57711/57711E/"
92 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
93 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020094MODULE_LICENSE("GPL");
95MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000096MODULE_FIRMWARE(FW_FILE_NAME_E1);
97MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000098MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020099
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800100int bnx2x_num_queues;
James M Leddy1c8bb762014-02-04 15:10:59 -0500101module_param_named(num_queues, bnx2x_num_queues, int, S_IRUGO);
Dmitry Kravkov96305232012-04-03 18:41:30 +0000102MODULE_PARM_DESC(num_queues,
103 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000104
Eilon Greenstein19680c42008-08-13 15:47:33 -0700105static int disable_tpa;
James M Leddy1c8bb762014-02-04 15:10:59 -0500106module_param(disable_tpa, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000107MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000108
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800109static int int_mode;
James M Leddy1c8bb762014-02-04 15:10:59 -0500110module_param(int_mode, int, S_IRUGO);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300111MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000112 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000113
Eilon Greensteina18f5122009-08-12 08:23:26 +0000114static int dropless_fc;
James M Leddy1c8bb762014-02-04 15:10:59 -0500115module_param(dropless_fc, int, S_IRUGO);
Eilon Greensteina18f5122009-08-12 08:23:26 +0000116MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
117
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000118static int mrrs = -1;
James M Leddy1c8bb762014-02-04 15:10:59 -0500119module_param(mrrs, int, S_IRUGO);
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000120MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
121
Eilon Greenstein9898f862009-02-12 08:38:27 +0000122static int debug;
James M Leddy1c8bb762014-02-04 15:10:59 -0500123module_param(debug, int, S_IRUGO);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000124MODULE_PARM_DESC(debug, " Default debug msglevel");
125
Yuval Mintz370d4a22014-03-23 18:12:24 +0200126static struct workqueue_struct *bnx2x_wq;
127struct workqueue_struct *bnx2x_iov_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000128
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000129struct bnx2x_mac_vals {
130 u32 xmac_addr;
131 u32 xmac_val;
132 u32 emac_addr;
133 u32 emac_val;
Yuval Mintz3d6b7252015-04-01 10:02:19 +0300134 u32 umac_addr[2];
135 u32 umac_val[2];
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000136 u32 bmac_addr;
137 u32 bmac_val[2];
138};
139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140enum bnx2x_board_type {
141 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57711,
143 BCM57711E,
144 BCM57712,
145 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000146 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300147 BCM57800,
148 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000149 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300150 BCM57810,
151 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000152 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300153 BCM57840_4_10,
154 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000155 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000156 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000157 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000158 BCM57811_MF,
159 BCM57840_O,
160 BCM57840_MFO,
161 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200162};
163
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700164/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800165static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200166 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500167} board_info[] = {
Yuval Mintz4ad79e12015-07-22 09:16:23 +0300168 [BCM57710] = { "QLogic BCM57710 10 Gigabit PCIe [Everest]" },
169 [BCM57711] = { "QLogic BCM57711 10 Gigabit PCIe" },
170 [BCM57711E] = { "QLogic BCM57711E 10 Gigabit PCIe" },
171 [BCM57712] = { "QLogic BCM57712 10 Gigabit Ethernet" },
172 [BCM57712_MF] = { "QLogic BCM57712 10 Gigabit Ethernet Multi Function" },
173 [BCM57712_VF] = { "QLogic BCM57712 10 Gigabit Ethernet Virtual Function" },
174 [BCM57800] = { "QLogic BCM57800 10 Gigabit Ethernet" },
175 [BCM57800_MF] = { "QLogic BCM57800 10 Gigabit Ethernet Multi Function" },
176 [BCM57800_VF] = { "QLogic BCM57800 10 Gigabit Ethernet Virtual Function" },
177 [BCM57810] = { "QLogic BCM57810 10 Gigabit Ethernet" },
178 [BCM57810_MF] = { "QLogic BCM57810 10 Gigabit Ethernet Multi Function" },
179 [BCM57810_VF] = { "QLogic BCM57810 10 Gigabit Ethernet Virtual Function" },
180 [BCM57840_4_10] = { "QLogic BCM57840 10 Gigabit Ethernet" },
181 [BCM57840_2_20] = { "QLogic BCM57840 20 Gigabit Ethernet" },
182 [BCM57840_MF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57840_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" },
184 [BCM57811] = { "QLogic BCM57811 10 Gigabit Ethernet" },
185 [BCM57811_MF] = { "QLogic BCM57811 10 Gigabit Ethernet Multi Function" },
186 [BCM57840_O] = { "QLogic BCM57840 10/20 Gigabit Ethernet" },
187 [BCM57840_MFO] = { "QLogic BCM57840 10/20 Gigabit Ethernet Multi Function" },
188 [BCM57811_VF] = { "QLogic BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200189};
190
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300191#ifndef PCI_DEVICE_ID_NX2_57710
192#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
193#endif
194#ifndef PCI_DEVICE_ID_NX2_57711
195#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
196#endif
197#ifndef PCI_DEVICE_ID_NX2_57711E
198#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
199#endif
200#ifndef PCI_DEVICE_ID_NX2_57712
201#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
202#endif
203#ifndef PCI_DEVICE_ID_NX2_57712_MF
204#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
205#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000206#ifndef PCI_DEVICE_ID_NX2_57712_VF
207#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
208#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300209#ifndef PCI_DEVICE_ID_NX2_57800
210#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
211#endif
212#ifndef PCI_DEVICE_ID_NX2_57800_MF
213#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
214#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000215#ifndef PCI_DEVICE_ID_NX2_57800_VF
216#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
217#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300218#ifndef PCI_DEVICE_ID_NX2_57810
219#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
220#endif
221#ifndef PCI_DEVICE_ID_NX2_57810_MF
222#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
223#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300224#ifndef PCI_DEVICE_ID_NX2_57840_O
225#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
226#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000227#ifndef PCI_DEVICE_ID_NX2_57810_VF
228#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
229#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300230#ifndef PCI_DEVICE_ID_NX2_57840_4_10
231#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
232#endif
233#ifndef PCI_DEVICE_ID_NX2_57840_2_20
234#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
235#endif
236#ifndef PCI_DEVICE_ID_NX2_57840_MFO
237#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300238#endif
239#ifndef PCI_DEVICE_ID_NX2_57840_MF
240#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
241#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000242#ifndef PCI_DEVICE_ID_NX2_57840_VF
243#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
244#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000245#ifndef PCI_DEVICE_ID_NX2_57811
246#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
247#endif
248#ifndef PCI_DEVICE_ID_NX2_57811_MF
249#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
250#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000251#ifndef PCI_DEVICE_ID_NX2_57811_VF
252#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
253#endif
254
Benoit Taine9baa3c32014-08-08 15:56:03 +0200255static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300272 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000273 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000274 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
275 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000276 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 { 0 }
278};
279
280MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
281
Yuval Mintz452427b2012-03-26 20:47:07 +0000282/* Global resources for unloading a previously loaded device */
283#define BNX2X_PREV_WAIT_NEEDED 1
284static DEFINE_SEMAPHORE(bnx2x_prev_sem);
285static LIST_HEAD(bnx2x_prev_list);
stephen hemmingera8f47eb2014-01-09 22:20:11 -0800286
287/* Forward declaration */
288static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
289static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp);
290static int bnx2x_set_storm_rx_mode(struct bnx2x *bp);
291
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200292/****************************************************************************
293* General service functions
294****************************************************************************/
295
Michal Kalderoneeed0182014-08-17 16:47:44 +0300296static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr);
297
Eric Dumazet1191cb82012-04-27 21:39:21 +0000298static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300299 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000300{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300301 REG_WR(bp, addr, U64_LO(mapping));
302 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000303}
304
Eric Dumazet1191cb82012-04-27 21:39:21 +0000305static void storm_memset_spq_addr(struct bnx2x *bp,
306 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300307{
308 u32 addr = XSEM_REG_FAST_MEMORY +
309 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
310
311 __storm_memset_dma_mapping(bp, addr, mapping);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
315 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
318 pf_id);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
320 pf_id);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
322 pf_id);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
324 pf_id);
325}
326
Eric Dumazet1191cb82012-04-27 21:39:21 +0000327static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
328 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300329{
330 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
331 enable);
332 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
333 enable);
334 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
335 enable);
336 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
337 enable);
338}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000339
Eric Dumazet1191cb82012-04-27 21:39:21 +0000340static void storm_memset_eq_data(struct bnx2x *bp,
341 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000342 u16 pfid)
343{
344 size_t size = sizeof(struct event_ring_data);
345
346 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
347
348 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
349}
350
Eric Dumazet1191cb82012-04-27 21:39:21 +0000351static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
352 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000353{
354 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
355 REG_WR16(bp, addr, eq_prod);
356}
357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200358/* used only at init
359 * locking is done by mcp
360 */
stephen hemminger8d962862010-10-21 07:50:56 +0000361static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200362{
363 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
364 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
365 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
366 PCICFG_VENDOR_ID_OFFSET);
367}
368
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200369static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
370{
371 u32 val;
372
373 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
374 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
375 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
376 PCICFG_VENDOR_ID_OFFSET);
377
378 return val;
379}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200380
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000381#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
382#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
383#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
384#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
385#define DMAE_DP_DST_NONE "dst_addr [none]"
386
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000387static void bnx2x_dp_dmae(struct bnx2x *bp,
388 struct dmae_command *dmae, int msglvl)
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000389{
390 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000391 int i;
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000392
393 switch (dmae->opcode & DMAE_COMMAND_DST) {
394 case DMAE_CMD_DST_PCI:
395 if (src_type == DMAE_CMD_SRC_PCI)
396 DP(msglvl, "DMAE: opcode 0x%08x\n"
397 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
398 "comp_addr [%x:%08x], comp_val 0x%08x\n",
399 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
400 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
401 dmae->comp_addr_hi, dmae->comp_addr_lo,
402 dmae->comp_val);
403 else
404 DP(msglvl, "DMAE: opcode 0x%08x\n"
405 "src [%08x], len [%d*4], dst [%x:%08x]\n"
406 "comp_addr [%x:%08x], comp_val 0x%08x\n",
407 dmae->opcode, dmae->src_addr_lo >> 2,
408 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
409 dmae->comp_addr_hi, dmae->comp_addr_lo,
410 dmae->comp_val);
411 break;
412 case DMAE_CMD_DST_GRC:
413 if (src_type == DMAE_CMD_SRC_PCI)
414 DP(msglvl, "DMAE: opcode 0x%08x\n"
415 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
416 "comp_addr [%x:%08x], comp_val 0x%08x\n",
417 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
418 dmae->len, dmae->dst_addr_lo >> 2,
419 dmae->comp_addr_hi, dmae->comp_addr_lo,
420 dmae->comp_val);
421 else
422 DP(msglvl, "DMAE: opcode 0x%08x\n"
423 "src [%08x], len [%d*4], dst [%08x]\n"
424 "comp_addr [%x:%08x], comp_val 0x%08x\n",
425 dmae->opcode, dmae->src_addr_lo >> 2,
426 dmae->len, dmae->dst_addr_lo >> 2,
427 dmae->comp_addr_hi, dmae->comp_addr_lo,
428 dmae->comp_val);
429 break;
430 default:
431 if (src_type == DMAE_CMD_SRC_PCI)
432 DP(msglvl, "DMAE: opcode 0x%08x\n"
433 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
434 "comp_addr [%x:%08x] comp_val 0x%08x\n",
435 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
436 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
437 dmae->comp_val);
438 else
439 DP(msglvl, "DMAE: opcode 0x%08x\n"
440 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
441 "comp_addr [%x:%08x] comp_val 0x%08x\n",
442 dmae->opcode, dmae->src_addr_lo >> 2,
443 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
444 dmae->comp_val);
445 break;
446 }
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000447
448 for (i = 0; i < (sizeof(struct dmae_command)/4); i++)
449 DP(msglvl, "DMAE RAW [%02d]: 0x%08x\n",
450 i, *(((u32 *)dmae) + i));
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000451}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000452
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200453/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000454void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200455{
456 u32 cmd_offset;
457 int i;
458
459 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
460 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
461 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200462 }
463 REG_WR(bp, dmae_reg_go_c[idx], 1);
464}
465
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000466u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
467{
468 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
469 DMAE_CMD_C_ENABLE);
470}
471
472u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
473{
474 return opcode & ~DMAE_CMD_SRC_RESET;
475}
476
477u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
478 bool with_comp, u8 comp_type)
479{
480 u32 opcode = 0;
481
482 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
483 (dst_type << DMAE_COMMAND_DST_SHIFT));
484
485 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
486
487 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400488 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
489 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000490 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
491
492#ifdef __BIG_ENDIAN
493 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
494#else
495 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
496#endif
497 if (with_comp)
498 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
499 return opcode;
500}
501
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000502void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000503 struct dmae_command *dmae,
504 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000505{
506 memset(dmae, 0, sizeof(struct dmae_command));
507
508 /* set the opcode */
509 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
510 true, DMAE_COMP_PCI);
511
512 /* fill in the completion parameters */
513 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
514 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
515 dmae->comp_val = DMAE_COMP_VAL;
516}
517
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000518/* issue a dmae command over the init-channel and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200519int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
520 u32 *comp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000521{
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000522 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000523 int rc = 0;
524
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000525 bnx2x_dp_dmae(bp, dmae, BNX2X_MSG_DMAE);
526
527 /* Lock the dmae channel. Disable BHs to prevent a dead-lock
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300528 * as long as this code is called both from syscall context and
529 * from ndo_set_rx_mode() flow that may be called from BH.
530 */
Michal Kalderoneeed0182014-08-17 16:47:44 +0300531
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800532 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000533
534 /* reset completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200535 *comp = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000536
537 /* post the command on the channel used for initializations */
538 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
539
540 /* wait for completion */
541 udelay(5);
Ariel Elior32316a42013-10-20 16:51:32 +0200542 while ((*comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000543
Ariel Elior95c6c6162012-01-26 06:01:52 +0000544 if (!cnt ||
545 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
546 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000547 BNX2X_ERR("DMAE timeout!\n");
548 rc = DMAE_TIMEOUT;
549 goto unlock;
550 }
551 cnt--;
552 udelay(50);
553 }
Ariel Elior32316a42013-10-20 16:51:32 +0200554 if (*comp & DMAE_PCI_ERR_FLAG) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000555 BNX2X_ERR("DMAE PCI error!\n");
556 rc = DMAE_PCI_ERROR;
557 }
558
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000559unlock:
Michal Kalderoneeed0182014-08-17 16:47:44 +0300560
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800561 spin_unlock_bh(&bp->dmae_lock);
Michal Kalderoneeed0182014-08-17 16:47:44 +0300562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000563 return rc;
564}
565
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700566void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
567 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200568{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000569 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000570 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700571
572 if (!bp->dmae_ready) {
573 u32 *data = bnx2x_sp(bp, wb_data[0]);
574
Ariel Elior127a4252012-01-26 06:01:46 +0000575 if (CHIP_IS_E1(bp))
576 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
577 else
578 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700579 return;
580 }
581
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000582 /* set opcode and fixed command fields */
583 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200584
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000585 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000586 dmae.src_addr_lo = U64_LO(dma_addr);
587 dmae.src_addr_hi = U64_HI(dma_addr);
588 dmae.dst_addr_lo = dst_addr >> 2;
589 dmae.dst_addr_hi = 0;
590 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000592 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200593 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000594 if (rc) {
595 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200596#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000597 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200598#endif
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000599 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200600}
601
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700602void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603{
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000604 int rc;
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000605 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700606
607 if (!bp->dmae_ready) {
608 u32 *data = bnx2x_sp(bp, wb_data[0]);
609 int i;
610
Merav Sicron51c1a582012-03-18 10:33:38 +0000611 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000612 for (i = 0; i < len32; i++)
613 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000614 else
Ariel Elior127a4252012-01-26 06:01:46 +0000615 for (i = 0; i < len32; i++)
616 data[i] = REG_RD(bp, src_addr + i*4);
617
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700618 return;
619 }
620
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000621 /* set opcode and fixed command fields */
622 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200623
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000624 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000625 dmae.src_addr_lo = src_addr >> 2;
626 dmae.src_addr_hi = 0;
627 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
628 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
629 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000631 /* issue the command and wait for completion */
Ariel Elior32316a42013-10-20 16:51:32 +0200632 rc = bnx2x_issue_dmae_with_comp(bp, &dmae, bnx2x_sp(bp, wb_comp));
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000633 if (rc) {
634 BNX2X_ERR("DMAE returned failure %d\n", rc);
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200635#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000636 bnx2x_panic();
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +0200637#endif
Yuval Mintzc957d092013-06-25 08:50:11 +0300638 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200639}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
stephen hemminger8d962862010-10-21 07:50:56 +0000641static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
642 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000643{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000644 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000645 int offset = 0;
646
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000647 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000648 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000649 addr + offset, dmae_wr_max);
650 offset += dmae_wr_max * 4;
651 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000652 }
653
654 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
655}
656
Ariel Elior97539f12014-08-17 16:47:51 +0300657enum storms {
658 XSTORM,
659 TSTORM,
660 CSTORM,
661 USTORM,
662 MAX_STORMS
663};
664
665#define STORMS_NUM 4
666#define REGS_IN_ENTRY 4
667
668static inline int bnx2x_get_assert_list_entry(struct bnx2x *bp,
669 enum storms storm,
670 int entry)
671{
672 switch (storm) {
673 case XSTORM:
674 return XSTORM_ASSERT_LIST_OFFSET(entry);
675 case TSTORM:
676 return TSTORM_ASSERT_LIST_OFFSET(entry);
677 case CSTORM:
678 return CSTORM_ASSERT_LIST_OFFSET(entry);
679 case USTORM:
680 return USTORM_ASSERT_LIST_OFFSET(entry);
681 case MAX_STORMS:
682 default:
683 BNX2X_ERR("unknown storm\n");
684 }
685 return -EINVAL;
686}
687
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200688static int bnx2x_mc_assert(struct bnx2x *bp)
689{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200690 char last_idx;
Ariel Elior97539f12014-08-17 16:47:51 +0300691 int i, j, rc = 0;
692 enum storms storm;
693 u32 regs[REGS_IN_ENTRY];
694 u32 bar_storm_intmem[STORMS_NUM] = {
695 BAR_XSTRORM_INTMEM,
696 BAR_TSTRORM_INTMEM,
697 BAR_CSTRORM_INTMEM,
698 BAR_USTRORM_INTMEM
699 };
700 u32 storm_assert_list_index[STORMS_NUM] = {
701 XSTORM_ASSERT_LIST_INDEX_OFFSET,
702 TSTORM_ASSERT_LIST_INDEX_OFFSET,
703 CSTORM_ASSERT_LIST_INDEX_OFFSET,
704 USTORM_ASSERT_LIST_INDEX_OFFSET
705 };
706 char *storms_string[STORMS_NUM] = {
707 "XSTORM",
708 "TSTORM",
709 "CSTORM",
710 "USTORM"
711 };
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200712
Ariel Elior97539f12014-08-17 16:47:51 +0300713 for (storm = XSTORM; storm < MAX_STORMS; storm++) {
714 last_idx = REG_RD8(bp, bar_storm_intmem[storm] +
715 storm_assert_list_index[storm]);
716 if (last_idx)
717 BNX2X_ERR("%s_ASSERT_LIST_INDEX 0x%x\n",
718 storms_string[storm], last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200719
Ariel Elior97539f12014-08-17 16:47:51 +0300720 /* print the asserts */
721 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
722 /* read a single assert entry */
723 for (j = 0; j < REGS_IN_ENTRY; j++)
724 regs[j] = REG_RD(bp, bar_storm_intmem[storm] +
725 bnx2x_get_assert_list_entry(bp,
726 storm,
727 i) +
728 sizeof(u32) * j);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200729
Ariel Elior97539f12014-08-17 16:47:51 +0300730 /* log entry if it contains a valid assert */
731 if (regs[0] != COMMON_ASM_INVALID_ASSERT_OPCODE) {
732 BNX2X_ERR("%s_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
733 storms_string[storm], i, regs[3],
734 regs[2], regs[1], regs[0]);
735 rc++;
736 } else {
737 break;
738 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200739 }
740 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700741
Ariel Elior97539f12014-08-17 16:47:51 +0300742 BNX2X_ERR("Chip Revision: %s, FW Version: %d_%d_%d\n",
743 CHIP_IS_E1(bp) ? "everest1" :
744 CHIP_IS_E1H(bp) ? "everest1h" :
745 CHIP_IS_E2(bp) ? "everest2" : "everest3",
746 BCM_5710_FW_MAJOR_VERSION,
747 BCM_5710_FW_MINOR_VERSION,
748 BCM_5710_FW_REVISION_VERSION);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700749
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 return rc;
751}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800752
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200753#define MCPR_TRACE_BUFFER_SIZE (0x800)
754#define SCRATCH_BUFFER_SIZE(bp) \
755 (CHIP_IS_E1(bp) ? 0x10000 : (CHIP_IS_E1H(bp) ? 0x20000 : 0x28000))
756
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000757void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200758{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000759 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200760 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000761 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000763 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000764 if (BP_NOMCP(bp)) {
765 BNX2X_ERR("NO MCP - can not dump\n");
766 return;
767 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000768 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
769 (bp->common.bc_ver & 0xff0000) >> 16,
770 (bp->common.bc_ver & 0xff00) >> 8,
771 (bp->common.bc_ver & 0xff));
772
773 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
774 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000775 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000776
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000777 if (BP_PATH(bp) == 0)
778 trace_shmem_base = bp->common.shmem_base;
779 else
780 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200781
782 /* sanity */
783 if (trace_shmem_base < MCPR_SCRATCH_BASE(bp) + MCPR_TRACE_BUFFER_SIZE ||
784 trace_shmem_base >= MCPR_SCRATCH_BASE(bp) +
785 SCRATCH_BUFFER_SIZE(bp)) {
786 BNX2X_ERR("Unable to dump trace buffer (mark %x)\n",
787 trace_shmem_base);
788 return;
789 }
790
791 addr = trace_shmem_base - MCPR_TRACE_BUFFER_SIZE;
Dmitry Kravkovde128802012-03-18 10:33:45 +0000792
793 /* validate TRCB signature */
794 mark = REG_RD(bp, addr);
795 if (mark != MFW_TRACE_SIGNATURE) {
796 BNX2X_ERR("Trace buffer signature is missing.");
797 return ;
798 }
799
800 /* read cyclic buffer pointer */
801 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000802 mark = REG_RD(bp, addr);
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200803 mark = MCPR_SCRATCH_BASE(bp) + ((mark + 0x3) & ~0x3) - 0x08000000;
804 if (mark >= trace_shmem_base || mark < addr + 4) {
805 BNX2X_ERR("Mark doesn't fall inside Trace Buffer\n");
806 return;
807 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000808 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000810 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000811
812 /* dump buffer after the mark */
Yuval Mintz1a6974b2013-10-20 16:51:27 +0200813 for (offset = mark; offset < trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200814 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000815 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200816 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000817 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200818 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000819
820 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000821 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200822 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000823 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200824 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000825 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200826 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000827 printk("%s" "end of fw dump\n", lvl);
828}
829
Eric Dumazet1191cb82012-04-27 21:39:21 +0000830static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000831{
832 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200833}
834
Yuval Mintz823e1d92013-01-14 05:11:47 +0000835static void bnx2x_hc_int_disable(struct bnx2x *bp)
836{
837 int port = BP_PORT(bp);
838 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
839 u32 val = REG_RD(bp, addr);
840
841 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000842 * MSI/MSIX capability
843 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000844 */
845 if (CHIP_IS_E1(bp)) {
846 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
847 * Use mask register to prevent from HC sending interrupts
848 * after we exit the function
849 */
850 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
851
852 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
853 HC_CONFIG_0_REG_INT_LINE_EN_0 |
854 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
855 } else
856 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
857 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
858 HC_CONFIG_0_REG_INT_LINE_EN_0 |
859 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
860
861 DP(NETIF_MSG_IFDOWN,
862 "write %x to HC %d (addr 0x%x)\n",
863 val, port, addr);
864
865 /* flush all outstanding writes */
866 mmiowb();
867
868 REG_WR(bp, addr, val);
869 if (REG_RD(bp, addr) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000870 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000871}
872
873static void bnx2x_igu_int_disable(struct bnx2x *bp)
874{
875 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
876
877 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
878 IGU_PF_CONF_INT_LINE_EN |
879 IGU_PF_CONF_ATTN_BIT_EN);
880
881 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
882
883 /* flush all outstanding writes */
884 mmiowb();
885
886 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
887 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
Yuval Mintz6bf07b82013-06-02 00:06:20 +0000888 BNX2X_ERR("BUG! Proper val not read from IGU!\n");
Yuval Mintz823e1d92013-01-14 05:11:47 +0000889}
890
891static void bnx2x_int_disable(struct bnx2x *bp)
892{
893 if (bp->common.int_block == INT_BLOCK_HC)
894 bnx2x_hc_int_disable(bp);
895 else
896 bnx2x_igu_int_disable(bp);
897}
898
899void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200900{
901 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000902 u16 j;
903 struct hc_sp_status_block_data sp_sb_data;
904 int func = BP_FUNC(bp);
905#ifdef BNX2X_STOP_ON_ERROR
906 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000907 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000908#endif
Yuval Mintz0155a272014-02-12 18:19:55 +0200909 if (IS_PF(bp) && disable_int)
Yuval Mintz823e1d92013-01-14 05:11:47 +0000910 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700912 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000913 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700914 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
915
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200916 BNX2X_ERR("begin crash dump -----------------\n");
917
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000918 /* Indices */
919 /* Common */
Yuval Mintz0155a272014-02-12 18:19:55 +0200920 if (IS_PF(bp)) {
921 struct host_sp_status_block *def_sb = bp->def_status_blk;
922 int data_size, cstorm_offset;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000923
Yuval Mintz0155a272014-02-12 18:19:55 +0200924 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
925 bp->def_idx, bp->def_att_idx, bp->attn_state,
926 bp->spq_prod_idx, bp->stats_counter);
927 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
928 def_sb->atten_status_block.attn_bits,
929 def_sb->atten_status_block.attn_bits_ack,
930 def_sb->atten_status_block.status_block_id,
931 def_sb->atten_status_block.attn_bits_index);
932 BNX2X_ERR(" def (");
933 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
934 pr_cont("0x%x%s",
935 def_sb->sp_sb.index_values[i],
936 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000937
Yuval Mintz0155a272014-02-12 18:19:55 +0200938 data_size = sizeof(struct hc_sp_status_block_data) /
939 sizeof(u32);
940 cstorm_offset = CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func);
941 for (i = 0; i < data_size; i++)
942 *((u32 *)&sp_sb_data + i) =
943 REG_RD(bp, BAR_CSTRORM_INTMEM + cstorm_offset +
944 i * sizeof(u32));
945
946 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
947 sp_sb_data.igu_sb_id,
948 sp_sb_data.igu_seg_id,
949 sp_sb_data.p_func.pf_id,
950 sp_sb_data.p_func.vnic_id,
951 sp_sb_data.p_func.vf_id,
952 sp_sb_data.p_func.vf_valid,
953 sp_sb_data.state);
954 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000955
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000956 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000957 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000958 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000959 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960 struct hc_status_block_data_e1x sb_data_e1x;
961 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300962 CHIP_IS_E1x(bp) ?
963 sb_data_e1x.common.state_machine :
964 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000965 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300966 CHIP_IS_E1x(bp) ?
967 sb_data_e1x.index_data :
968 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000969 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000970 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000971 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000972
Yuval Mintze2611992014-08-17 16:47:47 +0300973 if (!bp->fp)
974 break;
975
976 if (!fp->rx_cons_sb)
977 continue;
978
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000979 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000980 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000981 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000982 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000983 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000984 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000985 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000986 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000987
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000988 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000989 for_each_cos_in_tx_queue(fp, cos)
990 {
Yuval Mintz1fc3de92014-08-26 10:24:41 +0300991 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +0300992 break;
993
Merav Sicron65565882012-06-19 07:48:26 +0000994 txdata = *fp->txdata_ptr[cos];
Yuval Mintze2611992014-08-17 16:47:47 +0300995
996 if (!txdata.tx_cons_sb)
997 continue;
998
Merav Sicron51c1a582012-03-18 10:33:38 +0000999 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001000 i, txdata.tx_pkt_prod,
1001 txdata.tx_pkt_cons, txdata.tx_bd_prod,
1002 txdata.tx_bd_cons,
1003 le16_to_cpu(*txdata.tx_cons_sb));
1004 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001006 loop = CHIP_IS_E1x(bp) ?
1007 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001008
1009 /* host sb data */
1010
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001011 if (IS_FCOE_FP(fp))
1012 continue;
Merav Sicron55c11942012-11-07 00:45:48 +00001013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 BNX2X_ERR(" run indexes (");
1015 for (j = 0; j < HC_SB_MAX_SM; j++)
1016 pr_cont("0x%x%s",
1017 fp->sb_running_index[j],
1018 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
1019
1020 BNX2X_ERR(" indexes (");
1021 for (j = 0; j < loop; j++)
1022 pr_cont("0x%x%s",
1023 fp->sb_index_values[j],
1024 (j == loop - 1) ? ")" : " ");
Yuval Mintz0155a272014-02-12 18:19:55 +02001025
1026 /* VF cannot access FW refelection for status block */
1027 if (IS_VF(bp))
1028 continue;
1029
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001030 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031 data_size = CHIP_IS_E1x(bp) ?
1032 sizeof(struct hc_status_block_data_e1x) :
1033 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001034 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001035 sb_data_p = CHIP_IS_E1x(bp) ?
1036 (u32 *)&sb_data_e1x :
1037 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001038 /* copy sb data in here */
1039 for (j = 0; j < data_size; j++)
1040 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
1041 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
1042 j * sizeof(u32));
1043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001044 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001045 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001046 sb_data_e2.common.p_func.pf_id,
1047 sb_data_e2.common.p_func.vf_id,
1048 sb_data_e2.common.p_func.vf_valid,
1049 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001050 sb_data_e2.common.same_igu_sb_1b,
1051 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001052 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00001053 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001054 sb_data_e1x.common.p_func.pf_id,
1055 sb_data_e1x.common.p_func.vf_id,
1056 sb_data_e1x.common.p_func.vf_valid,
1057 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001058 sb_data_e1x.common.same_igu_sb_1b,
1059 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001060 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001061
1062 /* SB_SMs data */
1063 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001064 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1065 j, hc_sm_p[j].__flags,
1066 hc_sm_p[j].igu_sb_id,
1067 hc_sm_p[j].igu_seg_id,
1068 hc_sm_p[j].time_to_expire,
1069 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001070 }
1071
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001072 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001073 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001074 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001075 hc_index_p[j].flags,
1076 hc_index_p[j].timeout);
1077 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001080#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz0155a272014-02-12 18:19:55 +02001081 if (IS_PF(bp)) {
1082 /* event queue */
1083 BNX2X_ERR("eq cons %x prod %x\n", bp->eq_cons, bp->eq_prod);
1084 for (i = 0; i < NUM_EQ_DESC; i++) {
1085 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
Yuval Mintz04c46732013-01-23 03:21:46 +00001086
Yuval Mintz0155a272014-02-12 18:19:55 +02001087 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1088 i, bp->eq_ring[i].message.opcode,
1089 bp->eq_ring[i].message.error);
1090 BNX2X_ERR("data: %x %x %x\n",
1091 data[0], data[1], data[2]);
1092 }
Yuval Mintz04c46732013-01-23 03:21:46 +00001093 }
1094
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001095 /* Rings */
1096 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001097 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001098 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
Yuval Mintze2611992014-08-17 16:47:47 +03001100 if (!bp->fp)
1101 break;
1102
1103 if (!fp->rx_cons_sb)
1104 continue;
1105
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001106 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1107 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001108 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001109 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1110 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1111
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001112 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001113 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001114 }
1115
Eilon Greenstein3196a882008-08-13 15:58:49 -07001116 start = RX_SGE(fp->rx_sge_prod);
1117 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001118 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001119 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1120 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1121
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001122 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1123 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001124 }
1125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001126 start = RCQ_BD(fp->rx_comp_cons - 10);
1127 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001128 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001129 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1130
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001131 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1132 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001133 }
1134 }
1135
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001136 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001137 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001138 struct bnx2x_fastpath *fp = &bp->fp[i];
Yuval Mintze2611992014-08-17 16:47:47 +03001139
1140 if (!bp->fp)
1141 break;
1142
Ariel Elior6383c0b2011-07-14 08:31:57 +00001143 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001144 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001145
Yuval Mintz1fc3de92014-08-26 10:24:41 +03001146 if (!fp->txdata_ptr[cos])
Yuval Mintze2611992014-08-17 16:47:47 +03001147 break;
1148
Yuval Mintzea36475a2014-08-25 17:48:30 +03001149 if (!txdata->tx_cons_sb)
Yuval Mintze2611992014-08-17 16:47:47 +03001150 continue;
1151
Ariel Elior6383c0b2011-07-14 08:31:57 +00001152 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1153 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1154 for (j = start; j != end; j = TX_BD(j + 1)) {
1155 struct sw_tx_bd *sw_bd =
1156 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001157
Merav Sicron51c1a582012-03-18 10:33:38 +00001158 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001159 i, cos, j, sw_bd->skb,
1160 sw_bd->first_bd);
1161 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001162
Ariel Elior6383c0b2011-07-14 08:31:57 +00001163 start = TX_BD(txdata->tx_bd_cons - 10);
1164 end = TX_BD(txdata->tx_bd_cons + 254);
1165 for (j = start; j != end; j = TX_BD(j + 1)) {
1166 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001167
Merav Sicron51c1a582012-03-18 10:33:38 +00001168 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001169 i, cos, j, tx_bd[0], tx_bd[1],
1170 tx_bd[2], tx_bd[3]);
1171 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001172 }
1173 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001174#endif
Yuval Mintz0155a272014-02-12 18:19:55 +02001175 if (IS_PF(bp)) {
1176 bnx2x_fw_dump(bp);
1177 bnx2x_mc_assert(bp);
1178 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001179 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001180}
1181
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001182/*
1183 * FLR Support for E2
1184 *
1185 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1186 * initialization.
1187 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001188#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001189#define FLR_WAIT_INTERVAL 50 /* usec */
1190#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001191
1192struct pbf_pN_buf_regs {
1193 int pN;
1194 u32 init_crd;
1195 u32 crd;
1196 u32 crd_freed;
1197};
1198
1199struct pbf_pN_cmd_regs {
1200 int pN;
1201 u32 lines_occup;
1202 u32 lines_freed;
1203};
1204
1205static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1206 struct pbf_pN_buf_regs *regs,
1207 u32 poll_count)
1208{
1209 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1210 u32 cur_cnt = poll_count;
1211
1212 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1213 crd = crd_start = REG_RD(bp, regs->crd);
1214 init_crd = REG_RD(bp, regs->init_crd);
1215
1216 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1217 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1218 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1219
1220 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1221 (init_crd - crd_start))) {
1222 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001223 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001224 crd = REG_RD(bp, regs->crd);
1225 crd_freed = REG_RD(bp, regs->crd_freed);
1226 } else {
1227 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1228 regs->pN);
1229 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1230 regs->pN, crd);
1231 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1232 regs->pN, crd_freed);
1233 break;
1234 }
1235 }
1236 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001237 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001238}
1239
1240static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1241 struct pbf_pN_cmd_regs *regs,
1242 u32 poll_count)
1243{
1244 u32 occup, to_free, freed, freed_start;
1245 u32 cur_cnt = poll_count;
1246
1247 occup = to_free = REG_RD(bp, regs->lines_occup);
1248 freed = freed_start = REG_RD(bp, regs->lines_freed);
1249
1250 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1251 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1252
1253 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1254 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001255 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001256 occup = REG_RD(bp, regs->lines_occup);
1257 freed = REG_RD(bp, regs->lines_freed);
1258 } else {
1259 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1260 regs->pN);
1261 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1262 regs->pN, occup);
1263 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1264 regs->pN, freed);
1265 break;
1266 }
1267 }
1268 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001269 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001270}
1271
Eric Dumazet1191cb82012-04-27 21:39:21 +00001272static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1273 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001274{
1275 u32 cur_cnt = poll_count;
1276 u32 val;
1277
1278 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001279 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001280
1281 return val;
1282}
1283
Ariel Eliord16132c2013-01-01 05:22:42 +00001284int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1285 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001286{
1287 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1288 if (val != 0) {
1289 BNX2X_ERR("%s usage count=%d\n", msg, val);
1290 return 1;
1291 }
1292 return 0;
1293}
1294
Ariel Eliord16132c2013-01-01 05:22:42 +00001295/* Common routines with VF FLR cleanup */
1296u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001297{
1298 /* adjust polling timeout */
1299 if (CHIP_REV_IS_EMUL(bp))
1300 return FLR_POLL_CNT * 2000;
1301
1302 if (CHIP_REV_IS_FPGA(bp))
1303 return FLR_POLL_CNT * 120;
1304
1305 return FLR_POLL_CNT;
1306}
1307
Ariel Eliord16132c2013-01-01 05:22:42 +00001308void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001309{
1310 struct pbf_pN_cmd_regs cmd_regs[] = {
1311 {0, (CHIP_IS_E3B0(bp)) ?
1312 PBF_REG_TQ_OCCUPANCY_Q0 :
1313 PBF_REG_P0_TQ_OCCUPANCY,
1314 (CHIP_IS_E3B0(bp)) ?
1315 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1316 PBF_REG_P0_TQ_LINES_FREED_CNT},
1317 {1, (CHIP_IS_E3B0(bp)) ?
1318 PBF_REG_TQ_OCCUPANCY_Q1 :
1319 PBF_REG_P1_TQ_OCCUPANCY,
1320 (CHIP_IS_E3B0(bp)) ?
1321 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1322 PBF_REG_P1_TQ_LINES_FREED_CNT},
1323 {4, (CHIP_IS_E3B0(bp)) ?
1324 PBF_REG_TQ_OCCUPANCY_LB_Q :
1325 PBF_REG_P4_TQ_OCCUPANCY,
1326 (CHIP_IS_E3B0(bp)) ?
1327 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1328 PBF_REG_P4_TQ_LINES_FREED_CNT}
1329 };
1330
1331 struct pbf_pN_buf_regs buf_regs[] = {
1332 {0, (CHIP_IS_E3B0(bp)) ?
1333 PBF_REG_INIT_CRD_Q0 :
1334 PBF_REG_P0_INIT_CRD ,
1335 (CHIP_IS_E3B0(bp)) ?
1336 PBF_REG_CREDIT_Q0 :
1337 PBF_REG_P0_CREDIT,
1338 (CHIP_IS_E3B0(bp)) ?
1339 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1340 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1341 {1, (CHIP_IS_E3B0(bp)) ?
1342 PBF_REG_INIT_CRD_Q1 :
1343 PBF_REG_P1_INIT_CRD,
1344 (CHIP_IS_E3B0(bp)) ?
1345 PBF_REG_CREDIT_Q1 :
1346 PBF_REG_P1_CREDIT,
1347 (CHIP_IS_E3B0(bp)) ?
1348 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1349 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1350 {4, (CHIP_IS_E3B0(bp)) ?
1351 PBF_REG_INIT_CRD_LB_Q :
1352 PBF_REG_P4_INIT_CRD,
1353 (CHIP_IS_E3B0(bp)) ?
1354 PBF_REG_CREDIT_LB_Q :
1355 PBF_REG_P4_CREDIT,
1356 (CHIP_IS_E3B0(bp)) ?
1357 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1358 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1359 };
1360
1361 int i;
1362
1363 /* Verify the command queues are flushed P0, P1, P4 */
1364 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1365 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1366
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001367 /* Verify the transmission buffers are flushed P0, P1, P4 */
1368 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1369 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1370}
1371
1372#define OP_GEN_PARAM(param) \
1373 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1374
1375#define OP_GEN_TYPE(type) \
1376 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1377
1378#define OP_GEN_AGG_VECT(index) \
1379 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1380
Ariel Eliord16132c2013-01-01 05:22:42 +00001381int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001382{
Yuval Mintz86564c32013-01-23 03:21:50 +00001383 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001384 u32 comp_addr = BAR_CSTRORM_INTMEM +
1385 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1386 int ret = 0;
1387
1388 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001389 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001390 return 1;
1391 }
1392
Yuval Mintz86564c32013-01-23 03:21:50 +00001393 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1394 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1395 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1396 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001397
Ariel Elior89db4ad2012-01-26 06:01:48 +00001398 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001399 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001400
1401 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1402 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001403 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1404 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001405 bnx2x_panic();
1406 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001407 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001408 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001409 REG_WR(bp, comp_addr, 0);
1410
1411 return ret;
1412}
1413
Ariel Eliorb56e9672013-01-01 05:22:32 +00001414u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001415{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001416 u16 status;
1417
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001418 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001419 return status & PCI_EXP_DEVSTA_TRPND;
1420}
1421
1422/* PF FLR specific routines
1423*/
1424static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1425{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001426 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1427 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1428 CFC_REG_NUM_LCIDS_INSIDE_PF,
1429 "CFC PF usage counter timed out",
1430 poll_cnt))
1431 return 1;
1432
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001433 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1434 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1435 DORQ_REG_PF_USAGE_CNT,
1436 "DQ PF usage counter timed out",
1437 poll_cnt))
1438 return 1;
1439
1440 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1441 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1442 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1443 "QM PF usage counter timed out",
1444 poll_cnt))
1445 return 1;
1446
1447 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1448 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1449 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1450 "Timers VNIC usage counter timed out",
1451 poll_cnt))
1452 return 1;
1453 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1454 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1455 "Timers NUM_SCANS usage counter timed out",
1456 poll_cnt))
1457 return 1;
1458
1459 /* Wait DMAE PF usage counter to zero */
1460 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1461 dmae_reg_go_c[INIT_DMAE_C(bp)],
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001462 "DMAE command register timed out",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001463 poll_cnt))
1464 return 1;
1465
1466 return 0;
1467}
1468
1469static void bnx2x_hw_enable_status(struct bnx2x *bp)
1470{
1471 u32 val;
1472
1473 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1474 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1475
1476 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1477 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1478
1479 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1480 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1481
1482 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1483 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1484
1485 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1486 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1487
1488 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1489 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1490
1491 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1492 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1493
1494 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1495 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1496 val);
1497}
1498
1499static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1500{
1501 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1502
1503 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1504
1505 /* Re-enable PF target read access */
1506 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1507
1508 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001509 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001510 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1511 return -EBUSY;
1512
1513 /* Zero the igu 'trailing edge' and 'leading edge' */
1514
1515 /* Send the FW cleanup command */
1516 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1517 return -EBUSY;
1518
1519 /* ATC cleanup */
1520
1521 /* Verify TX hw is flushed */
1522 bnx2x_tx_hw_flushed(bp, poll_cnt);
1523
1524 /* Wait 100ms (not adjusted according to platform) */
1525 msleep(100);
1526
1527 /* Verify no pending pci transactions */
1528 if (bnx2x_is_pcie_pending(bp->pdev))
1529 BNX2X_ERR("PCIE Transactions still pending\n");
1530
1531 /* Debug */
1532 bnx2x_hw_enable_status(bp);
1533
1534 /*
1535 * Master enable - Due to WB DMAE writes performed before this
1536 * register is re-initialized as part of the regular function init
1537 */
1538 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1539
1540 return 0;
1541}
1542
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001543static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001544{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001545 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1547 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001548 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1549 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1550 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001551
1552 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001553 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1554 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001555 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1556 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001557 if (single_msix)
1558 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001559 } else if (msi) {
1560 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1561 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1562 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1563 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001564 } else {
1565 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001566 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001567 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1568 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001569
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001570 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001571 DP(NETIF_MSG_IFUP,
1572 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001573
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001574 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001575
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001576 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1577 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001578 }
1579
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001580 if (CHIP_IS_E1(bp))
1581 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1582
Merav Sicron51c1a582012-03-18 10:33:38 +00001583 DP(NETIF_MSG_IFUP,
1584 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1585 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001586
1587 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001588 /*
1589 * Ensure that HC_CONFIG is written before leading/trailing edge config
1590 */
1591 mmiowb();
1592 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001593
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001594 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001595 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001596 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001597 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001598 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001599 /* enable nig and gpio3 attention */
1600 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001601 } else
1602 val = 0xffff;
1603
1604 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1605 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1606 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001607
1608 /* Make sure that interrupts are indeed enabled from here on */
1609 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001610}
1611
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001612static void bnx2x_igu_int_enable(struct bnx2x *bp)
1613{
1614 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001615 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1616 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1617 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001618
1619 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1620
1621 if (msix) {
1622 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1623 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001624 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001625 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001626
1627 if (single_msix)
1628 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001629 } else if (msi) {
1630 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001631 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001632 IGU_PF_CONF_ATTN_BIT_EN |
1633 IGU_PF_CONF_SINGLE_ISR_EN);
1634 } else {
1635 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001636 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001637 IGU_PF_CONF_ATTN_BIT_EN |
1638 IGU_PF_CONF_SINGLE_ISR_EN);
1639 }
1640
Yuval Mintzebe61d82013-01-14 05:11:48 +00001641 /* Clean previous status - need to configure igu prior to ack*/
1642 if ((!msix) || single_msix) {
1643 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1644 bnx2x_ack_int(bp);
1645 }
1646
1647 val |= IGU_PF_CONF_FUNC_EN;
1648
Merav Sicron51c1a582012-03-18 10:33:38 +00001649 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001650 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1651
1652 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1653
Yuval Mintz79a85572012-04-03 18:41:25 +00001654 if (val & IGU_PF_CONF_INT_LINE_EN)
1655 pci_intx(bp->pdev, true);
1656
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001657 barrier();
1658
1659 /* init leading/trailing edge */
1660 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001661 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001662 if (bp->port.pmf)
1663 /* enable nig and gpio3 attention */
1664 val |= 0x1100;
1665 } else
1666 val = 0xffff;
1667
1668 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1669 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1670
1671 /* Make sure that interrupts are indeed enabled from here on */
1672 mmiowb();
1673}
1674
1675void bnx2x_int_enable(struct bnx2x *bp)
1676{
1677 if (bp->common.int_block == INT_BLOCK_HC)
1678 bnx2x_hc_int_enable(bp);
1679 else
1680 bnx2x_igu_int_enable(bp);
1681}
1682
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001683void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001684{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001685 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001686 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001688 if (disable_hw)
1689 /* prevent the HW from sending interrupts */
1690 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001691
1692 /* make sure all ISRs are done */
1693 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001694 synchronize_irq(bp->msix_table[0].vector);
1695 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001696 if (CNIC_SUPPORT(bp))
1697 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001698 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001699 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 } else
1701 synchronize_irq(bp->pdev->irq);
1702
1703 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001704 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001705 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001706 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001707}
1708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001709/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001710
1711/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001712 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001713 */
1714
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001715/* Return true if succeeded to acquire the lock */
1716static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1717{
1718 u32 lock_status;
1719 u32 resource_bit = (1 << resource);
1720 int func = BP_FUNC(bp);
1721 u32 hw_lock_control_reg;
1722
Merav Sicron51c1a582012-03-18 10:33:38 +00001723 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1724 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001725
1726 /* Validating that the resource is within range */
1727 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001728 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001729 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1730 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001731 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001732 }
1733
1734 if (func <= 5)
1735 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1736 else
1737 hw_lock_control_reg =
1738 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1739
1740 /* Try to acquire the lock */
1741 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1742 lock_status = REG_RD(bp, hw_lock_control_reg);
1743 if (lock_status & resource_bit)
1744 return true;
1745
Merav Sicron51c1a582012-03-18 10:33:38 +00001746 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1747 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001748 return false;
1749}
1750
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001751/**
1752 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1753 *
1754 * @bp: driver handle
1755 *
1756 * Returns the recovery leader resource id according to the engine this function
1757 * belongs to. Currently only only 2 engines is supported.
1758 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001759static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001760{
1761 if (BP_PATH(bp))
1762 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1763 else
1764 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1765}
1766
1767/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001768 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001769 *
1770 * @bp: driver handle
1771 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001772 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001773 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001774static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001775{
1776 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1777}
1778
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001779static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001780
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001781/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1782static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1783{
1784 /* Set the interrupt occurred bit for the sp-task to recognize it
1785 * must ack the interrupt and transition according to the IGU
1786 * state machine.
1787 */
1788 atomic_set(&bp->interrupt_occurred, 1);
1789
1790 /* The sp_task must execute only after this bit
1791 * is set, otherwise we will get out of sync and miss all
1792 * further interrupts. Hence, the barrier.
1793 */
1794 smp_wmb();
1795
1796 /* schedule sp_task to workqueue */
1797 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1798}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001799
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001800void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001801{
1802 struct bnx2x *bp = fp->bp;
1803 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1804 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001805 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001806 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001807
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001808 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001809 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001810 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001811 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001812
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001813 /* If cid is within VF range, replace the slowpath object with the
1814 * one corresponding to this VF
1815 */
1816 if (cid >= BNX2X_FIRST_VF_CID &&
1817 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1818 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1819
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001820 switch (command) {
1821 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001822 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001823 drv_cmd = BNX2X_Q_CMD_UPDATE;
1824 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001825
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001826 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001827 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001828 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001829 break;
1830
Ariel Elior6383c0b2011-07-14 08:31:57 +00001831 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001832 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001833 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1834 break;
1835
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001836 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001837 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001838 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839 break;
1840
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001841 case (RAMROD_CMD_ID_ETH_TERMINATE):
Yuval Mintz6bf07b82013-06-02 00:06:20 +00001842 DP(BNX2X_MSG_SP, "got MULTI[%d] terminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001843 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1844 break;
1845
1846 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001847 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001848 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001849 break;
1850
Michal Kalderon14a94eb2014-02-12 18:19:53 +02001851 case (RAMROD_CMD_ID_ETH_TPA_UPDATE):
1852 DP(BNX2X_MSG_SP, "got tpa update ramrod CID=%d\n", cid);
1853 drv_cmd = BNX2X_Q_CMD_UPDATE_TPA;
1854 break;
1855
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1858 command, fp->index);
1859 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001860 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001861
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001862 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1863 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1864 /* q_obj->complete_cmd() failure means that this was
1865 * an unexpected completion.
1866 *
1867 * In this case we don't want to increase the bp->spq_left
1868 * because apparently we haven't sent this command the first
1869 * place.
1870 */
1871#ifdef BNX2X_STOP_ON_ERROR
1872 bnx2x_panic();
1873#else
1874 return;
1875#endif
1876
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001877 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001878 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001879 /* push the change in bp->spq_left and towards the memory */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001880 smp_mb__after_atomic();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001881
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001882 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1883
Barak Witkowskia3348722012-04-23 03:04:46 +00001884 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1885 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1886 /* if Q update ramrod is completed for last Q in AFEX vif set
1887 * flow, then ACK MCP at the end
1888 *
1889 * mark pending ACK to MCP bit.
1890 * prevent case that both bits are cleared.
1891 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001892 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001893 * races
1894 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001895 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001896 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1897 wmb();
1898 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01001899 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00001900
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001901 /* schedule the sp task as mcp ack is required */
1902 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001903 }
1904
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001905 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001906}
1907
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001908irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001909{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001910 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001911 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001912 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001913 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001914 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001915
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001916 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001917 if (unlikely(status == 0)) {
1918 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1919 return IRQ_NONE;
1920 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001921 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001922
Eilon Greenstein3196a882008-08-13 15:58:49 -07001923#ifdef BNX2X_STOP_ON_ERROR
1924 if (unlikely(bp->panic))
1925 return IRQ_HANDLED;
1926#endif
1927
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001928 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001929 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001930
Merav Sicron55c11942012-11-07 00:45:48 +00001931 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001932 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001933 /* Handle Rx or Tx according to SB id */
Ariel Elior6383c0b2011-07-14 08:31:57 +00001934 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001935 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001936 prefetch(&fp->sb_running_index[SM_RX_ID]);
Eric Dumazetf5fbf112014-10-29 17:07:50 -07001937 napi_schedule_irqoff(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001938 status &= ~mask;
1939 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001940 }
1941
Merav Sicron55c11942012-11-07 00:45:48 +00001942 if (CNIC_SUPPORT(bp)) {
1943 mask = 0x2;
1944 if (status & (mask | 0x1)) {
1945 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001946
Michael Chanad9b4352013-01-23 03:21:52 +00001947 rcu_read_lock();
1948 c_ops = rcu_dereference(bp->cnic_ops);
1949 if (c_ops && (bp->cnic_eth_dev.drv_state &
1950 CNIC_DRV_STATE_HANDLES_IRQ))
1951 c_ops->cnic_handler(bp->cnic_data, NULL);
1952 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001953
1954 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001955 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001956 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001957
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001958 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001959
1960 /* schedule sp task to perform default status block work, ack
1961 * attentions and enable interrupts.
1962 */
1963 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001964
1965 status &= ~0x1;
1966 if (!status)
1967 return IRQ_HANDLED;
1968 }
1969
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001970 if (unlikely(status))
1971 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001972 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001973
1974 return IRQ_HANDLED;
1975}
1976
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001977/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001978
1979/*
1980 * General service functions
1981 */
1982
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001983int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001984{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001985 u32 lock_status;
1986 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001987 int func = BP_FUNC(bp);
1988 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001989 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001990
1991 /* Validating that the resource is within range */
1992 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001993 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001994 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1995 return -EINVAL;
1996 }
1997
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001998 if (func <= 5) {
1999 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2000 } else {
2001 hw_lock_control_reg =
2002 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2003 }
2004
Eliezer Tamirf1410642008-02-28 11:51:50 -08002005 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002006 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002007 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002008 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002009 lock_status, resource_bit);
2010 return -EEXIST;
2011 }
2012
Eilon Greenstein46230476b2008-08-25 15:23:30 -07002013 /* Try for 5 second every 5ms */
2014 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08002015 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002016 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
2017 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002018 if (lock_status & resource_bit)
2019 return 0;
2020
Yuval Mintz639d65b2013-06-02 00:06:21 +00002021 usleep_range(5000, 10000);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002022 }
Merav Sicron51c1a582012-03-18 10:33:38 +00002023 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024 return -EAGAIN;
2025}
2026
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002027int bnx2x_release_leader_lock(struct bnx2x *bp)
2028{
2029 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
2030}
2031
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002032int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002033{
2034 u32 lock_status;
2035 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002036 int func = BP_FUNC(bp);
2037 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002038
2039 /* Validating that the resource is within range */
2040 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00002041 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002042 resource, HW_LOCK_MAX_RESOURCE_VALUE);
2043 return -EINVAL;
2044 }
2045
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002046 if (func <= 5) {
2047 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
2048 } else {
2049 hw_lock_control_reg =
2050 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
2051 }
2052
Eliezer Tamirf1410642008-02-28 11:51:50 -08002053 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002054 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002055 if (!(lock_status & resource_bit)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +00002056 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. Unlock was called but lock wasn't taken!\n",
2057 lock_status, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002058 return -EFAULT;
2059 }
2060
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002061 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002062 return 0;
2063}
2064
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002065int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
2066{
2067 /* The GPIO should be swapped if swap register is set and active */
2068 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2069 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2070 int gpio_shift = gpio_num +
2071 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2072 u32 gpio_mask = (1 << gpio_shift);
2073 u32 gpio_reg;
2074 int value;
2075
2076 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2077 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2078 return -EINVAL;
2079 }
2080
2081 /* read GPIO value */
2082 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2083
2084 /* get the requested pin value */
2085 if ((gpio_reg & gpio_mask) == gpio_mask)
2086 value = 1;
2087 else
2088 value = 0;
2089
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002090 return value;
2091}
2092
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002093int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002094{
2095 /* The GPIO should be swapped if swap register is set and active */
2096 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002097 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002098 int gpio_shift = gpio_num +
2099 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2100 u32 gpio_mask = (1 << gpio_shift);
2101 u32 gpio_reg;
2102
2103 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2104 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2105 return -EINVAL;
2106 }
2107
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002108 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002109 /* read GPIO and mask except the float bits */
2110 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2111
2112 switch (mode) {
2113 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002114 DP(NETIF_MSG_LINK,
2115 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002116 gpio_num, gpio_shift);
2117 /* clear FLOAT and set CLR */
2118 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2119 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2120 break;
2121
2122 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002123 DP(NETIF_MSG_LINK,
2124 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002125 gpio_num, gpio_shift);
2126 /* clear FLOAT and set SET */
2127 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2128 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2129 break;
2130
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002131 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002132 DP(NETIF_MSG_LINK,
2133 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002134 gpio_num, gpio_shift);
2135 /* set FLOAT */
2136 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2137 break;
2138
2139 default:
2140 break;
2141 }
2142
2143 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002144 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002145
2146 return 0;
2147}
2148
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002149int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2150{
2151 u32 gpio_reg = 0;
2152 int rc = 0;
2153
2154 /* Any port swapping should be handled by caller. */
2155
2156 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2157 /* read GPIO and mask except the float bits */
2158 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2159 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2160 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2161 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2162
2163 switch (mode) {
2164 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2165 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2166 /* set CLR */
2167 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2168 break;
2169
2170 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2171 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2172 /* set SET */
2173 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2174 break;
2175
2176 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2177 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2178 /* set FLOAT */
2179 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2180 break;
2181
2182 default:
2183 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2184 rc = -EINVAL;
2185 break;
2186 }
2187
2188 if (rc == 0)
2189 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2190
2191 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2192
2193 return rc;
2194}
2195
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002196int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2197{
2198 /* The GPIO should be swapped if swap register is set and active */
2199 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2200 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2201 int gpio_shift = gpio_num +
2202 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2203 u32 gpio_mask = (1 << gpio_shift);
2204 u32 gpio_reg;
2205
2206 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2207 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2208 return -EINVAL;
2209 }
2210
2211 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2212 /* read GPIO int */
2213 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2214
2215 switch (mode) {
2216 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002217 DP(NETIF_MSG_LINK,
2218 "Clear GPIO INT %d (shift %d) -> output low\n",
2219 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002220 /* clear SET and set CLR */
2221 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2222 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2223 break;
2224
2225 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002226 DP(NETIF_MSG_LINK,
2227 "Set GPIO INT %d (shift %d) -> output high\n",
2228 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002229 /* clear CLR and set SET */
2230 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2231 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2232 break;
2233
2234 default:
2235 break;
2236 }
2237
2238 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2239 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2240
2241 return 0;
2242}
2243
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002244static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002245{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002246 u32 spio_reg;
2247
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002248 /* Only 2 SPIOs are configurable */
2249 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2250 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002251 return -EINVAL;
2252 }
2253
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002254 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002255 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002256 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002257
2258 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002259 case MISC_SPIO_OUTPUT_LOW:
2260 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002261 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002262 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2263 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002264 break;
2265
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002266 case MISC_SPIO_OUTPUT_HIGH:
2267 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002268 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002269 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2270 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002271 break;
2272
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002273 case MISC_SPIO_INPUT_HI_Z:
2274 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002275 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002276 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002277 break;
2278
2279 default:
2280 break;
2281 }
2282
2283 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002284 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002285
2286 return 0;
2287}
2288
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002289void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002290{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002291 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Yuval Mintz1359d732015-06-25 15:19:21 +03002292
2293 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
2294 ADVERTISED_Pause);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002295 switch (bp->link_vars.ieee_fc &
2296 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002297 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002298 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002299 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002300 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002301
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002302 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002303 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002304 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002305
Eliezer Tamirf1410642008-02-28 11:51:50 -08002306 default:
2307 break;
2308 }
2309}
2310
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002311static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002313 /* Initialize link parameters structure variables
2314 * It is recommended to turn off RX FC for jumbo frames
2315 * for better performance
2316 */
2317 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2318 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2319 else
2320 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2321}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002323static void bnx2x_init_dropless_fc(struct bnx2x *bp)
2324{
2325 u32 pause_enabled = 0;
2326
2327 if (!CHIP_IS_E1(bp) && bp->dropless_fc && bp->link_vars.link_up) {
2328 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2329 pause_enabled = 1;
2330
2331 REG_WR(bp, BAR_USTRORM_INTMEM +
2332 USTORM_ETH_PAUSE_ENABLED_OFFSET(BP_PORT(bp)),
2333 pause_enabled);
2334 }
2335
2336 DP(NETIF_MSG_IFUP | NETIF_MSG_LINK, "dropless_fc is %s\n",
2337 pause_enabled ? "enabled" : "disabled");
2338}
2339
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002340int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2341{
2342 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2343 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2344
2345 if (!BP_NOMCP(bp)) {
2346 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002347 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002348
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002349 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002350 struct link_params *lp = &bp->link_params;
2351 lp->loopback_mode = LOOPBACK_XGXS;
Yuval Mintz2f43b822015-06-25 15:19:26 +03002352 /* Prefer doing PHY loopback at highest speed */
2353 if (lp->req_line_speed[cfx_idx] < SPEED_20000) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002354 if (lp->speed_cap_mask[cfx_idx] &
Yuval Mintz2f43b822015-06-25 15:19:26 +03002355 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G)
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002356 lp->req_line_speed[cfx_idx] =
Yuval Mintz2f43b822015-06-25 15:19:26 +03002357 SPEED_20000;
2358 else if (lp->speed_cap_mask[cfx_idx] &
2359 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2360 lp->req_line_speed[cfx_idx] =
2361 SPEED_10000;
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002362 else
2363 lp->req_line_speed[cfx_idx] =
2364 SPEED_1000;
2365 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002366 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002367
Merav Sicron8970b2e2012-06-19 07:48:22 +00002368 if (load_mode == LOAD_LOOPBACK_EXT) {
2369 struct link_params *lp = &bp->link_params;
2370 lp->loopback_mode = LOOPBACK_EXT;
2371 }
2372
Eilon Greenstein19680c42008-08-13 15:47:33 -07002373 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002374
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002375 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002376
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002377 bnx2x_init_dropless_fc(bp);
2378
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002379 bnx2x_calc_fc_adv(bp);
2380
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002381 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002382 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002383 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002384 }
2385 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002386 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002387 return rc;
2388 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002389 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002390 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002391}
2392
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002393void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002394{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002395 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002396 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002397 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002398 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002400 bnx2x_init_dropless_fc(bp);
2401
Eilon Greenstein19680c42008-08-13 15:47:33 -07002402 bnx2x_calc_fc_adv(bp);
2403 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002404 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002405}
2406
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002407static void bnx2x__link_reset(struct bnx2x *bp)
2408{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002409 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002410 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002411 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002412 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002413 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002414 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002415}
2416
Yuval Mintz5d07d862012-09-13 02:56:21 +00002417void bnx2x_force_link_reset(struct bnx2x *bp)
2418{
2419 bnx2x_acquire_phy_lock(bp);
2420 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2421 bnx2x_release_phy_lock(bp);
2422}
2423
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002424u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002425{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002426 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002427
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002428 if (!BP_NOMCP(bp)) {
2429 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002430 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2431 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002432 bnx2x_release_phy_lock(bp);
2433 } else
2434 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002435
2436 return rc;
2437}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002438
Eilon Greenstein2691d512009-08-12 08:22:08 +00002439/* Calculates the sum of vn_min_rates.
2440 It's needed for further normalizing of the min_rates.
2441 Returns:
2442 sum of vn_min_rates.
2443 or
2444 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002445 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002446 If not all min_rates are zero then those that are zeroes will be set to 1.
2447 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002448static void bnx2x_calc_vn_min(struct bnx2x *bp,
2449 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002450{
2451 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002452 int vn;
2453
David S. Miller8decf862011-09-22 03:23:13 -04002454 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002455 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002456 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2457 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2458
2459 /* Skip hidden vns */
2460 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002461 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002462 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002463 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002464 vn_min_rate = DEF_MIN_RATE;
2465 else
2466 all_zero = 0;
2467
Yuval Mintzb475d782012-04-03 18:41:29 +00002468 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002469 }
2470
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002471 /* if ETS or all min rates are zeros - disable fairness */
2472 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002473 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002474 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2475 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2476 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002477 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002478 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002479 DP(NETIF_MSG_IFUP,
2480 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002481 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002482 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002483 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002484}
2485
Yuval Mintzb475d782012-04-03 18:41:29 +00002486static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2487 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002488{
Yuval Mintzb475d782012-04-03 18:41:29 +00002489 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002490 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002491
Yuval Mintzb475d782012-04-03 18:41:29 +00002492 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002493 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002494 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002495 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2496
Yuval Mintzb475d782012-04-03 18:41:29 +00002497 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002498 /* maxCfg in percents of linkspeed */
2499 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002500 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002501 /* maxCfg is absolute in 100Mb units */
2502 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002503 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002504
Yuval Mintzb475d782012-04-03 18:41:29 +00002505 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002506
Yuval Mintzb475d782012-04-03 18:41:29 +00002507 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002508}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002509
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002510static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2511{
2512 if (CHIP_REV_IS_SLOW(bp))
2513 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002514 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002515 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002516
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002517 return CMNG_FNS_NONE;
2518}
2519
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002520void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002521{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002522 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002523
2524 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002525 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002526
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002527 /* For 2 port configuration the absolute function number formula
2528 * is:
2529 * abs_func = 2 * vn + BP_PORT + BP_PATH
2530 *
2531 * and there are 4 functions per port
2532 *
2533 * For 4 port configuration it is
2534 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2535 *
2536 * and there are 2 functions per port
2537 */
David S. Miller8decf862011-09-22 03:23:13 -04002538 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002539 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2540
2541 if (func >= E1H_FUNC_MAX)
2542 break;
2543
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002544 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002545 MF_CFG_RD(bp, func_mf_config[func].config);
2546 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002547 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2548 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2549 bp->flags |= MF_FUNC_DIS;
2550 } else {
2551 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2552 bp->flags &= ~MF_FUNC_DIS;
2553 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002554}
2555
2556static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2557{
Yuval Mintzb475d782012-04-03 18:41:29 +00002558 struct cmng_init_input input;
2559 memset(&input, 0, sizeof(struct cmng_init_input));
2560
2561 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002562
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002563 if (cmng_type == CMNG_FNS_MINMAX && input.port_rate) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002564 int vn;
2565
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002566 /* read mf conf from shmem */
2567 if (read_cfg)
2568 bnx2x_read_mf_cfg(bp);
2569
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002570 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002571 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002572
2573 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002574 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002575 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002576 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002577
2578 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002579 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002580 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002581
2582 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002583 return;
2584 }
2585
2586 /* rate shaping and fairness are disabled */
2587 DP(NETIF_MSG_IFUP,
2588 "rate shaping and fairness are disabled\n");
2589}
2590
Eric Dumazet1191cb82012-04-27 21:39:21 +00002591static void storm_memset_cmng(struct bnx2x *bp,
2592 struct cmng_init *cmng,
2593 u8 port)
2594{
2595 int vn;
2596 size_t size = sizeof(struct cmng_struct_per_port);
2597
2598 u32 addr = BAR_XSTRORM_INTMEM +
2599 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2600
2601 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2602
2603 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2604 int func = func_by_vn(bp, vn);
2605
2606 addr = BAR_XSTRORM_INTMEM +
2607 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2608 size = sizeof(struct rate_shaping_vars_per_vn);
2609 __storm_memset_struct(bp, addr, size,
2610 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2611
2612 addr = BAR_XSTRORM_INTMEM +
2613 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2614 size = sizeof(struct fairness_vars_per_vn);
2615 __storm_memset_struct(bp, addr, size,
2616 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2617 }
2618}
2619
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002620/* init cmng mode in HW according to local configuration */
2621void bnx2x_set_local_cmng(struct bnx2x *bp)
2622{
2623 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
2624
2625 if (cmng_fns != CMNG_FNS_NONE) {
2626 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2627 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2628 } else {
2629 /* rate shaping and fairness are disabled */
2630 DP(NETIF_MSG_IFUP,
2631 "single function mode without fairness\n");
2632 }
2633}
2634
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002635/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002636static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002637{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002638 /* Make sure that we are synced with the current statistics */
2639 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2640
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002641 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002642
Dmitry Kravkov9156b302013-08-19 09:11:56 +03002643 bnx2x_init_dropless_fc(bp);
2644
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002645 if (bp->link_vars.link_up) {
2646
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002647 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002648 struct host_port_stats *pstats;
2649
2650 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002651 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002652 memset(&(pstats->mac_stx[0]), 0,
2653 sizeof(struct mac_stx));
2654 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002655 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002656 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2657 }
2658
Dmitry Kravkov568e2422013-08-13 02:25:00 +03002659 if (bp->link_vars.link_up && bp->link_vars.line_speed)
2660 bnx2x_set_local_cmng(bp);
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002661
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002662 __bnx2x_link_report(bp);
2663
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002664 if (IS_MF(bp))
2665 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002666}
2667
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002668void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002669{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002670 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002671 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002672
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002673 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002674 if (IS_PF(bp)) {
2675 bnx2x_dcbx_pmf_update(bp);
2676 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2677 if (bp->link_vars.link_up)
2678 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2679 else
2680 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2681 /* indicate link status */
2682 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002683
Ariel Eliorad5afc82013-01-01 05:22:26 +00002684 } else { /* VF */
2685 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2686 SUPPORTED_10baseT_Full |
2687 SUPPORTED_100baseT_Half |
2688 SUPPORTED_100baseT_Full |
2689 SUPPORTED_1000baseT_Full |
2690 SUPPORTED_2500baseX_Full |
2691 SUPPORTED_10000baseT_Full |
2692 SUPPORTED_TP |
2693 SUPPORTED_FIBRE |
2694 SUPPORTED_Autoneg |
2695 SUPPORTED_Pause |
2696 SUPPORTED_Asym_Pause);
2697 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002698
Ariel Eliorad5afc82013-01-01 05:22:26 +00002699 bp->link_params.bp = bp;
2700 bp->link_params.port = BP_PORT(bp);
2701 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2702 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2703 bp->link_params.req_line_speed[0] = SPEED_10000;
2704 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2705 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2706 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2707 bp->link_vars.line_speed = SPEED_10000;
2708 bp->link_vars.link_status =
2709 (LINK_STATUS_LINK_UP |
2710 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2711 bp->link_vars.link_up = 1;
2712 bp->link_vars.duplex = DUPLEX_FULL;
2713 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2714 __bnx2x_link_report(bp);
Dmitry Kravkov6495d152014-06-26 14:31:04 +03002715
2716 bnx2x_sample_bulletin(bp);
2717
2718 /* if bulletin board did not have an update for link status
2719 * __bnx2x_link_report will report current status
2720 * but it will NOT duplicate report in case of already reported
2721 * during sampling bulletin board.
2722 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002723 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002724 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002725}
2726
Barak Witkowskia3348722012-04-23 03:04:46 +00002727static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2728 u16 vlan_val, u8 allowed_prio)
2729{
Yuval Mintz86564c32013-01-23 03:21:50 +00002730 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002731 struct bnx2x_func_afex_update_params *f_update_params =
2732 &func_params.params.afex_update;
2733
2734 func_params.f_obj = &bp->func_obj;
2735 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2736
2737 /* no need to wait for RAMROD completion, so don't
2738 * set RAMROD_COMP_WAIT flag
2739 */
2740
2741 f_update_params->vif_id = vifid;
2742 f_update_params->afex_default_vlan = vlan_val;
2743 f_update_params->allowed_priorities = allowed_prio;
2744
2745 /* if ramrod can not be sent, response to MCP immediately */
2746 if (bnx2x_func_state_change(bp, &func_params) < 0)
2747 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2748
2749 return 0;
2750}
2751
2752static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2753 u16 vif_index, u8 func_bit_map)
2754{
Yuval Mintz86564c32013-01-23 03:21:50 +00002755 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002756 struct bnx2x_func_afex_viflists_params *update_params =
2757 &func_params.params.afex_viflists;
2758 int rc;
2759 u32 drv_msg_code;
2760
2761 /* validate only LIST_SET and LIST_GET are received from switch */
2762 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2763 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2764 cmd_type);
2765
2766 func_params.f_obj = &bp->func_obj;
2767 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2768
2769 /* set parameters according to cmd_type */
2770 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002771 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002772 update_params->func_bit_map =
2773 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2774 update_params->func_to_clear = 0;
2775 drv_msg_code =
2776 (cmd_type == VIF_LIST_RULE_GET) ?
2777 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2778 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2779
2780 /* if ramrod can not be sent, respond to MCP immediately for
2781 * SET and GET requests (other are not triggered from MCP)
2782 */
2783 rc = bnx2x_func_state_change(bp, &func_params);
2784 if (rc < 0)
2785 bnx2x_fw_command(bp, drv_msg_code, 0);
2786
2787 return 0;
2788}
2789
2790static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2791{
2792 struct afex_stats afex_stats;
2793 u32 func = BP_ABS_FUNC(bp);
2794 u32 mf_config;
2795 u16 vlan_val;
2796 u32 vlan_prio;
2797 u16 vif_id;
2798 u8 allowed_prio;
2799 u8 vlan_mode;
2800 u32 addr_to_write, vifid, addrs, stats_type, i;
2801
2802 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2803 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2804 DP(BNX2X_MSG_MCP,
2805 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2806 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2807 }
2808
2809 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2810 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2811 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2812 DP(BNX2X_MSG_MCP,
2813 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2814 vifid, addrs);
2815 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2816 addrs);
2817 }
2818
2819 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2820 addr_to_write = SHMEM2_RD(bp,
2821 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2822 stats_type = SHMEM2_RD(bp,
2823 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2824
2825 DP(BNX2X_MSG_MCP,
2826 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2827 addr_to_write);
2828
2829 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2830
2831 /* write response to scratchpad, for MCP */
2832 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2833 REG_WR(bp, addr_to_write + i*sizeof(u32),
2834 *(((u32 *)(&afex_stats))+i));
2835
2836 /* send ack message to MCP */
2837 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2838 }
2839
2840 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2841 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2842 bp->mf_config[BP_VN(bp)] = mf_config;
2843 DP(BNX2X_MSG_MCP,
2844 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2845 mf_config);
2846
2847 /* if VIF_SET is "enabled" */
2848 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2849 /* set rate limit directly to internal RAM */
2850 struct cmng_init_input cmng_input;
2851 struct rate_shaping_vars_per_vn m_rs_vn;
2852 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2853 u32 addr = BAR_XSTRORM_INTMEM +
2854 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2855
2856 bp->mf_config[BP_VN(bp)] = mf_config;
2857
2858 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2859 m_rs_vn.vn_counter.rate =
2860 cmng_input.vnic_max_rate[BP_VN(bp)];
2861 m_rs_vn.vn_counter.quota =
2862 (m_rs_vn.vn_counter.rate *
2863 RS_PERIODIC_TIMEOUT_USEC) / 8;
2864
2865 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2866
2867 /* read relevant values from mf_cfg struct in shmem */
2868 vif_id =
2869 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2870 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2871 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2872 vlan_val =
2873 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2874 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2875 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2876 vlan_prio = (mf_config &
2877 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2878 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2879 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2880 vlan_mode =
2881 (MF_CFG_RD(bp,
2882 func_mf_config[func].afex_config) &
2883 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2884 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2885 allowed_prio =
2886 (MF_CFG_RD(bp,
2887 func_mf_config[func].afex_config) &
2888 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2889 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2890
2891 /* send ramrod to FW, return in case of failure */
2892 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2893 allowed_prio))
2894 return;
2895
2896 bp->afex_def_vlan_tag = vlan_val;
2897 bp->afex_vlan_mode = vlan_mode;
2898 } else {
2899 /* notify link down because BP->flags is disabled */
2900 bnx2x_link_report(bp);
2901
2902 /* send INVALID VIF ramrod to FW */
2903 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2904
2905 /* Reset the default afex VLAN */
2906 bp->afex_def_vlan_tag = -1;
2907 }
2908 }
2909}
2910
Yuval Mintz76096472014-09-17 16:24:37 +03002911static void bnx2x_handle_update_svid_cmd(struct bnx2x *bp)
2912{
2913 struct bnx2x_func_switch_update_params *switch_update_params;
2914 struct bnx2x_func_state_params func_params;
2915
2916 memset(&func_params, 0, sizeof(struct bnx2x_func_state_params));
2917 switch_update_params = &func_params.params.switch_update;
2918 func_params.f_obj = &bp->func_obj;
2919 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
2920
Yuval Mintz230d00e2015-07-22 09:16:25 +03002921 if (IS_MF_UFP(bp) || IS_MF_BD(bp)) {
Yuval Mintz76096472014-09-17 16:24:37 +03002922 int func = BP_ABS_FUNC(bp);
2923 u32 val;
2924
2925 /* Re-learn the S-tag from shmem */
2926 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2927 FUNC_MF_CFG_E1HOV_TAG_MASK;
2928 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
2929 bp->mf_ov = val;
2930 } else {
2931 BNX2X_ERR("Got an SVID event, but no tag is configured in shmem\n");
2932 goto fail;
2933 }
2934
2935 /* Configure new S-tag in LLH */
2936 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + BP_PORT(bp) * 8,
2937 bp->mf_ov);
2938
2939 /* Send Ramrod to update FW of change */
2940 __set_bit(BNX2X_F_UPDATE_SD_VLAN_TAG_CHNG,
2941 &switch_update_params->changes);
2942 switch_update_params->vlan = bp->mf_ov;
2943
2944 if (bnx2x_func_state_change(bp, &func_params) < 0) {
2945 BNX2X_ERR("Failed to configure FW of S-tag Change to %02x\n",
2946 bp->mf_ov);
2947 goto fail;
Yuval Mintz230d00e2015-07-22 09:16:25 +03002948 } else {
2949 DP(BNX2X_MSG_MCP, "Configured S-tag %02x\n",
2950 bp->mf_ov);
Yuval Mintz76096472014-09-17 16:24:37 +03002951 }
Yuval Mintz230d00e2015-07-22 09:16:25 +03002952 } else {
2953 goto fail;
Yuval Mintz76096472014-09-17 16:24:37 +03002954 }
2955
Yuval Mintz230d00e2015-07-22 09:16:25 +03002956 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_OK, 0);
2957 return;
Yuval Mintz76096472014-09-17 16:24:37 +03002958fail:
2959 bnx2x_fw_command(bp, DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE, 0);
2960}
2961
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002962static void bnx2x_pmf_update(struct bnx2x *bp)
2963{
2964 int port = BP_PORT(bp);
2965 u32 val;
2966
2967 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002968 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002969
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002970 /*
2971 * We need the mb() to ensure the ordering between the writing to
2972 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2973 */
2974 smp_mb();
2975
2976 /* queue a periodic task */
2977 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2978
Dmitry Kravkovef018542011-06-14 01:33:57 +00002979 bnx2x_dcbx_pmf_update(bp);
2980
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002981 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002982 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002983 if (bp->common.int_block == INT_BLOCK_HC) {
2984 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2985 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002986 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002987 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2988 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2989 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002990
2991 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002992}
2993
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002994/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002995
2996/* slow path */
2997
2998/*
2999 * General service functions
3000 */
3001
Eilon Greenstein2691d512009-08-12 08:22:08 +00003002/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003003u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00003004{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003005 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00003006 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003007 u32 rc = 0;
3008 u32 cnt = 1;
3009 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
3010
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003011 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00003012 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003013 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
3014 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
3015
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00003016 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
3017 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003018
3019 do {
3020 /* let the FW do it's magic ... */
3021 msleep(delay);
3022
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003023 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003024
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003025 /* Give the FW up to 5 second (500*10ms) */
3026 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00003027
3028 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
3029 cnt*delay, rc, seq);
3030
3031 /* is this a reply to our command? */
3032 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
3033 rc &= FW_MSG_CODE_MASK;
3034 else {
3035 /* FW BUG! */
3036 BNX2X_ERR("FW failed to respond!\n");
3037 bnx2x_fw_dump(bp);
3038 rc = 0;
3039 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07003040 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003041
3042 return rc;
3043}
3044
Eric Dumazet1191cb82012-04-27 21:39:21 +00003045static void storm_memset_func_cfg(struct bnx2x *bp,
3046 struct tstorm_eth_function_common_config *tcfg,
3047 u16 abs_fid)
3048{
3049 size_t size = sizeof(struct tstorm_eth_function_common_config);
3050
3051 u32 addr = BAR_TSTRORM_INTMEM +
3052 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
3053
3054 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
3055}
3056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003057void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003058{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003059 if (CHIP_IS_E1x(bp)) {
3060 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003061
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003062 storm_memset_func_cfg(bp, &tcfg, p->func_id);
3063 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003065 /* Enable the function in the FW */
3066 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
3067 storm_memset_func_en(bp, p->func_id, 1);
3068
3069 /* spq */
3070 if (p->func_flgs & FUNC_FLG_SPQ) {
3071 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
3072 REG_WR(bp, XSEM_REG_FAST_MEMORY +
3073 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
3074 }
3075}
3076
Ariel Elior6383c0b2011-07-14 08:31:57 +00003077/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003078 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00003079 *
3080 * @bp device handle
3081 * @fp queue handle
3082 * @zero_stats TRUE if statistics zeroing is needed
3083 *
3084 * Return the flags that are common for the Tx-only and not normal connections.
3085 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003086static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
3087 struct bnx2x_fastpath *fp,
3088 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003089{
3090 unsigned long flags = 0;
3091
3092 /* PF driver will always initialize the Queue to an ACTIVE state */
3093 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
3094
Ariel Elior6383c0b2011-07-14 08:31:57 +00003095 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00003096 * parent connection). The statistics are zeroed when the parent
3097 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00003098 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00003099
3100 __set_bit(BNX2X_Q_FLG_STATS, &flags);
3101 if (zero_stats)
3102 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
3103
Yuval Mintzc14db202014-01-12 14:37:59 +02003104 if (bp->flags & TX_SWITCHING)
3105 __set_bit(BNX2X_Q_FLG_TX_SWITCH, &flags);
3106
Dmitry Kravkov91226792013-03-11 05:17:52 +00003107 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00003108 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00003109
Yuval Mintz823e1d92013-01-14 05:11:47 +00003110#ifdef BNX2X_STOP_ON_ERROR
3111 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
3112#endif
3113
Ariel Elior6383c0b2011-07-14 08:31:57 +00003114 return flags;
3115}
3116
Eric Dumazet1191cb82012-04-27 21:39:21 +00003117static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
3118 struct bnx2x_fastpath *fp,
3119 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00003120{
3121 unsigned long flags = 0;
3122
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003123 /* calculate other queue flags */
3124 if (IS_MF_SD(bp))
3125 __set_bit(BNX2X_Q_FLG_OV, &flags);
3126
Barak Witkowskia3348722012-04-23 03:04:46 +00003127 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003128 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00003129 /* For FCoE - force usage of default priority (for afex) */
3130 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
3131 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003132
Michal Schmidt7e6b4d42015-04-28 11:34:22 +02003133 if (fp->mode != TPA_MODE_DISABLED) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003134 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003135 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00003136 if (fp->mode == TPA_MODE_GRO)
3137 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00003138 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003139
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003140 if (leading) {
3141 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
3142 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
3143 }
3144
3145 /* Always set HW VLAN stripping */
3146 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003147
Barak Witkowskia3348722012-04-23 03:04:46 +00003148 /* configure silent vlan removal */
3149 if (IS_MF_AFEX(bp))
3150 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
3151
Ariel Elior6383c0b2011-07-14 08:31:57 +00003152 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003153}
3154
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003155static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003156 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
3157 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003158{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003159 gen_init->stat_id = bnx2x_stats_id(fp);
3160 gen_init->spcl_id = fp->cl_id;
3161
3162 /* Always use mini-jumbo MTU for FCoE L2 ring */
3163 if (IS_FCOE_FP(fp))
3164 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3165 else
3166 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003167
3168 gen_init->cos = cos;
Yuval Mintz02dc4022014-12-04 12:52:06 +02003169
3170 gen_init->fp_hsi = ETH_FP_HSI_VERSION;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003171}
3172
3173static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3174 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3175 struct bnx2x_rxq_setup_params *rxq_init)
3176{
3177 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003178 u16 sge_sz = 0;
3179 u16 tpa_agg_size = 0;
3180
Michal Schmidt7e6b4d42015-04-28 11:34:22 +02003181 if (fp->mode != TPA_MODE_DISABLED) {
David S. Miller8decf862011-09-22 03:23:13 -04003182 pause->sge_th_lo = SGE_TH_LO(bp);
3183 pause->sge_th_hi = SGE_TH_HI(bp);
3184
3185 /* validate SGE ring has enough to cross high threshold */
3186 WARN_ON(bp->dropless_fc &&
3187 pause->sge_th_hi + FW_PREFETCH_CNT >
3188 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3189
Yuval Mintz924d75a2013-01-23 03:21:44 +00003190 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003191 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3192 SGE_PAGE_SHIFT;
3193 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3194 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003195 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003196 }
3197
3198 /* pause - not for e1 */
3199 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003200 pause->bd_th_lo = BD_TH_LO(bp);
3201 pause->bd_th_hi = BD_TH_HI(bp);
3202
3203 pause->rcq_th_lo = RCQ_TH_LO(bp);
3204 pause->rcq_th_hi = RCQ_TH_HI(bp);
3205 /*
3206 * validate that rings have enough entries to cross
3207 * high thresholds
3208 */
3209 WARN_ON(bp->dropless_fc &&
3210 pause->bd_th_hi + FW_PREFETCH_CNT >
3211 bp->rx_ring_size);
3212 WARN_ON(bp->dropless_fc &&
3213 pause->rcq_th_hi + FW_PREFETCH_CNT >
3214 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003215
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003216 pause->pri_map = 1;
3217 }
3218
3219 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003220 rxq_init->dscr_map = fp->rx_desc_mapping;
3221 rxq_init->sge_map = fp->rx_sge_mapping;
3222 rxq_init->rcq_map = fp->rx_comp_mapping;
3223 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003224
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003225 /* This should be a maximum number of data bytes that may be
3226 * placed on the BD (not including paddings).
3227 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003228 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003229 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003230
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003231 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003232 rxq_init->tpa_agg_sz = tpa_agg_size;
3233 rxq_init->sge_buf_sz = sge_sz;
3234 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003235 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003236 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003237
3238 /* Maximum number or simultaneous TPA aggregation for this Queue.
3239 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003240 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003241 * VF driver(s) may want to define it to a smaller value.
3242 */
David S. Miller8decf862011-09-22 03:23:13 -04003243 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003244
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003245 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3246 rxq_init->fw_sb_id = fp->fw_sb_id;
3247
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003248 if (IS_FCOE_FP(fp))
3249 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3250 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003251 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003252 /* configure silent vlan removal
3253 * if multi function mode is afex, then mask default vlan
3254 */
3255 if (IS_MF_AFEX(bp)) {
3256 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3257 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3258 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003259}
3260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003261static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003262 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3263 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003264{
Merav Sicron65565882012-06-19 07:48:26 +00003265 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003266 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003267 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3268 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003270 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003271 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003272 * leading RSS client id
3273 */
3274 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3275
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003276 if (IS_FCOE_FP(fp)) {
3277 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3278 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3279 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003280}
3281
stephen hemminger8d962862010-10-21 07:50:56 +00003282static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003283{
3284 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003285 struct event_ring_data eq_data = { {0} };
3286 u16 flags;
3287
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003288 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003289 /* reset IGU PF statistics: MSIX + ATTN */
3290 /* PF */
3291 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3292 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3293 (CHIP_MODE_IS_4_PORT(bp) ?
3294 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3295 /* ATTN */
3296 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3297 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3298 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3299 (CHIP_MODE_IS_4_PORT(bp) ?
3300 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3301 }
3302
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003303 /* function setup flags */
3304 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3305
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003306 /* This flag is relevant for E1x only.
3307 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003308 */
Michal Schmidtf8dcb5e2015-04-28 11:34:23 +02003309 flags |= (bp->dev->features & NETIF_F_LRO) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003310
3311 func_init.func_flgs = flags;
3312 func_init.pf_id = BP_FUNC(bp);
3313 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003314 func_init.spq_map = bp->spq_mapping;
3315 func_init.spq_prod = bp->spq_prod_idx;
3316
3317 bnx2x_func_init(bp, &func_init);
3318
3319 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3320
3321 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003322 * Congestion management values depend on the link rate
3323 * There is no active link so initial link rate is set to 10 Gbps.
3324 * When the link comes up The congestion management values are
3325 * re-calculated according to the actual link rate.
3326 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003327 bp->link_vars.line_speed = SPEED_10000;
3328 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3329
3330 /* Only the PMF sets the HW */
3331 if (bp->port.pmf)
3332 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3333
Yuval Mintz86564c32013-01-23 03:21:50 +00003334 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003335 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3336 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3337 eq_data.producer = bp->eq_prod;
3338 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3339 eq_data.sb_id = DEF_SB_ID;
3340 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3341}
3342
Eilon Greenstein2691d512009-08-12 08:22:08 +00003343static void bnx2x_e1h_disable(struct bnx2x *bp)
3344{
3345 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003347 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003348
3349 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003350}
3351
3352static void bnx2x_e1h_enable(struct bnx2x *bp)
3353{
3354 int port = BP_PORT(bp);
3355
Yuval Mintz76096472014-09-17 16:24:37 +03003356 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
3357 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003358
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003359 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003360 netif_tx_wake_all_queues(bp->dev);
3361
Eilon Greenstein061bc702009-10-15 00:18:47 -07003362 /*
3363 * Should not call netif_carrier_on since it will be called if the link
3364 * is up when checking for link state
3365 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003366}
3367
Barak Witkowski1d187b32011-12-05 22:41:50 +00003368#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3369
3370static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3371{
3372 struct eth_stats_info *ether_stat =
3373 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003374 struct bnx2x_vlan_mac_obj *mac_obj =
3375 &bp->sp_objs->mac_obj;
3376 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003377
Dan Carpenter786fdf02012-10-02 01:47:46 +00003378 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3379 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003380
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003381 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3382 * mac_local field in ether_stat struct. The base address is offset by 2
3383 * bytes to account for the field being 8 bytes but a mac address is
3384 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3385 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3386 * allocated by the ether_stat struct, so the macs will land in their
3387 * proper positions.
3388 */
3389 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3390 memset(ether_stat->mac_local + i, 0,
3391 sizeof(ether_stat->mac_local[0]));
3392 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3393 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3394 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3395 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003396 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003397 if (bp->dev->features & NETIF_F_RXCSUM)
3398 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3399 if (bp->dev->features & NETIF_F_TSO)
3400 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3401 ether_stat->feature_flags |= bp->common.boot_mode;
3402
3403 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3404
3405 ether_stat->txq_size = bp->tx_ring_size;
3406 ether_stat->rxq_size = bp->rx_ring_size;
Yuval Mintz0c757de2013-12-26 09:57:11 +02003407
David S. Millerfcf93a02013-12-26 18:33:10 -05003408#ifdef CONFIG_BNX2X_SRIOV
Yuval Mintz0c757de2013-12-26 09:57:11 +02003409 ether_stat->vf_cnt = IS_SRIOV(bp) ? bp->vfdb->sriov.nr_virtfn : 0;
David S. Millerfcf93a02013-12-26 18:33:10 -05003410#endif
Barak Witkowski1d187b32011-12-05 22:41:50 +00003411}
3412
3413static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3414{
3415 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3416 struct fcoe_stats_info *fcoe_stat =
3417 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3418
Merav Sicron55c11942012-11-07 00:45:48 +00003419 if (!CNIC_LOADED(bp))
3420 return;
3421
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003422 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003423
3424 fcoe_stat->qos_priority =
3425 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3426
3427 /* insert FCoE stats from ramrod response */
3428 if (!NO_FCOE(bp)) {
3429 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003430 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003431 tstorm_queue_statistics;
3432
3433 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003434 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003435 xstorm_queue_statistics;
3436
3437 struct fcoe_statistics_params *fw_fcoe_stat =
3438 &bp->fw_stats_data->fcoe;
3439
Yuval Mintz86564c32013-01-23 03:21:50 +00003440 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3441 fcoe_stat->rx_bytes_lo,
3442 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003443
Yuval Mintz86564c32013-01-23 03:21:50 +00003444 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3445 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3446 fcoe_stat->rx_bytes_lo,
3447 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003448
Yuval Mintz86564c32013-01-23 03:21:50 +00003449 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3450 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3451 fcoe_stat->rx_bytes_lo,
3452 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003453
Yuval Mintz86564c32013-01-23 03:21:50 +00003454 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3455 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3456 fcoe_stat->rx_bytes_lo,
3457 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003458
Yuval Mintz86564c32013-01-23 03:21:50 +00003459 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3460 fcoe_stat->rx_frames_lo,
3461 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003462
Yuval Mintz86564c32013-01-23 03:21:50 +00003463 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3464 fcoe_stat->rx_frames_lo,
3465 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003466
Yuval Mintz86564c32013-01-23 03:21:50 +00003467 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3468 fcoe_stat->rx_frames_lo,
3469 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003470
Yuval Mintz86564c32013-01-23 03:21:50 +00003471 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3472 fcoe_stat->rx_frames_lo,
3473 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003474
Yuval Mintz86564c32013-01-23 03:21:50 +00003475 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3476 fcoe_stat->tx_bytes_lo,
3477 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003478
Yuval Mintz86564c32013-01-23 03:21:50 +00003479 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3480 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3481 fcoe_stat->tx_bytes_lo,
3482 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003483
Yuval Mintz86564c32013-01-23 03:21:50 +00003484 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3485 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3486 fcoe_stat->tx_bytes_lo,
3487 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003488
Yuval Mintz86564c32013-01-23 03:21:50 +00003489 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3490 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3491 fcoe_stat->tx_bytes_lo,
3492 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003493
Yuval Mintz86564c32013-01-23 03:21:50 +00003494 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3495 fcoe_stat->tx_frames_lo,
3496 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003497
Yuval Mintz86564c32013-01-23 03:21:50 +00003498 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3499 fcoe_stat->tx_frames_lo,
3500 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003501
Yuval Mintz86564c32013-01-23 03:21:50 +00003502 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3503 fcoe_stat->tx_frames_lo,
3504 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003505
Yuval Mintz86564c32013-01-23 03:21:50 +00003506 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3507 fcoe_stat->tx_frames_lo,
3508 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003509 }
3510
Barak Witkowski1d187b32011-12-05 22:41:50 +00003511 /* ask L5 driver to add data to the struct */
3512 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003513}
3514
3515static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3516{
3517 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3518 struct iscsi_stats_info *iscsi_stat =
3519 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3520
Merav Sicron55c11942012-11-07 00:45:48 +00003521 if (!CNIC_LOADED(bp))
3522 return;
3523
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003524 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3525 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003526
3527 iscsi_stat->qos_priority =
3528 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3529
Barak Witkowski1d187b32011-12-05 22:41:50 +00003530 /* ask L5 driver to add data to the struct */
3531 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003532}
3533
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003534/* called due to MCP event (on pmf):
3535 * reread new bandwidth configuration
3536 * configure FW
3537 * notify others function about the change
3538 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003539static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003540{
3541 if (bp->link_vars.link_up) {
3542 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3543 bnx2x_link_sync_notify(bp);
3544 }
3545 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3546}
3547
Eric Dumazet1191cb82012-04-27 21:39:21 +00003548static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003549{
3550 bnx2x_config_mf_bw(bp);
3551 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3552}
3553
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003554static void bnx2x_handle_eee_event(struct bnx2x *bp)
3555{
3556 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3557 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3558}
3559
Yuval Mintz42f82772014-03-23 18:12:23 +02003560#define BNX2X_UPDATE_DRV_INFO_IND_LENGTH (20)
3561#define BNX2X_UPDATE_DRV_INFO_IND_COUNT (25)
3562
Barak Witkowski1d187b32011-12-05 22:41:50 +00003563static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3564{
3565 enum drv_info_opcode op_code;
3566 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
Yuval Mintz42f82772014-03-23 18:12:23 +02003567 bool release = false;
3568 int wait;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003569
3570 /* if drv_info version supported by MFW doesn't match - send NACK */
3571 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3572 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3573 return;
3574 }
3575
3576 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3577 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3578
Yuval Mintz42f82772014-03-23 18:12:23 +02003579 /* Must prevent other flows from accessing drv_info_to_mcp */
3580 mutex_lock(&bp->drv_info_mutex);
3581
Barak Witkowski1d187b32011-12-05 22:41:50 +00003582 memset(&bp->slowpath->drv_info_to_mcp, 0,
3583 sizeof(union drv_info_to_mcp));
3584
3585 switch (op_code) {
3586 case ETH_STATS_OPCODE:
3587 bnx2x_drv_info_ether_stat(bp);
3588 break;
3589 case FCOE_STATS_OPCODE:
3590 bnx2x_drv_info_fcoe_stat(bp);
3591 break;
3592 case ISCSI_STATS_OPCODE:
3593 bnx2x_drv_info_iscsi_stat(bp);
3594 break;
3595 default:
3596 /* if op code isn't supported - send NACK */
3597 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003598 goto out;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003599 }
3600
3601 /* if we got drv_info attn from MFW then these fields are defined in
3602 * shmem2 for sure
3603 */
3604 SHMEM2_WR(bp, drv_info_host_addr_lo,
3605 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3606 SHMEM2_WR(bp, drv_info_host_addr_hi,
3607 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3608
3609 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
Yuval Mintz42f82772014-03-23 18:12:23 +02003610
3611 /* Since possible management wants both this and get_driver_version
3612 * need to wait until management notifies us it finished utilizing
3613 * the buffer.
3614 */
3615 if (!SHMEM2_HAS(bp, mfw_drv_indication)) {
3616 DP(BNX2X_MSG_MCP, "Management does not support indication\n");
3617 } else if (!bp->drv_info_mng_owner) {
3618 u32 bit = MFW_DRV_IND_READ_DONE_OFFSET((BP_ABS_FUNC(bp) >> 1));
3619
3620 for (wait = 0; wait < BNX2X_UPDATE_DRV_INFO_IND_COUNT; wait++) {
3621 u32 indication = SHMEM2_RD(bp, mfw_drv_indication);
3622
3623 /* Management is done; need to clear indication */
3624 if (indication & bit) {
3625 SHMEM2_WR(bp, mfw_drv_indication,
3626 indication & ~bit);
3627 release = true;
3628 break;
3629 }
3630
3631 msleep(BNX2X_UPDATE_DRV_INFO_IND_LENGTH);
3632 }
3633 }
3634 if (!release) {
3635 DP(BNX2X_MSG_MCP, "Management did not release indication\n");
3636 bp->drv_info_mng_owner = true;
3637 }
3638
3639out:
3640 mutex_unlock(&bp->drv_info_mutex);
3641}
3642
3643static u32 bnx2x_update_mng_version_utility(u8 *version, bool bnx2x_format)
3644{
3645 u8 vals[4];
3646 int i = 0;
3647
3648 if (bnx2x_format) {
3649 i = sscanf(version, "1.%c%hhd.%hhd.%hhd",
3650 &vals[0], &vals[1], &vals[2], &vals[3]);
3651 if (i > 0)
3652 vals[0] -= '0';
3653 } else {
3654 i = sscanf(version, "%hhd.%hhd.%hhd.%hhd",
3655 &vals[0], &vals[1], &vals[2], &vals[3]);
3656 }
3657
3658 while (i < 4)
3659 vals[i++] = 0;
3660
3661 return (vals[0] << 24) | (vals[1] << 16) | (vals[2] << 8) | vals[3];
3662}
3663
3664void bnx2x_update_mng_version(struct bnx2x *bp)
3665{
3666 u32 iscsiver = DRV_VER_NOT_LOADED;
3667 u32 fcoever = DRV_VER_NOT_LOADED;
3668 u32 ethver = DRV_VER_NOT_LOADED;
3669 int idx = BP_FW_MB_IDX(bp);
3670 u8 *version;
3671
3672 if (!SHMEM2_HAS(bp, func_os_drv_ver))
3673 return;
3674
3675 mutex_lock(&bp->drv_info_mutex);
3676 /* Must not proceed when `bnx2x_handle_drv_info_req' is feasible */
3677 if (bp->drv_info_mng_owner)
3678 goto out;
3679
3680 if (bp->state != BNX2X_STATE_OPEN)
3681 goto out;
3682
3683 /* Parse ethernet driver version */
3684 ethver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3685 if (!CNIC_LOADED(bp))
3686 goto out;
3687
3688 /* Try getting storage driver version via cnic */
3689 memset(&bp->slowpath->drv_info_to_mcp, 0,
3690 sizeof(union drv_info_to_mcp));
3691 bnx2x_drv_info_iscsi_stat(bp);
3692 version = bp->slowpath->drv_info_to_mcp.iscsi_stat.version;
3693 iscsiver = bnx2x_update_mng_version_utility(version, false);
3694
3695 memset(&bp->slowpath->drv_info_to_mcp, 0,
3696 sizeof(union drv_info_to_mcp));
3697 bnx2x_drv_info_fcoe_stat(bp);
3698 version = bp->slowpath->drv_info_to_mcp.fcoe_stat.version;
3699 fcoever = bnx2x_update_mng_version_utility(version, false);
3700
3701out:
3702 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ETHERNET], ethver);
3703 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_ISCSI], iscsiver);
3704 SHMEM2_WR(bp, func_os_drv_ver[idx].versions[DRV_PERS_FCOE], fcoever);
3705
3706 mutex_unlock(&bp->drv_info_mutex);
3707
3708 DP(BNX2X_MSG_MCP, "Setting driver version: ETH [%08x] iSCSI [%08x] FCoE [%08x]\n",
3709 ethver, iscsiver, fcoever);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003710}
3711
Yuval Mintzc48f3502015-07-22 09:16:26 +03003712void bnx2x_update_mfw_dump(struct bnx2x *bp)
3713{
3714 struct timeval epoc;
3715 u32 drv_ver;
3716 u32 valid_dump;
3717
3718 if (!SHMEM2_HAS(bp, drv_info))
3719 return;
3720
3721 /* Update Driver load time */
3722 do_gettimeofday(&epoc);
3723 SHMEM2_WR(bp, drv_info.epoc, epoc.tv_sec);
3724
3725 drv_ver = bnx2x_update_mng_version_utility(DRV_MODULE_VERSION, true);
3726 SHMEM2_WR(bp, drv_info.drv_ver, drv_ver);
3727
3728 SHMEM2_WR(bp, drv_info.fw_ver, REG_RD(bp, XSEM_REG_PRAM));
3729
3730 /* Check & notify On-Chip dump. */
3731 valid_dump = SHMEM2_RD(bp, drv_info.valid_dump);
3732
3733 if (valid_dump & FIRST_DUMP_VALID)
3734 DP(NETIF_MSG_IFUP, "A valid On-Chip MFW dump found on 1st partition\n");
3735
3736 if (valid_dump & SECOND_DUMP_VALID)
3737 DP(NETIF_MSG_IFUP, "A valid On-Chip MFW dump found on 2nd partition\n");
3738}
3739
Yuval Mintz76096472014-09-17 16:24:37 +03003740static void bnx2x_oem_event(struct bnx2x *bp, u32 event)
Eilon Greenstein2691d512009-08-12 08:22:08 +00003741{
Yuval Mintz76096472014-09-17 16:24:37 +03003742 u32 cmd_ok, cmd_fail;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003743
Yuval Mintz76096472014-09-17 16:24:37 +03003744 /* sanity */
3745 if (event & DRV_STATUS_DCC_EVENT_MASK &&
3746 event & DRV_STATUS_OEM_EVENT_MASK) {
3747 BNX2X_ERR("Received simultaneous events %08x\n", event);
3748 return;
3749 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00003750
Yuval Mintz76096472014-09-17 16:24:37 +03003751 if (event & DRV_STATUS_DCC_EVENT_MASK) {
3752 cmd_fail = DRV_MSG_CODE_DCC_FAILURE;
3753 cmd_ok = DRV_MSG_CODE_DCC_OK;
3754 } else /* if (event & DRV_STATUS_OEM_EVENT_MASK) */ {
3755 cmd_fail = DRV_MSG_CODE_OEM_FAILURE;
3756 cmd_ok = DRV_MSG_CODE_OEM_OK;
3757 }
3758
3759 DP(BNX2X_MSG_MCP, "oem_event 0x%x\n", event);
3760
3761 if (event & (DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3762 DRV_STATUS_OEM_DISABLE_ENABLE_PF)) {
3763 /* This is the only place besides the function initialization
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003764 * where the bp->flags can change so it is done without any
3765 * locks
3766 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003767 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003768 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003769 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003770
3771 bnx2x_e1h_disable(bp);
3772 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003773 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003774 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003775
3776 bnx2x_e1h_enable(bp);
3777 }
Yuval Mintz76096472014-09-17 16:24:37 +03003778 event &= ~(DRV_STATUS_DCC_DISABLE_ENABLE_PF |
3779 DRV_STATUS_OEM_DISABLE_ENABLE_PF);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003780 }
Yuval Mintz76096472014-09-17 16:24:37 +03003781
3782 if (event & (DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3783 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION)) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003784 bnx2x_config_mf_bw(bp);
Yuval Mintz76096472014-09-17 16:24:37 +03003785 event &= ~(DRV_STATUS_DCC_BANDWIDTH_ALLOCATION |
3786 DRV_STATUS_OEM_BANDWIDTH_ALLOCATION);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003787 }
3788
3789 /* Report results to MCP */
Yuval Mintz76096472014-09-17 16:24:37 +03003790 if (event)
3791 bnx2x_fw_command(bp, cmd_fail, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003792 else
Yuval Mintz76096472014-09-17 16:24:37 +03003793 bnx2x_fw_command(bp, cmd_ok, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003794}
3795
Michael Chan28912902009-10-10 13:46:53 +00003796/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003797static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003798{
3799 struct eth_spe *next_spe = bp->spq_prod_bd;
3800
3801 if (bp->spq_prod_bd == bp->spq_last_bd) {
3802 bp->spq_prod_bd = bp->spq;
3803 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003804 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan28912902009-10-10 13:46:53 +00003805 } else {
3806 bp->spq_prod_bd++;
3807 bp->spq_prod_idx++;
3808 }
3809 return next_spe;
3810}
3811
3812/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003813static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan28912902009-10-10 13:46:53 +00003814{
3815 int func = BP_FUNC(bp);
3816
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003817 /*
3818 * Make sure that BD data is updated before writing the producer:
3819 * BD data is written to the memory, the producer is read from the
3820 * memory, thus we need a full memory barrier to ensure the ordering.
3821 */
3822 mb();
Michael Chan28912902009-10-10 13:46:53 +00003823
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003824 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003825 bp->spq_prod_idx);
Michael Chan28912902009-10-10 13:46:53 +00003826 mmiowb();
3827}
3828
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003829/**
3830 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3831 *
3832 * @cmd: command to check
3833 * @cmd_type: command type
3834 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003835static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003836{
3837 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003838 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003839 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3840 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3841 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3842 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3843 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3844 return true;
3845 else
3846 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003847}
3848
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003849/**
3850 * bnx2x_sp_post - place a single command on an SP ring
3851 *
3852 * @bp: driver handle
3853 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3854 * @cid: SW CID the command is related to
3855 * @data_hi: command private data address (high 32 bits)
3856 * @data_lo: command private data address (low 32 bits)
3857 * @cmd_type: command type (e.g. NONE, ETH)
3858 *
3859 * SP data is handled as if it's always an address pair, thus data fields are
3860 * not swapped to little endian in upper functions. Instead this function swaps
3861 * data as if it's two u32 fields.
3862 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003863int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003864 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003865{
Michael Chan28912902009-10-10 13:46:53 +00003866 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003867 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003868 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003869
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003870#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003871 if (unlikely(bp->panic)) {
3872 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003873 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003874 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003875#endif
3876
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003877 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003878
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003879 if (common) {
3880 if (!atomic_read(&bp->eq_spq_left)) {
3881 BNX2X_ERR("BUG! EQ ring full!\n");
3882 spin_unlock_bh(&bp->spq_lock);
3883 bnx2x_panic();
3884 return -EBUSY;
3885 }
3886 } else if (!atomic_read(&bp->cq_spq_left)) {
3887 BNX2X_ERR("BUG! SPQ ring full!\n");
3888 spin_unlock_bh(&bp->spq_lock);
3889 bnx2x_panic();
3890 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003891 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003892
Michael Chan28912902009-10-10 13:46:53 +00003893 spe = bnx2x_sp_get_next(bp);
3894
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003895 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00003896 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003897 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3898 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003899
Michal Kalderon14a94eb2014-02-12 18:19:53 +02003900 /* In some cases, type may already contain the func-id
3901 * mainly in SRIOV related use cases, so we add it here only
3902 * if it's not already set.
3903 */
3904 if (!(cmd_type & SPE_HDR_FUNCTION_ID)) {
3905 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) &
3906 SPE_HDR_CONN_TYPE;
3907 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3908 SPE_HDR_FUNCTION_ID);
3909 } else {
3910 type = cmd_type;
3911 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003912
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003913 spe->hdr.type = cpu_to_le16(type);
3914
3915 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3916 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3917
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003918 /*
3919 * It's ok if the actual decrement is issued towards the memory
3920 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003921 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003922 */
3923 if (common)
3924 atomic_dec(&bp->eq_spq_left);
3925 else
3926 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003927
Merav Sicron51c1a582012-03-18 10:33:38 +00003928 DP(BNX2X_MSG_SP,
3929 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003930 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3931 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003932 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003933 HW_CID(bp, cid), data_hi, data_lo, type,
3934 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003935
Michael Chan28912902009-10-10 13:46:53 +00003936 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003937 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003938 return 0;
3939}
3940
3941/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003942static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003943{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003944 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003945 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003946
3947 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003948 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003949 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3950 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3951 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003952 break;
3953
Yuval Mintz639d65b2013-06-02 00:06:21 +00003954 usleep_range(5000, 10000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003955 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003956 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003957 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958 rc = -EBUSY;
3959 }
3960
3961 return rc;
3962}
3963
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003964/* release split MCP access lock register */
3965static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003966{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003967 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003968}
3969
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003970#define BNX2X_DEF_SB_ATT_IDX 0x0001
3971#define BNX2X_DEF_SB_IDX 0x0002
3972
Eric Dumazet1191cb82012-04-27 21:39:21 +00003973static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003974{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003975 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003976 u16 rc = 0;
3977
3978 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003979 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3980 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003981 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003982 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003983
3984 if (bp->def_idx != def_sb->sp_sb.running_index) {
3985 bp->def_idx = def_sb->sp_sb.running_index;
3986 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003987 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003988
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003989 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003990 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003991 return rc;
3992}
3993
3994/*
3995 * slow path service functions
3996 */
3997
3998static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3999{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004000 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004001 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4002 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004003 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
4004 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004005 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00004006 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004007 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004009 if (bp->attn_state & asserted)
4010 BNX2X_ERR("IGU ERROR\n");
4011
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004012 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4013 aeu_mask = REG_RD(bp, aeu_addr);
4014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004015 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004016 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004017 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004018 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004019
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004020 REG_WR(bp, aeu_addr, aeu_mask);
4021 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004022
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004023 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004024 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004025 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004026
4027 if (asserted & ATTN_HARD_WIRED_MASK) {
4028 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004029
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004030 bnx2x_acquire_phy_lock(bp);
4031
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004032 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00004033 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004034
Yaniv Rosner361c3912011-06-14 01:33:19 +00004035 /* If nig_mask is not set, no need to call the update
4036 * function.
4037 */
4038 if (nig_mask) {
4039 REG_WR(bp, nig_int_mask_addr, 0);
4040
4041 bnx2x_link_attn(bp);
4042 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004043
4044 /* handle unicore attn? */
4045 }
4046 if (asserted & ATTN_SW_TIMER_4_FUNC)
4047 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
4048
4049 if (asserted & GPIO_2_FUNC)
4050 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
4051
4052 if (asserted & GPIO_3_FUNC)
4053 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
4054
4055 if (asserted & GPIO_4_FUNC)
4056 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
4057
4058 if (port == 0) {
4059 if (asserted & ATTN_GENERAL_ATTN_1) {
4060 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
4061 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
4062 }
4063 if (asserted & ATTN_GENERAL_ATTN_2) {
4064 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
4065 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
4066 }
4067 if (asserted & ATTN_GENERAL_ATTN_3) {
4068 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
4069 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
4070 }
4071 } else {
4072 if (asserted & ATTN_GENERAL_ATTN_4) {
4073 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
4074 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
4075 }
4076 if (asserted & ATTN_GENERAL_ATTN_5) {
4077 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
4078 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
4079 }
4080 if (asserted & ATTN_GENERAL_ATTN_6) {
4081 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
4082 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
4083 }
4084 }
4085
4086 } /* if hardwired */
4087
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004088 if (bp->common.int_block == INT_BLOCK_HC)
4089 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4090 COMMAND_REG_ATTN_BITS_SET);
4091 else
4092 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
4093
4094 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
4095 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
4096 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004097
4098 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004099 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00004100 /* Verify that IGU ack through BAR was written before restoring
4101 * NIG mask. This loop should exit after 2-3 iterations max.
4102 */
4103 if (bp->common.int_block != INT_BLOCK_HC) {
4104 u32 cnt = 0, igu_acked;
4105 do {
4106 igu_acked = REG_RD(bp,
4107 IGU_REG_ATTENTION_ACK_BITS);
4108 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
4109 (++cnt < MAX_IGU_ATTN_ACK_TO));
4110 if (!igu_acked)
4111 DP(NETIF_MSG_HW,
4112 "Failed to verify IGU ack on time\n");
4113 barrier();
4114 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00004115 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08004116 bnx2x_release_phy_lock(bp);
4117 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004118}
4119
Eric Dumazet1191cb82012-04-27 21:39:21 +00004120static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004121{
4122 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004123 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004124 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004125 ext_phy_config =
4126 SHMEM_RD(bp,
4127 dev_info.port_hw_config[port].external_phy_config);
4128
4129 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
4130 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004131 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00004132 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004133
4134 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00004135 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
4136 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00004137
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004138 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00004139 * This is due to some boards consuming sufficient power when driver is
4140 * up to overheat if fan fails.
4141 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02004142 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_FAN_FAILURE, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004143}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004144
Eric Dumazet1191cb82012-04-27 21:39:21 +00004145static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004146{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004147 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004148 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004149 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004150
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004151 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4152 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004153
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004154 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004155
4156 val = REG_RD(bp, reg_offset);
4157 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
4158 REG_WR(bp, reg_offset, val);
4159
4160 BNX2X_ERR("SPIO5 hw attention\n");
4161
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004162 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00004163 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00004164 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004165 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004166
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004167 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00004168 bnx2x_acquire_phy_lock(bp);
4169 bnx2x_handle_module_detect_int(&bp->link_params);
4170 bnx2x_release_phy_lock(bp);
4171 }
4172
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004173 if (attn & HW_INTERRUT_ASSERT_SET_0) {
4174
4175 val = REG_RD(bp, reg_offset);
4176 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
4177 REG_WR(bp, reg_offset, val);
4178
4179 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004180 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004181 bnx2x_panic();
4182 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004183}
4184
Eric Dumazet1191cb82012-04-27 21:39:21 +00004185static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004186{
4187 u32 val;
4188
Eilon Greenstein0626b892009-02-12 08:38:14 +00004189 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004190
4191 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
4192 BNX2X_ERR("DB hw attention 0x%x\n", val);
4193 /* DORQ discard attention */
4194 if (val & 0x2)
4195 BNX2X_ERR("FATAL error from DORQ\n");
4196 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004197
4198 if (attn & HW_INTERRUT_ASSERT_SET_1) {
4199
4200 int port = BP_PORT(bp);
4201 int reg_offset;
4202
4203 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
4204 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
4205
4206 val = REG_RD(bp, reg_offset);
4207 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
4208 REG_WR(bp, reg_offset, val);
4209
4210 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004211 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004212 bnx2x_panic();
4213 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004214}
4215
Eric Dumazet1191cb82012-04-27 21:39:21 +00004216static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004217{
4218 u32 val;
4219
4220 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
4221
4222 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
4223 BNX2X_ERR("CFC hw attention 0x%x\n", val);
4224 /* CFC error attention */
4225 if (val & 0x2)
4226 BNX2X_ERR("FATAL error from CFC\n");
4227 }
4228
4229 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004230 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004231 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004232 /* RQ_USDMDP_FIFO_OVERFLOW */
4233 if (val & 0x18000)
4234 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004235
4236 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004237 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
4238 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
4239 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004240 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004241
4242 if (attn & HW_INTERRUT_ASSERT_SET_2) {
4243
4244 int port = BP_PORT(bp);
4245 int reg_offset;
4246
4247 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
4248 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
4249
4250 val = REG_RD(bp, reg_offset);
4251 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
4252 REG_WR(bp, reg_offset, val);
4253
4254 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00004255 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004256 bnx2x_panic();
4257 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004258}
4259
Eric Dumazet1191cb82012-04-27 21:39:21 +00004260static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004261{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004262 u32 val;
4263
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004264 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
4265
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004266 if (attn & BNX2X_PMF_LINK_ASSERT) {
4267 int func = BP_FUNC(bp);
4268
4269 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00004270 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004271 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
4272 func_mf_config[BP_ABS_FUNC(bp)].config);
4273 val = SHMEM_RD(bp,
4274 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Yuval Mintz76096472014-09-17 16:24:37 +03004275
4276 if (val & (DRV_STATUS_DCC_EVENT_MASK |
4277 DRV_STATUS_OEM_EVENT_MASK))
4278 bnx2x_oem_event(bp,
4279 (val & (DRV_STATUS_DCC_EVENT_MASK |
4280 DRV_STATUS_OEM_EVENT_MASK)));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08004281
4282 if (val & DRV_STATUS_SET_MF_BW)
4283 bnx2x_set_mf_bw(bp);
4284
Barak Witkowski1d187b32011-12-05 22:41:50 +00004285 if (val & DRV_STATUS_DRV_INFO_REQ)
4286 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00004287
4288 if (val & DRV_STATUS_VF_DISABLED)
Yuval Mintz370d4a22014-03-23 18:12:24 +02004289 bnx2x_schedule_iov_task(bp,
4290 BNX2X_IOV_HANDLE_FLR);
Ariel Eliord16132c2013-01-01 05:22:42 +00004291
Eilon Greenstein2691d512009-08-12 08:22:08 +00004292 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004293 bnx2x_pmf_update(bp);
4294
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004295 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00004296 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
4297 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00004298 /* start dcbx state machine */
4299 bnx2x_dcbx_set_params(bp,
4300 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00004301 if (val & DRV_STATUS_AFEX_EVENT_MASK)
4302 bnx2x_handle_afex_cmd(bp,
4303 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00004304 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
4305 bnx2x_handle_eee_event(bp);
Yuval Mintz76096472014-09-17 16:24:37 +03004306
4307 if (val & DRV_STATUS_OEM_UPDATE_SVID)
4308 bnx2x_handle_update_svid_cmd(bp);
4309
Yaniv Rosner3deb8162011-06-14 01:34:33 +00004310 if (bp->link_vars.periodic_flags &
4311 PERIODIC_FLAGS_LINK_EVENT) {
4312 /* sync with link */
4313 bnx2x_acquire_phy_lock(bp);
4314 bp->link_vars.periodic_flags &=
4315 ~PERIODIC_FLAGS_LINK_EVENT;
4316 bnx2x_release_phy_lock(bp);
4317 if (IS_MF(bp))
4318 bnx2x_link_sync_notify(bp);
4319 bnx2x_link_report(bp);
4320 }
4321 /* Always call it here: bnx2x_link_report() will
4322 * prevent the link indication duplication.
4323 */
4324 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004325 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004326
4327 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00004328 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004329 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
4330 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
4331 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
4332 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
4333 bnx2x_panic();
4334
4335 } else if (attn & BNX2X_MCP_ASSERT) {
4336
4337 BNX2X_ERR("MCP assert!\n");
4338 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004339 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004340
4341 } else
4342 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4343 }
4344
4345 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004346 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4347 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004348 val = CHIP_IS_E1(bp) ? 0 :
4349 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004350 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4351 }
4352 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004353 val = CHIP_IS_E1(bp) ? 0 :
4354 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004355 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4356 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004357 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004358 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004359}
4360
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004361/*
4362 * Bits map:
4363 * 0-7 - Engine0 load counter.
4364 * 8-15 - Engine1 load counter.
4365 * 16 - Engine0 RESET_IN_PROGRESS bit.
4366 * 17 - Engine1 RESET_IN_PROGRESS bit.
4367 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4368 * on the engine
4369 * 19 - Engine1 ONE_IS_LOADED.
4370 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4371 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4372 * just the one belonging to its engine).
4373 *
4374 */
4375#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4376
4377#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4378#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4379#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4380#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4381#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4382#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4383#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004384
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004385/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004386 * Set the GLOBAL_RESET bit.
4387 *
4388 * Should be run under rtnl lock
4389 */
4390void bnx2x_set_reset_global(struct bnx2x *bp)
4391{
Ariel Eliorf16da432012-01-26 06:01:50 +00004392 u32 val;
4393 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4394 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004395 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004396 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004397}
4398
4399/*
4400 * Clear the GLOBAL_RESET bit.
4401 *
4402 * Should be run under rtnl lock
4403 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004404static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004405{
Ariel Eliorf16da432012-01-26 06:01:50 +00004406 u32 val;
4407 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4408 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004409 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004410 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004411}
4412
4413/*
4414 * Checks the GLOBAL_RESET bit.
4415 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004416 * should be run under rtnl lock
4417 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004418static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004419{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004420 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004421
4422 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4423 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4424}
4425
4426/*
4427 * Clear RESET_IN_PROGRESS bit for the current engine.
4428 *
4429 * Should be run under rtnl lock
4430 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004431static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004432{
Ariel Eliorf16da432012-01-26 06:01:50 +00004433 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004434 u32 bit = BP_PATH(bp) ?
4435 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004436 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4437 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004438
4439 /* Clear the bit */
4440 val &= ~bit;
4441 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004442
4443 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004444}
4445
4446/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004447 * Set RESET_IN_PROGRESS for the current engine.
4448 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004449 * should be run under rtnl lock
4450 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004451void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004452{
Ariel Eliorf16da432012-01-26 06:01:50 +00004453 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004454 u32 bit = BP_PATH(bp) ?
4455 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004456 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4457 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004458
4459 /* Set the bit */
4460 val |= bit;
4461 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004462 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004463}
4464
4465/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004466 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004467 * should be run under rtnl lock
4468 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004469bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004470{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004471 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004472 u32 bit = engine ?
4473 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4474
4475 /* return false if bit is set */
4476 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004477}
4478
4479/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004480 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004481 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004482 * should be run under rtnl lock
4483 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004484void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004485{
Ariel Eliorf16da432012-01-26 06:01:50 +00004486 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004487 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4488 BNX2X_PATH0_LOAD_CNT_MASK;
4489 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4490 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004491
Ariel Eliorf16da432012-01-26 06:01:50 +00004492 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4493 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4494
Merav Sicron51c1a582012-03-18 10:33:38 +00004495 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004496
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004497 /* get the current counter value */
4498 val1 = (val & mask) >> shift;
4499
Ariel Elior889b9af2012-01-26 06:01:51 +00004500 /* set bit of that PF */
4501 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004502
4503 /* clear the old value */
4504 val &= ~mask;
4505
4506 /* set the new one */
4507 val |= ((val1 << shift) & mask);
4508
4509 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004510 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004511}
4512
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004513/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004514 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004515 *
4516 * @bp: driver handle
4517 *
4518 * Should be run under rtnl lock.
4519 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004520 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004521 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004522bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004523{
Ariel Eliorf16da432012-01-26 06:01:50 +00004524 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004525 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4526 BNX2X_PATH0_LOAD_CNT_MASK;
4527 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4528 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004529
Ariel Eliorf16da432012-01-26 06:01:50 +00004530 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4531 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004532 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004533
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004534 /* get the current counter value */
4535 val1 = (val & mask) >> shift;
4536
Ariel Elior889b9af2012-01-26 06:01:51 +00004537 /* clear bit of that PF */
4538 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004539
4540 /* clear the old value */
4541 val &= ~mask;
4542
4543 /* set the new one */
4544 val |= ((val1 << shift) & mask);
4545
4546 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004547 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4548 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004549}
4550
4551/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004552 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004553 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004554 * should be run under rtnl lock
4555 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004556static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004557{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004558 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4559 BNX2X_PATH0_LOAD_CNT_MASK);
4560 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4561 BNX2X_PATH0_LOAD_CNT_SHIFT);
4562 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4563
Merav Sicron51c1a582012-03-18 10:33:38 +00004564 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004565
4566 val = (val & mask) >> shift;
4567
Merav Sicron51c1a582012-03-18 10:33:38 +00004568 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4569 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004570
Ariel Elior889b9af2012-01-26 06:01:51 +00004571 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004572}
4573
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004574static void _print_parity(struct bnx2x *bp, u32 reg)
4575{
4576 pr_cont(" [0x%08x] ", REG_RD(bp, reg));
4577}
4578
Eric Dumazet1191cb82012-04-27 21:39:21 +00004579static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004580{
Joe Perchesf1deab52011-08-14 12:16:21 +00004581 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004582}
4583
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004584static bool bnx2x_check_blocks_with_parity0(struct bnx2x *bp, u32 sig,
4585 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004586{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004587 u32 cur_bit;
4588 bool res;
4589 int i;
4590
4591 res = false;
4592
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004593 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004594 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004595 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004596 res |= true; /* Each bit is real error! */
4597
4598 if (print) {
4599 switch (cur_bit) {
4600 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
4601 _print_next_block((*par_num)++, "BRB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004602 _print_parity(bp,
4603 BRB1_REG_BRB1_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004604 break;
4605 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
4606 _print_next_block((*par_num)++,
4607 "PARSER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004608 _print_parity(bp, PRS_REG_PRS_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004609 break;
4610 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
4611 _print_next_block((*par_num)++, "TSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004612 _print_parity(bp,
4613 TSDM_REG_TSDM_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004614 break;
4615 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
4616 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004617 "SEARCHER");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004618 _print_parity(bp, SRC_REG_SRC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004619 break;
4620 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4621 _print_next_block((*par_num)++, "TCM");
4622 _print_parity(bp, TCM_REG_TCM_PRTY_STS);
4623 break;
4624 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
4625 _print_next_block((*par_num)++,
4626 "TSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004627 _print_parity(bp,
4628 TSEM_REG_TSEM_PRTY_STS_0);
4629 _print_parity(bp,
4630 TSEM_REG_TSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004631 break;
4632 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4633 _print_next_block((*par_num)++, "XPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004634 _print_parity(bp, GRCBASE_XPB +
4635 PB_REG_PB_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004636 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004637 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004638 }
4639
4640 /* Clear the bit */
4641 sig &= ~cur_bit;
4642 }
4643 }
4644
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004645 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004646}
4647
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004648static bool bnx2x_check_blocks_with_parity1(struct bnx2x *bp, u32 sig,
4649 int *par_num, bool *global,
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004650 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004651{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004652 u32 cur_bit;
4653 bool res;
4654 int i;
4655
4656 res = false;
4657
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004658 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004659 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004660 if (sig & cur_bit) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004661 res |= true; /* Each bit is real error! */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004662 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004663 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004664 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004665 _print_next_block((*par_num)++, "PBF");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004666 _print_parity(bp, PBF_REG_PBF_PRTY_STS);
4667 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004668 break;
4669 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004670 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004671 _print_next_block((*par_num)++, "QM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004672 _print_parity(bp, QM_REG_QM_PRTY_STS);
4673 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004674 break;
4675 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004676 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004677 _print_next_block((*par_num)++, "TM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004678 _print_parity(bp, TM_REG_TM_PRTY_STS);
4679 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004680 break;
4681 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004682 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004683 _print_next_block((*par_num)++, "XSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004684 _print_parity(bp,
4685 XSDM_REG_XSDM_PRTY_STS);
4686 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004687 break;
4688 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004689 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004690 _print_next_block((*par_num)++, "XCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004691 _print_parity(bp, XCM_REG_XCM_PRTY_STS);
4692 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004693 break;
4694 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004695 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004696 _print_next_block((*par_num)++,
4697 "XSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004698 _print_parity(bp,
4699 XSEM_REG_XSEM_PRTY_STS_0);
4700 _print_parity(bp,
4701 XSEM_REG_XSEM_PRTY_STS_1);
4702 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004703 break;
4704 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004705 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004706 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004707 "DOORBELLQ");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004708 _print_parity(bp,
4709 DORQ_REG_DORQ_PRTY_STS);
4710 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004711 break;
4712 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004713 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004714 _print_next_block((*par_num)++, "NIG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004715 if (CHIP_IS_E1x(bp)) {
4716 _print_parity(bp,
4717 NIG_REG_NIG_PRTY_STS);
4718 } else {
4719 _print_parity(bp,
4720 NIG_REG_NIG_PRTY_STS_0);
4721 _print_parity(bp,
4722 NIG_REG_NIG_PRTY_STS_1);
4723 }
4724 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004725 break;
4726 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004727 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004728 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004729 "VAUX PCI CORE");
4730 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004731 break;
4732 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004733 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004734 _print_next_block((*par_num)++,
4735 "DEBUG");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004736 _print_parity(bp, DBG_REG_DBG_PRTY_STS);
4737 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004738 break;
4739 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004740 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004741 _print_next_block((*par_num)++, "USDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004742 _print_parity(bp,
4743 USDM_REG_USDM_PRTY_STS);
4744 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004745 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004746 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004747 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004748 _print_next_block((*par_num)++, "UCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004749 _print_parity(bp, UCM_REG_UCM_PRTY_STS);
4750 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004751 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004752 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004753 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004754 _print_next_block((*par_num)++,
4755 "USEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004756 _print_parity(bp,
4757 USEM_REG_USEM_PRTY_STS_0);
4758 _print_parity(bp,
4759 USEM_REG_USEM_PRTY_STS_1);
4760 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004761 break;
4762 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004763 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004764 _print_next_block((*par_num)++, "UPB");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004765 _print_parity(bp, GRCBASE_UPB +
4766 PB_REG_PB_PRTY_STS);
4767 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004768 break;
4769 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004770 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004771 _print_next_block((*par_num)++, "CSDM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004772 _print_parity(bp,
4773 CSDM_REG_CSDM_PRTY_STS);
4774 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004775 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004776 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004777 if (print) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004778 _print_next_block((*par_num)++, "CCM");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004779 _print_parity(bp, CCM_REG_CCM_PRTY_STS);
4780 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004781 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004782 }
4783
4784 /* Clear the bit */
4785 sig &= ~cur_bit;
4786 }
4787 }
4788
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004789 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004790}
4791
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004792static bool bnx2x_check_blocks_with_parity2(struct bnx2x *bp, u32 sig,
4793 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004794{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004795 u32 cur_bit;
4796 bool res;
4797 int i;
4798
4799 res = false;
4800
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004801 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004802 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004803 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004804 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004805 if (print) {
4806 switch (cur_bit) {
4807 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
4808 _print_next_block((*par_num)++,
4809 "CSEMI");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004810 _print_parity(bp,
4811 CSEM_REG_CSEM_PRTY_STS_0);
4812 _print_parity(bp,
4813 CSEM_REG_CSEM_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004814 break;
4815 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
4816 _print_next_block((*par_num)++, "PXP");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004817 _print_parity(bp, PXP_REG_PXP_PRTY_STS);
4818 _print_parity(bp,
4819 PXP2_REG_PXP2_PRTY_STS_0);
4820 _print_parity(bp,
4821 PXP2_REG_PXP2_PRTY_STS_1);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004822 break;
4823 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
4824 _print_next_block((*par_num)++,
4825 "PXPPCICLOCKCLIENT");
4826 break;
4827 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
4828 _print_next_block((*par_num)++, "CFC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004829 _print_parity(bp,
4830 CFC_REG_CFC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004831 break;
4832 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
4833 _print_next_block((*par_num)++, "CDU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004834 _print_parity(bp, CDU_REG_CDU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004835 break;
4836 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4837 _print_next_block((*par_num)++, "DMAE");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004838 _print_parity(bp,
4839 DMAE_REG_DMAE_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004840 break;
4841 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
4842 _print_next_block((*par_num)++, "IGU");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004843 if (CHIP_IS_E1x(bp))
4844 _print_parity(bp,
4845 HC_REG_HC_PRTY_STS);
4846 else
4847 _print_parity(bp,
4848 IGU_REG_IGU_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004849 break;
4850 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
4851 _print_next_block((*par_num)++, "MISC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004852 _print_parity(bp,
4853 MISC_REG_MISC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004854 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004855 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004856 }
4857
4858 /* Clear the bit */
4859 sig &= ~cur_bit;
4860 }
4861 }
4862
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004863 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004864}
4865
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004866static bool bnx2x_check_blocks_with_parity3(struct bnx2x *bp, u32 sig,
4867 int *par_num, bool *global,
4868 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004869{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004870 bool res = false;
4871 u32 cur_bit;
4872 int i;
4873
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004874 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004875 cur_bit = (0x1UL << i);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004876 if (sig & cur_bit) {
4877 switch (cur_bit) {
4878 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004879 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004880 _print_next_block((*par_num)++,
4881 "MCP ROM");
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004882 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004883 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004884 break;
4885 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004886 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004887 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004888 "MCP UMP RX");
4889 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004890 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004891 break;
4892 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004893 if (print)
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004894 _print_next_block((*par_num)++,
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004895 "MCP UMP TX");
4896 *global = true;
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004897 res = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004898 break;
4899 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Manish Chopraad6afbe2015-06-25 15:19:24 +03004900 (*par_num)++;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004901 /* clear latched SCPAD PATIRY from MCP */
4902 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL,
4903 1UL << 10);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004904 break;
4905 }
4906
4907 /* Clear the bit */
4908 sig &= ~cur_bit;
4909 }
4910 }
4911
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004912 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004913}
4914
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004915static bool bnx2x_check_blocks_with_parity4(struct bnx2x *bp, u32 sig,
4916 int *par_num, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004917{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004918 u32 cur_bit;
4919 bool res;
4920 int i;
4921
4922 res = false;
4923
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004924 for (i = 0; sig; i++) {
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004925 cur_bit = (0x1UL << i);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004926 if (sig & cur_bit) {
Yuval Mintz0c23ad32014-08-17 16:47:45 +03004927 res = true; /* Each bit is real error! */
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004928 if (print) {
4929 switch (cur_bit) {
4930 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4931 _print_next_block((*par_num)++,
4932 "PGLUE_B");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004933 _print_parity(bp,
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004934 PGLUE_B_REG_PGLUE_B_PRTY_STS);
4935 break;
4936 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4937 _print_next_block((*par_num)++, "ATC");
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004938 _print_parity(bp,
4939 ATC_REG_ATC_PRTY_STS);
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004940 break;
Yuval Mintz6bf07b82013-06-02 00:06:20 +00004941 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004942 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004943 /* Clear the bit */
4944 sig &= ~cur_bit;
4945 }
4946 }
4947
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004948 return res;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004949}
4950
Eric Dumazet1191cb82012-04-27 21:39:21 +00004951static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4952 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004953{
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004954 bool res = false;
4955
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004956 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4957 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4958 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4959 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4960 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004961 int par_num = 0;
Manish Chopraad6afbe2015-06-25 15:19:24 +03004962
Merav Sicron51c1a582012-03-18 10:33:38 +00004963 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4964 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004965 sig[0] & HW_PRTY_ASSERT_SET_0,
4966 sig[1] & HW_PRTY_ASSERT_SET_1,
4967 sig[2] & HW_PRTY_ASSERT_SET_2,
4968 sig[3] & HW_PRTY_ASSERT_SET_3,
4969 sig[4] & HW_PRTY_ASSERT_SET_4);
Manish Chopraad6afbe2015-06-25 15:19:24 +03004970 if (print) {
4971 if (((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4972 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4973 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4974 (sig[4] & HW_PRTY_ASSERT_SET_4)) ||
4975 (sig[3] & HW_PRTY_ASSERT_SET_3_WITHOUT_SCPAD)) {
4976 netdev_err(bp->dev,
4977 "Parity errors detected in blocks: ");
4978 } else {
4979 print = false;
4980 }
4981 }
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004982 res |= bnx2x_check_blocks_with_parity0(bp,
4983 sig[0] & HW_PRTY_ASSERT_SET_0, &par_num, print);
4984 res |= bnx2x_check_blocks_with_parity1(bp,
4985 sig[1] & HW_PRTY_ASSERT_SET_1, &par_num, global, print);
4986 res |= bnx2x_check_blocks_with_parity2(bp,
4987 sig[2] & HW_PRTY_ASSERT_SET_2, &par_num, print);
4988 res |= bnx2x_check_blocks_with_parity3(bp,
4989 sig[3] & HW_PRTY_ASSERT_SET_3, &par_num, global, print);
4990 res |= bnx2x_check_blocks_with_parity4(bp,
4991 sig[4] & HW_PRTY_ASSERT_SET_4, &par_num, print);
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004992
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004993 if (print)
4994 pr_cont("\n");
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004995 }
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004996
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02004997 return res;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004998}
4999
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005000/**
5001 * bnx2x_chk_parity_attn - checks for parity attentions.
5002 *
5003 * @bp: driver handle
5004 * @global: true if there was a global attention
5005 * @print: show parity attention in syslog
5006 */
5007bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005008{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005009 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005010 int port = BP_PORT(bp);
5011
5012 attn.sig[0] = REG_RD(bp,
5013 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
5014 port*4);
5015 attn.sig[1] = REG_RD(bp,
5016 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
5017 port*4);
5018 attn.sig[2] = REG_RD(bp,
5019 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
5020 port*4);
5021 attn.sig[3] = REG_RD(bp,
5022 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
5023 port*4);
Yuval Mintz0a5ccb72013-09-23 10:12:54 +03005024 /* Since MCP attentions can't be disabled inside the block, we need to
5025 * read AEU registers to see whether they're currently disabled
5026 */
5027 attn.sig[3] &= ((REG_RD(bp,
5028 !port ? MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0
5029 : MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0) &
5030 MISC_AEU_ENABLE_MCP_PRTY_BITS) |
5031 ~MISC_AEU_ENABLE_MCP_PRTY_BITS);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005032
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005033 if (!CHIP_IS_E1x(bp))
5034 attn.sig[4] = REG_RD(bp,
5035 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
5036 port*4);
5037
5038 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005039}
5040
Eric Dumazet1191cb82012-04-27 21:39:21 +00005041static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005042{
5043 u32 val;
5044 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
5045
5046 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
5047 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
5048 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00005049 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005050 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00005051 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005052 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005053 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005054 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005055 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005056 if (val &
5057 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005058 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005059 if (val &
5060 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005061 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005062 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005063 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005064 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00005065 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005066 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00005067 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005068 }
5069 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
5070 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
5071 BNX2X_ERR("ATC hw attention 0x%x\n", val);
5072 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
5073 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
5074 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00005075 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005076 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00005077 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005078 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00005079 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005080 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
5081 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
5082 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00005083 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005084 }
5085
5086 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5087 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
5088 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
5089 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
5090 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
5091 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005092}
5093
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005094static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
5095{
5096 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005097 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005098 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005099 u32 reg_addr;
5100 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005101 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005102 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005103
5104 /* need to take HW lock because MCP or other port might also
5105 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005106 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005107
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005108 if (bnx2x_chk_parity_attn(bp, &global, true)) {
5109#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005110 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00005111 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005112 /* Disable HW interrupts */
5113 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005114 /* In case of parity errors don't handle attentions so that
5115 * other function would "see" parity errors.
5116 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005117#else
5118 bnx2x_panic();
5119#endif
5120 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005121 return;
5122 }
5123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
5125 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
5126 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
5127 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005128 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005129 attn.sig[4] =
5130 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
5131 else
5132 attn.sig[4] = 0;
5133
5134 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
5135 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005136
5137 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
5138 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005139 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005140
Merav Sicron51c1a582012-03-18 10:33:38 +00005141 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005142 index,
5143 group_mask->sig[0], group_mask->sig[1],
5144 group_mask->sig[2], group_mask->sig[3],
5145 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005146
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005147 bnx2x_attn_int_deasserted4(bp,
5148 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005149 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005150 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005151 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005152 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005153 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005154 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08005155 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005156 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005157 }
5158 }
5159
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07005160 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005161
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005162 if (bp->common.int_block == INT_BLOCK_HC)
5163 reg_addr = (HC_REG_COMMAND_REG + port*32 +
5164 COMMAND_REG_ATTN_BITS_CLR);
5165 else
5166 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005167
5168 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005169 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
5170 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005171 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005172
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005173 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005174 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005175
5176 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
5177 MISC_REG_AEU_MASK_ATTN_FUNC_0;
5178
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005179 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
5180 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005181
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005182 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
5183 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005184 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07005185 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
5186
5187 REG_WR(bp, reg_addr, aeu_mask);
5188 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189
5190 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
5191 bp->attn_state &= ~deasserted;
5192 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
5193}
5194
5195static void bnx2x_attn_int(struct bnx2x *bp)
5196{
5197 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08005198 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
5199 attn_bits);
5200 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
5201 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005202 u32 attn_state = bp->attn_state;
5203
5204 /* look for changed bits */
5205 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
5206 u32 deasserted = ~attn_bits & attn_ack & attn_state;
5207
5208 DP(NETIF_MSG_HW,
5209 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
5210 attn_bits, attn_ack, asserted, deasserted);
5211
5212 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005213 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005214
5215 /* handle bits that were raised */
5216 if (asserted)
5217 bnx2x_attn_int_asserted(bp, asserted);
5218
5219 if (deasserted)
5220 bnx2x_attn_int_deasserted(bp, deasserted);
5221}
5222
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005223void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
5224 u16 index, u8 op, u8 update)
5225{
Ariel Eliordc1ba592013-01-01 05:22:30 +00005226 u32 igu_addr = bp->igu_base_addr;
5227 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005228 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
5229 igu_addr);
5230}
5231
Eric Dumazet1191cb82012-04-27 21:39:21 +00005232static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005233{
5234 /* No memory barriers */
5235 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
5236 mmiowb(); /* keep prod updates ordered */
5237}
5238
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005239static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
5240 union event_ring_elem *elem)
5241{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005242 u8 err = elem->message.error;
5243
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005244 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00005245 (cid < bp->cnic_eth_dev.starting_cid &&
5246 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005247 return 1;
5248
5249 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
5250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005251 if (unlikely(err)) {
5252
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005253 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
5254 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00005255 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005256 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005257 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005258 return 0;
5259}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005260
Eric Dumazet1191cb82012-04-27 21:39:21 +00005261static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005262{
5263 struct bnx2x_mcast_ramrod_params rparam;
5264 int rc;
5265
5266 memset(&rparam, 0, sizeof(rparam));
5267
5268 rparam.mcast_obj = &bp->mcast_obj;
5269
5270 netif_addr_lock_bh(bp->dev);
5271
5272 /* Clear pending state for the last command */
5273 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
5274
5275 /* If there are pending mcast commands - send them */
5276 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
5277 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
5278 if (rc < 0)
5279 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
5280 rc);
5281 }
5282
5283 netif_addr_unlock_bh(bp->dev);
5284}
5285
Eric Dumazet1191cb82012-04-27 21:39:21 +00005286static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
5287 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005288{
5289 unsigned long ramrod_flags = 0;
5290 int rc = 0;
5291 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
5292 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
5293
5294 /* Always push next commands out, don't wait here */
5295 __set_bit(RAMROD_CONT, &ramrod_flags);
5296
Yuval Mintz86564c32013-01-23 03:21:50 +00005297 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
5298 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005299 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005300 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00005301 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005302 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
5303 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005304 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005305
5306 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005307 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00005308 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005309 /* This is only relevant for 57710 where multicast MACs are
5310 * configured as unicast MACs using the same ramrod.
5311 */
5312 bnx2x_handle_mcast_eqe(bp);
5313 return;
5314 default:
5315 BNX2X_ERR("Unsupported classification command: %d\n",
5316 elem->message.data.eth_event.echo);
5317 return;
5318 }
5319
5320 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
5321
5322 if (rc < 0)
5323 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
5324 else if (rc > 0)
5325 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005326}
5327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005328static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005329
Eric Dumazet1191cb82012-04-27 21:39:21 +00005330static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005331{
5332 netif_addr_lock_bh(bp->dev);
5333
5334 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5335
5336 /* Send rx_mode command again if was requested */
5337 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
5338 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005339 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
5340 &bp->sp_state))
5341 bnx2x_set_iscsi_eth_rx_mode(bp, true);
5342 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
5343 &bp->sp_state))
5344 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005345
5346 netif_addr_unlock_bh(bp->dev);
5347}
5348
Eric Dumazet1191cb82012-04-27 21:39:21 +00005349static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00005350 union event_ring_elem *elem)
5351{
5352 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
5353 DP(BNX2X_MSG_SP,
5354 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
5355 elem->message.data.vif_list_event.func_bit_map);
5356 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
5357 elem->message.data.vif_list_event.func_bit_map);
5358 } else if (elem->message.data.vif_list_event.echo ==
5359 VIF_LIST_RULE_SET) {
5360 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
5361 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
5362 }
5363}
5364
5365/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005366static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00005367{
5368 int q, rc;
5369 struct bnx2x_fastpath *fp;
5370 struct bnx2x_queue_state_params queue_params = {NULL};
5371 struct bnx2x_queue_update_params *q_update_params =
5372 &queue_params.params.update;
5373
Yuval Mintz2de67432013-01-23 03:21:43 +00005374 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00005375 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
5376
5377 /* set silent vlan removal values according to vlan mode */
5378 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
5379 &q_update_params->update_flags);
5380 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
5381 &q_update_params->update_flags);
5382 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5383
5384 /* in access mode mark mask and value are 0 to strip all vlans */
5385 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
5386 q_update_params->silent_removal_value = 0;
5387 q_update_params->silent_removal_mask = 0;
5388 } else {
5389 q_update_params->silent_removal_value =
5390 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
5391 q_update_params->silent_removal_mask = VLAN_VID_MASK;
5392 }
5393
5394 for_each_eth_queue(bp, q) {
5395 /* Set the appropriate Queue object */
5396 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00005397 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005398
5399 /* send the ramrod */
5400 rc = bnx2x_queue_state_change(bp, &queue_params);
5401 if (rc < 0)
5402 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5403 q);
5404 }
5405
Yuval Mintzfea75642013-04-10 13:34:39 +03005406 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00005407 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00005408 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00005409
5410 /* clear pending completion bit */
5411 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
5412
5413 /* mark latest Q bit */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005414 smp_mb__before_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005415 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005416 smp_mb__after_atomic();
Barak Witkowskia3348722012-04-23 03:04:46 +00005417
5418 /* send Q update ramrod for FCoE Q */
5419 rc = bnx2x_queue_state_change(bp, &queue_params);
5420 if (rc < 0)
5421 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
5422 q);
5423 } else {
5424 /* If no FCoE ring - ACK MCP now */
5425 bnx2x_link_report(bp);
5426 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5427 }
Barak Witkowskia3348722012-04-23 03:04:46 +00005428}
5429
Eric Dumazet1191cb82012-04-27 21:39:21 +00005430static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005431 struct bnx2x *bp, u32 cid)
5432{
Joe Perches94f05b02011-08-14 12:16:20 +00005433 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005434
5435 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00005436 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005437 else
Barak Witkowski15192a82012-06-19 07:48:28 +00005438 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005439}
5440
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005441static void bnx2x_eq_int(struct bnx2x *bp)
5442{
5443 u16 hw_cons, sw_cons, sw_prod;
5444 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00005445 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005446 u32 cid;
5447 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005448 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005449 struct bnx2x_queue_sp_obj *q_obj;
5450 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
5451 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005452
5453 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
5454
5455 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005456 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005457 * condition below will be met. The next element is the size of a
5458 * regular element and hence incrementing by 1
5459 */
5460 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
5461 hw_cons++;
5462
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005463 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005464 * specific bp, thus there is no need in "paired" read memory
5465 * barrier here.
5466 */
5467 sw_cons = bp->eq_cons;
5468 sw_prod = bp->eq_prod;
5469
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005470 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005471 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005472
5473 for (; sw_cons != hw_cons;
5474 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5475
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005476 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5477
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005478 rc = bnx2x_iov_eq_sp_event(bp, elem);
5479 if (!rc) {
5480 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5481 rc);
5482 goto next_spqe;
5483 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005484
Yuval Mintz86564c32013-01-23 03:21:50 +00005485 /* elem CID originates from FW; actually LE */
5486 cid = SW_CID((__force __le32)
5487 elem->message.data.cfc_del_event.cid);
5488 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005489
5490 /* handle eq element */
5491 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005492 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
Yuval Mintz370d4a22014-03-23 18:12:24 +02005493 bnx2x_vf_mbx_schedule(bp,
5494 &elem->message.data.vf_pf_event);
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005495 continue;
5496
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005497 case EVENT_RING_OPCODE_STAT_QUERY:
Yuval Mintz76ca70f2014-02-12 18:19:49 +02005498 DP_AND((BNX2X_MSG_SP | BNX2X_MSG_STATS),
5499 "got statistics comp event %d\n",
5500 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005501 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005502 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005503
5504 case EVENT_RING_OPCODE_CFC_DEL:
5505 /* handle according to cid range */
5506 /*
5507 * we may want to verify here that the bp state is
5508 * HALTING
5509 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005510 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005511 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005512
5513 if (CNIC_LOADED(bp) &&
5514 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005515 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005517 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5518
5519 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5520 break;
5521
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005522 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005523
5524 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005525 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005526 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005527 if (f_obj->complete_cmd(bp, f_obj,
5528 BNX2X_F_CMD_TX_STOP))
5529 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005530 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005531
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005532 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005533 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +02005534 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005535 if (f_obj->complete_cmd(bp, f_obj,
5536 BNX2X_F_CMD_TX_START))
5537 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005538 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005539
Barak Witkowskia3348722012-04-23 03:04:46 +00005540 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005541 echo = elem->message.data.function_update_event.echo;
5542 if (echo == SWITCH_UPDATE) {
5543 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5544 "got FUNC_SWITCH_UPDATE ramrod\n");
5545 if (f_obj->complete_cmd(
5546 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5547 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005548
Merav Sicron55c11942012-11-07 00:45:48 +00005549 } else {
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005550 int cmd = BNX2X_SP_RTNL_AFEX_F_UPDATE;
5551
Merav Sicron55c11942012-11-07 00:45:48 +00005552 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5553 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5554 f_obj->complete_cmd(bp, f_obj,
5555 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005556
Merav Sicron55c11942012-11-07 00:45:48 +00005557 /* We will perform the Queues update from
5558 * sp_rtnl task as all Queue SP operations
5559 * should run under rtnl_lock.
5560 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +02005561 bnx2x_schedule_sp_rtnl(bp, cmd, 0);
Merav Sicron55c11942012-11-07 00:45:48 +00005562 }
5563
Barak Witkowskia3348722012-04-23 03:04:46 +00005564 goto next_spqe;
5565
5566 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5567 f_obj->complete_cmd(bp, f_obj,
5568 BNX2X_F_CMD_AFEX_VIFLISTS);
5569 bnx2x_after_afex_vif_lists(bp, elem);
5570 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005571 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005572 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5573 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005574 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5575 break;
5576
5577 goto next_spqe;
5578
5579 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005580 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5581 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005582 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5583 break;
5584
5585 goto next_spqe;
Michal Kalderoneeed0182014-08-17 16:47:44 +03005586
5587 case EVENT_RING_OPCODE_SET_TIMESYNC:
5588 DP(BNX2X_MSG_SP | BNX2X_MSG_PTP,
5589 "got set_timesync ramrod completion\n");
5590 if (f_obj->complete_cmd(bp, f_obj,
5591 BNX2X_F_CMD_SET_TIMESYNC))
5592 break;
5593 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005594 }
5595
5596 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005597 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5598 BNX2X_STATE_OPEN):
5599 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005600 BNX2X_STATE_OPENING_WAIT4_PORT):
Yuval Mintz28311f82015-07-22 09:16:22 +03005601 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5602 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005603 cid = elem->message.data.eth_event.echo &
5604 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005605 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005606 cid);
5607 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005608 break;
5609
5610 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5611 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005612 case (EVENT_RING_OPCODE_SET_MAC |
5613 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005614 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5615 BNX2X_STATE_OPEN):
5616 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5617 BNX2X_STATE_DIAG):
5618 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5619 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005620 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005621 bnx2x_handle_classification_eqe(bp, elem);
5622 break;
5623
5624 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5625 BNX2X_STATE_OPEN):
5626 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5627 BNX2X_STATE_DIAG):
5628 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5629 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005630 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005631 bnx2x_handle_mcast_eqe(bp);
5632 break;
5633
5634 case (EVENT_RING_OPCODE_FILTERS_RULES |
5635 BNX2X_STATE_OPEN):
5636 case (EVENT_RING_OPCODE_FILTERS_RULES |
5637 BNX2X_STATE_DIAG):
5638 case (EVENT_RING_OPCODE_FILTERS_RULES |
5639 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005640 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005641 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005642 break;
5643 default:
5644 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005645 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5646 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005647 }
5648next_spqe:
5649 spqe_cnt++;
5650 } /* for */
5651
Peter Zijlstra4e857c52014-03-17 18:06:10 +01005652 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005653 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005654
5655 bp->eq_cons = sw_cons;
5656 bp->eq_prod = sw_prod;
5657 /* Make sure that above mem writes were issued towards the memory */
5658 smp_wmb();
5659
5660 /* update producer */
5661 bnx2x_update_eq_prod(bp, bp->eq_prod);
5662}
5663
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005664static void bnx2x_sp_task(struct work_struct *work)
5665{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005666 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005667
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005668 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005669
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005670 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005671 smp_rmb();
5672 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005673
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005674 /* what work needs to be performed? */
5675 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005676
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005677 DP(BNX2X_MSG_SP, "status %x\n", status);
5678 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5679 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005680
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005681 /* HW attentions */
5682 if (status & BNX2X_DEF_SB_ATT_IDX) {
5683 bnx2x_attn_int(bp);
5684 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005685 }
Merav Sicron55c11942012-11-07 00:45:48 +00005686
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005687 /* SP events: STAT_QUERY and others */
5688 if (status & BNX2X_DEF_SB_IDX) {
5689 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005690
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005691 if (FCOE_INIT(bp) &&
5692 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5693 /* Prevent local bottom-halves from running as
5694 * we are going to change the local NAPI list.
5695 */
5696 local_bh_disable();
5697 napi_schedule(&bnx2x_fcoe(bp, napi));
5698 local_bh_enable();
5699 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005700
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005701 /* Handle EQ completions */
5702 bnx2x_eq_int(bp);
5703 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5704 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5705
5706 status &= ~BNX2X_DEF_SB_IDX;
5707 }
5708
5709 /* if status is non zero then perhaps something went wrong */
5710 if (unlikely(status))
5711 DP(BNX2X_MSG_SP,
5712 "got an unknown interrupt! (status 0x%x)\n", status);
5713
5714 /* ack status block only if something was actually handled */
5715 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5716 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005717 }
5718
Barak Witkowskia3348722012-04-23 03:04:46 +00005719 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5720 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5721 &bp->sp_state)) {
5722 bnx2x_link_report(bp);
5723 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5724 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005725}
5726
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005727irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005728{
5729 struct net_device *dev = dev_instance;
5730 struct bnx2x *bp = netdev_priv(dev);
5731
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005732 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5733 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005734
5735#ifdef BNX2X_STOP_ON_ERROR
5736 if (unlikely(bp->panic))
5737 return IRQ_HANDLED;
5738#endif
5739
Merav Sicron55c11942012-11-07 00:45:48 +00005740 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005741 struct cnic_ops *c_ops;
5742
5743 rcu_read_lock();
5744 c_ops = rcu_dereference(bp->cnic_ops);
5745 if (c_ops)
5746 c_ops->cnic_handler(bp->cnic_data, NULL);
5747 rcu_read_unlock();
5748 }
Merav Sicron55c11942012-11-07 00:45:48 +00005749
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005750 /* schedule sp task to perform default status block work, ack
5751 * attentions and enable interrupts.
5752 */
5753 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005754
5755 return IRQ_HANDLED;
5756}
5757
5758/* end of slow path */
5759
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005760void bnx2x_drv_pulse(struct bnx2x *bp)
5761{
5762 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5763 bp->fw_drv_pulse_wr_seq);
5764}
5765
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005766static void bnx2x_timer(unsigned long data)
5767{
5768 struct bnx2x *bp = (struct bnx2x *) data;
5769
5770 if (!netif_running(bp->dev))
5771 return;
5772
Ariel Elior67c431a2013-01-01 05:22:36 +00005773 if (IS_PF(bp) &&
5774 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005775 int mb_idx = BP_FW_MB_IDX(bp);
Eilon Greenstein4c868662013-09-23 10:12:50 +03005776 u16 drv_pulse;
5777 u16 mcp_pulse;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005778
5779 ++bp->fw_drv_pulse_wr_seq;
5780 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005781 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005782 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005783
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005784 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005785 MCP_PULSE_SEQ_MASK);
5786 /* The delta between driver pulse and mcp response
Eilon Greenstein4c868662013-09-23 10:12:50 +03005787 * should not get too big. If the MFW is more than 5 pulses
5788 * behind, we should worry about it enough to generate an error
5789 * log.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005790 */
Eilon Greenstein4c868662013-09-23 10:12:50 +03005791 if (((drv_pulse - mcp_pulse) & MCP_PULSE_SEQ_MASK) > 5)
5792 BNX2X_ERR("MFW seems hanged: drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005793 drv_pulse, mcp_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005794 }
5795
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005796 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005797 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005798
Ariel Eliorabc5a022013-01-01 05:22:43 +00005799 /* sample pf vf bulletin board for new posts from pf */
Yuval Mintz371734882013-06-24 11:04:10 +03005800 if (IS_VF(bp))
5801 bnx2x_timer_sriov(bp);
Ariel Elior78c3bcc2013-06-20 17:39:08 +03005802
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005803 mod_timer(&bp->timer, jiffies + bp->current_interval);
5804}
5805
5806/* end of Statistics */
5807
5808/* nic init */
5809
5810/*
5811 * nic init service functions
5812 */
5813
Eric Dumazet1191cb82012-04-27 21:39:21 +00005814static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005815{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005816 u32 i;
5817 if (!(len%4) && !(addr%4))
5818 for (i = 0; i < len; i += 4)
5819 REG_WR(bp, addr + i, fill);
5820 else
5821 for (i = 0; i < len; i++)
5822 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005823}
5824
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005825/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005826static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5827 int fw_sb_id,
5828 u32 *sb_data_p,
5829 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005830{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005831 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005832 for (index = 0; index < data_size; index++)
5833 REG_WR(bp, BAR_CSTRORM_INTMEM +
5834 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5835 sizeof(u32)*index,
5836 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005837}
5838
Eric Dumazet1191cb82012-04-27 21:39:21 +00005839static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005840{
5841 u32 *sb_data_p;
5842 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005843 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005844 struct hc_status_block_data_e1x sb_data_e1x;
5845
5846 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005847 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005848 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005849 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005850 sb_data_e2.common.p_func.vf_valid = false;
5851 sb_data_p = (u32 *)&sb_data_e2;
5852 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5853 } else {
5854 memset(&sb_data_e1x, 0,
5855 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005856 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005857 sb_data_e1x.common.p_func.vf_valid = false;
5858 sb_data_p = (u32 *)&sb_data_e1x;
5859 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5860 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005861 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5862
5863 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5864 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5865 CSTORM_STATUS_BLOCK_SIZE);
5866 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5867 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5868 CSTORM_SYNC_BLOCK_SIZE);
5869}
5870
5871/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005872static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005873 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005874{
5875 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005876 int i;
5877 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5878 REG_WR(bp, BAR_CSTRORM_INTMEM +
5879 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5880 i*sizeof(u32),
5881 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005882}
5883
Eric Dumazet1191cb82012-04-27 21:39:21 +00005884static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005885{
5886 int func = BP_FUNC(bp);
5887 struct hc_sp_status_block_data sp_sb_data;
5888 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5889
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005890 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005891 sp_sb_data.p_func.vf_valid = false;
5892
5893 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5894
5895 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5896 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5897 CSTORM_SP_STATUS_BLOCK_SIZE);
5898 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5899 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5900 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005901}
5902
Eric Dumazet1191cb82012-04-27 21:39:21 +00005903static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005904 int igu_sb_id, int igu_seg_id)
5905{
5906 hc_sm->igu_sb_id = igu_sb_id;
5907 hc_sm->igu_seg_id = igu_seg_id;
5908 hc_sm->timer_value = 0xFF;
5909 hc_sm->time_to_expire = 0xFFFFFFFF;
5910}
5911
David S. Miller8decf862011-09-22 03:23:13 -04005912/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005913static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005914{
5915 /* zero out state machine indices */
5916 /* rx indices */
5917 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5918
5919 /* tx indices */
5920 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5921 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5922 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5923 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5924
5925 /* map indices */
5926 /* rx indices */
5927 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5928 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5929
5930 /* tx indices */
5931 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5932 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5933 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5934 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5935 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5936 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5937 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5938 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5939}
5940
Ariel Eliorb93288d2013-01-01 05:22:35 +00005941void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005942 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5943{
5944 int igu_seg_id;
5945
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005946 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005947 struct hc_status_block_data_e1x sb_data_e1x;
5948 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005949 int data_size;
5950 u32 *sb_data_p;
5951
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005952 if (CHIP_INT_MODE_IS_BC(bp))
5953 igu_seg_id = HC_SEG_ACCESS_NORM;
5954 else
5955 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005956
5957 bnx2x_zero_fp_sb(bp, fw_sb_id);
5958
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005959 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005960 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005961 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005962 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5963 sb_data_e2.common.p_func.vf_id = vfid;
5964 sb_data_e2.common.p_func.vf_valid = vf_valid;
5965 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5966 sb_data_e2.common.same_igu_sb_1b = true;
5967 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5968 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5969 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005970 sb_data_p = (u32 *)&sb_data_e2;
5971 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005972 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005973 } else {
5974 memset(&sb_data_e1x, 0,
5975 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005976 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005977 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5978 sb_data_e1x.common.p_func.vf_id = 0xff;
5979 sb_data_e1x.common.p_func.vf_valid = false;
5980 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5981 sb_data_e1x.common.same_igu_sb_1b = true;
5982 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5983 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5984 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005985 sb_data_p = (u32 *)&sb_data_e1x;
5986 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005987 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005988 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005989
5990 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5991 igu_sb_id, igu_seg_id);
5992 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5993 igu_sb_id, igu_seg_id);
5994
Merav Sicron51c1a582012-03-18 10:33:38 +00005995 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005996
Yuval Mintz86564c32013-01-23 03:21:50 +00005997 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005998 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5999}
6000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006001static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006002 u16 tx_usec, u16 rx_usec)
6003{
Ariel Elior6383c0b2011-07-14 08:31:57 +00006004 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006005 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006006 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6007 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
6008 tx_usec);
6009 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6010 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
6011 tx_usec);
6012 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
6013 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
6014 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006015}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006016
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006017static void bnx2x_init_def_sb(struct bnx2x *bp)
6018{
6019 struct host_sp_status_block *def_sb = bp->def_status_blk;
6020 dma_addr_t mapping = bp->def_status_blk_mapping;
6021 int igu_sp_sb_index;
6022 int igu_seg_id;
6023 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006024 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04006025 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006026 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006027 int index;
6028 struct hc_sp_status_block_data sp_sb_data;
6029 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
6030
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006031 if (CHIP_INT_MODE_IS_BC(bp)) {
6032 igu_sp_sb_index = DEF_SB_IGU_ID;
6033 igu_seg_id = HC_SEG_ACCESS_DEF;
6034 } else {
6035 igu_sp_sb_index = bp->igu_dsb_id;
6036 igu_seg_id = IGU_SEG_ACCESS_DEF;
6037 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006038
6039 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006040 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006041 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006042 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006043
Eliezer Tamir49d66772008-02-28 11:53:13 -08006044 bp->attn_state = 0;
6045
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006046 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6047 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04006048 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
6049 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006050 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006051 int sindex;
6052 /* take care of sig[0]..sig[4] */
6053 for (sindex = 0; sindex < 4; sindex++)
6054 bp->attn_group[index].sig[sindex] =
6055 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006056
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006057 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006058 /*
6059 * enable5 is separate from the rest of the registers,
6060 * and therefore the address skip is 4
6061 * and not 16 between the different groups
6062 */
6063 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04006064 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006065 else
6066 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006067 }
6068
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006069 if (bp->common.int_block == INT_BLOCK_HC) {
6070 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
6071 HC_REG_ATTN_MSG0_ADDR_L);
6072
6073 REG_WR(bp, reg_offset, U64_LO(section));
6074 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006075 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006076 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
6077 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
6078 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006079
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006080 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
6081 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006082
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006083 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006084
Yuval Mintz86564c32013-01-23 03:21:50 +00006085 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006086 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006087 sp_sb_data.host_sb_addr.lo = U64_LO(section);
6088 sp_sb_data.host_sb_addr.hi = U64_HI(section);
6089 sp_sb_data.igu_sb_id = igu_sp_sb_index;
6090 sp_sb_data.igu_seg_id = igu_seg_id;
6091 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006092 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006093 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006094
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006095 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006097 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006098}
6099
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00006100void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006102 int i;
6103
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006104 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006105 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07006106 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107}
6108
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109static void bnx2x_init_sp_ring(struct bnx2x *bp)
6110{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006111 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006112 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006114 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006115 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
6116 bp->spq_prod_bd = bp->spq;
6117 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006118}
6119
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006120static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006121{
6122 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006123 for (i = 1; i <= NUM_EQ_PAGES; i++) {
6124 union event_ring_elem *elem =
6125 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006126
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006127 elem->next_page.addr.hi =
6128 cpu_to_le32(U64_HI(bp->eq_mapping +
6129 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
6130 elem->next_page.addr.lo =
6131 cpu_to_le32(U64_LO(bp->eq_mapping +
6132 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006133 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006134 bp->eq_cons = 0;
6135 bp->eq_prod = NUM_EQ_DESC;
6136 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006137 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08006138 atomic_set(&bp->eq_spq_left,
6139 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006140}
6141
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006142/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006143static int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
6144 unsigned long rx_mode_flags,
6145 unsigned long rx_accept_flags,
6146 unsigned long tx_accept_flags,
6147 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00006148{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006149 struct bnx2x_rx_mode_ramrod_params ramrod_param;
6150 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00006151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006152 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00006153
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006154 /* Prepare ramrod parameters */
6155 ramrod_param.cid = 0;
6156 ramrod_param.cl_id = cl_id;
6157 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
6158 ramrod_param.func_id = BP_FUNC(bp);
6159
6160 ramrod_param.pstate = &bp->sp_state;
6161 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
6162
6163 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
6164 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
6165
6166 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
6167
6168 ramrod_param.ramrod_flags = ramrod_flags;
6169 ramrod_param.rx_mode_flags = rx_mode_flags;
6170
6171 ramrod_param.rx_accept_flags = rx_accept_flags;
6172 ramrod_param.tx_accept_flags = tx_accept_flags;
6173
6174 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
6175 if (rc < 0) {
6176 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00006177 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006178 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00006179
6180 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006181}
6182
Yuval Mintz86564c32013-01-23 03:21:50 +00006183static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
6184 unsigned long *rx_accept_flags,
6185 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006186{
Yuval Mintz924d75a2013-01-23 03:21:44 +00006187 /* Clear the flags first */
6188 *rx_accept_flags = 0;
6189 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006190
Yuval Mintz924d75a2013-01-23 03:21:44 +00006191 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006192 case BNX2X_RX_MODE_NONE:
6193 /*
6194 * 'drop all' supersedes any accept flags that may have been
6195 * passed to the function.
6196 */
6197 break;
6198 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006199 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6200 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
6201 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006202
6203 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006204 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6205 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
6206 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006207
6208 break;
6209 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006210 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6211 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6212 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006213
6214 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006215 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
6216 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6217 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006218
6219 break;
6220 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006221 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006222 * should receive matched and unmatched (in resolution of port)
6223 * unicast packets.
6224 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006225 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
6226 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
6227 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
6228 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006229
6230 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00006231 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
6232 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006233
6234 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00006235 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006236 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00006237 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006238
6239 break;
6240 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00006241 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
6242 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006243 }
6244
Yuval Mintz924d75a2013-01-23 03:21:44 +00006245 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Yuval Mintz0c23ad32014-08-17 16:47:45 +03006246 if (rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00006247 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
6248 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006249 }
6250
Yuval Mintz924d75a2013-01-23 03:21:44 +00006251 return 0;
6252}
6253
6254/* called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006255static int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
Yuval Mintz924d75a2013-01-23 03:21:44 +00006256{
6257 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
6258 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
6259 int rc;
6260
6261 if (!NO_FCOE(bp))
6262 /* Configure rx_mode of FCoE Queue */
6263 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
6264
6265 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
6266 &tx_accept_flags);
6267 if (rc)
6268 return rc;
6269
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006270 __set_bit(RAMROD_RX, &ramrod_flags);
6271 __set_bit(RAMROD_TX, &ramrod_flags);
6272
Yuval Mintz924d75a2013-01-23 03:21:44 +00006273 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
6274 rx_accept_flags, tx_accept_flags,
6275 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006276}
6277
Eilon Greenstein471de712008-08-13 15:49:35 -07006278static void bnx2x_init_internal_common(struct bnx2x *bp)
6279{
6280 int i;
6281
6282 /* Zero this manually as its initialization is
6283 currently missing in the initTool */
6284 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
6285 REG_WR(bp, BAR_USTRORM_INTMEM +
6286 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006287 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006288 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
6289 CHIP_INT_MODE_IS_BC(bp) ?
6290 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
6291 }
Eilon Greenstein471de712008-08-13 15:49:35 -07006292}
6293
Eilon Greenstein471de712008-08-13 15:49:35 -07006294static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
6295{
6296 switch (load_code) {
6297 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006298 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07006299 bnx2x_init_internal_common(bp);
6300 /* no break */
6301
6302 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006303 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07006304 /* no break */
6305
6306 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006307 /* internal memory per function is
6308 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07006309 break;
6310
6311 default:
6312 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6313 break;
6314 }
6315}
6316
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006317static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
6318{
Merav Sicron55c11942012-11-07 00:45:48 +00006319 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006320}
6321
6322static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
6323{
Merav Sicron55c11942012-11-07 00:45:48 +00006324 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006325}
6326
Eric Dumazet1191cb82012-04-27 21:39:21 +00006327static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006328{
6329 if (CHIP_IS_E1x(fp->bp))
6330 return BP_L_ID(fp->bp) + fp->index;
6331 else /* We want Client ID to be the same as IGU SB ID for 57712 */
6332 return bnx2x_fp_igu_sb_id(fp);
6333}
6334
Ariel Elior6383c0b2011-07-14 08:31:57 +00006335static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006336{
6337 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00006338 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006339 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006340 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00006341 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006342 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006343 fp->cl_id = bnx2x_fp_cl_id(fp);
6344 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
6345 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006346 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006347 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
6348
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006349 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006350 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00006351
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006352 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006353 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006354
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006355 /* Configure Queue State object */
6356 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6357 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00006358
6359 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
6360
6361 /* init tx data */
6362 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00006363 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
6364 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
6365 FP_COS_TO_TXQ(fp, cos, bp),
6366 BNX2X_TX_SB_INDEX_BASE + cos, fp);
6367 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00006368 }
6369
Ariel Eliorad5afc82013-01-01 05:22:26 +00006370 /* nothing more for vf to do here */
6371 if (IS_VF(bp))
6372 return;
6373
6374 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
6375 fp->fw_sb_id, fp->igu_sb_id);
6376 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00006377 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
6378 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00006379 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006380
6381 /**
6382 * Configure classification DBs: Always enable Tx switching
6383 */
6384 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
6385
Ariel Eliorad5afc82013-01-01 05:22:26 +00006386 DP(NETIF_MSG_IFUP,
6387 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6388 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6389 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006390}
6391
Eric Dumazet1191cb82012-04-27 21:39:21 +00006392static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
6393{
6394 int i;
6395
6396 for (i = 1; i <= NUM_TX_RINGS; i++) {
6397 struct eth_tx_next_bd *tx_next_bd =
6398 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
6399
6400 tx_next_bd->addr_hi =
6401 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
6402 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6403 tx_next_bd->addr_lo =
6404 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
6405 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
6406 }
6407
Yuval Mintz639d65b2013-06-02 00:06:21 +00006408 *txdata->tx_cons_sb = cpu_to_le16(0);
6409
Eric Dumazet1191cb82012-04-27 21:39:21 +00006410 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
6411 txdata->tx_db.data.zero_fill1 = 0;
6412 txdata->tx_db.data.prod = 0;
6413
6414 txdata->tx_pkt_prod = 0;
6415 txdata->tx_pkt_cons = 0;
6416 txdata->tx_bd_prod = 0;
6417 txdata->tx_bd_cons = 0;
6418 txdata->tx_pkt = 0;
6419}
6420
Merav Sicron55c11942012-11-07 00:45:48 +00006421static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
6422{
6423 int i;
6424
6425 for_each_tx_queue_cnic(bp, i)
6426 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
6427}
Yuval Mintzd76a6112013-06-02 00:06:17 +00006428
Eric Dumazet1191cb82012-04-27 21:39:21 +00006429static void bnx2x_init_tx_rings(struct bnx2x *bp)
6430{
6431 int i;
6432 u8 cos;
6433
Merav Sicron55c11942012-11-07 00:45:48 +00006434 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00006435 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00006436 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00006437}
6438
stephen hemmingera8f47eb2014-01-09 22:20:11 -08006439static void bnx2x_init_fcoe_fp(struct bnx2x *bp)
6440{
6441 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
6442 unsigned long q_type = 0;
6443
6444 bnx2x_fcoe(bp, rx_queue) = BNX2X_NUM_ETH_QUEUES(bp);
6445 bnx2x_fcoe(bp, cl_id) = bnx2x_cnic_eth_cl_id(bp,
6446 BNX2X_FCOE_ETH_CL_ID_IDX);
6447 bnx2x_fcoe(bp, cid) = BNX2X_FCOE_ETH_CID(bp);
6448 bnx2x_fcoe(bp, fw_sb_id) = DEF_SB_ID;
6449 bnx2x_fcoe(bp, igu_sb_id) = bp->igu_dsb_id;
6450 bnx2x_fcoe(bp, rx_cons_sb) = BNX2X_FCOE_L2_RX_INDEX;
6451 bnx2x_init_txdata(bp, bnx2x_fcoe(bp, txdata_ptr[0]),
6452 fp->cid, FCOE_TXQ_IDX(bp), BNX2X_FCOE_L2_TX_INDEX,
6453 fp);
6454
6455 DP(NETIF_MSG_IFUP, "created fcoe tx data (fp index %d)\n", fp->index);
6456
6457 /* qZone id equals to FW (per path) client id */
6458 bnx2x_fcoe(bp, cl_qzone_id) = bnx2x_fp_qzone_id(fp);
6459 /* init shortcut */
6460 bnx2x_fcoe(bp, ustorm_rx_prods_offset) =
6461 bnx2x_rx_ustorm_prods_offset(fp);
6462
6463 /* Configure Queue State object */
6464 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
6465 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
6466
6467 /* No multi-CoS for FCoE L2 client */
6468 BUG_ON(fp->max_cos != 1);
6469
6470 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id,
6471 &fp->cid, 1, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
6472 bnx2x_sp_mapping(bp, q_rdata), q_type);
6473
6474 DP(NETIF_MSG_IFUP,
6475 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
6476 fp->index, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
6477 fp->igu_sb_id);
6478}
6479
Merav Sicron55c11942012-11-07 00:45:48 +00006480void bnx2x_nic_init_cnic(struct bnx2x *bp)
6481{
6482 if (!NO_FCOE(bp))
6483 bnx2x_init_fcoe_fp(bp);
6484
6485 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
6486 BNX2X_VF_ID_INVALID, false,
6487 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
6488
6489 /* ensure status block indices were read */
6490 rmb();
6491 bnx2x_init_rx_rings_cnic(bp);
6492 bnx2x_init_tx_rings_cnic(bp);
6493
6494 /* flush all */
6495 mb();
6496 mmiowb();
6497}
6498
Yuval Mintzecf01c22013-04-22 02:53:03 +00006499void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006500{
6501 int i;
6502
Yuval Mintzecf01c22013-04-22 02:53:03 +00006503 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006504 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006505 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006506
6507 /* ensure status block indices were read */
6508 rmb();
6509 bnx2x_init_rx_rings(bp);
6510 bnx2x_init_tx_rings(bp);
6511
Yuval Mintzecf01c22013-04-22 02:53:03 +00006512 if (IS_PF(bp)) {
6513 /* Initialize MOD_ABS interrupts */
6514 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6515 bp->common.shmem_base,
6516 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006517
Yuval Mintzecf01c22013-04-22 02:53:03 +00006518 /* initialize the default status block and sp ring */
6519 bnx2x_init_def_sb(bp);
6520 bnx2x_update_dsb_idx(bp);
6521 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006522 } else {
6523 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006524 }
6525}
Eilon Greenstein16119782009-03-02 07:59:27 +00006526
Yuval Mintzecf01c22013-04-22 02:53:03 +00006527void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6528{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006529 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006530 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006531 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006532 bnx2x_stats_init(bp);
6533
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006534 /* flush all before enabling interrupts */
6535 mb();
6536 mmiowb();
6537
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006538 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006539
6540 /* Check for SPIO5 */
6541 bnx2x_attn_int_deasserted0(bp,
6542 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6543 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006544}
6545
Yuval Mintzecf01c22013-04-22 02:53:03 +00006546/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006547static int bnx2x_gunzip_init(struct bnx2x *bp)
6548{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006549 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6550 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006551 if (bp->gunzip_buf == NULL)
6552 goto gunzip_nomem1;
6553
6554 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6555 if (bp->strm == NULL)
6556 goto gunzip_nomem2;
6557
David S. Miller7ab24bf2011-06-29 05:48:41 -07006558 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006559 if (bp->strm->workspace == NULL)
6560 goto gunzip_nomem3;
6561
6562 return 0;
6563
6564gunzip_nomem3:
6565 kfree(bp->strm);
6566 bp->strm = NULL;
6567
6568gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006569 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6570 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006571 bp->gunzip_buf = NULL;
6572
6573gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006574 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006575 return -ENOMEM;
6576}
6577
6578static void bnx2x_gunzip_end(struct bnx2x *bp)
6579{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006580 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006581 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006582 kfree(bp->strm);
6583 bp->strm = NULL;
6584 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006585
6586 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006587 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6588 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006589 bp->gunzip_buf = NULL;
6590 }
6591}
6592
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006593static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006594{
6595 int n, rc;
6596
6597 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006598 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6599 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006600 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006601 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006602
6603 n = 10;
6604
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006605#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006606
6607 if (zbuf[3] & FNAME)
6608 while ((zbuf[n++] != 0) && (n < len));
6609
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006610 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006611 bp->strm->avail_in = len - n;
6612 bp->strm->next_out = bp->gunzip_buf;
6613 bp->strm->avail_out = FW_BUF_SIZE;
6614
6615 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6616 if (rc != Z_OK)
6617 return rc;
6618
6619 rc = zlib_inflate(bp->strm, Z_FINISH);
6620 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006621 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6622 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006623
6624 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6625 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006626 netdev_err(bp->dev,
6627 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006628 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006629 bp->gunzip_outlen >>= 2;
6630
6631 zlib_inflateEnd(bp->strm);
6632
6633 if (rc == Z_STREAM_END)
6634 return 0;
6635
6636 return rc;
6637}
6638
6639/* nic load/unload */
6640
6641/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006642 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006643 */
6644
6645/* send a NIG loopback debug packet */
6646static void bnx2x_lb_pckt(struct bnx2x *bp)
6647{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006648 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006649
6650 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006651 wb_write[0] = 0x55555555;
6652 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006653 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006654 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006655
6656 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006657 wb_write[0] = 0x09000000;
6658 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006659 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006660 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006661}
6662
6663/* some of the internal memories
6664 * are not directly readable from the driver
6665 * to test them we send debug packets
6666 */
6667static int bnx2x_int_mem_test(struct bnx2x *bp)
6668{
6669 int factor;
6670 int count, i;
6671 u32 val = 0;
6672
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006673 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006674 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006675 else if (CHIP_REV_IS_EMUL(bp))
6676 factor = 200;
6677 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006678 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006680 /* Disable inputs of parser neighbor blocks */
6681 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6682 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6683 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006684 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006685
6686 /* Write 0 to parser credits for CFC search request */
6687 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6688
6689 /* send Ethernet packet */
6690 bnx2x_lb_pckt(bp);
6691
6692 /* TODO do i reset NIG statistic? */
6693 /* Wait until NIG register shows 1 packet of size 0x10 */
6694 count = 1000 * factor;
6695 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006696
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006697 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6698 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006699 if (val == 0x10)
6700 break;
6701
Yuval Mintz639d65b2013-06-02 00:06:21 +00006702 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006703 count--;
6704 }
6705 if (val != 0x10) {
6706 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6707 return -1;
6708 }
6709
6710 /* Wait until PRS register shows 1 packet */
6711 count = 1000 * factor;
6712 while (count) {
6713 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006714 if (val == 1)
6715 break;
6716
Yuval Mintz639d65b2013-06-02 00:06:21 +00006717 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006718 count--;
6719 }
6720 if (val != 0x1) {
6721 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6722 return -2;
6723 }
6724
6725 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006726 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006728 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006729 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006730 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6731 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006732
6733 DP(NETIF_MSG_HW, "part2\n");
6734
6735 /* Disable inputs of parser neighbor blocks */
6736 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6737 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6738 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006739 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006740
6741 /* Write 0 to parser credits for CFC search request */
6742 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6743
6744 /* send 10 Ethernet packets */
6745 for (i = 0; i < 10; i++)
6746 bnx2x_lb_pckt(bp);
6747
6748 /* Wait until NIG register shows 10 + 1
6749 packets of size 11*0x10 = 0xb0 */
6750 count = 1000 * factor;
6751 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006752
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006753 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6754 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006755 if (val == 0xb0)
6756 break;
6757
Yuval Mintz639d65b2013-06-02 00:06:21 +00006758 usleep_range(10000, 20000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006759 count--;
6760 }
6761 if (val != 0xb0) {
6762 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6763 return -3;
6764 }
6765
6766 /* Wait until PRS register shows 2 packets */
6767 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6768 if (val != 2)
6769 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6770
6771 /* Write 1 to parser credits for CFC search request */
6772 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6773
6774 /* Wait until PRS register shows 3 packets */
6775 msleep(10 * factor);
6776 /* Wait until NIG register shows 1 packet of size 0x10 */
6777 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6778 if (val != 3)
6779 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6780
6781 /* clear NIG EOP FIFO */
6782 for (i = 0; i < 11; i++)
6783 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6784 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6785 if (val != 1) {
6786 BNX2X_ERR("clear of NIG failed\n");
6787 return -4;
6788 }
6789
6790 /* Reset and init BRB, PRS, NIG */
6791 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6792 msleep(50);
6793 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6794 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006795 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6796 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006797 if (!CNIC_SUPPORT(bp))
6798 /* set NIC mode */
6799 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006800
6801 /* Enable inputs of parser neighbor blocks */
6802 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6803 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6804 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006805 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006806
6807 DP(NETIF_MSG_HW, "done\n");
6808
6809 return 0; /* OK */
6810}
6811
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006812static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813{
Yuval Mintzb343d002012-12-02 04:05:53 +00006814 u32 val;
6815
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006816 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006817 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006818 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6819 else
6820 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006821 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6822 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006823 /*
6824 * mask read length error interrupts in brb for parser
6825 * (parsing unit and 'checksum and crc' unit)
6826 * these errors are legal (PU reads fixed length and CAC can cause
6827 * read length error on truncated packets)
6828 */
6829 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006830 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6831 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6832 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6833 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6834 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006835/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6836/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006837 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6838 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6839 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006840/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6841/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006842 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6843 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6844 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6845 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006846/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6847/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006848
Yuval Mintzb343d002012-12-02 04:05:53 +00006849 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6850 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6851 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6852 if (!CHIP_IS_E1x(bp))
6853 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6854 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6855 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6856
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006857 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6858 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6859 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006860/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006861
6862 if (!CHIP_IS_E1x(bp))
6863 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6864 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6865
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6867 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006868/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006869 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006870}
6871
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006872static void bnx2x_reset_common(struct bnx2x *bp)
6873{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006874 u32 val = 0x1400;
6875
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006876 /* reset_common */
6877 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6878 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006879
6880 if (CHIP_IS_E3(bp)) {
6881 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6882 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6883 }
6884
6885 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6886}
6887
6888static void bnx2x_setup_dmae(struct bnx2x *bp)
6889{
6890 bp->dmae_ready = 0;
6891 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006892}
6893
Eilon Greenstein573f2032009-08-12 08:24:14 +00006894static void bnx2x_init_pxp(struct bnx2x *bp)
6895{
6896 u16 devctl;
6897 int r_order, w_order;
6898
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006899 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006900 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6901 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6902 if (bp->mrrs == -1)
6903 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6904 else {
6905 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6906 r_order = bp->mrrs;
6907 }
6908
6909 bnx2x_init_pxp_arb(bp, r_order, w_order);
6910}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006911
6912static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6913{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006914 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006915 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006916 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006917
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006918 if (BP_NOMCP(bp))
6919 return;
6920
6921 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006922 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6923 SHARED_HW_CFG_FAN_FAILURE_MASK;
6924
6925 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6926 is_required = 1;
6927
6928 /*
6929 * The fan failure mechanism is usually related to the PHY type since
6930 * the power consumption of the board is affected by the PHY. Currently,
6931 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6932 */
6933 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6934 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006935 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006936 bnx2x_fan_failure_det_req(
6937 bp,
6938 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006939 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006940 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006941 }
6942
6943 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6944
6945 if (is_required == 0)
6946 return;
6947
6948 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006949 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006950
6951 /* set to active low mode */
6952 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006953 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006954 REG_WR(bp, MISC_REG_SPIO_INT, val);
6955
6956 /* enable interrupt to signal the IGU */
6957 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006958 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006959 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6960}
6961
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006962void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006963{
6964 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6965 val &= ~IGU_PF_CONF_FUNC_EN;
6966
6967 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6968 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6969 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6970}
6971
Eric Dumazet1191cb82012-04-27 21:39:21 +00006972static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006973{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006974 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006975 /* Avoid common init in case MFW supports LFA */
6976 if (SHMEM2_RD(bp, size) >
6977 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6978 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006979 shmem_base[0] = bp->common.shmem_base;
6980 shmem2_base[0] = bp->common.shmem2_base;
6981 if (!CHIP_IS_E1x(bp)) {
6982 shmem_base[1] =
6983 SHMEM2_RD(bp, other_shmem_base_addr);
6984 shmem2_base[1] =
6985 SHMEM2_RD(bp, other_shmem2_base_addr);
6986 }
6987 bnx2x_acquire_phy_lock(bp);
6988 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6989 bp->common.chip_id);
6990 bnx2x_release_phy_lock(bp);
6991}
6992
Manish Chopra04860eb2014-09-02 04:31:25 -04006993static void bnx2x_config_endianity(struct bnx2x *bp, u32 val)
6994{
6995 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, val);
6996 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, val);
6997 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, val);
6998 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, val);
6999 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, val);
7000
7001 /* make sure this value is 0 */
7002 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
7003
7004 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, val);
7005 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, val);
7006 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, val);
7007 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, val);
7008}
7009
7010static void bnx2x_set_endianity(struct bnx2x *bp)
7011{
7012#ifdef __BIG_ENDIAN
7013 bnx2x_config_endianity(bp, 1);
7014#else
7015 bnx2x_config_endianity(bp, 0);
7016#endif
7017}
7018
7019static void bnx2x_reset_endianity(struct bnx2x *bp)
7020{
7021 bnx2x_config_endianity(bp, 0);
7022}
7023
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007024/**
7025 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
7026 *
7027 * @bp: driver handle
7028 */
7029static int bnx2x_init_hw_common(struct bnx2x *bp)
7030{
7031 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007032
Merav Sicron51c1a582012-03-18 10:33:38 +00007033 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007034
David S. Miller823dcd22011-08-20 10:39:12 -07007035 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00007036 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07007037 * registers while we're resetting the chip
7038 */
David S. Miller8decf862011-09-22 03:23:13 -04007039 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07007040
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00007041 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007042 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007043
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007044 val = 0xfffc;
7045 if (CHIP_IS_E3(bp)) {
7046 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
7047 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
7048 }
7049 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007050
David S. Miller8decf862011-09-22 03:23:13 -04007051 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07007052
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007053 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
7054
7055 if (!CHIP_IS_E1x(bp)) {
7056 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007057
7058 /**
7059 * 4-port mode or 2-port mode we need to turn of master-enable
7060 * for everyone, after that, turn it back on for self.
7061 * so, we disregard multi-function or not, and always disable
7062 * for all functions on the given path, this means 0,2,4,6 for
7063 * path 0 and 1,3,5,7 for path 1
7064 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007065 for (abs_func_id = BP_PATH(bp);
7066 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
7067 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007068 REG_WR(bp,
7069 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
7070 1);
7071 continue;
7072 }
7073
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007074 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007075 /* clear pf enable */
7076 bnx2x_pf_disable(bp);
7077 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7078 }
7079 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007080
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007081 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007082 if (CHIP_IS_E1(bp)) {
7083 /* enable HW interrupt from PXP on USDM overflow
7084 bit 16 on INT_MASK_0 */
7085 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007086 }
7087
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007088 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007089 bnx2x_init_pxp(bp);
Manish Chopra04860eb2014-09-02 04:31:25 -04007090 bnx2x_set_endianity(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007091 bnx2x_ilt_init_page_size(bp, INITOP_SET);
7092
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007093 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
7094 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007095
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007096 /* let the HW do it's magic ... */
7097 msleep(100);
7098 /* finish PXP init */
7099 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
7100 if (val != 1) {
7101 BNX2X_ERR("PXP2 CFG failed\n");
7102 return -EBUSY;
7103 }
7104 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
7105 if (val != 1) {
7106 BNX2X_ERR("PXP2 RD_INIT failed\n");
7107 return -EBUSY;
7108 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007109
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007110 /* Timers bug workaround E2 only. We need to set the entire ILT to
7111 * have entries with value "0" and valid bit on.
7112 * This needs to be done by the first PF that is loaded in a path
7113 * (i.e. common phase)
7114 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007115 if (!CHIP_IS_E1x(bp)) {
7116/* In E2 there is a bug in the timers block that can cause function 6 / 7
7117 * (i.e. vnic3) to start even if it is marked as "scan-off".
7118 * This occurs when a different function (func2,3) is being marked
7119 * as "scan-off". Real-life scenario for example: if a driver is being
7120 * load-unloaded while func6,7 are down. This will cause the timer to access
7121 * the ilt, translate to a logical address and send a request to read/write.
7122 * Since the ilt for the function that is down is not valid, this will cause
7123 * a translation error which is unrecoverable.
7124 * The Workaround is intended to make sure that when this happens nothing fatal
7125 * will occur. The workaround:
7126 * 1. First PF driver which loads on a path will:
7127 * a. After taking the chip out of reset, by using pretend,
7128 * it will write "0" to the following registers of
7129 * the other vnics.
7130 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
7131 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
7132 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
7133 * And for itself it will write '1' to
7134 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
7135 * dmae-operations (writing to pram for example.)
7136 * note: can be done for only function 6,7 but cleaner this
7137 * way.
7138 * b. Write zero+valid to the entire ILT.
7139 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
7140 * VNIC3 (of that port). The range allocated will be the
7141 * entire ILT. This is needed to prevent ILT range error.
7142 * 2. Any PF driver load flow:
7143 * a. ILT update with the physical addresses of the allocated
7144 * logical pages.
7145 * b. Wait 20msec. - note that this timeout is needed to make
7146 * sure there are no requests in one of the PXP internal
7147 * queues with "old" ILT addresses.
7148 * c. PF enable in the PGLC.
7149 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00007150 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007151 * e. PF enable in the CFC (WEAK + STRONG)
7152 * f. Timers scan enable
7153 * 3. PF driver unload flow:
7154 * a. Clear the Timers scan_en.
7155 * b. Polling for scan_on=0 for that PF.
7156 * c. Clear the PF enable bit in the PXP.
7157 * d. Clear the PF enable in the CFC (WEAK + STRONG)
7158 * e. Write zero+valid to all ILT entries (The valid bit must
7159 * stay set)
7160 * f. If this is VNIC 3 of a port then also init
7161 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007162 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007163 *
7164 * Notes:
7165 * Currently the PF error in the PGLC is non recoverable.
7166 * In the future the there will be a recovery routine for this error.
7167 * Currently attention is masked.
7168 * Having an MCP lock on the load/unload process does not guarantee that
7169 * there is no Timer disable during Func6/7 enable. This is because the
7170 * Timers scan is currently being cleared by the MCP on FLR.
7171 * Step 2.d can be done only for PF6/7 and the driver can also check if
7172 * there is error before clearing it. But the flow above is simpler and
7173 * more general.
7174 * All ILT entries are written by zero+valid and not just PF6/7
7175 * ILT entries since in the future the ILT entries allocation for
7176 * PF-s might be dynamic.
7177 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007178 struct ilt_client_info ilt_cli;
7179 struct bnx2x_ilt ilt;
7180 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
7181 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
7182
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04007183 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007184 ilt_cli.start = 0;
7185 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
7186 ilt_cli.client_num = ILT_CLIENT_TM;
7187
7188 /* Step 1: set zeroes to all ilt page entries with valid bit on
7189 * Step 2: set the timers first/last ilt entry to point
7190 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00007191 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007192 *
7193 * both steps performed by call to bnx2x_ilt_client_init_op()
7194 * with dummy TM client
7195 *
7196 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
7197 * and his brother are split registers
7198 */
7199 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
7200 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
7201 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
7202
7203 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
7204 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
7205 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
7206 }
7207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007208 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
7209 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007210
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007211 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007212 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
7213 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007214 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007215
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007216 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007217
7218 /* let the HW do it's magic ... */
7219 do {
7220 msleep(200);
7221 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
7222 } while (factor-- && (val != 1));
7223
7224 if (val != 1) {
7225 BNX2X_ERR("ATC_INIT failed\n");
7226 return -EBUSY;
7227 }
7228 }
7229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007230 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007231
Ariel Eliorb56e9672013-01-01 05:22:32 +00007232 bnx2x_iov_init_dmae(bp);
7233
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007234 /* clean the DMAE memory */
7235 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007236 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007238 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
7239
7240 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
7241
7242 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
7243
7244 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007245
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007246 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
7247 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
7248 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
7249 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
7250
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007251 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00007252
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007253 /* QM queues pointers table */
7254 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00007255
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007256 /* soft reset pulse */
7257 REG_WR(bp, QM_REG_SOFT_RESET, 1);
7258 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007259
Merav Sicron55c11942012-11-07 00:45:48 +00007260 if (CNIC_SUPPORT(bp))
7261 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007262
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007263 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Ariel Eliorb9871bc2013-09-04 14:09:21 +03007264
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007265 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007266 /* enable hw interrupt from doorbell Q */
7267 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007268
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007269 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007270
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007271 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08007272 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007273
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007274 if (!CHIP_IS_E1(bp))
7275 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
7276
Barak Witkowskia3348722012-04-23 03:04:46 +00007277 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
7278 if (IS_MF_AFEX(bp)) {
7279 /* configure that VNTag and VLAN headers must be
7280 * received in afex mode
7281 */
7282 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
7283 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
7284 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
7285 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
7286 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
7287 } else {
7288 /* Bit-map indicating which L2 hdrs may appear
7289 * after the basic Ethernet header
7290 */
7291 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
7292 bp->path_has_ovlan ? 7 : 6);
7293 }
7294 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007295
7296 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
7297 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
7298 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
7299 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
7300
7301 if (!CHIP_IS_E1x(bp)) {
7302 /* reset VFC memories */
7303 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7304 VFC_MEMORIES_RST_REG_CAM_RST |
7305 VFC_MEMORIES_RST_REG_RAM_RST);
7306 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
7307 VFC_MEMORIES_RST_REG_CAM_RST |
7308 VFC_MEMORIES_RST_REG_RAM_RST);
7309
7310 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007311 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007312
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007313 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
7314 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
7315 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
7316 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007318 /* sync semi rtc */
7319 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
7320 0x80000000);
7321 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
7322 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007323
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007324 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
7325 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
7326 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007327
Barak Witkowskia3348722012-04-23 03:04:46 +00007328 if (!CHIP_IS_E1x(bp)) {
7329 if (IS_MF_AFEX(bp)) {
7330 /* configure that VNTag and VLAN headers must be
7331 * sent in afex mode
7332 */
7333 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
7334 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
7335 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
7336 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
7337 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
7338 } else {
7339 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
7340 bp->path_has_ovlan ? 7 : 6);
7341 }
7342 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007343
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007344 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007345
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007346 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
7347
Merav Sicron55c11942012-11-07 00:45:48 +00007348 if (CNIC_SUPPORT(bp)) {
7349 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
7350 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
7351 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
7352 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
7353 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
7354 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
7355 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
7356 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
7357 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
7358 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
7359 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007361
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007362 if (sizeof(union cdu_context) != 1024)
7363 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00007364 dev_alert(&bp->pdev->dev,
7365 "please adjust the size of cdu_context(%ld)\n",
7366 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007367
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007368 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007369 val = (4 << 24) + (0 << 12) + 1024;
7370 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007371
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007372 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007373 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007374 /* enable context validation interrupt from CFC */
7375 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
7376
7377 /* set the thresholds to prevent CFC/CDU race */
7378 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007379
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007380 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007381
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007382 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007383 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
7384
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007385 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
7386 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007387
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007388 /* Reset PCIE errors for debug */
7389 REG_WR(bp, 0x2814, 0xffffffff);
7390 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007391
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007392 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007393 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
7394 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
7395 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
7396 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
7397 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
7398 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
7399 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
7400 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
7401 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
7402 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
7403 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
7404 }
7405
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007406 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007407 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007408 /* in E3 this done in per-port section */
7409 if (!CHIP_IS_E3(bp))
7410 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
7411 }
7412 if (CHIP_IS_E1H(bp))
7413 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007414 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007415
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007416 if (CHIP_REV_IS_SLOW(bp))
7417 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007418
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007419 /* finish CFC init */
7420 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
7421 if (val != 1) {
7422 BNX2X_ERR("CFC LL_INIT failed\n");
7423 return -EBUSY;
7424 }
7425 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
7426 if (val != 1) {
7427 BNX2X_ERR("CFC AC_INIT failed\n");
7428 return -EBUSY;
7429 }
7430 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
7431 if (val != 1) {
7432 BNX2X_ERR("CFC CAM_INIT failed\n");
7433 return -EBUSY;
7434 }
7435 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007436
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007437 if (CHIP_IS_E1(bp)) {
7438 /* read NIG statistic
7439 to see if this is our first up since powerup */
7440 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
7441 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007442
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007443 /* do internal memory self test */
7444 if ((val == 0) && bnx2x_int_mem_test(bp)) {
7445 BNX2X_ERR("internal mem self test failed\n");
7446 return -EBUSY;
7447 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007448 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007449
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00007450 bnx2x_setup_fan_failure_detection(bp);
7451
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007452 /* clear PXP2 attentions */
7453 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007454
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007455 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00007456 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007457
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007458 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007459 if (CHIP_IS_E1x(bp))
7460 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07007461 } else
7462 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
7463
Yuval Mintz230d00e2015-07-22 09:16:25 +03007464 if (SHMEM2_HAS(bp, netproc_fw_ver))
7465 SHMEM2_WR(bp, netproc_fw_ver, REG_RD(bp, XSEM_REG_PRAM));
7466
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007467 return 0;
7468}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007470/**
7471 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
7472 *
7473 * @bp: driver handle
7474 */
7475static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
7476{
7477 int rc = bnx2x_init_hw_common(bp);
7478
7479 if (rc)
7480 return rc;
7481
7482 /* In E2 2-PORT mode, same ext phy is used for the two paths */
7483 if (!BP_NOMCP(bp))
7484 bnx2x__common_init_phy(bp);
7485
7486 return 0;
7487}
7488
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007489static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007490{
7491 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00007493 u32 low, high;
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007494 u32 val, reg;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007495
Merav Sicron51c1a582012-03-18 10:33:38 +00007496 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007497
7498 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007500 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7501 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7502 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07007503
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007504 /* Timers bug workaround: disables the pf_master bit in pglue at
7505 * common phase, we need to enable it here before any dmae access are
7506 * attempted. Therefore we manually added the enable-master to the
7507 * port phase (it also happens in the function phase)
7508 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007509 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007510 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7511
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007512 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7513 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7514 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
7515 bnx2x_init_block(bp, BLOCK_QM, init_phase);
7516
7517 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7518 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7519 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7520 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007521
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007522 /* QM cid (connection) count */
7523 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007524
Merav Sicron55c11942012-11-07 00:45:48 +00007525 if (CNIC_SUPPORT(bp)) {
7526 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7527 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7528 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7529 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007530
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007531 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007532
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007533 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7534
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007535 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007536
7537 if (IS_MF(bp))
7538 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7539 else if (bp->dev->mtu > 4096) {
7540 if (bp->flags & ONE_PORT_FLAG)
7541 low = 160;
7542 else {
7543 val = bp->dev->mtu;
7544 /* (24*1024 + val*4)/256 */
7545 low = 96 + (val/64) +
7546 ((val % 64) ? 1 : 0);
7547 }
7548 } else
7549 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7550 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007551 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7552 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7553 }
7554
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007555 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007556 REG_WR(bp, (BP_PORT(bp) ?
7557 BRB1_REG_MAC_GUARANTIED_1 :
7558 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007560 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007561 if (CHIP_IS_E3B0(bp)) {
7562 if (IS_MF_AFEX(bp)) {
7563 /* configure headers for AFEX mode */
7564 REG_WR(bp, BP_PORT(bp) ?
7565 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7566 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7567 REG_WR(bp, BP_PORT(bp) ?
7568 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7569 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7570 REG_WR(bp, BP_PORT(bp) ?
7571 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7572 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7573 } else {
7574 /* Ovlan exists only if we are in multi-function +
7575 * switch-dependent mode, in switch-independent there
7576 * is no ovlan headers
7577 */
7578 REG_WR(bp, BP_PORT(bp) ?
7579 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7580 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7581 (bp->path_has_ovlan ? 7 : 6));
7582 }
7583 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007584
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007585 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7586 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7587 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7588 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7589
7590 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7591 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7592 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7593 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7594
7595 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7596 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7597
7598 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7599
7600 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007601 /* configure PBF to work without PAUSE mtu 9000 */
7602 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007603
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007604 /* update threshold */
7605 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7606 /* update init credit */
7607 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007608
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007609 /* probe changes */
7610 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7611 udelay(50);
7612 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7613 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007614
Merav Sicron55c11942012-11-07 00:45:48 +00007615 if (CNIC_SUPPORT(bp))
7616 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7617
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007618 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7619 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007620
7621 if (CHIP_IS_E1(bp)) {
7622 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7623 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7624 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007625 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007626
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007627 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007628
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007629 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007630 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007631 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7632 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007633 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007634 val = IS_MF(bp) ? 0xF7 : 0x7;
7635 /* Enable DCBX attention for all but E1 */
7636 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7637 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007638
Dmitry Kravkov4293b9f2013-10-20 16:51:33 +02007639 /* SCPAD_PARITY should NOT trigger close the gates */
7640 reg = port ? MISC_REG_AEU_ENABLE4_NIG_1 : MISC_REG_AEU_ENABLE4_NIG_0;
7641 REG_WR(bp, reg,
7642 REG_RD(bp, reg) &
7643 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7644
7645 reg = port ? MISC_REG_AEU_ENABLE4_PXP_1 : MISC_REG_AEU_ENABLE4_PXP_0;
7646 REG_WR(bp, reg,
7647 REG_RD(bp, reg) &
7648 ~AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY);
7649
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007650 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007652 if (!CHIP_IS_E1x(bp)) {
7653 /* Bit-map indicating which L2 hdrs may appear after the
7654 * basic Ethernet header
7655 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007656 if (IS_MF_AFEX(bp))
7657 REG_WR(bp, BP_PORT(bp) ?
7658 NIG_REG_P1_HDRS_AFTER_BASIC :
7659 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7660 else
7661 REG_WR(bp, BP_PORT(bp) ?
7662 NIG_REG_P1_HDRS_AFTER_BASIC :
7663 NIG_REG_P0_HDRS_AFTER_BASIC,
7664 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007665
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007666 if (CHIP_IS_E3(bp))
7667 REG_WR(bp, BP_PORT(bp) ?
7668 NIG_REG_LLH1_MF_MODE :
7669 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7670 }
7671 if (!CHIP_IS_E3(bp))
7672 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007673
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007674 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007675 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007676 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007677 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007679 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007680 val = 0;
7681 switch (bp->mf_mode) {
7682 case MULTI_FUNCTION_SD:
7683 val = 1;
7684 break;
7685 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007686 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007687 val = 2;
7688 break;
7689 }
7690
7691 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7692 NIG_REG_LLH0_CLS_TYPE), val);
7693 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007694 {
7695 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7696 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7697 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7698 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007699 }
7700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007701 /* If SPIO5 is set to generate interrupts, enable it for this port */
7702 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007703 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007704 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7705 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7706 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007707 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007708 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007709 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007710
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007711 return 0;
7712}
7713
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007714static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7715{
7716 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007717 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007718
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007719 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007720 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007721 else
7722 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007723
Yuval Mintz32d68de2012-04-03 18:41:24 +00007724 wb_write[0] = ONCHIP_ADDR1(addr);
7725 wb_write[1] = ONCHIP_ADDR2(addr);
7726 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007727}
7728
Ariel Eliorb56e9672013-01-01 05:22:32 +00007729void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007730{
7731 u32 data, ctl, cnt = 100;
7732 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7733 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7734 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7735 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007736 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007737 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7738
7739 /* Not supported in BC mode */
7740 if (CHIP_INT_MODE_IS_BC(bp))
7741 return;
7742
7743 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7744 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7745 IGU_REGULAR_CLEANUP_SET |
7746 IGU_REGULAR_BCLEANUP;
7747
7748 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7749 func_encode << IGU_CTRL_REG_FID_SHIFT |
7750 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7751
7752 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7753 data, igu_addr_data);
7754 REG_WR(bp, igu_addr_data, data);
7755 mmiowb();
7756 barrier();
7757 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7758 ctl, igu_addr_ctl);
7759 REG_WR(bp, igu_addr_ctl, ctl);
7760 mmiowb();
7761 barrier();
7762
7763 /* wait for clean up to finish */
7764 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7765 msleep(20);
7766
Eric Dumazet1191cb82012-04-27 21:39:21 +00007767 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7768 DP(NETIF_MSG_HW,
7769 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7770 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7771 }
7772}
7773
7774static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007775{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007776 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007777}
7778
Eric Dumazet1191cb82012-04-27 21:39:21 +00007779static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007780{
7781 u32 i, base = FUNC_ILT_BASE(func);
7782 for (i = base; i < base + ILT_PER_FUNC; i++)
7783 bnx2x_ilt_wr(bp, i, 0);
7784}
7785
Merav Sicron910cc722012-11-11 03:56:08 +00007786static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007787{
7788 int port = BP_PORT(bp);
7789 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7790 /* T1 hash bits value determines the T1 number of entries */
7791 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7792}
7793
7794static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7795{
7796 int rc;
7797 struct bnx2x_func_state_params func_params = {NULL};
7798 struct bnx2x_func_switch_update_params *switch_update_params =
7799 &func_params.params.switch_update;
7800
7801 /* Prepare parameters for function state transitions */
7802 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7803 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7804
7805 func_params.f_obj = &bp->func_obj;
7806 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7807
7808 /* Function parameters */
Dmitry Kravkove42780b2014-08-17 16:47:43 +03007809 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND_CHNG,
7810 &switch_update_params->changes);
7811 if (suspend)
7812 __set_bit(BNX2X_F_UPDATE_TX_SWITCH_SUSPEND,
7813 &switch_update_params->changes);
Merav Sicron55c11942012-11-07 00:45:48 +00007814
7815 rc = bnx2x_func_state_change(bp, &func_params);
7816
7817 return rc;
7818}
7819
Merav Sicron910cc722012-11-11 03:56:08 +00007820static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007821{
7822 int rc, i, port = BP_PORT(bp);
7823 int vlan_en = 0, mac_en[NUM_MACS];
7824
Merav Sicron55c11942012-11-07 00:45:48 +00007825 /* Close input from network */
7826 if (bp->mf_mode == SINGLE_FUNCTION) {
7827 bnx2x_set_rx_filter(&bp->link_params, 0);
7828 } else {
7829 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7830 NIG_REG_LLH0_FUNC_EN);
7831 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7832 NIG_REG_LLH0_FUNC_EN, 0);
7833 for (i = 0; i < NUM_MACS; i++) {
7834 mac_en[i] = REG_RD(bp, port ?
7835 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7836 4 * i) :
7837 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7838 4 * i));
7839 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7840 4 * i) :
7841 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7842 }
7843 }
7844
7845 /* Close BMC to host */
7846 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7847 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7848
7849 /* Suspend Tx switching to the PF. Completion of this ramrod
7850 * further guarantees that all the packets of that PF / child
7851 * VFs in BRB were processed by the Parser, so it is safe to
7852 * change the NIC_MODE register.
7853 */
7854 rc = bnx2x_func_switch_update(bp, 1);
7855 if (rc) {
7856 BNX2X_ERR("Can't suspend tx-switching!\n");
7857 return rc;
7858 }
7859
7860 /* Change NIC_MODE register */
7861 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7862
7863 /* Open input from network */
7864 if (bp->mf_mode == SINGLE_FUNCTION) {
7865 bnx2x_set_rx_filter(&bp->link_params, 1);
7866 } else {
7867 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7868 NIG_REG_LLH0_FUNC_EN, vlan_en);
7869 for (i = 0; i < NUM_MACS; i++) {
7870 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7871 4 * i) :
7872 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7873 mac_en[i]);
7874 }
7875 }
7876
7877 /* Enable BMC to host */
7878 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7879 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7880
7881 /* Resume Tx switching to the PF */
7882 rc = bnx2x_func_switch_update(bp, 0);
7883 if (rc) {
7884 BNX2X_ERR("Can't resume tx-switching!\n");
7885 return rc;
7886 }
7887
7888 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7889 return 0;
7890}
7891
7892int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7893{
7894 int rc;
7895
7896 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7897
7898 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007899 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007900 bnx2x_init_searcher(bp);
7901
7902 /* Reset NIC mode */
7903 rc = bnx2x_reset_nic_mode(bp);
7904 if (rc)
7905 BNX2X_ERR("Can't change NIC mode!\n");
7906 return rc;
7907 }
7908
7909 return 0;
7910}
7911
Yuval Mintzda254fb2015-04-01 10:02:20 +03007912/* previous driver DMAE transaction may have occurred when pre-boot stage ended
7913 * and boot began, or when kdump kernel was loaded. Either case would invalidate
7914 * the addresses of the transaction, resulting in was-error bit set in the pci
7915 * causing all hw-to-host pcie transactions to timeout. If this happened we want
7916 * to clear the interrupt which detected this from the pglueb and the was done
7917 * bit
7918 */
7919static void bnx2x_clean_pglue_errors(struct bnx2x *bp)
7920{
7921 if (!CHIP_IS_E1x(bp))
7922 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
7923 1 << BP_ABS_FUNC(bp));
7924}
7925
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007926static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007927{
7928 int port = BP_PORT(bp);
7929 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007930 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007931 struct bnx2x_ilt *ilt = BP_ILT(bp);
7932 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007933 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007934 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007935 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007936
Merav Sicron51c1a582012-03-18 10:33:38 +00007937 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007938
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007939 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007940 if (!CHIP_IS_E1x(bp)) {
7941 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007942 if (rc) {
7943 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007944 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007945 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007946 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007947
Eilon Greenstein8badd272009-02-12 08:36:15 +00007948 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007949 if (bp->common.int_block == INT_BLOCK_HC) {
7950 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7951 val = REG_RD(bp, addr);
7952 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7953 REG_WR(bp, addr, val);
7954 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007956 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7957 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7958
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007959 ilt = BP_ILT(bp);
7960 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007961
Ariel Elior290ca2b2013-01-01 05:22:31 +00007962 if (IS_SRIOV(bp))
7963 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7964 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7965
7966 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7967 * those of the VFs, so start line should be reset
7968 */
7969 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007970 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007971 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007972 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007973 bp->context[i].cxt_mapping;
7974 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007975 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007976
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007977 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007978
Merav Sicron55c11942012-11-07 00:45:48 +00007979 if (!CONFIGURE_NIC_MODE(bp)) {
7980 bnx2x_init_searcher(bp);
7981 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7982 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7983 } else {
7984 /* Set NIC mode */
7985 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Yuval Mintz6bf07b82013-06-02 00:06:20 +00007986 DP(NETIF_MSG_IFUP, "NIC MODE configured\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007987 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007988
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007989 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007990 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7991
7992 /* Turn on a single ISR mode in IGU if driver is going to use
7993 * INT#x or MSI
7994 */
7995 if (!(bp->flags & USING_MSIX_FLAG))
7996 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7997 /*
7998 * Timers workaround bug: function init part.
7999 * Need to wait 20msec after initializing ILT,
8000 * needed to make sure there are no requests in
8001 * one of the PXP internal queues with "old" ILT addresses
8002 */
8003 msleep(20);
8004 /*
8005 * Master enable - Due to WB DMAE writes performed before this
8006 * register is re-initialized as part of the regular function
8007 * init
8008 */
8009 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
8010 /* Enable the function in IGU */
8011 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
8012 }
8013
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008014 bp->dmae_ready = 1;
8015
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008016 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008017
Yuval Mintzda254fb2015-04-01 10:02:20 +03008018 bnx2x_clean_pglue_errors(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008019
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008020 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
8021 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
8022 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
8023 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
8024 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
8025 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
8026 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
8027 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
8028 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
8029 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
8030 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
8031 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
8032 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008033
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008034 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008035 REG_WR(bp, QM_REG_PF_EN, 1);
8036
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008037 if (!CHIP_IS_E1x(bp)) {
8038 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8039 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8040 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8041 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
8042 }
8043 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008045 bnx2x_init_block(bp, BLOCK_TM, init_phase);
8046 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorc19d65c2013-09-09 14:51:27 +03008047 REG_WR(bp, DORQ_REG_MODE_ACT, 1); /* no dpm */
Ariel Eliorb56e9672013-01-01 05:22:32 +00008048
8049 bnx2x_iov_init_dq(bp);
8050
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008051 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
8052 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
8053 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
8054 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
8055 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
8056 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
8057 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
8058 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
8059 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
8060 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008061 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
8062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008063 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008065 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008067 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008068 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
8069
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00008070 if (IS_MF(bp)) {
Yuval Mintz76096472014-09-17 16:24:37 +03008071 if (!(IS_MF_UFP(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) {
8072 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port * 8, 1);
8073 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port * 8,
8074 bp->mf_ov);
8075 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008076 }
8077
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008078 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008079
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008080 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008081 if (bp->common.int_block == INT_BLOCK_HC) {
8082 if (CHIP_IS_E1H(bp)) {
8083 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8084
8085 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8086 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8087 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008088 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008089
8090 } else {
8091 int num_segs, sb_idx, prod_offset;
8092
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008093 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
8094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008095 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008096 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8097 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8098 }
8099
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008100 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008101
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008102 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008103 int dsb_idx = 0;
8104 /**
8105 * Producer memory:
8106 * E2 mode: address 0-135 match to the mapping memory;
8107 * 136 - PF0 default prod; 137 - PF1 default prod;
8108 * 138 - PF2 default prod; 139 - PF3 default prod;
8109 * 140 - PF0 attn prod; 141 - PF1 attn prod;
8110 * 142 - PF2 attn prod; 143 - PF3 attn prod;
8111 * 144-147 reserved.
8112 *
8113 * E1.5 mode - In backward compatible mode;
8114 * for non default SB; each even line in the memory
8115 * holds the U producer and each odd line hold
8116 * the C producer. The first 128 producers are for
8117 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
8118 * producers are for the DSB for each PF.
8119 * Each PF has five segments: (the order inside each
8120 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
8121 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
8122 * 144-147 attn prods;
8123 */
8124 /* non-default-status-blocks */
8125 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8126 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
8127 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
8128 prod_offset = (bp->igu_base_sb + sb_idx) *
8129 num_segs;
8130
8131 for (i = 0; i < num_segs; i++) {
8132 addr = IGU_REG_PROD_CONS_MEMORY +
8133 (prod_offset + i) * 4;
8134 REG_WR(bp, addr, 0);
8135 }
8136 /* send consumer update with value 0 */
8137 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
8138 USTORM_ID, 0, IGU_INT_NOP, 1);
8139 bnx2x_igu_clear_sb(bp,
8140 bp->igu_base_sb + sb_idx);
8141 }
8142
8143 /* default-status-blocks */
8144 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
8145 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
8146
8147 if (CHIP_MODE_IS_4_PORT(bp))
8148 dsb_idx = BP_FUNC(bp);
8149 else
David S. Miller8decf862011-09-22 03:23:13 -04008150 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008151
8152 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
8153 IGU_BC_BASE_DSB_PROD + dsb_idx :
8154 IGU_NORM_BASE_DSB_PROD + dsb_idx);
8155
David S. Miller8decf862011-09-22 03:23:13 -04008156 /*
8157 * igu prods come in chunks of E1HVN_MAX (4) -
8158 * does not matters what is the current chip mode
8159 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008160 for (i = 0; i < (num_segs * E1HVN_MAX);
8161 i += E1HVN_MAX) {
8162 addr = IGU_REG_PROD_CONS_MEMORY +
8163 (prod_offset + i)*4;
8164 REG_WR(bp, addr, 0);
8165 }
8166 /* send consumer update with 0 */
8167 if (CHIP_INT_MODE_IS_BC(bp)) {
8168 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8169 USTORM_ID, 0, IGU_INT_NOP, 1);
8170 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8171 CSTORM_ID, 0, IGU_INT_NOP, 1);
8172 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8173 XSTORM_ID, 0, IGU_INT_NOP, 1);
8174 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8175 TSTORM_ID, 0, IGU_INT_NOP, 1);
8176 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8177 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8178 } else {
8179 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8180 USTORM_ID, 0, IGU_INT_NOP, 1);
8181 bnx2x_ack_sb(bp, bp->igu_dsb_id,
8182 ATTENTION_ID, 0, IGU_INT_NOP, 1);
8183 }
8184 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
8185
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008186 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008187 rf-tool supports split-68 const */
8188 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
8189 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
8190 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
8191 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
8192 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
8193 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
8194 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008195 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008196
Eliezer Tamirc14423f2008-02-28 11:49:42 -08008197 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008198 REG_WR(bp, 0x2114, 0xffffffff);
8199 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008200
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008201 if (CHIP_IS_E1x(bp)) {
8202 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
8203 main_mem_base = HC_REG_MAIN_MEMORY +
8204 BP_PORT(bp) * (main_mem_size * 4);
8205 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
8206 main_mem_width = 8;
8207
8208 val = REG_RD(bp, main_mem_prty_clr);
8209 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00008210 DP(NETIF_MSG_HW,
8211 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
8212 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00008213
8214 /* Clear "false" parity errors in MSI-X table */
8215 for (i = main_mem_base;
8216 i < main_mem_base + main_mem_size * 4;
8217 i += main_mem_width) {
8218 bnx2x_read_dmae(bp, i, main_mem_width / 4);
8219 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
8220 i, main_mem_width / 4);
8221 }
8222 /* Clear HC parity attention */
8223 REG_RD(bp, main_mem_prty_clr);
8224 }
8225
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008226#ifdef BNX2X_STOP_ON_ERROR
8227 /* Enable STORMs SP logging */
8228 REG_WR8(bp, BAR_USTRORM_INTMEM +
8229 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8230 REG_WR8(bp, BAR_TSTRORM_INTMEM +
8231 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8232 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8233 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8234 REG_WR8(bp, BAR_XSTRORM_INTMEM +
8235 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
8236#endif
8237
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00008238 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008239
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008240 return 0;
8241}
8242
Merav Sicron55c11942012-11-07 00:45:48 +00008243void bnx2x_free_mem_cnic(struct bnx2x *bp)
8244{
8245 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
8246
8247 if (!CHIP_IS_E1x(bp))
8248 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
8249 sizeof(struct host_hc_status_block_e2));
8250 else
8251 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
8252 sizeof(struct host_hc_status_block_e1x));
8253
8254 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8255}
8256
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008257void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008258{
Merav Sicrona0529972012-06-19 07:48:25 +00008259 int i;
8260
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008261 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
8262 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
8263
Ariel Eliorb4cddbd2013-08-28 01:13:03 +03008264 if (IS_VF(bp))
8265 return;
8266
8267 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
8268 sizeof(struct host_sp_status_block));
8269
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008270 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008271 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008272
Merav Sicrona0529972012-06-19 07:48:25 +00008273 for (i = 0; i < L2_ILT_LINES(bp); i++)
8274 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
8275 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008276 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
8277
8278 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008279
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008280 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008281
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008282 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
8283 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00008284
Yuval Mintz05952242013-05-01 04:27:58 +00008285 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
8286
Yuval Mintz580d9d02013-01-23 03:21:51 +00008287 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008288}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008289
Merav Sicron55c11942012-11-07 00:45:48 +00008290int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008291{
Joe Perchescd2b0382014-02-20 13:25:51 -08008292 if (!CHIP_IS_E1x(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008293 /* size = the status block + ramrod buffers */
Joe Perchescd2b0382014-02-20 13:25:51 -08008294 bp->cnic_sb.e2_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8295 sizeof(struct host_hc_status_block_e2));
8296 if (!bp->cnic_sb.e2_sb)
8297 goto alloc_mem_err;
8298 } else {
8299 bp->cnic_sb.e1x_sb = BNX2X_PCI_ALLOC(&bp->cnic_sb_mapping,
8300 sizeof(struct host_hc_status_block_e1x));
8301 if (!bp->cnic_sb.e1x_sb)
8302 goto alloc_mem_err;
8303 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008304
Joe Perchescd2b0382014-02-20 13:25:51 -08008305 if (CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008306 /* allocate searcher T2 table, as it wasn't allocated before */
Joe Perchescd2b0382014-02-20 13:25:51 -08008307 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8308 if (!bp->t2)
8309 goto alloc_mem_err;
8310 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008311
Merav Sicron55c11942012-11-07 00:45:48 +00008312 /* write address to which L5 should insert its values */
8313 bp->cnic_eth_dev.addr_drv_info_to_mcp =
8314 &bp->slowpath->drv_info_to_mcp;
8315
8316 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
8317 goto alloc_mem_err;
8318
8319 return 0;
8320
8321alloc_mem_err:
8322 bnx2x_free_mem_cnic(bp);
8323 BNX2X_ERR("Can't allocate memory\n");
8324 return -ENOMEM;
8325}
8326
8327int bnx2x_alloc_mem(struct bnx2x *bp)
8328{
8329 int i, allocated, context_size;
8330
Joe Perchescd2b0382014-02-20 13:25:51 -08008331 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2) {
Merav Sicron55c11942012-11-07 00:45:48 +00008332 /* allocate searcher T2 table */
Joe Perchescd2b0382014-02-20 13:25:51 -08008333 bp->t2 = BNX2X_PCI_ALLOC(&bp->t2_mapping, SRC_T2_SZ);
8334 if (!bp->t2)
8335 goto alloc_mem_err;
8336 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008337
Joe Perchescd2b0382014-02-20 13:25:51 -08008338 bp->def_status_blk = BNX2X_PCI_ALLOC(&bp->def_status_blk_mapping,
8339 sizeof(struct host_sp_status_block));
8340 if (!bp->def_status_blk)
8341 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008342
Joe Perchescd2b0382014-02-20 13:25:51 -08008343 bp->slowpath = BNX2X_PCI_ALLOC(&bp->slowpath_mapping,
8344 sizeof(struct bnx2x_slowpath));
8345 if (!bp->slowpath)
8346 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008347
Merav Sicrona0529972012-06-19 07:48:25 +00008348 /* Allocate memory for CDU context:
8349 * This memory is allocated separately and not in the generic ILT
8350 * functions because CDU differs in few aspects:
8351 * 1. There are multiple entities allocating memory for context -
8352 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
8353 * its own ILT lines.
8354 * 2. Since CDU page-size is not a single 4KB page (which is the case
8355 * for the other ILT clients), to be efficient we want to support
8356 * allocation of sub-page-size in the last entry.
8357 * 3. Context pointers are used by the driver to pass to FW / update
8358 * the context (for the other ILT clients the pointers are used just to
8359 * free the memory during unload).
8360 */
8361 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008362
Merav Sicrona0529972012-06-19 07:48:25 +00008363 for (i = 0, allocated = 0; allocated < context_size; i++) {
8364 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
8365 (context_size - allocated));
Joe Perchescd2b0382014-02-20 13:25:51 -08008366 bp->context[i].vcxt = BNX2X_PCI_ALLOC(&bp->context[i].cxt_mapping,
8367 bp->context[i].size);
8368 if (!bp->context[i].vcxt)
8369 goto alloc_mem_err;
Merav Sicrona0529972012-06-19 07:48:25 +00008370 allocated += bp->context[i].size;
8371 }
Joe Perchescd2b0382014-02-20 13:25:51 -08008372 bp->ilt->lines = kcalloc(ILT_MAX_LINES, sizeof(struct ilt_line),
8373 GFP_KERNEL);
8374 if (!bp->ilt->lines)
8375 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008376
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008377 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
8378 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008379
Ariel Elior67c431a2013-01-01 05:22:36 +00008380 if (bnx2x_iov_alloc_mem(bp))
8381 goto alloc_mem_err;
8382
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008383 /* Slow path ring */
Joe Perchescd2b0382014-02-20 13:25:51 -08008384 bp->spq = BNX2X_PCI_ALLOC(&bp->spq_mapping, BCM_PAGE_SIZE);
8385 if (!bp->spq)
8386 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008388 /* EQ */
Joe Perchescd2b0382014-02-20 13:25:51 -08008389 bp->eq_ring = BNX2X_PCI_ALLOC(&bp->eq_mapping,
8390 BCM_PAGE_SIZE * NUM_EQ_PAGES);
8391 if (!bp->eq_ring)
8392 goto alloc_mem_err;
Tom Herbertab532cf2011-02-16 10:27:02 +00008393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008394 return 0;
8395
8396alloc_mem_err:
8397 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00008398 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008399 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008400}
8401
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008402/*
8403 * Init service functions
8404 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008405
8406int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
8407 struct bnx2x_vlan_mac_obj *obj, bool set,
8408 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008410 int rc;
8411 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008412
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008413 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008414
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008415 /* Fill general parameters */
8416 ramrod_param.vlan_mac_obj = obj;
8417 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008418
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008419 /* Fill a user request section if needed */
8420 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
8421 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008422
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008423 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008424
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008425 /* Set the command: ADD or DEL */
8426 if (set)
8427 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
8428 else
8429 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008430 }
8431
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008432 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008433
8434 if (rc == -EEXIST) {
8435 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
8436 /* do not treat adding same MAC as error */
8437 rc = 0;
8438 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008439 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00008440
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008441 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008442}
8443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008444int bnx2x_del_all_macs(struct bnx2x *bp,
8445 struct bnx2x_vlan_mac_obj *mac_obj,
8446 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00008447{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008448 int rc;
8449 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
8450
8451 /* Wait for completion of requested */
8452 if (wait_for_comp)
8453 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8454
8455 /* Set the mac type of addresses we want to clear */
8456 __set_bit(mac_type, &vlan_mac_flags);
8457
8458 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
8459 if (rc < 0)
8460 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
8461
8462 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00008463}
8464
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008465int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008466{
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008467 if (IS_PF(bp)) {
8468 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008469
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008470 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
8471 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
8472 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
8473 &bp->sp_objs->mac_obj, set,
8474 BNX2X_ETH_MAC, &ramrod_flags);
8475 } else { /* vf */
8476 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
Shahed Shaikhbb9e9c12015-06-25 15:19:25 +03008477 bp->fp->index, set);
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00008478 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08008479}
8480
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008481int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00008482{
Ariel Elior60cad4e2013-09-04 14:09:22 +03008483 if (IS_PF(bp))
8484 return bnx2x_setup_queue(bp, &bp->fp[0], true);
8485 else /* VF */
8486 return bnx2x_vfpf_setup_q(bp, &bp->fp[0], true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008487}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08008488
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008489/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008490 * bnx2x_set_int_mode - configure interrupt mode
8491 *
8492 * @bp: driver handle
8493 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008494 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008495 */
Ariel Elior1ab44342013-01-01 05:22:23 +00008496int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008497{
Ariel Elior1ab44342013-01-01 05:22:23 +00008498 int rc = 0;
8499
Ariel Elior60cad4e2013-09-04 14:09:22 +03008500 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX) {
8501 BNX2X_ERR("VF not loaded since interrupt mode not msix\n");
Ariel Elior1ab44342013-01-01 05:22:23 +00008502 return -EINVAL;
Ariel Elior60cad4e2013-09-04 14:09:22 +03008503 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008504
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00008505 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00008506 case BNX2X_INT_MODE_MSIX:
8507 /* attempt to enable msix */
8508 rc = bnx2x_enable_msix(bp);
8509
8510 /* msix attained */
8511 if (!rc)
8512 return 0;
8513
8514 /* vfs use only msix */
8515 if (rc && IS_VF(bp))
8516 return rc;
8517
8518 /* failed to enable multiple MSI-X */
8519 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
8520 bp->num_queues,
8521 1 + bp->num_cnic_queues);
8522
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008523 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00008524 case BNX2X_INT_MODE_MSI:
8525 bnx2x_enable_msi(bp);
8526
8527 /* falling through... */
8528 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00008529 bp->num_ethernet_queues = 1;
8530 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00008531 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07008532 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07008533 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00008534 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
8535 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07008536 }
Ariel Elior1ab44342013-01-01 05:22:23 +00008537 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07008538}
8539
Ariel Elior1ab44342013-01-01 05:22:23 +00008540/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008541static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
8542{
Ariel Elior290ca2b2013-01-01 05:22:31 +00008543 if (IS_SRIOV(bp))
8544 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00008545 return L2_ILT_LINES(bp);
8546}
8547
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008548void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008549{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008550 struct ilt_client_info *ilt_client;
8551 struct bnx2x_ilt *ilt = BP_ILT(bp);
8552 u16 line = 0;
8553
8554 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
8555 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
8556
8557 /* CDU */
8558 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
8559 ilt_client->client_num = ILT_CLIENT_CDU;
8560 ilt_client->page_size = CDU_ILT_PAGE_SZ;
8561 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
8562 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008563 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008564
8565 if (CNIC_SUPPORT(bp))
8566 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008567 ilt_client->end = line - 1;
8568
Merav Sicron51c1a582012-03-18 10:33:38 +00008569 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008570 ilt_client->start,
8571 ilt_client->end,
8572 ilt_client->page_size,
8573 ilt_client->flags,
8574 ilog2(ilt_client->page_size >> 12));
8575
8576 /* QM */
8577 if (QM_INIT(bp->qm_cid_count)) {
8578 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8579 ilt_client->client_num = ILT_CLIENT_QM;
8580 ilt_client->page_size = QM_ILT_PAGE_SZ;
8581 ilt_client->flags = 0;
8582 ilt_client->start = line;
8583
8584 /* 4 bytes for each cid */
8585 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8586 QM_ILT_PAGE_SZ);
8587
8588 ilt_client->end = line - 1;
8589
Merav Sicron51c1a582012-03-18 10:33:38 +00008590 DP(NETIF_MSG_IFUP,
8591 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008592 ilt_client->start,
8593 ilt_client->end,
8594 ilt_client->page_size,
8595 ilt_client->flags,
8596 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008597 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008598
Merav Sicron55c11942012-11-07 00:45:48 +00008599 if (CNIC_SUPPORT(bp)) {
8600 /* SRC */
8601 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8602 ilt_client->client_num = ILT_CLIENT_SRC;
8603 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8604 ilt_client->flags = 0;
8605 ilt_client->start = line;
8606 line += SRC_ILT_LINES;
8607 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008608
Merav Sicron55c11942012-11-07 00:45:48 +00008609 DP(NETIF_MSG_IFUP,
8610 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8611 ilt_client->start,
8612 ilt_client->end,
8613 ilt_client->page_size,
8614 ilt_client->flags,
8615 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008616
Merav Sicron55c11942012-11-07 00:45:48 +00008617 /* TM */
8618 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8619 ilt_client->client_num = ILT_CLIENT_TM;
8620 ilt_client->page_size = TM_ILT_PAGE_SZ;
8621 ilt_client->flags = 0;
8622 ilt_client->start = line;
8623 line += TM_ILT_LINES;
8624 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008625
Merav Sicron55c11942012-11-07 00:45:48 +00008626 DP(NETIF_MSG_IFUP,
8627 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8628 ilt_client->start,
8629 ilt_client->end,
8630 ilt_client->page_size,
8631 ilt_client->flags,
8632 ilog2(ilt_client->page_size >> 12));
8633 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008634
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008635 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008636}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008637
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008638/**
8639 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8640 *
8641 * @bp: driver handle
8642 * @fp: pointer to fastpath
8643 * @init_params: pointer to parameters structure
8644 *
8645 * parameters configured:
8646 * - HC configuration
8647 * - Queue's CDU context
8648 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008649static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008650 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008651{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008652 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008653 int cxt_index, cxt_offset;
8654
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008655 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8656 if (!IS_FCOE_FP(fp)) {
8657 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8658 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8659
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008660 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008661 * to INIT state.
8662 */
8663 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8664 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8665
8666 /* HC rate */
8667 init_params->rx.hc_rate = bp->rx_ticks ?
8668 (1000000 / bp->rx_ticks) : 0;
8669 init_params->tx.hc_rate = bp->tx_ticks ?
8670 (1000000 / bp->tx_ticks) : 0;
8671
8672 /* FW SB ID */
8673 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8674 fp->fw_sb_id;
8675
8676 /*
8677 * CQ index among the SB indices: FCoE clients uses the default
8678 * SB, therefore it's different.
8679 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008680 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8681 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008682 }
8683
Ariel Elior6383c0b2011-07-14 08:31:57 +00008684 /* set maximum number of COSs supported by this queue */
8685 init_params->max_cos = fp->max_cos;
8686
Merav Sicron51c1a582012-03-18 10:33:38 +00008687 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008688 fp->index, init_params->max_cos);
8689
8690 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008691 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008692 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8693 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008694 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008695 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008696 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8697 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008698}
8699
Merav Sicron910cc722012-11-11 03:56:08 +00008700static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008701 struct bnx2x_queue_state_params *q_params,
8702 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8703 int tx_index, bool leading)
8704{
8705 memset(tx_only_params, 0, sizeof(*tx_only_params));
8706
8707 /* Set the command */
8708 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8709
8710 /* Set tx-only QUEUE flags: don't zero statistics */
8711 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8712
8713 /* choose the index of the cid to send the slow path on */
8714 tx_only_params->cid_index = tx_index;
8715
8716 /* Set general TX_ONLY_SETUP parameters */
8717 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8718
8719 /* Set Tx TX_ONLY_SETUP parameters */
8720 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8721
Merav Sicron51c1a582012-03-18 10:33:38 +00008722 DP(NETIF_MSG_IFUP,
8723 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008724 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8725 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8726 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8727
8728 /* send the ramrod */
8729 return bnx2x_queue_state_change(bp, q_params);
8730}
8731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008732/**
8733 * bnx2x_setup_queue - setup queue
8734 *
8735 * @bp: driver handle
8736 * @fp: pointer to fastpath
8737 * @leading: is leading
8738 *
8739 * This function performs 2 steps in a Queue state machine
8740 * actually: 1) RESET->INIT 2) INIT->SETUP
8741 */
8742
8743int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8744 bool leading)
8745{
Yuval Mintz3b603062012-03-18 10:33:39 +00008746 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008747 struct bnx2x_queue_setup_params *setup_params =
8748 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008749 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8750 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008751 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008752 u8 tx_index;
8753
Merav Sicron51c1a582012-03-18 10:33:38 +00008754 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008755
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008756 /* reset IGU state skip FCoE L2 queue */
8757 if (!IS_FCOE_FP(fp))
8758 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008759 IGU_INT_ENABLE, 0);
8760
Barak Witkowski15192a82012-06-19 07:48:28 +00008761 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008762 /* We want to wait for completion in this context */
8763 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008764
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008765 /* Prepare the INIT parameters */
8766 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008767
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008768 /* Set the command */
8769 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008770
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008771 /* Change the state to INIT */
8772 rc = bnx2x_queue_state_change(bp, &q_params);
8773 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008774 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008775 return rc;
8776 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008777
Merav Sicron51c1a582012-03-18 10:33:38 +00008778 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008779
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008780 /* Now move the Queue to the SETUP state... */
8781 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008782
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008783 /* Set QUEUE flags */
8784 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008785
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008786 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008787 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8788 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008789
Ariel Elior6383c0b2011-07-14 08:31:57 +00008790 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008791 &setup_params->rxq_params);
8792
Ariel Elior6383c0b2011-07-14 08:31:57 +00008793 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8794 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008795
8796 /* Set the command */
8797 q_params.cmd = BNX2X_Q_CMD_SETUP;
8798
Merav Sicron55c11942012-11-07 00:45:48 +00008799 if (IS_FCOE_FP(fp))
8800 bp->fcoe_init = true;
8801
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008802 /* Change the state to SETUP */
8803 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008804 if (rc) {
8805 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8806 return rc;
8807 }
8808
8809 /* loop through the relevant tx-only indices */
8810 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8811 tx_index < fp->max_cos;
8812 tx_index++) {
8813
8814 /* prepare and send tx-only ramrod*/
8815 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8816 tx_only_params, tx_index, leading);
8817 if (rc) {
8818 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8819 fp->index, tx_index);
8820 return rc;
8821 }
8822 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008823
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008824 return rc;
8825}
8826
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008827static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008828{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008829 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008830 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008831 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008832 int rc, tx_index;
8833
Merav Sicron51c1a582012-03-18 10:33:38 +00008834 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008835
Barak Witkowski15192a82012-06-19 07:48:28 +00008836 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008837 /* We want to wait for completion in this context */
8838 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008839
Ariel Elior6383c0b2011-07-14 08:31:57 +00008840 /* close tx-only connections */
8841 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8842 tx_index < fp->max_cos;
8843 tx_index++){
8844
8845 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008846 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008847
Merav Sicron51c1a582012-03-18 10:33:38 +00008848 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008849 txdata->txq_index);
8850
8851 /* send halt terminate on tx-only connection */
8852 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8853 memset(&q_params.params.terminate, 0,
8854 sizeof(q_params.params.terminate));
8855 q_params.params.terminate.cid_index = tx_index;
8856
8857 rc = bnx2x_queue_state_change(bp, &q_params);
8858 if (rc)
8859 return rc;
8860
8861 /* send halt terminate on tx-only connection */
8862 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8863 memset(&q_params.params.cfc_del, 0,
8864 sizeof(q_params.params.cfc_del));
8865 q_params.params.cfc_del.cid_index = tx_index;
8866 rc = bnx2x_queue_state_change(bp, &q_params);
8867 if (rc)
8868 return rc;
8869 }
8870 /* Stop the primary connection: */
8871 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008872 q_params.cmd = BNX2X_Q_CMD_HALT;
8873 rc = bnx2x_queue_state_change(bp, &q_params);
8874 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008875 return rc;
8876
Ariel Elior6383c0b2011-07-14 08:31:57 +00008877 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008878 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008879 memset(&q_params.params.terminate, 0,
8880 sizeof(q_params.params.terminate));
8881 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008882 rc = bnx2x_queue_state_change(bp, &q_params);
8883 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008884 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008885 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008886 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008887 memset(&q_params.params.cfc_del, 0,
8888 sizeof(q_params.params.cfc_del));
8889 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008890 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008891}
8892
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008893static void bnx2x_reset_func(struct bnx2x *bp)
8894{
8895 int port = BP_PORT(bp);
8896 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008897 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008898
8899 /* Disable the function in the FW */
8900 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8901 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8902 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8903 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8904
8905 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008906 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008907 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008908 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008909 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8910 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008911 }
8912
Merav Sicron55c11942012-11-07 00:45:48 +00008913 if (CNIC_LOADED(bp))
8914 /* CNIC SB */
8915 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8916 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8917 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8918
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008919 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008920 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008921 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8922 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008923
8924 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8925 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8926 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008928 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008929 if (bp->common.int_block == INT_BLOCK_HC) {
8930 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8931 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8932 } else {
8933 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8934 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8935 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008936
Merav Sicron55c11942012-11-07 00:45:48 +00008937 if (CNIC_LOADED(bp)) {
8938 /* Disable Timer scan */
8939 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8940 /*
8941 * Wait for at least 10ms and up to 2 second for the timers
8942 * scan to complete
8943 */
8944 for (i = 0; i < 200; i++) {
Yuval Mintz639d65b2013-06-02 00:06:21 +00008945 usleep_range(10000, 20000);
Merav Sicron55c11942012-11-07 00:45:48 +00008946 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8947 break;
8948 }
Michael Chan37b091b2009-10-10 13:46:55 +00008949 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008950 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008951 bnx2x_clear_func_ilt(bp, func);
8952
8953 /* Timers workaround bug for E2: if this is vnic-3,
8954 * we need to set the entire ilt range for this timers.
8955 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008956 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008957 struct ilt_client_info ilt_cli;
8958 /* use dummy TM client */
8959 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8960 ilt_cli.start = 0;
8961 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8962 ilt_cli.client_num = ILT_CLIENT_TM;
8963
8964 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8965 }
8966
8967 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008968 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008969 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008970
8971 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008972}
8973
8974static void bnx2x_reset_port(struct bnx2x *bp)
8975{
8976 int port = BP_PORT(bp);
8977 u32 val;
8978
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008979 /* Reset physical Link */
8980 bnx2x__link_reset(bp);
8981
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008982 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8983
8984 /* Do not rcv packets to BRB */
8985 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8986 /* Do not direct rcv packets that are not for MCP to the BRB */
8987 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8988 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8989
8990 /* Configure AEU */
8991 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8992
8993 msleep(100);
8994 /* Check for BRB port occupancy */
8995 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8996 if (val)
8997 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008998 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008999
9000 /* TODO: Close Doorbell port? */
9001}
9002
Eric Dumazet1191cb82012-04-27 21:39:21 +00009003static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009004{
Yuval Mintz3b603062012-03-18 10:33:39 +00009005 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009006
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009007 /* Prepare parameters for function state transitions */
9008 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009009
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009010 func_params.f_obj = &bp->func_obj;
9011 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009012
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009013 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009014
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009015 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009016}
9017
Eric Dumazet1191cb82012-04-27 21:39:21 +00009018static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009019{
Yuval Mintz3b603062012-03-18 10:33:39 +00009020 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009021 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009022
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009023 /* Prepare parameters for function state transitions */
9024 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
9025 func_params.f_obj = &bp->func_obj;
9026 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00009027
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009028 /*
9029 * Try to stop the function the 'good way'. If fails (in case
9030 * of a parity error during bnx2x_chip_cleanup()) and we are
9031 * not in a debug mode, perform a state transaction in order to
9032 * enable further HW_RESET transaction.
9033 */
9034 rc = bnx2x_func_state_change(bp, &func_params);
9035 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009036#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009037 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009038#else
Merav Sicron51c1a582012-03-18 10:33:38 +00009039 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009040 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
9041 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009042#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07009043 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009044
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009045 return 0;
9046}
Yitchak Gertner65abd742008-08-25 15:26:24 -07009047
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009048/**
9049 * bnx2x_send_unload_req - request unload mode from the MCP.
9050 *
9051 * @bp: driver handle
9052 * @unload_mode: requested function's unload mode
9053 *
9054 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
9055 */
9056u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
9057{
9058 u32 reset_code = 0;
9059 int port = BP_PORT(bp);
9060
9061 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009062 if (unload_mode == UNLOAD_NORMAL)
9063 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08009064
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00009065 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009066 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009067
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00009068 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009069 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009070 u8 *mac_addr = bp->dev->dev_addr;
Jon Mason29ed74c2013-09-11 11:22:39 -07009071 struct pci_dev *pdev = bp->pdev;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009072 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04009073 u16 pmc;
9074
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009075 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04009076 * preserve entry 0 which is used by the PMF
9077 */
David S. Miller8decf862011-09-22 03:23:13 -04009078 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07009079
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009080 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07009081 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009082
9083 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
9084 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07009085 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009086
David S. Miller88c51002011-10-07 13:38:43 -04009087 /* Enable the PME and clear the status */
Jon Mason29ed74c2013-09-11 11:22:39 -07009088 pci_read_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, &pmc);
David S. Miller88c51002011-10-07 13:38:43 -04009089 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
Jon Mason29ed74c2013-09-11 11:22:39 -07009090 pci_write_config_word(pdev, pdev->pm_cap + PCI_PM_CTRL, pmc);
David S. Miller88c51002011-10-07 13:38:43 -04009091
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009092 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08009093
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009094 } else
9095 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
9096
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009097 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009098 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00009099 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009100 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009101 int path = BP_PATH(bp);
9102
Merav Sicron51c1a582012-03-18 10:33:38 +00009103 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009104 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9105 bnx2x_load_count[path][2]);
9106 bnx2x_load_count[path][0]--;
9107 bnx2x_load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00009108 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009109 path, bnx2x_load_count[path][0], bnx2x_load_count[path][1],
9110 bnx2x_load_count[path][2]);
9111 if (bnx2x_load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009112 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
stephen hemmingera8f47eb2014-01-09 22:20:11 -08009113 else if (bnx2x_load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009114 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
9115 else
9116 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
9117 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009118
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009119 return reset_code;
9120}
9121
9122/**
9123 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
9124 *
9125 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00009126 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009127 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009128void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009129{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009130 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
9131
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009132 /* Report UNLOAD_DONE to MCP */
9133 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00009134 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009135}
9136
Eric Dumazet1191cb82012-04-27 21:39:21 +00009137static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009138{
9139 int tout = 50;
9140 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
9141
9142 if (!bp->port.pmf)
9143 return 0;
9144
9145 /*
9146 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009147 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009148 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009149 * 2. Sync SP queue - this guarantees us that attention handling started
9150 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009151 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009152 * 1+2 guarantee that if DCBx attention was scheduled it already changed
9153 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
9154 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009155 * State will return to STARTED after completion of TX_STOPPED-->STARTED
9156 * transaction.
9157 */
9158
9159 /* make sure default SB ISR is done */
9160 if (msix)
9161 synchronize_irq(bp->msix_table[0].vector);
9162 else
9163 synchronize_irq(bp->pdev->irq);
9164
9165 flush_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +02009166 flush_workqueue(bnx2x_iov_wq);
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009167
9168 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
9169 BNX2X_F_STATE_STARTED && tout--)
9170 msleep(20);
9171
9172 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
9173 BNX2X_F_STATE_STARTED) {
9174#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009175 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009176 return -EBUSY;
9177#else
9178 /*
9179 * Failed to complete the transaction in a "good way"
9180 * Force both transactions with CLR bit
9181 */
Yuval Mintz3b603062012-03-18 10:33:39 +00009182 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009183
Merav Sicron51c1a582012-03-18 10:33:38 +00009184 DP(NETIF_MSG_IFDOWN,
Yuval Mintz0c23ad32014-08-17 16:47:45 +03009185 "Hmmm... Unexpected function state! Forcing STARTED-->TX_STOPPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009186
9187 func_params.f_obj = &bp->func_obj;
9188 __set_bit(RAMROD_DRV_CLR_ONLY,
9189 &func_params.ramrod_flags);
9190
9191 /* STARTED-->TX_ST0PPED */
9192 func_params.cmd = BNX2X_F_CMD_TX_STOP;
9193 bnx2x_func_state_change(bp, &func_params);
9194
9195 /* TX_ST0PPED-->STARTED */
9196 func_params.cmd = BNX2X_F_CMD_TX_START;
9197 return bnx2x_func_state_change(bp, &func_params);
9198#endif
9199 }
9200
9201 return 0;
9202}
9203
Michal Kalderoneeed0182014-08-17 16:47:44 +03009204static void bnx2x_disable_ptp(struct bnx2x *bp)
9205{
9206 int port = BP_PORT(bp);
9207
9208 /* Disable sending PTP packets to host */
9209 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
9210 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
9211
9212 /* Reset PTP event detection rules */
9213 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
9214 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
9215 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
9216 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
9217 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
9218 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
9219 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
9220 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
9221
9222 /* Disable the PTP feature */
9223 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
9224 NIG_REG_P0_PTP_EN, 0x0);
9225}
9226
9227/* Called during unload, to stop PTP-related stuff */
Lad, Prabhakar1444c302015-02-05 15:47:17 +00009228static void bnx2x_stop_ptp(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +03009229{
9230 /* Cancel PTP work queue. Should be done after the Tx queues are
9231 * drained to prevent additional scheduling.
9232 */
9233 cancel_work_sync(&bp->ptp_task);
9234
9235 if (bp->ptp_tx_skb) {
9236 dev_kfree_skb_any(bp->ptp_tx_skb);
9237 bp->ptp_tx_skb = NULL;
9238 }
9239
9240 /* Disable PTP in HW */
9241 bnx2x_disable_ptp(bp);
9242
9243 DP(BNX2X_MSG_PTP, "PTP stop ended successfully\n");
9244}
9245
Yuval Mintz5d07d862012-09-13 02:56:21 +00009246void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009247{
9248 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00009249 int i, rc = 0;
9250 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00009251 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009252 u32 reset_code;
9253
9254 /* Wait until tx fastpath tasks complete */
9255 for_each_tx_queue(bp, i) {
9256 struct bnx2x_fastpath *fp = &bp->fp[i];
9257
Ariel Elior6383c0b2011-07-14 08:31:57 +00009258 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00009259 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009260#ifdef BNX2X_STOP_ON_ERROR
9261 if (rc)
9262 return;
9263#endif
9264 }
9265
9266 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00009267 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009268
9269 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00009270 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
9271 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009272 if (rc < 0)
9273 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
9274
9275 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00009276 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009277 true);
9278 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00009279 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
9280 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009281
9282 /* Disable LLH */
9283 if (!CHIP_IS_E1(bp))
9284 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
9285
9286 /* Set "drop all" (stop Rx).
9287 * We need to take a netif_addr_lock() here in order to prevent
9288 * a race between the completion code and this code.
9289 */
9290 netif_addr_lock_bh(bp->dev);
9291 /* Schedule the rx_mode command */
9292 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
9293 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
9294 else
9295 bnx2x_set_storm_rx_mode(bp);
9296
9297 /* Cleanup multicast configuration */
9298 rparam.mcast_obj = &bp->mcast_obj;
9299 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
9300 if (rc < 0)
9301 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
9302
9303 netif_addr_unlock_bh(bp->dev);
9304
Ariel Eliorf1929b02013-01-01 05:22:41 +00009305 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009306
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009307 /*
9308 * Send the UNLOAD_REQUEST to the MCP. This will return if
9309 * this function should perform FUNC, PORT or COMMON HW
9310 * reset.
9311 */
9312 reset_code = bnx2x_send_unload_req(bp, unload_mode);
9313
9314 /*
9315 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009316 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00009317 */
9318 rc = bnx2x_func_wait_started(bp);
9319 if (rc) {
9320 BNX2X_ERR("bnx2x_func_wait_started failed\n");
9321#ifdef BNX2X_STOP_ON_ERROR
9322 return;
9323#endif
9324 }
9325
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009326 /* Close multi and leading connections
9327 * Completions for ramrods are collected in a synchronous way
9328 */
Merav Sicron55c11942012-11-07 00:45:48 +00009329 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009330 if (bnx2x_stop_queue(bp, i))
9331#ifdef BNX2X_STOP_ON_ERROR
9332 return;
9333#else
9334 goto unload_error;
9335#endif
Merav Sicron55c11942012-11-07 00:45:48 +00009336
9337 if (CNIC_LOADED(bp)) {
9338 for_each_cnic_queue(bp, i)
9339 if (bnx2x_stop_queue(bp, i))
9340#ifdef BNX2X_STOP_ON_ERROR
9341 return;
9342#else
9343 goto unload_error;
9344#endif
9345 }
9346
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009347 /* If SP settings didn't get completed so far - something
9348 * very wrong has happen.
9349 */
9350 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
9351 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
9352
9353#ifndef BNX2X_STOP_ON_ERROR
9354unload_error:
9355#endif
9356 rc = bnx2x_func_stop(bp);
9357 if (rc) {
9358 BNX2X_ERR("Function stop failed!\n");
9359#ifdef BNX2X_STOP_ON_ERROR
9360 return;
9361#endif
9362 }
9363
Michal Kalderoneeed0182014-08-17 16:47:44 +03009364 /* stop_ptp should be after the Tx queues are drained to prevent
9365 * scheduling to the cancelled PTP work queue. It should also be after
9366 * function stop ramrod is sent, since as part of this ramrod FW access
9367 * PTP registers.
9368 */
Eric Dumazetd53c66a2015-06-26 07:32:29 +02009369 if (bp->flags & PTP_SUPPORTED)
9370 bnx2x_stop_ptp(bp);
Michal Kalderoneeed0182014-08-17 16:47:44 +03009371
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009372 /* Disable HW interrupts, NAPI */
9373 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00009374 /* Delete all NAPI objects */
9375 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00009376 if (CNIC_LOADED(bp))
9377 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009378
9379 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00009380 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00009381
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009382 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009383 rc = bnx2x_reset_hw(bp, reset_code);
9384 if (rc)
9385 BNX2X_ERR("HW_RESET failed\n");
9386
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009387 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009388 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009389}
9390
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00009391void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009392{
9393 u32 val;
9394
Merav Sicron51c1a582012-03-18 10:33:38 +00009395 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009396
9397 if (CHIP_IS_E1(bp)) {
9398 int port = BP_PORT(bp);
9399 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
9400 MISC_REG_AEU_MASK_ATTN_FUNC_0;
9401
9402 val = REG_RD(bp, addr);
9403 val &= ~(0x300);
9404 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03009405 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009406 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
9407 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
9408 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
9409 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
9410 }
9411}
9412
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009413/* Close gates #2, #3 and #4: */
9414static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
9415{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009416 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009417
9418 /* Gates #2 and #4a are closed/opened for "not E1" only */
9419 if (!CHIP_IS_E1(bp)) {
9420 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009421 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009422 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009423 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009424 }
9425
9426 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009427 if (CHIP_IS_E1x(bp)) {
9428 /* Prevent interrupts from HC on both ports */
9429 val = REG_RD(bp, HC_REG_CONFIG_1);
9430 REG_WR(bp, HC_REG_CONFIG_1,
9431 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
9432 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
9433
9434 val = REG_RD(bp, HC_REG_CONFIG_0);
9435 REG_WR(bp, HC_REG_CONFIG_0,
9436 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
9437 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
9438 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01009439 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009440 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
9441
9442 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
9443 (!close) ?
9444 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
9445 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
9446 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009447
Merav Sicron51c1a582012-03-18 10:33:38 +00009448 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009449 close ? "closing" : "opening");
9450 mmiowb();
9451}
9452
9453#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
9454
9455static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
9456{
9457 /* Do some magic... */
9458 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9459 *magic_val = val & SHARED_MF_CLP_MAGIC;
9460 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
9461}
9462
Dmitry Kravkove8920672011-05-04 23:52:40 +00009463/**
9464 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009465 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009466 * @bp: driver handle
9467 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009468 */
9469static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
9470{
9471 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009472 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
9473 MF_CFG_WR(bp, shared_mf_config.clp_mb,
9474 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
9475}
9476
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00009477/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00009478 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009479 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009480 * @bp: driver handle
9481 * @magic_val: old value of 'magic' bit.
9482 *
9483 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009484 */
9485static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
9486{
9487 u32 shmem;
9488 u32 validity_offset;
9489
Merav Sicron51c1a582012-03-18 10:33:38 +00009490 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009491
9492 /* Set `magic' bit in order to save MF config */
9493 if (!CHIP_IS_E1(bp))
9494 bnx2x_clp_reset_prep(bp, magic_val);
9495
9496 /* Get shmem offset */
9497 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009498 validity_offset =
9499 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009500
9501 /* Clear validity map flags */
9502 if (shmem > 0)
9503 REG_WR(bp, shmem + validity_offset, 0);
9504}
9505
9506#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
9507#define MCP_ONE_TIMEOUT 100 /* 100 ms */
9508
Dmitry Kravkove8920672011-05-04 23:52:40 +00009509/**
9510 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009511 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00009512 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009513 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00009514static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009515{
9516 /* special handling for emulation and FPGA,
9517 wait 10 times longer */
9518 if (CHIP_REV_IS_SLOW(bp))
9519 msleep(MCP_ONE_TIMEOUT*10);
9520 else
9521 msleep(MCP_ONE_TIMEOUT);
9522}
9523
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009524/*
9525 * initializes bp->common.shmem_base and waits for validity signature to appear
9526 */
9527static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009528{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009529 int cnt = 0;
9530 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009531
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009532 do {
9533 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
9534 if (bp->common.shmem_base) {
9535 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
9536 if (val & SHR_MEM_VALIDITY_MB)
9537 return 0;
9538 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009539
9540 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009541
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009542 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009543
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009544 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009545
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00009546 return -ENODEV;
9547}
9548
9549static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
9550{
9551 int rc = bnx2x_init_shmem(bp);
9552
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009553 /* Restore the `magic' bit value */
9554 if (!CHIP_IS_E1(bp))
9555 bnx2x_clp_reset_done(bp, magic_val);
9556
9557 return rc;
9558}
9559
9560static void bnx2x_pxp_prep(struct bnx2x *bp)
9561{
9562 if (!CHIP_IS_E1(bp)) {
9563 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
9564 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009565 mmiowb();
9566 }
9567}
9568
9569/*
9570 * Reset the whole chip except for:
9571 * - PCIE core
9572 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
9573 * one reset bit)
9574 * - IGU
9575 * - MISC (including AEU)
9576 * - GRC
9577 * - RBCN, RBCP
9578 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009579static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009580{
9581 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009582 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009583
9584 /*
9585 * Bits that have to be set in reset_mask2 if we want to reset 'global'
9586 * (per chip) blocks.
9587 */
9588 global_bits2 =
9589 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
9590 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009591
Barak Witkowskic55e7712012-12-02 04:05:46 +00009592 /* Don't reset the following blocks.
9593 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
9594 * reset, as in 4 port device they might still be owned
9595 * by the MCP (there is only one leader per path).
9596 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009597 not_reset_mask1 =
9598 MISC_REGISTERS_RESET_REG_1_RST_HC |
9599 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
9600 MISC_REGISTERS_RESET_REG_1_RST_PXP;
9601
9602 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009603 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009604 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
9605 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
9606 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
9607 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
9608 MISC_REGISTERS_RESET_REG_2_RST_GRC |
9609 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009610 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
9611 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00009612 MISC_REGISTERS_RESET_REG_2_PGLC |
9613 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
9614 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
9615 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
9616 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
9617 MISC_REGISTERS_RESET_REG_2_UMAC0 |
9618 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009619
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009620 /*
9621 * Keep the following blocks in reset:
9622 * - all xxMACs are handled by the bnx2x_link code.
9623 */
9624 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009625 MISC_REGISTERS_RESET_REG_2_XMAC |
9626 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9627
9628 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009629 reset_mask1 = 0xffffffff;
9630
9631 if (CHIP_IS_E1(bp))
9632 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009633 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009634 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009635 else if (CHIP_IS_E2(bp))
9636 reset_mask2 = 0xfffff;
9637 else /* CHIP_IS_E3 */
9638 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009639
9640 /* Don't reset global blocks unless we need to */
9641 if (!global)
9642 reset_mask2 &= ~global_bits2;
9643
9644 /*
9645 * In case of attention in the QM, we need to reset PXP
9646 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9647 * because otherwise QM reset would release 'close the gates' shortly
9648 * before resetting the PXP, then the PSWRQ would send a write
9649 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9650 * read the payload data from PSWWR, but PSWWR would not
9651 * respond. The write queue in PGLUE would stuck, dmae commands
9652 * would not return. Therefore it's important to reset the second
9653 * reset register (containing the
9654 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9655 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9656 * bit).
9657 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009658 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9659 reset_mask2 & (~not_reset_mask2));
9660
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009661 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9662 reset_mask1 & (~not_reset_mask1));
9663
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009664 barrier();
9665 mmiowb();
9666
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009667 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9668 reset_mask2 & (~stay_reset2));
9669
9670 barrier();
9671 mmiowb();
9672
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009673 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009674 mmiowb();
9675}
9676
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009677/**
9678 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9679 * It should get cleared in no more than 1s.
9680 *
9681 * @bp: driver handle
9682 *
9683 * It should get cleared in no more than 1s. Returns 0 if
9684 * pending writes bit gets cleared.
9685 */
9686static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9687{
9688 u32 cnt = 1000;
9689 u32 pend_bits = 0;
9690
9691 do {
9692 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9693
9694 if (pend_bits == 0)
9695 break;
9696
Yuval Mintz0926d492013-01-23 03:21:45 +00009697 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009698 } while (cnt-- > 0);
9699
9700 if (cnt <= 0) {
9701 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9702 pend_bits);
9703 return -EBUSY;
9704 }
9705
9706 return 0;
9707}
9708
9709static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009710{
9711 int cnt = 1000;
9712 u32 val = 0;
9713 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009714 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009715
9716 /* Empty the Tetris buffer, wait for 1s */
9717 do {
9718 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9719 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9720 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9721 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9722 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009723 if (CHIP_IS_E3(bp))
9724 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9725
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009726 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9727 ((port_is_idle_0 & 0x1) == 0x1) &&
9728 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009729 (pgl_exp_rom2 == 0xffffffff) &&
9730 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009731 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009732 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009733 } while (cnt-- > 0);
9734
9735 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009736 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9737 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009738 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9739 pgl_exp_rom2);
9740 return -EAGAIN;
9741 }
9742
9743 barrier();
9744
9745 /* Close gates #2, #3 and #4 */
9746 bnx2x_set_234_gates(bp, true);
9747
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009748 /* Poll for IGU VQs for 57712 and newer chips */
9749 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9750 return -EAGAIN;
9751
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009752 /* TBD: Indicate that "process kill" is in progress to MCP */
9753
9754 /* Clear "unprepared" bit */
9755 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9756 barrier();
9757
9758 /* Make sure all is written to the chip before the reset */
9759 mmiowb();
9760
9761 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9762 * PSWHST, GRC and PSWRD Tetris buffer.
9763 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009764 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009765
9766 /* Prepare to chip reset: */
9767 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009768 if (global)
9769 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009770
9771 /* PXP */
9772 bnx2x_pxp_prep(bp);
9773 barrier();
9774
9775 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009776 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009777 barrier();
9778
Dmitry Kravkov9dcd9ac2013-11-17 08:59:27 +02009779 /* clear errors in PGB */
9780 if (!CHIP_IS_E1x(bp))
9781 REG_WR(bp, PGLUE_B_REG_LATCHED_ERRORS_CLR, 0x7f);
9782
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009783 /* Recover after reset: */
9784 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009785 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009786 return -EAGAIN;
9787
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009788 /* TBD: Add resetting the NO_MCP mode DB here */
9789
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009790 /* Open the gates #2, #3 and #4 */
9791 bnx2x_set_234_gates(bp, false);
9792
9793 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9794 * reset state, re-enable attentions. */
9795
9796 return 0;
9797}
9798
Merav Sicron910cc722012-11-11 03:56:08 +00009799static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009800{
9801 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009802 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009803 u32 load_code;
9804
9805 /* if not going to reset MCP - load "fake" driver to reset HW while
9806 * driver is owner of the HW
9807 */
9808 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009809 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9810 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009811 if (!load_code) {
9812 BNX2X_ERR("MCP response failure, aborting\n");
9813 rc = -EAGAIN;
9814 goto exit_leader_reset;
9815 }
9816 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9817 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9818 BNX2X_ERR("MCP unexpected resp, aborting\n");
9819 rc = -EAGAIN;
9820 goto exit_leader_reset2;
9821 }
9822 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9823 if (!load_code) {
9824 BNX2X_ERR("MCP response failure, aborting\n");
9825 rc = -EAGAIN;
9826 goto exit_leader_reset2;
9827 }
9828 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009829
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009830 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009831 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009832 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9833 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009834 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009835 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009836 }
9837
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009838 /*
9839 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9840 * state.
9841 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009842 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009843 if (global)
9844 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009845
Ariel Elior95c6c6162012-01-26 06:01:52 +00009846exit_leader_reset2:
9847 /* unload "fake driver" if it was loaded */
9848 if (!global && !BP_NOMCP(bp)) {
9849 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9850 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9851 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009852exit_leader_reset:
9853 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009854 bnx2x_release_leader_lock(bp);
9855 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009856 return rc;
9857}
9858
Eric Dumazet1191cb82012-04-27 21:39:21 +00009859static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009860{
9861 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9862
9863 /* Disconnect this device */
9864 netif_device_detach(bp->dev);
9865
9866 /*
9867 * Block ifup for all function on this engine until "process kill"
9868 * or power cycle.
9869 */
9870 bnx2x_set_reset_in_progress(bp);
9871
9872 /* Shut down the power */
9873 bnx2x_set_power_state(bp, PCI_D3hot);
9874
9875 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9876
9877 smp_mb();
9878}
9879
9880/*
9881 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009882 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009883 * will never be called when netif_running(bp->dev) is false.
9884 */
9885static void bnx2x_parity_recover(struct bnx2x *bp)
9886{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009887 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009888 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009889 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009890
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009891 DP(NETIF_MSG_HW, "Handling parity\n");
9892 while (1) {
9893 switch (bp->recovery_state) {
9894 case BNX2X_RECOVERY_INIT:
9895 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009896 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9897 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009898
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009899 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009900 if (bnx2x_trylock_leader_lock(bp)) {
9901 bnx2x_set_reset_in_progress(bp);
9902 /*
9903 * Check if there is a global attention and if
9904 * there was a global attention, set the global
9905 * reset bit.
9906 */
9907
9908 if (global)
9909 bnx2x_set_reset_global(bp);
9910
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009911 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009912 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009913
9914 /* Stop the driver */
9915 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009916 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009917 return;
9918
9919 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009920
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009921 /* Ensure "is_leader", MCP command sequence and
9922 * "recovery_state" update values are seen on other
9923 * CPUs.
9924 */
9925 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009926 break;
9927
9928 case BNX2X_RECOVERY_WAIT:
9929 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9930 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009931 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009932 bool other_load_status =
9933 bnx2x_get_load_status(bp, other_engine);
9934 bool load_status =
9935 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009936 global = bnx2x_reset_is_global(bp);
9937
9938 /*
9939 * In case of a parity in a global block, let
9940 * the first leader that performs a
9941 * leader_reset() reset the global blocks in
9942 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009943 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009944 * engine.
9945 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009946 if (load_status ||
9947 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009948 /* Wait until all other functions get
9949 * down.
9950 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009951 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009952 HZ/10);
9953 return;
9954 } else {
9955 /* If all other functions got down -
9956 * try to bring the chip back to
9957 * normal. In any case it's an exit
9958 * point for a leader.
9959 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009960 if (bnx2x_leader_reset(bp)) {
9961 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009962 return;
9963 }
9964
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009965 /* If we are here, means that the
9966 * leader has succeeded and doesn't
9967 * want to be a leader any more. Try
9968 * to continue as a none-leader.
9969 */
9970 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009971 }
9972 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009973 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009974 /* Try to get a LEADER_LOCK HW lock as
9975 * long as a former leader may have
9976 * been unloaded by the user or
9977 * released a leadership by another
9978 * reason.
9979 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009980 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009981 /* I'm a leader now! Restart a
9982 * switch case.
9983 */
9984 bp->is_leader = 1;
9985 break;
9986 }
9987
Ariel Elior7be08a72011-07-14 08:31:19 +00009988 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009989 HZ/10);
9990 return;
9991
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009992 } else {
9993 /*
9994 * If there was a global attention, wait
9995 * for it to be cleared.
9996 */
9997 if (bnx2x_reset_is_global(bp)) {
9998 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009999 &bp->sp_rtnl_task,
10000 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010001 return;
10002 }
10003
Ariel Elior7a752992012-01-26 06:01:53 +000010004 error_recovered =
10005 bp->eth_stats.recoverable_error;
10006 error_unrecovered =
10007 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +000010008 bp->recovery_state =
10009 BNX2X_RECOVERY_NIC_LOADING;
10010 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +000010011 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +000010012 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010013 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000010014 /* Disconnect this device */
10015 netif_device_detach(bp->dev);
10016 /* Shut down the power */
10017 bnx2x_set_power_state(
10018 bp, PCI_D3hot);
10019 smp_mb();
10020 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010021 bp->recovery_state =
10022 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +000010023 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010024 smp_mb();
10025 }
Ariel Elior7a752992012-01-26 06:01:53 +000010026 bp->eth_stats.recoverable_error =
10027 error_recovered;
10028 bp->eth_stats.unrecoverable_error =
10029 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000010030
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010031 return;
10032 }
10033 }
10034 default:
10035 return;
10036 }
10037 }
10038}
10039
Michal Schmidt56ad3152012-02-16 02:38:48 +000010040static int bnx2x_close(struct net_device *dev);
10041
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010042/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
10043 * scheduled on a general queue in order to prevent a dead lock.
10044 */
Ariel Elior7be08a72011-07-14 08:31:19 +000010045static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010046{
Ariel Elior7be08a72011-07-14 08:31:19 +000010047 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010048
10049 rtnl_lock();
10050
Ariel Elior8395be52013-01-01 05:22:44 +000010051 if (!netif_running(bp->dev)) {
10052 rtnl_unlock();
10053 return;
10054 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010055
Ariel Elior7be08a72011-07-14 08:31:19 +000010056 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +000010057#ifdef BNX2X_STOP_ON_ERROR
10058 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10059 "you will need to reboot when done\n");
10060 goto sp_rtnl_not_reset;
10061#endif
Ariel Elior7be08a72011-07-14 08:31:19 +000010062 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010063 * Clear all pending SP commands as we are going to reset the
10064 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +000010065 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010066 bp->sp_rtnl_state = 0;
10067 smp_mb();
10068
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010069 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010070
Ariel Elior8395be52013-01-01 05:22:44 +000010071 rtnl_unlock();
10072 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010073 }
10074
10075 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
Yuval Mintz6bf07b82013-06-02 00:06:20 +000010076#ifdef BNX2X_STOP_ON_ERROR
10077 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
10078 "you will need to reboot when done\n");
10079 goto sp_rtnl_not_reset;
10080#endif
10081
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010082 /*
10083 * Clear all pending SP commands as we are going to reset the
10084 * function anyway.
10085 */
10086 bp->sp_rtnl_state = 0;
10087 smp_mb();
10088
Yuval Mintz5d07d862012-09-13 02:56:21 +000010089 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010090 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010091
Ariel Elior8395be52013-01-01 05:22:44 +000010092 rtnl_unlock();
10093 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000010094 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +000010095#ifdef BNX2X_STOP_ON_ERROR
10096sp_rtnl_not_reset:
10097#endif
10098 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
10099 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +000010100 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
10101 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +000010102 /*
10103 * in case of fan failure we need to reset id if the "stop on error"
10104 * debug flag is set, since we trying to prevent permanent overheating
10105 * damage
10106 */
10107 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010108 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +000010109 netif_device_detach(bp->dev);
10110 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +000010111 rtnl_unlock();
10112 return;
Ariel Elior83048592011-11-13 04:34:29 +000010113 }
10114
Ariel Elior381ac162013-01-01 05:22:29 +000010115 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
10116 DP(BNX2X_MSG_SP,
10117 "sending set mcast vf pf channel message from rtnl sp-task\n");
10118 bnx2x_vfpf_set_mcast(bp->dev);
10119 }
Ariel Elior78c3bcc2013-06-20 17:39:08 +030010120 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
10121 &bp->sp_rtnl_state)){
10122 if (!test_bit(__LINK_STATE_NOCARRIER, &bp->dev->state)) {
10123 bnx2x_tx_disable(bp);
10124 BNX2X_ERR("PF indicated channel is not servicable anymore. This means this VF device is no longer operational\n");
10125 }
10126 }
Ariel Elior381ac162013-01-01 05:22:29 +000010127
Yuval Mintz8b09be52013-08-01 17:30:59 +030010128 if (test_and_clear_bit(BNX2X_SP_RTNL_RX_MODE, &bp->sp_rtnl_state)) {
10129 DP(BNX2X_MSG_SP, "Handling Rx Mode setting\n");
10130 bnx2x_set_rx_mode_inner(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000010131 }
10132
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000010133 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
10134 &bp->sp_rtnl_state))
10135 bnx2x_pf_set_vfs_vlan(bp);
10136
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010137 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_STOP, &bp->sp_rtnl_state)) {
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010138 bnx2x_dcbx_stop_hw_tx(bp);
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010139 bnx2x_dcbx_resume_hw_tx(bp);
Dmitry Kravkov6ffa39f2013-11-17 08:59:29 +020010140 }
Dmitry Kravkov07b4eb32013-08-19 09:11:57 +030010141
Yuval Mintz42f82772014-03-23 18:12:23 +020010142 if (test_and_clear_bit(BNX2X_SP_RTNL_GET_DRV_VERSION,
10143 &bp->sp_rtnl_state))
10144 bnx2x_update_mng_version(bp);
10145
Ariel Elior8395be52013-01-01 05:22:44 +000010146 /* work which needs rtnl lock not-taken (as it takes the lock itself and
10147 * can be called from other contexts as well)
10148 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010149 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +000010150
Ariel Elior64112802013-01-07 00:50:23 +000010151 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +000010152 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +000010153 &bp->sp_rtnl_state)) {
10154 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +000010155 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +000010156 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010157}
10158
Yaniv Rosner3deb8162011-06-14 01:34:33 +000010159static void bnx2x_period_task(struct work_struct *work)
10160{
10161 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
10162
10163 if (!netif_running(bp->dev))
10164 goto period_task_exit;
10165
10166 if (CHIP_REV_IS_SLOW(bp)) {
10167 BNX2X_ERR("period task called on emulation, ignoring\n");
10168 goto period_task_exit;
10169 }
10170
10171 bnx2x_acquire_phy_lock(bp);
10172 /*
10173 * The barrier is needed to ensure the ordering between the writing to
10174 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
10175 * the reading here.
10176 */
10177 smp_mb();
10178 if (bp->port.pmf) {
10179 bnx2x_period_func(&bp->link_params, &bp->link_vars);
10180
10181 /* Re-queue task in 1 sec */
10182 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
10183 }
10184
10185 bnx2x_release_phy_lock(bp);
10186period_task_exit:
10187 return;
10188}
10189
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010190/*
10191 * Init service functions
10192 */
10193
stephen hemmingera8f47eb2014-01-09 22:20:11 -080010194static u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010195{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010196 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
10197 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
10198 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +000010199}
10200
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010201static bool bnx2x_prev_unload_close_umac(struct bnx2x *bp,
10202 u8 port, u32 reset_reg,
10203 struct bnx2x_mac_vals *vals)
10204{
10205 u32 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
10206 u32 base_addr;
10207
10208 if (!(mask & reset_reg))
10209 return false;
10210
10211 BNX2X_DEV_INFO("Disable umac Rx %02x\n", port);
10212 base_addr = port ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
10213 vals->umac_addr[port] = base_addr + UMAC_REG_COMMAND_CONFIG;
10214 vals->umac_val[port] = REG_RD(bp, vals->umac_addr[port]);
10215 REG_WR(bp, vals->umac_addr[port], 0);
10216
10217 return true;
10218}
10219
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010220static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
10221 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010222{
Yuval Mintz452427b2012-03-26 20:47:07 +000010223 u32 val, base_addr, offset, mask, reset_reg;
10224 bool mac_stopped = false;
10225 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010226
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010227 /* reset addresses as they also mark which values were changed */
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010228 memset(vals, 0, sizeof(*vals));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010229
Yuval Mintz452427b2012-03-26 20:47:07 +000010230 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -040010231
Yuval Mintz452427b2012-03-26 20:47:07 +000010232 if (!CHIP_IS_E3(bp)) {
10233 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
10234 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
10235 if ((mask & reset_reg) && val) {
10236 u32 wb_data[2];
10237 BNX2X_DEV_INFO("Disable bmac Rx\n");
10238 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
10239 : NIG_REG_INGRESS_BMAC0_MEM;
10240 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
10241 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +000010242
Yuval Mintz452427b2012-03-26 20:47:07 +000010243 /*
10244 * use rd/wr since we cannot use dmae. This is safe
10245 * since MCP won't access the bus due to the request
10246 * to unload, and no function on the path can be
10247 * loaded at this time.
10248 */
10249 wb_data[0] = REG_RD(bp, base_addr + offset);
10250 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010251 vals->bmac_addr = base_addr + offset;
10252 vals->bmac_val[0] = wb_data[0];
10253 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +000010254 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010255 REG_WR(bp, vals->bmac_addr, wb_data[0]);
10256 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +000010257 }
10258 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010259 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
10260 vals->emac_val = REG_RD(bp, vals->emac_addr);
10261 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010262 mac_stopped = true;
10263 } else {
10264 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
10265 BNX2X_DEV_INFO("Disable xmac Rx\n");
10266 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
10267 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
10268 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10269 val & ~(1 << 1));
10270 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
10271 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010272 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
10273 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
10274 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010275 mac_stopped = true;
10276 }
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010277
10278 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 0,
10279 reset_reg, vals);
10280 mac_stopped |= bnx2x_prev_unload_close_umac(bp, 1,
10281 reset_reg, vals);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010282 }
Ariel Eliorf16da432012-01-26 06:01:50 +000010283
Yuval Mintz452427b2012-03-26 20:47:07 +000010284 if (mac_stopped)
10285 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +000010286}
10287
10288#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010289#define BNX2X_PREV_UNDI_PROD_ADDR_H(f) (BAR_TSTRORM_INTMEM + \
10290 0x1848 + ((f) << 4))
Yuval Mintz452427b2012-03-26 20:47:07 +000010291#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
10292#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
10293#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
10294
Yuval Mintz91ebb922013-12-26 09:57:07 +020010295#define BCM_5710_UNDI_FW_MF_MAJOR (0x07)
10296#define BCM_5710_UNDI_FW_MF_MINOR (0x08)
10297#define BCM_5710_UNDI_FW_MF_VERS (0x05)
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010298
10299static bool bnx2x_prev_is_after_undi(struct bnx2x *bp)
10300{
10301 /* UNDI marks its presence in DORQ -
10302 * it initializes CID offset for normal bell to 0x7
10303 */
10304 if (!(REG_RD(bp, MISC_REG_RESET_REG_1) &
10305 MISC_REGISTERS_RESET_REG_1_RST_DORQ))
10306 return false;
10307
10308 if (REG_RD(bp, DORQ_REG_NORM_CID_OFST) == 0x7) {
10309 BNX2X_DEV_INFO("UNDI previously loaded\n");
10310 return true;
10311 }
10312
10313 return false;
10314}
10315
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010316static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +000010317{
10318 u16 rcq, bd;
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010319 u32 addr, tmp_reg;
Yuval Mintz452427b2012-03-26 20:47:07 +000010320
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010321 if (BP_FUNC(bp) < 2)
10322 addr = BNX2X_PREV_UNDI_PROD_ADDR(BP_PORT(bp));
10323 else
10324 addr = BNX2X_PREV_UNDI_PROD_ADDR_H(BP_FUNC(bp) - 2);
10325
10326 tmp_reg = REG_RD(bp, addr);
Yuval Mintz452427b2012-03-26 20:47:07 +000010327 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
10328 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
10329
10330 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010331 REG_WR(bp, addr, tmp_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010332
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010333 BNX2X_DEV_INFO("UNDI producer [%d/%d][%08x] rings bd -> 0x%04x, rcq -> 0x%04x\n",
10334 BP_PORT(bp), BP_FUNC(bp), addr, bd, rcq);
Yuval Mintz452427b2012-03-26 20:47:07 +000010335}
10336
Bill Pemberton0329aba2012-12-03 09:24:24 -050010337static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010338{
Yuval Mintz5d07d862012-09-13 02:56:21 +000010339 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
10340 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +000010341 if (!rc) {
10342 BNX2X_ERR("MCP response failure, aborting\n");
10343 return -EBUSY;
10344 }
10345
10346 return 0;
10347}
10348
Barak Witkowskic63da992012-12-05 23:04:03 +000010349static struct bnx2x_prev_path_list *
10350 bnx2x_prev_path_get_entry(struct bnx2x *bp)
10351{
10352 struct bnx2x_prev_path_list *tmp_list;
10353
10354 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
10355 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
10356 bp->pdev->bus->number == tmp_list->bus &&
10357 BP_PATH(bp) == tmp_list->path)
10358 return tmp_list;
10359
10360 return NULL;
10361}
10362
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010363static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
10364{
10365 struct bnx2x_prev_path_list *tmp_list;
10366 int rc;
10367
10368 rc = down_interruptible(&bnx2x_prev_sem);
10369 if (rc) {
10370 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10371 return rc;
10372 }
10373
10374 tmp_list = bnx2x_prev_path_get_entry(bp);
10375 if (tmp_list) {
10376 tmp_list->aer = 1;
10377 rc = 0;
10378 } else {
10379 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
10380 BP_PATH(bp));
10381 }
10382
10383 up(&bnx2x_prev_sem);
10384
10385 return rc;
10386}
10387
Bill Pemberton0329aba2012-12-03 09:24:24 -050010388static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010389{
10390 struct bnx2x_prev_path_list *tmp_list;
Peter Senna Tschudinb85d7172013-10-02 14:19:49 +020010391 bool rc = false;
Yuval Mintz452427b2012-03-26 20:47:07 +000010392
10393 if (down_trylock(&bnx2x_prev_sem))
10394 return false;
10395
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010396 tmp_list = bnx2x_prev_path_get_entry(bp);
10397 if (tmp_list) {
10398 if (tmp_list->aer) {
10399 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
10400 BP_PATH(bp));
10401 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +000010402 rc = true;
10403 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
10404 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010405 }
10406 }
10407
10408 up(&bnx2x_prev_sem);
10409
10410 return rc;
10411}
10412
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010413bool bnx2x_port_after_undi(struct bnx2x *bp)
10414{
10415 struct bnx2x_prev_path_list *entry;
10416 bool val;
10417
10418 down(&bnx2x_prev_sem);
10419
10420 entry = bnx2x_prev_path_get_entry(bp);
10421 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
10422
10423 up(&bnx2x_prev_sem);
10424
10425 return val;
10426}
10427
Barak Witkowskic63da992012-12-05 23:04:03 +000010428static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +000010429{
10430 struct bnx2x_prev_path_list *tmp_list;
10431 int rc;
10432
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010433 rc = down_interruptible(&bnx2x_prev_sem);
10434 if (rc) {
10435 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10436 return rc;
10437 }
10438
10439 /* Check whether the entry for this path already exists */
10440 tmp_list = bnx2x_prev_path_get_entry(bp);
10441 if (tmp_list) {
10442 if (!tmp_list->aer) {
10443 BNX2X_ERR("Re-Marking the path.\n");
10444 } else {
10445 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
10446 BP_PATH(bp));
10447 tmp_list->aer = 0;
10448 }
10449 up(&bnx2x_prev_sem);
10450 return 0;
10451 }
10452 up(&bnx2x_prev_sem);
10453
10454 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +000010455 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +000010456 if (!tmp_list) {
10457 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
10458 return -ENOMEM;
10459 }
10460
10461 tmp_list->bus = bp->pdev->bus->number;
10462 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
10463 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010464 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +000010465 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010466
10467 rc = down_interruptible(&bnx2x_prev_sem);
10468 if (rc) {
10469 BNX2X_ERR("Received %d when tried to take lock\n", rc);
10470 kfree(tmp_list);
10471 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010472 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
10473 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +000010474 list_add(&tmp_list->list, &bnx2x_prev_list);
10475 up(&bnx2x_prev_sem);
10476 }
10477
10478 return rc;
10479}
10480
Bill Pemberton0329aba2012-12-03 09:24:24 -050010481static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010482{
Yuval Mintz452427b2012-03-26 20:47:07 +000010483 struct pci_dev *dev = bp->pdev;
10484
Yuval Mintz8eee6942012-08-09 04:37:25 +000010485 if (CHIP_IS_E1x(bp)) {
10486 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
10487 return -EINVAL;
10488 }
10489
10490 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
10491 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
10492 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
10493 bp->common.bc_ver);
10494 return -EINVAL;
10495 }
Yuval Mintz452427b2012-03-26 20:47:07 +000010496
Casey Leedom8903b9e2013-08-06 15:48:38 +053010497 if (!pci_wait_for_pending_transaction(dev))
10498 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010499
Yuval Mintz8eee6942012-08-09 04:37:25 +000010500 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010501 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
10502
10503 return 0;
10504}
10505
Bill Pemberton0329aba2012-12-03 09:24:24 -050010506static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010507{
10508 int rc;
10509
10510 BNX2X_DEV_INFO("Uncommon unload Flow\n");
10511
10512 /* Test if previous unload process was already finished for this path */
10513 if (bnx2x_prev_is_path_marked(bp))
10514 return bnx2x_prev_mcp_done(bp);
10515
Yuval Mintz04c46732013-01-23 03:21:46 +000010516 BNX2X_DEV_INFO("Path is unmarked\n");
10517
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010518 /* Cannot proceed with FLR if UNDI is loaded, since FW does not match */
10519 if (bnx2x_prev_is_after_undi(bp))
10520 goto out;
10521
Yuval Mintz452427b2012-03-26 20:47:07 +000010522 /* If function has FLR capabilities, and existing FW version matches
10523 * the one required, then FLR will be sufficient to clean any residue
10524 * left by previous driver
10525 */
Yuval Mintz91ebb922013-12-26 09:57:07 +020010526 rc = bnx2x_compare_fw_ver(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION, false);
Yuval Mintz8eee6942012-08-09 04:37:25 +000010527
10528 if (!rc) {
10529 /* fw version is good */
10530 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
10531 rc = bnx2x_do_flr(bp);
10532 }
10533
10534 if (!rc) {
10535 /* FLR was performed */
10536 BNX2X_DEV_INFO("FLR successful\n");
10537 return 0;
10538 }
10539
10540 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010541
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010542out:
Yuval Mintz452427b2012-03-26 20:47:07 +000010543 /* Close the MCP request, return failure*/
10544 rc = bnx2x_prev_mcp_done(bp);
10545 if (!rc)
10546 rc = BNX2X_PREV_WAIT_NEEDED;
10547
10548 return rc;
10549}
10550
Bill Pemberton0329aba2012-12-03 09:24:24 -050010551static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010552{
10553 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +000010554 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010555 struct bnx2x_mac_vals mac_vals;
10556
Yuval Mintz452427b2012-03-26 20:47:07 +000010557 /* It is possible a previous function received 'common' answer,
10558 * but hasn't loaded yet, therefore creating a scenario of
10559 * multiple functions receiving 'common' on the same path.
10560 */
10561 BNX2X_DEV_INFO("Common unload Flow\n");
10562
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010563 memset(&mac_vals, 0, sizeof(mac_vals));
10564
Yuval Mintz452427b2012-03-26 20:47:07 +000010565 if (bnx2x_prev_is_path_marked(bp))
10566 return bnx2x_prev_mcp_done(bp);
10567
10568 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
10569
10570 /* Reset should be performed after BRB is emptied */
10571 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
10572 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +000010573
10574 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010575 bnx2x_prev_unload_close_mac(bp, &mac_vals);
10576
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010577 /* close LLH filters for both ports towards the BRB */
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010578 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010579 bp->link_params.port ^= 1;
10580 bnx2x_set_rx_filter(&bp->link_params, 0);
10581 bp->link_params.port ^= 1;
Yuval Mintz452427b2012-03-26 20:47:07 +000010582
Yuval Mintzb17b0ca2014-06-12 07:55:31 +030010583 /* Check if the UNDI driver was previously loaded */
10584 if (bnx2x_prev_is_after_undi(bp)) {
10585 prev_undi = true;
10586 /* clear the UNDI indication */
10587 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
10588 /* clear possible idle check errors */
10589 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +000010590 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +000010591 if (!CHIP_IS_E1x(bp))
10592 /* block FW from writing to host */
10593 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
10594
Yuval Mintz452427b2012-03-26 20:47:07 +000010595 /* wait until BRB is empty */
10596 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10597 while (timer_count) {
10598 u32 prev_brb = tmp_reg;
10599
10600 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
10601 if (!tmp_reg)
10602 break;
10603
10604 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
10605
10606 /* reset timer as long as BRB actually gets emptied */
10607 if (prev_brb > tmp_reg)
10608 timer_count = 1000;
10609 else
10610 timer_count--;
10611
Yuval Mintz7c3afd82014-08-18 22:36:23 +030010612 /* If UNDI resides in memory, manually increment it */
10613 if (prev_undi)
10614 bnx2x_prev_unload_undi_inc(bp, 1);
10615
Yuval Mintz452427b2012-03-26 20:47:07 +000010616 udelay(10);
10617 }
10618
10619 if (!timer_count)
10620 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +000010621 }
10622
10623 /* No packets are in the pipeline, path is ready for reset */
10624 bnx2x_reset_common(bp);
10625
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010626 if (mac_vals.xmac_addr)
10627 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
Yuval Mintz3d6b7252015-04-01 10:02:19 +030010628 if (mac_vals.umac_addr[0])
10629 REG_WR(bp, mac_vals.umac_addr[0], mac_vals.umac_val[0]);
10630 if (mac_vals.umac_addr[1])
10631 REG_WR(bp, mac_vals.umac_addr[1], mac_vals.umac_val[1]);
Barak Witkowski1ef1d452013-01-10 04:53:40 +000010632 if (mac_vals.emac_addr)
10633 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
10634 if (mac_vals.bmac_addr) {
10635 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
10636 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
10637 }
10638
Barak Witkowskic63da992012-12-05 23:04:03 +000010639 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +000010640 if (rc) {
10641 bnx2x_prev_mcp_done(bp);
10642 return rc;
10643 }
10644
10645 return bnx2x_prev_mcp_done(bp);
10646}
10647
Bill Pemberton0329aba2012-12-03 09:24:24 -050010648static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +000010649{
10650 int time_counter = 10;
10651 u32 rc, fw, hw_lock_reg, hw_lock_val;
10652 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
10653
Ariel Elior24f06712012-05-06 07:05:57 +000010654 /* clear hw from errors which may have resulted from an interrupted
10655 * dmae transaction.
10656 */
Yuval Mintzda254fb2015-04-01 10:02:20 +030010657 bnx2x_clean_pglue_errors(bp);
Ariel Elior24f06712012-05-06 07:05:57 +000010658
10659 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010660 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10661 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10662 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10663
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010664 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010665 if (hw_lock_val) {
10666 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10667 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10668 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10669 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10670 }
10671
10672 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10673 REG_WR(bp, hw_lock_reg, 0xffffffff);
10674 } else
10675 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10676
10677 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10678 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010679 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010680 }
10681
Yuval Mintz452427b2012-03-26 20:47:07 +000010682 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010683 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010684 /* Lock MCP using an unload request */
10685 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10686 if (!fw) {
10687 BNX2X_ERR("MCP response failure, aborting\n");
10688 rc = -EBUSY;
10689 break;
10690 }
10691
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010692 rc = down_interruptible(&bnx2x_prev_sem);
10693 if (rc) {
10694 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10695 rc);
10696 } else {
10697 /* If Path is marked by EEH, ignore unload status */
10698 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10699 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010700 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010701 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010702
10703 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010704 rc = bnx2x_prev_unload_common(bp);
10705 break;
10706 }
10707
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010708 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010709 rc = bnx2x_prev_unload_uncommon(bp);
10710 if (rc != BNX2X_PREV_WAIT_NEEDED)
10711 break;
10712
10713 msleep(20);
10714 } while (--time_counter);
10715
10716 if (!time_counter || rc) {
Yuval Mintz91ebb922013-12-26 09:57:07 +020010717 BNX2X_DEV_INFO("Unloading previous driver did not occur, Possibly due to MF UNDI\n");
10718 rc = -EPROBE_DEFER;
Yuval Mintz452427b2012-03-26 20:47:07 +000010719 }
10720
Barak Witkowskic63da992012-12-05 23:04:03 +000010721 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010722 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010723 bp->link_params.feature_config_flags |=
10724 FEATURE_CONFIG_BOOT_FROM_SAN;
10725
Yuval Mintz452427b2012-03-26 20:47:07 +000010726 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10727
10728 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010729}
10730
Bill Pemberton0329aba2012-12-03 09:24:24 -050010731static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010732{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010733 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010734 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010735
10736 /* Get the chip revision id and number. */
10737 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10738 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10739 id = ((val & 0xffff) << 16);
10740 val = REG_RD(bp, MISC_REG_CHIP_REV);
10741 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010742
10743 /* Metal is read from PCI regs, but we can't access >=0x400 from
10744 * the configuration space (so we need to reg_rd)
10745 */
10746 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10747 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010748 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010749 id |= (val & 0xf);
10750 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010751
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010752 /* force 57811 according to MISC register */
10753 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10754 if (CHIP_IS_57810(bp))
10755 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10756 (bp->common.chip_id & 0x0000FFFF);
10757 else if (CHIP_IS_57810_MF(bp))
10758 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10759 (bp->common.chip_id & 0x0000FFFF);
10760 bp->common.chip_id |= 0x1;
10761 }
10762
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010763 /* Set doorbell size */
10764 bp->db_size = (1 << BNX2X_DB_SHIFT);
10765
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010766 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010767 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10768 if ((val & 1) == 0)
10769 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10770 else
10771 val = (val >> 1) & 1;
10772 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10773 "2_PORT_MODE");
10774 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10775 CHIP_2_PORT_MODE;
10776
10777 if (CHIP_MODE_IS_4_PORT(bp))
10778 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10779 else
10780 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10781 } else {
10782 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10783 bp->pfid = bp->pf_num; /* 0..7 */
10784 }
10785
Merav Sicron51c1a582012-03-18 10:33:38 +000010786 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10787
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010788 bp->link_params.chip_id = bp->common.chip_id;
10789 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010790
Eilon Greenstein1c063282009-02-12 08:36:43 +000010791 val = (REG_RD(bp, 0x2874) & 0x55);
10792 if ((bp->common.chip_id & 0x1) ||
10793 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10794 bp->flags |= ONE_PORT_FLAG;
10795 BNX2X_DEV_INFO("single port device\n");
10796 }
10797
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010798 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010799 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010800 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10801 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10802 bp->common.flash_size, bp->common.flash_size);
10803
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010804 bnx2x_init_shmem(bp);
10805
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010806 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10807 MISC_REG_GENERIC_CR_1 :
10808 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010809
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010810 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010811 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010812 if (SHMEM2_RD(bp, size) >
10813 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10814 bp->link_params.lfa_base =
10815 REG_RD(bp, bp->common.shmem2_base +
10816 (u32)offsetof(struct shmem2_region,
10817 lfa_host_addr[BP_PORT(bp)]));
10818 else
10819 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010820 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10821 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010822
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010823 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010824 BNX2X_DEV_INFO("MCP not active\n");
10825 bp->flags |= NO_MCP_FLAG;
10826 return;
10827 }
10828
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010829 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010830 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010831
10832 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10833 SHARED_HW_CFG_LED_MODE_MASK) >>
10834 SHARED_HW_CFG_LED_MODE_SHIFT);
10835
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010836 bp->link_params.feature_config_flags = 0;
10837 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10838 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10839 bp->link_params.feature_config_flags |=
10840 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10841 else
10842 bp->link_params.feature_config_flags &=
10843 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10844
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010845 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10846 bp->common.bc_ver = val;
10847 BNX2X_DEV_INFO("bc_ver %X\n", val);
10848 if (val < BNX2X_BC_VER) {
10849 /* for now only warn
10850 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010851 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10852 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010853 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010854 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010855 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010856 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10857
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010858 bp->link_params.feature_config_flags |=
10859 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10860 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010861 bp->link_params.feature_config_flags |=
10862 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10863 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010864 bp->link_params.feature_config_flags |=
10865 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10866 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010867
10868 bp->link_params.feature_config_flags |=
10869 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10870 FEATURE_CONFIG_MT_SUPPORT : 0;
10871
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010872 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10873 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010874
Barak Witkowski2e499d32012-06-26 01:31:19 +000010875 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10876 BC_SUPPORTS_FCOE_FEATURES : 0;
10877
Barak Witkowski98768792012-06-19 07:48:31 +000010878 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10879 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030010880
10881 bp->flags |= (val >= REQ_BC_VER_4_RMMOD_CMD) ?
10882 BC_SUPPORTS_RMMOD_CMD : 0;
10883
Barak Witkowski1d187b32011-12-05 22:41:50 +000010884 boot_mode = SHMEM_RD(bp,
10885 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10886 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10887 switch (boot_mode) {
10888 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10889 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10890 break;
10891 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10892 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10893 break;
10894 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10895 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10896 break;
10897 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10898 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10899 break;
10900 }
10901
Jon Mason29ed74c2013-09-11 11:22:39 -070010902 pci_read_config_word(bp->pdev, bp->pdev->pm_cap + PCI_PM_PMC, &pmc);
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010903 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10904
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010905 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010906 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010907
10908 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10909 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10910 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10911 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10912
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010913 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10914 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010915}
10916
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010917#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10918#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10919
Bill Pemberton0329aba2012-12-03 09:24:24 -050010920static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010921{
10922 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010923 int igu_sb_id;
10924 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010925 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010926
10927 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010928 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010929 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010930 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010931 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10932 FP_SB_MAX_E1x;
10933
10934 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10935 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10936
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010937 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010938 }
10939
10940 /* IGU in normal mode - read CAM */
10941 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10942 igu_sb_id++) {
10943 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10944 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10945 continue;
10946 fid = IGU_FID(val);
10947 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10948 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10949 continue;
10950 if (IGU_VEC(val) == 0)
10951 /* default status block */
10952 bp->igu_dsb_id = igu_sb_id;
10953 else {
10954 if (bp->igu_base_sb == 0xff)
10955 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010956 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010957 }
10958 }
10959 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010960
Ariel Elior6383c0b2011-07-14 08:31:57 +000010961#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010962 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10963 * optional that number of CAM entries will not be equal to the value
10964 * advertised in PCI.
10965 * Driver should use the minimal value of both as the actual status
10966 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010967 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010968 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010969#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010970
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010971 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010972 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010973 return -EINVAL;
10974 }
10975
10976 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010977}
10978
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010979static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010980{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010981 int cfg_size = 0, idx, port = BP_PORT(bp);
10982
10983 /* Aggregation of supported attributes of all external phys */
10984 bp->port.supported[0] = 0;
10985 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010986 switch (bp->link_params.num_phys) {
10987 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010988 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10989 cfg_size = 1;
10990 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010991 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010992 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10993 cfg_size = 1;
10994 break;
10995 case 3:
10996 if (bp->link_params.multi_phy_config &
10997 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10998 bp->port.supported[1] =
10999 bp->link_params.phy[EXT_PHY1].supported;
11000 bp->port.supported[0] =
11001 bp->link_params.phy[EXT_PHY2].supported;
11002 } else {
11003 bp->port.supported[0] =
11004 bp->link_params.phy[EXT_PHY1].supported;
11005 bp->port.supported[1] =
11006 bp->link_params.phy[EXT_PHY2].supported;
11007 }
11008 cfg_size = 2;
11009 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011010 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011011
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011012 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011013 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011014 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011015 dev_info.port_hw_config[port].external_phy_config),
11016 SHMEM_RD(bp,
11017 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011018 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011019 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011020
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011021 if (CHIP_IS_E3(bp))
11022 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
11023 else {
11024 switch (switch_cfg) {
11025 case SWITCH_CFG_1G:
11026 bp->port.phy_addr = REG_RD(
11027 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
11028 break;
11029 case SWITCH_CFG_10G:
11030 bp->port.phy_addr = REG_RD(
11031 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
11032 break;
11033 default:
11034 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
11035 bp->port.link_config[0]);
11036 return;
11037 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011038 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011039 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011040 /* mask what we support according to speed_cap_mask per configuration */
11041 for (idx = 0; idx < cfg_size; idx++) {
11042 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011043 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011044 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011045
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011046 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011047 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011048 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011049
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011050 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011051 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011052 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011053
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011054 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011055 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011056 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011057
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011058 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011059 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011060 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011061 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011062
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011063 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011064 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011065 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011066
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011067 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011068 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011069 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnerb8e0d882013-06-20 17:39:11 +030011070
11071 if (!(bp->link_params.speed_cap_mask[idx] &
11072 PORT_HW_CFG_SPEED_CAPABILITY_D0_20G))
11073 bp->port.supported[idx] &= ~SUPPORTED_20000baseKR2_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011074 }
11075
11076 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
11077 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011078}
11079
Bill Pemberton0329aba2012-12-03 09:24:24 -050011080static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011081{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011082 u32 link_config, idx, cfg_size = 0;
11083 bp->port.advertising[0] = 0;
11084 bp->port.advertising[1] = 0;
11085 switch (bp->link_params.num_phys) {
11086 case 1:
11087 case 2:
11088 cfg_size = 1;
11089 break;
11090 case 3:
11091 cfg_size = 2;
11092 break;
11093 }
11094 for (idx = 0; idx < cfg_size; idx++) {
11095 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
11096 link_config = bp->port.link_config[idx];
11097 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011098 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011099 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
11100 bp->link_params.req_line_speed[idx] =
11101 SPEED_AUTO_NEG;
11102 bp->port.advertising[idx] |=
11103 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000011104 if (bp->link_params.phy[EXT_PHY1].type ==
11105 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
11106 bp->port.advertising[idx] |=
11107 (SUPPORTED_100baseT_Half |
11108 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011109 } else {
11110 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011111 bp->link_params.req_line_speed[idx] =
11112 SPEED_10000;
11113 bp->port.advertising[idx] |=
11114 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011115 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011116 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011117 }
11118 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011119
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011120 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011121 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
11122 bp->link_params.req_line_speed[idx] =
11123 SPEED_10;
11124 bp->port.advertising[idx] |=
11125 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011126 ADVERTISED_TP);
11127 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011128 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011129 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011130 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011131 return;
11132 }
11133 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011134
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011135 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011136 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
11137 bp->link_params.req_line_speed[idx] =
11138 SPEED_10;
11139 bp->link_params.req_duplex[idx] =
11140 DUPLEX_HALF;
11141 bp->port.advertising[idx] |=
11142 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011143 ADVERTISED_TP);
11144 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011145 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011146 link_config,
11147 bp->link_params.speed_cap_mask[idx]);
11148 return;
11149 }
11150 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011151
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011152 case PORT_FEATURE_LINK_SPEED_100M_FULL:
11153 if (bp->port.supported[idx] &
11154 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011155 bp->link_params.req_line_speed[idx] =
11156 SPEED_100;
11157 bp->port.advertising[idx] |=
11158 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011159 ADVERTISED_TP);
11160 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011161 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011162 link_config,
11163 bp->link_params.speed_cap_mask[idx]);
11164 return;
11165 }
11166 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011167
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011168 case PORT_FEATURE_LINK_SPEED_100M_HALF:
11169 if (bp->port.supported[idx] &
11170 SUPPORTED_100baseT_Half) {
11171 bp->link_params.req_line_speed[idx] =
11172 SPEED_100;
11173 bp->link_params.req_duplex[idx] =
11174 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011175 bp->port.advertising[idx] |=
11176 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011177 ADVERTISED_TP);
11178 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011179 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011180 link_config,
11181 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011182 return;
11183 }
11184 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011185
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011186 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011187 if (bp->port.supported[idx] &
11188 SUPPORTED_1000baseT_Full) {
11189 bp->link_params.req_line_speed[idx] =
11190 SPEED_1000;
11191 bp->port.advertising[idx] |=
11192 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011193 ADVERTISED_TP);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +030011194 } else if (bp->port.supported[idx] &
11195 SUPPORTED_1000baseKX_Full) {
11196 bp->link_params.req_line_speed[idx] =
11197 SPEED_1000;
11198 bp->port.advertising[idx] |=
11199 ADVERTISED_1000baseKX_Full;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011200 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011201 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011202 link_config,
11203 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011204 return;
11205 }
11206 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011207
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011208 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011209 if (bp->port.supported[idx] &
11210 SUPPORTED_2500baseX_Full) {
11211 bp->link_params.req_line_speed[idx] =
11212 SPEED_2500;
11213 bp->port.advertising[idx] |=
11214 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011215 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011216 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011217 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011218 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011219 bp->link_params.speed_cap_mask[idx]);
11220 return;
11221 }
11222 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011223
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011224 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011225 if (bp->port.supported[idx] &
11226 SUPPORTED_10000baseT_Full) {
11227 bp->link_params.req_line_speed[idx] =
11228 SPEED_10000;
11229 bp->port.advertising[idx] |=
11230 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011231 ADVERTISED_FIBRE);
Yuval Mintz5d67c1c2015-06-25 15:19:22 +030011232 } else if (bp->port.supported[idx] &
11233 SUPPORTED_10000baseKR_Full) {
11234 bp->link_params.req_line_speed[idx] =
11235 SPEED_10000;
11236 bp->port.advertising[idx] |=
11237 (ADVERTISED_10000baseKR_Full |
11238 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011239 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000011240 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011241 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011242 bp->link_params.speed_cap_mask[idx]);
11243 return;
11244 }
11245 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011246 case PORT_FEATURE_LINK_SPEED_20G:
11247 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011248
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000011249 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011250 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000011251 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011252 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011253 bp->link_params.req_line_speed[idx] =
11254 SPEED_AUTO_NEG;
11255 bp->port.advertising[idx] =
11256 bp->port.supported[idx];
11257 break;
11258 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011259
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011260 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011261 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000011262 if (bp->link_params.req_flow_ctrl[idx] ==
11263 BNX2X_FLOW_CTRL_AUTO) {
11264 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
11265 bp->link_params.req_flow_ctrl[idx] =
11266 BNX2X_FLOW_CTRL_NONE;
11267 else
11268 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011269 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011270
Merav Sicron51c1a582012-03-18 10:33:38 +000011271 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011272 bp->link_params.req_line_speed[idx],
11273 bp->link_params.req_duplex[idx],
11274 bp->link_params.req_flow_ctrl[idx],
11275 bp->port.advertising[idx]);
11276 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011277}
11278
Bill Pemberton0329aba2012-12-03 09:24:24 -050011279static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000011280{
Yuval Mintz86564c32013-01-23 03:21:50 +000011281 __be16 mac_hi_be = cpu_to_be16(mac_hi);
11282 __be32 mac_lo_be = cpu_to_be32(mac_lo);
11283 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
11284 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000011285}
11286
Bill Pemberton0329aba2012-12-03 09:24:24 -050011287static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011288{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011289 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000011290 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011291 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011292
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011293 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011294 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011295
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011296 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011297 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011298
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011299 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011300 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011301 dev_info.port_hw_config[port].speed_capability_mask) &
11302 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011303 bp->link_params.speed_cap_mask[1] =
11304 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000011305 dev_info.port_hw_config[port].speed_capability_mask2) &
11306 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011307 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011308 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
11309
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011310 bp->port.link_config[1] =
11311 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000011312
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011313 bp->link_params.multi_phy_config =
11314 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011315 /* If the device is capable of WoL, set the default state according
11316 * to the HW
11317 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000011318 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000011319 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
11320 (config & PORT_FEATURE_WOL_ENABLED));
11321
Yuval Mintz4ba76992013-01-14 05:11:45 +000011322 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11323 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
11324 bp->flags |= NO_ISCSI_FLAG;
11325 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
11326 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
11327 bp->flags |= NO_FCOE_FLAG;
11328
Merav Sicron51c1a582012-03-18 10:33:38 +000011329 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011330 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011331 bp->link_params.speed_cap_mask[0],
11332 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011333
Yaniv Rosnera22f0782010-09-07 11:41:20 +000011334 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000011335 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011336 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011337 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011338
11339 bnx2x_link_settings_requested(bp);
11340
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011341 /*
11342 * If connected directly, work with the internal PHY, otherwise, work
11343 * with the external PHY
11344 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011345 ext_phy_config =
11346 SHMEM_RD(bp,
11347 dev_info.port_hw_config[port].external_phy_config);
11348 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011349 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011350 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011351
11352 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
11353 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
11354 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000011355 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000011356
Yuval Mintzc8c60d82012-06-06 17:13:07 +000011357 /* Configure link feature according to nvram value */
11358 eee_mode = (((SHMEM_RD(bp, dev_info.
11359 port_feature_config[port].eee_power_mode)) &
11360 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
11361 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
11362 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
11363 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
11364 EEE_MODE_ENABLE_LPI |
11365 EEE_MODE_OUTPUT_TIME;
11366 } else {
11367 bp->link_params.eee_mode = 0;
11368 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011369}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011370
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011371void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011372{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011373 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011374 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011375 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011376 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011377
Merav Sicron55c11942012-11-07 00:45:48 +000011378 if (!CNIC_SUPPORT(bp)) {
11379 bp->flags |= no_flags;
11380 return;
11381 }
11382
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011383 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011384 bp->cnic_eth_dev.max_iscsi_conn =
11385 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
11386 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
11387
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011388 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
11389 bp->cnic_eth_dev.max_iscsi_conn);
11390
11391 /*
11392 * If maximum allowed number of connections is zero -
11393 * disable the feature.
11394 */
11395 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011396 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011397}
11398
Bill Pemberton0329aba2012-12-03 09:24:24 -050011399static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011400{
11401 /* Port info */
11402 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11403 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
11404 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11405 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
11406
11407 /* Node info */
11408 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11409 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
11410 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11411 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
11412}
Dmitry Kravkov86800192013-05-27 04:08:29 +000011413
11414static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
11415{
11416 u8 count = 0;
11417
11418 if (IS_MF(bp)) {
11419 u8 fid;
11420
11421 /* iterate over absolute function ids for this path: */
11422 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
11423 if (IS_MF_SD(bp)) {
11424 u32 cfg = MF_CFG_RD(bp,
11425 func_mf_config[fid].config);
11426
11427 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
11428 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
11429 FUNC_MF_CFG_PROTOCOL_FCOE))
11430 count++;
11431 } else {
11432 u32 cfg = MF_CFG_RD(bp,
11433 func_ext_config[fid].
11434 func_cfg);
11435
11436 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
11437 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
11438 count++;
11439 }
11440 }
11441 } else { /* SF */
11442 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
11443
11444 for (port = 0; port < port_cnt; port++) {
11445 u32 lic = SHMEM_RD(bp,
11446 drv_lic_key[port].max_fcoe_conn) ^
11447 FW_ENCODE_32BIT_PATTERN;
11448 if (lic)
11449 count++;
11450 }
11451 }
11452
11453 return count;
11454}
11455
Bill Pemberton0329aba2012-12-03 09:24:24 -050011456static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011457{
11458 int port = BP_PORT(bp);
11459 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011460 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
11461 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000011462 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011463
Merav Sicron55c11942012-11-07 00:45:48 +000011464 if (!CNIC_SUPPORT(bp)) {
11465 bp->flags |= NO_FCOE_FLAG;
11466 return;
11467 }
11468
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011469 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011470 bp->cnic_eth_dev.max_fcoe_conn =
11471 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
11472 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
11473
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011474 /* Calculate the number of maximum allowed FCoE tasks */
11475 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000011476
11477 /* check if FCoE resources must be shared between different functions */
11478 if (num_fcoe_func)
11479 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000011480
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011481 /* Read the WWN: */
11482 if (!IS_MF(bp)) {
11483 /* Port info */
11484 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
11485 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011486 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011487 fcoe_wwn_port_name_upper);
11488 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
11489 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011490 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011491 fcoe_wwn_port_name_lower);
11492
11493 /* Node info */
11494 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
11495 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011496 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011497 fcoe_wwn_node_name_upper);
11498 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
11499 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000011500 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011501 fcoe_wwn_node_name_lower);
11502 } else if (!IS_MF_SD(bp)) {
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011503 /* Read the WWN info only if the FCoE feature is enabled for
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011504 * this function.
11505 */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011506 if (BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000011507 bnx2x_get_ext_wwn_info(bp, func);
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011508 } else {
11509 if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
11510 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000011511 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011512
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011513 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011514
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011515 /*
11516 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011517 * disable the feature.
11518 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011519 if (!bp->cnic_eth_dev.max_fcoe_conn)
11520 bp->flags |= NO_FCOE_FLAG;
11521}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011522
Bill Pemberton0329aba2012-12-03 09:24:24 -050011523static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000011524{
11525 /*
11526 * iSCSI may be dynamically disabled but reading
11527 * info here we will decrease memory usage by driver
11528 * if the feature is disabled for good
11529 */
11530 bnx2x_get_iscsi_info(bp);
11531 bnx2x_get_fcoe_info(bp);
11532}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011533
Bill Pemberton0329aba2012-12-03 09:24:24 -050011534static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000011535{
11536 u32 val, val2;
11537 int func = BP_ABS_FUNC(bp);
11538 int port = BP_PORT(bp);
11539 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
11540 u8 *fip_mac = bp->fip_mac;
11541
11542 if (IS_MF(bp)) {
11543 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
11544 * FCoE MAC then the appropriate feature should be disabled.
11545 * In non SD mode features configuration comes from struct
11546 * func_ext_config.
11547 */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011548 if (!IS_MF_SD(bp)) {
Merav Sicron55c11942012-11-07 00:45:48 +000011549 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
11550 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
11551 val2 = MF_CFG_RD(bp, func_ext_config[func].
11552 iscsi_mac_addr_upper);
11553 val = MF_CFG_RD(bp, func_ext_config[func].
11554 iscsi_mac_addr_lower);
11555 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11556 BNX2X_DEV_INFO
11557 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11558 } else {
11559 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
11560 }
11561
11562 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
11563 val2 = MF_CFG_RD(bp, func_ext_config[func].
11564 fcoe_mac_addr_upper);
11565 val = MF_CFG_RD(bp, func_ext_config[func].
11566 fcoe_mac_addr_lower);
11567 bnx2x_set_mac_buf(fip_mac, val, val2);
11568 BNX2X_DEV_INFO
11569 ("Read FCoE L2 MAC: %pM\n", fip_mac);
11570 } else {
11571 bp->flags |= NO_FCOE_FLAG;
11572 }
11573
11574 bp->mf_ext_config = cfg;
11575
11576 } else { /* SD MODE */
11577 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
11578 /* use primary mac as iscsi mac */
11579 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
11580
11581 BNX2X_DEV_INFO("SD ISCSI MODE\n");
11582 BNX2X_DEV_INFO
11583 ("Read iSCSI MAC: %pM\n", iscsi_mac);
11584 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
11585 /* use primary mac as fip mac */
11586 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
11587 BNX2X_DEV_INFO("SD FCoE MODE\n");
11588 BNX2X_DEV_INFO
11589 ("Read FIP MAC: %pM\n", fip_mac);
11590 }
11591 }
11592
Yuval Mintz82594f82013-03-11 05:17:51 +000011593 /* If this is a storage-only interface, use SAN mac as
11594 * primary MAC. Notice that for SD this is already the case,
11595 * as the SAN mac was copied from the primary MAC.
11596 */
11597 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000011598 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000011599 } else {
11600 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11601 iscsi_mac_upper);
11602 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11603 iscsi_mac_lower);
11604 bnx2x_set_mac_buf(iscsi_mac, val, val2);
11605
11606 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
11607 fcoe_fip_mac_upper);
11608 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
11609 fcoe_fip_mac_lower);
11610 bnx2x_set_mac_buf(fip_mac, val, val2);
11611 }
11612
11613 /* Disable iSCSI OOO if MAC configuration is invalid. */
11614 if (!is_valid_ether_addr(iscsi_mac)) {
11615 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
Joe Perchesc7bf7162015-03-02 19:54:47 -080011616 eth_zero_addr(iscsi_mac);
Merav Sicron55c11942012-11-07 00:45:48 +000011617 }
11618
11619 /* Disable FCoE if MAC configuration is invalid. */
11620 if (!is_valid_ether_addr(fip_mac)) {
11621 bp->flags |= NO_FCOE_FLAG;
Joe Perchesc7bf7162015-03-02 19:54:47 -080011622 eth_zero_addr(bp->fip_mac);
Merav Sicron55c11942012-11-07 00:45:48 +000011623 }
11624}
11625
Bill Pemberton0329aba2012-12-03 09:24:24 -050011626static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011627{
11628 u32 val, val2;
11629 int func = BP_ABS_FUNC(bp);
11630 int port = BP_PORT(bp);
11631
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011632 /* Zero primary MAC configuration */
Joe Perchesc7bf7162015-03-02 19:54:47 -080011633 eth_zero_addr(bp->dev->dev_addr);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011634
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011635 if (BP_NOMCP(bp)) {
11636 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000011637 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011638 } else if (IS_MF(bp)) {
11639 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11640 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
11641 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
11642 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
11643 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11644
Merav Sicron55c11942012-11-07 00:45:48 +000011645 if (CNIC_SUPPORT(bp))
11646 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011647 } else {
11648 /* in SF read MACs from port configuration */
11649 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11650 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11651 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
11652
Merav Sicron55c11942012-11-07 00:45:48 +000011653 if (CNIC_SUPPORT(bp))
11654 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011655 }
11656
Yuval Mintz3d7d5622013-10-09 16:06:28 +020011657 if (!BP_NOMCP(bp)) {
11658 /* Read physical port identifier from shmem */
11659 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
11660 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
11661 bnx2x_set_mac_buf(bp->phys_port_id, val, val2);
11662 bp->flags |= HAS_PHYS_PORT_ID;
11663 }
11664
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011665 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000011666
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030011667 if (!is_valid_ether_addr(bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011668 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011669 "bad Ethernet MAC address configuration: %pM\n"
11670 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000011671 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000011672}
Merav Sicron51c1a582012-03-18 10:33:38 +000011673
Bill Pemberton0329aba2012-12-03 09:24:24 -050011674static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000011675{
11676 int tmp;
11677 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000011678
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011679 if (IS_VF(bp))
Joe Perches4e833c52015-03-29 18:25:12 -070011680 return false;
Yuval Mintzaeeddb82013-08-19 09:11:59 +030011681
Yuval Mintz79642112012-12-02 04:05:50 +000011682 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
11683 /* Take function: tmp = func */
11684 tmp = BP_ABS_FUNC(bp);
11685 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
11686 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11687 } else {
11688 /* Take port: tmp = port */
11689 tmp = BP_PORT(bp);
11690 cfg = SHMEM_RD(bp,
11691 dev_info.port_hw_config[tmp].generic_features);
11692 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11693 }
11694 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011695}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011696
Yuval Mintz83bad202014-09-17 16:24:38 +030011697static void validate_set_si_mode(struct bnx2x *bp)
11698{
11699 u8 func = BP_ABS_FUNC(bp);
11700 u32 val;
11701
11702 val = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
11703
11704 /* check for legal mac (upper bytes) */
11705 if (val != 0xffff) {
11706 bp->mf_mode = MULTI_FUNCTION_SI;
11707 bp->mf_config[BP_VN(bp)] =
11708 MF_CFG_RD(bp, func_mf_config[func].config);
11709 } else
11710 BNX2X_DEV_INFO("illegal MAC address for SI\n");
11711}
11712
Bill Pemberton0329aba2012-12-03 09:24:24 -050011713static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011714{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011715 int /*abs*/func = BP_ABS_FUNC(bp);
Yuval Mintz230d00e2015-07-22 09:16:25 +030011716 int vn, mfw_vn;
Yuval Mintz83bad202014-09-17 16:24:38 +030011717 u32 val = 0, val2 = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011718 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011719
Yuval Mintz0f587f12015-03-29 10:05:01 +030011720 /* Validate that chip access is feasible */
11721 if (REG_RD(bp, MISC_REG_CHIP_NUM) == 0xffffffff) {
11722 dev_err(&bp->pdev->dev,
11723 "Chip read returns all Fs. Preventing probe from continuing\n");
11724 return -EINVAL;
11725 }
11726
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011727 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011728
Ariel Elior6383c0b2011-07-14 08:31:57 +000011729 /*
11730 * initialize IGU parameters
11731 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011732 if (CHIP_IS_E1x(bp)) {
11733 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011734
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011735 bp->igu_dsb_id = DEF_SB_IGU_ID;
11736 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011737 } else {
11738 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011739
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011740 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011741 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11742
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011743 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011744
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011745 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011746 int tout = 5000;
11747
11748 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11749
11750 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11751 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11752 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11753
11754 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11755 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011756 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011757 }
11758
11759 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11760 dev_err(&bp->pdev->dev,
11761 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011762 bnx2x_release_hw_lock(bp,
11763 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011764 return -EPERM;
11765 }
11766 }
11767
11768 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11769 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011770 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11771 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011772 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011773
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011774 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011775 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011776 if (rc)
11777 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011778 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011779
11780 /*
11781 * set base FW non-default (fast path) status block id, this value is
11782 * used to initialize the fw_sb_id saved on the fp/queue structure to
11783 * determine the id used by the FW.
11784 */
11785 if (CHIP_IS_E1x(bp))
11786 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11787 else /*
11788 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11789 * the same queue are indicated on the same IGU SB). So we prefer
11790 * FW and IGU SBs to be the same value.
11791 */
11792 bp->base_fw_ndsb = bp->igu_base_sb;
11793
11794 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11795 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11796 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011797
11798 /*
11799 * Initialize MF configuration
11800 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011801
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011802 bp->mf_ov = 0;
11803 bp->mf_mode = 0;
Yuval Mintz76096472014-09-17 16:24:37 +030011804 bp->mf_sub_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011805 vn = BP_VN(bp);
Yuval Mintz230d00e2015-07-22 09:16:25 +030011806 mfw_vn = BP_FW_MB_IDX(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011807
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011808 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011809 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11810 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11811 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11812
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011813 if (SHMEM2_HAS(bp, mf_cfg_addr))
11814 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11815 else
11816 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011817 offsetof(struct shmem_region, func_mb) +
11818 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011819 /*
11820 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011821 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011822 * 2. MAC address must be legal (check only upper bytes)
11823 * for Switch-Independent mode;
11824 * OVLAN must be legal for Switch-Dependent mode
11825 * 3. SF_MODE configures specific MF mode
11826 */
11827 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11828 /* get mf configuration */
11829 val = SHMEM_RD(bp,
11830 dev_info.shared_feature_config.config);
11831 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011832
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011833 switch (val) {
11834 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
Yuval Mintz83bad202014-09-17 16:24:38 +030011835 validate_set_si_mode(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011836 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011837 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11838 if ((!CHIP_IS_E1x(bp)) &&
11839 (MF_CFG_RD(bp, func_mf_config[func].
11840 mac_upper) != 0xffff) &&
11841 (SHMEM2_HAS(bp,
11842 afex_driver_support))) {
11843 bp->mf_mode = MULTI_FUNCTION_AFEX;
11844 bp->mf_config[vn] = MF_CFG_RD(bp,
11845 func_mf_config[func].config);
11846 } else {
11847 BNX2X_DEV_INFO("can not configure afex mode\n");
11848 }
11849 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011850 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11851 /* get OV configuration */
11852 val = MF_CFG_RD(bp,
11853 func_mf_config[FUNC_0].e1hov_tag);
11854 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11855
11856 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11857 bp->mf_mode = MULTI_FUNCTION_SD;
11858 bp->mf_config[vn] = MF_CFG_RD(bp,
11859 func_mf_config[func].config);
11860 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011861 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011862 break;
Yuval Mintz230d00e2015-07-22 09:16:25 +030011863 case SHARED_FEAT_CFG_FORCE_SF_MODE_BD_MODE:
11864 bp->mf_mode = MULTI_FUNCTION_SD;
11865 bp->mf_sub_mode = SUB_MF_MODE_BD;
11866 bp->mf_config[vn] =
11867 MF_CFG_RD(bp,
11868 func_mf_config[func].config);
11869
11870 if (SHMEM2_HAS(bp, mtu_size)) {
11871 int mtu_idx = BP_FW_MB_IDX(bp);
11872 u16 mtu_size;
11873 u32 mtu;
11874
11875 mtu = SHMEM2_RD(bp, mtu_size[mtu_idx]);
11876 mtu_size = (u16)mtu;
11877 DP(NETIF_MSG_IFUP, "Read MTU size %04x [%08x]\n",
11878 mtu_size, mtu);
11879
11880 /* if valid: update device mtu */
11881 if (((mtu_size + ETH_HLEN) >=
11882 ETH_MIN_PACKET_SIZE) &&
11883 (mtu_size <=
11884 ETH_MAX_JUMBO_PACKET_SIZE))
11885 bp->dev->mtu = mtu_size;
11886 }
11887 break;
Yuval Mintz76096472014-09-17 16:24:37 +030011888 case SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE:
11889 bp->mf_mode = MULTI_FUNCTION_SD;
11890 bp->mf_sub_mode = SUB_MF_MODE_UFP;
11891 bp->mf_config[vn] =
11892 MF_CFG_RD(bp,
11893 func_mf_config[func].config);
11894 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011895 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11896 bp->mf_config[vn] = 0;
11897 break;
Yuval Mintz83bad202014-09-17 16:24:38 +030011898 case SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE:
11899 val2 = SHMEM_RD(bp,
11900 dev_info.shared_hw_config.config_3);
11901 val2 &= SHARED_HW_CFG_EXTENDED_MF_MODE_MASK;
11902 switch (val2) {
11903 case SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5:
11904 validate_set_si_mode(bp);
11905 bp->mf_sub_mode =
11906 SUB_MF_MODE_NPAR1_DOT_5;
11907 break;
11908 default:
11909 /* Unknown configuration */
11910 bp->mf_config[vn] = 0;
11911 BNX2X_DEV_INFO("unknown extended MF mode 0x%x\n",
11912 val);
11913 }
11914 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011915 default:
11916 /* Unknown configuration: reset mf_config */
11917 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011918 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011919 }
11920 }
11921
Eilon Greenstein2691d512009-08-12 08:22:08 +000011922 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011923 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011924
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011925 switch (bp->mf_mode) {
11926 case MULTI_FUNCTION_SD:
11927 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11928 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011929 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011930 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011931 bp->path_has_ovlan = true;
11932
Merav Sicron51c1a582012-03-18 10:33:38 +000011933 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11934 func, bp->mf_ov, bp->mf_ov);
Yuval Mintz230d00e2015-07-22 09:16:25 +030011935 } else if ((bp->mf_sub_mode == SUB_MF_MODE_UFP) ||
11936 (bp->mf_sub_mode == SUB_MF_MODE_BD)) {
Yuval Mintz76096472014-09-17 16:24:37 +030011937 dev_err(&bp->pdev->dev,
Yuval Mintz230d00e2015-07-22 09:16:25 +030011938 "Unexpected - no valid MF OV for func %d in UFP/BD mode\n",
Yuval Mintz76096472014-09-17 16:24:37 +030011939 func);
11940 bp->path_has_ovlan = true;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011941 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011942 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011943 "No valid MF OV for func %d, aborting\n",
11944 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011945 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011946 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011947 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011948 case MULTI_FUNCTION_AFEX:
11949 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11950 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011951 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011952 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11953 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011954 break;
11955 default:
11956 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011957 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011958 "VN %d is in a single function mode, aborting\n",
11959 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011960 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011961 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011962 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011963 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011965 /* check if other port on the path needs ovlan:
11966 * Since MF configuration is shared between ports
11967 * Possible mixed modes are only
11968 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11969 */
11970 if (CHIP_MODE_IS_4_PORT(bp) &&
11971 !bp->path_has_ovlan &&
11972 !IS_MF(bp) &&
11973 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11974 u8 other_port = !BP_PORT(bp);
11975 u8 other_func = BP_PATH(bp) + 2*other_port;
11976 val = MF_CFG_RD(bp,
11977 func_mf_config[other_func].e1hov_tag);
11978 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11979 bp->path_has_ovlan = true;
11980 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011981 }
11982
Dmitry Kravkove8485822014-01-05 18:33:50 +020011983 /* adjust igu_sb_cnt to MF for E1H */
11984 if (CHIP_IS_E1H(bp) && IS_MF(bp))
11985 bp->igu_sb_cnt = min_t(u8, bp->igu_sb_cnt, E1H_MAX_MF_SB_COUNT);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011986
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011987 /* port info */
11988 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011989
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011990 /* Get MAC addresses */
11991 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011992
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011993 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011994
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011995 return rc;
11996}
11997
Bill Pemberton0329aba2012-12-03 09:24:24 -050011998static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011999{
12000 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012001 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012002 char str_id_reg[VENDOR_ID_LEN+1];
12003 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012004 char *vpd_data;
12005 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012006 u8 len;
12007
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012008 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012009 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
12010
12011 if (cnt < BNX2X_VPD_LEN)
12012 goto out_not_found;
12013
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012014 /* VPD RO tag should be first tag after identifier string, hence
12015 * we should be able to find it in first BNX2X_VPD_LEN chars
12016 */
12017 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012018 PCI_VPD_LRDT_RO_DATA);
12019 if (i < 0)
12020 goto out_not_found;
12021
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012022 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012023 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012024
12025 i += PCI_VPD_LRDT_TAG_SIZE;
12026
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012027 if (block_end > BNX2X_VPD_LEN) {
12028 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
12029 if (vpd_extended_data == NULL)
12030 goto out_not_found;
12031
12032 /* read rest of vpd image into vpd_extended_data */
12033 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
12034 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
12035 block_end - BNX2X_VPD_LEN,
12036 vpd_extended_data + BNX2X_VPD_LEN);
12037 if (cnt < (block_end - BNX2X_VPD_LEN))
12038 goto out_not_found;
12039 vpd_data = vpd_extended_data;
12040 } else
12041 vpd_data = vpd_start;
12042
12043 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012044
12045 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
12046 PCI_VPD_RO_KEYWORD_MFR_ID);
12047 if (rodi < 0)
12048 goto out_not_found;
12049
12050 len = pci_vpd_info_field_size(&vpd_data[rodi]);
12051
12052 if (len != VENDOR_ID_LEN)
12053 goto out_not_found;
12054
12055 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
12056
12057 /* vendor specific info */
12058 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
12059 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
12060 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
12061 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
12062
12063 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
12064 PCI_VPD_RO_KEYWORD_VENDOR0);
12065 if (rodi >= 0) {
12066 len = pci_vpd_info_field_size(&vpd_data[rodi]);
12067
12068 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
12069
12070 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
12071 memcpy(bp->fw_ver, &vpd_data[rodi], len);
12072 bp->fw_ver[len] = ' ';
12073 }
12074 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012075 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012076 return;
12077 }
12078out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000012079 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012080 return;
12081}
12082
Bill Pemberton0329aba2012-12-03 09:24:24 -050012083static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012084{
12085 u32 flags = 0;
12086
12087 if (CHIP_REV_IS_FPGA(bp))
12088 SET_FLAGS(flags, MODE_FPGA);
12089 else if (CHIP_REV_IS_EMUL(bp))
12090 SET_FLAGS(flags, MODE_EMUL);
12091 else
12092 SET_FLAGS(flags, MODE_ASIC);
12093
12094 if (CHIP_MODE_IS_4_PORT(bp))
12095 SET_FLAGS(flags, MODE_PORT4);
12096 else
12097 SET_FLAGS(flags, MODE_PORT2);
12098
12099 if (CHIP_IS_E2(bp))
12100 SET_FLAGS(flags, MODE_E2);
12101 else if (CHIP_IS_E3(bp)) {
12102 SET_FLAGS(flags, MODE_E3);
12103 if (CHIP_REV(bp) == CHIP_REV_Ax)
12104 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012105 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
12106 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012107 }
12108
12109 if (IS_MF(bp)) {
12110 SET_FLAGS(flags, MODE_MF);
12111 switch (bp->mf_mode) {
12112 case MULTI_FUNCTION_SD:
12113 SET_FLAGS(flags, MODE_MF_SD);
12114 break;
12115 case MULTI_FUNCTION_SI:
12116 SET_FLAGS(flags, MODE_MF_SI);
12117 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000012118 case MULTI_FUNCTION_AFEX:
12119 SET_FLAGS(flags, MODE_MF_AFEX);
12120 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012121 }
12122 } else
12123 SET_FLAGS(flags, MODE_SF);
12124
12125#if defined(__LITTLE_ENDIAN)
12126 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
12127#else /*(__BIG_ENDIAN)*/
12128 SET_FLAGS(flags, MODE_BIG_ENDIAN);
12129#endif
12130 INIT_MODE_FLAGS(bp) = flags;
12131}
12132
Bill Pemberton0329aba2012-12-03 09:24:24 -050012133static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012134{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012135 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012136 int rc;
12137
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012138 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070012139 mutex_init(&bp->fw_mb_mutex);
Yuval Mintz42f82772014-03-23 18:12:23 +020012140 mutex_init(&bp->drv_info_mutex);
Yuval Mintzc6e36d82015-06-01 15:08:18 +030012141 sema_init(&bp->stats_lock, 1);
Yuval Mintz42f82772014-03-23 18:12:23 +020012142 bp->drv_info_mng_owner = false;
Merav Sicron55c11942012-11-07 00:45:48 +000012143
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012144 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000012145 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012146 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Yuval Mintz370d4a22014-03-23 18:12:24 +020012147 INIT_DELAYED_WORK(&bp->iov_task, bnx2x_iov_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000012148 if (IS_PF(bp)) {
12149 rc = bnx2x_get_hwinfo(bp);
12150 if (rc)
12151 return rc;
12152 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000012153 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000012154 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012155
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012156 bnx2x_set_modes_bitmap(bp);
12157
12158 rc = bnx2x_alloc_mem_bp(bp);
12159 if (rc)
12160 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012161
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000012162 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000012163
12164 func = BP_FUNC(bp);
12165
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012166 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000012167 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000012168 /* init fw_seq */
12169 bp->fw_seq =
12170 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12171 DRV_MSG_SEQ_NUMBER_MASK;
12172 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12173
Yuval Mintz91ebb922013-12-26 09:57:07 +020012174 rc = bnx2x_prev_unload(bp);
12175 if (rc) {
12176 bnx2x_free_mem_bp(bp);
12177 return rc;
12178 }
Yuval Mintz452427b2012-03-26 20:47:07 +000012179 }
12180
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012181 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012182 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012183
12184 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000012185 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012186
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012187 bp->disable_tpa = disable_tpa;
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012188 bp->disable_tpa |= !!IS_MF_STORAGE_ONLY(bp);
Michal Schmidt94d9de32014-02-25 16:04:26 +010012189 /* Reduce memory usage in kdump environment by disabling TPA */
Amir Vadaic9931892014-08-25 16:06:54 +030012190 bp->disable_tpa |= is_kdump_kernel();
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012191
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012192 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012193 if (bp->disable_tpa) {
Michal Schmidtd9b9e862015-04-28 11:34:21 +020012194 bp->dev->hw_features &= ~NETIF_F_LRO;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012195 bp->dev->features &= ~NETIF_F_LRO;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012196 }
12197
Eilon Greensteina18f5122009-08-12 08:23:26 +000012198 if (CHIP_IS_E1(bp))
12199 bp->dropless_fc = 0;
12200 else
Yuval Mintz79642112012-12-02 04:05:50 +000012201 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000012202
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000012203 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070012204
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012205 bp->tx_ring_size = IS_MF_STORAGE_ONLY(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000012206 if (IS_VF(bp))
12207 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012208
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000012209 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012210 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
12211 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012212
Michal Schmidtfc543632012-02-14 09:05:46 +000012213 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012214
12215 init_timer(&bp->timer);
12216 bp->timer.expires = jiffies + bp->current_interval;
12217 bp->timer.data = (unsigned long) bp;
12218 bp->timer.function = bnx2x_timer;
12219
Barak Witkowski0370cf92012-12-02 04:05:55 +000012220 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
12221 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
12222 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
12223 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
12224 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
12225 bnx2x_dcbx_init_params(bp);
12226 } else {
12227 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
12228 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000012229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012230 if (CHIP_IS_E1x(bp))
12231 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
12232 else
12233 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012234
Ariel Elior6383c0b2011-07-14 08:31:57 +000012235 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000012236 if (IS_VF(bp))
12237 bp->max_cos = 1;
12238 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012239 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000012240 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012241 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012242 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000012243 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000012244 else
12245 BNX2X_ERR("unknown chip %x revision %x\n",
12246 CHIP_NUM(bp), CHIP_REV(bp));
12247 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012248
Merav Sicron55c11942012-11-07 00:45:48 +000012249 /* We need at least one default status block for slow-path events,
12250 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012251 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000012252 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030012253 if (IS_VF(bp))
12254 bp->min_msix_vec_cnt = 1;
12255 else if (CNIC_SUPPORT(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000012256 bp->min_msix_vec_cnt = 3;
Ariel Elior60cad4e2013-09-04 14:09:22 +030012257 else /* PF w/o cnic */
Merav Sicron55c11942012-11-07 00:45:48 +000012258 bp->min_msix_vec_cnt = 2;
12259 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
12260
Michal Schmidt5bb680d2013-07-01 17:23:06 +020012261 bp->dump_preset_idx = 1;
12262
Michal Kalderoneeed0182014-08-17 16:47:44 +030012263 if (CHIP_IS_E3B0(bp))
12264 bp->flags |= PTP_SUPPORTED;
12265
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012266 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012267}
12268
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000012269/****************************************************************************
12270* General service functions
12271****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012272
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012273/*
12274 * net_device service functions
12275 */
12276
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012277/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012278static int bnx2x_open(struct net_device *dev)
12279{
12280 struct bnx2x *bp = netdev_priv(dev);
Ariel Elior8395be52013-01-01 05:22:44 +000012281 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012282
Mintz Yuval1355b702012-02-15 02:10:22 +000012283 bp->stats_init = true;
12284
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000012285 netif_carrier_off(dev);
12286
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012287 bnx2x_set_power_state(bp, PCI_D0);
12288
Ariel Eliorad5afc82013-01-01 05:22:26 +000012289 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012290 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
12291 * want the first function loaded on the current engine to
12292 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000012293 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012294 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000012295 if (IS_PF(bp)) {
Yuval Mintz1a6974b2013-10-20 16:51:27 +020012296 int other_engine = BP_PATH(bp) ? 0 : 1;
12297 bool other_load_status, load_status;
12298 bool global = false;
12299
Ariel Eliorad5afc82013-01-01 05:22:26 +000012300 other_load_status = bnx2x_get_load_status(bp, other_engine);
12301 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
12302 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
12303 bnx2x_chk_parity_attn(bp, &global, true)) {
12304 do {
12305 /* If there are attentions and they are in a
12306 * global blocks, set the GLOBAL_RESET bit
12307 * regardless whether it will be this function
12308 * that will complete the recovery or not.
12309 */
12310 if (global)
12311 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012312
Ariel Eliorad5afc82013-01-01 05:22:26 +000012313 /* Only the first function on the current
12314 * engine should try to recover in open. In case
12315 * of attentions in global blocks only the first
12316 * in the chip should try to recover.
12317 */
12318 if ((!load_status &&
12319 (!global || !other_load_status)) &&
12320 bnx2x_trylock_leader_lock(bp) &&
12321 !bnx2x_leader_reset(bp)) {
12322 netdev_info(bp->dev,
12323 "Recovered in open\n");
12324 break;
12325 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012326
Ariel Eliorad5afc82013-01-01 05:22:26 +000012327 /* recovery has failed... */
12328 bnx2x_set_power_state(bp, PCI_D3hot);
12329 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012330
Ariel Eliorad5afc82013-01-01 05:22:26 +000012331 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
12332 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012333
Ariel Eliorad5afc82013-01-01 05:22:26 +000012334 return -EAGAIN;
12335 } while (0);
12336 }
12337 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012338
12339 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000012340 rc = bnx2x_nic_load(bp, LOAD_OPEN);
12341 if (rc)
12342 return rc;
Ariel Elior9a8130b2013-09-28 08:46:09 +030012343 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012344}
12345
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070012346/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000012347static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012348{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012349 struct bnx2x *bp = netdev_priv(dev);
12350
12351 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000012352 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000012353
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012354 return 0;
12355}
12356
Eric Dumazet1191cb82012-04-27 21:39:21 +000012357static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
12358 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012359{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012360 int mc_count = netdev_mc_count(bp->dev);
12361 struct bnx2x_mcast_list_elem *mc_mac =
Joe Perchescd2b0382014-02-20 13:25:51 -080012362 kcalloc(mc_count, sizeof(*mc_mac), GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012363 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012364
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012365 if (!mc_mac)
12366 return -ENOMEM;
12367
12368 INIT_LIST_HEAD(&p->mcast_list);
12369
12370 netdev_for_each_mc_addr(ha, bp->dev) {
12371 mc_mac->mac = bnx2x_mc_addr(ha);
12372 list_add_tail(&mc_mac->link, &p->mcast_list);
12373 mc_mac++;
12374 }
12375
12376 p->mcast_list_len = mc_count;
12377
12378 return 0;
12379}
12380
Eric Dumazet1191cb82012-04-27 21:39:21 +000012381static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012382 struct bnx2x_mcast_ramrod_params *p)
12383{
12384 struct bnx2x_mcast_list_elem *mc_mac =
12385 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
12386 link);
12387
12388 WARN_ON(!mc_mac);
12389 kfree(mc_mac);
12390}
12391
12392/**
12393 * bnx2x_set_uc_list - configure a new unicast MACs list.
12394 *
12395 * @bp: driver handle
12396 *
12397 * We will use zero (0) as a MAC type for these MACs.
12398 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012399static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012400{
12401 int rc;
12402 struct net_device *dev = bp->dev;
12403 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000012404 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012405 unsigned long ramrod_flags = 0;
12406
12407 /* First schedule a cleanup up of old configuration */
12408 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
12409 if (rc < 0) {
12410 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
12411 return rc;
12412 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012413
12414 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012415 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
12416 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000012417 if (rc == -EEXIST) {
12418 DP(BNX2X_MSG_SP,
12419 "Failed to schedule ADD operations: %d\n", rc);
12420 /* do not treat adding same MAC as error */
12421 rc = 0;
12422
12423 } else if (rc < 0) {
12424
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012425 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
12426 rc);
12427 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012428 }
12429 }
12430
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012431 /* Execute the pending commands */
12432 __set_bit(RAMROD_CONT, &ramrod_flags);
12433 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
12434 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012435}
12436
Eric Dumazet1191cb82012-04-27 21:39:21 +000012437static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012438{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012439 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000012440 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012441 int rc = 0;
12442
12443 rparam.mcast_obj = &bp->mcast_obj;
12444
12445 /* first, clear all configured multicast MACs */
12446 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
12447 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012448 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012449 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012450 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012451
12452 /* then, configure a new MACs list */
12453 if (netdev_mc_count(dev)) {
12454 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
12455 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012456 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
12457 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012458 return rc;
12459 }
12460
12461 /* Now add the new MACs */
12462 rc = bnx2x_config_mcast(bp, &rparam,
12463 BNX2X_MCAST_CMD_ADD);
12464 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000012465 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
12466 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012467
12468 bnx2x_free_mcast_macs_list(&rparam);
12469 }
12470
12471 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012472}
12473
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012474/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
stephen hemmingera8f47eb2014-01-09 22:20:11 -080012475static void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012476{
12477 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012478
12479 if (bp->state != BNX2X_STATE_OPEN) {
12480 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
12481 return;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012482 } else {
12483 /* Schedule an SP task to handle rest of change */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012484 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_RX_MODE,
12485 NETIF_MSG_IFUP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012486 }
Yuval Mintz8b09be52013-08-01 17:30:59 +030012487}
12488
12489void bnx2x_set_rx_mode_inner(struct bnx2x *bp)
12490{
12491 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012492
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012493 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012494
Yuval Mintz8b09be52013-08-01 17:30:59 +030012495 netif_addr_lock_bh(bp->dev);
12496
12497 if (bp->dev->flags & IFF_PROMISC) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012498 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012499 } else if ((bp->dev->flags & IFF_ALLMULTI) ||
12500 ((netdev_mc_count(bp->dev) > BNX2X_MAX_MULTICAST) &&
12501 CHIP_IS_E1(bp))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012502 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012503 } else {
Ariel Elior381ac162013-01-01 05:22:29 +000012504 if (IS_PF(bp)) {
12505 /* some multicasts */
12506 if (bnx2x_set_mc_list(bp) < 0)
12507 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012508
Yuval Mintz8b09be52013-08-01 17:30:59 +030012509 /* release bh lock, as bnx2x_set_uc_list might sleep */
12510 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012511 if (bnx2x_set_uc_list(bp) < 0)
12512 rx_mode = BNX2X_RX_MODE_PROMISC;
Yuval Mintz8b09be52013-08-01 17:30:59 +030012513 netif_addr_lock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012514 } else {
12515 /* configuring mcast to a vf involves sleeping (when we
Yuval Mintz8b09be52013-08-01 17:30:59 +030012516 * wait for the pf's response).
Ariel Elior381ac162013-01-01 05:22:29 +000012517 */
Yuval Mintz230bb0f2014-02-12 18:19:56 +020012518 bnx2x_schedule_sp_rtnl(bp,
12519 BNX2X_SP_RTNL_VFPF_MCAST, 0);
Ariel Elior381ac162013-01-01 05:22:29 +000012520 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012521 }
12522
12523 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012524 /* handle ISCSI SD mode */
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012525 if (IS_MF_ISCSI_ONLY(bp))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012526 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012527
12528 /* Schedule the rx_mode command */
12529 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
12530 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012531 netif_addr_unlock_bh(bp->dev);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012532 return;
12533 }
12534
Ariel Elior381ac162013-01-01 05:22:29 +000012535 if (IS_PF(bp)) {
12536 bnx2x_set_storm_rx_mode(bp);
Yuval Mintz8b09be52013-08-01 17:30:59 +030012537 netif_addr_unlock_bh(bp->dev);
Ariel Elior381ac162013-01-01 05:22:29 +000012538 } else {
Yuval Mintz8b09be52013-08-01 17:30:59 +030012539 /* VF will need to request the PF to make this change, and so
12540 * the VF needs to release the bottom-half lock prior to the
12541 * request (as it will likely require sleep on the VF side)
Ariel Elior381ac162013-01-01 05:22:29 +000012542 */
Yuval Mintz8b09be52013-08-01 17:30:59 +030012543 netif_addr_unlock_bh(bp->dev);
12544 bnx2x_vfpf_storm_rx_mode(bp);
Ariel Elior381ac162013-01-01 05:22:29 +000012545 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012546}
12547
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012548/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012549static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
12550 int devad, u16 addr)
12551{
12552 struct bnx2x *bp = netdev_priv(netdev);
12553 u16 value;
12554 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012555
12556 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
12557 prtad, devad, addr);
12558
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012559 /* The HW expects different devad if CL22 is used */
12560 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12561
12562 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012563 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012564 bnx2x_release_phy_lock(bp);
12565 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
12566
12567 if (!rc)
12568 rc = value;
12569 return rc;
12570}
12571
12572/* called with rtnl_lock */
12573static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
12574 u16 addr, u16 value)
12575{
12576 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012577 int rc;
12578
Merav Sicron51c1a582012-03-18 10:33:38 +000012579 DP(NETIF_MSG_LINK,
12580 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
12581 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012582
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012583 /* The HW expects different devad if CL22 is used */
12584 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
12585
12586 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000012587 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012588 bnx2x_release_phy_lock(bp);
12589 return rc;
12590}
12591
12592/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012593static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
12594{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012595 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012596 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012597
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012598 if (!netif_running(dev))
12599 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070012600
Michal Kalderoneeed0182014-08-17 16:47:44 +030012601 switch (cmd) {
12602 case SIOCSHWTSTAMP:
12603 return bnx2x_hwtstamp_ioctl(bp, ifr);
12604 default:
12605 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
12606 mdio->phy_id, mdio->reg_num, mdio->val_in);
12607 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
12608 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012609}
12610
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012611#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012612static void poll_bnx2x(struct net_device *dev)
12613{
12614 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000012615 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012616
Merav Sicron14a15d62012-08-27 03:26:20 +000012617 for_each_eth_queue(bp, i) {
12618 struct bnx2x_fastpath *fp = &bp->fp[i];
12619 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
12620 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012621}
12622#endif
12623
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012624static int bnx2x_validate_addr(struct net_device *dev)
12625{
12626 struct bnx2x *bp = netdev_priv(dev);
12627
Ariel Eliore09b74d2013-05-27 04:08:26 +000012628 /* query the bulletin board for mac address configured by the PF */
12629 if (IS_VF(bp))
12630 bnx2x_sample_bulletin(bp);
12631
Dmitry Kravkov2e98ffc2014-09-17 16:24:36 +030012632 if (!is_valid_ether_addr(dev->dev_addr)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012633 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012634 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012635 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012636 return 0;
12637}
12638
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012639static int bnx2x_get_phys_port_id(struct net_device *netdev,
Jiri Pirko02637fc2014-11-28 14:34:16 +010012640 struct netdev_phys_item_id *ppid)
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012641{
12642 struct bnx2x *bp = netdev_priv(netdev);
12643
12644 if (!(bp->flags & HAS_PHYS_PORT_ID))
12645 return -EOPNOTSUPP;
12646
12647 ppid->id_len = sizeof(bp->phys_port_id);
12648 memcpy(ppid->id, bp->phys_port_id, ppid->id_len);
12649
12650 return 0;
12651}
12652
Jesse Gross5f352272014-12-23 22:37:26 -080012653static netdev_features_t bnx2x_features_check(struct sk_buff *skb,
12654 struct net_device *dev,
12655 netdev_features_t features)
Joe Stringer51de7bb2014-12-05 11:35:46 -080012656{
Toshiaki Makita8cb65d02015-03-27 14:31:12 +090012657 features = vlan_features_check(skb, features);
Jesse Gross5f352272014-12-23 22:37:26 -080012658 return vxlan_features_check(skb, features);
Joe Stringer51de7bb2014-12-05 11:35:46 -080012659}
12660
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012661static const struct net_device_ops bnx2x_netdev_ops = {
12662 .ndo_open = bnx2x_open,
12663 .ndo_stop = bnx2x_close,
12664 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000012665 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080012666 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012667 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000012668 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012669 .ndo_do_ioctl = bnx2x_ioctl,
12670 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000012671 .ndo_fix_features = bnx2x_fix_features,
12672 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012673 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000012674#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012675 .ndo_poll_controller = poll_bnx2x,
12676#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000012677 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000012678#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000012679 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000012680 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000012681 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000012682#endif
Merav Sicron55c11942012-11-07 00:45:48 +000012683#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000012684 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
12685#endif
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012686
Cong Wange0d10952013-08-01 11:10:25 +080012687#ifdef CONFIG_NET_RX_BUSY_POLL
Eliezer Tamir8b80cda2013-07-10 17:13:26 +030012688 .ndo_busy_poll = bnx2x_low_latency_recv,
Dmitry Kravkov8f20aa52013-06-19 01:36:04 +030012689#endif
Yuval Mintz3d7d5622013-10-09 16:06:28 +020012690 .ndo_get_phys_port_id = bnx2x_get_phys_port_id,
Dmitry Kravkov6495d152014-06-26 14:31:04 +030012691 .ndo_set_vf_link_state = bnx2x_set_vf_link_state,
Jesse Gross5f352272014-12-23 22:37:26 -080012692 .ndo_features_check = bnx2x_features_check,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012693};
12694
Eric Dumazet1191cb82012-04-27 21:39:21 +000012695static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012696{
12697 struct device *dev = &bp->pdev->dev;
12698
Linus Torvalds8ceafbf2013-11-14 07:55:21 +090012699 if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64)) != 0 &&
12700 dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32)) != 0) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012701 dev_err(dev, "System does not support DMA, aborting\n");
12702 return -EIO;
12703 }
12704
12705 return 0;
12706}
12707
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012708static void bnx2x_disable_pcie_error_reporting(struct bnx2x *bp)
12709{
12710 if (bp->flags & AER_ENABLED) {
12711 pci_disable_pcie_error_reporting(bp->pdev);
12712 bp->flags &= ~AER_ENABLED;
12713 }
12714}
12715
Ariel Elior1ab44342013-01-01 05:22:23 +000012716static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
12717 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012718{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012719 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000012720 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000012721 bool chip_is_e1x = (board_type == BCM57710 ||
12722 board_type == BCM57711 ||
12723 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012724
12725 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012726
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012727 bp->dev = dev;
12728 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012729
12730 rc = pci_enable_device(pdev);
12731 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012732 dev_err(&bp->pdev->dev,
12733 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012734 goto err_out;
12735 }
12736
12737 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012738 dev_err(&bp->pdev->dev,
12739 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012740 rc = -ENODEV;
12741 goto err_out_disable;
12742 }
12743
Ariel Elior1ab44342013-01-01 05:22:23 +000012744 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
12745 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012746 rc = -ENODEV;
12747 goto err_out_disable;
12748 }
12749
Yaniv Rosner092a5fc92012-12-02 23:56:49 +000012750 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
12751 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
12752 PCICFG_REVESION_ID_ERROR_VAL) {
12753 pr_err("PCI device error, probably due to fan failure, aborting\n");
12754 rc = -ENODEV;
12755 goto err_out_disable;
12756 }
12757
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012758 if (atomic_read(&pdev->enable_cnt) == 1) {
12759 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
12760 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012761 dev_err(&bp->pdev->dev,
12762 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012763 goto err_out_disable;
12764 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012765
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012766 pci_set_master(pdev);
12767 pci_save_state(pdev);
12768 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012769
Ariel Elior1ab44342013-01-01 05:22:23 +000012770 if (IS_PF(bp)) {
Jon Mason29ed74c2013-09-11 11:22:39 -070012771 if (!pdev->pm_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000012772 dev_err(&bp->pdev->dev,
12773 "Cannot find power management capability, aborting\n");
12774 rc = -EIO;
12775 goto err_out_release;
12776 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012777 }
12778
Jon Mason77c98e62011-06-27 07:45:12 +000012779 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012780 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012781 rc = -EIO;
12782 goto err_out_release;
12783 }
12784
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012785 rc = bnx2x_set_coherency_mask(bp);
12786 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012787 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012788
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012789 dev->mem_start = pci_resource_start(pdev, 0);
12790 dev->base_addr = dev->mem_start;
12791 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012792
12793 dev->irq = pdev->irq;
12794
Arjan van de Ven275f1652008-10-20 21:42:39 -070012795 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012796 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012797 dev_err(&bp->pdev->dev,
12798 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012799 rc = -ENOMEM;
12800 goto err_out_release;
12801 }
12802
Ariel Eliorc22610d02012-01-26 06:01:47 +000012803 /* In E1/E1H use pci device function given by kernel.
12804 * In E2/E3 read physical function from ME register since these chips
12805 * support Physical Device Assignment where kernel BDF maybe arbitrary
12806 * (depending on hypervisor).
12807 */
Yuval Mintz2de67432013-01-23 03:21:43 +000012808 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000012809 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000012810 } else {
12811 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000012812 pci_read_config_dword(bp->pdev,
12813 PCICFG_ME_REGISTER, &pci_cfg_dword);
12814 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012815 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012816 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012817 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012818
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012819 /* clean indirect addresses */
12820 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12821 PCICFG_VENDOR_ID_OFFSET);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012822
Brian Kingda293702015-03-04 08:09:44 -060012823 /* Set PCIe reset type to fundamental for EEH recovery */
12824 pdev->needs_freset = 1;
12825
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020012826 /* AER (Advanced Error reporting) configuration */
12827 rc = pci_enable_pcie_error_reporting(pdev);
12828 if (!rc)
12829 bp->flags |= AER_ENABLED;
12830 else
12831 BNX2X_DEV_INFO("Failed To configure PCIe AER [%d]\n", rc);
12832
David S. Miller8decf862011-09-22 03:23:13 -040012833 /*
12834 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012835 * is not used by the driver.
12836 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012837 if (IS_PF(bp)) {
12838 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12839 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12840 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12841 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012842
Ariel Elior1ab44342013-01-01 05:22:23 +000012843 if (chip_is_e1x) {
12844 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12845 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12846 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12847 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12848 }
12849
12850 /* Enable internal target-read (in case we are probed after PF
12851 * FLR). Must be done prior to any BAR read access. Only for
12852 * 57712 and up
12853 */
12854 if (!chip_is_e1x)
12855 REG_WR(bp,
12856 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012857 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012858
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012859 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012860
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012861 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012862 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012863
Jiri Pirko01789342011-08-16 06:29:00 +000012864 dev->priv_flags |= IFF_UNICAST_FLT;
12865
Michał Mirosław66371c42011-04-12 09:38:23 +000012866 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012867 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12868 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012869 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Michal Schmidta8e0c242015-03-16 16:15:59 +010012870 if (!chip_is_e1x) {
Eric Dumazet117401e2013-10-19 11:42:58 -070012871 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012872 NETIF_F_GSO_IPIP | NETIF_F_GSO_SIT;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012873 dev->hw_enc_features =
12874 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12875 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Eric Dumazet117401e2013-10-19 11:42:58 -070012876 NETIF_F_GSO_IPIP |
Eric Dumazet2e3bd6a2013-10-20 20:47:31 -070012877 NETIF_F_GSO_SIT |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012878 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012879 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012880
12881 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12882 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12883
Patrick McHardyf6469682013-04-19 02:04:27 +000012884 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Merav Sicronedd31472013-10-20 16:51:34 +020012885 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012886
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012887 /* Add Loopback capability to the device */
12888 dev->hw_features |= NETIF_F_LOOPBACK;
12889
Shmulik Ravid98507672011-02-28 12:19:55 -080012890#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012891 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12892#endif
12893
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012894 /* get_port_hwinfo() will set prtad and mmds properly */
12895 bp->mdio.prtad = MDIO_PRTAD_NONE;
12896 bp->mdio.mmds = 0;
12897 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12898 bp->mdio.dev = dev;
12899 bp->mdio.mdio_read = bnx2x_mdio_read;
12900 bp->mdio.mdio_write = bnx2x_mdio_write;
12901
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012902 return 0;
12903
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012904err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012905 if (atomic_read(&pdev->enable_cnt) == 1)
12906 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012907
12908err_out_disable:
12909 pci_disable_device(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012910
12911err_out:
12912 return rc;
12913}
12914
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012915static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012916{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012917 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012918 struct bnx2x_fw_file_hdr *fw_hdr;
12919 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012920 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012921 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012922 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012923 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012924
Merav Sicron51c1a582012-03-18 10:33:38 +000012925 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12926 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012927 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012928 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012929
12930 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12931 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12932
12933 /* Make sure none of the offsets and sizes make us read beyond
12934 * the end of the firmware data */
12935 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12936 offset = be32_to_cpu(sections[i].offset);
12937 len = be32_to_cpu(sections[i].len);
12938 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012939 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012940 return -EINVAL;
12941 }
12942 }
12943
12944 /* Likewise for the init_ops offsets */
12945 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012946 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012947 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12948
12949 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12950 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012951 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012952 return -EINVAL;
12953 }
12954 }
12955
12956 /* Check FW version */
12957 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12958 fw_ver = firmware->data + offset;
12959 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12960 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12961 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12962 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012963 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12964 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12965 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012966 BCM_5710_FW_MINOR_VERSION,
12967 BCM_5710_FW_REVISION_VERSION,
12968 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012969 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012970 }
12971
12972 return 0;
12973}
12974
Eric Dumazet1191cb82012-04-27 21:39:21 +000012975static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012976{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012977 const __be32 *source = (const __be32 *)_source;
12978 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012979 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012980
12981 for (i = 0; i < n/4; i++)
12982 target[i] = be32_to_cpu(source[i]);
12983}
12984
12985/*
12986 Ops array is stored in the following format:
12987 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12988 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012989static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012990{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012991 const __be32 *source = (const __be32 *)_source;
12992 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012993 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012994
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012995 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012996 tmp = be32_to_cpu(source[j]);
12997 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012998 target[i].offset = tmp & 0xffffff;
12999 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013000 }
13001}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013002
Ben Hutchings1aa8b472012-07-10 10:56:59 +000013003/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013004 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
13005 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013006static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013007{
13008 const __be32 *source = (const __be32 *)_source;
13009 struct iro *target = (struct iro *)_target;
13010 u32 i, j, tmp;
13011
13012 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
13013 target[i].base = be32_to_cpu(source[j]);
13014 j++;
13015 tmp = be32_to_cpu(source[j]);
13016 target[i].m1 = (tmp >> 16) & 0xffff;
13017 target[i].m2 = tmp & 0xffff;
13018 j++;
13019 tmp = be32_to_cpu(source[j]);
13020 target[i].m3 = (tmp >> 16) & 0xffff;
13021 target[i].size = tmp & 0xffff;
13022 j++;
13023 }
13024}
13025
Eric Dumazet1191cb82012-04-27 21:39:21 +000013026static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013027{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013028 const __be16 *source = (const __be16 *)_source;
13029 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013030 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013031
13032 for (i = 0; i < n/2; i++)
13033 target[i] = be16_to_cpu(source[i]);
13034}
13035
Joe Perches7995c642010-02-17 15:01:52 +000013036#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
13037do { \
13038 u32 len = be32_to_cpu(fw_hdr->arr.len); \
13039 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000013040 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000013041 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000013042 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
13043 (u8 *)bp->arr, len); \
13044} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013045
Yuval Mintz3b603062012-03-18 10:33:39 +000013046static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013047{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013048 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013049 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000013050 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013051
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013052 if (bp->firmware)
13053 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013054
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013055 if (CHIP_IS_E1(bp))
13056 fw_file_name = FW_FILE_NAME_E1;
13057 else if (CHIP_IS_E1H(bp))
13058 fw_file_name = FW_FILE_NAME_E1H;
13059 else if (!CHIP_IS_E1x(bp))
13060 fw_file_name = FW_FILE_NAME_E2;
13061 else {
13062 BNX2X_ERR("Unsupported chip revision\n");
13063 return -EINVAL;
13064 }
13065 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013066
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013067 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
13068 if (rc) {
13069 BNX2X_ERR("Can't load firmware file %s\n",
13070 fw_file_name);
13071 goto request_firmware_exit;
13072 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013073
Michal Schmidtc0ea4522012-03-15 14:08:29 +000013074 rc = bnx2x_check_firmware(bp);
13075 if (rc) {
13076 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
13077 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013078 }
13079
13080 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
13081
13082 /* Initialize the pointers to the init arrays */
13083 /* Blob */
13084 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
13085
13086 /* Opcodes */
13087 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
13088
13089 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013090 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
13091 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013092
13093 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000013094 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13095 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
13096 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
13097 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
13098 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13099 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
13100 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
13101 be32_to_cpu(fw_hdr->usem_pram_data.offset);
13102 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13103 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
13104 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
13105 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
13106 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
13107 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
13108 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
13109 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013110 /* IRO */
13111 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013112
13113 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000013114
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013115iro_alloc_err:
13116 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013117init_offsets_alloc_err:
13118 kfree(bp->init_ops);
13119init_ops_alloc_err:
13120 kfree(bp->init_data);
13121request_firmware_exit:
13122 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000013123 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013124
13125 return rc;
13126}
13127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013128static void bnx2x_release_firmware(struct bnx2x *bp)
13129{
13130 kfree(bp->init_ops_offsets);
13131 kfree(bp->init_ops);
13132 kfree(bp->init_data);
13133 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000013134 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013135}
13136
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013137static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
13138 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
13139 .init_hw_cmn = bnx2x_init_hw_common,
13140 .init_hw_port = bnx2x_init_hw_port,
13141 .init_hw_func = bnx2x_init_hw_func,
13142
13143 .reset_hw_cmn = bnx2x_reset_common,
13144 .reset_hw_port = bnx2x_reset_port,
13145 .reset_hw_func = bnx2x_reset_func,
13146
13147 .gunzip_init = bnx2x_gunzip_init,
13148 .gunzip_end = bnx2x_gunzip_end,
13149
13150 .init_fw = bnx2x_init_firmware,
13151 .release_fw = bnx2x_release_firmware,
13152};
13153
13154void bnx2x__init_func_obj(struct bnx2x *bp)
13155{
13156 /* Prepare DMAE related driver resources */
13157 bnx2x_setup_dmae(bp);
13158
13159 bnx2x_init_func_obj(bp, &bp->func_obj,
13160 bnx2x_sp(bp, func_rdata),
13161 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000013162 bnx2x_sp(bp, func_afex_rdata),
13163 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013164 &bnx2x_func_sp_drv);
13165}
13166
13167/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013168static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013169{
Merav Sicron37ae41a2012-06-19 07:48:27 +000013170 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013171
Ariel Elior290ca2b2013-01-01 05:22:31 +000013172 if (IS_SRIOV(bp))
13173 cid_count += BNX2X_VF_CIDS;
13174
Merav Sicron55c11942012-11-07 00:45:48 +000013175 if (CNIC_SUPPORT(bp))
13176 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000013177
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013178 return roundup(cid_count, QM_CID_ROUND);
13179}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013180
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013181/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000013182 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013183 *
13184 * @dev: pci device
13185 *
13186 */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013187static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev, int cnic_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013188{
Yijing Wangae2104b2013-08-08 21:02:36 +080013189 int index;
Ariel Elior1ab44342013-01-01 05:22:23 +000013190 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013191
Ariel Elior6383c0b2011-07-14 08:31:57 +000013192 /*
13193 * If MSI-X is not supported - return number of SBs needed to support
13194 * one fast path queue: one FP queue + SB for CNIC
13195 */
Yijing Wangae2104b2013-08-08 21:02:36 +080013196 if (!pdev->msix_cap) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013197 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000013198 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013199 }
13200 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000013201
13202 /*
13203 * The value in the PCI configuration space is the index of the last
13204 * entry, namely one less than the actual size of the table, which is
13205 * exactly what we want to return from this function: number of all SBs
13206 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000013207 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000013208 */
Yijing Wang73413ff2014-06-25 12:22:56 +080013209 pci_read_config_word(pdev, pdev->msix_cap + PCI_MSIX_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000013210
13211 index = control & PCI_MSIX_FLAGS_QSIZE;
13212
Ariel Elior60cad4e2013-09-04 14:09:22 +030013213 return index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013214}
13215
Ariel Elior1ab44342013-01-01 05:22:23 +000013216static int set_max_cos_est(int chip_id)
13217{
13218 switch (chip_id) {
13219 case BCM57710:
13220 case BCM57711:
13221 case BCM57711E:
13222 return BNX2X_MULTI_TX_COS_E1X;
13223 case BCM57712:
13224 case BCM57712_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013225 return BNX2X_MULTI_TX_COS_E2_E3A0;
13226 case BCM57800:
13227 case BCM57800_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013228 case BCM57810:
13229 case BCM57810_MF:
13230 case BCM57840_4_10:
13231 case BCM57840_2_20:
13232 case BCM57840_O:
13233 case BCM57840_MFO:
Ariel Elior1ab44342013-01-01 05:22:23 +000013234 case BCM57840_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013235 case BCM57811:
13236 case BCM57811_MF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013237 return BNX2X_MULTI_TX_COS_E3B0;
Yuval Mintzb1239722013-10-20 16:51:26 +020013238 case BCM57712_VF:
13239 case BCM57800_VF:
13240 case BCM57810_VF:
13241 case BCM57840_VF:
13242 case BCM57811_VF:
Ariel Elior1ab44342013-01-01 05:22:23 +000013243 return 1;
13244 default:
13245 pr_err("Unknown board_type (%d), aborting\n", chip_id);
13246 return -ENODEV;
13247 }
13248}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013249
Ariel Elior1ab44342013-01-01 05:22:23 +000013250static int set_is_vf(int chip_id)
13251{
13252 switch (chip_id) {
13253 case BCM57712_VF:
13254 case BCM57800_VF:
13255 case BCM57810_VF:
13256 case BCM57840_VF:
13257 case BCM57811_VF:
13258 return true;
13259 default:
13260 return false;
13261 }
13262}
13263
Michal Kalderoneeed0182014-08-17 16:47:44 +030013264/* nig_tsgen registers relative address */
13265#define tsgen_ctrl 0x0
13266#define tsgen_freecount 0x10
13267#define tsgen_synctime_t0 0x20
13268#define tsgen_offset_t0 0x28
13269#define tsgen_drift_t0 0x30
13270#define tsgen_synctime_t1 0x58
13271#define tsgen_offset_t1 0x60
13272#define tsgen_drift_t1 0x68
13273
13274/* FW workaround for setting drift */
13275static int bnx2x_send_update_drift_ramrod(struct bnx2x *bp, int drift_dir,
13276 int best_val, int best_period)
13277{
13278 struct bnx2x_func_state_params func_params = {NULL};
13279 struct bnx2x_func_set_timesync_params *set_timesync_params =
13280 &func_params.params.set_timesync;
13281
13282 /* Prepare parameters for function state transitions */
13283 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
13284 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
13285
13286 func_params.f_obj = &bp->func_obj;
13287 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
13288
13289 /* Function parameters */
13290 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_SET;
13291 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
13292 set_timesync_params->add_sub_drift_adjust_value =
13293 drift_dir ? TS_ADD_VALUE : TS_SUB_VALUE;
13294 set_timesync_params->drift_adjust_value = best_val;
13295 set_timesync_params->drift_adjust_period = best_period;
13296
13297 return bnx2x_func_state_change(bp, &func_params);
13298}
13299
13300static int bnx2x_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
13301{
13302 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13303 int rc;
13304 int drift_dir = 1;
13305 int val, period, period1, period2, dif, dif1, dif2;
13306 int best_dif = BNX2X_MAX_PHC_DRIFT, best_period = 0, best_val = 0;
13307
13308 DP(BNX2X_MSG_PTP, "PTP adjfreq called, ppb = %d\n", ppb);
13309
13310 if (!netif_running(bp->dev)) {
13311 DP(BNX2X_MSG_PTP,
13312 "PTP adjfreq called while the interface is down\n");
13313 return -EFAULT;
13314 }
13315
13316 if (ppb < 0) {
13317 ppb = -ppb;
13318 drift_dir = 0;
13319 }
13320
13321 if (ppb == 0) {
13322 best_val = 1;
13323 best_period = 0x1FFFFFF;
13324 } else if (ppb >= BNX2X_MAX_PHC_DRIFT) {
13325 best_val = 31;
13326 best_period = 1;
13327 } else {
13328 /* Changed not to allow val = 8, 16, 24 as these values
13329 * are not supported in workaround.
13330 */
13331 for (val = 0; val <= 31; val++) {
13332 if ((val & 0x7) == 0)
13333 continue;
13334 period1 = val * 1000000 / ppb;
13335 period2 = period1 + 1;
13336 if (period1 != 0)
13337 dif1 = ppb - (val * 1000000 / period1);
13338 else
13339 dif1 = BNX2X_MAX_PHC_DRIFT;
13340 if (dif1 < 0)
13341 dif1 = -dif1;
13342 dif2 = ppb - (val * 1000000 / period2);
13343 if (dif2 < 0)
13344 dif2 = -dif2;
13345 dif = (dif1 < dif2) ? dif1 : dif2;
13346 period = (dif1 < dif2) ? period1 : period2;
13347 if (dif < best_dif) {
13348 best_dif = dif;
13349 best_val = val;
13350 best_period = period;
13351 }
13352 }
13353 }
13354
13355 rc = bnx2x_send_update_drift_ramrod(bp, drift_dir, best_val,
13356 best_period);
13357 if (rc) {
13358 BNX2X_ERR("Failed to set drift\n");
13359 return -EFAULT;
13360 }
13361
Jiri Bencbf27c352014-12-18 09:04:35 +010013362 DP(BNX2X_MSG_PTP, "Configured val = %d, period = %d\n", best_val,
Michal Kalderoneeed0182014-08-17 16:47:44 +030013363 best_period);
13364
13365 return 0;
13366}
13367
13368static int bnx2x_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
13369{
13370 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013371
13372 DP(BNX2X_MSG_PTP, "PTP adjtime called, delta = %llx\n", delta);
13373
Richard Cochran2e5601f2014-12-21 19:46:59 +010013374 timecounter_adjtime(&bp->timecounter, delta);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013375
13376 return 0;
13377}
13378
Richard Cochran5d451862015-03-29 23:11:56 +020013379static int bnx2x_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013380{
13381 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13382 u64 ns;
Michal Kalderoneeed0182014-08-17 16:47:44 +030013383
13384 ns = timecounter_read(&bp->timecounter);
13385
13386 DP(BNX2X_MSG_PTP, "PTP gettime called, ns = %llu\n", ns);
13387
Richard Cochranf7dcdef2015-03-31 23:08:07 +020013388 *ts = ns_to_timespec64(ns);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013389
13390 return 0;
13391}
13392
13393static int bnx2x_ptp_settime(struct ptp_clock_info *ptp,
Richard Cochran5d451862015-03-29 23:11:56 +020013394 const struct timespec64 *ts)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013395{
13396 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13397 u64 ns;
13398
Richard Cochranf7dcdef2015-03-31 23:08:07 +020013399 ns = timespec64_to_ns(ts);
Michal Kalderoneeed0182014-08-17 16:47:44 +030013400
13401 DP(BNX2X_MSG_PTP, "PTP settime called, ns = %llu\n", ns);
13402
13403 /* Re-init the timecounter */
13404 timecounter_init(&bp->timecounter, &bp->cyclecounter, ns);
13405
13406 return 0;
13407}
13408
13409/* Enable (or disable) ancillary features of the phc subsystem */
13410static int bnx2x_ptp_enable(struct ptp_clock_info *ptp,
13411 struct ptp_clock_request *rq, int on)
13412{
13413 struct bnx2x *bp = container_of(ptp, struct bnx2x, ptp_clock_info);
13414
13415 BNX2X_ERR("PHC ancillary features are not supported\n");
13416 return -ENOTSUPP;
13417}
13418
Lad, Prabhakar1444c302015-02-05 15:47:17 +000013419static void bnx2x_register_phc(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +030013420{
13421 /* Fill the ptp_clock_info struct and register PTP clock*/
13422 bp->ptp_clock_info.owner = THIS_MODULE;
13423 snprintf(bp->ptp_clock_info.name, 16, "%s", bp->dev->name);
13424 bp->ptp_clock_info.max_adj = BNX2X_MAX_PHC_DRIFT; /* In PPB */
13425 bp->ptp_clock_info.n_alarm = 0;
13426 bp->ptp_clock_info.n_ext_ts = 0;
13427 bp->ptp_clock_info.n_per_out = 0;
13428 bp->ptp_clock_info.pps = 0;
13429 bp->ptp_clock_info.adjfreq = bnx2x_ptp_adjfreq;
13430 bp->ptp_clock_info.adjtime = bnx2x_ptp_adjtime;
Richard Cochran5d451862015-03-29 23:11:56 +020013431 bp->ptp_clock_info.gettime64 = bnx2x_ptp_gettime;
13432 bp->ptp_clock_info.settime64 = bnx2x_ptp_settime;
Michal Kalderoneeed0182014-08-17 16:47:44 +030013433 bp->ptp_clock_info.enable = bnx2x_ptp_enable;
13434
13435 bp->ptp_clock = ptp_clock_register(&bp->ptp_clock_info, &bp->pdev->dev);
13436 if (IS_ERR(bp->ptp_clock)) {
13437 bp->ptp_clock = NULL;
13438 BNX2X_ERR("PTP clock registeration failed\n");
13439 }
13440}
13441
Ariel Elior1ab44342013-01-01 05:22:23 +000013442static int bnx2x_init_one(struct pci_dev *pdev,
13443 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013444{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013445 struct net_device *dev = NULL;
13446 struct bnx2x *bp;
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013447 enum pcie_link_width pcie_width;
13448 enum pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013449 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000013450 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000013451 int max_cos_est;
13452 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000013453 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013454
Yuval Mintz12a85412015-04-29 08:09:49 +030013455 /* Management FW 'remembers' living interfaces. Allow it some time
13456 * to forget previously living interfaces, allowing a proper re-load.
13457 */
Michal Schmidtcd9c3992015-05-07 20:37:10 +020013458 if (is_kdump_kernel()) {
13459 ktime_t now = ktime_get_boottime();
13460 ktime_t fw_ready_time = ktime_set(5, 0);
13461
13462 if (ktime_before(now, fw_ready_time))
13463 msleep(ktime_ms_delta(fw_ready_time, now));
13464 }
Yuval Mintz12a85412015-04-29 08:09:49 +030013465
Ariel Elior1ab44342013-01-01 05:22:23 +000013466 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000013467 * version.
13468 * We will try to roughly estimate the maximum number of CoSes this chip
13469 * may support in order to minimize the memory allocated for Tx
13470 * netdev_queue's. This number will be accurately calculated during the
13471 * initialization of bp->max_cos based on the chip versions AND chip
13472 * revision in the bnx2x_init_bp().
13473 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013474 max_cos_est = set_max_cos_est(ent->driver_data);
13475 if (max_cos_est < 0)
13476 return max_cos_est;
13477 is_vf = set_is_vf(ent->driver_data);
13478 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013479
Ariel Elior60cad4e2013-09-04 14:09:22 +030013480 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt);
13481
13482 /* add another SB for VF as it has no default SB */
13483 max_non_def_sbs += is_vf ? 1 : 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013484
13485 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior60cad4e2013-09-04 14:09:22 +030013486 rss_count = max_non_def_sbs - cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000013487
13488 if (rss_count < 1)
13489 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013490
13491 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000013492 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000013493
Ariel Elior1ab44342013-01-01 05:22:23 +000013494 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000013495 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000013496 */
Merav Sicron55c11942012-11-07 00:45:48 +000013497 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013499 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013500 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000013501 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013502 return -ENOMEM;
13503
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013504 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000013505
Ariel Elior1ab44342013-01-01 05:22:23 +000013506 bp->flags = 0;
13507 if (is_vf)
13508 bp->flags |= IS_VF_FLAG;
13509
Ariel Elior6383c0b2011-07-14 08:31:57 +000013510 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000013511 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000013512 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000013513 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000013514 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000013515
Eilon Greensteindf4770de2009-08-12 08:23:28 +000013516 pci_set_drvdata(pdev, dev);
13517
Ariel Elior1ab44342013-01-01 05:22:23 +000013518 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013519 if (rc < 0) {
13520 free_netdev(dev);
13521 return rc;
13522 }
13523
Ariel Elior1ab44342013-01-01 05:22:23 +000013524 BNX2X_DEV_INFO("This is a %s function\n",
13525 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000013526 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000013527 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000013528 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000013529 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000013530
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013531 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000013532 if (rc)
13533 goto init_one_exit;
13534
Ariel Elior1ab44342013-01-01 05:22:23 +000013535 /* Map doorbells here as we need the real value of bp->max_cos which
13536 * is initialized in bnx2x_init_bp() to determine the number of
13537 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000013538 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013539 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000013540 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000013541 rc = bnx2x_vf_pci_alloc(bp);
13542 if (rc)
13543 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000013544 } else {
13545 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
13546 if (doorbell_size > pci_resource_len(pdev, 2)) {
13547 dev_err(&bp->pdev->dev,
13548 "Cannot map doorbells, bar size too small, aborting\n");
13549 rc = -ENOMEM;
13550 goto init_one_exit;
13551 }
13552 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
13553 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013554 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000013555 if (!bp->doorbells) {
13556 dev_err(&bp->pdev->dev,
13557 "Cannot map doorbell space, aborting\n");
13558 rc = -ENOMEM;
13559 goto init_one_exit;
13560 }
13561
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013562 if (IS_VF(bp)) {
13563 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
13564 if (rc)
13565 goto init_one_exit;
13566 }
13567
Ariel Elior3c76fef2013-03-11 05:17:46 +000013568 /* Enable SRIOV if capability found in configuration space */
13569 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013570 if (rc)
13571 goto init_one_exit;
13572
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013573 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000013574 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000013575 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013576
Merav Sicron55c11942012-11-07 00:45:48 +000013577 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000013578 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013579 bp->flags |= NO_FCOE_FLAG;
13580
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013581 /* Set bp->num_queues for MSI-X mode*/
13582 bnx2x_set_num_queues(bp);
13583
Lucas De Marchi25985ed2011-03-30 22:57:33 -030013584 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000013585 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013586 */
Ariel Elior1ab44342013-01-01 05:22:23 +000013587 rc = bnx2x_set_int_mode(bp);
13588 if (rc) {
13589 dev_err(&pdev->dev, "Cannot set interrupts\n");
13590 goto init_one_exit;
13591 }
Yuval Mintz04c46732013-01-23 03:21:46 +000013592 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013593
Ariel Elior1ab44342013-01-01 05:22:23 +000013594 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013595 rc = register_netdev(dev);
13596 if (rc) {
13597 dev_err(&pdev->dev, "Cannot register net device\n");
13598 goto init_one_exit;
13599 }
Ariel Elior1ab44342013-01-01 05:22:23 +000013600 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080013601
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013602 if (!NO_FCOE(bp)) {
13603 /* Add storage MAC address */
13604 rtnl_lock();
13605 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13606 rtnl_unlock();
13607 }
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013608 if (pcie_get_minimum_link(bp->pdev, &pcie_speed, &pcie_width) ||
13609 pcie_speed == PCI_SPEED_UNKNOWN ||
13610 pcie_width == PCIE_LNK_WIDTH_UNKNOWN)
13611 BNX2X_DEV_INFO("Failed to determine PCI Express Bandwidth\n");
13612 else
13613 BNX2X_DEV_INFO(
13614 "%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013615 board_info[ent->driver_data].name,
13616 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
13617 pcie_width,
Yuval Mintzb91e1a12013-09-28 08:46:12 +030013618 pcie_speed == PCIE_SPEED_2_5GT ? "2.5GHz" :
13619 pcie_speed == PCIE_SPEED_5_0GT ? "5.0GHz" :
13620 pcie_speed == PCIE_SPEED_8_0GT ? "8.0GHz" :
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000013621 "Unknown",
13622 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000013623
Michal Kalderoneeed0182014-08-17 16:47:44 +030013624 bnx2x_register_phc(bp);
13625
Yuval Mintz230d00e2015-07-22 09:16:25 +030013626 if (!IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp))
13627 bnx2x_set_os_driver_state(bp, OS_DRIVER_STATE_DISABLED);
13628
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013629 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013630
13631init_one_exit:
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013632 bnx2x_disable_pcie_error_reporting(bp);
13633
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013634 if (bp->regview)
13635 iounmap(bp->regview);
13636
Ariel Elior1ab44342013-01-01 05:22:23 +000013637 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013638 iounmap(bp->doorbells);
13639
13640 free_netdev(dev);
13641
13642 if (atomic_read(&pdev->enable_cnt) == 1)
13643 pci_release_regions(pdev);
13644
13645 pci_disable_device(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013646
13647 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013648}
13649
Yuval Mintzb030ed22013-05-27 04:08:30 +000013650static void __bnx2x_remove(struct pci_dev *pdev,
13651 struct net_device *dev,
13652 struct bnx2x *bp,
13653 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013654{
Michal Kalderoneeed0182014-08-17 16:47:44 +030013655 if (bp->ptp_clock) {
13656 ptp_clock_unregister(bp->ptp_clock);
13657 bp->ptp_clock = NULL;
13658 }
13659
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013660 /* Delete storage MAC address */
13661 if (!NO_FCOE(bp)) {
13662 rtnl_lock();
13663 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
13664 rtnl_unlock();
13665 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013666
Shmulik Ravid98507672011-02-28 12:19:55 -080013667#ifdef BCM_DCBNL
13668 /* Delete app tlvs from dcbnl */
13669 bnx2x_dcbnl_update_applist(bp, true);
13670#endif
13671
Barak Witkowskya6d3a5b2013-08-13 02:25:02 +030013672 if (IS_PF(bp) &&
13673 !BP_NOMCP(bp) &&
13674 (bp->flags & BC_SUPPORTS_RMMOD_CMD))
13675 bnx2x_fw_command(bp, DRV_MSG_CODE_RMMOD, 0);
13676
Yuval Mintzb030ed22013-05-27 04:08:30 +000013677 /* Close the interface - either directly or implicitly */
13678 if (remove_netdev) {
13679 unregister_netdev(dev);
13680 } else {
13681 rtnl_lock();
Yuval Mintz6ef5a922013-08-13 02:25:03 +030013682 dev_close(dev);
Yuval Mintzb030ed22013-05-27 04:08:30 +000013683 rtnl_unlock();
13684 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013685
Ariel Elior78c3bcc2013-06-20 17:39:08 +030013686 bnx2x_iov_remove_one(bp);
13687
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013688 /* Power on: we can't let PCI layer write to us while we are in D3 */
Manish Chopra04860eb2014-09-02 04:31:25 -040013689 if (IS_PF(bp)) {
Ariel Elior1ab44342013-01-01 05:22:23 +000013690 bnx2x_set_power_state(bp, PCI_D0);
Yuval Mintz230d00e2015-07-22 09:16:25 +030013691 bnx2x_set_os_driver_state(bp, OS_DRIVER_STATE_NOT_LOADED);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013692
Manish Chopra04860eb2014-09-02 04:31:25 -040013693 /* Set endianity registers to reset values in case next driver
13694 * boots in different endianty environment.
13695 */
13696 bnx2x_reset_endianity(bp);
13697 }
13698
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000013699 /* Disable MSI/MSI-X */
13700 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000013701
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013702 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000013703 if (IS_PF(bp))
13704 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000013705
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013706 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000013707 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000013708
Ariel Elior4513f922013-01-01 05:22:25 +000013709 /* send message via vfpf channel to release the resources of this vf */
13710 if (IS_VF(bp))
13711 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013712
Yuval Mintzb030ed22013-05-27 04:08:30 +000013713 /* Assumes no further PCIe PM changes will occur */
13714 if (system_state == SYSTEM_POWER_OFF) {
13715 pci_wake_from_d3(pdev, bp->wol);
13716 pci_set_power_state(pdev, PCI_D3hot);
13717 }
13718
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013719 bnx2x_disable_pcie_error_reporting(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013720 if (remove_netdev) {
13721 if (bp->regview)
13722 iounmap(bp->regview);
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013723
Yuval Mintzd9aee592014-01-15 12:05:30 +020013724 /* For vfs, doorbells are part of the regview and were unmapped
13725 * along with it. FW is only loaded by PF.
13726 */
13727 if (IS_PF(bp)) {
13728 if (bp->doorbells)
13729 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013730
Yuval Mintzd9aee592014-01-15 12:05:30 +020013731 bnx2x_release_firmware(bp);
Yuval Mintze2a367f2014-04-24 19:29:52 +030013732 } else {
13733 bnx2x_vf_pci_dealloc(bp);
Yuval Mintzd9aee592014-01-15 12:05:30 +020013734 }
13735 bnx2x_free_mem_bp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013736
Yuval Mintzb030ed22013-05-27 04:08:30 +000013737 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013738
Yuval Mintzd9aee592014-01-15 12:05:30 +020013739 if (atomic_read(&pdev->enable_cnt) == 1)
13740 pci_release_regions(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070013741
Yuval Mintz5f6db132014-01-27 17:11:58 +020013742 pci_disable_device(pdev);
13743 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013744}
13745
Yuval Mintzb030ed22013-05-27 04:08:30 +000013746static void bnx2x_remove_one(struct pci_dev *pdev)
13747{
13748 struct net_device *dev = pci_get_drvdata(pdev);
13749 struct bnx2x *bp;
13750
13751 if (!dev) {
13752 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
13753 return;
13754 }
13755 bp = netdev_priv(dev);
13756
13757 __bnx2x_remove(pdev, dev, bp, true);
13758}
13759
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013760static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
13761{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013762 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013763
13764 bp->rx_mode = BNX2X_RX_MODE_NONE;
13765
Merav Sicron55c11942012-11-07 00:45:48 +000013766 if (CNIC_LOADED(bp))
13767 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
13768
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013769 /* Stop Tx */
13770 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000013771 /* Delete all NAPI objects */
13772 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000013773 if (CNIC_LOADED(bp))
13774 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013775 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013776
13777 del_timer_sync(&bp->timer);
wenxiong@linux.vnet.ibm.com0c0e6342014-06-03 14:14:45 -050013778 cancel_delayed_work_sync(&bp->sp_task);
13779 cancel_delayed_work_sync(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013780
Yuval Mintzc6e36d82015-06-01 15:08:18 +030013781 if (!down_timeout(&bp->stats_lock, HZ / 10)) {
13782 bp->stats_state = STATS_STATE_DISABLED;
13783 up(&bp->stats_lock);
13784 }
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013785
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013786 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013787
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013788 netif_carrier_off(bp->dev);
13789
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013790 return 0;
13791}
13792
Wendy Xiong493adb12008-06-23 20:36:22 -070013793/**
13794 * bnx2x_io_error_detected - called when PCI error is detected
13795 * @pdev: Pointer to PCI device
13796 * @state: The current pci connection state
13797 *
13798 * This function is called after a PCI bus error affecting
13799 * this device has been detected.
13800 */
13801static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
13802 pci_channel_state_t state)
13803{
13804 struct net_device *dev = pci_get_drvdata(pdev);
13805 struct bnx2x *bp = netdev_priv(dev);
13806
13807 rtnl_lock();
13808
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013809 BNX2X_ERR("IO error detected\n");
13810
Wendy Xiong493adb12008-06-23 20:36:22 -070013811 netif_device_detach(dev);
13812
Dean Nelson07ce50e2009-07-31 09:13:25 +000013813 if (state == pci_channel_io_perm_failure) {
13814 rtnl_unlock();
13815 return PCI_ERS_RESULT_DISCONNECT;
13816 }
13817
Wendy Xiong493adb12008-06-23 20:36:22 -070013818 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013819 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070013820
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013821 bnx2x_prev_path_mark_eeh(bp);
13822
Wendy Xiong493adb12008-06-23 20:36:22 -070013823 pci_disable_device(pdev);
13824
13825 rtnl_unlock();
13826
13827 /* Request a slot reset */
13828 return PCI_ERS_RESULT_NEED_RESET;
13829}
13830
13831/**
13832 * bnx2x_io_slot_reset - called after the PCI bus has been reset
13833 * @pdev: Pointer to PCI device
13834 *
13835 * Restart the card from scratch, as if from a cold-boot.
13836 */
13837static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
13838{
13839 struct net_device *dev = pci_get_drvdata(pdev);
13840 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013841 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070013842
13843 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013844 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070013845 if (pci_enable_device(pdev)) {
13846 dev_err(&pdev->dev,
13847 "Cannot re-enable PCI device after reset\n");
13848 rtnl_unlock();
13849 return PCI_ERS_RESULT_DISCONNECT;
13850 }
13851
13852 pci_set_master(pdev);
13853 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000013854 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070013855
13856 if (netif_running(dev))
13857 bnx2x_set_power_state(bp, PCI_D0);
13858
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013859 if (netif_running(dev)) {
13860 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000013861
13862 /* MCP should have been reset; Need to wait for validity */
13863 bnx2x_init_shmem(bp);
13864
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013865 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
13866 u32 v;
13867
13868 v = SHMEM2_RD(bp,
13869 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
13870 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
13871 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
13872 }
13873 bnx2x_drain_tx_queues(bp);
13874 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
13875 bnx2x_netif_stop(bp, 1);
13876 bnx2x_free_irq(bp);
13877
13878 /* Report UNLOAD_DONE to MCP */
13879 bnx2x_send_unload_done(bp, true);
13880
13881 bp->sp_state = 0;
13882 bp->port.pmf = 0;
13883
13884 bnx2x_prev_unload(bp);
13885
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013886 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013887 * assume the FW will no longer write to the bnx2x driver.
13888 */
13889 bnx2x_squeeze_objects(bp);
13890 bnx2x_free_skbs(bp);
13891 for_each_rx_queue(bp, i)
13892 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
13893 bnx2x_free_fp_mem(bp);
13894 bnx2x_free_mem(bp);
13895
13896 bp->state = BNX2X_STATE_CLOSED;
13897 }
13898
Wendy Xiong493adb12008-06-23 20:36:22 -070013899 rtnl_unlock();
13900
Yuval Mintz33d8e6a2013-12-26 09:57:08 +020013901 /* If AER, perform cleanup of the PCIe registers */
13902 if (bp->flags & AER_ENABLED) {
13903 if (pci_cleanup_aer_uncorrect_error_status(pdev))
13904 BNX2X_ERR("pci_cleanup_aer_uncorrect_error_status failed\n");
13905 else
13906 DP(NETIF_MSG_HW, "pci_cleanup_aer_uncorrect_error_status succeeded\n");
13907 }
13908
Wendy Xiong493adb12008-06-23 20:36:22 -070013909 return PCI_ERS_RESULT_RECOVERED;
13910}
13911
13912/**
13913 * bnx2x_io_resume - called when traffic can start flowing again
13914 * @pdev: Pointer to PCI device
13915 *
13916 * This callback is called when the error recovery driver tells us that
13917 * its OK to resume normal operation.
13918 */
13919static void bnx2x_io_resume(struct pci_dev *pdev)
13920{
13921 struct net_device *dev = pci_get_drvdata(pdev);
13922 struct bnx2x *bp = netdev_priv(dev);
13923
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013924 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013925 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000013926 return;
13927 }
13928
Wendy Xiong493adb12008-06-23 20:36:22 -070013929 rtnl_lock();
13930
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000013931 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
13932 DRV_MSG_SEQ_NUMBER_MASK;
13933
Wendy Xiong493adb12008-06-23 20:36:22 -070013934 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070013935 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070013936
13937 netif_device_attach(dev);
13938
13939 rtnl_unlock();
13940}
13941
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070013942static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013943 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000013944 .slot_reset = bnx2x_io_slot_reset,
13945 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070013946};
13947
Yuval Mintzb030ed22013-05-27 04:08:30 +000013948static void bnx2x_shutdown(struct pci_dev *pdev)
13949{
13950 struct net_device *dev = pci_get_drvdata(pdev);
13951 struct bnx2x *bp;
13952
13953 if (!dev)
13954 return;
13955
13956 bp = netdev_priv(dev);
13957 if (!bp)
13958 return;
13959
13960 rtnl_lock();
13961 netif_device_detach(dev);
13962 rtnl_unlock();
13963
13964 /* Don't remove the netdevice, as there are scenarios which will cause
13965 * the kernel to hang, e.g., when trying to remove bnx2i while the
13966 * rootfs is mounted from SAN.
13967 */
13968 __bnx2x_remove(pdev, dev, bp, false);
13969}
13970
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013971static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070013972 .name = DRV_MODULE_NAME,
13973 .id_table = bnx2x_pci_tbl,
13974 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050013975 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070013976 .suspend = bnx2x_suspend,
13977 .resume = bnx2x_resume,
13978 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000013979#ifdef CONFIG_BNX2X_SRIOV
13980 .sriov_configure = bnx2x_sriov_configure,
13981#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000013982 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013983};
13984
13985static int __init bnx2x_init(void)
13986{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000013987 int ret;
13988
Joe Perches7995c642010-02-17 15:01:52 +000013989 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000013990
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013991 bnx2x_wq = create_singlethread_workqueue("bnx2x");
13992 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000013993 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080013994 return -ENOMEM;
13995 }
Yuval Mintz370d4a22014-03-23 18:12:24 +020013996 bnx2x_iov_wq = create_singlethread_workqueue("bnx2x_iov");
13997 if (!bnx2x_iov_wq) {
13998 pr_err("Cannot create iov workqueue\n");
13999 destroy_workqueue(bnx2x_wq);
14000 return -ENOMEM;
14001 }
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080014002
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000014003 ret = pci_register_driver(&bnx2x_pci_driver);
14004 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000014005 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000014006 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020014007 destroy_workqueue(bnx2x_iov_wq);
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000014008 }
14009 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020014010}
14011
14012static void __exit bnx2x_cleanup(void)
14013{
Yuval Mintz452427b2012-03-26 20:47:07 +000014014 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000014015
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020014016 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080014017
14018 destroy_workqueue(bnx2x_wq);
Yuval Mintz370d4a22014-03-23 18:12:24 +020014019 destroy_workqueue(bnx2x_iov_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000014020
Yuval Mintz16a5fd92013-06-02 00:06:18 +000014021 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000014022 list_for_each_safe(pos, q, &bnx2x_prev_list) {
14023 struct bnx2x_prev_path_list *tmp =
14024 list_entry(pos, struct bnx2x_prev_path_list, list);
14025 list_del(pos);
14026 kfree(tmp);
14027 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020014028}
14029
Yaniv Rosner3deb8162011-06-14 01:34:33 +000014030void bnx2x_notify_link_changed(struct bnx2x *bp)
14031{
14032 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
14033}
14034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020014035module_init(bnx2x_init);
14036module_exit(bnx2x_cleanup);
14037
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014038/**
14039 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
14040 *
14041 * @bp: driver handle
14042 * @set: set or clear the CAM entry
14043 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000014044 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014045 * Return 0 if success, -ENODEV if ramrod doesn't return.
14046 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000014047static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014048{
14049 unsigned long ramrod_flags = 0;
14050
14051 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
14052 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
14053 &bp->iscsi_l2_mac_obj, true,
14054 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
14055}
Michael Chan993ac7b2009-10-10 13:46:56 +000014056
14057/* count denotes the number of new completions we have seen */
14058static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
14059{
14060 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000014061 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000014062
14063#ifdef BNX2X_STOP_ON_ERROR
14064 if (unlikely(bp->panic))
14065 return;
14066#endif
14067
14068 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014069 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000014070 bp->cnic_spq_pending -= count;
14071
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014072 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
14073 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
14074 & SPE_HDR_CONN_TYPE) >>
14075 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014076 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
14077 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014078
14079 /* Set validation for iSCSI L2 client before sending SETUP
14080 * ramrod
14081 */
14082 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000014083 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000014084 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000014085 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014086 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000014087 (cxt_index * ILT_PAGE_CIDS);
14088 bnx2x_set_ctx_validation(bp,
14089 &bp->context[cxt_index].
14090 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000014091 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000014092 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014093 }
14094
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014095 /*
14096 * There may be not more than 8 L2, not more than 8 L5 SPEs
14097 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014098 * COMMON ramrods is not more than the EQ and SPQ can
14099 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014100 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014101 if (type == ETH_CONNECTION_TYPE) {
14102 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014103 break;
14104 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014105 atomic_dec(&bp->cq_spq_left);
14106 } else if (type == NONE_CONNECTION_TYPE) {
14107 if (!atomic_read(&bp->eq_spq_left))
14108 break;
14109 else
14110 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014111 } else if ((type == ISCSI_CONNECTION_TYPE) ||
14112 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014113 if (bp->cnic_spq_pending >=
14114 bp->cnic_eth_dev.max_kwqe_pending)
14115 break;
14116 else
14117 bp->cnic_spq_pending++;
14118 } else {
14119 BNX2X_ERR("Unknown SPE type: %d\n", type);
14120 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000014121 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014122 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014123
14124 spe = bnx2x_sp_get_next(bp);
14125 *spe = *bp->cnic_kwq_cons;
14126
Merav Sicron51c1a582012-03-18 10:33:38 +000014127 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000014128 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
14129
14130 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
14131 bp->cnic_kwq_cons = bp->cnic_kwq;
14132 else
14133 bp->cnic_kwq_cons++;
14134 }
14135 bnx2x_sp_prod_update(bp);
14136 spin_unlock_bh(&bp->spq_lock);
14137}
14138
14139static int bnx2x_cnic_sp_queue(struct net_device *dev,
14140 struct kwqe_16 *kwqes[], u32 count)
14141{
14142 struct bnx2x *bp = netdev_priv(dev);
14143 int i;
14144
14145#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000014146 if (unlikely(bp->panic)) {
14147 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014148 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000014149 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014150#endif
14151
Ariel Elior95c6c6162012-01-26 06:01:52 +000014152 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
14153 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000014154 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000014155 return -EAGAIN;
14156 }
14157
Michael Chan993ac7b2009-10-10 13:46:56 +000014158 spin_lock_bh(&bp->spq_lock);
14159
14160 for (i = 0; i < count; i++) {
14161 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
14162
14163 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
14164 break;
14165
14166 *bp->cnic_kwq_prod = *spe;
14167
14168 bp->cnic_kwq_pending++;
14169
Merav Sicron51c1a582012-03-18 10:33:38 +000014170 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000014171 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014172 spe->data.update_data_addr.hi,
14173 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000014174 bp->cnic_kwq_pending);
14175
14176 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
14177 bp->cnic_kwq_prod = bp->cnic_kwq;
14178 else
14179 bp->cnic_kwq_prod++;
14180 }
14181
14182 spin_unlock_bh(&bp->spq_lock);
14183
14184 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
14185 bnx2x_cnic_sp_post(bp, 0);
14186
14187 return i;
14188}
14189
14190static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14191{
14192 struct cnic_ops *c_ops;
14193 int rc = 0;
14194
14195 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000014196 c_ops = rcu_dereference_protected(bp->cnic_ops,
14197 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000014198 if (c_ops)
14199 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14200 mutex_unlock(&bp->cnic_mutex);
14201
14202 return rc;
14203}
14204
14205static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
14206{
14207 struct cnic_ops *c_ops;
14208 int rc = 0;
14209
14210 rcu_read_lock();
14211 c_ops = rcu_dereference(bp->cnic_ops);
14212 if (c_ops)
14213 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
14214 rcu_read_unlock();
14215
14216 return rc;
14217}
14218
14219/*
14220 * for commands that have no data
14221 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014222int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000014223{
14224 struct cnic_ctl_info ctl = {0};
14225
14226 ctl.cmd = cmd;
14227
14228 return bnx2x_cnic_ctl_send(bp, &ctl);
14229}
14230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014231static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000014232{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014233 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000014234
14235 /* first we tell CNIC and only then we count this as a completion */
14236 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
14237 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014238 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000014239
14240 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014241 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000014242}
14243
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014244/* Called with netif_addr_lock_bh() taken.
14245 * Sets an rx_mode config for an iSCSI ETH client.
14246 * Doesn't block.
14247 * Completion should be checked outside.
14248 */
14249static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
14250{
14251 unsigned long accept_flags = 0, ramrod_flags = 0;
14252 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
14253 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
14254
14255 if (start) {
14256 /* Start accepting on iSCSI L2 ring. Accept all multicasts
14257 * because it's the only way for UIO Queue to accept
14258 * multicasts (in non-promiscuous mode only one Queue per
14259 * function will receive multicast packets (leading in our
14260 * case).
14261 */
14262 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
14263 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
14264 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
14265 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
14266
14267 /* Clear STOP_PENDING bit if START is requested */
14268 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
14269
14270 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
14271 } else
14272 /* Clear START_PENDING bit if STOP is requested */
14273 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
14274
14275 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
14276 set_bit(sched_state, &bp->sp_state);
14277 else {
14278 __set_bit(RAMROD_RX, &ramrod_flags);
14279 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
14280 ramrod_flags);
14281 }
14282}
14283
Michael Chan993ac7b2009-10-10 13:46:56 +000014284static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
14285{
14286 struct bnx2x *bp = netdev_priv(dev);
14287 int rc = 0;
14288
14289 switch (ctl->cmd) {
14290 case DRV_CTL_CTXTBL_WR_CMD: {
14291 u32 index = ctl->data.io.offset;
14292 dma_addr_t addr = ctl->data.io.dma_addr;
14293
14294 bnx2x_ilt_wr(bp, index, addr);
14295 break;
14296 }
14297
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014298 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
14299 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000014300
14301 bnx2x_cnic_sp_post(bp, count);
14302 break;
14303 }
14304
14305 /* rtnl_lock is held. */
14306 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014307 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14308 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014309
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014310 /* Configure the iSCSI classification object */
14311 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
14312 cp->iscsi_l2_client_id,
14313 cp->iscsi_l2_cid, BP_FUNC(bp),
14314 bnx2x_sp(bp, mac_rdata),
14315 bnx2x_sp_mapping(bp, mac_rdata),
14316 BNX2X_FILTER_MAC_PENDING,
14317 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
14318 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000014319
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014320 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014321 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
14322 if (rc)
14323 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014324
14325 mmiowb();
14326 barrier();
14327
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014328 /* Start accepting on iSCSI L2 ring */
14329
14330 netif_addr_lock_bh(dev);
14331 bnx2x_set_iscsi_eth_rx_mode(bp, true);
14332 netif_addr_unlock_bh(dev);
14333
14334 /* bits to wait on */
14335 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14336 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
14337
14338 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14339 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014340
Michael Chan993ac7b2009-10-10 13:46:56 +000014341 break;
14342 }
14343
14344 /* rtnl_lock is held. */
14345 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014346 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000014347
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014348 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014349 netif_addr_lock_bh(dev);
14350 bnx2x_set_iscsi_eth_rx_mode(bp, false);
14351 netif_addr_unlock_bh(dev);
14352
14353 /* bits to wait on */
14354 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
14355 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
14356
14357 if (!bnx2x_wait_sp_comp(bp, sp_bits))
14358 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014359
14360 mmiowb();
14361 barrier();
14362
14363 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014364 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
14365 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000014366 break;
14367 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014368 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
14369 int count = ctl->data.credit.credit_count;
14370
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014371 smp_mb__before_atomic();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080014372 atomic_add(count, &bp->cq_spq_left);
Peter Zijlstra4e857c52014-03-17 18:06:10 +010014373 smp_mb__after_atomic();
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014374 break;
14375 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000014376 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000014377 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014378
14379 if (CHIP_IS_E3(bp)) {
14380 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014381 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14382 int path = BP_PATH(bp);
14383 int port = BP_PORT(bp);
14384 int i;
14385 u32 scratch_offset;
14386 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000014387
Barak Witkowski2e499d32012-06-26 01:31:19 +000014388 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000014389 if (ulp_type == CNIC_ULP_ISCSI)
14390 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14391 else if (ulp_type == CNIC_ULP_FCOE)
14392 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14393 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000014394
14395 if ((ulp_type != CNIC_ULP_FCOE) ||
14396 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
14397 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
14398 break;
14399
14400 /* if reached here - should write fcoe capabilities */
14401 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
14402 if (!scratch_offset)
14403 break;
14404 scratch_offset += offsetof(struct glob_ncsi_oem_data,
14405 fcoe_features[path][port]);
14406 host_addr = (u32 *) &(ctl->data.register_data.
14407 fcoe_features);
14408 for (i = 0; i < sizeof(struct fcoe_capabilities);
14409 i += 4)
14410 REG_WR(bp, scratch_offset + i,
14411 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000014412 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014413 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014414 break;
14415 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000014416
Barak Witkowski1d187b32011-12-05 22:41:50 +000014417 case DRV_CTL_ULP_UNREGISTER_CMD: {
14418 int ulp_type = ctl->data.ulp_type;
14419
14420 if (CHIP_IS_E3(bp)) {
14421 int idx = BP_FW_MB_IDX(bp);
14422 u32 cap;
14423
14424 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
14425 if (ulp_type == CNIC_ULP_ISCSI)
14426 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
14427 else if (ulp_type == CNIC_ULP_FCOE)
14428 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
14429 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
14430 }
Yuval Mintz42f82772014-03-23 18:12:23 +020014431 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
Barak Witkowski1d187b32011-12-05 22:41:50 +000014432 break;
14433 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014434
14435 default:
14436 BNX2X_ERR("unknown command %x\n", ctl->cmd);
14437 rc = -EINVAL;
14438 }
14439
14440 return rc;
14441}
14442
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000014443void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000014444{
14445 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14446
14447 if (bp->flags & USING_MSIX_FLAG) {
14448 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
14449 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
14450 cp->irq_arr[0].vector = bp->msix_table[1].vector;
14451 } else {
14452 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
14453 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
14454 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014455 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000014456 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
14457 else
14458 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
14459
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014460 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
14461 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014462 cp->irq_arr[1].status_blk = bp->def_status_blk;
14463 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014464 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000014465
14466 cp->num_irq = 2;
14467}
14468
Merav Sicron37ae41a2012-06-19 07:48:27 +000014469void bnx2x_setup_cnic_info(struct bnx2x *bp)
14470{
14471 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14472
Merav Sicron37ae41a2012-06-19 07:48:27 +000014473 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14474 bnx2x_cid_ilt_lines(bp);
14475 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
14476 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
14477 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
14478
Michael Chanf78afb32013-09-18 01:50:38 -070014479 DP(NETIF_MSG_IFUP, "BNX2X_1st_NON_L2_ETH_CID(bp) %x, cp->starting_cid %x, cp->fcoe_init_cid %x, cp->iscsi_l2_cid %x\n",
14480 BNX2X_1st_NON_L2_ETH_CID(bp), cp->starting_cid, cp->fcoe_init_cid,
14481 cp->iscsi_l2_cid);
14482
Merav Sicron37ae41a2012-06-19 07:48:27 +000014483 if (NO_ISCSI_OOO(bp))
14484 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14485}
14486
Michael Chan993ac7b2009-10-10 13:46:56 +000014487static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
14488 void *data)
14489{
14490 struct bnx2x *bp = netdev_priv(dev);
14491 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000014492 int rc;
14493
14494 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014495
Merav Sicron51c1a582012-03-18 10:33:38 +000014496 if (ops == NULL) {
14497 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000014498 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000014499 }
Michael Chan993ac7b2009-10-10 13:46:56 +000014500
Merav Sicron55c11942012-11-07 00:45:48 +000014501 if (!CNIC_SUPPORT(bp)) {
14502 BNX2X_ERR("Can't register CNIC when not supported\n");
14503 return -EOPNOTSUPP;
14504 }
14505
14506 if (!CNIC_LOADED(bp)) {
14507 rc = bnx2x_load_cnic(bp);
14508 if (rc) {
14509 BNX2X_ERR("CNIC-related load failed\n");
14510 return rc;
14511 }
Merav Sicron55c11942012-11-07 00:45:48 +000014512 }
14513
14514 bp->cnic_enabled = true;
14515
Michael Chan993ac7b2009-10-10 13:46:56 +000014516 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
14517 if (!bp->cnic_kwq)
14518 return -ENOMEM;
14519
14520 bp->cnic_kwq_cons = bp->cnic_kwq;
14521 bp->cnic_kwq_prod = bp->cnic_kwq;
14522 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
14523
14524 bp->cnic_spq_pending = 0;
14525 bp->cnic_kwq_pending = 0;
14526
14527 bp->cnic_data = data;
14528
14529 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014530 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014531 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000014532
Michael Chan993ac7b2009-10-10 13:46:56 +000014533 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014534
Michael Chan993ac7b2009-10-10 13:46:56 +000014535 rcu_assign_pointer(bp->cnic_ops, ops);
14536
Yuval Mintz42f82772014-03-23 18:12:23 +020014537 /* Schedule driver to read CNIC driver versions */
14538 bnx2x_schedule_sp_rtnl(bp, BNX2X_SP_RTNL_GET_DRV_VERSION, 0);
14539
Michael Chan993ac7b2009-10-10 13:46:56 +000014540 return 0;
14541}
14542
14543static int bnx2x_unregister_cnic(struct net_device *dev)
14544{
14545 struct bnx2x *bp = netdev_priv(dev);
14546 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14547
14548 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000014549 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000014550 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000014551 mutex_unlock(&bp->cnic_mutex);
14552 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030014553 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000014554 kfree(bp->cnic_kwq);
14555 bp->cnic_kwq = NULL;
14556
14557 return 0;
14558}
14559
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014560static struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
Michael Chan993ac7b2009-10-10 13:46:56 +000014561{
14562 struct bnx2x *bp = netdev_priv(dev);
14563 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
14564
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014565 /* If both iSCSI and FCoE are disabled - return NULL in
14566 * order to indicate CNIC that it should not try to work
14567 * with this device.
14568 */
14569 if (NO_ISCSI(bp) && NO_FCOE(bp))
14570 return NULL;
14571
Michael Chan993ac7b2009-10-10 13:46:56 +000014572 cp->drv_owner = THIS_MODULE;
14573 cp->chip_id = CHIP_ID(bp);
14574 cp->pdev = bp->pdev;
14575 cp->io_base = bp->regview;
14576 cp->io_base2 = bp->doorbells;
14577 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000014578 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014579 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
14580 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014581 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014582 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000014583 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
14584 cp->drv_ctl = bnx2x_drv_ctl;
14585 cp->drv_register_cnic = bnx2x_register_cnic;
14586 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000014587 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030014588 cp->iscsi_l2_client_id =
14589 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000014590 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000014591
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000014592 if (NO_ISCSI_OOO(bp))
14593 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
14594
14595 if (NO_ISCSI(bp))
14596 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
14597
14598 if (NO_FCOE(bp))
14599 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
14600
Merav Sicron51c1a582012-03-18 10:33:38 +000014601 BNX2X_DEV_INFO(
14602 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000014603 cp->ctx_blk_size,
14604 cp->ctx_tbl_offset,
14605 cp->ctx_tbl_len,
14606 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000014607 return cp;
14608}
Michael Chan993ac7b2009-10-10 13:46:56 +000014609
stephen hemmingera8f47eb2014-01-09 22:20:11 -080014610static u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014611{
Ariel Elior64112802013-01-07 00:50:23 +000014612 struct bnx2x *bp = fp->bp;
14613 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070014614
Ariel Elior64112802013-01-07 00:50:23 +000014615 if (IS_VF(bp))
14616 return bnx2x_vf_ustorm_prods_offset(bp, fp);
14617 else if (!CHIP_IS_E1x(bp))
14618 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
14619 else
14620 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014621
Ariel Elior64112802013-01-07 00:50:23 +000014622 return offset;
14623}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014624
Ariel Elior64112802013-01-07 00:50:23 +000014625/* called only on E1H or E2.
14626 * When pretending to be PF, the pretend value is the function number 0...7
14627 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
14628 * combination
14629 */
14630int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
14631{
14632 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014633
Ariel Elior23826852013-01-09 07:04:35 +000014634 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000014635 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014636
Ariel Elior64112802013-01-07 00:50:23 +000014637 /* get my own pretend register */
14638 pretend_reg = bnx2x_get_pretend_reg(bp);
14639 REG_WR(bp, pretend_reg, pretend_func_val);
14640 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000014641 return 0;
14642}
Michal Kalderoneeed0182014-08-17 16:47:44 +030014643
14644static void bnx2x_ptp_task(struct work_struct *work)
14645{
14646 struct bnx2x *bp = container_of(work, struct bnx2x, ptp_task);
14647 int port = BP_PORT(bp);
14648 u32 val_seq;
14649 u64 timestamp, ns;
14650 struct skb_shared_hwtstamps shhwtstamps;
14651
14652 /* Read Tx timestamp registers */
14653 val_seq = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14654 NIG_REG_P0_TLLH_PTP_BUF_SEQID);
14655 if (val_seq & 0x10000) {
14656 /* There is a valid timestamp value */
14657 timestamp = REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_MSB :
14658 NIG_REG_P0_TLLH_PTP_BUF_TS_MSB);
14659 timestamp <<= 32;
14660 timestamp |= REG_RD(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_TS_LSB :
14661 NIG_REG_P0_TLLH_PTP_BUF_TS_LSB);
14662 /* Reset timestamp register to allow new timestamp */
14663 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14664 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14665 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14666
14667 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
14668 shhwtstamps.hwtstamp = ns_to_ktime(ns);
14669 skb_tstamp_tx(bp->ptp_tx_skb, &shhwtstamps);
14670 dev_kfree_skb_any(bp->ptp_tx_skb);
14671 bp->ptp_tx_skb = NULL;
14672
14673 DP(BNX2X_MSG_PTP, "Tx timestamp, timestamp cycles = %llu, ns = %llu\n",
14674 timestamp, ns);
14675 } else {
14676 DP(BNX2X_MSG_PTP, "There is no valid Tx timestamp yet\n");
14677 /* Reschedule to keep checking for a valid timestamp value */
14678 schedule_work(&bp->ptp_task);
14679 }
14680}
14681
14682void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb)
14683{
14684 int port = BP_PORT(bp);
14685 u64 timestamp, ns;
14686
14687 timestamp = REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_MSB :
14688 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_MSB);
14689 timestamp <<= 32;
14690 timestamp |= REG_RD(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_TS_LSB :
14691 NIG_REG_P0_LLH_PTP_HOST_BUF_TS_LSB);
14692
14693 /* Reset timestamp register to allow new timestamp */
14694 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14695 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14696
14697 ns = timecounter_cyc2time(&bp->timecounter, timestamp);
14698
14699 skb_hwtstamps(skb)->hwtstamp = ns_to_ktime(ns);
14700
14701 DP(BNX2X_MSG_PTP, "Rx timestamp, timestamp cycles = %llu, ns = %llu\n",
14702 timestamp, ns);
14703}
14704
14705/* Read the PHC */
14706static cycle_t bnx2x_cyclecounter_read(const struct cyclecounter *cc)
14707{
14708 struct bnx2x *bp = container_of(cc, struct bnx2x, cyclecounter);
14709 int port = BP_PORT(bp);
14710 u32 wb_data[2];
14711 u64 phc_cycles;
14712
14713 REG_RD_DMAE(bp, port ? NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t1 :
14714 NIG_REG_TIMESYNC_GEN_REG + tsgen_synctime_t0, wb_data, 2);
14715 phc_cycles = wb_data[1];
14716 phc_cycles = (phc_cycles << 32) + wb_data[0];
14717
14718 DP(BNX2X_MSG_PTP, "PHC read cycles = %llu\n", phc_cycles);
14719
14720 return phc_cycles;
14721}
14722
14723static void bnx2x_init_cyclecounter(struct bnx2x *bp)
14724{
14725 memset(&bp->cyclecounter, 0, sizeof(bp->cyclecounter));
14726 bp->cyclecounter.read = bnx2x_cyclecounter_read;
Richard Cochranf28ba402015-01-02 20:22:04 +010014727 bp->cyclecounter.mask = CYCLECOUNTER_MASK(64);
Michal Kalderoneeed0182014-08-17 16:47:44 +030014728 bp->cyclecounter.shift = 1;
14729 bp->cyclecounter.mult = 1;
14730}
14731
14732static int bnx2x_send_reset_timesync_ramrod(struct bnx2x *bp)
14733{
14734 struct bnx2x_func_state_params func_params = {NULL};
14735 struct bnx2x_func_set_timesync_params *set_timesync_params =
14736 &func_params.params.set_timesync;
14737
14738 /* Prepare parameters for function state transitions */
14739 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
14740 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
14741
14742 func_params.f_obj = &bp->func_obj;
14743 func_params.cmd = BNX2X_F_CMD_SET_TIMESYNC;
14744
14745 /* Function parameters */
14746 set_timesync_params->drift_adjust_cmd = TS_DRIFT_ADJUST_RESET;
14747 set_timesync_params->offset_cmd = TS_OFFSET_KEEP;
14748
14749 return bnx2x_func_state_change(bp, &func_params);
14750}
14751
Lad, Prabhakar1444c302015-02-05 15:47:17 +000014752static int bnx2x_enable_ptp_packets(struct bnx2x *bp)
Michal Kalderoneeed0182014-08-17 16:47:44 +030014753{
14754 struct bnx2x_queue_state_params q_params;
14755 int rc, i;
14756
14757 /* send queue update ramrod to enable PTP packets */
14758 memset(&q_params, 0, sizeof(q_params));
14759 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
14760 q_params.cmd = BNX2X_Q_CMD_UPDATE;
14761 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS_CHNG,
14762 &q_params.params.update.update_flags);
14763 __set_bit(BNX2X_Q_UPDATE_PTP_PKTS,
14764 &q_params.params.update.update_flags);
14765
14766 /* send the ramrod on all the queues of the PF */
14767 for_each_eth_queue(bp, i) {
14768 struct bnx2x_fastpath *fp = &bp->fp[i];
14769
14770 /* Set the appropriate Queue object */
14771 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
14772
14773 /* Update the Queue state */
14774 rc = bnx2x_queue_state_change(bp, &q_params);
14775 if (rc) {
14776 BNX2X_ERR("Failed to enable PTP packets\n");
14777 return rc;
14778 }
14779 }
14780
14781 return 0;
14782}
14783
14784int bnx2x_configure_ptp_filters(struct bnx2x *bp)
14785{
14786 int port = BP_PORT(bp);
14787 int rc;
14788
14789 if (!bp->hwtstamp_ioctl_called)
14790 return 0;
14791
14792 switch (bp->tx_type) {
14793 case HWTSTAMP_TX_ON:
14794 bp->flags |= TX_TIMESTAMPING_EN;
14795 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14796 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x6AA);
14797 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14798 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3EEE);
14799 break;
14800 case HWTSTAMP_TX_ONESTEP_SYNC:
14801 BNX2X_ERR("One-step timestamping is not supported\n");
14802 return -ERANGE;
14803 }
14804
14805 switch (bp->rx_filter) {
14806 case HWTSTAMP_FILTER_NONE:
14807 break;
14808 case HWTSTAMP_FILTER_ALL:
14809 case HWTSTAMP_FILTER_SOME:
14810 bp->rx_filter = HWTSTAMP_FILTER_NONE;
14811 break;
14812 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
14813 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
14814 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
14815 bp->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
14816 /* Initialize PTP detection for UDP/IPv4 events */
14817 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14818 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EE);
14819 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14820 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFE);
14821 break;
14822 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
14823 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
14824 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
14825 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
14826 /* Initialize PTP detection for UDP/IPv4 or UDP/IPv6 events */
14827 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14828 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7EA);
14829 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14830 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FEE);
14831 break;
14832 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
14833 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
14834 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
14835 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
14836 /* Initialize PTP detection L2 events */
14837 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14838 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6BF);
14839 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14840 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EFF);
14841
14842 break;
14843 case HWTSTAMP_FILTER_PTP_V2_EVENT:
14844 case HWTSTAMP_FILTER_PTP_V2_SYNC:
14845 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
14846 bp->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
14847 /* Initialize PTP detection L2, UDP/IPv4 or UDP/IPv6 events */
14848 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14849 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x6AA);
14850 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14851 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3EEE);
14852 break;
14853 }
14854
14855 /* Indicate to FW that this PF expects recorded PTP packets */
14856 rc = bnx2x_enable_ptp_packets(bp);
14857 if (rc)
14858 return rc;
14859
14860 /* Enable sending PTP packets to host */
14861 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14862 NIG_REG_P0_LLH_PTP_TO_HOST, 0x1);
14863
14864 return 0;
14865}
14866
14867static int bnx2x_hwtstamp_ioctl(struct bnx2x *bp, struct ifreq *ifr)
14868{
14869 struct hwtstamp_config config;
14870 int rc;
14871
14872 DP(BNX2X_MSG_PTP, "HWTSTAMP IOCTL called\n");
14873
14874 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
14875 return -EFAULT;
14876
14877 DP(BNX2X_MSG_PTP, "Requested tx_type: %d, requested rx_filters = %d\n",
14878 config.tx_type, config.rx_filter);
14879
14880 if (config.flags) {
14881 BNX2X_ERR("config.flags is reserved for future use\n");
14882 return -EINVAL;
14883 }
14884
14885 bp->hwtstamp_ioctl_called = 1;
14886 bp->tx_type = config.tx_type;
14887 bp->rx_filter = config.rx_filter;
14888
14889 rc = bnx2x_configure_ptp_filters(bp);
14890 if (rc)
14891 return rc;
14892
14893 config.rx_filter = bp->rx_filter;
14894
14895 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
14896 -EFAULT : 0;
14897}
14898
Jiri Bencbf27c352014-12-18 09:04:35 +010014899/* Configures HW for PTP */
Michal Kalderoneeed0182014-08-17 16:47:44 +030014900static int bnx2x_configure_ptp(struct bnx2x *bp)
14901{
14902 int rc, port = BP_PORT(bp);
14903 u32 wb_data[2];
14904
14905 /* Reset PTP event detection rules - will be configured in the IOCTL */
14906 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_PARAM_MASK :
14907 NIG_REG_P0_LLH_PTP_PARAM_MASK, 0x7FF);
14908 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_RULE_MASK :
14909 NIG_REG_P0_LLH_PTP_RULE_MASK, 0x3FFF);
14910 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_PARAM_MASK :
14911 NIG_REG_P0_TLLH_PTP_PARAM_MASK, 0x7FF);
14912 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_RULE_MASK :
14913 NIG_REG_P0_TLLH_PTP_RULE_MASK, 0x3FFF);
14914
14915 /* Disable PTP packets to host - will be configured in the IOCTL*/
14916 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_TO_HOST :
14917 NIG_REG_P0_LLH_PTP_TO_HOST, 0x0);
14918
14919 /* Enable the PTP feature */
14920 REG_WR(bp, port ? NIG_REG_P1_PTP_EN :
14921 NIG_REG_P0_PTP_EN, 0x3F);
14922
14923 /* Enable the free-running counter */
14924 wb_data[0] = 0;
14925 wb_data[1] = 0;
14926 REG_WR_DMAE(bp, NIG_REG_TIMESYNC_GEN_REG + tsgen_ctrl, wb_data, 2);
14927
14928 /* Reset drift register (offset register is not reset) */
14929 rc = bnx2x_send_reset_timesync_ramrod(bp);
14930 if (rc) {
14931 BNX2X_ERR("Failed to reset PHC drift register\n");
14932 return -EFAULT;
14933 }
14934
14935 /* Reset possibly old timestamps */
14936 REG_WR(bp, port ? NIG_REG_P1_LLH_PTP_HOST_BUF_SEQID :
14937 NIG_REG_P0_LLH_PTP_HOST_BUF_SEQID, 0x10000);
14938 REG_WR(bp, port ? NIG_REG_P1_TLLH_PTP_BUF_SEQID :
14939 NIG_REG_P0_TLLH_PTP_BUF_SEQID, 0x10000);
14940
14941 return 0;
14942}
14943
14944/* Called during load, to initialize PTP-related stuff */
14945void bnx2x_init_ptp(struct bnx2x *bp)
14946{
14947 int rc;
14948
14949 /* Configure PTP in HW */
14950 rc = bnx2x_configure_ptp(bp);
14951 if (rc) {
14952 BNX2X_ERR("Stopping PTP initialization\n");
14953 return;
14954 }
14955
14956 /* Init work queue for Tx timestamping */
14957 INIT_WORK(&bp->ptp_task, bnx2x_ptp_task);
14958
14959 /* Init cyclecounter and timecounter. This is done only in the first
14960 * load. If done in every load, PTP application will fail when doing
14961 * unload / load (e.g. MTU change) while it is running.
14962 */
14963 if (!bp->timecounter_init_done) {
14964 bnx2x_init_cyclecounter(bp);
14965 timecounter_init(&bp->timecounter, &bp->cyclecounter,
14966 ktime_to_ns(ktime_get_real()));
14967 bp->timecounter_init_done = 1;
14968 }
14969
14970 DP(BNX2X_MSG_PTP, "PTP initialization ended successfully\n");
14971}