blob: fc58f541d546e1fb774688d0bad4d3daa288a0b0 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010029#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080030#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010031#include "i915_trace.h"
32#include "intel_drv.h"
33
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000034/**
35 * DOC: Global GTT views
36 *
37 * Background and previous state
38 *
39 * Historically objects could exists (be bound) in global GTT space only as
40 * singular instances with a view representing all of the object's backing pages
41 * in a linear fashion. This view will be called a normal view.
42 *
43 * To support multiple views of the same object, where the number of mapped
44 * pages is not equal to the backing store, or where the layout of the pages
45 * is not linear, concept of a GGTT view was added.
46 *
47 * One example of an alternative view is a stereo display driven by a single
48 * image. In this case we would have a framebuffer looking like this
49 * (2x2 pages):
50 *
51 * 12
52 * 34
53 *
54 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
55 * rendering. In contrast, fed to the display engine would be an alternative
56 * view which could look something like this:
57 *
58 * 1212
59 * 3434
60 *
61 * In this example both the size and layout of pages in the alternative view is
62 * different from the normal view.
63 *
64 * Implementation and usage
65 *
66 * GGTT views are implemented using VMAs and are distinguished via enum
67 * i915_ggtt_view_type and struct i915_ggtt_view.
68 *
69 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020070 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
71 * renaming in large amounts of code. They take the struct i915_ggtt_view
72 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000073 *
74 * As a helper for callers which are only interested in the normal view,
75 * globally const i915_ggtt_view_normal singleton instance exists. All old core
76 * GEM API functions, the ones not taking the view parameter, are operating on,
77 * or with the normal GGTT view.
78 *
79 * Code wanting to add or use a new GGTT view needs to:
80 *
81 * 1. Add a new enum with a suitable name.
82 * 2. Extend the metadata in the i915_ggtt_view structure if required.
83 * 3. Add support to i915_get_vma_pages().
84 *
85 * New views are required to build a scatter-gather table from within the
86 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
87 * exists for the lifetime of an VMA.
88 *
89 * Core API is designed to have copy semantics which means that passed in
90 * struct i915_ggtt_view does not need to be persistent (left around after
91 * calling the core API functions).
92 *
93 */
94
Daniel Vetter70b9f6f2015-04-14 17:35:27 +020095static int
96i915_get_ggtt_vma_pages(struct i915_vma *vma);
97
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +000098const struct i915_ggtt_view i915_ggtt_view_normal;
Joonas Lahtinen9abc4642015-03-27 13:09:22 +020099const struct i915_ggtt_view i915_ggtt_view_rotated = {
100 .type = I915_GGTT_VIEW_ROTATED
101};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000102
Daniel Vettercfa7c862014-04-29 11:53:58 +0200103static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
104{
Chris Wilson1893a712014-09-19 11:56:27 +0100105 bool has_aliasing_ppgtt;
106 bool has_full_ppgtt;
107
108 has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
109 has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;
Chris Wilson1893a712014-09-19 11:56:27 +0100110
Yu Zhang71ba2d62015-02-10 19:05:54 +0800111 if (intel_vgpu_active(dev))
112 has_full_ppgtt = false; /* emulation is too hard */
113
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000114 /*
115 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
116 * execlists, the sole mechanism available to submit work.
117 */
118 if (INTEL_INFO(dev)->gen < 9 &&
119 (enable_ppgtt == 0 || !has_aliasing_ppgtt))
Daniel Vettercfa7c862014-04-29 11:53:58 +0200120 return 0;
121
122 if (enable_ppgtt == 1)
123 return 1;
124
Chris Wilson1893a712014-09-19 11:56:27 +0100125 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200126 return 2;
127
Daniel Vetter93a25a92014-03-06 09:40:43 +0100128#ifdef CONFIG_INTEL_IOMMU
129 /* Disable ppgtt on SNB if VT-d is on. */
130 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
131 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200132 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100133 }
134#endif
135
Jesse Barnes62942ed2014-06-13 09:28:33 -0700136 /* Early VLV doesn't have this */
Ville Syrjäläca2aed6c2014-06-28 02:03:56 +0300137 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
138 dev->pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700139 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
140 return 0;
141 }
142
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000143 if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
144 return 2;
145 else
146 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100147}
148
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200149static int ppgtt_bind_vma(struct i915_vma *vma,
150 enum i915_cache_level cache_level,
151 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200152{
153 u32 pte_flags = 0;
154
155 /* Currently applicable only to VLV */
156 if (vma->obj->gt_ro)
157 pte_flags |= PTE_READ_ONLY;
158
159 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
160 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200161
162 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200163}
164
165static void ppgtt_unbind_vma(struct i915_vma *vma)
166{
167 vma->vm->clear_range(vma->vm,
168 vma->node.start,
169 vma->obj->base.size,
170 true);
171}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800172
Daniel Vetter2c642b02015-04-14 17:35:26 +0200173static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
174 enum i915_cache_level level,
175 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700176{
Michel Thierry07749ef2015-03-16 16:00:54 +0000177 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700178 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300179
180 switch (level) {
181 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800182 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300183 break;
184 case I915_CACHE_WT:
185 pte |= PPAT_DISPLAY_ELLC_INDEX;
186 break;
187 default:
188 pte |= PPAT_CACHED_INDEX;
189 break;
190 }
191
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700192 return pte;
193}
194
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300195static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
196 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800199 pde |= addr;
200 if (level != I915_CACHE_NONE)
201 pde |= PPAT_CACHED_PDE_INDEX;
202 else
203 pde |= PPAT_UNCACHED_INDEX;
204 return pde;
205}
206
Michel Thierry07749ef2015-03-16 16:00:54 +0000207static gen6_pte_t snb_pte_encode(dma_addr_t addr,
208 enum i915_cache_level level,
209 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700210{
Michel Thierry07749ef2015-03-16 16:00:54 +0000211 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700212 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700213
214 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100215 case I915_CACHE_L3_LLC:
216 case I915_CACHE_LLC:
217 pte |= GEN6_PTE_CACHE_LLC;
218 break;
219 case I915_CACHE_NONE:
220 pte |= GEN6_PTE_UNCACHED;
221 break;
222 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100223 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100224 }
225
226 return pte;
227}
228
Michel Thierry07749ef2015-03-16 16:00:54 +0000229static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
230 enum i915_cache_level level,
231 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100232{
Michel Thierry07749ef2015-03-16 16:00:54 +0000233 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100234 pte |= GEN6_PTE_ADDR_ENCODE(addr);
235
236 switch (level) {
237 case I915_CACHE_L3_LLC:
238 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700239 break;
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700244 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700248 }
249
Ben Widawsky54d12522012-09-24 16:44:32 -0700250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t byt_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
Akash Goel24f3a8c2014-06-17 10:59:42 +0530260 if (!(flags & PTE_READ_ONLY))
261 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700262
263 if (level != I915_CACHE_NONE)
264 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
265
266 return pte;
267}
268
Michel Thierry07749ef2015-03-16 16:00:54 +0000269static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
270 enum i915_cache_level level,
271 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700272{
Michel Thierry07749ef2015-03-16 16:00:54 +0000273 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700274 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700275
276 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700277 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700278
279 return pte;
280}
281
Michel Thierry07749ef2015-03-16 16:00:54 +0000282static gen6_pte_t iris_pte_encode(dma_addr_t addr,
283 enum i915_cache_level level,
284 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700285{
Michel Thierry07749ef2015-03-16 16:00:54 +0000286 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700287 pte |= HSW_PTE_ADDR_ENCODE(addr);
288
Chris Wilson651d7942013-08-08 14:41:10 +0100289 switch (level) {
290 case I915_CACHE_NONE:
291 break;
292 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000293 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100294 break;
295 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000296 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100297 break;
298 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700299
300 return pte;
301}
302
Mika Kuoppalac114f762015-06-25 18:35:13 +0300303static int __setup_page_dma(struct drm_device *dev,
304 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000305{
306 struct device *device = &dev->pdev->dev;
307
Mika Kuoppalac114f762015-06-25 18:35:13 +0300308 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300309 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000310 return -ENOMEM;
311
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300312 p->daddr = dma_map_page(device,
313 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314
315 if (dma_mapping_error(device, p->daddr)) {
316 __free_page(p->page);
317 return -EINVAL;
318 }
319
Michel Thierry1266cdb2015-03-24 17:06:33 +0000320 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000321}
322
Mika Kuoppalac114f762015-06-25 18:35:13 +0300323static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324{
325 return __setup_page_dma(dev, p, GFP_KERNEL);
326}
327
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300328static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
329{
330 if (WARN_ON(!p->page))
331 return;
332
333 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
334 __free_page(p->page);
335 memset(p, 0, sizeof(*p));
336}
337
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300338static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300339{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300340 return kmap_atomic(p->page);
341}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300342
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300343/* We use the flushing unmap only with ppgtt structures:
344 * page directories, page tables and scratch pages.
345 */
346static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
347{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300348 /* There are only few exceptions for gen >=6. chv and bxt.
349 * And we are not sure about the latter so play safe for now.
350 */
351 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
352 drm_clflush_virt_range(vaddr, PAGE_SIZE);
353
354 kunmap_atomic(vaddr);
355}
356
Mika Kuoppala567047b2015-06-25 18:35:12 +0300357#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300358#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
359
Mika Kuoppala567047b2015-06-25 18:35:12 +0300360#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
361#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
362#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
363#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
364
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300365static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
366 const uint64_t val)
367{
368 int i;
369 uint64_t * const vaddr = kmap_page_dma(p);
370
371 for (i = 0; i < 512; i++)
372 vaddr[i] = val;
373
374 kunmap_page_dma(dev, vaddr);
375}
376
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300377static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
378 const uint32_t val32)
379{
380 uint64_t v = val32;
381
382 v = v << 32 | val32;
383
384 fill_page_dma(dev, p, v);
385}
386
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300387static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
388{
389 struct i915_page_scratch *sp;
390 int ret;
391
392 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
393 if (sp == NULL)
394 return ERR_PTR(-ENOMEM);
395
396 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
397 if (ret) {
398 kfree(sp);
399 return ERR_PTR(ret);
400 }
401
402 set_pages_uc(px_page(sp), 1);
403
404 return sp;
405}
406
407static void free_scratch_page(struct drm_device *dev,
408 struct i915_page_scratch *sp)
409{
410 set_pages_wb(px_page(sp), 1);
411
412 cleanup_px(dev, sp);
413 kfree(sp);
414}
415
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300416static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000417{
Michel Thierryec565b32015-04-08 12:13:23 +0100418 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000419 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
420 GEN8_PTES : GEN6_PTES;
421 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000422
423 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
424 if (!pt)
425 return ERR_PTR(-ENOMEM);
426
Ben Widawsky678d96f2015-03-16 16:00:56 +0000427 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
428 GFP_KERNEL);
429
430 if (!pt->used_ptes)
431 goto fail_bitmap;
432
Mika Kuoppala567047b2015-06-25 18:35:12 +0300433 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000434 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300435 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000436
437 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000438
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300439fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000440 kfree(pt->used_ptes);
441fail_bitmap:
442 kfree(pt);
443
444 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000445}
446
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300447static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000448{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300449 cleanup_px(dev, pt);
450 kfree(pt->used_ptes);
451 kfree(pt);
452}
453
454static void gen8_initialize_pt(struct i915_address_space *vm,
455 struct i915_page_table *pt)
456{
457 gen8_pte_t scratch_pte;
458
459 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
460 I915_CACHE_LLC, true);
461
462 fill_px(vm->dev, pt, scratch_pte);
463}
464
465static void gen6_initialize_pt(struct i915_address_space *vm,
466 struct i915_page_table *pt)
467{
468 gen6_pte_t scratch_pte;
469
470 WARN_ON(px_dma(vm->scratch_page) == 0);
471
472 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
473 I915_CACHE_LLC, true, 0);
474
475 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000476}
477
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300478static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000479{
Michel Thierryec565b32015-04-08 12:13:23 +0100480 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100481 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000482
483 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
484 if (!pd)
485 return ERR_PTR(-ENOMEM);
486
Michel Thierry33c88192015-04-08 12:13:33 +0100487 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
488 sizeof(*pd->used_pdes), GFP_KERNEL);
489 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300490 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100491
Mika Kuoppala567047b2015-06-25 18:35:12 +0300492 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100493 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300494 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100495
Ben Widawsky06fda602015-02-24 16:22:36 +0000496 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100497
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300498fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100499 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300500fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100501 kfree(pd);
502
503 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000504}
505
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300506static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
507{
508 if (px_page(pd)) {
509 cleanup_px(dev, pd);
510 kfree(pd->used_pdes);
511 kfree(pd);
512 }
513}
514
515static void gen8_initialize_pd(struct i915_address_space *vm,
516 struct i915_page_directory *pd)
517{
518 gen8_pde_t scratch_pde;
519
520 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
521
522 fill_px(vm->dev, pd, scratch_pde);
523}
524
Michel Thierry6ac18502015-07-29 17:23:46 +0100525static int __pdp_init(struct drm_device *dev,
526 struct i915_page_directory_pointer *pdp)
527{
528 size_t pdpes = I915_PDPES_PER_PDP(dev);
529
530 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
531 sizeof(unsigned long),
532 GFP_KERNEL);
533 if (!pdp->used_pdpes)
534 return -ENOMEM;
535
536 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
537 GFP_KERNEL);
538 if (!pdp->page_directory) {
539 kfree(pdp->used_pdpes);
540 /* the PDP might be the statically allocated top level. Keep it
541 * as clean as possible */
542 pdp->used_pdpes = NULL;
543 return -ENOMEM;
544 }
545
546 return 0;
547}
548
549static void __pdp_fini(struct i915_page_directory_pointer *pdp)
550{
551 kfree(pdp->used_pdpes);
552 kfree(pdp->page_directory);
553 pdp->page_directory = NULL;
554}
555
556static void free_pdp(struct drm_device *dev,
557 struct i915_page_directory_pointer *pdp)
558{
559 __pdp_fini(pdp);
560}
561
Ben Widawsky94e409c2013-11-04 22:29:36 -0800562/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100563static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100564 unsigned entry,
565 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800566{
John Harrisone85b26d2015-05-29 17:43:56 +0100567 struct intel_engine_cs *ring = req->ring;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800568 int ret;
569
570 BUG_ON(entry >= 4);
571
John Harrison5fb9de12015-05-29 17:44:07 +0100572 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800573 if (ret)
574 return ret;
575
576 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
577 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100578 intel_ring_emit(ring, upper_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800579 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
580 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100581 intel_ring_emit(ring, lower_32_bits(addr));
Ben Widawsky94e409c2013-11-04 22:29:36 -0800582 intel_ring_advance(ring);
583
584 return 0;
585}
586
Ben Widawskyeeb94882013-12-06 14:11:10 -0800587static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +0100588 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800589{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800590 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800591
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100592 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300593 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
594
John Harrisone85b26d2015-05-29 17:43:56 +0100595 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800596 if (ret)
597 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800598 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800599
Ben Widawskyeeb94882013-12-06 14:11:10 -0800600 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800601}
602
Michel Thierryf9b5b782015-07-30 11:02:49 +0100603static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
604 struct i915_page_directory_pointer *pdp,
605 uint64_t start,
606 uint64_t length,
607 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700608{
609 struct i915_hw_ppgtt *ppgtt =
610 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100611 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800612 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
613 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
614 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky782f1492014-02-20 11:50:33 -0800615 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700616 unsigned last_pte, i;
617
Michel Thierryf9b5b782015-07-30 11:02:49 +0100618 if (WARN_ON(!pdp))
619 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700620
621 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100622 struct i915_page_directory *pd;
623 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000624
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100625 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100626 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000627
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100628 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000629
630 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100631 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000632
633 pt = pd->page_table[pde];
634
Mika Kuoppala567047b2015-06-25 18:35:12 +0300635 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100636 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000637
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800638 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000639 if (last_pte > GEN8_PTES)
640 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700641
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300642 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700643
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800644 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700645 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800646 num_entries--;
647 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700648
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300649 kunmap_px(ppgtt, pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700650
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800651 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000652 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800653 pdpe++;
654 pde = 0;
655 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700656 }
657}
658
Michel Thierryf9b5b782015-07-30 11:02:49 +0100659static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
660 uint64_t start,
661 uint64_t length,
662 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700663{
664 struct i915_hw_ppgtt *ppgtt =
665 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100666 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierryf9b5b782015-07-30 11:02:49 +0100667
668 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
669 I915_CACHE_LLC, use_scratch);
670
671 gen8_ppgtt_clear_pte_range(vm, pdp, start, length, scratch_pte);
672}
673
674static void
675gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
676 struct i915_page_directory_pointer *pdp,
677 struct sg_table *pages,
678 uint64_t start,
679 enum i915_cache_level cache_level)
680{
681 struct i915_hw_ppgtt *ppgtt =
682 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +0000683 gen8_pte_t *pt_vaddr;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800684 unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
685 unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
686 unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700687 struct sg_page_iter sg_iter;
688
Chris Wilson6f1cc992013-12-31 15:50:31 +0000689 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700690
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800691 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Ben Widawsky76643602015-01-22 17:01:24 +0000692 if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800693 break;
694
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000695 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100696 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100697 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300698 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000699 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800700
701 pt_vaddr[pte] =
Chris Wilson6f1cc992013-12-31 15:50:31 +0000702 gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
703 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000704 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300705 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000706 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000707 if (++pde == I915_PDES) {
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800708 pdpe++;
709 pde = 0;
710 }
711 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700712 }
713 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300714
715 if (pt_vaddr)
716 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700717}
718
Michel Thierryf9b5b782015-07-30 11:02:49 +0100719static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
720 struct sg_table *pages,
721 uint64_t start,
722 enum i915_cache_level cache_level,
723 u32 unused)
724{
725 struct i915_hw_ppgtt *ppgtt =
726 container_of(vm, struct i915_hw_ppgtt, base);
727 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
728
729 gen8_ppgtt_insert_pte_entries(vm, pdp, pages, start, cache_level);
730}
731
Michel Thierryf37c0502015-06-10 17:46:39 +0100732static void gen8_free_page_tables(struct drm_device *dev,
733 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800734{
735 int i;
736
Mika Kuoppala567047b2015-06-25 18:35:12 +0300737 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800738 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800739
Michel Thierry33c88192015-04-08 12:13:33 +0100740 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000741 if (WARN_ON(!pd->page_table[i]))
742 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800743
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300744 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000745 pd->page_table[i] = NULL;
746 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000747}
748
Mika Kuoppala8776f022015-06-30 18:16:40 +0300749static int gen8_init_scratch(struct i915_address_space *vm)
750{
751 struct drm_device *dev = vm->dev;
752
753 vm->scratch_page = alloc_scratch_page(dev);
754 if (IS_ERR(vm->scratch_page))
755 return PTR_ERR(vm->scratch_page);
756
757 vm->scratch_pt = alloc_pt(dev);
758 if (IS_ERR(vm->scratch_pt)) {
759 free_scratch_page(dev, vm->scratch_page);
760 return PTR_ERR(vm->scratch_pt);
761 }
762
763 vm->scratch_pd = alloc_pd(dev);
764 if (IS_ERR(vm->scratch_pd)) {
765 free_pt(dev, vm->scratch_pt);
766 free_scratch_page(dev, vm->scratch_page);
767 return PTR_ERR(vm->scratch_pd);
768 }
769
770 gen8_initialize_pt(vm, vm->scratch_pt);
771 gen8_initialize_pd(vm, vm->scratch_pd);
772
773 return 0;
774}
775
776static void gen8_free_scratch(struct i915_address_space *vm)
777{
778 struct drm_device *dev = vm->dev;
779
780 free_pd(dev, vm->scratch_pd);
781 free_pt(dev, vm->scratch_pt);
782 free_scratch_page(dev, vm->scratch_page);
783}
784
Daniel Vetter061dd492015-04-14 17:35:13 +0200785static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800786{
Daniel Vetter061dd492015-04-14 17:35:13 +0200787 struct i915_hw_ppgtt *ppgtt =
788 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100789 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
790 struct drm_device *dev = ppgtt->base.dev;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800791 int i;
792
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100793 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
794 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000795 continue;
796
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100797 gen8_free_page_tables(dev, pdp->page_directory[i]);
798 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800799 }
Michel Thierry69876be2015-04-08 12:13:27 +0100800
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100801 free_pdp(dev, pdp);
802
Mika Kuoppala8776f022015-06-30 18:16:40 +0300803 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -0800804}
805
Michel Thierryd7b26332015-04-08 12:13:34 +0100806/**
807 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100808 * @vm: Master vm structure.
809 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +0100810 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100811 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +0100812 * @new_pts: Bitmap set by function with new allocations. Likely used by the
813 * caller to free on error.
814 *
815 * Allocate the required number of page tables. Extremely similar to
816 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
817 * the page directory boundary (instead of the page directory pointer). That
818 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
819 * possible, and likely that the caller will need to use multiple calls of this
820 * function to achieve the appropriate allocation.
821 *
822 * Return: 0 if success; negative error code otherwise.
823 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100824static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +0100825 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +0100826 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +0100827 uint64_t length,
828 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000829{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100830 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100831 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100832 uint64_t temp;
833 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000834
Michel Thierryd7b26332015-04-08 12:13:34 +0100835 gen8_for_each_pde(pt, pd, start, length, temp, pde) {
836 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +0100837 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100838 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100839 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100840 continue;
841 }
842
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300843 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100844 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +0000845 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100846
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100847 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +0100848 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300849 __set_bit(pde, new_pts);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000850 }
851
852 return 0;
853
854unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +0100855 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300856 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000857
858 return -ENOMEM;
859}
860
Michel Thierryd7b26332015-04-08 12:13:34 +0100861/**
862 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100863 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +0100864 * @pdp: Page directory pointer for this address range.
865 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100866 * @length: Size of the allocations.
867 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +0100868 * caller to free on error.
869 *
870 * Allocate the required number of page directories starting at the pde index of
871 * @start, and ending at the pde index @start + @length. This function will skip
872 * over already allocated page directories within the range, and only allocate
873 * new ones, setting the appropriate pointer within the pdp as well as the
874 * correct position in the bitmap @new_pds.
875 *
876 * The function will only allocate the pages within the range for a give page
877 * directory pointer. In other words, if @start + @length straddles a virtually
878 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
879 * required by the caller, This is not currently possible, and the BUG in the
880 * code will prevent it.
881 *
882 * Return: 0 if success; negative error code otherwise.
883 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100884static int
885gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
886 struct i915_page_directory_pointer *pdp,
887 uint64_t start,
888 uint64_t length,
889 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800890{
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100891 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +0100892 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +0100893 uint64_t temp;
894 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +0100895 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800896
Michel Thierry6ac18502015-07-29 17:23:46 +0100897 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +0100898
Michel Thierryd7b26332015-04-08 12:13:34 +0100899 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +0100900 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +0100901 continue;
Michel Thierry33c88192015-04-08 12:13:33 +0100902
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300903 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +0100904 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000905 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +0100906
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100907 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +0100908 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +0300909 __set_bit(pdpe, new_pds);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000910 }
911
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800912 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000913
914unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +0100915 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300916 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000917
918 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800919}
920
Michel Thierryd7b26332015-04-08 12:13:34 +0100921static void
Michel Thierry6ac18502015-07-29 17:23:46 +0100922free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts,
923 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +0100924{
925 int i;
926
Michel Thierry6ac18502015-07-29 17:23:46 +0100927 for (i = 0; i < pdpes; i++)
Michel Thierryd7b26332015-04-08 12:13:34 +0100928 kfree(new_pts[i]);
929 kfree(new_pts);
930 kfree(new_pds);
931}
932
933/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
934 * of these are based on the number of PDPEs in the system.
935 */
936static
937int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michel Thierry6ac18502015-07-29 17:23:46 +0100938 unsigned long ***new_pts,
939 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +0100940{
941 int i;
942 unsigned long *pds;
943 unsigned long **pts;
944
Michel Thierry6ac18502015-07-29 17:23:46 +0100945 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +0100946 if (!pds)
947 return -ENOMEM;
948
Michel Thierry6ac18502015-07-29 17:23:46 +0100949 pts = kcalloc(pdpes, sizeof(unsigned long *), GFP_KERNEL);
Michel Thierryd7b26332015-04-08 12:13:34 +0100950 if (!pts) {
951 kfree(pds);
952 return -ENOMEM;
953 }
954
Michel Thierry6ac18502015-07-29 17:23:46 +0100955 for (i = 0; i < pdpes; i++) {
Michel Thierryd7b26332015-04-08 12:13:34 +0100956 pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
957 sizeof(unsigned long), GFP_KERNEL);
958 if (!pts[i])
959 goto err_out;
960 }
961
962 *new_pds = pds;
963 *new_pts = pts;
964
965 return 0;
966
967err_out:
Michel Thierry6ac18502015-07-29 17:23:46 +0100968 free_gen8_temp_bitmaps(pds, pts, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +0100969 return -ENOMEM;
970}
971
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +0300972/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
973 * the page table structures, we mark them dirty so that
974 * context switching/execlist queuing code takes extra steps
975 * to ensure that tlbs are flushed.
976 */
977static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
978{
979 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
980}
981
Michel Thierrye5815a22015-04-08 12:13:32 +0100982static int gen8_alloc_va_range(struct i915_address_space *vm,
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100983 uint64_t start, uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800984{
Michel Thierrye5815a22015-04-08 12:13:32 +0100985 struct i915_hw_ppgtt *ppgtt =
986 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryd7b26332015-04-08 12:13:34 +0100987 unsigned long *new_page_dirs, **new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100988 struct drm_device *dev = vm->dev;
989 struct i915_page_directory_pointer *pdp = &ppgtt->pdp; /* FIXME: 48b */
Michel Thierry5441f0c2015-04-08 12:13:28 +0100990 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100991 const uint64_t orig_start = start;
992 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +0100993 uint64_t temp;
994 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100995 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -0800996 int ret;
997
Michel Thierryd7b26332015-04-08 12:13:34 +0100998 /* Wrap is never okay since we can only represent 48b, and we don't
999 * actually use the other side of the canonical address space.
1000 */
1001 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001002 return -ENODEV;
1003
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001004 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001005 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001006
Michel Thierry6ac18502015-07-29 17:23:46 +01001007 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001008 if (ret)
1009 return ret;
1010
Michel Thierryd7b26332015-04-08 12:13:34 +01001011 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001012 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1013 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001014 if (ret) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001015 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001016 return ret;
1017 }
1018
1019 /* For every page directory referenced, allocate page tables */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001020 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
1021 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michel Thierryd7b26332015-04-08 12:13:34 +01001022 new_page_tables[pdpe]);
Michel Thierry5441f0c2015-04-08 12:13:28 +01001023 if (ret)
1024 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001025 }
1026
Michel Thierry33c88192015-04-08 12:13:33 +01001027 start = orig_start;
1028 length = orig_length;
1029
Michel Thierryd7b26332015-04-08 12:13:34 +01001030 /* Allocations have completed successfully, so set the bitmaps, and do
1031 * the mappings. */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001032 gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001033 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001034 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001035 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001036 uint64_t pd_start = start;
1037 uint32_t pde;
1038
Michel Thierryd7b26332015-04-08 12:13:34 +01001039 /* Every pd should be allocated, we just did that above. */
1040 WARN_ON(!pd);
1041
1042 gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
1043 /* Same reasoning as pd */
1044 WARN_ON(!pt);
1045 WARN_ON(!pd_len);
1046 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1047
1048 /* Set our used ptes within the page table */
1049 bitmap_set(pt->used_ptes,
1050 gen8_pte_index(pd_start),
1051 gen8_pte_count(pd_start, pd_len));
1052
1053 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001054 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001055
1056 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001057 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1058 I915_CACHE_LLC);
Michel Thierryd7b26332015-04-08 12:13:34 +01001059
1060 /* NB: We haven't yet mapped ptes to pages. At this
1061 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001062 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001063
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001064 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001065 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry33c88192015-04-08 12:13:33 +01001066 }
1067
Michel Thierry6ac18502015-07-29 17:23:46 +01001068 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001069 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001070 return 0;
1071
1072err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001073 while (pdpe--) {
1074 for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001075 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001076 }
1077
Michel Thierry6ac18502015-07-29 17:23:46 +01001078 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001079 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001080
Michel Thierry6ac18502015-07-29 17:23:46 +01001081 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables, pdpes);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001082 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001083 return ret;
1084}
1085
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001086/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001087 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1088 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1089 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1090 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001091 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001092 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001093static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001094{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001095 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001096
Mika Kuoppala8776f022015-06-30 18:16:40 +03001097 ret = gen8_init_scratch(&ppgtt->base);
1098 if (ret)
1099 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001100
Michel Thierryd7b26332015-04-08 12:13:34 +01001101 ppgtt->base.start = 0;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001102 ppgtt->base.total = 1ULL << 32;
Michel Thierry501fd702015-05-29 14:15:05 +01001103 if (IS_ENABLED(CONFIG_X86_32))
1104 /* While we have a proliferation of size_t variables
1105 * we cannot represent the full ppgtt size on 32bit,
1106 * so limit it to the same size as the GGTT (currently
1107 * 2GiB).
1108 */
1109 ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
Michel Thierryd7b26332015-04-08 12:13:34 +01001110 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001111 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001112 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001113 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001114 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1115 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryd7b26332015-04-08 12:13:34 +01001116
1117 ppgtt->switch_mm = gen8_mm_switch;
1118
Michel Thierry6ac18502015-07-29 17:23:46 +01001119 ret = __pdp_init(false, &ppgtt->pdp);
1120
1121 if (ret)
1122 goto free_scratch;
1123
Michel Thierryd7b26332015-04-08 12:13:34 +01001124 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001125
1126free_scratch:
1127 gen8_free_scratch(&ppgtt->base);
1128 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001129}
1130
Ben Widawsky87d60b62013-12-06 14:11:29 -08001131static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1132{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001133 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001134 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001135 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001136 uint32_t pd_entry;
Michel Thierry09942c62015-04-08 12:13:30 +01001137 uint32_t pte, pde, temp;
1138 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001139
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001140 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1141 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001142
Michel Thierry09942c62015-04-08 12:13:30 +01001143 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001144 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001145 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001146 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001147 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001148 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1149
1150 if (pd_entry != expected)
1151 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1152 pde,
1153 pd_entry,
1154 expected);
1155 seq_printf(m, "\tPDE: %x\n", pd_entry);
1156
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001157 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1158
Michel Thierry07749ef2015-03-16 16:00:54 +00001159 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001160 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001161 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001162 (pte * PAGE_SIZE);
1163 int i;
1164 bool found = false;
1165 for (i = 0; i < 4; i++)
1166 if (pt_vaddr[pte + i] != scratch_pte)
1167 found = true;
1168 if (!found)
1169 continue;
1170
1171 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1172 for (i = 0; i < 4; i++) {
1173 if (pt_vaddr[pte + i] != scratch_pte)
1174 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1175 else
1176 seq_puts(m, " SCRATCH ");
1177 }
1178 seq_puts(m, "\n");
1179 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001180 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001181 }
1182}
1183
Ben Widawsky678d96f2015-03-16 16:00:56 +00001184/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001185static void gen6_write_pde(struct i915_page_directory *pd,
1186 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001187{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001188 /* Caller needs to make sure the write completes if necessary */
1189 struct i915_hw_ppgtt *ppgtt =
1190 container_of(pd, struct i915_hw_ppgtt, pd);
1191 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001192
Mika Kuoppala567047b2015-06-25 18:35:12 +03001193 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001194 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001195
Ben Widawsky678d96f2015-03-16 16:00:56 +00001196 writel(pd_entry, ppgtt->pd_addr + pde);
1197}
Ben Widawsky61973492013-04-08 18:43:54 -07001198
Ben Widawsky678d96f2015-03-16 16:00:56 +00001199/* Write all the page tables found in the ppgtt structure to incrementing page
1200 * directories. */
1201static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001202 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001203 uint32_t start, uint32_t length)
1204{
Michel Thierryec565b32015-04-08 12:13:23 +01001205 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001206 uint32_t pde, temp;
1207
1208 gen6_for_each_pde(pt, pd, start, length, temp, pde)
1209 gen6_write_pde(pd, pde, pt);
1210
1211 /* Make sure write is complete before other code can use this page
1212 * table. Also require for WC mapped PTEs */
1213 readl(dev_priv->gtt.gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001214}
1215
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001216static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001217{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001218 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001219
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001220 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001221}
Ben Widawsky61973492013-04-08 18:43:54 -07001222
Ben Widawsky90252e52013-12-06 14:11:12 -08001223static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001224 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001225{
John Harrisone85b26d2015-05-29 17:43:56 +01001226 struct intel_engine_cs *ring = req->ring;
Ben Widawsky90252e52013-12-06 14:11:12 -08001227 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001228
Ben Widawsky90252e52013-12-06 14:11:12 -08001229 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001230 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001231 if (ret)
1232 return ret;
1233
John Harrison5fb9de12015-05-29 17:44:07 +01001234 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001235 if (ret)
1236 return ret;
1237
1238 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1239 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1240 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1241 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1242 intel_ring_emit(ring, get_pd_offset(ppgtt));
1243 intel_ring_emit(ring, MI_NOOP);
1244 intel_ring_advance(ring);
1245
1246 return 0;
1247}
1248
Yu Zhang71ba2d62015-02-10 19:05:54 +08001249static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001250 struct drm_i915_gem_request *req)
Yu Zhang71ba2d62015-02-10 19:05:54 +08001251{
John Harrisone85b26d2015-05-29 17:43:56 +01001252 struct intel_engine_cs *ring = req->ring;
Yu Zhang71ba2d62015-02-10 19:05:54 +08001253 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1254
1255 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1256 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1257 return 0;
1258}
1259
Ben Widawsky48a10382013-12-06 14:11:11 -08001260static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001261 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001262{
John Harrisone85b26d2015-05-29 17:43:56 +01001263 struct intel_engine_cs *ring = req->ring;
Ben Widawsky48a10382013-12-06 14:11:11 -08001264 int ret;
1265
Ben Widawsky48a10382013-12-06 14:11:11 -08001266 /* NB: TLBs must be flushed and invalidated before a switch */
John Harrisona84c3ae2015-05-29 17:43:57 +01001267 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001268 if (ret)
1269 return ret;
1270
John Harrison5fb9de12015-05-29 17:44:07 +01001271 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001272 if (ret)
1273 return ret;
1274
1275 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
1276 intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
1277 intel_ring_emit(ring, PP_DIR_DCLV_2G);
1278 intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
1279 intel_ring_emit(ring, get_pd_offset(ppgtt));
1280 intel_ring_emit(ring, MI_NOOP);
1281 intel_ring_advance(ring);
1282
Ben Widawsky90252e52013-12-06 14:11:12 -08001283 /* XXX: RCS is the only one to auto invalidate the TLBs? */
1284 if (ring->id != RCS) {
John Harrisona84c3ae2015-05-29 17:43:57 +01001285 ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001286 if (ret)
1287 return ret;
1288 }
1289
Ben Widawsky48a10382013-12-06 14:11:11 -08001290 return 0;
1291}
1292
Ben Widawskyeeb94882013-12-06 14:11:10 -08001293static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001294 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001295{
John Harrisone85b26d2015-05-29 17:43:56 +01001296 struct intel_engine_cs *ring = req->ring;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001297 struct drm_device *dev = ppgtt->base.dev;
1298 struct drm_i915_private *dev_priv = dev->dev_private;
1299
Ben Widawsky48a10382013-12-06 14:11:11 -08001300
Ben Widawskyeeb94882013-12-06 14:11:10 -08001301 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
1302 I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
1303
1304 POSTING_READ(RING_PP_DIR_DCLV(ring));
1305
1306 return 0;
1307}
1308
Daniel Vetter82460d92014-08-06 20:19:53 +02001309static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001310{
Ben Widawskyeeb94882013-12-06 14:11:10 -08001311 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001312 struct intel_engine_cs *ring;
Daniel Vetter82460d92014-08-06 20:19:53 +02001313 int j;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001314
1315 for_each_ring(ring, dev_priv, j) {
1316 I915_WRITE(RING_MODE_GEN7(ring),
1317 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001318 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001319}
1320
Daniel Vetter82460d92014-08-06 20:19:53 +02001321static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001322{
Jani Nikula50227e12014-03-31 14:27:21 +03001323 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001324 struct intel_engine_cs *ring;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001325 uint32_t ecochk, ecobits;
1326 int i;
1327
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001328 ecobits = I915_READ(GAC_ECO_BITS);
1329 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1330
1331 ecochk = I915_READ(GAM_ECOCHK);
1332 if (IS_HASWELL(dev)) {
1333 ecochk |= ECOCHK_PPGTT_WB_HSW;
1334 } else {
1335 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1336 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1337 }
1338 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001339
Ben Widawsky61973492013-04-08 18:43:54 -07001340 for_each_ring(ring, dev_priv, i) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001341 /* GFX_MODE is per-ring on gen7+ */
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001342 I915_WRITE(RING_MODE_GEN7(ring),
1343 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001344 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001345}
1346
Daniel Vetter82460d92014-08-06 20:19:53 +02001347static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001348{
Jani Nikula50227e12014-03-31 14:27:21 +03001349 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001350 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001351
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001352 ecobits = I915_READ(GAC_ECO_BITS);
1353 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1354 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001355
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001356 gab_ctl = I915_READ(GAB_CTL);
1357 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001358
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001359 ecochk = I915_READ(GAM_ECOCHK);
1360 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001361
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001362 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001363}
1364
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001365/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001366static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001367 uint64_t start,
1368 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001369 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001370{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001371 struct i915_hw_ppgtt *ppgtt =
1372 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001373 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001374 unsigned first_entry = start >> PAGE_SHIFT;
1375 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001376 unsigned act_pt = first_entry / GEN6_PTES;
1377 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001378 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001379
Mika Kuoppalac114f762015-06-25 18:35:13 +03001380 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1381 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001382
Daniel Vetter7bddb012012-02-09 17:15:47 +01001383 while (num_entries) {
1384 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001385 if (last_pte > GEN6_PTES)
1386 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001387
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001388 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001389
1390 for (i = first_pte; i < last_pte; i++)
1391 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001392
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001393 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001394
Daniel Vetter7bddb012012-02-09 17:15:47 +01001395 num_entries -= last_pte - first_pte;
1396 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001397 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001398 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001399}
1400
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001401static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001402 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001403 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301404 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001405{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001406 struct i915_hw_ppgtt *ppgtt =
1407 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry07749ef2015-03-16 16:00:54 +00001408 gen6_pte_t *pt_vaddr;
Ben Widawsky782f1492014-02-20 11:50:33 -08001409 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001410 unsigned act_pt = first_entry / GEN6_PTES;
1411 unsigned act_pte = first_entry % GEN6_PTES;
Imre Deak6e995e22013-02-18 19:28:04 +02001412 struct sg_page_iter sg_iter;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001413
Chris Wilsoncc797142013-12-31 15:50:30 +00001414 pt_vaddr = NULL;
Imre Deak6e995e22013-02-18 19:28:04 +02001415 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001416 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001417 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001418
Chris Wilsoncc797142013-12-31 15:50:30 +00001419 pt_vaddr[act_pte] =
1420 vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
Akash Goel24f3a8c2014-06-17 10:59:42 +05301421 cache_level, true, flags);
1422
Michel Thierry07749ef2015-03-16 16:00:54 +00001423 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001424 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001425 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001426 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001427 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001428 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001429 }
Chris Wilsoncc797142013-12-31 15:50:30 +00001430 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001431 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001432}
1433
Ben Widawsky678d96f2015-03-16 16:00:56 +00001434static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001435 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001436{
Michel Thierry4933d512015-03-24 15:46:22 +00001437 DECLARE_BITMAP(new_page_tables, I915_PDES);
1438 struct drm_device *dev = vm->dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001440 struct i915_hw_ppgtt *ppgtt =
1441 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierryec565b32015-04-08 12:13:23 +01001442 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001443 uint32_t start, length, start_save, length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001444 uint32_t pde, temp;
Michel Thierry4933d512015-03-24 15:46:22 +00001445 int ret;
1446
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001447 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1448 return -ENODEV;
1449
1450 start = start_save = start_in;
1451 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001452
1453 bitmap_zero(new_page_tables, I915_PDES);
1454
1455 /* The allocation is done in two stages so that we can bail out with
1456 * minimal amount of pain. The first stage finds new page tables that
1457 * need allocation. The second stage marks use ptes within the page
1458 * tables.
1459 */
1460 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001461 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001462 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1463 continue;
1464 }
1465
1466 /* We've already allocated a page table */
1467 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1468
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001469 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001470 if (IS_ERR(pt)) {
1471 ret = PTR_ERR(pt);
1472 goto unwind_out;
1473 }
1474
1475 gen6_initialize_pt(vm, pt);
1476
1477 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001478 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001479 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001480 }
1481
1482 start = start_save;
1483 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001484
1485 gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
1486 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1487
1488 bitmap_zero(tmp_bitmap, GEN6_PTES);
1489 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1490 gen6_pte_count(start, length));
1491
Mika Kuoppala966082c2015-06-25 18:35:19 +03001492 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001493 gen6_write_pde(&ppgtt->pd, pde, pt);
1494
Michel Thierry72744cb2015-03-24 15:46:23 +00001495 trace_i915_page_table_entry_map(vm, pde, pt,
1496 gen6_pte_index(start),
1497 gen6_pte_count(start, length),
1498 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001499 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001500 GEN6_PTES);
1501 }
1502
Michel Thierry4933d512015-03-24 15:46:22 +00001503 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1504
1505 /* Make sure write is complete before other code can use this page
1506 * table. Also require for WC mapped PTEs */
1507 readl(dev_priv->gtt.gsm);
1508
Ben Widawsky563222a2015-03-19 12:53:28 +00001509 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001510 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001511
1512unwind_out:
1513 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001514 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001515
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001516 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001517 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001518 }
1519
1520 mark_tlbs_dirty(ppgtt);
1521 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001522}
1523
Mika Kuoppala8776f022015-06-30 18:16:40 +03001524static int gen6_init_scratch(struct i915_address_space *vm)
1525{
1526 struct drm_device *dev = vm->dev;
1527
1528 vm->scratch_page = alloc_scratch_page(dev);
1529 if (IS_ERR(vm->scratch_page))
1530 return PTR_ERR(vm->scratch_page);
1531
1532 vm->scratch_pt = alloc_pt(dev);
1533 if (IS_ERR(vm->scratch_pt)) {
1534 free_scratch_page(dev, vm->scratch_page);
1535 return PTR_ERR(vm->scratch_pt);
1536 }
1537
1538 gen6_initialize_pt(vm, vm->scratch_pt);
1539
1540 return 0;
1541}
1542
1543static void gen6_free_scratch(struct i915_address_space *vm)
1544{
1545 struct drm_device *dev = vm->dev;
1546
1547 free_pt(dev, vm->scratch_pt);
1548 free_scratch_page(dev, vm->scratch_page);
1549}
1550
Daniel Vetter061dd492015-04-14 17:35:13 +02001551static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001552{
Daniel Vetter061dd492015-04-14 17:35:13 +02001553 struct i915_hw_ppgtt *ppgtt =
1554 container_of(vm, struct i915_hw_ppgtt, base);
Michel Thierry09942c62015-04-08 12:13:30 +01001555 struct i915_page_table *pt;
1556 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001557
Daniel Vetter061dd492015-04-14 17:35:13 +02001558 drm_mm_remove_node(&ppgtt->node);
1559
Michel Thierry09942c62015-04-08 12:13:30 +01001560 gen6_for_all_pdes(pt, ppgtt, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001561 if (pt != vm->scratch_pt)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001562 free_pt(ppgtt->base.dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001563 }
1564
Mika Kuoppala8776f022015-06-30 18:16:40 +03001565 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001566}
1567
Ben Widawskyb1465202014-02-19 22:05:49 -08001568static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001569{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001570 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001571 struct drm_device *dev = ppgtt->base.dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001572 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001573 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001574 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001575
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001576 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1577 * allocator works in address space sizes, so it's multiplied by page
1578 * size. We allocate at the top of the GTT to avoid fragmentation.
1579 */
1580 BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00001581
Mika Kuoppala8776f022015-06-30 18:16:40 +03001582 ret = gen6_init_scratch(vm);
1583 if (ret)
1584 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00001585
Ben Widawskye3cc1992013-12-06 14:11:08 -08001586alloc:
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001587 ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
1588 &ppgtt->node, GEN6_PD_SIZE,
1589 GEN6_PD_ALIGN, 0,
1590 0, dev_priv->gtt.base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07001591 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001592 if (ret == -ENOSPC && !retried) {
1593 ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
1594 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02001595 I915_CACHE_NONE,
1596 0, dev_priv->gtt.base.total,
1597 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08001598 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001599 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001600
1601 retried = true;
1602 goto alloc;
1603 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001604
Ben Widawskyc8c26622015-01-22 17:01:25 +00001605 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001606 goto err_out;
1607
Ben Widawskyc8c26622015-01-22 17:01:25 +00001608
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001609 if (ppgtt->node.start < dev_priv->gtt.mappable_end)
1610 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001611
Ben Widawskyc8c26622015-01-22 17:01:25 +00001612 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001613
1614err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03001615 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001616 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08001617}
1618
Ben Widawskyb1465202014-02-19 22:05:49 -08001619static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
1620{
kbuild test robot2f2cf682015-03-27 19:26:35 +08001621 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08001622}
1623
Michel Thierry4933d512015-03-24 15:46:22 +00001624static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
1625 uint64_t start, uint64_t length)
1626{
Michel Thierryec565b32015-04-08 12:13:23 +01001627 struct i915_page_table *unused;
Michel Thierry4933d512015-03-24 15:46:22 +00001628 uint32_t pde, temp;
1629
1630 gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001631 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00001632}
1633
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001634static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08001635{
1636 struct drm_device *dev = ppgtt->base.dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 int ret;
1639
1640 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
Ben Widawsky48a10382013-12-06 14:11:11 -08001641 if (IS_GEN6(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001642 ppgtt->switch_mm = gen6_mm_switch;
Ben Widawsky90252e52013-12-06 14:11:12 -08001643 } else if (IS_HASWELL(dev)) {
Ben Widawsky90252e52013-12-06 14:11:12 -08001644 ppgtt->switch_mm = hsw_mm_switch;
Ben Widawsky48a10382013-12-06 14:11:11 -08001645 } else if (IS_GEN7(dev)) {
Ben Widawsky48a10382013-12-06 14:11:11 -08001646 ppgtt->switch_mm = gen7_mm_switch;
1647 } else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001648 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08001649
Yu Zhang71ba2d62015-02-10 19:05:54 +08001650 if (intel_vgpu_active(dev))
1651 ppgtt->switch_mm = vgpu_mm_switch;
1652
Ben Widawskyb1465202014-02-19 22:05:49 -08001653 ret = gen6_ppgtt_alloc(ppgtt);
1654 if (ret)
1655 return ret;
1656
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001657 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001658 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
1659 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001660 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1661 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001662 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08001663 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01001664 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08001665 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001666
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001667 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00001668 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001669
Ben Widawsky678d96f2015-03-16 16:00:56 +00001670 ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001671 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001672
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001673 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001674
Ben Widawsky678d96f2015-03-16 16:00:56 +00001675 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
1676
Thierry Reding440fd522015-01-23 09:05:06 +01001677 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001678 ppgtt->node.size >> 20,
1679 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001680
Daniel Vetterfa76da32014-08-06 20:19:54 +02001681 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001682 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001683
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001684 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08001685}
1686
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001687static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001688{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001689 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08001690
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001691 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001692 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001693 else
Michel Thierryd7b26332015-04-08 12:13:34 +01001694 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001695}
Mika Kuoppalac114f762015-06-25 18:35:13 +03001696
Daniel Vetterfa76da32014-08-06 20:19:54 +02001697int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1698{
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07001701
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001702 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02001703 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08001704 kref_init(&ppgtt->ref);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001705 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
1706 ppgtt->base.total);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001707 i915_init_vm(dev_priv, &ppgtt->base);
Ben Widawsky93bd8642013-07-16 16:50:06 -07001708 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001709
1710 return ret;
1711}
1712
Daniel Vetter82460d92014-08-06 20:19:53 +02001713int i915_ppgtt_init_hw(struct drm_device *dev)
1714{
Thomas Daniel671b50132014-08-20 16:24:50 +01001715 /* In the case of execlists, PPGTT is enabled by the context descriptor
1716 * and the PDPs are contained within the context itself. We don't
1717 * need to do anything here. */
1718 if (i915.enable_execlists)
1719 return 0;
1720
Daniel Vetter82460d92014-08-06 20:19:53 +02001721 if (!USES_PPGTT(dev))
1722 return 0;
1723
1724 if (IS_GEN6(dev))
1725 gen6_ppgtt_enable(dev);
1726 else if (IS_GEN7(dev))
1727 gen7_ppgtt_enable(dev);
1728 else if (INTEL_INFO(dev)->gen >= 8)
1729 gen8_ppgtt_enable(dev);
1730 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01001731 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02001732
John Harrison4ad2fd82015-06-18 13:11:20 +01001733 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001734}
John Harrison4ad2fd82015-06-18 13:11:20 +01001735
John Harrisonb3dd6b92015-05-29 17:43:40 +01001736int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
John Harrison4ad2fd82015-06-18 13:11:20 +01001737{
John Harrisonb3dd6b92015-05-29 17:43:40 +01001738 struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
John Harrison4ad2fd82015-06-18 13:11:20 +01001739 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1740
1741 if (i915.enable_execlists)
1742 return 0;
1743
1744 if (!ppgtt)
1745 return 0;
1746
John Harrisone85b26d2015-05-29 17:43:56 +01001747 return ppgtt->switch_mm(ppgtt, req);
John Harrison4ad2fd82015-06-18 13:11:20 +01001748}
1749
Daniel Vetter4d884702014-08-06 15:04:47 +02001750struct i915_hw_ppgtt *
1751i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
1752{
1753 struct i915_hw_ppgtt *ppgtt;
1754 int ret;
1755
1756 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
1757 if (!ppgtt)
1758 return ERR_PTR(-ENOMEM);
1759
1760 ret = i915_ppgtt_init(dev, ppgtt);
1761 if (ret) {
1762 kfree(ppgtt);
1763 return ERR_PTR(ret);
1764 }
1765
1766 ppgtt->file_priv = fpriv;
1767
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001768 trace_i915_ppgtt_create(&ppgtt->base);
1769
Daniel Vetter4d884702014-08-06 15:04:47 +02001770 return ppgtt;
1771}
1772
Daniel Vetteree960be2014-08-06 15:04:45 +02001773void i915_ppgtt_release(struct kref *kref)
1774{
1775 struct i915_hw_ppgtt *ppgtt =
1776 container_of(kref, struct i915_hw_ppgtt, ref);
1777
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00001778 trace_i915_ppgtt_release(&ppgtt->base);
1779
Daniel Vetteree960be2014-08-06 15:04:45 +02001780 /* vmas should already be unbound */
1781 WARN_ON(!list_empty(&ppgtt->base.active_list));
1782 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
1783
Daniel Vetter19dd1202014-08-06 15:04:55 +02001784 list_del(&ppgtt->base.global_link);
1785 drm_mm_takedown(&ppgtt->base.mm);
1786
Daniel Vetteree960be2014-08-06 15:04:45 +02001787 ppgtt->base.cleanup(&ppgtt->base);
1788 kfree(ppgtt);
1789}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001790
Ben Widawskya81cc002013-01-18 12:30:31 -08001791extern int intel_iommu_gfx_mapped;
1792/* Certain Gen5 chipsets require require idling the GPU before
1793 * unmapping anything from the GTT when VT-d is enabled.
1794 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02001795static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08001796{
1797#ifdef CONFIG_INTEL_IOMMU
1798 /* Query intel_iommu to see if we need the workaround. Presumably that
1799 * was loaded first.
1800 */
1801 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
1802 return true;
1803#endif
1804 return false;
1805}
1806
Ben Widawsky5c042282011-10-17 15:51:55 -07001807static bool do_idling(struct drm_i915_private *dev_priv)
1808{
1809 bool ret = dev_priv->mm.interruptible;
1810
Ben Widawskya81cc002013-01-18 12:30:31 -08001811 if (unlikely(dev_priv->gtt.do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001812 dev_priv->mm.interruptible = false;
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001813 if (i915_gpu_idle(dev_priv->dev)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07001814 DRM_ERROR("Couldn't idle GPU\n");
1815 /* Wait a bit, in hopes it avoids the hang */
1816 udelay(10);
1817 }
1818 }
1819
1820 return ret;
1821}
1822
1823static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
1824{
Ben Widawskya81cc002013-01-18 12:30:31 -08001825 if (unlikely(dev_priv->gtt.do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07001826 dev_priv->mm.interruptible = interruptible;
1827}
1828
Ben Widawsky828c7902013-10-16 09:21:30 -07001829void i915_check_and_clear_faults(struct drm_device *dev)
1830{
1831 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001832 struct intel_engine_cs *ring;
Ben Widawsky828c7902013-10-16 09:21:30 -07001833 int i;
1834
1835 if (INTEL_INFO(dev)->gen < 6)
1836 return;
1837
1838 for_each_ring(ring, dev_priv, i) {
1839 u32 fault_reg;
1840 fault_reg = I915_READ(RING_FAULT_REG(ring));
1841 if (fault_reg & RING_FAULT_VALID) {
1842 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02001843 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07001844 "\tAddress space: %s\n"
1845 "\tSource ID: %d\n"
1846 "\tType: %d\n",
1847 fault_reg & PAGE_MASK,
1848 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
1849 RING_FAULT_SRCID(fault_reg),
1850 RING_FAULT_FAULT_TYPE(fault_reg));
1851 I915_WRITE(RING_FAULT_REG(ring),
1852 fault_reg & ~RING_FAULT_VALID);
1853 }
1854 }
1855 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
1856}
1857
Chris Wilson91e56492014-09-25 10:13:12 +01001858static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
1859{
1860 if (INTEL_INFO(dev_priv->dev)->gen < 6) {
1861 intel_gtt_chipset_flush();
1862 } else {
1863 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1864 POSTING_READ(GFX_FLSH_CNTL_GEN6);
1865 }
1866}
1867
Ben Widawsky828c7902013-10-16 09:21:30 -07001868void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
1869{
1870 struct drm_i915_private *dev_priv = dev->dev_private;
1871
1872 /* Don't bother messing with faults pre GEN6 as we have little
1873 * documentation supporting that it's a good idea.
1874 */
1875 if (INTEL_INFO(dev)->gen < 6)
1876 return;
1877
1878 i915_check_and_clear_faults(dev);
1879
1880 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
Ben Widawsky782f1492014-02-20 11:50:33 -08001881 dev_priv->gtt.base.start,
1882 dev_priv->gtt.base.total,
Daniel Vettere568af12014-03-26 20:08:20 +01001883 true);
Chris Wilson91e56492014-09-25 10:13:12 +01001884
1885 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001886}
1887
Daniel Vetter74163902012-02-15 23:50:21 +01001888int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001889{
Chris Wilson9da3da62012-06-01 15:20:22 +01001890 if (!dma_map_sg(&obj->base.dev->pdev->dev,
1891 obj->pages->sgl, obj->pages->nents,
1892 PCI_DMA_BIDIRECTIONAL))
1893 return -ENOSPC;
1894
1895 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01001896}
1897
Daniel Vetter2c642b02015-04-14 17:35:26 +02001898static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001899{
1900#ifdef writeq
1901 writeq(pte, addr);
1902#else
1903 iowrite32((u32)pte, addr);
1904 iowrite32(pte >> 32, addr + 4);
1905#endif
1906}
1907
1908static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
1909 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001910 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301911 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001912{
1913 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001914 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001915 gen8_pte_t __iomem *gtt_entries =
1916 (gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001917 int i = 0;
1918 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001919 dma_addr_t addr = 0; /* shut up gcc */
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001920
1921 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1922 addr = sg_dma_address(sg_iter.sg) +
1923 (sg_iter.sg_pgoffset << PAGE_SHIFT);
1924 gen8_set_pte(&gtt_entries[i],
1925 gen8_pte_encode(addr, level, true));
1926 i++;
1927 }
1928
1929 /*
1930 * XXX: This serves as a posting read to make sure that the PTE has
1931 * actually been updated. There is some concern that even though
1932 * registers and PTEs are within the same BAR that they are potentially
1933 * of NUMA access patterns. Therefore, even with the way we assume
1934 * hardware should work, we must keep this posting read for paranoia.
1935 */
1936 if (i != 0)
1937 WARN_ON(readq(&gtt_entries[i-1])
1938 != gen8_pte_encode(addr, level, true));
1939
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001940 /* This next bit makes the above posting read even more important. We
1941 * want to flush the TLBs only after we're certain all the PTE updates
1942 * have finished.
1943 */
1944 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1945 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001946}
1947
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001948/*
1949 * Binds an object into the global gtt with the specified cache level. The object
1950 * will be accessible to the GPU via commands whose operands reference offsets
1951 * within the global GTT as well as accessible by the GPU through the GMADR
1952 * mapped BAR (dev_priv->mm.gtt->gtt).
1953 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001954static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001955 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08001956 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301957 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001958{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001959 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001960 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001961 gen6_pte_t __iomem *gtt_entries =
1962 (gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
Imre Deak6e995e22013-02-18 19:28:04 +02001963 int i = 0;
1964 struct sg_page_iter sg_iter;
Pavel Machek57007df2014-07-28 13:20:58 +02001965 dma_addr_t addr = 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001966
Imre Deak6e995e22013-02-18 19:28:04 +02001967 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02001968 addr = sg_page_iter_dma_address(&sg_iter);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301969 iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
Imre Deak6e995e22013-02-18 19:28:04 +02001970 i++;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001971 }
1972
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001973 /* XXX: This serves as a posting read to make sure that the PTE has
1974 * actually been updated. There is some concern that even though
1975 * registers and PTEs are within the same BAR that they are potentially
1976 * of NUMA access patterns. Therefore, even with the way we assume
1977 * hardware should work, we must keep this posting read for paranoia.
1978 */
Pavel Machek57007df2014-07-28 13:20:58 +02001979 if (i != 0) {
1980 unsigned long gtt = readl(&gtt_entries[i-1]);
1981 WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
1982 }
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001983
1984 /* This next bit makes the above posting read even more important. We
1985 * want to flush the TLBs only after we're certain all the PTE updates
1986 * have finished.
1987 */
1988 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
1989 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001990}
1991
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001992static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001993 uint64_t start,
1994 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07001995 bool use_scratch)
1996{
1997 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08001998 unsigned first_entry = start >> PAGE_SHIFT;
1999 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002000 gen8_pte_t scratch_pte, __iomem *gtt_base =
2001 (gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002002 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2003 int i;
2004
2005 if (WARN(num_entries > max_entries,
2006 "First entry = %d; Num entries = %d (max=%d)\n",
2007 first_entry, num_entries, max_entries))
2008 num_entries = max_entries;
2009
Mika Kuoppalac114f762015-06-25 18:35:13 +03002010 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002011 I915_CACHE_LLC,
2012 use_scratch);
2013 for (i = 0; i < num_entries; i++)
2014 gen8_set_pte(&gtt_base[i], scratch_pte);
2015 readl(gtt_base);
2016}
2017
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002018static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002019 uint64_t start,
2020 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002021 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002022{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002023 struct drm_i915_private *dev_priv = vm->dev->dev_private;
Ben Widawsky782f1492014-02-20 11:50:33 -08002024 unsigned first_entry = start >> PAGE_SHIFT;
2025 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002026 gen6_pte_t scratch_pte, __iomem *gtt_base =
2027 (gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
Ben Widawskya54c0c22013-01-24 14:45:00 -08002028 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002029 int i;
2030
2031 if (WARN(num_entries > max_entries,
2032 "First entry = %d; Num entries = %d (max=%d)\n",
2033 first_entry, num_entries, max_entries))
2034 num_entries = max_entries;
2035
Mika Kuoppalac114f762015-06-25 18:35:13 +03002036 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2037 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002038
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002039 for (i = 0; i < num_entries; i++)
2040 iowrite32(scratch_pte, &gtt_base[i]);
2041 readl(gtt_base);
2042}
2043
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002044static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2045 struct sg_table *pages,
2046 uint64_t start,
2047 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002048{
2049 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2050 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2051
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002052 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002053
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002054}
2055
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002056static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002057 uint64_t start,
2058 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002059 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002060{
Ben Widawsky782f1492014-02-20 11:50:33 -08002061 unsigned first_entry = start >> PAGE_SHIFT;
2062 unsigned num_entries = length >> PAGE_SHIFT;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002063 intel_gtt_clear_range(first_entry, num_entries);
2064}
2065
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002066static int ggtt_bind_vma(struct i915_vma *vma,
2067 enum i915_cache_level cache_level,
2068 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002069{
Ben Widawsky6f65e292013-12-06 14:10:56 -08002070 struct drm_device *dev = vma->vm->dev;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002071 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002072 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002073 struct sg_table *pages = obj->pages;
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002074 u32 pte_flags = 0;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002075 int ret;
2076
2077 ret = i915_get_ggtt_vma_pages(vma);
2078 if (ret)
2079 return ret;
2080 pages = vma->ggtt_view.pages;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002081
Akash Goel24f3a8c2014-06-17 10:59:42 +05302082 /* Currently applicable only to VLV */
2083 if (obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002084 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302085
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002086
Ben Widawsky6f65e292013-12-06 14:10:56 -08002087 if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
Daniel Vetter08755462015-04-20 09:04:05 -07002088 vma->vm->insert_entries(vma->vm, pages,
2089 vma->node.start,
2090 cache_level, pte_flags);
Chris Wilsond0e30ad2015-07-29 20:02:48 +01002091
2092 /* Note the inconsistency here is due to absence of the
2093 * aliasing ppgtt on gen4 and earlier. Though we always
2094 * request PIN_USER for execbuffer (translated to LOCAL_BIND),
2095 * without the appgtt, we cannot honour that request and so
2096 * must substitute it with a global binding. Since we do this
2097 * behind the upper layers back, we need to explicitly set
2098 * the bound flag ourselves.
2099 */
2100 vma->bound |= GLOBAL_BIND;
2101
Ben Widawsky6f65e292013-12-06 14:10:56 -08002102 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002103
Daniel Vetter08755462015-04-20 09:04:05 -07002104 if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002105 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002106 appgtt->base.insert_entries(&appgtt->base, pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002107 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002108 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002109 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002110
2111 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002112}
2113
2114static void ggtt_unbind_vma(struct i915_vma *vma)
2115{
2116 struct drm_device *dev = vma->vm->dev;
2117 struct drm_i915_private *dev_priv = dev->dev_private;
2118 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002119 const uint64_t size = min_t(uint64_t,
2120 obj->base.size,
2121 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002122
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002123 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002124 vma->vm->clear_range(vma->vm,
2125 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002126 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002127 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002128 }
2129
Daniel Vetter08755462015-04-20 09:04:05 -07002130 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002131 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002132
Ben Widawsky6f65e292013-12-06 14:10:56 -08002133 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002134 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002135 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002136 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002137 }
Daniel Vetter74163902012-02-15 23:50:21 +01002138}
2139
2140void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2141{
Ben Widawsky5c042282011-10-17 15:51:55 -07002142 struct drm_device *dev = obj->base.dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 bool interruptible;
2145
2146 interruptible = do_idling(dev_priv);
2147
Imre Deak5ec5b512015-07-08 19:18:59 +03002148 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2149 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002150
2151 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002152}
Daniel Vetter644ec022012-03-26 09:45:40 +02002153
Chris Wilson42d6ab42012-07-26 11:49:32 +01002154static void i915_gtt_color_adjust(struct drm_mm_node *node,
2155 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002156 u64 *start,
2157 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002158{
2159 if (node->color != color)
2160 *start += 4096;
2161
2162 if (!list_empty(&node->node_list)) {
2163 node = list_entry(node->node_list.next,
2164 struct drm_mm_node,
2165 node_list);
2166 if (node->allocated && node->color != color)
2167 *end -= 4096;
2168 }
2169}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002170
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002171static int i915_gem_setup_global_gtt(struct drm_device *dev,
2172 unsigned long start,
2173 unsigned long mappable_end,
2174 unsigned long end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002175{
Ben Widawskye78891c2013-01-25 16:41:04 -08002176 /* Let GEM Manage all of the aperture.
2177 *
2178 * However, leave one page at the end still bound to the scratch page.
2179 * There are a number of places where the hardware apparently prefetches
2180 * past the end of the object, and we've seen multiple hangs with the
2181 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2182 * aperture. One page should be enough to keep any prefetching inside
2183 * of the aperture.
2184 */
Ben Widawsky40d749802013-07-31 16:59:59 -07002185 struct drm_i915_private *dev_priv = dev->dev_private;
2186 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002187 struct drm_mm_node *entry;
2188 struct drm_i915_gem_object *obj;
2189 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002190 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002191
Ben Widawsky35451cb2013-01-17 12:45:13 -08002192 BUG_ON(mappable_end > end);
2193
Chris Wilsoned2f3452012-11-15 11:32:19 +00002194 /* Subtract the guard page ... */
Ben Widawsky40d749802013-07-31 16:59:59 -07002195 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002196
2197 dev_priv->gtt.base.start = start;
2198 dev_priv->gtt.base.total = end - start;
2199
2200 if (intel_vgpu_active(dev)) {
2201 ret = intel_vgt_balloon(dev);
2202 if (ret)
2203 return ret;
2204 }
2205
Chris Wilson42d6ab42012-07-26 11:49:32 +01002206 if (!HAS_LLC(dev))
Ben Widawsky93bd8642013-07-16 16:50:06 -07002207 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002208
Chris Wilsoned2f3452012-11-15 11:32:19 +00002209 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002210 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawsky40d749802013-07-31 16:59:59 -07002211 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002212
Ben Widawskyedd41a82013-07-05 14:41:05 -07002213 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002214 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002215
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002216 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Ben Widawsky40d749802013-07-31 16:59:59 -07002217 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002218 if (ret) {
2219 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2220 return ret;
2221 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002222 vma->bound |= GLOBAL_BIND;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002223 }
2224
Chris Wilsoned2f3452012-11-15 11:32:19 +00002225 /* Clear any non-preallocated blocks */
Ben Widawsky40d749802013-07-31 16:59:59 -07002226 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002227 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2228 hole_start, hole_end);
Ben Widawsky782f1492014-02-20 11:50:33 -08002229 ggtt_vm->clear_range(ggtt_vm, hole_start,
2230 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002231 }
2232
2233 /* And finally clear the reserved guard page */
Ben Widawsky782f1492014-02-20 11:50:33 -08002234 ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002235
Daniel Vetterfa76da32014-08-06 20:19:54 +02002236 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2237 struct i915_hw_ppgtt *ppgtt;
2238
2239 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2240 if (!ppgtt)
2241 return -ENOMEM;
2242
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002243 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002244 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002245 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002246 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002247 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002248 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002249
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002250 if (ppgtt->base.allocate_va_range)
2251 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2252 ppgtt->base.total);
2253 if (ret) {
2254 ppgtt->base.cleanup(&ppgtt->base);
2255 kfree(ppgtt);
2256 return ret;
2257 }
2258
2259 ppgtt->base.clear_range(&ppgtt->base,
2260 ppgtt->base.start,
2261 ppgtt->base.total,
2262 true);
2263
Daniel Vetterfa76da32014-08-06 20:19:54 +02002264 dev_priv->mm.aliasing_ppgtt = ppgtt;
2265 }
2266
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002267 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002268}
2269
Ben Widawskyd7e50082012-12-18 10:31:25 -08002270void i915_gem_init_global_gtt(struct drm_device *dev)
2271{
2272 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002273 u64 gtt_size, mappable_size;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002274
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002275 gtt_size = dev_priv->gtt.base.total;
Ben Widawsky93d18792013-01-17 12:45:17 -08002276 mappable_size = dev_priv->gtt.mappable_end;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002277
Ben Widawskye78891c2013-01-25 16:41:04 -08002278 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002279}
2280
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002281void i915_global_gtt_cleanup(struct drm_device *dev)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 struct i915_address_space *vm = &dev_priv->gtt.base;
2285
Daniel Vetter70e32542014-08-06 15:04:57 +02002286 if (dev_priv->mm.aliasing_ppgtt) {
2287 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2288
2289 ppgtt->base.cleanup(&ppgtt->base);
2290 }
2291
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002292 if (drm_mm_initialized(&vm->mm)) {
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002293 if (intel_vgpu_active(dev))
2294 intel_vgt_deballoon();
2295
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002296 drm_mm_takedown(&vm->mm);
2297 list_del(&vm->global_link);
2298 }
2299
2300 vm->cleanup(vm);
2301}
Daniel Vetter70e32542014-08-06 15:04:57 +02002302
Daniel Vetter2c642b02015-04-14 17:35:26 +02002303static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002304{
2305 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2306 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2307 return snb_gmch_ctl << 20;
2308}
2309
Daniel Vetter2c642b02015-04-14 17:35:26 +02002310static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002311{
2312 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2313 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2314 if (bdw_gmch_ctl)
2315 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002316
2317#ifdef CONFIG_X86_32
2318 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2319 if (bdw_gmch_ctl > 4)
2320 bdw_gmch_ctl = 4;
2321#endif
2322
Ben Widawsky9459d252013-11-03 16:53:55 -08002323 return bdw_gmch_ctl << 20;
2324}
2325
Daniel Vetter2c642b02015-04-14 17:35:26 +02002326static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002327{
2328 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2329 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2330
2331 if (gmch_ctrl)
2332 return 1 << (20 + gmch_ctrl);
2333
2334 return 0;
2335}
2336
Daniel Vetter2c642b02015-04-14 17:35:26 +02002337static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002338{
2339 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2340 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2341 return snb_gmch_ctl << 25; /* 32 MB units */
2342}
2343
Daniel Vetter2c642b02015-04-14 17:35:26 +02002344static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002345{
2346 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2347 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2348 return bdw_gmch_ctl << 25; /* 32 MB units */
2349}
2350
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002351static size_t chv_get_stolen_size(u16 gmch_ctrl)
2352{
2353 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2354 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2355
2356 /*
2357 * 0x0 to 0x10: 32MB increments starting at 0MB
2358 * 0x11 to 0x16: 4MB increments starting at 8MB
2359 * 0x17 to 0x1d: 4MB increments start at 36MB
2360 */
2361 if (gmch_ctrl < 0x11)
2362 return gmch_ctrl << 25;
2363 else if (gmch_ctrl < 0x17)
2364 return (gmch_ctrl - 0x11 + 2) << 22;
2365 else
2366 return (gmch_ctrl - 0x17 + 9) << 22;
2367}
2368
Damien Lespiau66375012014-01-09 18:02:46 +00002369static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2370{
2371 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2372 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2373
2374 if (gen9_gmch_ctl < 0xf0)
2375 return gen9_gmch_ctl << 25; /* 32 MB units */
2376 else
2377 /* 4MB increments starting at 0xf0 for 4MB */
2378 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2379}
2380
Ben Widawsky63340132013-11-04 19:32:22 -08002381static int ggtt_probe_common(struct drm_device *dev,
2382 size_t gtt_size)
2383{
2384 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002385 struct i915_page_scratch *scratch_page;
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002386 phys_addr_t gtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002387
2388 /* For Modern GENs the PTEs and register space are split in the BAR */
Bjorn Helgaas21c34602013-12-21 10:52:52 -07002389 gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
Ben Widawsky63340132013-11-04 19:32:22 -08002390 (pci_resource_len(dev->pdev, 0) / 2);
2391
Imre Deak2a073f892015-03-27 13:07:33 +02002392 /*
2393 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2394 * dropped. For WC mappings in general we have 64 byte burst writes
2395 * when the WC buffer is flushed, so we can't use it, but have to
2396 * resort to an uncached mapping. The WC issue is easily caught by the
2397 * readback check when writing GTT PTE entries.
2398 */
2399 if (IS_BROXTON(dev))
2400 dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
2401 else
2402 dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
Ben Widawsky63340132013-11-04 19:32:22 -08002403 if (!dev_priv->gtt.gsm) {
2404 DRM_ERROR("Failed to map the gtt page table\n");
2405 return -ENOMEM;
2406 }
2407
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002408 scratch_page = alloc_scratch_page(dev);
2409 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08002410 DRM_ERROR("Scratch setup failed\n");
2411 /* iounmap will also get called at remove, but meh */
2412 iounmap(dev_priv->gtt.gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002413 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08002414 }
2415
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002416 dev_priv->gtt.base.scratch_page = scratch_page;
2417
2418 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08002419}
2420
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002421/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
2422 * bits. When using advanced contexts each context stores its own PAT, but
2423 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002424static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002425{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002426 uint64_t pat;
2427
2428 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
2429 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
2430 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
2431 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
2432 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
2433 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
2434 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
2435 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
2436
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08002437 if (!USES_PPGTT(dev_priv->dev))
2438 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
2439 * so RTL will always use the value corresponding to
2440 * pat_sel = 000".
2441 * So let's disable cache for GGTT to avoid screen corruptions.
2442 * MOCS still can be used though.
2443 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
2444 * before this patch, i.e. the same uncached + snooping access
2445 * like on gen6/7 seems to be in effect.
2446 * - So this just fixes blitter/render access. Again it looks
2447 * like it's not just uncached access, but uncached + snooping.
2448 * So we can still hold onto all our assumptions wrt cpu
2449 * clflushing on LLC machines.
2450 */
2451 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
2452
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002453 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
2454 * write would work. */
2455 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2456 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2457}
2458
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002459static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
2460{
2461 uint64_t pat;
2462
2463 /*
2464 * Map WB on BDW to snooped on CHV.
2465 *
2466 * Only the snoop bit has meaning for CHV, the rest is
2467 * ignored.
2468 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02002469 * The hardware will never snoop for certain types of accesses:
2470 * - CPU GTT (GMADR->GGTT->no snoop->memory)
2471 * - PPGTT page tables
2472 * - some other special cycles
2473 *
2474 * As with BDW, we also need to consider the following for GT accesses:
2475 * "For GGTT, there is NO pat_sel[2:0] from the entry,
2476 * so RTL will always use the value corresponding to
2477 * pat_sel = 000".
2478 * Which means we must set the snoop bit in PAT entry 0
2479 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002480 */
2481 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
2482 GEN8_PPAT(1, 0) |
2483 GEN8_PPAT(2, 0) |
2484 GEN8_PPAT(3, 0) |
2485 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
2486 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
2487 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
2488 GEN8_PPAT(7, CHV_PPAT_SNOOP);
2489
2490 I915_WRITE(GEN8_PRIVATE_PAT, pat);
2491 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
2492}
2493
Ben Widawsky63340132013-11-04 19:32:22 -08002494static int gen8_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002495 u64 *gtt_total,
Ben Widawsky63340132013-11-04 19:32:22 -08002496 size_t *stolen,
2497 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002498 u64 *mappable_end)
Ben Widawsky63340132013-11-04 19:32:22 -08002499{
2500 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002501 u64 gtt_size;
Ben Widawsky63340132013-11-04 19:32:22 -08002502 u16 snb_gmch_ctl;
2503 int ret;
2504
2505 /* TODO: We're not aware of mappable constraints on gen8 yet */
2506 *mappable_base = pci_resource_start(dev->pdev, 2);
2507 *mappable_end = pci_resource_len(dev->pdev, 2);
2508
2509 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
2510 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
2511
2512 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
2513
Damien Lespiau66375012014-01-09 18:02:46 +00002514 if (INTEL_INFO(dev)->gen >= 9) {
2515 *stolen = gen9_get_stolen_size(snb_gmch_ctl);
2516 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2517 } else if (IS_CHERRYVIEW(dev)) {
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002518 *stolen = chv_get_stolen_size(snb_gmch_ctl);
2519 gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
2520 } else {
2521 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
2522 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
2523 }
Ben Widawsky63340132013-11-04 19:32:22 -08002524
Michel Thierry07749ef2015-03-16 16:00:54 +00002525 *gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08002526
Sumit Singh5a4e33a2015-03-17 11:39:31 +02002527 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03002528 chv_setup_private_ppat(dev_priv);
2529 else
2530 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002531
Ben Widawsky63340132013-11-04 19:32:22 -08002532 ret = ggtt_probe_common(dev, gtt_size);
2533
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002534 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
2535 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002536 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2537 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawsky63340132013-11-04 19:32:22 -08002538
2539 return ret;
2540}
2541
Ben Widawskybaa09f52013-01-24 13:49:57 -08002542static int gen6_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002543 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002544 size_t *stolen,
2545 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002546 u64 *mappable_end)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002547{
2548 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002549 unsigned int gtt_size;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002550 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002551 int ret;
2552
Ben Widawsky41907dd2013-02-08 11:32:47 -08002553 *mappable_base = pci_resource_start(dev->pdev, 2);
2554 *mappable_end = pci_resource_len(dev->pdev, 2);
2555
Ben Widawskybaa09f52013-01-24 13:49:57 -08002556 /* 64/512MB is the current min/max we actually know of, but this is just
2557 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002558 */
Ben Widawsky41907dd2013-02-08 11:32:47 -08002559 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002560 DRM_ERROR("Unknown GMADR size (%llx)\n",
Ben Widawskybaa09f52013-01-24 13:49:57 -08002561 dev_priv->gtt.mappable_end);
2562 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002563 }
2564
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002565 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
2566 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08002567 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002568
Ben Widawskyc4ae25e2013-05-01 11:00:34 -07002569 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002570
Ben Widawsky63340132013-11-04 19:32:22 -08002571 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
Michel Thierry07749ef2015-03-16 16:00:54 +00002572 *gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002573
Ben Widawsky63340132013-11-04 19:32:22 -08002574 ret = ggtt_probe_common(dev, gtt_size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002575
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002576 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
2577 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002578 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2579 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002580
2581 return ret;
2582}
2583
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002584static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002585{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002586
2587 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
Ben Widawsky5ed16782013-11-25 09:54:43 -08002588
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002589 iounmap(gtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002590 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002591}
2592
2593static int i915_gmch_probe(struct drm_device *dev,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002594 u64 *gtt_total,
Ben Widawsky41907dd2013-02-08 11:32:47 -08002595 size_t *stolen,
2596 phys_addr_t *mappable_base,
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002597 u64 *mappable_end)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002598{
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 int ret;
2601
Ben Widawskybaa09f52013-01-24 13:49:57 -08002602 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
2603 if (!ret) {
2604 DRM_ERROR("failed to set up gmch\n");
2605 return -EIO;
2606 }
2607
Ben Widawsky41907dd2013-02-08 11:32:47 -08002608 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08002609
2610 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002611 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002612 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002613 dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
2614 dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002615
Chris Wilsonc0a7f812013-12-30 12:16:15 +00002616 if (unlikely(dev_priv->gtt.do_idle_maps))
2617 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
2618
Ben Widawskybaa09f52013-01-24 13:49:57 -08002619 return 0;
2620}
2621
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002622static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002623{
2624 intel_gmch_remove();
2625}
2626
2627int i915_gem_gtt_init(struct drm_device *dev)
2628{
2629 struct drm_i915_private *dev_priv = dev->dev_private;
2630 struct i915_gtt *gtt = &dev_priv->gtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08002631 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002632
Ben Widawskybaa09f52013-01-24 13:49:57 -08002633 if (INTEL_INFO(dev)->gen <= 5) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002634 gtt->gtt_probe = i915_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002635 gtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08002636 } else if (INTEL_INFO(dev)->gen < 8) {
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002637 gtt->gtt_probe = gen6_gmch_probe;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002638 gtt->base.cleanup = gen6_gmch_remove;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002639 if (IS_HASWELL(dev) && dev_priv->ellc_size)
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002640 gtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07002641 else if (IS_HASWELL(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002642 gtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002643 else if (IS_VALLEYVIEW(dev))
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002644 gtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01002645 else if (INTEL_INFO(dev)->gen >= 7)
2646 gtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002647 else
Chris Wilson350ec882013-08-06 13:17:02 +01002648 gtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08002649 } else {
2650 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
2651 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002652 }
2653
Mika Kuoppalac114f762015-06-25 18:35:13 +03002654 gtt->base.dev = dev;
2655
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002656 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002657 &gtt->mappable_base, &gtt->mappable_end);
Ben Widawskya54c0c22013-01-24 14:45:00 -08002658 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08002659 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002660
Ben Widawskybaa09f52013-01-24 13:49:57 -08002661 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002662 DRM_INFO("Memory usable by graphics device = %lluM\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002663 gtt->base.total >> 20);
Mika Kuoppalac44ef602015-06-25 18:35:05 +03002664 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
Ben Widawskyb2f21b42013-06-27 16:30:20 -07002665 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02002666#ifdef CONFIG_INTEL_IOMMU
2667 if (intel_iommu_gfx_mapped)
2668 DRM_INFO("VT-d active for gfx access\n");
2669#endif
Daniel Vettercfa7c862014-04-29 11:53:58 +02002670 /*
2671 * i915.enable_ppgtt is read-only, so do an early pass to validate the
2672 * user's requested state against the hardware/driver capabilities. We
2673 * do this now so that we can print out any log messages once rather
2674 * than every time we check intel_enable_ppgtt().
2675 */
2676 i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
2677 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002678
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002679 return 0;
Daniel Vetter644ec022012-03-26 09:45:40 +02002680}
Ben Widawsky6f65e292013-12-06 14:10:56 -08002681
Daniel Vetterfa423312015-04-14 17:35:23 +02002682void i915_gem_restore_gtt_mappings(struct drm_device *dev)
2683{
2684 struct drm_i915_private *dev_priv = dev->dev_private;
2685 struct drm_i915_gem_object *obj;
2686 struct i915_address_space *vm;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002687 struct i915_vma *vma;
2688 bool flush;
Daniel Vetterfa423312015-04-14 17:35:23 +02002689
2690 i915_check_and_clear_faults(dev);
2691
2692 /* First fill our portion of the GTT with scratch pages */
2693 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
2694 dev_priv->gtt.base.start,
2695 dev_priv->gtt.base.total,
2696 true);
2697
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002698 /* Cache flush objects bound into GGTT and rebind them. */
2699 vm = &dev_priv->gtt.base;
Daniel Vetterfa423312015-04-14 17:35:23 +02002700 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002701 flush = false;
2702 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2703 if (vma->vm != vm)
2704 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02002705
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01002706 WARN_ON(i915_vma_bind(vma, obj->cache_level,
2707 PIN_UPDATE));
2708
2709 flush = true;
2710 }
2711
2712 if (flush)
2713 i915_gem_clflush_object(obj, obj->pin_display);
Daniel Vetterfa423312015-04-14 17:35:23 +02002714 }
2715
Daniel Vetterfa423312015-04-14 17:35:23 +02002716 if (INTEL_INFO(dev)->gen >= 8) {
2717 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2718 chv_setup_private_ppat(dev_priv);
2719 else
2720 bdw_setup_private_ppat(dev_priv);
2721
2722 return;
2723 }
2724
2725 if (USES_PPGTT(dev)) {
2726 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
2727 /* TODO: Perhaps it shouldn't be gen6 specific */
2728
2729 struct i915_hw_ppgtt *ppgtt =
2730 container_of(vm, struct i915_hw_ppgtt,
2731 base);
2732
2733 if (i915_is_ggtt(vm))
2734 ppgtt = dev_priv->mm.aliasing_ppgtt;
2735
2736 gen6_write_page_range(dev_priv, &ppgtt->pd,
2737 0, ppgtt->base.total);
2738 }
2739 }
2740
2741 i915_ggtt_flush(dev_priv);
2742}
2743
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002744static struct i915_vma *
2745__i915_gem_vma_create(struct drm_i915_gem_object *obj,
2746 struct i915_address_space *vm,
2747 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002748{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002749 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002750
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002751 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
2752 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002753
2754 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03002755 if (vma == NULL)
2756 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002757
Ben Widawsky6f65e292013-12-06 14:10:56 -08002758 INIT_LIST_HEAD(&vma->vma_link);
2759 INIT_LIST_HEAD(&vma->mm_list);
2760 INIT_LIST_HEAD(&vma->exec_list);
2761 vma->vm = vm;
2762 vma->obj = obj;
2763
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002764 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002765 vma->ggtt_view = *ggtt_view;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002766
Tvrtko Ursulinf7635662014-12-03 14:59:24 +00002767 list_add_tail(&vma->vma_link, &obj->vma_list);
2768 if (!i915_is_ggtt(vm))
Michel Thierrye07f0552014-08-19 15:49:41 +01002769 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08002770
2771 return vma;
2772}
2773
2774struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002775i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2776 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08002777{
2778 struct i915_vma *vma;
2779
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002780 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002781 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002782 vma = __i915_gem_vma_create(obj, vm,
2783 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002784
2785 return vma;
2786}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002787
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002788struct i915_vma *
2789i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2790 const struct i915_ggtt_view *view)
2791{
2792 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2793 struct i915_vma *vma;
2794
2795 if (WARN_ON(!view))
2796 return ERR_PTR(-EINVAL);
2797
2798 vma = i915_gem_obj_to_ggtt_view(obj, view);
2799
2800 if (IS_ERR(vma))
2801 return vma;
2802
2803 if (!vma)
2804 vma = __i915_gem_vma_create(obj, ggtt, view);
2805
2806 return vma;
2807
2808}
2809
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002810static void
2811rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
2812 struct sg_table *st)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002813{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002814 unsigned int column, row;
2815 unsigned int src_idx;
2816 struct scatterlist *sg = st->sgl;
2817
2818 st->nents = 0;
2819
2820 for (column = 0; column < width; column++) {
2821 src_idx = width * (height - 1) + column;
2822 for (row = 0; row < height; row++) {
2823 st->nents++;
2824 /* We don't need the pages, but need to initialize
2825 * the entries so the sg list can be happily traversed.
2826 * The only thing we need are DMA addresses.
2827 */
2828 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2829 sg_dma_address(sg) = in[src_idx];
2830 sg_dma_len(sg) = PAGE_SIZE;
2831 sg = sg_next(sg);
2832 src_idx -= width;
2833 }
2834 }
2835}
2836
2837static struct sg_table *
2838intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
2839 struct drm_i915_gem_object *obj)
2840{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002841 struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002842 unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002843 struct sg_page_iter sg_iter;
2844 unsigned long i;
2845 dma_addr_t *page_addr_list;
2846 struct sg_table *st;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00002847 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002848
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002849 /* Allocate a temporary list of source pages for random access. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002850 page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
2851 sizeof(dma_addr_t));
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002852 if (!page_addr_list)
2853 return ERR_PTR(ret);
2854
2855 /* Allocate target SG list. */
2856 st = kmalloc(sizeof(*st), GFP_KERNEL);
2857 if (!st)
2858 goto err_st_alloc;
2859
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002860 ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002861 if (ret)
2862 goto err_sg_alloc;
2863
2864 /* Populate source page list from the object. */
2865 i = 0;
2866 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
2867 page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
2868 i++;
2869 }
2870
2871 /* Rotate the pages. */
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002872 rotate_pages(page_addr_list,
2873 rot_info->width_pages, rot_info->height_pages,
2874 st);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002875
2876 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002877 "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002878 obj->base.size, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002879 rot_info->pixel_format, rot_info->width_pages,
2880 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002881
2882 drm_free_large(page_addr_list);
2883
2884 return st;
2885
2886err_sg_alloc:
2887 kfree(st);
2888err_st_alloc:
2889 drm_free_large(page_addr_list);
2890
2891 DRM_DEBUG_KMS(
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002892 "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
Tvrtko Ursulinc9f8fd22015-06-24 09:55:20 +01002893 obj->base.size, ret, rot_info->pitch, rot_info->height,
Tvrtko Ursulin84fe03f2015-06-23 14:26:46 +01002894 rot_info->pixel_format, rot_info->width_pages,
2895 rot_info->height_pages, size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002896 return ERR_PTR(ret);
2897}
2898
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002899static struct sg_table *
2900intel_partial_pages(const struct i915_ggtt_view *view,
2901 struct drm_i915_gem_object *obj)
2902{
2903 struct sg_table *st;
2904 struct scatterlist *sg;
2905 struct sg_page_iter obj_sg_iter;
2906 int ret = -ENOMEM;
2907
2908 st = kmalloc(sizeof(*st), GFP_KERNEL);
2909 if (!st)
2910 goto err_st_alloc;
2911
2912 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
2913 if (ret)
2914 goto err_sg_alloc;
2915
2916 sg = st->sgl;
2917 st->nents = 0;
2918 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
2919 view->params.partial.offset)
2920 {
2921 if (st->nents >= view->params.partial.size)
2922 break;
2923
2924 sg_set_page(sg, NULL, PAGE_SIZE, 0);
2925 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
2926 sg_dma_len(sg) = PAGE_SIZE;
2927
2928 sg = sg_next(sg);
2929 st->nents++;
2930 }
2931
2932 return st;
2933
2934err_sg_alloc:
2935 kfree(st);
2936err_st_alloc:
2937 return ERR_PTR(ret);
2938}
2939
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002940static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002941i915_get_ggtt_vma_pages(struct i915_vma *vma)
2942{
2943 int ret = 0;
2944
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002945 if (vma->ggtt_view.pages)
2946 return 0;
2947
2948 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
2949 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002950 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
2951 vma->ggtt_view.pages =
2952 intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03002953 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
2954 vma->ggtt_view.pages =
2955 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002956 else
2957 WARN_ONCE(1, "GGTT view %u not implemented!\n",
2958 vma->ggtt_view.type);
2959
2960 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002961 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002962 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002963 ret = -EINVAL;
2964 } else if (IS_ERR(vma->ggtt_view.pages)) {
2965 ret = PTR_ERR(vma->ggtt_view.pages);
2966 vma->ggtt_view.pages = NULL;
2967 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
2968 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002969 }
2970
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00002971 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002972}
2973
2974/**
2975 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
2976 * @vma: VMA to map
2977 * @cache_level: mapping cache level
2978 * @flags: flags like global or local mapping
2979 *
2980 * DMA addresses are taken from the scatter-gather table of this object (or of
2981 * this VMA in case of non-default GGTT views) and PTE entries set up.
2982 * Note that DMA addresses are also the only part of the SG table we care about.
2983 */
2984int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2985 u32 flags)
2986{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002987 int ret;
2988 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002989
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002990 if (WARN_ON(flags == 0))
2991 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03002992
Mika Kuoppala75d04a32015-04-28 17:56:17 +03002993 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07002994 if (flags & PIN_GLOBAL)
2995 bind_flags |= GLOBAL_BIND;
2996 if (flags & PIN_USER)
2997 bind_flags |= LOCAL_BIND;
2998
2999 if (flags & PIN_UPDATE)
3000 bind_flags |= vma->bound;
3001 else
3002 bind_flags &= ~vma->bound;
3003
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003004 if (bind_flags == 0)
3005 return 0;
3006
3007 if (vma->bound == 0 && vma->vm->allocate_va_range) {
3008 trace_i915_va_alloc(vma->vm,
3009 vma->node.start,
3010 vma->node.size,
3011 VM_TO_TRACE_NAME(vma->vm));
3012
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003013 /* XXX: i915_vma_pin() will fix this +- hack */
3014 vma->pin_count++;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003015 ret = vma->vm->allocate_va_range(vma->vm,
3016 vma->node.start,
3017 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003018 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003019 if (ret)
3020 return ret;
3021 }
3022
3023 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003024 if (ret)
3025 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003026
3027 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003028
3029 return 0;
3030}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003031
3032/**
3033 * i915_ggtt_view_size - Get the size of a GGTT view.
3034 * @obj: Object the view is of.
3035 * @view: The view in question.
3036 *
3037 * @return The size of the GGTT view in bytes.
3038 */
3039size_t
3040i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3041 const struct i915_ggtt_view *view)
3042{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003043 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003044 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003045 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
3046 return view->rotation_info.size;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003047 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3048 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003049 } else {
3050 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3051 return obj->base.size;
3052 }
3053}