blob: 36916cfa70f9a7d31f36b7d80135e61f854a499a [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Vasundhara Volam40263822014-02-12 16:09:07 +05302 * Copyright (C) 2005 - 2014 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Vasundhara Volam21252372015-02-06 08:18:42 -050022static char *be_port_misconfig_evt_desc[] = {
23 "A valid SFP module detected",
24 "Optics faulted/ incorrectly installed/ not installed.",
25 "Optics of two types installed.",
26 "Incompatible optics.",
27 "Unknown port SFP status"
28};
29
30static char *be_port_misconfig_remedy_desc[] = {
31 "",
32 "Reseat optics. If issue not resolved, replace",
33 "Remove one optic or install matching pair of optics",
34 "Replace with compatible optics for card to function",
35 ""
36};
37
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000038static struct be_cmd_priv_map cmd_priv_map[] = {
39 {
40 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
41 CMD_SUBSYSTEM_ETH,
42 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
43 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
44 },
45 {
46 OPCODE_COMMON_GET_FLOW_CONTROL,
47 CMD_SUBSYSTEM_COMMON,
48 BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
49 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
50 },
51 {
52 OPCODE_COMMON_SET_FLOW_CONTROL,
53 CMD_SUBSYSTEM_COMMON,
54 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
55 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
56 },
57 {
58 OPCODE_ETH_GET_PPORT_STATS,
59 CMD_SUBSYSTEM_ETH,
60 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
61 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
62 },
63 {
64 OPCODE_COMMON_GET_PHY_DETAILS,
65 CMD_SUBSYSTEM_COMMON,
66 BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
67 BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
68 }
69};
70
Sathya Perlaa2cc4e02014-05-09 13:29:14 +053071static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +000072{
73 int i;
74 int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
75 u32 cmd_privileges = adapter->cmd_privileges;
76
77 for (i = 0; i < num_entries; i++)
78 if (opcode == cmd_priv_map[i].opcode &&
79 subsystem == cmd_priv_map[i].subsystem)
80 if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
81 return false;
82
83 return true;
84}
85
Somnath Kotur3de09452011-09-30 07:25:05 +000086static inline void *embedded_payload(struct be_mcc_wrb *wrb)
87{
88 return wrb->payload.embedded_payload;
89}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000090
Sathya Perla8788fdc2009-07-27 22:52:03 +000091static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000092{
Sathya Perla8788fdc2009-07-27 22:52:03 +000093 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000094 u32 val = 0;
95
Sathya Perla6589ade2011-11-10 19:18:00 +000096 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000097 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000098
Sathya Perla5fb379e2009-06-18 00:02:59 +000099 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
100 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +0000101
102 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +0000103 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000104}
105
106/* To check if valid bit is set, check the entire word as we don't know
107 * the endianness of the data (old entry is host endian while a new entry is
108 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000110{
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000111 u32 flags;
112
Sathya Perla5fb379e2009-06-18 00:02:59 +0000113 if (compl->flags != 0) {
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000114 flags = le32_to_cpu(compl->flags);
115 if (flags & CQE_FLAGS_VALID_MASK) {
116 compl->flags = flags;
117 return true;
118 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000119 }
Sathya Perla9e9ff4b2013-02-12 23:05:19 +0000120 return false;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000121}
122
123/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000124static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000125{
126 compl->flags = 0;
127}
128
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000129static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
130{
131 unsigned long addr;
132
133 addr = tag1;
134 addr = ((addr << 16) << 16) | tag0;
135 return (void *)addr;
136}
137
Kalesh AP4c600052014-05-30 19:06:26 +0530138static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
139{
140 if (base_status == MCC_STATUS_NOT_SUPPORTED ||
141 base_status == MCC_STATUS_ILLEGAL_REQUEST ||
142 addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
143 (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
144 (base_status == MCC_STATUS_ILLEGAL_FIELD ||
145 addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
146 return true;
147 else
148 return false;
149}
150
Sathya Perla559b6332014-05-30 19:06:27 +0530151/* Place holder for all the async MCC cmds wherein the caller is not in a busy
152 * loop (has not issued be_mcc_notify_wait())
153 */
154static void be_async_cmd_process(struct be_adapter *adapter,
155 struct be_mcc_compl *compl,
156 struct be_cmd_resp_hdr *resp_hdr)
157{
158 enum mcc_base_status base_status = base_status(compl->status);
159 u8 opcode = 0, subsystem = 0;
160
161 if (resp_hdr) {
162 opcode = resp_hdr->opcode;
163 subsystem = resp_hdr->subsystem;
164 }
165
166 if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
167 subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
168 complete(&adapter->et_cmd_compl);
169 return;
170 }
171
172 if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
173 opcode == OPCODE_COMMON_WRITE_OBJECT) &&
174 subsystem == CMD_SUBSYSTEM_COMMON) {
175 adapter->flash_status = compl->status;
176 complete(&adapter->et_cmd_compl);
177 return;
178 }
179
180 if ((opcode == OPCODE_ETH_GET_STATISTICS ||
181 opcode == OPCODE_ETH_GET_PPORT_STATS) &&
182 subsystem == CMD_SUBSYSTEM_ETH &&
183 base_status == MCC_STATUS_SUCCESS) {
184 be_parse_stats(adapter);
185 adapter->stats_cmd_sent = false;
186 return;
187 }
188
189 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
190 subsystem == CMD_SUBSYSTEM_COMMON) {
191 if (base_status == MCC_STATUS_SUCCESS) {
192 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
193 (void *)resp_hdr;
194 adapter->drv_stats.be_on_die_temperature =
195 resp->on_die_temperature;
196 } else {
197 adapter->be_get_temp_freq = 0;
198 }
199 return;
200 }
201}
202
Sathya Perla8788fdc2009-07-27 22:52:03 +0000203static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000204 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000205{
Kalesh AP4c600052014-05-30 19:06:26 +0530206 enum mcc_base_status base_status;
207 enum mcc_addl_status addl_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000208 struct be_cmd_resp_hdr *resp_hdr;
209 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000210
211 /* Just swap the status to host endian; mcc tag is opaquely copied
212 * from mcc_wrb */
213 be_dws_le_to_cpu(compl, 4);
214
Kalesh AP4c600052014-05-30 19:06:26 +0530215 base_status = base_status(compl->status);
216 addl_status = addl_status(compl->status);
Vasundhara Volam96c9b2e2014-05-30 19:06:25 +0530217
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000218 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000219 if (resp_hdr) {
220 opcode = resp_hdr->opcode;
221 subsystem = resp_hdr->subsystem;
222 }
223
Sathya Perla559b6332014-05-30 19:06:27 +0530224 be_async_cmd_process(adapter, compl, resp_hdr);
Suresh Reddy5eeff632014-01-06 13:02:24 +0530225
Sathya Perla559b6332014-05-30 19:06:27 +0530226 if (base_status != MCC_STATUS_SUCCESS &&
227 !be_skip_err_log(opcode, base_status, addl_status)) {
Kalesh AP4c600052014-05-30 19:06:26 +0530228 if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000229 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000230 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000231 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000232 } else {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000233 dev_err(&adapter->pdev->dev,
234 "opcode %d-%d failed:status %d-%d\n",
Kalesh AP4c600052014-05-30 19:06:26 +0530235 opcode, subsystem, base_status, addl_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000236 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000237 }
Kalesh AP4c600052014-05-30 19:06:26 +0530238 return compl->status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000239}
240
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000241/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000242static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530243 struct be_mcc_compl *compl)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000244{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530245 struct be_async_event_link_state *evt =
246 (struct be_async_event_link_state *)compl;
247
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000248 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000249 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000250
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530251 /* On BEx the FW does not send a separate link status
252 * notification for physical and logical link.
253 * On other chips just process the logical link
254 * status notification
255 */
256 if (!BEx_chip(adapter) &&
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000257 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
258 return;
259
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000260 /* For the initial link status do not rely on the ASYNC event as
261 * it may not be received in some cases.
262 */
263 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
Suresh Reddybdce2ad2014-03-11 18:53:04 +0530264 be_link_status_update(adapter,
265 evt->port_link_status & LINK_STATUS_MASK);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000266}
267
Vasundhara Volam21252372015-02-06 08:18:42 -0500268static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
269 struct be_mcc_compl *compl)
270{
271 struct be_async_event_misconfig_port *evt =
272 (struct be_async_event_misconfig_port *)compl;
273 u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
274 struct device *dev = &adapter->pdev->dev;
275 u8 port_misconfig_evt;
276
277 port_misconfig_evt =
278 ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
279
280 /* Log an error message that would allow a user to determine
281 * whether the SFPs have an issue
282 */
283 dev_info(dev, "Port %c: %s %s", adapter->port_name,
284 be_port_misconfig_evt_desc[port_misconfig_evt],
285 be_port_misconfig_remedy_desc[port_misconfig_evt]);
286
287 if (port_misconfig_evt == INCOMPATIBLE_SFP)
288 adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
289}
290
Somnath Koturcc4ce022010-10-21 07:11:14 -0700291/* Grp5 CoS Priority evt */
292static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530293 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700294{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530295 struct be_async_event_grp5_cos_priority *evt =
296 (struct be_async_event_grp5_cos_priority *)compl;
297
Somnath Koturcc4ce022010-10-21 07:11:14 -0700298 if (evt->valid) {
299 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000300 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700301 adapter->recommended_prio =
302 evt->reco_default_priority << VLAN_PRIO_SHIFT;
303 }
304}
305
Sathya Perla323ff712012-09-28 04:39:43 +0000306/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700307static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530308 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700309{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530310 struct be_async_event_grp5_qos_link_speed *evt =
311 (struct be_async_event_grp5_qos_link_speed *)compl;
312
Sathya Perla323ff712012-09-28 04:39:43 +0000313 if (adapter->phy.link_speed >= 0 &&
314 evt->physical_port == adapter->port_num)
315 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700316}
317
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000318/*Grp5 PVID evt*/
319static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530320 struct be_mcc_compl *compl)
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000321{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530322 struct be_async_event_grp5_pvid_state *evt =
323 (struct be_async_event_grp5_pvid_state *)compl;
324
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530325 if (evt->enabled) {
Somnath Kotur939cf302011-08-18 21:51:49 -0700326 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530327 dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
328 } else {
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000329 adapter->pvid = 0;
Ravikumar Nelavellibdac85b2014-03-11 18:53:05 +0530330 }
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000331}
332
Somnath Koturcc4ce022010-10-21 07:11:14 -0700333static void be_async_grp5_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530334 struct be_mcc_compl *compl)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700335{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530336 u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
337 ASYNC_EVENT_TYPE_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700338
339 switch (event_type) {
340 case ASYNC_EVENT_COS_PRIORITY:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530341 be_async_grp5_cos_priority_process(adapter, compl);
342 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700343 case ASYNC_EVENT_QOS_SPEED:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530344 be_async_grp5_qos_speed_process(adapter, compl);
345 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000346 case ASYNC_EVENT_PVID_STATE:
Sathya Perla3acf19d2014-05-30 19:06:28 +0530347 be_async_grp5_pvid_state_process(adapter, compl);
348 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700349 default:
Somnath Koturcc4ce022010-10-21 07:11:14 -0700350 break;
351 }
352}
353
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000354static void be_async_dbg_evt_process(struct be_adapter *adapter,
Sathya Perla3acf19d2014-05-30 19:06:28 +0530355 struct be_mcc_compl *cmp)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000356{
357 u8 event_type = 0;
Kalesh AP504fbf12014-09-19 15:47:00 +0530358 struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000359
Sathya Perla3acf19d2014-05-30 19:06:28 +0530360 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
361 ASYNC_EVENT_TYPE_MASK;
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000362
363 switch (event_type) {
364 case ASYNC_DEBUG_EVENT_TYPE_QNQ:
365 if (evt->valid)
366 adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
367 adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
368 break;
369 default:
Vasundhara Volam05ccaa22013-08-06 09:27:19 +0530370 dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
371 event_type);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000372 break;
373 }
374}
375
Vasundhara Volam21252372015-02-06 08:18:42 -0500376static void be_async_sliport_evt_process(struct be_adapter *adapter,
377 struct be_mcc_compl *cmp)
378{
379 u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
380 ASYNC_EVENT_TYPE_MASK;
381
382 if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
383 be_async_port_misconfig_event_process(adapter, cmp);
384}
385
Sathya Perla3acf19d2014-05-30 19:06:28 +0530386static inline bool is_link_state_evt(u32 flags)
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000387{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530388 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
389 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000390}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000391
Sathya Perla3acf19d2014-05-30 19:06:28 +0530392static inline bool is_grp5_evt(u32 flags)
Somnath Koturcc4ce022010-10-21 07:11:14 -0700393{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530394 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
395 ASYNC_EVENT_CODE_GRP_5;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700396}
397
Sathya Perla3acf19d2014-05-30 19:06:28 +0530398static inline bool is_dbg_evt(u32 flags)
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000399{
Sathya Perla3acf19d2014-05-30 19:06:28 +0530400 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
401 ASYNC_EVENT_CODE_QNQ;
402}
403
Vasundhara Volam21252372015-02-06 08:18:42 -0500404static inline bool is_sliport_evt(u32 flags)
405{
406 return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
407 ASYNC_EVENT_CODE_SLIPORT;
408}
409
Sathya Perla3acf19d2014-05-30 19:06:28 +0530410static void be_mcc_event_process(struct be_adapter *adapter,
411 struct be_mcc_compl *compl)
412{
413 if (is_link_state_evt(compl->flags))
414 be_async_link_state_process(adapter, compl);
415 else if (is_grp5_evt(compl->flags))
416 be_async_grp5_evt_process(adapter, compl);
417 else if (is_dbg_evt(compl->flags))
418 be_async_dbg_evt_process(adapter, compl);
Vasundhara Volam21252372015-02-06 08:18:42 -0500419 else if (is_sliport_evt(compl->flags))
420 be_async_sliport_evt_process(adapter, compl);
Ajit Khapardebc0c3402013-04-24 11:52:50 +0000421}
422
Sathya Perlaefd2e402009-07-27 22:53:10 +0000423static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000424{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000425 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000426 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000427
428 if (be_mcc_compl_is_new(compl)) {
429 queue_tail_inc(mcc_cq);
430 return compl;
431 }
432 return NULL;
433}
434
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000435void be_async_mcc_enable(struct be_adapter *adapter)
436{
437 spin_lock_bh(&adapter->mcc_cq_lock);
438
439 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
440 adapter->mcc_obj.rearm_cq = true;
441
442 spin_unlock_bh(&adapter->mcc_cq_lock);
443}
444
445void be_async_mcc_disable(struct be_adapter *adapter)
446{
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000447 spin_lock_bh(&adapter->mcc_cq_lock);
448
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000449 adapter->mcc_obj.rearm_cq = false;
Sathya Perlaa323d9b2012-12-17 19:38:50 +0000450 be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
451
452 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000453}
454
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000455int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000456{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000457 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000458 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000459 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000460
Amerigo Wang072a9c42012-08-24 21:41:11 +0000461 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla3acf19d2014-05-30 19:06:28 +0530462
Sathya Perla8788fdc2009-07-27 22:52:03 +0000463 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000464 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530465 be_mcc_event_process(adapter, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700466 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla3acf19d2014-05-30 19:06:28 +0530467 status = be_mcc_compl_process(adapter, compl);
468 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000469 }
470 be_mcc_compl_use(compl);
471 num++;
472 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700473
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000474 if (num)
475 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
476
Amerigo Wang072a9c42012-08-24 21:41:11 +0000477 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000478 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000479}
480
Sathya Perla6ac7b682009-06-18 00:05:54 +0000481/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700482static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000483{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700484#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000485 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800486 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700487
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800488 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000489 if (be_error(adapter))
490 return -EIO;
491
Amerigo Wang072a9c42012-08-24 21:41:11 +0000492 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000493 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000494 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800495
496 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000497 break;
498 udelay(100);
499 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700500 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000501 dev_err(&adapter->pdev->dev, "FW not responding\n");
502 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000503 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700504 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800505 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000506}
507
508/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700509static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000510{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000511 int status;
512 struct be_mcc_wrb *wrb;
513 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
514 u16 index = mcc_obj->q.head;
515 struct be_cmd_resp_hdr *resp;
516
517 index_dec(&index, mcc_obj->q.len);
518 wrb = queue_index_node(&mcc_obj->q, index);
519
520 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
521
Sathya Perla8788fdc2009-07-27 22:52:03 +0000522 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000523
524 status = be_mcc_wait_compl(adapter);
525 if (status == -EIO)
526 goto out;
527
Kalesh AP4c600052014-05-30 19:06:26 +0530528 status = (resp->base_status |
529 ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
530 CQE_ADDL_STATUS_SHIFT));
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000531out:
532 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000533}
534
Sathya Perla5f0b8492009-07-27 22:52:56 +0000535static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700536{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000537 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700538 u32 ready;
539
540 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000541 if (be_error(adapter))
542 return -EIO;
543
Sathya Perlacf588472010-02-14 21:22:01 +0000544 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000545 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000546 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000547
548 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700549 if (ready)
550 break;
551
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000552 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000553 dev_err(&adapter->pdev->dev, "FW not responding\n");
554 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000555 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556 return -1;
557 }
558
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000559 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000560 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700561 } while (true);
562
563 return 0;
564}
565
566/*
567 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000568 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700569 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700570static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700571{
572 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700573 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000574 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
575 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700576 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000577 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700578
Sathya Perlacf588472010-02-14 21:22:01 +0000579 /* wait for ready to be set */
580 status = be_mbox_db_ready_wait(adapter, db);
581 if (status != 0)
582 return status;
583
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700584 val |= MPU_MAILBOX_DB_HI_MASK;
585 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
586 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
587 iowrite32(val, db);
588
589 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000590 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591 if (status != 0)
592 return status;
593
594 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700595 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
596 val |= (u32)(mbox_mem->dma >> 4) << 2;
597 iowrite32(val, db);
598
Sathya Perla5f0b8492009-07-27 22:52:56 +0000599 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700600 if (status != 0)
601 return status;
602
Sathya Perla5fb379e2009-06-18 00:02:59 +0000603 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000604 if (be_mcc_compl_is_new(compl)) {
605 status = be_mcc_compl_process(adapter, &mbox->compl);
606 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000607 if (status)
608 return status;
609 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000610 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700611 return -1;
612 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000613 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700614}
615
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000616static u16 be_POST_stage_get(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700617{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000618 u32 sem;
619
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000620 if (BEx_chip(adapter))
621 sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700622 else
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000623 pci_read_config_dword(adapter->pdev,
624 SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
625
626 return sem & POST_STAGE_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700627}
628
Gavin Shan87f20c22013-10-29 17:30:57 +0800629static int lancer_wait_ready(struct be_adapter *adapter)
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000630{
631#define SLIPORT_READY_TIMEOUT 30
632 u32 sliport_status;
Kalesh APe6732442015-01-20 03:51:46 -0500633 int i;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000634
635 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
636 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
637 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
638 break;
639
640 msleep(1000);
641 }
642
643 if (i == SLIPORT_READY_TIMEOUT)
Kalesh APe6732442015-01-20 03:51:46 -0500644 return sliport_status ? : -1;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000645
Kalesh APe6732442015-01-20 03:51:46 -0500646 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000647}
648
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000649static bool lancer_provisioning_error(struct be_adapter *adapter)
650{
651 u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
Kalesh AP03d28ff2014-09-19 15:46:56 +0530652
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000653 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
654 if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530655 sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
656 sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000657
658 if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
659 sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
660 return true;
661 }
662 return false;
663}
664
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000665int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
666{
667 int status;
668 u32 sliport_status, err, reset_needed;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000669 bool resource_error;
670
671 resource_error = lancer_provisioning_error(adapter);
672 if (resource_error)
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000673 return -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000674
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000675 status = lancer_wait_ready(adapter);
676 if (!status) {
677 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
678 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
679 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
680 if (err && reset_needed) {
681 iowrite32(SLI_PORT_CONTROL_IP_MASK,
682 adapter->db + SLIPORT_CONTROL_OFFSET);
683
Kalesh APe6732442015-01-20 03:51:46 -0500684 /* check if adapter has corrected the error */
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000685 status = lancer_wait_ready(adapter);
686 sliport_status = ioread32(adapter->db +
687 SLIPORT_STATUS_OFFSET);
688 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
689 SLIPORT_STATUS_RN_MASK);
690 if (status || sliport_status)
691 status = -1;
692 } else if (err || reset_needed) {
693 status = -1;
694 }
695 }
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000696 /* Stop error recovery if error is not recoverable.
697 * No resource error is temporary errors and will go away
698 * when PF provisions resources.
699 */
700 resource_error = lancer_provisioning_error(adapter);
Somnath Kotur01e5b2c2013-05-29 22:56:17 +0000701 if (resource_error)
702 status = -EAGAIN;
Padmanabh Ratnakar67297ad2012-10-20 06:02:27 +0000703
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000704 return status;
705}
706
707int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000709 u16 stage;
710 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000711 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700712
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000713 if (lancer_chip(adapter)) {
714 status = lancer_wait_ready(adapter);
Kalesh APe6732442015-01-20 03:51:46 -0500715 if (status) {
716 stage = status;
717 goto err;
718 }
719 return 0;
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000720 }
721
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000722 do {
Sathya Perlac5b3ad42013-03-05 22:23:20 +0000723 stage = be_POST_stage_get(adapter);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000724 if (stage == POST_STAGE_ARMFW_RDY)
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000725 return 0;
Gavin Shan66d29cb2013-03-03 21:48:46 +0000726
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530727 dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
Gavin Shan66d29cb2013-03-03 21:48:46 +0000728 if (msleep_interruptible(2000)) {
729 dev_err(dev, "Waiting for POST aborted\n");
730 return -EINTR;
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000731 }
Gavin Shan66d29cb2013-03-03 21:48:46 +0000732 timeout += 2;
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000733 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700734
Kalesh APe6732442015-01-20 03:51:46 -0500735err:
736 dev_err(dev, "POST timeout; stage=%#x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000737 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700738}
739
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700740static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
741{
742 return &wrb->payload.sgl[0];
743}
744
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530745static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
Sathya Perlabea50982013-08-27 16:57:33 +0530746{
747 wrb->tag0 = addr & 0xFFFFFFFF;
748 wrb->tag1 = upper_32_bits(addr);
749}
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700750
751/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000752/* mem will be NULL for embedded commands */
753static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530754 u8 subsystem, u8 opcode, int cmd_len,
755 struct be_mcc_wrb *wrb,
756 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700757{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000758 struct be_sge *sge;
759
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700760 req_hdr->opcode = opcode;
761 req_hdr->subsystem = subsystem;
762 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000763 req_hdr->version = 0;
Sathya Perlabea50982013-08-27 16:57:33 +0530764 fill_wrb_tags(wrb, (ulong) req_hdr);
Somnath Kotur106df1e2011-10-27 07:12:13 +0000765 wrb->payload_length = cmd_len;
766 if (mem) {
767 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
768 MCC_WRB_SGE_CNT_SHIFT;
769 sge = nonembedded_sgl(wrb);
770 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
771 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
772 sge->len = cpu_to_le32(mem->size);
773 } else
774 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
775 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700776}
777
778static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530779 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700780{
781 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
782 u64 dma = (u64)mem->dma;
783
784 for (i = 0; i < buf_pages; i++) {
785 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
786 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
787 dma += PAGE_SIZE_4K;
788 }
789}
790
Sathya Perlab31c50a2009-09-17 10:30:13 -0700791static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700792{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700793 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
794 struct be_mcc_wrb *wrb
795 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
796 memset(wrb, 0, sizeof(*wrb));
797 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700798}
799
Sathya Perlab31c50a2009-09-17 10:30:13 -0700800static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000801{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700802 struct be_queue_info *mccq = &adapter->mcc_obj.q;
803 struct be_mcc_wrb *wrb;
804
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +0000805 if (!mccq->created)
806 return NULL;
807
Vasundhara Volam4d277122013-04-21 23:28:15 +0000808 if (atomic_read(&mccq->used) >= mccq->len)
Sathya Perla713d03942009-11-22 22:02:45 +0000809 return NULL;
Sathya Perla713d03942009-11-22 22:02:45 +0000810
Sathya Perlab31c50a2009-09-17 10:30:13 -0700811 wrb = queue_head_node(mccq);
812 queue_head_inc(mccq);
813 atomic_inc(&mccq->used);
814 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000815 return wrb;
816}
817
Sathya Perlabea50982013-08-27 16:57:33 +0530818static bool use_mcc(struct be_adapter *adapter)
819{
820 return adapter->mcc_obj.q.created;
821}
822
823/* Must be used only in process context */
824static int be_cmd_lock(struct be_adapter *adapter)
825{
826 if (use_mcc(adapter)) {
827 spin_lock_bh(&adapter->mcc_lock);
828 return 0;
829 } else {
830 return mutex_lock_interruptible(&adapter->mbox_lock);
831 }
832}
833
834/* Must be used only in process context */
835static void be_cmd_unlock(struct be_adapter *adapter)
836{
837 if (use_mcc(adapter))
838 spin_unlock_bh(&adapter->mcc_lock);
839 else
840 return mutex_unlock(&adapter->mbox_lock);
841}
842
843static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
844 struct be_mcc_wrb *wrb)
845{
846 struct be_mcc_wrb *dest_wrb;
847
848 if (use_mcc(adapter)) {
849 dest_wrb = wrb_from_mccq(adapter);
850 if (!dest_wrb)
851 return NULL;
852 } else {
853 dest_wrb = wrb_from_mbox(adapter);
854 }
855
856 memcpy(dest_wrb, wrb, sizeof(*wrb));
857 if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
858 fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
859
860 return dest_wrb;
861}
862
863/* Must be used only in process context */
864static int be_cmd_notify_wait(struct be_adapter *adapter,
865 struct be_mcc_wrb *wrb)
866{
867 struct be_mcc_wrb *dest_wrb;
868 int status;
869
870 status = be_cmd_lock(adapter);
871 if (status)
872 return status;
873
874 dest_wrb = be_cmd_copy(adapter, wrb);
875 if (!dest_wrb)
876 return -EBUSY;
877
878 if (use_mcc(adapter))
879 status = be_mcc_notify_wait(adapter);
880 else
881 status = be_mbox_notify_wait(adapter);
882
883 if (!status)
884 memcpy(wrb, dest_wrb, sizeof(*wrb));
885
886 be_cmd_unlock(adapter);
887 return status;
888}
889
Sathya Perla2243e2e2009-11-22 22:02:03 +0000890/* Tell fw we're about to start firing cmds by writing a
891 * special pattern across the wrb hdr; uses mbox
892 */
893int be_cmd_fw_init(struct be_adapter *adapter)
894{
895 u8 *wrb;
896 int status;
897
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000898 if (lancer_chip(adapter))
899 return 0;
900
Ivan Vecera29849612010-12-14 05:43:19 +0000901 if (mutex_lock_interruptible(&adapter->mbox_lock))
902 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000903
904 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000905 *wrb++ = 0xFF;
906 *wrb++ = 0x12;
907 *wrb++ = 0x34;
908 *wrb++ = 0xFF;
909 *wrb++ = 0xFF;
910 *wrb++ = 0x56;
911 *wrb++ = 0x78;
912 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000913
914 status = be_mbox_notify_wait(adapter);
915
Ivan Vecera29849612010-12-14 05:43:19 +0000916 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000917 return status;
918}
919
920/* Tell fw we're done with firing cmds by writing a
921 * special pattern across the wrb hdr; uses mbox
922 */
923int be_cmd_fw_clean(struct be_adapter *adapter)
924{
925 u8 *wrb;
926 int status;
927
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000928 if (lancer_chip(adapter))
929 return 0;
930
Ivan Vecera29849612010-12-14 05:43:19 +0000931 if (mutex_lock_interruptible(&adapter->mbox_lock))
932 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000933
934 wrb = (u8 *)wrb_from_mbox(adapter);
935 *wrb++ = 0xFF;
936 *wrb++ = 0xAA;
937 *wrb++ = 0xBB;
938 *wrb++ = 0xFF;
939 *wrb++ = 0xFF;
940 *wrb++ = 0xCC;
941 *wrb++ = 0xDD;
942 *wrb = 0xFF;
943
944 status = be_mbox_notify_wait(adapter);
945
Ivan Vecera29849612010-12-14 05:43:19 +0000946 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000947 return status;
948}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000949
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530950int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 struct be_mcc_wrb *wrb;
953 struct be_cmd_req_eq_create *req;
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530954 struct be_dma_mem *q_mem = &eqo->q.dma_mem;
955 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700956
Ivan Vecera29849612010-12-14 05:43:19 +0000957 if (mutex_lock_interruptible(&adapter->mbox_lock))
958 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700959
960 wrb = wrb_from_mbox(adapter);
961 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700962
Somnath Kotur106df1e2011-10-27 07:12:13 +0000963 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +0530964 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
965 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700966
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530967 /* Support for EQ_CREATEv2 available only SH-R onwards */
968 if (!(BEx_chip(adapter) || lancer_chip(adapter)))
969 ver = 2;
970
971 req->hdr.version = ver;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700972 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
973
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
975 /* 4byte eqe*/
976 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
977 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530978 __ilog2_u32(eqo->q.len / 256));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700979 be_dws_cpu_to_le(req->context, sizeof(req->context));
980
981 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
982
Sathya Perlab31c50a2009-09-17 10:30:13 -0700983 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700984 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700985 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +0530986
Sathya Perlaf2f781a2013-08-27 16:57:30 +0530987 eqo->q.id = le16_to_cpu(resp->eq_id);
988 eqo->msix_idx =
989 (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
990 eqo->q.created = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700991 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700992
Ivan Vecera29849612010-12-14 05:43:19 +0000993 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700994 return status;
995}
996
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000997/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000998int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000999 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001000{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001001 struct be_mcc_wrb *wrb;
1002 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001003 int status;
1004
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001005 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001006
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001007 wrb = wrb_from_mccq(adapter);
1008 if (!wrb) {
1009 status = -EBUSY;
1010 goto err;
1011 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001012 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013
Somnath Kotur106df1e2011-10-27 07:12:13 +00001014 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301015 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
1016 NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +00001017 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001018 if (permanent) {
1019 req->permanent = 1;
1020 } else {
Kalesh AP504fbf12014-09-19 15:47:00 +05301021 req->if_id = cpu_to_le16((u16)if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001022 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001023 req->permanent = 0;
1024 }
1025
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001026 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001027 if (!status) {
1028 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301029
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001030 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001031 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001033err:
1034 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035 return status;
1036}
1037
Sathya Perlab31c50a2009-09-17 10:30:13 -07001038/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001039int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301040 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001042 struct be_mcc_wrb *wrb;
1043 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044 int status;
1045
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 spin_lock_bh(&adapter->mcc_lock);
1047
1048 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001049 if (!wrb) {
1050 status = -EBUSY;
1051 goto err;
1052 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001053 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001054
Somnath Kotur106df1e2011-10-27 07:12:13 +00001055 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301056 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
1057 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058
Ajit Khapardef8617e02011-02-11 13:36:37 +00001059 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001060 req->if_id = cpu_to_le32(if_id);
1061 memcpy(req->mac_address, mac_addr, ETH_ALEN);
1062
Sathya Perlab31c50a2009-09-17 10:30:13 -07001063 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064 if (!status) {
1065 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301066
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067 *pmac_id = le32_to_cpu(resp->pmac_id);
1068 }
1069
Sathya Perla713d03942009-11-22 22:02:45 +00001070err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001071 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +00001072
1073 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
1074 status = -EPERM;
1075
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001076 return status;
1077}
1078
Sathya Perlab31c50a2009-09-17 10:30:13 -07001079/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001080int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001081{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001082 struct be_mcc_wrb *wrb;
1083 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001084 int status;
1085
Sathya Perla30128032011-11-10 19:17:57 +00001086 if (pmac_id == -1)
1087 return 0;
1088
Sathya Perlab31c50a2009-09-17 10:30:13 -07001089 spin_lock_bh(&adapter->mcc_lock);
1090
1091 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001092 if (!wrb) {
1093 status = -EBUSY;
1094 goto err;
1095 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001096 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001097
Somnath Kotur106df1e2011-10-27 07:12:13 +00001098 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301099 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
1100 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001101
Ajit Khapardef8617e02011-02-11 13:36:37 +00001102 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001103 req->if_id = cpu_to_le32(if_id);
1104 req->pmac_id = cpu_to_le32(pmac_id);
1105
Sathya Perlab31c50a2009-09-17 10:30:13 -07001106 status = be_mcc_notify_wait(adapter);
1107
Sathya Perla713d03942009-11-22 22:02:45 +00001108err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001109 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001110 return status;
1111}
1112
Sathya Perlab31c50a2009-09-17 10:30:13 -07001113/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001114int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301115 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001117 struct be_mcc_wrb *wrb;
1118 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001120 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001121 int status;
1122
Ivan Vecera29849612010-12-14 05:43:19 +00001123 if (mutex_lock_interruptible(&adapter->mbox_lock))
1124 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001125
1126 wrb = wrb_from_mbox(adapter);
1127 req = embedded_payload(wrb);
1128 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001129
Somnath Kotur106df1e2011-10-27 07:12:13 +00001130 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301131 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
1132 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001133
1134 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001135
1136 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001137 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301138 coalesce_wm);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001139 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301140 ctxt, no_delay);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001141 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301142 __ilog2_u32(cq->len / 256));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001143 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001144 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
1145 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001146 } else {
1147 req->hdr.version = 2;
1148 req->page_size = 1; /* 1 for 4K */
Ajit Khaparde09e83a92013-11-22 12:51:20 -06001149
1150 /* coalesce-wm field in this cmd is not relevant to Lancer.
1151 * Lancer uses COMMON_MODIFY_CQ to set this field
1152 */
1153 if (!lancer_chip(adapter))
1154 AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
1155 ctxt, coalesce_wm);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001156 AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301157 no_delay);
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001158 AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301159 __ilog2_u32(cq->len / 256));
Ajit Khapardebbdc42f2013-05-01 09:37:17 +00001160 AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301161 AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
1162 AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001163 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001164
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1166
1167 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1168
Sathya Perlab31c50a2009-09-17 10:30:13 -07001169 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001170 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -07001171 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301172
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001173 cq->id = le16_to_cpu(resp->cq_id);
1174 cq->created = true;
1175 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001176
Ivan Vecera29849612010-12-14 05:43:19 +00001177 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001178
1179 return status;
1180}
1181
1182static u32 be_encoded_q_len(int q_len)
1183{
1184 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
Kalesh AP03d28ff2014-09-19 15:46:56 +05301185
Sathya Perla5fb379e2009-06-18 00:02:59 +00001186 if (len_encoded == 16)
1187 len_encoded = 0;
1188 return len_encoded;
1189}
1190
Jingoo Han4188e7d2013-08-05 18:02:02 +09001191static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301192 struct be_queue_info *mccq,
1193 struct be_queue_info *cq)
Sathya Perla5fb379e2009-06-18 00:02:59 +00001194{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001195 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001196 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001197 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001198 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001199 int status;
1200
Ivan Vecera29849612010-12-14 05:43:19 +00001201 if (mutex_lock_interruptible(&adapter->mbox_lock))
1202 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001203
1204 wrb = wrb_from_mbox(adapter);
1205 req = embedded_payload(wrb);
1206 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001207
Somnath Kotur106df1e2011-10-27 07:12:13 +00001208 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301209 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
1210 NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001211
Ajit Khaparded4a2ac32010-03-11 01:35:59 +00001212 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301213 if (BEx_chip(adapter)) {
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001214 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1215 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301216 be_encoded_q_len(mccq->len));
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001217 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301218 } else {
1219 req->hdr.version = 1;
1220 req->cq_id = cpu_to_le16(cq->id);
1221
1222 AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
1223 be_encoded_q_len(mccq->len));
1224 AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
1225 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
1226 ctxt, cq->id);
1227 AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
1228 ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +00001229 }
1230
Vasundhara Volam21252372015-02-06 08:18:42 -05001231 /* Subscribe to Link State, Sliport Event and Group 5 Events
1232 * (bits 1, 5 and 17 set)
1233 */
1234 req->async_event_bitmap[0] =
1235 cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
1236 BIT(ASYNC_EVENT_CODE_GRP_5) |
1237 BIT(ASYNC_EVENT_CODE_QNQ) |
1238 BIT(ASYNC_EVENT_CODE_SLIPORT));
1239
Sathya Perla5fb379e2009-06-18 00:02:59 +00001240 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1241
1242 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1243
Sathya Perlab31c50a2009-09-17 10:30:13 -07001244 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +00001245 if (!status) {
1246 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301247
Sathya Perla5fb379e2009-06-18 00:02:59 +00001248 mccq->id = le16_to_cpu(resp->id);
1249 mccq->created = true;
1250 }
Ivan Vecera29849612010-12-14 05:43:19 +00001251 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001252
1253 return status;
1254}
1255
Jingoo Han4188e7d2013-08-05 18:02:02 +09001256static int be_cmd_mccq_org_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301257 struct be_queue_info *mccq,
1258 struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001259{
1260 struct be_mcc_wrb *wrb;
1261 struct be_cmd_req_mcc_create *req;
1262 struct be_dma_mem *q_mem = &mccq->dma_mem;
1263 void *ctxt;
1264 int status;
1265
1266 if (mutex_lock_interruptible(&adapter->mbox_lock))
1267 return -1;
1268
1269 wrb = wrb_from_mbox(adapter);
1270 req = embedded_payload(wrb);
1271 ctxt = &req->context;
1272
Somnath Kotur106df1e2011-10-27 07:12:13 +00001273 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301274 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
1275 NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001276
1277 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
1278
1279 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
1280 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301281 be_encoded_q_len(mccq->len));
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001282 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
1283
1284 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1285
1286 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1287
1288 status = be_mbox_notify_wait(adapter);
1289 if (!status) {
1290 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301291
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001292 mccq->id = le16_to_cpu(resp->id);
1293 mccq->created = true;
1294 }
1295
1296 mutex_unlock(&adapter->mbox_lock);
1297 return status;
1298}
1299
1300int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301301 struct be_queue_info *mccq, struct be_queue_info *cq)
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001302{
1303 int status;
1304
1305 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
Vasundhara Volam666d39c2014-01-15 13:23:31 +05301306 if (status && BEx_chip(adapter)) {
Somnath Kotur34b1ef02011-06-01 00:33:22 +00001307 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1308 "or newer to avoid conflicting priorities between NIC "
1309 "and FCoE traffic");
1310 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1311 }
1312 return status;
1313}
1314
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001315int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001316{
Sathya Perla77071332013-08-27 16:57:34 +05301317 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001318 struct be_cmd_req_eth_tx_create *req;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001319 struct be_queue_info *txq = &txo->q;
1320 struct be_queue_info *cq = &txo->cq;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001321 struct be_dma_mem *q_mem = &txq->dma_mem;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001322 int status, ver = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001323
Sathya Perla77071332013-08-27 16:57:34 +05301324 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001325 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301326 OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001327
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001328 if (lancer_chip(adapter)) {
1329 req->hdr.version = 1;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001330 } else if (BEx_chip(adapter)) {
1331 if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
1332 req->hdr.version = 2;
1333 } else { /* For SH */
1334 req->hdr.version = 2;
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001335 }
1336
Vasundhara Volam81b02652013-10-01 15:59:57 +05301337 if (req->hdr.version > 0)
1338 req->if_id = cpu_to_le16(adapter->if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001339 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1340 req->ulp_num = BE_ULP1_NUM;
1341 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001342 req->cq_id = cpu_to_le16(cq->id);
1343 req->queue_size = be_encoded_q_len(txq->len);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001344 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001345 ver = req->hdr.version;
1346
Sathya Perla77071332013-08-27 16:57:34 +05301347 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001348 if (!status) {
Sathya Perla77071332013-08-27 16:57:34 +05301349 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301350
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001351 txq->id = le16_to_cpu(resp->cid);
Vasundhara Volam94d73aa2013-04-21 23:28:14 +00001352 if (ver == 2)
1353 txo->db_offset = le32_to_cpu(resp->db_offset);
1354 else
1355 txo->db_offset = DB_TXULP1_OFFSET;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001356 txq->created = true;
1357 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001358
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001359 return status;
1360}
1361
Sathya Perla482c9e72011-06-29 23:33:17 +00001362/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001363int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301364 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
1365 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001366{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001367 struct be_mcc_wrb *wrb;
1368 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001369 struct be_dma_mem *q_mem = &rxq->dma_mem;
1370 int status;
1371
Sathya Perla482c9e72011-06-29 23:33:17 +00001372 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001373
Sathya Perla482c9e72011-06-29 23:33:17 +00001374 wrb = wrb_from_mccq(adapter);
1375 if (!wrb) {
1376 status = -EBUSY;
1377 goto err;
1378 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001379 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001380
Somnath Kotur106df1e2011-10-27 07:12:13 +00001381 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301382 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001383
1384 req->cq_id = cpu_to_le16(cq_id);
1385 req->frag_size = fls(frag_size) - 1;
1386 req->num_pages = 2;
1387 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1388 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001389 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001390 req->rss_queue = cpu_to_le32(rss);
1391
Sathya Perla482c9e72011-06-29 23:33:17 +00001392 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001393 if (!status) {
1394 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301395
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001396 rxq->id = le16_to_cpu(resp->id);
1397 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001398 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001399 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001400
Sathya Perla482c9e72011-06-29 23:33:17 +00001401err:
1402 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001403 return status;
1404}
1405
Sathya Perlab31c50a2009-09-17 10:30:13 -07001406/* Generic destroyer function for all types of queues
1407 * Uses Mbox
1408 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001409int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301410 int queue_type)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001411{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001412 struct be_mcc_wrb *wrb;
1413 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001414 u8 subsys = 0, opcode = 0;
1415 int status;
1416
Ivan Vecera29849612010-12-14 05:43:19 +00001417 if (mutex_lock_interruptible(&adapter->mbox_lock))
1418 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001419
Sathya Perlab31c50a2009-09-17 10:30:13 -07001420 wrb = wrb_from_mbox(adapter);
1421 req = embedded_payload(wrb);
1422
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001423 switch (queue_type) {
1424 case QTYPE_EQ:
1425 subsys = CMD_SUBSYSTEM_COMMON;
1426 opcode = OPCODE_COMMON_EQ_DESTROY;
1427 break;
1428 case QTYPE_CQ:
1429 subsys = CMD_SUBSYSTEM_COMMON;
1430 opcode = OPCODE_COMMON_CQ_DESTROY;
1431 break;
1432 case QTYPE_TXQ:
1433 subsys = CMD_SUBSYSTEM_ETH;
1434 opcode = OPCODE_ETH_TX_DESTROY;
1435 break;
1436 case QTYPE_RXQ:
1437 subsys = CMD_SUBSYSTEM_ETH;
1438 opcode = OPCODE_ETH_RX_DESTROY;
1439 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001440 case QTYPE_MCCQ:
1441 subsys = CMD_SUBSYSTEM_COMMON;
1442 opcode = OPCODE_COMMON_MCC_DESTROY;
1443 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001444 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001445 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001446 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001447
Somnath Kotur106df1e2011-10-27 07:12:13 +00001448 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301449 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001450 req->id = cpu_to_le16(q->id);
1451
Sathya Perlab31c50a2009-09-17 10:30:13 -07001452 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001453 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001454
Ivan Vecera29849612010-12-14 05:43:19 +00001455 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001456 return status;
1457}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001458
Sathya Perla482c9e72011-06-29 23:33:17 +00001459/* Uses MCC */
1460int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1461{
1462 struct be_mcc_wrb *wrb;
1463 struct be_cmd_req_q_destroy *req;
1464 int status;
1465
1466 spin_lock_bh(&adapter->mcc_lock);
1467
1468 wrb = wrb_from_mccq(adapter);
1469 if (!wrb) {
1470 status = -EBUSY;
1471 goto err;
1472 }
1473 req = embedded_payload(wrb);
1474
Somnath Kotur106df1e2011-10-27 07:12:13 +00001475 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301476 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001477 req->id = cpu_to_le16(q->id);
1478
1479 status = be_mcc_notify_wait(adapter);
Padmanabh Ratnakaraa790db2012-10-20 06:03:25 +00001480 q->created = false;
Sathya Perla482c9e72011-06-29 23:33:17 +00001481
1482err:
1483 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001484 return status;
1485}
1486
Sathya Perlab31c50a2009-09-17 10:30:13 -07001487/* Create an rx filtering policy configuration on an i/f
Sathya Perlabea50982013-08-27 16:57:33 +05301488 * Will use MBOX only if MCCQ has not been created.
Sathya Perlab31c50a2009-09-17 10:30:13 -07001489 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001490int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001491 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001492{
Sathya Perlabea50982013-08-27 16:57:33 +05301493 struct be_mcc_wrb wrb = {0};
Sathya Perlab31c50a2009-09-17 10:30:13 -07001494 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001495 int status;
1496
Sathya Perlabea50982013-08-27 16:57:33 +05301497 req = embedded_payload(&wrb);
Somnath Kotur106df1e2011-10-27 07:12:13 +00001498 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301499 OPCODE_COMMON_NTWK_INTERFACE_CREATE,
1500 sizeof(*req), &wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001501 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001502 req->capability_flags = cpu_to_le32(cap_flags);
1503 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001504 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001505
Sathya Perlabea50982013-08-27 16:57:33 +05301506 status = be_cmd_notify_wait(adapter, &wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001507 if (!status) {
Sathya Perlabea50982013-08-27 16:57:33 +05301508 struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301509
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001510 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perlab5bb9772013-07-23 15:25:01 +05301511
1512 /* Hack to retrieve VF's pmac-id on BE3 */
1513 if (BE3_chip(adapter) && !be_physfn(adapter))
1514 adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001515 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001516 return status;
1517}
1518
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001519/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001520int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001521{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001522 struct be_mcc_wrb *wrb;
1523 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524 int status;
1525
Sathya Perla30128032011-11-10 19:17:57 +00001526 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001527 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001528
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001529 spin_lock_bh(&adapter->mcc_lock);
1530
1531 wrb = wrb_from_mccq(adapter);
1532 if (!wrb) {
1533 status = -EBUSY;
1534 goto err;
1535 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001536 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001537
Somnath Kotur106df1e2011-10-27 07:12:13 +00001538 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301539 OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
1540 sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001541 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001542 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001543
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001544 status = be_mcc_notify_wait(adapter);
1545err:
1546 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001547 return status;
1548}
1549
1550/* Get stats is a non embedded command: the request is not embedded inside
1551 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001552 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001553 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001554int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001555{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001556 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001557 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001558 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001559
Sathya Perlab31c50a2009-09-17 10:30:13 -07001560 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001561
Sathya Perlab31c50a2009-09-17 10:30:13 -07001562 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001563 if (!wrb) {
1564 status = -EBUSY;
1565 goto err;
1566 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001567 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001568
Somnath Kotur106df1e2011-10-27 07:12:13 +00001569 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301570 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
1571 nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001572
Sathya Perlaca34fe32012-11-06 17:48:56 +00001573 /* version 1 of the cmd is not supported only by BE2 */
Ajit Khaparde61000862013-10-03 16:16:33 -05001574 if (BE2_chip(adapter))
1575 hdr->version = 0;
1576 if (BE3_chip(adapter) || lancer_chip(adapter))
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001577 hdr->version = 1;
Ajit Khaparde61000862013-10-03 16:16:33 -05001578 else
1579 hdr->version = 2;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001580
Sathya Perlab31c50a2009-09-17 10:30:13 -07001581 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001582 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001583
Sathya Perla713d03942009-11-22 22:02:45 +00001584err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001585 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001586 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001587}
1588
Selvin Xavier005d5692011-05-16 07:36:35 +00001589/* Lancer Stats */
1590int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301591 struct be_dma_mem *nonemb_cmd)
Selvin Xavier005d5692011-05-16 07:36:35 +00001592{
Selvin Xavier005d5692011-05-16 07:36:35 +00001593 struct be_mcc_wrb *wrb;
1594 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001595 int status = 0;
1596
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00001597 if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
1598 CMD_SUBSYSTEM_ETH))
1599 return -EPERM;
1600
Selvin Xavier005d5692011-05-16 07:36:35 +00001601 spin_lock_bh(&adapter->mcc_lock);
1602
1603 wrb = wrb_from_mccq(adapter);
1604 if (!wrb) {
1605 status = -EBUSY;
1606 goto err;
1607 }
1608 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001609
Somnath Kotur106df1e2011-10-27 07:12:13 +00001610 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301611 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
1612 wrb, nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001613
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001614 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001615 req->cmd_params.params.reset_stats = 0;
1616
Selvin Xavier005d5692011-05-16 07:36:35 +00001617 be_mcc_notify(adapter);
1618 adapter->stats_cmd_sent = true;
1619
1620err:
1621 spin_unlock_bh(&adapter->mcc_lock);
1622 return status;
1623}
1624
Sathya Perla323ff712012-09-28 04:39:43 +00001625static int be_mac_to_link_speed(int mac_speed)
1626{
1627 switch (mac_speed) {
1628 case PHY_LINK_SPEED_ZERO:
1629 return 0;
1630 case PHY_LINK_SPEED_10MBPS:
1631 return 10;
1632 case PHY_LINK_SPEED_100MBPS:
1633 return 100;
1634 case PHY_LINK_SPEED_1GBPS:
1635 return 1000;
1636 case PHY_LINK_SPEED_10GBPS:
1637 return 10000;
Vasundhara Volamb971f842013-08-06 09:27:15 +05301638 case PHY_LINK_SPEED_20GBPS:
1639 return 20000;
1640 case PHY_LINK_SPEED_25GBPS:
1641 return 25000;
1642 case PHY_LINK_SPEED_40GBPS:
1643 return 40000;
Sathya Perla323ff712012-09-28 04:39:43 +00001644 }
1645 return 0;
1646}
1647
1648/* Uses synchronous mcc
1649 * Returns link_speed in Mbps
1650 */
1651int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1652 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001653{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001654 struct be_mcc_wrb *wrb;
1655 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001656 int status;
1657
Sathya Perlab31c50a2009-09-17 10:30:13 -07001658 spin_lock_bh(&adapter->mcc_lock);
1659
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001660 if (link_status)
1661 *link_status = LINK_DOWN;
1662
Sathya Perlab31c50a2009-09-17 10:30:13 -07001663 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001664 if (!wrb) {
1665 status = -EBUSY;
1666 goto err;
1667 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001668 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001669
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001670 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301671 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
1672 sizeof(*req), wrb, NULL);
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001673
Sathya Perlaca34fe32012-11-06 17:48:56 +00001674 /* version 1 of the cmd is not supported only by BE2 */
1675 if (!BE2_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001676 req->hdr.version = 1;
1677
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001678 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001679
Sathya Perlab31c50a2009-09-17 10:30:13 -07001680 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001681 if (!status) {
1682 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301683
Sathya Perla323ff712012-09-28 04:39:43 +00001684 if (link_speed) {
1685 *link_speed = resp->link_speed ?
1686 le16_to_cpu(resp->link_speed) * 10 :
1687 be_mac_to_link_speed(resp->mac_speed);
1688
1689 if (!resp->logical_link_status)
1690 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001691 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001692 if (link_status)
1693 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001694 }
1695
Sathya Perla713d03942009-11-22 22:02:45 +00001696err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001697 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001698 return status;
1699}
1700
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001701/* Uses synchronous mcc */
1702int be_cmd_get_die_temperature(struct be_adapter *adapter)
1703{
1704 struct be_mcc_wrb *wrb;
1705 struct be_cmd_req_get_cntl_addnl_attribs *req;
Vasundhara Volam117affe2013-08-06 09:27:20 +05301706 int status = 0;
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001707
1708 spin_lock_bh(&adapter->mcc_lock);
1709
1710 wrb = wrb_from_mccq(adapter);
1711 if (!wrb) {
1712 status = -EBUSY;
1713 goto err;
1714 }
1715 req = embedded_payload(wrb);
1716
Somnath Kotur106df1e2011-10-27 07:12:13 +00001717 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301718 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
1719 sizeof(*req), wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001720
Somnath Kotur3de09452011-09-30 07:25:05 +00001721 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001722
1723err:
1724 spin_unlock_bh(&adapter->mcc_lock);
1725 return status;
1726}
1727
Somnath Kotur311fddc2011-03-16 21:22:43 +00001728/* Uses synchronous mcc */
1729int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1730{
1731 struct be_mcc_wrb *wrb;
1732 struct be_cmd_req_get_fat *req;
1733 int status;
1734
1735 spin_lock_bh(&adapter->mcc_lock);
1736
1737 wrb = wrb_from_mccq(adapter);
1738 if (!wrb) {
1739 status = -EBUSY;
1740 goto err;
1741 }
1742 req = embedded_payload(wrb);
1743
Somnath Kotur106df1e2011-10-27 07:12:13 +00001744 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301745 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
1746 NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001747 req->fat_operation = cpu_to_le32(QUERY_FAT);
1748 status = be_mcc_notify_wait(adapter);
1749 if (!status) {
1750 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05301751
Somnath Kotur311fddc2011-03-16 21:22:43 +00001752 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001753 *log_size = le32_to_cpu(resp->log_size) -
1754 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001755 }
1756err:
1757 spin_unlock_bh(&adapter->mcc_lock);
1758 return status;
1759}
1760
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301761int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
Somnath Kotur311fddc2011-03-16 21:22:43 +00001762{
1763 struct be_dma_mem get_fat_cmd;
1764 struct be_mcc_wrb *wrb;
1765 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001766 u32 offset = 0, total_size, buf_size,
1767 log_offset = sizeof(u32), payload_len;
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301768 int status = 0;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001769
1770 if (buf_len == 0)
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301771 return -EIO;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001772
1773 total_size = buf_len;
1774
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001775 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1776 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301777 get_fat_cmd.size,
1778 &get_fat_cmd.dma);
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001779 if (!get_fat_cmd.va) {
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001780 dev_err(&adapter->pdev->dev,
Kalesh APcd3307aa2014-09-19 15:47:02 +05301781 "Memory allocation failure while reading FAT data\n");
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301782 return -ENOMEM;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001783 }
1784
Somnath Kotur311fddc2011-03-16 21:22:43 +00001785 spin_lock_bh(&adapter->mcc_lock);
1786
Somnath Kotur311fddc2011-03-16 21:22:43 +00001787 while (total_size) {
1788 buf_size = min(total_size, (u32)60*1024);
1789 total_size -= buf_size;
1790
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001791 wrb = wrb_from_mccq(adapter);
1792 if (!wrb) {
1793 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001794 goto err;
1795 }
1796 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001797
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001798 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001799 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301800 OPCODE_COMMON_MANAGE_FAT, payload_len,
1801 wrb, &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001802
1803 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1804 req->read_log_offset = cpu_to_le32(log_offset);
1805 req->read_log_length = cpu_to_le32(buf_size);
1806 req->data_buffer_size = cpu_to_le32(buf_size);
1807
1808 status = be_mcc_notify_wait(adapter);
1809 if (!status) {
1810 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
Kalesh AP03d28ff2014-09-19 15:46:56 +05301811
Somnath Kotur311fddc2011-03-16 21:22:43 +00001812 memcpy(buf + offset,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301813 resp->data_buffer,
1814 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001815 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001816 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001817 goto err;
1818 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001819 offset += buf_size;
1820 log_offset += buf_size;
1821 }
1822err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001823 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301824 get_fat_cmd.va, get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001825 spin_unlock_bh(&adapter->mcc_lock);
Vasundhara Volamc5f156d2014-09-02 09:56:54 +05301826 return status;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001827}
1828
Sathya Perla04b71172011-09-27 13:30:27 -04001829/* Uses synchronous mcc */
Kalesh APe97e3cd2014-07-17 16:20:26 +05301830int be_cmd_get_fw_ver(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001831{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001832 struct be_mcc_wrb *wrb;
1833 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001834 int status;
1835
Sathya Perla04b71172011-09-27 13:30:27 -04001836 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001837
Sathya Perla04b71172011-09-27 13:30:27 -04001838 wrb = wrb_from_mccq(adapter);
1839 if (!wrb) {
1840 status = -EBUSY;
1841 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001842 }
1843
Sathya Perla04b71172011-09-27 13:30:27 -04001844 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001845
Somnath Kotur106df1e2011-10-27 07:12:13 +00001846 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301847 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
1848 NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001849 status = be_mcc_notify_wait(adapter);
1850 if (!status) {
1851 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
Sathya Perlaacbafeb2014-09-02 09:56:46 +05301852
Vasundhara Volam242eb472014-09-12 17:39:15 +05301853 strlcpy(adapter->fw_ver, resp->firmware_version_string,
1854 sizeof(adapter->fw_ver));
1855 strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
1856 sizeof(adapter->fw_on_flash));
Sathya Perla04b71172011-09-27 13:30:27 -04001857 }
1858err:
1859 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001860 return status;
1861}
1862
Sathya Perlab31c50a2009-09-17 10:30:13 -07001863/* set the EQ delay interval of an EQ to specified value
1864 * Uses async mcc
1865 */
Kalesh APb502ae82014-09-19 15:46:51 +05301866static int __be_cmd_modify_eqd(struct be_adapter *adapter,
1867 struct be_set_eqd *set_eqd, int num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001868{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001869 struct be_mcc_wrb *wrb;
1870 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla2632baf2013-10-01 16:00:00 +05301871 int status = 0, i;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001872
Sathya Perlab31c50a2009-09-17 10:30:13 -07001873 spin_lock_bh(&adapter->mcc_lock);
1874
1875 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001876 if (!wrb) {
1877 status = -EBUSY;
1878 goto err;
1879 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001880 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001881
Somnath Kotur106df1e2011-10-27 07:12:13 +00001882 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301883 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
1884 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001885
Sathya Perla2632baf2013-10-01 16:00:00 +05301886 req->num_eq = cpu_to_le32(num);
1887 for (i = 0; i < num; i++) {
1888 req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
1889 req->set_eqd[i].phase = 0;
1890 req->set_eqd[i].delay_multiplier =
1891 cpu_to_le32(set_eqd[i].delay_multiplier);
1892 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001893
Sathya Perlab31c50a2009-09-17 10:30:13 -07001894 be_mcc_notify(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001895err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001896 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001897 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001898}
1899
Kalesh AP93676702014-09-12 17:39:20 +05301900int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
1901 int num)
1902{
1903 int num_eqs, i = 0;
1904
1905 if (lancer_chip(adapter) && num > 8) {
1906 while (num) {
1907 num_eqs = min(num, 8);
1908 __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
1909 i += num_eqs;
1910 num -= num_eqs;
1911 }
1912 } else {
1913 __be_cmd_modify_eqd(adapter, set_eqd, num);
1914 }
1915
1916 return 0;
1917}
1918
Sathya Perlab31c50a2009-09-17 10:30:13 -07001919/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001920int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Kalesh AP4d567d92014-05-09 13:29:17 +05301921 u32 num)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001922{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001923 struct be_mcc_wrb *wrb;
1924 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001925 int status;
1926
Sathya Perlab31c50a2009-09-17 10:30:13 -07001927 spin_lock_bh(&adapter->mcc_lock);
1928
1929 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001930 if (!wrb) {
1931 status = -EBUSY;
1932 goto err;
1933 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001934 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001935
Somnath Kotur106df1e2011-10-27 07:12:13 +00001936 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301937 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
1938 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001939
1940 req->interface_id = if_id;
Ajit Khaparde012bd382013-11-18 10:44:24 -06001941 req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001942 req->num_vlan = num;
Kalesh AP4d567d92014-05-09 13:29:17 +05301943 memcpy(req->normal_vlan, vtag_array,
1944 req->num_vlan * sizeof(vtag_array[0]));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001945
Sathya Perlab31c50a2009-09-17 10:30:13 -07001946 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001947err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001948 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001949 return status;
1950}
1951
Sathya Perlaac34b742015-02-06 08:18:40 -05001952static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001953{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001954 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001955 struct be_dma_mem *mem = &adapter->rx_filter;
1956 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001957 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001958
Sathya Perla8788fdc2009-07-27 22:52:03 +00001959 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001960
Sathya Perlab31c50a2009-09-17 10:30:13 -07001961 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001962 if (!wrb) {
1963 status = -EBUSY;
1964 goto err;
1965 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001966 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001967 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05301968 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1969 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001970
Sathya Perla5b8821b2011-08-02 19:57:44 +00001971 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perlaac34b742015-02-06 08:18:40 -05001972 req->if_flags_mask = cpu_to_le32(flags);
1973 req->if_flags = (value == ON) ? req->if_flags_mask : 0;
Ajit Khaparded9d604f2013-09-27 15:17:58 -05001974
Sathya Perlaac34b742015-02-06 08:18:40 -05001975 if (flags & BE_IF_FLAGS_MULTICAST) {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001976 struct netdev_hw_addr *ha;
1977 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001978
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001979 /* Reset mcast promisc mode if already set by setting mask
1980 * and not setting flags field
1981 */
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00001982 req->if_flags_mask |=
1983 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
Sathya Perla92bf14a2013-08-27 16:57:32 +05301984 be_if_cap_flags(adapter));
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001985 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001986 netdev_for_each_mc_addr(ha, adapter->netdev)
1987 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1988 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001989
Sathya Perla0d1d5872011-08-03 05:19:27 -07001990 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001991err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001992 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001993 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001994}
1995
Sathya Perlaac34b742015-02-06 08:18:40 -05001996int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
1997{
1998 struct device *dev = &adapter->pdev->dev;
1999
2000 if ((flags & be_if_cap_flags(adapter)) != flags) {
2001 dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
2002 dev_warn(dev, "Interface is capable of 0x%x flags only\n",
2003 be_if_cap_flags(adapter));
2004 }
2005 flags &= be_if_cap_flags(adapter);
2006
2007 return __be_cmd_rx_filter(adapter, flags, value);
2008}
2009
Sathya Perlab31c50a2009-09-17 10:30:13 -07002010/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002011int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002012{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002013 struct be_mcc_wrb *wrb;
2014 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002015 int status;
2016
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002017 if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
2018 CMD_SUBSYSTEM_COMMON))
2019 return -EPERM;
2020
Sathya Perlab31c50a2009-09-17 10:30:13 -07002021 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002022
Sathya Perlab31c50a2009-09-17 10:30:13 -07002023 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002024 if (!wrb) {
2025 status = -EBUSY;
2026 goto err;
2027 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002028 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002029
Somnath Kotur106df1e2011-10-27 07:12:13 +00002030 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302031 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
2032 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002033
Suresh Reddyb29812c2014-09-12 17:39:17 +05302034 req->hdr.version = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002035 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
2036 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
2037
Sathya Perlab31c50a2009-09-17 10:30:13 -07002038 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002039
Sathya Perla713d03942009-11-22 22:02:45 +00002040err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002041 spin_unlock_bh(&adapter->mcc_lock);
Suresh Reddyb29812c2014-09-12 17:39:17 +05302042
2043 if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
2044 return -EOPNOTSUPP;
2045
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002046 return status;
2047}
2048
Sathya Perlab31c50a2009-09-17 10:30:13 -07002049/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00002050int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002051{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002052 struct be_mcc_wrb *wrb;
2053 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002054 int status;
2055
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002056 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
2057 CMD_SUBSYSTEM_COMMON))
2058 return -EPERM;
2059
Sathya Perlab31c50a2009-09-17 10:30:13 -07002060 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002061
Sathya Perlab31c50a2009-09-17 10:30:13 -07002062 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002063 if (!wrb) {
2064 status = -EBUSY;
2065 goto err;
2066 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07002067 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002068
Somnath Kotur106df1e2011-10-27 07:12:13 +00002069 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302070 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
2071 wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002072
Sathya Perlab31c50a2009-09-17 10:30:13 -07002073 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002074 if (!status) {
2075 struct be_cmd_resp_get_flow_control *resp =
2076 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302077
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002078 *tx_fc = le16_to_cpu(resp->tx_flow_control);
2079 *rx_fc = le16_to_cpu(resp->rx_flow_control);
2080 }
2081
Sathya Perla713d03942009-11-22 22:02:45 +00002082err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07002083 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002084 return status;
2085}
2086
Sathya Perlab31c50a2009-09-17 10:30:13 -07002087/* Uses mbox */
Kalesh APe97e3cd2014-07-17 16:20:26 +05302088int be_cmd_query_fw_cfg(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002089{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002090 struct be_mcc_wrb *wrb;
2091 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002092 int status;
2093
Ivan Vecera29849612010-12-14 05:43:19 +00002094 if (mutex_lock_interruptible(&adapter->mbox_lock))
2095 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002096
Sathya Perlab31c50a2009-09-17 10:30:13 -07002097 wrb = wrb_from_mbox(adapter);
2098 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002099
Somnath Kotur106df1e2011-10-27 07:12:13 +00002100 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302101 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
2102 sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002103
Sathya Perlab31c50a2009-09-17 10:30:13 -07002104 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002105 if (!status) {
2106 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302107
Kalesh APe97e3cd2014-07-17 16:20:26 +05302108 adapter->port_num = le32_to_cpu(resp->phys_port);
2109 adapter->function_mode = le32_to_cpu(resp->function_mode);
2110 adapter->function_caps = le32_to_cpu(resp->function_caps);
2111 adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
Sathya Perlaacbafeb2014-09-02 09:56:46 +05302112 dev_info(&adapter->pdev->dev,
2113 "FW config: function_mode=0x%x, function_caps=0x%x\n",
2114 adapter->function_mode, adapter->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002115 }
2116
Ivan Vecera29849612010-12-14 05:43:19 +00002117 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07002118 return status;
2119}
sarveshwarb14074ea2009-08-05 13:05:24 -07002120
Sathya Perlab31c50a2009-09-17 10:30:13 -07002121/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07002122int be_cmd_reset_function(struct be_adapter *adapter)
2123{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002124 struct be_mcc_wrb *wrb;
2125 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07002126 int status;
2127
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00002128 if (lancer_chip(adapter)) {
2129 status = lancer_wait_ready(adapter);
2130 if (!status) {
2131 iowrite32(SLI_PORT_CONTROL_IP_MASK,
2132 adapter->db + SLIPORT_CONTROL_OFFSET);
2133 status = lancer_test_and_set_rdy_state(adapter);
2134 }
2135 if (status) {
2136 dev_err(&adapter->pdev->dev,
2137 "Adapter in non recoverable error\n");
2138 }
2139 return status;
2140 }
2141
Ivan Vecera29849612010-12-14 05:43:19 +00002142 if (mutex_lock_interruptible(&adapter->mbox_lock))
2143 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07002144
Sathya Perlab31c50a2009-09-17 10:30:13 -07002145 wrb = wrb_from_mbox(adapter);
2146 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07002147
Somnath Kotur106df1e2011-10-27 07:12:13 +00002148 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302149 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
2150 NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07002151
Sathya Perlab31c50a2009-09-17 10:30:13 -07002152 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07002153
Ivan Vecera29849612010-12-14 05:43:19 +00002154 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07002155 return status;
2156}
Ajit Khaparde84517482009-09-04 03:12:16 +00002157
Suresh Reddy594ad542013-04-25 23:03:20 +00002158int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
Ben Hutchings33cb0fa2014-05-15 02:01:23 +01002159 u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
Sathya Perla3abcded2010-10-03 22:12:27 -07002160{
2161 struct be_mcc_wrb *wrb;
2162 struct be_cmd_req_rss_config *req;
Sathya Perla3abcded2010-10-03 22:12:27 -07002163 int status;
2164
Vasundhara Volamda1388d2014-01-06 13:02:23 +05302165 if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
2166 return 0;
2167
Kalesh APb51aa362014-05-09 13:29:19 +05302168 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002169
Kalesh APb51aa362014-05-09 13:29:19 +05302170 wrb = wrb_from_mccq(adapter);
2171 if (!wrb) {
2172 status = -EBUSY;
2173 goto err;
2174 }
Sathya Perla3abcded2010-10-03 22:12:27 -07002175 req = embedded_payload(wrb);
2176
Somnath Kotur106df1e2011-10-27 07:12:13 +00002177 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302178 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07002179
2180 req->if_id = cpu_to_le32(adapter->if_handle);
Suresh Reddy594ad542013-04-25 23:03:20 +00002181 req->enable_rss = cpu_to_le16(rss_hash_opts);
Sathya Perla3abcded2010-10-03 22:12:27 -07002182 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
Suresh Reddy594ad542013-04-25 23:03:20 +00002183
Kalesh APb51aa362014-05-09 13:29:19 +05302184 if (!BEx_chip(adapter))
Suresh Reddy594ad542013-04-25 23:03:20 +00002185 req->hdr.version = 1;
2186
Sathya Perla3abcded2010-10-03 22:12:27 -07002187 memcpy(req->cpu_table, rsstable, table_size);
Venkata Duvvurue2557872014-04-21 15:38:00 +05302188 memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
Sathya Perla3abcded2010-10-03 22:12:27 -07002189 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
2190
Kalesh APb51aa362014-05-09 13:29:19 +05302191 status = be_mcc_notify_wait(adapter);
2192err:
2193 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07002194 return status;
2195}
2196
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002197/* Uses sync mcc */
2198int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302199 u8 bcn, u8 sts, u8 state)
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002200{
2201 struct be_mcc_wrb *wrb;
2202 struct be_cmd_req_enable_disable_beacon *req;
2203 int status;
2204
2205 spin_lock_bh(&adapter->mcc_lock);
2206
2207 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002208 if (!wrb) {
2209 status = -EBUSY;
2210 goto err;
2211 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002212 req = embedded_payload(wrb);
2213
Somnath Kotur106df1e2011-10-27 07:12:13 +00002214 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302215 OPCODE_COMMON_ENABLE_DISABLE_BEACON,
2216 sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002217
2218 req->port_num = port_num;
2219 req->beacon_state = state;
2220 req->beacon_duration = bcn;
2221 req->status_duration = sts;
2222
2223 status = be_mcc_notify_wait(adapter);
2224
Sathya Perla713d03942009-11-22 22:02:45 +00002225err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002226 spin_unlock_bh(&adapter->mcc_lock);
2227 return status;
2228}
2229
2230/* Uses sync mcc */
2231int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
2232{
2233 struct be_mcc_wrb *wrb;
2234 struct be_cmd_req_get_beacon_state *req;
2235 int status;
2236
2237 spin_lock_bh(&adapter->mcc_lock);
2238
2239 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002240 if (!wrb) {
2241 status = -EBUSY;
2242 goto err;
2243 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002244 req = embedded_payload(wrb);
2245
Somnath Kotur106df1e2011-10-27 07:12:13 +00002246 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302247 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
2248 wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002249
2250 req->port_num = port_num;
2251
2252 status = be_mcc_notify_wait(adapter);
2253 if (!status) {
2254 struct be_cmd_resp_get_beacon_state *resp =
2255 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302256
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002257 *state = resp->beacon_state;
2258 }
2259
Sathya Perla713d03942009-11-22 22:02:45 +00002260err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07002261 spin_unlock_bh(&adapter->mcc_lock);
2262 return status;
2263}
2264
Mark Leonarde36edd92014-09-12 17:39:18 +05302265/* Uses sync mcc */
2266int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
2267 u8 page_num, u8 *data)
2268{
2269 struct be_dma_mem cmd;
2270 struct be_mcc_wrb *wrb;
2271 struct be_cmd_req_port_type *req;
2272 int status;
2273
2274 if (page_num > TR_PAGE_A2)
2275 return -EINVAL;
2276
2277 cmd.size = sizeof(struct be_cmd_resp_port_type);
2278 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
2279 if (!cmd.va) {
2280 dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
2281 return -ENOMEM;
2282 }
2283 memset(cmd.va, 0, cmd.size);
2284
2285 spin_lock_bh(&adapter->mcc_lock);
2286
2287 wrb = wrb_from_mccq(adapter);
2288 if (!wrb) {
2289 status = -EBUSY;
2290 goto err;
2291 }
2292 req = cmd.va;
2293
2294 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2295 OPCODE_COMMON_READ_TRANSRECV_DATA,
2296 cmd.size, wrb, &cmd);
2297
2298 req->port = cpu_to_le32(adapter->hba_port_num);
2299 req->page_num = cpu_to_le32(page_num);
2300 status = be_mcc_notify_wait(adapter);
2301 if (!status) {
2302 struct be_cmd_resp_port_type *resp = cmd.va;
2303
2304 memcpy(data, resp->page_data, PAGE_DATA_LEN);
2305 }
2306err:
2307 spin_unlock_bh(&adapter->mcc_lock);
2308 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2309 return status;
2310}
2311
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002312int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002313 u32 data_size, u32 data_offset,
2314 const char *obj_name, u32 *data_written,
2315 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002316{
2317 struct be_mcc_wrb *wrb;
2318 struct lancer_cmd_req_write_object *req;
2319 struct lancer_cmd_resp_write_object *resp;
2320 void *ctxt = NULL;
2321 int status;
2322
2323 spin_lock_bh(&adapter->mcc_lock);
2324 adapter->flash_status = 0;
2325
2326 wrb = wrb_from_mccq(adapter);
2327 if (!wrb) {
2328 status = -EBUSY;
2329 goto err_unlock;
2330 }
2331
2332 req = embedded_payload(wrb);
2333
Somnath Kotur106df1e2011-10-27 07:12:13 +00002334 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302335 OPCODE_COMMON_WRITE_OBJECT,
2336 sizeof(struct lancer_cmd_req_write_object), wrb,
2337 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002338
2339 ctxt = &req->context;
2340 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302341 write_length, ctxt, data_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002342
2343 if (data_size == 0)
2344 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302345 eof, ctxt, 1);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002346 else
2347 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302348 eof, ctxt, 0);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002349
2350 be_dws_cpu_to_le(ctxt, sizeof(req->context));
2351 req->write_offset = cpu_to_le32(data_offset);
Vasundhara Volam242eb472014-09-12 17:39:15 +05302352 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002353 req->descriptor_count = cpu_to_le32(1);
2354 req->buf_len = cpu_to_le32(data_size);
2355 req->addr_low = cpu_to_le32((cmd->dma +
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302356 sizeof(struct lancer_cmd_req_write_object))
2357 & 0xFFFFFFFF);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002358 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
2359 sizeof(struct lancer_cmd_req_write_object)));
2360
2361 be_mcc_notify(adapter);
2362 spin_unlock_bh(&adapter->mcc_lock);
2363
Suresh Reddy5eeff632014-01-06 13:02:24 +05302364 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
Somnath Kotur701962d2013-05-02 03:36:34 +00002365 msecs_to_jiffies(60000)))
Kalesh APfd451602014-07-17 16:20:21 +05302366 status = -ETIMEDOUT;
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002367 else
2368 status = adapter->flash_status;
2369
2370 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002371 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002372 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002373 *change_status = resp->change_status;
2374 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002375 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00002376 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00002377
2378 return status;
2379
2380err_unlock:
2381 spin_unlock_bh(&adapter->mcc_lock);
2382 return status;
2383}
2384
Ravikumar Nelavelli6809cee2014-09-12 17:39:19 +05302385int be_cmd_query_cable_type(struct be_adapter *adapter)
2386{
2387 u8 page_data[PAGE_DATA_LEN];
2388 int status;
2389
2390 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2391 page_data);
2392 if (!status) {
2393 switch (adapter->phy.interface_type) {
2394 case PHY_TYPE_QSFP:
2395 adapter->phy.cable_type =
2396 page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
2397 break;
2398 case PHY_TYPE_SFP_PLUS_10GB:
2399 adapter->phy.cable_type =
2400 page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
2401 break;
2402 default:
2403 adapter->phy.cable_type = 0;
2404 break;
2405 }
2406 }
2407 return status;
2408}
2409
Vasundhara Volam21252372015-02-06 08:18:42 -05002410int be_cmd_query_sfp_info(struct be_adapter *adapter)
2411{
2412 u8 page_data[PAGE_DATA_LEN];
2413 int status;
2414
2415 status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
2416 page_data);
2417 if (!status) {
2418 strlcpy(adapter->phy.vendor_name, page_data +
2419 SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
2420 strlcpy(adapter->phy.vendor_pn,
2421 page_data + SFP_VENDOR_PN_OFFSET,
2422 SFP_VENDOR_NAME_LEN - 1);
2423 }
2424
2425 return status;
2426}
2427
Kalesh APf0613382014-08-01 17:47:32 +05302428int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
2429{
2430 struct lancer_cmd_req_delete_object *req;
2431 struct be_mcc_wrb *wrb;
2432 int status;
2433
2434 spin_lock_bh(&adapter->mcc_lock);
2435
2436 wrb = wrb_from_mccq(adapter);
2437 if (!wrb) {
2438 status = -EBUSY;
2439 goto err;
2440 }
2441
2442 req = embedded_payload(wrb);
2443
2444 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2445 OPCODE_COMMON_DELETE_OBJECT,
2446 sizeof(*req), wrb, NULL);
2447
Vasundhara Volam242eb472014-09-12 17:39:15 +05302448 strlcpy(req->object_name, obj_name, sizeof(req->object_name));
Kalesh APf0613382014-08-01 17:47:32 +05302449
2450 status = be_mcc_notify_wait(adapter);
2451err:
2452 spin_unlock_bh(&adapter->mcc_lock);
2453 return status;
2454}
2455
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002456int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302457 u32 data_size, u32 data_offset, const char *obj_name,
2458 u32 *data_read, u32 *eof, u8 *addn_status)
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002459{
2460 struct be_mcc_wrb *wrb;
2461 struct lancer_cmd_req_read_object *req;
2462 struct lancer_cmd_resp_read_object *resp;
2463 int status;
2464
2465 spin_lock_bh(&adapter->mcc_lock);
2466
2467 wrb = wrb_from_mccq(adapter);
2468 if (!wrb) {
2469 status = -EBUSY;
2470 goto err_unlock;
2471 }
2472
2473 req = embedded_payload(wrb);
2474
2475 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302476 OPCODE_COMMON_READ_OBJECT,
2477 sizeof(struct lancer_cmd_req_read_object), wrb,
2478 NULL);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00002479
2480 req->desired_read_len = cpu_to_le32(data_size);
2481 req->read_offset = cpu_to_le32(data_offset);
2482 strcpy(req->object_name, obj_name);
2483 req->descriptor_count = cpu_to_le32(1);
2484 req->buf_len = cpu_to_le32(data_size);
2485 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2486 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2487
2488 status = be_mcc_notify_wait(adapter);
2489
2490 resp = embedded_payload(wrb);
2491 if (!status) {
2492 *data_read = le32_to_cpu(resp->actual_read_len);
2493 *eof = le32_to_cpu(resp->eof);
2494 } else {
2495 *addn_status = resp->additional_status;
2496 }
2497
2498err_unlock:
2499 spin_unlock_bh(&adapter->mcc_lock);
2500 return status;
2501}
2502
Ajit Khaparde84517482009-09-04 03:12:16 +00002503int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002504 u32 flash_type, u32 flash_opcode, u32 img_offset,
2505 u32 buf_size)
Ajit Khaparde84517482009-09-04 03:12:16 +00002506{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002507 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002508 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002509 int status;
2510
Sathya Perlab31c50a2009-09-17 10:30:13 -07002511 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002512 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002513
2514 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002515 if (!wrb) {
2516 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002517 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002518 }
2519 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002520
Somnath Kotur106df1e2011-10-27 07:12:13 +00002521 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302522 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
2523 cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002524
2525 req->params.op_type = cpu_to_le32(flash_type);
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002526 if (flash_type == OPTYPE_OFFSET_SPECIFIED)
2527 req->params.offset = cpu_to_le32(img_offset);
2528
Ajit Khaparde84517482009-09-04 03:12:16 +00002529 req->params.op_code = cpu_to_le32(flash_opcode);
2530 req->params.data_buf_size = cpu_to_le32(buf_size);
2531
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002532 be_mcc_notify(adapter);
2533 spin_unlock_bh(&adapter->mcc_lock);
2534
Suresh Reddy5eeff632014-01-06 13:02:24 +05302535 if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
2536 msecs_to_jiffies(40000)))
Kalesh APfd451602014-07-17 16:20:21 +05302537 status = -ETIMEDOUT;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002538 else
2539 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002540
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002541 return status;
2542
2543err_unlock:
2544 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002545 return status;
2546}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002547
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002548int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002549 u16 img_optype, u32 img_offset, u32 crc_offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002550{
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002551 struct be_cmd_read_flash_crc *req;
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002552 struct be_mcc_wrb *wrb;
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002553 int status;
2554
2555 spin_lock_bh(&adapter->mcc_lock);
2556
2557 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002558 if (!wrb) {
2559 status = -EBUSY;
2560 goto err;
2561 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002562 req = embedded_payload(wrb);
2563
Somnath Kotur106df1e2011-10-27 07:12:13 +00002564 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002565 OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
2566 wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002567
Vasundhara Volam70a7b522015-02-06 08:18:39 -05002568 req->params.op_type = cpu_to_le32(img_optype);
2569 if (img_optype == OPTYPE_OFFSET_SPECIFIED)
2570 req->params.offset = cpu_to_le32(img_offset + crc_offset);
2571 else
2572 req->params.offset = cpu_to_le32(crc_offset);
2573
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002574 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002575 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002576
2577 status = be_mcc_notify_wait(adapter);
2578 if (!status)
Padmanabh Ratnakarbe716442012-10-22 23:02:44 +00002579 memcpy(flashed_crc, req->crc, 4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002580
Sathya Perla713d03942009-11-22 22:02:45 +00002581err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002582 spin_unlock_bh(&adapter->mcc_lock);
2583 return status;
2584}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002585
Dan Carpenterc196b022010-05-26 04:47:39 +00002586int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302587 struct be_dma_mem *nonemb_cmd)
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002588{
2589 struct be_mcc_wrb *wrb;
2590 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002591 int status;
2592
2593 spin_lock_bh(&adapter->mcc_lock);
2594
2595 wrb = wrb_from_mccq(adapter);
2596 if (!wrb) {
2597 status = -EBUSY;
2598 goto err;
2599 }
2600 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002601
Somnath Kotur106df1e2011-10-27 07:12:13 +00002602 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302603 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
2604 wrb, nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002605 memcpy(req->magic_mac, mac, ETH_ALEN);
2606
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002607 status = be_mcc_notify_wait(adapter);
2608
2609err:
2610 spin_unlock_bh(&adapter->mcc_lock);
2611 return status;
2612}
Suresh Rff33a6e2009-12-03 16:15:52 -08002613
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002614int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2615 u8 loopback_type, u8 enable)
2616{
2617 struct be_mcc_wrb *wrb;
2618 struct be_cmd_req_set_lmode *req;
2619 int status;
2620
2621 spin_lock_bh(&adapter->mcc_lock);
2622
2623 wrb = wrb_from_mccq(adapter);
2624 if (!wrb) {
2625 status = -EBUSY;
2626 goto err;
2627 }
2628
2629 req = embedded_payload(wrb);
2630
Somnath Kotur106df1e2011-10-27 07:12:13 +00002631 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302632 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
2633 wrb, NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002634
2635 req->src_port = port_num;
2636 req->dest_port = port_num;
2637 req->loopback_type = loopback_type;
2638 req->loopback_state = enable;
2639
2640 status = be_mcc_notify_wait(adapter);
2641err:
2642 spin_unlock_bh(&adapter->mcc_lock);
2643 return status;
2644}
2645
Suresh Rff33a6e2009-12-03 16:15:52 -08002646int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302647 u32 loopback_type, u32 pkt_size, u32 num_pkts,
2648 u64 pattern)
Suresh Rff33a6e2009-12-03 16:15:52 -08002649{
2650 struct be_mcc_wrb *wrb;
2651 struct be_cmd_req_loopback_test *req;
Suresh Reddy5eeff632014-01-06 13:02:24 +05302652 struct be_cmd_resp_loopback_test *resp;
Suresh Rff33a6e2009-12-03 16:15:52 -08002653 int status;
2654
2655 spin_lock_bh(&adapter->mcc_lock);
2656
2657 wrb = wrb_from_mccq(adapter);
2658 if (!wrb) {
2659 status = -EBUSY;
2660 goto err;
2661 }
2662
2663 req = embedded_payload(wrb);
2664
Somnath Kotur106df1e2011-10-27 07:12:13 +00002665 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302666 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
2667 NULL);
Suresh Rff33a6e2009-12-03 16:15:52 -08002668
Suresh Reddy5eeff632014-01-06 13:02:24 +05302669 req->hdr.timeout = cpu_to_le32(15);
Suresh Rff33a6e2009-12-03 16:15:52 -08002670 req->pattern = cpu_to_le64(pattern);
2671 req->src_port = cpu_to_le32(port_num);
2672 req->dest_port = cpu_to_le32(port_num);
2673 req->pkt_size = cpu_to_le32(pkt_size);
2674 req->num_pkts = cpu_to_le32(num_pkts);
2675 req->loopback_type = cpu_to_le32(loopback_type);
2676
Suresh Reddy5eeff632014-01-06 13:02:24 +05302677 be_mcc_notify(adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08002678
Suresh Reddy5eeff632014-01-06 13:02:24 +05302679 spin_unlock_bh(&adapter->mcc_lock);
2680
2681 wait_for_completion(&adapter->et_cmd_compl);
2682 resp = embedded_payload(wrb);
2683 status = le32_to_cpu(resp->status);
2684
2685 return status;
Suresh Rff33a6e2009-12-03 16:15:52 -08002686err:
2687 spin_unlock_bh(&adapter->mcc_lock);
2688 return status;
2689}
2690
2691int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302692 u32 byte_cnt, struct be_dma_mem *cmd)
Suresh Rff33a6e2009-12-03 16:15:52 -08002693{
2694 struct be_mcc_wrb *wrb;
2695 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002696 int status;
2697 int i, j = 0;
2698
2699 spin_lock_bh(&adapter->mcc_lock);
2700
2701 wrb = wrb_from_mccq(adapter);
2702 if (!wrb) {
2703 status = -EBUSY;
2704 goto err;
2705 }
2706 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002707 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302708 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
2709 cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002710
2711 req->pattern = cpu_to_le64(pattern);
2712 req->byte_count = cpu_to_le32(byte_cnt);
2713 for (i = 0; i < byte_cnt; i++) {
2714 req->snd_buff[i] = (u8)(pattern >> (j*8));
2715 j++;
2716 if (j > 7)
2717 j = 0;
2718 }
2719
2720 status = be_mcc_notify_wait(adapter);
2721
2722 if (!status) {
2723 struct be_cmd_resp_ddrdma_test *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05302724
Suresh Rff33a6e2009-12-03 16:15:52 -08002725 resp = cmd->va;
2726 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
Kalesh APcd3307aa2014-09-19 15:47:02 +05302727 resp->snd_err) {
Suresh Rff33a6e2009-12-03 16:15:52 -08002728 status = -1;
2729 }
2730 }
2731
2732err:
2733 spin_unlock_bh(&adapter->mcc_lock);
2734 return status;
2735}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002736
Dan Carpenterc196b022010-05-26 04:47:39 +00002737int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302738 struct be_dma_mem *nonemb_cmd)
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002739{
2740 struct be_mcc_wrb *wrb;
2741 struct be_cmd_req_seeprom_read *req;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002742 int status;
2743
2744 spin_lock_bh(&adapter->mcc_lock);
2745
2746 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002747 if (!wrb) {
2748 status = -EBUSY;
2749 goto err;
2750 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002751 req = nonemb_cmd->va;
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002752
Somnath Kotur106df1e2011-10-27 07:12:13 +00002753 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302754 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2755 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002756
2757 status = be_mcc_notify_wait(adapter);
2758
Ajit Khapardee45ff012011-02-04 17:18:28 +00002759err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002760 spin_unlock_bh(&adapter->mcc_lock);
2761 return status;
2762}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002763
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002764int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002765{
2766 struct be_mcc_wrb *wrb;
2767 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002768 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002769 int status;
2770
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002771 if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
2772 CMD_SUBSYSTEM_COMMON))
2773 return -EPERM;
2774
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002775 spin_lock_bh(&adapter->mcc_lock);
2776
2777 wrb = wrb_from_mccq(adapter);
2778 if (!wrb) {
2779 status = -EBUSY;
2780 goto err;
2781 }
Sathya Perla306f1342011-08-02 19:57:45 +00002782 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302783 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Sathya Perla306f1342011-08-02 19:57:45 +00002784 if (!cmd.va) {
2785 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2786 status = -ENOMEM;
2787 goto err;
2788 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002789
Sathya Perla306f1342011-08-02 19:57:45 +00002790 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002791
Somnath Kotur106df1e2011-10-27 07:12:13 +00002792 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302793 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2794 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002795
2796 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002797 if (!status) {
2798 struct be_phy_info *resp_phy_info =
2799 cmd.va + sizeof(struct be_cmd_req_hdr);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302800
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002801 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2802 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002803 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002804 adapter->phy.auto_speeds_supported =
2805 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2806 adapter->phy.fixed_speeds_supported =
2807 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2808 adapter->phy.misc_params =
2809 le32_to_cpu(resp_phy_info->misc_params);
Vasundhara Volam68cb7e42013-08-06 09:27:18 +05302810
2811 if (BE2_chip(adapter)) {
2812 adapter->phy.fixed_speeds_supported =
2813 BE_SUPPORTED_SPEED_10GBPS |
2814 BE_SUPPORTED_SPEED_1GBPS;
2815 }
Sathya Perla306f1342011-08-02 19:57:45 +00002816 }
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302817 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002818err:
2819 spin_unlock_bh(&adapter->mcc_lock);
2820 return status;
2821}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002822
Lad, Prabhakarbc0ee162015-02-05 15:24:43 +00002823static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
Ajit Khapardee1d18732010-07-23 01:52:13 +00002824{
2825 struct be_mcc_wrb *wrb;
2826 struct be_cmd_req_set_qos *req;
2827 int status;
2828
2829 spin_lock_bh(&adapter->mcc_lock);
2830
2831 wrb = wrb_from_mccq(adapter);
2832 if (!wrb) {
2833 status = -EBUSY;
2834 goto err;
2835 }
2836
2837 req = embedded_payload(wrb);
2838
Somnath Kotur106df1e2011-10-27 07:12:13 +00002839 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302840 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002841
2842 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002843 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2844 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002845
2846 status = be_mcc_notify_wait(adapter);
2847
2848err:
2849 spin_unlock_bh(&adapter->mcc_lock);
2850 return status;
2851}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002852
2853int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2854{
2855 struct be_mcc_wrb *wrb;
2856 struct be_cmd_req_cntl_attribs *req;
2857 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002858 int status;
2859 int payload_len = max(sizeof(*req), sizeof(*resp));
2860 struct mgmt_controller_attrib *attribs;
2861 struct be_dma_mem attribs_cmd;
2862
Suresh Reddyd98ef502013-04-25 00:56:55 +00002863 if (mutex_lock_interruptible(&adapter->mbox_lock))
2864 return -1;
2865
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002866 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2867 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2868 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302869 &attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002870 if (!attribs_cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302871 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00002872 status = -ENOMEM;
2873 goto err;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002874 }
2875
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002876 wrb = wrb_from_mbox(adapter);
2877 if (!wrb) {
2878 status = -EBUSY;
2879 goto err;
2880 }
2881 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002882
Somnath Kotur106df1e2011-10-27 07:12:13 +00002883 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302884 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
2885 wrb, &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002886
2887 status = be_mbox_notify_wait(adapter);
2888 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002889 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002890 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2891 }
2892
2893err:
2894 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00002895 if (attribs_cmd.va)
2896 pci_free_consistent(adapter->pdev, attribs_cmd.size,
2897 attribs_cmd.va, attribs_cmd.dma);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002898 return status;
2899}
Sathya Perla2e588f82011-03-11 02:49:26 +00002900
2901/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002902int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002903{
2904 struct be_mcc_wrb *wrb;
2905 struct be_cmd_req_set_func_cap *req;
2906 int status;
2907
2908 if (mutex_lock_interruptible(&adapter->mbox_lock))
2909 return -1;
2910
2911 wrb = wrb_from_mbox(adapter);
2912 if (!wrb) {
2913 status = -EBUSY;
2914 goto err;
2915 }
2916
2917 req = embedded_payload(wrb);
2918
Somnath Kotur106df1e2011-10-27 07:12:13 +00002919 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05302920 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
2921 sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002922
2923 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2924 CAPABILITY_BE3_NATIVE_ERX_API);
2925 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2926
2927 status = be_mbox_notify_wait(adapter);
2928 if (!status) {
2929 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302930
Sathya Perla2e588f82011-03-11 02:49:26 +00002931 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2932 CAPABILITY_BE3_NATIVE_ERX_API;
Sathya Perlad3791422012-09-28 04:39:44 +00002933 if (!adapter->be3_native)
2934 dev_warn(&adapter->pdev->dev,
2935 "adapter not in advanced mode\n");
Sathya Perla2e588f82011-03-11 02:49:26 +00002936 }
2937err:
2938 mutex_unlock(&adapter->mbox_lock);
2939 return status;
2940}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002941
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002942/* Get privilege(s) for a function */
2943int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
2944 u32 domain)
2945{
2946 struct be_mcc_wrb *wrb;
2947 struct be_cmd_req_get_fn_privileges *req;
2948 int status;
2949
2950 spin_lock_bh(&adapter->mcc_lock);
2951
2952 wrb = wrb_from_mccq(adapter);
2953 if (!wrb) {
2954 status = -EBUSY;
2955 goto err;
2956 }
2957
2958 req = embedded_payload(wrb);
2959
2960 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2961 OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
2962 wrb, NULL);
2963
2964 req->hdr.domain = domain;
2965
2966 status = be_mcc_notify_wait(adapter);
2967 if (!status) {
2968 struct be_cmd_resp_get_fn_privileges *resp =
2969 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05302970
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002971 *privilege = le32_to_cpu(resp->privilege_mask);
Suresh Reddy02308d72014-01-15 13:23:36 +05302972
2973 /* In UMC mode FW does not return right privileges.
2974 * Override with correct privilege equivalent to PF.
2975 */
2976 if (BEx_chip(adapter) && be_is_mc(adapter) &&
2977 be_physfn(adapter))
2978 *privilege = MAX_PRIVILEGES;
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00002979 }
2980
2981err:
2982 spin_unlock_bh(&adapter->mcc_lock);
2983 return status;
2984}
2985
Sathya Perla04a06022013-07-23 15:25:00 +05302986/* Set privilege(s) for a function */
2987int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
2988 u32 domain)
2989{
2990 struct be_mcc_wrb *wrb;
2991 struct be_cmd_req_set_fn_privileges *req;
2992 int status;
2993
2994 spin_lock_bh(&adapter->mcc_lock);
2995
2996 wrb = wrb_from_mccq(adapter);
2997 if (!wrb) {
2998 status = -EBUSY;
2999 goto err;
3000 }
3001
3002 req = embedded_payload(wrb);
3003 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3004 OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
3005 wrb, NULL);
3006 req->hdr.domain = domain;
3007 if (lancer_chip(adapter))
3008 req->privileges_lancer = cpu_to_le32(privileges);
3009 else
3010 req->privileges = cpu_to_le32(privileges);
3011
3012 status = be_mcc_notify_wait(adapter);
3013err:
3014 spin_unlock_bh(&adapter->mcc_lock);
3015 return status;
3016}
3017
Sathya Perla5a712c12013-07-23 15:24:59 +05303018/* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
3019 * pmac_id_valid: false => pmac_id or MAC address is requested.
3020 * If pmac_id is returned, pmac_id_valid is returned as true
3021 */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003022int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303023 bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
3024 u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003025{
3026 struct be_mcc_wrb *wrb;
3027 struct be_cmd_req_get_mac_list *req;
3028 int status;
3029 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003030 struct be_dma_mem get_mac_list_cmd;
3031 int i;
3032
3033 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
3034 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
3035 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303036 get_mac_list_cmd.size,
3037 &get_mac_list_cmd.dma);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003038
3039 if (!get_mac_list_cmd.va) {
3040 dev_err(&adapter->pdev->dev,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303041 "Memory allocation failure during GET_MAC_LIST\n");
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003042 return -ENOMEM;
3043 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003044
3045 spin_lock_bh(&adapter->mcc_lock);
3046
3047 wrb = wrb_from_mccq(adapter);
3048 if (!wrb) {
3049 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003050 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003051 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003052
3053 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003054
3055 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlabf591f52013-05-08 02:05:48 +00003056 OPCODE_COMMON_GET_MAC_LIST,
3057 get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003058 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003059 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla5a712c12013-07-23 15:24:59 +05303060 if (*pmac_id_valid) {
3061 req->mac_id = cpu_to_le32(*pmac_id);
Suresh Reddyb188f092014-01-15 13:23:39 +05303062 req->iface_id = cpu_to_le16(if_handle);
Sathya Perla5a712c12013-07-23 15:24:59 +05303063 req->perm_override = 0;
3064 } else {
3065 req->perm_override = 1;
3066 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003067
3068 status = be_mcc_notify_wait(adapter);
3069 if (!status) {
3070 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003071 get_mac_list_cmd.va;
Sathya Perla5a712c12013-07-23 15:24:59 +05303072
3073 if (*pmac_id_valid) {
3074 memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
3075 ETH_ALEN);
3076 goto out;
3077 }
3078
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003079 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
3080 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003081 * or one or more true or pseudo permanant mac addresses.
3082 * If an active mac_id is present, return first active mac_id
3083 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003084 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003085 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003086 struct get_list_macaddr *mac_entry;
3087 u16 mac_addr_size;
3088 u32 mac_id;
3089
3090 mac_entry = &resp->macaddr_list[i];
3091 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
3092 /* mac_id is a 32 bit value and mac_addr size
3093 * is 6 bytes
3094 */
3095 if (mac_addr_size == sizeof(u32)) {
Sathya Perla5a712c12013-07-23 15:24:59 +05303096 *pmac_id_valid = true;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003097 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
3098 *pmac_id = le32_to_cpu(mac_id);
3099 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003100 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003101 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00003102 /* If no active mac_id found, return first mac addr */
Sathya Perla5a712c12013-07-23 15:24:59 +05303103 *pmac_id_valid = false;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003104 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303105 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003106 }
3107
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003108out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003109 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00003110 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303111 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003112 return status;
3113}
3114
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303115int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
3116 u8 *mac, u32 if_handle, bool active, u32 domain)
Sathya Perla5a712c12013-07-23 15:24:59 +05303117{
Suresh Reddyb188f092014-01-15 13:23:39 +05303118 if (!active)
3119 be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
3120 if_handle, domain);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303121 if (BEx_chip(adapter))
Sathya Perla5a712c12013-07-23 15:24:59 +05303122 return be_cmd_mac_addr_query(adapter, mac, false,
Suresh Reddyb188f092014-01-15 13:23:39 +05303123 if_handle, curr_pmac_id);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303124 else
3125 /* Fetch the MAC address using pmac_id */
3126 return be_cmd_get_mac_from_list(adapter, mac, &active,
Suresh Reddyb188f092014-01-15 13:23:39 +05303127 &curr_pmac_id,
3128 if_handle, domain);
Sathya Perla5a712c12013-07-23 15:24:59 +05303129}
3130
Sathya Perla95046b92013-07-23 15:25:02 +05303131int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
3132{
3133 int status;
3134 bool pmac_valid = false;
3135
3136 memset(mac, 0, ETH_ALEN);
3137
Sathya Perla3175d8c2013-07-23 15:25:03 +05303138 if (BEx_chip(adapter)) {
3139 if (be_physfn(adapter))
3140 status = be_cmd_mac_addr_query(adapter, mac, true, 0,
3141 0);
3142 else
3143 status = be_cmd_mac_addr_query(adapter, mac, false,
3144 adapter->if_handle, 0);
3145 } else {
Sathya Perla95046b92013-07-23 15:25:02 +05303146 status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
Suresh Reddyb188f092014-01-15 13:23:39 +05303147 NULL, adapter->if_handle, 0);
Sathya Perla3175d8c2013-07-23 15:25:03 +05303148 }
3149
Sathya Perla95046b92013-07-23 15:25:02 +05303150 return status;
3151}
3152
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003153/* Uses synchronous MCCQ */
3154int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
3155 u8 mac_count, u32 domain)
3156{
3157 struct be_mcc_wrb *wrb;
3158 struct be_cmd_req_set_mac_list *req;
3159 int status;
3160 struct be_dma_mem cmd;
3161
3162 memset(&cmd, 0, sizeof(struct be_dma_mem));
3163 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
3164 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303165 &cmd.dma, GFP_KERNEL);
Joe Perchesd0320f72013-03-14 13:07:21 +00003166 if (!cmd.va)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003167 return -ENOMEM;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003168
3169 spin_lock_bh(&adapter->mcc_lock);
3170
3171 wrb = wrb_from_mccq(adapter);
3172 if (!wrb) {
3173 status = -EBUSY;
3174 goto err;
3175 }
3176
3177 req = cmd.va;
3178 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303179 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
3180 wrb, &cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003181
3182 req->hdr.domain = domain;
3183 req->mac_count = mac_count;
3184 if (mac_count)
3185 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
3186
3187 status = be_mcc_notify_wait(adapter);
3188
3189err:
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303190 dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00003191 spin_unlock_bh(&adapter->mcc_lock);
3192 return status;
3193}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003194
Sathya Perla3175d8c2013-07-23 15:25:03 +05303195/* Wrapper to delete any active MACs and provision the new mac.
3196 * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
3197 * current list are active.
3198 */
3199int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
3200{
3201 bool active_mac = false;
3202 u8 old_mac[ETH_ALEN];
3203 u32 pmac_id;
3204 int status;
3205
3206 status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
Suresh Reddyb188f092014-01-15 13:23:39 +05303207 &pmac_id, if_id, dom);
3208
Sathya Perla3175d8c2013-07-23 15:25:03 +05303209 if (!status && active_mac)
3210 be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
3211
3212 return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
3213}
3214
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003215int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003216 u32 domain, u16 intf_id, u16 hsw_mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003217{
3218 struct be_mcc_wrb *wrb;
3219 struct be_cmd_req_set_hsw_config *req;
3220 void *ctxt;
3221 int status;
3222
3223 spin_lock_bh(&adapter->mcc_lock);
3224
3225 wrb = wrb_from_mccq(adapter);
3226 if (!wrb) {
3227 status = -EBUSY;
3228 goto err;
3229 }
3230
3231 req = embedded_payload(wrb);
3232 ctxt = &req->context;
3233
3234 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303235 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
3236 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003237
3238 req->hdr.domain = domain;
3239 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
3240 if (pvid) {
3241 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
3242 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
3243 }
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003244 if (!BEx_chip(adapter) && hsw_mode) {
3245 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
3246 ctxt, adapter->hba_port_num);
3247 AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
3248 AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
3249 ctxt, hsw_mode);
3250 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003251
3252 be_dws_cpu_to_le(req->context, sizeof(req->context));
3253 status = be_mcc_notify_wait(adapter);
3254
3255err:
3256 spin_unlock_bh(&adapter->mcc_lock);
3257 return status;
3258}
3259
3260/* Get Hyper switch config */
3261int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003262 u32 domain, u16 intf_id, u8 *mode)
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003263{
3264 struct be_mcc_wrb *wrb;
3265 struct be_cmd_req_get_hsw_config *req;
3266 void *ctxt;
3267 int status;
3268 u16 vid;
3269
3270 spin_lock_bh(&adapter->mcc_lock);
3271
3272 wrb = wrb_from_mccq(adapter);
3273 if (!wrb) {
3274 status = -EBUSY;
3275 goto err;
3276 }
3277
3278 req = embedded_payload(wrb);
3279 ctxt = &req->context;
3280
3281 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303282 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
3283 NULL);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003284
3285 req->hdr.domain = domain;
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003286 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3287 ctxt, intf_id);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003288 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003289
Vasundhara Volam2c07c1d2014-01-15 13:23:32 +05303290 if (!BEx_chip(adapter) && mode) {
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003291 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
3292 ctxt, adapter->hba_port_num);
3293 AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
3294 }
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003295 be_dws_cpu_to_le(req->context, sizeof(req->context));
3296
3297 status = be_mcc_notify_wait(adapter);
3298 if (!status) {
3299 struct be_cmd_resp_get_hsw_config *resp =
3300 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303301
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303302 be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003303 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303304 pvid, &resp->context);
Ajit Khapardea77dcb82013-08-30 15:01:16 -05003305 if (pvid)
3306 *pvid = le16_to_cpu(vid);
3307 if (mode)
3308 *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
3309 port_fwd_type, &resp->context);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00003310 }
3311
3312err:
3313 spin_unlock_bh(&adapter->mcc_lock);
3314 return status;
3315}
3316
Sathya Perlaf7062ee2015-02-06 08:18:35 -05003317static bool be_is_wol_excluded(struct be_adapter *adapter)
3318{
3319 struct pci_dev *pdev = adapter->pdev;
3320
3321 if (!be_physfn(adapter))
3322 return true;
3323
3324 switch (pdev->subsystem_device) {
3325 case OC_SUBSYS_DEVICE_ID1:
3326 case OC_SUBSYS_DEVICE_ID2:
3327 case OC_SUBSYS_DEVICE_ID3:
3328 case OC_SUBSYS_DEVICE_ID4:
3329 return true;
3330 default:
3331 return false;
3332 }
3333}
3334
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003335int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
3336{
3337 struct be_mcc_wrb *wrb;
3338 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303339 int status = 0;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003340 struct be_dma_mem cmd;
3341
Padmanabh Ratnakarf25b1192012-10-20 06:02:52 +00003342 if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
3343 CMD_SUBSYSTEM_ETH))
3344 return -EPERM;
3345
Suresh Reddy76a9e082014-01-15 13:23:40 +05303346 if (be_is_wol_excluded(adapter))
3347 return status;
3348
Suresh Reddyd98ef502013-04-25 00:56:55 +00003349 if (mutex_lock_interruptible(&adapter->mbox_lock))
3350 return -1;
3351
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003352 memset(&cmd, 0, sizeof(struct be_dma_mem));
3353 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303354 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003355 if (!cmd.va) {
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303356 dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003357 status = -ENOMEM;
3358 goto err;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003359 }
3360
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003361 wrb = wrb_from_mbox(adapter);
3362 if (!wrb) {
3363 status = -EBUSY;
3364 goto err;
3365 }
3366
3367 req = cmd.va;
3368
3369 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
3370 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
Suresh Reddy76a9e082014-01-15 13:23:40 +05303371 sizeof(*req), wrb, &cmd);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003372
3373 req->hdr.version = 1;
3374 req->query_options = BE_GET_WOL_CAP;
3375
3376 status = be_mbox_notify_wait(adapter);
3377 if (!status) {
3378 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
Kalesh AP03d28ff2014-09-19 15:46:56 +05303379
Kalesh AP504fbf12014-09-19 15:47:00 +05303380 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003381
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003382 adapter->wol_cap = resp->wol_settings;
Suresh Reddy76a9e082014-01-15 13:23:40 +05303383 if (adapter->wol_cap & BE_WOL_CAP)
3384 adapter->wol_en = true;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003385 }
3386err:
3387 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003388 if (cmd.va)
3389 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003390 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00003391
3392}
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303393
3394int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
3395{
3396 struct be_dma_mem extfat_cmd;
3397 struct be_fat_conf_params *cfgs;
3398 int status;
3399 int i, j;
3400
3401 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3402 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3403 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3404 &extfat_cmd.dma);
3405 if (!extfat_cmd.va)
3406 return -ENOMEM;
3407
3408 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3409 if (status)
3410 goto err;
3411
3412 cfgs = (struct be_fat_conf_params *)
3413 (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
3414 for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
3415 u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303416
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303417 for (j = 0; j < num_modes; j++) {
3418 if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
3419 cfgs->module[i].trace_lvl[j].dbg_lvl =
3420 cpu_to_le32(level);
3421 }
3422 }
3423
3424 status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
3425err:
3426 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3427 extfat_cmd.dma);
3428 return status;
3429}
3430
3431int be_cmd_get_fw_log_level(struct be_adapter *adapter)
3432{
3433 struct be_dma_mem extfat_cmd;
3434 struct be_fat_conf_params *cfgs;
3435 int status, j;
3436 int level = 0;
3437
3438 memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
3439 extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
3440 extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
3441 &extfat_cmd.dma);
3442
3443 if (!extfat_cmd.va) {
3444 dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
3445 __func__);
3446 goto err;
3447 }
3448
3449 status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
3450 if (!status) {
3451 cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
3452 sizeof(struct be_cmd_resp_hdr));
Kalesh AP03d28ff2014-09-19 15:46:56 +05303453
Vasundhara Volambaaa08d2014-01-15 13:23:34 +05303454 for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
3455 if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
3456 level = cfgs->module[0].trace_lvl[j].dbg_lvl;
3457 }
3458 }
3459 pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
3460 extfat_cmd.dma);
3461err:
3462 return level;
3463}
3464
Somnath Kotur941a77d2012-05-17 22:59:03 +00003465int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
3466 struct be_dma_mem *cmd)
3467{
3468 struct be_mcc_wrb *wrb;
3469 struct be_cmd_req_get_ext_fat_caps *req;
3470 int status;
3471
3472 if (mutex_lock_interruptible(&adapter->mbox_lock))
3473 return -1;
3474
3475 wrb = wrb_from_mbox(adapter);
3476 if (!wrb) {
3477 status = -EBUSY;
3478 goto err;
3479 }
3480
3481 req = cmd->va;
3482 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3483 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
3484 cmd->size, wrb, cmd);
3485 req->parameter_type = cpu_to_le32(1);
3486
3487 status = be_mbox_notify_wait(adapter);
3488err:
3489 mutex_unlock(&adapter->mbox_lock);
3490 return status;
3491}
3492
3493int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
3494 struct be_dma_mem *cmd,
3495 struct be_fat_conf_params *configs)
3496{
3497 struct be_mcc_wrb *wrb;
3498 struct be_cmd_req_set_ext_fat_caps *req;
3499 int status;
3500
3501 spin_lock_bh(&adapter->mcc_lock);
3502
3503 wrb = wrb_from_mccq(adapter);
3504 if (!wrb) {
3505 status = -EBUSY;
3506 goto err;
3507 }
3508
3509 req = cmd->va;
3510 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
3511 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3512 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
3513 cmd->size, wrb, cmd);
3514
3515 status = be_mcc_notify_wait(adapter);
3516err:
3517 spin_unlock_bh(&adapter->mcc_lock);
3518 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00003519}
Parav Pandit6a4ab662012-03-26 14:27:12 +00003520
Vasundhara Volam21252372015-02-06 08:18:42 -05003521int be_cmd_query_port_name(struct be_adapter *adapter)
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003522{
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003523 struct be_cmd_req_get_port_name *req;
Vasundhara Volam21252372015-02-06 08:18:42 -05003524 struct be_mcc_wrb *wrb;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003525 int status;
3526
Vasundhara Volam21252372015-02-06 08:18:42 -05003527 if (mutex_lock_interruptible(&adapter->mbox_lock))
3528 return -1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003529
Vasundhara Volam21252372015-02-06 08:18:42 -05003530 wrb = wrb_from_mbox(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003531 req = embedded_payload(wrb);
3532
3533 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3534 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
3535 NULL);
Vasundhara Volam21252372015-02-06 08:18:42 -05003536 if (!BEx_chip(adapter))
3537 req->hdr.version = 1;
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003538
Vasundhara Volam21252372015-02-06 08:18:42 -05003539 status = be_mbox_notify_wait(adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003540 if (!status) {
3541 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05303542
Vasundhara Volam21252372015-02-06 08:18:42 -05003543 adapter->port_name = resp->port_name[adapter->hba_port_num];
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003544 } else {
Vasundhara Volam21252372015-02-06 08:18:42 -05003545 adapter->port_name = adapter->hba_port_num + '0';
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003546 }
Vasundhara Volam21252372015-02-06 08:18:42 -05003547
3548 mutex_unlock(&adapter->mbox_lock);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00003549 return status;
3550}
3551
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303552/* Descriptor type */
3553enum {
3554 FUNC_DESC = 1,
3555 VFT_DESC = 2
3556};
3557
3558static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
3559 int desc_type)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003560{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303561 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303562 struct be_nic_res_desc *nic;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003563 int i;
3564
3565 for (i = 0; i < desc_count; i++) {
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303566 if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303567 hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
3568 nic = (struct be_nic_res_desc *)hdr;
3569 if (desc_type == FUNC_DESC ||
3570 (desc_type == VFT_DESC &&
3571 nic->flags & (1 << VFT_SHIFT)))
3572 return nic;
3573 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003574
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303575 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3576 hdr = (void *)hdr + hdr->desc_len;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003577 }
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303578 return NULL;
3579}
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003580
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303581static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
3582{
3583 return be_get_nic_desc(buf, desc_count, VFT_DESC);
3584}
3585
3586static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
3587{
3588 return be_get_nic_desc(buf, desc_count, FUNC_DESC);
3589}
3590
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303591static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
3592 u32 desc_count)
3593{
3594 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3595 struct be_pcie_res_desc *pcie;
3596 int i;
3597
3598 for (i = 0; i < desc_count; i++) {
3599 if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
3600 hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
3601 pcie = (struct be_pcie_res_desc *)hdr;
3602 if (pcie->pf_num == devfn)
3603 return pcie;
3604 }
3605
3606 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3607 hdr = (void *)hdr + hdr->desc_len;
3608 }
Wei Yang950e2952013-05-22 15:58:22 +00003609 return NULL;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003610}
3611
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303612static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
3613{
3614 struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
3615 int i;
3616
3617 for (i = 0; i < desc_count; i++) {
3618 if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
3619 return (struct be_port_res_desc *)hdr;
3620
3621 hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
3622 hdr = (void *)hdr + hdr->desc_len;
3623 }
3624 return NULL;
3625}
3626
Sathya Perla92bf14a2013-08-27 16:57:32 +05303627static void be_copy_nic_desc(struct be_resources *res,
3628 struct be_nic_res_desc *desc)
3629{
3630 res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
3631 res->max_vlans = le16_to_cpu(desc->vlan_count);
3632 res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
3633 res->max_tx_qs = le16_to_cpu(desc->txq_count);
3634 res->max_rss_qs = le16_to_cpu(desc->rssq_count);
3635 res->max_rx_qs = le16_to_cpu(desc->rq_count);
3636 res->max_evt_qs = le16_to_cpu(desc->eq_count);
3637 /* Clear flags that driver is not interested in */
3638 res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
3639 BE_IF_CAP_FLAGS_WANT;
3640 /* Need 1 RXQ as the default RXQ */
3641 if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
3642 res->max_rss_qs -= 1;
3643}
3644
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003645/* Uses Mbox */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303646int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003647{
3648 struct be_mcc_wrb *wrb;
3649 struct be_cmd_req_get_func_config *req;
3650 int status;
3651 struct be_dma_mem cmd;
3652
Suresh Reddyd98ef502013-04-25 00:56:55 +00003653 if (mutex_lock_interruptible(&adapter->mbox_lock))
3654 return -1;
3655
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003656 memset(&cmd, 0, sizeof(struct be_dma_mem));
3657 cmd.size = sizeof(struct be_cmd_resp_get_func_config);
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303658 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003659 if (!cmd.va) {
3660 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
Suresh Reddyd98ef502013-04-25 00:56:55 +00003661 status = -ENOMEM;
3662 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003663 }
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003664
3665 wrb = wrb_from_mbox(adapter);
3666 if (!wrb) {
3667 status = -EBUSY;
3668 goto err;
3669 }
3670
3671 req = cmd.va;
3672
3673 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3674 OPCODE_COMMON_GET_FUNC_CONFIG,
3675 cmd.size, wrb, &cmd);
3676
Kalesh AP28710c52013-04-28 22:21:13 +00003677 if (skyhawk_chip(adapter))
3678 req->hdr.version = 1;
3679
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003680 status = be_mbox_notify_wait(adapter);
3681 if (!status) {
3682 struct be_cmd_resp_get_func_config *resp = cmd.va;
3683 u32 desc_count = le32_to_cpu(resp->desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303684 struct be_nic_res_desc *desc;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003685
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303686 desc = be_get_func_nic_desc(resp->func_param, desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003687 if (!desc) {
3688 status = -EINVAL;
3689 goto err;
3690 }
3691
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003692 adapter->pf_number = desc->pf_num;
Sathya Perla92bf14a2013-08-27 16:57:32 +05303693 be_copy_nic_desc(res, desc);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003694 }
3695err:
3696 mutex_unlock(&adapter->mbox_lock);
Suresh Reddyd98ef502013-04-25 00:56:55 +00003697 if (cmd.va)
3698 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003699 return status;
3700}
3701
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303702/* Will use MBOX only if MCCQ has not been created */
Sathya Perla92bf14a2013-08-27 16:57:32 +05303703int be_cmd_get_profile_config(struct be_adapter *adapter,
3704 struct be_resources *res, u8 domain)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003705{
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303706 struct be_cmd_resp_get_profile_config *resp;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303707 struct be_cmd_req_get_profile_config *req;
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303708 struct be_nic_res_desc *vf_res;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303709 struct be_pcie_res_desc *pcie;
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303710 struct be_port_res_desc *port;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303711 struct be_nic_res_desc *nic;
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303712 struct be_mcc_wrb wrb = {0};
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003713 struct be_dma_mem cmd;
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303714 u32 desc_count;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003715 int status;
3716
3717 memset(&cmd, 0, sizeof(struct be_dma_mem));
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303718 cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
3719 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3720 if (!cmd.va)
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003721 return -ENOMEM;
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003722
Vasundhara Volamba48c0c2014-06-30 13:01:30 +05303723 req = cmd.va;
3724 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3725 OPCODE_COMMON_GET_PROFILE_CONFIG,
3726 cmd.size, &wrb, &cmd);
3727
3728 req->hdr.domain = domain;
3729 if (!lancer_chip(adapter))
3730 req->hdr.version = 1;
3731 req->type = ACTIVE_PROFILE_TYPE;
3732
3733 status = be_cmd_notify_wait(adapter, &wrb);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303734 if (status)
3735 goto err;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003736
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303737 resp = cmd.va;
3738 desc_count = le32_to_cpu(resp->desc_count);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003739
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05303740 pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
3741 desc_count);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303742 if (pcie)
Sathya Perla92bf14a2013-08-27 16:57:32 +05303743 res->max_vfs = le16_to_cpu(pcie->num_vfs);
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303744
Vasundhara Volamf93f1602014-02-12 16:09:25 +05303745 port = be_get_port_desc(resp->func_param, desc_count);
3746 if (port)
3747 adapter->mc_type = port->mc_type;
3748
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303749 nic = be_get_func_nic_desc(resp->func_param, desc_count);
Sathya Perla92bf14a2013-08-27 16:57:32 +05303750 if (nic)
3751 be_copy_nic_desc(res, nic);
3752
Vasundhara Volam10cccf62014-06-30 13:01:31 +05303753 vf_res = be_get_vft_desc(resp->func_param, desc_count);
3754 if (vf_res)
3755 res->vf_if_cap_flags = vf_res->cap_flags;
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003756err:
Vasundhara Volama05f99d2013-04-21 23:28:17 +00003757 if (cmd.va)
Vasundhara Volam150d58c2013-08-27 16:57:31 +05303758 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakarabb93952012-10-20 06:01:41 +00003759 return status;
3760}
3761
Vasundhara Volambec84e62014-06-30 13:01:32 +05303762/* Will use MBOX only if MCCQ has not been created */
3763static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
3764 int size, int count, u8 version, u8 domain)
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003765{
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003766 struct be_cmd_req_set_profile_config *req;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303767 struct be_mcc_wrb wrb = {0};
3768 struct be_dma_mem cmd;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003769 int status;
3770
Vasundhara Volambec84e62014-06-30 13:01:32 +05303771 memset(&cmd, 0, sizeof(struct be_dma_mem));
3772 cmd.size = sizeof(struct be_cmd_req_set_profile_config);
3773 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
3774 if (!cmd.va)
3775 return -ENOMEM;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003776
Vasundhara Volambec84e62014-06-30 13:01:32 +05303777 req = cmd.va;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003778 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303779 OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
3780 &wrb, &cmd);
Sathya Perlaa4018012014-03-27 10:46:18 +05303781 req->hdr.version = version;
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003782 req->hdr.domain = domain;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303783 req->desc_count = cpu_to_le32(count);
Sathya Perlaa4018012014-03-27 10:46:18 +05303784 memcpy(req->desc, desc, size);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003785
Vasundhara Volambec84e62014-06-30 13:01:32 +05303786 status = be_cmd_notify_wait(adapter, &wrb);
3787
3788 if (cmd.va)
3789 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
Padmanabh Ratnakard5c18472012-10-20 06:01:53 +00003790 return status;
3791}
3792
Sathya Perlaa4018012014-03-27 10:46:18 +05303793/* Mark all fields invalid */
Vasundhara Volambec84e62014-06-30 13:01:32 +05303794static void be_reset_nic_desc(struct be_nic_res_desc *nic)
Sathya Perlaa4018012014-03-27 10:46:18 +05303795{
3796 memset(nic, 0, sizeof(*nic));
3797 nic->unicast_mac_count = 0xFFFF;
3798 nic->mcc_count = 0xFFFF;
3799 nic->vlan_count = 0xFFFF;
3800 nic->mcast_mac_count = 0xFFFF;
3801 nic->txq_count = 0xFFFF;
3802 nic->rq_count = 0xFFFF;
3803 nic->rssq_count = 0xFFFF;
3804 nic->lro_count = 0xFFFF;
3805 nic->cq_count = 0xFFFF;
3806 nic->toe_conn_count = 0xFFFF;
3807 nic->eq_count = 0xFFFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303808 nic->iface_count = 0xFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303809 nic->link_param = 0xFF;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303810 nic->channel_id_param = cpu_to_le16(0xF000);
Sathya Perlaa4018012014-03-27 10:46:18 +05303811 nic->acpi_params = 0xFF;
3812 nic->wol_param = 0x0F;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303813 nic->tunnel_iface_count = 0xFFFF;
3814 nic->direct_tenant_iface_count = 0xFFFF;
Vasundhara Volambec84e62014-06-30 13:01:32 +05303815 nic->bw_min = 0xFFFFFFFF;
Sathya Perlaa4018012014-03-27 10:46:18 +05303816 nic->bw_max = 0xFFFFFFFF;
3817}
3818
Vasundhara Volambec84e62014-06-30 13:01:32 +05303819/* Mark all fields invalid */
3820static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
3821{
3822 memset(pcie, 0, sizeof(*pcie));
3823 pcie->sriov_state = 0xFF;
3824 pcie->pf_state = 0xFF;
3825 pcie->pf_type = 0xFF;
3826 pcie->num_vfs = 0xFFFF;
3827}
3828
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303829int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
3830 u8 domain)
Sathya Perlaa4018012014-03-27 10:46:18 +05303831{
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303832 struct be_nic_res_desc nic_desc;
3833 u32 bw_percent;
3834 u16 version = 0;
Sathya Perlaa4018012014-03-27 10:46:18 +05303835
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303836 if (BE3_chip(adapter))
3837 return be_cmd_set_qos(adapter, max_rate / 10, domain);
3838
3839 be_reset_nic_desc(&nic_desc);
3840 nic_desc.pf_num = adapter->pf_number;
3841 nic_desc.vf_num = domain;
Kalesh AP58bdeaa2015-01-20 03:51:49 -05003842 nic_desc.bw_min = 0;
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303843 if (lancer_chip(adapter)) {
Sathya Perlaa4018012014-03-27 10:46:18 +05303844 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
3845 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
3846 nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
3847 (1 << NOSV_SHIFT);
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303848 nic_desc.bw_max = cpu_to_le32(max_rate / 10);
Sathya Perlaa4018012014-03-27 10:46:18 +05303849 } else {
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303850 version = 1;
3851 nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3852 nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3853 nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3854 bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
3855 nic_desc.bw_max = cpu_to_le32(bw_percent);
Sathya Perlaa4018012014-03-27 10:46:18 +05303856 }
Ravikumar Nelavelli0f77ba72014-05-30 19:06:24 +05303857
3858 return be_cmd_set_profile_config(adapter, &nic_desc,
3859 nic_desc.hdr.desc_len,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303860 1, version, domain);
3861}
3862
3863int be_cmd_set_sriov_config(struct be_adapter *adapter,
3864 struct be_resources res, u16 num_vfs)
3865{
3866 struct {
3867 struct be_pcie_res_desc pcie;
3868 struct be_nic_res_desc nic_vft;
3869 } __packed desc;
3870 u16 vf_q_count;
3871
3872 if (BEx_chip(adapter) || lancer_chip(adapter))
3873 return 0;
3874
3875 /* PF PCIE descriptor */
3876 be_reset_pcie_desc(&desc.pcie);
3877 desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
3878 desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3879 desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3880 desc.pcie.pf_num = adapter->pdev->devfn;
3881 desc.pcie.sriov_state = num_vfs ? 1 : 0;
3882 desc.pcie.num_vfs = cpu_to_le16(num_vfs);
3883
3884 /* VF NIC Template descriptor */
3885 be_reset_nic_desc(&desc.nic_vft);
3886 desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
3887 desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3888 desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
3889 (1 << NOSV_SHIFT);
3890 desc.nic_vft.pf_num = adapter->pdev->devfn;
3891 desc.nic_vft.vf_num = 0;
3892
3893 if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
3894 /* If number of VFs requested is 8 less than max supported,
3895 * assign 8 queue pairs to the PF and divide the remaining
3896 * resources evenly among the VFs
3897 */
3898 if (num_vfs < (be_max_vfs(adapter) - 8))
3899 vf_q_count = (res.max_rss_qs - 8) / num_vfs;
3900 else
3901 vf_q_count = res.max_rss_qs / num_vfs;
3902
3903 desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
3904 desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
3905 desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
3906 desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
3907 } else {
3908 desc.nic_vft.txq_count = cpu_to_le16(1);
3909 desc.nic_vft.rq_count = cpu_to_le16(1);
3910 desc.nic_vft.rssq_count = cpu_to_le16(0);
3911 /* One CQ for each TX, RX and MCCQ */
3912 desc.nic_vft.cq_count = cpu_to_le16(3);
3913 }
3914
3915 return be_cmd_set_profile_config(adapter, &desc,
3916 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303917}
3918
3919int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
3920{
3921 struct be_mcc_wrb *wrb;
3922 struct be_cmd_req_manage_iface_filters *req;
3923 int status;
3924
3925 if (iface == 0xFFFFFFFF)
3926 return -1;
3927
3928 spin_lock_bh(&adapter->mcc_lock);
3929
3930 wrb = wrb_from_mccq(adapter);
3931 if (!wrb) {
3932 status = -EBUSY;
3933 goto err;
3934 }
3935 req = embedded_payload(wrb);
3936
3937 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3938 OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
3939 wrb, NULL);
3940 req->op = op;
3941 req->target_iface_id = cpu_to_le32(iface);
3942
3943 status = be_mcc_notify_wait(adapter);
3944err:
3945 spin_unlock_bh(&adapter->mcc_lock);
3946 return status;
3947}
3948
3949int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
3950{
3951 struct be_port_res_desc port_desc;
3952
3953 memset(&port_desc, 0, sizeof(port_desc));
3954 port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
3955 port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
3956 port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
3957 port_desc.link_num = adapter->hba_port_num;
3958 if (port) {
3959 port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
3960 (1 << RCVID_SHIFT);
3961 port_desc.nv_port = swab16(port);
3962 } else {
3963 port_desc.nv_flags = NV_TYPE_DISABLED;
3964 port_desc.nv_port = 0;
3965 }
3966
3967 return be_cmd_set_profile_config(adapter, &port_desc,
Vasundhara Volambec84e62014-06-30 13:01:32 +05303968 RESOURCE_DESC_SIZE_V1, 1, 1, 0);
Sathya Perlaa4018012014-03-27 10:46:18 +05303969}
3970
Sathya Perla4c876612013-02-03 20:30:11 +00003971int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
3972 int vf_num)
3973{
3974 struct be_mcc_wrb *wrb;
3975 struct be_cmd_req_get_iface_list *req;
3976 struct be_cmd_resp_get_iface_list *resp;
3977 int status;
3978
3979 spin_lock_bh(&adapter->mcc_lock);
3980
3981 wrb = wrb_from_mccq(adapter);
3982 if (!wrb) {
3983 status = -EBUSY;
3984 goto err;
3985 }
3986 req = embedded_payload(wrb);
3987
3988 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
3989 OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
3990 wrb, NULL);
3991 req->hdr.domain = vf_num + 1;
3992
3993 status = be_mcc_notify_wait(adapter);
3994 if (!status) {
3995 resp = (struct be_cmd_resp_get_iface_list *)req;
3996 vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
3997 }
3998
3999err:
4000 spin_unlock_bh(&adapter->mcc_lock);
4001 return status;
4002}
4003
Somnath Kotur5c510812013-05-30 02:52:23 +00004004static int lancer_wait_idle(struct be_adapter *adapter)
4005{
4006#define SLIPORT_IDLE_TIMEOUT 30
4007 u32 reg_val;
4008 int status = 0, i;
4009
4010 for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
4011 reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
4012 if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
4013 break;
4014
4015 ssleep(1);
4016 }
4017
4018 if (i == SLIPORT_IDLE_TIMEOUT)
4019 status = -1;
4020
4021 return status;
4022}
4023
4024int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
4025{
4026 int status = 0;
4027
4028 status = lancer_wait_idle(adapter);
4029 if (status)
4030 return status;
4031
4032 iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
4033
4034 return status;
4035}
4036
4037/* Routine to check whether dump image is present or not */
4038bool dump_present(struct be_adapter *adapter)
4039{
4040 u32 sliport_status = 0;
4041
4042 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
4043 return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
4044}
4045
4046int lancer_initiate_dump(struct be_adapter *adapter)
4047{
Kalesh APf0613382014-08-01 17:47:32 +05304048 struct device *dev = &adapter->pdev->dev;
Somnath Kotur5c510812013-05-30 02:52:23 +00004049 int status;
4050
Kalesh APf0613382014-08-01 17:47:32 +05304051 if (dump_present(adapter)) {
4052 dev_info(dev, "Previous dump not cleared, not forcing dump\n");
4053 return -EEXIST;
4054 }
4055
Somnath Kotur5c510812013-05-30 02:52:23 +00004056 /* give firmware reset and diagnostic dump */
4057 status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
4058 PHYSDEV_CONTROL_DD_MASK);
4059 if (status < 0) {
Kalesh APf0613382014-08-01 17:47:32 +05304060 dev_err(dev, "FW reset failed\n");
Somnath Kotur5c510812013-05-30 02:52:23 +00004061 return status;
4062 }
4063
4064 status = lancer_wait_idle(adapter);
4065 if (status)
4066 return status;
4067
4068 if (!dump_present(adapter)) {
Kalesh APf0613382014-08-01 17:47:32 +05304069 dev_err(dev, "FW dump not generated\n");
4070 return -EIO;
Somnath Kotur5c510812013-05-30 02:52:23 +00004071 }
4072
4073 return 0;
4074}
4075
Kalesh APf0613382014-08-01 17:47:32 +05304076int lancer_delete_dump(struct be_adapter *adapter)
4077{
4078 int status;
4079
4080 status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
4081 return be_cmd_status(status);
4082}
4083
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004084/* Uses sync mcc */
4085int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
4086{
4087 struct be_mcc_wrb *wrb;
4088 struct be_cmd_enable_disable_vf *req;
4089 int status;
4090
Vasundhara Volam05998632013-10-01 15:59:59 +05304091 if (BEx_chip(adapter))
Padmanabh Ratnakardcf7ebb2012-10-20 06:03:49 +00004092 return 0;
4093
4094 spin_lock_bh(&adapter->mcc_lock);
4095
4096 wrb = wrb_from_mccq(adapter);
4097 if (!wrb) {
4098 status = -EBUSY;
4099 goto err;
4100 }
4101
4102 req = embedded_payload(wrb);
4103
4104 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4105 OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
4106 wrb, NULL);
4107
4108 req->hdr.domain = domain;
4109 req->enable = 1;
4110 status = be_mcc_notify_wait(adapter);
4111err:
4112 spin_unlock_bh(&adapter->mcc_lock);
4113 return status;
4114}
4115
Somnath Kotur68c45a22013-03-14 02:42:07 +00004116int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
4117{
4118 struct be_mcc_wrb *wrb;
4119 struct be_cmd_req_intr_set *req;
4120 int status;
4121
4122 if (mutex_lock_interruptible(&adapter->mbox_lock))
4123 return -1;
4124
4125 wrb = wrb_from_mbox(adapter);
4126
4127 req = embedded_payload(wrb);
4128
4129 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4130 OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
4131 wrb, NULL);
4132
4133 req->intr_enabled = intr_enable;
4134
4135 status = be_mbox_notify_wait(adapter);
4136
4137 mutex_unlock(&adapter->mbox_lock);
4138 return status;
4139}
4140
Vasundhara Volam542963b2014-01-15 13:23:33 +05304141/* Uses MBOX */
4142int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
4143{
4144 struct be_cmd_req_get_active_profile *req;
4145 struct be_mcc_wrb *wrb;
4146 int status;
4147
4148 if (mutex_lock_interruptible(&adapter->mbox_lock))
4149 return -1;
4150
4151 wrb = wrb_from_mbox(adapter);
4152 if (!wrb) {
4153 status = -EBUSY;
4154 goto err;
4155 }
4156
4157 req = embedded_payload(wrb);
4158
4159 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4160 OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
4161 wrb, NULL);
4162
4163 status = be_mbox_notify_wait(adapter);
4164 if (!status) {
4165 struct be_cmd_resp_get_active_profile *resp =
4166 embedded_payload(wrb);
Kalesh AP03d28ff2014-09-19 15:46:56 +05304167
Vasundhara Volam542963b2014-01-15 13:23:33 +05304168 *profile_id = le16_to_cpu(resp->active_profile_id);
4169 }
4170
4171err:
4172 mutex_unlock(&adapter->mbox_lock);
4173 return status;
4174}
4175
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304176int be_cmd_set_logical_link_config(struct be_adapter *adapter,
4177 int link_state, u8 domain)
4178{
4179 struct be_mcc_wrb *wrb;
4180 struct be_cmd_req_set_ll_link *req;
4181 int status;
4182
4183 if (BEx_chip(adapter) || lancer_chip(adapter))
Kalesh AP18fd6022015-01-20 03:51:45 -05004184 return -EOPNOTSUPP;
Suresh Reddybdce2ad2014-03-11 18:53:04 +05304185
4186 spin_lock_bh(&adapter->mcc_lock);
4187
4188 wrb = wrb_from_mccq(adapter);
4189 if (!wrb) {
4190 status = -EBUSY;
4191 goto err;
4192 }
4193
4194 req = embedded_payload(wrb);
4195
4196 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
4197 OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
4198 sizeof(*req), wrb, NULL);
4199
4200 req->hdr.version = 1;
4201 req->hdr.domain = domain;
4202
4203 if (link_state == IFLA_VF_LINK_STATE_ENABLE)
4204 req->link_config |= 1;
4205
4206 if (link_state == IFLA_VF_LINK_STATE_AUTO)
4207 req->link_config |= 1 << PLINK_TRACK_SHIFT;
4208
4209 status = be_mcc_notify_wait(adapter);
4210err:
4211 spin_unlock_bh(&adapter->mcc_lock);
4212 return status;
4213}
4214
Parav Pandit6a4ab662012-03-26 14:27:12 +00004215int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
Sathya Perlaa2cc4e02014-05-09 13:29:14 +05304216 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
Parav Pandit6a4ab662012-03-26 14:27:12 +00004217{
4218 struct be_adapter *adapter = netdev_priv(netdev_handle);
4219 struct be_mcc_wrb *wrb;
Kalesh AP504fbf12014-09-19 15:47:00 +05304220 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
Parav Pandit6a4ab662012-03-26 14:27:12 +00004221 struct be_cmd_req_hdr *req;
4222 struct be_cmd_resp_hdr *resp;
4223 int status;
4224
4225 spin_lock_bh(&adapter->mcc_lock);
4226
4227 wrb = wrb_from_mccq(adapter);
4228 if (!wrb) {
4229 status = -EBUSY;
4230 goto err;
4231 }
4232 req = embedded_payload(wrb);
4233 resp = embedded_payload(wrb);
4234
4235 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
4236 hdr->opcode, wrb_payload_size, wrb, NULL);
4237 memcpy(req, wrb_payload, wrb_payload_size);
4238 be_dws_cpu_to_le(req, wrb_payload_size);
4239
4240 status = be_mcc_notify_wait(adapter);
4241 if (cmd_status)
4242 *cmd_status = (status & 0xffff);
4243 if (ext_status)
4244 *ext_status = 0;
4245 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
4246 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
4247err:
4248 spin_unlock_bh(&adapter->mcc_lock);
4249 return status;
4250}
4251EXPORT_SYMBOL(be_roce_mcc_cmd);