blob: 7877b163b5b960411f02634c7fd06f5ccf4d3ee7 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Chris Wilson6b383a72010-09-13 13:54:26 +010079static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnesf1f644d2013-06-27 00:39:25 +030081static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
82 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030083static void ironlake_pch_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030085
Damien Lespiaue7457a92013-08-08 22:28:59 +010086static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
87 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080088static int intel_framebuffer_init(struct drm_device *dev,
89 struct intel_framebuffer *ifb,
90 struct drm_mode_fb_cmd2 *mode_cmd,
91 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020092static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
93static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070095 struct intel_link_m_n *m_n,
96 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020097static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020098static void haswell_set_pipeconf(struct drm_crtc *crtc);
99static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200100static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300101static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100102
Dave Airlie0e32b392014-05-02 14:02:48 +1000103static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
104{
105 if (!connector->mst_port)
106 return connector->encoder;
107 else
108 return &connector->mst_port->mst_encoders[pipe]->base;
109}
110
Jesse Barnes79e53942008-11-07 14:24:08 -0800111typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400112 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800113} intel_range_t;
114
115typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400116 int dot_limit;
117 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800118} intel_p2_t;
119
Ma Lingd4906092009-03-18 20:13:27 +0800120typedef struct intel_limit intel_limit_t;
121struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400122 intel_range_t dot, vco, n, m, m1, m2, p, p1;
123 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800124};
Jesse Barnes79e53942008-11-07 14:24:08 -0800125
Daniel Vetterd2acd212012-10-20 20:57:43 +0200126int
127intel_pch_rawclk(struct drm_device *dev)
128{
129 struct drm_i915_private *dev_priv = dev->dev_private;
130
131 WARN_ON(!HAS_PCH_SPLIT(dev));
132
133 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
134}
135
Chris Wilson021357a2010-09-07 20:54:59 +0100136static inline u32 /* units of 100MHz */
137intel_fdi_link_freq(struct drm_device *dev)
138{
Chris Wilson8b99e682010-10-13 09:59:17 +0100139 if (IS_GEN5(dev)) {
140 struct drm_i915_private *dev_priv = dev->dev_private;
141 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
142 } else
143 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100144}
145
Daniel Vetter5d536e22013-07-06 12:52:06 +0200146static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200148 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200149 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .m = { .min = 96, .max = 140 },
151 .m1 = { .min = 18, .max = 26 },
152 .m2 = { .min = 6, .max = 16 },
153 .p = { .min = 4, .max = 128 },
154 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 165000,
156 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Daniel Vetter5d536e22013-07-06 12:52:06 +0200159static const intel_limit_t intel_limits_i8xx_dvo = {
160 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200161 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200162 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200163 .m = { .min = 96, .max = 140 },
164 .m1 = { .min = 18, .max = 26 },
165 .m2 = { .min = 6, .max = 16 },
166 .p = { .min = 4, .max = 128 },
167 .p1 = { .min = 2, .max = 33 },
168 .p2 = { .dot_limit = 165000,
169 .p2_slow = 4, .p2_fast = 4 },
170};
171
Keith Packarde4b36692009-06-05 19:22:17 -0700172static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200174 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200175 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .m = { .min = 96, .max = 140 },
177 .m1 = { .min = 18, .max = 26 },
178 .m2 = { .min = 6, .max = 16 },
179 .p = { .min = 4, .max = 128 },
180 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
Eric Anholt273e27c2011-03-30 13:01:10 -0700184
Keith Packarde4b36692009-06-05 19:22:17 -0700185static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400186 .dot = { .min = 20000, .max = 400000 },
187 .vco = { .min = 1400000, .max = 2800000 },
188 .n = { .min = 1, .max = 6 },
189 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100190 .m1 = { .min = 8, .max = 18 },
191 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400192 .p = { .min = 5, .max = 80 },
193 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700194 .p2 = { .dot_limit = 200000,
195 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700196};
197
198static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400199 .dot = { .min = 20000, .max = 400000 },
200 .vco = { .min = 1400000, .max = 2800000 },
201 .n = { .min = 1, .max = 6 },
202 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100203 .m1 = { .min = 8, .max = 18 },
204 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400205 .p = { .min = 7, .max = 98 },
206 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .p2 = { .dot_limit = 112000,
208 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700209};
210
Eric Anholt273e27c2011-03-30 13:01:10 -0700211
Keith Packarde4b36692009-06-05 19:22:17 -0700212static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700213 .dot = { .min = 25000, .max = 270000 },
214 .vco = { .min = 1750000, .max = 3500000},
215 .n = { .min = 1, .max = 4 },
216 .m = { .min = 104, .max = 138 },
217 .m1 = { .min = 17, .max = 23 },
218 .m2 = { .min = 5, .max = 11 },
219 .p = { .min = 10, .max = 30 },
220 .p1 = { .min = 1, .max = 3},
221 .p2 = { .dot_limit = 270000,
222 .p2_slow = 10,
223 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Keith Packarde4b36692009-06-05 19:22:17 -0700225};
226
227static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700228 .dot = { .min = 22000, .max = 400000 },
229 .vco = { .min = 1750000, .max = 3500000},
230 .n = { .min = 1, .max = 4 },
231 .m = { .min = 104, .max = 138 },
232 .m1 = { .min = 16, .max = 23 },
233 .m2 = { .min = 5, .max = 11 },
234 .p = { .min = 5, .max = 80 },
235 .p1 = { .min = 1, .max = 8},
236 .p2 = { .dot_limit = 165000,
237 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700238};
239
240static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700241 .dot = { .min = 20000, .max = 115000 },
242 .vco = { .min = 1750000, .max = 3500000 },
243 .n = { .min = 1, .max = 3 },
244 .m = { .min = 104, .max = 138 },
245 .m1 = { .min = 17, .max = 23 },
246 .m2 = { .min = 5, .max = 11 },
247 .p = { .min = 28, .max = 112 },
248 .p1 = { .min = 2, .max = 8 },
249 .p2 = { .dot_limit = 0,
250 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800251 },
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
254static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 80000, .max = 224000 },
256 .vco = { .min = 1750000, .max = 3500000 },
257 .n = { .min = 1, .max = 3 },
258 .m = { .min = 104, .max = 138 },
259 .m1 = { .min = 17, .max = 23 },
260 .m2 = { .min = 5, .max = 11 },
261 .p = { .min = 14, .max = 42 },
262 .p1 = { .min = 2, .max = 6 },
263 .p2 = { .dot_limit = 0,
264 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800265 },
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500268static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .dot = { .min = 20000, .max = 400000},
270 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .n = { .min = 3, .max = 6 },
273 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .m1 = { .min = 0, .max = 0 },
276 .m2 = { .min = 0, .max = 254 },
277 .p = { .min = 5, .max = 80 },
278 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .p2 = { .dot_limit = 200000,
280 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700281};
282
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500283static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400284 .dot = { .min = 20000, .max = 400000 },
285 .vco = { .min = 1700000, .max = 3500000 },
286 .n = { .min = 3, .max = 6 },
287 .m = { .min = 2, .max = 256 },
288 .m1 = { .min = 0, .max = 0 },
289 .m2 = { .min = 0, .max = 254 },
290 .p = { .min = 7, .max = 112 },
291 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700292 .p2 = { .dot_limit = 112000,
293 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700294};
295
Eric Anholt273e27c2011-03-30 13:01:10 -0700296/* Ironlake / Sandybridge
297 *
298 * We calculate clock using (register_value + 2) for N/M1/M2, so here
299 * the range value for them is (actual_value - 2).
300 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800301static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 5 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 5, .max = 80 },
309 .p1 = { .min = 1, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700312};
313
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 3 },
318 .m = { .min = 79, .max = 118 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
322 .p1 = { .min = 2, .max = 8 },
323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325};
326
327static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700328 .dot = { .min = 25000, .max = 350000 },
329 .vco = { .min = 1760000, .max = 3510000 },
330 .n = { .min = 1, .max = 3 },
331 .m = { .min = 79, .max = 127 },
332 .m1 = { .min = 12, .max = 22 },
333 .m2 = { .min = 5, .max = 9 },
334 .p = { .min = 14, .max = 56 },
335 .p1 = { .min = 2, .max = 8 },
336 .p2 = { .dot_limit = 225000,
337 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338};
339
Eric Anholt273e27c2011-03-30 13:01:10 -0700340/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700342 .dot = { .min = 25000, .max = 350000 },
343 .vco = { .min = 1760000, .max = 3510000 },
344 .n = { .min = 1, .max = 2 },
345 .m = { .min = 79, .max = 126 },
346 .m1 = { .min = 12, .max = 22 },
347 .m2 = { .min = 5, .max = 9 },
348 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400349 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .p2 = { .dot_limit = 225000,
351 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800352};
353
354static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700355 .dot = { .min = 25000, .max = 350000 },
356 .vco = { .min = 1760000, .max = 3510000 },
357 .n = { .min = 1, .max = 3 },
358 .m = { .min = 79, .max = 126 },
359 .m1 = { .min = 12, .max = 22 },
360 .m2 = { .min = 5, .max = 9 },
361 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400362 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700363 .p2 = { .dot_limit = 225000,
364 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800365};
366
Ville Syrjälädc730512013-09-24 21:26:30 +0300367static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300368 /*
369 * These are the data rate limits (measured in fast clocks)
370 * since those are the strictest limits we have. The fast
371 * clock and actual rate limits are more relaxed, so checking
372 * them would make no difference.
373 */
374 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200375 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700376 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700377 .m1 = { .min = 2, .max = 3 },
378 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300379 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300380 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700381};
382
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300383static const intel_limit_t intel_limits_chv = {
384 /*
385 * These are the data rate limits (measured in fast clocks)
386 * since those are the strictest limits we have. The fast
387 * clock and actual rate limits are more relaxed, so checking
388 * them would make no difference.
389 */
390 .dot = { .min = 25000 * 5, .max = 540000 * 5},
391 .vco = { .min = 4860000, .max = 6700000 },
392 .n = { .min = 1, .max = 1 },
393 .m1 = { .min = 2, .max = 2 },
394 .m2 = { .min = 24 << 22, .max = 175 << 22 },
395 .p1 = { .min = 2, .max = 4 },
396 .p2 = { .p2_slow = 1, .p2_fast = 14 },
397};
398
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300399static void vlv_clock(int refclk, intel_clock_t *clock)
400{
401 clock->m = clock->m1 * clock->m2;
402 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200403 if (WARN_ON(clock->n == 0 || clock->p == 0))
404 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300405 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
406 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300407}
408
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300409/**
410 * Returns whether any output on the specified pipe is of the specified type
411 */
412static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
413{
414 struct drm_device *dev = crtc->dev;
415 struct intel_encoder *encoder;
416
417 for_each_encoder_on_crtc(dev, crtc, encoder)
418 if (encoder->type == type)
419 return true;
420
421 return false;
422}
423
Chris Wilson1b894b52010-12-14 20:04:54 +0000424static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
425 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800426{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800427 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100431 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000432 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800433 limit = &intel_limits_ironlake_dual_lvds_100m;
434 else
435 limit = &intel_limits_ironlake_dual_lvds;
436 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000437 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800438 limit = &intel_limits_ironlake_single_lvds_100m;
439 else
440 limit = &intel_limits_ironlake_single_lvds;
441 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200442 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800443 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800444
445 return limit;
446}
447
Ma Ling044c7c42009-03-18 20:13:23 +0800448static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
449{
450 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800451 const intel_limit_t *limit;
452
453 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100454 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700455 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800456 else
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
459 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700460 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800461 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465
466 return limit;
467}
468
Chris Wilson1b894b52010-12-14 20:04:54 +0000469static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800470{
471 struct drm_device *dev = crtc->dev;
472 const intel_limit_t *limit;
473
Eric Anholtbad720f2009-10-22 16:11:14 -0700474 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000475 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800476 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800477 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500478 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800479 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800481 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300483 } else if (IS_CHERRYVIEW(dev)) {
484 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700485 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300486 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100487 } else if (!IS_GEN2(dev)) {
488 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
489 limit = &intel_limits_i9xx_lvds;
490 else
491 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800492 } else {
493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700494 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200495 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else
498 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 }
500 return limit;
501}
502
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503/* m1 is reserved as 0 in Pineview, n is a ring counter */
504static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800505{
Shaohua Li21778322009-02-23 15:19:16 +0800506 clock->m = clock->m2 + 2;
507 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200508 if (WARN_ON(clock->n == 0 || clock->p == 0))
509 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300510 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
511 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800512}
513
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200514static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
515{
516 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
517}
518
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200519static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800520{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200521 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800522 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200523 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
524 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300525 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
526 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800527}
528
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300529static void chv_clock(int refclk, intel_clock_t *clock)
530{
531 clock->m = clock->m1 * clock->m2;
532 clock->p = clock->p1 * clock->p2;
533 if (WARN_ON(clock->n == 0 || clock->p == 0))
534 return;
535 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
536 clock->n << 22);
537 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
538}
539
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800540#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800541/**
542 * Returns whether the given set of divisors are valid for a given refclk with
543 * the given connectors.
544 */
545
Chris Wilson1b894b52010-12-14 20:04:54 +0000546static bool intel_PLL_is_valid(struct drm_device *dev,
547 const intel_limit_t *limit,
548 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800549{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300550 if (clock->n < limit->n.min || limit->n.max < clock->n)
551 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400553 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300558
559 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
560 if (clock->m1 <= clock->m2)
561 INTELPllInvalid("m1 <= m2\n");
562
563 if (!IS_VALLEYVIEW(dev)) {
564 if (clock->p < limit->p.min || limit->p.max < clock->p)
565 INTELPllInvalid("p out of range\n");
566 if (clock->m < limit->m.min || limit->m.max < clock->m)
567 INTELPllInvalid("m out of range\n");
568 }
569
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400571 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
573 * connector, etc., rather than just a single range.
574 */
575 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577
578 return true;
579}
580
Ma Lingd4906092009-03-18 20:13:27 +0800581static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200582i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800583 int target, int refclk, intel_clock_t *match_clock,
584 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800585{
586 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 int err = target;
589
Daniel Vettera210b022012-11-26 17:22:08 +0100590 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100592 * For LVDS just rely on its current settings for dual-channel.
593 * We haven't figured out how to reliably set up different
594 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800595 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100596 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 clock.p2 = limit->p2.p2_fast;
598 else
599 clock.p2 = limit->p2.p2_slow;
600 } else {
601 if (target < limit->p2.dot_limit)
602 clock.p2 = limit->p2.p2_slow;
603 else
604 clock.p2 = limit->p2.p2_fast;
605 }
606
Akshay Joshi0206e352011-08-16 15:34:10 -0400607 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800608
Zhao Yakui42158662009-11-20 11:24:18 +0800609 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
610 clock.m1++) {
611 for (clock.m2 = limit->m2.min;
612 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200613 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800614 break;
615 for (clock.n = limit->n.min;
616 clock.n <= limit->n.max; clock.n++) {
617 for (clock.p1 = limit->p1.min;
618 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800619 int this_err;
620
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200621 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000622 if (!intel_PLL_is_valid(dev, limit,
623 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800624 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800625 if (match_clock &&
626 clock.p != match_clock->p)
627 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800628
629 this_err = abs(clock.dot - target);
630 if (this_err < err) {
631 *best_clock = clock;
632 err = this_err;
633 }
634 }
635 }
636 }
637 }
638
639 return (err != target);
640}
641
Ma Lingd4906092009-03-18 20:13:27 +0800642static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200643pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *match_clock,
645 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200646{
647 struct drm_device *dev = crtc->dev;
648 intel_clock_t clock;
649 int err = target;
650
651 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
652 /*
653 * For LVDS just rely on its current settings for dual-channel.
654 * We haven't figured out how to reliably set up different
655 * single/dual channel state, if we even can.
656 */
657 if (intel_is_dual_link_lvds(dev))
658 clock.p2 = limit->p2.p2_fast;
659 else
660 clock.p2 = limit->p2.p2_slow;
661 } else {
662 if (target < limit->p2.dot_limit)
663 clock.p2 = limit->p2.p2_slow;
664 else
665 clock.p2 = limit->p2.p2_fast;
666 }
667
668 memset(best_clock, 0, sizeof(*best_clock));
669
670 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
671 clock.m1++) {
672 for (clock.m2 = limit->m2.min;
673 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200674 for (clock.n = limit->n.min;
675 clock.n <= limit->n.max; clock.n++) {
676 for (clock.p1 = limit->p1.min;
677 clock.p1 <= limit->p1.max; clock.p1++) {
678 int this_err;
679
680 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800681 if (!intel_PLL_is_valid(dev, limit,
682 &clock))
683 continue;
684 if (match_clock &&
685 clock.p != match_clock->p)
686 continue;
687
688 this_err = abs(clock.dot - target);
689 if (this_err < err) {
690 *best_clock = clock;
691 err = this_err;
692 }
693 }
694 }
695 }
696 }
697
698 return (err != target);
699}
700
Ma Lingd4906092009-03-18 20:13:27 +0800701static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200702g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
703 int target, int refclk, intel_clock_t *match_clock,
704 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800705{
706 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800707 intel_clock_t clock;
708 int max_n;
709 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400710 /* approximately equals target * 0.00585 */
711 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800712 found = false;
713
714 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100715 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800716 clock.p2 = limit->p2.p2_fast;
717 else
718 clock.p2 = limit->p2.p2_slow;
719 } else {
720 if (target < limit->p2.dot_limit)
721 clock.p2 = limit->p2.p2_slow;
722 else
723 clock.p2 = limit->p2.p2_fast;
724 }
725
726 memset(best_clock, 0, sizeof(*best_clock));
727 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200728 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800729 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.m1 = limit->m1.max;
732 clock.m1 >= limit->m1.min; clock.m1--) {
733 for (clock.m2 = limit->m2.max;
734 clock.m2 >= limit->m2.min; clock.m2--) {
735 for (clock.p1 = limit->p1.max;
736 clock.p1 >= limit->p1.min; clock.p1--) {
737 int this_err;
738
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200739 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800742 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000743
744 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800745 if (this_err < err_most) {
746 *best_clock = clock;
747 err_most = this_err;
748 max_n = clock.n;
749 found = true;
750 }
751 }
752 }
753 }
754 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755 return found;
756}
Ma Lingd4906092009-03-18 20:13:27 +0800757
Zhenyu Wang2c072452009-06-05 15:38:42 +0800758static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200759vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
760 int target, int refclk, intel_clock_t *match_clock,
761 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700762{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300763 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300764 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300765 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300766 /* min update 19.2 MHz */
767 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300768 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700769
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300770 target *= 5; /* fast clock */
771
772 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700773
774 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300775 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300776 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300777 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300778 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300779 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700780 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int ppm, diff;
783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
785 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 vlv_clock(refclk, &clock);
788
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300789 if (!intel_PLL_is_valid(dev, limit,
790 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300791 continue;
792
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300793 diff = abs(clock.dot - target);
794 ppm = div_u64(1000000ULL * diff, target);
795
796 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300799 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300800 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801
Ville Syrjäläc6861222013-09-24 21:26:21 +0300802 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300803 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300805 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700806 }
807 }
808 }
809 }
810 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700811
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300812 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300815static bool
816chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
817 int target, int refclk, intel_clock_t *match_clock,
818 intel_clock_t *best_clock)
819{
820 struct drm_device *dev = crtc->dev;
821 intel_clock_t clock;
822 uint64_t m2;
823 int found = false;
824
825 memset(best_clock, 0, sizeof(*best_clock));
826
827 /*
828 * Based on hardware doc, the n always set to 1, and m1 always
829 * set to 2. If requires to support 200Mhz refclk, we need to
830 * revisit this because n may not 1 anymore.
831 */
832 clock.n = 1, clock.m1 = 2;
833 target *= 5; /* fast clock */
834
835 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
836 for (clock.p2 = limit->p2.p2_fast;
837 clock.p2 >= limit->p2.p2_slow;
838 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
839
840 clock.p = clock.p1 * clock.p2;
841
842 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
843 clock.n) << 22, refclk * clock.m1);
844
845 if (m2 > INT_MAX/clock.m1)
846 continue;
847
848 clock.m2 = m2;
849
850 chv_clock(refclk, &clock);
851
852 if (!intel_PLL_is_valid(dev, limit, &clock))
853 continue;
854
855 /* based on hardware requirement, prefer bigger p
856 */
857 if (clock.p > best_clock->p) {
858 *best_clock = clock;
859 found = true;
860 }
861 }
862 }
863
864 return found;
865}
866
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300867bool intel_crtc_active(struct drm_crtc *crtc)
868{
869 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
870
871 /* Be paranoid as we can arrive here with only partial
872 * state retrieved from the hardware during setup.
873 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100874 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * as Haswell has gained clock readout/fastboot support.
876 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000877 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300878 * properly reconstruct framebuffers.
879 */
Matt Roperf4510a22014-04-01 15:22:40 -0700880 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100881 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300882}
883
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200884enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
885 enum pipe pipe)
886{
887 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
889
Daniel Vetter3b117c82013-04-17 20:15:07 +0200890 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200891}
892
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300893static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
894{
895 struct drm_i915_private *dev_priv = dev->dev_private;
896 u32 reg = PIPEDSL(pipe);
897 u32 line1, line2;
898 u32 line_mask;
899
900 if (IS_GEN2(dev))
901 line_mask = DSL_LINEMASK_GEN2;
902 else
903 line_mask = DSL_LINEMASK_GEN3;
904
905 line1 = I915_READ(reg) & line_mask;
906 mdelay(5);
907 line2 = I915_READ(reg) & line_mask;
908
909 return line1 == line2;
910}
911
Keith Packardab7ad7f2010-10-03 00:33:06 -0700912/*
913 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300914 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700915 *
916 * After disabling a pipe, we can't wait for vblank in the usual way,
917 * spinning on the vblank interrupt status bit, since we won't actually
918 * see an interrupt when the pipe is disabled.
919 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700920 * On Gen4 and above:
921 * wait for the pipe register state bit to turn off
922 *
923 * Otherwise:
924 * wait for the display line value to settle (it usually
925 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100926 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700927 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300928static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700929{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300930 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300932 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
933 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200936 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100939 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
940 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200941 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700942 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300944 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200945 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800947}
948
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000949/*
950 * ibx_digital_port_connected - is the specified port connected?
951 * @dev_priv: i915 private structure
952 * @port: the port to test
953 *
954 * Returns true if @port is connected, false otherwise.
955 */
956bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
957 struct intel_digital_port *port)
958{
959 u32 bit;
960
Damien Lespiauc36346e2012-12-13 16:09:03 +0000961 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200962 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000963 case PORT_B:
964 bit = SDE_PORTB_HOTPLUG;
965 break;
966 case PORT_C:
967 bit = SDE_PORTC_HOTPLUG;
968 break;
969 case PORT_D:
970 bit = SDE_PORTD_HOTPLUG;
971 break;
972 default:
973 return true;
974 }
975 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200976 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000977 case PORT_B:
978 bit = SDE_PORTB_HOTPLUG_CPT;
979 break;
980 case PORT_C:
981 bit = SDE_PORTC_HOTPLUG_CPT;
982 break;
983 case PORT_D:
984 bit = SDE_PORTD_HOTPLUG_CPT;
985 break;
986 default:
987 return true;
988 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000989 }
990
991 return I915_READ(SDEISR) & bit;
992}
993
Jesse Barnesb24e7172011-01-04 15:09:30 -0800994static const char *state_string(bool enabled)
995{
996 return enabled ? "on" : "off";
997}
998
999/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001000void assert_pll(struct drm_i915_private *dev_priv,
1001 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001002{
1003 int reg;
1004 u32 val;
1005 bool cur_state;
1006
1007 reg = DPLL(pipe);
1008 val = I915_READ(reg);
1009 cur_state = !!(val & DPLL_VCO_ENABLE);
1010 WARN(cur_state != state,
1011 "PLL state assertion failure (expected %s, current %s)\n",
1012 state_string(state), state_string(cur_state));
1013}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001014
Jani Nikula23538ef2013-08-27 15:12:22 +03001015/* XXX: the dsi pll is shared between MIPI DSI ports */
1016static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1017{
1018 u32 val;
1019 bool cur_state;
1020
1021 mutex_lock(&dev_priv->dpio_lock);
1022 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1023 mutex_unlock(&dev_priv->dpio_lock);
1024
1025 cur_state = val & DSI_PLL_VCO_EN;
1026 WARN(cur_state != state,
1027 "DSI PLL state assertion failure (expected %s, current %s)\n",
1028 state_string(state), state_string(cur_state));
1029}
1030#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1031#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1032
Daniel Vetter55607e82013-06-16 21:42:39 +02001033struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001034intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001035{
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 return NULL;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001042}
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_shared_dpll(struct drm_i915_private *dev_priv,
1046 struct intel_shared_dpll *pll,
1047 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001048{
Jesse Barnes040484a2011-01-03 12:14:26 -08001049 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001050 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
Chris Wilson92b27b02012-05-20 18:10:50 +01001052 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001053 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001054 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001055
Daniel Vetter53589012013-06-05 13:34:16 +02001056 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001057 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001058 "%s assertion failure (expected %s, current %s)\n",
1059 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001060}
Jesse Barnes040484a2011-01-03 12:14:26 -08001061
1062static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1063 enum pipe pipe, bool state)
1064{
1065 int reg;
1066 u32 val;
1067 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001068 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1069 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001070
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001071 if (HAS_DDI(dev_priv->dev)) {
1072 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001073 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001074 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001075 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001076 } else {
1077 reg = FDI_TX_CTL(pipe);
1078 val = I915_READ(reg);
1079 cur_state = !!(val & FDI_TX_ENABLE);
1080 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 WARN(cur_state != state,
1082 "FDI TX state assertion failure (expected %s, current %s)\n",
1083 state_string(state), state_string(cur_state));
1084}
1085#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1086#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1087
1088static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1089 enum pipe pipe, bool state)
1090{
1091 int reg;
1092 u32 val;
1093 bool cur_state;
1094
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001095 reg = FDI_RX_CTL(pipe);
1096 val = I915_READ(reg);
1097 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI RX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1103#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1104
1105static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1106 enum pipe pipe)
1107{
1108 int reg;
1109 u32 val;
1110
1111 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001112 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 return;
1114
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001115 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001116 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001117 return;
1118
Jesse Barnes040484a2011-01-03 12:14:26 -08001119 reg = FDI_TX_CTL(pipe);
1120 val = I915_READ(reg);
1121 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1122}
1123
Daniel Vetter55607e82013-06-16 21:42:39 +02001124void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1125 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001126{
1127 int reg;
1128 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001129 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001130
1131 reg = FDI_RX_CTL(pipe);
1132 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001133 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1134 WARN(cur_state != state,
1135 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1136 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001137}
1138
Daniel Vetterb680c372014-09-19 18:27:27 +02001139void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1140 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001142 struct drm_device *dev = dev_priv->dev;
1143 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144 u32 val;
1145 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001146 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147
Jani Nikulabedd4db2014-08-22 15:04:13 +03001148 if (WARN_ON(HAS_DDI(dev)))
1149 return;
1150
1151 if (HAS_PCH_SPLIT(dev)) {
1152 u32 port_sel;
1153
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001155 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1156
1157 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1158 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1159 panel_pipe = PIPE_B;
1160 /* XXX: else fix for eDP */
1161 } else if (IS_VALLEYVIEW(dev)) {
1162 /* presumably write lock depends on pipe, not port select */
1163 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1164 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001165 } else {
1166 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001167 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1168 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001169 }
1170
1171 val = I915_READ(pp_reg);
1172 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001173 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174 locked = false;
1175
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176 WARN(panel_pipe == pipe && locked,
1177 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001178 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001179}
1180
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001181static void assert_cursor(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, bool state)
1183{
1184 struct drm_device *dev = dev_priv->dev;
1185 bool cur_state;
1186
Paulo Zanonid9d82082014-02-27 16:30:56 -03001187 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001189 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001190 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001191
1192 WARN(cur_state != state,
1193 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1194 pipe_name(pipe), state_string(state), state_string(cur_state));
1195}
1196#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1197#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1198
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001199void assert_pipe(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001201{
1202 int reg;
1203 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001204 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001205 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1206 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001207
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001208 /* if we need the pipe quirk it must be always on */
1209 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1210 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001211 state = true;
1212
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001213 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001214 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001215 cur_state = false;
1216 } else {
1217 reg = PIPECONF(cpu_transcoder);
1218 val = I915_READ(reg);
1219 cur_state = !!(val & PIPECONF_ENABLE);
1220 }
1221
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001222 WARN(cur_state != state,
1223 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001224 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225}
1226
Chris Wilson931872f2012-01-16 23:01:13 +00001227static void assert_plane(struct drm_i915_private *dev_priv,
1228 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229{
1230 int reg;
1231 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001232 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001233
1234 reg = DSPCNTR(plane);
1235 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001236 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1237 WARN(cur_state != state,
1238 "plane %c assertion failure (expected %s, current %s)\n",
1239 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240}
1241
Chris Wilson931872f2012-01-16 23:01:13 +00001242#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1243#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1244
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe)
1247{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001248 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001249 int reg, i;
1250 u32 val;
1251 int cur_pipe;
1252
Ville Syrjälä653e1022013-06-04 13:49:05 +03001253 /* Primary planes are fixed to pipes on gen4+ */
1254 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001255 reg = DSPCNTR(pipe);
1256 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001257 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001258 "plane %c assertion failure, should be disabled but not\n",
1259 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001260 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001261 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001262
Jesse Barnesb24e7172011-01-04 15:09:30 -08001263 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001264 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265 reg = DSPCNTR(i);
1266 val = I915_READ(reg);
1267 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1268 DISPPLANE_SEL_PIPE_SHIFT;
1269 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001270 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1271 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001272 }
1273}
1274
Jesse Barnes19332d72013-03-28 09:55:38 -07001275static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1276 enum pipe pipe)
1277{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001280 u32 val;
1281
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001282 if (INTEL_INFO(dev)->gen >= 9) {
1283 for_each_sprite(pipe, sprite) {
1284 val = I915_READ(PLANE_CTL(pipe, sprite));
1285 WARN(val & PLANE_CTL_ENABLE,
1286 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1287 sprite, pipe_name(pipe));
1288 }
1289 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001290 for_each_sprite(pipe, sprite) {
1291 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001292 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001293 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001294 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001295 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 }
1297 } else if (INTEL_INFO(dev)->gen >= 7) {
1298 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001299 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001300 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001301 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001302 plane_name(pipe), pipe_name(pipe));
1303 } else if (INTEL_INFO(dev)->gen >= 5) {
1304 reg = DVSCNTR(pipe);
1305 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001306 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001307 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1308 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001309 }
1310}
1311
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001312static void assert_vblank_disabled(struct drm_crtc *crtc)
1313{
1314 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1315 drm_crtc_vblank_put(crtc);
1316}
1317
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001318static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001319{
1320 u32 val;
1321 bool enabled;
1322
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001323 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001324
Jesse Barnes92f25842011-01-04 15:09:34 -08001325 val = I915_READ(PCH_DREF_CONTROL);
1326 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1327 DREF_SUPERSPREAD_SOURCE_MASK));
1328 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1329}
1330
Daniel Vetterab9412b2013-05-03 11:49:46 +02001331static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001333{
1334 int reg;
1335 u32 val;
1336 bool enabled;
1337
Daniel Vetterab9412b2013-05-03 11:49:46 +02001338 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001339 val = I915_READ(reg);
1340 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001341 WARN(enabled,
1342 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1343 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001344}
1345
Keith Packard4e634382011-08-06 10:39:45 -07001346static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1347 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001348{
1349 if ((val & DP_PORT_EN) == 0)
1350 return false;
1351
1352 if (HAS_PCH_CPT(dev_priv->dev)) {
1353 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1354 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1355 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1356 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001357 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1358 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1359 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001360 } else {
1361 if ((val & DP_PIPE_MASK) != (pipe << 30))
1362 return false;
1363 }
1364 return true;
1365}
1366
Keith Packard1519b992011-08-06 10:35:34 -07001367static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1368 enum pipe pipe, u32 val)
1369{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001370 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001371 return false;
1372
1373 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001374 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001375 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001376 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1377 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1378 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001379 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001380 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001381 return false;
1382 }
1383 return true;
1384}
1385
1386static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1387 enum pipe pipe, u32 val)
1388{
1389 if ((val & LVDS_PORT_EN) == 0)
1390 return false;
1391
1392 if (HAS_PCH_CPT(dev_priv->dev)) {
1393 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1394 return false;
1395 } else {
1396 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1397 return false;
1398 }
1399 return true;
1400}
1401
1402static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1403 enum pipe pipe, u32 val)
1404{
1405 if ((val & ADPA_DAC_ENABLE) == 0)
1406 return false;
1407 if (HAS_PCH_CPT(dev_priv->dev)) {
1408 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1409 return false;
1410 } else {
1411 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1412 return false;
1413 }
1414 return true;
1415}
1416
Jesse Barnes291906f2011-02-02 12:28:03 -08001417static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001418 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001419{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001420 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001421 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001422 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001423 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001424
Daniel Vetter75c5da22012-09-10 21:58:29 +02001425 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1426 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001427 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001428}
1429
1430static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1431 enum pipe pipe, int reg)
1432{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001433 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001434 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001435 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001437
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001439 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001440 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001441}
1442
1443static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1444 enum pipe pipe)
1445{
1446 int reg;
1447 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001448
Keith Packardf0575e92011-07-25 22:12:43 -07001449 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1450 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1451 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001452
1453 reg = PCH_ADPA;
1454 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001455 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001456 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001457 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001458
1459 reg = PCH_LVDS;
1460 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001461 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001462 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001463 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001464
Paulo Zanonie2debe92013-02-18 19:00:27 -03001465 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1466 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1467 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001468}
1469
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001470static void intel_init_dpio(struct drm_device *dev)
1471{
1472 struct drm_i915_private *dev_priv = dev->dev_private;
1473
1474 if (!IS_VALLEYVIEW(dev))
1475 return;
1476
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001477 /*
1478 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1479 * CHV x1 PHY (DP/HDMI D)
1480 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1481 */
1482 if (IS_CHERRYVIEW(dev)) {
1483 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1484 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1485 } else {
1486 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1487 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001488}
1489
Daniel Vetter426115c2013-07-11 22:13:42 +02001490static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001491{
Daniel Vetter426115c2013-07-11 22:13:42 +02001492 struct drm_device *dev = crtc->base.dev;
1493 struct drm_i915_private *dev_priv = dev->dev_private;
1494 int reg = DPLL(crtc->pipe);
1495 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496
Daniel Vetter426115c2013-07-11 22:13:42 +02001497 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001498
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001499 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001500 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1501
1502 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001503 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001504 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001505
Daniel Vetter426115c2013-07-11 22:13:42 +02001506 I915_WRITE(reg, dpll);
1507 POSTING_READ(reg);
1508 udelay(150);
1509
1510 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1511 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1512
1513 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1514 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001515
1516 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 POSTING_READ(reg);
1519 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001520 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 POSTING_READ(reg);
1522 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001523 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001524 POSTING_READ(reg);
1525 udelay(150); /* wait for warmup */
1526}
1527
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001528static void chv_enable_pll(struct intel_crtc *crtc)
1529{
1530 struct drm_device *dev = crtc->base.dev;
1531 struct drm_i915_private *dev_priv = dev->dev_private;
1532 int pipe = crtc->pipe;
1533 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001534 u32 tmp;
1535
1536 assert_pipe_disabled(dev_priv, crtc->pipe);
1537
1538 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1539
1540 mutex_lock(&dev_priv->dpio_lock);
1541
1542 /* Enable back the 10bit clock to display controller */
1543 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1544 tmp |= DPIO_DCLKP_EN;
1545 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1546
1547 /*
1548 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1549 */
1550 udelay(1);
1551
1552 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001553 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554
1555 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001557 DRM_ERROR("PLL %d failed to lock\n", pipe);
1558
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001559 /* not sure when this should be written */
1560 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1561 POSTING_READ(DPLL_MD(pipe));
1562
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001563 mutex_unlock(&dev_priv->dpio_lock);
1564}
1565
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001566static int intel_num_dvo_pipes(struct drm_device *dev)
1567{
1568 struct intel_crtc *crtc;
1569 int count = 0;
1570
1571 for_each_intel_crtc(dev, crtc)
1572 count += crtc->active &&
1573 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1574
1575 return count;
1576}
1577
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001578static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001579{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001580 struct drm_device *dev = crtc->base.dev;
1581 struct drm_i915_private *dev_priv = dev->dev_private;
1582 int reg = DPLL(crtc->pipe);
1583 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001584
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001585 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586
1587 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001588 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001589
1590 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001591 if (IS_MOBILE(dev) && !IS_I830(dev))
1592 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001593
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001594 /* Enable DVO 2x clock on both PLLs if necessary */
1595 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1596 /*
1597 * It appears to be important that we don't enable this
1598 * for the current pipe before otherwise configuring the
1599 * PLL. No idea how this should be handled if multiple
1600 * DVO outputs are enabled simultaneosly.
1601 */
1602 dpll |= DPLL_DVO_2X_MODE;
1603 I915_WRITE(DPLL(!crtc->pipe),
1604 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1605 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606
1607 /* Wait for the clocks to stabilize. */
1608 POSTING_READ(reg);
1609 udelay(150);
1610
1611 if (INTEL_INFO(dev)->gen >= 4) {
1612 I915_WRITE(DPLL_MD(crtc->pipe),
1613 crtc->config.dpll_hw_state.dpll_md);
1614 } else {
1615 /* The pixel multiplier can only be updated once the
1616 * DPLL is enabled and the clocks are stable.
1617 *
1618 * So write it again.
1619 */
1620 I915_WRITE(reg, dpll);
1621 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
1623 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001631 POSTING_READ(reg);
1632 udelay(150); /* wait for warmup */
1633}
1634
1635/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001636 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001637 * @dev_priv: i915 private structure
1638 * @pipe: pipe PLL to disable
1639 *
1640 * Disable the PLL for @pipe, making sure the pipe is off first.
1641 *
1642 * Note! This is for pre-ILK only.
1643 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001644static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001645{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 enum pipe pipe = crtc->pipe;
1649
1650 /* Disable DVO 2x clock on both PLLs if necessary */
1651 if (IS_I830(dev) &&
1652 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1653 intel_num_dvo_pipes(dev) == 1) {
1654 I915_WRITE(DPLL(PIPE_B),
1655 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1656 I915_WRITE(DPLL(PIPE_A),
1657 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1658 }
1659
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001660 /* Don't disable pipe or pipe PLLs if needed */
1661 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1662 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663 return;
1664
1665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
1667
Daniel Vetter50b44a42013-06-05 13:34:33 +02001668 I915_WRITE(DPLL(pipe), 0);
1669 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001670}
1671
Jesse Barnesf6071162013-10-01 10:41:38 -07001672static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1673{
1674 u32 val = 0;
1675
1676 /* Make sure the pipe isn't still relying on us */
1677 assert_pipe_disabled(dev_priv, pipe);
1678
Imre Deake5cbfbf2014-01-09 17:08:16 +02001679 /*
1680 * Leave integrated clock source and reference clock enabled for pipe B.
1681 * The latter is needed for VGA hotplug / manual detection.
1682 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001683 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001684 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001685 I915_WRITE(DPLL(pipe), val);
1686 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001687
1688}
1689
1690static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1691{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001692 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001693 u32 val;
1694
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001697
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001698 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001699 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001700 if (pipe != PIPE_A)
1701 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1702 I915_WRITE(DPLL(pipe), val);
1703 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001704
1705 mutex_lock(&dev_priv->dpio_lock);
1706
1707 /* Disable 10bit clock to display controller */
1708 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1709 val &= ~DPIO_DCLKP_EN;
1710 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1711
Ville Syrjälä61407f62014-05-27 16:32:55 +03001712 /* disable left/right clock distribution */
1713 if (pipe != PIPE_B) {
1714 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1715 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1716 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1717 } else {
1718 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1719 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1720 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1721 }
1722
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001724}
1725
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001726void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1727 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728{
1729 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001732 switch (dport->port) {
1733 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001734 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001735 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001736 break;
1737 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001738 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001739 dpll_reg = DPLL(0);
1740 break;
1741 case PORT_D:
1742 port_mask = DPLL_PORTD_READY_MASK;
1743 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001744 break;
1745 default:
1746 BUG();
1747 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001748
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001751 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001752}
1753
Daniel Vetterb14b1052014-04-24 23:55:13 +02001754static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1755{
1756 struct drm_device *dev = crtc->base.dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1759
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001760 if (WARN_ON(pll == NULL))
1761 return;
1762
Daniel Vetterb14b1052014-04-24 23:55:13 +02001763 WARN_ON(!pll->refcount);
1764 if (pll->active == 0) {
1765 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1766 WARN_ON(pll->on);
1767 assert_shared_dpll_disabled(dev_priv, pll);
1768
1769 pll->mode_set(dev_priv, pll);
1770 }
1771}
1772
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001773/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001774 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001775 * @dev_priv: i915 private structure
1776 * @pipe: pipe PLL to enable
1777 *
1778 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1779 * drives the transcoder clock.
1780 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001781static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001782{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001783 struct drm_device *dev = crtc->base.dev;
1784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001785 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001786
Daniel Vetter87a875b2013-06-05 13:34:19 +02001787 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001788 return;
1789
1790 if (WARN_ON(pll->refcount == 0))
1791 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Damien Lespiau74dd6922014-07-29 18:06:17 +01001793 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001794 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001795 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001796
Daniel Vettercdbd2312013-06-05 13:34:03 +02001797 if (pll->active++) {
1798 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001799 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800 return;
1801 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001802 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001803
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001804 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1805
Daniel Vetter46edb022013-06-05 13:34:12 +02001806 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001807 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001808 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001809}
1810
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001811static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001812{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 struct drm_device *dev = crtc->base.dev;
1814 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001815 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001816
Jesse Barnes92f25842011-01-04 15:09:34 -08001817 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001818 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001819 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001820 return;
1821
Chris Wilson48da64a2012-05-13 20:16:12 +01001822 if (WARN_ON(pll->refcount == 0))
1823 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1826 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001827 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001828
Chris Wilson48da64a2012-05-13 20:16:12 +01001829 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001830 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001831 return;
1832 }
1833
Daniel Vettere9d69442013-06-05 13:34:15 +02001834 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001835 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001836 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001837 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838
Daniel Vetter46edb022013-06-05 13:34:12 +02001839 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001840 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001841 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001842
1843 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001844}
1845
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001846static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1847 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001848{
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001850 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001852 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001855 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001856
1857 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001858 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001859 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001860
1861 /* FDI must be feeding us bits for PCH ports */
1862 assert_fdi_tx_enabled(dev_priv, pipe);
1863 assert_fdi_rx_enabled(dev_priv, pipe);
1864
Daniel Vetter23670b322012-11-01 09:15:30 +01001865 if (HAS_PCH_CPT(dev)) {
1866 /* Workaround: Set the timing override bit before enabling the
1867 * pch transcoder. */
1868 reg = TRANS_CHICKEN2(pipe);
1869 val = I915_READ(reg);
1870 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1871 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001872 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001873
Daniel Vetterab9412b2013-05-03 11:49:46 +02001874 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001875 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001876 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001877
1878 if (HAS_PCH_IBX(dev_priv->dev)) {
1879 /*
1880 * make the BPC in transcoder be consistent with
1881 * that in pipeconf reg.
1882 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001883 val &= ~PIPECONF_BPC_MASK;
1884 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001885 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001886
1887 val &= ~TRANS_INTERLACE_MASK;
1888 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001889 if (HAS_PCH_IBX(dev_priv->dev) &&
1890 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1891 val |= TRANS_LEGACY_INTERLACED_ILK;
1892 else
1893 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001894 else
1895 val |= TRANS_PROGRESSIVE;
1896
Jesse Barnes040484a2011-01-03 12:14:26 -08001897 I915_WRITE(reg, val | TRANS_ENABLE);
1898 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001899 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001900}
1901
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001903 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001904{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001905 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
1907 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001908 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001909
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001911 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001912 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001913
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914 /* Workaround: set timing override bit. */
1915 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001916 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001917 I915_WRITE(_TRANSA_CHICKEN2, val);
1918
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001919 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001920 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001922 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1923 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001924 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925 else
1926 val |= TRANS_PROGRESSIVE;
1927
Daniel Vetterab9412b2013-05-03 11:49:46 +02001928 I915_WRITE(LPT_TRANSCONF, val);
1929 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001930 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001931}
1932
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001933static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1934 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001935{
Daniel Vetter23670b322012-11-01 09:15:30 +01001936 struct drm_device *dev = dev_priv->dev;
1937 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001938
1939 /* FDI relies on the transcoder */
1940 assert_fdi_tx_disabled(dev_priv, pipe);
1941 assert_fdi_rx_disabled(dev_priv, pipe);
1942
Jesse Barnes291906f2011-02-02 12:28:03 -08001943 /* Ports must be off as well */
1944 assert_pch_ports_disabled(dev_priv, pipe);
1945
Daniel Vetterab9412b2013-05-03 11:49:46 +02001946 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001947 val = I915_READ(reg);
1948 val &= ~TRANS_ENABLE;
1949 I915_WRITE(reg, val);
1950 /* wait for PCH transcoder off, transcoder state */
1951 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001952 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001953
1954 if (!HAS_PCH_IBX(dev)) {
1955 /* Workaround: Clear the timing override chicken bit again. */
1956 reg = TRANS_CHICKEN2(pipe);
1957 val = I915_READ(reg);
1958 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1959 I915_WRITE(reg, val);
1960 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001961}
1962
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001963static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001964{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965 u32 val;
1966
Daniel Vetterab9412b2013-05-03 11:49:46 +02001967 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001969 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001970 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001971 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001972 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001973
1974 /* Workaround: clear timing override bit. */
1975 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001976 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001977 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001978}
1979
1980/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001981 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001982 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001984 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001987static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001988{
Paulo Zanoni03722642014-01-17 13:51:09 -02001989 struct drm_device *dev = crtc->base.dev;
1990 struct drm_i915_private *dev_priv = dev->dev_private;
1991 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1993 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001994 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995 int reg;
1996 u32 val;
1997
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001998 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001999 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002000 assert_sprites_disabled(dev_priv, pipe);
2001
Paulo Zanoni681e5812012-12-06 11:12:38 -02002002 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002003 pch_transcoder = TRANSCODER_A;
2004 else
2005 pch_transcoder = pipe;
2006
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007 /*
2008 * A pipe without a PLL won't actually be able to drive bits from
2009 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2010 * need the check.
2011 */
2012 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002013 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002014 assert_dsi_pll_enabled(dev_priv);
2015 else
2016 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002017 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002018 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002019 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002020 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002021 assert_fdi_tx_pll_enabled(dev_priv,
2022 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002023 }
2024 /* FIXME: assert CPU port conditions for SNB+ */
2025 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002027 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002028 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002029 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002030 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2031 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002032 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002033 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002034
2035 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002036 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037}
2038
2039/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002040 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002041 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002042 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002043 * Disable the pipe of @crtc, making sure that various hardware
2044 * specific requirements are met, if applicable, e.g. plane
2045 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002046 *
2047 * Will wait until the pipe has shut down before returning.
2048 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002049static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002050{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002051 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2052 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2053 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 int reg;
2055 u32 val;
2056
2057 /*
2058 * Make sure planes won't keep trying to pump pixels to us,
2059 * or we might hang the display.
2060 */
2061 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002062 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002063 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002064
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002065 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002067 if ((val & PIPECONF_ENABLE) == 0)
2068 return;
2069
Ville Syrjälä67adc642014-08-15 01:21:57 +03002070 /*
2071 * Double wide has implications for planes
2072 * so best keep it disabled when not needed.
2073 */
2074 if (crtc->config.double_wide)
2075 val &= ~PIPECONF_DOUBLE_WIDE;
2076
2077 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002078 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2079 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002080 val &= ~PIPECONF_ENABLE;
2081
2082 I915_WRITE(reg, val);
2083 if ((val & PIPECONF_ENABLE) == 0)
2084 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085}
2086
Keith Packardd74362c2011-07-28 14:47:14 -07002087/*
2088 * Plane regs are double buffered, going from enabled->disabled needs a
2089 * trigger in order to latch. The display address reg provides this.
2090 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002091void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2092 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002093{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002094 struct drm_device *dev = dev_priv->dev;
2095 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002096
2097 I915_WRITE(reg, I915_READ(reg));
2098 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002099}
2100
Jesse Barnesb24e7172011-01-04 15:09:30 -08002101/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002102 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002103 * @plane: plane to be enabled
2104 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002105 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002106 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002108static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2109 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002110{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002111 struct drm_device *dev = plane->dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114
2115 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002116 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002117
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002118 if (intel_crtc->primary_enabled)
2119 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002120
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002121 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002122
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002123 dev_priv->display.update_primary_plane(crtc, plane->fb,
2124 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002125
2126 /*
2127 * BDW signals flip done immediately if the plane
2128 * is disabled, even if the plane enable is already
2129 * armed to occur at the next vblank :(
2130 */
2131 if (IS_BROADWELL(dev))
2132 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133}
2134
Jesse Barnesb24e7172011-01-04 15:09:30 -08002135/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002136 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 * @plane: plane to be disabled
2138 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002139 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002140 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2143 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002144{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002145 struct drm_device *dev = plane->dev;
2146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2148
2149 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002150
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002151 if (!intel_crtc->primary_enabled)
2152 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002153
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002154 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002155
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 dev_priv->display.update_primary_plane(crtc, plane->fb,
2157 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158}
2159
Chris Wilson693db182013-03-05 14:52:39 +00002160static bool need_vtd_wa(struct drm_device *dev)
2161{
2162#ifdef CONFIG_INTEL_IOMMU
2163 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2164 return true;
2165#endif
2166 return false;
2167}
2168
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002169static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2170{
2171 int tile_height;
2172
2173 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2174 return ALIGN(height, tile_height);
2175}
2176
Chris Wilson127bd2a2010-07-23 23:32:05 +01002177int
Chris Wilson48b956c2010-09-14 12:50:34 +01002178intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002179 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002180 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002181{
Chris Wilsonce453d82011-02-21 14:43:56 +00002182 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002183 u32 alignment;
2184 int ret;
2185
Matt Roperebcdd392014-07-09 16:22:11 -07002186 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2187
Chris Wilson05394f32010-11-08 19:18:58 +00002188 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002190 if (INTEL_INFO(dev)->gen >= 9)
2191 alignment = 256 * 1024;
2192 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002193 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002194 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002195 alignment = 4 * 1024;
2196 else
2197 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002198 break;
2199 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002200 if (INTEL_INFO(dev)->gen >= 9)
2201 alignment = 256 * 1024;
2202 else {
2203 /* pin() will align the object as required by fence */
2204 alignment = 0;
2205 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 break;
2207 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002208 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002209 return -EINVAL;
2210 default:
2211 BUG();
2212 }
2213
Chris Wilson693db182013-03-05 14:52:39 +00002214 /* Note that the w/a also requires 64 PTE of padding following the
2215 * bo. We currently fill all unused PTE with the shadow page and so
2216 * we should always have valid PTE following the scanout preventing
2217 * the VT-d warning.
2218 */
2219 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2220 alignment = 256 * 1024;
2221
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002222 /*
2223 * Global gtt pte registers are special registers which actually forward
2224 * writes to a chunk of system memory. Which means that there is no risk
2225 * that the register values disappear as soon as we call
2226 * intel_runtime_pm_put(), so it is correct to wrap only the
2227 * pin/unpin/fence and not more.
2228 */
2229 intel_runtime_pm_get(dev_priv);
2230
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002232 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002233 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002234 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002235
2236 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2237 * fence, whereas 965+ only requires a fence if using
2238 * framebuffer compression. For simplicity, we always install
2239 * a fence as the cost is not that onerous.
2240 */
Chris Wilson06d98132012-04-17 15:31:24 +01002241 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 if (ret)
2243 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002244
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002245 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246
Chris Wilsonce453d82011-02-21 14:43:56 +00002247 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002248 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002249 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002250
2251err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002252 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002253err_interruptible:
2254 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002255 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002256 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002257}
2258
Chris Wilson1690e1e2011-12-14 13:57:08 +01002259void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2260{
Matt Roperebcdd392014-07-09 16:22:11 -07002261 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2262
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002264 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002265}
2266
Daniel Vetterc2c75132012-07-05 12:17:30 +02002267/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2268 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002269unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2270 unsigned int tiling_mode,
2271 unsigned int cpp,
2272 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273{
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 if (tiling_mode != I915_TILING_NONE) {
2275 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tile_rows = *y / 8;
2278 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002279
Chris Wilsonbc752862013-02-21 20:04:31 +00002280 tiles = *x / (512/cpp);
2281 *x %= 512/cpp;
2282
2283 return tile_rows * pitch * 8 + tiles * 4096;
2284 } else {
2285 unsigned int offset;
2286
2287 offset = *y * pitch + *x * cpp;
2288 *y = 0;
2289 *x = (offset & 4095) / cpp;
2290 return offset & -4096;
2291 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292}
2293
Jesse Barnes46f297f2014-03-07 08:57:48 -08002294int intel_format_to_fourcc(int format)
2295{
2296 switch (format) {
2297 case DISPPLANE_8BPP:
2298 return DRM_FORMAT_C8;
2299 case DISPPLANE_BGRX555:
2300 return DRM_FORMAT_XRGB1555;
2301 case DISPPLANE_BGRX565:
2302 return DRM_FORMAT_RGB565;
2303 default:
2304 case DISPPLANE_BGRX888:
2305 return DRM_FORMAT_XRGB8888;
2306 case DISPPLANE_RGBX888:
2307 return DRM_FORMAT_XBGR8888;
2308 case DISPPLANE_BGRX101010:
2309 return DRM_FORMAT_XRGB2101010;
2310 case DISPPLANE_RGBX101010:
2311 return DRM_FORMAT_XBGR2101010;
2312 }
2313}
2314
Jesse Barnes484b41d2014-03-07 08:57:55 -08002315static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002316 struct intel_plane_config *plane_config)
2317{
2318 struct drm_device *dev = crtc->base.dev;
2319 struct drm_i915_gem_object *obj = NULL;
2320 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2321 u32 base = plane_config->base;
2322
Chris Wilsonff2652e2014-03-10 08:07:02 +00002323 if (plane_config->size == 0)
2324 return false;
2325
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2327 plane_config->size);
2328 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002329 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002330
2331 if (plane_config->tiled) {
2332 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002334 }
2335
Dave Airlie66e514c2014-04-03 07:51:54 +10002336 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2337 mode_cmd.width = crtc->base.primary->fb->width;
2338 mode_cmd.height = crtc->base.primary->fb->height;
2339 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002340
2341 mutex_lock(&dev->struct_mutex);
2342
Dave Airlie66e514c2014-04-03 07:51:54 +10002343 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 DRM_DEBUG_KMS("intel fb init failed\n");
2346 goto out_unref_obj;
2347 }
2348
Daniel Vettera071fa02014-06-18 23:28:09 +02002349 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002350 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002351
2352 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2353 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002354
2355out_unref_obj:
2356 drm_gem_object_unreference(&obj->base);
2357 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002358 return false;
2359}
2360
2361static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2362 struct intel_plane_config *plane_config)
2363{
2364 struct drm_device *dev = intel_crtc->base.dev;
2365 struct drm_crtc *c;
2366 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002367 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002368
Dave Airlie66e514c2014-04-03 07:51:54 +10002369 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370 return;
2371
2372 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2373 return;
2374
Dave Airlie66e514c2014-04-03 07:51:54 +10002375 kfree(intel_crtc->base.primary->fb);
2376 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002377
2378 /*
2379 * Failed to alloc the obj, check to see if we should share
2380 * an fb with another CRTC instead
2381 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002382 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002383 i = to_intel_crtc(c);
2384
2385 if (c == &intel_crtc->base)
2386 continue;
2387
Matt Roper2ff8fde2014-07-08 07:50:07 -07002388 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002389 continue;
2390
Matt Roper2ff8fde2014-07-08 07:50:07 -07002391 obj = intel_fb_obj(c->primary->fb);
2392 if (obj == NULL)
2393 continue;
2394
2395 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002396 drm_framebuffer_reference(c->primary->fb);
2397 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002398 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002399 break;
2400 }
2401 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002402}
2403
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002404static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2405 struct drm_framebuffer *fb,
2406 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002407{
2408 struct drm_device *dev = crtc->dev;
2409 struct drm_i915_private *dev_priv = dev->dev_private;
2410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002411 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002412 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002413 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002414 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002415 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302416 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002417
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002418 if (!intel_crtc->primary_enabled) {
2419 I915_WRITE(reg, 0);
2420 if (INTEL_INFO(dev)->gen >= 4)
2421 I915_WRITE(DSPSURF(plane), 0);
2422 else
2423 I915_WRITE(DSPADDR(plane), 0);
2424 POSTING_READ(reg);
2425 return;
2426 }
2427
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002428 obj = intel_fb_obj(fb);
2429 if (WARN_ON(obj == NULL))
2430 return;
2431
2432 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2433
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002434 dspcntr = DISPPLANE_GAMMA_ENABLE;
2435
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002436 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002437
2438 if (INTEL_INFO(dev)->gen < 4) {
2439 if (intel_crtc->pipe == PIPE_B)
2440 dspcntr |= DISPPLANE_SEL_PIPE_B;
2441
2442 /* pipesrc and dspsize control the size that is scaled from,
2443 * which should always be the user's requested size.
2444 */
2445 I915_WRITE(DSPSIZE(plane),
2446 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2447 (intel_crtc->config.pipe_src_w - 1));
2448 I915_WRITE(DSPPOS(plane), 0);
2449 }
2450
Ville Syrjälä57779d02012-10-31 17:50:14 +02002451 switch (fb->pixel_format) {
2452 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002453 dspcntr |= DISPPLANE_8BPP;
2454 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002455 case DRM_FORMAT_XRGB1555:
2456 case DRM_FORMAT_ARGB1555:
2457 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002458 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002459 case DRM_FORMAT_RGB565:
2460 dspcntr |= DISPPLANE_BGRX565;
2461 break;
2462 case DRM_FORMAT_XRGB8888:
2463 case DRM_FORMAT_ARGB8888:
2464 dspcntr |= DISPPLANE_BGRX888;
2465 break;
2466 case DRM_FORMAT_XBGR8888:
2467 case DRM_FORMAT_ABGR8888:
2468 dspcntr |= DISPPLANE_RGBX888;
2469 break;
2470 case DRM_FORMAT_XRGB2101010:
2471 case DRM_FORMAT_ARGB2101010:
2472 dspcntr |= DISPPLANE_BGRX101010;
2473 break;
2474 case DRM_FORMAT_XBGR2101010:
2475 case DRM_FORMAT_ABGR2101010:
2476 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002477 break;
2478 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002479 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002480 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002481
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002482 if (INTEL_INFO(dev)->gen >= 4 &&
2483 obj->tiling_mode != I915_TILING_NONE)
2484 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002485
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002486 if (IS_G4X(dev))
2487 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2488
Ville Syrjäläb98971272014-08-27 16:51:22 +03002489 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002490
Daniel Vetterc2c75132012-07-05 12:17:30 +02002491 if (INTEL_INFO(dev)->gen >= 4) {
2492 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002493 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002494 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002495 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002496 linear_offset -= intel_crtc->dspaddr_offset;
2497 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002498 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002499 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002500
Sonika Jindal48404c12014-08-22 14:06:04 +05302501 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2502 dspcntr |= DISPPLANE_ROTATE_180;
2503
2504 x += (intel_crtc->config.pipe_src_w - 1);
2505 y += (intel_crtc->config.pipe_src_h - 1);
2506
2507 /* Finding the last pixel of the last line of the display
2508 data and adding to linear_offset*/
2509 linear_offset +=
2510 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2511 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2512 }
2513
2514 I915_WRITE(reg, dspcntr);
2515
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002516 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2517 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2518 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002519 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002520 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002521 I915_WRITE(DSPSURF(plane),
2522 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002524 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002526 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002527 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002528}
2529
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002530static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2531 struct drm_framebuffer *fb,
2532 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002533{
2534 struct drm_device *dev = crtc->dev;
2535 struct drm_i915_private *dev_priv = dev->dev_private;
2536 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002537 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002538 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002539 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002541 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302542 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002543
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002544 if (!intel_crtc->primary_enabled) {
2545 I915_WRITE(reg, 0);
2546 I915_WRITE(DSPSURF(plane), 0);
2547 POSTING_READ(reg);
2548 return;
2549 }
2550
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002551 obj = intel_fb_obj(fb);
2552 if (WARN_ON(obj == NULL))
2553 return;
2554
2555 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2556
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002557 dspcntr = DISPPLANE_GAMMA_ENABLE;
2558
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002559 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002560
2561 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2562 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2563
Ville Syrjälä57779d02012-10-31 17:50:14 +02002564 switch (fb->pixel_format) {
2565 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002566 dspcntr |= DISPPLANE_8BPP;
2567 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002568 case DRM_FORMAT_RGB565:
2569 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002570 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002571 case DRM_FORMAT_XRGB8888:
2572 case DRM_FORMAT_ARGB8888:
2573 dspcntr |= DISPPLANE_BGRX888;
2574 break;
2575 case DRM_FORMAT_XBGR8888:
2576 case DRM_FORMAT_ABGR8888:
2577 dspcntr |= DISPPLANE_RGBX888;
2578 break;
2579 case DRM_FORMAT_XRGB2101010:
2580 case DRM_FORMAT_ARGB2101010:
2581 dspcntr |= DISPPLANE_BGRX101010;
2582 break;
2583 case DRM_FORMAT_XBGR2101010:
2584 case DRM_FORMAT_ABGR2101010:
2585 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586 break;
2587 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002588 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002589 }
2590
2591 if (obj->tiling_mode != I915_TILING_NONE)
2592 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002593
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002594 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002595 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002596
Ville Syrjäläb98971272014-08-27 16:51:22 +03002597 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002598 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002599 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002600 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002601 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002602 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302603 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2604 dspcntr |= DISPPLANE_ROTATE_180;
2605
2606 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2607 x += (intel_crtc->config.pipe_src_w - 1);
2608 y += (intel_crtc->config.pipe_src_h - 1);
2609
2610 /* Finding the last pixel of the last line of the display
2611 data and adding to linear_offset*/
2612 linear_offset +=
2613 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2614 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2615 }
2616 }
2617
2618 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002619
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002620 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2621 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2622 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002623 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002624 I915_WRITE(DSPSURF(plane),
2625 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002626 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002627 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2628 } else {
2629 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2630 I915_WRITE(DSPLINOFF(plane), linear_offset);
2631 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002632 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002633}
2634
Damien Lespiau70d21f02013-07-03 21:06:04 +01002635static void skylake_update_primary_plane(struct drm_crtc *crtc,
2636 struct drm_framebuffer *fb,
2637 int x, int y)
2638{
2639 struct drm_device *dev = crtc->dev;
2640 struct drm_i915_private *dev_priv = dev->dev_private;
2641 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2642 struct intel_framebuffer *intel_fb;
2643 struct drm_i915_gem_object *obj;
2644 int pipe = intel_crtc->pipe;
2645 u32 plane_ctl, stride;
2646
2647 if (!intel_crtc->primary_enabled) {
2648 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2649 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2650 POSTING_READ(PLANE_CTL(pipe, 0));
2651 return;
2652 }
2653
2654 plane_ctl = PLANE_CTL_ENABLE |
2655 PLANE_CTL_PIPE_GAMMA_ENABLE |
2656 PLANE_CTL_PIPE_CSC_ENABLE;
2657
2658 switch (fb->pixel_format) {
2659 case DRM_FORMAT_RGB565:
2660 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2661 break;
2662 case DRM_FORMAT_XRGB8888:
2663 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2664 break;
2665 case DRM_FORMAT_XBGR8888:
2666 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2667 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2668 break;
2669 case DRM_FORMAT_XRGB2101010:
2670 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2671 break;
2672 case DRM_FORMAT_XBGR2101010:
2673 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2674 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2675 break;
2676 default:
2677 BUG();
2678 }
2679
2680 intel_fb = to_intel_framebuffer(fb);
2681 obj = intel_fb->obj;
2682
2683 /*
2684 * The stride is either expressed as a multiple of 64 bytes chunks for
2685 * linear buffers or in number of tiles for tiled buffers.
2686 */
2687 switch (obj->tiling_mode) {
2688 case I915_TILING_NONE:
2689 stride = fb->pitches[0] >> 6;
2690 break;
2691 case I915_TILING_X:
2692 plane_ctl |= PLANE_CTL_TILED_X;
2693 stride = fb->pitches[0] >> 9;
2694 break;
2695 default:
2696 BUG();
2697 }
2698
2699 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
2700
2701 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2702
2703 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2704 i915_gem_obj_ggtt_offset(obj),
2705 x, y, fb->width, fb->height,
2706 fb->pitches[0]);
2707
2708 I915_WRITE(PLANE_POS(pipe, 0), 0);
2709 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2710 I915_WRITE(PLANE_SIZE(pipe, 0),
2711 (intel_crtc->config.pipe_src_h - 1) << 16 |
2712 (intel_crtc->config.pipe_src_w - 1));
2713 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2714 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2715
2716 POSTING_READ(PLANE_SURF(pipe, 0));
2717}
2718
Jesse Barnes17638cd2011-06-24 12:19:23 -07002719/* Assume fb object is pinned & idle & fenced and just update base pointers */
2720static int
2721intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2722 int x, int y, enum mode_set_atomic state)
2723{
2724 struct drm_device *dev = crtc->dev;
2725 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002726
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002727 if (dev_priv->display.disable_fbc)
2728 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002729
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002730 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2731
2732 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002733}
2734
Ville Syrjälä96a02912013-02-18 19:08:49 +02002735void intel_display_handle_reset(struct drm_device *dev)
2736{
2737 struct drm_i915_private *dev_priv = dev->dev_private;
2738 struct drm_crtc *crtc;
2739
2740 /*
2741 * Flips in the rings have been nuked by the reset,
2742 * so complete all pending flips so that user space
2743 * will get its events and not get stuck.
2744 *
2745 * Also update the base address of all primary
2746 * planes to the the last fb to make sure we're
2747 * showing the correct fb after a reset.
2748 *
2749 * Need to make two loops over the crtcs so that we
2750 * don't try to grab a crtc mutex before the
2751 * pending_flip_queue really got woken up.
2752 */
2753
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002754 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 enum plane plane = intel_crtc->plane;
2757
2758 intel_prepare_page_flip(dev, plane);
2759 intel_finish_page_flip_plane(dev, plane);
2760 }
2761
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002762 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002763 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2764
Rob Clark51fd3712013-11-19 12:10:12 -05002765 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002766 /*
2767 * FIXME: Once we have proper support for primary planes (and
2768 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002769 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002770 */
Matt Roperf4510a22014-04-01 15:22:40 -07002771 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002772 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002773 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002774 crtc->x,
2775 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002776 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002777 }
2778}
2779
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002780static int
Chris Wilson14667a42012-04-03 17:58:35 +01002781intel_finish_fb(struct drm_framebuffer *old_fb)
2782{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002783 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002784 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2785 bool was_interruptible = dev_priv->mm.interruptible;
2786 int ret;
2787
Chris Wilson14667a42012-04-03 17:58:35 +01002788 /* Big Hammer, we also need to ensure that any pending
2789 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2790 * current scanout is retired before unpinning the old
2791 * framebuffer.
2792 *
2793 * This should only fail upon a hung GPU, in which case we
2794 * can safely continue.
2795 */
2796 dev_priv->mm.interruptible = false;
2797 ret = i915_gem_object_finish_gpu(obj);
2798 dev_priv->mm.interruptible = was_interruptible;
2799
2800 return ret;
2801}
2802
Chris Wilson7d5e3792014-03-04 13:15:08 +00002803static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2804{
2805 struct drm_device *dev = crtc->dev;
2806 struct drm_i915_private *dev_priv = dev->dev_private;
2807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002808 bool pending;
2809
2810 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2811 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2812 return false;
2813
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002814 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002815 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002816 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002817
2818 return pending;
2819}
2820
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002821static void intel_update_pipe_size(struct intel_crtc *crtc)
2822{
2823 struct drm_device *dev = crtc->base.dev;
2824 struct drm_i915_private *dev_priv = dev->dev_private;
2825 const struct drm_display_mode *adjusted_mode;
2826
2827 if (!i915.fastboot)
2828 return;
2829
2830 /*
2831 * Update pipe size and adjust fitter if needed: the reason for this is
2832 * that in compute_mode_changes we check the native mode (not the pfit
2833 * mode) to see if we can flip rather than do a full mode set. In the
2834 * fastboot case, we'll flip, but if we don't update the pipesrc and
2835 * pfit state, we'll end up with a big fb scanned out into the wrong
2836 * sized surface.
2837 *
2838 * To fix this properly, we need to hoist the checks up into
2839 * compute_mode_changes (or above), check the actual pfit state and
2840 * whether the platform allows pfit disable with pipe active, and only
2841 * then update the pipesrc and pfit state, even on the flip path.
2842 */
2843
2844 adjusted_mode = &crtc->config.adjusted_mode;
2845
2846 I915_WRITE(PIPESRC(crtc->pipe),
2847 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2848 (adjusted_mode->crtc_vdisplay - 1));
2849 if (!crtc->config.pch_pfit.enabled &&
2850 (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) ||
2851 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))) {
2852 I915_WRITE(PF_CTL(crtc->pipe), 0);
2853 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2854 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2855 }
2856 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2857 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2858}
2859
Chris Wilson14667a42012-04-03 17:58:35 +01002860static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002861intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002862 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002863{
2864 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002867 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002868 struct drm_framebuffer *old_fb = crtc->primary->fb;
2869 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2870 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002871 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002872
Chris Wilson7d5e3792014-03-04 13:15:08 +00002873 if (intel_crtc_has_pending_flip(crtc)) {
2874 DRM_ERROR("pipe is still busy with an old pageflip\n");
2875 return -EBUSY;
2876 }
2877
Jesse Barnes79e53942008-11-07 14:24:08 -08002878 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002879 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002880 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002881 return 0;
2882 }
2883
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002884 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002885 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2886 plane_name(intel_crtc->plane),
2887 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002888 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002889 }
2890
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002891 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002892 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2893 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002894 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002895 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002896 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002897 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002898 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002899 return ret;
2900 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002901
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002902 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002903
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002904 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002905
Daniel Vetterf99d7062014-06-19 16:01:59 +02002906 if (intel_crtc->active)
2907 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2908
Matt Roperf4510a22014-04-01 15:22:40 -07002909 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002910 crtc->x = x;
2911 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002912
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002913 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002914 if (intel_crtc->active && old_fb != fb)
2915 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002916 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002917 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002918 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002919 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002920
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002921 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002922 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002923 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002924
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002925 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002926}
2927
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002928static void intel_fdi_normal_train(struct drm_crtc *crtc)
2929{
2930 struct drm_device *dev = crtc->dev;
2931 struct drm_i915_private *dev_priv = dev->dev_private;
2932 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2933 int pipe = intel_crtc->pipe;
2934 u32 reg, temp;
2935
2936 /* enable normal train */
2937 reg = FDI_TX_CTL(pipe);
2938 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002939 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002940 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2941 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002942 } else {
2943 temp &= ~FDI_LINK_TRAIN_NONE;
2944 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002945 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002946 I915_WRITE(reg, temp);
2947
2948 reg = FDI_RX_CTL(pipe);
2949 temp = I915_READ(reg);
2950 if (HAS_PCH_CPT(dev)) {
2951 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2952 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2953 } else {
2954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_NONE;
2956 }
2957 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2958
2959 /* wait one idle pattern time */
2960 POSTING_READ(reg);
2961 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002962
2963 /* IVB wants error correction enabled */
2964 if (IS_IVYBRIDGE(dev))
2965 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2966 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002967}
2968
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002969static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002970{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002971 return crtc->base.enabled && crtc->active &&
2972 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002973}
2974
Daniel Vetter01a415f2012-10-27 15:58:40 +02002975static void ivb_modeset_global_resources(struct drm_device *dev)
2976{
2977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 struct intel_crtc *pipe_B_crtc =
2979 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2980 struct intel_crtc *pipe_C_crtc =
2981 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2982 uint32_t temp;
2983
Daniel Vetter1e833f42013-02-19 22:31:57 +01002984 /*
2985 * When everything is off disable fdi C so that we could enable fdi B
2986 * with all lanes. Note that we don't care about enabled pipes without
2987 * an enabled pch encoder.
2988 */
2989 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2990 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002991 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2992 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2993
2994 temp = I915_READ(SOUTH_CHICKEN1);
2995 temp &= ~FDI_BC_BIFURCATION_SELECT;
2996 DRM_DEBUG_KMS("disabling fdi C rx\n");
2997 I915_WRITE(SOUTH_CHICKEN1, temp);
2998 }
2999}
3000
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003001/* The FDI link training functions for ILK/Ibexpeak. */
3002static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3003{
3004 struct drm_device *dev = crtc->dev;
3005 struct drm_i915_private *dev_priv = dev->dev_private;
3006 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3007 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003008 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003009
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003010 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003011 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003012
Adam Jacksone1a44742010-06-25 15:32:14 -04003013 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3014 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 reg = FDI_RX_IMR(pipe);
3016 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003017 temp &= ~FDI_RX_SYMBOL_LOCK;
3018 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003019 I915_WRITE(reg, temp);
3020 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003021 udelay(150);
3022
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003023 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003024 reg = FDI_TX_CTL(pipe);
3025 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003026 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3027 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003028 temp &= ~FDI_LINK_TRAIN_NONE;
3029 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003030 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 reg = FDI_RX_CTL(pipe);
3033 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 temp &= ~FDI_LINK_TRAIN_NONE;
3035 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3037
3038 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039 udelay(150);
3040
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003041 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003042 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3043 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3044 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003045
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003047 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003048 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003049 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3050
3051 if ((temp & FDI_RX_BIT_LOCK)) {
3052 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003053 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 break;
3055 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003057 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059
3060 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 reg = FDI_TX_CTL(pipe);
3062 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063 temp &= ~FDI_LINK_TRAIN_NONE;
3064 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003065 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 reg = FDI_RX_CTL(pipe);
3068 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069 temp &= ~FDI_LINK_TRAIN_NONE;
3070 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003071 I915_WRITE(reg, temp);
3072
3073 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003074 udelay(150);
3075
Chris Wilson5eddb702010-09-11 13:48:45 +01003076 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003077 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003082 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083 DRM_DEBUG_KMS("FDI train 2 done.\n");
3084 break;
3085 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003087 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
3090 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003091
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003092}
3093
Akshay Joshi0206e352011-08-16 15:34:10 -04003094static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003095 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3096 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3097 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3098 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3099};
3100
3101/* The FDI link training functions for SNB/Cougarpoint. */
3102static void gen6_fdi_link_train(struct drm_crtc *crtc)
3103{
3104 struct drm_device *dev = crtc->dev;
3105 struct drm_i915_private *dev_priv = dev->dev_private;
3106 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3107 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003108 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109
Adam Jacksone1a44742010-06-25 15:32:14 -04003110 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3111 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 reg = FDI_RX_IMR(pipe);
3113 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003114 temp &= ~FDI_RX_SYMBOL_LOCK;
3115 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003116 I915_WRITE(reg, temp);
3117
3118 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003119 udelay(150);
3120
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003121 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003122 reg = FDI_TX_CTL(pipe);
3123 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003124 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3125 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 temp &= ~FDI_LINK_TRAIN_NONE;
3127 temp |= FDI_LINK_TRAIN_PATTERN_1;
3128 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3129 /* SNB-B */
3130 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003131 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003132
Daniel Vetterd74cf322012-10-26 10:58:13 +02003133 I915_WRITE(FDI_RX_MISC(pipe),
3134 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3135
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 reg = FDI_RX_CTL(pipe);
3137 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003138 if (HAS_PCH_CPT(dev)) {
3139 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3140 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3141 } else {
3142 temp &= ~FDI_LINK_TRAIN_NONE;
3143 temp |= FDI_LINK_TRAIN_PATTERN_1;
3144 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003145 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3146
3147 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003148 udelay(150);
3149
Akshay Joshi0206e352011-08-16 15:34:10 -04003150 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003151 reg = FDI_TX_CTL(pipe);
3152 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003153 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3154 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 I915_WRITE(reg, temp);
3156
3157 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003158 udelay(500);
3159
Sean Paulfa37d392012-03-02 12:53:39 -05003160 for (retry = 0; retry < 5; retry++) {
3161 reg = FDI_RX_IIR(pipe);
3162 temp = I915_READ(reg);
3163 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3164 if (temp & FDI_RX_BIT_LOCK) {
3165 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3166 DRM_DEBUG_KMS("FDI train 1 done.\n");
3167 break;
3168 }
3169 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 }
Sean Paulfa37d392012-03-02 12:53:39 -05003171 if (retry < 5)
3172 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173 }
3174 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003176
3177 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003178 reg = FDI_TX_CTL(pipe);
3179 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003180 temp &= ~FDI_LINK_TRAIN_NONE;
3181 temp |= FDI_LINK_TRAIN_PATTERN_2;
3182 if (IS_GEN6(dev)) {
3183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 /* SNB-B */
3185 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3186 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191 if (HAS_PCH_CPT(dev)) {
3192 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3193 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3194 } else {
3195 temp &= ~FDI_LINK_TRAIN_NONE;
3196 temp |= FDI_LINK_TRAIN_PATTERN_2;
3197 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp);
3199
3200 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 udelay(150);
3202
Akshay Joshi0206e352011-08-16 15:34:10 -04003203 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 reg = FDI_TX_CTL(pipe);
3205 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3207 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 I915_WRITE(reg, temp);
3209
3210 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 udelay(500);
3212
Sean Paulfa37d392012-03-02 12:53:39 -05003213 for (retry = 0; retry < 5; retry++) {
3214 reg = FDI_RX_IIR(pipe);
3215 temp = I915_READ(reg);
3216 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3217 if (temp & FDI_RX_SYMBOL_LOCK) {
3218 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3219 DRM_DEBUG_KMS("FDI train 2 done.\n");
3220 break;
3221 }
3222 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 }
Sean Paulfa37d392012-03-02 12:53:39 -05003224 if (retry < 5)
3225 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226 }
3227 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003229
3230 DRM_DEBUG_KMS("FDI train done.\n");
3231}
3232
Jesse Barnes357555c2011-04-28 15:09:55 -07003233/* Manual link training for Ivy Bridge A0 parts */
3234static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3235{
3236 struct drm_device *dev = crtc->dev;
3237 struct drm_i915_private *dev_priv = dev->dev_private;
3238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3239 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003240 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003241
3242 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3243 for train result */
3244 reg = FDI_RX_IMR(pipe);
3245 temp = I915_READ(reg);
3246 temp &= ~FDI_RX_SYMBOL_LOCK;
3247 temp &= ~FDI_RX_BIT_LOCK;
3248 I915_WRITE(reg, temp);
3249
3250 POSTING_READ(reg);
3251 udelay(150);
3252
Daniel Vetter01a415f2012-10-27 15:58:40 +02003253 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3254 I915_READ(FDI_RX_IIR(pipe)));
3255
Jesse Barnes139ccd32013-08-19 11:04:55 -07003256 /* Try each vswing and preemphasis setting twice before moving on */
3257 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3258 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003259 reg = FDI_TX_CTL(pipe);
3260 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003261 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3262 temp &= ~FDI_TX_ENABLE;
3263 I915_WRITE(reg, temp);
3264
3265 reg = FDI_RX_CTL(pipe);
3266 temp = I915_READ(reg);
3267 temp &= ~FDI_LINK_TRAIN_AUTO;
3268 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3269 temp &= ~FDI_RX_ENABLE;
3270 I915_WRITE(reg, temp);
3271
3272 /* enable CPU FDI TX and PCH FDI RX */
3273 reg = FDI_TX_CTL(pipe);
3274 temp = I915_READ(reg);
3275 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3276 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3277 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003278 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003279 temp |= snb_b_fdi_train_param[j/2];
3280 temp |= FDI_COMPOSITE_SYNC;
3281 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3282
3283 I915_WRITE(FDI_RX_MISC(pipe),
3284 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3285
3286 reg = FDI_RX_CTL(pipe);
3287 temp = I915_READ(reg);
3288 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3289 temp |= FDI_COMPOSITE_SYNC;
3290 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3291
3292 POSTING_READ(reg);
3293 udelay(1); /* should be 0.5us */
3294
3295 for (i = 0; i < 4; i++) {
3296 reg = FDI_RX_IIR(pipe);
3297 temp = I915_READ(reg);
3298 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3299
3300 if (temp & FDI_RX_BIT_LOCK ||
3301 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3302 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3303 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3304 i);
3305 break;
3306 }
3307 udelay(1); /* should be 0.5us */
3308 }
3309 if (i == 4) {
3310 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3311 continue;
3312 }
3313
3314 /* Train 2 */
3315 reg = FDI_TX_CTL(pipe);
3316 temp = I915_READ(reg);
3317 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3318 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3319 I915_WRITE(reg, temp);
3320
3321 reg = FDI_RX_CTL(pipe);
3322 temp = I915_READ(reg);
3323 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3324 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003325 I915_WRITE(reg, temp);
3326
3327 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003328 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003329
Jesse Barnes139ccd32013-08-19 11:04:55 -07003330 for (i = 0; i < 4; i++) {
3331 reg = FDI_RX_IIR(pipe);
3332 temp = I915_READ(reg);
3333 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003334
Jesse Barnes139ccd32013-08-19 11:04:55 -07003335 if (temp & FDI_RX_SYMBOL_LOCK ||
3336 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3337 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3338 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3339 i);
3340 goto train_done;
3341 }
3342 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003343 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003344 if (i == 4)
3345 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003346 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003347
Jesse Barnes139ccd32013-08-19 11:04:55 -07003348train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003349 DRM_DEBUG_KMS("FDI train done.\n");
3350}
3351
Daniel Vetter88cefb62012-08-12 19:27:14 +02003352static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003353{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003354 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003355 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003356 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003358
Jesse Barnesc64e3112010-09-10 11:27:03 -07003359
Jesse Barnes0e23b992010-09-10 11:10:00 -07003360 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003361 reg = FDI_RX_CTL(pipe);
3362 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003363 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3364 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003365 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3367
3368 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003369 udelay(200);
3370
3371 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 temp = I915_READ(reg);
3373 I915_WRITE(reg, temp | FDI_PCDCLK);
3374
3375 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003376 udelay(200);
3377
Paulo Zanoni20749732012-11-23 15:30:38 -02003378 /* Enable CPU FDI TX PLL, always on for Ironlake */
3379 reg = FDI_TX_CTL(pipe);
3380 temp = I915_READ(reg);
3381 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3382 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003383
Paulo Zanoni20749732012-11-23 15:30:38 -02003384 POSTING_READ(reg);
3385 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 }
3387}
3388
Daniel Vetter88cefb62012-08-12 19:27:14 +02003389static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3390{
3391 struct drm_device *dev = intel_crtc->base.dev;
3392 struct drm_i915_private *dev_priv = dev->dev_private;
3393 int pipe = intel_crtc->pipe;
3394 u32 reg, temp;
3395
3396 /* Switch from PCDclk to Rawclk */
3397 reg = FDI_RX_CTL(pipe);
3398 temp = I915_READ(reg);
3399 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3400
3401 /* Disable CPU FDI TX PLL */
3402 reg = FDI_TX_CTL(pipe);
3403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3405
3406 POSTING_READ(reg);
3407 udelay(100);
3408
3409 reg = FDI_RX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3412
3413 /* Wait for the clocks to turn off. */
3414 POSTING_READ(reg);
3415 udelay(100);
3416}
3417
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003418static void ironlake_fdi_disable(struct drm_crtc *crtc)
3419{
3420 struct drm_device *dev = crtc->dev;
3421 struct drm_i915_private *dev_priv = dev->dev_private;
3422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* disable CPU FDI tx and PCH FDI rx */
3427 reg = FDI_TX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3430 POSTING_READ(reg);
3431
3432 reg = FDI_RX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003435 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003436 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3437
3438 POSTING_READ(reg);
3439 udelay(100);
3440
3441 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003442 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003443 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003444
3445 /* still set train pattern 1 */
3446 reg = FDI_TX_CTL(pipe);
3447 temp = I915_READ(reg);
3448 temp &= ~FDI_LINK_TRAIN_NONE;
3449 temp |= FDI_LINK_TRAIN_PATTERN_1;
3450 I915_WRITE(reg, temp);
3451
3452 reg = FDI_RX_CTL(pipe);
3453 temp = I915_READ(reg);
3454 if (HAS_PCH_CPT(dev)) {
3455 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3456 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3457 } else {
3458 temp &= ~FDI_LINK_TRAIN_NONE;
3459 temp |= FDI_LINK_TRAIN_PATTERN_1;
3460 }
3461 /* BPC in FDI rx is consistent with that in PIPECONF */
3462 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003463 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003464 I915_WRITE(reg, temp);
3465
3466 POSTING_READ(reg);
3467 udelay(100);
3468}
3469
Chris Wilson5dce5b932014-01-20 10:17:36 +00003470bool intel_has_pending_fb_unpin(struct drm_device *dev)
3471{
3472 struct intel_crtc *crtc;
3473
3474 /* Note that we don't need to be called with mode_config.lock here
3475 * as our list of CRTC objects is static for the lifetime of the
3476 * device and so cannot disappear as we iterate. Similarly, we can
3477 * happily treat the predicates as racy, atomic checks as userspace
3478 * cannot claim and pin a new fb without at least acquring the
3479 * struct_mutex and so serialising with us.
3480 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003481 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003482 if (atomic_read(&crtc->unpin_work_count) == 0)
3483 continue;
3484
3485 if (crtc->unpin_work)
3486 intel_wait_for_vblank(dev, crtc->pipe);
3487
3488 return true;
3489 }
3490
3491 return false;
3492}
3493
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003494static void page_flip_completed(struct intel_crtc *intel_crtc)
3495{
3496 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3497 struct intel_unpin_work *work = intel_crtc->unpin_work;
3498
3499 /* ensure that the unpin work is consistent wrt ->pending. */
3500 smp_rmb();
3501 intel_crtc->unpin_work = NULL;
3502
3503 if (work->event)
3504 drm_send_vblank_event(intel_crtc->base.dev,
3505 intel_crtc->pipe,
3506 work->event);
3507
3508 drm_crtc_vblank_put(&intel_crtc->base);
3509
3510 wake_up_all(&dev_priv->pending_flip_queue);
3511 queue_work(dev_priv->wq, &work->work);
3512
3513 trace_i915_flip_complete(intel_crtc->plane,
3514 work->pending_flip_obj);
3515}
3516
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003517void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003518{
Chris Wilson0f911282012-04-17 10:05:38 +01003519 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003520 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003521
Daniel Vetter2c10d572012-12-20 21:24:07 +01003522 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003523 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3524 !intel_crtc_has_pending_flip(crtc),
3525 60*HZ) == 0)) {
3526 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003527
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003528 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003529 if (intel_crtc->unpin_work) {
3530 WARN_ONCE(1, "Removing stuck page flip\n");
3531 page_flip_completed(intel_crtc);
3532 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003533 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003534 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003535
Chris Wilson975d5682014-08-20 13:13:34 +01003536 if (crtc->primary->fb) {
3537 mutex_lock(&dev->struct_mutex);
3538 intel_finish_fb(crtc->primary->fb);
3539 mutex_unlock(&dev->struct_mutex);
3540 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003541}
3542
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003543/* Program iCLKIP clock to the desired frequency */
3544static void lpt_program_iclkip(struct drm_crtc *crtc)
3545{
3546 struct drm_device *dev = crtc->dev;
3547 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003548 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003549 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3550 u32 temp;
3551
Daniel Vetter09153002012-12-12 14:06:44 +01003552 mutex_lock(&dev_priv->dpio_lock);
3553
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003554 /* It is necessary to ungate the pixclk gate prior to programming
3555 * the divisors, and gate it back when it is done.
3556 */
3557 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3558
3559 /* Disable SSCCTL */
3560 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003561 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3562 SBI_SSCCTL_DISABLE,
3563 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564
3565 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003566 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003567 auxdiv = 1;
3568 divsel = 0x41;
3569 phaseinc = 0x20;
3570 } else {
3571 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003572 * but the adjusted_mode->crtc_clock in in KHz. To get the
3573 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003574 * convert the virtual clock precision to KHz here for higher
3575 * precision.
3576 */
3577 u32 iclk_virtual_root_freq = 172800 * 1000;
3578 u32 iclk_pi_range = 64;
3579 u32 desired_divisor, msb_divisor_value, pi_value;
3580
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003581 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003582 msb_divisor_value = desired_divisor / iclk_pi_range;
3583 pi_value = desired_divisor % iclk_pi_range;
3584
3585 auxdiv = 0;
3586 divsel = msb_divisor_value - 2;
3587 phaseinc = pi_value;
3588 }
3589
3590 /* This should not happen with any sane values */
3591 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3592 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3593 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3594 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3595
3596 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003597 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003598 auxdiv,
3599 divsel,
3600 phasedir,
3601 phaseinc);
3602
3603 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003604 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003605 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3606 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3607 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3608 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3609 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3610 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003611 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612
3613 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003614 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003615 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3616 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003617 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003618
3619 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003620 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003621 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003622 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003623
3624 /* Wait for initialization time */
3625 udelay(24);
3626
3627 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003628
3629 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003630}
3631
Daniel Vetter275f01b22013-05-03 11:49:47 +02003632static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3633 enum pipe pch_transcoder)
3634{
3635 struct drm_device *dev = crtc->base.dev;
3636 struct drm_i915_private *dev_priv = dev->dev_private;
3637 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3638
3639 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3640 I915_READ(HTOTAL(cpu_transcoder)));
3641 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3642 I915_READ(HBLANK(cpu_transcoder)));
3643 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3644 I915_READ(HSYNC(cpu_transcoder)));
3645
3646 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3647 I915_READ(VTOTAL(cpu_transcoder)));
3648 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3649 I915_READ(VBLANK(cpu_transcoder)));
3650 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3651 I915_READ(VSYNC(cpu_transcoder)));
3652 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3653 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3654}
3655
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003656static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3657{
3658 struct drm_i915_private *dev_priv = dev->dev_private;
3659 uint32_t temp;
3660
3661 temp = I915_READ(SOUTH_CHICKEN1);
3662 if (temp & FDI_BC_BIFURCATION_SELECT)
3663 return;
3664
3665 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3666 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3667
3668 temp |= FDI_BC_BIFURCATION_SELECT;
3669 DRM_DEBUG_KMS("enabling fdi C rx\n");
3670 I915_WRITE(SOUTH_CHICKEN1, temp);
3671 POSTING_READ(SOUTH_CHICKEN1);
3672}
3673
3674static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3675{
3676 struct drm_device *dev = intel_crtc->base.dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
3678
3679 switch (intel_crtc->pipe) {
3680 case PIPE_A:
3681 break;
3682 case PIPE_B:
3683 if (intel_crtc->config.fdi_lanes > 2)
3684 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3685 else
3686 cpt_enable_fdi_bc_bifurcation(dev);
3687
3688 break;
3689 case PIPE_C:
3690 cpt_enable_fdi_bc_bifurcation(dev);
3691
3692 break;
3693 default:
3694 BUG();
3695 }
3696}
3697
Jesse Barnesf67a5592011-01-05 10:31:48 -08003698/*
3699 * Enable PCH resources required for PCH ports:
3700 * - PCH PLLs
3701 * - FDI training & RX/TX
3702 * - update transcoder timings
3703 * - DP transcoding bits
3704 * - transcoder
3705 */
3706static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003707{
3708 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003712 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003713
Daniel Vetterab9412b2013-05-03 11:49:46 +02003714 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003715
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003716 if (IS_IVYBRIDGE(dev))
3717 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3718
Daniel Vettercd986ab2012-10-26 10:58:12 +02003719 /* Write the TU size bits before fdi link training, so that error
3720 * detection works. */
3721 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3722 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3723
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003724 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003725 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003726
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003727 /* We need to program the right clock selection before writing the pixel
3728 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003729 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003730 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003731
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003732 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003733 temp |= TRANS_DPLL_ENABLE(pipe);
3734 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003735 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003736 temp |= sel;
3737 else
3738 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003739 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003740 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003741
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003742 /* XXX: pch pll's can be enabled any time before we enable the PCH
3743 * transcoder, and we actually should do this to not upset any PCH
3744 * transcoder that already use the clock when we share it.
3745 *
3746 * Note that enable_shared_dpll tries to do the right thing, but
3747 * get_shared_dpll unconditionally resets the pll - we need that to have
3748 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003749 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003750
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003751 /* set transcoder timing, panel must allow it */
3752 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003753 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003754
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003755 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003756
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003757 /* For PCH DP, enable TRANS_DP_CTL */
3758 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003759 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3760 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003761 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003762 reg = TRANS_DP_CTL(pipe);
3763 temp = I915_READ(reg);
3764 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003765 TRANS_DP_SYNC_MASK |
3766 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003767 temp |= (TRANS_DP_OUTPUT_ENABLE |
3768 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003769 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770
3771 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003772 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003773 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003774 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003775
3776 switch (intel_trans_dp_port_sel(crtc)) {
3777 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003779 break;
3780 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003782 break;
3783 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003784 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785 break;
3786 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003787 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 }
3789
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003791 }
3792
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003793 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003794}
3795
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003796static void lpt_pch_enable(struct drm_crtc *crtc)
3797{
3798 struct drm_device *dev = crtc->dev;
3799 struct drm_i915_private *dev_priv = dev->dev_private;
3800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003801 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003802
Daniel Vetterab9412b2013-05-03 11:49:46 +02003803 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003804
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003805 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003806
Paulo Zanoni0540e482012-10-31 18:12:40 -02003807 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003808 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003809
Paulo Zanoni937bb612012-10-31 18:12:47 -02003810 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003811}
3812
Daniel Vetter716c2e52014-06-25 22:02:02 +03003813void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003814{
Daniel Vettere2b78262013-06-07 23:10:03 +02003815 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003816
3817 if (pll == NULL)
3818 return;
3819
3820 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003821 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003822 return;
3823 }
3824
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003825 if (--pll->refcount == 0) {
3826 WARN_ON(pll->on);
3827 WARN_ON(pll->active);
3828 }
3829
Daniel Vettera43f6e02013-06-07 23:10:32 +02003830 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003831}
3832
Daniel Vetter716c2e52014-06-25 22:02:02 +03003833struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003834{
Daniel Vettere2b78262013-06-07 23:10:03 +02003835 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3836 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3837 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003838
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003839 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003840 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3841 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003842 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843 }
3844
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003845 if (HAS_PCH_IBX(dev_priv->dev)) {
3846 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003847 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003848 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003849
Daniel Vetter46edb022013-06-05 13:34:12 +02003850 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3851 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003852
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003853 WARN_ON(pll->refcount);
3854
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003855 goto found;
3856 }
3857
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003858 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3859 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860
3861 /* Only want to check enabled timings first */
3862 if (pll->refcount == 0)
3863 continue;
3864
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003865 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3866 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003867 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003868 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003869 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003870
3871 goto found;
3872 }
3873 }
3874
3875 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003876 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3877 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003878 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003879 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3880 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003881 goto found;
3882 }
3883 }
3884
3885 return NULL;
3886
3887found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003888 if (pll->refcount == 0)
3889 pll->hw_state = crtc->config.dpll_hw_state;
3890
Daniel Vettera43f6e02013-06-07 23:10:32 +02003891 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003892 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3893 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003894
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003896
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003897 return pll;
3898}
3899
Daniel Vettera1520312013-05-03 11:49:50 +02003900static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003901{
3902 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003903 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003904 u32 temp;
3905
3906 temp = I915_READ(dslreg);
3907 udelay(500);
3908 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003909 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003910 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003911 }
3912}
3913
Jesse Barnesb074cec2013-04-25 12:55:02 -07003914static void ironlake_pfit_enable(struct intel_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->base.dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
3918 int pipe = crtc->pipe;
3919
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003920 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003921 /* Force use of hard-coded filter coefficients
3922 * as some pre-programmed values are broken,
3923 * e.g. x201.
3924 */
3925 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3926 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3927 PF_PIPE_SEL_IVB(pipe));
3928 else
3929 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3930 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3931 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003932 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933}
3934
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003935static void intel_enable_planes(struct drm_crtc *crtc)
3936{
3937 struct drm_device *dev = crtc->dev;
3938 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003939 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003940 struct intel_plane *intel_plane;
3941
Matt Roperaf2b6532014-04-01 15:22:32 -07003942 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3943 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003944 if (intel_plane->pipe == pipe)
3945 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003946 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003947}
3948
3949static void intel_disable_planes(struct drm_crtc *crtc)
3950{
3951 struct drm_device *dev = crtc->dev;
3952 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003953 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003954 struct intel_plane *intel_plane;
3955
Matt Roperaf2b6532014-04-01 15:22:32 -07003956 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3957 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003958 if (intel_plane->pipe == pipe)
3959 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003960 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003961}
3962
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003963void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003964{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003965 struct drm_device *dev = crtc->base.dev;
3966 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003967
3968 if (!crtc->config.ips_enabled)
3969 return;
3970
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003971 /* We can only enable IPS after we enable a plane and wait for a vblank */
3972 intel_wait_for_vblank(dev, crtc->pipe);
3973
Paulo Zanonid77e4532013-09-24 13:52:55 -03003974 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003975 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003976 mutex_lock(&dev_priv->rps.hw_lock);
3977 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3978 mutex_unlock(&dev_priv->rps.hw_lock);
3979 /* Quoting Art Runyan: "its not safe to expect any particular
3980 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003981 * mailbox." Moreover, the mailbox may return a bogus state,
3982 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003983 */
3984 } else {
3985 I915_WRITE(IPS_CTL, IPS_ENABLE);
3986 /* The bit only becomes 1 in the next vblank, so this wait here
3987 * is essentially intel_wait_for_vblank. If we don't have this
3988 * and don't wait for vblanks until the end of crtc_enable, then
3989 * the HW state readout code will complain that the expected
3990 * IPS_CTL value is not the one we read. */
3991 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3992 DRM_ERROR("Timed out waiting for IPS enable\n");
3993 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003994}
3995
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003996void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003997{
3998 struct drm_device *dev = crtc->base.dev;
3999 struct drm_i915_private *dev_priv = dev->dev_private;
4000
4001 if (!crtc->config.ips_enabled)
4002 return;
4003
4004 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004005 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004006 mutex_lock(&dev_priv->rps.hw_lock);
4007 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4008 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004009 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4010 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4011 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004012 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004013 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004014 POSTING_READ(IPS_CTL);
4015 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004016
4017 /* We need to wait for a vblank before we can disable the plane. */
4018 intel_wait_for_vblank(dev, crtc->pipe);
4019}
4020
4021/** Loads the palette/gamma unit for the CRTC with the prepared values */
4022static void intel_crtc_load_lut(struct drm_crtc *crtc)
4023{
4024 struct drm_device *dev = crtc->dev;
4025 struct drm_i915_private *dev_priv = dev->dev_private;
4026 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4027 enum pipe pipe = intel_crtc->pipe;
4028 int palreg = PALETTE(pipe);
4029 int i;
4030 bool reenable_ips = false;
4031
4032 /* The clocks have to be on to load the palette. */
4033 if (!crtc->enabled || !intel_crtc->active)
4034 return;
4035
4036 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
4037 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4038 assert_dsi_pll_enabled(dev_priv);
4039 else
4040 assert_pll_enabled(dev_priv, pipe);
4041 }
4042
4043 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304044 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004045 palreg = LGC_PALETTE(pipe);
4046
4047 /* Workaround : Do not read or write the pipe palette/gamma data while
4048 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4049 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004050 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004051 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4052 GAMMA_MODE_MODE_SPLIT)) {
4053 hsw_disable_ips(intel_crtc);
4054 reenable_ips = true;
4055 }
4056
4057 for (i = 0; i < 256; i++) {
4058 I915_WRITE(palreg + 4 * i,
4059 (intel_crtc->lut_r[i] << 16) |
4060 (intel_crtc->lut_g[i] << 8) |
4061 intel_crtc->lut_b[i]);
4062 }
4063
4064 if (reenable_ips)
4065 hsw_enable_ips(intel_crtc);
4066}
4067
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004068static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4069{
4070 if (!enable && intel_crtc->overlay) {
4071 struct drm_device *dev = intel_crtc->base.dev;
4072 struct drm_i915_private *dev_priv = dev->dev_private;
4073
4074 mutex_lock(&dev->struct_mutex);
4075 dev_priv->mm.interruptible = false;
4076 (void) intel_overlay_switch_off(intel_crtc->overlay);
4077 dev_priv->mm.interruptible = true;
4078 mutex_unlock(&dev->struct_mutex);
4079 }
4080
4081 /* Let userspace switch the overlay on again. In most cases userspace
4082 * has to recompute where to put it anyway.
4083 */
4084}
4085
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004086static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004087{
4088 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004089 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4090 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004091
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004092 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004093 intel_enable_planes(crtc);
4094 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004095 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096
4097 hsw_enable_ips(intel_crtc);
4098
4099 mutex_lock(&dev->struct_mutex);
4100 intel_update_fbc(dev);
4101 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004102
4103 /*
4104 * FIXME: Once we grow proper nuclear flip support out of this we need
4105 * to compute the mask of flip planes precisely. For the time being
4106 * consider this a flip from a NULL plane.
4107 */
4108 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004109}
4110
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004111static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004112{
4113 struct drm_device *dev = crtc->dev;
4114 struct drm_i915_private *dev_priv = dev->dev_private;
4115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4116 int pipe = intel_crtc->pipe;
4117 int plane = intel_crtc->plane;
4118
4119 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004120
4121 if (dev_priv->fbc.plane == plane)
4122 intel_disable_fbc(dev);
4123
4124 hsw_disable_ips(intel_crtc);
4125
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004126 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004127 intel_crtc_update_cursor(crtc, false);
4128 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004129 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004130
Daniel Vetterf99d7062014-06-19 16:01:59 +02004131 /*
4132 * FIXME: Once we grow proper nuclear flip support out of this we need
4133 * to compute the mask of flip planes precisely. For the time being
4134 * consider this a flip to a NULL plane.
4135 */
4136 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004137}
4138
Jesse Barnesf67a5592011-01-05 10:31:48 -08004139static void ironlake_crtc_enable(struct drm_crtc *crtc)
4140{
4141 struct drm_device *dev = crtc->dev;
4142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004144 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004145 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004146
Daniel Vetter08a48462012-07-02 11:43:47 +02004147 WARN_ON(!crtc->enabled);
4148
Jesse Barnesf67a5592011-01-05 10:31:48 -08004149 if (intel_crtc->active)
4150 return;
4151
Daniel Vetterb14b1052014-04-24 23:55:13 +02004152 if (intel_crtc->config.has_pch_encoder)
4153 intel_prepare_shared_dpll(intel_crtc);
4154
Daniel Vetter29407aa2014-04-24 23:55:08 +02004155 if (intel_crtc->config.has_dp_encoder)
4156 intel_dp_set_m_n(intel_crtc);
4157
4158 intel_set_pipe_timings(intel_crtc);
4159
4160 if (intel_crtc->config.has_pch_encoder) {
4161 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004162 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004163 }
4164
4165 ironlake_set_pipeconf(crtc);
4166
Jesse Barnesf67a5592011-01-05 10:31:48 -08004167 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004168
4169 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4170 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
4171
Daniel Vetterf6736a12013-06-05 13:34:30 +02004172 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004173 if (encoder->pre_enable)
4174 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004175
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004176 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004177 /* Note: FDI PLL enabling _must_ be done before we enable the
4178 * cpu pipes, hence this is separate from all the other fdi/pch
4179 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004180 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004181 } else {
4182 assert_fdi_tx_disabled(dev_priv, pipe);
4183 assert_fdi_rx_disabled(dev_priv, pipe);
4184 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004185
Jesse Barnesb074cec2013-04-25 12:55:02 -07004186 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004187
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004188 /*
4189 * On ILK+ LUT must be loaded before the pipe is running but with
4190 * clocks enabled
4191 */
4192 intel_crtc_load_lut(crtc);
4193
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004194 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004195 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004196
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004197 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004198 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004199
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004200 for_each_encoder_on_crtc(dev, crtc, encoder)
4201 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004202
4203 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004204 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004205
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004206 assert_vblank_disabled(crtc);
4207 drm_crtc_vblank_on(crtc);
4208
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004209 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004210}
4211
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004212/* IPS only exists on ULT machines and is tied to pipe A. */
4213static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4214{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004215 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004216}
4217
Paulo Zanonie4916942013-09-20 16:21:19 -03004218/*
4219 * This implements the workaround described in the "notes" section of the mode
4220 * set sequence documentation. When going from no pipes or single pipe to
4221 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4222 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4223 */
4224static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4225{
4226 struct drm_device *dev = crtc->base.dev;
4227 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4228
4229 /* We want to get the other_active_crtc only if there's only 1 other
4230 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004231 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004232 if (!crtc_it->active || crtc_it == crtc)
4233 continue;
4234
4235 if (other_active_crtc)
4236 return;
4237
4238 other_active_crtc = crtc_it;
4239 }
4240 if (!other_active_crtc)
4241 return;
4242
4243 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4244 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4245}
4246
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004247static void haswell_crtc_enable(struct drm_crtc *crtc)
4248{
4249 struct drm_device *dev = crtc->dev;
4250 struct drm_i915_private *dev_priv = dev->dev_private;
4251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4252 struct intel_encoder *encoder;
4253 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004254
4255 WARN_ON(!crtc->enabled);
4256
4257 if (intel_crtc->active)
4258 return;
4259
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004260 if (intel_crtc_to_shared_dpll(intel_crtc))
4261 intel_enable_shared_dpll(intel_crtc);
4262
Daniel Vetter229fca92014-04-24 23:55:09 +02004263 if (intel_crtc->config.has_dp_encoder)
4264 intel_dp_set_m_n(intel_crtc);
4265
4266 intel_set_pipe_timings(intel_crtc);
4267
4268 if (intel_crtc->config.has_pch_encoder) {
4269 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004270 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004271 }
4272
4273 haswell_set_pipeconf(crtc);
4274
4275 intel_set_pipe_csc(crtc);
4276
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004277 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004278
4279 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004280 for_each_encoder_on_crtc(dev, crtc, encoder)
4281 if (encoder->pre_enable)
4282 encoder->pre_enable(encoder);
4283
Imre Deak4fe94672014-06-25 22:01:49 +03004284 if (intel_crtc->config.has_pch_encoder) {
4285 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4286 dev_priv->display.fdi_link_train(crtc);
4287 }
4288
Paulo Zanoni1f544382012-10-24 11:32:00 -02004289 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004290
Jesse Barnesb074cec2013-04-25 12:55:02 -07004291 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004292
4293 /*
4294 * On ILK+ LUT must be loaded before the pipe is running but with
4295 * clocks enabled
4296 */
4297 intel_crtc_load_lut(crtc);
4298
Paulo Zanoni1f544382012-10-24 11:32:00 -02004299 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004300 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004301
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004302 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004303 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004304
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004305 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004306 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004307
Dave Airlie0e32b392014-05-02 14:02:48 +10004308 if (intel_crtc->config.dp_encoder_is_mst)
4309 intel_ddi_set_vc_payload_alloc(crtc, true);
4310
Jani Nikula8807e552013-08-30 19:40:32 +03004311 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004312 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004313 intel_opregion_notify_encoder(encoder, true);
4314 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004315
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004316 assert_vblank_disabled(crtc);
4317 drm_crtc_vblank_on(crtc);
4318
Paulo Zanonie4916942013-09-20 16:21:19 -03004319 /* If we change the relative order between pipe/planes enabling, we need
4320 * to change the workaround. */
4321 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004322 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004323}
4324
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004325static void ironlake_pfit_disable(struct intel_crtc *crtc)
4326{
4327 struct drm_device *dev = crtc->base.dev;
4328 struct drm_i915_private *dev_priv = dev->dev_private;
4329 int pipe = crtc->pipe;
4330
4331 /* To avoid upsetting the power well on haswell only disable the pfit if
4332 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004333 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004334 I915_WRITE(PF_CTL(pipe), 0);
4335 I915_WRITE(PF_WIN_POS(pipe), 0);
4336 I915_WRITE(PF_WIN_SZ(pipe), 0);
4337 }
4338}
4339
Jesse Barnes6be4a602010-09-10 10:26:01 -07004340static void ironlake_crtc_disable(struct drm_crtc *crtc)
4341{
4342 struct drm_device *dev = crtc->dev;
4343 struct drm_i915_private *dev_priv = dev->dev_private;
4344 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004345 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004346 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004347 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004348
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004349 if (!intel_crtc->active)
4350 return;
4351
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004352 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004353
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004354 drm_crtc_vblank_off(crtc);
4355 assert_vblank_disabled(crtc);
4356
Daniel Vetterea9d7582012-07-10 10:42:52 +02004357 for_each_encoder_on_crtc(dev, crtc, encoder)
4358 encoder->disable(encoder);
4359
Daniel Vetterd925c592013-06-05 13:34:04 +02004360 if (intel_crtc->config.has_pch_encoder)
4361 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4362
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004363 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004364
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004365 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004366
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004367 for_each_encoder_on_crtc(dev, crtc, encoder)
4368 if (encoder->post_disable)
4369 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004370
Daniel Vetterd925c592013-06-05 13:34:04 +02004371 if (intel_crtc->config.has_pch_encoder) {
4372 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004373
Daniel Vetterd925c592013-06-05 13:34:04 +02004374 ironlake_disable_pch_transcoder(dev_priv, pipe);
4375 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004376
Daniel Vetterd925c592013-06-05 13:34:04 +02004377 if (HAS_PCH_CPT(dev)) {
4378 /* disable TRANS_DP_CTL */
4379 reg = TRANS_DP_CTL(pipe);
4380 temp = I915_READ(reg);
4381 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4382 TRANS_DP_PORT_SEL_MASK);
4383 temp |= TRANS_DP_PORT_SEL_NONE;
4384 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004385
Daniel Vetterd925c592013-06-05 13:34:04 +02004386 /* disable DPLL_SEL */
4387 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004388 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004389 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004390 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004391
4392 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004393 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004394
4395 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004396 }
4397
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004398 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004399 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004400
4401 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004402 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004403 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004404}
4405
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004406static void haswell_crtc_disable(struct drm_crtc *crtc)
4407{
4408 struct drm_device *dev = crtc->dev;
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4411 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004412 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004413
4414 if (!intel_crtc->active)
4415 return;
4416
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004417 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004418
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004419 drm_crtc_vblank_off(crtc);
4420 assert_vblank_disabled(crtc);
4421
Jani Nikula8807e552013-08-30 19:40:32 +03004422 for_each_encoder_on_crtc(dev, crtc, encoder) {
4423 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004424 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004425 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004426
Paulo Zanoni86642812013-04-12 17:57:57 -03004427 if (intel_crtc->config.has_pch_encoder)
4428 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004429 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004430
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004431 if (intel_crtc->config.dp_encoder_is_mst)
4432 intel_ddi_set_vc_payload_alloc(crtc, false);
4433
Paulo Zanoniad80a812012-10-24 16:06:19 -02004434 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004435
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004436 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004437
Paulo Zanoni1f544382012-10-24 11:32:00 -02004438 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439
Daniel Vetter88adfff2013-03-28 10:42:01 +01004440 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004441 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004442 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004443 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004444 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004445
Imre Deak97b040a2014-06-25 22:01:50 +03004446 for_each_encoder_on_crtc(dev, crtc, encoder)
4447 if (encoder->post_disable)
4448 encoder->post_disable(encoder);
4449
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004450 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004451 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004452
4453 mutex_lock(&dev->struct_mutex);
4454 intel_update_fbc(dev);
4455 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004456
4457 if (intel_crtc_to_shared_dpll(intel_crtc))
4458 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004459}
4460
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004461static void ironlake_crtc_off(struct drm_crtc *crtc)
4462{
4463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004464 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004465}
4466
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004467
Jesse Barnes2dd24552013-04-25 12:55:01 -07004468static void i9xx_pfit_enable(struct intel_crtc *crtc)
4469{
4470 struct drm_device *dev = crtc->base.dev;
4471 struct drm_i915_private *dev_priv = dev->dev_private;
4472 struct intel_crtc_config *pipe_config = &crtc->config;
4473
Daniel Vetter328d8e82013-05-08 10:36:31 +02004474 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004475 return;
4476
Daniel Vetterc0b03412013-05-28 12:05:54 +02004477 /*
4478 * The panel fitter should only be adjusted whilst the pipe is disabled,
4479 * according to register description and PRM.
4480 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004481 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4482 assert_pipe_disabled(dev_priv, crtc->pipe);
4483
Jesse Barnesb074cec2013-04-25 12:55:02 -07004484 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4485 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004486
4487 /* Border color in case we don't scale up to the full screen. Black by
4488 * default, change to something else for debugging. */
4489 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004490}
4491
Dave Airlied05410f2014-06-05 13:22:59 +10004492static enum intel_display_power_domain port_to_power_domain(enum port port)
4493{
4494 switch (port) {
4495 case PORT_A:
4496 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4497 case PORT_B:
4498 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4499 case PORT_C:
4500 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4501 case PORT_D:
4502 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4503 default:
4504 WARN_ON_ONCE(1);
4505 return POWER_DOMAIN_PORT_OTHER;
4506 }
4507}
4508
Imre Deak77d22dc2014-03-05 16:20:52 +02004509#define for_each_power_domain(domain, mask) \
4510 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4511 if ((1 << (domain)) & (mask))
4512
Imre Deak319be8a2014-03-04 19:22:57 +02004513enum intel_display_power_domain
4514intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004515{
Imre Deak319be8a2014-03-04 19:22:57 +02004516 struct drm_device *dev = intel_encoder->base.dev;
4517 struct intel_digital_port *intel_dig_port;
4518
4519 switch (intel_encoder->type) {
4520 case INTEL_OUTPUT_UNKNOWN:
4521 /* Only DDI platforms should ever use this output type */
4522 WARN_ON_ONCE(!HAS_DDI(dev));
4523 case INTEL_OUTPUT_DISPLAYPORT:
4524 case INTEL_OUTPUT_HDMI:
4525 case INTEL_OUTPUT_EDP:
4526 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004527 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004528 case INTEL_OUTPUT_DP_MST:
4529 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4530 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004531 case INTEL_OUTPUT_ANALOG:
4532 return POWER_DOMAIN_PORT_CRT;
4533 case INTEL_OUTPUT_DSI:
4534 return POWER_DOMAIN_PORT_DSI;
4535 default:
4536 return POWER_DOMAIN_PORT_OTHER;
4537 }
4538}
4539
4540static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4541{
4542 struct drm_device *dev = crtc->dev;
4543 struct intel_encoder *intel_encoder;
4544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4545 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004546 unsigned long mask;
4547 enum transcoder transcoder;
4548
4549 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4550
4551 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4552 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004553 if (intel_crtc->config.pch_pfit.enabled ||
4554 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004555 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4556
Imre Deak319be8a2014-03-04 19:22:57 +02004557 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4558 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4559
Imre Deak77d22dc2014-03-05 16:20:52 +02004560 return mask;
4561}
4562
Imre Deak77d22dc2014-03-05 16:20:52 +02004563static void modeset_update_crtc_power_domains(struct drm_device *dev)
4564{
4565 struct drm_i915_private *dev_priv = dev->dev_private;
4566 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4567 struct intel_crtc *crtc;
4568
4569 /*
4570 * First get all needed power domains, then put all unneeded, to avoid
4571 * any unnecessary toggling of the power wells.
4572 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004573 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004574 enum intel_display_power_domain domain;
4575
4576 if (!crtc->base.enabled)
4577 continue;
4578
Imre Deak319be8a2014-03-04 19:22:57 +02004579 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004580
4581 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4582 intel_display_power_get(dev_priv, domain);
4583 }
4584
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004585 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004586 enum intel_display_power_domain domain;
4587
4588 for_each_power_domain(domain, crtc->enabled_power_domains)
4589 intel_display_power_put(dev_priv, domain);
4590
4591 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4592 }
4593
4594 intel_display_set_init_power(dev_priv, false);
4595}
4596
Ville Syrjälädfcab172014-06-13 13:37:47 +03004597/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004598static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004599{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004600 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004601
Jesse Barnes586f49d2013-11-04 16:06:59 -08004602 /* Obtain SKU information */
4603 mutex_lock(&dev_priv->dpio_lock);
4604 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4605 CCK_FUSE_HPLL_FREQ_MASK;
4606 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004607
Ville Syrjälädfcab172014-06-13 13:37:47 +03004608 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004609}
4610
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004611static void vlv_update_cdclk(struct drm_device *dev)
4612{
4613 struct drm_i915_private *dev_priv = dev->dev_private;
4614
4615 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4616 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4617 dev_priv->vlv_cdclk_freq);
4618
4619 /*
4620 * Program the gmbus_freq based on the cdclk frequency.
4621 * BSpec erroneously claims we should aim for 4MHz, but
4622 * in fact 1MHz is the correct frequency.
4623 */
4624 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4625}
4626
Jesse Barnes30a970c2013-11-04 13:48:12 -08004627/* Adjust CDclk dividers to allow high res or save power if possible */
4628static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4629{
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 u32 val, cmd;
4632
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004633 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004634
Ville Syrjälädfcab172014-06-13 13:37:47 +03004635 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004636 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004637 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004638 cmd = 1;
4639 else
4640 cmd = 0;
4641
4642 mutex_lock(&dev_priv->rps.hw_lock);
4643 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4644 val &= ~DSPFREQGUAR_MASK;
4645 val |= (cmd << DSPFREQGUAR_SHIFT);
4646 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4647 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4648 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4649 50)) {
4650 DRM_ERROR("timed out waiting for CDclk change\n");
4651 }
4652 mutex_unlock(&dev_priv->rps.hw_lock);
4653
Ville Syrjälädfcab172014-06-13 13:37:47 +03004654 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004655 u32 divider, vco;
4656
4657 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004658 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004659
4660 mutex_lock(&dev_priv->dpio_lock);
4661 /* adjust cdclk divider */
4662 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004663 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004664 val |= divider;
4665 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004666
4667 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4668 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4669 50))
4670 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004671 mutex_unlock(&dev_priv->dpio_lock);
4672 }
4673
4674 mutex_lock(&dev_priv->dpio_lock);
4675 /* adjust self-refresh exit latency value */
4676 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4677 val &= ~0x7f;
4678
4679 /*
4680 * For high bandwidth configs, we set a higher latency in the bunit
4681 * so that the core display fetch happens in time to avoid underruns.
4682 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004683 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004684 val |= 4500 / 250; /* 4.5 usec */
4685 else
4686 val |= 3000 / 250; /* 3.0 usec */
4687 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4688 mutex_unlock(&dev_priv->dpio_lock);
4689
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004690 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004691}
4692
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004693static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4694{
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 u32 val, cmd;
4697
4698 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4699
4700 switch (cdclk) {
4701 case 400000:
4702 cmd = 3;
4703 break;
4704 case 333333:
4705 case 320000:
4706 cmd = 2;
4707 break;
4708 case 266667:
4709 cmd = 1;
4710 break;
4711 case 200000:
4712 cmd = 0;
4713 break;
4714 default:
4715 WARN_ON(1);
4716 return;
4717 }
4718
4719 mutex_lock(&dev_priv->rps.hw_lock);
4720 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4721 val &= ~DSPFREQGUAR_MASK_CHV;
4722 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4723 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4724 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4725 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4726 50)) {
4727 DRM_ERROR("timed out waiting for CDclk change\n");
4728 }
4729 mutex_unlock(&dev_priv->rps.hw_lock);
4730
4731 vlv_update_cdclk(dev);
4732}
4733
Jesse Barnes30a970c2013-11-04 13:48:12 -08004734static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4735 int max_pixclk)
4736{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004737 int vco = valleyview_get_vco(dev_priv);
4738 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4739
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004740 /* FIXME: Punit isn't quite ready yet */
4741 if (IS_CHERRYVIEW(dev_priv->dev))
4742 return 400000;
4743
Jesse Barnes30a970c2013-11-04 13:48:12 -08004744 /*
4745 * Really only a few cases to deal with, as only 4 CDclks are supported:
4746 * 200MHz
4747 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004748 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004749 * 400MHz
4750 * So we check to see whether we're above 90% of the lower bin and
4751 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004752 *
4753 * We seem to get an unstable or solid color picture at 200MHz.
4754 * Not sure what's wrong. For now use 200MHz only when all pipes
4755 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004756 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004757 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004758 return 400000;
4759 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004760 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004761 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004762 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004763 else
4764 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004765}
4766
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004767/* compute the max pixel clock for new configuration */
4768static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004769{
4770 struct drm_device *dev = dev_priv->dev;
4771 struct intel_crtc *intel_crtc;
4772 int max_pixclk = 0;
4773
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004774 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004775 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004776 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004777 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004778 }
4779
4780 return max_pixclk;
4781}
4782
4783static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004784 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004785{
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004788 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004789
Imre Deakd60c4472014-03-27 17:45:10 +02004790 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4791 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792 return;
4793
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004794 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004795 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004796 if (intel_crtc->base.enabled)
4797 *prepare_pipes |= (1 << intel_crtc->pipe);
4798}
4799
4800static void valleyview_modeset_global_resources(struct drm_device *dev)
4801{
4802 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004803 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004804 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4805
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004806 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4807 if (IS_CHERRYVIEW(dev))
4808 cherryview_set_cdclk(dev, req_cdclk);
4809 else
4810 valleyview_set_cdclk(dev, req_cdclk);
4811 }
4812
Imre Deak77961eb2014-03-05 16:20:56 +02004813 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004814}
4815
Jesse Barnes89b667f2013-04-18 14:51:36 -07004816static void valleyview_crtc_enable(struct drm_crtc *crtc)
4817{
4818 struct drm_device *dev = crtc->dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004819 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4820 struct intel_encoder *encoder;
4821 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004822 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004823
4824 WARN_ON(!crtc->enabled);
4825
4826 if (intel_crtc->active)
4827 return;
4828
Shobhit Kumar8525a232014-06-25 12:20:39 +05304829 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4830
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004831 if (!is_dsi) {
4832 if (IS_CHERRYVIEW(dev))
4833 chv_prepare_pll(intel_crtc);
4834 else
4835 vlv_prepare_pll(intel_crtc);
4836 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004837
4838 if (intel_crtc->config.has_dp_encoder)
4839 intel_dp_set_m_n(intel_crtc);
4840
4841 intel_set_pipe_timings(intel_crtc);
4842
Daniel Vetter5b18e572014-04-24 23:55:06 +02004843 i9xx_set_pipeconf(intel_crtc);
4844
Jesse Barnes89b667f2013-04-18 14:51:36 -07004845 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004846
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004847 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4848
Jesse Barnes89b667f2013-04-18 14:51:36 -07004849 for_each_encoder_on_crtc(dev, crtc, encoder)
4850 if (encoder->pre_pll_enable)
4851 encoder->pre_pll_enable(encoder);
4852
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004853 if (!is_dsi) {
4854 if (IS_CHERRYVIEW(dev))
4855 chv_enable_pll(intel_crtc);
4856 else
4857 vlv_enable_pll(intel_crtc);
4858 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004859
4860 for_each_encoder_on_crtc(dev, crtc, encoder)
4861 if (encoder->pre_enable)
4862 encoder->pre_enable(encoder);
4863
Jesse Barnes2dd24552013-04-25 12:55:01 -07004864 i9xx_pfit_enable(intel_crtc);
4865
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004866 intel_crtc_load_lut(crtc);
4867
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004868 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004869 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004870
Jani Nikula50049452013-07-30 12:20:32 +03004871 for_each_encoder_on_crtc(dev, crtc, encoder)
4872 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004873
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004874 assert_vblank_disabled(crtc);
4875 drm_crtc_vblank_on(crtc);
4876
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004877 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004878
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004879 /* Underruns don't raise interrupts, so check manually. */
4880 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004881}
4882
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004883static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4884{
4885 struct drm_device *dev = crtc->base.dev;
4886 struct drm_i915_private *dev_priv = dev->dev_private;
4887
4888 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4889 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4890}
4891
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004892static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004893{
4894 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004895 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004896 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004897 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004898
Daniel Vetter08a48462012-07-02 11:43:47 +02004899 WARN_ON(!crtc->enabled);
4900
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004901 if (intel_crtc->active)
4902 return;
4903
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004904 i9xx_set_pll_dividers(intel_crtc);
4905
Daniel Vetter5b18e572014-04-24 23:55:06 +02004906 if (intel_crtc->config.has_dp_encoder)
4907 intel_dp_set_m_n(intel_crtc);
4908
4909 intel_set_pipe_timings(intel_crtc);
4910
Daniel Vetter5b18e572014-04-24 23:55:06 +02004911 i9xx_set_pipeconf(intel_crtc);
4912
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004913 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004914
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004915 if (!IS_GEN2(dev))
4916 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4917
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004918 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004919 if (encoder->pre_enable)
4920 encoder->pre_enable(encoder);
4921
Daniel Vetterf6736a12013-06-05 13:34:30 +02004922 i9xx_enable_pll(intel_crtc);
4923
Jesse Barnes2dd24552013-04-25 12:55:01 -07004924 i9xx_pfit_enable(intel_crtc);
4925
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004926 intel_crtc_load_lut(crtc);
4927
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004928 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004929 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004930
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004931 for_each_encoder_on_crtc(dev, crtc, encoder)
4932 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004933
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004934 assert_vblank_disabled(crtc);
4935 drm_crtc_vblank_on(crtc);
4936
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004937 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004938
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004939 /*
4940 * Gen2 reports pipe underruns whenever all planes are disabled.
4941 * So don't enable underrun reporting before at least some planes
4942 * are enabled.
4943 * FIXME: Need to fix the logic to work when we turn off all planes
4944 * but leave the pipe running.
4945 */
4946 if (IS_GEN2(dev))
4947 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4948
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004949 /* Underruns don't raise interrupts, so check manually. */
4950 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004951}
4952
Daniel Vetter87476d62013-04-11 16:29:06 +02004953static void i9xx_pfit_disable(struct intel_crtc *crtc)
4954{
4955 struct drm_device *dev = crtc->base.dev;
4956 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004957
4958 if (!crtc->config.gmch_pfit.control)
4959 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004960
4961 assert_pipe_disabled(dev_priv, crtc->pipe);
4962
Daniel Vetter328d8e82013-05-08 10:36:31 +02004963 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4964 I915_READ(PFIT_CONTROL));
4965 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004966}
4967
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004968static void i9xx_crtc_disable(struct drm_crtc *crtc)
4969{
4970 struct drm_device *dev = crtc->dev;
4971 struct drm_i915_private *dev_priv = dev->dev_private;
4972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004973 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004974 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004975
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004976 if (!intel_crtc->active)
4977 return;
4978
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004979 /*
4980 * Gen2 reports pipe underruns whenever all planes are disabled.
4981 * So diasble underrun reporting before all the planes get disabled.
4982 * FIXME: Need to fix the logic to work when we turn off all planes
4983 * but leave the pipe running.
4984 */
4985 if (IS_GEN2(dev))
4986 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4987
Imre Deak564ed192014-06-13 14:54:21 +03004988 /*
4989 * Vblank time updates from the shadow to live plane control register
4990 * are blocked if the memory self-refresh mode is active at that
4991 * moment. So to make sure the plane gets truly disabled, disable
4992 * first the self-refresh mode. The self-refresh enable bit in turn
4993 * will be checked/applied by the HW only at the next frame start
4994 * event which is after the vblank start event, so we need to have a
4995 * wait-for-vblank between disabling the plane and the pipe.
4996 */
4997 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004998 intel_crtc_disable_planes(crtc);
4999
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005000 /*
5001 * On gen2 planes are double buffered but the pipe isn't, so we must
5002 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005003 * We also need to wait on all gmch platforms because of the
5004 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005005 */
Imre Deak564ed192014-06-13 14:54:21 +03005006 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005007
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005008 drm_crtc_vblank_off(crtc);
5009 assert_vblank_disabled(crtc);
5010
5011 for_each_encoder_on_crtc(dev, crtc, encoder)
5012 encoder->disable(encoder);
5013
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005014 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005015
Daniel Vetter87476d62013-04-11 16:29:06 +02005016 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005017
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018 for_each_encoder_on_crtc(dev, crtc, encoder)
5019 if (encoder->post_disable)
5020 encoder->post_disable(encoder);
5021
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005022 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
5023 if (IS_CHERRYVIEW(dev))
5024 chv_disable_pll(dev_priv, pipe);
5025 else if (IS_VALLEYVIEW(dev))
5026 vlv_disable_pll(dev_priv, pipe);
5027 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005028 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005029 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005030
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005031 if (!IS_GEN2(dev))
5032 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
5033
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005034 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005035 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005036
Daniel Vetterefa96242014-04-24 23:55:02 +02005037 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005038 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005039 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005040}
5041
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005042static void i9xx_crtc_off(struct drm_crtc *crtc)
5043{
5044}
5045
Daniel Vetter976f8a22012-07-08 22:34:21 +02005046static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5047 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005048{
5049 struct drm_device *dev = crtc->dev;
5050 struct drm_i915_master_private *master_priv;
5051 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5052 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005053
5054 if (!dev->primary->master)
5055 return;
5056
5057 master_priv = dev->primary->master->driver_priv;
5058 if (!master_priv->sarea_priv)
5059 return;
5060
Jesse Barnes79e53942008-11-07 14:24:08 -08005061 switch (pipe) {
5062 case 0:
5063 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5064 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5065 break;
5066 case 1:
5067 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5068 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5069 break;
5070 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005071 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005072 break;
5073 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005074}
5075
Borun Fub04c5bd2014-07-12 10:02:27 +05305076/* Master function to enable/disable CRTC and corresponding power wells */
5077void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005078{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005079 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005080 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005082 enum intel_display_power_domain domain;
5083 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005084
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005085 if (enable) {
5086 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005087 domains = get_crtc_power_domains(crtc);
5088 for_each_power_domain(domain, domains)
5089 intel_display_power_get(dev_priv, domain);
5090 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005091
5092 dev_priv->display.crtc_enable(crtc);
5093 }
5094 } else {
5095 if (intel_crtc->active) {
5096 dev_priv->display.crtc_disable(crtc);
5097
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005098 domains = intel_crtc->enabled_power_domains;
5099 for_each_power_domain(domain, domains)
5100 intel_display_power_put(dev_priv, domain);
5101 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005102 }
5103 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305104}
5105
5106/**
5107 * Sets the power management mode of the pipe and plane.
5108 */
5109void intel_crtc_update_dpms(struct drm_crtc *crtc)
5110{
5111 struct drm_device *dev = crtc->dev;
5112 struct intel_encoder *intel_encoder;
5113 bool enable = false;
5114
5115 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5116 enable |= intel_encoder->connectors_active;
5117
5118 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005119
5120 intel_crtc_update_sarea(crtc, enable);
5121}
5122
Daniel Vetter976f8a22012-07-08 22:34:21 +02005123static void intel_crtc_disable(struct drm_crtc *crtc)
5124{
5125 struct drm_device *dev = crtc->dev;
5126 struct drm_connector *connector;
5127 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005128 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005129 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005130
5131 /* crtc should still be enabled when we disable it. */
5132 WARN_ON(!crtc->enabled);
5133
5134 dev_priv->display.crtc_disable(crtc);
5135 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005136 dev_priv->display.off(crtc);
5137
Matt Roperf4510a22014-04-01 15:22:40 -07005138 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005139 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005140 intel_unpin_fb_obj(old_obj);
5141 i915_gem_track_fb(old_obj, NULL,
5142 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005143 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005144 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005145 }
5146
5147 /* Update computed state. */
5148 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5149 if (!connector->encoder || !connector->encoder->crtc)
5150 continue;
5151
5152 if (connector->encoder->crtc != crtc)
5153 continue;
5154
5155 connector->dpms = DRM_MODE_DPMS_OFF;
5156 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005157 }
5158}
5159
Chris Wilsonea5b2132010-08-04 13:50:23 +01005160void intel_encoder_destroy(struct drm_encoder *encoder)
5161{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005162 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005163
Chris Wilsonea5b2132010-08-04 13:50:23 +01005164 drm_encoder_cleanup(encoder);
5165 kfree(intel_encoder);
5166}
5167
Damien Lespiau92373292013-08-08 22:28:57 +01005168/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005169 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5170 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005171static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005172{
5173 if (mode == DRM_MODE_DPMS_ON) {
5174 encoder->connectors_active = true;
5175
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005176 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005177 } else {
5178 encoder->connectors_active = false;
5179
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005180 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005181 }
5182}
5183
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005184/* Cross check the actual hw state with our own modeset state tracking (and it's
5185 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005186static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005187{
5188 if (connector->get_hw_state(connector)) {
5189 struct intel_encoder *encoder = connector->encoder;
5190 struct drm_crtc *crtc;
5191 bool encoder_enabled;
5192 enum pipe pipe;
5193
5194 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5195 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005196 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005197
Dave Airlie0e32b392014-05-02 14:02:48 +10005198 /* there is no real hw state for MST connectors */
5199 if (connector->mst_port)
5200 return;
5201
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005202 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5203 "wrong connector dpms state\n");
5204 WARN(connector->base.encoder != &encoder->base,
5205 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005206
Dave Airlie36cd7442014-05-02 13:44:18 +10005207 if (encoder) {
5208 WARN(!encoder->connectors_active,
5209 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005210
Dave Airlie36cd7442014-05-02 13:44:18 +10005211 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5212 WARN(!encoder_enabled, "encoder not enabled\n");
5213 if (WARN_ON(!encoder->base.crtc))
5214 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005215
Dave Airlie36cd7442014-05-02 13:44:18 +10005216 crtc = encoder->base.crtc;
5217
5218 WARN(!crtc->enabled, "crtc not enabled\n");
5219 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5220 WARN(pipe != to_intel_crtc(crtc)->pipe,
5221 "encoder active on the wrong pipe\n");
5222 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005223 }
5224}
5225
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005226/* Even simpler default implementation, if there's really no special case to
5227 * consider. */
5228void intel_connector_dpms(struct drm_connector *connector, int mode)
5229{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005230 /* All the simple cases only support two dpms states. */
5231 if (mode != DRM_MODE_DPMS_ON)
5232 mode = DRM_MODE_DPMS_OFF;
5233
5234 if (mode == connector->dpms)
5235 return;
5236
5237 connector->dpms = mode;
5238
5239 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005240 if (connector->encoder)
5241 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005242
Daniel Vetterb9805142012-08-31 17:37:33 +02005243 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005244}
5245
Daniel Vetterf0947c32012-07-02 13:10:34 +02005246/* Simple connector->get_hw_state implementation for encoders that support only
5247 * one connector and no cloning and hence the encoder state determines the state
5248 * of the connector. */
5249bool intel_connector_get_hw_state(struct intel_connector *connector)
5250{
Daniel Vetter24929352012-07-02 20:28:59 +02005251 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005252 struct intel_encoder *encoder = connector->encoder;
5253
5254 return encoder->get_hw_state(encoder, &pipe);
5255}
5256
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005257static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5258 struct intel_crtc_config *pipe_config)
5259{
5260 struct drm_i915_private *dev_priv = dev->dev_private;
5261 struct intel_crtc *pipe_B_crtc =
5262 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5263
5264 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5265 pipe_name(pipe), pipe_config->fdi_lanes);
5266 if (pipe_config->fdi_lanes > 4) {
5267 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5268 pipe_name(pipe), pipe_config->fdi_lanes);
5269 return false;
5270 }
5271
Paulo Zanonibafb6552013-11-02 21:07:44 -07005272 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005273 if (pipe_config->fdi_lanes > 2) {
5274 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5275 pipe_config->fdi_lanes);
5276 return false;
5277 } else {
5278 return true;
5279 }
5280 }
5281
5282 if (INTEL_INFO(dev)->num_pipes == 2)
5283 return true;
5284
5285 /* Ivybridge 3 pipe is really complicated */
5286 switch (pipe) {
5287 case PIPE_A:
5288 return true;
5289 case PIPE_B:
5290 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5291 pipe_config->fdi_lanes > 2) {
5292 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5293 pipe_name(pipe), pipe_config->fdi_lanes);
5294 return false;
5295 }
5296 return true;
5297 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005298 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005299 pipe_B_crtc->config.fdi_lanes <= 2) {
5300 if (pipe_config->fdi_lanes > 2) {
5301 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5302 pipe_name(pipe), pipe_config->fdi_lanes);
5303 return false;
5304 }
5305 } else {
5306 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5307 return false;
5308 }
5309 return true;
5310 default:
5311 BUG();
5312 }
5313}
5314
Daniel Vettere29c22c2013-02-21 00:00:16 +01005315#define RETRY 1
5316static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5317 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005318{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005319 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005320 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005321 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005322 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005323
Daniel Vettere29c22c2013-02-21 00:00:16 +01005324retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005325 /* FDI is a binary signal running at ~2.7GHz, encoding
5326 * each output octet as 10 bits. The actual frequency
5327 * is stored as a divider into a 100MHz clock, and the
5328 * mode pixel clock is stored in units of 1KHz.
5329 * Hence the bw of each lane in terms of the mode signal
5330 * is:
5331 */
5332 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5333
Damien Lespiau241bfc32013-09-25 16:45:37 +01005334 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005335
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005336 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005337 pipe_config->pipe_bpp);
5338
5339 pipe_config->fdi_lanes = lane;
5340
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005341 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005342 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005343
Daniel Vettere29c22c2013-02-21 00:00:16 +01005344 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5345 intel_crtc->pipe, pipe_config);
5346 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5347 pipe_config->pipe_bpp -= 2*3;
5348 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5349 pipe_config->pipe_bpp);
5350 needs_recompute = true;
5351 pipe_config->bw_constrained = true;
5352
5353 goto retry;
5354 }
5355
5356 if (needs_recompute)
5357 return RETRY;
5358
5359 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005360}
5361
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005362static void hsw_compute_ips_config(struct intel_crtc *crtc,
5363 struct intel_crtc_config *pipe_config)
5364{
Jani Nikulad330a952014-01-21 11:24:25 +02005365 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005366 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005367 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005368}
5369
Daniel Vettera43f6e02013-06-07 23:10:32 +02005370static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005371 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005372{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005373 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005374 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005375
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005376 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005377 if (INTEL_INFO(dev)->gen < 4) {
5378 struct drm_i915_private *dev_priv = dev->dev_private;
5379 int clock_limit =
5380 dev_priv->display.get_display_clock_speed(dev);
5381
5382 /*
5383 * Enable pixel doubling when the dot clock
5384 * is > 90% of the (display) core speed.
5385 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005386 * GDG double wide on either pipe,
5387 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005388 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005389 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005390 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005391 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005392 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005393 }
5394
Damien Lespiau241bfc32013-09-25 16:45:37 +01005395 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005396 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005397 }
Chris Wilson89749352010-09-12 18:25:19 +01005398
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005399 /*
5400 * Pipe horizontal size must be even in:
5401 * - DVO ganged mode
5402 * - LVDS dual channel mode
5403 * - Double wide pipe
5404 */
5405 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5406 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5407 pipe_config->pipe_src_w &= ~1;
5408
Damien Lespiau8693a822013-05-03 18:48:11 +01005409 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5410 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005411 */
5412 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5413 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005414 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005415
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005416 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005417 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005418 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005419 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5420 * for lvds. */
5421 pipe_config->pipe_bpp = 8*3;
5422 }
5423
Damien Lespiauf5adf942013-06-24 18:29:34 +01005424 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005425 hsw_compute_ips_config(crtc, pipe_config);
5426
Daniel Vetter12030432014-06-25 22:02:00 +03005427 /*
5428 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5429 * old clock survives for now.
5430 */
5431 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005432 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005433
Daniel Vetter877d48d2013-04-19 11:24:43 +02005434 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005435 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005436
Daniel Vettere29c22c2013-02-21 00:00:16 +01005437 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005438}
5439
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005440static int valleyview_get_display_clock_speed(struct drm_device *dev)
5441{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005442 struct drm_i915_private *dev_priv = dev->dev_private;
5443 int vco = valleyview_get_vco(dev_priv);
5444 u32 val;
5445 int divider;
5446
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005447 /* FIXME: Punit isn't quite ready yet */
5448 if (IS_CHERRYVIEW(dev))
5449 return 400000;
5450
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005451 mutex_lock(&dev_priv->dpio_lock);
5452 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5453 mutex_unlock(&dev_priv->dpio_lock);
5454
5455 divider = val & DISPLAY_FREQUENCY_VALUES;
5456
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005457 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5458 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5459 "cdclk change in progress\n");
5460
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005461 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005462}
5463
Jesse Barnese70236a2009-09-21 10:42:27 -07005464static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005465{
Jesse Barnese70236a2009-09-21 10:42:27 -07005466 return 400000;
5467}
Jesse Barnes79e53942008-11-07 14:24:08 -08005468
Jesse Barnese70236a2009-09-21 10:42:27 -07005469static int i915_get_display_clock_speed(struct drm_device *dev)
5470{
5471 return 333000;
5472}
Jesse Barnes79e53942008-11-07 14:24:08 -08005473
Jesse Barnese70236a2009-09-21 10:42:27 -07005474static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5475{
5476 return 200000;
5477}
Jesse Barnes79e53942008-11-07 14:24:08 -08005478
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005479static int pnv_get_display_clock_speed(struct drm_device *dev)
5480{
5481 u16 gcfgc = 0;
5482
5483 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5484
5485 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5486 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5487 return 267000;
5488 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5489 return 333000;
5490 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5491 return 444000;
5492 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5493 return 200000;
5494 default:
5495 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5496 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5497 return 133000;
5498 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5499 return 167000;
5500 }
5501}
5502
Jesse Barnese70236a2009-09-21 10:42:27 -07005503static int i915gm_get_display_clock_speed(struct drm_device *dev)
5504{
5505 u16 gcfgc = 0;
5506
5507 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5508
5509 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005510 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005511 else {
5512 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5513 case GC_DISPLAY_CLOCK_333_MHZ:
5514 return 333000;
5515 default:
5516 case GC_DISPLAY_CLOCK_190_200_MHZ:
5517 return 190000;
5518 }
5519 }
5520}
Jesse Barnes79e53942008-11-07 14:24:08 -08005521
Jesse Barnese70236a2009-09-21 10:42:27 -07005522static int i865_get_display_clock_speed(struct drm_device *dev)
5523{
5524 return 266000;
5525}
5526
5527static int i855_get_display_clock_speed(struct drm_device *dev)
5528{
5529 u16 hpllcc = 0;
5530 /* Assume that the hardware is in the high speed state. This
5531 * should be the default.
5532 */
5533 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5534 case GC_CLOCK_133_200:
5535 case GC_CLOCK_100_200:
5536 return 200000;
5537 case GC_CLOCK_166_250:
5538 return 250000;
5539 case GC_CLOCK_100_133:
5540 return 133000;
5541 }
5542
5543 /* Shouldn't happen */
5544 return 0;
5545}
5546
5547static int i830_get_display_clock_speed(struct drm_device *dev)
5548{
5549 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005550}
5551
Zhenyu Wang2c072452009-06-05 15:38:42 +08005552static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005553intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005554{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005555 while (*num > DATA_LINK_M_N_MASK ||
5556 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005557 *num >>= 1;
5558 *den >>= 1;
5559 }
5560}
5561
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005562static void compute_m_n(unsigned int m, unsigned int n,
5563 uint32_t *ret_m, uint32_t *ret_n)
5564{
5565 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5566 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5567 intel_reduce_m_n_ratio(ret_m, ret_n);
5568}
5569
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005570void
5571intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5572 int pixel_clock, int link_clock,
5573 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005574{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005575 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005576
5577 compute_m_n(bits_per_pixel * pixel_clock,
5578 link_clock * nlanes * 8,
5579 &m_n->gmch_m, &m_n->gmch_n);
5580
5581 compute_m_n(pixel_clock, link_clock,
5582 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005583}
5584
Chris Wilsona7615032011-01-12 17:04:08 +00005585static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5586{
Jani Nikulad330a952014-01-21 11:24:25 +02005587 if (i915.panel_use_ssc >= 0)
5588 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005589 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005590 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005591}
5592
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005593static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5594{
5595 struct drm_device *dev = crtc->dev;
5596 struct drm_i915_private *dev_priv = dev->dev_private;
5597 int refclk;
5598
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005599 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005600 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005601 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005602 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005603 refclk = dev_priv->vbt.lvds_ssc_freq;
5604 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005605 } else if (!IS_GEN2(dev)) {
5606 refclk = 96000;
5607 } else {
5608 refclk = 48000;
5609 }
5610
5611 return refclk;
5612}
5613
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005614static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005615{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005616 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005617}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005618
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005619static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5620{
5621 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005622}
5623
Daniel Vetterf47709a2013-03-28 10:42:02 +01005624static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005625 intel_clock_t *reduced_clock)
5626{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005627 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005628 u32 fp, fp2 = 0;
5629
5630 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005631 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005632 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005633 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005634 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005635 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005636 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005637 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005638 }
5639
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005640 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005641
Daniel Vetterf47709a2013-03-28 10:42:02 +01005642 crtc->lowfreq_avail = false;
5643 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005644 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005645 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005646 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005647 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005648 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005649 }
5650}
5651
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005652static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5653 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005654{
5655 u32 reg_val;
5656
5657 /*
5658 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5659 * and set it to a reasonable value instead.
5660 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005661 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005662 reg_val &= 0xffffff00;
5663 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005664 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005665
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005666 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005667 reg_val &= 0x8cffffff;
5668 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005669 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005670
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005671 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005672 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005673 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005674
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005675 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005676 reg_val &= 0x00ffffff;
5677 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005678 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679}
5680
Daniel Vetterb5518422013-05-03 11:49:48 +02005681static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5682 struct intel_link_m_n *m_n)
5683{
5684 struct drm_device *dev = crtc->base.dev;
5685 struct drm_i915_private *dev_priv = dev->dev_private;
5686 int pipe = crtc->pipe;
5687
Daniel Vettere3b95f12013-05-03 11:49:49 +02005688 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5689 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5690 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5691 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005692}
5693
5694static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005695 struct intel_link_m_n *m_n,
5696 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005697{
5698 struct drm_device *dev = crtc->base.dev;
5699 struct drm_i915_private *dev_priv = dev->dev_private;
5700 int pipe = crtc->pipe;
5701 enum transcoder transcoder = crtc->config.cpu_transcoder;
5702
5703 if (INTEL_INFO(dev)->gen >= 5) {
5704 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5705 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5706 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5707 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005708 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5709 * for gen < 8) and if DRRS is supported (to make sure the
5710 * registers are not unnecessarily accessed).
5711 */
5712 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5713 crtc->config.has_drrs) {
5714 I915_WRITE(PIPE_DATA_M2(transcoder),
5715 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5716 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5717 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5718 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5719 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005720 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005721 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5722 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5723 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5724 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005725 }
5726}
5727
Vandana Kannanf769cd22014-08-05 07:51:22 -07005728void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005729{
5730 if (crtc->config.has_pch_encoder)
5731 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5732 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005733 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5734 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005735}
5736
Daniel Vetterf47709a2013-03-28 10:42:02 +01005737static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005738{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005739 u32 dpll, dpll_md;
5740
5741 /*
5742 * Enable DPIO clock input. We should never disable the reference
5743 * clock for pipe B, since VGA hotplug / manual detection depends
5744 * on it.
5745 */
5746 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5747 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5748 /* We should never disable this, set it here for state tracking */
5749 if (crtc->pipe == PIPE_B)
5750 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5751 dpll |= DPLL_VCO_ENABLE;
5752 crtc->config.dpll_hw_state.dpll = dpll;
5753
5754 dpll_md = (crtc->config.pixel_multiplier - 1)
5755 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5756 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5757}
5758
5759static void vlv_prepare_pll(struct intel_crtc *crtc)
5760{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005761 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005762 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005763 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005764 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005765 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005766 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005767
Daniel Vetter09153002012-12-12 14:06:44 +01005768 mutex_lock(&dev_priv->dpio_lock);
5769
Daniel Vetterf47709a2013-03-28 10:42:02 +01005770 bestn = crtc->config.dpll.n;
5771 bestm1 = crtc->config.dpll.m1;
5772 bestm2 = crtc->config.dpll.m2;
5773 bestp1 = crtc->config.dpll.p1;
5774 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005775
Jesse Barnes89b667f2013-04-18 14:51:36 -07005776 /* See eDP HDMI DPIO driver vbios notes doc */
5777
5778 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005779 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005780 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781
5782 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005783 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784
5785 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005786 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005787 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005788 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005789
5790 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005791 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005792
5793 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005794 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5795 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5796 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005797 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005798
5799 /*
5800 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5801 * but we don't support that).
5802 * Note: don't use the DAC post divider as it seems unstable.
5803 */
5804 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005805 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005806
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005807 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005808 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005809
Jesse Barnes89b667f2013-04-18 14:51:36 -07005810 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005811 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005812 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005813 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005814 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005815 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005816 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005817 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005818 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005819
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5821 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5822 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005823 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005824 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005825 0x0df40000);
5826 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005827 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005828 0x0df70000);
5829 } else { /* HDMI or VGA */
5830 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005831 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005832 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005833 0x0df70000);
5834 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005835 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005836 0x0df40000);
5837 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005838
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5841 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5842 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5843 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005844 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005845
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005846 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005847 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005848}
5849
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005850static void chv_update_pll(struct intel_crtc *crtc)
5851{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005852 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5853 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5854 DPLL_VCO_ENABLE;
5855 if (crtc->pipe != PIPE_A)
5856 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5857
5858 crtc->config.dpll_hw_state.dpll_md =
5859 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5860}
5861
5862static void chv_prepare_pll(struct intel_crtc *crtc)
5863{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005864 struct drm_device *dev = crtc->base.dev;
5865 struct drm_i915_private *dev_priv = dev->dev_private;
5866 int pipe = crtc->pipe;
5867 int dpll_reg = DPLL(crtc->pipe);
5868 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005869 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005870 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5871 int refclk;
5872
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005873 bestn = crtc->config.dpll.n;
5874 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5875 bestm1 = crtc->config.dpll.m1;
5876 bestm2 = crtc->config.dpll.m2 >> 22;
5877 bestp1 = crtc->config.dpll.p1;
5878 bestp2 = crtc->config.dpll.p2;
5879
5880 /*
5881 * Enable Refclk and SSC
5882 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005883 I915_WRITE(dpll_reg,
5884 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5885
5886 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005887
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005888 /* p1 and p2 divider */
5889 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5890 5 << DPIO_CHV_S1_DIV_SHIFT |
5891 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5892 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5893 1 << DPIO_CHV_K_DIV_SHIFT);
5894
5895 /* Feedback post-divider - m2 */
5896 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5897
5898 /* Feedback refclk divider - n and m1 */
5899 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5900 DPIO_CHV_M1_DIV_BY_2 |
5901 1 << DPIO_CHV_N_DIV_SHIFT);
5902
5903 /* M2 fraction division */
5904 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5905
5906 /* M2 fraction division enable */
5907 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5908 DPIO_CHV_FRAC_DIV_EN |
5909 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5910
5911 /* Loop filter */
5912 refclk = i9xx_get_refclk(&crtc->base, 0);
5913 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5914 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5915 if (refclk == 100000)
5916 intcoeff = 11;
5917 else if (refclk == 38400)
5918 intcoeff = 10;
5919 else
5920 intcoeff = 9;
5921 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5922 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5923
5924 /* AFC Recal */
5925 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5926 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5927 DPIO_AFC_RECAL);
5928
5929 mutex_unlock(&dev_priv->dpio_lock);
5930}
5931
Daniel Vetterf47709a2013-03-28 10:42:02 +01005932static void i9xx_update_pll(struct intel_crtc *crtc,
5933 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005934 int num_connectors)
5935{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005936 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005937 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005938 u32 dpll;
5939 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005940 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005941
Daniel Vetterf47709a2013-03-28 10:42:02 +01005942 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305943
Daniel Vetterf47709a2013-03-28 10:42:02 +01005944 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5945 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005946
5947 dpll = DPLL_VGA_MODE_DIS;
5948
Daniel Vetterf47709a2013-03-28 10:42:02 +01005949 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005950 dpll |= DPLLB_MODE_LVDS;
5951 else
5952 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005953
Daniel Vetteref1b4602013-06-01 17:17:04 +02005954 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005955 dpll |= (crtc->config.pixel_multiplier - 1)
5956 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005957 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005958
5959 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005960 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005961
Daniel Vetterf47709a2013-03-28 10:42:02 +01005962 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005963 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005964
5965 /* compute bitmask from p1 value */
5966 if (IS_PINEVIEW(dev))
5967 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5968 else {
5969 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5970 if (IS_G4X(dev) && reduced_clock)
5971 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5972 }
5973 switch (clock->p2) {
5974 case 5:
5975 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5976 break;
5977 case 7:
5978 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5979 break;
5980 case 10:
5981 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5982 break;
5983 case 14:
5984 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5985 break;
5986 }
5987 if (INTEL_INFO(dev)->gen >= 4)
5988 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5989
Daniel Vetter09ede542013-04-30 14:01:45 +02005990 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005991 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005992 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005993 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5994 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5995 else
5996 dpll |= PLL_REF_INPUT_DREFCLK;
5997
5998 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005999 crtc->config.dpll_hw_state.dpll = dpll;
6000
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006001 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02006002 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
6003 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006004 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006005 }
6006}
6007
Daniel Vetterf47709a2013-03-28 10:42:02 +01006008static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006009 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006010 int num_connectors)
6011{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006012 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006013 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006014 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006015 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006016
Daniel Vetterf47709a2013-03-28 10:42:02 +01006017 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306018
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006019 dpll = DPLL_VGA_MODE_DIS;
6020
Daniel Vetterf47709a2013-03-28 10:42:02 +01006021 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006022 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6023 } else {
6024 if (clock->p1 == 2)
6025 dpll |= PLL_P1_DIVIDE_BY_TWO;
6026 else
6027 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6028 if (clock->p2 == 4)
6029 dpll |= PLL_P2_DIVIDE_BY_4;
6030 }
6031
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006032 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006033 dpll |= DPLL_DVO_2X_MODE;
6034
Daniel Vetterf47709a2013-03-28 10:42:02 +01006035 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006036 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6037 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6038 else
6039 dpll |= PLL_REF_INPUT_DREFCLK;
6040
6041 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006042 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006043}
6044
Daniel Vetter8a654f32013-06-01 17:16:22 +02006045static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006046{
6047 struct drm_device *dev = intel_crtc->base.dev;
6048 struct drm_i915_private *dev_priv = dev->dev_private;
6049 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006050 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006051 struct drm_display_mode *adjusted_mode =
6052 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006053 uint32_t crtc_vtotal, crtc_vblank_end;
6054 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006055
6056 /* We need to be careful not to changed the adjusted mode, for otherwise
6057 * the hw state checker will get angry at the mismatch. */
6058 crtc_vtotal = adjusted_mode->crtc_vtotal;
6059 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006060
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006061 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006062 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006063 crtc_vtotal -= 1;
6064 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006065
6066 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6067 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6068 else
6069 vsyncshift = adjusted_mode->crtc_hsync_start -
6070 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006071 if (vsyncshift < 0)
6072 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006073 }
6074
6075 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006076 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006077
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006078 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006079 (adjusted_mode->crtc_hdisplay - 1) |
6080 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006081 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006082 (adjusted_mode->crtc_hblank_start - 1) |
6083 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006084 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006085 (adjusted_mode->crtc_hsync_start - 1) |
6086 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6087
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006088 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006089 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006090 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006091 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006092 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006093 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006094 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006095 (adjusted_mode->crtc_vsync_start - 1) |
6096 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6097
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006098 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6099 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6100 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6101 * bits. */
6102 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6103 (pipe == PIPE_B || pipe == PIPE_C))
6104 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6105
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006106 /* pipesrc controls the size that is scaled from, which should
6107 * always be the user's requested size.
6108 */
6109 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006110 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6111 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006112}
6113
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006114static void intel_get_pipe_timings(struct intel_crtc *crtc,
6115 struct intel_crtc_config *pipe_config)
6116{
6117 struct drm_device *dev = crtc->base.dev;
6118 struct drm_i915_private *dev_priv = dev->dev_private;
6119 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6120 uint32_t tmp;
6121
6122 tmp = I915_READ(HTOTAL(cpu_transcoder));
6123 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6124 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6125 tmp = I915_READ(HBLANK(cpu_transcoder));
6126 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6127 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6128 tmp = I915_READ(HSYNC(cpu_transcoder));
6129 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6130 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6131
6132 tmp = I915_READ(VTOTAL(cpu_transcoder));
6133 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6134 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6135 tmp = I915_READ(VBLANK(cpu_transcoder));
6136 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6137 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6138 tmp = I915_READ(VSYNC(cpu_transcoder));
6139 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6140 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6141
6142 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6143 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6144 pipe_config->adjusted_mode.crtc_vtotal += 1;
6145 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6146 }
6147
6148 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006149 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6150 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6151
6152 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6153 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006154}
6155
Daniel Vetterf6a83282014-02-11 15:28:57 -08006156void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6157 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006158{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006159 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6160 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6161 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6162 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006163
Daniel Vetterf6a83282014-02-11 15:28:57 -08006164 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6165 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6166 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6167 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006168
Daniel Vetterf6a83282014-02-11 15:28:57 -08006169 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006170
Daniel Vetterf6a83282014-02-11 15:28:57 -08006171 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6172 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006173}
6174
Daniel Vetter84b046f2013-02-19 18:48:54 +01006175static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6176{
6177 struct drm_device *dev = intel_crtc->base.dev;
6178 struct drm_i915_private *dev_priv = dev->dev_private;
6179 uint32_t pipeconf;
6180
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006181 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006182
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006183 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6184 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6185 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006186
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006187 if (intel_crtc->config.double_wide)
6188 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006189
Daniel Vetterff9ce462013-04-24 14:57:17 +02006190 /* only g4x and later have fancy bpc/dither controls */
6191 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006192 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6193 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6194 pipeconf |= PIPECONF_DITHER_EN |
6195 PIPECONF_DITHER_TYPE_SP;
6196
6197 switch (intel_crtc->config.pipe_bpp) {
6198 case 18:
6199 pipeconf |= PIPECONF_6BPC;
6200 break;
6201 case 24:
6202 pipeconf |= PIPECONF_8BPC;
6203 break;
6204 case 30:
6205 pipeconf |= PIPECONF_10BPC;
6206 break;
6207 default:
6208 /* Case prevented by intel_choose_pipe_bpp_dither. */
6209 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006210 }
6211 }
6212
6213 if (HAS_PIPE_CXSR(dev)) {
6214 if (intel_crtc->lowfreq_avail) {
6215 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6216 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6217 } else {
6218 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006219 }
6220 }
6221
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006222 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6223 if (INTEL_INFO(dev)->gen < 4 ||
6224 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6225 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6226 else
6227 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6228 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006229 pipeconf |= PIPECONF_PROGRESSIVE;
6230
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006231 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6232 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006233
Daniel Vetter84b046f2013-02-19 18:48:54 +01006234 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6235 POSTING_READ(PIPECONF(intel_crtc->pipe));
6236}
6237
Eric Anholtf564048e2011-03-30 13:01:02 -07006238static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006239 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006240 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006241{
6242 struct drm_device *dev = crtc->dev;
6243 struct drm_i915_private *dev_priv = dev->dev_private;
6244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006245 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006246 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006247 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006248 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006249 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006250 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006251
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006252 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006253 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006254 case INTEL_OUTPUT_LVDS:
6255 is_lvds = true;
6256 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006257 case INTEL_OUTPUT_DSI:
6258 is_dsi = true;
6259 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006260 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006261
Eric Anholtc751ce42010-03-25 11:48:48 -07006262 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006263 }
6264
Jani Nikulaf2335332013-09-13 11:03:09 +03006265 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006266 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006267
Jani Nikulaf2335332013-09-13 11:03:09 +03006268 if (!intel_crtc->config.clock_set) {
6269 refclk = i9xx_get_refclk(crtc, num_connectors);
6270
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006271 /*
6272 * Returns a set of divisors for the desired target clock with
6273 * the given refclk, or FALSE. The returned values represent
6274 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6275 * 2) / p1 / p2.
6276 */
6277 limit = intel_limit(crtc, refclk);
6278 ok = dev_priv->display.find_dpll(limit, crtc,
6279 intel_crtc->config.port_clock,
6280 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006281 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006282 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6283 return -EINVAL;
6284 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006285
Jani Nikulaf2335332013-09-13 11:03:09 +03006286 if (is_lvds && dev_priv->lvds_downclock_avail) {
6287 /*
6288 * Ensure we match the reduced clock's P to the target
6289 * clock. If the clocks don't match, we can't switch
6290 * the display clock by using the FP0/FP1. In such case
6291 * we will disable the LVDS downclock feature.
6292 */
6293 has_reduced_clock =
6294 dev_priv->display.find_dpll(limit, crtc,
6295 dev_priv->lvds_downclock,
6296 refclk, &clock,
6297 &reduced_clock);
6298 }
6299 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006300 intel_crtc->config.dpll.n = clock.n;
6301 intel_crtc->config.dpll.m1 = clock.m1;
6302 intel_crtc->config.dpll.m2 = clock.m2;
6303 intel_crtc->config.dpll.p1 = clock.p1;
6304 intel_crtc->config.dpll.p2 = clock.p2;
6305 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006306
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006307 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006308 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306309 has_reduced_clock ? &reduced_clock : NULL,
6310 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006311 } else if (IS_CHERRYVIEW(dev)) {
6312 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006313 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006314 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006315 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006316 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006317 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006318 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006319 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006320
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006321 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006322}
6323
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006324static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6325 struct intel_crtc_config *pipe_config)
6326{
6327 struct drm_device *dev = crtc->base.dev;
6328 struct drm_i915_private *dev_priv = dev->dev_private;
6329 uint32_t tmp;
6330
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006331 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6332 return;
6333
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006334 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006335 if (!(tmp & PFIT_ENABLE))
6336 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006337
Daniel Vetter06922822013-07-11 13:35:40 +02006338 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006339 if (INTEL_INFO(dev)->gen < 4) {
6340 if (crtc->pipe != PIPE_B)
6341 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006342 } else {
6343 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6344 return;
6345 }
6346
Daniel Vetter06922822013-07-11 13:35:40 +02006347 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006348 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6349 if (INTEL_INFO(dev)->gen < 5)
6350 pipe_config->gmch_pfit.lvds_border_bits =
6351 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6352}
6353
Jesse Barnesacbec812013-09-20 11:29:32 -07006354static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6355 struct intel_crtc_config *pipe_config)
6356{
6357 struct drm_device *dev = crtc->base.dev;
6358 struct drm_i915_private *dev_priv = dev->dev_private;
6359 int pipe = pipe_config->cpu_transcoder;
6360 intel_clock_t clock;
6361 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006362 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006363
Shobhit Kumarf573de52014-07-30 20:32:37 +05306364 /* In case of MIPI DPLL will not even be used */
6365 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6366 return;
6367
Jesse Barnesacbec812013-09-20 11:29:32 -07006368 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006369 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006370 mutex_unlock(&dev_priv->dpio_lock);
6371
6372 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6373 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6374 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6375 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6376 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6377
Ville Syrjäläf6466282013-10-14 14:50:31 +03006378 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006379
Ville Syrjäläf6466282013-10-14 14:50:31 +03006380 /* clock.dot is the fast clock */
6381 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006382}
6383
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006384static void i9xx_get_plane_config(struct intel_crtc *crtc,
6385 struct intel_plane_config *plane_config)
6386{
6387 struct drm_device *dev = crtc->base.dev;
6388 struct drm_i915_private *dev_priv = dev->dev_private;
6389 u32 val, base, offset;
6390 int pipe = crtc->pipe, plane = crtc->plane;
6391 int fourcc, pixel_format;
6392 int aligned_height;
6393
Dave Airlie66e514c2014-04-03 07:51:54 +10006394 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6395 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006396 DRM_DEBUG_KMS("failed to alloc fb\n");
6397 return;
6398 }
6399
6400 val = I915_READ(DSPCNTR(plane));
6401
6402 if (INTEL_INFO(dev)->gen >= 4)
6403 if (val & DISPPLANE_TILED)
6404 plane_config->tiled = true;
6405
6406 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6407 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006408 crtc->base.primary->fb->pixel_format = fourcc;
6409 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006410 drm_format_plane_cpp(fourcc, 0) * 8;
6411
6412 if (INTEL_INFO(dev)->gen >= 4) {
6413 if (plane_config->tiled)
6414 offset = I915_READ(DSPTILEOFF(plane));
6415 else
6416 offset = I915_READ(DSPLINOFF(plane));
6417 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6418 } else {
6419 base = I915_READ(DSPADDR(plane));
6420 }
6421 plane_config->base = base;
6422
6423 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006424 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6425 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006426
6427 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006428 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006429
Dave Airlie66e514c2014-04-03 07:51:54 +10006430 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006431 plane_config->tiled);
6432
Fabian Frederick1267a262014-07-01 20:39:41 +02006433 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6434 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006435
6436 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006437 pipe, plane, crtc->base.primary->fb->width,
6438 crtc->base.primary->fb->height,
6439 crtc->base.primary->fb->bits_per_pixel, base,
6440 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006441 plane_config->size);
6442
6443}
6444
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006445static void chv_crtc_clock_get(struct intel_crtc *crtc,
6446 struct intel_crtc_config *pipe_config)
6447{
6448 struct drm_device *dev = crtc->base.dev;
6449 struct drm_i915_private *dev_priv = dev->dev_private;
6450 int pipe = pipe_config->cpu_transcoder;
6451 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6452 intel_clock_t clock;
6453 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6454 int refclk = 100000;
6455
6456 mutex_lock(&dev_priv->dpio_lock);
6457 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6458 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6459 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6460 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6461 mutex_unlock(&dev_priv->dpio_lock);
6462
6463 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6464 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6465 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6466 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6467 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6468
6469 chv_clock(refclk, &clock);
6470
6471 /* clock.dot is the fast clock */
6472 pipe_config->port_clock = clock.dot / 5;
6473}
6474
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006475static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6476 struct intel_crtc_config *pipe_config)
6477{
6478 struct drm_device *dev = crtc->base.dev;
6479 struct drm_i915_private *dev_priv = dev->dev_private;
6480 uint32_t tmp;
6481
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006482 if (!intel_display_power_is_enabled(dev_priv,
6483 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006484 return false;
6485
Daniel Vettere143a212013-07-04 12:01:15 +02006486 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006487 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006488
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006489 tmp = I915_READ(PIPECONF(crtc->pipe));
6490 if (!(tmp & PIPECONF_ENABLE))
6491 return false;
6492
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006493 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6494 switch (tmp & PIPECONF_BPC_MASK) {
6495 case PIPECONF_6BPC:
6496 pipe_config->pipe_bpp = 18;
6497 break;
6498 case PIPECONF_8BPC:
6499 pipe_config->pipe_bpp = 24;
6500 break;
6501 case PIPECONF_10BPC:
6502 pipe_config->pipe_bpp = 30;
6503 break;
6504 default:
6505 break;
6506 }
6507 }
6508
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006509 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6510 pipe_config->limited_color_range = true;
6511
Ville Syrjälä282740f2013-09-04 18:30:03 +03006512 if (INTEL_INFO(dev)->gen < 4)
6513 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6514
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006515 intel_get_pipe_timings(crtc, pipe_config);
6516
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006517 i9xx_get_pfit_config(crtc, pipe_config);
6518
Daniel Vetter6c49f242013-06-06 12:45:25 +02006519 if (INTEL_INFO(dev)->gen >= 4) {
6520 tmp = I915_READ(DPLL_MD(crtc->pipe));
6521 pipe_config->pixel_multiplier =
6522 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6523 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006524 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006525 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6526 tmp = I915_READ(DPLL(crtc->pipe));
6527 pipe_config->pixel_multiplier =
6528 ((tmp & SDVO_MULTIPLIER_MASK)
6529 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6530 } else {
6531 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6532 * port and will be fixed up in the encoder->get_config
6533 * function. */
6534 pipe_config->pixel_multiplier = 1;
6535 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006536 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6537 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006538 /*
6539 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6540 * on 830. Filter it out here so that we don't
6541 * report errors due to that.
6542 */
6543 if (IS_I830(dev))
6544 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6545
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006546 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6547 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006548 } else {
6549 /* Mask out read-only status bits. */
6550 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6551 DPLL_PORTC_READY_MASK |
6552 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006553 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006554
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006555 if (IS_CHERRYVIEW(dev))
6556 chv_crtc_clock_get(crtc, pipe_config);
6557 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006558 vlv_crtc_clock_get(crtc, pipe_config);
6559 else
6560 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006561
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006562 return true;
6563}
6564
Paulo Zanonidde86e22012-12-01 12:04:25 -02006565static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006566{
6567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006568 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006569 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006570 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006571 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006572 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006573 bool has_ck505 = false;
6574 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006575
6576 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006577 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006578 switch (encoder->type) {
6579 case INTEL_OUTPUT_LVDS:
6580 has_panel = true;
6581 has_lvds = true;
6582 break;
6583 case INTEL_OUTPUT_EDP:
6584 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006585 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006586 has_cpu_edp = true;
6587 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006588 }
6589 }
6590
Keith Packard99eb6a02011-09-26 14:29:12 -07006591 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006592 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006593 can_ssc = has_ck505;
6594 } else {
6595 has_ck505 = false;
6596 can_ssc = true;
6597 }
6598
Imre Deak2de69052013-05-08 13:14:04 +03006599 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6600 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006601
6602 /* Ironlake: try to setup display ref clock before DPLL
6603 * enabling. This is only under driver's control after
6604 * PCH B stepping, previous chipset stepping should be
6605 * ignoring this setting.
6606 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006607 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006608
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006609 /* As we must carefully and slowly disable/enable each source in turn,
6610 * compute the final state we want first and check if we need to
6611 * make any changes at all.
6612 */
6613 final = val;
6614 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006615 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006616 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006617 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006618 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6619
6620 final &= ~DREF_SSC_SOURCE_MASK;
6621 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6622 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006623
Keith Packard199e5d72011-09-22 12:01:57 -07006624 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006625 final |= DREF_SSC_SOURCE_ENABLE;
6626
6627 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6628 final |= DREF_SSC1_ENABLE;
6629
6630 if (has_cpu_edp) {
6631 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6632 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6633 else
6634 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6635 } else
6636 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6637 } else {
6638 final |= DREF_SSC_SOURCE_DISABLE;
6639 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6640 }
6641
6642 if (final == val)
6643 return;
6644
6645 /* Always enable nonspread source */
6646 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6647
6648 if (has_ck505)
6649 val |= DREF_NONSPREAD_CK505_ENABLE;
6650 else
6651 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6652
6653 if (has_panel) {
6654 val &= ~DREF_SSC_SOURCE_MASK;
6655 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006656
Keith Packard199e5d72011-09-22 12:01:57 -07006657 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006658 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006659 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006660 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006661 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006662 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006663
6664 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006665 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006666 POSTING_READ(PCH_DREF_CONTROL);
6667 udelay(200);
6668
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006669 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006670
6671 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006672 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006673 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006674 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006675 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006676 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006677 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006678 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006679 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006680
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006681 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006682 POSTING_READ(PCH_DREF_CONTROL);
6683 udelay(200);
6684 } else {
6685 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6686
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006687 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006688
6689 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006690 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006691
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006692 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006693 POSTING_READ(PCH_DREF_CONTROL);
6694 udelay(200);
6695
6696 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006697 val &= ~DREF_SSC_SOURCE_MASK;
6698 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006699
6700 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006701 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006702
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006703 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006704 POSTING_READ(PCH_DREF_CONTROL);
6705 udelay(200);
6706 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006707
6708 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006709}
6710
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006711static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006712{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006713 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006714
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006715 tmp = I915_READ(SOUTH_CHICKEN2);
6716 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6717 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006718
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006719 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6720 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6721 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006722
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006723 tmp = I915_READ(SOUTH_CHICKEN2);
6724 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6725 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006726
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006727 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6728 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6729 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006730}
6731
6732/* WaMPhyProgramming:hsw */
6733static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6734{
6735 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006736
6737 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6738 tmp &= ~(0xFF << 24);
6739 tmp |= (0x12 << 24);
6740 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6741
Paulo Zanonidde86e22012-12-01 12:04:25 -02006742 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6743 tmp |= (1 << 11);
6744 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6745
6746 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6747 tmp |= (1 << 11);
6748 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6749
Paulo Zanonidde86e22012-12-01 12:04:25 -02006750 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6751 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6752 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6753
6754 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6755 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6756 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6757
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006758 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6759 tmp &= ~(7 << 13);
6760 tmp |= (5 << 13);
6761 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006762
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006763 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6764 tmp &= ~(7 << 13);
6765 tmp |= (5 << 13);
6766 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006767
6768 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6769 tmp &= ~0xFF;
6770 tmp |= 0x1C;
6771 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6772
6773 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6774 tmp &= ~0xFF;
6775 tmp |= 0x1C;
6776 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6777
6778 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6779 tmp &= ~(0xFF << 16);
6780 tmp |= (0x1C << 16);
6781 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6782
6783 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6784 tmp &= ~(0xFF << 16);
6785 tmp |= (0x1C << 16);
6786 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6787
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006788 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6789 tmp |= (1 << 27);
6790 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006791
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006792 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6793 tmp |= (1 << 27);
6794 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006795
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006796 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6797 tmp &= ~(0xF << 28);
6798 tmp |= (4 << 28);
6799 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006800
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006801 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6802 tmp &= ~(0xF << 28);
6803 tmp |= (4 << 28);
6804 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006805}
6806
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006807/* Implements 3 different sequences from BSpec chapter "Display iCLK
6808 * Programming" based on the parameters passed:
6809 * - Sequence to enable CLKOUT_DP
6810 * - Sequence to enable CLKOUT_DP without spread
6811 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6812 */
6813static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6814 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006815{
6816 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006817 uint32_t reg, tmp;
6818
6819 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6820 with_spread = true;
6821 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6822 with_fdi, "LP PCH doesn't have FDI\n"))
6823 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006824
6825 mutex_lock(&dev_priv->dpio_lock);
6826
6827 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6828 tmp &= ~SBI_SSCCTL_DISABLE;
6829 tmp |= SBI_SSCCTL_PATHALT;
6830 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6831
6832 udelay(24);
6833
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006834 if (with_spread) {
6835 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6836 tmp &= ~SBI_SSCCTL_PATHALT;
6837 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006838
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006839 if (with_fdi) {
6840 lpt_reset_fdi_mphy(dev_priv);
6841 lpt_program_fdi_mphy(dev_priv);
6842 }
6843 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006844
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006845 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6846 SBI_GEN0 : SBI_DBUFF0;
6847 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6848 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6849 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006850
6851 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006852}
6853
Paulo Zanoni47701c32013-07-23 11:19:25 -03006854/* Sequence to disable CLKOUT_DP */
6855static void lpt_disable_clkout_dp(struct drm_device *dev)
6856{
6857 struct drm_i915_private *dev_priv = dev->dev_private;
6858 uint32_t reg, tmp;
6859
6860 mutex_lock(&dev_priv->dpio_lock);
6861
6862 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6863 SBI_GEN0 : SBI_DBUFF0;
6864 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6865 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6866 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6867
6868 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6869 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6870 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6871 tmp |= SBI_SSCCTL_PATHALT;
6872 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6873 udelay(32);
6874 }
6875 tmp |= SBI_SSCCTL_DISABLE;
6876 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6877 }
6878
6879 mutex_unlock(&dev_priv->dpio_lock);
6880}
6881
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006882static void lpt_init_pch_refclk(struct drm_device *dev)
6883{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006884 struct intel_encoder *encoder;
6885 bool has_vga = false;
6886
Damien Lespiaub2784e12014-08-05 11:29:37 +01006887 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006888 switch (encoder->type) {
6889 case INTEL_OUTPUT_ANALOG:
6890 has_vga = true;
6891 break;
6892 }
6893 }
6894
Paulo Zanoni47701c32013-07-23 11:19:25 -03006895 if (has_vga)
6896 lpt_enable_clkout_dp(dev, true, true);
6897 else
6898 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006899}
6900
Paulo Zanonidde86e22012-12-01 12:04:25 -02006901/*
6902 * Initialize reference clocks when the driver loads
6903 */
6904void intel_init_pch_refclk(struct drm_device *dev)
6905{
6906 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6907 ironlake_init_pch_refclk(dev);
6908 else if (HAS_PCH_LPT(dev))
6909 lpt_init_pch_refclk(dev);
6910}
6911
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006912static int ironlake_get_refclk(struct drm_crtc *crtc)
6913{
6914 struct drm_device *dev = crtc->dev;
6915 struct drm_i915_private *dev_priv = dev->dev_private;
6916 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006917 int num_connectors = 0;
6918 bool is_lvds = false;
6919
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006920 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006921 switch (encoder->type) {
6922 case INTEL_OUTPUT_LVDS:
6923 is_lvds = true;
6924 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006925 }
6926 num_connectors++;
6927 }
6928
6929 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006930 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006931 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006932 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006933 }
6934
6935 return 120000;
6936}
6937
Daniel Vetter6ff93602013-04-19 11:24:36 +02006938static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006939{
6940 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6941 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6942 int pipe = intel_crtc->pipe;
6943 uint32_t val;
6944
Daniel Vetter78114072013-06-13 00:54:57 +02006945 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006946
Daniel Vetter965e0c42013-03-27 00:44:57 +01006947 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006948 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006949 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006950 break;
6951 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006952 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006953 break;
6954 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006955 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006956 break;
6957 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006958 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006959 break;
6960 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006961 /* Case prevented by intel_choose_pipe_bpp_dither. */
6962 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006963 }
6964
Daniel Vetterd8b32242013-04-25 17:54:44 +02006965 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006966 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6967
Daniel Vetter6ff93602013-04-19 11:24:36 +02006968 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006969 val |= PIPECONF_INTERLACED_ILK;
6970 else
6971 val |= PIPECONF_PROGRESSIVE;
6972
Daniel Vetter50f3b012013-03-27 00:44:56 +01006973 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006974 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006975
Paulo Zanonic8203562012-09-12 10:06:29 -03006976 I915_WRITE(PIPECONF(pipe), val);
6977 POSTING_READ(PIPECONF(pipe));
6978}
6979
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006980/*
6981 * Set up the pipe CSC unit.
6982 *
6983 * Currently only full range RGB to limited range RGB conversion
6984 * is supported, but eventually this should handle various
6985 * RGB<->YCbCr scenarios as well.
6986 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006987static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006988{
6989 struct drm_device *dev = crtc->dev;
6990 struct drm_i915_private *dev_priv = dev->dev_private;
6991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6992 int pipe = intel_crtc->pipe;
6993 uint16_t coeff = 0x7800; /* 1.0 */
6994
6995 /*
6996 * TODO: Check what kind of values actually come out of the pipe
6997 * with these coeff/postoff values and adjust to get the best
6998 * accuracy. Perhaps we even need to take the bpc value into
6999 * consideration.
7000 */
7001
Daniel Vetter50f3b012013-03-27 00:44:56 +01007002 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007003 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7004
7005 /*
7006 * GY/GU and RY/RU should be the other way around according
7007 * to BSpec, but reality doesn't agree. Just set them up in
7008 * a way that results in the correct picture.
7009 */
7010 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7011 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7012
7013 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7014 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7015
7016 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7017 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7018
7019 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7020 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7021 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7022
7023 if (INTEL_INFO(dev)->gen > 6) {
7024 uint16_t postoff = 0;
7025
Daniel Vetter50f3b012013-03-27 00:44:56 +01007026 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007027 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007028
7029 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7030 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7031 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7032
7033 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7034 } else {
7035 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7036
Daniel Vetter50f3b012013-03-27 00:44:56 +01007037 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007038 mode |= CSC_BLACK_SCREEN_OFFSET;
7039
7040 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7041 }
7042}
7043
Daniel Vetter6ff93602013-04-19 11:24:36 +02007044static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007045{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007046 struct drm_device *dev = crtc->dev;
7047 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007049 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007050 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007051 uint32_t val;
7052
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007053 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007054
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007055 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007056 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7057
Daniel Vetter6ff93602013-04-19 11:24:36 +02007058 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007059 val |= PIPECONF_INTERLACED_ILK;
7060 else
7061 val |= PIPECONF_PROGRESSIVE;
7062
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007063 I915_WRITE(PIPECONF(cpu_transcoder), val);
7064 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007065
7066 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7067 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007068
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307069 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007070 val = 0;
7071
7072 switch (intel_crtc->config.pipe_bpp) {
7073 case 18:
7074 val |= PIPEMISC_DITHER_6_BPC;
7075 break;
7076 case 24:
7077 val |= PIPEMISC_DITHER_8_BPC;
7078 break;
7079 case 30:
7080 val |= PIPEMISC_DITHER_10_BPC;
7081 break;
7082 case 36:
7083 val |= PIPEMISC_DITHER_12_BPC;
7084 break;
7085 default:
7086 /* Case prevented by pipe_config_set_bpp. */
7087 BUG();
7088 }
7089
7090 if (intel_crtc->config.dither)
7091 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7092
7093 I915_WRITE(PIPEMISC(pipe), val);
7094 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007095}
7096
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007097static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007098 intel_clock_t *clock,
7099 bool *has_reduced_clock,
7100 intel_clock_t *reduced_clock)
7101{
7102 struct drm_device *dev = crtc->dev;
7103 struct drm_i915_private *dev_priv = dev->dev_private;
7104 struct intel_encoder *intel_encoder;
7105 int refclk;
7106 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007107 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007108
7109 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7110 switch (intel_encoder->type) {
7111 case INTEL_OUTPUT_LVDS:
7112 is_lvds = true;
7113 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007114 }
7115 }
7116
7117 refclk = ironlake_get_refclk(crtc);
7118
7119 /*
7120 * Returns a set of divisors for the desired target clock with the given
7121 * refclk, or FALSE. The returned values represent the clock equation:
7122 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7123 */
7124 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007125 ret = dev_priv->display.find_dpll(limit, crtc,
7126 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007127 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007128 if (!ret)
7129 return false;
7130
7131 if (is_lvds && dev_priv->lvds_downclock_avail) {
7132 /*
7133 * Ensure we match the reduced clock's P to the target clock.
7134 * If the clocks don't match, we can't switch the display clock
7135 * by using the FP0/FP1. In such case we will disable the LVDS
7136 * downclock feature.
7137 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007138 *has_reduced_clock =
7139 dev_priv->display.find_dpll(limit, crtc,
7140 dev_priv->lvds_downclock,
7141 refclk, clock,
7142 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007143 }
7144
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007145 return true;
7146}
7147
Paulo Zanonid4b19312012-11-29 11:29:32 -02007148int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7149{
7150 /*
7151 * Account for spread spectrum to avoid
7152 * oversubscribing the link. Max center spread
7153 * is 2.5%; use 5% for safety's sake.
7154 */
7155 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007156 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007157}
7158
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007159static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007160{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007161 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007162}
7163
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007164static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007165 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007166 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007167{
7168 struct drm_crtc *crtc = &intel_crtc->base;
7169 struct drm_device *dev = crtc->dev;
7170 struct drm_i915_private *dev_priv = dev->dev_private;
7171 struct intel_encoder *intel_encoder;
7172 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007173 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007174 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007175
7176 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7177 switch (intel_encoder->type) {
7178 case INTEL_OUTPUT_LVDS:
7179 is_lvds = true;
7180 break;
7181 case INTEL_OUTPUT_SDVO:
7182 case INTEL_OUTPUT_HDMI:
7183 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007184 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007185 }
7186
7187 num_connectors++;
7188 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007189
Chris Wilsonc1858122010-12-03 21:35:48 +00007190 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007191 factor = 21;
7192 if (is_lvds) {
7193 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007194 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007195 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007196 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007197 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007198 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007199
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007200 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007201 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007202
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007203 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7204 *fp2 |= FP_CB_TUNE;
7205
Chris Wilson5eddb702010-09-11 13:48:45 +01007206 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007207
Eric Anholta07d6782011-03-30 13:01:08 -07007208 if (is_lvds)
7209 dpll |= DPLLB_MODE_LVDS;
7210 else
7211 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007212
Daniel Vetteref1b4602013-06-01 17:17:04 +02007213 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7214 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007215
7216 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007217 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007218 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007219 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007220
Eric Anholta07d6782011-03-30 13:01:08 -07007221 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007222 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007223 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007224 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007225
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007226 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007227 case 5:
7228 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7229 break;
7230 case 7:
7231 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7232 break;
7233 case 10:
7234 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7235 break;
7236 case 14:
7237 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7238 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007239 }
7240
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007241 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007242 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007243 else
7244 dpll |= PLL_REF_INPUT_DREFCLK;
7245
Daniel Vetter959e16d2013-06-05 13:34:21 +02007246 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007247}
7248
Jesse Barnes79e53942008-11-07 14:24:08 -08007249static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007250 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007251 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007252{
7253 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007254 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007255 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007256 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007257 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007258 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007259 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007260 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007261 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007262
7263 for_each_encoder_on_crtc(dev, crtc, encoder) {
7264 switch (encoder->type) {
7265 case INTEL_OUTPUT_LVDS:
7266 is_lvds = true;
7267 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007268 }
7269
7270 num_connectors++;
7271 }
7272
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007273 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7274 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7275
Daniel Vetterff9a6752013-06-01 17:16:21 +02007276 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007277 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007278 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007279 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7280 return -EINVAL;
7281 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007282 /* Compat-code for transition, will disappear. */
7283 if (!intel_crtc->config.clock_set) {
7284 intel_crtc->config.dpll.n = clock.n;
7285 intel_crtc->config.dpll.m1 = clock.m1;
7286 intel_crtc->config.dpll.m2 = clock.m2;
7287 intel_crtc->config.dpll.p1 = clock.p1;
7288 intel_crtc->config.dpll.p2 = clock.p2;
7289 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007290
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007291 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007292 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007293 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007294 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007295 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007296
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007297 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007298 &fp, &reduced_clock,
7299 has_reduced_clock ? &fp2 : NULL);
7300
Daniel Vetter959e16d2013-06-05 13:34:21 +02007301 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007302 intel_crtc->config.dpll_hw_state.fp0 = fp;
7303 if (has_reduced_clock)
7304 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7305 else
7306 intel_crtc->config.dpll_hw_state.fp1 = fp;
7307
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007308 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007309 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007310 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007311 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007312 return -EINVAL;
7313 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007314 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007315 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007316
Jani Nikulad330a952014-01-21 11:24:25 +02007317 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007318 intel_crtc->lowfreq_avail = true;
7319 else
7320 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007321
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007322 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007323}
7324
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007325static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7326 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007327{
7328 struct drm_device *dev = crtc->base.dev;
7329 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007330 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007331
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007332 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7333 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7334 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7335 & ~TU_SIZE_MASK;
7336 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7337 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7338 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7339}
7340
7341static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7342 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007343 struct intel_link_m_n *m_n,
7344 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007345{
7346 struct drm_device *dev = crtc->base.dev;
7347 struct drm_i915_private *dev_priv = dev->dev_private;
7348 enum pipe pipe = crtc->pipe;
7349
7350 if (INTEL_INFO(dev)->gen >= 5) {
7351 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7352 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7353 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7354 & ~TU_SIZE_MASK;
7355 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7356 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7357 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007358 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7359 * gen < 8) and if DRRS is supported (to make sure the
7360 * registers are not unnecessarily read).
7361 */
7362 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7363 crtc->config.has_drrs) {
7364 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7365 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7366 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7367 & ~TU_SIZE_MASK;
7368 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7369 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7370 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7371 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007372 } else {
7373 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7374 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7375 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7376 & ~TU_SIZE_MASK;
7377 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7378 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7379 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7380 }
7381}
7382
7383void intel_dp_get_m_n(struct intel_crtc *crtc,
7384 struct intel_crtc_config *pipe_config)
7385{
7386 if (crtc->config.has_pch_encoder)
7387 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7388 else
7389 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007390 &pipe_config->dp_m_n,
7391 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007392}
7393
Daniel Vetter72419202013-04-04 13:28:53 +02007394static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7395 struct intel_crtc_config *pipe_config)
7396{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007397 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007398 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007399}
7400
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007401static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7402 struct intel_crtc_config *pipe_config)
7403{
7404 struct drm_device *dev = crtc->base.dev;
7405 struct drm_i915_private *dev_priv = dev->dev_private;
7406 uint32_t tmp;
7407
7408 tmp = I915_READ(PF_CTL(crtc->pipe));
7409
7410 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007411 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007412 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7413 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007414
7415 /* We currently do not free assignements of panel fitters on
7416 * ivb/hsw (since we don't use the higher upscaling modes which
7417 * differentiates them) so just WARN about this case for now. */
7418 if (IS_GEN7(dev)) {
7419 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7420 PF_PIPE_SEL_IVB(crtc->pipe));
7421 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007422 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007423}
7424
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007425static void ironlake_get_plane_config(struct intel_crtc *crtc,
7426 struct intel_plane_config *plane_config)
7427{
7428 struct drm_device *dev = crtc->base.dev;
7429 struct drm_i915_private *dev_priv = dev->dev_private;
7430 u32 val, base, offset;
7431 int pipe = crtc->pipe, plane = crtc->plane;
7432 int fourcc, pixel_format;
7433 int aligned_height;
7434
Dave Airlie66e514c2014-04-03 07:51:54 +10007435 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7436 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007437 DRM_DEBUG_KMS("failed to alloc fb\n");
7438 return;
7439 }
7440
7441 val = I915_READ(DSPCNTR(plane));
7442
7443 if (INTEL_INFO(dev)->gen >= 4)
7444 if (val & DISPPLANE_TILED)
7445 plane_config->tiled = true;
7446
7447 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7448 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007449 crtc->base.primary->fb->pixel_format = fourcc;
7450 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007451 drm_format_plane_cpp(fourcc, 0) * 8;
7452
7453 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7454 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7455 offset = I915_READ(DSPOFFSET(plane));
7456 } else {
7457 if (plane_config->tiled)
7458 offset = I915_READ(DSPTILEOFF(plane));
7459 else
7460 offset = I915_READ(DSPLINOFF(plane));
7461 }
7462 plane_config->base = base;
7463
7464 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007465 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7466 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007467
7468 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007469 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007470
Dave Airlie66e514c2014-04-03 07:51:54 +10007471 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007472 plane_config->tiled);
7473
Fabian Frederick1267a262014-07-01 20:39:41 +02007474 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7475 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007476
7477 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007478 pipe, plane, crtc->base.primary->fb->width,
7479 crtc->base.primary->fb->height,
7480 crtc->base.primary->fb->bits_per_pixel, base,
7481 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007482 plane_config->size);
7483}
7484
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007485static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7486 struct intel_crtc_config *pipe_config)
7487{
7488 struct drm_device *dev = crtc->base.dev;
7489 struct drm_i915_private *dev_priv = dev->dev_private;
7490 uint32_t tmp;
7491
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007492 if (!intel_display_power_is_enabled(dev_priv,
7493 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007494 return false;
7495
Daniel Vettere143a212013-07-04 12:01:15 +02007496 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007497 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007498
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007499 tmp = I915_READ(PIPECONF(crtc->pipe));
7500 if (!(tmp & PIPECONF_ENABLE))
7501 return false;
7502
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007503 switch (tmp & PIPECONF_BPC_MASK) {
7504 case PIPECONF_6BPC:
7505 pipe_config->pipe_bpp = 18;
7506 break;
7507 case PIPECONF_8BPC:
7508 pipe_config->pipe_bpp = 24;
7509 break;
7510 case PIPECONF_10BPC:
7511 pipe_config->pipe_bpp = 30;
7512 break;
7513 case PIPECONF_12BPC:
7514 pipe_config->pipe_bpp = 36;
7515 break;
7516 default:
7517 break;
7518 }
7519
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007520 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7521 pipe_config->limited_color_range = true;
7522
Daniel Vetterab9412b2013-05-03 11:49:46 +02007523 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007524 struct intel_shared_dpll *pll;
7525
Daniel Vetter88adfff2013-03-28 10:42:01 +01007526 pipe_config->has_pch_encoder = true;
7527
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007528 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7529 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7530 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007531
7532 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007533
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007534 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007535 pipe_config->shared_dpll =
7536 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007537 } else {
7538 tmp = I915_READ(PCH_DPLL_SEL);
7539 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7540 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7541 else
7542 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7543 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007544
7545 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7546
7547 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7548 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007549
7550 tmp = pipe_config->dpll_hw_state.dpll;
7551 pipe_config->pixel_multiplier =
7552 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7553 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007554
7555 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007556 } else {
7557 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007558 }
7559
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007560 intel_get_pipe_timings(crtc, pipe_config);
7561
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007562 ironlake_get_pfit_config(crtc, pipe_config);
7563
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007564 return true;
7565}
7566
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007567static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7568{
7569 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007570 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007571
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007572 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007573 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007574 pipe_name(crtc->pipe));
7575
7576 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007577 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7578 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7579 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007580 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7581 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7582 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007583 if (IS_HASWELL(dev))
7584 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7585 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007586 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7587 "PCH PWM1 enabled\n");
7588 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7589 "Utility pin enabled\n");
7590 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7591
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007592 /*
7593 * In theory we can still leave IRQs enabled, as long as only the HPD
7594 * interrupts remain enabled. We used to check for that, but since it's
7595 * gen-specific and since we only disable LCPLL after we fully disable
7596 * the interrupts, the check below should be enough.
7597 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007598 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007599}
7600
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007601static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7602{
7603 struct drm_device *dev = dev_priv->dev;
7604
7605 if (IS_HASWELL(dev))
7606 return I915_READ(D_COMP_HSW);
7607 else
7608 return I915_READ(D_COMP_BDW);
7609}
7610
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007611static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7612{
7613 struct drm_device *dev = dev_priv->dev;
7614
7615 if (IS_HASWELL(dev)) {
7616 mutex_lock(&dev_priv->rps.hw_lock);
7617 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7618 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007619 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007620 mutex_unlock(&dev_priv->rps.hw_lock);
7621 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007622 I915_WRITE(D_COMP_BDW, val);
7623 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007624 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007625}
7626
7627/*
7628 * This function implements pieces of two sequences from BSpec:
7629 * - Sequence for display software to disable LCPLL
7630 * - Sequence for display software to allow package C8+
7631 * The steps implemented here are just the steps that actually touch the LCPLL
7632 * register. Callers should take care of disabling all the display engine
7633 * functions, doing the mode unset, fixing interrupts, etc.
7634 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007635static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7636 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007637{
7638 uint32_t val;
7639
7640 assert_can_disable_lcpll(dev_priv);
7641
7642 val = I915_READ(LCPLL_CTL);
7643
7644 if (switch_to_fclk) {
7645 val |= LCPLL_CD_SOURCE_FCLK;
7646 I915_WRITE(LCPLL_CTL, val);
7647
7648 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7649 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7650 DRM_ERROR("Switching to FCLK failed\n");
7651
7652 val = I915_READ(LCPLL_CTL);
7653 }
7654
7655 val |= LCPLL_PLL_DISABLE;
7656 I915_WRITE(LCPLL_CTL, val);
7657 POSTING_READ(LCPLL_CTL);
7658
7659 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7660 DRM_ERROR("LCPLL still locked\n");
7661
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007662 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007663 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007664 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007665 ndelay(100);
7666
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007667 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7668 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007669 DRM_ERROR("D_COMP RCOMP still in progress\n");
7670
7671 if (allow_power_down) {
7672 val = I915_READ(LCPLL_CTL);
7673 val |= LCPLL_POWER_DOWN_ALLOW;
7674 I915_WRITE(LCPLL_CTL, val);
7675 POSTING_READ(LCPLL_CTL);
7676 }
7677}
7678
7679/*
7680 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7681 * source.
7682 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007683static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007684{
7685 uint32_t val;
7686
7687 val = I915_READ(LCPLL_CTL);
7688
7689 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7690 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7691 return;
7692
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007693 /*
7694 * Make sure we're not on PC8 state before disabling PC8, otherwise
7695 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7696 *
7697 * The other problem is that hsw_restore_lcpll() is called as part of
7698 * the runtime PM resume sequence, so we can't just call
7699 * gen6_gt_force_wake_get() because that function calls
7700 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7701 * while we are on the resume sequence. So to solve this problem we have
7702 * to call special forcewake code that doesn't touch runtime PM and
7703 * doesn't enable the forcewake delayed work.
7704 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007705 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007706 if (dev_priv->uncore.forcewake_count++ == 0)
7707 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007708 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007709
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007710 if (val & LCPLL_POWER_DOWN_ALLOW) {
7711 val &= ~LCPLL_POWER_DOWN_ALLOW;
7712 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007713 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007714 }
7715
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007716 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007717 val |= D_COMP_COMP_FORCE;
7718 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007719 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007720
7721 val = I915_READ(LCPLL_CTL);
7722 val &= ~LCPLL_PLL_DISABLE;
7723 I915_WRITE(LCPLL_CTL, val);
7724
7725 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7726 DRM_ERROR("LCPLL not locked yet\n");
7727
7728 if (val & LCPLL_CD_SOURCE_FCLK) {
7729 val = I915_READ(LCPLL_CTL);
7730 val &= ~LCPLL_CD_SOURCE_FCLK;
7731 I915_WRITE(LCPLL_CTL, val);
7732
7733 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7734 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7735 DRM_ERROR("Switching back to LCPLL failed\n");
7736 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007737
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007738 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007739 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007740 if (--dev_priv->uncore.forcewake_count == 0)
7741 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007742 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007743}
7744
Paulo Zanoni765dab672014-03-07 20:08:18 -03007745/*
7746 * Package states C8 and deeper are really deep PC states that can only be
7747 * reached when all the devices on the system allow it, so even if the graphics
7748 * device allows PC8+, it doesn't mean the system will actually get to these
7749 * states. Our driver only allows PC8+ when going into runtime PM.
7750 *
7751 * The requirements for PC8+ are that all the outputs are disabled, the power
7752 * well is disabled and most interrupts are disabled, and these are also
7753 * requirements for runtime PM. When these conditions are met, we manually do
7754 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7755 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7756 * hang the machine.
7757 *
7758 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7759 * the state of some registers, so when we come back from PC8+ we need to
7760 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7761 * need to take care of the registers kept by RC6. Notice that this happens even
7762 * if we don't put the device in PCI D3 state (which is what currently happens
7763 * because of the runtime PM support).
7764 *
7765 * For more, read "Display Sequences for Package C8" on the hardware
7766 * documentation.
7767 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007768void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007769{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007770 struct drm_device *dev = dev_priv->dev;
7771 uint32_t val;
7772
Paulo Zanonic67a4702013-08-19 13:18:09 -03007773 DRM_DEBUG_KMS("Enabling package C8+\n");
7774
Paulo Zanonic67a4702013-08-19 13:18:09 -03007775 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7776 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7777 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7778 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7779 }
7780
7781 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007782 hsw_disable_lcpll(dev_priv, true, true);
7783}
7784
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007785void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007786{
7787 struct drm_device *dev = dev_priv->dev;
7788 uint32_t val;
7789
Paulo Zanonic67a4702013-08-19 13:18:09 -03007790 DRM_DEBUG_KMS("Disabling package C8+\n");
7791
7792 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007793 lpt_init_pch_refclk(dev);
7794
7795 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7796 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7797 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7798 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7799 }
7800
7801 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007802}
7803
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007804static void snb_modeset_global_resources(struct drm_device *dev)
7805{
7806 modeset_update_crtc_power_domains(dev);
7807}
7808
Imre Deak4f074122013-10-16 17:25:51 +03007809static void haswell_modeset_global_resources(struct drm_device *dev)
7810{
Paulo Zanonida723562013-12-19 11:54:51 -02007811 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007812}
7813
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007814static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007815 int x, int y,
7816 struct drm_framebuffer *fb)
7817{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007819
Paulo Zanoni566b7342013-11-25 15:27:08 -02007820 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007821 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007822
Daniel Vetter644cef32014-04-24 23:55:07 +02007823 intel_crtc->lowfreq_avail = false;
7824
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007825 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007826}
7827
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007828static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7829 enum port port,
7830 struct intel_crtc_config *pipe_config)
7831{
7832 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7833
7834 switch (pipe_config->ddi_pll_sel) {
7835 case PORT_CLK_SEL_WRPLL1:
7836 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7837 break;
7838 case PORT_CLK_SEL_WRPLL2:
7839 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7840 break;
7841 }
7842}
7843
Daniel Vetter26804af2014-06-25 22:01:55 +03007844static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7845 struct intel_crtc_config *pipe_config)
7846{
7847 struct drm_device *dev = crtc->base.dev;
7848 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007849 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007850 enum port port;
7851 uint32_t tmp;
7852
7853 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7854
7855 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7856
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007857 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007858
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007859 if (pipe_config->shared_dpll >= 0) {
7860 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7861
7862 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7863 &pipe_config->dpll_hw_state));
7864 }
7865
Daniel Vetter26804af2014-06-25 22:01:55 +03007866 /*
7867 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7868 * DDI E. So just check whether this pipe is wired to DDI E and whether
7869 * the PCH transcoder is on.
7870 */
Damien Lespiauca370452013-12-03 13:56:24 +00007871 if (INTEL_INFO(dev)->gen < 9 &&
7872 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007873 pipe_config->has_pch_encoder = true;
7874
7875 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7876 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7877 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7878
7879 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7880 }
7881}
7882
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007883static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7884 struct intel_crtc_config *pipe_config)
7885{
7886 struct drm_device *dev = crtc->base.dev;
7887 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007888 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007889 uint32_t tmp;
7890
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007891 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007892 POWER_DOMAIN_PIPE(crtc->pipe)))
7893 return false;
7894
Daniel Vettere143a212013-07-04 12:01:15 +02007895 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007896 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7897
Daniel Vettereccb1402013-05-22 00:50:22 +02007898 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7899 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7900 enum pipe trans_edp_pipe;
7901 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7902 default:
7903 WARN(1, "unknown pipe linked to edp transcoder\n");
7904 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7905 case TRANS_DDI_EDP_INPUT_A_ON:
7906 trans_edp_pipe = PIPE_A;
7907 break;
7908 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7909 trans_edp_pipe = PIPE_B;
7910 break;
7911 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7912 trans_edp_pipe = PIPE_C;
7913 break;
7914 }
7915
7916 if (trans_edp_pipe == crtc->pipe)
7917 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7918 }
7919
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007920 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007921 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007922 return false;
7923
Daniel Vettereccb1402013-05-22 00:50:22 +02007924 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007925 if (!(tmp & PIPECONF_ENABLE))
7926 return false;
7927
Daniel Vetter26804af2014-06-25 22:01:55 +03007928 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007929
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007930 intel_get_pipe_timings(crtc, pipe_config);
7931
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007932 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007933 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007934 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007935
Jesse Barnese59150d2014-01-07 13:30:45 -08007936 if (IS_HASWELL(dev))
7937 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7938 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007939
Daniel Vetter6c49f242013-06-06 12:45:25 +02007940 pipe_config->pixel_multiplier = 1;
7941
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007942 return true;
7943}
7944
Jani Nikula1a915102013-10-16 12:34:48 +03007945static struct {
7946 int clock;
7947 u32 config;
7948} hdmi_audio_clock[] = {
7949 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7950 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7951 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7952 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7953 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7954 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7955 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7956 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7957 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7958 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7959};
7960
7961/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7962static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7963{
7964 int i;
7965
7966 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7967 if (mode->clock == hdmi_audio_clock[i].clock)
7968 break;
7969 }
7970
7971 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7972 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7973 i = 1;
7974 }
7975
7976 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7977 hdmi_audio_clock[i].clock,
7978 hdmi_audio_clock[i].config);
7979
7980 return hdmi_audio_clock[i].config;
7981}
7982
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007983static bool intel_eld_uptodate(struct drm_connector *connector,
7984 int reg_eldv, uint32_t bits_eldv,
7985 int reg_elda, uint32_t bits_elda,
7986 int reg_edid)
7987{
7988 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7989 uint8_t *eld = connector->eld;
7990 uint32_t i;
7991
7992 i = I915_READ(reg_eldv);
7993 i &= bits_eldv;
7994
7995 if (!eld[0])
7996 return !i;
7997
7998 if (!i)
7999 return false;
8000
8001 i = I915_READ(reg_elda);
8002 i &= ~bits_elda;
8003 I915_WRITE(reg_elda, i);
8004
8005 for (i = 0; i < eld[2]; i++)
8006 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
8007 return false;
8008
8009 return true;
8010}
8011
Wu Fengguange0dac652011-09-05 14:25:34 +08008012static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008013 struct drm_crtc *crtc,
8014 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008015{
8016 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8017 uint8_t *eld = connector->eld;
8018 uint32_t eldv;
8019 uint32_t len;
8020 uint32_t i;
8021
8022 i = I915_READ(G4X_AUD_VID_DID);
8023
8024 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
8025 eldv = G4X_ELDV_DEVCL_DEVBLC;
8026 else
8027 eldv = G4X_ELDV_DEVCTG;
8028
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008029 if (intel_eld_uptodate(connector,
8030 G4X_AUD_CNTL_ST, eldv,
8031 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
8032 G4X_HDMIW_HDMIEDID))
8033 return;
8034
Wu Fengguange0dac652011-09-05 14:25:34 +08008035 i = I915_READ(G4X_AUD_CNTL_ST);
8036 i &= ~(eldv | G4X_ELD_ADDR);
8037 len = (i >> 9) & 0x1f; /* ELD buffer size */
8038 I915_WRITE(G4X_AUD_CNTL_ST, i);
8039
8040 if (!eld[0])
8041 return;
8042
8043 len = min_t(uint8_t, eld[2], len);
8044 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8045 for (i = 0; i < len; i++)
8046 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8047
8048 i = I915_READ(G4X_AUD_CNTL_ST);
8049 i |= eldv;
8050 I915_WRITE(G4X_AUD_CNTL_ST, i);
8051}
8052
Wang Xingchao83358c852012-08-16 22:43:37 +08008053static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008054 struct drm_crtc *crtc,
8055 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008056{
8057 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8058 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008059 uint32_t eldv;
8060 uint32_t i;
8061 int len;
8062 int pipe = to_intel_crtc(crtc)->pipe;
8063 int tmp;
8064
8065 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8066 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8067 int aud_config = HSW_AUD_CFG(pipe);
8068 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8069
Wang Xingchao83358c852012-08-16 22:43:37 +08008070 /* Audio output enable */
8071 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8072 tmp = I915_READ(aud_cntrl_st2);
8073 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8074 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008075 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008076
Daniel Vetterc7905792014-04-16 16:56:09 +02008077 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008078
8079 /* Set ELD valid state */
8080 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008081 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008082 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8083 I915_WRITE(aud_cntrl_st2, tmp);
8084 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008085 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008086
8087 /* Enable HDMI mode */
8088 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008089 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008090 /* clear N_programing_enable and N_value_index */
8091 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8092 I915_WRITE(aud_config, tmp);
8093
8094 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8095
8096 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8097
8098 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8099 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8100 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8101 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008102 } else {
8103 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8104 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008105
8106 if (intel_eld_uptodate(connector,
8107 aud_cntrl_st2, eldv,
8108 aud_cntl_st, IBX_ELD_ADDRESS,
8109 hdmiw_hdmiedid))
8110 return;
8111
8112 i = I915_READ(aud_cntrl_st2);
8113 i &= ~eldv;
8114 I915_WRITE(aud_cntrl_st2, i);
8115
8116 if (!eld[0])
8117 return;
8118
8119 i = I915_READ(aud_cntl_st);
8120 i &= ~IBX_ELD_ADDRESS;
8121 I915_WRITE(aud_cntl_st, i);
8122 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8123 DRM_DEBUG_DRIVER("port num:%d\n", i);
8124
8125 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8126 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8127 for (i = 0; i < len; i++)
8128 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8129
8130 i = I915_READ(aud_cntrl_st2);
8131 i |= eldv;
8132 I915_WRITE(aud_cntrl_st2, i);
8133
8134}
8135
Wu Fengguange0dac652011-09-05 14:25:34 +08008136static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008137 struct drm_crtc *crtc,
8138 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008139{
8140 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8141 uint8_t *eld = connector->eld;
8142 uint32_t eldv;
8143 uint32_t i;
8144 int len;
8145 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008146 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008147 int aud_cntl_st;
8148 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008149 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008150
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008151 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008152 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8153 aud_config = IBX_AUD_CFG(pipe);
8154 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008155 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008156 } else if (IS_VALLEYVIEW(connector->dev)) {
8157 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8158 aud_config = VLV_AUD_CFG(pipe);
8159 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8160 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008161 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008162 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8163 aud_config = CPT_AUD_CFG(pipe);
8164 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008165 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008166 }
8167
Wang Xingchao9b138a82012-08-09 16:52:18 +08008168 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008169
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008170 if (IS_VALLEYVIEW(connector->dev)) {
8171 struct intel_encoder *intel_encoder;
8172 struct intel_digital_port *intel_dig_port;
8173
8174 intel_encoder = intel_attached_encoder(connector);
8175 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8176 i = intel_dig_port->port;
8177 } else {
8178 i = I915_READ(aud_cntl_st);
8179 i = (i >> 29) & DIP_PORT_SEL_MASK;
8180 /* DIP_Port_Select, 0x1 = PortB */
8181 }
8182
Wu Fengguange0dac652011-09-05 14:25:34 +08008183 if (!i) {
8184 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8185 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008186 eldv = IBX_ELD_VALIDB;
8187 eldv |= IBX_ELD_VALIDB << 4;
8188 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008189 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008190 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008191 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008192 }
8193
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008194 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8195 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8196 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008197 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008198 } else {
8199 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8200 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008201
8202 if (intel_eld_uptodate(connector,
8203 aud_cntrl_st2, eldv,
8204 aud_cntl_st, IBX_ELD_ADDRESS,
8205 hdmiw_hdmiedid))
8206 return;
8207
Wu Fengguange0dac652011-09-05 14:25:34 +08008208 i = I915_READ(aud_cntrl_st2);
8209 i &= ~eldv;
8210 I915_WRITE(aud_cntrl_st2, i);
8211
8212 if (!eld[0])
8213 return;
8214
Wu Fengguange0dac652011-09-05 14:25:34 +08008215 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008216 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008217 I915_WRITE(aud_cntl_st, i);
8218
8219 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8220 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8221 for (i = 0; i < len; i++)
8222 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8223
8224 i = I915_READ(aud_cntrl_st2);
8225 i |= eldv;
8226 I915_WRITE(aud_cntrl_st2, i);
8227}
8228
8229void intel_write_eld(struct drm_encoder *encoder,
8230 struct drm_display_mode *mode)
8231{
8232 struct drm_crtc *crtc = encoder->crtc;
8233 struct drm_connector *connector;
8234 struct drm_device *dev = encoder->dev;
8235 struct drm_i915_private *dev_priv = dev->dev_private;
8236
8237 connector = drm_select_eld(encoder, mode);
8238 if (!connector)
8239 return;
8240
8241 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8242 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008243 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008244 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008245 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008246
8247 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8248
8249 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008250 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008251}
8252
Chris Wilson560b85b2010-08-07 11:01:38 +01008253static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8254{
8255 struct drm_device *dev = crtc->dev;
8256 struct drm_i915_private *dev_priv = dev->dev_private;
8257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008258 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008259
Ville Syrjälädc41c152014-08-13 11:57:05 +03008260 if (base) {
8261 unsigned int width = intel_crtc->cursor_width;
8262 unsigned int height = intel_crtc->cursor_height;
8263 unsigned int stride = roundup_pow_of_two(width) * 4;
8264
8265 switch (stride) {
8266 default:
8267 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8268 width, stride);
8269 stride = 256;
8270 /* fallthrough */
8271 case 256:
8272 case 512:
8273 case 1024:
8274 case 2048:
8275 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008276 }
8277
Ville Syrjälädc41c152014-08-13 11:57:05 +03008278 cntl |= CURSOR_ENABLE |
8279 CURSOR_GAMMA_ENABLE |
8280 CURSOR_FORMAT_ARGB |
8281 CURSOR_STRIDE(stride);
8282
8283 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008284 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008285
Ville Syrjälädc41c152014-08-13 11:57:05 +03008286 if (intel_crtc->cursor_cntl != 0 &&
8287 (intel_crtc->cursor_base != base ||
8288 intel_crtc->cursor_size != size ||
8289 intel_crtc->cursor_cntl != cntl)) {
8290 /* On these chipsets we can only modify the base/size/stride
8291 * whilst the cursor is disabled.
8292 */
8293 I915_WRITE(_CURACNTR, 0);
8294 POSTING_READ(_CURACNTR);
8295 intel_crtc->cursor_cntl = 0;
8296 }
8297
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008298 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008299 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008300 intel_crtc->cursor_base = base;
8301 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008302
8303 if (intel_crtc->cursor_size != size) {
8304 I915_WRITE(CURSIZE, size);
8305 intel_crtc->cursor_size = size;
8306 }
8307
Chris Wilson4b0e3332014-05-30 16:35:26 +03008308 if (intel_crtc->cursor_cntl != cntl) {
8309 I915_WRITE(_CURACNTR, cntl);
8310 POSTING_READ(_CURACNTR);
8311 intel_crtc->cursor_cntl = cntl;
8312 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008313}
8314
8315static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8316{
8317 struct drm_device *dev = crtc->dev;
8318 struct drm_i915_private *dev_priv = dev->dev_private;
8319 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8320 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008321 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008322
Chris Wilson4b0e3332014-05-30 16:35:26 +03008323 cntl = 0;
8324 if (base) {
8325 cntl = MCURSOR_GAMMA_ENABLE;
8326 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308327 case 64:
8328 cntl |= CURSOR_MODE_64_ARGB_AX;
8329 break;
8330 case 128:
8331 cntl |= CURSOR_MODE_128_ARGB_AX;
8332 break;
8333 case 256:
8334 cntl |= CURSOR_MODE_256_ARGB_AX;
8335 break;
8336 default:
8337 WARN_ON(1);
8338 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008339 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008340 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008341
8342 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8343 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008344 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008345
8346 if (intel_crtc->cursor_cntl != cntl) {
8347 I915_WRITE(CURCNTR(pipe), cntl);
8348 POSTING_READ(CURCNTR(pipe));
8349 intel_crtc->cursor_cntl = cntl;
8350 }
8351
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008352 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008353 I915_WRITE(CURBASE(pipe), base);
8354 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008355
8356 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008357}
8358
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008359/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008360static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8361 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008362{
8363 struct drm_device *dev = crtc->dev;
8364 struct drm_i915_private *dev_priv = dev->dev_private;
8365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8366 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008367 int x = crtc->cursor_x;
8368 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008369 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008370
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008371 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008372 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008373
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008374 if (x >= intel_crtc->config.pipe_src_w)
8375 base = 0;
8376
8377 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008378 base = 0;
8379
8380 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008381 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008382 base = 0;
8383
8384 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8385 x = -x;
8386 }
8387 pos |= x << CURSOR_X_SHIFT;
8388
8389 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008390 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008391 base = 0;
8392
8393 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8394 y = -y;
8395 }
8396 pos |= y << CURSOR_Y_SHIFT;
8397
Chris Wilson4b0e3332014-05-30 16:35:26 +03008398 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008399 return;
8400
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008401 I915_WRITE(CURPOS(pipe), pos);
8402
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008403 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008404 i845_update_cursor(crtc, base);
8405 else
8406 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008407}
8408
Ville Syrjälädc41c152014-08-13 11:57:05 +03008409static bool cursor_size_ok(struct drm_device *dev,
8410 uint32_t width, uint32_t height)
8411{
8412 if (width == 0 || height == 0)
8413 return false;
8414
8415 /*
8416 * 845g/865g are special in that they are only limited by
8417 * the width of their cursors, the height is arbitrary up to
8418 * the precision of the register. Everything else requires
8419 * square cursors, limited to a few power-of-two sizes.
8420 */
8421 if (IS_845G(dev) || IS_I865G(dev)) {
8422 if ((width & 63) != 0)
8423 return false;
8424
8425 if (width > (IS_845G(dev) ? 64 : 512))
8426 return false;
8427
8428 if (height > 1023)
8429 return false;
8430 } else {
8431 switch (width | height) {
8432 case 256:
8433 case 128:
8434 if (IS_GEN2(dev))
8435 return false;
8436 case 64:
8437 break;
8438 default:
8439 return false;
8440 }
8441 }
8442
8443 return true;
8444}
8445
Matt Ropere3287952014-06-10 08:28:12 -07008446/*
8447 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8448 *
8449 * Note that the object's reference will be consumed if the update fails. If
8450 * the update succeeds, the reference of the old object (if any) will be
8451 * consumed.
8452 */
8453static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8454 struct drm_i915_gem_object *obj,
8455 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008456{
8457 struct drm_device *dev = crtc->dev;
8458 struct drm_i915_private *dev_priv = dev->dev_private;
8459 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008460 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008461 unsigned old_width, stride;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008462 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008463 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464
Jesse Barnes79e53942008-11-07 14:24:08 -08008465 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008466 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008467 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008468 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008469 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008470 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008471 }
8472
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308473 /* Check for which cursor types we support */
Ville Syrjälädc41c152014-08-13 11:57:05 +03008474 if (!cursor_size_ok(dev, width, height)) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308475 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008476 return -EINVAL;
8477 }
8478
Ville Syrjälädc41c152014-08-13 11:57:05 +03008479 stride = roundup_pow_of_two(width) * 4;
8480 if (obj->base.size < stride * height) {
Matt Ropere3287952014-06-10 08:28:12 -07008481 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008482 ret = -ENOMEM;
8483 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008484 }
8485
Dave Airlie71acb5e2008-12-30 20:31:46 +10008486 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008487 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008488 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008489 unsigned alignment;
8490
Chris Wilsond9e86c02010-11-10 16:40:20 +00008491 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008492 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008493 ret = -EINVAL;
8494 goto fail_locked;
8495 }
8496
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008497 /*
8498 * Global gtt pte registers are special registers which actually
8499 * forward writes to a chunk of system memory. Which means that
8500 * there is no risk that the register values disappear as soon
8501 * as we call intel_runtime_pm_put(), so it is correct to wrap
8502 * only the pin/unpin/fence and not more.
8503 */
8504 intel_runtime_pm_get(dev_priv);
8505
Chris Wilson693db182013-03-05 14:52:39 +00008506 /* Note that the w/a also requires 2 PTE of padding following
8507 * the bo. We currently fill all unused PTE with the shadow
8508 * page and so we should always have valid PTE following the
8509 * cursor preventing the VT-d warning.
8510 */
8511 alignment = 0;
8512 if (need_vtd_wa(dev))
8513 alignment = 64*1024;
8514
8515 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008516 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008517 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008518 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008519 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008520 }
8521
Chris Wilsond9e86c02010-11-10 16:40:20 +00008522 ret = i915_gem_object_put_fence(obj);
8523 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008524 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008525 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008526 goto fail_unpin;
8527 }
8528
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008529 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008530
8531 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008532 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008533 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008534 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008535 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008536 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008537 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008538 }
Chris Wilson00731152014-05-21 12:42:56 +01008539 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008540 }
8541
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008542 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008543 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008544 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008545 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008546 }
Jesse Barnes80824002009-09-10 15:28:06 -07008547
Daniel Vettera071fa02014-06-18 23:28:09 +02008548 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8549 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008550 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008551
Chris Wilson64f962e2014-03-26 12:38:15 +00008552 old_width = intel_crtc->cursor_width;
8553
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008554 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008555 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008556 intel_crtc->cursor_width = width;
8557 intel_crtc->cursor_height = height;
8558
Chris Wilson64f962e2014-03-26 12:38:15 +00008559 if (intel_crtc->active) {
8560 if (old_width != width)
8561 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008562 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008563 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008564
Daniel Vetterf99d7062014-06-19 16:01:59 +02008565 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8566
Jesse Barnes79e53942008-11-07 14:24:08 -08008567 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008568fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008569 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008570fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008571 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008572fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008573 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008574 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008575}
8576
Jesse Barnes79e53942008-11-07 14:24:08 -08008577static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008578 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008579{
James Simmons72034252010-08-03 01:33:19 +01008580 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008582
James Simmons72034252010-08-03 01:33:19 +01008583 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008584 intel_crtc->lut_r[i] = red[i] >> 8;
8585 intel_crtc->lut_g[i] = green[i] >> 8;
8586 intel_crtc->lut_b[i] = blue[i] >> 8;
8587 }
8588
8589 intel_crtc_load_lut(crtc);
8590}
8591
Jesse Barnes79e53942008-11-07 14:24:08 -08008592/* VESA 640x480x72Hz mode to set on the pipe */
8593static struct drm_display_mode load_detect_mode = {
8594 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8595 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8596};
8597
Daniel Vettera8bb6812014-02-10 18:00:39 +01008598struct drm_framebuffer *
8599__intel_framebuffer_create(struct drm_device *dev,
8600 struct drm_mode_fb_cmd2 *mode_cmd,
8601 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008602{
8603 struct intel_framebuffer *intel_fb;
8604 int ret;
8605
8606 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8607 if (!intel_fb) {
8608 drm_gem_object_unreference_unlocked(&obj->base);
8609 return ERR_PTR(-ENOMEM);
8610 }
8611
8612 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008613 if (ret)
8614 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008615
8616 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008617err:
8618 drm_gem_object_unreference_unlocked(&obj->base);
8619 kfree(intel_fb);
8620
8621 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008622}
8623
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008624static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008625intel_framebuffer_create(struct drm_device *dev,
8626 struct drm_mode_fb_cmd2 *mode_cmd,
8627 struct drm_i915_gem_object *obj)
8628{
8629 struct drm_framebuffer *fb;
8630 int ret;
8631
8632 ret = i915_mutex_lock_interruptible(dev);
8633 if (ret)
8634 return ERR_PTR(ret);
8635 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8636 mutex_unlock(&dev->struct_mutex);
8637
8638 return fb;
8639}
8640
Chris Wilsond2dff872011-04-19 08:36:26 +01008641static u32
8642intel_framebuffer_pitch_for_width(int width, int bpp)
8643{
8644 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8645 return ALIGN(pitch, 64);
8646}
8647
8648static u32
8649intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8650{
8651 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008652 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008653}
8654
8655static struct drm_framebuffer *
8656intel_framebuffer_create_for_mode(struct drm_device *dev,
8657 struct drm_display_mode *mode,
8658 int depth, int bpp)
8659{
8660 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008661 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008662
8663 obj = i915_gem_alloc_object(dev,
8664 intel_framebuffer_size_for_mode(mode, bpp));
8665 if (obj == NULL)
8666 return ERR_PTR(-ENOMEM);
8667
8668 mode_cmd.width = mode->hdisplay;
8669 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008670 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8671 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008672 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008673
8674 return intel_framebuffer_create(dev, &mode_cmd, obj);
8675}
8676
8677static struct drm_framebuffer *
8678mode_fits_in_fbdev(struct drm_device *dev,
8679 struct drm_display_mode *mode)
8680{
Daniel Vetter4520f532013-10-09 09:18:51 +02008681#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008682 struct drm_i915_private *dev_priv = dev->dev_private;
8683 struct drm_i915_gem_object *obj;
8684 struct drm_framebuffer *fb;
8685
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008686 if (!dev_priv->fbdev)
8687 return NULL;
8688
8689 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008690 return NULL;
8691
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008692 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008693 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008694
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008695 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008696 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8697 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008698 return NULL;
8699
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008700 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008701 return NULL;
8702
8703 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008704#else
8705 return NULL;
8706#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008707}
8708
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008709bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008710 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008711 struct intel_load_detect_pipe *old,
8712 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008713{
8714 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008715 struct intel_encoder *intel_encoder =
8716 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008718 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 struct drm_crtc *crtc = NULL;
8720 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008721 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008722 struct drm_mode_config *config = &dev->mode_config;
8723 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008724
Chris Wilsond2dff872011-04-19 08:36:26 +01008725 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008726 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008727 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008728
Rob Clark51fd3712013-11-19 12:10:12 -05008729retry:
8730 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8731 if (ret)
8732 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008733
Jesse Barnes79e53942008-11-07 14:24:08 -08008734 /*
8735 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008736 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008737 * - if the connector already has an assigned crtc, use it (but make
8738 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008739 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008740 * - try to find the first unused crtc that can drive this connector,
8741 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008742 */
8743
8744 /* See if we already have a CRTC for this connector */
8745 if (encoder->crtc) {
8746 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008747
Rob Clark51fd3712013-11-19 12:10:12 -05008748 ret = drm_modeset_lock(&crtc->mutex, ctx);
8749 if (ret)
8750 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008751
Daniel Vetter24218aa2012-08-12 19:27:11 +02008752 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008753 old->load_detect_temp = false;
8754
8755 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008756 if (connector->dpms != DRM_MODE_DPMS_ON)
8757 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008758
Chris Wilson71731882011-04-19 23:10:58 +01008759 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008760 }
8761
8762 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008763 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008764 i++;
8765 if (!(encoder->possible_crtcs & (1 << i)))
8766 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008767 if (possible_crtc->enabled)
8768 continue;
8769 /* This can occur when applying the pipe A quirk on resume. */
8770 if (to_intel_crtc(possible_crtc)->new_enabled)
8771 continue;
8772
8773 crtc = possible_crtc;
8774 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008775 }
8776
8777 /*
8778 * If we didn't find an unused CRTC, don't use any.
8779 */
8780 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008781 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008782 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008783 }
8784
Rob Clark51fd3712013-11-19 12:10:12 -05008785 ret = drm_modeset_lock(&crtc->mutex, ctx);
8786 if (ret)
8787 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008788 intel_encoder->new_crtc = to_intel_crtc(crtc);
8789 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008790
8791 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008792 intel_crtc->new_enabled = true;
8793 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008794 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008795 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008796 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008797
Chris Wilson64927112011-04-20 07:25:26 +01008798 if (!mode)
8799 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800
Chris Wilsond2dff872011-04-19 08:36:26 +01008801 /* We need a framebuffer large enough to accommodate all accesses
8802 * that the plane may generate whilst we perform load detection.
8803 * We can not rely on the fbcon either being present (we get called
8804 * during its initialisation to detect all boot displays, or it may
8805 * not even exist) or that it is large enough to satisfy the
8806 * requested mode.
8807 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008808 fb = mode_fits_in_fbdev(dev, mode);
8809 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008810 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008811 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8812 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008813 } else
8814 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008815 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008816 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008817 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008818 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008819
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008820 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008821 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008822 if (old->release_fb)
8823 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008824 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008825 }
Chris Wilson71731882011-04-19 23:10:58 +01008826
Jesse Barnes79e53942008-11-07 14:24:08 -08008827 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008828 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008829 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008830
8831 fail:
8832 intel_crtc->new_enabled = crtc->enabled;
8833 if (intel_crtc->new_enabled)
8834 intel_crtc->new_config = &intel_crtc->config;
8835 else
8836 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008837fail_unlock:
8838 if (ret == -EDEADLK) {
8839 drm_modeset_backoff(ctx);
8840 goto retry;
8841 }
8842
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008843 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008844}
8845
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008846void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008847 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008848{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008849 struct intel_encoder *intel_encoder =
8850 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008851 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008852 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008853 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008854
Chris Wilsond2dff872011-04-19 08:36:26 +01008855 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008856 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008857 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008858
Chris Wilson8261b192011-04-19 23:18:09 +01008859 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008860 to_intel_connector(connector)->new_encoder = NULL;
8861 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008862 intel_crtc->new_enabled = false;
8863 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008864 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008865
Daniel Vetter36206362012-12-10 20:42:17 +01008866 if (old->release_fb) {
8867 drm_framebuffer_unregister_private(old->release_fb);
8868 drm_framebuffer_unreference(old->release_fb);
8869 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008870
Chris Wilson0622a532011-04-21 09:32:11 +01008871 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008872 }
8873
Eric Anholtc751ce42010-03-25 11:48:48 -07008874 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008875 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8876 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008877}
8878
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008879static int i9xx_pll_refclk(struct drm_device *dev,
8880 const struct intel_crtc_config *pipe_config)
8881{
8882 struct drm_i915_private *dev_priv = dev->dev_private;
8883 u32 dpll = pipe_config->dpll_hw_state.dpll;
8884
8885 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008886 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008887 else if (HAS_PCH_SPLIT(dev))
8888 return 120000;
8889 else if (!IS_GEN2(dev))
8890 return 96000;
8891 else
8892 return 48000;
8893}
8894
Jesse Barnes79e53942008-11-07 14:24:08 -08008895/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008896static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8897 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008898{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008899 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008901 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008902 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903 u32 fp;
8904 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008905 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008906
8907 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008908 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008909 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008910 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911
8912 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008913 if (IS_PINEVIEW(dev)) {
8914 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8915 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008916 } else {
8917 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8918 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8919 }
8920
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008921 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008922 if (IS_PINEVIEW(dev))
8923 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8924 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008925 else
8926 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008927 DPLL_FPA01_P1_POST_DIV_SHIFT);
8928
8929 switch (dpll & DPLL_MODE_MASK) {
8930 case DPLLB_MODE_DAC_SERIAL:
8931 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8932 5 : 10;
8933 break;
8934 case DPLLB_MODE_LVDS:
8935 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8936 7 : 14;
8937 break;
8938 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008939 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008940 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008941 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008942 }
8943
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008944 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008945 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008946 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008947 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008948 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008949 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008950 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008951
8952 if (is_lvds) {
8953 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8954 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008955
8956 if (lvds & LVDS_CLKB_POWER_UP)
8957 clock.p2 = 7;
8958 else
8959 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008960 } else {
8961 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8962 clock.p1 = 2;
8963 else {
8964 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8965 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8966 }
8967 if (dpll & PLL_P2_DIVIDE_BY_4)
8968 clock.p2 = 4;
8969 else
8970 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008971 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008972
8973 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008974 }
8975
Ville Syrjälä18442d02013-09-13 16:00:08 +03008976 /*
8977 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008978 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008979 * encoder's get_config() function.
8980 */
8981 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008982}
8983
Ville Syrjälä6878da02013-09-13 15:59:11 +03008984int intel_dotclock_calculate(int link_freq,
8985 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008986{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008987 /*
8988 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008989 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008990 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008991 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008992 *
8993 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008994 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008995 */
8996
Ville Syrjälä6878da02013-09-13 15:59:11 +03008997 if (!m_n->link_n)
8998 return 0;
8999
9000 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9001}
9002
Ville Syrjälä18442d02013-09-13 16:00:08 +03009003static void ironlake_pch_clock_get(struct intel_crtc *crtc,
9004 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009005{
9006 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009007
9008 /* read out port_clock from the DPLL */
9009 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009010
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009011 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009012 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009013 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009014 * agree once we know their relationship in the encoder's
9015 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009016 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009017 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009018 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9019 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009020}
9021
9022/** Returns the currently programmed mode of the given pipe. */
9023struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9024 struct drm_crtc *crtc)
9025{
Jesse Barnes548f2452011-02-17 10:40:53 -08009026 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009027 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009028 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009029 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009030 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009031 int htot = I915_READ(HTOTAL(cpu_transcoder));
9032 int hsync = I915_READ(HSYNC(cpu_transcoder));
9033 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9034 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009035 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009036
9037 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9038 if (!mode)
9039 return NULL;
9040
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009041 /*
9042 * Construct a pipe_config sufficient for getting the clock info
9043 * back out of crtc_clock_get.
9044 *
9045 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9046 * to use a real value here instead.
9047 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009048 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009049 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009050 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9051 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9052 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009053 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9054
Ville Syrjälä773ae032013-09-23 17:48:20 +03009055 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009056 mode->hdisplay = (htot & 0xffff) + 1;
9057 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9058 mode->hsync_start = (hsync & 0xffff) + 1;
9059 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9060 mode->vdisplay = (vtot & 0xffff) + 1;
9061 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9062 mode->vsync_start = (vsync & 0xffff) + 1;
9063 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9064
9065 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009066
9067 return mode;
9068}
9069
Jesse Barnes652c3932009-08-17 13:31:43 -07009070static void intel_decrease_pllclock(struct drm_crtc *crtc)
9071{
9072 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009073 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009074 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009075
Sonika Jindalbaff2962014-07-22 11:16:35 +05309076 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009077 return;
9078
9079 if (!dev_priv->lvds_downclock_avail)
9080 return;
9081
9082 /*
9083 * Since this is called by a timer, we should never get here in
9084 * the manual case.
9085 */
9086 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009087 int pipe = intel_crtc->pipe;
9088 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009089 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009090
Zhao Yakui44d98a62009-10-09 11:39:40 +08009091 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009092
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009093 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009094
Chris Wilson074b5e12012-05-02 12:07:06 +01009095 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009096 dpll |= DISPLAY_RATE_SELECT_FPA1;
9097 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009098 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009099 dpll = I915_READ(dpll_reg);
9100 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009101 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009102 }
9103
9104}
9105
Chris Wilsonf047e392012-07-21 12:31:41 +01009106void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009107{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009108 struct drm_i915_private *dev_priv = dev->dev_private;
9109
Chris Wilsonf62a0072014-02-21 17:55:39 +00009110 if (dev_priv->mm.busy)
9111 return;
9112
Paulo Zanoni43694d62014-03-07 20:08:08 -03009113 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009114 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009115 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009116}
9117
9118void intel_mark_idle(struct drm_device *dev)
9119{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009121 struct drm_crtc *crtc;
9122
Chris Wilsonf62a0072014-02-21 17:55:39 +00009123 if (!dev_priv->mm.busy)
9124 return;
9125
9126 dev_priv->mm.busy = false;
9127
Jani Nikulad330a952014-01-21 11:24:25 +02009128 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009129 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009130
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009131 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009132 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009133 continue;
9134
9135 intel_decrease_pllclock(crtc);
9136 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009137
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009138 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009139 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009140
9141out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009142 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009143}
9144
Jesse Barnes79e53942008-11-07 14:24:08 -08009145static void intel_crtc_destroy(struct drm_crtc *crtc)
9146{
9147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009148 struct drm_device *dev = crtc->dev;
9149 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009150
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009151 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009152 work = intel_crtc->unpin_work;
9153 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009154 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009155
9156 if (work) {
9157 cancel_work_sync(&work->work);
9158 kfree(work);
9159 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009160
9161 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009162
Jesse Barnes79e53942008-11-07 14:24:08 -08009163 kfree(intel_crtc);
9164}
9165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009166static void intel_unpin_work_fn(struct work_struct *__work)
9167{
9168 struct intel_unpin_work *work =
9169 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009170 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009171 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009172
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009173 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009174 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009175 drm_gem_object_unreference(&work->pending_flip_obj->base);
9176 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009177
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009178 intel_update_fbc(dev);
9179 mutex_unlock(&dev->struct_mutex);
9180
Daniel Vetterf99d7062014-06-19 16:01:59 +02009181 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9182
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009183 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9184 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9185
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186 kfree(work);
9187}
9188
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009189static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009190 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009191{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9193 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194 unsigned long flags;
9195
9196 /* Ignore early vblank irqs */
9197 if (intel_crtc == NULL)
9198 return;
9199
Daniel Vetterf3260382014-09-15 14:55:23 +02009200 /*
9201 * This is called both by irq handlers and the reset code (to complete
9202 * lost pageflips) so needs the full irqsave spinlocks.
9203 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009204 spin_lock_irqsave(&dev->event_lock, flags);
9205 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009206
9207 /* Ensure we don't miss a work->pending update ... */
9208 smp_rmb();
9209
9210 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009211 spin_unlock_irqrestore(&dev->event_lock, flags);
9212 return;
9213 }
9214
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009215 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009216
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009217 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009218}
9219
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009220void intel_finish_page_flip(struct drm_device *dev, int pipe)
9221{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009222 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009223 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9224
Mario Kleiner49b14a52010-12-09 07:00:07 +01009225 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009226}
9227
9228void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9229{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009230 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009231 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9232
Mario Kleiner49b14a52010-12-09 07:00:07 +01009233 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009234}
9235
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009236/* Is 'a' after or equal to 'b'? */
9237static bool g4x_flip_count_after_eq(u32 a, u32 b)
9238{
9239 return !((a - b) & 0x80000000);
9240}
9241
9242static bool page_flip_finished(struct intel_crtc *crtc)
9243{
9244 struct drm_device *dev = crtc->base.dev;
9245 struct drm_i915_private *dev_priv = dev->dev_private;
9246
9247 /*
9248 * The relevant registers doen't exist on pre-ctg.
9249 * As the flip done interrupt doesn't trigger for mmio
9250 * flips on gmch platforms, a flip count check isn't
9251 * really needed there. But since ctg has the registers,
9252 * include it in the check anyway.
9253 */
9254 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9255 return true;
9256
9257 /*
9258 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9259 * used the same base address. In that case the mmio flip might
9260 * have completed, but the CS hasn't even executed the flip yet.
9261 *
9262 * A flip count check isn't enough as the CS might have updated
9263 * the base address just after start of vblank, but before we
9264 * managed to process the interrupt. This means we'd complete the
9265 * CS flip too soon.
9266 *
9267 * Combining both checks should get us a good enough result. It may
9268 * still happen that the CS flip has been executed, but has not
9269 * yet actually completed. But in case the base address is the same
9270 * anyway, we don't really care.
9271 */
9272 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9273 crtc->unpin_work->gtt_offset &&
9274 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9275 crtc->unpin_work->flip_count);
9276}
9277
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009278void intel_prepare_page_flip(struct drm_device *dev, int plane)
9279{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009280 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009281 struct intel_crtc *intel_crtc =
9282 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9283 unsigned long flags;
9284
Daniel Vetterf3260382014-09-15 14:55:23 +02009285
9286 /*
9287 * This is called both by irq handlers and the reset code (to complete
9288 * lost pageflips) so needs the full irqsave spinlocks.
9289 *
9290 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009291 * generate a page-flip completion irq, i.e. every modeset
9292 * is also accompanied by a spurious intel_prepare_page_flip().
9293 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009294 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009295 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009296 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009297 spin_unlock_irqrestore(&dev->event_lock, flags);
9298}
9299
Robin Schroereba905b2014-05-18 02:24:50 +02009300static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009301{
9302 /* Ensure that the work item is consistent when activating it ... */
9303 smp_wmb();
9304 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9305 /* and that it is marked active as soon as the irq could fire. */
9306 smp_wmb();
9307}
9308
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009309static int intel_gen2_queue_flip(struct drm_device *dev,
9310 struct drm_crtc *crtc,
9311 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009312 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009313 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009314 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009315{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009317 u32 flip_mask;
9318 int ret;
9319
Daniel Vetter6d90c952012-04-26 23:28:05 +02009320 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009321 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009322 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009323
9324 /* Can't queue multiple flips, so wait for the previous
9325 * one to finish before executing the next.
9326 */
9327 if (intel_crtc->plane)
9328 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9329 else
9330 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009331 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9332 intel_ring_emit(ring, MI_NOOP);
9333 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9334 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9335 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009336 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009337 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009338
9339 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009340 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009341 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342}
9343
9344static int intel_gen3_queue_flip(struct drm_device *dev,
9345 struct drm_crtc *crtc,
9346 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009347 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009348 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009349 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009350{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009352 u32 flip_mask;
9353 int ret;
9354
Daniel Vetter6d90c952012-04-26 23:28:05 +02009355 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009356 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009357 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009358
9359 if (intel_crtc->plane)
9360 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9361 else
9362 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009363 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9364 intel_ring_emit(ring, MI_NOOP);
9365 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9366 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9367 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009368 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009369 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009370
Chris Wilsone7d841c2012-12-03 11:36:30 +00009371 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009372 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009373 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009374}
9375
9376static int intel_gen4_queue_flip(struct drm_device *dev,
9377 struct drm_crtc *crtc,
9378 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009379 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009380 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009381 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009382{
9383 struct drm_i915_private *dev_priv = dev->dev_private;
9384 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9385 uint32_t pf, pipesrc;
9386 int ret;
9387
Daniel Vetter6d90c952012-04-26 23:28:05 +02009388 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009389 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009390 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009391
9392 /* i965+ uses the linear or tiled offsets from the
9393 * Display Registers (which do not change across a page-flip)
9394 * so we need only reprogram the base address.
9395 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009396 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9397 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9398 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009399 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009400 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009401
9402 /* XXX Enabling the panel-fitter across page-flip is so far
9403 * untested on non-native modes, so ignore it for now.
9404 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9405 */
9406 pf = 0;
9407 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009408 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009409
9410 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009411 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009412 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009413}
9414
9415static int intel_gen6_queue_flip(struct drm_device *dev,
9416 struct drm_crtc *crtc,
9417 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009418 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009419 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009420 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009421{
9422 struct drm_i915_private *dev_priv = dev->dev_private;
9423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9424 uint32_t pf, pipesrc;
9425 int ret;
9426
Daniel Vetter6d90c952012-04-26 23:28:05 +02009427 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009428 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009429 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009430
Daniel Vetter6d90c952012-04-26 23:28:05 +02009431 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9432 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9433 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009434 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009435
Chris Wilson99d9acd2012-04-17 20:37:00 +01009436 /* Contrary to the suggestions in the documentation,
9437 * "Enable Panel Fitter" does not seem to be required when page
9438 * flipping with a non-native mode, and worse causes a normal
9439 * modeset to fail.
9440 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9441 */
9442 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009443 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009444 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009445
9446 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009447 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009448 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009449}
9450
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009451static int intel_gen7_queue_flip(struct drm_device *dev,
9452 struct drm_crtc *crtc,
9453 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009454 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009455 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009456 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009457{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009459 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009460 int len, ret;
9461
Robin Schroereba905b2014-05-18 02:24:50 +02009462 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009463 case PLANE_A:
9464 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9465 break;
9466 case PLANE_B:
9467 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9468 break;
9469 case PLANE_C:
9470 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9471 break;
9472 default:
9473 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009474 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009475 }
9476
Chris Wilsonffe74d72013-08-26 20:58:12 +01009477 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009478 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009479 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009480 /*
9481 * On Gen 8, SRM is now taking an extra dword to accommodate
9482 * 48bits addresses, and we need a NOOP for the batch size to
9483 * stay even.
9484 */
9485 if (IS_GEN8(dev))
9486 len += 2;
9487 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009488
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009489 /*
9490 * BSpec MI_DISPLAY_FLIP for IVB:
9491 * "The full packet must be contained within the same cache line."
9492 *
9493 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9494 * cacheline, if we ever start emitting more commands before
9495 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9496 * then do the cacheline alignment, and finally emit the
9497 * MI_DISPLAY_FLIP.
9498 */
9499 ret = intel_ring_cacheline_align(ring);
9500 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009501 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009502
Chris Wilsonffe74d72013-08-26 20:58:12 +01009503 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009504 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009505 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009506
Chris Wilsonffe74d72013-08-26 20:58:12 +01009507 /* Unmask the flip-done completion message. Note that the bspec says that
9508 * we should do this for both the BCS and RCS, and that we must not unmask
9509 * more than one flip event at any time (or ensure that one flip message
9510 * can be sent by waiting for flip-done prior to queueing new flips).
9511 * Experimentation says that BCS works despite DERRMR masking all
9512 * flip-done completion events and that unmasking all planes at once
9513 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9514 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9515 */
9516 if (ring->id == RCS) {
9517 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9518 intel_ring_emit(ring, DERRMR);
9519 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9520 DERRMR_PIPEB_PRI_FLIP_DONE |
9521 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009522 if (IS_GEN8(dev))
9523 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9524 MI_SRM_LRM_GLOBAL_GTT);
9525 else
9526 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9527 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009528 intel_ring_emit(ring, DERRMR);
9529 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009530 if (IS_GEN8(dev)) {
9531 intel_ring_emit(ring, 0);
9532 intel_ring_emit(ring, MI_NOOP);
9533 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009534 }
9535
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009536 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009537 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009538 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009539 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009540
9541 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009542 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009543 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009544}
9545
Sourab Gupta84c33a62014-06-02 16:47:17 +05309546static bool use_mmio_flip(struct intel_engine_cs *ring,
9547 struct drm_i915_gem_object *obj)
9548{
9549 /*
9550 * This is not being used for older platforms, because
9551 * non-availability of flip done interrupt forces us to use
9552 * CS flips. Older platforms derive flip done using some clever
9553 * tricks involving the flip_pending status bits and vblank irqs.
9554 * So using MMIO flips there would disrupt this mechanism.
9555 */
9556
Chris Wilson8e09bf82014-07-08 10:40:30 +01009557 if (ring == NULL)
9558 return true;
9559
Sourab Gupta84c33a62014-06-02 16:47:17 +05309560 if (INTEL_INFO(ring->dev)->gen < 5)
9561 return false;
9562
9563 if (i915.use_mmio_flip < 0)
9564 return false;
9565 else if (i915.use_mmio_flip > 0)
9566 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009567 else if (i915.enable_execlists)
9568 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309569 else
9570 return ring != obj->ring;
9571}
9572
9573static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9574{
9575 struct drm_device *dev = intel_crtc->base.dev;
9576 struct drm_i915_private *dev_priv = dev->dev_private;
9577 struct intel_framebuffer *intel_fb =
9578 to_intel_framebuffer(intel_crtc->base.primary->fb);
9579 struct drm_i915_gem_object *obj = intel_fb->obj;
9580 u32 dspcntr;
9581 u32 reg;
9582
9583 intel_mark_page_flip_active(intel_crtc);
9584
9585 reg = DSPCNTR(intel_crtc->plane);
9586 dspcntr = I915_READ(reg);
9587
9588 if (INTEL_INFO(dev)->gen >= 4) {
9589 if (obj->tiling_mode != I915_TILING_NONE)
9590 dspcntr |= DISPPLANE_TILED;
9591 else
9592 dspcntr &= ~DISPPLANE_TILED;
9593 }
9594 I915_WRITE(reg, dspcntr);
9595
9596 I915_WRITE(DSPSURF(intel_crtc->plane),
9597 intel_crtc->unpin_work->gtt_offset);
9598 POSTING_READ(DSPSURF(intel_crtc->plane));
9599}
9600
9601static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9602{
9603 struct intel_engine_cs *ring;
9604 int ret;
9605
9606 lockdep_assert_held(&obj->base.dev->struct_mutex);
9607
9608 if (!obj->last_write_seqno)
9609 return 0;
9610
9611 ring = obj->ring;
9612
9613 if (i915_seqno_passed(ring->get_seqno(ring, true),
9614 obj->last_write_seqno))
9615 return 0;
9616
9617 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9618 if (ret)
9619 return ret;
9620
9621 if (WARN_ON(!ring->irq_get(ring)))
9622 return 0;
9623
9624 return 1;
9625}
9626
9627void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9628{
9629 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9630 struct intel_crtc *intel_crtc;
9631 unsigned long irq_flags;
9632 u32 seqno;
9633
9634 seqno = ring->get_seqno(ring, false);
9635
9636 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9637 for_each_intel_crtc(ring->dev, intel_crtc) {
9638 struct intel_mmio_flip *mmio_flip;
9639
9640 mmio_flip = &intel_crtc->mmio_flip;
9641 if (mmio_flip->seqno == 0)
9642 continue;
9643
9644 if (ring->id != mmio_flip->ring_id)
9645 continue;
9646
9647 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9648 intel_do_mmio_flip(intel_crtc);
9649 mmio_flip->seqno = 0;
9650 ring->irq_put(ring);
9651 }
9652 }
9653 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9654}
9655
9656static int intel_queue_mmio_flip(struct drm_device *dev,
9657 struct drm_crtc *crtc,
9658 struct drm_framebuffer *fb,
9659 struct drm_i915_gem_object *obj,
9660 struct intel_engine_cs *ring,
9661 uint32_t flags)
9662{
9663 struct drm_i915_private *dev_priv = dev->dev_private;
9664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309665 int ret;
9666
9667 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9668 return -EBUSY;
9669
9670 ret = intel_postpone_flip(obj);
9671 if (ret < 0)
9672 return ret;
9673 if (ret == 0) {
9674 intel_do_mmio_flip(intel_crtc);
9675 return 0;
9676 }
9677
Daniel Vetter24955f22014-09-15 14:55:32 +02009678 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309679 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9680 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009681 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309682
9683 /*
9684 * Double check to catch cases where irq fired before
9685 * mmio flip data was ready
9686 */
9687 intel_notify_mmio_flip(obj->ring);
9688 return 0;
9689}
9690
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009691static int intel_default_queue_flip(struct drm_device *dev,
9692 struct drm_crtc *crtc,
9693 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009694 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009695 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009696 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009697{
9698 return -ENODEV;
9699}
9700
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009701static bool __intel_pageflip_stall_check(struct drm_device *dev,
9702 struct drm_crtc *crtc)
9703{
9704 struct drm_i915_private *dev_priv = dev->dev_private;
9705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9706 struct intel_unpin_work *work = intel_crtc->unpin_work;
9707 u32 addr;
9708
9709 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9710 return true;
9711
9712 if (!work->enable_stall_check)
9713 return false;
9714
9715 if (work->flip_ready_vblank == 0) {
9716 if (work->flip_queued_ring &&
9717 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9718 work->flip_queued_seqno))
9719 return false;
9720
9721 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9722 }
9723
9724 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9725 return false;
9726
9727 /* Potential stall - if we see that the flip has happened,
9728 * assume a missed interrupt. */
9729 if (INTEL_INFO(dev)->gen >= 4)
9730 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9731 else
9732 addr = I915_READ(DSPADDR(intel_crtc->plane));
9733
9734 /* There is a potential issue here with a false positive after a flip
9735 * to the same address. We could address this by checking for a
9736 * non-incrementing frame counter.
9737 */
9738 return addr == work->gtt_offset;
9739}
9740
9741void intel_check_page_flip(struct drm_device *dev, int pipe)
9742{
9743 struct drm_i915_private *dev_priv = dev->dev_private;
9744 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009746
9747 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009748
9749 if (crtc == NULL)
9750 return;
9751
Daniel Vetterf3260382014-09-15 14:55:23 +02009752 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009753 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9754 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9755 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9756 page_flip_completed(intel_crtc);
9757 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009758 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009759}
9760
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009761static int intel_crtc_page_flip(struct drm_crtc *crtc,
9762 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009763 struct drm_pending_vblank_event *event,
9764 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009765{
9766 struct drm_device *dev = crtc->dev;
9767 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009768 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009769 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009771 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009772 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009773 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009774 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009775
Daisy Sunc76bb612014-08-11 11:08:38 -07009776 //trigger software GT busyness calculation
9777 gen8_flip_interrupt(dev);
9778
Matt Roper2ff8fde2014-07-08 07:50:07 -07009779 /*
9780 * drm_mode_page_flip_ioctl() should already catch this, but double
9781 * check to be safe. In the future we may enable pageflipping from
9782 * a disabled primary plane.
9783 */
9784 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9785 return -EBUSY;
9786
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009787 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009788 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009789 return -EINVAL;
9790
9791 /*
9792 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9793 * Note that pitch changes could also affect these register.
9794 */
9795 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009796 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9797 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009798 return -EINVAL;
9799
Chris Wilsonf900db42014-02-20 09:26:13 +00009800 if (i915_terminally_wedged(&dev_priv->gpu_error))
9801 goto out_hang;
9802
Daniel Vetterb14c5672013-09-19 12:18:32 +02009803 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009804 if (work == NULL)
9805 return -ENOMEM;
9806
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009807 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009808 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009809 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009810 INIT_WORK(&work->work, intel_unpin_work_fn);
9811
Daniel Vetter87b6b102014-05-15 15:33:46 +02009812 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009813 if (ret)
9814 goto free_work;
9815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009816 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009817 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009818 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009819 /* Before declaring the flip queue wedged, check if
9820 * the hardware completed the operation behind our backs.
9821 */
9822 if (__intel_pageflip_stall_check(dev, crtc)) {
9823 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9824 page_flip_completed(intel_crtc);
9825 } else {
9826 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009827 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009828
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009829 drm_crtc_vblank_put(crtc);
9830 kfree(work);
9831 return -EBUSY;
9832 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009833 }
9834 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009835 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009836
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009837 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9838 flush_workqueue(dev_priv->wq);
9839
Chris Wilson79158102012-05-23 11:13:58 +01009840 ret = i915_mutex_lock_interruptible(dev);
9841 if (ret)
9842 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009843
Jesse Barnes75dfca82010-02-10 15:09:44 -08009844 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009845 drm_gem_object_reference(&work->old_fb_obj->base);
9846 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009847
Matt Roperf4510a22014-04-01 15:22:40 -07009848 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009849
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009850 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009851
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009852 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009853 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009854
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009855 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009856 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009857
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009858 if (IS_VALLEYVIEW(dev)) {
9859 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009860 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9861 /* vlv: DISPLAY_FLIP fails to change tiling */
9862 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009863 } else if (IS_IVYBRIDGE(dev)) {
9864 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009865 } else if (INTEL_INFO(dev)->gen >= 7) {
9866 ring = obj->ring;
9867 if (ring == NULL || ring->id != RCS)
9868 ring = &dev_priv->ring[BCS];
9869 } else {
9870 ring = &dev_priv->ring[RCS];
9871 }
9872
9873 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009874 if (ret)
9875 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009876
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009877 work->gtt_offset =
9878 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9879
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009880 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309881 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9882 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009883 if (ret)
9884 goto cleanup_unpin;
9885
9886 work->flip_queued_seqno = obj->last_write_seqno;
9887 work->flip_queued_ring = obj->ring;
9888 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309889 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009890 page_flip_flags);
9891 if (ret)
9892 goto cleanup_unpin;
9893
9894 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9895 work->flip_queued_ring = ring;
9896 }
9897
9898 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9899 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009900
Daniel Vettera071fa02014-06-18 23:28:09 +02009901 i915_gem_track_fb(work->old_fb_obj, obj,
9902 INTEL_FRONTBUFFER_PRIMARY(pipe));
9903
Chris Wilson7782de32011-07-08 12:22:41 +01009904 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009905 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009906 mutex_unlock(&dev->struct_mutex);
9907
Jesse Barnese5510fa2010-07-01 16:48:37 -07009908 trace_i915_flip_request(intel_crtc->plane, obj);
9909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009910 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009911
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009912cleanup_unpin:
9913 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009914cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009915 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009916 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009917 drm_gem_object_unreference(&work->old_fb_obj->base);
9918 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009919 mutex_unlock(&dev->struct_mutex);
9920
Chris Wilson79158102012-05-23 11:13:58 +01009921cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009922 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009923 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009924 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009925
Daniel Vetter87b6b102014-05-15 15:33:46 +02009926 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009927free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009928 kfree(work);
9929
Chris Wilsonf900db42014-02-20 09:26:13 +00009930 if (ret == -EIO) {
9931out_hang:
9932 intel_crtc_wait_for_pending_flips(crtc);
9933 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009934 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009935 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009936 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009937 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009938 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009939 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009940 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009941}
9942
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009943static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009944 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9945 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009946};
9947
Daniel Vetter9a935852012-07-05 22:34:27 +02009948/**
9949 * intel_modeset_update_staged_output_state
9950 *
9951 * Updates the staged output configuration state, e.g. after we've read out the
9952 * current hw state.
9953 */
9954static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9955{
Ville Syrjälä76688512014-01-10 11:28:06 +02009956 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009957 struct intel_encoder *encoder;
9958 struct intel_connector *connector;
9959
9960 list_for_each_entry(connector, &dev->mode_config.connector_list,
9961 base.head) {
9962 connector->new_encoder =
9963 to_intel_encoder(connector->base.encoder);
9964 }
9965
Damien Lespiaub2784e12014-08-05 11:29:37 +01009966 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009967 encoder->new_crtc =
9968 to_intel_crtc(encoder->base.crtc);
9969 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009970
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009971 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009972 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009973
9974 if (crtc->new_enabled)
9975 crtc->new_config = &crtc->config;
9976 else
9977 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009978 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009979}
9980
9981/**
9982 * intel_modeset_commit_output_state
9983 *
9984 * This function copies the stage display pipe configuration to the real one.
9985 */
9986static void intel_modeset_commit_output_state(struct drm_device *dev)
9987{
Ville Syrjälä76688512014-01-10 11:28:06 +02009988 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009989 struct intel_encoder *encoder;
9990 struct intel_connector *connector;
9991
9992 list_for_each_entry(connector, &dev->mode_config.connector_list,
9993 base.head) {
9994 connector->base.encoder = &connector->new_encoder->base;
9995 }
9996
Damien Lespiaub2784e12014-08-05 11:29:37 +01009997 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009998 encoder->base.crtc = &encoder->new_crtc->base;
9999 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010000
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010001 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010002 crtc->base.enabled = crtc->new_enabled;
10003 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010004}
10005
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010006static void
Robin Schroereba905b2014-05-18 02:24:50 +020010007connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010008 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010009{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010010 int bpp = pipe_config->pipe_bpp;
10011
10012 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10013 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010014 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010015
10016 /* Don't use an invalid EDID bpc value */
10017 if (connector->base.display_info.bpc &&
10018 connector->base.display_info.bpc * 3 < bpp) {
10019 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10020 bpp, connector->base.display_info.bpc*3);
10021 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10022 }
10023
10024 /* Clamp bpp to 8 on screens without EDID 1.4 */
10025 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10026 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10027 bpp);
10028 pipe_config->pipe_bpp = 24;
10029 }
10030}
10031
10032static int
10033compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10034 struct drm_framebuffer *fb,
10035 struct intel_crtc_config *pipe_config)
10036{
10037 struct drm_device *dev = crtc->base.dev;
10038 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010039 int bpp;
10040
Daniel Vetterd42264b2013-03-28 16:38:08 +010010041 switch (fb->pixel_format) {
10042 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010043 bpp = 8*3; /* since we go through a colormap */
10044 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010045 case DRM_FORMAT_XRGB1555:
10046 case DRM_FORMAT_ARGB1555:
10047 /* checked in intel_framebuffer_init already */
10048 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10049 return -EINVAL;
10050 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010051 bpp = 6*3; /* min is 18bpp */
10052 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010053 case DRM_FORMAT_XBGR8888:
10054 case DRM_FORMAT_ABGR8888:
10055 /* checked in intel_framebuffer_init already */
10056 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10057 return -EINVAL;
10058 case DRM_FORMAT_XRGB8888:
10059 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010060 bpp = 8*3;
10061 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010062 case DRM_FORMAT_XRGB2101010:
10063 case DRM_FORMAT_ARGB2101010:
10064 case DRM_FORMAT_XBGR2101010:
10065 case DRM_FORMAT_ABGR2101010:
10066 /* checked in intel_framebuffer_init already */
10067 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010068 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010069 bpp = 10*3;
10070 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010071 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010072 default:
10073 DRM_DEBUG_KMS("unsupported depth\n");
10074 return -EINVAL;
10075 }
10076
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010077 pipe_config->pipe_bpp = bpp;
10078
10079 /* Clamp display bpp to EDID value */
10080 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010081 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010082 if (!connector->new_encoder ||
10083 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010084 continue;
10085
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010086 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010087 }
10088
10089 return bpp;
10090}
10091
Daniel Vetter644db712013-09-19 14:53:58 +020010092static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10093{
10094 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10095 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010096 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010097 mode->crtc_hdisplay, mode->crtc_hsync_start,
10098 mode->crtc_hsync_end, mode->crtc_htotal,
10099 mode->crtc_vdisplay, mode->crtc_vsync_start,
10100 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10101}
10102
Daniel Vetterc0b03412013-05-28 12:05:54 +020010103static void intel_dump_pipe_config(struct intel_crtc *crtc,
10104 struct intel_crtc_config *pipe_config,
10105 const char *context)
10106{
10107 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10108 context, pipe_name(crtc->pipe));
10109
10110 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10111 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10112 pipe_config->pipe_bpp, pipe_config->dither);
10113 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10114 pipe_config->has_pch_encoder,
10115 pipe_config->fdi_lanes,
10116 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10117 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10118 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010119 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10120 pipe_config->has_dp_encoder,
10121 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10122 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10123 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010124
10125 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10126 pipe_config->has_dp_encoder,
10127 pipe_config->dp_m2_n2.gmch_m,
10128 pipe_config->dp_m2_n2.gmch_n,
10129 pipe_config->dp_m2_n2.link_m,
10130 pipe_config->dp_m2_n2.link_n,
10131 pipe_config->dp_m2_n2.tu);
10132
Daniel Vetterc0b03412013-05-28 12:05:54 +020010133 DRM_DEBUG_KMS("requested mode:\n");
10134 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10135 DRM_DEBUG_KMS("adjusted mode:\n");
10136 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010137 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010138 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010139 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10140 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010141 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10142 pipe_config->gmch_pfit.control,
10143 pipe_config->gmch_pfit.pgm_ratios,
10144 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010145 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010146 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010147 pipe_config->pch_pfit.size,
10148 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010149 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010150 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010151}
10152
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010153static bool encoders_cloneable(const struct intel_encoder *a,
10154 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010155{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010156 /* masks could be asymmetric, so check both ways */
10157 return a == b || (a->cloneable & (1 << b->type) &&
10158 b->cloneable & (1 << a->type));
10159}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010160
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010161static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10162 struct intel_encoder *encoder)
10163{
10164 struct drm_device *dev = crtc->base.dev;
10165 struct intel_encoder *source_encoder;
10166
Damien Lespiaub2784e12014-08-05 11:29:37 +010010167 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010168 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010169 continue;
10170
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010171 if (!encoders_cloneable(encoder, source_encoder))
10172 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010173 }
10174
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010175 return true;
10176}
10177
10178static bool check_encoder_cloning(struct intel_crtc *crtc)
10179{
10180 struct drm_device *dev = crtc->base.dev;
10181 struct intel_encoder *encoder;
10182
Damien Lespiaub2784e12014-08-05 11:29:37 +010010183 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010184 if (encoder->new_crtc != crtc)
10185 continue;
10186
10187 if (!check_single_encoder_cloning(crtc, encoder))
10188 return false;
10189 }
10190
10191 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010192}
10193
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010194static struct intel_crtc_config *
10195intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010196 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010197 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010198{
10199 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010200 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010201 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010202 int plane_bpp, ret = -EINVAL;
10203 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010204
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010205 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010206 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10207 return ERR_PTR(-EINVAL);
10208 }
10209
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010210 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10211 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010212 return ERR_PTR(-ENOMEM);
10213
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010214 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10215 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010216
Daniel Vettere143a212013-07-04 12:01:15 +020010217 pipe_config->cpu_transcoder =
10218 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010219 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010220
Imre Deak2960bc92013-07-30 13:36:32 +030010221 /*
10222 * Sanitize sync polarity flags based on requested ones. If neither
10223 * positive or negative polarity is requested, treat this as meaning
10224 * negative polarity.
10225 */
10226 if (!(pipe_config->adjusted_mode.flags &
10227 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10228 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10229
10230 if (!(pipe_config->adjusted_mode.flags &
10231 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10232 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10233
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010234 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10235 * plane pixel format and any sink constraints into account. Returns the
10236 * source plane bpp so that dithering can be selected on mismatches
10237 * after encoders and crtc also have had their say. */
10238 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10239 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010240 if (plane_bpp < 0)
10241 goto fail;
10242
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010243 /*
10244 * Determine the real pipe dimensions. Note that stereo modes can
10245 * increase the actual pipe size due to the frame doubling and
10246 * insertion of additional space for blanks between the frame. This
10247 * is stored in the crtc timings. We use the requested mode to do this
10248 * computation to clearly distinguish it from the adjusted mode, which
10249 * can be changed by the connectors in the below retry loop.
10250 */
10251 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10252 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10253 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10254
Daniel Vettere29c22c2013-02-21 00:00:16 +010010255encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010256 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010257 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010258 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010259
Daniel Vetter135c81b2013-07-21 21:37:09 +020010260 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010261 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010262
Daniel Vetter7758a112012-07-08 19:40:39 +020010263 /* Pass our mode to the connectors and the CRTC to give them a chance to
10264 * adjust it according to limitations or connector properties, and also
10265 * a chance to reject the mode entirely.
10266 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010267 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010268
10269 if (&encoder->new_crtc->base != crtc)
10270 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010271
Daniel Vetterefea6e82013-07-21 21:36:59 +020010272 if (!(encoder->compute_config(encoder, pipe_config))) {
10273 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010274 goto fail;
10275 }
10276 }
10277
Daniel Vetterff9a6752013-06-01 17:16:21 +020010278 /* Set default port clock if not overwritten by the encoder. Needs to be
10279 * done afterwards in case the encoder adjusts the mode. */
10280 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010281 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10282 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010283
Daniel Vettera43f6e02013-06-07 23:10:32 +020010284 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010285 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010286 DRM_DEBUG_KMS("CRTC fixup failed\n");
10287 goto fail;
10288 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010289
10290 if (ret == RETRY) {
10291 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10292 ret = -EINVAL;
10293 goto fail;
10294 }
10295
10296 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10297 retry = false;
10298 goto encoder_retry;
10299 }
10300
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010301 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10302 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10303 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10304
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010305 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010306fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010307 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010308 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010309}
10310
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010311/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10312 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10313static void
10314intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10315 unsigned *prepare_pipes, unsigned *disable_pipes)
10316{
10317 struct intel_crtc *intel_crtc;
10318 struct drm_device *dev = crtc->dev;
10319 struct intel_encoder *encoder;
10320 struct intel_connector *connector;
10321 struct drm_crtc *tmp_crtc;
10322
10323 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10324
10325 /* Check which crtcs have changed outputs connected to them, these need
10326 * to be part of the prepare_pipes mask. We don't (yet) support global
10327 * modeset across multiple crtcs, so modeset_pipes will only have one
10328 * bit set at most. */
10329 list_for_each_entry(connector, &dev->mode_config.connector_list,
10330 base.head) {
10331 if (connector->base.encoder == &connector->new_encoder->base)
10332 continue;
10333
10334 if (connector->base.encoder) {
10335 tmp_crtc = connector->base.encoder->crtc;
10336
10337 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10338 }
10339
10340 if (connector->new_encoder)
10341 *prepare_pipes |=
10342 1 << connector->new_encoder->new_crtc->pipe;
10343 }
10344
Damien Lespiaub2784e12014-08-05 11:29:37 +010010345 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010346 if (encoder->base.crtc == &encoder->new_crtc->base)
10347 continue;
10348
10349 if (encoder->base.crtc) {
10350 tmp_crtc = encoder->base.crtc;
10351
10352 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10353 }
10354
10355 if (encoder->new_crtc)
10356 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10357 }
10358
Ville Syrjälä76688512014-01-10 11:28:06 +020010359 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010360 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010361 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010362 continue;
10363
Ville Syrjälä76688512014-01-10 11:28:06 +020010364 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010365 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010366 else
10367 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010368 }
10369
10370
10371 /* set_mode is also used to update properties on life display pipes. */
10372 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010373 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010374 *prepare_pipes |= 1 << intel_crtc->pipe;
10375
Daniel Vetterb6c51642013-04-12 18:48:43 +020010376 /*
10377 * For simplicity do a full modeset on any pipe where the output routing
10378 * changed. We could be more clever, but that would require us to be
10379 * more careful with calling the relevant encoder->mode_set functions.
10380 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010381 if (*prepare_pipes)
10382 *modeset_pipes = *prepare_pipes;
10383
10384 /* ... and mask these out. */
10385 *modeset_pipes &= ~(*disable_pipes);
10386 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010387
10388 /*
10389 * HACK: We don't (yet) fully support global modesets. intel_set_config
10390 * obies this rule, but the modeset restore mode of
10391 * intel_modeset_setup_hw_state does not.
10392 */
10393 *modeset_pipes &= 1 << intel_crtc->pipe;
10394 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010395
10396 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10397 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010398}
10399
Daniel Vetterea9d7582012-07-10 10:42:52 +020010400static bool intel_crtc_in_use(struct drm_crtc *crtc)
10401{
10402 struct drm_encoder *encoder;
10403 struct drm_device *dev = crtc->dev;
10404
10405 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10406 if (encoder->crtc == crtc)
10407 return true;
10408
10409 return false;
10410}
10411
10412static void
10413intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10414{
10415 struct intel_encoder *intel_encoder;
10416 struct intel_crtc *intel_crtc;
10417 struct drm_connector *connector;
10418
Damien Lespiaub2784e12014-08-05 11:29:37 +010010419 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010420 if (!intel_encoder->base.crtc)
10421 continue;
10422
10423 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10424
10425 if (prepare_pipes & (1 << intel_crtc->pipe))
10426 intel_encoder->connectors_active = false;
10427 }
10428
10429 intel_modeset_commit_output_state(dev);
10430
Ville Syrjälä76688512014-01-10 11:28:06 +020010431 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010432 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010433 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010434 WARN_ON(intel_crtc->new_config &&
10435 intel_crtc->new_config != &intel_crtc->config);
10436 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010437 }
10438
10439 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10440 if (!connector->encoder || !connector->encoder->crtc)
10441 continue;
10442
10443 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10444
10445 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010446 struct drm_property *dpms_property =
10447 dev->mode_config.dpms_property;
10448
Daniel Vetterea9d7582012-07-10 10:42:52 +020010449 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010450 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010451 dpms_property,
10452 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010453
10454 intel_encoder = to_intel_encoder(connector->encoder);
10455 intel_encoder->connectors_active = true;
10456 }
10457 }
10458
10459}
10460
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010461static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010462{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010463 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010464
10465 if (clock1 == clock2)
10466 return true;
10467
10468 if (!clock1 || !clock2)
10469 return false;
10470
10471 diff = abs(clock1 - clock2);
10472
10473 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10474 return true;
10475
10476 return false;
10477}
10478
Daniel Vetter25c5b262012-07-08 22:08:04 +020010479#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10480 list_for_each_entry((intel_crtc), \
10481 &(dev)->mode_config.crtc_list, \
10482 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010483 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010484
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010485static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010486intel_pipe_config_compare(struct drm_device *dev,
10487 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010488 struct intel_crtc_config *pipe_config)
10489{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010490#define PIPE_CONF_CHECK_X(name) \
10491 if (current_config->name != pipe_config->name) { \
10492 DRM_ERROR("mismatch in " #name " " \
10493 "(expected 0x%08x, found 0x%08x)\n", \
10494 current_config->name, \
10495 pipe_config->name); \
10496 return false; \
10497 }
10498
Daniel Vetter08a24032013-04-19 11:25:34 +020010499#define PIPE_CONF_CHECK_I(name) \
10500 if (current_config->name != pipe_config->name) { \
10501 DRM_ERROR("mismatch in " #name " " \
10502 "(expected %i, found %i)\n", \
10503 current_config->name, \
10504 pipe_config->name); \
10505 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010506 }
10507
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010508/* This is required for BDW+ where there is only one set of registers for
10509 * switching between high and low RR.
10510 * This macro can be used whenever a comparison has to be made between one
10511 * hw state and multiple sw state variables.
10512 */
10513#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10514 if ((current_config->name != pipe_config->name) && \
10515 (current_config->alt_name != pipe_config->name)) { \
10516 DRM_ERROR("mismatch in " #name " " \
10517 "(expected %i or %i, found %i)\n", \
10518 current_config->name, \
10519 current_config->alt_name, \
10520 pipe_config->name); \
10521 return false; \
10522 }
10523
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010524#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10525 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010526 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010527 "(expected %i, found %i)\n", \
10528 current_config->name & (mask), \
10529 pipe_config->name & (mask)); \
10530 return false; \
10531 }
10532
Ville Syrjälä5e550652013-09-06 23:29:07 +030010533#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10534 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10535 DRM_ERROR("mismatch in " #name " " \
10536 "(expected %i, found %i)\n", \
10537 current_config->name, \
10538 pipe_config->name); \
10539 return false; \
10540 }
10541
Daniel Vetterbb760062013-06-06 14:55:52 +020010542#define PIPE_CONF_QUIRK(quirk) \
10543 ((current_config->quirks | pipe_config->quirks) & (quirk))
10544
Daniel Vettereccb1402013-05-22 00:50:22 +020010545 PIPE_CONF_CHECK_I(cpu_transcoder);
10546
Daniel Vetter08a24032013-04-19 11:25:34 +020010547 PIPE_CONF_CHECK_I(has_pch_encoder);
10548 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010549 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10550 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10551 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10552 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10553 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010554
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010555 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010556
10557 if (INTEL_INFO(dev)->gen < 8) {
10558 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10559 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10560 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10561 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10562 PIPE_CONF_CHECK_I(dp_m_n.tu);
10563
10564 if (current_config->has_drrs) {
10565 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10566 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10567 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10568 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10569 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10570 }
10571 } else {
10572 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10573 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10574 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10575 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10576 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10577 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010578
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010579 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10580 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10581 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10582 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10583 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10584 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10585
10586 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10587 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10588 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10589 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10590 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10591 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10592
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010593 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010594 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010595 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10596 IS_VALLEYVIEW(dev))
10597 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010598
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010599 PIPE_CONF_CHECK_I(has_audio);
10600
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010601 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10602 DRM_MODE_FLAG_INTERLACE);
10603
Daniel Vetterbb760062013-06-06 14:55:52 +020010604 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10605 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10606 DRM_MODE_FLAG_PHSYNC);
10607 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10608 DRM_MODE_FLAG_NHSYNC);
10609 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10610 DRM_MODE_FLAG_PVSYNC);
10611 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10612 DRM_MODE_FLAG_NVSYNC);
10613 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010614
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010615 PIPE_CONF_CHECK_I(pipe_src_w);
10616 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010617
Daniel Vetter99535992014-04-13 12:00:33 +020010618 /*
10619 * FIXME: BIOS likes to set up a cloned config with lvds+external
10620 * screen. Since we don't yet re-compute the pipe config when moving
10621 * just the lvds port away to another pipe the sw tracking won't match.
10622 *
10623 * Proper atomic modesets with recomputed global state will fix this.
10624 * Until then just don't check gmch state for inherited modes.
10625 */
10626 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10627 PIPE_CONF_CHECK_I(gmch_pfit.control);
10628 /* pfit ratios are autocomputed by the hw on gen4+ */
10629 if (INTEL_INFO(dev)->gen < 4)
10630 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10631 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10632 }
10633
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010634 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10635 if (current_config->pch_pfit.enabled) {
10636 PIPE_CONF_CHECK_I(pch_pfit.pos);
10637 PIPE_CONF_CHECK_I(pch_pfit.size);
10638 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010639
Jesse Barnese59150d2014-01-07 13:30:45 -080010640 /* BDW+ don't expose a synchronous way to read the state */
10641 if (IS_HASWELL(dev))
10642 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010643
Ville Syrjälä282740f2013-09-04 18:30:03 +030010644 PIPE_CONF_CHECK_I(double_wide);
10645
Daniel Vetter26804af2014-06-25 22:01:55 +030010646 PIPE_CONF_CHECK_X(ddi_pll_sel);
10647
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010648 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010649 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010650 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010651 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10652 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010653 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010654
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010655 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10656 PIPE_CONF_CHECK_I(pipe_bpp);
10657
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010658 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10659 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010660
Daniel Vetter66e985c2013-06-05 13:34:20 +020010661#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010662#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010663#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010664#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010665#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010666#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010667
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010668 return true;
10669}
10670
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010671static void
10672check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010673{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010674 struct intel_connector *connector;
10675
10676 list_for_each_entry(connector, &dev->mode_config.connector_list,
10677 base.head) {
10678 /* This also checks the encoder/connector hw state with the
10679 * ->get_hw_state callbacks. */
10680 intel_connector_check_state(connector);
10681
10682 WARN(&connector->new_encoder->base != connector->base.encoder,
10683 "connector's staged encoder doesn't match current encoder\n");
10684 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010685}
10686
10687static void
10688check_encoder_state(struct drm_device *dev)
10689{
10690 struct intel_encoder *encoder;
10691 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010692
Damien Lespiaub2784e12014-08-05 11:29:37 +010010693 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010694 bool enabled = false;
10695 bool active = false;
10696 enum pipe pipe, tracked_pipe;
10697
10698 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10699 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010700 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010701
10702 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10703 "encoder's stage crtc doesn't match current crtc\n");
10704 WARN(encoder->connectors_active && !encoder->base.crtc,
10705 "encoder's active_connectors set, but no crtc\n");
10706
10707 list_for_each_entry(connector, &dev->mode_config.connector_list,
10708 base.head) {
10709 if (connector->base.encoder != &encoder->base)
10710 continue;
10711 enabled = true;
10712 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10713 active = true;
10714 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010715 /*
10716 * for MST connectors if we unplug the connector is gone
10717 * away but the encoder is still connected to a crtc
10718 * until a modeset happens in response to the hotplug.
10719 */
10720 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10721 continue;
10722
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010723 WARN(!!encoder->base.crtc != enabled,
10724 "encoder's enabled state mismatch "
10725 "(expected %i, found %i)\n",
10726 !!encoder->base.crtc, enabled);
10727 WARN(active && !encoder->base.crtc,
10728 "active encoder with no crtc\n");
10729
10730 WARN(encoder->connectors_active != active,
10731 "encoder's computed active state doesn't match tracked active state "
10732 "(expected %i, found %i)\n", active, encoder->connectors_active);
10733
10734 active = encoder->get_hw_state(encoder, &pipe);
10735 WARN(active != encoder->connectors_active,
10736 "encoder's hw state doesn't match sw tracking "
10737 "(expected %i, found %i)\n",
10738 encoder->connectors_active, active);
10739
10740 if (!encoder->base.crtc)
10741 continue;
10742
10743 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10744 WARN(active && pipe != tracked_pipe,
10745 "active encoder's pipe doesn't match"
10746 "(expected %i, found %i)\n",
10747 tracked_pipe, pipe);
10748
10749 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010750}
10751
10752static void
10753check_crtc_state(struct drm_device *dev)
10754{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010755 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010756 struct intel_crtc *crtc;
10757 struct intel_encoder *encoder;
10758 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010759
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010760 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010761 bool enabled = false;
10762 bool active = false;
10763
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010764 memset(&pipe_config, 0, sizeof(pipe_config));
10765
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010766 DRM_DEBUG_KMS("[CRTC:%d]\n",
10767 crtc->base.base.id);
10768
10769 WARN(crtc->active && !crtc->base.enabled,
10770 "active crtc, but not enabled in sw tracking\n");
10771
Damien Lespiaub2784e12014-08-05 11:29:37 +010010772 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010773 if (encoder->base.crtc != &crtc->base)
10774 continue;
10775 enabled = true;
10776 if (encoder->connectors_active)
10777 active = true;
10778 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010779
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010780 WARN(active != crtc->active,
10781 "crtc's computed active state doesn't match tracked active state "
10782 "(expected %i, found %i)\n", active, crtc->active);
10783 WARN(enabled != crtc->base.enabled,
10784 "crtc's computed enabled state doesn't match tracked enabled state "
10785 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10786
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010787 active = dev_priv->display.get_pipe_config(crtc,
10788 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010789
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010790 /* hw state is inconsistent with the pipe quirk */
10791 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10792 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010793 active = crtc->active;
10794
Damien Lespiaub2784e12014-08-05 11:29:37 +010010795 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010796 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010797 if (encoder->base.crtc != &crtc->base)
10798 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010799 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010800 encoder->get_config(encoder, &pipe_config);
10801 }
10802
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010803 WARN(crtc->active != active,
10804 "crtc active state doesn't match with hw state "
10805 "(expected %i, found %i)\n", crtc->active, active);
10806
Daniel Vetterc0b03412013-05-28 12:05:54 +020010807 if (active &&
10808 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10809 WARN(1, "pipe state doesn't match!\n");
10810 intel_dump_pipe_config(crtc, &pipe_config,
10811 "[hw state]");
10812 intel_dump_pipe_config(crtc, &crtc->config,
10813 "[sw state]");
10814 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010815 }
10816}
10817
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010818static void
10819check_shared_dpll_state(struct drm_device *dev)
10820{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010821 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010822 struct intel_crtc *crtc;
10823 struct intel_dpll_hw_state dpll_hw_state;
10824 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010825
10826 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10827 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10828 int enabled_crtcs = 0, active_crtcs = 0;
10829 bool active;
10830
10831 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10832
10833 DRM_DEBUG_KMS("%s\n", pll->name);
10834
10835 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10836
10837 WARN(pll->active > pll->refcount,
10838 "more active pll users than references: %i vs %i\n",
10839 pll->active, pll->refcount);
10840 WARN(pll->active && !pll->on,
10841 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010842 WARN(pll->on && !pll->active,
10843 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010844 WARN(pll->on != active,
10845 "pll on state mismatch (expected %i, found %i)\n",
10846 pll->on, active);
10847
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010848 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010849 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10850 enabled_crtcs++;
10851 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10852 active_crtcs++;
10853 }
10854 WARN(pll->active != active_crtcs,
10855 "pll active crtcs mismatch (expected %i, found %i)\n",
10856 pll->active, active_crtcs);
10857 WARN(pll->refcount != enabled_crtcs,
10858 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10859 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010860
10861 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10862 sizeof(dpll_hw_state)),
10863 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010864 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010865}
10866
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010867void
10868intel_modeset_check_state(struct drm_device *dev)
10869{
10870 check_connector_state(dev);
10871 check_encoder_state(dev);
10872 check_crtc_state(dev);
10873 check_shared_dpll_state(dev);
10874}
10875
Ville Syrjälä18442d02013-09-13 16:00:08 +030010876void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10877 int dotclock)
10878{
10879 /*
10880 * FDI already provided one idea for the dotclock.
10881 * Yell if the encoder disagrees.
10882 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010883 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010884 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010885 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010886}
10887
Ville Syrjälä80715b22014-05-15 20:23:23 +030010888static void update_scanline_offset(struct intel_crtc *crtc)
10889{
10890 struct drm_device *dev = crtc->base.dev;
10891
10892 /*
10893 * The scanline counter increments at the leading edge of hsync.
10894 *
10895 * On most platforms it starts counting from vtotal-1 on the
10896 * first active line. That means the scanline counter value is
10897 * always one less than what we would expect. Ie. just after
10898 * start of vblank, which also occurs at start of hsync (on the
10899 * last active line), the scanline counter will read vblank_start-1.
10900 *
10901 * On gen2 the scanline counter starts counting from 1 instead
10902 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10903 * to keep the value positive), instead of adding one.
10904 *
10905 * On HSW+ the behaviour of the scanline counter depends on the output
10906 * type. For DP ports it behaves like most other platforms, but on HDMI
10907 * there's an extra 1 line difference. So we need to add two instead of
10908 * one to the value.
10909 */
10910 if (IS_GEN2(dev)) {
10911 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10912 int vtotal;
10913
10914 vtotal = mode->crtc_vtotal;
10915 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10916 vtotal /= 2;
10917
10918 crtc->scanline_offset = vtotal - 1;
10919 } else if (HAS_DDI(dev) &&
10920 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10921 crtc->scanline_offset = 2;
10922 } else
10923 crtc->scanline_offset = 1;
10924}
10925
Daniel Vetterf30da182013-04-11 20:22:50 +020010926static int __intel_set_mode(struct drm_crtc *crtc,
10927 struct drm_display_mode *mode,
10928 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010929{
10930 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010931 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010932 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010933 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010934 struct intel_crtc *intel_crtc;
10935 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010936 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010937
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010938 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010939 if (!saved_mode)
10940 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010941
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010942 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010943 &prepare_pipes, &disable_pipes);
10944
Tim Gardner3ac18232012-12-07 07:54:26 -070010945 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010946
Daniel Vetter25c5b262012-07-08 22:08:04 +020010947 /* Hack: Because we don't (yet) support global modeset on multiple
10948 * crtcs, we don't keep track of the new mode for more than one crtc.
10949 * Hence simply check whether any bit is set in modeset_pipes in all the
10950 * pieces of code that are not yet converted to deal with mutliple crtcs
10951 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010952 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010953 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010954 if (IS_ERR(pipe_config)) {
10955 ret = PTR_ERR(pipe_config);
10956 pipe_config = NULL;
10957
Tim Gardner3ac18232012-12-07 07:54:26 -070010958 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010959 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010960 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10961 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010962 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010963 }
10964
Jesse Barnes30a970c2013-11-04 13:48:12 -080010965 /*
10966 * See if the config requires any additional preparation, e.g.
10967 * to adjust global state with pipes off. We need to do this
10968 * here so we can get the modeset_pipe updated config for the new
10969 * mode set on this crtc. For other crtcs we need to use the
10970 * adjusted_mode bits in the crtc directly.
10971 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010972 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010973 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010974
Ville Syrjäläc164f832013-11-05 22:34:12 +020010975 /* may have added more to prepare_pipes than we should */
10976 prepare_pipes &= ~disable_pipes;
10977 }
10978
Daniel Vetter460da9162013-03-27 00:44:51 +010010979 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10980 intel_crtc_disable(&intel_crtc->base);
10981
Daniel Vetterea9d7582012-07-10 10:42:52 +020010982 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10983 if (intel_crtc->base.enabled)
10984 dev_priv->display.crtc_disable(&intel_crtc->base);
10985 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010986
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010987 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10988 * to set it here already despite that we pass it down the callchain.
10989 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010990 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010991 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010992 /* mode_set/enable/disable functions rely on a correct pipe
10993 * config. */
10994 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010995 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010996
10997 /*
10998 * Calculate and store various constants which
10999 * are later needed by vblank and swap-completion
11000 * timestamping. They are derived from true hwmode.
11001 */
11002 drm_calc_timestamping_constants(crtc,
11003 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011004 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011005
Daniel Vetterea9d7582012-07-10 10:42:52 +020011006 /* Only after disabling all output pipelines that will be changed can we
11007 * update the the output configuration. */
11008 intel_modeset_update_state(dev, prepare_pipes);
11009
Daniel Vetter47fab732012-10-26 10:58:18 +020011010 if (dev_priv->display.modeset_global_resources)
11011 dev_priv->display.modeset_global_resources(dev);
11012
Daniel Vettera6778b32012-07-02 09:56:42 +020011013 /* Set up the DPLL and any encoders state that needs to adjust or depend
11014 * on the DPLL.
11015 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011016 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070011017 struct drm_framebuffer *old_fb = crtc->primary->fb;
11018 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11019 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011020
11021 mutex_lock(&dev->struct_mutex);
11022 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011023 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011024 NULL);
11025 if (ret != 0) {
11026 DRM_ERROR("pin & fence failed\n");
11027 mutex_unlock(&dev->struct_mutex);
11028 goto done;
11029 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011030 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011031 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011032 i915_gem_track_fb(old_obj, obj,
11033 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011034 mutex_unlock(&dev->struct_mutex);
11035
11036 crtc->primary->fb = fb;
11037 crtc->x = x;
11038 crtc->y = y;
11039
Daniel Vetter4271b752014-04-24 23:55:00 +020011040 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11041 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011042 if (ret)
11043 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011044 }
11045
11046 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011047 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11048 update_scanline_offset(intel_crtc);
11049
Daniel Vetter25c5b262012-07-08 22:08:04 +020011050 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011051 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011052
Daniel Vettera6778b32012-07-02 09:56:42 +020011053 /* FIXME: add subpixel order */
11054done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011055 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011056 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011057
Tim Gardner3ac18232012-12-07 07:54:26 -070011058out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011059 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011060 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011061 return ret;
11062}
11063
Damien Lespiaue7457a92013-08-08 22:28:59 +010011064static int intel_set_mode(struct drm_crtc *crtc,
11065 struct drm_display_mode *mode,
11066 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011067{
11068 int ret;
11069
11070 ret = __intel_set_mode(crtc, mode, x, y, fb);
11071
11072 if (ret == 0)
11073 intel_modeset_check_state(crtc->dev);
11074
11075 return ret;
11076}
11077
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011078void intel_crtc_restore_mode(struct drm_crtc *crtc)
11079{
Matt Roperf4510a22014-04-01 15:22:40 -070011080 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011081}
11082
Daniel Vetter25c5b262012-07-08 22:08:04 +020011083#undef for_each_intel_crtc_masked
11084
Daniel Vetterd9e55602012-07-04 22:16:09 +020011085static void intel_set_config_free(struct intel_set_config *config)
11086{
11087 if (!config)
11088 return;
11089
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011090 kfree(config->save_connector_encoders);
11091 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011092 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011093 kfree(config);
11094}
11095
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011096static int intel_set_config_save_state(struct drm_device *dev,
11097 struct intel_set_config *config)
11098{
Ville Syrjälä76688512014-01-10 11:28:06 +020011099 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011100 struct drm_encoder *encoder;
11101 struct drm_connector *connector;
11102 int count;
11103
Ville Syrjälä76688512014-01-10 11:28:06 +020011104 config->save_crtc_enabled =
11105 kcalloc(dev->mode_config.num_crtc,
11106 sizeof(bool), GFP_KERNEL);
11107 if (!config->save_crtc_enabled)
11108 return -ENOMEM;
11109
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011110 config->save_encoder_crtcs =
11111 kcalloc(dev->mode_config.num_encoder,
11112 sizeof(struct drm_crtc *), GFP_KERNEL);
11113 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011114 return -ENOMEM;
11115
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011116 config->save_connector_encoders =
11117 kcalloc(dev->mode_config.num_connector,
11118 sizeof(struct drm_encoder *), GFP_KERNEL);
11119 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011120 return -ENOMEM;
11121
11122 /* Copy data. Note that driver private data is not affected.
11123 * Should anything bad happen only the expected state is
11124 * restored, not the drivers personal bookkeeping.
11125 */
11126 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011127 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 config->save_crtc_enabled[count++] = crtc->enabled;
11129 }
11130
11131 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011132 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011133 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011134 }
11135
11136 count = 0;
11137 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011138 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011139 }
11140
11141 return 0;
11142}
11143
11144static void intel_set_config_restore_state(struct drm_device *dev,
11145 struct intel_set_config *config)
11146{
Ville Syrjälä76688512014-01-10 11:28:06 +020011147 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011148 struct intel_encoder *encoder;
11149 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011150 int count;
11151
11152 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011153 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011154 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011155
11156 if (crtc->new_enabled)
11157 crtc->new_config = &crtc->config;
11158 else
11159 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011160 }
11161
11162 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011163 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011164 encoder->new_crtc =
11165 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011166 }
11167
11168 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011169 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11170 connector->new_encoder =
11171 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011172 }
11173}
11174
Imre Deake3de42b2013-05-03 19:44:07 +020011175static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011176is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011177{
11178 int i;
11179
Chris Wilson2e57f472013-07-17 12:14:40 +010011180 if (set->num_connectors == 0)
11181 return false;
11182
11183 if (WARN_ON(set->connectors == NULL))
11184 return false;
11185
11186 for (i = 0; i < set->num_connectors; i++)
11187 if (set->connectors[i]->encoder &&
11188 set->connectors[i]->encoder->crtc == set->crtc &&
11189 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011190 return true;
11191
11192 return false;
11193}
11194
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011195static void
11196intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11197 struct intel_set_config *config)
11198{
11199
11200 /* We should be able to check here if the fb has the same properties
11201 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011202 if (is_crtc_connector_off(set)) {
11203 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011204 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011205 /*
11206 * If we have no fb, we can only flip as long as the crtc is
11207 * active, otherwise we need a full mode set. The crtc may
11208 * be active if we've only disabled the primary plane, or
11209 * in fastboot situations.
11210 */
Matt Roperf4510a22014-04-01 15:22:40 -070011211 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011212 struct intel_crtc *intel_crtc =
11213 to_intel_crtc(set->crtc);
11214
Matt Roper3b150f02014-05-29 08:06:53 -070011215 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011216 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11217 config->fb_changed = true;
11218 } else {
11219 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11220 config->mode_changed = true;
11221 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011222 } else if (set->fb == NULL) {
11223 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011224 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011225 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011226 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011227 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011228 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011229 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011230 }
11231
Daniel Vetter835c5872012-07-10 18:11:08 +020011232 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011233 config->fb_changed = true;
11234
11235 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11236 DRM_DEBUG_KMS("modes are different, full mode set\n");
11237 drm_mode_debug_printmodeline(&set->crtc->mode);
11238 drm_mode_debug_printmodeline(set->mode);
11239 config->mode_changed = true;
11240 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011241
11242 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11243 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011244}
11245
Daniel Vetter2e431052012-07-04 22:42:15 +020011246static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011247intel_modeset_stage_output_state(struct drm_device *dev,
11248 struct drm_mode_set *set,
11249 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011250{
Daniel Vetter9a935852012-07-05 22:34:27 +020011251 struct intel_connector *connector;
11252 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011253 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011254 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011255
Damien Lespiau9abdda72013-02-13 13:29:23 +000011256 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011257 * of connectors. For paranoia, double-check this. */
11258 WARN_ON(!set->fb && (set->num_connectors != 0));
11259 WARN_ON(set->fb && (set->num_connectors == 0));
11260
Daniel Vetter9a935852012-07-05 22:34:27 +020011261 list_for_each_entry(connector, &dev->mode_config.connector_list,
11262 base.head) {
11263 /* Otherwise traverse passed in connector list and get encoders
11264 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011265 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011266 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011267 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011268 break;
11269 }
11270 }
11271
Daniel Vetter9a935852012-07-05 22:34:27 +020011272 /* If we disable the crtc, disable all its connectors. Also, if
11273 * the connector is on the changing crtc but not on the new
11274 * connector list, disable it. */
11275 if ((!set->fb || ro == set->num_connectors) &&
11276 connector->base.encoder &&
11277 connector->base.encoder->crtc == set->crtc) {
11278 connector->new_encoder = NULL;
11279
11280 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11281 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011282 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011283 }
11284
11285
11286 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011287 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011288 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011289 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011290 }
11291 /* connector->new_encoder is now updated for all connectors. */
11292
11293 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011294 list_for_each_entry(connector, &dev->mode_config.connector_list,
11295 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011296 struct drm_crtc *new_crtc;
11297
Daniel Vetter9a935852012-07-05 22:34:27 +020011298 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011299 continue;
11300
Daniel Vetter9a935852012-07-05 22:34:27 +020011301 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011302
11303 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011304 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011305 new_crtc = set->crtc;
11306 }
11307
11308 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011309 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11310 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011311 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011312 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011313 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011314
11315 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11316 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011317 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011318 new_crtc->base.id);
11319 }
11320
11321 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011322 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011323 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011324 list_for_each_entry(connector,
11325 &dev->mode_config.connector_list,
11326 base.head) {
11327 if (connector->new_encoder == encoder) {
11328 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011329 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011330 }
11331 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011332
11333 if (num_connectors == 0)
11334 encoder->new_crtc = NULL;
11335 else if (num_connectors > 1)
11336 return -EINVAL;
11337
Daniel Vetter9a935852012-07-05 22:34:27 +020011338 /* Only now check for crtc changes so we don't miss encoders
11339 * that will be disabled. */
11340 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011341 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011342 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011343 }
11344 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011345 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011346 list_for_each_entry(connector, &dev->mode_config.connector_list,
11347 base.head) {
11348 if (connector->new_encoder)
11349 if (connector->new_encoder != connector->encoder)
11350 connector->encoder = connector->new_encoder;
11351 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011352 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011353 crtc->new_enabled = false;
11354
Damien Lespiaub2784e12014-08-05 11:29:37 +010011355 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011356 if (encoder->new_crtc == crtc) {
11357 crtc->new_enabled = true;
11358 break;
11359 }
11360 }
11361
11362 if (crtc->new_enabled != crtc->base.enabled) {
11363 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11364 crtc->new_enabled ? "en" : "dis");
11365 config->mode_changed = true;
11366 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011367
11368 if (crtc->new_enabled)
11369 crtc->new_config = &crtc->config;
11370 else
11371 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011372 }
11373
Daniel Vetter2e431052012-07-04 22:42:15 +020011374 return 0;
11375}
11376
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011377static void disable_crtc_nofb(struct intel_crtc *crtc)
11378{
11379 struct drm_device *dev = crtc->base.dev;
11380 struct intel_encoder *encoder;
11381 struct intel_connector *connector;
11382
11383 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11384 pipe_name(crtc->pipe));
11385
11386 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11387 if (connector->new_encoder &&
11388 connector->new_encoder->new_crtc == crtc)
11389 connector->new_encoder = NULL;
11390 }
11391
Damien Lespiaub2784e12014-08-05 11:29:37 +010011392 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011393 if (encoder->new_crtc == crtc)
11394 encoder->new_crtc = NULL;
11395 }
11396
11397 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011398 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011399}
11400
Daniel Vetter2e431052012-07-04 22:42:15 +020011401static int intel_crtc_set_config(struct drm_mode_set *set)
11402{
11403 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011404 struct drm_mode_set save_set;
11405 struct intel_set_config *config;
11406 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011407
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011408 BUG_ON(!set);
11409 BUG_ON(!set->crtc);
11410 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011411
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011412 /* Enforce sane interface api - has been abused by the fb helper. */
11413 BUG_ON(!set->mode && set->fb);
11414 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011415
Daniel Vetter2e431052012-07-04 22:42:15 +020011416 if (set->fb) {
11417 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11418 set->crtc->base.id, set->fb->base.id,
11419 (int)set->num_connectors, set->x, set->y);
11420 } else {
11421 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011422 }
11423
11424 dev = set->crtc->dev;
11425
11426 ret = -ENOMEM;
11427 config = kzalloc(sizeof(*config), GFP_KERNEL);
11428 if (!config)
11429 goto out_config;
11430
11431 ret = intel_set_config_save_state(dev, config);
11432 if (ret)
11433 goto out_config;
11434
11435 save_set.crtc = set->crtc;
11436 save_set.mode = &set->crtc->mode;
11437 save_set.x = set->crtc->x;
11438 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011439 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011440
11441 /* Compute whether we need a full modeset, only an fb base update or no
11442 * change at all. In the future we might also check whether only the
11443 * mode changed, e.g. for LVDS where we only change the panel fitter in
11444 * such cases. */
11445 intel_set_config_compute_mode_changes(set, config);
11446
Daniel Vetter9a935852012-07-05 22:34:27 +020011447 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011448 if (ret)
11449 goto fail;
11450
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011451 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011452 ret = intel_set_mode(set->crtc, set->mode,
11453 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011454 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011455 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11456
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011457 intel_crtc_wait_for_pending_flips(set->crtc);
11458
Daniel Vetter4f660f42012-07-02 09:47:37 +020011459 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011460 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011461
11462 /*
11463 * We need to make sure the primary plane is re-enabled if it
11464 * has previously been turned off.
11465 */
11466 if (!intel_crtc->primary_enabled && ret == 0) {
11467 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011468 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011469 }
11470
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011471 /*
11472 * In the fastboot case this may be our only check of the
11473 * state after boot. It would be better to only do it on
11474 * the first update, but we don't have a nice way of doing that
11475 * (and really, set_config isn't used much for high freq page
11476 * flipping, so increasing its cost here shouldn't be a big
11477 * deal).
11478 */
Jani Nikulad330a952014-01-21 11:24:25 +020011479 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011480 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011481 }
11482
Chris Wilson2d05eae2013-05-03 17:36:25 +010011483 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011484 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11485 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011486fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011487 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011488
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011489 /*
11490 * HACK: if the pipe was on, but we didn't have a framebuffer,
11491 * force the pipe off to avoid oopsing in the modeset code
11492 * due to fb==NULL. This should only happen during boot since
11493 * we don't yet reconstruct the FB from the hardware state.
11494 */
11495 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11496 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11497
Chris Wilson2d05eae2013-05-03 17:36:25 +010011498 /* Try to restore the config */
11499 if (config->mode_changed &&
11500 intel_set_mode(save_set.crtc, save_set.mode,
11501 save_set.x, save_set.y, save_set.fb))
11502 DRM_ERROR("failed to restore config after modeset failure\n");
11503 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011504
Daniel Vetterd9e55602012-07-04 22:16:09 +020011505out_config:
11506 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011507 return ret;
11508}
11509
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011510static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011511 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011512 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011513 .destroy = intel_crtc_destroy,
11514 .page_flip = intel_crtc_page_flip,
11515};
11516
Daniel Vetter53589012013-06-05 13:34:16 +020011517static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11518 struct intel_shared_dpll *pll,
11519 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011520{
Daniel Vetter53589012013-06-05 13:34:16 +020011521 uint32_t val;
11522
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011523 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011524 return false;
11525
Daniel Vetter53589012013-06-05 13:34:16 +020011526 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011527 hw_state->dpll = val;
11528 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11529 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011530
11531 return val & DPLL_VCO_ENABLE;
11532}
11533
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011534static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11535 struct intel_shared_dpll *pll)
11536{
11537 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11538 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11539}
11540
Daniel Vettere7b903d2013-06-05 13:34:14 +020011541static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11542 struct intel_shared_dpll *pll)
11543{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011544 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011545 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011546
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011547 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11548
11549 /* Wait for the clocks to stabilize. */
11550 POSTING_READ(PCH_DPLL(pll->id));
11551 udelay(150);
11552
11553 /* The pixel multiplier can only be updated once the
11554 * DPLL is enabled and the clocks are stable.
11555 *
11556 * So write it again.
11557 */
11558 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11559 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011560 udelay(200);
11561}
11562
11563static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11564 struct intel_shared_dpll *pll)
11565{
11566 struct drm_device *dev = dev_priv->dev;
11567 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011568
11569 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011570 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011571 if (intel_crtc_to_shared_dpll(crtc) == pll)
11572 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11573 }
11574
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011575 I915_WRITE(PCH_DPLL(pll->id), 0);
11576 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011577 udelay(200);
11578}
11579
Daniel Vetter46edb022013-06-05 13:34:12 +020011580static char *ibx_pch_dpll_names[] = {
11581 "PCH DPLL A",
11582 "PCH DPLL B",
11583};
11584
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011585static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011586{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011587 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011588 int i;
11589
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011590 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011591
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011592 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011593 dev_priv->shared_dplls[i].id = i;
11594 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011595 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011596 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11597 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011598 dev_priv->shared_dplls[i].get_hw_state =
11599 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011600 }
11601}
11602
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011603static void intel_shared_dpll_init(struct drm_device *dev)
11604{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011605 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011606
Daniel Vetter9cd86932014-06-25 22:01:57 +030011607 if (HAS_DDI(dev))
11608 intel_ddi_pll_init(dev);
11609 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011610 ibx_pch_dpll_init(dev);
11611 else
11612 dev_priv->num_shared_dpll = 0;
11613
11614 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011615}
11616
Matt Roper465c1202014-05-29 08:06:54 -070011617static int
11618intel_primary_plane_disable(struct drm_plane *plane)
11619{
11620 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011621 struct intel_crtc *intel_crtc;
11622
11623 if (!plane->fb)
11624 return 0;
11625
11626 BUG_ON(!plane->crtc);
11627
11628 intel_crtc = to_intel_crtc(plane->crtc);
11629
11630 /*
11631 * Even though we checked plane->fb above, it's still possible that
11632 * the primary plane has been implicitly disabled because the crtc
11633 * coordinates given weren't visible, or because we detected
11634 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11635 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11636 * In either case, we need to unpin the FB and let the fb pointer get
11637 * updated, but otherwise we don't need to touch the hardware.
11638 */
11639 if (!intel_crtc->primary_enabled)
11640 goto disable_unpin;
11641
11642 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011643 intel_disable_primary_hw_plane(plane, plane->crtc);
11644
Matt Roper465c1202014-05-29 08:06:54 -070011645disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011646 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011647 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011648 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011649 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011650 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011651 plane->fb = NULL;
11652
11653 return 0;
11654}
11655
11656static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011657intel_check_primary_plane(struct drm_plane *plane,
11658 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011659{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011660 struct drm_crtc *crtc = state->crtc;
11661 struct drm_framebuffer *fb = state->fb;
11662 struct drm_rect *dest = &state->dst;
11663 struct drm_rect *src = &state->src;
11664 const struct drm_rect *clip = &state->clip;
11665
11666 return drm_plane_helper_check_update(plane, crtc, fb,
11667 src, dest, clip,
11668 DRM_PLANE_HELPER_NO_SCALING,
11669 DRM_PLANE_HELPER_NO_SCALING,
11670 false, true, &state->visible);
11671}
11672
11673static int
11674intel_commit_primary_plane(struct drm_plane *plane,
11675 struct intel_plane_state *state)
11676{
11677 struct drm_crtc *crtc = state->crtc;
11678 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011679 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011680 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011681 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011682 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11683 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011684 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011685 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011686 int ret;
11687
Matt Roper465c1202014-05-29 08:06:54 -070011688 intel_crtc_wait_for_pending_flips(crtc);
11689
11690 /*
11691 * If clipping results in a non-visible primary plane, we'll disable
11692 * the primary plane. Note that this is a bit different than what
11693 * happens if userspace explicitly disables the plane by passing fb=0
11694 * because plane->fb still gets set and pinned.
11695 */
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011696 if (!state->visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011697 mutex_lock(&dev->struct_mutex);
11698
Matt Roper465c1202014-05-29 08:06:54 -070011699 /*
11700 * Try to pin the new fb first so that we can bail out if we
11701 * fail.
11702 */
11703 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011704 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011705 if (ret) {
11706 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011707 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011708 }
Matt Roper465c1202014-05-29 08:06:54 -070011709 }
11710
Daniel Vettera071fa02014-06-18 23:28:09 +020011711 i915_gem_track_fb(old_obj, obj,
11712 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11713
Matt Roper465c1202014-05-29 08:06:54 -070011714 if (intel_crtc->primary_enabled)
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011715 intel_disable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011716
11717
11718 if (plane->fb != fb)
11719 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011720 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011721
Matt Roper4c345742014-07-09 16:22:10 -070011722 mutex_unlock(&dev->struct_mutex);
11723
Sonika Jindalce54d852014-08-21 11:44:39 +053011724 } else {
Sonika Jindal48404c12014-08-22 14:06:04 +053011725 if (intel_crtc && intel_crtc->active &&
11726 intel_crtc->primary_enabled) {
11727 /*
11728 * FBC does not work on some platforms for rotated
11729 * planes, so disable it when rotation is not 0 and
11730 * update it when rotation is set back to 0.
11731 *
11732 * FIXME: This is redundant with the fbc update done in
11733 * the primary plane enable function except that that
11734 * one is done too late. We eventually need to unify
11735 * this.
11736 */
11737 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11738 dev_priv->fbc.plane == intel_crtc->plane &&
11739 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11740 intel_disable_fbc(dev);
11741 }
11742 }
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011743 ret = intel_pipe_set_base(crtc, src->x1, src->y1, fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011744 if (ret)
11745 return ret;
11746
11747 if (!intel_crtc->primary_enabled)
11748 intel_enable_primary_hw_plane(plane, crtc);
Matt Roper465c1202014-05-29 08:06:54 -070011749 }
11750
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011751 intel_plane->crtc_x = state->orig_dst.x1;
11752 intel_plane->crtc_y = state->orig_dst.y1;
11753 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11754 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11755 intel_plane->src_x = state->orig_src.x1;
11756 intel_plane->src_y = state->orig_src.y1;
11757 intel_plane->src_w = drm_rect_width(&state->orig_src);
11758 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011759 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011760
11761 return 0;
11762}
11763
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011764static int
11765intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11766 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11767 unsigned int crtc_w, unsigned int crtc_h,
11768 uint32_t src_x, uint32_t src_y,
11769 uint32_t src_w, uint32_t src_h)
11770{
11771 struct intel_plane_state state;
11772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11773 int ret;
11774
11775 state.crtc = crtc;
11776 state.fb = fb;
11777
11778 /* sample coordinates in 16.16 fixed point */
11779 state.src.x1 = src_x;
11780 state.src.x2 = src_x + src_w;
11781 state.src.y1 = src_y;
11782 state.src.y2 = src_y + src_h;
11783
11784 /* integer pixels */
11785 state.dst.x1 = crtc_x;
11786 state.dst.x2 = crtc_x + crtc_w;
11787 state.dst.y1 = crtc_y;
11788 state.dst.y2 = crtc_y + crtc_h;
11789
11790 state.clip.x1 = 0;
11791 state.clip.y1 = 0;
11792 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11793 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11794
11795 state.orig_src = state.src;
11796 state.orig_dst = state.dst;
11797
11798 ret = intel_check_primary_plane(plane, &state);
11799 if (ret)
11800 return ret;
11801
11802 intel_commit_primary_plane(plane, &state);
11803
11804 return 0;
11805}
11806
Matt Roper3d7d6512014-06-10 08:28:13 -070011807/* Common destruction function for both primary and cursor planes */
11808static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011809{
11810 struct intel_plane *intel_plane = to_intel_plane(plane);
11811 drm_plane_cleanup(plane);
11812 kfree(intel_plane);
11813}
11814
11815static const struct drm_plane_funcs intel_primary_plane_funcs = {
11816 .update_plane = intel_primary_plane_setplane,
11817 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011818 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011819 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011820};
11821
11822static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11823 int pipe)
11824{
11825 struct intel_plane *primary;
11826 const uint32_t *intel_primary_formats;
11827 int num_formats;
11828
11829 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11830 if (primary == NULL)
11831 return NULL;
11832
11833 primary->can_scale = false;
11834 primary->max_downscale = 1;
11835 primary->pipe = pipe;
11836 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011837 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011838 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11839 primary->plane = !pipe;
11840
11841 if (INTEL_INFO(dev)->gen <= 3) {
11842 intel_primary_formats = intel_primary_formats_gen2;
11843 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11844 } else {
11845 intel_primary_formats = intel_primary_formats_gen4;
11846 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11847 }
11848
11849 drm_universal_plane_init(dev, &primary->base, 0,
11850 &intel_primary_plane_funcs,
11851 intel_primary_formats, num_formats,
11852 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011853
11854 if (INTEL_INFO(dev)->gen >= 4) {
11855 if (!dev->mode_config.rotation_property)
11856 dev->mode_config.rotation_property =
11857 drm_mode_create_rotation_property(dev,
11858 BIT(DRM_ROTATE_0) |
11859 BIT(DRM_ROTATE_180));
11860 if (dev->mode_config.rotation_property)
11861 drm_object_attach_property(&primary->base.base,
11862 dev->mode_config.rotation_property,
11863 primary->rotation);
11864 }
11865
Matt Roper465c1202014-05-29 08:06:54 -070011866 return &primary->base;
11867}
11868
Matt Roper3d7d6512014-06-10 08:28:13 -070011869static int
11870intel_cursor_plane_disable(struct drm_plane *plane)
11871{
11872 if (!plane->fb)
11873 return 0;
11874
11875 BUG_ON(!plane->crtc);
11876
11877 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11878}
11879
11880static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011881intel_check_cursor_plane(struct drm_plane *plane,
11882 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011883{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011884 struct drm_crtc *crtc = state->crtc;
11885 struct drm_framebuffer *fb = state->fb;
11886 struct drm_rect *dest = &state->dst;
11887 struct drm_rect *src = &state->src;
11888 const struct drm_rect *clip = &state->clip;
11889
11890 return drm_plane_helper_check_update(plane, crtc, fb,
11891 src, dest, clip,
11892 DRM_PLANE_HELPER_NO_SCALING,
11893 DRM_PLANE_HELPER_NO_SCALING,
11894 true, true, &state->visible);
11895}
11896
11897static int
11898intel_commit_cursor_plane(struct drm_plane *plane,
11899 struct intel_plane_state *state)
11900{
11901 struct drm_crtc *crtc = state->crtc;
11902 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11904 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11905 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011906 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011907
Gustavo Padovan852e7872014-09-05 17:22:31 -030011908 crtc->cursor_x = state->orig_dst.x1;
11909 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011910 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011911 crtc_w = drm_rect_width(&state->orig_dst);
11912 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011913 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11914 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011915 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011916
11917 intel_frontbuffer_flip(crtc->dev,
11918 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11919
Matt Roper3d7d6512014-06-10 08:28:13 -070011920 return 0;
11921 }
11922}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011923
11924static int
11925intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11926 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11927 unsigned int crtc_w, unsigned int crtc_h,
11928 uint32_t src_x, uint32_t src_y,
11929 uint32_t src_w, uint32_t src_h)
11930{
11931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11932 struct intel_plane_state state;
11933 int ret;
11934
11935 state.crtc = crtc;
11936 state.fb = fb;
11937
11938 /* sample coordinates in 16.16 fixed point */
11939 state.src.x1 = src_x;
11940 state.src.x2 = src_x + src_w;
11941 state.src.y1 = src_y;
11942 state.src.y2 = src_y + src_h;
11943
11944 /* integer pixels */
11945 state.dst.x1 = crtc_x;
11946 state.dst.x2 = crtc_x + crtc_w;
11947 state.dst.y1 = crtc_y;
11948 state.dst.y2 = crtc_y + crtc_h;
11949
11950 state.clip.x1 = 0;
11951 state.clip.y1 = 0;
11952 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11953 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11954
11955 state.orig_src = state.src;
11956 state.orig_dst = state.dst;
11957
11958 ret = intel_check_cursor_plane(plane, &state);
11959 if (ret)
11960 return ret;
11961
11962 return intel_commit_cursor_plane(plane, &state);
11963}
11964
Matt Roper3d7d6512014-06-10 08:28:13 -070011965static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11966 .update_plane = intel_cursor_plane_update,
11967 .disable_plane = intel_cursor_plane_disable,
11968 .destroy = intel_plane_destroy,
11969};
11970
11971static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11972 int pipe)
11973{
11974 struct intel_plane *cursor;
11975
11976 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11977 if (cursor == NULL)
11978 return NULL;
11979
11980 cursor->can_scale = false;
11981 cursor->max_downscale = 1;
11982 cursor->pipe = pipe;
11983 cursor->plane = pipe;
11984
11985 drm_universal_plane_init(dev, &cursor->base, 0,
11986 &intel_cursor_plane_funcs,
11987 intel_cursor_formats,
11988 ARRAY_SIZE(intel_cursor_formats),
11989 DRM_PLANE_TYPE_CURSOR);
11990 return &cursor->base;
11991}
11992
Hannes Ederb358d0a2008-12-18 21:18:47 +010011993static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011994{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011995 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011996 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011997 struct drm_plane *primary = NULL;
11998 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011999 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012000
Daniel Vetter955382f2013-09-19 14:05:45 +020012001 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012002 if (intel_crtc == NULL)
12003 return;
12004
Matt Roper465c1202014-05-29 08:06:54 -070012005 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012006 if (!primary)
12007 goto fail;
12008
12009 cursor = intel_cursor_plane_create(dev, pipe);
12010 if (!cursor)
12011 goto fail;
12012
Matt Roper465c1202014-05-29 08:06:54 -070012013 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012014 cursor, &intel_crtc_funcs);
12015 if (ret)
12016 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012017
12018 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012019 for (i = 0; i < 256; i++) {
12020 intel_crtc->lut_r[i] = i;
12021 intel_crtc->lut_g[i] = i;
12022 intel_crtc->lut_b[i] = i;
12023 }
12024
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012025 /*
12026 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012027 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012028 */
Jesse Barnes80824002009-09-10 15:28:06 -070012029 intel_crtc->pipe = pipe;
12030 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012031 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012032 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012033 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012034 }
12035
Chris Wilson4b0e3332014-05-30 16:35:26 +030012036 intel_crtc->cursor_base = ~0;
12037 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012038 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012039
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012040 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12041 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12042 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12043 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12044
Jesse Barnes79e53942008-11-07 14:24:08 -080012045 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012046
12047 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012048 return;
12049
12050fail:
12051 if (primary)
12052 drm_plane_cleanup(primary);
12053 if (cursor)
12054 drm_plane_cleanup(cursor);
12055 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012056}
12057
Jesse Barnes752aa882013-10-31 18:55:49 +020012058enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12059{
12060 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012061 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012062
Rob Clark51fd3712013-11-19 12:10:12 -050012063 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012064
12065 if (!encoder)
12066 return INVALID_PIPE;
12067
12068 return to_intel_crtc(encoder->crtc)->pipe;
12069}
12070
Carl Worth08d7b3d2009-04-29 14:43:54 -070012071int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012072 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012073{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012074 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012075 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012076 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012077
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012078 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12079 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012080
Rob Clark7707e652014-07-17 23:30:04 -040012081 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012082
Rob Clark7707e652014-07-17 23:30:04 -040012083 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012084 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012085 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012086 }
12087
Rob Clark7707e652014-07-17 23:30:04 -040012088 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012089 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012090
Daniel Vetterc05422d2009-08-11 16:05:30 +020012091 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012092}
12093
Daniel Vetter66a92782012-07-12 20:08:18 +020012094static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012095{
Daniel Vetter66a92782012-07-12 20:08:18 +020012096 struct drm_device *dev = encoder->base.dev;
12097 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012098 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012099 int entry = 0;
12100
Damien Lespiaub2784e12014-08-05 11:29:37 +010012101 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012102 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012103 index_mask |= (1 << entry);
12104
Jesse Barnes79e53942008-11-07 14:24:08 -080012105 entry++;
12106 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012107
Jesse Barnes79e53942008-11-07 14:24:08 -080012108 return index_mask;
12109}
12110
Chris Wilson4d302442010-12-14 19:21:29 +000012111static bool has_edp_a(struct drm_device *dev)
12112{
12113 struct drm_i915_private *dev_priv = dev->dev_private;
12114
12115 if (!IS_MOBILE(dev))
12116 return false;
12117
12118 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12119 return false;
12120
Damien Lespiaue3589902014-02-07 19:12:50 +000012121 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012122 return false;
12123
12124 return true;
12125}
12126
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012127const char *intel_output_name(int output)
12128{
12129 static const char *names[] = {
12130 [INTEL_OUTPUT_UNUSED] = "Unused",
12131 [INTEL_OUTPUT_ANALOG] = "Analog",
12132 [INTEL_OUTPUT_DVO] = "DVO",
12133 [INTEL_OUTPUT_SDVO] = "SDVO",
12134 [INTEL_OUTPUT_LVDS] = "LVDS",
12135 [INTEL_OUTPUT_TVOUT] = "TV",
12136 [INTEL_OUTPUT_HDMI] = "HDMI",
12137 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12138 [INTEL_OUTPUT_EDP] = "eDP",
12139 [INTEL_OUTPUT_DSI] = "DSI",
12140 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12141 };
12142
12143 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12144 return "Invalid";
12145
12146 return names[output];
12147}
12148
Jesse Barnes84b4e042014-06-25 08:24:29 -070012149static bool intel_crt_present(struct drm_device *dev)
12150{
12151 struct drm_i915_private *dev_priv = dev->dev_private;
12152
Damien Lespiau884497e2013-12-03 13:56:23 +000012153 if (INTEL_INFO(dev)->gen >= 9)
12154 return false;
12155
Jesse Barnes84b4e042014-06-25 08:24:29 -070012156 if (IS_ULT(dev))
12157 return false;
12158
12159 if (IS_CHERRYVIEW(dev))
12160 return false;
12161
12162 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12163 return false;
12164
12165 return true;
12166}
12167
Jesse Barnes79e53942008-11-07 14:24:08 -080012168static void intel_setup_outputs(struct drm_device *dev)
12169{
Eric Anholt725e30a2009-01-22 13:01:02 -080012170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012171 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012172 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012173
Daniel Vetterc9093352013-06-06 22:22:47 +020012174 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012175
Jesse Barnes84b4e042014-06-25 08:24:29 -070012176 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012177 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012178
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012179 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012180 int found;
12181
12182 /* Haswell uses DDI functions to detect digital outputs */
12183 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12184 /* DDI A only supports eDP */
12185 if (found)
12186 intel_ddi_init(dev, PORT_A);
12187
12188 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12189 * register */
12190 found = I915_READ(SFUSE_STRAP);
12191
12192 if (found & SFUSE_STRAP_DDIB_DETECTED)
12193 intel_ddi_init(dev, PORT_B);
12194 if (found & SFUSE_STRAP_DDIC_DETECTED)
12195 intel_ddi_init(dev, PORT_C);
12196 if (found & SFUSE_STRAP_DDID_DETECTED)
12197 intel_ddi_init(dev, PORT_D);
12198 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012199 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012200 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012201
12202 if (has_edp_a(dev))
12203 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012204
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012205 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012206 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012207 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012208 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012209 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012210 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012211 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012212 }
12213
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012214 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012215 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012216
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012217 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012218 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012219
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012220 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012221 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012222
Daniel Vetter270b3042012-10-27 15:52:05 +020012223 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012224 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012225 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012226 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12227 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12228 PORT_B);
12229 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12230 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12231 }
12232
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012233 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12234 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12235 PORT_C);
12236 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012237 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012238 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012239
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012240 if (IS_CHERRYVIEW(dev)) {
12241 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12242 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12243 PORT_D);
12244 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12245 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12246 }
12247 }
12248
Jani Nikula3cfca972013-08-27 15:12:26 +030012249 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012250 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012251 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012252
Paulo Zanonie2debe92013-02-18 19:00:27 -030012253 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012254 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012255 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012256 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12257 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012258 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012259 }
Ma Ling27185ae2009-08-24 13:50:23 +080012260
Imre Deake7281ea2013-05-08 13:14:08 +030012261 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012262 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012263 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012264
12265 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012266
Paulo Zanonie2debe92013-02-18 19:00:27 -030012267 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012268 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012269 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012270 }
Ma Ling27185ae2009-08-24 13:50:23 +080012271
Paulo Zanonie2debe92013-02-18 19:00:27 -030012272 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012273
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012274 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12275 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012276 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012277 }
Imre Deake7281ea2013-05-08 13:14:08 +030012278 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012279 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012280 }
Ma Ling27185ae2009-08-24 13:50:23 +080012281
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012282 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012283 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012284 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012285 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012286 intel_dvo_init(dev);
12287
Zhenyu Wang103a1962009-11-27 11:44:36 +080012288 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012289 intel_tv_init(dev);
12290
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012291 intel_edp_psr_init(dev);
12292
Damien Lespiaub2784e12014-08-05 11:29:37 +010012293 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012294 encoder->base.possible_crtcs = encoder->crtc_mask;
12295 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012296 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012297 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012298
Paulo Zanonidde86e22012-12-01 12:04:25 -020012299 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012300
12301 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012302}
12303
12304static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12305{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012306 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012307 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012308
Daniel Vetteref2d6332014-02-10 18:00:38 +010012309 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012310 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012311 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012312 drm_gem_object_unreference(&intel_fb->obj->base);
12313 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012314 kfree(intel_fb);
12315}
12316
12317static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012318 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012319 unsigned int *handle)
12320{
12321 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012322 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012323
Chris Wilson05394f32010-11-08 19:18:58 +000012324 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012325}
12326
12327static const struct drm_framebuffer_funcs intel_fb_funcs = {
12328 .destroy = intel_user_framebuffer_destroy,
12329 .create_handle = intel_user_framebuffer_create_handle,
12330};
12331
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012332static int intel_framebuffer_init(struct drm_device *dev,
12333 struct intel_framebuffer *intel_fb,
12334 struct drm_mode_fb_cmd2 *mode_cmd,
12335 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012336{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012337 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012338 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012339 int ret;
12340
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012341 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12342
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012343 if (obj->tiling_mode == I915_TILING_Y) {
12344 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012345 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012346 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012347
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012348 if (mode_cmd->pitches[0] & 63) {
12349 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12350 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012351 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012352 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012353
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012354 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12355 pitch_limit = 32*1024;
12356 } else if (INTEL_INFO(dev)->gen >= 4) {
12357 if (obj->tiling_mode)
12358 pitch_limit = 16*1024;
12359 else
12360 pitch_limit = 32*1024;
12361 } else if (INTEL_INFO(dev)->gen >= 3) {
12362 if (obj->tiling_mode)
12363 pitch_limit = 8*1024;
12364 else
12365 pitch_limit = 16*1024;
12366 } else
12367 /* XXX DSPC is limited to 4k tiled */
12368 pitch_limit = 8*1024;
12369
12370 if (mode_cmd->pitches[0] > pitch_limit) {
12371 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12372 obj->tiling_mode ? "tiled" : "linear",
12373 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012374 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012375 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012376
12377 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012378 mode_cmd->pitches[0] != obj->stride) {
12379 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12380 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012381 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012382 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012383
Ville Syrjälä57779d02012-10-31 17:50:14 +020012384 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012385 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012386 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012387 case DRM_FORMAT_RGB565:
12388 case DRM_FORMAT_XRGB8888:
12389 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012390 break;
12391 case DRM_FORMAT_XRGB1555:
12392 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012393 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012394 DRM_DEBUG("unsupported pixel format: %s\n",
12395 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012396 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012397 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012398 break;
12399 case DRM_FORMAT_XBGR8888:
12400 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012401 case DRM_FORMAT_XRGB2101010:
12402 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012403 case DRM_FORMAT_XBGR2101010:
12404 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012405 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012406 DRM_DEBUG("unsupported pixel format: %s\n",
12407 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012408 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012409 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012410 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012411 case DRM_FORMAT_YUYV:
12412 case DRM_FORMAT_UYVY:
12413 case DRM_FORMAT_YVYU:
12414 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012415 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012416 DRM_DEBUG("unsupported pixel format: %s\n",
12417 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012418 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012419 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012420 break;
12421 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012422 DRM_DEBUG("unsupported pixel format: %s\n",
12423 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012424 return -EINVAL;
12425 }
12426
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012427 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12428 if (mode_cmd->offsets[0] != 0)
12429 return -EINVAL;
12430
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012431 aligned_height = intel_align_height(dev, mode_cmd->height,
12432 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012433 /* FIXME drm helper for size checks (especially planar formats)? */
12434 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12435 return -EINVAL;
12436
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012437 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12438 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012439 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012440
Jesse Barnes79e53942008-11-07 14:24:08 -080012441 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12442 if (ret) {
12443 DRM_ERROR("framebuffer init failed %d\n", ret);
12444 return ret;
12445 }
12446
Jesse Barnes79e53942008-11-07 14:24:08 -080012447 return 0;
12448}
12449
Jesse Barnes79e53942008-11-07 14:24:08 -080012450static struct drm_framebuffer *
12451intel_user_framebuffer_create(struct drm_device *dev,
12452 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012453 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012454{
Chris Wilson05394f32010-11-08 19:18:58 +000012455 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012456
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012457 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12458 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012459 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012460 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012461
Chris Wilsond2dff872011-04-19 08:36:26 +010012462 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012463}
12464
Daniel Vetter4520f532013-10-09 09:18:51 +020012465#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012466static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012467{
12468}
12469#endif
12470
Jesse Barnes79e53942008-11-07 14:24:08 -080012471static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012472 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012473 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012474};
12475
Jesse Barnese70236a2009-09-21 10:42:27 -070012476/* Set up chip specific display functions */
12477static void intel_init_display(struct drm_device *dev)
12478{
12479 struct drm_i915_private *dev_priv = dev->dev_private;
12480
Daniel Vetteree9300b2013-06-03 22:40:22 +020012481 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12482 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012483 else if (IS_CHERRYVIEW(dev))
12484 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012485 else if (IS_VALLEYVIEW(dev))
12486 dev_priv->display.find_dpll = vlv_find_best_dpll;
12487 else if (IS_PINEVIEW(dev))
12488 dev_priv->display.find_dpll = pnv_find_best_dpll;
12489 else
12490 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12491
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012492 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012493 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012494 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012495 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012496 dev_priv->display.crtc_enable = haswell_crtc_enable;
12497 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012498 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012499 if (INTEL_INFO(dev)->gen >= 9)
12500 dev_priv->display.update_primary_plane =
12501 skylake_update_primary_plane;
12502 else
12503 dev_priv->display.update_primary_plane =
12504 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012505 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012506 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012507 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012508 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012509 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12510 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012511 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012512 dev_priv->display.update_primary_plane =
12513 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012514 } else if (IS_VALLEYVIEW(dev)) {
12515 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012516 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012517 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12518 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12519 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12520 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012521 dev_priv->display.update_primary_plane =
12522 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012523 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012524 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012525 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012526 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012527 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12528 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012529 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012530 dev_priv->display.update_primary_plane =
12531 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012532 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012533
Jesse Barnese70236a2009-09-21 10:42:27 -070012534 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012535 if (IS_VALLEYVIEW(dev))
12536 dev_priv->display.get_display_clock_speed =
12537 valleyview_get_display_clock_speed;
12538 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012539 dev_priv->display.get_display_clock_speed =
12540 i945_get_display_clock_speed;
12541 else if (IS_I915G(dev))
12542 dev_priv->display.get_display_clock_speed =
12543 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012544 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012545 dev_priv->display.get_display_clock_speed =
12546 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012547 else if (IS_PINEVIEW(dev))
12548 dev_priv->display.get_display_clock_speed =
12549 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012550 else if (IS_I915GM(dev))
12551 dev_priv->display.get_display_clock_speed =
12552 i915gm_get_display_clock_speed;
12553 else if (IS_I865G(dev))
12554 dev_priv->display.get_display_clock_speed =
12555 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012556 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012557 dev_priv->display.get_display_clock_speed =
12558 i855_get_display_clock_speed;
12559 else /* 852, 830 */
12560 dev_priv->display.get_display_clock_speed =
12561 i830_get_display_clock_speed;
12562
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012563 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012564 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012565 } else if (IS_GEN5(dev)) {
12566 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12567 dev_priv->display.write_eld = ironlake_write_eld;
12568 } else if (IS_GEN6(dev)) {
12569 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12570 dev_priv->display.write_eld = ironlake_write_eld;
12571 dev_priv->display.modeset_global_resources =
12572 snb_modeset_global_resources;
12573 } else if (IS_IVYBRIDGE(dev)) {
12574 /* FIXME: detect B0+ stepping and use auto training */
12575 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12576 dev_priv->display.write_eld = ironlake_write_eld;
12577 dev_priv->display.modeset_global_resources =
12578 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012579 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012580 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12581 dev_priv->display.write_eld = haswell_write_eld;
12582 dev_priv->display.modeset_global_resources =
12583 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012584 } else if (IS_VALLEYVIEW(dev)) {
12585 dev_priv->display.modeset_global_resources =
12586 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012587 dev_priv->display.write_eld = ironlake_write_eld;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012588 } else if (INTEL_INFO(dev)->gen >= 9) {
12589 dev_priv->display.write_eld = haswell_write_eld;
12590 dev_priv->display.modeset_global_resources =
12591 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012592 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012593
12594 /* Default just returns -ENODEV to indicate unsupported */
12595 dev_priv->display.queue_flip = intel_default_queue_flip;
12596
12597 switch (INTEL_INFO(dev)->gen) {
12598 case 2:
12599 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12600 break;
12601
12602 case 3:
12603 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12604 break;
12605
12606 case 4:
12607 case 5:
12608 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12609 break;
12610
12611 case 6:
12612 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12613 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012614 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012615 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012616 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12617 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012618 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012619
12620 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012621
12622 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012623}
12624
Jesse Barnesb690e962010-07-19 13:53:12 -070012625/*
12626 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12627 * resume, or other times. This quirk makes sure that's the case for
12628 * affected systems.
12629 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012630static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012631{
12632 struct drm_i915_private *dev_priv = dev->dev_private;
12633
12634 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012635 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012636}
12637
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012638static void quirk_pipeb_force(struct drm_device *dev)
12639{
12640 struct drm_i915_private *dev_priv = dev->dev_private;
12641
12642 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12643 DRM_INFO("applying pipe b force quirk\n");
12644}
12645
Keith Packard435793d2011-07-12 14:56:22 -070012646/*
12647 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12648 */
12649static void quirk_ssc_force_disable(struct drm_device *dev)
12650{
12651 struct drm_i915_private *dev_priv = dev->dev_private;
12652 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012653 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012654}
12655
Carsten Emde4dca20e2012-03-15 15:56:26 +010012656/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012657 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12658 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012659 */
12660static void quirk_invert_brightness(struct drm_device *dev)
12661{
12662 struct drm_i915_private *dev_priv = dev->dev_private;
12663 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012664 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012665}
12666
Scot Doyle9c72cc62014-07-03 23:27:50 +000012667/* Some VBT's incorrectly indicate no backlight is present */
12668static void quirk_backlight_present(struct drm_device *dev)
12669{
12670 struct drm_i915_private *dev_priv = dev->dev_private;
12671 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12672 DRM_INFO("applying backlight present quirk\n");
12673}
12674
Jesse Barnesb690e962010-07-19 13:53:12 -070012675struct intel_quirk {
12676 int device;
12677 int subsystem_vendor;
12678 int subsystem_device;
12679 void (*hook)(struct drm_device *dev);
12680};
12681
Egbert Eich5f85f172012-10-14 15:46:38 +020012682/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12683struct intel_dmi_quirk {
12684 void (*hook)(struct drm_device *dev);
12685 const struct dmi_system_id (*dmi_id_list)[];
12686};
12687
12688static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12689{
12690 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12691 return 1;
12692}
12693
12694static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12695 {
12696 .dmi_id_list = &(const struct dmi_system_id[]) {
12697 {
12698 .callback = intel_dmi_reverse_brightness,
12699 .ident = "NCR Corporation",
12700 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12701 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12702 },
12703 },
12704 { } /* terminating entry */
12705 },
12706 .hook = quirk_invert_brightness,
12707 },
12708};
12709
Ben Widawskyc43b5632012-04-16 14:07:40 -070012710static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012711 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012712 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012713
Jesse Barnesb690e962010-07-19 13:53:12 -070012714 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12715 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12716
Jesse Barnesb690e962010-07-19 13:53:12 -070012717 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12718 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12719
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012720 /* 830 needs to leave pipe A & dpll A up */
12721 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12722
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012723 /* 830 needs to leave pipe B & dpll B up */
12724 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12725
Keith Packard435793d2011-07-12 14:56:22 -070012726 /* Lenovo U160 cannot use SSC on LVDS */
12727 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012728
12729 /* Sony Vaio Y cannot use SSC on LVDS */
12730 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012731
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012732 /* Acer Aspire 5734Z must invert backlight brightness */
12733 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12734
12735 /* Acer/eMachines G725 */
12736 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12737
12738 /* Acer/eMachines e725 */
12739 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12740
12741 /* Acer/Packard Bell NCL20 */
12742 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12743
12744 /* Acer Aspire 4736Z */
12745 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012746
12747 /* Acer Aspire 5336 */
12748 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012749
12750 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12751 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012752
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012753 /* Acer C720 Chromebook (Core i3 4005U) */
12754 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12755
Scot Doyled4967d82014-07-03 23:27:52 +000012756 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12757 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012758
12759 /* HP Chromebook 14 (Celeron 2955U) */
12760 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012761};
12762
12763static void intel_init_quirks(struct drm_device *dev)
12764{
12765 struct pci_dev *d = dev->pdev;
12766 int i;
12767
12768 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12769 struct intel_quirk *q = &intel_quirks[i];
12770
12771 if (d->device == q->device &&
12772 (d->subsystem_vendor == q->subsystem_vendor ||
12773 q->subsystem_vendor == PCI_ANY_ID) &&
12774 (d->subsystem_device == q->subsystem_device ||
12775 q->subsystem_device == PCI_ANY_ID))
12776 q->hook(dev);
12777 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012778 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12779 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12780 intel_dmi_quirks[i].hook(dev);
12781 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012782}
12783
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012784/* Disable the VGA plane that we never use */
12785static void i915_disable_vga(struct drm_device *dev)
12786{
12787 struct drm_i915_private *dev_priv = dev->dev_private;
12788 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012789 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012790
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012791 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012792 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012793 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012794 sr1 = inb(VGA_SR_DATA);
12795 outb(sr1 | 1<<5, VGA_SR_DATA);
12796 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12797 udelay(300);
12798
Ville Syrjälä69769f92014-08-15 01:22:08 +030012799 /*
12800 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12801 * from S3 without preserving (some of?) the other bits.
12802 */
12803 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012804 POSTING_READ(vga_reg);
12805}
12806
Daniel Vetterf8175862012-04-10 15:50:11 +020012807void intel_modeset_init_hw(struct drm_device *dev)
12808{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012809 intel_prepare_ddi(dev);
12810
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012811 if (IS_VALLEYVIEW(dev))
12812 vlv_update_cdclk(dev);
12813
Daniel Vetterf8175862012-04-10 15:50:11 +020012814 intel_init_clock_gating(dev);
12815
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012816 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012817}
12818
Jesse Barnes79e53942008-11-07 14:24:08 -080012819void intel_modeset_init(struct drm_device *dev)
12820{
Jesse Barnes652c3932009-08-17 13:31:43 -070012821 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012822 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012823 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012824 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012825
12826 drm_mode_config_init(dev);
12827
12828 dev->mode_config.min_width = 0;
12829 dev->mode_config.min_height = 0;
12830
Dave Airlie019d96c2011-09-29 16:20:42 +010012831 dev->mode_config.preferred_depth = 24;
12832 dev->mode_config.prefer_shadow = 1;
12833
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012834 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012835
Jesse Barnesb690e962010-07-19 13:53:12 -070012836 intel_init_quirks(dev);
12837
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012838 intel_init_pm(dev);
12839
Ben Widawskye3c74752013-04-05 13:12:39 -070012840 if (INTEL_INFO(dev)->num_pipes == 0)
12841 return;
12842
Jesse Barnese70236a2009-09-21 10:42:27 -070012843 intel_init_display(dev);
12844
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012845 if (IS_GEN2(dev)) {
12846 dev->mode_config.max_width = 2048;
12847 dev->mode_config.max_height = 2048;
12848 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012849 dev->mode_config.max_width = 4096;
12850 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012851 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012852 dev->mode_config.max_width = 8192;
12853 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012854 }
Damien Lespiau068be562014-03-28 14:17:49 +000012855
Ville Syrjälädc41c152014-08-13 11:57:05 +030012856 if (IS_845G(dev) || IS_I865G(dev)) {
12857 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12858 dev->mode_config.cursor_height = 1023;
12859 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012860 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12861 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12862 } else {
12863 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12864 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12865 }
12866
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012867 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012868
Zhao Yakui28c97732009-10-09 11:39:41 +080012869 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012870 INTEL_INFO(dev)->num_pipes,
12871 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012872
Damien Lespiau055e3932014-08-18 13:49:10 +010012873 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012874 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012875 for_each_sprite(pipe, sprite) {
12876 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012877 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012878 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012879 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012880 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012881 }
12882
Jesse Barnesf42bb702013-12-16 16:34:23 -080012883 intel_init_dpio(dev);
12884
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012885 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012886
Ville Syrjälä69769f92014-08-15 01:22:08 +030012887 /* save the BIOS value before clobbering it */
12888 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012889 /* Just disable it once at startup */
12890 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012891 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012892
12893 /* Just in case the BIOS is doing something questionable. */
12894 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012895
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012896 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012897 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012898 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012899
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012900 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012901 if (!crtc->active)
12902 continue;
12903
Jesse Barnes46f297f2014-03-07 08:57:48 -080012904 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012905 * Note that reserving the BIOS fb up front prevents us
12906 * from stuffing other stolen allocations like the ring
12907 * on top. This prevents some ugliness at boot time, and
12908 * can even allow for smooth boot transitions if the BIOS
12909 * fb is large enough for the active pipe configuration.
12910 */
12911 if (dev_priv->display.get_plane_config) {
12912 dev_priv->display.get_plane_config(crtc,
12913 &crtc->plane_config);
12914 /*
12915 * If the fb is shared between multiple heads, we'll
12916 * just get the first one.
12917 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012918 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012919 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012920 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012921}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012922
Daniel Vetter7fad7982012-07-04 17:51:47 +020012923static void intel_enable_pipe_a(struct drm_device *dev)
12924{
12925 struct intel_connector *connector;
12926 struct drm_connector *crt = NULL;
12927 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012928 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012929
12930 /* We can't just switch on the pipe A, we need to set things up with a
12931 * proper mode and output configuration. As a gross hack, enable pipe A
12932 * by enabling the load detect pipe once. */
12933 list_for_each_entry(connector,
12934 &dev->mode_config.connector_list,
12935 base.head) {
12936 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12937 crt = &connector->base;
12938 break;
12939 }
12940 }
12941
12942 if (!crt)
12943 return;
12944
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012945 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12946 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012947}
12948
Daniel Vetterfa555832012-10-10 23:14:00 +020012949static bool
12950intel_check_plane_mapping(struct intel_crtc *crtc)
12951{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012952 struct drm_device *dev = crtc->base.dev;
12953 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012954 u32 reg, val;
12955
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012956 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012957 return true;
12958
12959 reg = DSPCNTR(!crtc->plane);
12960 val = I915_READ(reg);
12961
12962 if ((val & DISPLAY_PLANE_ENABLE) &&
12963 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12964 return false;
12965
12966 return true;
12967}
12968
Daniel Vetter24929352012-07-02 20:28:59 +020012969static void intel_sanitize_crtc(struct intel_crtc *crtc)
12970{
12971 struct drm_device *dev = crtc->base.dev;
12972 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012973 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012974
Daniel Vetter24929352012-07-02 20:28:59 +020012975 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012976 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012977 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12978
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012979 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012980 if (crtc->active) {
12981 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012982 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012983 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012984 drm_vblank_off(dev, crtc->pipe);
12985
Daniel Vetter24929352012-07-02 20:28:59 +020012986 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012987 * disable the crtc (and hence change the state) if it is wrong. Note
12988 * that gen4+ has a fixed plane -> pipe mapping. */
12989 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012990 struct intel_connector *connector;
12991 bool plane;
12992
Daniel Vetter24929352012-07-02 20:28:59 +020012993 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12994 crtc->base.base.id);
12995
12996 /* Pipe has the wrong plane attached and the plane is active.
12997 * Temporarily change the plane mapping and disable everything
12998 * ... */
12999 plane = crtc->plane;
13000 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013001 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013002 dev_priv->display.crtc_disable(&crtc->base);
13003 crtc->plane = plane;
13004
13005 /* ... and break all links. */
13006 list_for_each_entry(connector, &dev->mode_config.connector_list,
13007 base.head) {
13008 if (connector->encoder->base.crtc != &crtc->base)
13009 continue;
13010
Egbert Eich7f1950f2014-04-25 10:56:22 +020013011 connector->base.dpms = DRM_MODE_DPMS_OFF;
13012 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013013 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013014 /* multiple connectors may have the same encoder:
13015 * handle them and break crtc link separately */
13016 list_for_each_entry(connector, &dev->mode_config.connector_list,
13017 base.head)
13018 if (connector->encoder->base.crtc == &crtc->base) {
13019 connector->encoder->base.crtc = NULL;
13020 connector->encoder->connectors_active = false;
13021 }
Daniel Vetter24929352012-07-02 20:28:59 +020013022
13023 WARN_ON(crtc->active);
13024 crtc->base.enabled = false;
13025 }
Daniel Vetter24929352012-07-02 20:28:59 +020013026
Daniel Vetter7fad7982012-07-04 17:51:47 +020013027 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13028 crtc->pipe == PIPE_A && !crtc->active) {
13029 /* BIOS forgot to enable pipe A, this mostly happens after
13030 * resume. Force-enable the pipe to fix this, the update_dpms
13031 * call below we restore the pipe to the right state, but leave
13032 * the required bits on. */
13033 intel_enable_pipe_a(dev);
13034 }
13035
Daniel Vetter24929352012-07-02 20:28:59 +020013036 /* Adjust the state of the output pipe according to whether we
13037 * have active connectors/encoders. */
13038 intel_crtc_update_dpms(&crtc->base);
13039
13040 if (crtc->active != crtc->base.enabled) {
13041 struct intel_encoder *encoder;
13042
13043 /* This can happen either due to bugs in the get_hw_state
13044 * functions or because the pipe is force-enabled due to the
13045 * pipe A quirk. */
13046 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13047 crtc->base.base.id,
13048 crtc->base.enabled ? "enabled" : "disabled",
13049 crtc->active ? "enabled" : "disabled");
13050
13051 crtc->base.enabled = crtc->active;
13052
13053 /* Because we only establish the connector -> encoder ->
13054 * crtc links if something is active, this means the
13055 * crtc is now deactivated. Break the links. connector
13056 * -> encoder links are only establish when things are
13057 * actually up, hence no need to break them. */
13058 WARN_ON(crtc->active);
13059
13060 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13061 WARN_ON(encoder->connectors_active);
13062 encoder->base.crtc = NULL;
13063 }
13064 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013065
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013066 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013067 /*
13068 * We start out with underrun reporting disabled to avoid races.
13069 * For correct bookkeeping mark this on active crtcs.
13070 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013071 * Also on gmch platforms we dont have any hardware bits to
13072 * disable the underrun reporting. Which means we need to start
13073 * out with underrun reporting disabled also on inactive pipes,
13074 * since otherwise we'll complain about the garbage we read when
13075 * e.g. coming up after runtime pm.
13076 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013077 * No protection against concurrent access is required - at
13078 * worst a fifo underrun happens which also sets this to false.
13079 */
13080 crtc->cpu_fifo_underrun_disabled = true;
13081 crtc->pch_fifo_underrun_disabled = true;
13082 }
Daniel Vetter24929352012-07-02 20:28:59 +020013083}
13084
13085static void intel_sanitize_encoder(struct intel_encoder *encoder)
13086{
13087 struct intel_connector *connector;
13088 struct drm_device *dev = encoder->base.dev;
13089
13090 /* We need to check both for a crtc link (meaning that the
13091 * encoder is active and trying to read from a pipe) and the
13092 * pipe itself being active. */
13093 bool has_active_crtc = encoder->base.crtc &&
13094 to_intel_crtc(encoder->base.crtc)->active;
13095
13096 if (encoder->connectors_active && !has_active_crtc) {
13097 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13098 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013099 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013100
13101 /* Connector is active, but has no active pipe. This is
13102 * fallout from our resume register restoring. Disable
13103 * the encoder manually again. */
13104 if (encoder->base.crtc) {
13105 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13106 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013107 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013108 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013109 if (encoder->post_disable)
13110 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013111 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013112 encoder->base.crtc = NULL;
13113 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013114
13115 /* Inconsistent output/port/pipe state happens presumably due to
13116 * a bug in one of the get_hw_state functions. Or someplace else
13117 * in our code, like the register restore mess on resume. Clamp
13118 * things to off as a safer default. */
13119 list_for_each_entry(connector,
13120 &dev->mode_config.connector_list,
13121 base.head) {
13122 if (connector->encoder != encoder)
13123 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013124 connector->base.dpms = DRM_MODE_DPMS_OFF;
13125 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013126 }
13127 }
13128 /* Enabled encoders without active connectors will be fixed in
13129 * the crtc fixup. */
13130}
13131
Imre Deak04098752014-02-18 00:02:16 +020013132void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013133{
13134 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013135 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013136
Imre Deak04098752014-02-18 00:02:16 +020013137 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13138 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13139 i915_disable_vga(dev);
13140 }
13141}
13142
13143void i915_redisable_vga(struct drm_device *dev)
13144{
13145 struct drm_i915_private *dev_priv = dev->dev_private;
13146
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013147 /* This function can be called both from intel_modeset_setup_hw_state or
13148 * at a very early point in our resume sequence, where the power well
13149 * structures are not yet restored. Since this function is at a very
13150 * paranoid "someone might have enabled VGA while we were not looking"
13151 * level, just check if the power well is enabled instead of trying to
13152 * follow the "don't touch the power well if we don't need it" policy
13153 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013154 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013155 return;
13156
Imre Deak04098752014-02-18 00:02:16 +020013157 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013158}
13159
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013160static bool primary_get_hw_state(struct intel_crtc *crtc)
13161{
13162 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13163
13164 if (!crtc->active)
13165 return false;
13166
13167 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13168}
13169
Daniel Vetter30e984d2013-06-05 13:34:17 +020013170static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013171{
13172 struct drm_i915_private *dev_priv = dev->dev_private;
13173 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013174 struct intel_crtc *crtc;
13175 struct intel_encoder *encoder;
13176 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013177 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013178
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013179 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013180 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013181
Daniel Vetter99535992014-04-13 12:00:33 +020013182 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13183
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013184 crtc->active = dev_priv->display.get_pipe_config(crtc,
13185 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013186
13187 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013188 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013189
13190 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13191 crtc->base.base.id,
13192 crtc->active ? "enabled" : "disabled");
13193 }
13194
Daniel Vetter53589012013-06-05 13:34:16 +020013195 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13196 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13197
13198 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13199 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013200 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013201 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13202 pll->active++;
13203 }
13204 pll->refcount = pll->active;
13205
Daniel Vetter35c95372013-07-17 06:55:04 +020013206 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13207 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013208
13209 if (pll->refcount)
13210 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013211 }
13212
Damien Lespiaub2784e12014-08-05 11:29:37 +010013213 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013214 pipe = 0;
13215
13216 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013217 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13218 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013219 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013220 } else {
13221 encoder->base.crtc = NULL;
13222 }
13223
13224 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013225 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013226 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013227 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013228 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013229 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013230 }
13231
13232 list_for_each_entry(connector, &dev->mode_config.connector_list,
13233 base.head) {
13234 if (connector->get_hw_state(connector)) {
13235 connector->base.dpms = DRM_MODE_DPMS_ON;
13236 connector->encoder->connectors_active = true;
13237 connector->base.encoder = &connector->encoder->base;
13238 } else {
13239 connector->base.dpms = DRM_MODE_DPMS_OFF;
13240 connector->base.encoder = NULL;
13241 }
13242 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13243 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013244 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013245 connector->base.encoder ? "enabled" : "disabled");
13246 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013247}
13248
13249/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13250 * and i915 state tracking structures. */
13251void intel_modeset_setup_hw_state(struct drm_device *dev,
13252 bool force_restore)
13253{
13254 struct drm_i915_private *dev_priv = dev->dev_private;
13255 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013256 struct intel_crtc *crtc;
13257 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013258 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013259
13260 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013261
Jesse Barnesbabea612013-06-26 18:57:38 +030013262 /*
13263 * Now that we have the config, copy it to each CRTC struct
13264 * Note that this could go away if we move to using crtc_config
13265 * checking everywhere.
13266 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013267 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013268 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013269 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013270 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13271 crtc->base.base.id);
13272 drm_mode_debug_printmodeline(&crtc->base.mode);
13273 }
13274 }
13275
Daniel Vetter24929352012-07-02 20:28:59 +020013276 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013277 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013278 intel_sanitize_encoder(encoder);
13279 }
13280
Damien Lespiau055e3932014-08-18 13:49:10 +010013281 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013282 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13283 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013284 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013285 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013286
Daniel Vetter35c95372013-07-17 06:55:04 +020013287 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13288 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13289
13290 if (!pll->on || pll->active)
13291 continue;
13292
13293 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13294
13295 pll->disable(dev_priv, pll);
13296 pll->on = false;
13297 }
13298
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013299 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013300 ilk_wm_get_hw_state(dev);
13301
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013302 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013303 i915_redisable_vga(dev);
13304
Daniel Vetterf30da182013-04-11 20:22:50 +020013305 /*
13306 * We need to use raw interfaces for restoring state to avoid
13307 * checking (bogus) intermediate states.
13308 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013309 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013310 struct drm_crtc *crtc =
13311 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013312
13313 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013314 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013315 }
13316 } else {
13317 intel_modeset_update_staged_output_state(dev);
13318 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013319
13320 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013321}
13322
13323void intel_modeset_gem_init(struct drm_device *dev)
13324{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013325 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013326 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013327
Imre Deakae484342014-03-31 15:10:44 +030013328 mutex_lock(&dev->struct_mutex);
13329 intel_init_gt_powersave(dev);
13330 mutex_unlock(&dev->struct_mutex);
13331
Chris Wilson1833b132012-05-09 11:56:28 +010013332 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013333
13334 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013335
13336 /*
13337 * Make sure any fbs we allocated at startup are properly
13338 * pinned & fenced. When we do the allocation it's too early
13339 * for this.
13340 */
13341 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013342 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013343 obj = intel_fb_obj(c->primary->fb);
13344 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013345 continue;
13346
Matt Roper2ff8fde2014-07-08 07:50:07 -070013347 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013348 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13349 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013350 drm_framebuffer_unreference(c->primary->fb);
13351 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013352 }
13353 }
13354 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013355}
13356
Imre Deak4932e2c2014-02-11 17:12:48 +020013357void intel_connector_unregister(struct intel_connector *intel_connector)
13358{
13359 struct drm_connector *connector = &intel_connector->base;
13360
13361 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013362 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013363}
13364
Jesse Barnes79e53942008-11-07 14:24:08 -080013365void intel_modeset_cleanup(struct drm_device *dev)
13366{
Jesse Barnes652c3932009-08-17 13:31:43 -070013367 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013368 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013369
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013370 /*
13371 * Interrupts and polling as the first thing to avoid creating havoc.
13372 * Too much stuff here (turning of rps, connectors, ...) would
13373 * experience fancy races otherwise.
13374 */
13375 drm_irq_uninstall(dev);
Imre Deak1d0d3432014-08-18 14:42:44 +030013376 intel_hpd_cancel_work(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013377 dev_priv->pm._irqs_disabled = true;
13378
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013379 /*
13380 * Due to the hpd irq storm handling the hotplug work can re-arm the
13381 * poll handlers. Hence disable polling after hpd handling is shut down.
13382 */
Keith Packardf87ea762010-10-03 19:36:26 -070013383 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013384
Jesse Barnes652c3932009-08-17 13:31:43 -070013385 mutex_lock(&dev->struct_mutex);
13386
Jesse Barnes723bfd72010-10-07 16:01:13 -070013387 intel_unregister_dsm_handler();
13388
Chris Wilson973d04f2011-07-08 12:22:37 +010013389 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013390
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013391 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013392
Daniel Vetter930ebb42012-06-29 23:32:16 +020013393 ironlake_teardown_rc6(dev);
13394
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013395 mutex_unlock(&dev->struct_mutex);
13396
Chris Wilson1630fe72011-07-08 12:22:42 +010013397 /* flush any delayed tasks or pending work */
13398 flush_scheduled_work();
13399
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013400 /* destroy the backlight and sysfs files before encoders/connectors */
13401 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013402 struct intel_connector *intel_connector;
13403
13404 intel_connector = to_intel_connector(connector);
13405 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013406 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013407
Jesse Barnes79e53942008-11-07 14:24:08 -080013408 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013409
13410 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013411
13412 mutex_lock(&dev->struct_mutex);
13413 intel_cleanup_gt_powersave(dev);
13414 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013415}
13416
Dave Airlie28d52042009-09-21 14:33:58 +100013417/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013418 * Return which encoder is currently attached for connector.
13419 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013420struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013421{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013422 return &intel_attached_encoder(connector)->base;
13423}
Jesse Barnes79e53942008-11-07 14:24:08 -080013424
Chris Wilsondf0e9242010-09-09 16:20:55 +010013425void intel_connector_attach_encoder(struct intel_connector *connector,
13426 struct intel_encoder *encoder)
13427{
13428 connector->encoder = encoder;
13429 drm_mode_connector_attach_encoder(&connector->base,
13430 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013431}
Dave Airlie28d52042009-09-21 14:33:58 +100013432
13433/*
13434 * set vga decode state - true == enable VGA decode
13435 */
13436int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13437{
13438 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013439 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013440 u16 gmch_ctrl;
13441
Chris Wilson75fa0412014-02-07 18:37:02 -020013442 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13443 DRM_ERROR("failed to read control word\n");
13444 return -EIO;
13445 }
13446
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013447 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13448 return 0;
13449
Dave Airlie28d52042009-09-21 14:33:58 +100013450 if (state)
13451 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13452 else
13453 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013454
13455 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13456 DRM_ERROR("failed to write control word\n");
13457 return -EIO;
13458 }
13459
Dave Airlie28d52042009-09-21 14:33:58 +100013460 return 0;
13461}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013462
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013463struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013464
13465 u32 power_well_driver;
13466
Chris Wilson63b66e52013-08-08 15:12:06 +020013467 int num_transcoders;
13468
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013469 struct intel_cursor_error_state {
13470 u32 control;
13471 u32 position;
13472 u32 base;
13473 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013474 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013475
13476 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013477 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013478 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013479 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013480 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013481
13482 struct intel_plane_error_state {
13483 u32 control;
13484 u32 stride;
13485 u32 size;
13486 u32 pos;
13487 u32 addr;
13488 u32 surface;
13489 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013490 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013491
13492 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013493 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013494 enum transcoder cpu_transcoder;
13495
13496 u32 conf;
13497
13498 u32 htotal;
13499 u32 hblank;
13500 u32 hsync;
13501 u32 vtotal;
13502 u32 vblank;
13503 u32 vsync;
13504 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013505};
13506
13507struct intel_display_error_state *
13508intel_display_capture_error_state(struct drm_device *dev)
13509{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013510 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013511 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013512 int transcoders[] = {
13513 TRANSCODER_A,
13514 TRANSCODER_B,
13515 TRANSCODER_C,
13516 TRANSCODER_EDP,
13517 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013518 int i;
13519
Chris Wilson63b66e52013-08-08 15:12:06 +020013520 if (INTEL_INFO(dev)->num_pipes == 0)
13521 return NULL;
13522
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013523 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013524 if (error == NULL)
13525 return NULL;
13526
Imre Deak190be112013-11-25 17:15:31 +020013527 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013528 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13529
Damien Lespiau055e3932014-08-18 13:49:10 +010013530 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013531 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013532 __intel_display_power_is_enabled(dev_priv,
13533 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013534 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013535 continue;
13536
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013537 error->cursor[i].control = I915_READ(CURCNTR(i));
13538 error->cursor[i].position = I915_READ(CURPOS(i));
13539 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013540
13541 error->plane[i].control = I915_READ(DSPCNTR(i));
13542 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013543 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013544 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013545 error->plane[i].pos = I915_READ(DSPPOS(i));
13546 }
Paulo Zanonica291362013-03-06 20:03:14 -030013547 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13548 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013549 if (INTEL_INFO(dev)->gen >= 4) {
13550 error->plane[i].surface = I915_READ(DSPSURF(i));
13551 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13552 }
13553
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013554 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013555
Sonika Jindal3abfce72014-07-21 15:23:43 +053013556 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013557 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013558 }
13559
13560 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13561 if (HAS_DDI(dev_priv->dev))
13562 error->num_transcoders++; /* Account for eDP. */
13563
13564 for (i = 0; i < error->num_transcoders; i++) {
13565 enum transcoder cpu_transcoder = transcoders[i];
13566
Imre Deakddf9c532013-11-27 22:02:02 +020013567 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013568 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013569 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013570 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013571 continue;
13572
Chris Wilson63b66e52013-08-08 15:12:06 +020013573 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13574
13575 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13576 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13577 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13578 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13579 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13580 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13581 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013582 }
13583
13584 return error;
13585}
13586
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013587#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13588
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013589void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013590intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013591 struct drm_device *dev,
13592 struct intel_display_error_state *error)
13593{
Damien Lespiau055e3932014-08-18 13:49:10 +010013594 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013595 int i;
13596
Chris Wilson63b66e52013-08-08 15:12:06 +020013597 if (!error)
13598 return;
13599
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013600 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013601 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013602 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013603 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013604 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013605 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013606 err_printf(m, " Power: %s\n",
13607 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013608 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013609 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013610
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013611 err_printf(m, "Plane [%d]:\n", i);
13612 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13613 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013614 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013615 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13616 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013617 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013618 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013619 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013620 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013621 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13622 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013623 }
13624
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013625 err_printf(m, "Cursor [%d]:\n", i);
13626 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13627 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13628 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013629 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013630
13631 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013632 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013633 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013634 err_printf(m, " Power: %s\n",
13635 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013636 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13637 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13638 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13639 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13640 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13641 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13642 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13643 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013644}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013645
13646void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13647{
13648 struct intel_crtc *crtc;
13649
13650 for_each_intel_crtc(dev, crtc) {
13651 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013652
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013653 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013654
13655 work = crtc->unpin_work;
13656
13657 if (work && work->event &&
13658 work->event->base.file_priv == file) {
13659 kfree(work->event);
13660 work->event = NULL;
13661 }
13662
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013663 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013664 }
13665}