blob: 041fd76a2ded4e5ddc846aa8126da3e8c5dd56ab [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076#define DIV_ROUND_CLOSEST_ULL(ll, d) \
Matt Roper465c1202014-05-29 08:06:54 -070077({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
Chon Ming Leeef9348c2014-04-09 13:28:18 +030078
Daniel Vettercc365132014-06-18 13:59:13 +020079static void intel_increase_pllclock(struct drm_device *dev,
80 enum pipe pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +010081static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080082
Jesse Barnesf1f644d2013-06-27 00:39:25 +030083static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
84 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030085static void ironlake_pch_clock_get(struct intel_crtc *crtc,
86 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030087
Damien Lespiaue7457a92013-08-08 22:28:59 +010088static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
89 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080090static int intel_framebuffer_init(struct drm_device *dev,
91 struct intel_framebuffer *ifb,
92 struct drm_mode_fb_cmd2 *mode_cmd,
93 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020094static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
95static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070097 struct intel_link_m_n *m_n,
98 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020099static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +0200100static void haswell_set_pipeconf(struct drm_crtc *crtc);
101static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +0200102static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +0300103static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100104
Dave Airlie0e32b392014-05-02 14:02:48 +1000105static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
106{
107 if (!connector->mst_port)
108 return connector->encoder;
109 else
110 return &connector->mst_port->mst_encoders[pipe]->base;
111}
112
Jesse Barnes79e53942008-11-07 14:24:08 -0800113typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400114 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_range_t;
116
117typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 int dot_limit;
119 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800120} intel_p2_t;
121
Ma Lingd4906092009-03-18 20:13:27 +0800122typedef struct intel_limit intel_limit_t;
123struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 intel_range_t dot, vco, n, m, m1, m2, p, p1;
125 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800126};
Jesse Barnes79e53942008-11-07 14:24:08 -0800127
Daniel Vetterd2acd212012-10-20 20:57:43 +0200128int
129intel_pch_rawclk(struct drm_device *dev)
130{
131 struct drm_i915_private *dev_priv = dev->dev_private;
132
133 WARN_ON(!HAS_PCH_SPLIT(dev));
134
135 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
136}
137
Chris Wilson021357a2010-09-07 20:54:59 +0100138static inline u32 /* units of 100MHz */
139intel_fdi_link_freq(struct drm_device *dev)
140{
Chris Wilson8b99e682010-10-13 09:59:17 +0100141 if (IS_GEN5(dev)) {
142 struct drm_i915_private *dev_priv = dev->dev_private;
143 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
144 } else
145 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100146}
147
Daniel Vetter5d536e22013-07-06 12:52:06 +0200148static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200150 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200151 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400152 .m = { .min = 96, .max = 140 },
153 .m1 = { .min = 18, .max = 26 },
154 .m2 = { .min = 6, .max = 16 },
155 .p = { .min = 4, .max = 128 },
156 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700157 .p2 = { .dot_limit = 165000,
158 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
Daniel Vetter5d536e22013-07-06 12:52:06 +0200161static const intel_limit_t intel_limits_i8xx_dvo = {
162 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200163 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200164 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200165 .m = { .min = 96, .max = 140 },
166 .m1 = { .min = 18, .max = 26 },
167 .m2 = { .min = 6, .max = 16 },
168 .p = { .min = 4, .max = 128 },
169 .p1 = { .min = 2, .max = 33 },
170 .p2 = { .dot_limit = 165000,
171 .p2_slow = 4, .p2_fast = 4 },
172};
173
Keith Packarde4b36692009-06-05 19:22:17 -0700174static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200176 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200177 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400178 .m = { .min = 96, .max = 140 },
179 .m1 = { .min = 18, .max = 26 },
180 .m2 = { .min = 6, .max = 16 },
181 .p = { .min = 4, .max = 128 },
182 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700183 .p2 = { .dot_limit = 165000,
184 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700185};
Eric Anholt273e27c2011-03-30 13:01:10 -0700186
Keith Packarde4b36692009-06-05 19:22:17 -0700187static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400188 .dot = { .min = 20000, .max = 400000 },
189 .vco = { .min = 1400000, .max = 2800000 },
190 .n = { .min = 1, .max = 6 },
191 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100192 .m1 = { .min = 8, .max = 18 },
193 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400194 .p = { .min = 5, .max = 80 },
195 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700196 .p2 = { .dot_limit = 200000,
197 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700198};
199
200static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400201 .dot = { .min = 20000, .max = 400000 },
202 .vco = { .min = 1400000, .max = 2800000 },
203 .n = { .min = 1, .max = 6 },
204 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100205 .m1 = { .min = 8, .max = 18 },
206 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400207 .p = { .min = 7, .max = 98 },
208 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700209 .p2 = { .dot_limit = 112000,
210 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Eric Anholt273e27c2011-03-30 13:01:10 -0700213
Keith Packarde4b36692009-06-05 19:22:17 -0700214static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700215 .dot = { .min = 25000, .max = 270000 },
216 .vco = { .min = 1750000, .max = 3500000},
217 .n = { .min = 1, .max = 4 },
218 .m = { .min = 104, .max = 138 },
219 .m1 = { .min = 17, .max = 23 },
220 .m2 = { .min = 5, .max = 11 },
221 .p = { .min = 10, .max = 30 },
222 .p1 = { .min = 1, .max = 3},
223 .p2 = { .dot_limit = 270000,
224 .p2_slow = 10,
225 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800226 },
Keith Packarde4b36692009-06-05 19:22:17 -0700227};
228
229static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .dot = { .min = 22000, .max = 400000 },
231 .vco = { .min = 1750000, .max = 3500000},
232 .n = { .min = 1, .max = 4 },
233 .m = { .min = 104, .max = 138 },
234 .m1 = { .min = 16, .max = 23 },
235 .m2 = { .min = 5, .max = 11 },
236 .p = { .min = 5, .max = 80 },
237 .p1 = { .min = 1, .max = 8},
238 .p2 = { .dot_limit = 165000,
239 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700240};
241
242static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .dot = { .min = 20000, .max = 115000 },
244 .vco = { .min = 1750000, .max = 3500000 },
245 .n = { .min = 1, .max = 3 },
246 .m = { .min = 104, .max = 138 },
247 .m1 = { .min = 17, .max = 23 },
248 .m2 = { .min = 5, .max = 11 },
249 .p = { .min = 28, .max = 112 },
250 .p1 = { .min = 2, .max = 8 },
251 .p2 = { .dot_limit = 0,
252 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800253 },
Keith Packarde4b36692009-06-05 19:22:17 -0700254};
255
256static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700257 .dot = { .min = 80000, .max = 224000 },
258 .vco = { .min = 1750000, .max = 3500000 },
259 .n = { .min = 1, .max = 3 },
260 .m = { .min = 104, .max = 138 },
261 .m1 = { .min = 17, .max = 23 },
262 .m2 = { .min = 5, .max = 11 },
263 .p = { .min = 14, .max = 42 },
264 .p1 = { .min = 2, .max = 6 },
265 .p2 = { .dot_limit = 0,
266 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800267 },
Keith Packarde4b36692009-06-05 19:22:17 -0700268};
269
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500270static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .dot = { .min = 20000, .max = 400000},
272 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .n = { .min = 3, .max = 6 },
275 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400277 .m1 = { .min = 0, .max = 0 },
278 .m2 = { .min = 0, .max = 254 },
279 .p = { .min = 5, .max = 80 },
280 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700281 .p2 = { .dot_limit = 200000,
282 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500285static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400286 .dot = { .min = 20000, .max = 400000 },
287 .vco = { .min = 1700000, .max = 3500000 },
288 .n = { .min = 3, .max = 6 },
289 .m = { .min = 2, .max = 256 },
290 .m1 = { .min = 0, .max = 0 },
291 .m2 = { .min = 0, .max = 254 },
292 .p = { .min = 7, .max = 112 },
293 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700294 .p2 = { .dot_limit = 112000,
295 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700296};
297
Eric Anholt273e27c2011-03-30 13:01:10 -0700298/* Ironlake / Sandybridge
299 *
300 * We calculate clock using (register_value + 2) for N/M1/M2, so here
301 * the range value for them is (actual_value - 2).
302 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700304 .dot = { .min = 25000, .max = 350000 },
305 .vco = { .min = 1760000, .max = 3510000 },
306 .n = { .min = 1, .max = 5 },
307 .m = { .min = 79, .max = 127 },
308 .m1 = { .min = 12, .max = 22 },
309 .m2 = { .min = 5, .max = 9 },
310 .p = { .min = 5, .max = 80 },
311 .p1 = { .min = 1, .max = 8 },
312 .p2 = { .dot_limit = 225000,
313 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700314};
315
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 3 },
320 .m = { .min = 79, .max = 118 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2, .max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327};
328
329static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700330 .dot = { .min = 25000, .max = 350000 },
331 .vco = { .min = 1760000, .max = 3510000 },
332 .n = { .min = 1, .max = 3 },
333 .m = { .min = 79, .max = 127 },
334 .m1 = { .min = 12, .max = 22 },
335 .m2 = { .min = 5, .max = 9 },
336 .p = { .min = 14, .max = 56 },
337 .p1 = { .min = 2, .max = 8 },
338 .p2 = { .dot_limit = 225000,
339 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340};
341
Eric Anholt273e27c2011-03-30 13:01:10 -0700342/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800343static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .dot = { .min = 25000, .max = 350000 },
345 .vco = { .min = 1760000, .max = 3510000 },
346 .n = { .min = 1, .max = 2 },
347 .m = { .min = 79, .max = 126 },
348 .m1 = { .min = 12, .max = 22 },
349 .m2 = { .min = 5, .max = 9 },
350 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400351 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .p2 = { .dot_limit = 225000,
353 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354};
355
356static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700357 .dot = { .min = 25000, .max = 350000 },
358 .vco = { .min = 1760000, .max = 3510000 },
359 .n = { .min = 1, .max = 3 },
360 .m = { .min = 79, .max = 126 },
361 .m1 = { .min = 12, .max = 22 },
362 .m2 = { .min = 5, .max = 9 },
363 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700365 .p2 = { .dot_limit = 225000,
366 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800367};
368
Ville Syrjälädc730512013-09-24 21:26:30 +0300369static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300370 /*
371 * These are the data rate limits (measured in fast clocks)
372 * since those are the strictest limits we have. The fast
373 * clock and actual rate limits are more relaxed, so checking
374 * them would make no difference.
375 */
376 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200377 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700378 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .m1 = { .min = 2, .max = 3 },
380 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300381 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300382 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700383};
384
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300385static const intel_limit_t intel_limits_chv = {
386 /*
387 * These are the data rate limits (measured in fast clocks)
388 * since those are the strictest limits we have. The fast
389 * clock and actual rate limits are more relaxed, so checking
390 * them would make no difference.
391 */
392 .dot = { .min = 25000 * 5, .max = 540000 * 5},
393 .vco = { .min = 4860000, .max = 6700000 },
394 .n = { .min = 1, .max = 1 },
395 .m1 = { .min = 2, .max = 2 },
396 .m2 = { .min = 24 << 22, .max = 175 << 22 },
397 .p1 = { .min = 2, .max = 4 },
398 .p2 = { .p2_slow = 1, .p2_fast = 14 },
399};
400
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300401static void vlv_clock(int refclk, intel_clock_t *clock)
402{
403 clock->m = clock->m1 * clock->m2;
404 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200405 if (WARN_ON(clock->n == 0 || clock->p == 0))
406 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300407 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
408 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300409}
410
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300411/**
412 * Returns whether any output on the specified pipe is of the specified type
413 */
414static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
415{
416 struct drm_device *dev = crtc->dev;
417 struct intel_encoder *encoder;
418
419 for_each_encoder_on_crtc(dev, crtc, encoder)
420 if (encoder->type == type)
421 return true;
422
423 return false;
424}
425
Chris Wilson1b894b52010-12-14 20:04:54 +0000426static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
427 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800428{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800429 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800430 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800431
432 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100433 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_dual_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_dual_lvds;
438 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000439 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_single_lvds_100m;
441 else
442 limit = &intel_limits_ironlake_single_lvds;
443 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200444 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800445 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800446
447 return limit;
448}
449
Ma Ling044c7c42009-03-18 20:13:23 +0800450static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
451{
452 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 const intel_limit_t *limit;
454
455 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100456 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
461 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700462 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800463 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700464 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800465 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700466 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800467
468 return limit;
469}
470
Chris Wilson1b894b52010-12-14 20:04:54 +0000471static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800472{
473 struct drm_device *dev = crtc->dev;
474 const intel_limit_t *limit;
475
Eric Anholtbad720f2009-10-22 16:11:14 -0700476 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000477 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800478 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800479 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800481 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500482 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800483 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500484 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300485 } else if (IS_CHERRYVIEW(dev)) {
486 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700487 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300488 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100489 } else if (!IS_GEN2(dev)) {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
491 limit = &intel_limits_i9xx_lvds;
492 else
493 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800494 } else {
495 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700496 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200497 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700498 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200499 else
500 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 }
502 return limit;
503}
504
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500505/* m1 is reserved as 0 in Pineview, n is a ring counter */
506static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800507{
Shaohua Li21778322009-02-23 15:19:16 +0800508 clock->m = clock->m2 + 2;
509 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200510 if (WARN_ON(clock->n == 0 || clock->p == 0))
511 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300512 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
513 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800514}
515
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200516static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
517{
518 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
519}
520
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200521static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800522{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200523 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300531static void chv_clock(int refclk, intel_clock_t *clock)
532{
533 clock->m = clock->m1 * clock->m2;
534 clock->p = clock->p1 * clock->p2;
535 if (WARN_ON(clock->n == 0 || clock->p == 0))
536 return;
537 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
538 clock->n << 22);
539 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
540}
541
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800542#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800543/**
544 * Returns whether the given set of divisors are valid for a given refclk with
545 * the given connectors.
546 */
547
Chris Wilson1b894b52010-12-14 20:04:54 +0000548static bool intel_PLL_is_valid(struct drm_device *dev,
549 const intel_limit_t *limit,
550 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800551{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300552 if (clock->n < limit->n.min || limit->n.max < clock->n)
553 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400555 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400557 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400559 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300560
561 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
562 if (clock->m1 <= clock->m2)
563 INTELPllInvalid("m1 <= m2\n");
564
565 if (!IS_VALLEYVIEW(dev)) {
566 if (clock->p < limit->p.min || limit->p.max < clock->p)
567 INTELPllInvalid("p out of range\n");
568 if (clock->m < limit->m.min || limit->m.max < clock->m)
569 INTELPllInvalid("m out of range\n");
570 }
571
Jesse Barnes79e53942008-11-07 14:24:08 -0800572 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
575 * connector, etc., rather than just a single range.
576 */
577 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 return true;
581}
582
Ma Lingd4906092009-03-18 20:13:27 +0800583static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200584i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800585 int target, int refclk, intel_clock_t *match_clock,
586 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800587{
588 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 int err = target;
591
Daniel Vettera210b022012-11-26 17:22:08 +0100592 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100594 * For LVDS just rely on its current settings for dual-channel.
595 * We haven't figured out how to reliably set up different
596 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800597 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100598 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800599 clock.p2 = limit->p2.p2_fast;
600 else
601 clock.p2 = limit->p2.p2_slow;
602 } else {
603 if (target < limit->p2.dot_limit)
604 clock.p2 = limit->p2.p2_slow;
605 else
606 clock.p2 = limit->p2.p2_fast;
607 }
608
Akshay Joshi0206e352011-08-16 15:34:10 -0400609 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800610
Zhao Yakui42158662009-11-20 11:24:18 +0800611 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
612 clock.m1++) {
613 for (clock.m2 = limit->m2.min;
614 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200615 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800616 break;
617 for (clock.n = limit->n.min;
618 clock.n <= limit->n.max; clock.n++) {
619 for (clock.p1 = limit->p1.min;
620 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 int this_err;
622
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200623 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800626 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800627 if (match_clock &&
628 clock.p != match_clock->p)
629 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800630
631 this_err = abs(clock.dot - target);
632 if (this_err < err) {
633 *best_clock = clock;
634 err = this_err;
635 }
636 }
637 }
638 }
639 }
640
641 return (err != target);
642}
643
Ma Lingd4906092009-03-18 20:13:27 +0800644static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200645pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
646 int target, int refclk, intel_clock_t *match_clock,
647 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648{
649 struct drm_device *dev = crtc->dev;
650 intel_clock_t clock;
651 int err = target;
652
653 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
654 /*
655 * For LVDS just rely on its current settings for dual-channel.
656 * We haven't figured out how to reliably set up different
657 * single/dual channel state, if we even can.
658 */
659 if (intel_is_dual_link_lvds(dev))
660 clock.p2 = limit->p2.p2_fast;
661 else
662 clock.p2 = limit->p2.p2_slow;
663 } else {
664 if (target < limit->p2.dot_limit)
665 clock.p2 = limit->p2.p2_slow;
666 else
667 clock.p2 = limit->p2.p2_fast;
668 }
669
670 memset(best_clock, 0, sizeof(*best_clock));
671
672 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
673 clock.m1++) {
674 for (clock.m2 = limit->m2.min;
675 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200676 for (clock.n = limit->n.min;
677 clock.n <= limit->n.max; clock.n++) {
678 for (clock.p1 = limit->p1.min;
679 clock.p1 <= limit->p1.max; clock.p1++) {
680 int this_err;
681
682 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 if (!intel_PLL_is_valid(dev, limit,
684 &clock))
685 continue;
686 if (match_clock &&
687 clock.p != match_clock->p)
688 continue;
689
690 this_err = abs(clock.dot - target);
691 if (this_err < err) {
692 *best_clock = clock;
693 err = this_err;
694 }
695 }
696 }
697 }
698 }
699
700 return (err != target);
701}
702
Ma Lingd4906092009-03-18 20:13:27 +0800703static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200704g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
705 int target, int refclk, intel_clock_t *match_clock,
706 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800707{
708 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800709 intel_clock_t clock;
710 int max_n;
711 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400712 /* approximately equals target * 0.00585 */
713 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800714 found = false;
715
716 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100717 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800718 clock.p2 = limit->p2.p2_fast;
719 else
720 clock.p2 = limit->p2.p2_slow;
721 } else {
722 if (target < limit->p2.dot_limit)
723 clock.p2 = limit->p2.p2_slow;
724 else
725 clock.p2 = limit->p2.p2_fast;
726 }
727
728 memset(best_clock, 0, sizeof(*best_clock));
729 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200730 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800731 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200732 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800733 for (clock.m1 = limit->m1.max;
734 clock.m1 >= limit->m1.min; clock.m1--) {
735 for (clock.m2 = limit->m2.max;
736 clock.m2 >= limit->m2.min; clock.m2--) {
737 for (clock.p1 = limit->p1.max;
738 clock.p1 >= limit->p1.min; clock.p1--) {
739 int this_err;
740
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200741 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000742 if (!intel_PLL_is_valid(dev, limit,
743 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800744 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000745
746 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800747 if (this_err < err_most) {
748 *best_clock = clock;
749 err_most = this_err;
750 max_n = clock.n;
751 found = true;
752 }
753 }
754 }
755 }
756 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800757 return found;
758}
Ma Lingd4906092009-03-18 20:13:27 +0800759
Zhenyu Wang2c072452009-06-05 15:38:42 +0800760static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200761vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
762 int target, int refclk, intel_clock_t *match_clock,
763 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700764{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300765 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300766 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300767 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300768 /* min update 19.2 MHz */
769 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300770 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700771
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300772 target *= 5; /* fast clock */
773
774 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700775
776 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300777 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300778 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300779 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300780 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700782 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300783 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300784 unsigned int ppm, diff;
785
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300786 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
787 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300789 vlv_clock(refclk, &clock);
790
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300791 if (!intel_PLL_is_valid(dev, limit,
792 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300793 continue;
794
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 diff = abs(clock.dot - target);
796 ppm = div_u64(1000000ULL * diff, target);
797
798 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300799 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300800 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300801 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300802 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300803
Ville Syrjäläc6861222013-09-24 21:26:21 +0300804 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300805 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300806 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300807 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700808 }
809 }
810 }
811 }
812 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300814 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700815}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300817static bool
818chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
819 int target, int refclk, intel_clock_t *match_clock,
820 intel_clock_t *best_clock)
821{
822 struct drm_device *dev = crtc->dev;
823 intel_clock_t clock;
824 uint64_t m2;
825 int found = false;
826
827 memset(best_clock, 0, sizeof(*best_clock));
828
829 /*
830 * Based on hardware doc, the n always set to 1, and m1 always
831 * set to 2. If requires to support 200Mhz refclk, we need to
832 * revisit this because n may not 1 anymore.
833 */
834 clock.n = 1, clock.m1 = 2;
835 target *= 5; /* fast clock */
836
837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
838 for (clock.p2 = limit->p2.p2_fast;
839 clock.p2 >= limit->p2.p2_slow;
840 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
841
842 clock.p = clock.p1 * clock.p2;
843
844 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
845 clock.n) << 22, refclk * clock.m1);
846
847 if (m2 > INT_MAX/clock.m1)
848 continue;
849
850 clock.m2 = m2;
851
852 chv_clock(refclk, &clock);
853
854 if (!intel_PLL_is_valid(dev, limit, &clock))
855 continue;
856
857 /* based on hardware requirement, prefer bigger p
858 */
859 if (clock.p > best_clock->p) {
860 *best_clock = clock;
861 found = true;
862 }
863 }
864 }
865
866 return found;
867}
868
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300869bool intel_crtc_active(struct drm_crtc *crtc)
870{
871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
872
873 /* Be paranoid as we can arrive here with only partial
874 * state retrieved from the hardware during setup.
875 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100876 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300877 * as Haswell has gained clock readout/fastboot support.
878 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000879 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300880 * properly reconstruct framebuffers.
881 */
Matt Roperf4510a22014-04-01 15:22:40 -0700882 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100883 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884}
885
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200886enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
887 enum pipe pipe)
888{
889 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
890 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
891
Daniel Vetter3b117c82013-04-17 20:15:07 +0200892 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200893}
894
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200895static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300896{
897 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200898 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300899
900 frame = I915_READ(frame_reg);
901
902 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700903 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300904}
905
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700906/**
907 * intel_wait_for_vblank - wait for vblank on a given pipe
908 * @dev: drm device
909 * @pipe: pipe to wait for
910 *
911 * Wait for vblank to occur on a given pipe. Needed for various bits of
912 * mode setting code.
913 */
914void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800915{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700916 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800917 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700918
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200919 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
920 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300921 return;
922 }
923
Chris Wilson300387c2010-09-05 20:25:43 +0100924 /* Clear existing vblank status. Note this will clear any other
925 * sticky status fields as well.
926 *
927 * This races with i915_driver_irq_handler() with the result
928 * that either function could miss a vblank event. Here it is not
929 * fatal, as we will either wait upon the next vblank interrupt or
930 * timeout. Generally speaking intel_wait_for_vblank() is only
931 * called during modeset at which time the GPU should be idle and
932 * should *not* be performing page flips and thus not waiting on
933 * vblanks...
934 * Currently, the result of us stealing a vblank from the irq
935 * handler is that a single frame will be skipped during swapbuffers.
936 */
937 I915_WRITE(pipestat_reg,
938 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
939
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100941 if (wait_for(I915_READ(pipestat_reg) &
942 PIPE_VBLANK_INTERRUPT_STATUS,
943 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 DRM_DEBUG_KMS("vblank wait timed out\n");
945}
946
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
948{
949 struct drm_i915_private *dev_priv = dev->dev_private;
950 u32 reg = PIPEDSL(pipe);
951 u32 line1, line2;
952 u32 line_mask;
953
954 if (IS_GEN2(dev))
955 line_mask = DSL_LINEMASK_GEN2;
956 else
957 line_mask = DSL_LINEMASK_GEN3;
958
959 line1 = I915_READ(reg) & line_mask;
960 mdelay(5);
961 line2 = I915_READ(reg) & line_mask;
962
963 return line1 == line2;
964}
965
Keith Packardab7ad7f2010-10-03 00:33:06 -0700966/*
967 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700968 * @dev: drm device
969 * @pipe: pipe to wait for
970 *
971 * After disabling a pipe, we can't wait for vblank in the usual way,
972 * spinning on the vblank interrupt status bit, since we won't actually
973 * see an interrupt when the pipe is disabled.
974 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700975 * On Gen4 and above:
976 * wait for the pipe register state bit to turn off
977 *
978 * Otherwise:
979 * wait for the display line value to settle (it usually
980 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100981 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700982 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100983void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984{
985 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200986 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
987 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700988
Keith Packardab7ad7f2010-10-03 00:33:06 -0700989 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200990 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991
Keith Packardab7ad7f2010-10-03 00:33:06 -0700992 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100993 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
994 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200995 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700997 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300998 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200999 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001000 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001001}
1002
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001003/*
1004 * ibx_digital_port_connected - is the specified port connected?
1005 * @dev_priv: i915 private structure
1006 * @port: the port to test
1007 *
1008 * Returns true if @port is connected, false otherwise.
1009 */
1010bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1011 struct intel_digital_port *port)
1012{
1013 u32 bit;
1014
Damien Lespiauc36346e2012-12-13 16:09:03 +00001015 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001016 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001017 case PORT_B:
1018 bit = SDE_PORTB_HOTPLUG;
1019 break;
1020 case PORT_C:
1021 bit = SDE_PORTC_HOTPLUG;
1022 break;
1023 case PORT_D:
1024 bit = SDE_PORTD_HOTPLUG;
1025 break;
1026 default:
1027 return true;
1028 }
1029 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001030 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001031 case PORT_B:
1032 bit = SDE_PORTB_HOTPLUG_CPT;
1033 break;
1034 case PORT_C:
1035 bit = SDE_PORTC_HOTPLUG_CPT;
1036 break;
1037 case PORT_D:
1038 bit = SDE_PORTD_HOTPLUG_CPT;
1039 break;
1040 default:
1041 return true;
1042 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001043 }
1044
1045 return I915_READ(SDEISR) & bit;
1046}
1047
Jesse Barnesb24e7172011-01-04 15:09:30 -08001048static const char *state_string(bool enabled)
1049{
1050 return enabled ? "on" : "off";
1051}
1052
1053/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001054void assert_pll(struct drm_i915_private *dev_priv,
1055 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001056{
1057 int reg;
1058 u32 val;
1059 bool cur_state;
1060
1061 reg = DPLL(pipe);
1062 val = I915_READ(reg);
1063 cur_state = !!(val & DPLL_VCO_ENABLE);
1064 WARN(cur_state != state,
1065 "PLL state assertion failure (expected %s, current %s)\n",
1066 state_string(state), state_string(cur_state));
1067}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001068
Jani Nikula23538ef2013-08-27 15:12:22 +03001069/* XXX: the dsi pll is shared between MIPI DSI ports */
1070static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1071{
1072 u32 val;
1073 bool cur_state;
1074
1075 mutex_lock(&dev_priv->dpio_lock);
1076 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1077 mutex_unlock(&dev_priv->dpio_lock);
1078
1079 cur_state = val & DSI_PLL_VCO_EN;
1080 WARN(cur_state != state,
1081 "DSI PLL state assertion failure (expected %s, current %s)\n",
1082 state_string(state), state_string(cur_state));
1083}
1084#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1085#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1086
Daniel Vetter55607e82013-06-16 21:42:39 +02001087struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001088intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001089{
Daniel Vettere2b78262013-06-07 23:10:03 +02001090 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1091
Daniel Vettera43f6e02013-06-07 23:10:32 +02001092 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001093 return NULL;
1094
Daniel Vettera43f6e02013-06-07 23:10:32 +02001095 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001096}
1097
Jesse Barnesb24e7172011-01-04 15:09:30 -08001098/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001099void assert_shared_dpll(struct drm_i915_private *dev_priv,
1100 struct intel_shared_dpll *pll,
1101 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001102{
Jesse Barnes040484a2011-01-03 12:14:26 -08001103 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001104 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001105
Chris Wilson92b27b02012-05-20 18:10:50 +01001106 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001107 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001108 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001109
Daniel Vetter53589012013-06-05 13:34:16 +02001110 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001111 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001112 "%s assertion failure (expected %s, current %s)\n",
1113 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001114}
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
1116static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1117 enum pipe pipe, bool state)
1118{
1119 int reg;
1120 u32 val;
1121 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001122 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1123 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001124
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001125 if (HAS_DDI(dev_priv->dev)) {
1126 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001128 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001129 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 } else {
1131 reg = FDI_TX_CTL(pipe);
1132 val = I915_READ(reg);
1133 cur_state = !!(val & FDI_TX_ENABLE);
1134 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001135 WARN(cur_state != state,
1136 "FDI TX state assertion failure (expected %s, current %s)\n",
1137 state_string(state), state_string(cur_state));
1138}
1139#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1140#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1141
1142static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1143 enum pipe pipe, bool state)
1144{
1145 int reg;
1146 u32 val;
1147 bool cur_state;
1148
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001149 reg = FDI_RX_CTL(pipe);
1150 val = I915_READ(reg);
1151 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001152 WARN(cur_state != state,
1153 "FDI RX state assertion failure (expected %s, current %s)\n",
1154 state_string(state), state_string(cur_state));
1155}
1156#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1157#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1158
1159static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1160 enum pipe pipe)
1161{
1162 int reg;
1163 u32 val;
1164
1165 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001166 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001167 return;
1168
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001169 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001170 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001171 return;
1172
Jesse Barnes040484a2011-01-03 12:14:26 -08001173 reg = FDI_TX_CTL(pipe);
1174 val = I915_READ(reg);
1175 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1176}
1177
Daniel Vetter55607e82013-06-16 21:42:39 +02001178void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001180{
1181 int reg;
1182 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001184
1185 reg = FDI_RX_CTL(pipe);
1186 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001187 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1188 WARN(cur_state != state,
1189 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1190 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001191}
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1194 enum pipe pipe)
1195{
1196 int pp_reg, lvds_reg;
1197 u32 val;
1198 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001199 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001200
1201 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1202 pp_reg = PCH_PP_CONTROL;
1203 lvds_reg = PCH_LVDS;
1204 } else {
1205 pp_reg = PP_CONTROL;
1206 lvds_reg = LVDS;
1207 }
1208
1209 val = I915_READ(pp_reg);
1210 if (!(val & PANEL_POWER_ON) ||
1211 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1212 locked = false;
1213
1214 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1215 panel_pipe = PIPE_B;
1216
1217 WARN(panel_pipe == pipe && locked,
1218 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001220}
1221
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001222static void assert_cursor(struct drm_i915_private *dev_priv,
1223 enum pipe pipe, bool state)
1224{
1225 struct drm_device *dev = dev_priv->dev;
1226 bool cur_state;
1227
Paulo Zanonid9d82082014-02-27 16:30:56 -03001228 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001229 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001230 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001231 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001232
1233 WARN(cur_state != state,
1234 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1235 pipe_name(pipe), state_string(state), state_string(cur_state));
1236}
1237#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1238#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1239
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001240void assert_pipe(struct drm_i915_private *dev_priv,
1241 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242{
1243 int reg;
1244 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001245 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001246 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1247 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001248
Daniel Vetter8e636782012-01-22 01:36:48 +01001249 /* if we need the pipe A quirk it must be always on */
1250 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1251 state = true;
1252
Imre Deakda7e29b2014-02-18 00:02:02 +02001253 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001254 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001255 cur_state = false;
1256 } else {
1257 reg = PIPECONF(cpu_transcoder);
1258 val = I915_READ(reg);
1259 cur_state = !!(val & PIPECONF_ENABLE);
1260 }
1261
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001262 WARN(cur_state != state,
1263 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001264 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265}
1266
Chris Wilson931872f2012-01-16 23:01:13 +00001267static void assert_plane(struct drm_i915_private *dev_priv,
1268 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269{
1270 int reg;
1271 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001272 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273
1274 reg = DSPCNTR(plane);
1275 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001276 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1277 WARN(cur_state != state,
1278 "plane %c assertion failure (expected %s, current %s)\n",
1279 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280}
1281
Chris Wilson931872f2012-01-16 23:01:13 +00001282#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1283#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1284
Jesse Barnesb24e7172011-01-04 15:09:30 -08001285static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1286 enum pipe pipe)
1287{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001288 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 int reg, i;
1290 u32 val;
1291 int cur_pipe;
1292
Ville Syrjälä653e1022013-06-04 13:49:05 +03001293 /* Primary planes are fixed to pipes on gen4+ */
1294 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001295 reg = DSPCNTR(pipe);
1296 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001297 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001298 "plane %c assertion failure, should be disabled but not\n",
1299 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001300 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001301 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001302
Jesse Barnesb24e7172011-01-04 15:09:30 -08001303 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001304 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001305 reg = DSPCNTR(i);
1306 val = I915_READ(reg);
1307 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1308 DISPPLANE_SEL_PIPE_SHIFT;
1309 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001310 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1311 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001312 }
1313}
1314
Jesse Barnes19332d72013-03-28 09:55:38 -07001315static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1316 enum pipe pipe)
1317{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001318 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001319 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001320 u32 val;
1321
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001322 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001323 for_each_sprite(pipe, sprite) {
1324 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001325 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001326 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001327 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001328 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001329 }
1330 } else if (INTEL_INFO(dev)->gen >= 7) {
1331 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001332 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001333 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001334 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001335 plane_name(pipe), pipe_name(pipe));
1336 } else if (INTEL_INFO(dev)->gen >= 5) {
1337 reg = DVSCNTR(pipe);
1338 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001339 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001340 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1341 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001342 }
1343}
1344
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001345static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001346{
1347 u32 val;
1348 bool enabled;
1349
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001350 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001351
Jesse Barnes92f25842011-01-04 15:09:34 -08001352 val = I915_READ(PCH_DREF_CONTROL);
1353 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1354 DREF_SUPERSPREAD_SOURCE_MASK));
1355 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1356}
1357
Daniel Vetterab9412b2013-05-03 11:49:46 +02001358static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1359 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001360{
1361 int reg;
1362 u32 val;
1363 bool enabled;
1364
Daniel Vetterab9412b2013-05-03 11:49:46 +02001365 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001366 val = I915_READ(reg);
1367 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001368 WARN(enabled,
1369 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1370 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001371}
1372
Keith Packard4e634382011-08-06 10:39:45 -07001373static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1374 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001375{
1376 if ((val & DP_PORT_EN) == 0)
1377 return false;
1378
1379 if (HAS_PCH_CPT(dev_priv->dev)) {
1380 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1381 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1382 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1383 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001384 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1385 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1386 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001387 } else {
1388 if ((val & DP_PIPE_MASK) != (pipe << 30))
1389 return false;
1390 }
1391 return true;
1392}
1393
Keith Packard1519b992011-08-06 10:35:34 -07001394static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1395 enum pipe pipe, u32 val)
1396{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399
1400 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001401 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001402 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001403 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1404 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1405 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001406 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001407 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001408 return false;
1409 }
1410 return true;
1411}
1412
1413static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, u32 val)
1415{
1416 if ((val & LVDS_PORT_EN) == 0)
1417 return false;
1418
1419 if (HAS_PCH_CPT(dev_priv->dev)) {
1420 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1421 return false;
1422 } else {
1423 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1424 return false;
1425 }
1426 return true;
1427}
1428
1429static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1430 enum pipe pipe, u32 val)
1431{
1432 if ((val & ADPA_DAC_ENABLE) == 0)
1433 return false;
1434 if (HAS_PCH_CPT(dev_priv->dev)) {
1435 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1436 return false;
1437 } else {
1438 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1439 return false;
1440 }
1441 return true;
1442}
1443
Jesse Barnes291906f2011-02-02 12:28:03 -08001444static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001445 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001446{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001447 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001448 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001449 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001450 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001451
Daniel Vetter75c5da22012-09-10 21:58:29 +02001452 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1453 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001455}
1456
1457static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1458 enum pipe pipe, int reg)
1459{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001460 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001461 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001462 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001463 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001464
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001465 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001466 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001467 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001468}
1469
1470static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1471 enum pipe pipe)
1472{
1473 int reg;
1474 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
Keith Packardf0575e92011-07-25 22:12:43 -07001476 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1477 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1478 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001479
1480 reg = PCH_ADPA;
1481 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001482 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001483 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001484 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001485
1486 reg = PCH_LVDS;
1487 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001488 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001489 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001490 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001491
Paulo Zanonie2debe92013-02-18 19:00:27 -03001492 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1493 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1494 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001495}
1496
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001497static void intel_init_dpio(struct drm_device *dev)
1498{
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500
1501 if (!IS_VALLEYVIEW(dev))
1502 return;
1503
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001504 /*
1505 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1506 * CHV x1 PHY (DP/HDMI D)
1507 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1508 */
1509 if (IS_CHERRYVIEW(dev)) {
1510 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1511 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1512 } else {
1513 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1514 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001515}
1516
Daniel Vetter426115c2013-07-11 22:13:42 +02001517static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001518{
Daniel Vetter426115c2013-07-11 22:13:42 +02001519 struct drm_device *dev = crtc->base.dev;
1520 struct drm_i915_private *dev_priv = dev->dev_private;
1521 int reg = DPLL(crtc->pipe);
1522 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001525
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001526 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001527 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1528
1529 /* PLL is protected by panel, make sure we can write it */
1530 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001531 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 I915_WRITE(reg, dpll);
1534 POSTING_READ(reg);
1535 udelay(150);
1536
1537 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1538 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1539
1540 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1541 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001542
1543 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001544 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001545 POSTING_READ(reg);
1546 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001547 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001548 POSTING_READ(reg);
1549 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001550 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 POSTING_READ(reg);
1552 udelay(150); /* wait for warmup */
1553}
1554
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001555static void chv_enable_pll(struct intel_crtc *crtc)
1556{
1557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int pipe = crtc->pipe;
1560 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001561 u32 tmp;
1562
1563 assert_pipe_disabled(dev_priv, crtc->pipe);
1564
1565 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1566
1567 mutex_lock(&dev_priv->dpio_lock);
1568
1569 /* Enable back the 10bit clock to display controller */
1570 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1571 tmp |= DPIO_DCLKP_EN;
1572 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1573
1574 /*
1575 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1576 */
1577 udelay(1);
1578
1579 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581
1582 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001583 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001584 DRM_ERROR("PLL %d failed to lock\n", pipe);
1585
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001586 /* not sure when this should be written */
1587 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1588 POSTING_READ(DPLL_MD(pipe));
1589
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001590 mutex_unlock(&dev_priv->dpio_lock);
1591}
1592
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001593static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001594{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001595 struct drm_device *dev = crtc->base.dev;
1596 struct drm_i915_private *dev_priv = dev->dev_private;
1597 int reg = DPLL(crtc->pipe);
1598 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001599
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001600 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001601
1602 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001603 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001604
1605 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001606 if (IS_MOBILE(dev) && !IS_I830(dev))
1607 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 I915_WRITE(reg, dpll);
1610
1611 /* Wait for the clocks to stabilize. */
1612 POSTING_READ(reg);
1613 udelay(150);
1614
1615 if (INTEL_INFO(dev)->gen >= 4) {
1616 I915_WRITE(DPLL_MD(crtc->pipe),
1617 crtc->config.dpll_hw_state.dpll_md);
1618 } else {
1619 /* The pixel multiplier can only be updated once the
1620 * DPLL is enabled and the clocks are stable.
1621 *
1622 * So write it again.
1623 */
1624 I915_WRITE(reg, dpll);
1625 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001626
1627 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001628 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001629 POSTING_READ(reg);
1630 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001631 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001632 POSTING_READ(reg);
1633 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001634 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001635 POSTING_READ(reg);
1636 udelay(150); /* wait for warmup */
1637}
1638
1639/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001640 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641 * @dev_priv: i915 private structure
1642 * @pipe: pipe PLL to disable
1643 *
1644 * Disable the PLL for @pipe, making sure the pipe is off first.
1645 *
1646 * Note! This is for pre-ILK only.
1647 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001648static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 /* Don't disable pipe A or pipe A PLLs if needed */
1651 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1652 return;
1653
1654 /* Make sure the pipe isn't still relying on us */
1655 assert_pipe_disabled(dev_priv, pipe);
1656
Daniel Vetter50b44a42013-06-05 13:34:33 +02001657 I915_WRITE(DPLL(pipe), 0);
1658 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659}
1660
Jesse Barnesf6071162013-10-01 10:41:38 -07001661static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1662{
1663 u32 val = 0;
1664
1665 /* Make sure the pipe isn't still relying on us */
1666 assert_pipe_disabled(dev_priv, pipe);
1667
Imre Deake5cbfbf2014-01-09 17:08:16 +02001668 /*
1669 * Leave integrated clock source and reference clock enabled for pipe B.
1670 * The latter is needed for VGA hotplug / manual detection.
1671 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001672 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001673 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001674 I915_WRITE(DPLL(pipe), val);
1675 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001676
1677}
1678
1679static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1680{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001681 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001682 u32 val;
1683
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001686
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001687 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001688 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001689 if (pipe != PIPE_A)
1690 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1691 I915_WRITE(DPLL(pipe), val);
1692 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001693
1694 mutex_lock(&dev_priv->dpio_lock);
1695
1696 /* Disable 10bit clock to display controller */
1697 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1698 val &= ~DPIO_DCLKP_EN;
1699 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1700
Ville Syrjälä61407f62014-05-27 16:32:55 +03001701 /* disable left/right clock distribution */
1702 if (pipe != PIPE_B) {
1703 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1704 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1705 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1706 } else {
1707 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1708 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1709 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1710 }
1711
Ville Syrjäläd7520482014-04-09 13:28:59 +03001712 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001713}
1714
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1716 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717{
1718 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001719 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001720
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001721 switch (dport->port) {
1722 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001723 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001724 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001725 break;
1726 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 dpll_reg = DPLL(0);
1729 break;
1730 case PORT_D:
1731 port_mask = DPLL_PORTD_READY_MASK;
1732 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 break;
1734 default:
1735 BUG();
1736 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001737
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001738 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001739 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001740 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001741}
1742
Daniel Vetterb14b1052014-04-24 23:55:13 +02001743static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1744{
1745 struct drm_device *dev = crtc->base.dev;
1746 struct drm_i915_private *dev_priv = dev->dev_private;
1747 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1748
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001749 if (WARN_ON(pll == NULL))
1750 return;
1751
Daniel Vetterb14b1052014-04-24 23:55:13 +02001752 WARN_ON(!pll->refcount);
1753 if (pll->active == 0) {
1754 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1755 WARN_ON(pll->on);
1756 assert_shared_dpll_disabled(dev_priv, pll);
1757
1758 pll->mode_set(dev_priv, pll);
1759 }
1760}
1761
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001762/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001763 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001764 * @dev_priv: i915 private structure
1765 * @pipe: pipe PLL to enable
1766 *
1767 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1768 * drives the transcoder clock.
1769 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001770static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001771{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001772 struct drm_device *dev = crtc->base.dev;
1773 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001774 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001775
Daniel Vetter87a875b2013-06-05 13:34:19 +02001776 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001777 return;
1778
1779 if (WARN_ON(pll->refcount == 0))
1780 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001781
Damien Lespiau74dd6922014-07-29 18:06:17 +01001782 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001783 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001784 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001785
Daniel Vettercdbd2312013-06-05 13:34:03 +02001786 if (pll->active++) {
1787 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001788 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789 return;
1790 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001791 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001792
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001793 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1794
Daniel Vetter46edb022013-06-05 13:34:12 +02001795 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001796 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001798}
1799
Daniel Vetter716c2e52014-06-25 22:02:02 +03001800void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001805
Jesse Barnes92f25842011-01-04 15:09:34 -08001806 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001807 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001808 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001809 return;
1810
Chris Wilson48da64a2012-05-13 20:16:12 +01001811 if (WARN_ON(pll->refcount == 0))
1812 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001813
Daniel Vetter46edb022013-06-05 13:34:12 +02001814 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1815 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001816 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817
Chris Wilson48da64a2012-05-13 20:16:12 +01001818 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001819 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001820 return;
1821 }
1822
Daniel Vettere9d69442013-06-05 13:34:15 +02001823 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001824 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001825 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001826 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827
Daniel Vetter46edb022013-06-05 13:34:12 +02001828 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001829 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001830 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001831
1832 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001833}
1834
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001835static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1836 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001837{
Daniel Vetter23670b322012-11-01 09:15:30 +01001838 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001839 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001841 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001842
1843 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001844 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001845
1846 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001847 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001848 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001849
1850 /* FDI must be feeding us bits for PCH ports */
1851 assert_fdi_tx_enabled(dev_priv, pipe);
1852 assert_fdi_rx_enabled(dev_priv, pipe);
1853
Daniel Vetter23670b322012-11-01 09:15:30 +01001854 if (HAS_PCH_CPT(dev)) {
1855 /* Workaround: Set the timing override bit before enabling the
1856 * pch transcoder. */
1857 reg = TRANS_CHICKEN2(pipe);
1858 val = I915_READ(reg);
1859 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1860 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001861 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001862
Daniel Vetterab9412b2013-05-03 11:49:46 +02001863 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001864 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001865 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001866
1867 if (HAS_PCH_IBX(dev_priv->dev)) {
1868 /*
1869 * make the BPC in transcoder be consistent with
1870 * that in pipeconf reg.
1871 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001872 val &= ~PIPECONF_BPC_MASK;
1873 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001874 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001875
1876 val &= ~TRANS_INTERLACE_MASK;
1877 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001878 if (HAS_PCH_IBX(dev_priv->dev) &&
1879 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1880 val |= TRANS_LEGACY_INTERLACED_ILK;
1881 else
1882 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Jesse Barnes040484a2011-01-03 12:14:26 -08001886 I915_WRITE(reg, val | TRANS_ENABLE);
1887 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001888 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001889}
1890
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001891static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001892 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001894 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001895
1896 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001897 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001898
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001900 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001901 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001903 /* Workaround: set timing override bit. */
1904 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001905 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001906 I915_WRITE(_TRANSA_CHICKEN2, val);
1907
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001908 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001909 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001911 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1912 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001913 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001914 else
1915 val |= TRANS_PROGRESSIVE;
1916
Daniel Vetterab9412b2013-05-03 11:49:46 +02001917 I915_WRITE(LPT_TRANSCONF, val);
1918 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001919 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001920}
1921
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001922static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1923 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001924{
Daniel Vetter23670b322012-11-01 09:15:30 +01001925 struct drm_device *dev = dev_priv->dev;
1926 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001927
1928 /* FDI relies on the transcoder */
1929 assert_fdi_tx_disabled(dev_priv, pipe);
1930 assert_fdi_rx_disabled(dev_priv, pipe);
1931
Jesse Barnes291906f2011-02-02 12:28:03 -08001932 /* Ports must be off as well */
1933 assert_pch_ports_disabled(dev_priv, pipe);
1934
Daniel Vetterab9412b2013-05-03 11:49:46 +02001935 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001936 val = I915_READ(reg);
1937 val &= ~TRANS_ENABLE;
1938 I915_WRITE(reg, val);
1939 /* wait for PCH transcoder off, transcoder state */
1940 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001941 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001942
1943 if (!HAS_PCH_IBX(dev)) {
1944 /* Workaround: Clear the timing override chicken bit again. */
1945 reg = TRANS_CHICKEN2(pipe);
1946 val = I915_READ(reg);
1947 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1948 I915_WRITE(reg, val);
1949 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001950}
1951
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001952static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001953{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954 u32 val;
1955
Daniel Vetterab9412b2013-05-03 11:49:46 +02001956 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001958 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001959 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001960 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001961 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001962
1963 /* Workaround: clear timing override bit. */
1964 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001965 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001967}
1968
1969/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001970 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001971 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001972 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001973 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001974 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001975 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001976static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001977{
Paulo Zanoni03722642014-01-17 13:51:09 -02001978 struct drm_device *dev = crtc->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001981 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1982 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001983 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984 int reg;
1985 u32 val;
1986
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001987 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001988 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001989 assert_sprites_disabled(dev_priv, pipe);
1990
Paulo Zanoni681e5812012-12-06 11:12:38 -02001991 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001992 pch_transcoder = TRANSCODER_A;
1993 else
1994 pch_transcoder = pipe;
1995
Jesse Barnesb24e7172011-01-04 15:09:30 -08001996 /*
1997 * A pipe without a PLL won't actually be able to drive bits from
1998 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1999 * need the check.
2000 */
2001 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002002 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002003 assert_dsi_pll_enabled(dev_priv);
2004 else
2005 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002006 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002007 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002008 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002009 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002010 assert_fdi_tx_pll_enabled(dev_priv,
2011 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002012 }
2013 /* FIXME: assert CPU port conditions for SNB+ */
2014 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002015
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002016 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002017 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002018 if (val & PIPECONF_ENABLE) {
2019 WARN_ON(!(pipe == PIPE_A &&
2020 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00002021 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002022 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002023
2024 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002025 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026}
2027
2028/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002029 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 * @dev_priv: i915 private structure
2031 * @pipe: pipe to disable
2032 *
2033 * Disable @pipe, making sure that various hardware specific requirements
2034 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2035 *
2036 * @pipe should be %PIPE_A or %PIPE_B.
2037 *
2038 * Will wait until the pipe has shut down before returning.
2039 */
2040static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2041 enum pipe pipe)
2042{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002043 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2044 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045 int reg;
2046 u32 val;
2047
2048 /*
2049 * Make sure planes won't keep trying to pump pixels to us,
2050 * or we might hang the display.
2051 */
2052 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002053 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002054 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002055
2056 /* Don't disable pipe A or pipe A PLLs if needed */
2057 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2058 return;
2059
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002060 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002062 if ((val & PIPECONF_ENABLE) == 0)
2063 return;
2064
2065 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002066 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2067}
2068
Keith Packardd74362c2011-07-28 14:47:14 -07002069/*
2070 * Plane regs are double buffered, going from enabled->disabled needs a
2071 * trigger in order to latch. The display address reg provides this.
2072 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002073void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2074 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002075{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002076 struct drm_device *dev = dev_priv->dev;
2077 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002078
2079 I915_WRITE(reg, I915_READ(reg));
2080 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002081}
2082
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002084 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 * @dev_priv: i915 private structure
2086 * @plane: plane to enable
2087 * @pipe: pipe being fed
2088 *
2089 * Enable @plane on @pipe, making sure that @pipe is running first.
2090 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002091static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2092 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002093{
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002094 struct drm_device *dev = dev_priv->dev;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002095 struct intel_crtc *intel_crtc =
2096 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002097 int reg;
2098 u32 val;
2099
2100 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2101 assert_pipe_enabled(dev_priv, pipe);
2102
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002103 if (intel_crtc->primary_enabled)
2104 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002105
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002106 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002107
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 reg = DSPCNTR(plane);
2109 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002110 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002111
2112 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002113 intel_flush_primary_plane(dev_priv, plane);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002114
2115 /*
2116 * BDW signals flip done immediately if the plane
2117 * is disabled, even if the plane enable is already
2118 * armed to occur at the next vblank :(
2119 */
2120 if (IS_BROADWELL(dev))
2121 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002122}
2123
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002125 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 * @dev_priv: i915 private structure
2127 * @plane: plane to disable
2128 * @pipe: pipe consuming the data
2129 *
2130 * Disable @plane; should be an independent operation.
2131 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002132static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2133 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002134{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002135 struct intel_crtc *intel_crtc =
2136 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137 int reg;
2138 u32 val;
2139
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002140 if (!intel_crtc->primary_enabled)
2141 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002142
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002143 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002144
Jesse Barnesb24e7172011-01-04 15:09:30 -08002145 reg = DSPCNTR(plane);
2146 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002147 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002148
2149 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002150 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Chris Wilson693db182013-03-05 14:52:39 +00002153static bool need_vtd_wa(struct drm_device *dev)
2154{
2155#ifdef CONFIG_INTEL_IOMMU
2156 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2157 return true;
2158#endif
2159 return false;
2160}
2161
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002162static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2163{
2164 int tile_height;
2165
2166 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2167 return ALIGN(height, tile_height);
2168}
2169
Chris Wilson127bd2a2010-07-23 23:32:05 +01002170int
Chris Wilson48b956c2010-09-14 12:50:34 +01002171intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002172 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002173 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002174{
Chris Wilsonce453d82011-02-21 14:43:56 +00002175 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002176 u32 alignment;
2177 int ret;
2178
Matt Roperebcdd392014-07-09 16:22:11 -07002179 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2180
Chris Wilson05394f32010-11-08 19:18:58 +00002181 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002182 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002183 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2184 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002185 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002186 alignment = 4 * 1024;
2187 else
2188 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002189 break;
2190 case I915_TILING_X:
2191 /* pin() will align the object as required by fence */
2192 alignment = 0;
2193 break;
2194 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002195 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002196 return -EINVAL;
2197 default:
2198 BUG();
2199 }
2200
Chris Wilson693db182013-03-05 14:52:39 +00002201 /* Note that the w/a also requires 64 PTE of padding following the
2202 * bo. We currently fill all unused PTE with the shadow page and so
2203 * we should always have valid PTE following the scanout preventing
2204 * the VT-d warning.
2205 */
2206 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2207 alignment = 256 * 1024;
2208
Chris Wilsonce453d82011-02-21 14:43:56 +00002209 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002210 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002211 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002212 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002213
2214 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2215 * fence, whereas 965+ only requires a fence if using
2216 * framebuffer compression. For simplicity, we always install
2217 * a fence as the cost is not that onerous.
2218 */
Chris Wilson06d98132012-04-17 15:31:24 +01002219 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002220 if (ret)
2221 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002222
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002223 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002224
Chris Wilsonce453d82011-02-21 14:43:56 +00002225 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002226 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002227
2228err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002229 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002230err_interruptible:
2231 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002232 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233}
2234
Chris Wilson1690e1e2011-12-14 13:57:08 +01002235void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2236{
Matt Roperebcdd392014-07-09 16:22:11 -07002237 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2238
Chris Wilson1690e1e2011-12-14 13:57:08 +01002239 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002240 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241}
2242
Daniel Vetterc2c75132012-07-05 12:17:30 +02002243/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2244 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002245unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2246 unsigned int tiling_mode,
2247 unsigned int cpp,
2248 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002249{
Chris Wilsonbc752862013-02-21 20:04:31 +00002250 if (tiling_mode != I915_TILING_NONE) {
2251 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002252
Chris Wilsonbc752862013-02-21 20:04:31 +00002253 tile_rows = *y / 8;
2254 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002255
Chris Wilsonbc752862013-02-21 20:04:31 +00002256 tiles = *x / (512/cpp);
2257 *x %= 512/cpp;
2258
2259 return tile_rows * pitch * 8 + tiles * 4096;
2260 } else {
2261 unsigned int offset;
2262
2263 offset = *y * pitch + *x * cpp;
2264 *y = 0;
2265 *x = (offset & 4095) / cpp;
2266 return offset & -4096;
2267 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002268}
2269
Jesse Barnes46f297f2014-03-07 08:57:48 -08002270int intel_format_to_fourcc(int format)
2271{
2272 switch (format) {
2273 case DISPPLANE_8BPP:
2274 return DRM_FORMAT_C8;
2275 case DISPPLANE_BGRX555:
2276 return DRM_FORMAT_XRGB1555;
2277 case DISPPLANE_BGRX565:
2278 return DRM_FORMAT_RGB565;
2279 default:
2280 case DISPPLANE_BGRX888:
2281 return DRM_FORMAT_XRGB8888;
2282 case DISPPLANE_RGBX888:
2283 return DRM_FORMAT_XBGR8888;
2284 case DISPPLANE_BGRX101010:
2285 return DRM_FORMAT_XRGB2101010;
2286 case DISPPLANE_RGBX101010:
2287 return DRM_FORMAT_XBGR2101010;
2288 }
2289}
2290
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002292 struct intel_plane_config *plane_config)
2293{
2294 struct drm_device *dev = crtc->base.dev;
2295 struct drm_i915_gem_object *obj = NULL;
2296 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2297 u32 base = plane_config->base;
2298
Chris Wilsonff2652e2014-03-10 08:07:02 +00002299 if (plane_config->size == 0)
2300 return false;
2301
Jesse Barnes46f297f2014-03-07 08:57:48 -08002302 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2303 plane_config->size);
2304 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002305 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002306
2307 if (plane_config->tiled) {
2308 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002309 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002310 }
2311
Dave Airlie66e514c2014-04-03 07:51:54 +10002312 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2313 mode_cmd.width = crtc->base.primary->fb->width;
2314 mode_cmd.height = crtc->base.primary->fb->height;
2315 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002316
2317 mutex_lock(&dev->struct_mutex);
2318
Dave Airlie66e514c2014-04-03 07:51:54 +10002319 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002320 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002321 DRM_DEBUG_KMS("intel fb init failed\n");
2322 goto out_unref_obj;
2323 }
2324
Daniel Vettera071fa02014-06-18 23:28:09 +02002325 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002326 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002327
2328 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2329 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002330
2331out_unref_obj:
2332 drm_gem_object_unreference(&obj->base);
2333 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002334 return false;
2335}
2336
2337static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2338 struct intel_plane_config *plane_config)
2339{
2340 struct drm_device *dev = intel_crtc->base.dev;
2341 struct drm_crtc *c;
2342 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002343 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002344
Dave Airlie66e514c2014-04-03 07:51:54 +10002345 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002346 return;
2347
2348 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2349 return;
2350
Dave Airlie66e514c2014-04-03 07:51:54 +10002351 kfree(intel_crtc->base.primary->fb);
2352 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002353
2354 /*
2355 * Failed to alloc the obj, check to see if we should share
2356 * an fb with another CRTC instead
2357 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002358 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002359 i = to_intel_crtc(c);
2360
2361 if (c == &intel_crtc->base)
2362 continue;
2363
Matt Roper2ff8fde2014-07-08 07:50:07 -07002364 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365 continue;
2366
Matt Roper2ff8fde2014-07-08 07:50:07 -07002367 obj = intel_fb_obj(c->primary->fb);
2368 if (obj == NULL)
2369 continue;
2370
2371 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002372 drm_framebuffer_reference(c->primary->fb);
2373 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002374 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002375 break;
2376 }
2377 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002378}
2379
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002380static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2381 struct drm_framebuffer *fb,
2382 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002383{
2384 struct drm_device *dev = crtc->dev;
2385 struct drm_i915_private *dev_priv = dev->dev_private;
2386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002387 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes81255562010-08-02 12:07:50 -07002388 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002389 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002390 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002391 u32 reg = DSPCNTR(plane);
Jesse Barnes81255562010-08-02 12:07:50 -07002392
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002393 dspcntr = DISPPLANE_GAMMA_ENABLE;
2394
2395 if (intel_crtc->primary_enabled)
2396 dspcntr |= DISPLAY_PLANE_ENABLE;
2397
2398 if (INTEL_INFO(dev)->gen < 4) {
2399 if (intel_crtc->pipe == PIPE_B)
2400 dspcntr |= DISPPLANE_SEL_PIPE_B;
2401
2402 /* pipesrc and dspsize control the size that is scaled from,
2403 * which should always be the user's requested size.
2404 */
2405 I915_WRITE(DSPSIZE(plane),
2406 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2407 (intel_crtc->config.pipe_src_w - 1));
2408 I915_WRITE(DSPPOS(plane), 0);
2409 }
2410
Ville Syrjälä57779d02012-10-31 17:50:14 +02002411 switch (fb->pixel_format) {
2412 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002413 dspcntr |= DISPPLANE_8BPP;
2414 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002415 case DRM_FORMAT_XRGB1555:
2416 case DRM_FORMAT_ARGB1555:
2417 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002418 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002419 case DRM_FORMAT_RGB565:
2420 dspcntr |= DISPPLANE_BGRX565;
2421 break;
2422 case DRM_FORMAT_XRGB8888:
2423 case DRM_FORMAT_ARGB8888:
2424 dspcntr |= DISPPLANE_BGRX888;
2425 break;
2426 case DRM_FORMAT_XBGR8888:
2427 case DRM_FORMAT_ABGR8888:
2428 dspcntr |= DISPPLANE_RGBX888;
2429 break;
2430 case DRM_FORMAT_XRGB2101010:
2431 case DRM_FORMAT_ARGB2101010:
2432 dspcntr |= DISPPLANE_BGRX101010;
2433 break;
2434 case DRM_FORMAT_XBGR2101010:
2435 case DRM_FORMAT_ABGR2101010:
2436 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 break;
2438 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002439 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002440 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002441
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002442 if (INTEL_INFO(dev)->gen >= 4 &&
2443 obj->tiling_mode != I915_TILING_NONE)
2444 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002445
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002446 if (IS_G4X(dev))
2447 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2448
Chris Wilson5eddb702010-09-11 13:48:45 +01002449 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002450
Daniel Vettere506a0c2012-07-05 12:17:29 +02002451 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002452
Daniel Vetterc2c75132012-07-05 12:17:30 +02002453 if (INTEL_INFO(dev)->gen >= 4) {
2454 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002455 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2456 fb->bits_per_pixel / 8,
2457 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002458 linear_offset -= intel_crtc->dspaddr_offset;
2459 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002460 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002461 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002462
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002463 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2464 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2465 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002466 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002467 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002468 I915_WRITE(DSPSURF(plane),
2469 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002471 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002472 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002473 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002475}
2476
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002477static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2478 struct drm_framebuffer *fb,
2479 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002480{
2481 struct drm_device *dev = crtc->dev;
2482 struct drm_i915_private *dev_priv = dev->dev_private;
2483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002484 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002485 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002486 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002487 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002488 u32 reg = DSPCNTR(plane);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002489
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002490 dspcntr = DISPPLANE_GAMMA_ENABLE;
2491
2492 if (intel_crtc->primary_enabled)
2493 dspcntr |= DISPLAY_PLANE_ENABLE;
2494
2495 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2496 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2497
Ville Syrjälä57779d02012-10-31 17:50:14 +02002498 switch (fb->pixel_format) {
2499 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002500 dspcntr |= DISPPLANE_8BPP;
2501 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002502 case DRM_FORMAT_RGB565:
2503 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002505 case DRM_FORMAT_XRGB8888:
2506 case DRM_FORMAT_ARGB8888:
2507 dspcntr |= DISPPLANE_BGRX888;
2508 break;
2509 case DRM_FORMAT_XBGR8888:
2510 case DRM_FORMAT_ABGR8888:
2511 dspcntr |= DISPPLANE_RGBX888;
2512 break;
2513 case DRM_FORMAT_XRGB2101010:
2514 case DRM_FORMAT_ARGB2101010:
2515 dspcntr |= DISPPLANE_BGRX101010;
2516 break;
2517 case DRM_FORMAT_XBGR2101010:
2518 case DRM_FORMAT_ABGR2101010:
2519 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002520 break;
2521 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002522 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002523 }
2524
2525 if (obj->tiling_mode != I915_TILING_NONE)
2526 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002527
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002528 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002529 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002530
2531 I915_WRITE(reg, dspcntr);
2532
Daniel Vettere506a0c2012-07-05 12:17:29 +02002533 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002534 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002535 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2536 fb->bits_per_pixel / 8,
2537 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002538 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002539
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002540 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2541 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2542 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002543 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002544 I915_WRITE(DSPSURF(plane),
2545 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002546 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002547 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2548 } else {
2549 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2550 I915_WRITE(DSPLINOFF(plane), linear_offset);
2551 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002552 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002553}
2554
2555/* Assume fb object is pinned & idle & fenced and just update base pointers */
2556static int
2557intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2558 int x, int y, enum mode_set_atomic state)
2559{
2560 struct drm_device *dev = crtc->dev;
2561 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002563 if (dev_priv->display.disable_fbc)
2564 dev_priv->display.disable_fbc(dev);
Daniel Vettercc365132014-06-18 13:59:13 +02002565 intel_increase_pllclock(dev, to_intel_crtc(crtc)->pipe);
Jesse Barnes81255562010-08-02 12:07:50 -07002566
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002567 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2568
2569 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002570}
2571
Ville Syrjälä96a02912013-02-18 19:08:49 +02002572void intel_display_handle_reset(struct drm_device *dev)
2573{
2574 struct drm_i915_private *dev_priv = dev->dev_private;
2575 struct drm_crtc *crtc;
2576
2577 /*
2578 * Flips in the rings have been nuked by the reset,
2579 * so complete all pending flips so that user space
2580 * will get its events and not get stuck.
2581 *
2582 * Also update the base address of all primary
2583 * planes to the the last fb to make sure we're
2584 * showing the correct fb after a reset.
2585 *
2586 * Need to make two loops over the crtcs so that we
2587 * don't try to grab a crtc mutex before the
2588 * pending_flip_queue really got woken up.
2589 */
2590
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002591 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002592 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2593 enum plane plane = intel_crtc->plane;
2594
2595 intel_prepare_page_flip(dev, plane);
2596 intel_finish_page_flip_plane(dev, plane);
2597 }
2598
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002599 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2601
Rob Clark51fd3712013-11-19 12:10:12 -05002602 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002603 /*
2604 * FIXME: Once we have proper support for primary planes (and
2605 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002606 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002607 */
Matt Roperf4510a22014-04-01 15:22:40 -07002608 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002609 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002610 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002611 crtc->x,
2612 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002613 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002614 }
2615}
2616
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002617static int
Chris Wilson14667a42012-04-03 17:58:35 +01002618intel_finish_fb(struct drm_framebuffer *old_fb)
2619{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002620 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002621 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2622 bool was_interruptible = dev_priv->mm.interruptible;
2623 int ret;
2624
Chris Wilson14667a42012-04-03 17:58:35 +01002625 /* Big Hammer, we also need to ensure that any pending
2626 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2627 * current scanout is retired before unpinning the old
2628 * framebuffer.
2629 *
2630 * This should only fail upon a hung GPU, in which case we
2631 * can safely continue.
2632 */
2633 dev_priv->mm.interruptible = false;
2634 ret = i915_gem_object_finish_gpu(obj);
2635 dev_priv->mm.interruptible = was_interruptible;
2636
2637 return ret;
2638}
2639
Chris Wilson7d5e3792014-03-04 13:15:08 +00002640static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2641{
2642 struct drm_device *dev = crtc->dev;
2643 struct drm_i915_private *dev_priv = dev->dev_private;
2644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2645 unsigned long flags;
2646 bool pending;
2647
2648 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2649 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2650 return false;
2651
2652 spin_lock_irqsave(&dev->event_lock, flags);
2653 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2654 spin_unlock_irqrestore(&dev->event_lock, flags);
2655
2656 return pending;
2657}
2658
Chris Wilson14667a42012-04-03 17:58:35 +01002659static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002660intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002661 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002662{
2663 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002664 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002665 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002666 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002667 struct drm_framebuffer *old_fb = crtc->primary->fb;
2668 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2669 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002670 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002671
Chris Wilson7d5e3792014-03-04 13:15:08 +00002672 if (intel_crtc_has_pending_flip(crtc)) {
2673 DRM_ERROR("pipe is still busy with an old pageflip\n");
2674 return -EBUSY;
2675 }
2676
Jesse Barnes79e53942008-11-07 14:24:08 -08002677 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002678 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002679 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002680 return 0;
2681 }
2682
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002683 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002684 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2685 plane_name(intel_crtc->plane),
2686 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002687 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002688 }
2689
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002690 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002691 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2692 if (ret == 0)
Matt Roper91565c852014-06-24 17:05:02 -07002693 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002694 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002695 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002696 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002697 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002698 return ret;
2699 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002700
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002701 /*
2702 * Update pipe size and adjust fitter if needed: the reason for this is
2703 * that in compute_mode_changes we check the native mode (not the pfit
2704 * mode) to see if we can flip rather than do a full mode set. In the
2705 * fastboot case, we'll flip, but if we don't update the pipesrc and
2706 * pfit state, we'll end up with a big fb scanned out into the wrong
2707 * sized surface.
2708 *
2709 * To fix this properly, we need to hoist the checks up into
2710 * compute_mode_changes (or above), check the actual pfit state and
2711 * whether the platform allows pfit disable with pipe active, and only
2712 * then update the pipesrc and pfit state, even on the flip path.
2713 */
Jani Nikulad330a952014-01-21 11:24:25 +02002714 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002715 const struct drm_display_mode *adjusted_mode =
2716 &intel_crtc->config.adjusted_mode;
2717
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002718 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002719 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2720 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002721 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002722 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2723 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2724 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2725 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2726 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2727 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002728 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2729 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002730 }
2731
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002732 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002733
Daniel Vetterf99d7062014-06-19 16:01:59 +02002734 if (intel_crtc->active)
2735 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2736
Matt Roperf4510a22014-04-01 15:22:40 -07002737 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002738 crtc->x = x;
2739 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002740
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002741 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002742 if (intel_crtc->active && old_fb != fb)
2743 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002744 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002745 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002746 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002747 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002748
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002749 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002750 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002751 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002752
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002753 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002754}
2755
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002756static void intel_fdi_normal_train(struct drm_crtc *crtc)
2757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2761 int pipe = intel_crtc->pipe;
2762 u32 reg, temp;
2763
2764 /* enable normal train */
2765 reg = FDI_TX_CTL(pipe);
2766 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002767 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002768 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2769 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002770 } else {
2771 temp &= ~FDI_LINK_TRAIN_NONE;
2772 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002773 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002774 I915_WRITE(reg, temp);
2775
2776 reg = FDI_RX_CTL(pipe);
2777 temp = I915_READ(reg);
2778 if (HAS_PCH_CPT(dev)) {
2779 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2780 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2781 } else {
2782 temp &= ~FDI_LINK_TRAIN_NONE;
2783 temp |= FDI_LINK_TRAIN_NONE;
2784 }
2785 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2786
2787 /* wait one idle pattern time */
2788 POSTING_READ(reg);
2789 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002790
2791 /* IVB wants error correction enabled */
2792 if (IS_IVYBRIDGE(dev))
2793 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2794 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002795}
2796
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002797static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002798{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002799 return crtc->base.enabled && crtc->active &&
2800 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002801}
2802
Daniel Vetter01a415f2012-10-27 15:58:40 +02002803static void ivb_modeset_global_resources(struct drm_device *dev)
2804{
2805 struct drm_i915_private *dev_priv = dev->dev_private;
2806 struct intel_crtc *pipe_B_crtc =
2807 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2808 struct intel_crtc *pipe_C_crtc =
2809 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2810 uint32_t temp;
2811
Daniel Vetter1e833f42013-02-19 22:31:57 +01002812 /*
2813 * When everything is off disable fdi C so that we could enable fdi B
2814 * with all lanes. Note that we don't care about enabled pipes without
2815 * an enabled pch encoder.
2816 */
2817 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2818 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002819 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2820 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2821
2822 temp = I915_READ(SOUTH_CHICKEN1);
2823 temp &= ~FDI_BC_BIFURCATION_SELECT;
2824 DRM_DEBUG_KMS("disabling fdi C rx\n");
2825 I915_WRITE(SOUTH_CHICKEN1, temp);
2826 }
2827}
2828
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829/* The FDI link training functions for ILK/Ibexpeak. */
2830static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2831{
2832 struct drm_device *dev = crtc->dev;
2833 struct drm_i915_private *dev_priv = dev->dev_private;
2834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2835 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002836 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002837
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002838 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002839 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002840
Adam Jacksone1a44742010-06-25 15:32:14 -04002841 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2842 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_RX_IMR(pipe);
2844 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002845 temp &= ~FDI_RX_SYMBOL_LOCK;
2846 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
2848 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002849 udelay(150);
2850
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002852 reg = FDI_TX_CTL(pipe);
2853 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002854 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2855 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 temp &= ~FDI_LINK_TRAIN_NONE;
2857 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002859
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 reg = FDI_RX_CTL(pipe);
2861 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002862 temp &= ~FDI_LINK_TRAIN_NONE;
2863 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2865
2866 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002867 udelay(150);
2868
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002869 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002870 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2871 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2872 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002873
Chris Wilson5eddb702010-09-11 13:48:45 +01002874 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002875 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002876 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002877 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2878
2879 if ((temp & FDI_RX_BIT_LOCK)) {
2880 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002881 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002882 break;
2883 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002884 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002885 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002886 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002887
2888 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002889 reg = FDI_TX_CTL(pipe);
2890 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891 temp &= ~FDI_LINK_TRAIN_NONE;
2892 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002893 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002894
Chris Wilson5eddb702010-09-11 13:48:45 +01002895 reg = FDI_RX_CTL(pipe);
2896 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002897 temp &= ~FDI_LINK_TRAIN_NONE;
2898 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002899 I915_WRITE(reg, temp);
2900
2901 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002902 udelay(150);
2903
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002905 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002906 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002907 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2908
2909 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002910 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002911 DRM_DEBUG_KMS("FDI train 2 done.\n");
2912 break;
2913 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002915 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002916 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002917
2918 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002919
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920}
2921
Akshay Joshi0206e352011-08-16 15:34:10 -04002922static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002923 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2924 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2925 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2926 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2927};
2928
2929/* The FDI link training functions for SNB/Cougarpoint. */
2930static void gen6_fdi_link_train(struct drm_crtc *crtc)
2931{
2932 struct drm_device *dev = crtc->dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2935 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002936 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002937
Adam Jacksone1a44742010-06-25 15:32:14 -04002938 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2939 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002940 reg = FDI_RX_IMR(pipe);
2941 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002942 temp &= ~FDI_RX_SYMBOL_LOCK;
2943 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002944 I915_WRITE(reg, temp);
2945
2946 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002947 udelay(150);
2948
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002949 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002950 reg = FDI_TX_CTL(pipe);
2951 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002952 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2953 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002954 temp &= ~FDI_LINK_TRAIN_NONE;
2955 temp |= FDI_LINK_TRAIN_PATTERN_1;
2956 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2957 /* SNB-B */
2958 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002959 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002960
Daniel Vetterd74cf322012-10-26 10:58:13 +02002961 I915_WRITE(FDI_RX_MISC(pipe),
2962 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2963
Chris Wilson5eddb702010-09-11 13:48:45 +01002964 reg = FDI_RX_CTL(pipe);
2965 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002966 if (HAS_PCH_CPT(dev)) {
2967 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2968 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2969 } else {
2970 temp &= ~FDI_LINK_TRAIN_NONE;
2971 temp |= FDI_LINK_TRAIN_PATTERN_1;
2972 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002973 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2974
2975 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002976 udelay(150);
2977
Akshay Joshi0206e352011-08-16 15:34:10 -04002978 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002979 reg = FDI_TX_CTL(pipe);
2980 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002981 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2982 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002983 I915_WRITE(reg, temp);
2984
2985 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002986 udelay(500);
2987
Sean Paulfa37d392012-03-02 12:53:39 -05002988 for (retry = 0; retry < 5; retry++) {
2989 reg = FDI_RX_IIR(pipe);
2990 temp = I915_READ(reg);
2991 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2992 if (temp & FDI_RX_BIT_LOCK) {
2993 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2994 DRM_DEBUG_KMS("FDI train 1 done.\n");
2995 break;
2996 }
2997 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002998 }
Sean Paulfa37d392012-03-02 12:53:39 -05002999 if (retry < 5)
3000 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003001 }
3002 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003003 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003004
3005 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 reg = FDI_TX_CTL(pipe);
3007 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 temp &= ~FDI_LINK_TRAIN_NONE;
3009 temp |= FDI_LINK_TRAIN_PATTERN_2;
3010 if (IS_GEN6(dev)) {
3011 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3012 /* SNB-B */
3013 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3014 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003016
Chris Wilson5eddb702010-09-11 13:48:45 +01003017 reg = FDI_RX_CTL(pipe);
3018 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003019 if (HAS_PCH_CPT(dev)) {
3020 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3021 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3022 } else {
3023 temp &= ~FDI_LINK_TRAIN_NONE;
3024 temp |= FDI_LINK_TRAIN_PATTERN_2;
3025 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003026 I915_WRITE(reg, temp);
3027
3028 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003029 udelay(150);
3030
Akshay Joshi0206e352011-08-16 15:34:10 -04003031 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003032 reg = FDI_TX_CTL(pipe);
3033 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003034 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3035 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003036 I915_WRITE(reg, temp);
3037
3038 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039 udelay(500);
3040
Sean Paulfa37d392012-03-02 12:53:39 -05003041 for (retry = 0; retry < 5; retry++) {
3042 reg = FDI_RX_IIR(pipe);
3043 temp = I915_READ(reg);
3044 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3045 if (temp & FDI_RX_SYMBOL_LOCK) {
3046 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3047 DRM_DEBUG_KMS("FDI train 2 done.\n");
3048 break;
3049 }
3050 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003051 }
Sean Paulfa37d392012-03-02 12:53:39 -05003052 if (retry < 5)
3053 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 }
3055 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003056 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003057
3058 DRM_DEBUG_KMS("FDI train done.\n");
3059}
3060
Jesse Barnes357555c2011-04-28 15:09:55 -07003061/* Manual link training for Ivy Bridge A0 parts */
3062static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3063{
3064 struct drm_device *dev = crtc->dev;
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3067 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003068 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003069
3070 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3071 for train result */
3072 reg = FDI_RX_IMR(pipe);
3073 temp = I915_READ(reg);
3074 temp &= ~FDI_RX_SYMBOL_LOCK;
3075 temp &= ~FDI_RX_BIT_LOCK;
3076 I915_WRITE(reg, temp);
3077
3078 POSTING_READ(reg);
3079 udelay(150);
3080
Daniel Vetter01a415f2012-10-27 15:58:40 +02003081 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3082 I915_READ(FDI_RX_IIR(pipe)));
3083
Jesse Barnes139ccd32013-08-19 11:04:55 -07003084 /* Try each vswing and preemphasis setting twice before moving on */
3085 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3086 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003087 reg = FDI_TX_CTL(pipe);
3088 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003089 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3090 temp &= ~FDI_TX_ENABLE;
3091 I915_WRITE(reg, temp);
3092
3093 reg = FDI_RX_CTL(pipe);
3094 temp = I915_READ(reg);
3095 temp &= ~FDI_LINK_TRAIN_AUTO;
3096 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3097 temp &= ~FDI_RX_ENABLE;
3098 I915_WRITE(reg, temp);
3099
3100 /* enable CPU FDI TX and PCH FDI RX */
3101 reg = FDI_TX_CTL(pipe);
3102 temp = I915_READ(reg);
3103 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3104 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3105 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003106 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003107 temp |= snb_b_fdi_train_param[j/2];
3108 temp |= FDI_COMPOSITE_SYNC;
3109 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3110
3111 I915_WRITE(FDI_RX_MISC(pipe),
3112 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3113
3114 reg = FDI_RX_CTL(pipe);
3115 temp = I915_READ(reg);
3116 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3117 temp |= FDI_COMPOSITE_SYNC;
3118 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3119
3120 POSTING_READ(reg);
3121 udelay(1); /* should be 0.5us */
3122
3123 for (i = 0; i < 4; i++) {
3124 reg = FDI_RX_IIR(pipe);
3125 temp = I915_READ(reg);
3126 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3127
3128 if (temp & FDI_RX_BIT_LOCK ||
3129 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3130 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3131 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3132 i);
3133 break;
3134 }
3135 udelay(1); /* should be 0.5us */
3136 }
3137 if (i == 4) {
3138 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3139 continue;
3140 }
3141
3142 /* Train 2 */
3143 reg = FDI_TX_CTL(pipe);
3144 temp = I915_READ(reg);
3145 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3146 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3147 I915_WRITE(reg, temp);
3148
3149 reg = FDI_RX_CTL(pipe);
3150 temp = I915_READ(reg);
3151 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3152 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003153 I915_WRITE(reg, temp);
3154
3155 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003156 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003157
Jesse Barnes139ccd32013-08-19 11:04:55 -07003158 for (i = 0; i < 4; i++) {
3159 reg = FDI_RX_IIR(pipe);
3160 temp = I915_READ(reg);
3161 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003162
Jesse Barnes139ccd32013-08-19 11:04:55 -07003163 if (temp & FDI_RX_SYMBOL_LOCK ||
3164 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3165 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3166 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3167 i);
3168 goto train_done;
3169 }
3170 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003171 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003172 if (i == 4)
3173 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003174 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003175
Jesse Barnes139ccd32013-08-19 11:04:55 -07003176train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003177 DRM_DEBUG_KMS("FDI train done.\n");
3178}
3179
Daniel Vetter88cefb62012-08-12 19:27:14 +02003180static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003181{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003182 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003183 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003184 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003185 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003186
Jesse Barnesc64e3112010-09-10 11:27:03 -07003187
Jesse Barnes0e23b992010-09-10 11:10:00 -07003188 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = FDI_RX_CTL(pipe);
3190 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003191 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3192 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003193 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3195
3196 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003197 udelay(200);
3198
3199 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003200 temp = I915_READ(reg);
3201 I915_WRITE(reg, temp | FDI_PCDCLK);
3202
3203 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003204 udelay(200);
3205
Paulo Zanoni20749732012-11-23 15:30:38 -02003206 /* Enable CPU FDI TX PLL, always on for Ironlake */
3207 reg = FDI_TX_CTL(pipe);
3208 temp = I915_READ(reg);
3209 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3210 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003211
Paulo Zanoni20749732012-11-23 15:30:38 -02003212 POSTING_READ(reg);
3213 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003214 }
3215}
3216
Daniel Vetter88cefb62012-08-12 19:27:14 +02003217static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3218{
3219 struct drm_device *dev = intel_crtc->base.dev;
3220 struct drm_i915_private *dev_priv = dev->dev_private;
3221 int pipe = intel_crtc->pipe;
3222 u32 reg, temp;
3223
3224 /* Switch from PCDclk to Rawclk */
3225 reg = FDI_RX_CTL(pipe);
3226 temp = I915_READ(reg);
3227 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3228
3229 /* Disable CPU FDI TX PLL */
3230 reg = FDI_TX_CTL(pipe);
3231 temp = I915_READ(reg);
3232 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3233
3234 POSTING_READ(reg);
3235 udelay(100);
3236
3237 reg = FDI_RX_CTL(pipe);
3238 temp = I915_READ(reg);
3239 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3240
3241 /* Wait for the clocks to turn off. */
3242 POSTING_READ(reg);
3243 udelay(100);
3244}
3245
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003246static void ironlake_fdi_disable(struct drm_crtc *crtc)
3247{
3248 struct drm_device *dev = crtc->dev;
3249 struct drm_i915_private *dev_priv = dev->dev_private;
3250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3251 int pipe = intel_crtc->pipe;
3252 u32 reg, temp;
3253
3254 /* disable CPU FDI tx and PCH FDI rx */
3255 reg = FDI_TX_CTL(pipe);
3256 temp = I915_READ(reg);
3257 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3258 POSTING_READ(reg);
3259
3260 reg = FDI_RX_CTL(pipe);
3261 temp = I915_READ(reg);
3262 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003263 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003264 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3265
3266 POSTING_READ(reg);
3267 udelay(100);
3268
3269 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003270 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003271 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003272
3273 /* still set train pattern 1 */
3274 reg = FDI_TX_CTL(pipe);
3275 temp = I915_READ(reg);
3276 temp &= ~FDI_LINK_TRAIN_NONE;
3277 temp |= FDI_LINK_TRAIN_PATTERN_1;
3278 I915_WRITE(reg, temp);
3279
3280 reg = FDI_RX_CTL(pipe);
3281 temp = I915_READ(reg);
3282 if (HAS_PCH_CPT(dev)) {
3283 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3284 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3285 } else {
3286 temp &= ~FDI_LINK_TRAIN_NONE;
3287 temp |= FDI_LINK_TRAIN_PATTERN_1;
3288 }
3289 /* BPC in FDI rx is consistent with that in PIPECONF */
3290 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003291 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003292 I915_WRITE(reg, temp);
3293
3294 POSTING_READ(reg);
3295 udelay(100);
3296}
3297
Chris Wilson5dce5b932014-01-20 10:17:36 +00003298bool intel_has_pending_fb_unpin(struct drm_device *dev)
3299{
3300 struct intel_crtc *crtc;
3301
3302 /* Note that we don't need to be called with mode_config.lock here
3303 * as our list of CRTC objects is static for the lifetime of the
3304 * device and so cannot disappear as we iterate. Similarly, we can
3305 * happily treat the predicates as racy, atomic checks as userspace
3306 * cannot claim and pin a new fb without at least acquring the
3307 * struct_mutex and so serialising with us.
3308 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003309 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003310 if (atomic_read(&crtc->unpin_work_count) == 0)
3311 continue;
3312
3313 if (crtc->unpin_work)
3314 intel_wait_for_vblank(dev, crtc->pipe);
3315
3316 return true;
3317 }
3318
3319 return false;
3320}
3321
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003322void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003323{
Chris Wilson0f911282012-04-17 10:05:38 +01003324 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003325 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003326
Matt Roperf4510a22014-04-01 15:22:40 -07003327 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003328 return;
3329
Daniel Vetter2c10d572012-12-20 21:24:07 +01003330 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3331
Daniel Vettereed6d672014-05-19 16:09:35 +02003332 WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3333 !intel_crtc_has_pending_flip(crtc),
3334 60*HZ) == 0);
Chris Wilson5bb61642012-09-27 21:25:58 +01003335
Chris Wilson0f911282012-04-17 10:05:38 +01003336 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003337 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003338 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003339}
3340
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003341/* Program iCLKIP clock to the desired frequency */
3342static void lpt_program_iclkip(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003346 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003347 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3348 u32 temp;
3349
Daniel Vetter09153002012-12-12 14:06:44 +01003350 mutex_lock(&dev_priv->dpio_lock);
3351
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003352 /* It is necessary to ungate the pixclk gate prior to programming
3353 * the divisors, and gate it back when it is done.
3354 */
3355 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3356
3357 /* Disable SSCCTL */
3358 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003359 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3360 SBI_SSCCTL_DISABLE,
3361 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003362
3363 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003364 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003365 auxdiv = 1;
3366 divsel = 0x41;
3367 phaseinc = 0x20;
3368 } else {
3369 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003370 * but the adjusted_mode->crtc_clock in in KHz. To get the
3371 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003372 * convert the virtual clock precision to KHz here for higher
3373 * precision.
3374 */
3375 u32 iclk_virtual_root_freq = 172800 * 1000;
3376 u32 iclk_pi_range = 64;
3377 u32 desired_divisor, msb_divisor_value, pi_value;
3378
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003379 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003380 msb_divisor_value = desired_divisor / iclk_pi_range;
3381 pi_value = desired_divisor % iclk_pi_range;
3382
3383 auxdiv = 0;
3384 divsel = msb_divisor_value - 2;
3385 phaseinc = pi_value;
3386 }
3387
3388 /* This should not happen with any sane values */
3389 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3390 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3391 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3392 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3393
3394 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003395 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003396 auxdiv,
3397 divsel,
3398 phasedir,
3399 phaseinc);
3400
3401 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003402 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003403 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3404 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3405 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3406 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3407 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3408 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003409 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003410
3411 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003412 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003413 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3414 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003415 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003416
3417 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003418 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003419 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003420 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003421
3422 /* Wait for initialization time */
3423 udelay(24);
3424
3425 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003426
3427 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003428}
3429
Daniel Vetter275f01b22013-05-03 11:49:47 +02003430static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3431 enum pipe pch_transcoder)
3432{
3433 struct drm_device *dev = crtc->base.dev;
3434 struct drm_i915_private *dev_priv = dev->dev_private;
3435 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3436
3437 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3438 I915_READ(HTOTAL(cpu_transcoder)));
3439 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3440 I915_READ(HBLANK(cpu_transcoder)));
3441 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3442 I915_READ(HSYNC(cpu_transcoder)));
3443
3444 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3445 I915_READ(VTOTAL(cpu_transcoder)));
3446 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3447 I915_READ(VBLANK(cpu_transcoder)));
3448 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3449 I915_READ(VSYNC(cpu_transcoder)));
3450 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3451 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3452}
3453
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003454static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3455{
3456 struct drm_i915_private *dev_priv = dev->dev_private;
3457 uint32_t temp;
3458
3459 temp = I915_READ(SOUTH_CHICKEN1);
3460 if (temp & FDI_BC_BIFURCATION_SELECT)
3461 return;
3462
3463 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3464 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3465
3466 temp |= FDI_BC_BIFURCATION_SELECT;
3467 DRM_DEBUG_KMS("enabling fdi C rx\n");
3468 I915_WRITE(SOUTH_CHICKEN1, temp);
3469 POSTING_READ(SOUTH_CHICKEN1);
3470}
3471
3472static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3473{
3474 struct drm_device *dev = intel_crtc->base.dev;
3475 struct drm_i915_private *dev_priv = dev->dev_private;
3476
3477 switch (intel_crtc->pipe) {
3478 case PIPE_A:
3479 break;
3480 case PIPE_B:
3481 if (intel_crtc->config.fdi_lanes > 2)
3482 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3483 else
3484 cpt_enable_fdi_bc_bifurcation(dev);
3485
3486 break;
3487 case PIPE_C:
3488 cpt_enable_fdi_bc_bifurcation(dev);
3489
3490 break;
3491 default:
3492 BUG();
3493 }
3494}
3495
Jesse Barnesf67a5592011-01-05 10:31:48 -08003496/*
3497 * Enable PCH resources required for PCH ports:
3498 * - PCH PLLs
3499 * - FDI training & RX/TX
3500 * - update transcoder timings
3501 * - DP transcoding bits
3502 * - transcoder
3503 */
3504static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003505{
3506 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003507 struct drm_i915_private *dev_priv = dev->dev_private;
3508 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3509 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003510 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003511
Daniel Vetterab9412b2013-05-03 11:49:46 +02003512 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003513
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003514 if (IS_IVYBRIDGE(dev))
3515 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3516
Daniel Vettercd986ab2012-10-26 10:58:12 +02003517 /* Write the TU size bits before fdi link training, so that error
3518 * detection works. */
3519 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3520 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3521
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003523 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003525 /* We need to program the right clock selection before writing the pixel
3526 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003527 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003528 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003529
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003530 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003531 temp |= TRANS_DPLL_ENABLE(pipe);
3532 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003533 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003534 temp |= sel;
3535 else
3536 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003538 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003539
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003540 /* XXX: pch pll's can be enabled any time before we enable the PCH
3541 * transcoder, and we actually should do this to not upset any PCH
3542 * transcoder that already use the clock when we share it.
3543 *
3544 * Note that enable_shared_dpll tries to do the right thing, but
3545 * get_shared_dpll unconditionally resets the pll - we need that to have
3546 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003547 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003548
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003549 /* set transcoder timing, panel must allow it */
3550 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003551 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003552
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003553 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003554
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003555 /* For PCH DP, enable TRANS_DP_CTL */
3556 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003557 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3558 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003559 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 reg = TRANS_DP_CTL(pipe);
3561 temp = I915_READ(reg);
3562 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003563 TRANS_DP_SYNC_MASK |
3564 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003565 temp |= (TRANS_DP_OUTPUT_ENABLE |
3566 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003567 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003568
3569 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003571 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003572 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003573
3574 switch (intel_trans_dp_port_sel(crtc)) {
3575 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003576 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003577 break;
3578 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003579 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003580 break;
3581 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003582 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003583 break;
3584 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003585 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003586 }
3587
Chris Wilson5eddb702010-09-11 13:48:45 +01003588 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003589 }
3590
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003591 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003592}
3593
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003594static void lpt_pch_enable(struct drm_crtc *crtc)
3595{
3596 struct drm_device *dev = crtc->dev;
3597 struct drm_i915_private *dev_priv = dev->dev_private;
3598 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003599 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003600
Daniel Vetterab9412b2013-05-03 11:49:46 +02003601 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003602
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003603 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003604
Paulo Zanoni0540e482012-10-31 18:12:40 -02003605 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003606 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003607
Paulo Zanoni937bb612012-10-31 18:12:47 -02003608 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003609}
3610
Daniel Vetter716c2e52014-06-25 22:02:02 +03003611void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003612{
Daniel Vettere2b78262013-06-07 23:10:03 +02003613 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003614
3615 if (pll == NULL)
3616 return;
3617
3618 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003619 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620 return;
3621 }
3622
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003623 if (--pll->refcount == 0) {
3624 WARN_ON(pll->on);
3625 WARN_ON(pll->active);
3626 }
3627
Daniel Vettera43f6e02013-06-07 23:10:32 +02003628 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003629}
3630
Daniel Vetter716c2e52014-06-25 22:02:02 +03003631struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003632{
Daniel Vettere2b78262013-06-07 23:10:03 +02003633 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3634 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3635 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003636
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003637 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003638 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3639 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003640 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003641 }
3642
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003643 if (HAS_PCH_IBX(dev_priv->dev)) {
3644 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003645 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003646 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003647
Daniel Vetter46edb022013-06-05 13:34:12 +02003648 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3649 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003650
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003651 WARN_ON(pll->refcount);
3652
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003653 goto found;
3654 }
3655
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003656 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3657 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003658
3659 /* Only want to check enabled timings first */
3660 if (pll->refcount == 0)
3661 continue;
3662
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003663 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3664 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003665 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003666 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003667 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003668
3669 goto found;
3670 }
3671 }
3672
3673 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003674 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3675 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003676 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003677 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3678 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003679 goto found;
3680 }
3681 }
3682
3683 return NULL;
3684
3685found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003686 if (pll->refcount == 0)
3687 pll->hw_state = crtc->config.dpll_hw_state;
3688
Daniel Vettera43f6e02013-06-07 23:10:32 +02003689 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003690 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3691 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003692
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003693 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003694
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003695 return pll;
3696}
3697
Daniel Vettera1520312013-05-03 11:49:50 +02003698static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003699{
3700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003701 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003702 u32 temp;
3703
3704 temp = I915_READ(dslreg);
3705 udelay(500);
3706 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003707 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003708 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003709 }
3710}
3711
Jesse Barnesb074cec2013-04-25 12:55:02 -07003712static void ironlake_pfit_enable(struct intel_crtc *crtc)
3713{
3714 struct drm_device *dev = crtc->base.dev;
3715 struct drm_i915_private *dev_priv = dev->dev_private;
3716 int pipe = crtc->pipe;
3717
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003718 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003719 /* Force use of hard-coded filter coefficients
3720 * as some pre-programmed values are broken,
3721 * e.g. x201.
3722 */
3723 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3724 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3725 PF_PIPE_SEL_IVB(pipe));
3726 else
3727 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3728 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3729 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003730 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003731}
3732
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003733static void intel_enable_planes(struct drm_crtc *crtc)
3734{
3735 struct drm_device *dev = crtc->dev;
3736 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003737 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003738 struct intel_plane *intel_plane;
3739
Matt Roperaf2b6532014-04-01 15:22:32 -07003740 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3741 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003742 if (intel_plane->pipe == pipe)
3743 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003744 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003745}
3746
3747static void intel_disable_planes(struct drm_crtc *crtc)
3748{
3749 struct drm_device *dev = crtc->dev;
3750 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003751 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003752 struct intel_plane *intel_plane;
3753
Matt Roperaf2b6532014-04-01 15:22:32 -07003754 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3755 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003756 if (intel_plane->pipe == pipe)
3757 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003758 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003759}
3760
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003761void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003762{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003763 struct drm_device *dev = crtc->base.dev;
3764 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003765
3766 if (!crtc->config.ips_enabled)
3767 return;
3768
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003769 /* We can only enable IPS after we enable a plane and wait for a vblank */
3770 intel_wait_for_vblank(dev, crtc->pipe);
3771
Paulo Zanonid77e4532013-09-24 13:52:55 -03003772 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003773 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003774 mutex_lock(&dev_priv->rps.hw_lock);
3775 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3776 mutex_unlock(&dev_priv->rps.hw_lock);
3777 /* Quoting Art Runyan: "its not safe to expect any particular
3778 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003779 * mailbox." Moreover, the mailbox may return a bogus state,
3780 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003781 */
3782 } else {
3783 I915_WRITE(IPS_CTL, IPS_ENABLE);
3784 /* The bit only becomes 1 in the next vblank, so this wait here
3785 * is essentially intel_wait_for_vblank. If we don't have this
3786 * and don't wait for vblanks until the end of crtc_enable, then
3787 * the HW state readout code will complain that the expected
3788 * IPS_CTL value is not the one we read. */
3789 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3790 DRM_ERROR("Timed out waiting for IPS enable\n");
3791 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003792}
3793
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003794void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003795{
3796 struct drm_device *dev = crtc->base.dev;
3797 struct drm_i915_private *dev_priv = dev->dev_private;
3798
3799 if (!crtc->config.ips_enabled)
3800 return;
3801
3802 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003803 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003804 mutex_lock(&dev_priv->rps.hw_lock);
3805 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3806 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003807 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3808 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3809 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003810 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003811 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003812 POSTING_READ(IPS_CTL);
3813 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003814
3815 /* We need to wait for a vblank before we can disable the plane. */
3816 intel_wait_for_vblank(dev, crtc->pipe);
3817}
3818
3819/** Loads the palette/gamma unit for the CRTC with the prepared values */
3820static void intel_crtc_load_lut(struct drm_crtc *crtc)
3821{
3822 struct drm_device *dev = crtc->dev;
3823 struct drm_i915_private *dev_priv = dev->dev_private;
3824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3825 enum pipe pipe = intel_crtc->pipe;
3826 int palreg = PALETTE(pipe);
3827 int i;
3828 bool reenable_ips = false;
3829
3830 /* The clocks have to be on to load the palette. */
3831 if (!crtc->enabled || !intel_crtc->active)
3832 return;
3833
3834 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3835 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3836 assert_dsi_pll_enabled(dev_priv);
3837 else
3838 assert_pll_enabled(dev_priv, pipe);
3839 }
3840
3841 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05303842 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03003843 palreg = LGC_PALETTE(pipe);
3844
3845 /* Workaround : Do not read or write the pipe palette/gamma data while
3846 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3847 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003848 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003849 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3850 GAMMA_MODE_MODE_SPLIT)) {
3851 hsw_disable_ips(intel_crtc);
3852 reenable_ips = true;
3853 }
3854
3855 for (i = 0; i < 256; i++) {
3856 I915_WRITE(palreg + 4 * i,
3857 (intel_crtc->lut_r[i] << 16) |
3858 (intel_crtc->lut_g[i] << 8) |
3859 intel_crtc->lut_b[i]);
3860 }
3861
3862 if (reenable_ips)
3863 hsw_enable_ips(intel_crtc);
3864}
3865
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003866static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3867{
3868 if (!enable && intel_crtc->overlay) {
3869 struct drm_device *dev = intel_crtc->base.dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871
3872 mutex_lock(&dev->struct_mutex);
3873 dev_priv->mm.interruptible = false;
3874 (void) intel_overlay_switch_off(intel_crtc->overlay);
3875 dev_priv->mm.interruptible = true;
3876 mutex_unlock(&dev->struct_mutex);
3877 }
3878
3879 /* Let userspace switch the overlay on again. In most cases userspace
3880 * has to recompute where to put it anyway.
3881 */
3882}
3883
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003884static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003885{
3886 struct drm_device *dev = crtc->dev;
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3889 int pipe = intel_crtc->pipe;
3890 int plane = intel_crtc->plane;
3891
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003892 drm_vblank_on(dev, pipe);
3893
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003894 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3895 intel_enable_planes(crtc);
3896 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003897 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003898
3899 hsw_enable_ips(intel_crtc);
3900
3901 mutex_lock(&dev->struct_mutex);
3902 intel_update_fbc(dev);
3903 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003904
3905 /*
3906 * FIXME: Once we grow proper nuclear flip support out of this we need
3907 * to compute the mask of flip planes precisely. For the time being
3908 * consider this a flip from a NULL plane.
3909 */
3910 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003911}
3912
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003913static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003914{
3915 struct drm_device *dev = crtc->dev;
3916 struct drm_i915_private *dev_priv = dev->dev_private;
3917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3918 int pipe = intel_crtc->pipe;
3919 int plane = intel_crtc->plane;
3920
3921 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003922
3923 if (dev_priv->fbc.plane == plane)
3924 intel_disable_fbc(dev);
3925
3926 hsw_disable_ips(intel_crtc);
3927
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003928 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003929 intel_crtc_update_cursor(crtc, false);
3930 intel_disable_planes(crtc);
3931 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003932
Daniel Vetterf99d7062014-06-19 16:01:59 +02003933 /*
3934 * FIXME: Once we grow proper nuclear flip support out of this we need
3935 * to compute the mask of flip planes precisely. For the time being
3936 * consider this a flip to a NULL plane.
3937 */
3938 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
3939
Ville Syrjäläf98551a2014-05-22 17:48:06 +03003940 drm_vblank_off(dev, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003941}
3942
Jesse Barnesf67a5592011-01-05 10:31:48 -08003943static void ironlake_crtc_enable(struct drm_crtc *crtc)
3944{
3945 struct drm_device *dev = crtc->dev;
3946 struct drm_i915_private *dev_priv = dev->dev_private;
3947 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003948 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003949 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003950
Daniel Vetter08a48462012-07-02 11:43:47 +02003951 WARN_ON(!crtc->enabled);
3952
Jesse Barnesf67a5592011-01-05 10:31:48 -08003953 if (intel_crtc->active)
3954 return;
3955
Daniel Vetterb14b1052014-04-24 23:55:13 +02003956 if (intel_crtc->config.has_pch_encoder)
3957 intel_prepare_shared_dpll(intel_crtc);
3958
Daniel Vetter29407aa2014-04-24 23:55:08 +02003959 if (intel_crtc->config.has_dp_encoder)
3960 intel_dp_set_m_n(intel_crtc);
3961
3962 intel_set_pipe_timings(intel_crtc);
3963
3964 if (intel_crtc->config.has_pch_encoder) {
3965 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07003966 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02003967 }
3968
3969 ironlake_set_pipeconf(crtc);
3970
Daniel Vetter29407aa2014-04-24 23:55:08 +02003971 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
3972 crtc->x, crtc->y);
3973
Jesse Barnesf67a5592011-01-05 10:31:48 -08003974 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003975
3976 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3977 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3978
Daniel Vetterf6736a12013-06-05 13:34:30 +02003979 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003980 if (encoder->pre_enable)
3981 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003982
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003983 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003984 /* Note: FDI PLL enabling _must_ be done before we enable the
3985 * cpu pipes, hence this is separate from all the other fdi/pch
3986 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003987 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003988 } else {
3989 assert_fdi_tx_disabled(dev_priv, pipe);
3990 assert_fdi_rx_disabled(dev_priv, pipe);
3991 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003992
Jesse Barnesb074cec2013-04-25 12:55:02 -07003993 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003994
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003995 /*
3996 * On ILK+ LUT must be loaded before the pipe is running but with
3997 * clocks enabled
3998 */
3999 intel_crtc_load_lut(crtc);
4000
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004001 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004002 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004003
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004004 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004005 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004006
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004007 for_each_encoder_on_crtc(dev, crtc, encoder)
4008 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004009
4010 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004011 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004012
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004013 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004014}
4015
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004016/* IPS only exists on ULT machines and is tied to pipe A. */
4017static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4018{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004019 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004020}
4021
Paulo Zanonie4916942013-09-20 16:21:19 -03004022/*
4023 * This implements the workaround described in the "notes" section of the mode
4024 * set sequence documentation. When going from no pipes or single pipe to
4025 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4026 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4027 */
4028static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4029{
4030 struct drm_device *dev = crtc->base.dev;
4031 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4032
4033 /* We want to get the other_active_crtc only if there's only 1 other
4034 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004035 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004036 if (!crtc_it->active || crtc_it == crtc)
4037 continue;
4038
4039 if (other_active_crtc)
4040 return;
4041
4042 other_active_crtc = crtc_it;
4043 }
4044 if (!other_active_crtc)
4045 return;
4046
4047 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4048 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4049}
4050
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004051static void haswell_crtc_enable(struct drm_crtc *crtc)
4052{
4053 struct drm_device *dev = crtc->dev;
4054 struct drm_i915_private *dev_priv = dev->dev_private;
4055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4056 struct intel_encoder *encoder;
4057 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058
4059 WARN_ON(!crtc->enabled);
4060
4061 if (intel_crtc->active)
4062 return;
4063
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004064 if (intel_crtc_to_shared_dpll(intel_crtc))
4065 intel_enable_shared_dpll(intel_crtc);
4066
Daniel Vetter229fca92014-04-24 23:55:09 +02004067 if (intel_crtc->config.has_dp_encoder)
4068 intel_dp_set_m_n(intel_crtc);
4069
4070 intel_set_pipe_timings(intel_crtc);
4071
4072 if (intel_crtc->config.has_pch_encoder) {
4073 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004074 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004075 }
4076
4077 haswell_set_pipeconf(crtc);
4078
4079 intel_set_pipe_csc(crtc);
4080
Daniel Vetter229fca92014-04-24 23:55:09 +02004081 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4082 crtc->x, crtc->y);
4083
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004084 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004085
4086 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004087 for_each_encoder_on_crtc(dev, crtc, encoder)
4088 if (encoder->pre_enable)
4089 encoder->pre_enable(encoder);
4090
Imre Deak4fe94672014-06-25 22:01:49 +03004091 if (intel_crtc->config.has_pch_encoder) {
4092 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4093 dev_priv->display.fdi_link_train(crtc);
4094 }
4095
Paulo Zanoni1f544382012-10-24 11:32:00 -02004096 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004097
Jesse Barnesb074cec2013-04-25 12:55:02 -07004098 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004099
4100 /*
4101 * On ILK+ LUT must be loaded before the pipe is running but with
4102 * clocks enabled
4103 */
4104 intel_crtc_load_lut(crtc);
4105
Paulo Zanoni1f544382012-10-24 11:32:00 -02004106 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004107 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004108
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004109 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004110 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004111
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004112 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004113 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004114
Dave Airlie0e32b392014-05-02 14:02:48 +10004115 if (intel_crtc->config.dp_encoder_is_mst)
4116 intel_ddi_set_vc_payload_alloc(crtc, true);
4117
Jani Nikula8807e552013-08-30 19:40:32 +03004118 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004119 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004120 intel_opregion_notify_encoder(encoder, true);
4121 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004122
Paulo Zanonie4916942013-09-20 16:21:19 -03004123 /* If we change the relative order between pipe/planes enabling, we need
4124 * to change the workaround. */
4125 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004126 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004127}
4128
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004129static void ironlake_pfit_disable(struct intel_crtc *crtc)
4130{
4131 struct drm_device *dev = crtc->base.dev;
4132 struct drm_i915_private *dev_priv = dev->dev_private;
4133 int pipe = crtc->pipe;
4134
4135 /* To avoid upsetting the power well on haswell only disable the pfit if
4136 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004137 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004138 I915_WRITE(PF_CTL(pipe), 0);
4139 I915_WRITE(PF_WIN_POS(pipe), 0);
4140 I915_WRITE(PF_WIN_SZ(pipe), 0);
4141 }
4142}
4143
Jesse Barnes6be4a602010-09-10 10:26:01 -07004144static void ironlake_crtc_disable(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004149 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004150 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004151 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004152
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004153 if (!intel_crtc->active)
4154 return;
4155
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004156 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004157
Daniel Vetterea9d7582012-07-10 10:42:52 +02004158 for_each_encoder_on_crtc(dev, crtc, encoder)
4159 encoder->disable(encoder);
4160
Daniel Vetterd925c592013-06-05 13:34:04 +02004161 if (intel_crtc->config.has_pch_encoder)
4162 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4163
Jesse Barnesb24e7172011-01-04 15:09:30 -08004164 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004165
Dave Airlie0e32b392014-05-02 14:02:48 +10004166 if (intel_crtc->config.dp_encoder_is_mst)
4167 intel_ddi_set_vc_payload_alloc(crtc, false);
4168
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004169 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004170
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004171 for_each_encoder_on_crtc(dev, crtc, encoder)
4172 if (encoder->post_disable)
4173 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004174
Daniel Vetterd925c592013-06-05 13:34:04 +02004175 if (intel_crtc->config.has_pch_encoder) {
4176 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004177
Daniel Vetterd925c592013-06-05 13:34:04 +02004178 ironlake_disable_pch_transcoder(dev_priv, pipe);
4179 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004180
Daniel Vetterd925c592013-06-05 13:34:04 +02004181 if (HAS_PCH_CPT(dev)) {
4182 /* disable TRANS_DP_CTL */
4183 reg = TRANS_DP_CTL(pipe);
4184 temp = I915_READ(reg);
4185 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4186 TRANS_DP_PORT_SEL_MASK);
4187 temp |= TRANS_DP_PORT_SEL_NONE;
4188 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004189
Daniel Vetterd925c592013-06-05 13:34:04 +02004190 /* disable DPLL_SEL */
4191 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004192 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004193 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004194 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004195
4196 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004197 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004198
4199 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004200 }
4201
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004202 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004203 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004204
4205 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004206 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004207 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004208}
4209
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004210static void haswell_crtc_disable(struct drm_crtc *crtc)
4211{
4212 struct drm_device *dev = crtc->dev;
4213 struct drm_i915_private *dev_priv = dev->dev_private;
4214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4215 struct intel_encoder *encoder;
4216 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004217 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004218
4219 if (!intel_crtc->active)
4220 return;
4221
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004222 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004223
Jani Nikula8807e552013-08-30 19:40:32 +03004224 for_each_encoder_on_crtc(dev, crtc, encoder) {
4225 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004226 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004227 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004228
Paulo Zanoni86642812013-04-12 17:57:57 -03004229 if (intel_crtc->config.has_pch_encoder)
4230 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004231 intel_disable_pipe(dev_priv, pipe);
4232
Paulo Zanoniad80a812012-10-24 16:06:19 -02004233 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004234
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004235 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004236
Paulo Zanoni1f544382012-10-24 11:32:00 -02004237 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004238
Daniel Vetter88adfff2013-03-28 10:42:01 +01004239 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004240 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004241 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004242 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004243 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004244
Imre Deak97b040a2014-06-25 22:01:50 +03004245 for_each_encoder_on_crtc(dev, crtc, encoder)
4246 if (encoder->post_disable)
4247 encoder->post_disable(encoder);
4248
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004249 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004250 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004251
4252 mutex_lock(&dev->struct_mutex);
4253 intel_update_fbc(dev);
4254 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004255
4256 if (intel_crtc_to_shared_dpll(intel_crtc))
4257 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004258}
4259
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004260static void ironlake_crtc_off(struct drm_crtc *crtc)
4261{
4262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004263 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004264}
4265
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004266
Jesse Barnes2dd24552013-04-25 12:55:01 -07004267static void i9xx_pfit_enable(struct intel_crtc *crtc)
4268{
4269 struct drm_device *dev = crtc->base.dev;
4270 struct drm_i915_private *dev_priv = dev->dev_private;
4271 struct intel_crtc_config *pipe_config = &crtc->config;
4272
Daniel Vetter328d8e82013-05-08 10:36:31 +02004273 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004274 return;
4275
Daniel Vetterc0b03412013-05-28 12:05:54 +02004276 /*
4277 * The panel fitter should only be adjusted whilst the pipe is disabled,
4278 * according to register description and PRM.
4279 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004280 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4281 assert_pipe_disabled(dev_priv, crtc->pipe);
4282
Jesse Barnesb074cec2013-04-25 12:55:02 -07004283 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4284 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004285
4286 /* Border color in case we don't scale up to the full screen. Black by
4287 * default, change to something else for debugging. */
4288 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004289}
4290
Dave Airlied05410f2014-06-05 13:22:59 +10004291static enum intel_display_power_domain port_to_power_domain(enum port port)
4292{
4293 switch (port) {
4294 case PORT_A:
4295 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4296 case PORT_B:
4297 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4298 case PORT_C:
4299 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4300 case PORT_D:
4301 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4302 default:
4303 WARN_ON_ONCE(1);
4304 return POWER_DOMAIN_PORT_OTHER;
4305 }
4306}
4307
Imre Deak77d22dc2014-03-05 16:20:52 +02004308#define for_each_power_domain(domain, mask) \
4309 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4310 if ((1 << (domain)) & (mask))
4311
Imre Deak319be8a2014-03-04 19:22:57 +02004312enum intel_display_power_domain
4313intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004314{
Imre Deak319be8a2014-03-04 19:22:57 +02004315 struct drm_device *dev = intel_encoder->base.dev;
4316 struct intel_digital_port *intel_dig_port;
4317
4318 switch (intel_encoder->type) {
4319 case INTEL_OUTPUT_UNKNOWN:
4320 /* Only DDI platforms should ever use this output type */
4321 WARN_ON_ONCE(!HAS_DDI(dev));
4322 case INTEL_OUTPUT_DISPLAYPORT:
4323 case INTEL_OUTPUT_HDMI:
4324 case INTEL_OUTPUT_EDP:
4325 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004326 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004327 case INTEL_OUTPUT_DP_MST:
4328 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4329 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004330 case INTEL_OUTPUT_ANALOG:
4331 return POWER_DOMAIN_PORT_CRT;
4332 case INTEL_OUTPUT_DSI:
4333 return POWER_DOMAIN_PORT_DSI;
4334 default:
4335 return POWER_DOMAIN_PORT_OTHER;
4336 }
4337}
4338
4339static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4340{
4341 struct drm_device *dev = crtc->dev;
4342 struct intel_encoder *intel_encoder;
4343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4344 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004345 unsigned long mask;
4346 enum transcoder transcoder;
4347
4348 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4349
4350 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4351 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004352 if (intel_crtc->config.pch_pfit.enabled ||
4353 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004354 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4355
Imre Deak319be8a2014-03-04 19:22:57 +02004356 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4357 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4358
Imre Deak77d22dc2014-03-05 16:20:52 +02004359 return mask;
4360}
4361
4362void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4363 bool enable)
4364{
4365 if (dev_priv->power_domains.init_power_on == enable)
4366 return;
4367
4368 if (enable)
4369 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4370 else
4371 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4372
4373 dev_priv->power_domains.init_power_on = enable;
4374}
4375
4376static void modeset_update_crtc_power_domains(struct drm_device *dev)
4377{
4378 struct drm_i915_private *dev_priv = dev->dev_private;
4379 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4380 struct intel_crtc *crtc;
4381
4382 /*
4383 * First get all needed power domains, then put all unneeded, to avoid
4384 * any unnecessary toggling of the power wells.
4385 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004386 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004387 enum intel_display_power_domain domain;
4388
4389 if (!crtc->base.enabled)
4390 continue;
4391
Imre Deak319be8a2014-03-04 19:22:57 +02004392 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004393
4394 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4395 intel_display_power_get(dev_priv, domain);
4396 }
4397
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004398 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004399 enum intel_display_power_domain domain;
4400
4401 for_each_power_domain(domain, crtc->enabled_power_domains)
4402 intel_display_power_put(dev_priv, domain);
4403
4404 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4405 }
4406
4407 intel_display_set_init_power(dev_priv, false);
4408}
4409
Ville Syrjälädfcab172014-06-13 13:37:47 +03004410/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004411static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004412{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004413 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004414
Jesse Barnes586f49d2013-11-04 16:06:59 -08004415 /* Obtain SKU information */
4416 mutex_lock(&dev_priv->dpio_lock);
4417 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4418 CCK_FUSE_HPLL_FREQ_MASK;
4419 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004420
Ville Syrjälädfcab172014-06-13 13:37:47 +03004421 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004422}
4423
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004424static void vlv_update_cdclk(struct drm_device *dev)
4425{
4426 struct drm_i915_private *dev_priv = dev->dev_private;
4427
4428 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
4429 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz",
4430 dev_priv->vlv_cdclk_freq);
4431
4432 /*
4433 * Program the gmbus_freq based on the cdclk frequency.
4434 * BSpec erroneously claims we should aim for 4MHz, but
4435 * in fact 1MHz is the correct frequency.
4436 */
4437 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4438}
4439
Jesse Barnes30a970c2013-11-04 13:48:12 -08004440/* Adjust CDclk dividers to allow high res or save power if possible */
4441static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4442{
4443 struct drm_i915_private *dev_priv = dev->dev_private;
4444 u32 val, cmd;
4445
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004446 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004447
Ville Syrjälädfcab172014-06-13 13:37:47 +03004448 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004449 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004450 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004451 cmd = 1;
4452 else
4453 cmd = 0;
4454
4455 mutex_lock(&dev_priv->rps.hw_lock);
4456 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4457 val &= ~DSPFREQGUAR_MASK;
4458 val |= (cmd << DSPFREQGUAR_SHIFT);
4459 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4460 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4461 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4462 50)) {
4463 DRM_ERROR("timed out waiting for CDclk change\n");
4464 }
4465 mutex_unlock(&dev_priv->rps.hw_lock);
4466
Ville Syrjälädfcab172014-06-13 13:37:47 +03004467 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004468 u32 divider, vco;
4469
4470 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004471 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004472
4473 mutex_lock(&dev_priv->dpio_lock);
4474 /* adjust cdclk divider */
4475 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004476 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477 val |= divider;
4478 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004479
4480 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4481 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4482 50))
4483 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004484 mutex_unlock(&dev_priv->dpio_lock);
4485 }
4486
4487 mutex_lock(&dev_priv->dpio_lock);
4488 /* adjust self-refresh exit latency value */
4489 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4490 val &= ~0x7f;
4491
4492 /*
4493 * For high bandwidth configs, we set a higher latency in the bunit
4494 * so that the core display fetch happens in time to avoid underruns.
4495 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004496 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004497 val |= 4500 / 250; /* 4.5 usec */
4498 else
4499 val |= 3000 / 250; /* 3.0 usec */
4500 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4501 mutex_unlock(&dev_priv->dpio_lock);
4502
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004503 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004504}
4505
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004506static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4507{
4508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 u32 val, cmd;
4510
4511 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4512
4513 switch (cdclk) {
4514 case 400000:
4515 cmd = 3;
4516 break;
4517 case 333333:
4518 case 320000:
4519 cmd = 2;
4520 break;
4521 case 266667:
4522 cmd = 1;
4523 break;
4524 case 200000:
4525 cmd = 0;
4526 break;
4527 default:
4528 WARN_ON(1);
4529 return;
4530 }
4531
4532 mutex_lock(&dev_priv->rps.hw_lock);
4533 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4534 val &= ~DSPFREQGUAR_MASK_CHV;
4535 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4536 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4537 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4538 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4539 50)) {
4540 DRM_ERROR("timed out waiting for CDclk change\n");
4541 }
4542 mutex_unlock(&dev_priv->rps.hw_lock);
4543
4544 vlv_update_cdclk(dev);
4545}
4546
Jesse Barnes30a970c2013-11-04 13:48:12 -08004547static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4548 int max_pixclk)
4549{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004550 int vco = valleyview_get_vco(dev_priv);
4551 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4552
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004553 /* FIXME: Punit isn't quite ready yet */
4554 if (IS_CHERRYVIEW(dev_priv->dev))
4555 return 400000;
4556
Jesse Barnes30a970c2013-11-04 13:48:12 -08004557 /*
4558 * Really only a few cases to deal with, as only 4 CDclks are supported:
4559 * 200MHz
4560 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004561 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004562 * 400MHz
4563 * So we check to see whether we're above 90% of the lower bin and
4564 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004565 *
4566 * We seem to get an unstable or solid color picture at 200MHz.
4567 * Not sure what's wrong. For now use 200MHz only when all pipes
4568 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004569 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004570 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004571 return 400000;
4572 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004573 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004574 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004575 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004576 else
4577 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004578}
4579
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004580/* compute the max pixel clock for new configuration */
4581static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004582{
4583 struct drm_device *dev = dev_priv->dev;
4584 struct intel_crtc *intel_crtc;
4585 int max_pixclk = 0;
4586
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004587 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004588 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004589 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004590 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004591 }
4592
4593 return max_pixclk;
4594}
4595
4596static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004597 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004598{
4599 struct drm_i915_private *dev_priv = dev->dev_private;
4600 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004601 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004602
Imre Deakd60c4472014-03-27 17:45:10 +02004603 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4604 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004605 return;
4606
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004607 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004608 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004609 if (intel_crtc->base.enabled)
4610 *prepare_pipes |= (1 << intel_crtc->pipe);
4611}
4612
4613static void valleyview_modeset_global_resources(struct drm_device *dev)
4614{
4615 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004616 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004617 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4618
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004619 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4620 if (IS_CHERRYVIEW(dev))
4621 cherryview_set_cdclk(dev, req_cdclk);
4622 else
4623 valleyview_set_cdclk(dev, req_cdclk);
4624 }
4625
Imre Deak77961eb2014-03-05 16:20:56 +02004626 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004627}
4628
Jesse Barnes89b667f2013-04-18 14:51:36 -07004629static void valleyview_crtc_enable(struct drm_crtc *crtc)
4630{
4631 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004633 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4634 struct intel_encoder *encoder;
4635 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004636 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004637
4638 WARN_ON(!crtc->enabled);
4639
4640 if (intel_crtc->active)
4641 return;
4642
Shobhit Kumar8525a232014-06-25 12:20:39 +05304643 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4644
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004645 if (!is_dsi) {
4646 if (IS_CHERRYVIEW(dev))
4647 chv_prepare_pll(intel_crtc);
4648 else
4649 vlv_prepare_pll(intel_crtc);
4650 }
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02004651
Daniel Vetter5b18e572014-04-24 23:55:06 +02004652 if (intel_crtc->config.has_dp_encoder)
4653 intel_dp_set_m_n(intel_crtc);
4654
4655 intel_set_pipe_timings(intel_crtc);
4656
Daniel Vetter5b18e572014-04-24 23:55:06 +02004657 i9xx_set_pipeconf(intel_crtc);
4658
Daniel Vetter5b18e572014-04-24 23:55:06 +02004659 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4660 crtc->x, crtc->y);
4661
Jesse Barnes89b667f2013-04-18 14:51:36 -07004662 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004663
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004664 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4665
Jesse Barnes89b667f2013-04-18 14:51:36 -07004666 for_each_encoder_on_crtc(dev, crtc, encoder)
4667 if (encoder->pre_pll_enable)
4668 encoder->pre_pll_enable(encoder);
4669
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004670 if (!is_dsi) {
4671 if (IS_CHERRYVIEW(dev))
4672 chv_enable_pll(intel_crtc);
4673 else
4674 vlv_enable_pll(intel_crtc);
4675 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004676
4677 for_each_encoder_on_crtc(dev, crtc, encoder)
4678 if (encoder->pre_enable)
4679 encoder->pre_enable(encoder);
4680
Jesse Barnes2dd24552013-04-25 12:55:01 -07004681 i9xx_pfit_enable(intel_crtc);
4682
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004683 intel_crtc_load_lut(crtc);
4684
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004685 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004686 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004687
Jani Nikula50049452013-07-30 12:20:32 +03004688 for_each_encoder_on_crtc(dev, crtc, encoder)
4689 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004690
4691 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004692
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004693 /* Underruns don't raise interrupts, so check manually. */
4694 i9xx_check_fifo_underruns(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004695}
4696
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004697static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4698{
4699 struct drm_device *dev = crtc->base.dev;
4700 struct drm_i915_private *dev_priv = dev->dev_private;
4701
4702 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4703 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4704}
4705
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004706static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004707{
4708 struct drm_device *dev = crtc->dev;
Daniel Vetter5b18e572014-04-24 23:55:06 +02004709 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004711 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004712 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004713
Daniel Vetter08a48462012-07-02 11:43:47 +02004714 WARN_ON(!crtc->enabled);
4715
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004716 if (intel_crtc->active)
4717 return;
4718
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004719 i9xx_set_pll_dividers(intel_crtc);
4720
Daniel Vetter5b18e572014-04-24 23:55:06 +02004721 if (intel_crtc->config.has_dp_encoder)
4722 intel_dp_set_m_n(intel_crtc);
4723
4724 intel_set_pipe_timings(intel_crtc);
4725
Daniel Vetter5b18e572014-04-24 23:55:06 +02004726 i9xx_set_pipeconf(intel_crtc);
4727
Daniel Vetter5b18e572014-04-24 23:55:06 +02004728 dev_priv->display.update_primary_plane(crtc, crtc->primary->fb,
4729 crtc->x, crtc->y);
4730
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004731 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004732
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004733 if (!IS_GEN2(dev))
4734 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4735
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004736 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004737 if (encoder->pre_enable)
4738 encoder->pre_enable(encoder);
4739
Daniel Vetterf6736a12013-06-05 13:34:30 +02004740 i9xx_enable_pll(intel_crtc);
4741
Jesse Barnes2dd24552013-04-25 12:55:01 -07004742 i9xx_pfit_enable(intel_crtc);
4743
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004744 intel_crtc_load_lut(crtc);
4745
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004746 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004747 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004748
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004749 for_each_encoder_on_crtc(dev, crtc, encoder)
4750 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004751
4752 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004753
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004754 /*
4755 * Gen2 reports pipe underruns whenever all planes are disabled.
4756 * So don't enable underrun reporting before at least some planes
4757 * are enabled.
4758 * FIXME: Need to fix the logic to work when we turn off all planes
4759 * but leave the pipe running.
4760 */
4761 if (IS_GEN2(dev))
4762 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4763
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004764 /* Underruns don't raise interrupts, so check manually. */
4765 i9xx_check_fifo_underruns(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004766}
4767
Daniel Vetter87476d62013-04-11 16:29:06 +02004768static void i9xx_pfit_disable(struct intel_crtc *crtc)
4769{
4770 struct drm_device *dev = crtc->base.dev;
4771 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004772
4773 if (!crtc->config.gmch_pfit.control)
4774 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004775
4776 assert_pipe_disabled(dev_priv, crtc->pipe);
4777
Daniel Vetter328d8e82013-05-08 10:36:31 +02004778 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4779 I915_READ(PFIT_CONTROL));
4780 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004781}
4782
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004783static void i9xx_crtc_disable(struct drm_crtc *crtc)
4784{
4785 struct drm_device *dev = crtc->dev;
4786 struct drm_i915_private *dev_priv = dev->dev_private;
4787 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004788 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004789 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004790
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004791 if (!intel_crtc->active)
4792 return;
4793
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004794 /*
4795 * Gen2 reports pipe underruns whenever all planes are disabled.
4796 * So diasble underrun reporting before all the planes get disabled.
4797 * FIXME: Need to fix the logic to work when we turn off all planes
4798 * but leave the pipe running.
4799 */
4800 if (IS_GEN2(dev))
4801 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4802
Imre Deak564ed192014-06-13 14:54:21 +03004803 /*
4804 * Vblank time updates from the shadow to live plane control register
4805 * are blocked if the memory self-refresh mode is active at that
4806 * moment. So to make sure the plane gets truly disabled, disable
4807 * first the self-refresh mode. The self-refresh enable bit in turn
4808 * will be checked/applied by the HW only at the next frame start
4809 * event which is after the vblank start event, so we need to have a
4810 * wait-for-vblank between disabling the plane and the pipe.
4811 */
4812 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004813 intel_crtc_disable_planes(crtc);
4814
Daniel Vetterea9d7582012-07-10 10:42:52 +02004815 for_each_encoder_on_crtc(dev, crtc, encoder)
4816 encoder->disable(encoder);
4817
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004818 /*
4819 * On gen2 planes are double buffered but the pipe isn't, so we must
4820 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03004821 * We also need to wait on all gmch platforms because of the
4822 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004823 */
Imre Deak564ed192014-06-13 14:54:21 +03004824 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03004825
Jesse Barnesb24e7172011-01-04 15:09:30 -08004826 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004827
Daniel Vetter87476d62013-04-11 16:29:06 +02004828 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004829
Jesse Barnes89b667f2013-04-18 14:51:36 -07004830 for_each_encoder_on_crtc(dev, crtc, encoder)
4831 if (encoder->post_disable)
4832 encoder->post_disable(encoder);
4833
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004834 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4835 if (IS_CHERRYVIEW(dev))
4836 chv_disable_pll(dev_priv, pipe);
4837 else if (IS_VALLEYVIEW(dev))
4838 vlv_disable_pll(dev_priv, pipe);
4839 else
4840 i9xx_disable_pll(dev_priv, pipe);
4841 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004842
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004843 if (!IS_GEN2(dev))
4844 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
4845
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004846 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004847 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004848
Daniel Vetterefa96242014-04-24 23:55:02 +02004849 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004850 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02004851 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004852}
4853
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004854static void i9xx_crtc_off(struct drm_crtc *crtc)
4855{
4856}
4857
Daniel Vetter976f8a22012-07-08 22:34:21 +02004858static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4859 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004860{
4861 struct drm_device *dev = crtc->dev;
4862 struct drm_i915_master_private *master_priv;
4863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4864 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865
4866 if (!dev->primary->master)
4867 return;
4868
4869 master_priv = dev->primary->master->driver_priv;
4870 if (!master_priv->sarea_priv)
4871 return;
4872
Jesse Barnes79e53942008-11-07 14:24:08 -08004873 switch (pipe) {
4874 case 0:
4875 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4876 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4877 break;
4878 case 1:
4879 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4880 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4881 break;
4882 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004883 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004884 break;
4885 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004886}
4887
Borun Fub04c5bd2014-07-12 10:02:27 +05304888/* Master function to enable/disable CRTC and corresponding power wells */
4889void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004890{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004891 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004892 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004893 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004894 enum intel_display_power_domain domain;
4895 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004896
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004897 if (enable) {
4898 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004899 domains = get_crtc_power_domains(crtc);
4900 for_each_power_domain(domain, domains)
4901 intel_display_power_get(dev_priv, domain);
4902 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004903
4904 dev_priv->display.crtc_enable(crtc);
4905 }
4906 } else {
4907 if (intel_crtc->active) {
4908 dev_priv->display.crtc_disable(crtc);
4909
Daniel Vettere1e9fb82014-06-25 22:02:04 +03004910 domains = intel_crtc->enabled_power_domains;
4911 for_each_power_domain(domain, domains)
4912 intel_display_power_put(dev_priv, domain);
4913 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02004914 }
4915 }
Borun Fub04c5bd2014-07-12 10:02:27 +05304916}
4917
4918/**
4919 * Sets the power management mode of the pipe and plane.
4920 */
4921void intel_crtc_update_dpms(struct drm_crtc *crtc)
4922{
4923 struct drm_device *dev = crtc->dev;
4924 struct intel_encoder *intel_encoder;
4925 bool enable = false;
4926
4927 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4928 enable |= intel_encoder->connectors_active;
4929
4930 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004931
4932 intel_crtc_update_sarea(crtc, enable);
4933}
4934
Daniel Vetter976f8a22012-07-08 22:34:21 +02004935static void intel_crtc_disable(struct drm_crtc *crtc)
4936{
4937 struct drm_device *dev = crtc->dev;
4938 struct drm_connector *connector;
4939 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07004940 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02004941 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004942
4943 /* crtc should still be enabled when we disable it. */
4944 WARN_ON(!crtc->enabled);
4945
4946 dev_priv->display.crtc_disable(crtc);
4947 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004948 dev_priv->display.off(crtc);
4949
Matt Roperf4510a22014-04-01 15:22:40 -07004950 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004951 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02004952 intel_unpin_fb_obj(old_obj);
4953 i915_gem_track_fb(old_obj, NULL,
4954 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01004955 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004956 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004957 }
4958
4959 /* Update computed state. */
4960 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4961 if (!connector->encoder || !connector->encoder->crtc)
4962 continue;
4963
4964 if (connector->encoder->crtc != crtc)
4965 continue;
4966
4967 connector->dpms = DRM_MODE_DPMS_OFF;
4968 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004969 }
4970}
4971
Chris Wilsonea5b2132010-08-04 13:50:23 +01004972void intel_encoder_destroy(struct drm_encoder *encoder)
4973{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004974 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004975
Chris Wilsonea5b2132010-08-04 13:50:23 +01004976 drm_encoder_cleanup(encoder);
4977 kfree(intel_encoder);
4978}
4979
Damien Lespiau92373292013-08-08 22:28:57 +01004980/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004981 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4982 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004983static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004984{
4985 if (mode == DRM_MODE_DPMS_ON) {
4986 encoder->connectors_active = true;
4987
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004988 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004989 } else {
4990 encoder->connectors_active = false;
4991
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004992 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004993 }
4994}
4995
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004996/* Cross check the actual hw state with our own modeset state tracking (and it's
4997 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004998static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004999{
5000 if (connector->get_hw_state(connector)) {
5001 struct intel_encoder *encoder = connector->encoder;
5002 struct drm_crtc *crtc;
5003 bool encoder_enabled;
5004 enum pipe pipe;
5005
5006 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5007 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005008 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005009
Dave Airlie0e32b392014-05-02 14:02:48 +10005010 /* there is no real hw state for MST connectors */
5011 if (connector->mst_port)
5012 return;
5013
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005014 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5015 "wrong connector dpms state\n");
5016 WARN(connector->base.encoder != &encoder->base,
5017 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005018
Dave Airlie36cd7442014-05-02 13:44:18 +10005019 if (encoder) {
5020 WARN(!encoder->connectors_active,
5021 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005022
Dave Airlie36cd7442014-05-02 13:44:18 +10005023 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5024 WARN(!encoder_enabled, "encoder not enabled\n");
5025 if (WARN_ON(!encoder->base.crtc))
5026 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005027
Dave Airlie36cd7442014-05-02 13:44:18 +10005028 crtc = encoder->base.crtc;
5029
5030 WARN(!crtc->enabled, "crtc not enabled\n");
5031 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5032 WARN(pipe != to_intel_crtc(crtc)->pipe,
5033 "encoder active on the wrong pipe\n");
5034 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005035 }
5036}
5037
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005038/* Even simpler default implementation, if there's really no special case to
5039 * consider. */
5040void intel_connector_dpms(struct drm_connector *connector, int mode)
5041{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005042 /* All the simple cases only support two dpms states. */
5043 if (mode != DRM_MODE_DPMS_ON)
5044 mode = DRM_MODE_DPMS_OFF;
5045
5046 if (mode == connector->dpms)
5047 return;
5048
5049 connector->dpms = mode;
5050
5051 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005052 if (connector->encoder)
5053 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005054
Daniel Vetterb9805142012-08-31 17:37:33 +02005055 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005056}
5057
Daniel Vetterf0947c32012-07-02 13:10:34 +02005058/* Simple connector->get_hw_state implementation for encoders that support only
5059 * one connector and no cloning and hence the encoder state determines the state
5060 * of the connector. */
5061bool intel_connector_get_hw_state(struct intel_connector *connector)
5062{
Daniel Vetter24929352012-07-02 20:28:59 +02005063 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005064 struct intel_encoder *encoder = connector->encoder;
5065
5066 return encoder->get_hw_state(encoder, &pipe);
5067}
5068
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005069static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5070 struct intel_crtc_config *pipe_config)
5071{
5072 struct drm_i915_private *dev_priv = dev->dev_private;
5073 struct intel_crtc *pipe_B_crtc =
5074 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5075
5076 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5077 pipe_name(pipe), pipe_config->fdi_lanes);
5078 if (pipe_config->fdi_lanes > 4) {
5079 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5080 pipe_name(pipe), pipe_config->fdi_lanes);
5081 return false;
5082 }
5083
Paulo Zanonibafb6552013-11-02 21:07:44 -07005084 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005085 if (pipe_config->fdi_lanes > 2) {
5086 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5087 pipe_config->fdi_lanes);
5088 return false;
5089 } else {
5090 return true;
5091 }
5092 }
5093
5094 if (INTEL_INFO(dev)->num_pipes == 2)
5095 return true;
5096
5097 /* Ivybridge 3 pipe is really complicated */
5098 switch (pipe) {
5099 case PIPE_A:
5100 return true;
5101 case PIPE_B:
5102 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5103 pipe_config->fdi_lanes > 2) {
5104 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5105 pipe_name(pipe), pipe_config->fdi_lanes);
5106 return false;
5107 }
5108 return true;
5109 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005110 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005111 pipe_B_crtc->config.fdi_lanes <= 2) {
5112 if (pipe_config->fdi_lanes > 2) {
5113 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5114 pipe_name(pipe), pipe_config->fdi_lanes);
5115 return false;
5116 }
5117 } else {
5118 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5119 return false;
5120 }
5121 return true;
5122 default:
5123 BUG();
5124 }
5125}
5126
Daniel Vettere29c22c2013-02-21 00:00:16 +01005127#define RETRY 1
5128static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5129 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005130{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005131 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005132 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005133 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005134 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005135
Daniel Vettere29c22c2013-02-21 00:00:16 +01005136retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005137 /* FDI is a binary signal running at ~2.7GHz, encoding
5138 * each output octet as 10 bits. The actual frequency
5139 * is stored as a divider into a 100MHz clock, and the
5140 * mode pixel clock is stored in units of 1KHz.
5141 * Hence the bw of each lane in terms of the mode signal
5142 * is:
5143 */
5144 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5145
Damien Lespiau241bfc32013-09-25 16:45:37 +01005146 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005147
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005148 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005149 pipe_config->pipe_bpp);
5150
5151 pipe_config->fdi_lanes = lane;
5152
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005153 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005154 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005155
Daniel Vettere29c22c2013-02-21 00:00:16 +01005156 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5157 intel_crtc->pipe, pipe_config);
5158 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5159 pipe_config->pipe_bpp -= 2*3;
5160 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5161 pipe_config->pipe_bpp);
5162 needs_recompute = true;
5163 pipe_config->bw_constrained = true;
5164
5165 goto retry;
5166 }
5167
5168 if (needs_recompute)
5169 return RETRY;
5170
5171 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005172}
5173
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005174static void hsw_compute_ips_config(struct intel_crtc *crtc,
5175 struct intel_crtc_config *pipe_config)
5176{
Jani Nikulad330a952014-01-21 11:24:25 +02005177 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005178 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005179 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005180}
5181
Daniel Vettera43f6e02013-06-07 23:10:32 +02005182static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005183 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005184{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005185 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005186 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005187
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005188 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005189 if (INTEL_INFO(dev)->gen < 4) {
5190 struct drm_i915_private *dev_priv = dev->dev_private;
5191 int clock_limit =
5192 dev_priv->display.get_display_clock_speed(dev);
5193
5194 /*
5195 * Enable pixel doubling when the dot clock
5196 * is > 90% of the (display) core speed.
5197 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005198 * GDG double wide on either pipe,
5199 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005200 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005201 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005202 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005203 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005204 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005205 }
5206
Damien Lespiau241bfc32013-09-25 16:45:37 +01005207 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005208 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005209 }
Chris Wilson89749352010-09-12 18:25:19 +01005210
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005211 /*
5212 * Pipe horizontal size must be even in:
5213 * - DVO ganged mode
5214 * - LVDS dual channel mode
5215 * - Double wide pipe
5216 */
5217 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5218 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5219 pipe_config->pipe_src_w &= ~1;
5220
Damien Lespiau8693a822013-05-03 18:48:11 +01005221 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5222 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005223 */
5224 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5225 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005226 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005227
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005228 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005229 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005230 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005231 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5232 * for lvds. */
5233 pipe_config->pipe_bpp = 8*3;
5234 }
5235
Damien Lespiauf5adf942013-06-24 18:29:34 +01005236 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005237 hsw_compute_ips_config(crtc, pipe_config);
5238
Daniel Vetter12030432014-06-25 22:02:00 +03005239 /*
5240 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5241 * old clock survives for now.
5242 */
5243 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005244 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005245
Daniel Vetter877d48d2013-04-19 11:24:43 +02005246 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005247 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005248
Daniel Vettere29c22c2013-02-21 00:00:16 +01005249 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005250}
5251
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005252static int valleyview_get_display_clock_speed(struct drm_device *dev)
5253{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005254 struct drm_i915_private *dev_priv = dev->dev_private;
5255 int vco = valleyview_get_vco(dev_priv);
5256 u32 val;
5257 int divider;
5258
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005259 /* FIXME: Punit isn't quite ready yet */
5260 if (IS_CHERRYVIEW(dev))
5261 return 400000;
5262
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005263 mutex_lock(&dev_priv->dpio_lock);
5264 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5265 mutex_unlock(&dev_priv->dpio_lock);
5266
5267 divider = val & DISPLAY_FREQUENCY_VALUES;
5268
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005269 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5270 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5271 "cdclk change in progress\n");
5272
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005273 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005274}
5275
Jesse Barnese70236a2009-09-21 10:42:27 -07005276static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005277{
Jesse Barnese70236a2009-09-21 10:42:27 -07005278 return 400000;
5279}
Jesse Barnes79e53942008-11-07 14:24:08 -08005280
Jesse Barnese70236a2009-09-21 10:42:27 -07005281static int i915_get_display_clock_speed(struct drm_device *dev)
5282{
5283 return 333000;
5284}
Jesse Barnes79e53942008-11-07 14:24:08 -08005285
Jesse Barnese70236a2009-09-21 10:42:27 -07005286static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5287{
5288 return 200000;
5289}
Jesse Barnes79e53942008-11-07 14:24:08 -08005290
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005291static int pnv_get_display_clock_speed(struct drm_device *dev)
5292{
5293 u16 gcfgc = 0;
5294
5295 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5296
5297 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5298 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5299 return 267000;
5300 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5301 return 333000;
5302 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5303 return 444000;
5304 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5305 return 200000;
5306 default:
5307 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5308 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5309 return 133000;
5310 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5311 return 167000;
5312 }
5313}
5314
Jesse Barnese70236a2009-09-21 10:42:27 -07005315static int i915gm_get_display_clock_speed(struct drm_device *dev)
5316{
5317 u16 gcfgc = 0;
5318
5319 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5320
5321 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005322 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005323 else {
5324 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5325 case GC_DISPLAY_CLOCK_333_MHZ:
5326 return 333000;
5327 default:
5328 case GC_DISPLAY_CLOCK_190_200_MHZ:
5329 return 190000;
5330 }
5331 }
5332}
Jesse Barnes79e53942008-11-07 14:24:08 -08005333
Jesse Barnese70236a2009-09-21 10:42:27 -07005334static int i865_get_display_clock_speed(struct drm_device *dev)
5335{
5336 return 266000;
5337}
5338
5339static int i855_get_display_clock_speed(struct drm_device *dev)
5340{
5341 u16 hpllcc = 0;
5342 /* Assume that the hardware is in the high speed state. This
5343 * should be the default.
5344 */
5345 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5346 case GC_CLOCK_133_200:
5347 case GC_CLOCK_100_200:
5348 return 200000;
5349 case GC_CLOCK_166_250:
5350 return 250000;
5351 case GC_CLOCK_100_133:
5352 return 133000;
5353 }
5354
5355 /* Shouldn't happen */
5356 return 0;
5357}
5358
5359static int i830_get_display_clock_speed(struct drm_device *dev)
5360{
5361 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005362}
5363
Zhenyu Wang2c072452009-06-05 15:38:42 +08005364static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005365intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005366{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005367 while (*num > DATA_LINK_M_N_MASK ||
5368 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005369 *num >>= 1;
5370 *den >>= 1;
5371 }
5372}
5373
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005374static void compute_m_n(unsigned int m, unsigned int n,
5375 uint32_t *ret_m, uint32_t *ret_n)
5376{
5377 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5378 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5379 intel_reduce_m_n_ratio(ret_m, ret_n);
5380}
5381
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005382void
5383intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5384 int pixel_clock, int link_clock,
5385 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005386{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005387 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005388
5389 compute_m_n(bits_per_pixel * pixel_clock,
5390 link_clock * nlanes * 8,
5391 &m_n->gmch_m, &m_n->gmch_n);
5392
5393 compute_m_n(pixel_clock, link_clock,
5394 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005395}
5396
Chris Wilsona7615032011-01-12 17:04:08 +00005397static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5398{
Jani Nikulad330a952014-01-21 11:24:25 +02005399 if (i915.panel_use_ssc >= 0)
5400 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005401 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005402 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005403}
5404
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005405static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5406{
5407 struct drm_device *dev = crtc->dev;
5408 struct drm_i915_private *dev_priv = dev->dev_private;
5409 int refclk;
5410
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005411 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005412 refclk = 100000;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005413 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005414 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005415 refclk = dev_priv->vbt.lvds_ssc_freq;
5416 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005417 } else if (!IS_GEN2(dev)) {
5418 refclk = 96000;
5419 } else {
5420 refclk = 48000;
5421 }
5422
5423 return refclk;
5424}
5425
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005426static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005427{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005428 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005429}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005430
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005431static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5432{
5433 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005434}
5435
Daniel Vetterf47709a2013-03-28 10:42:02 +01005436static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005437 intel_clock_t *reduced_clock)
5438{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005439 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005440 u32 fp, fp2 = 0;
5441
5442 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005443 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005444 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005445 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005446 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005447 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005448 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005449 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005450 }
5451
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005452 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005453
Daniel Vetterf47709a2013-03-28 10:42:02 +01005454 crtc->lowfreq_avail = false;
5455 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005456 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005457 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005458 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005459 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005460 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005461 }
5462}
5463
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005464static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5465 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005466{
5467 u32 reg_val;
5468
5469 /*
5470 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5471 * and set it to a reasonable value instead.
5472 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005473 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005474 reg_val &= 0xffffff00;
5475 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005476 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005477
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005478 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005479 reg_val &= 0x8cffffff;
5480 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005481 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005482
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005483 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005484 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005485 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005486
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005487 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005488 reg_val &= 0x00ffffff;
5489 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005490 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005491}
5492
Daniel Vetterb5518422013-05-03 11:49:48 +02005493static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5494 struct intel_link_m_n *m_n)
5495{
5496 struct drm_device *dev = crtc->base.dev;
5497 struct drm_i915_private *dev_priv = dev->dev_private;
5498 int pipe = crtc->pipe;
5499
Daniel Vettere3b95f12013-05-03 11:49:49 +02005500 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5501 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5502 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5503 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005504}
5505
5506static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005507 struct intel_link_m_n *m_n,
5508 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005509{
5510 struct drm_device *dev = crtc->base.dev;
5511 struct drm_i915_private *dev_priv = dev->dev_private;
5512 int pipe = crtc->pipe;
5513 enum transcoder transcoder = crtc->config.cpu_transcoder;
5514
5515 if (INTEL_INFO(dev)->gen >= 5) {
5516 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5517 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5518 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5519 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005520 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5521 * for gen < 8) and if DRRS is supported (to make sure the
5522 * registers are not unnecessarily accessed).
5523 */
5524 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5525 crtc->config.has_drrs) {
5526 I915_WRITE(PIPE_DATA_M2(transcoder),
5527 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5528 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5529 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5530 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5531 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005532 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005533 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5534 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5535 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5536 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005537 }
5538}
5539
Vandana Kannanf769cd22014-08-05 07:51:22 -07005540void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005541{
5542 if (crtc->config.has_pch_encoder)
5543 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5544 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005545 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5546 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005547}
5548
Daniel Vetterf47709a2013-03-28 10:42:02 +01005549static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005550{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005551 u32 dpll, dpll_md;
5552
5553 /*
5554 * Enable DPIO clock input. We should never disable the reference
5555 * clock for pipe B, since VGA hotplug / manual detection depends
5556 * on it.
5557 */
5558 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5559 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5560 /* We should never disable this, set it here for state tracking */
5561 if (crtc->pipe == PIPE_B)
5562 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5563 dpll |= DPLL_VCO_ENABLE;
5564 crtc->config.dpll_hw_state.dpll = dpll;
5565
5566 dpll_md = (crtc->config.pixel_multiplier - 1)
5567 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5568 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5569}
5570
5571static void vlv_prepare_pll(struct intel_crtc *crtc)
5572{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005573 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005574 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005575 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005576 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005577 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005578 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005579
Daniel Vetter09153002012-12-12 14:06:44 +01005580 mutex_lock(&dev_priv->dpio_lock);
5581
Daniel Vetterf47709a2013-03-28 10:42:02 +01005582 bestn = crtc->config.dpll.n;
5583 bestm1 = crtc->config.dpll.m1;
5584 bestm2 = crtc->config.dpll.m2;
5585 bestp1 = crtc->config.dpll.p1;
5586 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005587
Jesse Barnes89b667f2013-04-18 14:51:36 -07005588 /* See eDP HDMI DPIO driver vbios notes doc */
5589
5590 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005591 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005592 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005593
5594 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005595 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005596
5597 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005598 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005599 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005600 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005601
5602 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005603 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005604
5605 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005606 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5607 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5608 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005609 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005610
5611 /*
5612 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5613 * but we don't support that).
5614 * Note: don't use the DAC post divider as it seems unstable.
5615 */
5616 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005617 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005618
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005619 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005620 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005621
Jesse Barnes89b667f2013-04-18 14:51:36 -07005622 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005623 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005624 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005625 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005626 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005627 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005628 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005629 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005630 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005631
Jesse Barnes89b667f2013-04-18 14:51:36 -07005632 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5633 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5634 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005635 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005636 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005637 0x0df40000);
5638 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005639 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005640 0x0df70000);
5641 } else { /* HDMI or VGA */
5642 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005643 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005644 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005645 0x0df70000);
5646 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005647 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005648 0x0df40000);
5649 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005650
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005651 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005652 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5653 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5654 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5655 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005656 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005657
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005658 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005659 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005660}
5661
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005662static void chv_update_pll(struct intel_crtc *crtc)
5663{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005664 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5665 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5666 DPLL_VCO_ENABLE;
5667 if (crtc->pipe != PIPE_A)
5668 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5669
5670 crtc->config.dpll_hw_state.dpll_md =
5671 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5672}
5673
5674static void chv_prepare_pll(struct intel_crtc *crtc)
5675{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005676 struct drm_device *dev = crtc->base.dev;
5677 struct drm_i915_private *dev_priv = dev->dev_private;
5678 int pipe = crtc->pipe;
5679 int dpll_reg = DPLL(crtc->pipe);
5680 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005681 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005682 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5683 int refclk;
5684
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005685 bestn = crtc->config.dpll.n;
5686 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5687 bestm1 = crtc->config.dpll.m1;
5688 bestm2 = crtc->config.dpll.m2 >> 22;
5689 bestp1 = crtc->config.dpll.p1;
5690 bestp2 = crtc->config.dpll.p2;
5691
5692 /*
5693 * Enable Refclk and SSC
5694 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005695 I915_WRITE(dpll_reg,
5696 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5697
5698 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005699
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005700 /* p1 and p2 divider */
5701 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5702 5 << DPIO_CHV_S1_DIV_SHIFT |
5703 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5704 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5705 1 << DPIO_CHV_K_DIV_SHIFT);
5706
5707 /* Feedback post-divider - m2 */
5708 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5709
5710 /* Feedback refclk divider - n and m1 */
5711 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5712 DPIO_CHV_M1_DIV_BY_2 |
5713 1 << DPIO_CHV_N_DIV_SHIFT);
5714
5715 /* M2 fraction division */
5716 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5717
5718 /* M2 fraction division enable */
5719 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5720 DPIO_CHV_FRAC_DIV_EN |
5721 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5722
5723 /* Loop filter */
5724 refclk = i9xx_get_refclk(&crtc->base, 0);
5725 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5726 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5727 if (refclk == 100000)
5728 intcoeff = 11;
5729 else if (refclk == 38400)
5730 intcoeff = 10;
5731 else
5732 intcoeff = 9;
5733 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5734 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5735
5736 /* AFC Recal */
5737 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5738 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5739 DPIO_AFC_RECAL);
5740
5741 mutex_unlock(&dev_priv->dpio_lock);
5742}
5743
Daniel Vetterf47709a2013-03-28 10:42:02 +01005744static void i9xx_update_pll(struct intel_crtc *crtc,
5745 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005746 int num_connectors)
5747{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005748 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005749 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005750 u32 dpll;
5751 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005752 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005753
Daniel Vetterf47709a2013-03-28 10:42:02 +01005754 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305755
Daniel Vetterf47709a2013-03-28 10:42:02 +01005756 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5757 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005758
5759 dpll = DPLL_VGA_MODE_DIS;
5760
Daniel Vetterf47709a2013-03-28 10:42:02 +01005761 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005762 dpll |= DPLLB_MODE_LVDS;
5763 else
5764 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005765
Daniel Vetteref1b4602013-06-01 17:17:04 +02005766 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005767 dpll |= (crtc->config.pixel_multiplier - 1)
5768 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005769 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005770
5771 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005772 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005773
Daniel Vetterf47709a2013-03-28 10:42:02 +01005774 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005775 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005776
5777 /* compute bitmask from p1 value */
5778 if (IS_PINEVIEW(dev))
5779 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5780 else {
5781 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5782 if (IS_G4X(dev) && reduced_clock)
5783 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5784 }
5785 switch (clock->p2) {
5786 case 5:
5787 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5788 break;
5789 case 7:
5790 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5791 break;
5792 case 10:
5793 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5794 break;
5795 case 14:
5796 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5797 break;
5798 }
5799 if (INTEL_INFO(dev)->gen >= 4)
5800 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5801
Daniel Vetter09ede542013-04-30 14:01:45 +02005802 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005803 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005804 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005805 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5806 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5807 else
5808 dpll |= PLL_REF_INPUT_DREFCLK;
5809
5810 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005811 crtc->config.dpll_hw_state.dpll = dpll;
5812
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005813 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005814 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5815 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005816 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005817 }
5818}
5819
Daniel Vetterf47709a2013-03-28 10:42:02 +01005820static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005821 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005822 int num_connectors)
5823{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005824 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005825 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005826 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005827 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005828
Daniel Vetterf47709a2013-03-28 10:42:02 +01005829 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305830
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005831 dpll = DPLL_VGA_MODE_DIS;
5832
Daniel Vetterf47709a2013-03-28 10:42:02 +01005833 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005834 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5835 } else {
5836 if (clock->p1 == 2)
5837 dpll |= PLL_P1_DIVIDE_BY_TWO;
5838 else
5839 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5840 if (clock->p2 == 4)
5841 dpll |= PLL_P2_DIVIDE_BY_4;
5842 }
5843
Daniel Vetter4a33e482013-07-06 12:52:05 +02005844 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5845 dpll |= DPLL_DVO_2X_MODE;
5846
Daniel Vetterf47709a2013-03-28 10:42:02 +01005847 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005848 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5849 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5850 else
5851 dpll |= PLL_REF_INPUT_DREFCLK;
5852
5853 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005854 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005855}
5856
Daniel Vetter8a654f32013-06-01 17:16:22 +02005857static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005858{
5859 struct drm_device *dev = intel_crtc->base.dev;
5860 struct drm_i915_private *dev_priv = dev->dev_private;
5861 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005862 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005863 struct drm_display_mode *adjusted_mode =
5864 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005865 uint32_t crtc_vtotal, crtc_vblank_end;
5866 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005867
5868 /* We need to be careful not to changed the adjusted mode, for otherwise
5869 * the hw state checker will get angry at the mismatch. */
5870 crtc_vtotal = adjusted_mode->crtc_vtotal;
5871 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005872
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005873 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005874 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005875 crtc_vtotal -= 1;
5876 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005877
5878 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5879 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5880 else
5881 vsyncshift = adjusted_mode->crtc_hsync_start -
5882 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005883 if (vsyncshift < 0)
5884 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005885 }
5886
5887 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005888 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005889
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005890 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005891 (adjusted_mode->crtc_hdisplay - 1) |
5892 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005893 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005894 (adjusted_mode->crtc_hblank_start - 1) |
5895 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005896 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005897 (adjusted_mode->crtc_hsync_start - 1) |
5898 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5899
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005900 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005901 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005902 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005903 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005904 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005905 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005906 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005907 (adjusted_mode->crtc_vsync_start - 1) |
5908 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5909
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005910 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5911 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5912 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5913 * bits. */
5914 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5915 (pipe == PIPE_B || pipe == PIPE_C))
5916 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5917
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005918 /* pipesrc controls the size that is scaled from, which should
5919 * always be the user's requested size.
5920 */
5921 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005922 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5923 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005924}
5925
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005926static void intel_get_pipe_timings(struct intel_crtc *crtc,
5927 struct intel_crtc_config *pipe_config)
5928{
5929 struct drm_device *dev = crtc->base.dev;
5930 struct drm_i915_private *dev_priv = dev->dev_private;
5931 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5932 uint32_t tmp;
5933
5934 tmp = I915_READ(HTOTAL(cpu_transcoder));
5935 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5936 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5937 tmp = I915_READ(HBLANK(cpu_transcoder));
5938 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5939 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5940 tmp = I915_READ(HSYNC(cpu_transcoder));
5941 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5942 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5943
5944 tmp = I915_READ(VTOTAL(cpu_transcoder));
5945 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5946 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5947 tmp = I915_READ(VBLANK(cpu_transcoder));
5948 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5949 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5950 tmp = I915_READ(VSYNC(cpu_transcoder));
5951 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5952 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5953
5954 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5955 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5956 pipe_config->adjusted_mode.crtc_vtotal += 1;
5957 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5958 }
5959
5960 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005961 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5962 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5963
5964 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5965 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005966}
5967
Daniel Vetterf6a83282014-02-11 15:28:57 -08005968void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5969 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005970{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005971 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5972 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5973 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5974 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005975
Daniel Vetterf6a83282014-02-11 15:28:57 -08005976 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5977 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5978 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5979 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005980
Daniel Vetterf6a83282014-02-11 15:28:57 -08005981 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005982
Daniel Vetterf6a83282014-02-11 15:28:57 -08005983 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5984 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005985}
5986
Daniel Vetter84b046f2013-02-19 18:48:54 +01005987static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5988{
5989 struct drm_device *dev = intel_crtc->base.dev;
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991 uint32_t pipeconf;
5992
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005993 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005994
Daniel Vetter67c72a12013-09-24 11:46:14 +02005995 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5996 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5997 pipeconf |= PIPECONF_ENABLE;
5998
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005999 if (intel_crtc->config.double_wide)
6000 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006001
Daniel Vetterff9ce462013-04-24 14:57:17 +02006002 /* only g4x and later have fancy bpc/dither controls */
6003 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006004 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6005 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6006 pipeconf |= PIPECONF_DITHER_EN |
6007 PIPECONF_DITHER_TYPE_SP;
6008
6009 switch (intel_crtc->config.pipe_bpp) {
6010 case 18:
6011 pipeconf |= PIPECONF_6BPC;
6012 break;
6013 case 24:
6014 pipeconf |= PIPECONF_8BPC;
6015 break;
6016 case 30:
6017 pipeconf |= PIPECONF_10BPC;
6018 break;
6019 default:
6020 /* Case prevented by intel_choose_pipe_bpp_dither. */
6021 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006022 }
6023 }
6024
6025 if (HAS_PIPE_CXSR(dev)) {
6026 if (intel_crtc->lowfreq_avail) {
6027 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6028 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6029 } else {
6030 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006031 }
6032 }
6033
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006034 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6035 if (INTEL_INFO(dev)->gen < 4 ||
6036 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6037 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6038 else
6039 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6040 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006041 pipeconf |= PIPECONF_PROGRESSIVE;
6042
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006043 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6044 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006045
Daniel Vetter84b046f2013-02-19 18:48:54 +01006046 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6047 POSTING_READ(PIPECONF(intel_crtc->pipe));
6048}
6049
Eric Anholtf564048e2011-03-30 13:01:02 -07006050static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006051 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006052 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006053{
6054 struct drm_device *dev = crtc->dev;
6055 struct drm_i915_private *dev_priv = dev->dev_private;
6056 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006057 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006058 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006059 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006060 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006061 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006062 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006063
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006064 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006065 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006066 case INTEL_OUTPUT_LVDS:
6067 is_lvds = true;
6068 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006069 case INTEL_OUTPUT_DSI:
6070 is_dsi = true;
6071 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006072 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006073
Eric Anholtc751ce42010-03-25 11:48:48 -07006074 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006075 }
6076
Jani Nikulaf2335332013-09-13 11:03:09 +03006077 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006078 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006079
Jani Nikulaf2335332013-09-13 11:03:09 +03006080 if (!intel_crtc->config.clock_set) {
6081 refclk = i9xx_get_refclk(crtc, num_connectors);
6082
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006083 /*
6084 * Returns a set of divisors for the desired target clock with
6085 * the given refclk, or FALSE. The returned values represent
6086 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6087 * 2) / p1 / p2.
6088 */
6089 limit = intel_limit(crtc, refclk);
6090 ok = dev_priv->display.find_dpll(limit, crtc,
6091 intel_crtc->config.port_clock,
6092 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006093 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006094 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6095 return -EINVAL;
6096 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006097
Jani Nikulaf2335332013-09-13 11:03:09 +03006098 if (is_lvds && dev_priv->lvds_downclock_avail) {
6099 /*
6100 * Ensure we match the reduced clock's P to the target
6101 * clock. If the clocks don't match, we can't switch
6102 * the display clock by using the FP0/FP1. In such case
6103 * we will disable the LVDS downclock feature.
6104 */
6105 has_reduced_clock =
6106 dev_priv->display.find_dpll(limit, crtc,
6107 dev_priv->lvds_downclock,
6108 refclk, &clock,
6109 &reduced_clock);
6110 }
6111 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006112 intel_crtc->config.dpll.n = clock.n;
6113 intel_crtc->config.dpll.m1 = clock.m1;
6114 intel_crtc->config.dpll.m2 = clock.m2;
6115 intel_crtc->config.dpll.p1 = clock.p1;
6116 intel_crtc->config.dpll.p2 = clock.p2;
6117 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006118
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006119 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006120 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306121 has_reduced_clock ? &reduced_clock : NULL,
6122 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006123 } else if (IS_CHERRYVIEW(dev)) {
6124 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006125 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006126 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006127 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006128 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006129 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006130 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006131 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006132
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006133 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006134}
6135
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006136static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6137 struct intel_crtc_config *pipe_config)
6138{
6139 struct drm_device *dev = crtc->base.dev;
6140 struct drm_i915_private *dev_priv = dev->dev_private;
6141 uint32_t tmp;
6142
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006143 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6144 return;
6145
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006146 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006147 if (!(tmp & PFIT_ENABLE))
6148 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006149
Daniel Vetter06922822013-07-11 13:35:40 +02006150 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006151 if (INTEL_INFO(dev)->gen < 4) {
6152 if (crtc->pipe != PIPE_B)
6153 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006154 } else {
6155 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6156 return;
6157 }
6158
Daniel Vetter06922822013-07-11 13:35:40 +02006159 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006160 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6161 if (INTEL_INFO(dev)->gen < 5)
6162 pipe_config->gmch_pfit.lvds_border_bits =
6163 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6164}
6165
Jesse Barnesacbec812013-09-20 11:29:32 -07006166static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6167 struct intel_crtc_config *pipe_config)
6168{
6169 struct drm_device *dev = crtc->base.dev;
6170 struct drm_i915_private *dev_priv = dev->dev_private;
6171 int pipe = pipe_config->cpu_transcoder;
6172 intel_clock_t clock;
6173 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006174 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006175
Shobhit Kumarf573de52014-07-30 20:32:37 +05306176 /* In case of MIPI DPLL will not even be used */
6177 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6178 return;
6179
Jesse Barnesacbec812013-09-20 11:29:32 -07006180 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006181 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006182 mutex_unlock(&dev_priv->dpio_lock);
6183
6184 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6185 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6186 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6187 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6188 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6189
Ville Syrjäläf6466282013-10-14 14:50:31 +03006190 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006191
Ville Syrjäläf6466282013-10-14 14:50:31 +03006192 /* clock.dot is the fast clock */
6193 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006194}
6195
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006196static void i9xx_get_plane_config(struct intel_crtc *crtc,
6197 struct intel_plane_config *plane_config)
6198{
6199 struct drm_device *dev = crtc->base.dev;
6200 struct drm_i915_private *dev_priv = dev->dev_private;
6201 u32 val, base, offset;
6202 int pipe = crtc->pipe, plane = crtc->plane;
6203 int fourcc, pixel_format;
6204 int aligned_height;
6205
Dave Airlie66e514c2014-04-03 07:51:54 +10006206 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6207 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006208 DRM_DEBUG_KMS("failed to alloc fb\n");
6209 return;
6210 }
6211
6212 val = I915_READ(DSPCNTR(plane));
6213
6214 if (INTEL_INFO(dev)->gen >= 4)
6215 if (val & DISPPLANE_TILED)
6216 plane_config->tiled = true;
6217
6218 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6219 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006220 crtc->base.primary->fb->pixel_format = fourcc;
6221 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006222 drm_format_plane_cpp(fourcc, 0) * 8;
6223
6224 if (INTEL_INFO(dev)->gen >= 4) {
6225 if (plane_config->tiled)
6226 offset = I915_READ(DSPTILEOFF(plane));
6227 else
6228 offset = I915_READ(DSPLINOFF(plane));
6229 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6230 } else {
6231 base = I915_READ(DSPADDR(plane));
6232 }
6233 plane_config->base = base;
6234
6235 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006236 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6237 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006238
6239 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006240 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006241
Dave Airlie66e514c2014-04-03 07:51:54 +10006242 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006243 plane_config->tiled);
6244
Fabian Frederick1267a262014-07-01 20:39:41 +02006245 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6246 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006247
6248 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006249 pipe, plane, crtc->base.primary->fb->width,
6250 crtc->base.primary->fb->height,
6251 crtc->base.primary->fb->bits_per_pixel, base,
6252 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006253 plane_config->size);
6254
6255}
6256
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006257static void chv_crtc_clock_get(struct intel_crtc *crtc,
6258 struct intel_crtc_config *pipe_config)
6259{
6260 struct drm_device *dev = crtc->base.dev;
6261 struct drm_i915_private *dev_priv = dev->dev_private;
6262 int pipe = pipe_config->cpu_transcoder;
6263 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6264 intel_clock_t clock;
6265 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6266 int refclk = 100000;
6267
6268 mutex_lock(&dev_priv->dpio_lock);
6269 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6270 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6271 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6272 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6273 mutex_unlock(&dev_priv->dpio_lock);
6274
6275 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6276 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6277 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6278 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6279 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6280
6281 chv_clock(refclk, &clock);
6282
6283 /* clock.dot is the fast clock */
6284 pipe_config->port_clock = clock.dot / 5;
6285}
6286
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006287static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6288 struct intel_crtc_config *pipe_config)
6289{
6290 struct drm_device *dev = crtc->base.dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
6292 uint32_t tmp;
6293
Imre Deakb5482bd2014-03-05 16:20:55 +02006294 if (!intel_display_power_enabled(dev_priv,
6295 POWER_DOMAIN_PIPE(crtc->pipe)))
6296 return false;
6297
Daniel Vettere143a212013-07-04 12:01:15 +02006298 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006299 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006300
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006301 tmp = I915_READ(PIPECONF(crtc->pipe));
6302 if (!(tmp & PIPECONF_ENABLE))
6303 return false;
6304
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006305 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6306 switch (tmp & PIPECONF_BPC_MASK) {
6307 case PIPECONF_6BPC:
6308 pipe_config->pipe_bpp = 18;
6309 break;
6310 case PIPECONF_8BPC:
6311 pipe_config->pipe_bpp = 24;
6312 break;
6313 case PIPECONF_10BPC:
6314 pipe_config->pipe_bpp = 30;
6315 break;
6316 default:
6317 break;
6318 }
6319 }
6320
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006321 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6322 pipe_config->limited_color_range = true;
6323
Ville Syrjälä282740f2013-09-04 18:30:03 +03006324 if (INTEL_INFO(dev)->gen < 4)
6325 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6326
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006327 intel_get_pipe_timings(crtc, pipe_config);
6328
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006329 i9xx_get_pfit_config(crtc, pipe_config);
6330
Daniel Vetter6c49f242013-06-06 12:45:25 +02006331 if (INTEL_INFO(dev)->gen >= 4) {
6332 tmp = I915_READ(DPLL_MD(crtc->pipe));
6333 pipe_config->pixel_multiplier =
6334 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6335 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006336 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006337 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6338 tmp = I915_READ(DPLL(crtc->pipe));
6339 pipe_config->pixel_multiplier =
6340 ((tmp & SDVO_MULTIPLIER_MASK)
6341 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6342 } else {
6343 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6344 * port and will be fixed up in the encoder->get_config
6345 * function. */
6346 pipe_config->pixel_multiplier = 1;
6347 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006348 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6349 if (!IS_VALLEYVIEW(dev)) {
6350 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6351 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006352 } else {
6353 /* Mask out read-only status bits. */
6354 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6355 DPLL_PORTC_READY_MASK |
6356 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006357 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006358
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006359 if (IS_CHERRYVIEW(dev))
6360 chv_crtc_clock_get(crtc, pipe_config);
6361 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006362 vlv_crtc_clock_get(crtc, pipe_config);
6363 else
6364 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006365
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006366 return true;
6367}
6368
Paulo Zanonidde86e22012-12-01 12:04:25 -02006369static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006370{
6371 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006372 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006373 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006374 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006375 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006376 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006377 bool has_ck505 = false;
6378 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006379
6380 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006381 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006382 switch (encoder->type) {
6383 case INTEL_OUTPUT_LVDS:
6384 has_panel = true;
6385 has_lvds = true;
6386 break;
6387 case INTEL_OUTPUT_EDP:
6388 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006389 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006390 has_cpu_edp = true;
6391 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006392 }
6393 }
6394
Keith Packard99eb6a02011-09-26 14:29:12 -07006395 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006396 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006397 can_ssc = has_ck505;
6398 } else {
6399 has_ck505 = false;
6400 can_ssc = true;
6401 }
6402
Imre Deak2de69052013-05-08 13:14:04 +03006403 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6404 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006405
6406 /* Ironlake: try to setup display ref clock before DPLL
6407 * enabling. This is only under driver's control after
6408 * PCH B stepping, previous chipset stepping should be
6409 * ignoring this setting.
6410 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006411 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006412
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006413 /* As we must carefully and slowly disable/enable each source in turn,
6414 * compute the final state we want first and check if we need to
6415 * make any changes at all.
6416 */
6417 final = val;
6418 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006419 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006420 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006421 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006422 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6423
6424 final &= ~DREF_SSC_SOURCE_MASK;
6425 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6426 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006427
Keith Packard199e5d72011-09-22 12:01:57 -07006428 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006429 final |= DREF_SSC_SOURCE_ENABLE;
6430
6431 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6432 final |= DREF_SSC1_ENABLE;
6433
6434 if (has_cpu_edp) {
6435 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6436 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6437 else
6438 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6439 } else
6440 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6441 } else {
6442 final |= DREF_SSC_SOURCE_DISABLE;
6443 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6444 }
6445
6446 if (final == val)
6447 return;
6448
6449 /* Always enable nonspread source */
6450 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6451
6452 if (has_ck505)
6453 val |= DREF_NONSPREAD_CK505_ENABLE;
6454 else
6455 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6456
6457 if (has_panel) {
6458 val &= ~DREF_SSC_SOURCE_MASK;
6459 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006460
Keith Packard199e5d72011-09-22 12:01:57 -07006461 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006462 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006463 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006464 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006465 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006466 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006467
6468 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006469 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006470 POSTING_READ(PCH_DREF_CONTROL);
6471 udelay(200);
6472
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006473 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006474
6475 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006476 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006477 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006478 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006479 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006480 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006481 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006482 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006483 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006484
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006485 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006486 POSTING_READ(PCH_DREF_CONTROL);
6487 udelay(200);
6488 } else {
6489 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6490
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006491 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006492
6493 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006494 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006495
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006496 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006497 POSTING_READ(PCH_DREF_CONTROL);
6498 udelay(200);
6499
6500 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006501 val &= ~DREF_SSC_SOURCE_MASK;
6502 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006503
6504 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006505 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006506
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006507 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006508 POSTING_READ(PCH_DREF_CONTROL);
6509 udelay(200);
6510 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006511
6512 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006513}
6514
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006515static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006516{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006517 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006518
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006519 tmp = I915_READ(SOUTH_CHICKEN2);
6520 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6521 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006522
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006523 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6524 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6525 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006526
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006527 tmp = I915_READ(SOUTH_CHICKEN2);
6528 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6529 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006530
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006531 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6532 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6533 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006534}
6535
6536/* WaMPhyProgramming:hsw */
6537static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6538{
6539 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006540
6541 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6542 tmp &= ~(0xFF << 24);
6543 tmp |= (0x12 << 24);
6544 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6545
Paulo Zanonidde86e22012-12-01 12:04:25 -02006546 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6547 tmp |= (1 << 11);
6548 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6549
6550 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6551 tmp |= (1 << 11);
6552 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6553
Paulo Zanonidde86e22012-12-01 12:04:25 -02006554 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6555 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6556 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6557
6558 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6559 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6560 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6561
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006562 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6563 tmp &= ~(7 << 13);
6564 tmp |= (5 << 13);
6565 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006566
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006567 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6568 tmp &= ~(7 << 13);
6569 tmp |= (5 << 13);
6570 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006571
6572 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6573 tmp &= ~0xFF;
6574 tmp |= 0x1C;
6575 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6576
6577 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6578 tmp &= ~0xFF;
6579 tmp |= 0x1C;
6580 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6581
6582 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6583 tmp &= ~(0xFF << 16);
6584 tmp |= (0x1C << 16);
6585 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6586
6587 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6588 tmp &= ~(0xFF << 16);
6589 tmp |= (0x1C << 16);
6590 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6591
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006592 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6593 tmp |= (1 << 27);
6594 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006595
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006596 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6597 tmp |= (1 << 27);
6598 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006599
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006600 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6601 tmp &= ~(0xF << 28);
6602 tmp |= (4 << 28);
6603 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006604
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006605 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6606 tmp &= ~(0xF << 28);
6607 tmp |= (4 << 28);
6608 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006609}
6610
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006611/* Implements 3 different sequences from BSpec chapter "Display iCLK
6612 * Programming" based on the parameters passed:
6613 * - Sequence to enable CLKOUT_DP
6614 * - Sequence to enable CLKOUT_DP without spread
6615 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6616 */
6617static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6618 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006619{
6620 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006621 uint32_t reg, tmp;
6622
6623 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6624 with_spread = true;
6625 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6626 with_fdi, "LP PCH doesn't have FDI\n"))
6627 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006628
6629 mutex_lock(&dev_priv->dpio_lock);
6630
6631 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6632 tmp &= ~SBI_SSCCTL_DISABLE;
6633 tmp |= SBI_SSCCTL_PATHALT;
6634 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6635
6636 udelay(24);
6637
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006638 if (with_spread) {
6639 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6640 tmp &= ~SBI_SSCCTL_PATHALT;
6641 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006642
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006643 if (with_fdi) {
6644 lpt_reset_fdi_mphy(dev_priv);
6645 lpt_program_fdi_mphy(dev_priv);
6646 }
6647 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006648
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006649 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6650 SBI_GEN0 : SBI_DBUFF0;
6651 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6652 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6653 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006654
6655 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006656}
6657
Paulo Zanoni47701c32013-07-23 11:19:25 -03006658/* Sequence to disable CLKOUT_DP */
6659static void lpt_disable_clkout_dp(struct drm_device *dev)
6660{
6661 struct drm_i915_private *dev_priv = dev->dev_private;
6662 uint32_t reg, tmp;
6663
6664 mutex_lock(&dev_priv->dpio_lock);
6665
6666 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6667 SBI_GEN0 : SBI_DBUFF0;
6668 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6669 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6670 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6671
6672 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6673 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6674 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6675 tmp |= SBI_SSCCTL_PATHALT;
6676 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6677 udelay(32);
6678 }
6679 tmp |= SBI_SSCCTL_DISABLE;
6680 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6681 }
6682
6683 mutex_unlock(&dev_priv->dpio_lock);
6684}
6685
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006686static void lpt_init_pch_refclk(struct drm_device *dev)
6687{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006688 struct intel_encoder *encoder;
6689 bool has_vga = false;
6690
Damien Lespiaub2784e12014-08-05 11:29:37 +01006691 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006692 switch (encoder->type) {
6693 case INTEL_OUTPUT_ANALOG:
6694 has_vga = true;
6695 break;
6696 }
6697 }
6698
Paulo Zanoni47701c32013-07-23 11:19:25 -03006699 if (has_vga)
6700 lpt_enable_clkout_dp(dev, true, true);
6701 else
6702 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006703}
6704
Paulo Zanonidde86e22012-12-01 12:04:25 -02006705/*
6706 * Initialize reference clocks when the driver loads
6707 */
6708void intel_init_pch_refclk(struct drm_device *dev)
6709{
6710 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6711 ironlake_init_pch_refclk(dev);
6712 else if (HAS_PCH_LPT(dev))
6713 lpt_init_pch_refclk(dev);
6714}
6715
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006716static int ironlake_get_refclk(struct drm_crtc *crtc)
6717{
6718 struct drm_device *dev = crtc->dev;
6719 struct drm_i915_private *dev_priv = dev->dev_private;
6720 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006721 int num_connectors = 0;
6722 bool is_lvds = false;
6723
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02006724 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006725 switch (encoder->type) {
6726 case INTEL_OUTPUT_LVDS:
6727 is_lvds = true;
6728 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006729 }
6730 num_connectors++;
6731 }
6732
6733 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006734 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006735 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006736 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006737 }
6738
6739 return 120000;
6740}
6741
Daniel Vetter6ff93602013-04-19 11:24:36 +02006742static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006743{
6744 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6745 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6746 int pipe = intel_crtc->pipe;
6747 uint32_t val;
6748
Daniel Vetter78114072013-06-13 00:54:57 +02006749 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006750
Daniel Vetter965e0c42013-03-27 00:44:57 +01006751 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006752 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006753 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006754 break;
6755 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006756 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006757 break;
6758 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006759 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006760 break;
6761 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006762 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006763 break;
6764 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006765 /* Case prevented by intel_choose_pipe_bpp_dither. */
6766 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006767 }
6768
Daniel Vetterd8b32242013-04-25 17:54:44 +02006769 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006770 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6771
Daniel Vetter6ff93602013-04-19 11:24:36 +02006772 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006773 val |= PIPECONF_INTERLACED_ILK;
6774 else
6775 val |= PIPECONF_PROGRESSIVE;
6776
Daniel Vetter50f3b012013-03-27 00:44:56 +01006777 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006778 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006779
Paulo Zanonic8203562012-09-12 10:06:29 -03006780 I915_WRITE(PIPECONF(pipe), val);
6781 POSTING_READ(PIPECONF(pipe));
6782}
6783
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006784/*
6785 * Set up the pipe CSC unit.
6786 *
6787 * Currently only full range RGB to limited range RGB conversion
6788 * is supported, but eventually this should handle various
6789 * RGB<->YCbCr scenarios as well.
6790 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006791static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006792{
6793 struct drm_device *dev = crtc->dev;
6794 struct drm_i915_private *dev_priv = dev->dev_private;
6795 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6796 int pipe = intel_crtc->pipe;
6797 uint16_t coeff = 0x7800; /* 1.0 */
6798
6799 /*
6800 * TODO: Check what kind of values actually come out of the pipe
6801 * with these coeff/postoff values and adjust to get the best
6802 * accuracy. Perhaps we even need to take the bpc value into
6803 * consideration.
6804 */
6805
Daniel Vetter50f3b012013-03-27 00:44:56 +01006806 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006807 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6808
6809 /*
6810 * GY/GU and RY/RU should be the other way around according
6811 * to BSpec, but reality doesn't agree. Just set them up in
6812 * a way that results in the correct picture.
6813 */
6814 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6815 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6816
6817 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6818 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6819
6820 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6821 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6822
6823 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6824 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6825 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6826
6827 if (INTEL_INFO(dev)->gen > 6) {
6828 uint16_t postoff = 0;
6829
Daniel Vetter50f3b012013-03-27 00:44:56 +01006830 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006831 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006832
6833 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6834 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6835 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6836
6837 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6838 } else {
6839 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6840
Daniel Vetter50f3b012013-03-27 00:44:56 +01006841 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006842 mode |= CSC_BLACK_SCREEN_OFFSET;
6843
6844 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6845 }
6846}
6847
Daniel Vetter6ff93602013-04-19 11:24:36 +02006848static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006849{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006850 struct drm_device *dev = crtc->dev;
6851 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006853 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006854 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006855 uint32_t val;
6856
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006857 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006858
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006859 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006860 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6861
Daniel Vetter6ff93602013-04-19 11:24:36 +02006862 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006863 val |= PIPECONF_INTERLACED_ILK;
6864 else
6865 val |= PIPECONF_PROGRESSIVE;
6866
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006867 I915_WRITE(PIPECONF(cpu_transcoder), val);
6868 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006869
6870 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6871 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006872
6873 if (IS_BROADWELL(dev)) {
6874 val = 0;
6875
6876 switch (intel_crtc->config.pipe_bpp) {
6877 case 18:
6878 val |= PIPEMISC_DITHER_6_BPC;
6879 break;
6880 case 24:
6881 val |= PIPEMISC_DITHER_8_BPC;
6882 break;
6883 case 30:
6884 val |= PIPEMISC_DITHER_10_BPC;
6885 break;
6886 case 36:
6887 val |= PIPEMISC_DITHER_12_BPC;
6888 break;
6889 default:
6890 /* Case prevented by pipe_config_set_bpp. */
6891 BUG();
6892 }
6893
6894 if (intel_crtc->config.dither)
6895 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6896
6897 I915_WRITE(PIPEMISC(pipe), val);
6898 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006899}
6900
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006901static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006902 intel_clock_t *clock,
6903 bool *has_reduced_clock,
6904 intel_clock_t *reduced_clock)
6905{
6906 struct drm_device *dev = crtc->dev;
6907 struct drm_i915_private *dev_priv = dev->dev_private;
6908 struct intel_encoder *intel_encoder;
6909 int refclk;
6910 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02006911 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006912
6913 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6914 switch (intel_encoder->type) {
6915 case INTEL_OUTPUT_LVDS:
6916 is_lvds = true;
6917 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006918 }
6919 }
6920
6921 refclk = ironlake_get_refclk(crtc);
6922
6923 /*
6924 * Returns a set of divisors for the desired target clock with the given
6925 * refclk, or FALSE. The returned values represent the clock equation:
6926 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6927 */
6928 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006929 ret = dev_priv->display.find_dpll(limit, crtc,
6930 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006931 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006932 if (!ret)
6933 return false;
6934
6935 if (is_lvds && dev_priv->lvds_downclock_avail) {
6936 /*
6937 * Ensure we match the reduced clock's P to the target clock.
6938 * If the clocks don't match, we can't switch the display clock
6939 * by using the FP0/FP1. In such case we will disable the LVDS
6940 * downclock feature.
6941 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006942 *has_reduced_clock =
6943 dev_priv->display.find_dpll(limit, crtc,
6944 dev_priv->lvds_downclock,
6945 refclk, clock,
6946 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006947 }
6948
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006949 return true;
6950}
6951
Paulo Zanonid4b19312012-11-29 11:29:32 -02006952int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6953{
6954 /*
6955 * Account for spread spectrum to avoid
6956 * oversubscribing the link. Max center spread
6957 * is 2.5%; use 5% for safety's sake.
6958 */
6959 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006960 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006961}
6962
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006963static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006964{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006965 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006966}
6967
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006968static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006969 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006970 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006971{
6972 struct drm_crtc *crtc = &intel_crtc->base;
6973 struct drm_device *dev = crtc->dev;
6974 struct drm_i915_private *dev_priv = dev->dev_private;
6975 struct intel_encoder *intel_encoder;
6976 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006977 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006978 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006979
6980 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6981 switch (intel_encoder->type) {
6982 case INTEL_OUTPUT_LVDS:
6983 is_lvds = true;
6984 break;
6985 case INTEL_OUTPUT_SDVO:
6986 case INTEL_OUTPUT_HDMI:
6987 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006988 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006989 }
6990
6991 num_connectors++;
6992 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006993
Chris Wilsonc1858122010-12-03 21:35:48 +00006994 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006995 factor = 21;
6996 if (is_lvds) {
6997 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006998 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006999 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007000 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007001 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007002 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007003
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007004 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007005 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007006
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007007 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7008 *fp2 |= FP_CB_TUNE;
7009
Chris Wilson5eddb702010-09-11 13:48:45 +01007010 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007011
Eric Anholta07d6782011-03-30 13:01:08 -07007012 if (is_lvds)
7013 dpll |= DPLLB_MODE_LVDS;
7014 else
7015 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007016
Daniel Vetteref1b4602013-06-01 17:17:04 +02007017 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7018 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007019
7020 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007021 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007022 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007023 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007024
Eric Anholta07d6782011-03-30 13:01:08 -07007025 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007026 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007027 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007028 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007029
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007030 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007031 case 5:
7032 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7033 break;
7034 case 7:
7035 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7036 break;
7037 case 10:
7038 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7039 break;
7040 case 14:
7041 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7042 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007043 }
7044
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007045 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007046 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007047 else
7048 dpll |= PLL_REF_INPUT_DREFCLK;
7049
Daniel Vetter959e16d2013-06-05 13:34:21 +02007050 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007051}
7052
Jesse Barnes79e53942008-11-07 14:24:08 -08007053static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007054 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007055 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007056{
7057 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007059 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007060 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007061 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007062 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007063 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007064 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007065 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007066
7067 for_each_encoder_on_crtc(dev, crtc, encoder) {
7068 switch (encoder->type) {
7069 case INTEL_OUTPUT_LVDS:
7070 is_lvds = true;
7071 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007072 }
7073
7074 num_connectors++;
7075 }
7076
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007077 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7078 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7079
Daniel Vetterff9a6752013-06-01 17:16:21 +02007080 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007081 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007082 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007083 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7084 return -EINVAL;
7085 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007086 /* Compat-code for transition, will disappear. */
7087 if (!intel_crtc->config.clock_set) {
7088 intel_crtc->config.dpll.n = clock.n;
7089 intel_crtc->config.dpll.m1 = clock.m1;
7090 intel_crtc->config.dpll.m2 = clock.m2;
7091 intel_crtc->config.dpll.p1 = clock.p1;
7092 intel_crtc->config.dpll.p2 = clock.p2;
7093 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007094
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007095 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007096 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007097 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007098 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007099 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007100
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007101 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007102 &fp, &reduced_clock,
7103 has_reduced_clock ? &fp2 : NULL);
7104
Daniel Vetter959e16d2013-06-05 13:34:21 +02007105 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007106 intel_crtc->config.dpll_hw_state.fp0 = fp;
7107 if (has_reduced_clock)
7108 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7109 else
7110 intel_crtc->config.dpll_hw_state.fp1 = fp;
7111
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007112 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007113 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007114 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007115 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007116 return -EINVAL;
7117 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007118 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007119 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007120
Jani Nikulad330a952014-01-21 11:24:25 +02007121 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007122 intel_crtc->lowfreq_avail = true;
7123 else
7124 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007125
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007126 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007127}
7128
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007129static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7130 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007131{
7132 struct drm_device *dev = crtc->base.dev;
7133 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007134 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007135
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007136 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7137 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7138 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7139 & ~TU_SIZE_MASK;
7140 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7141 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7142 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7143}
7144
7145static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7146 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007147 struct intel_link_m_n *m_n,
7148 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007149{
7150 struct drm_device *dev = crtc->base.dev;
7151 struct drm_i915_private *dev_priv = dev->dev_private;
7152 enum pipe pipe = crtc->pipe;
7153
7154 if (INTEL_INFO(dev)->gen >= 5) {
7155 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7156 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7157 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7158 & ~TU_SIZE_MASK;
7159 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7160 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7161 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007162 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7163 * gen < 8) and if DRRS is supported (to make sure the
7164 * registers are not unnecessarily read).
7165 */
7166 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7167 crtc->config.has_drrs) {
7168 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7169 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7170 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7171 & ~TU_SIZE_MASK;
7172 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7173 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7174 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7175 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007176 } else {
7177 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7178 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7179 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7180 & ~TU_SIZE_MASK;
7181 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7182 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7183 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7184 }
7185}
7186
7187void intel_dp_get_m_n(struct intel_crtc *crtc,
7188 struct intel_crtc_config *pipe_config)
7189{
7190 if (crtc->config.has_pch_encoder)
7191 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7192 else
7193 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007194 &pipe_config->dp_m_n,
7195 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007196}
7197
Daniel Vetter72419202013-04-04 13:28:53 +02007198static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7199 struct intel_crtc_config *pipe_config)
7200{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007201 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007202 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007203}
7204
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007205static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7206 struct intel_crtc_config *pipe_config)
7207{
7208 struct drm_device *dev = crtc->base.dev;
7209 struct drm_i915_private *dev_priv = dev->dev_private;
7210 uint32_t tmp;
7211
7212 tmp = I915_READ(PF_CTL(crtc->pipe));
7213
7214 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007215 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007216 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7217 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007218
7219 /* We currently do not free assignements of panel fitters on
7220 * ivb/hsw (since we don't use the higher upscaling modes which
7221 * differentiates them) so just WARN about this case for now. */
7222 if (IS_GEN7(dev)) {
7223 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7224 PF_PIPE_SEL_IVB(crtc->pipe));
7225 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007226 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007227}
7228
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007229static void ironlake_get_plane_config(struct intel_crtc *crtc,
7230 struct intel_plane_config *plane_config)
7231{
7232 struct drm_device *dev = crtc->base.dev;
7233 struct drm_i915_private *dev_priv = dev->dev_private;
7234 u32 val, base, offset;
7235 int pipe = crtc->pipe, plane = crtc->plane;
7236 int fourcc, pixel_format;
7237 int aligned_height;
7238
Dave Airlie66e514c2014-04-03 07:51:54 +10007239 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7240 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007241 DRM_DEBUG_KMS("failed to alloc fb\n");
7242 return;
7243 }
7244
7245 val = I915_READ(DSPCNTR(plane));
7246
7247 if (INTEL_INFO(dev)->gen >= 4)
7248 if (val & DISPPLANE_TILED)
7249 plane_config->tiled = true;
7250
7251 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7252 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007253 crtc->base.primary->fb->pixel_format = fourcc;
7254 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007255 drm_format_plane_cpp(fourcc, 0) * 8;
7256
7257 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7258 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7259 offset = I915_READ(DSPOFFSET(plane));
7260 } else {
7261 if (plane_config->tiled)
7262 offset = I915_READ(DSPTILEOFF(plane));
7263 else
7264 offset = I915_READ(DSPLINOFF(plane));
7265 }
7266 plane_config->base = base;
7267
7268 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007269 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7270 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007271
7272 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007273 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007274
Dave Airlie66e514c2014-04-03 07:51:54 +10007275 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007276 plane_config->tiled);
7277
Fabian Frederick1267a262014-07-01 20:39:41 +02007278 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7279 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007280
7281 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007282 pipe, plane, crtc->base.primary->fb->width,
7283 crtc->base.primary->fb->height,
7284 crtc->base.primary->fb->bits_per_pixel, base,
7285 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007286 plane_config->size);
7287}
7288
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007289static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7290 struct intel_crtc_config *pipe_config)
7291{
7292 struct drm_device *dev = crtc->base.dev;
7293 struct drm_i915_private *dev_priv = dev->dev_private;
7294 uint32_t tmp;
7295
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007296 if (!intel_display_power_enabled(dev_priv,
7297 POWER_DOMAIN_PIPE(crtc->pipe)))
7298 return false;
7299
Daniel Vettere143a212013-07-04 12:01:15 +02007300 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007301 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007302
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007303 tmp = I915_READ(PIPECONF(crtc->pipe));
7304 if (!(tmp & PIPECONF_ENABLE))
7305 return false;
7306
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007307 switch (tmp & PIPECONF_BPC_MASK) {
7308 case PIPECONF_6BPC:
7309 pipe_config->pipe_bpp = 18;
7310 break;
7311 case PIPECONF_8BPC:
7312 pipe_config->pipe_bpp = 24;
7313 break;
7314 case PIPECONF_10BPC:
7315 pipe_config->pipe_bpp = 30;
7316 break;
7317 case PIPECONF_12BPC:
7318 pipe_config->pipe_bpp = 36;
7319 break;
7320 default:
7321 break;
7322 }
7323
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007324 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7325 pipe_config->limited_color_range = true;
7326
Daniel Vetterab9412b2013-05-03 11:49:46 +02007327 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007328 struct intel_shared_dpll *pll;
7329
Daniel Vetter88adfff2013-03-28 10:42:01 +01007330 pipe_config->has_pch_encoder = true;
7331
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007332 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7333 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7334 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007335
7336 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007337
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007338 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007339 pipe_config->shared_dpll =
7340 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007341 } else {
7342 tmp = I915_READ(PCH_DPLL_SEL);
7343 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7344 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7345 else
7346 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7347 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007348
7349 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7350
7351 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7352 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007353
7354 tmp = pipe_config->dpll_hw_state.dpll;
7355 pipe_config->pixel_multiplier =
7356 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7357 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007358
7359 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007360 } else {
7361 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007362 }
7363
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007364 intel_get_pipe_timings(crtc, pipe_config);
7365
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007366 ironlake_get_pfit_config(crtc, pipe_config);
7367
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007368 return true;
7369}
7370
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007371static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7372{
7373 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007374 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007375
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007376 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007377 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007378 pipe_name(crtc->pipe));
7379
7380 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007381 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7382 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7383 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007384 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7385 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7386 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007387 if (IS_HASWELL(dev))
7388 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7389 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007390 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7391 "PCH PWM1 enabled\n");
7392 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7393 "Utility pin enabled\n");
7394 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7395
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007396 /*
7397 * In theory we can still leave IRQs enabled, as long as only the HPD
7398 * interrupts remain enabled. We used to check for that, but since it's
7399 * gen-specific and since we only disable LCPLL after we fully disable
7400 * the interrupts, the check below should be enough.
7401 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007402 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007403}
7404
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007405static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7406{
7407 struct drm_device *dev = dev_priv->dev;
7408
7409 if (IS_HASWELL(dev))
7410 return I915_READ(D_COMP_HSW);
7411 else
7412 return I915_READ(D_COMP_BDW);
7413}
7414
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007415static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7416{
7417 struct drm_device *dev = dev_priv->dev;
7418
7419 if (IS_HASWELL(dev)) {
7420 mutex_lock(&dev_priv->rps.hw_lock);
7421 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7422 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007423 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007424 mutex_unlock(&dev_priv->rps.hw_lock);
7425 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007426 I915_WRITE(D_COMP_BDW, val);
7427 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007428 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007429}
7430
7431/*
7432 * This function implements pieces of two sequences from BSpec:
7433 * - Sequence for display software to disable LCPLL
7434 * - Sequence for display software to allow package C8+
7435 * The steps implemented here are just the steps that actually touch the LCPLL
7436 * register. Callers should take care of disabling all the display engine
7437 * functions, doing the mode unset, fixing interrupts, etc.
7438 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007439static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7440 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007441{
7442 uint32_t val;
7443
7444 assert_can_disable_lcpll(dev_priv);
7445
7446 val = I915_READ(LCPLL_CTL);
7447
7448 if (switch_to_fclk) {
7449 val |= LCPLL_CD_SOURCE_FCLK;
7450 I915_WRITE(LCPLL_CTL, val);
7451
7452 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7453 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7454 DRM_ERROR("Switching to FCLK failed\n");
7455
7456 val = I915_READ(LCPLL_CTL);
7457 }
7458
7459 val |= LCPLL_PLL_DISABLE;
7460 I915_WRITE(LCPLL_CTL, val);
7461 POSTING_READ(LCPLL_CTL);
7462
7463 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7464 DRM_ERROR("LCPLL still locked\n");
7465
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007466 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007467 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007468 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007469 ndelay(100);
7470
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007471 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7472 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007473 DRM_ERROR("D_COMP RCOMP still in progress\n");
7474
7475 if (allow_power_down) {
7476 val = I915_READ(LCPLL_CTL);
7477 val |= LCPLL_POWER_DOWN_ALLOW;
7478 I915_WRITE(LCPLL_CTL, val);
7479 POSTING_READ(LCPLL_CTL);
7480 }
7481}
7482
7483/*
7484 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7485 * source.
7486 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007487static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007488{
7489 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007490 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007491
7492 val = I915_READ(LCPLL_CTL);
7493
7494 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7495 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7496 return;
7497
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007498 /*
7499 * Make sure we're not on PC8 state before disabling PC8, otherwise
7500 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7501 *
7502 * The other problem is that hsw_restore_lcpll() is called as part of
7503 * the runtime PM resume sequence, so we can't just call
7504 * gen6_gt_force_wake_get() because that function calls
7505 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7506 * while we are on the resume sequence. So to solve this problem we have
7507 * to call special forcewake code that doesn't touch runtime PM and
7508 * doesn't enable the forcewake delayed work.
7509 */
7510 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7511 if (dev_priv->uncore.forcewake_count++ == 0)
7512 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7513 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007514
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007515 if (val & LCPLL_POWER_DOWN_ALLOW) {
7516 val &= ~LCPLL_POWER_DOWN_ALLOW;
7517 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007518 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007519 }
7520
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007521 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007522 val |= D_COMP_COMP_FORCE;
7523 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007524 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007525
7526 val = I915_READ(LCPLL_CTL);
7527 val &= ~LCPLL_PLL_DISABLE;
7528 I915_WRITE(LCPLL_CTL, val);
7529
7530 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7531 DRM_ERROR("LCPLL not locked yet\n");
7532
7533 if (val & LCPLL_CD_SOURCE_FCLK) {
7534 val = I915_READ(LCPLL_CTL);
7535 val &= ~LCPLL_CD_SOURCE_FCLK;
7536 I915_WRITE(LCPLL_CTL, val);
7537
7538 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7539 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7540 DRM_ERROR("Switching back to LCPLL failed\n");
7541 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007542
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007543 /* See the big comment above. */
7544 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7545 if (--dev_priv->uncore.forcewake_count == 0)
7546 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7547 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007548}
7549
Paulo Zanoni765dab672014-03-07 20:08:18 -03007550/*
7551 * Package states C8 and deeper are really deep PC states that can only be
7552 * reached when all the devices on the system allow it, so even if the graphics
7553 * device allows PC8+, it doesn't mean the system will actually get to these
7554 * states. Our driver only allows PC8+ when going into runtime PM.
7555 *
7556 * The requirements for PC8+ are that all the outputs are disabled, the power
7557 * well is disabled and most interrupts are disabled, and these are also
7558 * requirements for runtime PM. When these conditions are met, we manually do
7559 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7560 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7561 * hang the machine.
7562 *
7563 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7564 * the state of some registers, so when we come back from PC8+ we need to
7565 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7566 * need to take care of the registers kept by RC6. Notice that this happens even
7567 * if we don't put the device in PCI D3 state (which is what currently happens
7568 * because of the runtime PM support).
7569 *
7570 * For more, read "Display Sequences for Package C8" on the hardware
7571 * documentation.
7572 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007573void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007574{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007575 struct drm_device *dev = dev_priv->dev;
7576 uint32_t val;
7577
Paulo Zanonic67a4702013-08-19 13:18:09 -03007578 DRM_DEBUG_KMS("Enabling package C8+\n");
7579
Paulo Zanonic67a4702013-08-19 13:18:09 -03007580 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7581 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7582 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7583 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7584 }
7585
7586 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007587 hsw_disable_lcpll(dev_priv, true, true);
7588}
7589
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007590void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007591{
7592 struct drm_device *dev = dev_priv->dev;
7593 uint32_t val;
7594
Paulo Zanonic67a4702013-08-19 13:18:09 -03007595 DRM_DEBUG_KMS("Disabling package C8+\n");
7596
7597 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007598 lpt_init_pch_refclk(dev);
7599
7600 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7601 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7602 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7603 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7604 }
7605
7606 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007607}
7608
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007609static void snb_modeset_global_resources(struct drm_device *dev)
7610{
7611 modeset_update_crtc_power_domains(dev);
7612}
7613
Imre Deak4f074122013-10-16 17:25:51 +03007614static void haswell_modeset_global_resources(struct drm_device *dev)
7615{
Paulo Zanonida723562013-12-19 11:54:51 -02007616 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007617}
7618
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007619static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007620 int x, int y,
7621 struct drm_framebuffer *fb)
7622{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007624
Paulo Zanoni566b7342013-11-25 15:27:08 -02007625 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007626 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007627
Daniel Vetter644cef32014-04-24 23:55:07 +02007628 intel_crtc->lowfreq_avail = false;
7629
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007630 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007631}
7632
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007633static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7634 enum port port,
7635 struct intel_crtc_config *pipe_config)
7636{
7637 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7638
7639 switch (pipe_config->ddi_pll_sel) {
7640 case PORT_CLK_SEL_WRPLL1:
7641 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7642 break;
7643 case PORT_CLK_SEL_WRPLL2:
7644 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7645 break;
7646 }
7647}
7648
Daniel Vetter26804af2014-06-25 22:01:55 +03007649static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7650 struct intel_crtc_config *pipe_config)
7651{
7652 struct drm_device *dev = crtc->base.dev;
7653 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007654 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007655 enum port port;
7656 uint32_t tmp;
7657
7658 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7659
7660 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7661
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007662 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007663
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007664 if (pipe_config->shared_dpll >= 0) {
7665 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7666
7667 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7668 &pipe_config->dpll_hw_state));
7669 }
7670
Daniel Vetter26804af2014-06-25 22:01:55 +03007671 /*
7672 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7673 * DDI E. So just check whether this pipe is wired to DDI E and whether
7674 * the PCH transcoder is on.
7675 */
7676 if ((port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
7677 pipe_config->has_pch_encoder = true;
7678
7679 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7680 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7681 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7682
7683 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7684 }
7685}
7686
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007687static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7688 struct intel_crtc_config *pipe_config)
7689{
7690 struct drm_device *dev = crtc->base.dev;
7691 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007692 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007693 uint32_t tmp;
7694
Imre Deakb5482bd2014-03-05 16:20:55 +02007695 if (!intel_display_power_enabled(dev_priv,
7696 POWER_DOMAIN_PIPE(crtc->pipe)))
7697 return false;
7698
Daniel Vettere143a212013-07-04 12:01:15 +02007699 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007700 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7701
Daniel Vettereccb1402013-05-22 00:50:22 +02007702 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7703 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7704 enum pipe trans_edp_pipe;
7705 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7706 default:
7707 WARN(1, "unknown pipe linked to edp transcoder\n");
7708 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7709 case TRANS_DDI_EDP_INPUT_A_ON:
7710 trans_edp_pipe = PIPE_A;
7711 break;
7712 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7713 trans_edp_pipe = PIPE_B;
7714 break;
7715 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7716 trans_edp_pipe = PIPE_C;
7717 break;
7718 }
7719
7720 if (trans_edp_pipe == crtc->pipe)
7721 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7722 }
7723
Imre Deakda7e29b2014-02-18 00:02:02 +02007724 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007725 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007726 return false;
7727
Daniel Vettereccb1402013-05-22 00:50:22 +02007728 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007729 if (!(tmp & PIPECONF_ENABLE))
7730 return false;
7731
Daniel Vetter26804af2014-06-25 22:01:55 +03007732 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007733
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007734 intel_get_pipe_timings(crtc, pipe_config);
7735
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007736 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007737 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007738 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007739
Jesse Barnese59150d2014-01-07 13:30:45 -08007740 if (IS_HASWELL(dev))
7741 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7742 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007743
Daniel Vetter6c49f242013-06-06 12:45:25 +02007744 pipe_config->pixel_multiplier = 1;
7745
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007746 return true;
7747}
7748
Jani Nikula1a915102013-10-16 12:34:48 +03007749static struct {
7750 int clock;
7751 u32 config;
7752} hdmi_audio_clock[] = {
7753 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7754 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7755 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7756 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7757 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7758 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7759 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7760 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7761 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7762 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7763};
7764
7765/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7766static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7767{
7768 int i;
7769
7770 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7771 if (mode->clock == hdmi_audio_clock[i].clock)
7772 break;
7773 }
7774
7775 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7776 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7777 i = 1;
7778 }
7779
7780 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7781 hdmi_audio_clock[i].clock,
7782 hdmi_audio_clock[i].config);
7783
7784 return hdmi_audio_clock[i].config;
7785}
7786
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007787static bool intel_eld_uptodate(struct drm_connector *connector,
7788 int reg_eldv, uint32_t bits_eldv,
7789 int reg_elda, uint32_t bits_elda,
7790 int reg_edid)
7791{
7792 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7793 uint8_t *eld = connector->eld;
7794 uint32_t i;
7795
7796 i = I915_READ(reg_eldv);
7797 i &= bits_eldv;
7798
7799 if (!eld[0])
7800 return !i;
7801
7802 if (!i)
7803 return false;
7804
7805 i = I915_READ(reg_elda);
7806 i &= ~bits_elda;
7807 I915_WRITE(reg_elda, i);
7808
7809 for (i = 0; i < eld[2]; i++)
7810 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7811 return false;
7812
7813 return true;
7814}
7815
Wu Fengguange0dac652011-09-05 14:25:34 +08007816static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007817 struct drm_crtc *crtc,
7818 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007819{
7820 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7821 uint8_t *eld = connector->eld;
7822 uint32_t eldv;
7823 uint32_t len;
7824 uint32_t i;
7825
7826 i = I915_READ(G4X_AUD_VID_DID);
7827
7828 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7829 eldv = G4X_ELDV_DEVCL_DEVBLC;
7830 else
7831 eldv = G4X_ELDV_DEVCTG;
7832
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007833 if (intel_eld_uptodate(connector,
7834 G4X_AUD_CNTL_ST, eldv,
7835 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7836 G4X_HDMIW_HDMIEDID))
7837 return;
7838
Wu Fengguange0dac652011-09-05 14:25:34 +08007839 i = I915_READ(G4X_AUD_CNTL_ST);
7840 i &= ~(eldv | G4X_ELD_ADDR);
7841 len = (i >> 9) & 0x1f; /* ELD buffer size */
7842 I915_WRITE(G4X_AUD_CNTL_ST, i);
7843
7844 if (!eld[0])
7845 return;
7846
7847 len = min_t(uint8_t, eld[2], len);
7848 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7849 for (i = 0; i < len; i++)
7850 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7851
7852 i = I915_READ(G4X_AUD_CNTL_ST);
7853 i |= eldv;
7854 I915_WRITE(G4X_AUD_CNTL_ST, i);
7855}
7856
Wang Xingchao83358c852012-08-16 22:43:37 +08007857static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007858 struct drm_crtc *crtc,
7859 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007860{
7861 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7862 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08007863 uint32_t eldv;
7864 uint32_t i;
7865 int len;
7866 int pipe = to_intel_crtc(crtc)->pipe;
7867 int tmp;
7868
7869 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7870 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7871 int aud_config = HSW_AUD_CFG(pipe);
7872 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7873
Wang Xingchao83358c852012-08-16 22:43:37 +08007874 /* Audio output enable */
7875 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7876 tmp = I915_READ(aud_cntrl_st2);
7877 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7878 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007879 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007880
Daniel Vetterc7905792014-04-16 16:56:09 +02007881 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007882
7883 /* Set ELD valid state */
7884 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007885 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007886 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7887 I915_WRITE(aud_cntrl_st2, tmp);
7888 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007889 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007890
7891 /* Enable HDMI mode */
7892 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007893 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007894 /* clear N_programing_enable and N_value_index */
7895 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7896 I915_WRITE(aud_config, tmp);
7897
7898 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7899
7900 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
7901
7902 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7903 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7904 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7905 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007906 } else {
7907 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7908 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007909
7910 if (intel_eld_uptodate(connector,
7911 aud_cntrl_st2, eldv,
7912 aud_cntl_st, IBX_ELD_ADDRESS,
7913 hdmiw_hdmiedid))
7914 return;
7915
7916 i = I915_READ(aud_cntrl_st2);
7917 i &= ~eldv;
7918 I915_WRITE(aud_cntrl_st2, i);
7919
7920 if (!eld[0])
7921 return;
7922
7923 i = I915_READ(aud_cntl_st);
7924 i &= ~IBX_ELD_ADDRESS;
7925 I915_WRITE(aud_cntl_st, i);
7926 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7927 DRM_DEBUG_DRIVER("port num:%d\n", i);
7928
7929 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7930 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7931 for (i = 0; i < len; i++)
7932 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7933
7934 i = I915_READ(aud_cntrl_st2);
7935 i |= eldv;
7936 I915_WRITE(aud_cntrl_st2, i);
7937
7938}
7939
Wu Fengguange0dac652011-09-05 14:25:34 +08007940static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007941 struct drm_crtc *crtc,
7942 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007943{
7944 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7945 uint8_t *eld = connector->eld;
7946 uint32_t eldv;
7947 uint32_t i;
7948 int len;
7949 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007950 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007951 int aud_cntl_st;
7952 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007953 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007954
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007955 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007956 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7957 aud_config = IBX_AUD_CFG(pipe);
7958 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007959 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007960 } else if (IS_VALLEYVIEW(connector->dev)) {
7961 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7962 aud_config = VLV_AUD_CFG(pipe);
7963 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7964 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007965 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007966 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7967 aud_config = CPT_AUD_CFG(pipe);
7968 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007969 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007970 }
7971
Wang Xingchao9b138a82012-08-09 16:52:18 +08007972 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007973
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007974 if (IS_VALLEYVIEW(connector->dev)) {
7975 struct intel_encoder *intel_encoder;
7976 struct intel_digital_port *intel_dig_port;
7977
7978 intel_encoder = intel_attached_encoder(connector);
7979 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7980 i = intel_dig_port->port;
7981 } else {
7982 i = I915_READ(aud_cntl_st);
7983 i = (i >> 29) & DIP_PORT_SEL_MASK;
7984 /* DIP_Port_Select, 0x1 = PortB */
7985 }
7986
Wu Fengguange0dac652011-09-05 14:25:34 +08007987 if (!i) {
7988 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7989 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007990 eldv = IBX_ELD_VALIDB;
7991 eldv |= IBX_ELD_VALIDB << 4;
7992 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007993 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007994 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007995 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007996 }
7997
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007998 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7999 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8000 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008001 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008002 } else {
8003 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8004 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008005
8006 if (intel_eld_uptodate(connector,
8007 aud_cntrl_st2, eldv,
8008 aud_cntl_st, IBX_ELD_ADDRESS,
8009 hdmiw_hdmiedid))
8010 return;
8011
Wu Fengguange0dac652011-09-05 14:25:34 +08008012 i = I915_READ(aud_cntrl_st2);
8013 i &= ~eldv;
8014 I915_WRITE(aud_cntrl_st2, i);
8015
8016 if (!eld[0])
8017 return;
8018
Wu Fengguange0dac652011-09-05 14:25:34 +08008019 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008020 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008021 I915_WRITE(aud_cntl_st, i);
8022
8023 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8024 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8025 for (i = 0; i < len; i++)
8026 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8027
8028 i = I915_READ(aud_cntrl_st2);
8029 i |= eldv;
8030 I915_WRITE(aud_cntrl_st2, i);
8031}
8032
8033void intel_write_eld(struct drm_encoder *encoder,
8034 struct drm_display_mode *mode)
8035{
8036 struct drm_crtc *crtc = encoder->crtc;
8037 struct drm_connector *connector;
8038 struct drm_device *dev = encoder->dev;
8039 struct drm_i915_private *dev_priv = dev->dev_private;
8040
8041 connector = drm_select_eld(encoder, mode);
8042 if (!connector)
8043 return;
8044
8045 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8046 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008047 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008048 connector->encoder->base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +03008049 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008050
8051 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8052
8053 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008054 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008055}
8056
Chris Wilson560b85b2010-08-07 11:01:38 +01008057static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8058{
8059 struct drm_device *dev = crtc->dev;
8060 struct drm_i915_private *dev_priv = dev->dev_private;
8061 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008062 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008063
Chris Wilson4b0e3332014-05-30 16:35:26 +03008064 if (base != intel_crtc->cursor_base) {
Chris Wilson560b85b2010-08-07 11:01:38 +01008065 /* On these chipsets we can only modify the base whilst
8066 * the cursor is disabled.
8067 */
Chris Wilson4b0e3332014-05-30 16:35:26 +03008068 if (intel_crtc->cursor_cntl) {
8069 I915_WRITE(_CURACNTR, 0);
8070 POSTING_READ(_CURACNTR);
8071 intel_crtc->cursor_cntl = 0;
8072 }
8073
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008074 I915_WRITE(_CURABASE, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008075 POSTING_READ(_CURABASE);
8076 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008077
Chris Wilson4b0e3332014-05-30 16:35:26 +03008078 /* XXX width must be 64, stride 256 => 0x00 << 28 */
8079 cntl = 0;
8080 if (base)
8081 cntl = (CURSOR_ENABLE |
Chris Wilson560b85b2010-08-07 11:01:38 +01008082 CURSOR_GAMMA_ENABLE |
Chris Wilson4b0e3332014-05-30 16:35:26 +03008083 CURSOR_FORMAT_ARGB);
8084 if (intel_crtc->cursor_cntl != cntl) {
8085 I915_WRITE(_CURACNTR, cntl);
8086 POSTING_READ(_CURACNTR);
8087 intel_crtc->cursor_cntl = cntl;
8088 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008089}
8090
8091static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8092{
8093 struct drm_device *dev = crtc->dev;
8094 struct drm_i915_private *dev_priv = dev->dev_private;
8095 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8096 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008097 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008098
Chris Wilson4b0e3332014-05-30 16:35:26 +03008099 cntl = 0;
8100 if (base) {
8101 cntl = MCURSOR_GAMMA_ENABLE;
8102 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308103 case 64:
8104 cntl |= CURSOR_MODE_64_ARGB_AX;
8105 break;
8106 case 128:
8107 cntl |= CURSOR_MODE_128_ARGB_AX;
8108 break;
8109 case 256:
8110 cntl |= CURSOR_MODE_256_ARGB_AX;
8111 break;
8112 default:
8113 WARN_ON(1);
8114 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008115 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008116 cntl |= pipe << 28; /* Connect to correct pipe */
Chris Wilson560b85b2010-08-07 11:01:38 +01008117 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008118 if (intel_crtc->cursor_cntl != cntl) {
8119 I915_WRITE(CURCNTR(pipe), cntl);
8120 POSTING_READ(CURCNTR(pipe));
8121 intel_crtc->cursor_cntl = cntl;
8122 }
8123
Chris Wilson560b85b2010-08-07 11:01:38 +01008124 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08008125 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01008126 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01008127}
8128
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008129static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
8130{
8131 struct drm_device *dev = crtc->dev;
8132 struct drm_i915_private *dev_priv = dev->dev_private;
8133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8134 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008135 uint32_t cntl;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008136
Chris Wilson4b0e3332014-05-30 16:35:26 +03008137 cntl = 0;
8138 if (base) {
8139 cntl = MCURSOR_GAMMA_ENABLE;
8140 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308141 case 64:
8142 cntl |= CURSOR_MODE_64_ARGB_AX;
8143 break;
8144 case 128:
8145 cntl |= CURSOR_MODE_128_ARGB_AX;
8146 break;
8147 case 256:
8148 cntl |= CURSOR_MODE_256_ARGB_AX;
8149 break;
8150 default:
8151 WARN_ON(1);
8152 return;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008153 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008154 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008155 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8156 cntl |= CURSOR_PIPE_CSC_ENABLE;
8157
8158 if (intel_crtc->cursor_cntl != cntl) {
8159 I915_WRITE(CURCNTR(pipe), cntl);
8160 POSTING_READ(CURCNTR(pipe));
8161 intel_crtc->cursor_cntl = cntl;
8162 }
8163
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008164 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008165 I915_WRITE(CURBASE(pipe), base);
8166 POSTING_READ(CURBASE(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008167}
8168
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008169/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008170static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8171 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008172{
8173 struct drm_device *dev = crtc->dev;
8174 struct drm_i915_private *dev_priv = dev->dev_private;
8175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8176 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008177 int x = crtc->cursor_x;
8178 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008179 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008180
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008181 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008182 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008183
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008184 if (x >= intel_crtc->config.pipe_src_w)
8185 base = 0;
8186
8187 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008188 base = 0;
8189
8190 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008191 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008192 base = 0;
8193
8194 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8195 x = -x;
8196 }
8197 pos |= x << CURSOR_X_SHIFT;
8198
8199 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008200 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008201 base = 0;
8202
8203 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8204 y = -y;
8205 }
8206 pos |= y << CURSOR_Y_SHIFT;
8207
Chris Wilson4b0e3332014-05-30 16:35:26 +03008208 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008209 return;
8210
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008211 I915_WRITE(CURPOS(pipe), pos);
8212
8213 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev))
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008214 ivb_update_cursor(crtc, base);
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008215 else if (IS_845G(dev) || IS_I865G(dev))
8216 i845_update_cursor(crtc, base);
8217 else
8218 i9xx_update_cursor(crtc, base);
Chris Wilson4b0e3332014-05-30 16:35:26 +03008219 intel_crtc->cursor_base = base;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008220}
8221
Matt Ropere3287952014-06-10 08:28:12 -07008222/*
8223 * intel_crtc_cursor_set_obj - Set cursor to specified GEM object
8224 *
8225 * Note that the object's reference will be consumed if the update fails. If
8226 * the update succeeds, the reference of the old object (if any) will be
8227 * consumed.
8228 */
8229static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8230 struct drm_i915_gem_object *obj,
8231 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008232{
8233 struct drm_device *dev = crtc->dev;
8234 struct drm_i915_private *dev_priv = dev->dev_private;
8235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008236 enum pipe pipe = intel_crtc->pipe;
Chris Wilson64f962e2014-03-26 12:38:15 +00008237 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008238 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008239 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008240
Jesse Barnes79e53942008-11-07 14:24:08 -08008241 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008242 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008243 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008244 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00008245 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008246 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008247 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 }
8249
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308250 /* Check for which cursor types we support */
8251 if (!((width == 64 && height == 64) ||
8252 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
8253 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
8254 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08008255 return -EINVAL;
8256 }
8257
Chris Wilson05394f32010-11-08 19:18:58 +00008258 if (obj->base.size < width * height * 4) {
Matt Ropere3287952014-06-10 08:28:12 -07008259 DRM_DEBUG_KMS("buffer is too small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10008260 ret = -ENOMEM;
8261 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008262 }
8263
Dave Airlie71acb5e2008-12-30 20:31:46 +10008264 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008265 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008266 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008267 unsigned alignment;
8268
Chris Wilsond9e86c02010-11-10 16:40:20 +00008269 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008270 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008271 ret = -EINVAL;
8272 goto fail_locked;
8273 }
8274
Chris Wilson693db182013-03-05 14:52:39 +00008275 /* Note that the w/a also requires 2 PTE of padding following
8276 * the bo. We currently fill all unused PTE with the shadow
8277 * page and so we should always have valid PTE following the
8278 * cursor preventing the VT-d warning.
8279 */
8280 alignment = 0;
8281 if (need_vtd_wa(dev))
8282 alignment = 64*1024;
8283
8284 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008285 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008286 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008287 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008288 }
8289
Chris Wilsond9e86c02010-11-10 16:40:20 +00008290 ret = i915_gem_object_put_fence(obj);
8291 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008292 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008293 goto fail_unpin;
8294 }
8295
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008296 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008297 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008298 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008299 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008300 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008301 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008302 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008303 }
Chris Wilson00731152014-05-21 12:42:56 +01008304 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008305 }
8306
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008307 if (IS_GEN2(dev))
Jesse Barnes14b603912009-05-20 16:47:08 -04008308 I915_WRITE(CURSIZE, (height << 12) | width);
8309
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008310 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008311 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008312 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008313 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008314 }
Jesse Barnes80824002009-09-10 15:28:06 -07008315
Daniel Vettera071fa02014-06-18 23:28:09 +02008316 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8317 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008318 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008319
Chris Wilson64f962e2014-03-26 12:38:15 +00008320 old_width = intel_crtc->cursor_width;
8321
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008322 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008323 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008324 intel_crtc->cursor_width = width;
8325 intel_crtc->cursor_height = height;
8326
Chris Wilson64f962e2014-03-26 12:38:15 +00008327 if (intel_crtc->active) {
8328 if (old_width != width)
8329 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f7712013-09-17 18:33:44 +03008330 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008331 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008332
Daniel Vetterf99d7062014-06-19 16:01:59 +02008333 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8334
Jesse Barnes79e53942008-11-07 14:24:08 -08008335 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008336fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008337 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008338fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008339 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008340fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008341 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008342 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008343}
8344
Jesse Barnes79e53942008-11-07 14:24:08 -08008345static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008346 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008347{
James Simmons72034252010-08-03 01:33:19 +01008348 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008350
James Simmons72034252010-08-03 01:33:19 +01008351 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008352 intel_crtc->lut_r[i] = red[i] >> 8;
8353 intel_crtc->lut_g[i] = green[i] >> 8;
8354 intel_crtc->lut_b[i] = blue[i] >> 8;
8355 }
8356
8357 intel_crtc_load_lut(crtc);
8358}
8359
Jesse Barnes79e53942008-11-07 14:24:08 -08008360/* VESA 640x480x72Hz mode to set on the pipe */
8361static struct drm_display_mode load_detect_mode = {
8362 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8363 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8364};
8365
Daniel Vettera8bb6812014-02-10 18:00:39 +01008366struct drm_framebuffer *
8367__intel_framebuffer_create(struct drm_device *dev,
8368 struct drm_mode_fb_cmd2 *mode_cmd,
8369 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008370{
8371 struct intel_framebuffer *intel_fb;
8372 int ret;
8373
8374 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8375 if (!intel_fb) {
8376 drm_gem_object_unreference_unlocked(&obj->base);
8377 return ERR_PTR(-ENOMEM);
8378 }
8379
8380 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008381 if (ret)
8382 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008383
8384 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008385err:
8386 drm_gem_object_unreference_unlocked(&obj->base);
8387 kfree(intel_fb);
8388
8389 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008390}
8391
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008392static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008393intel_framebuffer_create(struct drm_device *dev,
8394 struct drm_mode_fb_cmd2 *mode_cmd,
8395 struct drm_i915_gem_object *obj)
8396{
8397 struct drm_framebuffer *fb;
8398 int ret;
8399
8400 ret = i915_mutex_lock_interruptible(dev);
8401 if (ret)
8402 return ERR_PTR(ret);
8403 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8404 mutex_unlock(&dev->struct_mutex);
8405
8406 return fb;
8407}
8408
Chris Wilsond2dff872011-04-19 08:36:26 +01008409static u32
8410intel_framebuffer_pitch_for_width(int width, int bpp)
8411{
8412 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8413 return ALIGN(pitch, 64);
8414}
8415
8416static u32
8417intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8418{
8419 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008420 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008421}
8422
8423static struct drm_framebuffer *
8424intel_framebuffer_create_for_mode(struct drm_device *dev,
8425 struct drm_display_mode *mode,
8426 int depth, int bpp)
8427{
8428 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008429 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008430
8431 obj = i915_gem_alloc_object(dev,
8432 intel_framebuffer_size_for_mode(mode, bpp));
8433 if (obj == NULL)
8434 return ERR_PTR(-ENOMEM);
8435
8436 mode_cmd.width = mode->hdisplay;
8437 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008438 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8439 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008440 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008441
8442 return intel_framebuffer_create(dev, &mode_cmd, obj);
8443}
8444
8445static struct drm_framebuffer *
8446mode_fits_in_fbdev(struct drm_device *dev,
8447 struct drm_display_mode *mode)
8448{
Daniel Vetter4520f532013-10-09 09:18:51 +02008449#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008450 struct drm_i915_private *dev_priv = dev->dev_private;
8451 struct drm_i915_gem_object *obj;
8452 struct drm_framebuffer *fb;
8453
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008454 if (!dev_priv->fbdev)
8455 return NULL;
8456
8457 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008458 return NULL;
8459
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008460 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008461 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008462
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008463 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008464 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8465 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008466 return NULL;
8467
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008468 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008469 return NULL;
8470
8471 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008472#else
8473 return NULL;
8474#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008475}
8476
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008477bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008478 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008479 struct intel_load_detect_pipe *old,
8480 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008481{
8482 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008483 struct intel_encoder *intel_encoder =
8484 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008486 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008487 struct drm_crtc *crtc = NULL;
8488 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008489 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008490 struct drm_mode_config *config = &dev->mode_config;
8491 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008492
Chris Wilsond2dff872011-04-19 08:36:26 +01008493 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008494 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008495 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008496
Rob Clark51fd3712013-11-19 12:10:12 -05008497 drm_modeset_acquire_init(ctx, 0);
8498
8499retry:
8500 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8501 if (ret)
8502 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008503
Jesse Barnes79e53942008-11-07 14:24:08 -08008504 /*
8505 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008506 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008507 * - if the connector already has an assigned crtc, use it (but make
8508 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008509 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008510 * - try to find the first unused crtc that can drive this connector,
8511 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008512 */
8513
8514 /* See if we already have a CRTC for this connector */
8515 if (encoder->crtc) {
8516 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008517
Rob Clark51fd3712013-11-19 12:10:12 -05008518 ret = drm_modeset_lock(&crtc->mutex, ctx);
8519 if (ret)
8520 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008521
Daniel Vetter24218aa2012-08-12 19:27:11 +02008522 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008523 old->load_detect_temp = false;
8524
8525 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008526 if (connector->dpms != DRM_MODE_DPMS_ON)
8527 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008528
Chris Wilson71731882011-04-19 23:10:58 +01008529 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 }
8531
8532 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008533 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008534 i++;
8535 if (!(encoder->possible_crtcs & (1 << i)))
8536 continue;
8537 if (!possible_crtc->enabled) {
8538 crtc = possible_crtc;
8539 break;
8540 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008541 }
8542
8543 /*
8544 * If we didn't find an unused CRTC, don't use any.
8545 */
8546 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008547 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008548 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008549 }
8550
Rob Clark51fd3712013-11-19 12:10:12 -05008551 ret = drm_modeset_lock(&crtc->mutex, ctx);
8552 if (ret)
8553 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008554 intel_encoder->new_crtc = to_intel_crtc(crtc);
8555 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008556
8557 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008558 intel_crtc->new_enabled = true;
8559 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008560 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008561 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008562 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008563
Chris Wilson64927112011-04-20 07:25:26 +01008564 if (!mode)
8565 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008566
Chris Wilsond2dff872011-04-19 08:36:26 +01008567 /* We need a framebuffer large enough to accommodate all accesses
8568 * that the plane may generate whilst we perform load detection.
8569 * We can not rely on the fbcon either being present (we get called
8570 * during its initialisation to detect all boot displays, or it may
8571 * not even exist) or that it is large enough to satisfy the
8572 * requested mode.
8573 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008574 fb = mode_fits_in_fbdev(dev, mode);
8575 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008576 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008577 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8578 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008579 } else
8580 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008581 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008582 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008583 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008584 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008585
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008586 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008587 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008588 if (old->release_fb)
8589 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008590 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008591 }
Chris Wilson71731882011-04-19 23:10:58 +01008592
Jesse Barnes79e53942008-11-07 14:24:08 -08008593 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008594 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008595 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008596
8597 fail:
8598 intel_crtc->new_enabled = crtc->enabled;
8599 if (intel_crtc->new_enabled)
8600 intel_crtc->new_config = &intel_crtc->config;
8601 else
8602 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008603fail_unlock:
8604 if (ret == -EDEADLK) {
8605 drm_modeset_backoff(ctx);
8606 goto retry;
8607 }
8608
8609 drm_modeset_drop_locks(ctx);
8610 drm_modeset_acquire_fini(ctx);
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008611
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008612 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008613}
8614
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008615void intel_release_load_detect_pipe(struct drm_connector *connector,
Rob Clark51fd3712013-11-19 12:10:12 -05008616 struct intel_load_detect_pipe *old,
8617 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008618{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008619 struct intel_encoder *intel_encoder =
8620 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008621 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008622 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008624
Chris Wilsond2dff872011-04-19 08:36:26 +01008625 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008626 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008627 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008628
Chris Wilson8261b192011-04-19 23:18:09 +01008629 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008630 to_intel_connector(connector)->new_encoder = NULL;
8631 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008632 intel_crtc->new_enabled = false;
8633 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008634 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008635
Daniel Vetter36206362012-12-10 20:42:17 +01008636 if (old->release_fb) {
8637 drm_framebuffer_unregister_private(old->release_fb);
8638 drm_framebuffer_unreference(old->release_fb);
8639 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008640
Rob Clark51fd3712013-11-19 12:10:12 -05008641 goto unlock;
Chris Wilson0622a532011-04-21 09:32:11 +01008642 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008643 }
8644
Eric Anholtc751ce42010-03-25 11:48:48 -07008645 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008646 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8647 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008648
Rob Clark51fd3712013-11-19 12:10:12 -05008649unlock:
8650 drm_modeset_drop_locks(ctx);
8651 drm_modeset_acquire_fini(ctx);
Jesse Barnes79e53942008-11-07 14:24:08 -08008652}
8653
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008654static int i9xx_pll_refclk(struct drm_device *dev,
8655 const struct intel_crtc_config *pipe_config)
8656{
8657 struct drm_i915_private *dev_priv = dev->dev_private;
8658 u32 dpll = pipe_config->dpll_hw_state.dpll;
8659
8660 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008661 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008662 else if (HAS_PCH_SPLIT(dev))
8663 return 120000;
8664 else if (!IS_GEN2(dev))
8665 return 96000;
8666 else
8667 return 48000;
8668}
8669
Jesse Barnes79e53942008-11-07 14:24:08 -08008670/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008671static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8672 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008673{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008674 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008675 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008676 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008677 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008678 u32 fp;
8679 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008680 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008681
8682 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008683 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008684 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008685 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008686
8687 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008688 if (IS_PINEVIEW(dev)) {
8689 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8690 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008691 } else {
8692 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8693 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8694 }
8695
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008696 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008697 if (IS_PINEVIEW(dev))
8698 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8699 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008700 else
8701 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008702 DPLL_FPA01_P1_POST_DIV_SHIFT);
8703
8704 switch (dpll & DPLL_MODE_MASK) {
8705 case DPLLB_MODE_DAC_SERIAL:
8706 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8707 5 : 10;
8708 break;
8709 case DPLLB_MODE_LVDS:
8710 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8711 7 : 14;
8712 break;
8713 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008714 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008716 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 }
8718
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008719 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008720 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008721 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008722 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008724 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008725 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008726
8727 if (is_lvds) {
8728 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8729 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008730
8731 if (lvds & LVDS_CLKB_POWER_UP)
8732 clock.p2 = 7;
8733 else
8734 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008735 } else {
8736 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8737 clock.p1 = 2;
8738 else {
8739 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8740 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8741 }
8742 if (dpll & PLL_P2_DIVIDE_BY_4)
8743 clock.p2 = 4;
8744 else
8745 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008746 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008747
8748 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008749 }
8750
Ville Syrjälä18442d02013-09-13 16:00:08 +03008751 /*
8752 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008753 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008754 * encoder's get_config() function.
8755 */
8756 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008757}
8758
Ville Syrjälä6878da02013-09-13 15:59:11 +03008759int intel_dotclock_calculate(int link_freq,
8760 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008761{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008762 /*
8763 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008764 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008765 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008766 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008767 *
8768 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008769 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008770 */
8771
Ville Syrjälä6878da02013-09-13 15:59:11 +03008772 if (!m_n->link_n)
8773 return 0;
8774
8775 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8776}
8777
Ville Syrjälä18442d02013-09-13 16:00:08 +03008778static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8779 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008780{
8781 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008782
8783 /* read out port_clock from the DPLL */
8784 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008785
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008786 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008787 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008788 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008789 * agree once we know their relationship in the encoder's
8790 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008791 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008792 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008793 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8794 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008795}
8796
8797/** Returns the currently programmed mode of the given pipe. */
8798struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8799 struct drm_crtc *crtc)
8800{
Jesse Barnes548f2452011-02-17 10:40:53 -08008801 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008803 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008805 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008806 int htot = I915_READ(HTOTAL(cpu_transcoder));
8807 int hsync = I915_READ(HSYNC(cpu_transcoder));
8808 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8809 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008810 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008811
8812 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8813 if (!mode)
8814 return NULL;
8815
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008816 /*
8817 * Construct a pipe_config sufficient for getting the clock info
8818 * back out of crtc_clock_get.
8819 *
8820 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8821 * to use a real value here instead.
8822 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008823 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008824 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008825 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8826 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8827 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008828 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8829
Ville Syrjälä773ae032013-09-23 17:48:20 +03008830 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831 mode->hdisplay = (htot & 0xffff) + 1;
8832 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8833 mode->hsync_start = (hsync & 0xffff) + 1;
8834 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8835 mode->vdisplay = (vtot & 0xffff) + 1;
8836 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8837 mode->vsync_start = (vsync & 0xffff) + 1;
8838 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8839
8840 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008841
8842 return mode;
8843}
8844
Daniel Vettercc365132014-06-18 13:59:13 +02008845static void intel_increase_pllclock(struct drm_device *dev,
8846 enum pipe pipe)
Jesse Barnes652c3932009-08-17 13:31:43 -07008847{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008848 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008849 int dpll_reg = DPLL(pipe);
8850 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008851
Sonika Jindalbaff2962014-07-22 11:16:35 +05308852 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008853 return;
8854
8855 if (!dev_priv->lvds_downclock_avail)
8856 return;
8857
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008858 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008859 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008860 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008861
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008862 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008863
8864 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8865 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008866 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008867
Jesse Barnes652c3932009-08-17 13:31:43 -07008868 dpll = I915_READ(dpll_reg);
8869 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008870 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008871 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008872}
8873
8874static void intel_decrease_pllclock(struct drm_crtc *crtc)
8875{
8876 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008877 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008878 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008879
Sonika Jindalbaff2962014-07-22 11:16:35 +05308880 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008881 return;
8882
8883 if (!dev_priv->lvds_downclock_avail)
8884 return;
8885
8886 /*
8887 * Since this is called by a timer, we should never get here in
8888 * the manual case.
8889 */
8890 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008891 int pipe = intel_crtc->pipe;
8892 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008893 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008894
Zhao Yakui44d98a62009-10-09 11:39:40 +08008895 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008896
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008897 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008898
Chris Wilson074b5e12012-05-02 12:07:06 +01008899 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008900 dpll |= DISPLAY_RATE_SELECT_FPA1;
8901 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008902 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008903 dpll = I915_READ(dpll_reg);
8904 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008905 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008906 }
8907
8908}
8909
Chris Wilsonf047e392012-07-21 12:31:41 +01008910void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008911{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008912 struct drm_i915_private *dev_priv = dev->dev_private;
8913
Chris Wilsonf62a0072014-02-21 17:55:39 +00008914 if (dev_priv->mm.busy)
8915 return;
8916
Paulo Zanoni43694d62014-03-07 20:08:08 -03008917 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008918 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008919 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008920}
8921
8922void intel_mark_idle(struct drm_device *dev)
8923{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008925 struct drm_crtc *crtc;
8926
Chris Wilsonf62a0072014-02-21 17:55:39 +00008927 if (!dev_priv->mm.busy)
8928 return;
8929
8930 dev_priv->mm.busy = false;
8931
Jani Nikulad330a952014-01-21 11:24:25 +02008932 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008933 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008934
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008935 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008936 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008937 continue;
8938
8939 intel_decrease_pllclock(crtc);
8940 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008941
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008942 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008943 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008944
8945out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008946 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008947}
8948
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07008949
Daniel Vetterf99d7062014-06-19 16:01:59 +02008950/**
8951 * intel_mark_fb_busy - mark given planes as busy
8952 * @dev: DRM device
8953 * @frontbuffer_bits: bits for the affected planes
8954 * @ring: optional ring for asynchronous commands
8955 *
8956 * This function gets called every time the screen contents change. It can be
8957 * used to keep e.g. the update rate at the nominal refresh rate with DRRS.
8958 */
8959static void intel_mark_fb_busy(struct drm_device *dev,
8960 unsigned frontbuffer_bits,
8961 struct intel_engine_cs *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008962{
Daniel Vettercc365132014-06-18 13:59:13 +02008963 enum pipe pipe;
Jesse Barnes652c3932009-08-17 13:31:43 -07008964
Jani Nikulad330a952014-01-21 11:24:25 +02008965 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008966 return;
8967
Daniel Vettercc365132014-06-18 13:59:13 +02008968 for_each_pipe(pipe) {
Daniel Vetterf99d7062014-06-19 16:01:59 +02008969 if (!(frontbuffer_bits & INTEL_FRONTBUFFER_ALL_MASK(pipe)))
Jesse Barnes652c3932009-08-17 13:31:43 -07008970 continue;
8971
Daniel Vettercc365132014-06-18 13:59:13 +02008972 intel_increase_pllclock(dev, pipe);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008973 if (ring && intel_fbc_enabled(dev))
8974 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008975 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008976}
8977
Daniel Vetterf99d7062014-06-19 16:01:59 +02008978/**
8979 * intel_fb_obj_invalidate - invalidate frontbuffer object
8980 * @obj: GEM object to invalidate
8981 * @ring: set for asynchronous rendering
8982 *
8983 * This function gets called every time rendering on the given object starts and
8984 * frontbuffer caching (fbc, low refresh rate for DRRS, panel self refresh) must
8985 * be invalidated. If @ring is non-NULL any subsequent invalidation will be delayed
8986 * until the rendering completes or a flip on this frontbuffer plane is
8987 * scheduled.
8988 */
8989void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
8990 struct intel_engine_cs *ring)
8991{
8992 struct drm_device *dev = obj->base.dev;
8993 struct drm_i915_private *dev_priv = dev->dev_private;
8994
8995 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
8996
8997 if (!obj->frontbuffer_bits)
8998 return;
8999
9000 if (ring) {
9001 mutex_lock(&dev_priv->fb_tracking.lock);
9002 dev_priv->fb_tracking.busy_bits
9003 |= obj->frontbuffer_bits;
9004 dev_priv->fb_tracking.flip_bits
9005 &= ~obj->frontbuffer_bits;
9006 mutex_unlock(&dev_priv->fb_tracking.lock);
9007 }
9008
9009 intel_mark_fb_busy(dev, obj->frontbuffer_bits, ring);
9010
Daniel Vetter9ca15302014-07-11 10:30:16 -07009011 intel_edp_psr_invalidate(dev, obj->frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009012}
9013
9014/**
9015 * intel_frontbuffer_flush - flush frontbuffer
9016 * @dev: DRM device
9017 * @frontbuffer_bits: frontbuffer plane tracking bits
9018 *
9019 * This function gets called every time rendering on the given planes has
9020 * completed and frontbuffer caching can be started again. Flushes will get
9021 * delayed if they're blocked by some oustanding asynchronous rendering.
9022 *
9023 * Can be called without any locks held.
9024 */
9025void intel_frontbuffer_flush(struct drm_device *dev,
9026 unsigned frontbuffer_bits)
9027{
9028 struct drm_i915_private *dev_priv = dev->dev_private;
9029
9030 /* Delay flushing when rings are still busy.*/
9031 mutex_lock(&dev_priv->fb_tracking.lock);
9032 frontbuffer_bits &= ~dev_priv->fb_tracking.busy_bits;
9033 mutex_unlock(&dev_priv->fb_tracking.lock);
9034
9035 intel_mark_fb_busy(dev, frontbuffer_bits, NULL);
9036
Daniel Vetter9ca15302014-07-11 10:30:16 -07009037 intel_edp_psr_flush(dev, frontbuffer_bits);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009038}
9039
9040/**
9041 * intel_fb_obj_flush - flush frontbuffer object
9042 * @obj: GEM object to flush
9043 * @retire: set when retiring asynchronous rendering
9044 *
9045 * This function gets called every time rendering on the given object has
9046 * completed and frontbuffer caching can be started again. If @retire is true
9047 * then any delayed flushes will be unblocked.
9048 */
9049void intel_fb_obj_flush(struct drm_i915_gem_object *obj,
9050 bool retire)
9051{
9052 struct drm_device *dev = obj->base.dev;
9053 struct drm_i915_private *dev_priv = dev->dev_private;
9054 unsigned frontbuffer_bits;
9055
9056 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
9057
9058 if (!obj->frontbuffer_bits)
9059 return;
9060
9061 frontbuffer_bits = obj->frontbuffer_bits;
9062
9063 if (retire) {
9064 mutex_lock(&dev_priv->fb_tracking.lock);
9065 /* Filter out new bits since rendering started. */
9066 frontbuffer_bits &= dev_priv->fb_tracking.busy_bits;
9067
9068 dev_priv->fb_tracking.busy_bits &= ~frontbuffer_bits;
9069 mutex_unlock(&dev_priv->fb_tracking.lock);
9070 }
9071
9072 intel_frontbuffer_flush(dev, frontbuffer_bits);
9073}
9074
9075/**
9076 * intel_frontbuffer_flip_prepare - prepare asnychronous frontbuffer flip
9077 * @dev: DRM device
9078 * @frontbuffer_bits: frontbuffer plane tracking bits
9079 *
9080 * This function gets called after scheduling a flip on @obj. The actual
9081 * frontbuffer flushing will be delayed until completion is signalled with
9082 * intel_frontbuffer_flip_complete. If an invalidate happens in between this
9083 * flush will be cancelled.
9084 *
9085 * Can be called without any locks held.
9086 */
9087void intel_frontbuffer_flip_prepare(struct drm_device *dev,
9088 unsigned frontbuffer_bits)
9089{
9090 struct drm_i915_private *dev_priv = dev->dev_private;
9091
9092 mutex_lock(&dev_priv->fb_tracking.lock);
9093 dev_priv->fb_tracking.flip_bits
9094 |= frontbuffer_bits;
9095 mutex_unlock(&dev_priv->fb_tracking.lock);
9096}
9097
9098/**
9099 * intel_frontbuffer_flip_complete - complete asynchronous frontbuffer flush
9100 * @dev: DRM device
9101 * @frontbuffer_bits: frontbuffer plane tracking bits
9102 *
9103 * This function gets called after the flip has been latched and will complete
9104 * on the next vblank. It will execute the fush if it hasn't been cancalled yet.
9105 *
9106 * Can be called without any locks held.
9107 */
9108void intel_frontbuffer_flip_complete(struct drm_device *dev,
9109 unsigned frontbuffer_bits)
9110{
9111 struct drm_i915_private *dev_priv = dev->dev_private;
9112
9113 mutex_lock(&dev_priv->fb_tracking.lock);
9114 /* Mask any cancelled flips. */
9115 frontbuffer_bits &= dev_priv->fb_tracking.flip_bits;
9116 dev_priv->fb_tracking.flip_bits &= ~frontbuffer_bits;
9117 mutex_unlock(&dev_priv->fb_tracking.lock);
9118
9119 intel_frontbuffer_flush(dev, frontbuffer_bits);
9120}
9121
Jesse Barnes79e53942008-11-07 14:24:08 -08009122static void intel_crtc_destroy(struct drm_crtc *crtc)
9123{
9124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009125 struct drm_device *dev = crtc->dev;
9126 struct intel_unpin_work *work;
9127 unsigned long flags;
9128
9129 spin_lock_irqsave(&dev->event_lock, flags);
9130 work = intel_crtc->unpin_work;
9131 intel_crtc->unpin_work = NULL;
9132 spin_unlock_irqrestore(&dev->event_lock, flags);
9133
9134 if (work) {
9135 cancel_work_sync(&work->work);
9136 kfree(work);
9137 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009138
9139 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009140
Jesse Barnes79e53942008-11-07 14:24:08 -08009141 kfree(intel_crtc);
9142}
9143
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009144static void intel_unpin_work_fn(struct work_struct *__work)
9145{
9146 struct intel_unpin_work *work =
9147 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009148 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009149 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009150
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009151 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009152 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009153 drm_gem_object_unreference(&work->pending_flip_obj->base);
9154 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009155
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009156 intel_update_fbc(dev);
9157 mutex_unlock(&dev->struct_mutex);
9158
Daniel Vetterf99d7062014-06-19 16:01:59 +02009159 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9160
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009161 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9162 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164 kfree(work);
9165}
9166
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009167static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009168 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009169{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009170 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009171 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9172 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009173 unsigned long flags;
9174
9175 /* Ignore early vblank irqs */
9176 if (intel_crtc == NULL)
9177 return;
9178
9179 spin_lock_irqsave(&dev->event_lock, flags);
9180 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009181
9182 /* Ensure we don't miss a work->pending update ... */
9183 smp_rmb();
9184
9185 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009186 spin_unlock_irqrestore(&dev->event_lock, flags);
9187 return;
9188 }
9189
Chris Wilsone7d841c2012-12-03 11:36:30 +00009190 /* and that the unpin work is consistent wrt ->pending. */
9191 smp_rmb();
9192
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009193 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009194
Rob Clark45a066e2012-10-08 14:50:40 -05009195 if (work->event)
9196 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009197
Daniel Vetter87b6b102014-05-15 15:33:46 +02009198 drm_crtc_vblank_put(crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009199
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009200 spin_unlock_irqrestore(&dev->event_lock, flags);
9201
Daniel Vetter2c10d572012-12-20 21:24:07 +01009202 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009203
9204 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07009205
9206 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009207}
9208
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009209void intel_finish_page_flip(struct drm_device *dev, int pipe)
9210{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009211 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009212 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9213
Mario Kleiner49b14a52010-12-09 07:00:07 +01009214 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009215}
9216
9217void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9218{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009219 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009220 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9221
Mario Kleiner49b14a52010-12-09 07:00:07 +01009222 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009223}
9224
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009225/* Is 'a' after or equal to 'b'? */
9226static bool g4x_flip_count_after_eq(u32 a, u32 b)
9227{
9228 return !((a - b) & 0x80000000);
9229}
9230
9231static bool page_flip_finished(struct intel_crtc *crtc)
9232{
9233 struct drm_device *dev = crtc->base.dev;
9234 struct drm_i915_private *dev_priv = dev->dev_private;
9235
9236 /*
9237 * The relevant registers doen't exist on pre-ctg.
9238 * As the flip done interrupt doesn't trigger for mmio
9239 * flips on gmch platforms, a flip count check isn't
9240 * really needed there. But since ctg has the registers,
9241 * include it in the check anyway.
9242 */
9243 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9244 return true;
9245
9246 /*
9247 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9248 * used the same base address. In that case the mmio flip might
9249 * have completed, but the CS hasn't even executed the flip yet.
9250 *
9251 * A flip count check isn't enough as the CS might have updated
9252 * the base address just after start of vblank, but before we
9253 * managed to process the interrupt. This means we'd complete the
9254 * CS flip too soon.
9255 *
9256 * Combining both checks should get us a good enough result. It may
9257 * still happen that the CS flip has been executed, but has not
9258 * yet actually completed. But in case the base address is the same
9259 * anyway, we don't really care.
9260 */
9261 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9262 crtc->unpin_work->gtt_offset &&
9263 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9264 crtc->unpin_work->flip_count);
9265}
9266
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009267void intel_prepare_page_flip(struct drm_device *dev, int plane)
9268{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009269 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009270 struct intel_crtc *intel_crtc =
9271 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9272 unsigned long flags;
9273
Chris Wilsone7d841c2012-12-03 11:36:30 +00009274 /* NB: An MMIO update of the plane base pointer will also
9275 * generate a page-flip completion irq, i.e. every modeset
9276 * is also accompanied by a spurious intel_prepare_page_flip().
9277 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009278 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009279 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009280 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009281 spin_unlock_irqrestore(&dev->event_lock, flags);
9282}
9283
Robin Schroereba905b2014-05-18 02:24:50 +02009284static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009285{
9286 /* Ensure that the work item is consistent when activating it ... */
9287 smp_wmb();
9288 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9289 /* and that it is marked active as soon as the irq could fire. */
9290 smp_wmb();
9291}
9292
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293static int intel_gen2_queue_flip(struct drm_device *dev,
9294 struct drm_crtc *crtc,
9295 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009296 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009297 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009298 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009301 u32 flip_mask;
9302 int ret;
9303
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009305 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009306 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307
9308 /* Can't queue multiple flips, so wait for the previous
9309 * one to finish before executing the next.
9310 */
9311 if (intel_crtc->plane)
9312 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9313 else
9314 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009315 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9316 intel_ring_emit(ring, MI_NOOP);
9317 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9319 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009320 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009321 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009322
9323 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009324 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009325 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326}
9327
9328static int intel_gen3_queue_flip(struct drm_device *dev,
9329 struct drm_crtc *crtc,
9330 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009331 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009332 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009333 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336 u32 flip_mask;
9337 int ret;
9338
Daniel Vetter6d90c952012-04-26 23:28:05 +02009339 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009340 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009341 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
9343 if (intel_crtc->plane)
9344 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9345 else
9346 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009347 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9348 intel_ring_emit(ring, MI_NOOP);
9349 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9350 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9351 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009352 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009353 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354
Chris Wilsone7d841c2012-12-03 11:36:30 +00009355 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009356 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009357 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009358}
9359
9360static int intel_gen4_queue_flip(struct drm_device *dev,
9361 struct drm_crtc *crtc,
9362 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009363 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009364 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009365 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009366{
9367 struct drm_i915_private *dev_priv = dev->dev_private;
9368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9369 uint32_t pf, pipesrc;
9370 int ret;
9371
Daniel Vetter6d90c952012-04-26 23:28:05 +02009372 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009374 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009375
9376 /* i965+ uses the linear or tiled offsets from the
9377 * Display Registers (which do not change across a page-flip)
9378 * so we need only reprogram the base address.
9379 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009380 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9381 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9382 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009383 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009384 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385
9386 /* XXX Enabling the panel-fitter across page-flip is so far
9387 * untested on non-native modes, so ignore it for now.
9388 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9389 */
9390 pf = 0;
9391 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009392 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009393
9394 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009395 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009396 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009397}
9398
9399static int intel_gen6_queue_flip(struct drm_device *dev,
9400 struct drm_crtc *crtc,
9401 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009402 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009403 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009404 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009405{
9406 struct drm_i915_private *dev_priv = dev->dev_private;
9407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9408 uint32_t pf, pipesrc;
9409 int ret;
9410
Daniel Vetter6d90c952012-04-26 23:28:05 +02009411 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009412 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009413 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009414
Daniel Vetter6d90c952012-04-26 23:28:05 +02009415 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9416 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9417 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009418 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009419
Chris Wilson99d9acd2012-04-17 20:37:00 +01009420 /* Contrary to the suggestions in the documentation,
9421 * "Enable Panel Fitter" does not seem to be required when page
9422 * flipping with a non-native mode, and worse causes a normal
9423 * modeset to fail.
9424 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9425 */
9426 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009427 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009428 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009429
9430 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009431 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009432 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009433}
9434
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009435static int intel_gen7_queue_flip(struct drm_device *dev,
9436 struct drm_crtc *crtc,
9437 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009438 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009439 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009440 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009441{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009443 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 int len, ret;
9445
Robin Schroereba905b2014-05-18 02:24:50 +02009446 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009447 case PLANE_A:
9448 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9449 break;
9450 case PLANE_B:
9451 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9452 break;
9453 case PLANE_C:
9454 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9455 break;
9456 default:
9457 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009458 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009459 }
9460
Chris Wilsonffe74d72013-08-26 20:58:12 +01009461 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009462 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009463 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009464 /*
9465 * On Gen 8, SRM is now taking an extra dword to accommodate
9466 * 48bits addresses, and we need a NOOP for the batch size to
9467 * stay even.
9468 */
9469 if (IS_GEN8(dev))
9470 len += 2;
9471 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009472
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009473 /*
9474 * BSpec MI_DISPLAY_FLIP for IVB:
9475 * "The full packet must be contained within the same cache line."
9476 *
9477 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9478 * cacheline, if we ever start emitting more commands before
9479 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9480 * then do the cacheline alignment, and finally emit the
9481 * MI_DISPLAY_FLIP.
9482 */
9483 ret = intel_ring_cacheline_align(ring);
9484 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009485 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009486
Chris Wilsonffe74d72013-08-26 20:58:12 +01009487 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009488 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009489 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009490
Chris Wilsonffe74d72013-08-26 20:58:12 +01009491 /* Unmask the flip-done completion message. Note that the bspec says that
9492 * we should do this for both the BCS and RCS, and that we must not unmask
9493 * more than one flip event at any time (or ensure that one flip message
9494 * can be sent by waiting for flip-done prior to queueing new flips).
9495 * Experimentation says that BCS works despite DERRMR masking all
9496 * flip-done completion events and that unmasking all planes at once
9497 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9498 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9499 */
9500 if (ring->id == RCS) {
9501 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9502 intel_ring_emit(ring, DERRMR);
9503 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9504 DERRMR_PIPEB_PRI_FLIP_DONE |
9505 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009506 if (IS_GEN8(dev))
9507 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9508 MI_SRM_LRM_GLOBAL_GTT);
9509 else
9510 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9511 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009512 intel_ring_emit(ring, DERRMR);
9513 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009514 if (IS_GEN8(dev)) {
9515 intel_ring_emit(ring, 0);
9516 intel_ring_emit(ring, MI_NOOP);
9517 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009518 }
9519
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009520 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009521 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009522 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009523 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009524
9525 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009526 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009527 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009528}
9529
Sourab Gupta84c33a62014-06-02 16:47:17 +05309530static bool use_mmio_flip(struct intel_engine_cs *ring,
9531 struct drm_i915_gem_object *obj)
9532{
9533 /*
9534 * This is not being used for older platforms, because
9535 * non-availability of flip done interrupt forces us to use
9536 * CS flips. Older platforms derive flip done using some clever
9537 * tricks involving the flip_pending status bits and vblank irqs.
9538 * So using MMIO flips there would disrupt this mechanism.
9539 */
9540
Chris Wilson8e09bf82014-07-08 10:40:30 +01009541 if (ring == NULL)
9542 return true;
9543
Sourab Gupta84c33a62014-06-02 16:47:17 +05309544 if (INTEL_INFO(ring->dev)->gen < 5)
9545 return false;
9546
9547 if (i915.use_mmio_flip < 0)
9548 return false;
9549 else if (i915.use_mmio_flip > 0)
9550 return true;
9551 else
9552 return ring != obj->ring;
9553}
9554
9555static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9556{
9557 struct drm_device *dev = intel_crtc->base.dev;
9558 struct drm_i915_private *dev_priv = dev->dev_private;
9559 struct intel_framebuffer *intel_fb =
9560 to_intel_framebuffer(intel_crtc->base.primary->fb);
9561 struct drm_i915_gem_object *obj = intel_fb->obj;
9562 u32 dspcntr;
9563 u32 reg;
9564
9565 intel_mark_page_flip_active(intel_crtc);
9566
9567 reg = DSPCNTR(intel_crtc->plane);
9568 dspcntr = I915_READ(reg);
9569
9570 if (INTEL_INFO(dev)->gen >= 4) {
9571 if (obj->tiling_mode != I915_TILING_NONE)
9572 dspcntr |= DISPPLANE_TILED;
9573 else
9574 dspcntr &= ~DISPPLANE_TILED;
9575 }
9576 I915_WRITE(reg, dspcntr);
9577
9578 I915_WRITE(DSPSURF(intel_crtc->plane),
9579 intel_crtc->unpin_work->gtt_offset);
9580 POSTING_READ(DSPSURF(intel_crtc->plane));
9581}
9582
9583static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9584{
9585 struct intel_engine_cs *ring;
9586 int ret;
9587
9588 lockdep_assert_held(&obj->base.dev->struct_mutex);
9589
9590 if (!obj->last_write_seqno)
9591 return 0;
9592
9593 ring = obj->ring;
9594
9595 if (i915_seqno_passed(ring->get_seqno(ring, true),
9596 obj->last_write_seqno))
9597 return 0;
9598
9599 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9600 if (ret)
9601 return ret;
9602
9603 if (WARN_ON(!ring->irq_get(ring)))
9604 return 0;
9605
9606 return 1;
9607}
9608
9609void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9610{
9611 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9612 struct intel_crtc *intel_crtc;
9613 unsigned long irq_flags;
9614 u32 seqno;
9615
9616 seqno = ring->get_seqno(ring, false);
9617
9618 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9619 for_each_intel_crtc(ring->dev, intel_crtc) {
9620 struct intel_mmio_flip *mmio_flip;
9621
9622 mmio_flip = &intel_crtc->mmio_flip;
9623 if (mmio_flip->seqno == 0)
9624 continue;
9625
9626 if (ring->id != mmio_flip->ring_id)
9627 continue;
9628
9629 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9630 intel_do_mmio_flip(intel_crtc);
9631 mmio_flip->seqno = 0;
9632 ring->irq_put(ring);
9633 }
9634 }
9635 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9636}
9637
9638static int intel_queue_mmio_flip(struct drm_device *dev,
9639 struct drm_crtc *crtc,
9640 struct drm_framebuffer *fb,
9641 struct drm_i915_gem_object *obj,
9642 struct intel_engine_cs *ring,
9643 uint32_t flags)
9644{
9645 struct drm_i915_private *dev_priv = dev->dev_private;
9646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9647 unsigned long irq_flags;
9648 int ret;
9649
9650 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9651 return -EBUSY;
9652
9653 ret = intel_postpone_flip(obj);
9654 if (ret < 0)
9655 return ret;
9656 if (ret == 0) {
9657 intel_do_mmio_flip(intel_crtc);
9658 return 0;
9659 }
9660
9661 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9662 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9663 intel_crtc->mmio_flip.ring_id = obj->ring->id;
9664 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9665
9666 /*
9667 * Double check to catch cases where irq fired before
9668 * mmio flip data was ready
9669 */
9670 intel_notify_mmio_flip(obj->ring);
9671 return 0;
9672}
9673
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009674static int intel_default_queue_flip(struct drm_device *dev,
9675 struct drm_crtc *crtc,
9676 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009677 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009678 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009679 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009680{
9681 return -ENODEV;
9682}
9683
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009684static int intel_crtc_page_flip(struct drm_crtc *crtc,
9685 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009686 struct drm_pending_vblank_event *event,
9687 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009688{
9689 struct drm_device *dev = crtc->dev;
9690 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009691 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009692 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009694 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009695 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009696 struct intel_engine_cs *ring;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009697 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009698 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009699
Matt Roper2ff8fde2014-07-08 07:50:07 -07009700 /*
9701 * drm_mode_page_flip_ioctl() should already catch this, but double
9702 * check to be safe. In the future we may enable pageflipping from
9703 * a disabled primary plane.
9704 */
9705 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9706 return -EBUSY;
9707
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009708 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009709 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009710 return -EINVAL;
9711
9712 /*
9713 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9714 * Note that pitch changes could also affect these register.
9715 */
9716 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009717 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9718 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009719 return -EINVAL;
9720
Chris Wilsonf900db42014-02-20 09:26:13 +00009721 if (i915_terminally_wedged(&dev_priv->gpu_error))
9722 goto out_hang;
9723
Daniel Vetterb14c5672013-09-19 12:18:32 +02009724 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009725 if (work == NULL)
9726 return -ENOMEM;
9727
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009728 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009729 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009730 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009731 INIT_WORK(&work->work, intel_unpin_work_fn);
9732
Daniel Vetter87b6b102014-05-15 15:33:46 +02009733 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009734 if (ret)
9735 goto free_work;
9736
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009737 /* We borrow the event spin lock for protecting unpin_work */
9738 spin_lock_irqsave(&dev->event_lock, flags);
9739 if (intel_crtc->unpin_work) {
9740 spin_unlock_irqrestore(&dev->event_lock, flags);
9741 kfree(work);
Daniel Vetter87b6b102014-05-15 15:33:46 +02009742 drm_crtc_vblank_put(crtc);
Chris Wilson468f0b42010-05-27 13:18:13 +01009743
9744 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009745 return -EBUSY;
9746 }
9747 intel_crtc->unpin_work = work;
9748 spin_unlock_irqrestore(&dev->event_lock, flags);
9749
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009750 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9751 flush_workqueue(dev_priv->wq);
9752
Chris Wilson79158102012-05-23 11:13:58 +01009753 ret = i915_mutex_lock_interruptible(dev);
9754 if (ret)
9755 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009756
Jesse Barnes75dfca82010-02-10 15:09:44 -08009757 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009758 drm_gem_object_reference(&work->old_fb_obj->base);
9759 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009760
Matt Roperf4510a22014-04-01 15:22:40 -07009761 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009762
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009763 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009764
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009765 work->enable_stall_check = true;
9766
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009767 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009768 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009769
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009770 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009771 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009772
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009773 if (IS_VALLEYVIEW(dev)) {
9774 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009775 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9776 /* vlv: DISPLAY_FLIP fails to change tiling */
9777 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009778 } else if (IS_IVYBRIDGE(dev)) {
9779 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009780 } else if (INTEL_INFO(dev)->gen >= 7) {
9781 ring = obj->ring;
9782 if (ring == NULL || ring->id != RCS)
9783 ring = &dev_priv->ring[BCS];
9784 } else {
9785 ring = &dev_priv->ring[RCS];
9786 }
9787
9788 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009789 if (ret)
9790 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009792 work->gtt_offset =
9793 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9794
Sourab Gupta84c33a62014-06-02 16:47:17 +05309795 if (use_mmio_flip(ring, obj))
9796 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9797 page_flip_flags);
9798 else
9799 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
9800 page_flip_flags);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009801 if (ret)
9802 goto cleanup_unpin;
9803
Daniel Vettera071fa02014-06-18 23:28:09 +02009804 i915_gem_track_fb(work->old_fb_obj, obj,
9805 INTEL_FRONTBUFFER_PRIMARY(pipe));
9806
Chris Wilson7782de32011-07-08 12:22:41 +01009807 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009808 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009809 mutex_unlock(&dev->struct_mutex);
9810
Jesse Barnese5510fa2010-07-01 16:48:37 -07009811 trace_i915_flip_request(intel_crtc->plane, obj);
9812
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009813 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009814
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009815cleanup_unpin:
9816 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009817cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009818 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009819 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009820 drm_gem_object_unreference(&work->old_fb_obj->base);
9821 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009822 mutex_unlock(&dev->struct_mutex);
9823
Chris Wilson79158102012-05-23 11:13:58 +01009824cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009825 spin_lock_irqsave(&dev->event_lock, flags);
9826 intel_crtc->unpin_work = NULL;
9827 spin_unlock_irqrestore(&dev->event_lock, flags);
9828
Daniel Vetter87b6b102014-05-15 15:33:46 +02009829 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009830free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009831 kfree(work);
9832
Chris Wilsonf900db42014-02-20 09:26:13 +00009833 if (ret == -EIO) {
9834out_hang:
9835 intel_crtc_wait_for_pending_flips(crtc);
9836 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9837 if (ret == 0 && event)
Daniel Vettera071fa02014-06-18 23:28:09 +02009838 drm_send_vblank_event(dev, pipe, event);
Chris Wilsonf900db42014-02-20 09:26:13 +00009839 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009840 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009841}
9842
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009843static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009844 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9845 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009846};
9847
Daniel Vetter9a935852012-07-05 22:34:27 +02009848/**
9849 * intel_modeset_update_staged_output_state
9850 *
9851 * Updates the staged output configuration state, e.g. after we've read out the
9852 * current hw state.
9853 */
9854static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9855{
Ville Syrjälä76688512014-01-10 11:28:06 +02009856 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009857 struct intel_encoder *encoder;
9858 struct intel_connector *connector;
9859
9860 list_for_each_entry(connector, &dev->mode_config.connector_list,
9861 base.head) {
9862 connector->new_encoder =
9863 to_intel_encoder(connector->base.encoder);
9864 }
9865
Damien Lespiaub2784e12014-08-05 11:29:37 +01009866 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009867 encoder->new_crtc =
9868 to_intel_crtc(encoder->base.crtc);
9869 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009870
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009871 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009872 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009873
9874 if (crtc->new_enabled)
9875 crtc->new_config = &crtc->config;
9876 else
9877 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009878 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009879}
9880
9881/**
9882 * intel_modeset_commit_output_state
9883 *
9884 * This function copies the stage display pipe configuration to the real one.
9885 */
9886static void intel_modeset_commit_output_state(struct drm_device *dev)
9887{
Ville Syrjälä76688512014-01-10 11:28:06 +02009888 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009889 struct intel_encoder *encoder;
9890 struct intel_connector *connector;
9891
9892 list_for_each_entry(connector, &dev->mode_config.connector_list,
9893 base.head) {
9894 connector->base.encoder = &connector->new_encoder->base;
9895 }
9896
Damien Lespiaub2784e12014-08-05 11:29:37 +01009897 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009898 encoder->base.crtc = &encoder->new_crtc->base;
9899 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009900
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009901 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009902 crtc->base.enabled = crtc->new_enabled;
9903 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009904}
9905
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009906static void
Robin Schroereba905b2014-05-18 02:24:50 +02009907connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009908 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009909{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009910 int bpp = pipe_config->pipe_bpp;
9911
9912 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9913 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009914 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009915
9916 /* Don't use an invalid EDID bpc value */
9917 if (connector->base.display_info.bpc &&
9918 connector->base.display_info.bpc * 3 < bpp) {
9919 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9920 bpp, connector->base.display_info.bpc*3);
9921 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9922 }
9923
9924 /* Clamp bpp to 8 on screens without EDID 1.4 */
9925 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9926 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9927 bpp);
9928 pipe_config->pipe_bpp = 24;
9929 }
9930}
9931
9932static int
9933compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9934 struct drm_framebuffer *fb,
9935 struct intel_crtc_config *pipe_config)
9936{
9937 struct drm_device *dev = crtc->base.dev;
9938 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009939 int bpp;
9940
Daniel Vetterd42264b2013-03-28 16:38:08 +01009941 switch (fb->pixel_format) {
9942 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009943 bpp = 8*3; /* since we go through a colormap */
9944 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009945 case DRM_FORMAT_XRGB1555:
9946 case DRM_FORMAT_ARGB1555:
9947 /* checked in intel_framebuffer_init already */
9948 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9949 return -EINVAL;
9950 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009951 bpp = 6*3; /* min is 18bpp */
9952 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009953 case DRM_FORMAT_XBGR8888:
9954 case DRM_FORMAT_ABGR8888:
9955 /* checked in intel_framebuffer_init already */
9956 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9957 return -EINVAL;
9958 case DRM_FORMAT_XRGB8888:
9959 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009960 bpp = 8*3;
9961 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009962 case DRM_FORMAT_XRGB2101010:
9963 case DRM_FORMAT_ARGB2101010:
9964 case DRM_FORMAT_XBGR2101010:
9965 case DRM_FORMAT_ABGR2101010:
9966 /* checked in intel_framebuffer_init already */
9967 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009968 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009969 bpp = 10*3;
9970 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009971 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009972 default:
9973 DRM_DEBUG_KMS("unsupported depth\n");
9974 return -EINVAL;
9975 }
9976
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009977 pipe_config->pipe_bpp = bpp;
9978
9979 /* Clamp display bpp to EDID value */
9980 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009981 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009982 if (!connector->new_encoder ||
9983 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009984 continue;
9985
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009986 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009987 }
9988
9989 return bpp;
9990}
9991
Daniel Vetter644db712013-09-19 14:53:58 +02009992static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9993{
9994 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9995 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009996 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009997 mode->crtc_hdisplay, mode->crtc_hsync_start,
9998 mode->crtc_hsync_end, mode->crtc_htotal,
9999 mode->crtc_vdisplay, mode->crtc_vsync_start,
10000 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10001}
10002
Daniel Vetterc0b03412013-05-28 12:05:54 +020010003static void intel_dump_pipe_config(struct intel_crtc *crtc,
10004 struct intel_crtc_config *pipe_config,
10005 const char *context)
10006{
10007 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10008 context, pipe_name(crtc->pipe));
10009
10010 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10011 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10012 pipe_config->pipe_bpp, pipe_config->dither);
10013 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10014 pipe_config->has_pch_encoder,
10015 pipe_config->fdi_lanes,
10016 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10017 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10018 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010019 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10020 pipe_config->has_dp_encoder,
10021 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10022 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10023 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010024
10025 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10026 pipe_config->has_dp_encoder,
10027 pipe_config->dp_m2_n2.gmch_m,
10028 pipe_config->dp_m2_n2.gmch_n,
10029 pipe_config->dp_m2_n2.link_m,
10030 pipe_config->dp_m2_n2.link_n,
10031 pipe_config->dp_m2_n2.tu);
10032
Daniel Vetterc0b03412013-05-28 12:05:54 +020010033 DRM_DEBUG_KMS("requested mode:\n");
10034 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10035 DRM_DEBUG_KMS("adjusted mode:\n");
10036 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010037 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010038 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010039 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10040 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010041 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10042 pipe_config->gmch_pfit.control,
10043 pipe_config->gmch_pfit.pgm_ratios,
10044 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010045 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010046 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010047 pipe_config->pch_pfit.size,
10048 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010049 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010050 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010051}
10052
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010053static bool encoders_cloneable(const struct intel_encoder *a,
10054 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010055{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010056 /* masks could be asymmetric, so check both ways */
10057 return a == b || (a->cloneable & (1 << b->type) &&
10058 b->cloneable & (1 << a->type));
10059}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010060
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010061static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10062 struct intel_encoder *encoder)
10063{
10064 struct drm_device *dev = crtc->base.dev;
10065 struct intel_encoder *source_encoder;
10066
Damien Lespiaub2784e12014-08-05 11:29:37 +010010067 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010068 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010069 continue;
10070
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010071 if (!encoders_cloneable(encoder, source_encoder))
10072 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010073 }
10074
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010075 return true;
10076}
10077
10078static bool check_encoder_cloning(struct intel_crtc *crtc)
10079{
10080 struct drm_device *dev = crtc->base.dev;
10081 struct intel_encoder *encoder;
10082
Damien Lespiaub2784e12014-08-05 11:29:37 +010010083 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010084 if (encoder->new_crtc != crtc)
10085 continue;
10086
10087 if (!check_single_encoder_cloning(crtc, encoder))
10088 return false;
10089 }
10090
10091 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010092}
10093
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010094static struct intel_crtc_config *
10095intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010096 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010097 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010098{
10099 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010100 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010101 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010102 int plane_bpp, ret = -EINVAL;
10103 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010104
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010105 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010106 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10107 return ERR_PTR(-EINVAL);
10108 }
10109
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010110 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10111 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010112 return ERR_PTR(-ENOMEM);
10113
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010114 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10115 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010116
Daniel Vettere143a212013-07-04 12:01:15 +020010117 pipe_config->cpu_transcoder =
10118 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010119 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010120
Imre Deak2960bc92013-07-30 13:36:32 +030010121 /*
10122 * Sanitize sync polarity flags based on requested ones. If neither
10123 * positive or negative polarity is requested, treat this as meaning
10124 * negative polarity.
10125 */
10126 if (!(pipe_config->adjusted_mode.flags &
10127 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10128 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10129
10130 if (!(pipe_config->adjusted_mode.flags &
10131 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10132 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10133
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010134 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10135 * plane pixel format and any sink constraints into account. Returns the
10136 * source plane bpp so that dithering can be selected on mismatches
10137 * after encoders and crtc also have had their say. */
10138 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10139 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010140 if (plane_bpp < 0)
10141 goto fail;
10142
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010143 /*
10144 * Determine the real pipe dimensions. Note that stereo modes can
10145 * increase the actual pipe size due to the frame doubling and
10146 * insertion of additional space for blanks between the frame. This
10147 * is stored in the crtc timings. We use the requested mode to do this
10148 * computation to clearly distinguish it from the adjusted mode, which
10149 * can be changed by the connectors in the below retry loop.
10150 */
10151 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10152 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10153 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10154
Daniel Vettere29c22c2013-02-21 00:00:16 +010010155encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010156 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010157 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010158 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010159
Daniel Vetter135c81b2013-07-21 21:37:09 +020010160 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010161 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010162
Daniel Vetter7758a112012-07-08 19:40:39 +020010163 /* Pass our mode to the connectors and the CRTC to give them a chance to
10164 * adjust it according to limitations or connector properties, and also
10165 * a chance to reject the mode entirely.
10166 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010167 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010168
10169 if (&encoder->new_crtc->base != crtc)
10170 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010171
Daniel Vetterefea6e82013-07-21 21:36:59 +020010172 if (!(encoder->compute_config(encoder, pipe_config))) {
10173 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010174 goto fail;
10175 }
10176 }
10177
Daniel Vetterff9a6752013-06-01 17:16:21 +020010178 /* Set default port clock if not overwritten by the encoder. Needs to be
10179 * done afterwards in case the encoder adjusts the mode. */
10180 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010181 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10182 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010183
Daniel Vettera43f6e02013-06-07 23:10:32 +020010184 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010185 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010186 DRM_DEBUG_KMS("CRTC fixup failed\n");
10187 goto fail;
10188 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010189
10190 if (ret == RETRY) {
10191 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10192 ret = -EINVAL;
10193 goto fail;
10194 }
10195
10196 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10197 retry = false;
10198 goto encoder_retry;
10199 }
10200
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010201 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10202 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10203 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10204
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010205 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010206fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010207 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010208 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010209}
10210
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010211/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10212 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10213static void
10214intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10215 unsigned *prepare_pipes, unsigned *disable_pipes)
10216{
10217 struct intel_crtc *intel_crtc;
10218 struct drm_device *dev = crtc->dev;
10219 struct intel_encoder *encoder;
10220 struct intel_connector *connector;
10221 struct drm_crtc *tmp_crtc;
10222
10223 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10224
10225 /* Check which crtcs have changed outputs connected to them, these need
10226 * to be part of the prepare_pipes mask. We don't (yet) support global
10227 * modeset across multiple crtcs, so modeset_pipes will only have one
10228 * bit set at most. */
10229 list_for_each_entry(connector, &dev->mode_config.connector_list,
10230 base.head) {
10231 if (connector->base.encoder == &connector->new_encoder->base)
10232 continue;
10233
10234 if (connector->base.encoder) {
10235 tmp_crtc = connector->base.encoder->crtc;
10236
10237 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10238 }
10239
10240 if (connector->new_encoder)
10241 *prepare_pipes |=
10242 1 << connector->new_encoder->new_crtc->pipe;
10243 }
10244
Damien Lespiaub2784e12014-08-05 11:29:37 +010010245 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010246 if (encoder->base.crtc == &encoder->new_crtc->base)
10247 continue;
10248
10249 if (encoder->base.crtc) {
10250 tmp_crtc = encoder->base.crtc;
10251
10252 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10253 }
10254
10255 if (encoder->new_crtc)
10256 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10257 }
10258
Ville Syrjälä76688512014-01-10 11:28:06 +020010259 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010260 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010261 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010262 continue;
10263
Ville Syrjälä76688512014-01-10 11:28:06 +020010264 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010265 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 else
10267 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010268 }
10269
10270
10271 /* set_mode is also used to update properties on life display pipes. */
10272 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010273 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010274 *prepare_pipes |= 1 << intel_crtc->pipe;
10275
Daniel Vetterb6c51642013-04-12 18:48:43 +020010276 /*
10277 * For simplicity do a full modeset on any pipe where the output routing
10278 * changed. We could be more clever, but that would require us to be
10279 * more careful with calling the relevant encoder->mode_set functions.
10280 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010281 if (*prepare_pipes)
10282 *modeset_pipes = *prepare_pipes;
10283
10284 /* ... and mask these out. */
10285 *modeset_pipes &= ~(*disable_pipes);
10286 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010287
10288 /*
10289 * HACK: We don't (yet) fully support global modesets. intel_set_config
10290 * obies this rule, but the modeset restore mode of
10291 * intel_modeset_setup_hw_state does not.
10292 */
10293 *modeset_pipes &= 1 << intel_crtc->pipe;
10294 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010295
10296 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10297 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010298}
10299
Daniel Vetterea9d7582012-07-10 10:42:52 +020010300static bool intel_crtc_in_use(struct drm_crtc *crtc)
10301{
10302 struct drm_encoder *encoder;
10303 struct drm_device *dev = crtc->dev;
10304
10305 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10306 if (encoder->crtc == crtc)
10307 return true;
10308
10309 return false;
10310}
10311
10312static void
10313intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10314{
10315 struct intel_encoder *intel_encoder;
10316 struct intel_crtc *intel_crtc;
10317 struct drm_connector *connector;
10318
Damien Lespiaub2784e12014-08-05 11:29:37 +010010319 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010320 if (!intel_encoder->base.crtc)
10321 continue;
10322
10323 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10324
10325 if (prepare_pipes & (1 << intel_crtc->pipe))
10326 intel_encoder->connectors_active = false;
10327 }
10328
10329 intel_modeset_commit_output_state(dev);
10330
Ville Syrjälä76688512014-01-10 11:28:06 +020010331 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010332 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010333 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010334 WARN_ON(intel_crtc->new_config &&
10335 intel_crtc->new_config != &intel_crtc->config);
10336 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010337 }
10338
10339 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10340 if (!connector->encoder || !connector->encoder->crtc)
10341 continue;
10342
10343 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10344
10345 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010346 struct drm_property *dpms_property =
10347 dev->mode_config.dpms_property;
10348
Daniel Vetterea9d7582012-07-10 10:42:52 +020010349 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010350 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010351 dpms_property,
10352 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010353
10354 intel_encoder = to_intel_encoder(connector->encoder);
10355 intel_encoder->connectors_active = true;
10356 }
10357 }
10358
10359}
10360
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010361static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010362{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010363 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010364
10365 if (clock1 == clock2)
10366 return true;
10367
10368 if (!clock1 || !clock2)
10369 return false;
10370
10371 diff = abs(clock1 - clock2);
10372
10373 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10374 return true;
10375
10376 return false;
10377}
10378
Daniel Vetter25c5b262012-07-08 22:08:04 +020010379#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10380 list_for_each_entry((intel_crtc), \
10381 &(dev)->mode_config.crtc_list, \
10382 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010383 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010384
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010385static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010386intel_pipe_config_compare(struct drm_device *dev,
10387 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010388 struct intel_crtc_config *pipe_config)
10389{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010390#define PIPE_CONF_CHECK_X(name) \
10391 if (current_config->name != pipe_config->name) { \
10392 DRM_ERROR("mismatch in " #name " " \
10393 "(expected 0x%08x, found 0x%08x)\n", \
10394 current_config->name, \
10395 pipe_config->name); \
10396 return false; \
10397 }
10398
Daniel Vetter08a24032013-04-19 11:25:34 +020010399#define PIPE_CONF_CHECK_I(name) \
10400 if (current_config->name != pipe_config->name) { \
10401 DRM_ERROR("mismatch in " #name " " \
10402 "(expected %i, found %i)\n", \
10403 current_config->name, \
10404 pipe_config->name); \
10405 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010406 }
10407
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010408/* This is required for BDW+ where there is only one set of registers for
10409 * switching between high and low RR.
10410 * This macro can be used whenever a comparison has to be made between one
10411 * hw state and multiple sw state variables.
10412 */
10413#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10414 if ((current_config->name != pipe_config->name) && \
10415 (current_config->alt_name != pipe_config->name)) { \
10416 DRM_ERROR("mismatch in " #name " " \
10417 "(expected %i or %i, found %i)\n", \
10418 current_config->name, \
10419 current_config->alt_name, \
10420 pipe_config->name); \
10421 return false; \
10422 }
10423
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010424#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10425 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010426 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010427 "(expected %i, found %i)\n", \
10428 current_config->name & (mask), \
10429 pipe_config->name & (mask)); \
10430 return false; \
10431 }
10432
Ville Syrjälä5e550652013-09-06 23:29:07 +030010433#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10434 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10435 DRM_ERROR("mismatch in " #name " " \
10436 "(expected %i, found %i)\n", \
10437 current_config->name, \
10438 pipe_config->name); \
10439 return false; \
10440 }
10441
Daniel Vetterbb760062013-06-06 14:55:52 +020010442#define PIPE_CONF_QUIRK(quirk) \
10443 ((current_config->quirks | pipe_config->quirks) & (quirk))
10444
Daniel Vettereccb1402013-05-22 00:50:22 +020010445 PIPE_CONF_CHECK_I(cpu_transcoder);
10446
Daniel Vetter08a24032013-04-19 11:25:34 +020010447 PIPE_CONF_CHECK_I(has_pch_encoder);
10448 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010449 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10450 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10451 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10452 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10453 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010454
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010455 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010456
10457 if (INTEL_INFO(dev)->gen < 8) {
10458 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10459 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10460 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10461 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10462 PIPE_CONF_CHECK_I(dp_m_n.tu);
10463
10464 if (current_config->has_drrs) {
10465 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10466 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10467 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10468 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10469 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10470 }
10471 } else {
10472 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10473 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10474 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10475 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10476 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10477 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010478
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010479 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10480 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10481 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10482 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10483 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10484 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10485
10486 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10487 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10488 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10489 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10490 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10491 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10492
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010493 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010494 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010495 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10496 IS_VALLEYVIEW(dev))
10497 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010498
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010499 PIPE_CONF_CHECK_I(has_audio);
10500
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010501 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10502 DRM_MODE_FLAG_INTERLACE);
10503
Daniel Vetterbb760062013-06-06 14:55:52 +020010504 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10505 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10506 DRM_MODE_FLAG_PHSYNC);
10507 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10508 DRM_MODE_FLAG_NHSYNC);
10509 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10510 DRM_MODE_FLAG_PVSYNC);
10511 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10512 DRM_MODE_FLAG_NVSYNC);
10513 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010514
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010515 PIPE_CONF_CHECK_I(pipe_src_w);
10516 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010517
Daniel Vetter99535992014-04-13 12:00:33 +020010518 /*
10519 * FIXME: BIOS likes to set up a cloned config with lvds+external
10520 * screen. Since we don't yet re-compute the pipe config when moving
10521 * just the lvds port away to another pipe the sw tracking won't match.
10522 *
10523 * Proper atomic modesets with recomputed global state will fix this.
10524 * Until then just don't check gmch state for inherited modes.
10525 */
10526 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10527 PIPE_CONF_CHECK_I(gmch_pfit.control);
10528 /* pfit ratios are autocomputed by the hw on gen4+ */
10529 if (INTEL_INFO(dev)->gen < 4)
10530 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10531 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10532 }
10533
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010534 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10535 if (current_config->pch_pfit.enabled) {
10536 PIPE_CONF_CHECK_I(pch_pfit.pos);
10537 PIPE_CONF_CHECK_I(pch_pfit.size);
10538 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010539
Jesse Barnese59150d2014-01-07 13:30:45 -080010540 /* BDW+ don't expose a synchronous way to read the state */
10541 if (IS_HASWELL(dev))
10542 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010543
Ville Syrjälä282740f2013-09-04 18:30:03 +030010544 PIPE_CONF_CHECK_I(double_wide);
10545
Daniel Vetter26804af2014-06-25 22:01:55 +030010546 PIPE_CONF_CHECK_X(ddi_pll_sel);
10547
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010548 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010549 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010550 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010551 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10552 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010553 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010554
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010555 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10556 PIPE_CONF_CHECK_I(pipe_bpp);
10557
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010558 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10559 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010560
Daniel Vetter66e985c2013-06-05 13:34:20 +020010561#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010562#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010563#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010564#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010565#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010566#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010567
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010568 return true;
10569}
10570
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010571static void
10572check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010573{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010574 struct intel_connector *connector;
10575
10576 list_for_each_entry(connector, &dev->mode_config.connector_list,
10577 base.head) {
10578 /* This also checks the encoder/connector hw state with the
10579 * ->get_hw_state callbacks. */
10580 intel_connector_check_state(connector);
10581
10582 WARN(&connector->new_encoder->base != connector->base.encoder,
10583 "connector's staged encoder doesn't match current encoder\n");
10584 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010585}
10586
10587static void
10588check_encoder_state(struct drm_device *dev)
10589{
10590 struct intel_encoder *encoder;
10591 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010592
Damien Lespiaub2784e12014-08-05 11:29:37 +010010593 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010594 bool enabled = false;
10595 bool active = false;
10596 enum pipe pipe, tracked_pipe;
10597
10598 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10599 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010600 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010601
10602 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10603 "encoder's stage crtc doesn't match current crtc\n");
10604 WARN(encoder->connectors_active && !encoder->base.crtc,
10605 "encoder's active_connectors set, but no crtc\n");
10606
10607 list_for_each_entry(connector, &dev->mode_config.connector_list,
10608 base.head) {
10609 if (connector->base.encoder != &encoder->base)
10610 continue;
10611 enabled = true;
10612 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10613 active = true;
10614 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010615 /*
10616 * for MST connectors if we unplug the connector is gone
10617 * away but the encoder is still connected to a crtc
10618 * until a modeset happens in response to the hotplug.
10619 */
10620 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10621 continue;
10622
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010623 WARN(!!encoder->base.crtc != enabled,
10624 "encoder's enabled state mismatch "
10625 "(expected %i, found %i)\n",
10626 !!encoder->base.crtc, enabled);
10627 WARN(active && !encoder->base.crtc,
10628 "active encoder with no crtc\n");
10629
10630 WARN(encoder->connectors_active != active,
10631 "encoder's computed active state doesn't match tracked active state "
10632 "(expected %i, found %i)\n", active, encoder->connectors_active);
10633
10634 active = encoder->get_hw_state(encoder, &pipe);
10635 WARN(active != encoder->connectors_active,
10636 "encoder's hw state doesn't match sw tracking "
10637 "(expected %i, found %i)\n",
10638 encoder->connectors_active, active);
10639
10640 if (!encoder->base.crtc)
10641 continue;
10642
10643 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10644 WARN(active && pipe != tracked_pipe,
10645 "active encoder's pipe doesn't match"
10646 "(expected %i, found %i)\n",
10647 tracked_pipe, pipe);
10648
10649 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010650}
10651
10652static void
10653check_crtc_state(struct drm_device *dev)
10654{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010655 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010656 struct intel_crtc *crtc;
10657 struct intel_encoder *encoder;
10658 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010659
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010660 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010661 bool enabled = false;
10662 bool active = false;
10663
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010664 memset(&pipe_config, 0, sizeof(pipe_config));
10665
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010666 DRM_DEBUG_KMS("[CRTC:%d]\n",
10667 crtc->base.base.id);
10668
10669 WARN(crtc->active && !crtc->base.enabled,
10670 "active crtc, but not enabled in sw tracking\n");
10671
Damien Lespiaub2784e12014-08-05 11:29:37 +010010672 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010673 if (encoder->base.crtc != &crtc->base)
10674 continue;
10675 enabled = true;
10676 if (encoder->connectors_active)
10677 active = true;
10678 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010679
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010680 WARN(active != crtc->active,
10681 "crtc's computed active state doesn't match tracked active state "
10682 "(expected %i, found %i)\n", active, crtc->active);
10683 WARN(enabled != crtc->base.enabled,
10684 "crtc's computed enabled state doesn't match tracked enabled state "
10685 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10686
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010687 active = dev_priv->display.get_pipe_config(crtc,
10688 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010689
10690 /* hw state is inconsistent with the pipe A quirk */
10691 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10692 active = crtc->active;
10693
Damien Lespiaub2784e12014-08-05 11:29:37 +010010694 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010695 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010696 if (encoder->base.crtc != &crtc->base)
10697 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010698 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010699 encoder->get_config(encoder, &pipe_config);
10700 }
10701
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010702 WARN(crtc->active != active,
10703 "crtc active state doesn't match with hw state "
10704 "(expected %i, found %i)\n", crtc->active, active);
10705
Daniel Vetterc0b03412013-05-28 12:05:54 +020010706 if (active &&
10707 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10708 WARN(1, "pipe state doesn't match!\n");
10709 intel_dump_pipe_config(crtc, &pipe_config,
10710 "[hw state]");
10711 intel_dump_pipe_config(crtc, &crtc->config,
10712 "[sw state]");
10713 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010714 }
10715}
10716
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010717static void
10718check_shared_dpll_state(struct drm_device *dev)
10719{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010720 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010721 struct intel_crtc *crtc;
10722 struct intel_dpll_hw_state dpll_hw_state;
10723 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010724
10725 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10726 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10727 int enabled_crtcs = 0, active_crtcs = 0;
10728 bool active;
10729
10730 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10731
10732 DRM_DEBUG_KMS("%s\n", pll->name);
10733
10734 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10735
10736 WARN(pll->active > pll->refcount,
10737 "more active pll users than references: %i vs %i\n",
10738 pll->active, pll->refcount);
10739 WARN(pll->active && !pll->on,
10740 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010741 WARN(pll->on && !pll->active,
10742 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010743 WARN(pll->on != active,
10744 "pll on state mismatch (expected %i, found %i)\n",
10745 pll->on, active);
10746
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010747 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010748 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10749 enabled_crtcs++;
10750 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10751 active_crtcs++;
10752 }
10753 WARN(pll->active != active_crtcs,
10754 "pll active crtcs mismatch (expected %i, found %i)\n",
10755 pll->active, active_crtcs);
10756 WARN(pll->refcount != enabled_crtcs,
10757 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10758 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010759
10760 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10761 sizeof(dpll_hw_state)),
10762 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010763 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010764}
10765
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010766void
10767intel_modeset_check_state(struct drm_device *dev)
10768{
10769 check_connector_state(dev);
10770 check_encoder_state(dev);
10771 check_crtc_state(dev);
10772 check_shared_dpll_state(dev);
10773}
10774
Ville Syrjälä18442d02013-09-13 16:00:08 +030010775void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10776 int dotclock)
10777{
10778 /*
10779 * FDI already provided one idea for the dotclock.
10780 * Yell if the encoder disagrees.
10781 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010782 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010783 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010784 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010785}
10786
Ville Syrjälä80715b22014-05-15 20:23:23 +030010787static void update_scanline_offset(struct intel_crtc *crtc)
10788{
10789 struct drm_device *dev = crtc->base.dev;
10790
10791 /*
10792 * The scanline counter increments at the leading edge of hsync.
10793 *
10794 * On most platforms it starts counting from vtotal-1 on the
10795 * first active line. That means the scanline counter value is
10796 * always one less than what we would expect. Ie. just after
10797 * start of vblank, which also occurs at start of hsync (on the
10798 * last active line), the scanline counter will read vblank_start-1.
10799 *
10800 * On gen2 the scanline counter starts counting from 1 instead
10801 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10802 * to keep the value positive), instead of adding one.
10803 *
10804 * On HSW+ the behaviour of the scanline counter depends on the output
10805 * type. For DP ports it behaves like most other platforms, but on HDMI
10806 * there's an extra 1 line difference. So we need to add two instead of
10807 * one to the value.
10808 */
10809 if (IS_GEN2(dev)) {
10810 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10811 int vtotal;
10812
10813 vtotal = mode->crtc_vtotal;
10814 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10815 vtotal /= 2;
10816
10817 crtc->scanline_offset = vtotal - 1;
10818 } else if (HAS_DDI(dev) &&
10819 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10820 crtc->scanline_offset = 2;
10821 } else
10822 crtc->scanline_offset = 1;
10823}
10824
Daniel Vetterf30da182013-04-11 20:22:50 +020010825static int __intel_set_mode(struct drm_crtc *crtc,
10826 struct drm_display_mode *mode,
10827 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010828{
10829 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010830 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010831 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010832 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010833 struct intel_crtc *intel_crtc;
10834 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010835 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010836
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010837 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010838 if (!saved_mode)
10839 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010840
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010841 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010842 &prepare_pipes, &disable_pipes);
10843
Tim Gardner3ac18232012-12-07 07:54:26 -070010844 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010845
Daniel Vetter25c5b262012-07-08 22:08:04 +020010846 /* Hack: Because we don't (yet) support global modeset on multiple
10847 * crtcs, we don't keep track of the new mode for more than one crtc.
10848 * Hence simply check whether any bit is set in modeset_pipes in all the
10849 * pieces of code that are not yet converted to deal with mutliple crtcs
10850 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010851 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010852 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010853 if (IS_ERR(pipe_config)) {
10854 ret = PTR_ERR(pipe_config);
10855 pipe_config = NULL;
10856
Tim Gardner3ac18232012-12-07 07:54:26 -070010857 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010858 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010859 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10860 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010861 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010862 }
10863
Jesse Barnes30a970c2013-11-04 13:48:12 -080010864 /*
10865 * See if the config requires any additional preparation, e.g.
10866 * to adjust global state with pipes off. We need to do this
10867 * here so we can get the modeset_pipe updated config for the new
10868 * mode set on this crtc. For other crtcs we need to use the
10869 * adjusted_mode bits in the crtc directly.
10870 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010871 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010872 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010873
Ville Syrjäläc164f832013-11-05 22:34:12 +020010874 /* may have added more to prepare_pipes than we should */
10875 prepare_pipes &= ~disable_pipes;
10876 }
10877
Daniel Vetter460da9162013-03-27 00:44:51 +010010878 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10879 intel_crtc_disable(&intel_crtc->base);
10880
Daniel Vetterea9d7582012-07-10 10:42:52 +020010881 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10882 if (intel_crtc->base.enabled)
10883 dev_priv->display.crtc_disable(&intel_crtc->base);
10884 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010885
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010886 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10887 * to set it here already despite that we pass it down the callchain.
10888 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010889 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010890 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010891 /* mode_set/enable/disable functions rely on a correct pipe
10892 * config. */
10893 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010894 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010895
10896 /*
10897 * Calculate and store various constants which
10898 * are later needed by vblank and swap-completion
10899 * timestamping. They are derived from true hwmode.
10900 */
10901 drm_calc_timestamping_constants(crtc,
10902 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010903 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010904
Daniel Vetterea9d7582012-07-10 10:42:52 +020010905 /* Only after disabling all output pipelines that will be changed can we
10906 * update the the output configuration. */
10907 intel_modeset_update_state(dev, prepare_pipes);
10908
Daniel Vetter47fab732012-10-26 10:58:18 +020010909 if (dev_priv->display.modeset_global_resources)
10910 dev_priv->display.modeset_global_resources(dev);
10911
Daniel Vettera6778b32012-07-02 09:56:42 +020010912 /* Set up the DPLL and any encoders state that needs to adjust or depend
10913 * on the DPLL.
10914 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010915 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010916 struct drm_framebuffer *old_fb = crtc->primary->fb;
10917 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10918 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010919
10920 mutex_lock(&dev->struct_mutex);
10921 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010922 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010923 NULL);
10924 if (ret != 0) {
10925 DRM_ERROR("pin & fence failed\n");
10926 mutex_unlock(&dev->struct_mutex);
10927 goto done;
10928 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010929 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010930 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010931 i915_gem_track_fb(old_obj, obj,
10932 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010933 mutex_unlock(&dev->struct_mutex);
10934
10935 crtc->primary->fb = fb;
10936 crtc->x = x;
10937 crtc->y = y;
10938
Daniel Vetter4271b752014-04-24 23:55:00 +020010939 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
10940 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010941 if (ret)
10942 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010943 }
10944
10945 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010946 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10947 update_scanline_offset(intel_crtc);
10948
Daniel Vetter25c5b262012-07-08 22:08:04 +020010949 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010950 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010951
Daniel Vettera6778b32012-07-02 09:56:42 +020010952 /* FIXME: add subpixel order */
10953done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010954 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010955 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010956
Tim Gardner3ac18232012-12-07 07:54:26 -070010957out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010958 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010959 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010960 return ret;
10961}
10962
Damien Lespiaue7457a92013-08-08 22:28:59 +010010963static int intel_set_mode(struct drm_crtc *crtc,
10964 struct drm_display_mode *mode,
10965 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010966{
10967 int ret;
10968
10969 ret = __intel_set_mode(crtc, mode, x, y, fb);
10970
10971 if (ret == 0)
10972 intel_modeset_check_state(crtc->dev);
10973
10974 return ret;
10975}
10976
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010977void intel_crtc_restore_mode(struct drm_crtc *crtc)
10978{
Matt Roperf4510a22014-04-01 15:22:40 -070010979 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010980}
10981
Daniel Vetter25c5b262012-07-08 22:08:04 +020010982#undef for_each_intel_crtc_masked
10983
Daniel Vetterd9e55602012-07-04 22:16:09 +020010984static void intel_set_config_free(struct intel_set_config *config)
10985{
10986 if (!config)
10987 return;
10988
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010989 kfree(config->save_connector_encoders);
10990 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010991 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010992 kfree(config);
10993}
10994
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010995static int intel_set_config_save_state(struct drm_device *dev,
10996 struct intel_set_config *config)
10997{
Ville Syrjälä76688512014-01-10 11:28:06 +020010998 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010999 struct drm_encoder *encoder;
11000 struct drm_connector *connector;
11001 int count;
11002
Ville Syrjälä76688512014-01-10 11:28:06 +020011003 config->save_crtc_enabled =
11004 kcalloc(dev->mode_config.num_crtc,
11005 sizeof(bool), GFP_KERNEL);
11006 if (!config->save_crtc_enabled)
11007 return -ENOMEM;
11008
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011009 config->save_encoder_crtcs =
11010 kcalloc(dev->mode_config.num_encoder,
11011 sizeof(struct drm_crtc *), GFP_KERNEL);
11012 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011013 return -ENOMEM;
11014
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011015 config->save_connector_encoders =
11016 kcalloc(dev->mode_config.num_connector,
11017 sizeof(struct drm_encoder *), GFP_KERNEL);
11018 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011019 return -ENOMEM;
11020
11021 /* Copy data. Note that driver private data is not affected.
11022 * Should anything bad happen only the expected state is
11023 * restored, not the drivers personal bookkeeping.
11024 */
11025 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011026 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011027 config->save_crtc_enabled[count++] = crtc->enabled;
11028 }
11029
11030 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011031 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011032 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011033 }
11034
11035 count = 0;
11036 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011037 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011038 }
11039
11040 return 0;
11041}
11042
11043static void intel_set_config_restore_state(struct drm_device *dev,
11044 struct intel_set_config *config)
11045{
Ville Syrjälä76688512014-01-10 11:28:06 +020011046 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011047 struct intel_encoder *encoder;
11048 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011049 int count;
11050
11051 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011052 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011053 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011054
11055 if (crtc->new_enabled)
11056 crtc->new_config = &crtc->config;
11057 else
11058 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011059 }
11060
11061 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011062 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011063 encoder->new_crtc =
11064 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011065 }
11066
11067 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011068 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11069 connector->new_encoder =
11070 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011071 }
11072}
11073
Imre Deake3de42b2013-05-03 19:44:07 +020011074static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011075is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011076{
11077 int i;
11078
Chris Wilson2e57f472013-07-17 12:14:40 +010011079 if (set->num_connectors == 0)
11080 return false;
11081
11082 if (WARN_ON(set->connectors == NULL))
11083 return false;
11084
11085 for (i = 0; i < set->num_connectors; i++)
11086 if (set->connectors[i]->encoder &&
11087 set->connectors[i]->encoder->crtc == set->crtc &&
11088 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011089 return true;
11090
11091 return false;
11092}
11093
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011094static void
11095intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11096 struct intel_set_config *config)
11097{
11098
11099 /* We should be able to check here if the fb has the same properties
11100 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011101 if (is_crtc_connector_off(set)) {
11102 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011103 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011104 /*
11105 * If we have no fb, we can only flip as long as the crtc is
11106 * active, otherwise we need a full mode set. The crtc may
11107 * be active if we've only disabled the primary plane, or
11108 * in fastboot situations.
11109 */
Matt Roperf4510a22014-04-01 15:22:40 -070011110 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011111 struct intel_crtc *intel_crtc =
11112 to_intel_crtc(set->crtc);
11113
Matt Roper3b150f02014-05-29 08:06:53 -070011114 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011115 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11116 config->fb_changed = true;
11117 } else {
11118 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11119 config->mode_changed = true;
11120 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011121 } else if (set->fb == NULL) {
11122 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011123 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011124 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011125 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011126 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011127 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011128 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011129 }
11130
Daniel Vetter835c5872012-07-10 18:11:08 +020011131 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011132 config->fb_changed = true;
11133
11134 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11135 DRM_DEBUG_KMS("modes are different, full mode set\n");
11136 drm_mode_debug_printmodeline(&set->crtc->mode);
11137 drm_mode_debug_printmodeline(set->mode);
11138 config->mode_changed = true;
11139 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011140
11141 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11142 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011143}
11144
Daniel Vetter2e431052012-07-04 22:42:15 +020011145static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011146intel_modeset_stage_output_state(struct drm_device *dev,
11147 struct drm_mode_set *set,
11148 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011149{
Daniel Vetter9a935852012-07-05 22:34:27 +020011150 struct intel_connector *connector;
11151 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011152 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011153 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011154
Damien Lespiau9abdda72013-02-13 13:29:23 +000011155 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011156 * of connectors. For paranoia, double-check this. */
11157 WARN_ON(!set->fb && (set->num_connectors != 0));
11158 WARN_ON(set->fb && (set->num_connectors == 0));
11159
Daniel Vetter9a935852012-07-05 22:34:27 +020011160 list_for_each_entry(connector, &dev->mode_config.connector_list,
11161 base.head) {
11162 /* Otherwise traverse passed in connector list and get encoders
11163 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011164 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011165 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011166 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011167 break;
11168 }
11169 }
11170
Daniel Vetter9a935852012-07-05 22:34:27 +020011171 /* If we disable the crtc, disable all its connectors. Also, if
11172 * the connector is on the changing crtc but not on the new
11173 * connector list, disable it. */
11174 if ((!set->fb || ro == set->num_connectors) &&
11175 connector->base.encoder &&
11176 connector->base.encoder->crtc == set->crtc) {
11177 connector->new_encoder = NULL;
11178
11179 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11180 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011181 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011182 }
11183
11184
11185 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011186 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011187 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011188 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011189 }
11190 /* connector->new_encoder is now updated for all connectors. */
11191
11192 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011193 list_for_each_entry(connector, &dev->mode_config.connector_list,
11194 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011195 struct drm_crtc *new_crtc;
11196
Daniel Vetter9a935852012-07-05 22:34:27 +020011197 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011198 continue;
11199
Daniel Vetter9a935852012-07-05 22:34:27 +020011200 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011201
11202 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011203 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011204 new_crtc = set->crtc;
11205 }
11206
11207 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011208 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11209 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011210 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011211 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011212 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011213
11214 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11215 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011216 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011217 new_crtc->base.id);
11218 }
11219
11220 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011221 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011222 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011223 list_for_each_entry(connector,
11224 &dev->mode_config.connector_list,
11225 base.head) {
11226 if (connector->new_encoder == encoder) {
11227 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011228 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011229 }
11230 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011231
11232 if (num_connectors == 0)
11233 encoder->new_crtc = NULL;
11234 else if (num_connectors > 1)
11235 return -EINVAL;
11236
Daniel Vetter9a935852012-07-05 22:34:27 +020011237 /* Only now check for crtc changes so we don't miss encoders
11238 * that will be disabled. */
11239 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011240 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011241 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011242 }
11243 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011244 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011245 list_for_each_entry(connector, &dev->mode_config.connector_list,
11246 base.head) {
11247 if (connector->new_encoder)
11248 if (connector->new_encoder != connector->encoder)
11249 connector->encoder = connector->new_encoder;
11250 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011251 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011252 crtc->new_enabled = false;
11253
Damien Lespiaub2784e12014-08-05 11:29:37 +010011254 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011255 if (encoder->new_crtc == crtc) {
11256 crtc->new_enabled = true;
11257 break;
11258 }
11259 }
11260
11261 if (crtc->new_enabled != crtc->base.enabled) {
11262 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11263 crtc->new_enabled ? "en" : "dis");
11264 config->mode_changed = true;
11265 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011266
11267 if (crtc->new_enabled)
11268 crtc->new_config = &crtc->config;
11269 else
11270 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011271 }
11272
Daniel Vetter2e431052012-07-04 22:42:15 +020011273 return 0;
11274}
11275
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011276static void disable_crtc_nofb(struct intel_crtc *crtc)
11277{
11278 struct drm_device *dev = crtc->base.dev;
11279 struct intel_encoder *encoder;
11280 struct intel_connector *connector;
11281
11282 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11283 pipe_name(crtc->pipe));
11284
11285 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11286 if (connector->new_encoder &&
11287 connector->new_encoder->new_crtc == crtc)
11288 connector->new_encoder = NULL;
11289 }
11290
Damien Lespiaub2784e12014-08-05 11:29:37 +010011291 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011292 if (encoder->new_crtc == crtc)
11293 encoder->new_crtc = NULL;
11294 }
11295
11296 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011297 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011298}
11299
Daniel Vetter2e431052012-07-04 22:42:15 +020011300static int intel_crtc_set_config(struct drm_mode_set *set)
11301{
11302 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011303 struct drm_mode_set save_set;
11304 struct intel_set_config *config;
11305 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011306
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011307 BUG_ON(!set);
11308 BUG_ON(!set->crtc);
11309 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011310
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011311 /* Enforce sane interface api - has been abused by the fb helper. */
11312 BUG_ON(!set->mode && set->fb);
11313 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011314
Daniel Vetter2e431052012-07-04 22:42:15 +020011315 if (set->fb) {
11316 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11317 set->crtc->base.id, set->fb->base.id,
11318 (int)set->num_connectors, set->x, set->y);
11319 } else {
11320 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011321 }
11322
11323 dev = set->crtc->dev;
11324
11325 ret = -ENOMEM;
11326 config = kzalloc(sizeof(*config), GFP_KERNEL);
11327 if (!config)
11328 goto out_config;
11329
11330 ret = intel_set_config_save_state(dev, config);
11331 if (ret)
11332 goto out_config;
11333
11334 save_set.crtc = set->crtc;
11335 save_set.mode = &set->crtc->mode;
11336 save_set.x = set->crtc->x;
11337 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011338 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011339
11340 /* Compute whether we need a full modeset, only an fb base update or no
11341 * change at all. In the future we might also check whether only the
11342 * mode changed, e.g. for LVDS where we only change the panel fitter in
11343 * such cases. */
11344 intel_set_config_compute_mode_changes(set, config);
11345
Daniel Vetter9a935852012-07-05 22:34:27 +020011346 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011347 if (ret)
11348 goto fail;
11349
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011350 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011351 ret = intel_set_mode(set->crtc, set->mode,
11352 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011353 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011354 struct drm_i915_private *dev_priv = dev->dev_private;
11355 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11356
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011357 intel_crtc_wait_for_pending_flips(set->crtc);
11358
Daniel Vetter4f660f42012-07-02 09:47:37 +020011359 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011360 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011361
11362 /*
11363 * We need to make sure the primary plane is re-enabled if it
11364 * has previously been turned off.
11365 */
11366 if (!intel_crtc->primary_enabled && ret == 0) {
11367 WARN_ON(!intel_crtc->active);
11368 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11369 intel_crtc->pipe);
11370 }
11371
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011372 /*
11373 * In the fastboot case this may be our only check of the
11374 * state after boot. It would be better to only do it on
11375 * the first update, but we don't have a nice way of doing that
11376 * (and really, set_config isn't used much for high freq page
11377 * flipping, so increasing its cost here shouldn't be a big
11378 * deal).
11379 */
Jani Nikulad330a952014-01-21 11:24:25 +020011380 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011381 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011382 }
11383
Chris Wilson2d05eae2013-05-03 17:36:25 +010011384 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011385 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11386 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011387fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011388 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011389
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011390 /*
11391 * HACK: if the pipe was on, but we didn't have a framebuffer,
11392 * force the pipe off to avoid oopsing in the modeset code
11393 * due to fb==NULL. This should only happen during boot since
11394 * we don't yet reconstruct the FB from the hardware state.
11395 */
11396 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11397 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11398
Chris Wilson2d05eae2013-05-03 17:36:25 +010011399 /* Try to restore the config */
11400 if (config->mode_changed &&
11401 intel_set_mode(save_set.crtc, save_set.mode,
11402 save_set.x, save_set.y, save_set.fb))
11403 DRM_ERROR("failed to restore config after modeset failure\n");
11404 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011405
Daniel Vetterd9e55602012-07-04 22:16:09 +020011406out_config:
11407 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011408 return ret;
11409}
11410
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011411static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011412 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011413 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011414 .destroy = intel_crtc_destroy,
11415 .page_flip = intel_crtc_page_flip,
11416};
11417
Daniel Vetter53589012013-06-05 13:34:16 +020011418static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11419 struct intel_shared_dpll *pll,
11420 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011421{
Daniel Vetter53589012013-06-05 13:34:16 +020011422 uint32_t val;
11423
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011424 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_PLLS))
11425 return false;
11426
Daniel Vetter53589012013-06-05 13:34:16 +020011427 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011428 hw_state->dpll = val;
11429 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11430 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011431
11432 return val & DPLL_VCO_ENABLE;
11433}
11434
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011435static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11436 struct intel_shared_dpll *pll)
11437{
11438 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11439 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11440}
11441
Daniel Vettere7b903d2013-06-05 13:34:14 +020011442static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11443 struct intel_shared_dpll *pll)
11444{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011445 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011446 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011447
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011448 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11449
11450 /* Wait for the clocks to stabilize. */
11451 POSTING_READ(PCH_DPLL(pll->id));
11452 udelay(150);
11453
11454 /* The pixel multiplier can only be updated once the
11455 * DPLL is enabled and the clocks are stable.
11456 *
11457 * So write it again.
11458 */
11459 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11460 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011461 udelay(200);
11462}
11463
11464static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11465 struct intel_shared_dpll *pll)
11466{
11467 struct drm_device *dev = dev_priv->dev;
11468 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011469
11470 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011471 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011472 if (intel_crtc_to_shared_dpll(crtc) == pll)
11473 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11474 }
11475
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011476 I915_WRITE(PCH_DPLL(pll->id), 0);
11477 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011478 udelay(200);
11479}
11480
Daniel Vetter46edb022013-06-05 13:34:12 +020011481static char *ibx_pch_dpll_names[] = {
11482 "PCH DPLL A",
11483 "PCH DPLL B",
11484};
11485
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011486static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011487{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011488 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011489 int i;
11490
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011491 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011492
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011493 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011494 dev_priv->shared_dplls[i].id = i;
11495 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011496 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011497 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11498 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011499 dev_priv->shared_dplls[i].get_hw_state =
11500 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011501 }
11502}
11503
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011504static void intel_shared_dpll_init(struct drm_device *dev)
11505{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011507
Daniel Vetter9cd86932014-06-25 22:01:57 +030011508 if (HAS_DDI(dev))
11509 intel_ddi_pll_init(dev);
11510 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011511 ibx_pch_dpll_init(dev);
11512 else
11513 dev_priv->num_shared_dpll = 0;
11514
11515 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011516}
11517
Matt Roper465c1202014-05-29 08:06:54 -070011518static int
11519intel_primary_plane_disable(struct drm_plane *plane)
11520{
11521 struct drm_device *dev = plane->dev;
11522 struct drm_i915_private *dev_priv = dev->dev_private;
11523 struct intel_plane *intel_plane = to_intel_plane(plane);
11524 struct intel_crtc *intel_crtc;
11525
11526 if (!plane->fb)
11527 return 0;
11528
11529 BUG_ON(!plane->crtc);
11530
11531 intel_crtc = to_intel_crtc(plane->crtc);
11532
11533 /*
11534 * Even though we checked plane->fb above, it's still possible that
11535 * the primary plane has been implicitly disabled because the crtc
11536 * coordinates given weren't visible, or because we detected
11537 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11538 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11539 * In either case, we need to unpin the FB and let the fb pointer get
11540 * updated, but otherwise we don't need to touch the hardware.
11541 */
11542 if (!intel_crtc->primary_enabled)
11543 goto disable_unpin;
11544
11545 intel_crtc_wait_for_pending_flips(plane->crtc);
11546 intel_disable_primary_hw_plane(dev_priv, intel_plane->plane,
11547 intel_plane->pipe);
Matt Roper465c1202014-05-29 08:06:54 -070011548disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011549 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011550 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011551 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011552 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011553 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011554 plane->fb = NULL;
11555
11556 return 0;
11557}
11558
11559static int
11560intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11561 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11562 unsigned int crtc_w, unsigned int crtc_h,
11563 uint32_t src_x, uint32_t src_y,
11564 uint32_t src_w, uint32_t src_h)
11565{
11566 struct drm_device *dev = crtc->dev;
11567 struct drm_i915_private *dev_priv = dev->dev_private;
11568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11569 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011570 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11571 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Matt Roper465c1202014-05-29 08:06:54 -070011572 struct drm_rect dest = {
11573 /* integer pixels */
11574 .x1 = crtc_x,
11575 .y1 = crtc_y,
11576 .x2 = crtc_x + crtc_w,
11577 .y2 = crtc_y + crtc_h,
11578 };
11579 struct drm_rect src = {
11580 /* 16.16 fixed point */
11581 .x1 = src_x,
11582 .y1 = src_y,
11583 .x2 = src_x + src_w,
11584 .y2 = src_y + src_h,
11585 };
11586 const struct drm_rect clip = {
11587 /* integer pixels */
11588 .x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0,
11589 .y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0,
11590 };
11591 bool visible;
11592 int ret;
11593
11594 ret = drm_plane_helper_check_update(plane, crtc, fb,
11595 &src, &dest, &clip,
11596 DRM_PLANE_HELPER_NO_SCALING,
11597 DRM_PLANE_HELPER_NO_SCALING,
11598 false, true, &visible);
11599
11600 if (ret)
11601 return ret;
11602
11603 /*
11604 * If the CRTC isn't enabled, we're just pinning the framebuffer,
11605 * updating the fb pointer, and returning without touching the
11606 * hardware. This allows us to later do a drmModeSetCrtc with fb=-1 to
11607 * turn on the display with all planes setup as desired.
11608 */
11609 if (!crtc->enabled) {
Matt Roper4c345742014-07-09 16:22:10 -070011610 mutex_lock(&dev->struct_mutex);
11611
Matt Roper465c1202014-05-29 08:06:54 -070011612 /*
11613 * If we already called setplane while the crtc was disabled,
11614 * we may have an fb pinned; unpin it.
11615 */
11616 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011617 intel_unpin_fb_obj(old_obj);
11618
11619 i915_gem_track_fb(old_obj, obj,
11620 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper465c1202014-05-29 08:06:54 -070011621
11622 /* Pin and return without programming hardware */
Matt Roper4c345742014-07-09 16:22:10 -070011623 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11624 mutex_unlock(&dev->struct_mutex);
11625
11626 return ret;
Matt Roper465c1202014-05-29 08:06:54 -070011627 }
11628
11629 intel_crtc_wait_for_pending_flips(crtc);
11630
11631 /*
11632 * If clipping results in a non-visible primary plane, we'll disable
11633 * the primary plane. Note that this is a bit different than what
11634 * happens if userspace explicitly disables the plane by passing fb=0
11635 * because plane->fb still gets set and pinned.
11636 */
11637 if (!visible) {
Matt Roper4c345742014-07-09 16:22:10 -070011638 mutex_lock(&dev->struct_mutex);
11639
Matt Roper465c1202014-05-29 08:06:54 -070011640 /*
11641 * Try to pin the new fb first so that we can bail out if we
11642 * fail.
11643 */
11644 if (plane->fb != fb) {
Daniel Vettera071fa02014-06-18 23:28:09 +020011645 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
Matt Roper4c345742014-07-09 16:22:10 -070011646 if (ret) {
11647 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011648 return ret;
Matt Roper4c345742014-07-09 16:22:10 -070011649 }
Matt Roper465c1202014-05-29 08:06:54 -070011650 }
11651
Daniel Vettera071fa02014-06-18 23:28:09 +020011652 i915_gem_track_fb(old_obj, obj,
11653 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
11654
Matt Roper465c1202014-05-29 08:06:54 -070011655 if (intel_crtc->primary_enabled)
11656 intel_disable_primary_hw_plane(dev_priv,
11657 intel_plane->plane,
11658 intel_plane->pipe);
11659
11660
11661 if (plane->fb != fb)
11662 if (plane->fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011663 intel_unpin_fb_obj(old_obj);
Matt Roper465c1202014-05-29 08:06:54 -070011664
Matt Roper4c345742014-07-09 16:22:10 -070011665 mutex_unlock(&dev->struct_mutex);
11666
Matt Roper465c1202014-05-29 08:06:54 -070011667 return 0;
11668 }
11669
11670 ret = intel_pipe_set_base(crtc, src.x1, src.y1, fb);
11671 if (ret)
11672 return ret;
11673
11674 if (!intel_crtc->primary_enabled)
11675 intel_enable_primary_hw_plane(dev_priv, intel_crtc->plane,
11676 intel_crtc->pipe);
11677
11678 return 0;
11679}
11680
Matt Roper3d7d6512014-06-10 08:28:13 -070011681/* Common destruction function for both primary and cursor planes */
11682static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011683{
11684 struct intel_plane *intel_plane = to_intel_plane(plane);
11685 drm_plane_cleanup(plane);
11686 kfree(intel_plane);
11687}
11688
11689static const struct drm_plane_funcs intel_primary_plane_funcs = {
11690 .update_plane = intel_primary_plane_setplane,
11691 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011692 .destroy = intel_plane_destroy,
Matt Roper465c1202014-05-29 08:06:54 -070011693};
11694
11695static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11696 int pipe)
11697{
11698 struct intel_plane *primary;
11699 const uint32_t *intel_primary_formats;
11700 int num_formats;
11701
11702 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11703 if (primary == NULL)
11704 return NULL;
11705
11706 primary->can_scale = false;
11707 primary->max_downscale = 1;
11708 primary->pipe = pipe;
11709 primary->plane = pipe;
11710 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11711 primary->plane = !pipe;
11712
11713 if (INTEL_INFO(dev)->gen <= 3) {
11714 intel_primary_formats = intel_primary_formats_gen2;
11715 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11716 } else {
11717 intel_primary_formats = intel_primary_formats_gen4;
11718 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11719 }
11720
11721 drm_universal_plane_init(dev, &primary->base, 0,
11722 &intel_primary_plane_funcs,
11723 intel_primary_formats, num_formats,
11724 DRM_PLANE_TYPE_PRIMARY);
11725 return &primary->base;
11726}
11727
Matt Roper3d7d6512014-06-10 08:28:13 -070011728static int
11729intel_cursor_plane_disable(struct drm_plane *plane)
11730{
11731 if (!plane->fb)
11732 return 0;
11733
11734 BUG_ON(!plane->crtc);
11735
11736 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11737}
11738
11739static int
11740intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11741 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11742 unsigned int crtc_w, unsigned int crtc_h,
11743 uint32_t src_x, uint32_t src_y,
11744 uint32_t src_w, uint32_t src_h)
11745{
11746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11747 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11748 struct drm_i915_gem_object *obj = intel_fb->obj;
11749 struct drm_rect dest = {
11750 /* integer pixels */
11751 .x1 = crtc_x,
11752 .y1 = crtc_y,
11753 .x2 = crtc_x + crtc_w,
11754 .y2 = crtc_y + crtc_h,
11755 };
11756 struct drm_rect src = {
11757 /* 16.16 fixed point */
11758 .x1 = src_x,
11759 .y1 = src_y,
11760 .x2 = src_x + src_w,
11761 .y2 = src_y + src_h,
11762 };
11763 const struct drm_rect clip = {
11764 /* integer pixels */
11765 .x2 = intel_crtc->config.pipe_src_w,
11766 .y2 = intel_crtc->config.pipe_src_h,
11767 };
11768 bool visible;
11769 int ret;
11770
11771 ret = drm_plane_helper_check_update(plane, crtc, fb,
11772 &src, &dest, &clip,
11773 DRM_PLANE_HELPER_NO_SCALING,
11774 DRM_PLANE_HELPER_NO_SCALING,
11775 true, true, &visible);
11776 if (ret)
11777 return ret;
11778
11779 crtc->cursor_x = crtc_x;
11780 crtc->cursor_y = crtc_y;
11781 if (fb != crtc->cursor->fb) {
11782 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11783 } else {
11784 intel_crtc_update_cursor(crtc, visible);
11785 return 0;
11786 }
11787}
11788static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11789 .update_plane = intel_cursor_plane_update,
11790 .disable_plane = intel_cursor_plane_disable,
11791 .destroy = intel_plane_destroy,
11792};
11793
11794static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11795 int pipe)
11796{
11797 struct intel_plane *cursor;
11798
11799 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11800 if (cursor == NULL)
11801 return NULL;
11802
11803 cursor->can_scale = false;
11804 cursor->max_downscale = 1;
11805 cursor->pipe = pipe;
11806 cursor->plane = pipe;
11807
11808 drm_universal_plane_init(dev, &cursor->base, 0,
11809 &intel_cursor_plane_funcs,
11810 intel_cursor_formats,
11811 ARRAY_SIZE(intel_cursor_formats),
11812 DRM_PLANE_TYPE_CURSOR);
11813 return &cursor->base;
11814}
11815
Hannes Ederb358d0a2008-12-18 21:18:47 +010011816static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011817{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011818 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011819 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011820 struct drm_plane *primary = NULL;
11821 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011822 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011823
Daniel Vetter955382f2013-09-19 14:05:45 +020011824 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011825 if (intel_crtc == NULL)
11826 return;
11827
Matt Roper465c1202014-05-29 08:06:54 -070011828 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011829 if (!primary)
11830 goto fail;
11831
11832 cursor = intel_cursor_plane_create(dev, pipe);
11833 if (!cursor)
11834 goto fail;
11835
Matt Roper465c1202014-05-29 08:06:54 -070011836 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011837 cursor, &intel_crtc_funcs);
11838 if (ret)
11839 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011840
11841 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011842 for (i = 0; i < 256; i++) {
11843 intel_crtc->lut_r[i] = i;
11844 intel_crtc->lut_g[i] = i;
11845 intel_crtc->lut_b[i] = i;
11846 }
11847
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011848 /*
11849 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011850 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011851 */
Jesse Barnes80824002009-09-10 15:28:06 -070011852 intel_crtc->pipe = pipe;
11853 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011854 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011855 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011856 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011857 }
11858
Chris Wilson4b0e3332014-05-30 16:35:26 +030011859 intel_crtc->cursor_base = ~0;
11860 intel_crtc->cursor_cntl = ~0;
11861
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011862 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11863 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11864 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11865 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11866
Jesse Barnes79e53942008-11-07 14:24:08 -080011867 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011868
11869 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011870 return;
11871
11872fail:
11873 if (primary)
11874 drm_plane_cleanup(primary);
11875 if (cursor)
11876 drm_plane_cleanup(cursor);
11877 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011878}
11879
Jesse Barnes752aa882013-10-31 18:55:49 +020011880enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11881{
11882 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011883 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011884
Rob Clark51fd3712013-11-19 12:10:12 -050011885 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011886
11887 if (!encoder)
11888 return INVALID_PIPE;
11889
11890 return to_intel_crtc(encoder->crtc)->pipe;
11891}
11892
Carl Worth08d7b3d2009-04-29 14:43:54 -070011893int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011894 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011895{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011896 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011897 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011898 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011899
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011900 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11901 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011902
Rob Clark7707e652014-07-17 23:30:04 -040011903 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011904
Rob Clark7707e652014-07-17 23:30:04 -040011905 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011906 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011907 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011908 }
11909
Rob Clark7707e652014-07-17 23:30:04 -040011910 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011911 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011912
Daniel Vetterc05422d2009-08-11 16:05:30 +020011913 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011914}
11915
Daniel Vetter66a92782012-07-12 20:08:18 +020011916static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011917{
Daniel Vetter66a92782012-07-12 20:08:18 +020011918 struct drm_device *dev = encoder->base.dev;
11919 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011920 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011921 int entry = 0;
11922
Damien Lespiaub2784e12014-08-05 11:29:37 +010011923 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011924 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011925 index_mask |= (1 << entry);
11926
Jesse Barnes79e53942008-11-07 14:24:08 -080011927 entry++;
11928 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011929
Jesse Barnes79e53942008-11-07 14:24:08 -080011930 return index_mask;
11931}
11932
Chris Wilson4d302442010-12-14 19:21:29 +000011933static bool has_edp_a(struct drm_device *dev)
11934{
11935 struct drm_i915_private *dev_priv = dev->dev_private;
11936
11937 if (!IS_MOBILE(dev))
11938 return false;
11939
11940 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
11941 return false;
11942
Damien Lespiaue3589902014-02-07 19:12:50 +000011943 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000011944 return false;
11945
11946 return true;
11947}
11948
Damien Lespiauba0fbca2014-01-08 14:18:23 +000011949const char *intel_output_name(int output)
11950{
11951 static const char *names[] = {
11952 [INTEL_OUTPUT_UNUSED] = "Unused",
11953 [INTEL_OUTPUT_ANALOG] = "Analog",
11954 [INTEL_OUTPUT_DVO] = "DVO",
11955 [INTEL_OUTPUT_SDVO] = "SDVO",
11956 [INTEL_OUTPUT_LVDS] = "LVDS",
11957 [INTEL_OUTPUT_TVOUT] = "TV",
11958 [INTEL_OUTPUT_HDMI] = "HDMI",
11959 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
11960 [INTEL_OUTPUT_EDP] = "eDP",
11961 [INTEL_OUTPUT_DSI] = "DSI",
11962 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
11963 };
11964
11965 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
11966 return "Invalid";
11967
11968 return names[output];
11969}
11970
Jesse Barnes84b4e042014-06-25 08:24:29 -070011971static bool intel_crt_present(struct drm_device *dev)
11972{
11973 struct drm_i915_private *dev_priv = dev->dev_private;
11974
11975 if (IS_ULT(dev))
11976 return false;
11977
11978 if (IS_CHERRYVIEW(dev))
11979 return false;
11980
11981 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
11982 return false;
11983
11984 return true;
11985}
11986
Jesse Barnes79e53942008-11-07 14:24:08 -080011987static void intel_setup_outputs(struct drm_device *dev)
11988{
Eric Anholt725e30a2009-01-22 13:01:02 -080011989 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010011990 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011991 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080011992
Daniel Vetterc9093352013-06-06 22:22:47 +020011993 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011994
Jesse Barnes84b4e042014-06-25 08:24:29 -070011995 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020011996 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040011997
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011998 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030011999 int found;
12000
12001 /* Haswell uses DDI functions to detect digital outputs */
12002 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12003 /* DDI A only supports eDP */
12004 if (found)
12005 intel_ddi_init(dev, PORT_A);
12006
12007 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12008 * register */
12009 found = I915_READ(SFUSE_STRAP);
12010
12011 if (found & SFUSE_STRAP_DDIB_DETECTED)
12012 intel_ddi_init(dev, PORT_B);
12013 if (found & SFUSE_STRAP_DDIC_DETECTED)
12014 intel_ddi_init(dev, PORT_C);
12015 if (found & SFUSE_STRAP_DDID_DETECTED)
12016 intel_ddi_init(dev, PORT_D);
12017 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012018 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012019 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012020
12021 if (has_edp_a(dev))
12022 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012023
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012024 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012025 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012026 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012027 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012028 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012029 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012030 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012031 }
12032
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012033 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012034 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012035
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012036 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012037 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012038
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012039 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012040 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012041
Daniel Vetter270b3042012-10-27 15:52:05 +020012042 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012043 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012044 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012045 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
12046 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12047 PORT_B);
12048 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
12049 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
12050 }
12051
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012052 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
12053 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12054 PORT_C);
12055 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012056 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012057 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053012058
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012059 if (IS_CHERRYVIEW(dev)) {
12060 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED) {
12061 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12062 PORT_D);
12063 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12064 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
12065 }
12066 }
12067
Jani Nikula3cfca972013-08-27 15:12:26 +030012068 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012069 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012070 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012071
Paulo Zanonie2debe92013-02-18 19:00:27 -030012072 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012073 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012074 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012075 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12076 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012077 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012078 }
Ma Ling27185ae2009-08-24 13:50:23 +080012079
Imre Deake7281ea2013-05-08 13:14:08 +030012080 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012081 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012082 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012083
12084 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012085
Paulo Zanonie2debe92013-02-18 19:00:27 -030012086 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012087 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012088 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012089 }
Ma Ling27185ae2009-08-24 13:50:23 +080012090
Paulo Zanonie2debe92013-02-18 19:00:27 -030012091 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012092
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012093 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12094 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012095 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012096 }
Imre Deake7281ea2013-05-08 13:14:08 +030012097 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012098 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012099 }
Ma Ling27185ae2009-08-24 13:50:23 +080012100
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012101 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012102 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012103 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012104 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012105 intel_dvo_init(dev);
12106
Zhenyu Wang103a1962009-11-27 11:44:36 +080012107 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012108 intel_tv_init(dev);
12109
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012110 intel_edp_psr_init(dev);
12111
Damien Lespiaub2784e12014-08-05 11:29:37 +010012112 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012113 encoder->base.possible_crtcs = encoder->crtc_mask;
12114 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012115 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012116 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012117
Paulo Zanonidde86e22012-12-01 12:04:25 -020012118 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012119
12120 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012121}
12122
12123static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12124{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012125 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012126 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012127
Daniel Vetteref2d6332014-02-10 18:00:38 +010012128 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012129 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012130 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012131 drm_gem_object_unreference(&intel_fb->obj->base);
12132 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012133 kfree(intel_fb);
12134}
12135
12136static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012137 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012138 unsigned int *handle)
12139{
12140 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012141 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012142
Chris Wilson05394f32010-11-08 19:18:58 +000012143 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012144}
12145
12146static const struct drm_framebuffer_funcs intel_fb_funcs = {
12147 .destroy = intel_user_framebuffer_destroy,
12148 .create_handle = intel_user_framebuffer_create_handle,
12149};
12150
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012151static int intel_framebuffer_init(struct drm_device *dev,
12152 struct intel_framebuffer *intel_fb,
12153 struct drm_mode_fb_cmd2 *mode_cmd,
12154 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012155{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012156 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012157 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012158 int ret;
12159
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012160 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12161
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012162 if (obj->tiling_mode == I915_TILING_Y) {
12163 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012164 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012165 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012166
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012167 if (mode_cmd->pitches[0] & 63) {
12168 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12169 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012170 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012171 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012172
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012173 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12174 pitch_limit = 32*1024;
12175 } else if (INTEL_INFO(dev)->gen >= 4) {
12176 if (obj->tiling_mode)
12177 pitch_limit = 16*1024;
12178 else
12179 pitch_limit = 32*1024;
12180 } else if (INTEL_INFO(dev)->gen >= 3) {
12181 if (obj->tiling_mode)
12182 pitch_limit = 8*1024;
12183 else
12184 pitch_limit = 16*1024;
12185 } else
12186 /* XXX DSPC is limited to 4k tiled */
12187 pitch_limit = 8*1024;
12188
12189 if (mode_cmd->pitches[0] > pitch_limit) {
12190 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12191 obj->tiling_mode ? "tiled" : "linear",
12192 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012193 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012194 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012195
12196 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012197 mode_cmd->pitches[0] != obj->stride) {
12198 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12199 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012200 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012201 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012202
Ville Syrjälä57779d02012-10-31 17:50:14 +020012203 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012204 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012205 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012206 case DRM_FORMAT_RGB565:
12207 case DRM_FORMAT_XRGB8888:
12208 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012209 break;
12210 case DRM_FORMAT_XRGB1555:
12211 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012212 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012213 DRM_DEBUG("unsupported pixel format: %s\n",
12214 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012215 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012216 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012217 break;
12218 case DRM_FORMAT_XBGR8888:
12219 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012220 case DRM_FORMAT_XRGB2101010:
12221 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012222 case DRM_FORMAT_XBGR2101010:
12223 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012224 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012225 DRM_DEBUG("unsupported pixel format: %s\n",
12226 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012227 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012228 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012229 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012230 case DRM_FORMAT_YUYV:
12231 case DRM_FORMAT_UYVY:
12232 case DRM_FORMAT_YVYU:
12233 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012234 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012235 DRM_DEBUG("unsupported pixel format: %s\n",
12236 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012237 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012238 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012239 break;
12240 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012241 DRM_DEBUG("unsupported pixel format: %s\n",
12242 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012243 return -EINVAL;
12244 }
12245
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012246 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12247 if (mode_cmd->offsets[0] != 0)
12248 return -EINVAL;
12249
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012250 aligned_height = intel_align_height(dev, mode_cmd->height,
12251 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012252 /* FIXME drm helper for size checks (especially planar formats)? */
12253 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12254 return -EINVAL;
12255
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012256 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12257 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012258 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012259
Jesse Barnes79e53942008-11-07 14:24:08 -080012260 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12261 if (ret) {
12262 DRM_ERROR("framebuffer init failed %d\n", ret);
12263 return ret;
12264 }
12265
Jesse Barnes79e53942008-11-07 14:24:08 -080012266 return 0;
12267}
12268
Jesse Barnes79e53942008-11-07 14:24:08 -080012269static struct drm_framebuffer *
12270intel_user_framebuffer_create(struct drm_device *dev,
12271 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012272 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012273{
Chris Wilson05394f32010-11-08 19:18:58 +000012274 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012275
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012276 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12277 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012278 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012279 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012280
Chris Wilsond2dff872011-04-19 08:36:26 +010012281 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012282}
12283
Daniel Vetter4520f532013-10-09 09:18:51 +020012284#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012285static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012286{
12287}
12288#endif
12289
Jesse Barnes79e53942008-11-07 14:24:08 -080012290static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012291 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012292 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012293};
12294
Jesse Barnese70236a2009-09-21 10:42:27 -070012295/* Set up chip specific display functions */
12296static void intel_init_display(struct drm_device *dev)
12297{
12298 struct drm_i915_private *dev_priv = dev->dev_private;
12299
Daniel Vetteree9300b2013-06-03 22:40:22 +020012300 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12301 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012302 else if (IS_CHERRYVIEW(dev))
12303 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012304 else if (IS_VALLEYVIEW(dev))
12305 dev_priv->display.find_dpll = vlv_find_best_dpll;
12306 else if (IS_PINEVIEW(dev))
12307 dev_priv->display.find_dpll = pnv_find_best_dpll;
12308 else
12309 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12310
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012311 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012312 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012313 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012314 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012315 dev_priv->display.crtc_enable = haswell_crtc_enable;
12316 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012317 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012318 dev_priv->display.update_primary_plane =
12319 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012320 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012321 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012322 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012323 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012324 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12325 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012326 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012327 dev_priv->display.update_primary_plane =
12328 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012329 } else if (IS_VALLEYVIEW(dev)) {
12330 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012331 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012332 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12333 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12334 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12335 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012336 dev_priv->display.update_primary_plane =
12337 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012338 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012339 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012340 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012341 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012342 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12343 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012344 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012345 dev_priv->display.update_primary_plane =
12346 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012347 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012348
Jesse Barnese70236a2009-09-21 10:42:27 -070012349 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012350 if (IS_VALLEYVIEW(dev))
12351 dev_priv->display.get_display_clock_speed =
12352 valleyview_get_display_clock_speed;
12353 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012354 dev_priv->display.get_display_clock_speed =
12355 i945_get_display_clock_speed;
12356 else if (IS_I915G(dev))
12357 dev_priv->display.get_display_clock_speed =
12358 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012359 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012360 dev_priv->display.get_display_clock_speed =
12361 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012362 else if (IS_PINEVIEW(dev))
12363 dev_priv->display.get_display_clock_speed =
12364 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012365 else if (IS_I915GM(dev))
12366 dev_priv->display.get_display_clock_speed =
12367 i915gm_get_display_clock_speed;
12368 else if (IS_I865G(dev))
12369 dev_priv->display.get_display_clock_speed =
12370 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012371 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012372 dev_priv->display.get_display_clock_speed =
12373 i855_get_display_clock_speed;
12374 else /* 852, 830 */
12375 dev_priv->display.get_display_clock_speed =
12376 i830_get_display_clock_speed;
12377
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080012378 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010012379 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012380 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012381 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080012382 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070012383 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012384 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030012385 dev_priv->display.modeset_global_resources =
12386 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070012387 } else if (IS_IVYBRIDGE(dev)) {
12388 /* FIXME: detect B0+ stepping and use auto training */
12389 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080012390 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020012391 dev_priv->display.modeset_global_resources =
12392 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012393 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030012394 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080012395 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020012396 dev_priv->display.modeset_global_resources =
12397 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020012398 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070012399 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012400 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012401 } else if (IS_VALLEYVIEW(dev)) {
12402 dev_priv->display.modeset_global_resources =
12403 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012404 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070012405 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012406
12407 /* Default just returns -ENODEV to indicate unsupported */
12408 dev_priv->display.queue_flip = intel_default_queue_flip;
12409
12410 switch (INTEL_INFO(dev)->gen) {
12411 case 2:
12412 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12413 break;
12414
12415 case 3:
12416 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12417 break;
12418
12419 case 4:
12420 case 5:
12421 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12422 break;
12423
12424 case 6:
12425 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12426 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012427 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012428 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012429 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12430 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012431 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012432
12433 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012434}
12435
Jesse Barnesb690e962010-07-19 13:53:12 -070012436/*
12437 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12438 * resume, or other times. This quirk makes sure that's the case for
12439 * affected systems.
12440 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012441static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012442{
12443 struct drm_i915_private *dev_priv = dev->dev_private;
12444
12445 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012446 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012447}
12448
Keith Packard435793d2011-07-12 14:56:22 -070012449/*
12450 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12451 */
12452static void quirk_ssc_force_disable(struct drm_device *dev)
12453{
12454 struct drm_i915_private *dev_priv = dev->dev_private;
12455 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012456 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012457}
12458
Carsten Emde4dca20e2012-03-15 15:56:26 +010012459/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012460 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12461 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012462 */
12463static void quirk_invert_brightness(struct drm_device *dev)
12464{
12465 struct drm_i915_private *dev_priv = dev->dev_private;
12466 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012467 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012468}
12469
Scot Doyle9c72cc62014-07-03 23:27:50 +000012470/* Some VBT's incorrectly indicate no backlight is present */
12471static void quirk_backlight_present(struct drm_device *dev)
12472{
12473 struct drm_i915_private *dev_priv = dev->dev_private;
12474 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12475 DRM_INFO("applying backlight present quirk\n");
12476}
12477
Jesse Barnesb690e962010-07-19 13:53:12 -070012478struct intel_quirk {
12479 int device;
12480 int subsystem_vendor;
12481 int subsystem_device;
12482 void (*hook)(struct drm_device *dev);
12483};
12484
Egbert Eich5f85f172012-10-14 15:46:38 +020012485/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12486struct intel_dmi_quirk {
12487 void (*hook)(struct drm_device *dev);
12488 const struct dmi_system_id (*dmi_id_list)[];
12489};
12490
12491static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12492{
12493 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12494 return 1;
12495}
12496
12497static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12498 {
12499 .dmi_id_list = &(const struct dmi_system_id[]) {
12500 {
12501 .callback = intel_dmi_reverse_brightness,
12502 .ident = "NCR Corporation",
12503 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12504 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12505 },
12506 },
12507 { } /* terminating entry */
12508 },
12509 .hook = quirk_invert_brightness,
12510 },
12511};
12512
Ben Widawskyc43b5632012-04-16 14:07:40 -070012513static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012514 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012515 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012516
Jesse Barnesb690e962010-07-19 13:53:12 -070012517 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12518 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12519
Jesse Barnesb690e962010-07-19 13:53:12 -070012520 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12521 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12522
Keith Packard435793d2011-07-12 14:56:22 -070012523 /* Lenovo U160 cannot use SSC on LVDS */
12524 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012525
12526 /* Sony Vaio Y cannot use SSC on LVDS */
12527 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012528
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012529 /* Acer Aspire 5734Z must invert backlight brightness */
12530 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12531
12532 /* Acer/eMachines G725 */
12533 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12534
12535 /* Acer/eMachines e725 */
12536 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12537
12538 /* Acer/Packard Bell NCL20 */
12539 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12540
12541 /* Acer Aspire 4736Z */
12542 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012543
12544 /* Acer Aspire 5336 */
12545 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012546
12547 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12548 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012549
12550 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12551 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012552
12553 /* HP Chromebook 14 (Celeron 2955U) */
12554 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012555};
12556
12557static void intel_init_quirks(struct drm_device *dev)
12558{
12559 struct pci_dev *d = dev->pdev;
12560 int i;
12561
12562 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12563 struct intel_quirk *q = &intel_quirks[i];
12564
12565 if (d->device == q->device &&
12566 (d->subsystem_vendor == q->subsystem_vendor ||
12567 q->subsystem_vendor == PCI_ANY_ID) &&
12568 (d->subsystem_device == q->subsystem_device ||
12569 q->subsystem_device == PCI_ANY_ID))
12570 q->hook(dev);
12571 }
Egbert Eich5f85f172012-10-14 15:46:38 +020012572 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12573 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12574 intel_dmi_quirks[i].hook(dev);
12575 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012576}
12577
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012578/* Disable the VGA plane that we never use */
12579static void i915_disable_vga(struct drm_device *dev)
12580{
12581 struct drm_i915_private *dev_priv = dev->dev_private;
12582 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012583 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012584
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012585 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012586 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012587 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012588 sr1 = inb(VGA_SR_DATA);
12589 outb(sr1 | 1<<5, VGA_SR_DATA);
12590 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12591 udelay(300);
12592
12593 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
12594 POSTING_READ(vga_reg);
12595}
12596
Daniel Vetterf8175862012-04-10 15:50:11 +020012597void intel_modeset_init_hw(struct drm_device *dev)
12598{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012599 intel_prepare_ddi(dev);
12600
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012601 if (IS_VALLEYVIEW(dev))
12602 vlv_update_cdclk(dev);
12603
Daniel Vetterf8175862012-04-10 15:50:11 +020012604 intel_init_clock_gating(dev);
12605
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012606 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012607}
12608
Imre Deak7d708ee2013-04-17 14:04:50 +030012609void intel_modeset_suspend_hw(struct drm_device *dev)
12610{
12611 intel_suspend_hw(dev);
12612}
12613
Jesse Barnes79e53942008-11-07 14:24:08 -080012614void intel_modeset_init(struct drm_device *dev)
12615{
Jesse Barnes652c3932009-08-17 13:31:43 -070012616 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012617 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012618 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012619 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012620
12621 drm_mode_config_init(dev);
12622
12623 dev->mode_config.min_width = 0;
12624 dev->mode_config.min_height = 0;
12625
Dave Airlie019d96c2011-09-29 16:20:42 +010012626 dev->mode_config.preferred_depth = 24;
12627 dev->mode_config.prefer_shadow = 1;
12628
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012629 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012630
Jesse Barnesb690e962010-07-19 13:53:12 -070012631 intel_init_quirks(dev);
12632
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012633 intel_init_pm(dev);
12634
Ben Widawskye3c74752013-04-05 13:12:39 -070012635 if (INTEL_INFO(dev)->num_pipes == 0)
12636 return;
12637
Jesse Barnese70236a2009-09-21 10:42:27 -070012638 intel_init_display(dev);
12639
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012640 if (IS_GEN2(dev)) {
12641 dev->mode_config.max_width = 2048;
12642 dev->mode_config.max_height = 2048;
12643 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012644 dev->mode_config.max_width = 4096;
12645 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012646 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012647 dev->mode_config.max_width = 8192;
12648 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012649 }
Damien Lespiau068be562014-03-28 14:17:49 +000012650
12651 if (IS_GEN2(dev)) {
12652 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12653 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12654 } else {
12655 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12656 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12657 }
12658
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012659 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012660
Zhao Yakui28c97732009-10-09 11:39:41 +080012661 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012662 INTEL_INFO(dev)->num_pipes,
12663 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012664
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012665 for_each_pipe(pipe) {
12666 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012667 for_each_sprite(pipe, sprite) {
12668 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012669 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012670 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012671 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012672 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012673 }
12674
Jesse Barnesf42bb702013-12-16 16:34:23 -080012675 intel_init_dpio(dev);
12676
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012677 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012678
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012679 /* Just disable it once at startup */
12680 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012681 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012682
12683 /* Just in case the BIOS is doing something questionable. */
12684 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012685
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012686 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012687 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012688 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012689
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012690 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012691 if (!crtc->active)
12692 continue;
12693
Jesse Barnes46f297f2014-03-07 08:57:48 -080012694 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012695 * Note that reserving the BIOS fb up front prevents us
12696 * from stuffing other stolen allocations like the ring
12697 * on top. This prevents some ugliness at boot time, and
12698 * can even allow for smooth boot transitions if the BIOS
12699 * fb is large enough for the active pipe configuration.
12700 */
12701 if (dev_priv->display.get_plane_config) {
12702 dev_priv->display.get_plane_config(crtc,
12703 &crtc->plane_config);
12704 /*
12705 * If the fb is shared between multiple heads, we'll
12706 * just get the first one.
12707 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012708 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012709 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012710 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012711}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012712
Daniel Vetter7fad7982012-07-04 17:51:47 +020012713static void intel_enable_pipe_a(struct drm_device *dev)
12714{
12715 struct intel_connector *connector;
12716 struct drm_connector *crt = NULL;
12717 struct intel_load_detect_pipe load_detect_temp;
Rob Clark51fd3712013-11-19 12:10:12 -050012718 struct drm_modeset_acquire_ctx ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012719
12720 /* We can't just switch on the pipe A, we need to set things up with a
12721 * proper mode and output configuration. As a gross hack, enable pipe A
12722 * by enabling the load detect pipe once. */
12723 list_for_each_entry(connector,
12724 &dev->mode_config.connector_list,
12725 base.head) {
12726 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12727 crt = &connector->base;
12728 break;
12729 }
12730 }
12731
12732 if (!crt)
12733 return;
12734
Rob Clark51fd3712013-11-19 12:10:12 -050012735 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, &ctx))
12736 intel_release_load_detect_pipe(crt, &load_detect_temp, &ctx);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012737
12738
12739}
12740
Daniel Vetterfa555832012-10-10 23:14:00 +020012741static bool
12742intel_check_plane_mapping(struct intel_crtc *crtc)
12743{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012744 struct drm_device *dev = crtc->base.dev;
12745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012746 u32 reg, val;
12747
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012748 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012749 return true;
12750
12751 reg = DSPCNTR(!crtc->plane);
12752 val = I915_READ(reg);
12753
12754 if ((val & DISPLAY_PLANE_ENABLE) &&
12755 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12756 return false;
12757
12758 return true;
12759}
12760
Daniel Vetter24929352012-07-02 20:28:59 +020012761static void intel_sanitize_crtc(struct intel_crtc *crtc)
12762{
12763 struct drm_device *dev = crtc->base.dev;
12764 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012765 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012766
Daniel Vetter24929352012-07-02 20:28:59 +020012767 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012768 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012769 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12770
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012771 /* restore vblank interrupts to correct state */
12772 if (crtc->active)
12773 drm_vblank_on(dev, crtc->pipe);
12774 else
12775 drm_vblank_off(dev, crtc->pipe);
12776
Daniel Vetter24929352012-07-02 20:28:59 +020012777 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012778 * disable the crtc (and hence change the state) if it is wrong. Note
12779 * that gen4+ has a fixed plane -> pipe mapping. */
12780 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012781 struct intel_connector *connector;
12782 bool plane;
12783
Daniel Vetter24929352012-07-02 20:28:59 +020012784 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12785 crtc->base.base.id);
12786
12787 /* Pipe has the wrong plane attached and the plane is active.
12788 * Temporarily change the plane mapping and disable everything
12789 * ... */
12790 plane = crtc->plane;
12791 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012792 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012793 dev_priv->display.crtc_disable(&crtc->base);
12794 crtc->plane = plane;
12795
12796 /* ... and break all links. */
12797 list_for_each_entry(connector, &dev->mode_config.connector_list,
12798 base.head) {
12799 if (connector->encoder->base.crtc != &crtc->base)
12800 continue;
12801
Egbert Eich7f1950f2014-04-25 10:56:22 +020012802 connector->base.dpms = DRM_MODE_DPMS_OFF;
12803 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012804 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012805 /* multiple connectors may have the same encoder:
12806 * handle them and break crtc link separately */
12807 list_for_each_entry(connector, &dev->mode_config.connector_list,
12808 base.head)
12809 if (connector->encoder->base.crtc == &crtc->base) {
12810 connector->encoder->base.crtc = NULL;
12811 connector->encoder->connectors_active = false;
12812 }
Daniel Vetter24929352012-07-02 20:28:59 +020012813
12814 WARN_ON(crtc->active);
12815 crtc->base.enabled = false;
12816 }
Daniel Vetter24929352012-07-02 20:28:59 +020012817
Daniel Vetter7fad7982012-07-04 17:51:47 +020012818 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12819 crtc->pipe == PIPE_A && !crtc->active) {
12820 /* BIOS forgot to enable pipe A, this mostly happens after
12821 * resume. Force-enable the pipe to fix this, the update_dpms
12822 * call below we restore the pipe to the right state, but leave
12823 * the required bits on. */
12824 intel_enable_pipe_a(dev);
12825 }
12826
Daniel Vetter24929352012-07-02 20:28:59 +020012827 /* Adjust the state of the output pipe according to whether we
12828 * have active connectors/encoders. */
12829 intel_crtc_update_dpms(&crtc->base);
12830
12831 if (crtc->active != crtc->base.enabled) {
12832 struct intel_encoder *encoder;
12833
12834 /* This can happen either due to bugs in the get_hw_state
12835 * functions or because the pipe is force-enabled due to the
12836 * pipe A quirk. */
12837 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12838 crtc->base.base.id,
12839 crtc->base.enabled ? "enabled" : "disabled",
12840 crtc->active ? "enabled" : "disabled");
12841
12842 crtc->base.enabled = crtc->active;
12843
12844 /* Because we only establish the connector -> encoder ->
12845 * crtc links if something is active, this means the
12846 * crtc is now deactivated. Break the links. connector
12847 * -> encoder links are only establish when things are
12848 * actually up, hence no need to break them. */
12849 WARN_ON(crtc->active);
12850
12851 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12852 WARN_ON(encoder->connectors_active);
12853 encoder->base.crtc = NULL;
12854 }
12855 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012856
12857 if (crtc->active || IS_VALLEYVIEW(dev) || INTEL_INFO(dev)->gen < 5) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012858 /*
12859 * We start out with underrun reporting disabled to avoid races.
12860 * For correct bookkeeping mark this on active crtcs.
12861 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012862 * Also on gmch platforms we dont have any hardware bits to
12863 * disable the underrun reporting. Which means we need to start
12864 * out with underrun reporting disabled also on inactive pipes,
12865 * since otherwise we'll complain about the garbage we read when
12866 * e.g. coming up after runtime pm.
12867 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012868 * No protection against concurrent access is required - at
12869 * worst a fifo underrun happens which also sets this to false.
12870 */
12871 crtc->cpu_fifo_underrun_disabled = true;
12872 crtc->pch_fifo_underrun_disabled = true;
Ville Syrjälä80715b22014-05-15 20:23:23 +030012873
12874 update_scanline_offset(crtc);
Daniel Vetter4cc31482014-03-24 00:01:41 +010012875 }
Daniel Vetter24929352012-07-02 20:28:59 +020012876}
12877
12878static void intel_sanitize_encoder(struct intel_encoder *encoder)
12879{
12880 struct intel_connector *connector;
12881 struct drm_device *dev = encoder->base.dev;
12882
12883 /* We need to check both for a crtc link (meaning that the
12884 * encoder is active and trying to read from a pipe) and the
12885 * pipe itself being active. */
12886 bool has_active_crtc = encoder->base.crtc &&
12887 to_intel_crtc(encoder->base.crtc)->active;
12888
12889 if (encoder->connectors_active && !has_active_crtc) {
12890 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12891 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012892 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012893
12894 /* Connector is active, but has no active pipe. This is
12895 * fallout from our resume register restoring. Disable
12896 * the encoder manually again. */
12897 if (encoder->base.crtc) {
12898 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12899 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030012900 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012901 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012902 if (encoder->post_disable)
12903 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012904 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012905 encoder->base.crtc = NULL;
12906 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012907
12908 /* Inconsistent output/port/pipe state happens presumably due to
12909 * a bug in one of the get_hw_state functions. Or someplace else
12910 * in our code, like the register restore mess on resume. Clamp
12911 * things to off as a safer default. */
12912 list_for_each_entry(connector,
12913 &dev->mode_config.connector_list,
12914 base.head) {
12915 if (connector->encoder != encoder)
12916 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020012917 connector->base.dpms = DRM_MODE_DPMS_OFF;
12918 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012919 }
12920 }
12921 /* Enabled encoders without active connectors will be fixed in
12922 * the crtc fixup. */
12923}
12924
Imre Deak04098752014-02-18 00:02:16 +020012925void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012926{
12927 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012928 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012929
Imre Deak04098752014-02-18 00:02:16 +020012930 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
12931 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
12932 i915_disable_vga(dev);
12933 }
12934}
12935
12936void i915_redisable_vga(struct drm_device *dev)
12937{
12938 struct drm_i915_private *dev_priv = dev->dev_private;
12939
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012940 /* This function can be called both from intel_modeset_setup_hw_state or
12941 * at a very early point in our resume sequence, where the power well
12942 * structures are not yet restored. Since this function is at a very
12943 * paranoid "someone might have enabled VGA while we were not looking"
12944 * level, just check if the power well is enabled instead of trying to
12945 * follow the "don't touch the power well if we don't need it" policy
12946 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020012947 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030012948 return;
12949
Imre Deak04098752014-02-18 00:02:16 +020012950 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010012951}
12952
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012953static bool primary_get_hw_state(struct intel_crtc *crtc)
12954{
12955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
12956
12957 if (!crtc->active)
12958 return false;
12959
12960 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
12961}
12962
Daniel Vetter30e984d2013-06-05 13:34:17 +020012963static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020012964{
12965 struct drm_i915_private *dev_priv = dev->dev_private;
12966 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020012967 struct intel_crtc *crtc;
12968 struct intel_encoder *encoder;
12969 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020012970 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020012971
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012972 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010012973 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020012974
Daniel Vetter99535992014-04-13 12:00:33 +020012975 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
12976
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012977 crtc->active = dev_priv->display.get_pipe_config(crtc,
12978 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020012979
12980 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030012981 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020012982
12983 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
12984 crtc->base.base.id,
12985 crtc->active ? "enabled" : "disabled");
12986 }
12987
Daniel Vetter53589012013-06-05 13:34:16 +020012988 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
12989 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
12990
12991 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
12992 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012993 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020012994 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
12995 pll->active++;
12996 }
12997 pll->refcount = pll->active;
12998
Daniel Vetter35c95372013-07-17 06:55:04 +020012999 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13000 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013001
13002 if (pll->refcount)
13003 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013004 }
13005
Damien Lespiaub2784e12014-08-05 11:29:37 +010013006 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013007 pipe = 0;
13008
13009 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013010 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13011 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013012 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013013 } else {
13014 encoder->base.crtc = NULL;
13015 }
13016
13017 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013018 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013019 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013020 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013021 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013022 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013023 }
13024
13025 list_for_each_entry(connector, &dev->mode_config.connector_list,
13026 base.head) {
13027 if (connector->get_hw_state(connector)) {
13028 connector->base.dpms = DRM_MODE_DPMS_ON;
13029 connector->encoder->connectors_active = true;
13030 connector->base.encoder = &connector->encoder->base;
13031 } else {
13032 connector->base.dpms = DRM_MODE_DPMS_OFF;
13033 connector->base.encoder = NULL;
13034 }
13035 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13036 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013037 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013038 connector->base.encoder ? "enabled" : "disabled");
13039 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013040}
13041
13042/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13043 * and i915 state tracking structures. */
13044void intel_modeset_setup_hw_state(struct drm_device *dev,
13045 bool force_restore)
13046{
13047 struct drm_i915_private *dev_priv = dev->dev_private;
13048 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013049 struct intel_crtc *crtc;
13050 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013051 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013052
13053 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013054
Jesse Barnesbabea612013-06-26 18:57:38 +030013055 /*
13056 * Now that we have the config, copy it to each CRTC struct
13057 * Note that this could go away if we move to using crtc_config
13058 * checking everywhere.
13059 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013060 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013061 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013062 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013063 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13064 crtc->base.base.id);
13065 drm_mode_debug_printmodeline(&crtc->base.mode);
13066 }
13067 }
13068
Daniel Vetter24929352012-07-02 20:28:59 +020013069 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013070 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013071 intel_sanitize_encoder(encoder);
13072 }
13073
13074 for_each_pipe(pipe) {
13075 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13076 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013077 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013078 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013079
Daniel Vetter35c95372013-07-17 06:55:04 +020013080 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13081 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13082
13083 if (!pll->on || pll->active)
13084 continue;
13085
13086 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13087
13088 pll->disable(dev_priv, pll);
13089 pll->on = false;
13090 }
13091
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013092 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013093 ilk_wm_get_hw_state(dev);
13094
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013095 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013096 i915_redisable_vga(dev);
13097
Daniel Vetterf30da182013-04-11 20:22:50 +020013098 /*
13099 * We need to use raw interfaces for restoring state to avoid
13100 * checking (bogus) intermediate states.
13101 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013102 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013103 struct drm_crtc *crtc =
13104 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013105
13106 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013107 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013108 }
13109 } else {
13110 intel_modeset_update_staged_output_state(dev);
13111 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013112
13113 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013114}
13115
13116void intel_modeset_gem_init(struct drm_device *dev)
13117{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013118 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013119 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013120
Imre Deakae484342014-03-31 15:10:44 +030013121 mutex_lock(&dev->struct_mutex);
13122 intel_init_gt_powersave(dev);
13123 mutex_unlock(&dev->struct_mutex);
13124
Chris Wilson1833b132012-05-09 11:56:28 +010013125 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013126
13127 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013128
13129 /*
13130 * Make sure any fbs we allocated at startup are properly
13131 * pinned & fenced. When we do the allocation it's too early
13132 * for this.
13133 */
13134 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013135 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013136 obj = intel_fb_obj(c->primary->fb);
13137 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013138 continue;
13139
Matt Roper2ff8fde2014-07-08 07:50:07 -070013140 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013141 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13142 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013143 drm_framebuffer_unreference(c->primary->fb);
13144 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013145 }
13146 }
13147 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013148}
13149
Imre Deak4932e2c2014-02-11 17:12:48 +020013150void intel_connector_unregister(struct intel_connector *intel_connector)
13151{
13152 struct drm_connector *connector = &intel_connector->base;
13153
13154 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013155 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013156}
13157
Jesse Barnes79e53942008-11-07 14:24:08 -080013158void intel_modeset_cleanup(struct drm_device *dev)
13159{
Jesse Barnes652c3932009-08-17 13:31:43 -070013160 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013161 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013162
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013163 /*
13164 * Interrupts and polling as the first thing to avoid creating havoc.
13165 * Too much stuff here (turning of rps, connectors, ...) would
13166 * experience fancy races otherwise.
13167 */
13168 drm_irq_uninstall(dev);
13169 cancel_work_sync(&dev_priv->hotplug_work);
Jesse Barneseb21b922014-06-20 11:57:33 -070013170 dev_priv->pm._irqs_disabled = true;
13171
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013172 /*
13173 * Due to the hpd irq storm handling the hotplug work can re-arm the
13174 * poll handlers. Hence disable polling after hpd handling is shut down.
13175 */
Keith Packardf87ea762010-10-03 19:36:26 -070013176 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013177
Jesse Barnes652c3932009-08-17 13:31:43 -070013178 mutex_lock(&dev->struct_mutex);
13179
Jesse Barnes723bfd72010-10-07 16:01:13 -070013180 intel_unregister_dsm_handler();
13181
Chris Wilson973d04f2011-07-08 12:22:37 +010013182 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013183
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013184 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013185
Daniel Vetter930ebb42012-06-29 23:32:16 +020013186 ironlake_teardown_rc6(dev);
13187
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013188 mutex_unlock(&dev->struct_mutex);
13189
Chris Wilson1630fe72011-07-08 12:22:42 +010013190 /* flush any delayed tasks or pending work */
13191 flush_scheduled_work();
13192
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013193 /* destroy the backlight and sysfs files before encoders/connectors */
13194 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013195 struct intel_connector *intel_connector;
13196
13197 intel_connector = to_intel_connector(connector);
13198 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013199 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013200
Jesse Barnes79e53942008-11-07 14:24:08 -080013201 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013202
13203 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013204
13205 mutex_lock(&dev->struct_mutex);
13206 intel_cleanup_gt_powersave(dev);
13207 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013208}
13209
Dave Airlie28d52042009-09-21 14:33:58 +100013210/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013211 * Return which encoder is currently attached for connector.
13212 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013213struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013214{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013215 return &intel_attached_encoder(connector)->base;
13216}
Jesse Barnes79e53942008-11-07 14:24:08 -080013217
Chris Wilsondf0e9242010-09-09 16:20:55 +010013218void intel_connector_attach_encoder(struct intel_connector *connector,
13219 struct intel_encoder *encoder)
13220{
13221 connector->encoder = encoder;
13222 drm_mode_connector_attach_encoder(&connector->base,
13223 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013224}
Dave Airlie28d52042009-09-21 14:33:58 +100013225
13226/*
13227 * set vga decode state - true == enable VGA decode
13228 */
13229int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13230{
13231 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013232 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013233 u16 gmch_ctrl;
13234
Chris Wilson75fa0412014-02-07 18:37:02 -020013235 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13236 DRM_ERROR("failed to read control word\n");
13237 return -EIO;
13238 }
13239
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013240 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13241 return 0;
13242
Dave Airlie28d52042009-09-21 14:33:58 +100013243 if (state)
13244 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13245 else
13246 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013247
13248 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13249 DRM_ERROR("failed to write control word\n");
13250 return -EIO;
13251 }
13252
Dave Airlie28d52042009-09-21 14:33:58 +100013253 return 0;
13254}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013255
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013256struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013257
13258 u32 power_well_driver;
13259
Chris Wilson63b66e52013-08-08 15:12:06 +020013260 int num_transcoders;
13261
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013262 struct intel_cursor_error_state {
13263 u32 control;
13264 u32 position;
13265 u32 base;
13266 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013267 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013268
13269 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013270 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013271 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013272 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013273 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013274
13275 struct intel_plane_error_state {
13276 u32 control;
13277 u32 stride;
13278 u32 size;
13279 u32 pos;
13280 u32 addr;
13281 u32 surface;
13282 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013283 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013284
13285 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013286 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013287 enum transcoder cpu_transcoder;
13288
13289 u32 conf;
13290
13291 u32 htotal;
13292 u32 hblank;
13293 u32 hsync;
13294 u32 vtotal;
13295 u32 vblank;
13296 u32 vsync;
13297 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013298};
13299
13300struct intel_display_error_state *
13301intel_display_capture_error_state(struct drm_device *dev)
13302{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013303 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013304 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013305 int transcoders[] = {
13306 TRANSCODER_A,
13307 TRANSCODER_B,
13308 TRANSCODER_C,
13309 TRANSCODER_EDP,
13310 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013311 int i;
13312
Chris Wilson63b66e52013-08-08 15:12:06 +020013313 if (INTEL_INFO(dev)->num_pipes == 0)
13314 return NULL;
13315
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013316 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013317 if (error == NULL)
13318 return NULL;
13319
Imre Deak190be112013-11-25 17:15:31 +020013320 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013321 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13322
Damien Lespiau52331302012-08-15 19:23:25 +010013323 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013324 error->pipe[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013325 intel_display_power_enabled_unlocked(dev_priv,
13326 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013327 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013328 continue;
13329
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013330 error->cursor[i].control = I915_READ(CURCNTR(i));
13331 error->cursor[i].position = I915_READ(CURPOS(i));
13332 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013333
13334 error->plane[i].control = I915_READ(DSPCNTR(i));
13335 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013336 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013337 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013338 error->plane[i].pos = I915_READ(DSPPOS(i));
13339 }
Paulo Zanonica291362013-03-06 20:03:14 -030013340 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13341 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013342 if (INTEL_INFO(dev)->gen >= 4) {
13343 error->plane[i].surface = I915_READ(DSPSURF(i));
13344 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13345 }
13346
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013347 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013348
Sonika Jindal3abfce72014-07-21 15:23:43 +053013349 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013350 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013351 }
13352
13353 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13354 if (HAS_DDI(dev_priv->dev))
13355 error->num_transcoders++; /* Account for eDP. */
13356
13357 for (i = 0; i < error->num_transcoders; i++) {
13358 enum transcoder cpu_transcoder = transcoders[i];
13359
Imre Deakddf9c532013-11-27 22:02:02 +020013360 error->transcoder[i].power_domain_on =
Imre Deakbfafe932014-06-05 20:31:47 +030013361 intel_display_power_enabled_unlocked(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013362 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013363 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013364 continue;
13365
Chris Wilson63b66e52013-08-08 15:12:06 +020013366 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13367
13368 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13369 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13370 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13371 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13372 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13373 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13374 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013375 }
13376
13377 return error;
13378}
13379
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013380#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13381
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013382void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013383intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013384 struct drm_device *dev,
13385 struct intel_display_error_state *error)
13386{
13387 int i;
13388
Chris Wilson63b66e52013-08-08 15:12:06 +020013389 if (!error)
13390 return;
13391
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013392 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013393 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013394 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013395 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010013396 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013397 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013398 err_printf(m, " Power: %s\n",
13399 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013400 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013401 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013402
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013403 err_printf(m, "Plane [%d]:\n", i);
13404 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13405 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013406 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013407 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13408 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013409 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013410 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013411 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013412 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013413 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13414 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013415 }
13416
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013417 err_printf(m, "Cursor [%d]:\n", i);
13418 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13419 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13420 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013421 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013422
13423 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013424 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013425 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013426 err_printf(m, " Power: %s\n",
13427 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013428 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13429 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13430 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13431 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13432 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13433 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13434 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13435 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013436}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013437
13438void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13439{
13440 struct intel_crtc *crtc;
13441
13442 for_each_intel_crtc(dev, crtc) {
13443 struct intel_unpin_work *work;
13444 unsigned long irqflags;
13445
13446 spin_lock_irqsave(&dev->event_lock, irqflags);
13447
13448 work = crtc->unpin_work;
13449
13450 if (work && work->event &&
13451 work->event->base.file_priv == file) {
13452 kfree(work->event);
13453 work->event = NULL;
13454 }
13455
13456 spin_unlock_irqrestore(&dev->event_lock, irqflags);
13457 }
13458}