blob: 23f74014e158b5cb01ff11944353bd0c141189fa [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilson4ff4b442017-06-16 15:05:16 +010096/* Initial size (as log2) to preallocate the handle->object hashtable */
97#define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */
98
99static void resize_vma_ht(struct work_struct *work)
100{
101 struct i915_gem_context_vma_lut *lut =
102 container_of(work, typeof(*lut), resize);
103 unsigned int bits, new_bits, size, i;
104 struct hlist_head *new_ht;
105
106 GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));
107
108 bits = 1 + ilog2(4*lut->ht_count/3 + 1);
109 new_bits = min_t(unsigned int,
110 max(bits, VMA_HT_BITS),
111 sizeof(unsigned int) * BITS_PER_BYTE - 1);
112 if (new_bits == lut->ht_bits)
113 goto out;
114
115 new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
116 if (!new_ht)
117 new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
118 if (!new_ht)
119 /* Pretend resize succeeded and stop calling us for a bit! */
120 goto out;
121
122 size = BIT(lut->ht_bits);
123 for (i = 0; i < size; i++) {
124 struct i915_vma *vma;
125 struct hlist_node *tmp;
126
127 hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
128 hlist_add_head(&vma->ctx_node,
129 &new_ht[hash_32(vma->ctx_handle,
130 new_bits)]);
131 }
132 kvfree(lut->ht);
133 lut->ht = new_ht;
134 lut->ht_bits = new_bits;
135out:
136 smp_store_release(&lut->ht_size, BIT(bits));
137 GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
138}
139
140static void vma_lut_free(struct i915_gem_context *ctx)
141{
142 struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
143 unsigned int i, size;
144
145 if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
146 cancel_work_sync(&lut->resize);
147
148 size = BIT(lut->ht_bits);
149 for (i = 0; i < size; i++) {
150 struct i915_vma *vma;
151
152 hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
153 vma->obj->vma_hashed = NULL;
154 vma->ctx = NULL;
155 }
156 }
157 kvfree(lut->ht);
158}
159
Mika Kuoppaladce32712013-04-30 13:30:33 +0300160void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700161{
Chris Wilsone2efd132016-05-24 14:53:34 +0100162 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100163 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700164
Chris Wilson91c8a322016-07-05 10:40:23 +0100165 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000166 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000167 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000168
Chris Wilson4ff4b442017-06-16 15:05:16 +0100169 vma_lut_free(ctx);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200170 i915_ppgtt_put(ctx->ppgtt);
171
Chris Wilsonbca44d82016-05-24 14:53:41 +0100172 for (i = 0; i < I915_NUM_ENGINES; i++) {
173 struct intel_context *ce = &ctx->engine[i];
174
175 if (!ce->state)
176 continue;
177
178 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100179 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100180 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100181
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100182 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100183 }
184
Chris Wilson562f5d42016-10-28 13:58:54 +0100185 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100186 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100187
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800188 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100189
190 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700191 kfree(ctx);
192}
193
Chris Wilson50e046b2016-08-04 07:52:46 +0100194static void context_close(struct i915_gem_context *ctx)
195{
Chris Wilson60958682016-12-31 11:20:11 +0000196 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100197 if (ctx->ppgtt)
198 i915_ppgtt_close(&ctx->ppgtt->base);
199 ctx->file_priv = ERR_PTR(-EBADF);
200 i915_gem_context_put(ctx);
201}
202
Chris Wilson5d1808e2016-04-28 09:56:51 +0100203static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
204{
205 int ret;
206
207 ret = ida_simple_get(&dev_priv->context_hw_ida,
208 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
209 if (ret < 0) {
210 /* Contexts are only released when no longer active.
211 * Flush any pending retires to hopefully release some
212 * stale contexts and try again.
213 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100214 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100215 ret = ida_simple_get(&dev_priv->context_hw_ida,
216 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
217 if (ret < 0)
218 return ret;
219 }
220
221 *out = ret;
222 return 0;
223}
224
Chris Wilson949e8ab2017-02-09 14:40:36 +0000225static u32 default_desc_template(const struct drm_i915_private *i915,
226 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200227{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000228 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200229 u32 desc;
230
Chris Wilson949e8ab2017-02-09 14:40:36 +0000231 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200232
Chris Wilson949e8ab2017-02-09 14:40:36 +0000233 address_mode = INTEL_LEGACY_32B_CONTEXT;
234 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
235 address_mode = INTEL_LEGACY_64B_CONTEXT;
236 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
237
238 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200239 desc |= GEN8_CTX_L3LLC_COHERENT;
240
241 /* TODO: WaDisableLiteRestore when we start using semaphore
242 * signalling between Command Streamers
243 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
244 */
245
246 return desc;
247}
248
Chris Wilsone2efd132016-05-24 14:53:34 +0100249static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000250__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200251 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700252{
Chris Wilsone2efd132016-05-24 14:53:34 +0100253 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800254 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700255
Ben Widawskyf94982b2012-11-10 10:56:04 -0800256 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700257 if (ctx == NULL)
258 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700259
Chris Wilson5d1808e2016-04-28 09:56:51 +0100260 ret = assign_hw_id(dev_priv, &ctx->hw_id);
261 if (ret) {
262 kfree(ctx);
263 return ERR_PTR(ret);
264 }
265
Mika Kuoppaladce32712013-04-30 13:30:33 +0300266 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700267 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100268 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100269 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700270
Chris Wilson4ff4b442017-06-16 15:05:16 +0100271 ctx->vma_lut.ht_bits = VMA_HT_BITS;
272 ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
273 BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
274 ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
275 sizeof(*ctx->vma_lut.ht),
276 GFP_KERNEL);
277 if (!ctx->vma_lut.ht)
278 goto err_out;
279
280 INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);
281
Chris Wilson691e6412014-04-09 09:07:36 +0100282 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100283 ret = DEFAULT_CONTEXT_HANDLE;
284 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100285 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100287 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100288 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100289 }
290 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300291
292 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100293 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100294 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100295 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
296 current->comm,
297 pid_nr(ctx->pid),
298 ctx->user_handle);
299 if (!ctx->name) {
300 ret = -ENOMEM;
301 goto err_pid;
302 }
303 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100304
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700305 /* NB: Mark all slices as needing a remap so that when the context first
306 * loads it will restore whatever remap state already exists. If there
307 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100308 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700309
Chris Wilson60958682016-12-31 11:20:11 +0000310 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400311 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000312 ctx->desc_template =
313 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800314
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800315 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
316 * present or not in use we still need a small bias as ring wraparound
317 * at offset 0 sometimes hangs. No idea why.
318 */
319 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
320 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
321 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000322 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800323
Ben Widawsky146937e2012-06-29 10:30:39 -0700324 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700325
Chris Wilson562f5d42016-10-28 13:58:54 +0100326err_pid:
327 put_pid(ctx->pid);
328 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100329err_lut:
330 kvfree(ctx->vma_lut.ht);
Ben Widawsky40521052012-06-04 14:42:43 -0700331err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100332 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700333 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700334}
335
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200336static void __destroy_hw_context(struct i915_gem_context *ctx,
337 struct drm_i915_file_private *file_priv)
338{
339 idr_remove(&file_priv->context_idr, ctx->user_handle);
340 context_close(ctx);
341}
342
Ben Widawsky254f9652012-06-04 14:42:42 -0700343/**
344 * The default context needs to exist per ring that uses contexts. It stores the
345 * context state of the GPU for applications that don't utilize HW contexts, as
346 * well as an idle case.
347 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100348static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000349i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200350 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700351{
Chris Wilsone2efd132016-05-24 14:53:34 +0100352 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700353
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000354 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700355
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000356 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700357 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800358 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700359
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000360 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100361 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800362
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000363 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100364 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800365 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
366 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200367 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100368 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200369 }
370
371 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000372 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200373 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800374
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000375 trace_i915_context_create(ctx);
376
Ben Widawskya45d0f62013-12-06 14:11:05 -0800377 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700378}
379
Zhi Wangc8c35792016-06-16 08:07:05 -0400380/**
381 * i915_gem_context_create_gvt - create a GVT GEM context
382 * @dev: drm device *
383 *
384 * This function is used to create a GVT specific GEM context.
385 *
386 * Returns:
387 * pointer to i915_gem_context on success, error pointer if failed
388 *
389 */
390struct i915_gem_context *
391i915_gem_context_create_gvt(struct drm_device *dev)
392{
393 struct i915_gem_context *ctx;
394 int ret;
395
396 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
397 return ERR_PTR(-ENODEV);
398
399 ret = i915_mutex_lock_interruptible(dev);
400 if (ret)
401 return ERR_PTR(ret);
402
Chris Wilson984ff29f2017-01-06 15:20:13 +0000403 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400404 if (IS_ERR(ctx))
405 goto out;
406
Chris Wilson984ff29f2017-01-06 15:20:13 +0000407 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000408 i915_gem_context_set_closed(ctx); /* not user accessible */
409 i915_gem_context_clear_bannable(ctx);
410 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800411 if (!i915.enable_guc_submission)
412 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000413
414 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400415out:
416 mutex_unlock(&dev->struct_mutex);
417 return ctx;
418}
419
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000420int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700421{
Chris Wilsone2efd132016-05-24 14:53:34 +0100422 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700423
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800424 /* Init should only be called once per module load. Eventually the
425 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000426 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200427 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700428
Chris Wilsonc0336662016-05-06 15:40:21 +0100429 if (intel_vgpu_active(dev_priv) &&
430 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800431 if (!i915.enable_execlists) {
432 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
433 return -EINVAL;
434 }
435 }
436
Chris Wilson5d1808e2016-04-28 09:56:51 +0100437 /* Using the simple ida interface, the max is limited by sizeof(int) */
438 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
439 ida_init(&dev_priv->context_hw_ida);
440
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000441 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100442 if (IS_ERR(ctx)) {
443 DRM_ERROR("Failed to create default global context (error %ld)\n",
444 PTR_ERR(ctx));
445 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700446 }
447
Chris Wilson5d12fce2017-01-23 11:31:31 +0000448 /* For easy recognisablity, we want the kernel context to be 0 and then
449 * all user contexts will have non-zero hw_id.
450 */
451 GEM_BUG_ON(ctx->hw_id);
452
Chris Wilson60958682016-12-31 11:20:11 +0000453 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000454 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000455 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100456
Chris Wilson984ff29f2017-01-06 15:20:13 +0000457 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
458
Oscar Mateoede7d422014-07-24 17:04:12 +0100459 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300460 dev_priv->engine[RCS]->context_size ? "logical" :
461 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200462 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700463}
464
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100465void i915_gem_context_lost(struct drm_i915_private *dev_priv)
466{
467 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530468 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100469
Chris Wilson91c8a322016-07-05 10:40:23 +0100470 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100471
Akash Goel3b3f1652016-10-13 22:44:48 +0530472 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000473 engine->legacy_active_context = NULL;
474
475 if (!engine->last_retired_context)
476 continue;
477
478 engine->context_unpin(engine, engine->last_retired_context);
479 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100480 }
481
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100482 /* Force the GPU state to be restored on enabling */
483 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100484 struct i915_gem_context *ctx;
485
486 list_for_each_entry(ctx, &dev_priv->context_list, link) {
487 if (!i915_gem_context_is_default(ctx))
488 continue;
489
Akash Goel3b3f1652016-10-13 22:44:48 +0530490 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100491 ctx->engine[engine->id].initialised = false;
492
493 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
494 }
495
Akash Goel3b3f1652016-10-13 22:44:48 +0530496 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100497 struct intel_context *kce =
498 &dev_priv->kernel_context->engine[engine->id];
499
500 kce->initialised = true;
501 }
502 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100503}
504
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000505void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700506{
Chris Wilsone2efd132016-05-24 14:53:34 +0100507 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100508
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000509 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100510
Chris Wilson984ff29f2017-01-06 15:20:13 +0000511 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
512
Chris Wilson50e046b2016-08-04 07:52:46 +0100513 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000514 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100515
516 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700517}
518
Ben Widawsky40521052012-06-04 14:42:43 -0700519static int context_idr_cleanup(int id, void *p, void *data)
520{
Chris Wilsone2efd132016-05-24 14:53:34 +0100521 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700522
Chris Wilson50e046b2016-08-04 07:52:46 +0100523 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700524 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700525}
526
Ben Widawskye422b882013-12-06 14:10:58 -0800527int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
528{
529 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100530 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800531
532 idr_init(&file_priv->context_idr);
533
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800534 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000535 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800536 mutex_unlock(&dev->struct_mutex);
537
Chris Wilson984ff29f2017-01-06 15:20:13 +0000538 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
539
Oscar Mateof83d6512014-05-22 14:13:38 +0100540 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800541 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100542 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800543 }
544
Ben Widawskye422b882013-12-06 14:10:58 -0800545 return 0;
546}
547
Ben Widawsky254f9652012-06-04 14:42:42 -0700548void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
549{
Ben Widawsky40521052012-06-04 14:42:43 -0700550 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700551
Chris Wilson499f2692016-05-24 14:53:35 +0100552 lockdep_assert_held(&dev->struct_mutex);
553
Daniel Vetter73c273e2012-06-19 20:27:39 +0200554 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700555 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700556}
557
Ben Widawskye0556842012-06-04 14:42:46 -0700558static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000559mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700560{
Chris Wilsonc0336662016-05-06 15:40:21 +0100561 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000562 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530563 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000564 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000565 /* Use an extended w/a on gen7 if signalling from other rings */
566 (i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100567 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000568 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000569 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000570 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700571
Chris Wilsone555e322017-03-22 21:03:50 +0000572 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100573 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000574 /* These flags are for resource streamer on HSW+ */
575 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
576 else
577 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000578
579 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100580 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100581 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000582
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000583 cs = intel_ring_begin(req, len);
584 if (IS_ERR(cs))
585 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700586
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300587 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100588 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000589 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000590 if (num_rings) {
591 struct intel_engine_cs *signaller;
592
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000593 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530594 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000595 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000596 continue;
597
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000598 *cs++ = i915_mmio_reg_offset(
599 RING_PSMI_CTL(signaller->mmio_base));
600 *cs++ = _MASKED_BIT_ENABLE(
601 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000602 }
603 }
604 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700605
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000606 *cs++ = MI_NOOP;
607 *cs++ = MI_SET_CONTEXT;
608 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200609 /*
610 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
611 * WaMiSetContext_Hang:snb,ivb,vlv
612 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000613 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700614
Chris Wilsonc0336662016-05-06 15:40:21 +0100615 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000616 if (num_rings) {
617 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100618 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000619
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000620 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530621 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000622 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000623 continue;
624
Chris Wilsone9135c42016-04-13 17:35:10 +0100625 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000626 *cs++ = i915_mmio_reg_offset(last_reg);
627 *cs++ = _MASKED_BIT_DISABLE(
628 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000629 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100630
631 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000632 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
633 *cs++ = i915_mmio_reg_offset(last_reg);
634 *cs++ = i915_ggtt_offset(engine->scratch);
635 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000636 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000637 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000638 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700639
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000640 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700641
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000642 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700643}
644
Chris Wilsond200cda2016-04-28 09:56:44 +0100645static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100646{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000647 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
648 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100649
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100650 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100651 return 0;
652
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000653 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
654 if (IS_ERR(cs))
655 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100656
657 /*
658 * Note: We do not worry about the concurrent register cacheline hang
659 * here because no other code should access these registers other than
660 * at initialization time.
661 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000662 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100663 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000664 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
665 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100666 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000667 *cs++ = MI_NOOP;
668 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100669
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100670 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100671}
672
Chris Wilsonf9326be2016-04-28 09:56:45 +0100673static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
674 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100675 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000676{
Ben Widawsky563222a2015-03-19 12:53:28 +0000677 if (to->remap_slice)
678 return false;
679
Chris Wilsonbca44d82016-05-24 14:53:41 +0100680 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100681 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000682
Chris Wilsonf9326be2016-04-28 09:56:45 +0100683 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100684 return false;
685
Chris Wilsone8a9c582016-12-18 15:37:20 +0000686 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000687}
688
689static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100690needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
691 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100692 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000693{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100694 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000695 return false;
696
Chris Wilsonf9326be2016-04-28 09:56:45 +0100697 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000698 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100699 return true;
700
701 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000702 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100703 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100704 return false;
705
706 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707 return true;
708
Chris Wilsonc0336662016-05-06 15:40:21 +0100709 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000710 return true;
711
712 return false;
713}
714
715static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100716needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100717 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100718 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000719{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100720 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000721 return false;
722
Chris Wilsonfcb51062016-04-13 17:35:14 +0100723 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000724 return false;
725
Ben Widawsky6702cf12015-03-16 16:00:58 +0000726 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000727 return true;
728
729 return false;
730}
731
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100732static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700733{
Chris Wilsone2efd132016-05-24 14:53:34 +0100734 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000735 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100736 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000737 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100738 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700739 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700740
Chris Wilsone8a9c582016-12-18 15:37:20 +0000741 GEM_BUG_ON(engine->id != RCS);
742
Chris Wilsonf9326be2016-04-28 09:56:45 +0100743 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100744 return 0;
745
Chris Wilsonf9326be2016-04-28 09:56:45 +0100746 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100747 /* Older GENs and non render rings still want the load first,
748 * "PP_DCLV followed by PP_DIR_BASE register through Load
749 * Register Immediate commands in Ring Buffer before submitting
750 * a context."*/
751 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100753 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000754 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100755 }
756
Chris Wilsonbca44d82016-05-24 14:53:41 +0100757 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000758 /* NB: If we inhibit the restore, the context is not allowed to
759 * die because future work may end up depending on valid address
760 * space. This means we must enforce that a page table load
761 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100762 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100763 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100764 hw_flags = MI_FORCE_RESTORE;
765 else
766 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700767
Chris Wilsonfcb51062016-04-13 17:35:14 +0100768 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
769 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700770 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000771 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700772
Chris Wilsone8a9c582016-12-18 15:37:20 +0000773 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700774 }
Ben Widawskye0556842012-06-04 14:42:46 -0700775
Chris Wilsonfcb51062016-04-13 17:35:14 +0100776 /* GEN8 does *not* require an explicit reload if the PDPs have been
777 * setup, and we do not wish to move them.
778 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100779 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100780 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100781 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100782 /* The hardware context switch is emitted, but we haven't
783 * actually changed the state - so it's probably safe to bail
784 * here. Still, let the user know something dangerous has
785 * happened.
786 */
787 if (ret)
788 return ret;
789 }
790
Chris Wilsonf9326be2016-04-28 09:56:45 +0100791 if (ppgtt)
792 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100793
794 for (i = 0; i < MAX_L3_SLICES; i++) {
795 if (!(to->remap_slice & (1<<i)))
796 continue;
797
Chris Wilsond200cda2016-04-28 09:56:44 +0100798 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100799 if (ret)
800 return ret;
801
802 to->remap_slice &= ~(1<<i);
803 }
804
Chris Wilsonbca44d82016-05-24 14:53:41 +0100805 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000806 if (engine->init_context) {
807 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100808 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100809 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100810 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100811 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300812 }
813
Ben Widawskye0556842012-06-04 14:42:46 -0700814 return 0;
815}
816
817/**
818 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100819 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700820 *
821 * The context life cycle is simple. The context refcount is incremented and
822 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100823 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700824 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100825 *
826 * This function should not be used in execlists mode. Instead the context is
827 * switched by writing to the ELSP and requests keep a reference to their
828 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700829 */
John Harrisonba01cc92015-05-29 17:43:41 +0100830int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700831{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000832 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700833
Chris Wilson91c8a322016-07-05 10:40:23 +0100834 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100835 if (i915.enable_execlists)
836 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800837
Chris Wilsonbca44d82016-05-24 14:53:41 +0100838 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100839 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100840 struct i915_hw_ppgtt *ppgtt =
841 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100842
Chris Wilsonf9326be2016-04-28 09:56:45 +0100843 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100844 int ret;
845
846 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100847 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100848 if (ret)
849 return ret;
850
Chris Wilsonf9326be2016-04-28 09:56:45 +0100851 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100852 }
853
Ben Widawskyc4829722013-12-06 14:11:20 -0800854 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200855 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800856
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100857 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700858}
Ben Widawsky84624812012-06-04 14:42:54 -0700859
Chris Wilsonf131e352016-12-29 14:40:37 +0000860static bool engine_has_kernel_context(struct intel_engine_cs *engine)
861{
862 struct i915_gem_timeline *timeline;
863
864 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
865 struct intel_timeline *tl;
866
867 if (timeline == &engine->i915->gt.global_timeline)
868 continue;
869
870 tl = &timeline->engine[engine->id];
871 if (i915_gem_active_peek(&tl->last_request,
872 &engine->i915->drm.struct_mutex))
873 return false;
874 }
875
876 return (!engine->last_retired_context ||
877 i915_gem_context_is_kernel(engine->last_retired_context));
878}
879
Chris Wilson945657b2016-07-15 14:56:19 +0100880int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
881{
882 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100883 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530884 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100885
Chris Wilson3033aca2016-10-28 13:58:47 +0100886 lockdep_assert_held(&dev_priv->drm.struct_mutex);
887
Chris Wilsonf131e352016-12-29 14:40:37 +0000888 i915_gem_retire_requests(dev_priv);
889
Akash Goel3b3f1652016-10-13 22:44:48 +0530890 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100891 struct drm_i915_gem_request *req;
892 int ret;
893
Chris Wilsonf131e352016-12-29 14:40:37 +0000894 if (engine_has_kernel_context(engine))
895 continue;
896
Chris Wilson945657b2016-07-15 14:56:19 +0100897 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
898 if (IS_ERR(req))
899 return PTR_ERR(req);
900
Chris Wilson3033aca2016-10-28 13:58:47 +0100901 /* Queue this switch after all other activity */
902 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
903 struct drm_i915_gem_request *prev;
904 struct intel_timeline *tl;
905
906 tl = &timeline->engine[engine->id];
907 prev = i915_gem_active_raw(&tl->last_request,
908 &dev_priv->drm.struct_mutex);
909 if (prev)
910 i915_sw_fence_await_sw_fence_gfp(&req->submit,
911 &prev->submit,
912 GFP_KERNEL);
913 }
914
Chris Wilson5b043f42016-08-02 22:50:38 +0100915 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000916 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100917 if (ret)
918 return ret;
919 }
920
921 return 0;
922}
923
Mika Kuoppalab083a082016-11-18 15:10:47 +0200924static bool client_is_banned(struct drm_i915_file_private *file_priv)
925{
926 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
927}
928
Ben Widawsky84624812012-06-04 14:42:54 -0700929int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
930 struct drm_file *file)
931{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300932 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700933 struct drm_i915_gem_context_create *args = data;
934 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100935 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700936 int ret;
937
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300938 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200939 return -ENODEV;
940
Chris Wilsonb31e5132016-02-05 16:45:59 +0000941 if (args->pad != 0)
942 return -EINVAL;
943
Mika Kuoppalab083a082016-11-18 15:10:47 +0200944 if (client_is_banned(file_priv)) {
945 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
946 current->comm,
947 pid_nr(get_task_pid(current, PIDTYPE_PID)));
948
949 return -EIO;
950 }
951
Ben Widawsky84624812012-06-04 14:42:54 -0700952 ret = i915_mutex_lock_interruptible(dev);
953 if (ret)
954 return ret;
955
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300956 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700957 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300958 if (IS_ERR(ctx))
959 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700960
Chris Wilson984ff29f2017-01-06 15:20:13 +0000961 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
962
Oscar Mateo821d66d2014-07-03 16:28:00 +0100963 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000964 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700965
Dan Carpenterbe636382012-07-17 09:44:49 +0300966 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700967}
968
969int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file)
971{
972 struct drm_i915_gem_context_destroy *args = data;
973 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100974 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700975 int ret;
976
Chris Wilsonb31e5132016-02-05 16:45:59 +0000977 if (args->pad != 0)
978 return -EINVAL;
979
Oscar Mateo821d66d2014-07-03 16:28:00 +0100980 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800981 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800982
Ben Widawsky84624812012-06-04 14:42:54 -0700983 ret = i915_mutex_lock_interruptible(dev);
984 if (ret)
985 return ret;
986
Chris Wilsonca585b52016-05-24 14:53:36 +0100987 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000988 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700989 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000990 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700991 }
992
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200993 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700994 mutex_unlock(&dev->struct_mutex);
995
Chris Wilsonb84cf532016-11-21 11:31:09 +0000996 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700997 return 0;
998}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800999
1000int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file)
1002{
1003 struct drm_i915_file_private *file_priv = file->driver_priv;
1004 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001005 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001006 int ret;
1007
1008 ret = i915_mutex_lock_interruptible(dev);
1009 if (ret)
1010 return ret;
1011
Chris Wilsonca585b52016-05-24 14:53:36 +01001012 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001013 if (IS_ERR(ctx)) {
1014 mutex_unlock(&dev->struct_mutex);
1015 return PTR_ERR(ctx);
1016 }
1017
1018 args->size = 0;
1019 switch (args->param) {
1020 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001021 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001022 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001023 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1024 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1025 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001026 case I915_CONTEXT_PARAM_GTT_SIZE:
1027 if (ctx->ppgtt)
1028 args->value = ctx->ppgtt->base.total;
1029 else if (to_i915(dev)->mm.aliasing_ppgtt)
1030 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1031 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001032 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001033 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001034 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001035 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001036 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001037 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001038 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001039 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001040 default:
1041 ret = -EINVAL;
1042 break;
1043 }
1044 mutex_unlock(&dev->struct_mutex);
1045
1046 return ret;
1047}
1048
1049int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1050 struct drm_file *file)
1051{
1052 struct drm_i915_file_private *file_priv = file->driver_priv;
1053 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001054 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001055 int ret;
1056
1057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 return ret;
1060
Chris Wilsonca585b52016-05-24 14:53:36 +01001061 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001062 if (IS_ERR(ctx)) {
1063 mutex_unlock(&dev->struct_mutex);
1064 return PTR_ERR(ctx);
1065 }
1066
1067 switch (args->param) {
1068 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001069 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001070 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001071 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1072 if (args->size) {
1073 ret = -EINVAL;
1074 } else {
1075 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1076 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1077 }
1078 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001079 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001080 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001081 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001082 else if (args->value)
1083 i915_gem_context_set_no_error_capture(ctx);
1084 else
1085 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001086 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001087 case I915_CONTEXT_PARAM_BANNABLE:
1088 if (args->size)
1089 ret = -EINVAL;
1090 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1091 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001092 else if (args->value)
1093 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001094 else
Chris Wilson60958682016-12-31 11:20:11 +00001095 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001096 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001097 default:
1098 ret = -EINVAL;
1099 break;
1100 }
1101 mutex_unlock(&dev->struct_mutex);
1102
1103 return ret;
1104}
Chris Wilsond5387042016-05-13 11:57:19 +01001105
1106int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1107 void *data, struct drm_file *file)
1108{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001109 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001110 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001111 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001112 int ret;
1113
1114 if (args->flags || args->pad)
1115 return -EINVAL;
1116
Chris Wilsonbdb04612016-05-13 11:57:20 +01001117 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001118 if (ret)
1119 return ret;
1120
Chris Wilsonca585b52016-05-24 14:53:36 +01001121 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001122 if (IS_ERR(ctx)) {
1123 mutex_unlock(&dev->struct_mutex);
1124 return PTR_ERR(ctx);
1125 }
Chris Wilsond5387042016-05-13 11:57:19 +01001126
1127 if (capable(CAP_SYS_ADMIN))
1128 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1129 else
1130 args->reset_count = 0;
1131
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001132 args->batch_active = ctx->guilty_count;
1133 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001134
1135 mutex_unlock(&dev->struct_mutex);
1136
1137 return 0;
1138}
Chris Wilson0daf0112017-02-13 17:15:19 +00001139
1140#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1141#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001142#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001143#endif