blob: 8fc8b3d15a0f8771acba66f7e165af3b699612c0 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Chris Wilsonc0336662016-05-06 15:40:21 +010095static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -070096{
Ben Widawsky254f9652012-06-04 14:42:42 -070097 int ret;
98 u32 reg;
99
Chris Wilsonc0336662016-05-06 15:40:21 +0100100 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700101 case 6:
102 reg = I915_READ(CXT_SIZE);
103 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
104 break;
105 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700106 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100107 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700108 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700109 else
110 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700111 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700112 case 8:
113 ret = GEN8_CXT_TOTAL_SIZE;
114 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700115 default:
116 BUG();
117 }
118
119 return ret;
120}
121
Mika Kuoppaladce32712013-04-30 13:30:33 +0300122void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700123{
Chris Wilsone2efd132016-05-24 14:53:34 +0100124 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100125 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700126
Chris Wilson91c8a322016-07-05 10:40:23 +0100127 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000128 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000129 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000130
Daniel Vetterae6c4802014-08-06 15:04:53 +0200131 i915_ppgtt_put(ctx->ppgtt);
132
Chris Wilsonbca44d82016-05-24 14:53:41 +0100133 for (i = 0; i < I915_NUM_ENGINES; i++) {
134 struct intel_context *ce = &ctx->engine[i];
135
136 if (!ce->state)
137 continue;
138
139 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100140 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100141 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100142
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100143 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100144 }
145
Chris Wilson562f5d42016-10-28 13:58:54 +0100146 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100147 put_pid(ctx->pid);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800148 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100149
150 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700151 kfree(ctx);
152}
153
Tvrtko Ursulin793b61e2016-11-23 10:49:15 +0000154static struct drm_i915_gem_object *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000155alloc_context_obj(struct drm_i915_private *dev_priv, u64 size)
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100156{
157 struct drm_i915_gem_object *obj;
158 int ret;
159
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000160 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100161
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000162 obj = i915_gem_object_create(dev_priv, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100163 if (IS_ERR(obj))
164 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100165
166 /*
167 * Try to make the context utilize L3 as well as LLC.
168 *
169 * On VLV we don't have L3 controls in the PTEs so we
170 * shouldn't touch the cache level, especially as that
171 * would make the object snooped which might have a
172 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800173 *
174 * Snooping is required on non-llc platforms in execlist
175 * mode, but since all GGTT accesses use PAT entry 0 we
176 * get snooping anyway regardless of cache_level.
177 *
178 * This is only applicable for Ivy Bridge devices since
179 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100180 */
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +0000181 if (IS_IVYBRIDGE(dev_priv)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100182 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
183 /* Failure shouldn't ever happen this early */
184 if (WARN_ON(ret)) {
Chris Wilsonf8c417c2016-07-20 13:31:53 +0100185 i915_gem_object_put(obj);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100186 return ERR_PTR(ret);
187 }
188 }
189
190 return obj;
191}
192
Chris Wilson50e046b2016-08-04 07:52:46 +0100193static void context_close(struct i915_gem_context *ctx)
194{
Chris Wilson60958682016-12-31 11:20:11 +0000195 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100196 if (ctx->ppgtt)
197 i915_ppgtt_close(&ctx->ppgtt->base);
198 ctx->file_priv = ERR_PTR(-EBADF);
199 i915_gem_context_put(ctx);
200}
201
Chris Wilson5d1808e2016-04-28 09:56:51 +0100202static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
203{
204 int ret;
205
206 ret = ida_simple_get(&dev_priv->context_hw_ida,
207 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
208 if (ret < 0) {
209 /* Contexts are only released when no longer active.
210 * Flush any pending retires to hopefully release some
211 * stale contexts and try again.
212 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100213 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100214 ret = ida_simple_get(&dev_priv->context_hw_ida,
215 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
216 if (ret < 0)
217 return ret;
218 }
219
220 *out = ret;
221 return 0;
222}
223
Chris Wilson949e8ab2017-02-09 14:40:36 +0000224static u32 default_desc_template(const struct drm_i915_private *i915,
225 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200226{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000227 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200228 u32 desc;
229
Chris Wilson949e8ab2017-02-09 14:40:36 +0000230 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200231
Chris Wilson949e8ab2017-02-09 14:40:36 +0000232 address_mode = INTEL_LEGACY_32B_CONTEXT;
233 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
234 address_mode = INTEL_LEGACY_64B_CONTEXT;
235 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
236
237 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200238 desc |= GEN8_CTX_L3LLC_COHERENT;
239
240 /* TODO: WaDisableLiteRestore when we start using semaphore
241 * signalling between Command Streamers
242 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
243 */
244
245 return desc;
246}
247
Chris Wilsone2efd132016-05-24 14:53:34 +0100248static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000249__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200250 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700251{
Chris Wilsone2efd132016-05-24 14:53:34 +0100252 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800253 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700254
Ben Widawskyf94982b2012-11-10 10:56:04 -0800255 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700256 if (ctx == NULL)
257 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700258
Chris Wilson5d1808e2016-04-28 09:56:51 +0100259 ret = assign_hw_id(dev_priv, &ctx->hw_id);
260 if (ret) {
261 kfree(ctx);
262 return ERR_PTR(ret);
263 }
264
Mika Kuoppaladce32712013-04-30 13:30:33 +0300265 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700266 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100267 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700268
Chris Wilson691e6412014-04-09 09:07:36 +0100269 if (dev_priv->hw_context_size) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100270 struct drm_i915_gem_object *obj;
271 struct i915_vma *vma;
272
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000273 obj = alloc_context_obj(dev_priv, dev_priv->hw_context_size);
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100274 if (IS_ERR(obj)) {
275 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100276 goto err_out;
277 }
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100278
Chris Wilsona01cb372017-01-16 15:21:30 +0000279 vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100280 if (IS_ERR(vma)) {
281 i915_gem_object_put(obj);
282 ret = PTR_ERR(vma);
283 goto err_out;
284 }
285
286 ctx->engine[RCS].state = vma;
Chris Wilson691e6412014-04-09 09:07:36 +0100287 }
288
289 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100290 ret = DEFAULT_CONTEXT_HANDLE;
291 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100292 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100293 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100294 if (ret < 0)
295 goto err_out;
Chris Wilson562f5d42016-10-28 13:58:54 +0100296 }
297 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300298
299 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100300 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100301 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100302 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
303 current->comm,
304 pid_nr(ctx->pid),
305 ctx->user_handle);
306 if (!ctx->name) {
307 ret = -ENOMEM;
308 goto err_pid;
309 }
310 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100311
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700312 /* NB: Mark all slices as needing a remap so that when the context first
313 * loads it will restore whatever remap state already exists. If there
314 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100315 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700316
Chris Wilson60958682016-12-31 11:20:11 +0000317 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400318 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000319 ctx->desc_template =
320 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800321
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800322 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
323 * present or not in use we still need a small bias as ring wraparound
324 * at offset 0 sometimes hangs. No idea why.
325 */
326 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
327 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
328 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000329 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800330
Ben Widawsky146937e2012-06-29 10:30:39 -0700331 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700332
Chris Wilson562f5d42016-10-28 13:58:54 +0100333err_pid:
334 put_pid(ctx->pid);
335 idr_remove(&file_priv->context_idr, ctx->user_handle);
Ben Widawsky40521052012-06-04 14:42:43 -0700336err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100337 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700338 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700339}
340
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200341static void __destroy_hw_context(struct i915_gem_context *ctx,
342 struct drm_i915_file_private *file_priv)
343{
344 idr_remove(&file_priv->context_idr, ctx->user_handle);
345 context_close(ctx);
346}
347
Ben Widawsky254f9652012-06-04 14:42:42 -0700348/**
349 * The default context needs to exist per ring that uses contexts. It stores the
350 * context state of the GPU for applications that don't utilize HW contexts, as
351 * well as an idle case.
352 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100353static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000354i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200355 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700356{
Chris Wilsone2efd132016-05-24 14:53:34 +0100357 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700358
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000359 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000361 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700362 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800363 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700364
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000365 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100366 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800367
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000368 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100369 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800370 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
371 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200372 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100373 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200374 }
375
376 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000377 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200378 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800379
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000380 trace_i915_context_create(ctx);
381
Ben Widawskya45d0f62013-12-06 14:11:05 -0800382 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700383}
384
Zhi Wangc8c35792016-06-16 08:07:05 -0400385/**
386 * i915_gem_context_create_gvt - create a GVT GEM context
387 * @dev: drm device *
388 *
389 * This function is used to create a GVT specific GEM context.
390 *
391 * Returns:
392 * pointer to i915_gem_context on success, error pointer if failed
393 *
394 */
395struct i915_gem_context *
396i915_gem_context_create_gvt(struct drm_device *dev)
397{
398 struct i915_gem_context *ctx;
399 int ret;
400
401 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
402 return ERR_PTR(-ENODEV);
403
404 ret = i915_mutex_lock_interruptible(dev);
405 if (ret)
406 return ERR_PTR(ret);
407
Chris Wilson984ff29f2017-01-06 15:20:13 +0000408 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400409 if (IS_ERR(ctx))
410 goto out;
411
Chris Wilson984ff29f2017-01-06 15:20:13 +0000412 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000413 i915_gem_context_set_closed(ctx); /* not user accessible */
414 i915_gem_context_clear_bannable(ctx);
415 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800416 if (!i915.enable_guc_submission)
417 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000418
419 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400420out:
421 mutex_unlock(&dev->struct_mutex);
422 return ctx;
423}
424
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000425int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700426{
Chris Wilsone2efd132016-05-24 14:53:34 +0100427 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700428
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800429 /* Init should only be called once per module load. Eventually the
430 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000431 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200432 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700433
Chris Wilsonc0336662016-05-06 15:40:21 +0100434 if (intel_vgpu_active(dev_priv) &&
435 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800436 if (!i915.enable_execlists) {
437 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
438 return -EINVAL;
439 }
440 }
441
Chris Wilson5d1808e2016-04-28 09:56:51 +0100442 /* Using the simple ida interface, the max is limited by sizeof(int) */
443 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
444 ida_init(&dev_priv->context_hw_ida);
445
Oscar Mateoede7d422014-07-24 17:04:12 +0100446 if (i915.enable_execlists) {
447 /* NB: intentionally left blank. We will allocate our own
448 * backing objects as we need them, thank you very much */
449 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100450 } else if (HAS_HW_CONTEXTS(dev_priv)) {
451 dev_priv->hw_context_size =
Chris Wilsonf51455d2017-01-10 14:47:34 +0000452 round_up(get_context_size(dev_priv),
453 I915_GTT_PAGE_SIZE);
Chris Wilson691e6412014-04-09 09:07:36 +0100454 if (dev_priv->hw_context_size > (1<<20)) {
455 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
456 dev_priv->hw_context_size);
457 dev_priv->hw_context_size = 0;
458 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700459 }
460
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000461 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100462 if (IS_ERR(ctx)) {
463 DRM_ERROR("Failed to create default global context (error %ld)\n",
464 PTR_ERR(ctx));
465 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700466 }
467
Chris Wilson5d12fce2017-01-23 11:31:31 +0000468 /* For easy recognisablity, we want the kernel context to be 0 and then
469 * all user contexts will have non-zero hw_id.
470 */
471 GEM_BUG_ON(ctx->hw_id);
472
Chris Wilson60958682016-12-31 11:20:11 +0000473 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000474 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000475 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100476
Chris Wilson984ff29f2017-01-06 15:20:13 +0000477 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
478
Oscar Mateoede7d422014-07-24 17:04:12 +0100479 DRM_DEBUG_DRIVER("%s context support initialized\n",
480 i915.enable_execlists ? "LR" :
481 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200482 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700483}
484
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100485void i915_gem_context_lost(struct drm_i915_private *dev_priv)
486{
487 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530488 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100489
Chris Wilson91c8a322016-07-05 10:40:23 +0100490 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100491
Akash Goel3b3f1652016-10-13 22:44:48 +0530492 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000493 engine->legacy_active_context = NULL;
494
495 if (!engine->last_retired_context)
496 continue;
497
498 engine->context_unpin(engine, engine->last_retired_context);
499 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100500 }
501
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100502 /* Force the GPU state to be restored on enabling */
503 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100504 struct i915_gem_context *ctx;
505
506 list_for_each_entry(ctx, &dev_priv->context_list, link) {
507 if (!i915_gem_context_is_default(ctx))
508 continue;
509
Akash Goel3b3f1652016-10-13 22:44:48 +0530510 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100511 ctx->engine[engine->id].initialised = false;
512
513 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
514 }
515
Akash Goel3b3f1652016-10-13 22:44:48 +0530516 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100517 struct intel_context *kce =
518 &dev_priv->kernel_context->engine[engine->id];
519
520 kce->initialised = true;
521 }
522 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100523}
524
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000525void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700526{
Chris Wilsone2efd132016-05-24 14:53:34 +0100527 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100528
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000529 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100530
Chris Wilson984ff29f2017-01-06 15:20:13 +0000531 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
532
Chris Wilson50e046b2016-08-04 07:52:46 +0100533 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000534 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100535
536 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700537}
538
Ben Widawsky40521052012-06-04 14:42:43 -0700539static int context_idr_cleanup(int id, void *p, void *data)
540{
Chris Wilsone2efd132016-05-24 14:53:34 +0100541 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700542
Chris Wilson50e046b2016-08-04 07:52:46 +0100543 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700544 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700545}
546
Ben Widawskye422b882013-12-06 14:10:58 -0800547int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
548{
549 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100550 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800551
552 idr_init(&file_priv->context_idr);
553
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800554 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000555 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800556 mutex_unlock(&dev->struct_mutex);
557
Chris Wilson984ff29f2017-01-06 15:20:13 +0000558 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
559
Oscar Mateof83d6512014-05-22 14:13:38 +0100560 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800561 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100562 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800563 }
564
Ben Widawskye422b882013-12-06 14:10:58 -0800565 return 0;
566}
567
Ben Widawsky254f9652012-06-04 14:42:42 -0700568void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
569{
Ben Widawsky40521052012-06-04 14:42:43 -0700570 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700571
Chris Wilson499f2692016-05-24 14:53:35 +0100572 lockdep_assert_held(&dev->struct_mutex);
573
Daniel Vetter73c273e2012-06-19 20:27:39 +0200574 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700575 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700576}
577
Ben Widawskye0556842012-06-04 14:42:46 -0700578static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000579mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700580{
Chris Wilsonc0336662016-05-06 15:40:21 +0100581 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000582 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530583 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000584 const int num_rings =
585 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilson39df9192016-07-20 13:31:57 +0100586 i915.semaphores ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100587 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000588 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000589 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000590 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700591
Chris Wilsone555e322017-03-22 21:03:50 +0000592 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100593 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000594 /* These flags are for resource streamer on HSW+ */
595 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
596 else
597 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000598
599 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100600 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100601 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000602
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000603 cs = intel_ring_begin(req, len);
604 if (IS_ERR(cs))
605 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700606
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300607 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100608 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000609 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000610 if (num_rings) {
611 struct intel_engine_cs *signaller;
612
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000613 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530614 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000615 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000616 continue;
617
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000618 *cs++ = i915_mmio_reg_offset(
619 RING_PSMI_CTL(signaller->mmio_base));
620 *cs++ = _MASKED_BIT_ENABLE(
621 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000622 }
623 }
624 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700625
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000626 *cs++ = MI_NOOP;
627 *cs++ = MI_SET_CONTEXT;
628 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200629 /*
630 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
631 * WaMiSetContext_Hang:snb,ivb,vlv
632 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000633 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700634
Chris Wilsonc0336662016-05-06 15:40:21 +0100635 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000636 if (num_rings) {
637 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100638 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000639
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000640 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530641 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000642 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000643 continue;
644
Chris Wilsone9135c42016-04-13 17:35:10 +0100645 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000646 *cs++ = i915_mmio_reg_offset(last_reg);
647 *cs++ = _MASKED_BIT_DISABLE(
648 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000649 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100650
651 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000652 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
653 *cs++ = i915_mmio_reg_offset(last_reg);
654 *cs++ = i915_ggtt_offset(engine->scratch);
655 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000656 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000657 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000658 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700659
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000660 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700661
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000662 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700663}
664
Chris Wilsond200cda2016-04-28 09:56:44 +0100665static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100666{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000667 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
668 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100669
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100670 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100671 return 0;
672
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000673 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
674 if (IS_ERR(cs))
675 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100676
677 /*
678 * Note: We do not worry about the concurrent register cacheline hang
679 * here because no other code should access these registers other than
680 * at initialization time.
681 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000682 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100683 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000684 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
685 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100686 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000687 *cs++ = MI_NOOP;
688 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100689
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100690 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100691}
692
Chris Wilsonf9326be2016-04-28 09:56:45 +0100693static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
694 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100695 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696{
Ben Widawsky563222a2015-03-19 12:53:28 +0000697 if (to->remap_slice)
698 return false;
699
Chris Wilsonbca44d82016-05-24 14:53:41 +0100700 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100701 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000702
Chris Wilsonf9326be2016-04-28 09:56:45 +0100703 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100704 return false;
705
Chris Wilsone8a9c582016-12-18 15:37:20 +0000706 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000707}
708
709static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100710needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
711 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100712 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000713{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100714 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000715 return false;
716
Chris Wilsonf9326be2016-04-28 09:56:45 +0100717 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000718 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 return true;
720
721 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000722 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100723 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100724 return false;
725
726 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000727 return true;
728
Chris Wilsonc0336662016-05-06 15:40:21 +0100729 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000730 return true;
731
732 return false;
733}
734
735static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100736needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100737 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100738 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000739{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100740 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000741 return false;
742
Chris Wilsonfcb51062016-04-13 17:35:14 +0100743 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000744 return false;
745
Ben Widawsky6702cf12015-03-16 16:00:58 +0000746 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000747 return true;
748
749 return false;
750}
751
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100752static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700753{
Chris Wilsone2efd132016-05-24 14:53:34 +0100754 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000755 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000757 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100758 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700759 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700760
Chris Wilsone8a9c582016-12-18 15:37:20 +0000761 GEM_BUG_ON(engine->id != RCS);
762
Chris Wilsonf9326be2016-04-28 09:56:45 +0100763 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100764 return 0;
765
Chris Wilsonf9326be2016-04-28 09:56:45 +0100766 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100767 /* Older GENs and non render rings still want the load first,
768 * "PP_DCLV followed by PP_DIR_BASE register through Load
769 * Register Immediate commands in Ring Buffer before submitting
770 * a context."*/
771 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100773 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000774 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100775 }
776
Chris Wilsonbca44d82016-05-24 14:53:41 +0100777 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000778 /* NB: If we inhibit the restore, the context is not allowed to
779 * die because future work may end up depending on valid address
780 * space. This means we must enforce that a page table load
781 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100782 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100783 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100784 hw_flags = MI_FORCE_RESTORE;
785 else
786 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700787
Chris Wilsonfcb51062016-04-13 17:35:14 +0100788 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
789 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700790 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000791 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700792
Chris Wilsone8a9c582016-12-18 15:37:20 +0000793 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700794 }
Ben Widawskye0556842012-06-04 14:42:46 -0700795
Chris Wilsonfcb51062016-04-13 17:35:14 +0100796 /* GEN8 does *not* require an explicit reload if the PDPs have been
797 * setup, and we do not wish to move them.
798 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100801 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100802 /* The hardware context switch is emitted, but we haven't
803 * actually changed the state - so it's probably safe to bail
804 * here. Still, let the user know something dangerous has
805 * happened.
806 */
807 if (ret)
808 return ret;
809 }
810
Chris Wilsonf9326be2016-04-28 09:56:45 +0100811 if (ppgtt)
812 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100813
814 for (i = 0; i < MAX_L3_SLICES; i++) {
815 if (!(to->remap_slice & (1<<i)))
816 continue;
817
Chris Wilsond200cda2016-04-28 09:56:44 +0100818 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100819 if (ret)
820 return ret;
821
822 to->remap_slice &= ~(1<<i);
823 }
824
Chris Wilsonbca44d82016-05-24 14:53:41 +0100825 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000826 if (engine->init_context) {
827 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100828 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100830 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100831 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300832 }
833
Ben Widawskye0556842012-06-04 14:42:46 -0700834 return 0;
835}
836
837/**
838 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100839 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700840 *
841 * The context life cycle is simple. The context refcount is incremented and
842 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100843 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700844 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100845 *
846 * This function should not be used in execlists mode. Instead the context is
847 * switched by writing to the ELSP and requests keep a reference to their
848 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700849 */
John Harrisonba01cc92015-05-29 17:43:41 +0100850int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700851{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000852 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700853
Chris Wilson91c8a322016-07-05 10:40:23 +0100854 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100855 if (i915.enable_execlists)
856 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800857
Chris Wilsonbca44d82016-05-24 14:53:41 +0100858 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100859 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100860 struct i915_hw_ppgtt *ppgtt =
861 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100862
Chris Wilsonf9326be2016-04-28 09:56:45 +0100863 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100864 int ret;
865
866 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100867 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100868 if (ret)
869 return ret;
870
Chris Wilsonf9326be2016-04-28 09:56:45 +0100871 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100872 }
873
Ben Widawskyc4829722013-12-06 14:11:20 -0800874 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200875 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800876
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100877 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700878}
Ben Widawsky84624812012-06-04 14:42:54 -0700879
Chris Wilsonf131e352016-12-29 14:40:37 +0000880static bool engine_has_kernel_context(struct intel_engine_cs *engine)
881{
882 struct i915_gem_timeline *timeline;
883
884 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
885 struct intel_timeline *tl;
886
887 if (timeline == &engine->i915->gt.global_timeline)
888 continue;
889
890 tl = &timeline->engine[engine->id];
891 if (i915_gem_active_peek(&tl->last_request,
892 &engine->i915->drm.struct_mutex))
893 return false;
894 }
895
896 return (!engine->last_retired_context ||
897 i915_gem_context_is_kernel(engine->last_retired_context));
898}
899
Chris Wilson945657b2016-07-15 14:56:19 +0100900int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
901{
902 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100903 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530904 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100905
Chris Wilson3033aca2016-10-28 13:58:47 +0100906 lockdep_assert_held(&dev_priv->drm.struct_mutex);
907
Chris Wilsonf131e352016-12-29 14:40:37 +0000908 i915_gem_retire_requests(dev_priv);
909
Akash Goel3b3f1652016-10-13 22:44:48 +0530910 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100911 struct drm_i915_gem_request *req;
912 int ret;
913
Chris Wilsonf131e352016-12-29 14:40:37 +0000914 if (engine_has_kernel_context(engine))
915 continue;
916
Chris Wilson945657b2016-07-15 14:56:19 +0100917 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
918 if (IS_ERR(req))
919 return PTR_ERR(req);
920
Chris Wilson3033aca2016-10-28 13:58:47 +0100921 /* Queue this switch after all other activity */
922 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
923 struct drm_i915_gem_request *prev;
924 struct intel_timeline *tl;
925
926 tl = &timeline->engine[engine->id];
927 prev = i915_gem_active_raw(&tl->last_request,
928 &dev_priv->drm.struct_mutex);
929 if (prev)
930 i915_sw_fence_await_sw_fence_gfp(&req->submit,
931 &prev->submit,
932 GFP_KERNEL);
933 }
934
Chris Wilson5b043f42016-08-02 22:50:38 +0100935 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000936 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100937 if (ret)
938 return ret;
939 }
940
941 return 0;
942}
943
Oscar Mateoec3e9962014-07-24 17:04:18 +0100944static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100945{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100946 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100947}
948
Mika Kuoppalab083a082016-11-18 15:10:47 +0200949static bool client_is_banned(struct drm_i915_file_private *file_priv)
950{
951 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
952}
953
Ben Widawsky84624812012-06-04 14:42:54 -0700954int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *file)
956{
Ben Widawsky84624812012-06-04 14:42:54 -0700957 struct drm_i915_gem_context_create *args = data;
958 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100959 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700960 int ret;
961
Oscar Mateoec3e9962014-07-24 17:04:18 +0100962 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200963 return -ENODEV;
964
Chris Wilsonb31e5132016-02-05 16:45:59 +0000965 if (args->pad != 0)
966 return -EINVAL;
967
Mika Kuoppalab083a082016-11-18 15:10:47 +0200968 if (client_is_banned(file_priv)) {
969 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
970 current->comm,
971 pid_nr(get_task_pid(current, PIDTYPE_PID)));
972
973 return -EIO;
974 }
975
Ben Widawsky84624812012-06-04 14:42:54 -0700976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 return ret;
979
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000980 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700981 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300982 if (IS_ERR(ctx))
983 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700984
Chris Wilson984ff29f2017-01-06 15:20:13 +0000985 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
986
Oscar Mateo821d66d2014-07-03 16:28:00 +0100987 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000988 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700989
Dan Carpenterbe636382012-07-17 09:44:49 +0300990 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700991}
992
993int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
994 struct drm_file *file)
995{
996 struct drm_i915_gem_context_destroy *args = data;
997 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100998 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700999 int ret;
1000
Chris Wilsonb31e5132016-02-05 16:45:59 +00001001 if (args->pad != 0)
1002 return -EINVAL;
1003
Oscar Mateo821d66d2014-07-03 16:28:00 +01001004 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001005 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001006
Ben Widawsky84624812012-06-04 14:42:54 -07001007 ret = i915_mutex_lock_interruptible(dev);
1008 if (ret)
1009 return ret;
1010
Chris Wilsonca585b52016-05-24 14:53:36 +01001011 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001012 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -07001013 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001014 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001015 }
1016
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +02001017 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001018 mutex_unlock(&dev->struct_mutex);
1019
Chris Wilsonb84cf532016-11-21 11:31:09 +00001020 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001021 return 0;
1022}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001023
1024int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1025 struct drm_file *file)
1026{
1027 struct drm_i915_file_private *file_priv = file->driver_priv;
1028 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001029 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001030 int ret;
1031
1032 ret = i915_mutex_lock_interruptible(dev);
1033 if (ret)
1034 return ret;
1035
Chris Wilsonca585b52016-05-24 14:53:36 +01001036 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001037 if (IS_ERR(ctx)) {
1038 mutex_unlock(&dev->struct_mutex);
1039 return PTR_ERR(ctx);
1040 }
1041
1042 args->size = 0;
1043 switch (args->param) {
1044 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001045 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001046 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001047 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1048 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1049 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001050 case I915_CONTEXT_PARAM_GTT_SIZE:
1051 if (ctx->ppgtt)
1052 args->value = ctx->ppgtt->base.total;
1053 else if (to_i915(dev)->mm.aliasing_ppgtt)
1054 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1055 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001056 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001057 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001058 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001059 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001060 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001061 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001062 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001063 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001064 default:
1065 ret = -EINVAL;
1066 break;
1067 }
1068 mutex_unlock(&dev->struct_mutex);
1069
1070 return ret;
1071}
1072
1073int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file)
1075{
1076 struct drm_i915_file_private *file_priv = file->driver_priv;
1077 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001078 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001079 int ret;
1080
1081 ret = i915_mutex_lock_interruptible(dev);
1082 if (ret)
1083 return ret;
1084
Chris Wilsonca585b52016-05-24 14:53:36 +01001085 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001086 if (IS_ERR(ctx)) {
1087 mutex_unlock(&dev->struct_mutex);
1088 return PTR_ERR(ctx);
1089 }
1090
1091 switch (args->param) {
1092 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001093 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001094 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001095 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1096 if (args->size) {
1097 ret = -EINVAL;
1098 } else {
1099 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1100 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1101 }
1102 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001103 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001104 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001105 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001106 else if (args->value)
1107 i915_gem_context_set_no_error_capture(ctx);
1108 else
1109 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001110 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001111 case I915_CONTEXT_PARAM_BANNABLE:
1112 if (args->size)
1113 ret = -EINVAL;
1114 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1115 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001116 else if (args->value)
1117 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001118 else
Chris Wilson60958682016-12-31 11:20:11 +00001119 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001120 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001121 default:
1122 ret = -EINVAL;
1123 break;
1124 }
1125 mutex_unlock(&dev->struct_mutex);
1126
1127 return ret;
1128}
Chris Wilsond5387042016-05-13 11:57:19 +01001129
1130int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1131 void *data, struct drm_file *file)
1132{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001133 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001134 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001135 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001136 int ret;
1137
1138 if (args->flags || args->pad)
1139 return -EINVAL;
1140
1141 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1142 return -EPERM;
1143
Chris Wilsonbdb04612016-05-13 11:57:20 +01001144 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001145 if (ret)
1146 return ret;
1147
Chris Wilsonca585b52016-05-24 14:53:36 +01001148 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001149 if (IS_ERR(ctx)) {
1150 mutex_unlock(&dev->struct_mutex);
1151 return PTR_ERR(ctx);
1152 }
Chris Wilsond5387042016-05-13 11:57:19 +01001153
1154 if (capable(CAP_SYS_ADMIN))
1155 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1156 else
1157 args->reset_count = 0;
1158
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001159 args->batch_active = ctx->guilty_count;
1160 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001161
1162 mutex_unlock(&dev->struct_mutex);
1163
1164 return 0;
1165}
Chris Wilson0daf0112017-02-13 17:15:19 +00001166
1167#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1168#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001169#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001170#endif