blob: 7ad841434ec8d688d435d058d4cf259e911e3b55 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070053
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020055#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070056
57/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000058#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059static int watchdog = TX_TIMEO;
60module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000063static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070064module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
stephen hemminger47d1f712013-12-30 10:38:57 -080067static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(phyaddr, int, S_IRUGO);
69MODULE_PARM_DESC(phyaddr, "Physical device address");
70
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010071#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010072#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073
74static int flow_ctrl = FLOW_OFF;
75module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
76MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
77
78static int pause = PAUSE_TIME;
79module_param(pause, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(pause, "Flow Control Pause Time");
81
82#define TC_DEFAULT 64
83static int tc = TC_DEFAULT;
84module_param(tc, int, S_IRUGO | S_IWUSR);
85MODULE_PARM_DESC(tc, "DMA threshold control value");
86
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010087#define DEFAULT_BUFSIZE 1536
88static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070089module_param(buf_sz, int, S_IRUGO | S_IWUSR);
90MODULE_PARM_DESC(buf_sz, "DMA buffer size");
91
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010092#define STMMAC_RX_COPYBREAK 256
93
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
95 NETIF_MSG_LINK | NETIF_MSG_IFUP |
96 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
97
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000098#define STMMAC_DEFAULT_LPI_TIMER 1000
99static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
100module_param(eee_timer, int, S_IRUGO | S_IWUSR);
101MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200102#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000103
Pavel Machek22d3efe2016-11-28 12:55:59 +0100104/* By default the driver will use the ring mode to manage tx and rx descriptors,
105 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000106 */
107static unsigned int chain_mode;
108module_param(chain_mode, int, S_IRUGO);
109MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
110
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700111static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100113#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000114static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700115static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000116#endif
117
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000118#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
119
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700120/**
121 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100122 * Description: it checks the driver parameters and set a default in case of
123 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124 */
125static void stmmac_verify_args(void)
126{
127 if (unlikely(watchdog < 0))
128 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100129 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
130 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700131 if (unlikely(flow_ctrl > 1))
132 flow_ctrl = FLOW_AUTO;
133 else if (likely(flow_ctrl < 0))
134 flow_ctrl = FLOW_OFF;
135 if (unlikely((pause < 0) || (pause > 0xffff)))
136 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000137 if (eee_timer < 0)
138 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700139}
140
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000141/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100142 * stmmac_disable_all_queues - Disable all queues
143 * @priv: driver private structure
144 */
145static void stmmac_disable_all_queues(struct stmmac_priv *priv)
146{
147 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
148 u32 queue;
149
150 for (queue = 0; queue < rx_queues_cnt; queue++) {
151 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
152
153 napi_disable(&rx_q->napi);
154 }
155}
156
157/**
158 * stmmac_enable_all_queues - Enable all queues
159 * @priv: driver private structure
160 */
161static void stmmac_enable_all_queues(struct stmmac_priv *priv)
162{
163 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
164 u32 queue;
165
166 for (queue = 0; queue < rx_queues_cnt; queue++) {
167 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
168
169 napi_enable(&rx_q->napi);
170 }
171}
172
173/**
174 * stmmac_stop_all_queues - Stop all queues
175 * @priv: driver private structure
176 */
177static void stmmac_stop_all_queues(struct stmmac_priv *priv)
178{
179 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
180 u32 queue;
181
182 for (queue = 0; queue < tx_queues_cnt; queue++)
183 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
184}
185
186/**
187 * stmmac_start_all_queues - Start all queues
188 * @priv: driver private structure
189 */
190static void stmmac_start_all_queues(struct stmmac_priv *priv)
191{
192 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
193 u32 queue;
194
195 for (queue = 0; queue < tx_queues_cnt; queue++)
196 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
197}
198
199/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000200 * stmmac_clk_csr_set - dynamically set the MDC clock
201 * @priv: driver private structure
202 * Description: this is to dynamically set the MDC clock according to the csr
203 * clock input.
204 * Note:
205 * If a specific clk_csr value is passed from the platform
206 * this means that the CSR Clock Range selection cannot be
207 * changed at run-time and it is fixed (as reported in the driver
208 * documentation). Viceversa the driver will try to set the MDC
209 * clock dynamically according to the actual clock input.
210 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000211static void stmmac_clk_csr_set(struct stmmac_priv *priv)
212{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000213 u32 clk_rate;
214
jpintof573c0b2017-01-09 12:35:09 +0000215 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000216
217 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000218 * for all other cases except for the below mentioned ones.
219 * For values higher than the IEEE 802.3 specified frequency
220 * we can not estimate the proper divider as it is not known
221 * the frequency of clk_csr_i. So we do not change the default
222 * divider.
223 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000224 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
225 if (clk_rate < CSR_F_35M)
226 priv->clk_csr = STMMAC_CSR_20_35M;
227 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
228 priv->clk_csr = STMMAC_CSR_35_60M;
229 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
230 priv->clk_csr = STMMAC_CSR_60_100M;
231 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
232 priv->clk_csr = STMMAC_CSR_100_150M;
233 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
234 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800235 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000236 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000237 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200238
239 if (priv->plat->has_sun8i) {
240 if (clk_rate > 160000000)
241 priv->clk_csr = 0x03;
242 else if (clk_rate > 80000000)
243 priv->clk_csr = 0x02;
244 else if (clk_rate > 40000000)
245 priv->clk_csr = 0x01;
246 else
247 priv->clk_csr = 0;
248 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000249}
250
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700251static void print_pkt(unsigned char *buf, int len)
252{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200253 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
254 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700255}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700256
Joao Pintoce736782017-04-06 09:49:10 +0100257static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700258{
Joao Pintoce736782017-04-06 09:49:10 +0100259 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100260 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100261
Joao Pintoce736782017-04-06 09:49:10 +0100262 if (tx_q->dirty_tx > tx_q->cur_tx)
263 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100264 else
Joao Pintoce736782017-04-06 09:49:10 +0100265 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100266
267 return avail;
268}
269
Joao Pinto54139cf2017-04-06 09:49:09 +0100270/**
271 * stmmac_rx_dirty - Get RX queue dirty
272 * @priv: driver private structure
273 * @queue: RX queue index
274 */
275static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276{
Joao Pinto54139cf2017-04-06 09:49:09 +0100277 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100278 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279
Joao Pinto54139cf2017-04-06 09:49:09 +0100280 if (rx_q->dirty_rx <= rx_q->cur_rx)
281 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100282 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100283 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100284
285 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700286}
287
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100289 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000290 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100291 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000292 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000293 */
294static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
295{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200296 struct net_device *ndev = priv->dev;
297 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000298
299 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000300 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100306 * Description: this function is to verify and enter in LPI mode in case of
307 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000308 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000309static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
310{
Joao Pintoce736782017-04-06 09:49:10 +0100311 u32 tx_cnt = priv->plat->tx_queues_to_use;
312 u32 queue;
313
314 /* check if all TX queues have the work finished */
315 for (queue = 0; queue < tx_cnt; queue++) {
316 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
317
318 if (tx_q->dirty_tx != tx_q->cur_tx)
319 return; /* still unfinished work */
320 }
321
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000322 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100323 if (!priv->tx_path_in_lpi_mode)
jpintob4b7b772017-01-09 12:35:08 +0000324 priv->hw->mac->set_eee_mode(priv->hw,
325 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326}
327
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000328/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100329 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000330 * @priv: driver private structure
331 * Description: this function is to exit and disable EEE in case of
332 * LPI state is true. This is called by the xmit.
333 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334void stmmac_disable_eee_mode(struct stmmac_priv *priv)
335{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500336 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 del_timer_sync(&priv->eee_ctrl_timer);
338 priv->tx_path_in_lpi_mode = false;
339}
340
341/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100342 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000343 * @arg : data hook
344 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000346 * then MAC Transmitter can be moved to LPI state.
347 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700348static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349{
Kees Cooke99e88a2017-10-16 14:43:17 -0700350 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000351
352 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200353 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000358 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000359 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100360 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
361 * can also manage EEE, this function enable the LPI state and start related
362 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000363 */
364bool stmmac_eee_init(struct stmmac_priv *priv)
365{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200366 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100367 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100368 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369 bool ret = false;
370
Jerome Brunet879626e2018-01-03 16:46:29 +0100371 if ((interface != PHY_INTERFACE_MODE_MII) &&
372 (interface != PHY_INTERFACE_MODE_GMII) &&
373 !phy_interface_mode_is_rgmii(interface))
374 goto out;
375
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200376 /* Using PCS we cannot dial with the phy registers at this stage
377 * so we do not support extra feature like EEE.
378 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200379 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
380 (priv->hw->pcs == STMMAC_PCS_TBI) ||
381 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200382 goto out;
383
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 /* MAC core supports the EEE feature. */
385 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100386 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000387
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100388 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200389 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100390 /* To manage at run-time if the EEE cannot be supported
391 * anymore (for example because the lp caps have been
392 * changed).
393 * In that case the driver disable own timers.
394 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100395 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100396 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100397 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100398 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500399 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100400 tx_lpi_timer);
401 }
402 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100403 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100404 goto out;
405 }
406 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100407 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200408 if (!priv->eee_active) {
409 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700410 timer_setup(&priv->eee_ctrl_timer,
411 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530412 mod_timer(&priv->eee_ctrl_timer,
413 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000414
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500415 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200416 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100417 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200418 }
419 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200420 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000421
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000422 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100423 spin_unlock_irqrestore(&priv->lock, flags);
424
LABBE Corentin38ddc592016-11-16 20:09:39 +0100425 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000426 }
427out:
428 return ret;
429}
430
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100431/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000432 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100433 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000434 * @skb : the socket buffer
435 * Description :
436 * This function will read timestamp from the descriptor & pass it to stack.
437 * and also perform some sanity checks.
438 */
439static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100440 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000441{
442 struct skb_shared_hwtstamps shhwtstamp;
443 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000444
445 if (!priv->hwts_tx_en)
446 return;
447
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000448 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800449 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000450 return;
451
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000452 /* check tx tstamp status */
Mario Molitor33d4c482017-06-08 23:03:09 +0200453 if (priv->hw->desc->get_tx_timestamp_status(p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 /* get the valid tstamp */
455 ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000456
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100457 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
458 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000459
Mario Molitor33d4c482017-06-08 23:03:09 +0200460 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100461 /* pass tstamp to stack */
462 skb_tstamp_tx(skb, &shhwtstamp);
463 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464
465 return;
466}
467
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100468/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000469 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100470 * @p : descriptor pointer
471 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 * @skb : the socket buffer
473 * Description :
474 * This function will read received packet's timestamp from the descriptor
475 * and pass it to stack. It also perform some sanity checks.
476 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100477static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
478 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479{
480 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100481 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000482 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000483
484 if (!priv->hwts_rx_en)
485 return;
Jose Abreu98870942017-10-20 14:37:35 +0100486 /* For GMAC4, the valid timestamp is from CTX next desc. */
487 if (priv->plat->has_gmac4)
488 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100490 /* Check if timestamp is available */
Fredrik Hallenberga1762452017-12-18 23:34:00 +0100491 if (priv->hw->desc->get_rx_timestamp_status(p, np, priv->adv_ts)) {
Jose Abreu98870942017-10-20 14:37:35 +0100492 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
Mario Molitor33d4c482017-06-08 23:03:09 +0200493 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100494 shhwtstamp = skb_hwtstamps(skb);
495 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
496 shhwtstamp->hwtstamp = ns_to_ktime(ns);
497 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200498 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100499 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500}
501
502/**
503 * stmmac_hwtstamp_ioctl - control hardware timestamping.
504 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100505 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000506 * a proprietary structure used to pass information to the driver.
507 * Description:
508 * This function configures the MAC to enable/disable both outgoing(TX)
509 * and incoming(RX) packets time stamping based on user input.
510 * Return Value:
511 * 0 on success and an appropriate -ve integer on failure.
512 */
513static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
514{
515 struct stmmac_priv *priv = netdev_priv(dev);
516 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200517 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000518 u64 temp = 0;
519 u32 ptp_v2 = 0;
520 u32 tstamp_all = 0;
521 u32 ptp_over_ipv4_udp = 0;
522 u32 ptp_over_ipv6_udp = 0;
523 u32 ptp_over_ethernet = 0;
524 u32 snap_type_sel = 0;
525 u32 ts_master_en = 0;
526 u32 ts_event_en = 0;
527 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800528 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000529
530 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
531 netdev_alert(priv->dev, "No support for HW time stamping\n");
532 priv->hwts_tx_en = 0;
533 priv->hwts_rx_en = 0;
534
535 return -EOPNOTSUPP;
536 }
537
538 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000539 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000540 return -EFAULT;
541
LABBE Corentin38ddc592016-11-16 20:09:39 +0100542 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
543 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544
545 /* reserved for future extensions */
546 if (config.flags)
547 return -EINVAL;
548
Ben Hutchings5f3da322013-11-14 00:43:41 +0000549 if (config.tx_type != HWTSTAMP_TX_OFF &&
550 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000551 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000552
553 if (priv->adv_ts) {
554 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_NONE;
558 break;
559
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000560 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000561 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000562 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
563 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200564 if (priv->plat->has_gmac4)
565 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
566 else
567 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568
569 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
570 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
571 break;
572
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000573 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000574 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000575 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
576 /* take time stamp for SYNC messages only */
577 ts_event_en = PTP_TCR_TSEVNTENA;
578
579 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
580 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
581 break;
582
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000583 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000584 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000585 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
586 /* take time stamp for Delay_Req messages only */
587 ts_master_en = PTP_TCR_TSMSTRENA;
588 ts_event_en = PTP_TCR_TSEVNTENA;
589
590 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
591 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
592 break;
593
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000594 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000595 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000596 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
597 ptp_v2 = PTP_TCR_TSVER2ENA;
598 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200599 if (priv->plat->has_gmac4)
600 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
601 else
602 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for SYNC messages only */
613 ts_event_en = PTP_TCR_TSEVNTENA;
614
615 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
616 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
617 break;
618
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000619 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000620 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
622 ptp_v2 = PTP_TCR_TSVER2ENA;
623 /* take time stamp for Delay_Req messages only */
624 ts_master_en = PTP_TCR_TSMSTRENA;
625 ts_event_en = PTP_TCR_TSEVNTENA;
626
627 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
628 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
629 break;
630
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000632 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
634 ptp_v2 = PTP_TCR_TSVER2ENA;
635 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200636 if (priv->plat->has_gmac4)
637 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
638 else
639 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 ptp_over_ethernet = PTP_TCR_TSIPENA;
644 break;
645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000647 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000648 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
649 ptp_v2 = PTP_TCR_TSVER2ENA;
650 /* take time stamp for SYNC messages only */
651 ts_event_en = PTP_TCR_TSEVNTENA;
652
653 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
654 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
655 ptp_over_ethernet = PTP_TCR_TSIPENA;
656 break;
657
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000658 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000659 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
661 ptp_v2 = PTP_TCR_TSVER2ENA;
662 /* take time stamp for Delay_Req messages only */
663 ts_master_en = PTP_TCR_TSMSTRENA;
664 ts_event_en = PTP_TCR_TSEVNTENA;
665
666 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
667 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
668 ptp_over_ethernet = PTP_TCR_TSIPENA;
669 break;
670
Miroslav Lichvare3412572017-05-19 17:52:36 +0200671 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_ALL;
675 tstamp_all = PTP_TCR_TSENALL;
676 break;
677
678 default:
679 return -ERANGE;
680 }
681 } else {
682 switch (config.rx_filter) {
683 case HWTSTAMP_FILTER_NONE:
684 config.rx_filter = HWTSTAMP_FILTER_NONE;
685 break;
686 default:
687 /* PTP v1, UDP, any kind of event packet */
688 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
689 break;
690 }
691 }
692 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000693 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000694
695 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100696 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000697 else {
698 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000699 tstamp_all | ptp_v2 | ptp_over_ethernet |
700 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
701 ts_master_en | snap_type_sel);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100702 priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000703
704 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800705 sec_inc = priv->hw->ptp->config_sub_second_increment(
jpintof573c0b2017-01-09 12:35:09 +0000706 priv->ptpaddr, priv->plat->clk_ptp_rate,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100707 priv->plat->has_gmac4);
Phil Reid19d857c2015-12-14 11:32:01 +0800708 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000709
710 /* calculate default added value:
711 * formula is :
712 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800713 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000714 */
Phil Reid19d857c2015-12-14 11:32:01 +0800715 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000716 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100717 priv->hw->ptp->config_addend(priv->ptpaddr,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000718 priv->default_addend);
719
720 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200721 ktime_get_real_ts64(&now);
722
723 /* lower 32 bits of tv_sec are safe until y2106 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100724 priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000725 now.tv_nsec);
726 }
727
728 return copy_to_user(ifr->ifr_data, &config,
729 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
730}
731
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000732/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100733 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000734 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100735 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000736 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100737 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000738 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000739static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000740{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000741 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
742 return -EOPNOTSUPP;
743
Vince Bridgers7cd01392013-12-20 11:19:34 -0600744 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200745 /* Check if adv_ts can be enabled for dwmac 4.x core */
746 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
747 priv->adv_ts = 1;
748 /* Dwmac 3.x core with extend_desc can support adv_ts */
749 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600750 priv->adv_ts = 1;
751
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200752 if (priv->dma_cap.time_stamp)
753 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600754
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200755 if (priv->adv_ts)
756 netdev_info(priv->dev,
757 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000758
759 priv->hw->ptp = &stmmac_ptp;
760 priv->hwts_tx_en = 0;
761 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000762
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200763 stmmac_ptp_register(priv);
764
765 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000766}
767
768static void stmmac_release_ptp(struct stmmac_priv *priv)
769{
jpintof573c0b2017-01-09 12:35:09 +0000770 if (priv->plat->clk_ptp_ref)
771 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000772 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000773}
774
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700775/**
Joao Pinto29feff32017-03-10 18:24:56 +0000776 * stmmac_mac_flow_ctrl - Configure flow control in all queues
777 * @priv: driver private structure
778 * Description: It is used for configuring the flow control in all queues
779 */
780static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
781{
782 u32 tx_cnt = priv->plat->tx_queues_to_use;
783
784 priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
785 priv->pause, tx_cnt);
786}
787
788/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100789 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700790 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100791 * Description: this is the helper called by the physical abstraction layer
792 * drivers to communicate the phy link status. According the speed and duplex
793 * this driver can invoke registered glue-logic as well.
794 * It also invoke the eee initialization because it could happen when switch
795 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796 */
797static void stmmac_adjust_link(struct net_device *dev)
798{
799 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200800 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700801 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200802 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100804 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700805 return;
806
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700807 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000808
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000810 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700811
812 /* Now we make sure that we can be in full duplex mode.
813 * If not, we operate in half-duplex mode. */
814 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200816 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000817 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000819 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 priv->oldduplex = phydev->duplex;
821 }
822 /* Flow Control operation */
823 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000824 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700825
826 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200827 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200828 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700829 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200830 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200831 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700832 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200833 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200834 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100835 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200836 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200837 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838 break;
839 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100840 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100841 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100842 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843 break;
844 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100845 if (phydev->speed != SPEED_UNKNOWN)
846 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 priv->speed = phydev->speed;
848 }
849
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000850 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851
852 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200853 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200854 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700855 }
856 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200857 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200858 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100859 priv->speed = SPEED_UNKNOWN;
860 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 }
862
863 if (new_state && netif_msg_link(priv))
864 phy_print_status(phydev);
865
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100866 spin_unlock_irqrestore(&priv->lock, flags);
867
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200868 if (phydev->is_pseudo_fixed_link)
869 /* Stop PHY layer to call the hook to adjust the link in case
870 * of a switch is attached to the stmmac driver.
871 */
872 phydev->irq = PHY_IGNORE_INTERRUPT;
873 else
874 /* At this stage, init the EEE if supported.
875 * Never called in case of fixed_link.
876 */
877 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878}
879
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000880/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100881 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000882 * @priv: driver private structure
883 * Description: this is to verify if the HW supports the PCS.
884 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
885 * configured for the TBI, RTBI, or SGMII PHY interface.
886 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000887static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
888{
889 int interface = priv->plat->interface;
890
891 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900892 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
893 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
894 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
895 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100896 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200897 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900898 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100899 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200900 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000901 }
902 }
903}
904
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700905/**
906 * stmmac_init_phy - PHY initialization
907 * @dev: net device structure
908 * Description: it initializes the driver's PHY state, and attaches the PHY
909 * to the mac driver.
910 * Return value:
911 * 0 on success
912 */
913static int stmmac_init_phy(struct net_device *dev)
914{
915 struct stmmac_priv *priv = netdev_priv(dev);
916 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000917 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000918 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000919 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000920 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200921 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100922 priv->speed = SPEED_UNKNOWN;
923 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700924
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700925 if (priv->plat->phy_node) {
926 phydev = of_phy_connect(dev, priv->plat->phy_node,
927 &stmmac_adjust_link, 0, interface);
928 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200929 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
930 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000931
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700932 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
933 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100934 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100935 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700936
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700937 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
938 interface);
939 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700940
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300941 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100942 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300943 if (!phydev)
944 return -ENODEV;
945
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700946 return PTR_ERR(phydev);
947 }
948
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000949 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000950 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000951 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200952 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000953 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
954 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000955
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700956 /*
957 * Broken HW is sometimes missing the pull-up resistor on the
958 * MDIO line, which results in reads to non-existent devices returning
959 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
960 * device as well.
961 * Note: phydev->phy_id is the result of reading the UID PHY registers.
962 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700963 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700964 phy_disconnect(phydev);
965 return -ENODEV;
966 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100967
Florian Fainellic51e4242016-11-13 17:50:35 -0800968 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
969 * subsequent PHY polling, make sure we force a link transition if
970 * we have a UP/DOWN/UP transition
971 */
972 if (phydev->is_pseudo_fixed_link)
973 phydev->irq = PHY_POLL;
974
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100975 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700976 return 0;
977}
978
Joao Pinto71fedb02017-04-06 09:49:08 +0100979static void stmmac_display_rx_rings(struct stmmac_priv *priv)
980{
Joao Pinto54139cf2017-04-06 09:49:09 +0100981 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100982 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100983 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100984
Joao Pinto54139cf2017-04-06 09:49:09 +0100985 /* Display RX rings */
986 for (queue = 0; queue < rx_cnt; queue++) {
987 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +0100988
Joao Pinto54139cf2017-04-06 09:49:09 +0100989 pr_info("\tRX Queue %u rings\n", queue);
990
991 if (priv->extend_desc)
992 head_rx = (void *)rx_q->dma_erx;
993 else
994 head_rx = (void *)rx_q->dma_rx;
995
996 /* Display RX ring */
997 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
998 }
Joao Pinto71fedb02017-04-06 09:49:08 +0100999}
1000
1001static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1002{
Joao Pintoce736782017-04-06 09:49:10 +01001003 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001004 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001005 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001006
Joao Pintoce736782017-04-06 09:49:10 +01001007 /* Display TX rings */
1008 for (queue = 0; queue < tx_cnt; queue++) {
1009 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001010
Joao Pintoce736782017-04-06 09:49:10 +01001011 pr_info("\tTX Queue %d rings\n", queue);
1012
1013 if (priv->extend_desc)
1014 head_tx = (void *)tx_q->dma_etx;
1015 else
1016 head_tx = (void *)tx_q->dma_tx;
1017
1018 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
1019 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001020}
1021
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001022static void stmmac_display_rings(struct stmmac_priv *priv)
1023{
Joao Pinto71fedb02017-04-06 09:49:08 +01001024 /* Display RX ring */
1025 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001026
Joao Pinto71fedb02017-04-06 09:49:08 +01001027 /* Display TX ring */
1028 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001029}
1030
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001031static int stmmac_set_bfsize(int mtu, int bufsize)
1032{
1033 int ret = bufsize;
1034
1035 if (mtu >= BUF_SIZE_4KiB)
1036 ret = BUF_SIZE_8KiB;
1037 else if (mtu >= BUF_SIZE_2KiB)
1038 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001039 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001040 ret = BUF_SIZE_2KiB;
1041 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001042 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001043
1044 return ret;
1045}
1046
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001047/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001048 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001049 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001050 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001051 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001052 * in case of both basic and extended descriptors are used.
1053 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001054static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001055{
Joao Pinto54139cf2017-04-06 09:49:09 +01001056 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001057 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001058
Joao Pinto71fedb02017-04-06 09:49:08 +01001059 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001060 for (i = 0; i < DMA_RX_SIZE; i++)
1061 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01001062 priv->hw->desc->init_rx_desc(&rx_q->dma_erx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001063 priv->use_riwt, priv->mode,
1064 (i == DMA_RX_SIZE - 1));
1065 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001066 priv->hw->desc->init_rx_desc(&rx_q->dma_rx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001067 priv->use_riwt, priv->mode,
1068 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001069}
1070
1071/**
1072 * stmmac_clear_tx_descriptors - clear tx descriptors
1073 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001074 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001075 * Description: this function is called to clear the TX descriptors
1076 * in case of both basic and extended descriptors are used.
1077 */
Joao Pintoce736782017-04-06 09:49:10 +01001078static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001079{
Joao Pintoce736782017-04-06 09:49:10 +01001080 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001081 int i;
1082
1083 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001084 for (i = 0; i < DMA_TX_SIZE; i++)
1085 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001086 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
LABBE Corentin5bacd772017-03-29 07:05:40 +02001087 priv->mode,
1088 (i == DMA_TX_SIZE - 1));
1089 else
Joao Pintoce736782017-04-06 09:49:10 +01001090 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
LABBE Corentin5bacd772017-03-29 07:05:40 +02001091 priv->mode,
1092 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001093}
1094
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001095/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001096 * stmmac_clear_descriptors - clear descriptors
1097 * @priv: driver private structure
1098 * Description: this function is called to clear the TX and RX descriptors
1099 * in case of both basic and extended descriptors are used.
1100 */
1101static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1102{
Joao Pinto54139cf2017-04-06 09:49:09 +01001103 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001104 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001105 u32 queue;
1106
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001108 for (queue = 0; queue < rx_queue_cnt; queue++)
1109 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001110
1111 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001112 for (queue = 0; queue < tx_queue_cnt; queue++)
1113 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001114}
1115
1116/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001117 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1118 * @priv: driver private structure
1119 * @p: descriptor pointer
1120 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001121 * @flags: gfp flag
1122 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001123 * Description: this function is called to allocate a receive buffer, perform
1124 * the DMA mapping and init the descriptor.
1125 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001126static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001127 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001128{
Joao Pinto54139cf2017-04-06 09:49:09 +01001129 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001130 struct sk_buff *skb;
1131
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301132 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001133 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001134 netdev_err(priv->dev,
1135 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001136 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 rx_q->rx_skbuff[i] = skb;
1139 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001140 priv->dma_buf_sz,
1141 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001142 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001143 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 dev_kfree_skb_any(skb);
1145 return -EINVAL;
1146 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001147
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001148 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001150 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001151 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001152
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001153 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001154 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001155 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001156
1157 return 0;
1158}
1159
Joao Pinto71fedb02017-04-06 09:49:08 +01001160/**
1161 * stmmac_free_rx_buffer - free RX dma buffers
1162 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001163 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001164 * @i: buffer index.
1165 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001166static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001167{
Joao Pinto54139cf2017-04-06 09:49:09 +01001168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1169
1170 if (rx_q->rx_skbuff[i]) {
1171 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001172 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001173 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001174 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001175 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001176}
1177
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001178/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001179 * stmmac_free_tx_buffer - free RX dma buffers
1180 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001181 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001182 * @i: buffer index.
1183 */
Joao Pintoce736782017-04-06 09:49:10 +01001184static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001185{
Joao Pintoce736782017-04-06 09:49:10 +01001186 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1187
1188 if (tx_q->tx_skbuff_dma[i].buf) {
1189 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001190 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001191 tx_q->tx_skbuff_dma[i].buf,
1192 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001193 DMA_TO_DEVICE);
1194 else
1195 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001196 tx_q->tx_skbuff_dma[i].buf,
1197 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001198 DMA_TO_DEVICE);
1199 }
1200
Joao Pintoce736782017-04-06 09:49:10 +01001201 if (tx_q->tx_skbuff[i]) {
1202 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1203 tx_q->tx_skbuff[i] = NULL;
1204 tx_q->tx_skbuff_dma[i].buf = 0;
1205 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001206 }
1207}
1208
1209/**
1210 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001211 * @dev: net device structure
1212 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001213 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001214 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001215 * modes.
1216 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001217static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001218{
1219 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001220 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001221 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001222 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001223 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001224 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001225
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001226 if (priv->hw->mode->set_16kib_bfsize)
1227 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001228
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001229 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001230 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001231
Vince Bridgers2618abb2014-01-20 05:39:01 -06001232 priv->dma_buf_sz = bfsize;
1233
Joao Pinto54139cf2017-04-06 09:49:09 +01001234 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001235 netif_dbg(priv, probe, priv->dev,
1236 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1237
Joao Pinto54139cf2017-04-06 09:49:09 +01001238 for (queue = 0; queue < rx_count; queue++) {
1239 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001240
Joao Pinto54139cf2017-04-06 09:49:09 +01001241 netif_dbg(priv, probe, priv->dev,
1242 "(%s) dma_rx_phy=0x%08x\n", __func__,
1243 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001244
Joao Pinto54139cf2017-04-06 09:49:09 +01001245 for (i = 0; i < DMA_RX_SIZE; i++) {
1246 struct dma_desc *p;
1247
1248 if (priv->extend_desc)
1249 p = &((rx_q->dma_erx + i)->basic);
1250 else
1251 p = rx_q->dma_rx + i;
1252
1253 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1254 queue);
1255 if (ret)
1256 goto err_init_rx_buffers;
1257
1258 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1259 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1260 (unsigned int)rx_q->rx_skbuff_dma[i]);
1261 }
1262
1263 rx_q->cur_rx = 0;
1264 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1265
1266 stmmac_clear_rx_descriptors(priv, queue);
1267
1268 /* Setup the chained descriptor addresses */
1269 if (priv->mode == STMMAC_CHAIN_MODE) {
1270 if (priv->extend_desc)
1271 priv->hw->mode->init(rx_q->dma_erx,
1272 rx_q->dma_rx_phy,
1273 DMA_RX_SIZE, 1);
1274 else
1275 priv->hw->mode->init(rx_q->dma_rx,
1276 rx_q->dma_rx_phy,
1277 DMA_RX_SIZE, 0);
1278 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001280
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001281 buf_sz = bfsize;
1282
Joao Pinto54139cf2017-04-06 09:49:09 +01001283 return 0;
1284
1285err_init_rx_buffers:
1286 while (queue >= 0) {
1287 while (--i >= 0)
1288 stmmac_free_rx_buffer(priv, queue, i);
1289
1290 if (queue == 0)
1291 break;
1292
1293 i = DMA_RX_SIZE;
1294 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001295 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001296
Joao Pinto71fedb02017-04-06 09:49:08 +01001297 return ret;
1298}
1299
1300/**
1301 * init_dma_tx_desc_rings - init the TX descriptor rings
1302 * @dev: net device structure.
1303 * Description: this function initializes the DMA TX descriptors
1304 * and allocates the socket buffers. It supports the chained and ring
1305 * modes.
1306 */
1307static int init_dma_tx_desc_rings(struct net_device *dev)
1308{
1309 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001310 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1311 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001312 int i;
1313
Joao Pintoce736782017-04-06 09:49:10 +01001314 for (queue = 0; queue < tx_queue_cnt; queue++) {
1315 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001316
Joao Pintoce736782017-04-06 09:49:10 +01001317 netif_dbg(priv, probe, priv->dev,
1318 "(%s) dma_tx_phy=0x%08x\n", __func__,
1319 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001320
Joao Pintoce736782017-04-06 09:49:10 +01001321 /* Setup the chained descriptor addresses */
1322 if (priv->mode == STMMAC_CHAIN_MODE) {
1323 if (priv->extend_desc)
1324 priv->hw->mode->init(tx_q->dma_etx,
1325 tx_q->dma_tx_phy,
1326 DMA_TX_SIZE, 1);
1327 else
1328 priv->hw->mode->init(tx_q->dma_tx,
1329 tx_q->dma_tx_phy,
1330 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001331 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001332
Joao Pintoce736782017-04-06 09:49:10 +01001333 for (i = 0; i < DMA_TX_SIZE; i++) {
1334 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001335 if (priv->extend_desc)
1336 p = &((tx_q->dma_etx + i)->basic);
1337 else
1338 p = tx_q->dma_tx + i;
1339
1340 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1341 p->des0 = 0;
1342 p->des1 = 0;
1343 p->des2 = 0;
1344 p->des3 = 0;
1345 } else {
1346 p->des2 = 0;
1347 }
1348
1349 tx_q->tx_skbuff_dma[i].buf = 0;
1350 tx_q->tx_skbuff_dma[i].map_as_page = false;
1351 tx_q->tx_skbuff_dma[i].len = 0;
1352 tx_q->tx_skbuff_dma[i].last_segment = false;
1353 tx_q->tx_skbuff[i] = NULL;
1354 }
1355
1356 tx_q->dirty_tx = 0;
1357 tx_q->cur_tx = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001358
Joao Pintoc22a3f42017-04-06 09:49:11 +01001359 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1360 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001361
Joao Pinto71fedb02017-04-06 09:49:08 +01001362 return 0;
1363}
1364
1365/**
1366 * init_dma_desc_rings - init the RX/TX descriptor rings
1367 * @dev: net device structure
1368 * @flags: gfp flag.
1369 * Description: this function initializes the DMA RX/TX descriptors
1370 * and allocates the socket buffers. It supports the chained and ring
1371 * modes.
1372 */
1373static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1374{
1375 struct stmmac_priv *priv = netdev_priv(dev);
1376 int ret;
1377
1378 ret = init_dma_rx_desc_rings(dev, flags);
1379 if (ret)
1380 return ret;
1381
1382 ret = init_dma_tx_desc_rings(dev);
1383
LABBE Corentin5bacd772017-03-29 07:05:40 +02001384 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001386 if (netif_msg_hw(priv))
1387 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001388
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001389 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390}
1391
Joao Pinto71fedb02017-04-06 09:49:08 +01001392/**
1393 * dma_free_rx_skbufs - free RX dma buffers
1394 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001395 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001396 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001397static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001398{
1399 int i;
1400
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001401 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001402 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Joao Pinto71fedb02017-04-06 09:49:08 +01001405/**
1406 * dma_free_tx_skbufs - free TX dma buffers
1407 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001408 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001409 */
Joao Pintoce736782017-04-06 09:49:10 +01001410static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411{
1412 int i;
1413
Joao Pinto71fedb02017-04-06 09:49:08 +01001414 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001415 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416}
1417
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001418/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001419 * free_dma_rx_desc_resources - free RX dma desc resources
1420 * @priv: private structure
1421 */
1422static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1423{
1424 u32 rx_count = priv->plat->rx_queues_to_use;
1425 u32 queue;
1426
1427 /* Free RX queue resources */
1428 for (queue = 0; queue < rx_count; queue++) {
1429 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1430
1431 /* Release the DMA RX socket buffers */
1432 dma_free_rx_skbufs(priv, queue);
1433
1434 /* Free DMA regions of consistent memory previously allocated */
1435 if (!priv->extend_desc)
1436 dma_free_coherent(priv->device,
1437 DMA_RX_SIZE * sizeof(struct dma_desc),
1438 rx_q->dma_rx, rx_q->dma_rx_phy);
1439 else
1440 dma_free_coherent(priv->device, DMA_RX_SIZE *
1441 sizeof(struct dma_extended_desc),
1442 rx_q->dma_erx, rx_q->dma_rx_phy);
1443
1444 kfree(rx_q->rx_skbuff_dma);
1445 kfree(rx_q->rx_skbuff);
1446 }
1447}
1448
1449/**
Joao Pintoce736782017-04-06 09:49:10 +01001450 * free_dma_tx_desc_resources - free TX dma desc resources
1451 * @priv: private structure
1452 */
1453static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1454{
1455 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001456 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001457
1458 /* Free TX queue resources */
1459 for (queue = 0; queue < tx_count; queue++) {
1460 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1461
1462 /* Release the DMA TX socket buffers */
1463 dma_free_tx_skbufs(priv, queue);
1464
1465 /* Free DMA regions of consistent memory previously allocated */
1466 if (!priv->extend_desc)
1467 dma_free_coherent(priv->device,
1468 DMA_TX_SIZE * sizeof(struct dma_desc),
1469 tx_q->dma_tx, tx_q->dma_tx_phy);
1470 else
1471 dma_free_coherent(priv->device, DMA_TX_SIZE *
1472 sizeof(struct dma_extended_desc),
1473 tx_q->dma_etx, tx_q->dma_tx_phy);
1474
1475 kfree(tx_q->tx_skbuff_dma);
1476 kfree(tx_q->tx_skbuff);
1477 }
1478}
1479
1480/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001481 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001482 * @priv: private structure
1483 * Description: according to which descriptor can be used (extend or basic)
1484 * this function allocates the resources for TX and RX paths. In case of
1485 * reception, for example, it pre-allocated the RX socket buffer in order to
1486 * allow zero-copy mechanism.
1487 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001488static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001489{
Joao Pinto54139cf2017-04-06 09:49:09 +01001490 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001491 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001492 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001493
Joao Pinto54139cf2017-04-06 09:49:09 +01001494 /* RX queues buffers and DMA */
1495 for (queue = 0; queue < rx_count; queue++) {
1496 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001497
Joao Pinto54139cf2017-04-06 09:49:09 +01001498 rx_q->queue_index = queue;
1499 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001500
Joao Pinto54139cf2017-04-06 09:49:09 +01001501 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1502 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001503 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001504 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001505 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001506
1507 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1508 sizeof(struct sk_buff *),
1509 GFP_KERNEL);
1510 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001511 goto err_dma;
1512
Joao Pinto54139cf2017-04-06 09:49:09 +01001513 if (priv->extend_desc) {
1514 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1515 DMA_RX_SIZE *
1516 sizeof(struct
1517 dma_extended_desc),
1518 &rx_q->dma_rx_phy,
1519 GFP_KERNEL);
1520 if (!rx_q->dma_erx)
1521 goto err_dma;
1522
1523 } else {
1524 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1525 DMA_RX_SIZE *
1526 sizeof(struct
1527 dma_desc),
1528 &rx_q->dma_rx_phy,
1529 GFP_KERNEL);
1530 if (!rx_q->dma_rx)
1531 goto err_dma;
1532 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001533 }
1534
1535 return 0;
1536
1537err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001538 free_dma_rx_desc_resources(priv);
1539
Joao Pinto71fedb02017-04-06 09:49:08 +01001540 return ret;
1541}
1542
1543/**
1544 * alloc_dma_tx_desc_resources - alloc TX resources.
1545 * @priv: private structure
1546 * Description: according to which descriptor can be used (extend or basic)
1547 * this function allocates the resources for TX and RX paths. In case of
1548 * reception, for example, it pre-allocated the RX socket buffer in order to
1549 * allow zero-copy mechanism.
1550 */
1551static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1552{
Joao Pintoce736782017-04-06 09:49:10 +01001553 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001554 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001555 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001556
Joao Pintoce736782017-04-06 09:49:10 +01001557 /* TX queues buffers and DMA */
1558 for (queue = 0; queue < tx_count; queue++) {
1559 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001560
Joao Pintoce736782017-04-06 09:49:10 +01001561 tx_q->queue_index = queue;
1562 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001563
Joao Pintoce736782017-04-06 09:49:10 +01001564 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1565 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001566 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001567 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001568 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001569
1570 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1571 sizeof(struct sk_buff *),
1572 GFP_KERNEL);
1573 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001574 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001575
1576 if (priv->extend_desc) {
1577 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1578 DMA_TX_SIZE *
1579 sizeof(struct
1580 dma_extended_desc),
1581 &tx_q->dma_tx_phy,
1582 GFP_KERNEL);
1583 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001584 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001585 } else {
1586 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1587 DMA_TX_SIZE *
1588 sizeof(struct
1589 dma_desc),
1590 &tx_q->dma_tx_phy,
1591 GFP_KERNEL);
1592 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001593 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001594 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001595 }
1596
1597 return 0;
1598
Christophe Jaillet62242262017-07-08 09:46:54 +02001599err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001600 free_dma_tx_desc_resources(priv);
1601
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001602 return ret;
1603}
1604
Joao Pinto71fedb02017-04-06 09:49:08 +01001605/**
1606 * alloc_dma_desc_resources - alloc TX/RX resources.
1607 * @priv: private structure
1608 * Description: according to which descriptor can be used (extend or basic)
1609 * this function allocates the resources for TX and RX paths. In case of
1610 * reception, for example, it pre-allocated the RX socket buffer in order to
1611 * allow zero-copy mechanism.
1612 */
1613static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001614{
Joao Pinto54139cf2017-04-06 09:49:09 +01001615 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001616 int ret = alloc_dma_rx_desc_resources(priv);
1617
1618 if (ret)
1619 return ret;
1620
1621 ret = alloc_dma_tx_desc_resources(priv);
1622
1623 return ret;
1624}
1625
1626/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001627 * free_dma_desc_resources - free dma desc resources
1628 * @priv: private structure
1629 */
1630static void free_dma_desc_resources(struct stmmac_priv *priv)
1631{
1632 /* Release the DMA RX socket buffers */
1633 free_dma_rx_desc_resources(priv);
1634
1635 /* Release the DMA TX socket buffers */
1636 free_dma_tx_desc_resources(priv);
1637}
1638
1639/**
jpinto9eb12472016-12-28 12:57:48 +00001640 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1641 * @priv: driver private structure
1642 * Description: It is used for enabling the rx queues in the MAC
1643 */
1644static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1645{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001646 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1647 int queue;
1648 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001649
Joao Pinto4f6046f2017-03-10 18:24:54 +00001650 for (queue = 0; queue < rx_queues_count; queue++) {
1651 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
1652 priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
1653 }
jpinto9eb12472016-12-28 12:57:48 +00001654}
1655
1656/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001657 * stmmac_start_rx_dma - start RX DMA channel
1658 * @priv: driver private structure
1659 * @chan: RX channel index
1660 * Description:
1661 * This starts a RX DMA channel
1662 */
1663static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1664{
1665 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
1666 priv->hw->dma->start_rx(priv->ioaddr, chan);
1667}
1668
1669/**
1670 * stmmac_start_tx_dma - start TX DMA channel
1671 * @priv: driver private structure
1672 * @chan: TX channel index
1673 * Description:
1674 * This starts a TX DMA channel
1675 */
1676static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1677{
1678 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
1679 priv->hw->dma->start_tx(priv->ioaddr, chan);
1680}
1681
1682/**
1683 * stmmac_stop_rx_dma - stop RX DMA channel
1684 * @priv: driver private structure
1685 * @chan: RX channel index
1686 * Description:
1687 * This stops a RX DMA channel
1688 */
1689static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1690{
1691 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
1692 priv->hw->dma->stop_rx(priv->ioaddr, chan);
1693}
1694
1695/**
1696 * stmmac_stop_tx_dma - stop TX DMA channel
1697 * @priv: driver private structure
1698 * @chan: TX channel index
1699 * Description:
1700 * This stops a TX DMA channel
1701 */
1702static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1703{
1704 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
1705 priv->hw->dma->stop_tx(priv->ioaddr, chan);
1706}
1707
1708/**
1709 * stmmac_start_all_dma - start all RX and TX DMA channels
1710 * @priv: driver private structure
1711 * Description:
1712 * This starts all the RX and TX DMA channels
1713 */
1714static void stmmac_start_all_dma(struct stmmac_priv *priv)
1715{
1716 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1717 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1718 u32 chan = 0;
1719
1720 for (chan = 0; chan < rx_channels_count; chan++)
1721 stmmac_start_rx_dma(priv, chan);
1722
1723 for (chan = 0; chan < tx_channels_count; chan++)
1724 stmmac_start_tx_dma(priv, chan);
1725}
1726
1727/**
1728 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1729 * @priv: driver private structure
1730 * Description:
1731 * This stops the RX and TX DMA channels
1732 */
1733static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1734{
1735 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1736 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1737 u32 chan = 0;
1738
1739 for (chan = 0; chan < rx_channels_count; chan++)
1740 stmmac_stop_rx_dma(priv, chan);
1741
1742 for (chan = 0; chan < tx_channels_count; chan++)
1743 stmmac_stop_tx_dma(priv, chan);
1744}
1745
1746/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001747 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001748 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001749 * Description: it is used for configuring the DMA operation mode register in
1750 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001751 */
1752static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1753{
Joao Pinto6deee222017-03-15 11:04:45 +00001754 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1755 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001756 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001757 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001758 u32 txmode = 0;
1759 u32 rxmode = 0;
1760 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001761 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001762
Thierry Reding11fbf812017-03-10 17:34:58 +01001763 if (rxfifosz == 0)
1764 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001765 if (txfifosz == 0)
1766 txfifosz = priv->dma_cap.tx_fifo_size;
1767
1768 /* Adjust for real per queue fifo size */
1769 rxfifosz /= rx_channels_count;
1770 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001771
Joao Pinto6deee222017-03-15 11:04:45 +00001772 if (priv->plat->force_thresh_dma_mode) {
1773 txmode = tc;
1774 rxmode = tc;
1775 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001776 /*
1777 * In case of GMAC, SF mode can be enabled
1778 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001779 * 1) TX COE if actually supported
1780 * 2) There is no bugged Jumbo frame support
1781 * that needs to not insert csum in the TDES.
1782 */
Joao Pinto6deee222017-03-15 11:04:45 +00001783 txmode = SF_DMA_MODE;
1784 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001785 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001786 } else {
1787 txmode = tc;
1788 rxmode = SF_DMA_MODE;
1789 }
1790
1791 /* configure all channels */
1792 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001793 for (chan = 0; chan < rx_channels_count; chan++) {
1794 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001795
Jose Abreua0daae12017-10-13 10:58:37 +01001796 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
1797 rxfifosz, qmode);
1798 }
1799
1800 for (chan = 0; chan < tx_channels_count; chan++) {
1801 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1802
Jose Abreu52a76232017-10-13 10:58:36 +01001803 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001804 txfifosz, qmode);
1805 }
Joao Pinto6deee222017-03-15 11:04:45 +00001806 } else {
1807 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001808 rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001809 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001810}
1811
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001812/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001813 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001814 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001815 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001816 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001817 */
Joao Pintoce736782017-04-06 09:49:10 +01001818static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001819{
Joao Pintoce736782017-04-06 09:49:10 +01001820 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001821 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001822 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001824 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001825
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001826 priv->xstats.tx_clean++;
1827
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001828 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001829 while (entry != tx_q->cur_tx) {
1830 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001831 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001832 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001833
1834 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001835 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001836 else
Joao Pintoce736782017-04-06 09:49:10 +01001837 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001839 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001840 &priv->xstats, p,
1841 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001842 /* Check if the descriptor is owned by the DMA */
1843 if (unlikely(status & tx_dma_own))
1844 break;
1845
1846 /* Just consider the last segment and ...*/
1847 if (likely(!(status & tx_not_ls))) {
1848 /* ... verify the status error condition */
1849 if (unlikely(status & tx_err)) {
1850 priv->dev->stats.tx_errors++;
1851 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001852 priv->dev->stats.tx_packets++;
1853 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001854 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001855 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001856 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001857
Joao Pintoce736782017-04-06 09:49:10 +01001858 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1859 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001860 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001861 tx_q->tx_skbuff_dma[entry].buf,
1862 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001863 DMA_TO_DEVICE);
1864 else
1865 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001866 tx_q->tx_skbuff_dma[entry].buf,
1867 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001868 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001869 tx_q->tx_skbuff_dma[entry].buf = 0;
1870 tx_q->tx_skbuff_dma[entry].len = 0;
1871 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001872 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001873
1874 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001875 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001876
Joao Pintoce736782017-04-06 09:49:10 +01001877 tx_q->tx_skbuff_dma[entry].last_segment = false;
1878 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001879
1880 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001881 pkts_compl++;
1882 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001883 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001884 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885 }
1886
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001887 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001889 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001890 }
Joao Pintoce736782017-04-06 09:49:10 +01001891 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001892
Joao Pintoc22a3f42017-04-06 09:49:11 +01001893 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1894 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001895
Joao Pintoc22a3f42017-04-06 09:49:11 +01001896 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1897 queue))) &&
1898 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1899
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001900 netif_dbg(priv, tx_done, priv->dev,
1901 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001902 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001904
1905 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1906 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001907 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001908 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001909 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001910}
1911
Joao Pinto4f513ec2017-03-15 11:04:46 +00001912static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001914 priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001915}
1916
Joao Pinto4f513ec2017-03-15 11:04:46 +00001917static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918{
Joao Pinto4f513ec2017-03-15 11:04:46 +00001919 priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001920}
1921
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001923 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001924 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001925 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001927 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001929static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001930{
Joao Pintoce736782017-04-06 09:49:10 +01001931 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001932 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001933
Joao Pintoc22a3f42017-04-06 09:49:11 +01001934 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935
Joao Pintoae4f0d42017-03-15 11:04:47 +00001936 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001937 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001938 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001939 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001940 priv->hw->desc->init_tx_desc(&tx_q->dma_etx[i].basic,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001941 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001942 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001943 else
Joao Pintoce736782017-04-06 09:49:10 +01001944 priv->hw->desc->init_tx_desc(&tx_q->dma_tx[i],
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001945 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001946 (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001947 tx_q->dirty_tx = 0;
1948 tx_q->cur_tx = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001949 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001950 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951
1952 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001953 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001954}
1955
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001956/**
Joao Pinto6deee222017-03-15 11:04:45 +00001957 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1958 * @priv: driver private structure
1959 * @txmode: TX operating mode
1960 * @rxmode: RX operating mode
1961 * @chan: channel index
1962 * Description: it is used for configuring of the DMA operation mode in
1963 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1964 * mode.
1965 */
1966static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1967 u32 rxmode, u32 chan)
1968{
Jose Abreua0daae12017-10-13 10:58:37 +01001969 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1970 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001971 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1972 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001973 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001974 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001975
1976 if (rxfifosz == 0)
1977 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001978 if (txfifosz == 0)
1979 txfifosz = priv->dma_cap.tx_fifo_size;
1980
1981 /* Adjust for real per queue fifo size */
1982 rxfifosz /= rx_channels_count;
1983 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001984
1985 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1986 priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001987 rxfifosz, rxqmode);
Jose Abreu52a76232017-10-13 10:58:36 +01001988 priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan,
Jose Abreua0daae12017-10-13 10:58:37 +01001989 txfifosz, txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001990 } else {
1991 priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1992 rxfifosz);
1993 }
1994}
1995
1996/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001997 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001998 * @priv: driver private structure
1999 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002000 * It calls the dwmac dma routine and schedule poll method in case of some
2001 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002002 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002003static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002004{
Joao Pintod62a1072017-03-15 11:04:49 +00002005 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002006 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2007 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2008 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002009 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002010 bool poll_scheduled = false;
2011 int status[channels_to_check];
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002012
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002013 /* Each DMA channel can be used for rx and tx simultaneously, yet
2014 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2015 * stmmac_channel struct.
2016 * Because of this, stmmac_poll currently checks (and possibly wakes)
2017 * all tx queues rather than just a single tx queue.
2018 */
2019 for (chan = 0; chan < channels_to_check; chan++)
2020 status[chan] = priv->hw->dma->dma_interrupt(priv->ioaddr,
2021 &priv->xstats,
2022 chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002023
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002024 for (chan = 0; chan < rx_channel_count; chan++) {
2025 if (likely(status[chan] & handle_rx)) {
2026 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2027
Joao Pintoc22a3f42017-04-06 09:49:11 +01002028 if (likely(napi_schedule_prep(&rx_q->napi))) {
Joao Pintod62a1072017-03-15 11:04:49 +00002029 stmmac_disable_dma_irq(priv, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002030 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002031 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002032 }
2033 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002034 }
Joao Pintod62a1072017-03-15 11:04:49 +00002035
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002036 /* If we scheduled poll, we already know that tx queues will be checked.
2037 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2038 * completed transmission, if so, call stmmac_poll (once).
2039 */
2040 if (!poll_scheduled) {
2041 for (chan = 0; chan < tx_channel_count; chan++) {
2042 if (status[chan] & handle_tx) {
2043 /* It doesn't matter what rx queue we choose
2044 * here. We use 0 since it always exists.
2045 */
2046 struct stmmac_rx_queue *rx_q =
2047 &priv->rx_queue[0];
2048
2049 if (likely(napi_schedule_prep(&rx_q->napi))) {
2050 stmmac_disable_dma_irq(priv, chan);
2051 __napi_schedule(&rx_q->napi);
2052 }
2053 break;
2054 }
2055 }
2056 }
2057
2058 for (chan = 0; chan < tx_channel_count; chan++) {
2059 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002060 /* Try to bump up the dma threshold on this failure */
2061 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2062 (tc <= 256)) {
2063 tc += 64;
2064 if (priv->plat->force_thresh_dma_mode)
2065 stmmac_set_dma_operation_mode(priv,
2066 tc,
2067 tc,
2068 chan);
2069 else
2070 stmmac_set_dma_operation_mode(priv,
2071 tc,
2072 SF_DMA_MODE,
2073 chan);
2074 priv->xstats.threshold = tc;
2075 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002076 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002077 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002078 }
2079 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002080}
2081
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002082/**
2083 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2084 * @priv: driver private structure
2085 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2086 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002087static void stmmac_mmc_setup(struct stmmac_priv *priv)
2088{
2089 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002090 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002091
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002092 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2093 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002094 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002095 } else {
2096 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002097 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002098 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002099
2100 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002101
2102 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002103 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002104 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2105 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002106 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002107}
2108
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002109/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002110 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002111 * @priv: driver private structure
2112 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002113 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2114 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002115 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002116static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2117{
2118 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002119 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002120
2121 /* GMAC older than 3.50 has no extended descriptors */
2122 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002123 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002124 priv->extend_desc = 1;
2125 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002126 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002127
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002128 priv->hw->desc = &enh_desc_ops;
2129 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002130 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002131 priv->hw->desc = &ndesc_ops;
2132 }
2133}
2134
2135/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002136 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002137 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002138 * Description:
2139 * new GMAC chip generations have a new register to indicate the
2140 * presence of the optional feature/functions.
2141 * This can be also used to override the value passed through the
2142 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002143 */
2144static int stmmac_get_hw_features(struct stmmac_priv *priv)
2145{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002146 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00002147
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00002148 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002149 priv->hw->dma->get_hw_feature(priv->ioaddr,
2150 &priv->dma_cap);
2151 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002152 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002153
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02002154 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002155}
2156
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002157/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002158 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002159 * @priv: driver private structure
2160 * Description:
2161 * it is to verify if the MAC address is valid, in case of failures it
2162 * generates a random MAC address
2163 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002164static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2165{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002166 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002167 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002168 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002169 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002170 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002171 netdev_info(priv->dev, "device MAC address %pM\n",
2172 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002173 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002174}
2175
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002176/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002177 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002178 * @priv: driver private structure
2179 * Description:
2180 * It inits the DMA invoking the specific MAC/GMAC callback.
2181 * Some DMA parameters can be passed from the platform;
2182 * in case of these are not passed a default is kept for the MAC or GMAC.
2183 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002184static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2185{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002186 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2187 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002188 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002189 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002190 u32 dummy_dma_rx_phy = 0;
2191 u32 dummy_dma_tx_phy = 0;
2192 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002193 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002194 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002195
Niklas Cassela332e2f2016-12-07 15:20:05 +01002196 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2197 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002198 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002199 }
2200
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002201 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2202 atds = 1;
2203
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002204 ret = priv->hw->dma->reset(priv->ioaddr);
2205 if (ret) {
2206 dev_err(priv->device, "Failed to reset the dma\n");
2207 return ret;
2208 }
2209
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002210 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002211 /* DMA Configuration */
2212 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
2213 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002214
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002215 /* DMA RX Channel Configuration */
2216 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002217 rx_q = &priv->rx_queue[chan];
2218
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002219 priv->hw->dma->init_rx_chan(priv->ioaddr,
2220 priv->plat->dma_cfg,
Joao Pinto54139cf2017-04-06 09:49:09 +01002221 rx_q->dma_rx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002222
Joao Pinto54139cf2017-04-06 09:49:09 +01002223 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002224 (DMA_RX_SIZE * sizeof(struct dma_desc));
2225 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01002226 rx_q->rx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002227 chan);
2228 }
2229
2230 /* DMA TX Channel Configuration */
2231 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002232 tx_q = &priv->tx_queue[chan];
2233
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002234 priv->hw->dma->init_chan(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002235 priv->plat->dma_cfg,
2236 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002237
2238 priv->hw->dma->init_tx_chan(priv->ioaddr,
2239 priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002240 tx_q->dma_tx_phy, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002241
Joao Pintoce736782017-04-06 09:49:10 +01002242 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002243 (DMA_TX_SIZE * sizeof(struct dma_desc));
2244 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr,
Joao Pintoce736782017-04-06 09:49:10 +01002245 tx_q->tx_tail_addr,
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002246 chan);
2247 }
2248 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002249 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002250 tx_q = &priv->tx_queue[chan];
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002251 priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
Joao Pintoce736782017-04-06 09:49:10 +01002252 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002253 }
2254
2255 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002256 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
2257
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002258 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002259}
2260
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002261/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002262 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002263 * @data: data pointer
2264 * Description:
2265 * This is the timer handler to directly invoke the stmmac_tx_clean.
2266 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002267static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002268{
Kees Cooke99e88a2017-10-16 14:43:17 -07002269 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002270 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2271 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002272
Joao Pintoce736782017-04-06 09:49:10 +01002273 /* let's scan all the tx queues */
2274 for (queue = 0; queue < tx_queues_count; queue++)
2275 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002276}
2277
2278/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002279 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002280 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002281 * Description:
2282 * This inits the transmit coalesce parameters: i.e. timer rate,
2283 * timer handler and default threshold used for enabling the
2284 * interrupt on completion bit.
2285 */
2286static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2287{
2288 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2289 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002290 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002291 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002292 add_timer(&priv->txtimer);
2293}
2294
Joao Pinto4854ab92017-03-15 11:04:51 +00002295static void stmmac_set_rings_length(struct stmmac_priv *priv)
2296{
2297 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2298 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2299 u32 chan;
2300
2301 /* set TX ring length */
2302 if (priv->hw->dma->set_tx_ring_len) {
2303 for (chan = 0; chan < tx_channels_count; chan++)
2304 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
2305 (DMA_TX_SIZE - 1), chan);
2306 }
2307
2308 /* set RX ring length */
2309 if (priv->hw->dma->set_rx_ring_len) {
2310 for (chan = 0; chan < rx_channels_count; chan++)
2311 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
2312 (DMA_RX_SIZE - 1), chan);
2313 }
2314}
2315
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002316/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002317 * stmmac_set_tx_queue_weight - Set TX queue weight
2318 * @priv: driver private structure
2319 * Description: It is used for setting TX queues weight
2320 */
2321static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2322{
2323 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2324 u32 weight;
2325 u32 queue;
2326
2327 for (queue = 0; queue < tx_queues_count; queue++) {
2328 weight = priv->plat->tx_queues_cfg[queue].weight;
2329 priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
2330 }
2331}
2332
2333/**
Joao Pinto19d91872017-03-10 18:24:59 +00002334 * stmmac_configure_cbs - Configure CBS in TX queue
2335 * @priv: driver private structure
2336 * Description: It is used for configuring CBS in AVB TX queues
2337 */
2338static void stmmac_configure_cbs(struct stmmac_priv *priv)
2339{
2340 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2341 u32 mode_to_use;
2342 u32 queue;
2343
Joao Pinto44781fe2017-03-31 14:22:02 +01002344 /* queue 0 is reserved for legacy traffic */
2345 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002346 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2347 if (mode_to_use == MTL_QUEUE_DCB)
2348 continue;
2349
2350 priv->hw->mac->config_cbs(priv->hw,
2351 priv->plat->tx_queues_cfg[queue].send_slope,
2352 priv->plat->tx_queues_cfg[queue].idle_slope,
2353 priv->plat->tx_queues_cfg[queue].high_credit,
2354 priv->plat->tx_queues_cfg[queue].low_credit,
2355 queue);
2356 }
2357}
2358
2359/**
Joao Pintod43042f2017-03-10 18:24:55 +00002360 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2361 * @priv: driver private structure
2362 * Description: It is used for mapping RX queues to RX dma channels
2363 */
2364static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2365{
2366 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2367 u32 queue;
2368 u32 chan;
2369
2370 for (queue = 0; queue < rx_queues_count; queue++) {
2371 chan = priv->plat->rx_queues_cfg[queue].chan;
2372 priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
2373 }
2374}
2375
2376/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002377 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2378 * @priv: driver private structure
2379 * Description: It is used for configuring the RX Queue Priority
2380 */
2381static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2382{
2383 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2384 u32 queue;
2385 u32 prio;
2386
2387 for (queue = 0; queue < rx_queues_count; queue++) {
2388 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2389 continue;
2390
2391 prio = priv->plat->rx_queues_cfg[queue].prio;
2392 priv->hw->mac->rx_queue_prio(priv->hw, prio, queue);
2393 }
2394}
2395
2396/**
2397 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2398 * @priv: driver private structure
2399 * Description: It is used for configuring the TX Queue Priority
2400 */
2401static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2402{
2403 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2404 u32 queue;
2405 u32 prio;
2406
2407 for (queue = 0; queue < tx_queues_count; queue++) {
2408 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2409 continue;
2410
2411 prio = priv->plat->tx_queues_cfg[queue].prio;
2412 priv->hw->mac->tx_queue_prio(priv->hw, prio, queue);
2413 }
2414}
2415
2416/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002417 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2418 * @priv: driver private structure
2419 * Description: It is used for configuring the RX queue routing
2420 */
2421static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2422{
2423 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2424 u32 queue;
2425 u8 packet;
2426
2427 for (queue = 0; queue < rx_queues_count; queue++) {
2428 /* no specific packet type routing specified for the queue */
2429 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2430 continue;
2431
2432 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
2433 priv->hw->mac->rx_queue_prio(priv->hw, packet, queue);
2434 }
2435}
2436
2437/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002438 * stmmac_mtl_configuration - Configure MTL
2439 * @priv: driver private structure
2440 * Description: It is used for configurring MTL
2441 */
2442static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2443{
2444 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2445 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2446
Joao Pinto6a3a7192017-03-10 18:24:53 +00002447 if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
2448 stmmac_set_tx_queue_weight(priv);
2449
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002450 /* Configure MTL RX algorithms */
2451 if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
2452 priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
2453 priv->plat->rx_sched_algorithm);
2454
2455 /* Configure MTL TX algorithms */
2456 if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
2457 priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
2458 priv->plat->tx_sched_algorithm);
2459
Joao Pinto19d91872017-03-10 18:24:59 +00002460 /* Configure CBS in AVB TX queues */
2461 if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
2462 stmmac_configure_cbs(priv);
2463
Joao Pintod43042f2017-03-10 18:24:55 +00002464 /* Map RX MTL to DMA channels */
Joao Pinto03cf65a2017-04-03 16:34:04 +01002465 if (priv->hw->mac->map_mtl_to_dma)
Joao Pintod43042f2017-03-10 18:24:55 +00002466 stmmac_rx_queue_dma_chan_map(priv);
2467
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002468 /* Enable MAC RX Queues */
Thierry Redingf3976872017-03-21 16:12:09 +01002469 if (priv->hw->mac->rx_queue_enable)
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002470 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002471
Joao Pintoa8f51022017-03-17 16:11:06 +00002472 /* Set RX priorities */
2473 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_prio)
2474 stmmac_mac_config_rx_queues_prio(priv);
2475
2476 /* Set TX priorities */
2477 if (tx_queues_count > 1 && priv->hw->mac->tx_queue_prio)
2478 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002479
2480 /* Set RX routing */
2481 if (rx_queues_count > 1 && priv->hw->mac->rx_queue_routing)
2482 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002483}
2484
2485/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002486 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002487 * @dev : pointer to the device structure.
2488 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002489 * this is the main function to setup the HW in a usable state because the
2490 * dma engine is reset, the core registers are configured (e.g. AXI,
2491 * Checksum features, timers). The DMA is ready to start receiving and
2492 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002493 * Return value:
2494 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2495 * file on failure.
2496 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002497static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002498{
2499 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002500 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002501 u32 tx_cnt = priv->plat->tx_queues_to_use;
2502 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002503 int ret;
2504
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505 /* DMA initialization and SW reset */
2506 ret = stmmac_init_dma_engine(priv);
2507 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002508 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2509 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510 return ret;
2511 }
2512
2513 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002514 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002515
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002516 /* PS and related bits will be programmed according to the speed */
2517 if (priv->hw->pcs) {
2518 int speed = priv->plat->mac_port_sel_speed;
2519
2520 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2521 (speed == SPEED_1000)) {
2522 priv->hw->ps = speed;
2523 } else {
2524 dev_warn(priv->device, "invalid port speed\n");
2525 priv->hw->ps = 0;
2526 }
2527 }
2528
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002529 /* Initialize the MAC Core */
Florian Fainelli8cad4432018-01-18 15:12:21 -08002530 priv->hw->mac->core_init(priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002531
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002532 /* Initialize MTL*/
2533 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2534 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002535
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002536 ret = priv->hw->mac->rx_ipc(priv->hw);
2537 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002538 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002539 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002540 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002541 }
2542
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002543 /* Enable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002544 priv->hw->mac->set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002545
Joao Pintob4f0a662017-03-22 11:56:05 +00002546 /* Set the HW DMA mode and the COE */
2547 stmmac_dma_operation_mode(priv);
2548
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002549 stmmac_mmc_setup(priv);
2550
Huacai Chenfe1319292014-12-19 22:38:18 +08002551 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002552 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2553 if (ret < 0)
2554 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2555
Huacai Chenfe1319292014-12-19 22:38:18 +08002556 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002557 if (ret == -EOPNOTSUPP)
2558 netdev_warn(priv->dev, "PTP not supported by HW\n");
2559 else if (ret)
2560 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002561 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002562
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002563#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002564 ret = stmmac_init_fs(dev);
2565 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002566 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2567 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002568#endif
2569 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002570 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002571
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002572 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2573
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002574 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
2575 priv->rx_riwt = MAX_DMA_RIWT;
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002576 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002577 }
2578
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002579 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002580 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002581
Joao Pinto4854ab92017-03-15 11:04:51 +00002582 /* set TX and RX rings length */
2583 stmmac_set_rings_length(priv);
2584
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002585 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002586 if (priv->tso) {
2587 for (chan = 0; chan < tx_cnt; chan++)
2588 priv->hw->dma->enable_tso(priv->ioaddr, 1, chan);
2589 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002590
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002591 return 0;
2592}
2593
Thierry Redingc66f6c32017-03-10 17:34:55 +01002594static void stmmac_hw_teardown(struct net_device *dev)
2595{
2596 struct stmmac_priv *priv = netdev_priv(dev);
2597
2598 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2599}
2600
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002601/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002602 * stmmac_open - open entry point of the driver
2603 * @dev : pointer to the device structure.
2604 * Description:
2605 * This function is the open entry point of the driver.
2606 * Return value:
2607 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2608 * file on failure.
2609 */
2610static int stmmac_open(struct net_device *dev)
2611{
2612 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002613 int ret;
2614
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002615 stmmac_check_ether_addr(priv);
2616
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002617 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2618 priv->hw->pcs != STMMAC_PCS_TBI &&
2619 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002620 ret = stmmac_init_phy(dev);
2621 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002622 netdev_err(priv->dev,
2623 "%s: Cannot attach to PHY (error: %d)\n",
2624 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002625 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002626 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002627 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002628
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002629 /* Extra statistics */
2630 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2631 priv->xstats.threshold = tc;
2632
LABBE Corentin5bacd772017-03-29 07:05:40 +02002633 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002634 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Lars Persson45ab4b12017-12-01 11:12:44 +01002635 priv->mss = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002636
LABBE Corentin5bacd772017-03-29 07:05:40 +02002637 ret = alloc_dma_desc_resources(priv);
2638 if (ret < 0) {
2639 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2640 __func__);
2641 goto dma_desc_error;
2642 }
2643
2644 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2645 if (ret < 0) {
2646 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2647 __func__);
2648 goto init_error;
2649 }
2650
Huacai Chenfe1319292014-12-19 22:38:18 +08002651 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002652 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002653 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002654 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002655 }
2656
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002657 stmmac_init_tx_coalesce(priv);
2658
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002659 if (dev->phydev)
2660 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002662 /* Request the IRQ lines */
2663 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002664 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002665 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002666 netdev_err(priv->dev,
2667 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2668 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002669 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002670 }
2671
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002672 /* Request the Wake IRQ in case of another line is used for WoL */
2673 if (priv->wol_irq != dev->irq) {
2674 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2675 IRQF_SHARED, dev->name, dev);
2676 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002677 netdev_err(priv->dev,
2678 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2679 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002680 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002681 }
2682 }
2683
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002684 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002685 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002686 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2687 dev->name, dev);
2688 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002689 netdev_err(priv->dev,
2690 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2691 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002692 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002693 }
2694 }
2695
Joao Pintoc22a3f42017-04-06 09:49:11 +01002696 stmmac_enable_all_queues(priv);
2697 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002699 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002700
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002701lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002702 if (priv->wol_irq != dev->irq)
2703 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002704wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002705 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002706irq_error:
2707 if (dev->phydev)
2708 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002709
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002710 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002711 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002712init_error:
2713 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002714dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002715 if (dev->phydev)
2716 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002717
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002718 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002719}
2720
2721/**
2722 * stmmac_release - close entry point of the driver
2723 * @dev : device pointer.
2724 * Description:
2725 * This is the stop entry point of the driver.
2726 */
2727static int stmmac_release(struct net_device *dev)
2728{
2729 struct stmmac_priv *priv = netdev_priv(dev);
2730
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002731 if (priv->eee_enabled)
2732 del_timer_sync(&priv->eee_ctrl_timer);
2733
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002734 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002735 if (dev->phydev) {
2736 phy_stop(dev->phydev);
2737 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002738 }
2739
Joao Pintoc22a3f42017-04-06 09:49:11 +01002740 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002741
Joao Pintoc22a3f42017-04-06 09:49:11 +01002742 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002743
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002744 del_timer_sync(&priv->txtimer);
2745
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002746 /* Free the IRQ lines */
2747 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002748 if (priv->wol_irq != dev->irq)
2749 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002750 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002751 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002752
2753 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002754 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002755
2756 /* Release and free the Rx/Tx resources */
2757 free_dma_desc_resources(priv);
2758
avisconti19449bf2010-10-25 18:58:14 +00002759 /* Disable the MAC Rx/Tx */
LABBE Corentin270c7752017-03-23 14:40:22 +01002760 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002761
2762 netif_carrier_off(dev);
2763
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002764#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002765 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002766#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002767
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002768 stmmac_release_ptp(priv);
2769
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002770 return 0;
2771}
2772
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002773/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002774 * stmmac_tso_allocator - close entry point of the driver
2775 * @priv: driver private structure
2776 * @des: buffer start address
2777 * @total_len: total length to fill in descriptors
2778 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002779 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002780 * Description:
2781 * This function fills descriptor and request new descriptors according to
2782 * buffer length to fill
2783 */
2784static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002785 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002786{
Joao Pintoce736782017-04-06 09:49:10 +01002787 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002788 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002789 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002790 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002791
2792 tmp_len = total_len;
2793
2794 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002795 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2796 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002797
Michael Weiserf8be0d72016-11-14 18:58:05 +01002798 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002799 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2800 TSO_MAX_BUFF_SIZE : tmp_len;
2801
2802 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
2803 0, 1,
Niklas Cassel426849e2017-06-06 09:25:00 +02002804 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002805 0, 0);
2806
2807 tmp_len -= TSO_MAX_BUFF_SIZE;
2808 }
2809}
2810
2811/**
2812 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2813 * @skb : the socket buffer
2814 * @dev : device pointer
2815 * Description: this is the transmit function that is called on TSO frames
2816 * (support available on GMAC4 and newer chips).
2817 * Diagram below show the ring programming in case of TSO frames:
2818 *
2819 * First Descriptor
2820 * --------
2821 * | DES0 |---> buffer1 = L2/L3/L4 header
2822 * | DES1 |---> TCP Payload (can continue on next descr...)
2823 * | DES2 |---> buffer 1 and 2 len
2824 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2825 * --------
2826 * |
2827 * ...
2828 * |
2829 * --------
2830 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2831 * | DES1 | --|
2832 * | DES2 | --> buffer 1 and 2 len
2833 * | DES3 |
2834 * --------
2835 *
2836 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2837 */
2838static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2839{
Joao Pintoce736782017-04-06 09:49:10 +01002840 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002841 struct stmmac_priv *priv = netdev_priv(dev);
2842 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002843 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002844 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002845 struct stmmac_tx_queue *tx_q;
2846 int tmp_pay_len = 0;
2847 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002848 u8 proto_hdr_len;
2849 int i;
2850
Joao Pintoce736782017-04-06 09:49:10 +01002851 tx_q = &priv->tx_queue[queue];
2852
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002853 /* Compute header lengths */
2854 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2855
2856 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002857 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002858 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002859 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2860 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2861 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002862 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002863 netdev_err(priv->dev,
2864 "%s: Tx Ring full when queue awake\n",
2865 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002866 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002867 return NETDEV_TX_BUSY;
2868 }
2869
2870 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2871
2872 mss = skb_shinfo(skb)->gso_size;
2873
2874 /* set new MSS value if needed */
2875 if (mss != priv->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002876 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002877 priv->hw->desc->set_mss(mss_desc, mss);
2878 priv->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002879 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002880 }
2881
2882 if (netif_msg_tx_queued(priv)) {
2883 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2884 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2885 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2886 skb->data_len);
2887 }
2888
Joao Pintoce736782017-04-06 09:49:10 +01002889 first_entry = tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002890
Joao Pintoce736782017-04-06 09:49:10 +01002891 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002892 first = desc;
2893
2894 /* first descriptor: fill Headers on Buf1 */
2895 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2896 DMA_TO_DEVICE);
2897 if (dma_mapping_error(priv->device, des))
2898 goto dma_map_err;
2899
Joao Pintoce736782017-04-06 09:49:10 +01002900 tx_q->tx_skbuff_dma[first_entry].buf = des;
2901 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002902
Michael Weiserf8be0d72016-11-14 18:58:05 +01002903 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002904
2905 /* Fill start of payload in buff2 of first descriptor */
2906 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002907 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002908
2909 /* If needed take extra descriptors to fill the remaining payload */
2910 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2911
Joao Pintoce736782017-04-06 09:49:10 +01002912 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002913
2914 /* Prepare fragments */
2915 for (i = 0; i < nfrags; i++) {
2916 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2917
2918 des = skb_frag_dma_map(priv->device, frag, 0,
2919 skb_frag_size(frag),
2920 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002921 if (dma_mapping_error(priv->device, des))
2922 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002923
2924 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002925 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002926
Joao Pintoce736782017-04-06 09:49:10 +01002927 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2928 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
2929 tx_q->tx_skbuff[tx_q->cur_tx] = NULL;
2930 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002931 }
2932
Joao Pintoce736782017-04-06 09:49:10 +01002933 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002934
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002935 /* Only the last descriptor gets to point to the skb. */
2936 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2937
2938 /* We've used all descriptors we need for this skb, however,
2939 * advance cur_tx so that it references a fresh descriptor.
2940 * ndo_start_xmit will fill this descriptor the next time it's
2941 * called and stmmac_tx_clean may clean up to this descriptor.
2942 */
Joao Pintoce736782017-04-06 09:49:10 +01002943 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002944
Joao Pintoce736782017-04-06 09:49:10 +01002945 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002946 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2947 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002948 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002949 }
2950
2951 dev->stats.tx_bytes += skb->len;
2952 priv->xstats.tx_tso_frames++;
2953 priv->xstats.tx_tso_nfrags += nfrags;
2954
2955 /* Manage tx mitigation */
2956 priv->tx_count_frames += nfrags + 1;
2957 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2958 mod_timer(&priv->txtimer,
2959 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2960 } else {
2961 priv->tx_count_frames = 0;
2962 priv->hw->desc->set_tx_ic(desc);
2963 priv->xstats.tx_set_ic_bit++;
2964 }
2965
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002966 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002967
2968 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2969 priv->hwts_tx_en)) {
2970 /* declare that device is doing timestamping */
2971 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2972 priv->hw->desc->enable_tx_timestamp(first);
2973 }
2974
2975 /* Complete the first descriptor before granting the DMA */
2976 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2977 proto_hdr_len,
2978 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002979 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002980 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2981
2982 /* If context desc is used to change MSS */
2983 if (mss_desc)
2984 priv->hw->desc->set_tx_owner(mss_desc);
2985
2986 /* The own bit must be the latest setting done when prepare the
2987 * descriptor and then barrier is needed to make sure that
2988 * all is coherent before granting the DMA engine.
2989 */
Pavel Machekad688cd2016-12-18 21:38:12 +01002990 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002991
2992 if (netif_msg_pktdata(priv)) {
2993 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01002994 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
2995 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002996
Joao Pintoce736782017-04-06 09:49:10 +01002997 priv->hw->desc->display_ring((void *)tx_q->dma_tx, DMA_TX_SIZE,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 0);
2999
3000 pr_info(">>> frame to be transmitted: ");
3001 print_pkt(skb->data, skb_headlen(skb));
3002 }
3003
Joao Pintoc22a3f42017-04-06 09:49:11 +01003004 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003005
Joao Pintoce736782017-04-06 09:49:10 +01003006 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3007 queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003008
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003009 return NETDEV_TX_OK;
3010
3011dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003012 dev_err(priv->device, "Tx dma map failed\n");
3013 dev_kfree_skb(skb);
3014 priv->dev->stats.tx_dropped++;
3015 return NETDEV_TX_OK;
3016}
3017
3018/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003019 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020 * @skb : the socket buffer
3021 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003022 * Description : this is the tx entry point of the driver.
3023 * It programs the chain or the ring and supports oversized frames
3024 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025 */
3026static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3027{
3028 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003029 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003030 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003031 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003032 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003033 int entry;
3034 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003035 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003036 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003037 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003038 unsigned int des;
3039
Joao Pintoce736782017-04-06 09:49:10 +01003040 tx_q = &priv->tx_queue[queue];
3041
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003042 /* Manage oversized TCP frames for GMAC4 device */
3043 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003044 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003045 return stmmac_tso_xmit(skb, dev);
3046 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003047
Joao Pintoce736782017-04-06 09:49:10 +01003048 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003049 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3050 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3051 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003052 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003053 netdev_err(priv->dev,
3054 "%s: Tx Ring full when queue awake\n",
3055 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003056 }
3057 return NETDEV_TX_BUSY;
3058 }
3059
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003060 if (priv->tx_path_in_lpi_mode)
3061 stmmac_disable_eee_mode(priv);
3062
Joao Pintoce736782017-04-06 09:49:10 +01003063 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003064 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003065
Michał Mirosław5e982f32011-04-09 02:46:55 +00003066 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003068 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003069 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003070 else
Joao Pintoce736782017-04-06 09:49:10 +01003071 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003072
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003073 first = desc;
3074
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003075 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003076 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003077 if (enh_desc)
3078 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3079
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003080 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3081 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003082 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003083 if (unlikely(entry < 0))
3084 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003085 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003086
3087 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003088 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3089 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003090 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003091
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003092 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3093
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003094 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003095 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003096 else
Joao Pintoce736782017-04-06 09:49:10 +01003097 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003098
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003099 des = skb_frag_dma_map(priv->device, frag, 0, len,
3100 DMA_TO_DEVICE);
3101 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003102 goto dma_map_err; /* should reuse desc w/o issues */
3103
Joao Pintoce736782017-04-06 09:49:10 +01003104 tx_q->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003105
Joao Pintoce736782017-04-06 09:49:10 +01003106 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003107 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3108 desc->des0 = cpu_to_le32(des);
3109 else
3110 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003111
Joao Pintoce736782017-04-06 09:49:10 +01003112 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3113 tx_q->tx_skbuff_dma[entry].len = len;
3114 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003115
3116 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003117 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003118 priv->mode, 1, last_segment,
3119 skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003120 }
3121
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003122 /* Only the last descriptor gets to point to the skb. */
3123 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003124
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003125 /* We've used all descriptors we need for this skb, however,
3126 * advance cur_tx so that it references a fresh descriptor.
3127 * ndo_start_xmit will fill this descriptor the next time it's
3128 * called and stmmac_tx_clean may clean up to this descriptor.
3129 */
3130 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003131 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003132
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003133 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003134 void *tx_head;
3135
LABBE Corentin38ddc592016-11-16 20:09:39 +01003136 netdev_dbg(priv->dev,
3137 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003138 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003139 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003140
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003141 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003142 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003143 else
Joao Pintoce736782017-04-06 09:49:10 +01003144 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003145
3146 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003147
LABBE Corentin38ddc592016-11-16 20:09:39 +01003148 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003149 print_pkt(skb->data, skb->len);
3150 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003151
Joao Pintoce736782017-04-06 09:49:10 +01003152 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003153 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3154 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003155 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003156 }
3157
3158 dev->stats.tx_bytes += skb->len;
3159
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003160 /* According to the coalesce parameter the IC bit for the latest
3161 * segment is reset and the timer re-started to clean the tx status.
3162 * This approach takes care about the fragments: desc is the first
3163 * element in case of no SG.
3164 */
3165 priv->tx_count_frames += nfrags + 1;
3166 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3167 mod_timer(&priv->txtimer,
3168 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3169 } else {
3170 priv->tx_count_frames = 0;
3171 priv->hw->desc->set_tx_ic(desc);
3172 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003173 }
3174
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003175 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003176
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003177 /* Ready to fill the first descriptor and set the OWN bit w/o any
3178 * problems because all the descriptors are actually ready to be
3179 * passed to the DMA engine.
3180 */
3181 if (likely(!is_jumbo)) {
3182 bool last_segment = (nfrags == 0);
3183
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003184 des = dma_map_single(priv->device, skb->data,
3185 nopaged_len, DMA_TO_DEVICE);
3186 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003187 goto dma_map_err;
3188
Joao Pintoce736782017-04-06 09:49:10 +01003189 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003190 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3191 first->des0 = cpu_to_le32(des);
3192 else
3193 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003194
Joao Pintoce736782017-04-06 09:49:10 +01003195 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3196 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003197
3198 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3199 priv->hwts_tx_en)) {
3200 /* declare that device is doing timestamping */
3201 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
3202 priv->hw->desc->enable_tx_timestamp(first);
3203 }
3204
3205 /* Prepare the first descriptor setting the OWN bit too */
3206 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
3207 csum_insertion, priv->mode, 1,
Niklas Casselfe6af0e2017-04-10 20:33:29 +02003208 last_segment, skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003209
3210 /* The own bit must be the latest setting done when prepare the
3211 * descriptor and then barrier is needed to make sure that
3212 * all is coherent before granting the DMA engine.
3213 */
Pavel Machekad688cd2016-12-18 21:38:12 +01003214 dma_wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003215 }
3216
Joao Pintoc22a3f42017-04-06 09:49:11 +01003217 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003218
3219 if (priv->synopsys_id < DWMAC_CORE_4_00)
3220 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
3221 else
Joao Pintoce736782017-04-06 09:49:10 +01003222 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, tx_q->tx_tail_addr,
3223 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003224
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003225 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003226
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003227dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003228 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003229 dev_kfree_skb(skb);
3230 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003231 return NETDEV_TX_OK;
3232}
3233
Vince Bridgersb9381982014-01-14 13:42:05 -06003234static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3235{
3236 struct ethhdr *ehdr;
3237 u16 vlanid;
3238
3239 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3240 NETIF_F_HW_VLAN_CTAG_RX &&
3241 !__vlan_get_tag(skb, &vlanid)) {
3242 /* pop the vlan tag */
3243 ehdr = (struct ethhdr *)skb->data;
3244 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3245 skb_pull(skb, VLAN_HLEN);
3246 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3247 }
3248}
3249
3250
Joao Pinto54139cf2017-04-06 09:49:09 +01003251static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003252{
Joao Pinto54139cf2017-04-06 09:49:09 +01003253 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003254 return 0;
3255
3256 return 1;
3257}
3258
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003259/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003260 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003261 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003262 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003263 * Description : this is to reallocate the skb for the reception process
3264 * that is based on zero-copy.
3265 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003266static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003267{
Joao Pinto54139cf2017-04-06 09:49:09 +01003268 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3269 int dirty = stmmac_rx_dirty(priv, queue);
3270 unsigned int entry = rx_q->dirty_rx;
3271
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003272 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003273
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003274 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003275 struct dma_desc *p;
3276
3277 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003278 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003279 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003280 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003281
Joao Pinto54139cf2017-04-06 09:49:09 +01003282 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003283 struct sk_buff *skb;
3284
Eric Dumazetacb600d2012-10-05 06:23:55 +00003285 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003286 if (unlikely(!skb)) {
3287 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003288 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003289 if (unlikely(net_ratelimit()))
3290 dev_err(priv->device,
3291 "fail to alloc skb entry %d\n",
3292 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003293 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003294 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003295
Joao Pinto54139cf2017-04-06 09:49:09 +01003296 rx_q->rx_skbuff[entry] = skb;
3297 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003298 dma_map_single(priv->device, skb->data, bfsize,
3299 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003300 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003301 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003302 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003303 dev_kfree_skb(skb);
3304 break;
3305 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003306
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003307 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003308 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003309 p->des1 = 0;
3310 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003311 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003312 }
3313 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003314 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003315
Joao Pinto54139cf2017-04-06 09:49:09 +01003316 if (rx_q->rx_zeroc_thresh > 0)
3317 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003318
LABBE Corentinb3e51062016-11-16 20:09:41 +01003319 netif_dbg(priv, rx_status, priv->dev,
3320 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003321 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003322 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003323
3324 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3325 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
3326 else
3327 priv->hw->desc->set_rx_owner(p);
3328
Pavel Machekad688cd2016-12-18 21:38:12 +01003329 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003330
3331 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003332 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003333 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003334}
3335
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003336/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003337 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003338 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003339 * @limit: napi bugget
3340 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003341 * Description : this the function called by the napi poll method.
3342 * It gets all the frames inside the ring.
3343 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003344static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003345{
Joao Pinto54139cf2017-04-06 09:49:09 +01003346 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3347 unsigned int entry = rx_q->cur_rx;
3348 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003349 unsigned int next_entry;
3350 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003351
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003352 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003353 void *rx_head;
3354
LABBE Corentin38ddc592016-11-16 20:09:39 +01003355 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003356 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003357 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003358 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003359 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003360
3361 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003362 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003363 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003364 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003365 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003366 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003368 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003369 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003370 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003371 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003372
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003373 /* read the status of the incoming frame */
3374 status = priv->hw->desc->rx_status(&priv->dev->stats,
3375 &priv->xstats, p);
3376 /* check if managed by the DMA otherwise go ahead */
3377 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378 break;
3379
3380 count++;
3381
Joao Pinto54139cf2017-04-06 09:49:09 +01003382 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3383 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003384
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003385 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003386 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003387 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003388 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003389
3390 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003391
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003392 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
3393 priv->hw->desc->rx_extended_status(&priv->dev->stats,
3394 &priv->xstats,
Joao Pinto54139cf2017-04-06 09:49:09 +01003395 rx_q->dma_erx +
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003396 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003397 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003398 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003399 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003400 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003401 * with timestamp value, hence reinitialize
3402 * them in stmmac_rx_refill() function so that
3403 * device can reuse it.
3404 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003405 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003406 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003407 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003408 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003409 priv->dma_buf_sz,
3410 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003411 }
3412 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003414 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003415 unsigned int des;
3416
3417 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003418 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003419 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003420 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003421
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003422 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
3423
LABBE Corentin8d45e422017-02-08 09:31:08 +01003424 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003425 * (preallocated during init) then the packet is
3426 * ignored
3427 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003428 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003429 netdev_err(priv->dev,
3430 "len %d larger than size (%d)\n",
3431 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003432 priv->dev->stats.rx_length_errors++;
3433 break;
3434 }
3435
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003436 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003437 * Type frames (LLC/LLC-SNAP)
3438 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003439 if (unlikely(status != llc_snap))
3440 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003441
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003442 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003443 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3444 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003445 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3446 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003447 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003448
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003449 /* The zero-copy is always used for all the sizes
3450 * in case of GMAC4 because it needs
3451 * to refill the used descriptors, always.
3452 */
3453 if (unlikely(!priv->plat->has_gmac4 &&
3454 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003455 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003456 skb = netdev_alloc_skb_ip_align(priv->dev,
3457 frame_len);
3458 if (unlikely(!skb)) {
3459 if (net_ratelimit())
3460 dev_warn(priv->device,
3461 "packet dropped\n");
3462 priv->dev->stats.rx_dropped++;
3463 break;
3464 }
3465
3466 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003467 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003468 [entry], frame_len,
3469 DMA_FROM_DEVICE);
3470 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003471 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003472 rx_skbuff[entry]->data,
3473 frame_len);
3474
3475 skb_put(skb, frame_len);
3476 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003477 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003478 [entry], frame_len,
3479 DMA_FROM_DEVICE);
3480 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003481 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003482 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003483 netdev_err(priv->dev,
3484 "%s: Inconsistent Rx chain\n",
3485 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003486 priv->dev->stats.rx_dropped++;
3487 break;
3488 }
3489 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003490 rx_q->rx_skbuff[entry] = NULL;
3491 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003492
3493 skb_put(skb, frame_len);
3494 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003495 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003496 priv->dma_buf_sz,
3497 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003499
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003500 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003501 netdev_dbg(priv->dev, "frame received (%dbytes)",
3502 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003503 print_pkt(skb->data, frame_len);
3504 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003505
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003506 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3507
Vince Bridgersb9381982014-01-14 13:42:05 -06003508 stmmac_rx_vlan(priv->dev, skb);
3509
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003510 skb->protocol = eth_type_trans(skb, priv->dev);
3511
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003512 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003513 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003514 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003515 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003516
Joao Pintoc22a3f42017-04-06 09:49:11 +01003517 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518
3519 priv->dev->stats.rx_packets++;
3520 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003521 }
3522 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523 }
3524
Joao Pinto54139cf2017-04-06 09:49:09 +01003525 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003526
3527 priv->xstats.rx_pkt_n += count;
3528
3529 return count;
3530}
3531
3532/**
3533 * stmmac_poll - stmmac poll method (NAPI)
3534 * @napi : pointer to the napi structure.
3535 * @budget : maximum number of packets that the current CPU can receive from
3536 * all interfaces.
3537 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003538 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003539 */
3540static int stmmac_poll(struct napi_struct *napi, int budget)
3541{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003542 struct stmmac_rx_queue *rx_q =
3543 container_of(napi, struct stmmac_rx_queue, napi);
3544 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003545 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003546 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003547 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003548 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003549
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003550 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003551
3552 /* check all the queues */
3553 for (queue = 0; queue < tx_count; queue++)
3554 stmmac_tx_clean(priv, queue);
3555
Joao Pintoc22a3f42017-04-06 09:49:11 +01003556 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003557 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003558 napi_complete_done(napi, work_done);
Joao Pinto4f513ec2017-03-15 11:04:46 +00003559 stmmac_enable_dma_irq(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003560 }
3561 return work_done;
3562}
3563
3564/**
3565 * stmmac_tx_timeout
3566 * @dev : Pointer to net device structure
3567 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003568 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003569 * netdev structure and arrange for the device to be reset to a sane state
3570 * in order to transmit a new packet.
3571 */
3572static void stmmac_tx_timeout(struct net_device *dev)
3573{
3574 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01003575 u32 tx_count = priv->plat->tx_queues_to_use;
3576 u32 chan;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003577
3578 /* Clear Tx resources and restart transmitting again */
Joao Pintoce736782017-04-06 09:49:10 +01003579 for (chan = 0; chan < tx_count; chan++)
3580 stmmac_tx_err(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003581}
3582
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003583/**
Jiri Pirko01789342011-08-16 06:29:00 +00003584 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003585 * @dev : pointer to the device structure
3586 * Description:
3587 * This function is a driver entry point which gets called by the kernel
3588 * whenever multicast addresses must be enabled/disabled.
3589 * Return value:
3590 * void.
3591 */
Jiri Pirko01789342011-08-16 06:29:00 +00003592static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003593{
3594 struct stmmac_priv *priv = netdev_priv(dev);
3595
Vince Bridgers3b57de92014-07-31 15:49:17 -05003596 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003597}
3598
3599/**
3600 * stmmac_change_mtu - entry point to change MTU size for the device.
3601 * @dev : device pointer.
3602 * @new_mtu : the new MTU size for the device.
3603 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3604 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3605 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3606 * Return value:
3607 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3608 * file on failure.
3609 */
3610static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3611{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003612 struct stmmac_priv *priv = netdev_priv(dev);
3613
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003614 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003615 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003616 return -EBUSY;
3617 }
3618
Michał Mirosław5e982f32011-04-09 02:46:55 +00003619 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003620
Michał Mirosław5e982f32011-04-09 02:46:55 +00003621 netdev_update_features(dev);
3622
3623 return 0;
3624}
3625
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003626static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003627 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003628{
3629 struct stmmac_priv *priv = netdev_priv(dev);
3630
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003631 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003632 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003633
Michał Mirosław5e982f32011-04-09 02:46:55 +00003634 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003635 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003636
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003637 /* Some GMAC devices have a bugged Jumbo frame support that
3638 * needs to have the Tx COE disabled for oversized frames
3639 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003640 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003641 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003642 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003643 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003644
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003645 /* Disable tso if asked by ethtool */
3646 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3647 if (features & NETIF_F_TSO)
3648 priv->tso = true;
3649 else
3650 priv->tso = false;
3651 }
3652
Michał Mirosław5e982f32011-04-09 02:46:55 +00003653 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003654}
3655
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003656static int stmmac_set_features(struct net_device *netdev,
3657 netdev_features_t features)
3658{
3659 struct stmmac_priv *priv = netdev_priv(netdev);
3660
3661 /* Keep the COE Type in case of csum is supporting */
3662 if (features & NETIF_F_RXCSUM)
3663 priv->hw->rx_csum = priv->plat->rx_coe;
3664 else
3665 priv->hw->rx_csum = 0;
3666 /* No check needed because rx_coe has been set before and it will be
3667 * fixed in case of issue.
3668 */
3669 priv->hw->mac->rx_ipc(priv->hw);
3670
3671 return 0;
3672}
3673
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003674/**
3675 * stmmac_interrupt - main ISR
3676 * @irq: interrupt number.
3677 * @dev_id: to pass the net device pointer.
3678 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003679 * It can call:
3680 * o DMA service routine (to manage incoming frame reception and transmission
3681 * status)
3682 * o Core interrupts to manage: remote wake-up, management counter, LPI
3683 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003684 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003685static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3686{
3687 struct net_device *dev = (struct net_device *)dev_id;
3688 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003689 u32 rx_cnt = priv->plat->rx_queues_to_use;
3690 u32 tx_cnt = priv->plat->tx_queues_to_use;
3691 u32 queues_count;
3692 u32 queue;
3693
3694 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003695
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003696 if (priv->irq_wake)
3697 pm_wakeup_event(priv->device, 0);
3698
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003699 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003700 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003701 return IRQ_NONE;
3702 }
3703
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003704 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003705 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003706 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003707 &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003708
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003709 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003710 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003711 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003712 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003713 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003714 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003715 }
3716
3717 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3718 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003719 struct stmmac_rx_queue *rx_q =
3720 &priv->rx_queue[queue];
3721
Joao Pinto7bac4e12017-03-15 11:04:55 +00003722 status |=
3723 priv->hw->mac->host_mtl_irq_status(priv->hw,
3724 queue);
3725
3726 if (status & CORE_IRQ_MTL_RX_OVERFLOW &&
3727 priv->hw->dma->set_rx_tail_ptr)
3728 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
Joao Pinto54139cf2017-04-06 09:49:09 +01003729 rx_q->rx_tail_addr,
Joao Pinto7bac4e12017-03-15 11:04:55 +00003730 queue);
3731 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003732 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003733
3734 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003735 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003736 if (priv->xstats.pcs_link)
3737 netif_carrier_on(dev);
3738 else
3739 netif_carrier_off(dev);
3740 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003741 }
3742
3743 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003744 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003745
3746 return IRQ_HANDLED;
3747}
3748
3749#ifdef CONFIG_NET_POLL_CONTROLLER
3750/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003751 * to allow network I/O with interrupts disabled.
3752 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003753static void stmmac_poll_controller(struct net_device *dev)
3754{
3755 disable_irq(dev->irq);
3756 stmmac_interrupt(dev->irq, dev);
3757 enable_irq(dev->irq);
3758}
3759#endif
3760
3761/**
3762 * stmmac_ioctl - Entry point for the Ioctl
3763 * @dev: Device pointer.
3764 * @rq: An IOCTL specefic structure, that can contain a pointer to
3765 * a proprietary structure used to pass information to the driver.
3766 * @cmd: IOCTL command
3767 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003768 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003769 */
3770static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3771{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003772 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003773
3774 if (!netif_running(dev))
3775 return -EINVAL;
3776
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003777 switch (cmd) {
3778 case SIOCGMIIPHY:
3779 case SIOCGMIIREG:
3780 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003781 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003782 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003783 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003784 break;
3785 case SIOCSHWTSTAMP:
3786 ret = stmmac_hwtstamp_ioctl(dev, rq);
3787 break;
3788 default:
3789 break;
3790 }
Richard Cochran28b04112010-07-17 08:48:55 +00003791
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003792 return ret;
3793}
3794
Bhadram Varkaa8304052017-10-27 08:22:02 +05303795static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3796{
3797 struct stmmac_priv *priv = netdev_priv(ndev);
3798 int ret = 0;
3799
3800 ret = eth_mac_addr(ndev, addr);
3801 if (ret)
3802 return ret;
3803
3804 priv->hw->mac->set_umac_addr(priv->hw, ndev->dev_addr, 0);
3805
3806 return ret;
3807}
3808
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003809#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003810static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003811
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003812static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003813 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003814{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003815 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003816 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3817 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003818
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003819 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003820 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003821 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003822 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003823 le32_to_cpu(ep->basic.des0),
3824 le32_to_cpu(ep->basic.des1),
3825 le32_to_cpu(ep->basic.des2),
3826 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003827 ep++;
3828 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003829 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003830 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003831 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3832 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003833 p++;
3834 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003835 seq_printf(seq, "\n");
3836 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003837}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003838
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003839static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3840{
3841 struct net_device *dev = seq->private;
3842 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003843 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003844 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003845 u32 queue;
3846
3847 for (queue = 0; queue < rx_count; queue++) {
3848 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3849
3850 seq_printf(seq, "RX Queue %d:\n", queue);
3851
3852 if (priv->extend_desc) {
3853 seq_printf(seq, "Extended descriptor ring:\n");
3854 sysfs_display_ring((void *)rx_q->dma_erx,
3855 DMA_RX_SIZE, 1, seq);
3856 } else {
3857 seq_printf(seq, "Descriptor ring:\n");
3858 sysfs_display_ring((void *)rx_q->dma_rx,
3859 DMA_RX_SIZE, 0, seq);
3860 }
3861 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003862
Joao Pintoce736782017-04-06 09:49:10 +01003863 for (queue = 0; queue < tx_count; queue++) {
3864 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3865
3866 seq_printf(seq, "TX Queue %d:\n", queue);
3867
3868 if (priv->extend_desc) {
3869 seq_printf(seq, "Extended descriptor ring:\n");
3870 sysfs_display_ring((void *)tx_q->dma_etx,
3871 DMA_TX_SIZE, 1, seq);
3872 } else {
3873 seq_printf(seq, "Descriptor ring:\n");
3874 sysfs_display_ring((void *)tx_q->dma_tx,
3875 DMA_TX_SIZE, 0, seq);
3876 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003877 }
3878
3879 return 0;
3880}
3881
3882static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3883{
3884 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3885}
3886
Pavel Machek22d3efe2016-11-28 12:55:59 +01003887/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3888
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003889static const struct file_operations stmmac_rings_status_fops = {
3890 .owner = THIS_MODULE,
3891 .open = stmmac_sysfs_ring_open,
3892 .read = seq_read,
3893 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003894 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003895};
3896
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003897static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3898{
3899 struct net_device *dev = seq->private;
3900 struct stmmac_priv *priv = netdev_priv(dev);
3901
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003902 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003903 seq_printf(seq, "DMA HW features not supported\n");
3904 return 0;
3905 }
3906
3907 seq_printf(seq, "==============================\n");
3908 seq_printf(seq, "\tDMA HW features\n");
3909 seq_printf(seq, "==============================\n");
3910
Pavel Machek22d3efe2016-11-28 12:55:59 +01003911 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003912 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003913 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003914 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003915 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003916 (priv->dma_cap.half_duplex) ? "Y" : "N");
3917 seq_printf(seq, "\tHash Filter: %s\n",
3918 (priv->dma_cap.hash_filter) ? "Y" : "N");
3919 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3920 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003921 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003922 (priv->dma_cap.pcs) ? "Y" : "N");
3923 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3924 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3925 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3926 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3927 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3928 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3929 seq_printf(seq, "\tRMON module: %s\n",
3930 (priv->dma_cap.rmon) ? "Y" : "N");
3931 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3932 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003933 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003934 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003935 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003936 (priv->dma_cap.eee) ? "Y" : "N");
3937 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3938 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3939 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003940 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3941 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3942 (priv->dma_cap.rx_coe) ? "Y" : "N");
3943 } else {
3944 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3945 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3946 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3947 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3948 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003949 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3950 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3951 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3952 priv->dma_cap.number_rx_channel);
3953 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3954 priv->dma_cap.number_tx_channel);
3955 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3956 (priv->dma_cap.enh_desc) ? "Y" : "N");
3957
3958 return 0;
3959}
3960
3961static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3962{
3963 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3964}
3965
3966static const struct file_operations stmmac_dma_cap_fops = {
3967 .owner = THIS_MODULE,
3968 .open = stmmac_sysfs_dma_cap_open,
3969 .read = seq_read,
3970 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003971 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003972};
3973
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003974static int stmmac_init_fs(struct net_device *dev)
3975{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003976 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003977
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003978 /* Create per netdev entries */
3979 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3980
3981 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003982 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003983
3984 return -ENOMEM;
3985 }
3986
3987 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003988 priv->dbgfs_rings_status =
3989 debugfs_create_file("descriptors_status", S_IRUGO,
3990 priv->dbgfs_dir, dev,
3991 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003992
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003993 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003994 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003995 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003996
3997 return -ENOMEM;
3998 }
3999
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004000 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004001 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
4002 priv->dbgfs_dir,
4003 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004004
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004005 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004006 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004007 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004008
4009 return -ENOMEM;
4010 }
4011
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004012 return 0;
4013}
4014
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004015static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004016{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004017 struct stmmac_priv *priv = netdev_priv(dev);
4018
4019 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004020}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004021#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004022
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004023static const struct net_device_ops stmmac_netdev_ops = {
4024 .ndo_open = stmmac_open,
4025 .ndo_start_xmit = stmmac_xmit,
4026 .ndo_stop = stmmac_release,
4027 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004028 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004029 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004030 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004031 .ndo_tx_timeout = stmmac_tx_timeout,
4032 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004033#ifdef CONFIG_NET_POLL_CONTROLLER
4034 .ndo_poll_controller = stmmac_poll_controller,
4035#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304036 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004037};
4038
4039/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004040 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004041 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004042 * Description: this function is to configure the MAC device according to
4043 * some platform parameters or the HW capability register. It prepares the
4044 * driver to use either ring or chain modes and to setup either enhanced or
4045 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004046 */
4047static int stmmac_hw_init(struct stmmac_priv *priv)
4048{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004049 struct mac_device_info *mac;
4050
4051 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004052 if (priv->plat->setup) {
4053 mac = priv->plat->setup(priv);
4054 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004055 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004056 mac = dwmac1000_setup(priv->ioaddr,
4057 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004058 priv->plat->unicast_filter_entries,
4059 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004060 } else if (priv->plat->has_gmac4) {
4061 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4062 mac = dwmac4_setup(priv->ioaddr,
4063 priv->plat->multicast_filter_bins,
4064 priv->plat->unicast_filter_entries,
4065 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004066 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004067 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004068 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004069 if (!mac)
4070 return -ENOMEM;
4071
4072 priv->hw = mac;
4073
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004074 /* dwmac-sun8i only work in chain mode */
4075 if (priv->plat->has_sun8i)
4076 chain_mode = 1;
4077
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004078 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004079 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4080 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004081 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004082 if (chain_mode) {
4083 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004084 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004085 priv->mode = STMMAC_CHAIN_MODE;
4086 } else {
4087 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004088 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004089 priv->mode = STMMAC_RING_MODE;
4090 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004091 }
4092
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004093 /* Get the HW capability (new GMAC newer than 3.50a) */
4094 priv->hw_cap_support = stmmac_get_hw_features(priv);
4095 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004096 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004097
4098 /* We can override some gmac/dma configuration fields: e.g.
4099 * enh_desc, tx_coe (e.g. that are passed through the
4100 * platform) with the values from the HW capability
4101 * register (if supported).
4102 */
4103 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004104 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004105 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004106
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004107 /* TXCOE doesn't work in thresh DMA mode */
4108 if (priv->plat->force_thresh_dma_mode)
4109 priv->plat->tx_coe = 0;
4110 else
4111 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4112
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004113 /* In case of GMAC4 rx_coe is from HW cap register. */
4114 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004115
4116 if (priv->dma_cap.rx_coe_type2)
4117 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4118 else if (priv->dma_cap.rx_coe_type1)
4119 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4120
LABBE Corentin38ddc592016-11-16 20:09:39 +01004121 } else {
4122 dev_info(priv->device, "No HW DMA feature register supported\n");
4123 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004124
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004125 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4126 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4127 priv->hw->desc = &dwmac4_desc_ops;
4128 else
4129 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004130
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004131 if (priv->plat->rx_coe) {
4132 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004133 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004134 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004135 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004136 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004137 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004138 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004139
4140 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004141 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004142 device_set_wakeup_capable(priv->device, 1);
4143 }
4144
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004145 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004146 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004147
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004148 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004149}
4150
4151/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004152 * stmmac_dvr_probe
4153 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004154 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004155 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004156 * Description: this is the main probe function used to
4157 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004158 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004159 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004160 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004161int stmmac_dvr_probe(struct device *device,
4162 struct plat_stmmacenet_data *plat_dat,
4163 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004164{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004165 struct net_device *ndev = NULL;
4166 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004167 int ret = 0;
4168 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004169
Joao Pintoc22a3f42017-04-06 09:49:11 +01004170 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4171 MTL_MAX_TX_QUEUES,
4172 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004173 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004174 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004175
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004176 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004177
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004178 priv = netdev_priv(ndev);
4179 priv->device = device;
4180 priv->dev = ndev;
4181
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004182 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004183 priv->pause = pause;
4184 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004185 priv->ioaddr = res->addr;
4186 priv->dev->base_addr = (unsigned long)res->addr;
4187
4188 priv->dev->irq = res->irq;
4189 priv->wol_irq = res->wol_irq;
4190 priv->lpi_irq = res->lpi_irq;
4191
4192 if (res->mac)
4193 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004194
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004195 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004196
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004197 /* Verify driver arguments */
4198 stmmac_verify_args();
4199
4200 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004201 * this needs to have multiple instances
4202 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004203 if ((phyaddr >= 0) && (phyaddr <= 31))
4204 priv->plat->phy_addr = phyaddr;
4205
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004206 if (priv->plat->stmmac_rst) {
4207 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004208 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004209 /* Some reset controllers have only reset callback instead of
4210 * assert + deassert callbacks pair.
4211 */
4212 if (ret == -ENOTSUPP)
4213 reset_control_reset(priv->plat->stmmac_rst);
4214 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004215
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004216 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004217 ret = stmmac_hw_init(priv);
4218 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004219 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004220
Joao Pintoc22a3f42017-04-06 09:49:11 +01004221 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004222 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4223 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004224
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004225 ndev->netdev_ops = &stmmac_netdev_ops;
4226
4227 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4228 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004229
4230 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004231 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004232 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004233 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004234 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004235 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4236 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004237#ifdef STMMAC_VLAN_TAG_USED
4238 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004239 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004240#endif
4241 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4242
Jarod Wilson44770e12016-10-17 15:54:17 -04004243 /* MTU range: 46 - hw-specific max */
4244 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4245 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4246 ndev->max_mtu = JUMBO_LEN;
4247 else
4248 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004249 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4250 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4251 */
4252 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4253 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004254 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004255 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004256 dev_warn(priv->device,
4257 "%s: warning: maxmtu having invalid value (%d)\n",
4258 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004259
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004260 if (flow_ctrl)
4261 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4262
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004263 /* Rx Watchdog is available in the COREs newer than the 3.40.
4264 * In some case, for example on bugged HW this feature
4265 * has to be disable and this can be done by passing the
4266 * riwt_off field from the platform.
4267 */
4268 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4269 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004270 dev_info(priv->device,
4271 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004272 }
4273
Joao Pintoc22a3f42017-04-06 09:49:11 +01004274 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4275 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4276
4277 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4278 (8 * priv->plat->rx_queues_to_use));
4279 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004280
Vlad Lunguf8e96162010-11-29 22:52:52 +00004281 spin_lock_init(&priv->lock);
4282
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004283 /* If a specific clk_csr value is passed from the platform
4284 * this means that the CSR Clock Range selection cannot be
4285 * changed at run-time and it is fixed. Viceversa the driver'll try to
4286 * set the MDC clock dynamically according to the csr actual
4287 * clock input.
4288 */
4289 if (!priv->plat->clk_csr)
4290 stmmac_clk_csr_set(priv);
4291 else
4292 priv->clk_csr = priv->plat->clk_csr;
4293
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004294 stmmac_check_pcs_mode(priv);
4295
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004296 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4297 priv->hw->pcs != STMMAC_PCS_TBI &&
4298 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004299 /* MDIO bus Registration */
4300 ret = stmmac_mdio_register(ndev);
4301 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004302 dev_err(priv->device,
4303 "%s: MDIO bus (id: %d) registration failed",
4304 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004305 goto error_mdio_register;
4306 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004307 }
4308
Florian Fainelli57016592016-12-27 18:23:06 -08004309 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004310 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004311 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4312 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004313 goto error_netdev_register;
4314 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004315
Florian Fainelli57016592016-12-27 18:23:06 -08004316 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004317
Viresh Kumar6a81c262012-07-30 14:39:41 -07004318error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004319 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4320 priv->hw->pcs != STMMAC_PCS_TBI &&
4321 priv->hw->pcs != STMMAC_PCS_RTBI)
4322 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004323error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004324 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4325 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4326
4327 netif_napi_del(&rx_q->napi);
4328 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004329error_hw_init:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004330 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004331
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004332 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004333}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004334EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004335
4336/**
4337 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004338 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004339 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004340 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004341 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004342int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004343{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004344 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004345 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004346
LABBE Corentin38ddc592016-11-16 20:09:39 +01004347 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004348
Joao Pintoae4f0d42017-03-15 11:04:47 +00004349 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004350
LABBE Corentin270c7752017-03-23 14:40:22 +01004351 priv->hw->mac->set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004352 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004353 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004354 if (priv->plat->stmmac_rst)
4355 reset_control_assert(priv->plat->stmmac_rst);
4356 clk_disable_unprepare(priv->plat->pclk);
4357 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004358 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4359 priv->hw->pcs != STMMAC_PCS_TBI &&
4360 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004361 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004362 free_netdev(ndev);
4363
4364 return 0;
4365}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004366EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004367
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004368/**
4369 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004370 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004371 * Description: this is the function to suspend the device and it is called
4372 * by the platform driver to stop the network queue, release the resources,
4373 * program the PMT register (for WoL), clean and release driver resources.
4374 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004375int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004376{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004377 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004378 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004379 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004380
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004381 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004382 return 0;
4383
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004384 if (ndev->phydev)
4385 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004386
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004387 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004388
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004389 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004390 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004391
Joao Pintoc22a3f42017-04-06 09:49:11 +01004392 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004393
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004394 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004395 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004396
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004397 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004398 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004399 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004400 priv->irq_wake = 1;
4401 } else {
LABBE Corentin270c7752017-03-23 14:40:22 +01004402 priv->hw->mac->set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004403 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004404 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004405 clk_disable(priv->plat->pclk);
4406 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004407 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004408 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004409
LABBE Corentin4d869b02017-05-24 09:16:46 +02004410 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004411 priv->speed = SPEED_UNKNOWN;
4412 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413 return 0;
4414}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004415EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004416
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004417/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004418 * stmmac_reset_queues_param - reset queue parameters
4419 * @dev: device pointer
4420 */
4421static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4422{
4423 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004424 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004425 u32 queue;
4426
4427 for (queue = 0; queue < rx_cnt; queue++) {
4428 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4429
4430 rx_q->cur_rx = 0;
4431 rx_q->dirty_rx = 0;
4432 }
4433
Joao Pintoce736782017-04-06 09:49:10 +01004434 for (queue = 0; queue < tx_cnt; queue++) {
4435 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4436
4437 tx_q->cur_tx = 0;
4438 tx_q->dirty_tx = 0;
4439 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004440}
4441
4442/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004443 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004444 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004445 * Description: when resume this function is invoked to setup the DMA and CORE
4446 * in a usable state.
4447 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004448int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004449{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004450 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004451 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004452 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004453
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004454 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004455 return 0;
4456
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004457 /* Power Down bit, into the PM register, is cleared
4458 * automatically as soon as a magic packet or a Wake-up frame
4459 * is received. Anyway, it's better to manually clear
4460 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004461 * from another devices (e.g. serial console).
4462 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004463 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004464 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05004465 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004466 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004467 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004468 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004469 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004470 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004471 clk_enable(priv->plat->stmmac_clk);
4472 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004473 /* reset the phy so that it's ready */
4474 if (priv->mii)
4475 stmmac_mdio_reset(priv->mii);
4476 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004477
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004478 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004479
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004480 spin_lock_irqsave(&priv->lock, flags);
4481
Joao Pinto54139cf2017-04-06 09:49:09 +01004482 stmmac_reset_queues_param(priv);
4483
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004484 /* reset private mss value to force mss context settings at
4485 * next tso xmit (only used for gmac4).
4486 */
4487 priv->mss = 0;
4488
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004489 stmmac_clear_descriptors(priv);
4490
Huacai Chenfe1319292014-12-19 22:38:18 +08004491 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004492 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004493 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004494
Joao Pintoc22a3f42017-04-06 09:49:11 +01004495 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004496
Joao Pintoc22a3f42017-04-06 09:49:11 +01004497 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004498
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004499 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004500
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004501 if (ndev->phydev)
4502 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004503
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004504 return 0;
4505}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004506EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004507
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004508#ifndef MODULE
4509static int __init stmmac_cmdline_opt(char *str)
4510{
4511 char *opt;
4512
4513 if (!str || !*str)
4514 return -EINVAL;
4515 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004516 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004517 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004518 goto err;
4519 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004520 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004521 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004522 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004523 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004524 goto err;
4525 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004526 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004527 goto err;
4528 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004529 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004530 goto err;
4531 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004532 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004533 goto err;
4534 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004535 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004536 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004537 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004538 if (kstrtoint(opt + 10, 0, &eee_timer))
4539 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004540 } else if (!strncmp(opt, "chain_mode:", 11)) {
4541 if (kstrtoint(opt + 11, 0, &chain_mode))
4542 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004543 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004544 }
4545 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004546
4547err:
4548 pr_err("%s: ERROR broken module parameter conversion", __func__);
4549 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004550}
4551
4552__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004553#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004554
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004555static int __init stmmac_init(void)
4556{
4557#ifdef CONFIG_DEBUG_FS
4558 /* Create debugfs main directory if it doesn't exist yet */
4559 if (!stmmac_fs_dir) {
4560 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4561
4562 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4563 pr_err("ERROR %s, debugfs create directory failed\n",
4564 STMMAC_RESOURCE_NAME);
4565
4566 return -ENOMEM;
4567 }
4568 }
4569#endif
4570
4571 return 0;
4572}
4573
4574static void __exit stmmac_exit(void)
4575{
4576#ifdef CONFIG_DEBUG_FS
4577 debugfs_remove_recursive(stmmac_fs_dir);
4578#endif
4579}
4580
4581module_init(stmmac_init)
4582module_exit(stmmac_exit)
4583
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004584MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4585MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4586MODULE_LICENSE("GPL");