blob: 85c46a25265d17a8240561d666136cba8c8d54df [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300129#define GEN3_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300139#define GEN2_IRQ_RESET(type) do { \
140 I915_WRITE16(type##IMR, 0xffff); \
141 POSTING_READ16(type##IMR); \
142 I915_WRITE16(type##IER, 0); \
143 I915_WRITE16(type##IIR, 0xffff); \
144 POSTING_READ16(type##IIR); \
145 I915_WRITE16(type##IIR, 0xffff); \
146 POSTING_READ16(type##IIR); \
147} while (0)
148
Paulo Zanoni337ba012014-04-01 15:37:16 -0300149/*
150 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151 */
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300152static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200153 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300154{
155 u32 val = I915_READ(reg);
156
157 if (val == 0)
158 return;
159
160 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300162 I915_WRITE(reg, 0xffffffff);
163 POSTING_READ(reg);
164 I915_WRITE(reg, 0xffffffff);
165 POSTING_READ(reg);
166}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300167
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300168static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169 i915_reg_t reg)
170{
171 u16 val = I915_READ16(reg);
172
173 if (val == 0)
174 return;
175
176 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177 i915_mmio_reg_offset(reg), val);
178 I915_WRITE16(reg, 0xffff);
179 POSTING_READ16(reg);
180 I915_WRITE16(reg, 0xffff);
181 POSTING_READ16(reg);
182}
183
Paulo Zanoni35079892014-04-01 15:37:15 -0300184#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300185 gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300186 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200187 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
188 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300189} while (0)
190
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300191#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
192 gen3_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300193 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200194 I915_WRITE(type##IMR, (imr_val)); \
195 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300196} while (0)
197
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300198#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199 gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200 I915_WRITE16(type##IER, (ier_val)); \
201 I915_WRITE16(type##IMR, (imr_val)); \
202 POSTING_READ16(type##IMR); \
203} while (0)
204
Imre Deakc9a9a262014-11-05 20:48:37 +0200205static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530206static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200207
Egbert Eich0706f172015-09-23 16:15:27 +0200208/* For display hotplug interrupt */
209static inline void
210i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
211 uint32_t mask,
212 uint32_t bits)
213{
214 uint32_t val;
215
Chris Wilson67520412017-03-02 13:28:01 +0000216 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200217 WARN_ON(bits & ~mask);
218
219 val = I915_READ(PORT_HOTPLUG_EN);
220 val &= ~mask;
221 val |= bits;
222 I915_WRITE(PORT_HOTPLUG_EN, val);
223}
224
225/**
226 * i915_hotplug_interrupt_update - update hotplug interrupt enable
227 * @dev_priv: driver private
228 * @mask: bits to update
229 * @bits: bits to enable
230 * NOTE: the HPD enable bits are modified both inside and outside
231 * of an interrupt context. To avoid that read-modify-write cycles
232 * interfer, these bits are protected by a spinlock. Since this
233 * function is usually not called from a context where the lock is
234 * held already, this function acquires the lock itself. A non-locking
235 * version is also available.
236 */
237void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
238 uint32_t mask,
239 uint32_t bits)
240{
241 spin_lock_irq(&dev_priv->irq_lock);
242 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
243 spin_unlock_irq(&dev_priv->irq_lock);
244}
245
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300246/**
247 * ilk_update_display_irq - update DEIMR
248 * @dev_priv: driver private
249 * @interrupt_mask: mask of interrupt bits to update
250 * @enabled_irq_mask: mask of interrupt bits to enable
251 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200252void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253 uint32_t interrupt_mask,
254 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800255{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300256 uint32_t new_val;
257
Chris Wilson67520412017-03-02 13:28:01 +0000258 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200259
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300260 WARN_ON(enabled_irq_mask & ~interrupt_mask);
261
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700262 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300263 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300264
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300265 new_val = dev_priv->irq_mask;
266 new_val &= ~interrupt_mask;
267 new_val |= (~enabled_irq_mask & interrupt_mask);
268
269 if (new_val != dev_priv->irq_mask) {
270 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000271 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000272 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800273 }
274}
275
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300276/**
277 * ilk_update_gt_irq - update GTIMR
278 * @dev_priv: driver private
279 * @interrupt_mask: mask of interrupt bits to update
280 * @enabled_irq_mask: mask of interrupt bits to enable
281 */
282static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
283 uint32_t interrupt_mask,
284 uint32_t enabled_irq_mask)
285{
Chris Wilson67520412017-03-02 13:28:01 +0000286 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300287
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100288 WARN_ON(enabled_irq_mask & ~interrupt_mask);
289
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700290 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300291 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300292
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300293 dev_priv->gt_irq_mask &= ~interrupt_mask;
294 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
295 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300296}
297
Daniel Vetter480c8032014-07-16 09:49:40 +0200298void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300299{
300 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100301 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300302}
303
Daniel Vetter480c8032014-07-16 09:49:40 +0200304void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300305{
306 ilk_update_gt_irq(dev_priv, mask, 0);
307}
308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200309static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200310{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700311 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
Imre Deakb900b942014-11-05 20:48:48 +0200312}
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200315{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700316 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
Imre Deaka72fbc32014-11-05 20:48:31 +0200317}
318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200320{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700321 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
Imre Deakb900b942014-11-05 20:48:48 +0200322}
323
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300324/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200325 * snb_update_pm_irq - update GEN6_PMIMR
326 * @dev_priv: driver private
327 * @interrupt_mask: mask of interrupt bits to update
328 * @enabled_irq_mask: mask of interrupt bits to enable
329 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331 uint32_t interrupt_mask,
332 uint32_t enabled_irq_mask)
333{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300334 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300335
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100336 WARN_ON(enabled_irq_mask & ~interrupt_mask);
337
Chris Wilson67520412017-03-02 13:28:01 +0000338 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300339
Akash Goelf4e9af42016-10-12 21:54:30 +0530340 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300341 new_val &= ~interrupt_mask;
342 new_val |= (~enabled_irq_mask & interrupt_mask);
343
Akash Goelf4e9af42016-10-12 21:54:30 +0530344 if (new_val != dev_priv->pm_imr) {
345 dev_priv->pm_imr = new_val;
346 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200347 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300348 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300349}
350
Akash Goelf4e9af42016-10-12 21:54:30 +0530351void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300352{
Imre Deak9939fba2014-11-20 23:01:47 +0200353 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
354 return;
355
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300356 snb_update_pm_irq(dev_priv, mask, mask);
357}
358
Akash Goelf4e9af42016-10-12 21:54:30 +0530359static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200360{
361 snb_update_pm_irq(dev_priv, mask, 0);
362}
363
Akash Goelf4e9af42016-10-12 21:54:30 +0530364void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300365{
Imre Deak9939fba2014-11-20 23:01:47 +0200366 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
367 return;
368
Akash Goelf4e9af42016-10-12 21:54:30 +0530369 __gen6_mask_pm_irq(dev_priv, mask);
370}
371
Oscar Mateo3814fd72017-08-23 16:58:24 -0700372static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530373{
374 i915_reg_t reg = gen6_pm_iir(dev_priv);
375
Chris Wilson67520412017-03-02 13:28:01 +0000376 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530377
378 I915_WRITE(reg, reset_mask);
379 I915_WRITE(reg, reset_mask);
380 POSTING_READ(reg);
381}
382
Oscar Mateo3814fd72017-08-23 16:58:24 -0700383static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530384{
Chris Wilson67520412017-03-02 13:28:01 +0000385 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530386
387 dev_priv->pm_ier |= enable_mask;
388 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389 gen6_unmask_pm_irq(dev_priv, enable_mask);
390 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391}
392
Oscar Mateo3814fd72017-08-23 16:58:24 -0700393static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530394{
Chris Wilson67520412017-03-02 13:28:01 +0000395 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530396
397 dev_priv->pm_ier &= ~disable_mask;
398 __gen6_mask_pm_irq(dev_priv, disable_mask);
399 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300401}
402
Chris Wilsondc979972016-05-10 14:10:04 +0100403void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200404{
Imre Deak3cc134e2014-11-19 15:30:03 +0200405 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530406 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100407 dev_priv->gt_pm.rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200408 spin_unlock_irq(&dev_priv->irq_lock);
409}
410
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100411void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200412{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100413 struct intel_rps *rps = &dev_priv->gt_pm.rps;
414
415 if (READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100416 return;
417
Imre Deakb900b942014-11-05 20:48:48 +0200418 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100419 WARN_ON_ONCE(rps->pm_iir);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100420 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100421 rps->interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200422 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200423
Imre Deakb900b942014-11-05 20:48:48 +0200424 spin_unlock_irq(&dev_priv->irq_lock);
425}
426
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100427void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200428{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100429 struct intel_rps *rps = &dev_priv->gt_pm.rps;
430
431 if (!READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100432 return;
433
Imre Deakd4d70aa2014-11-19 15:30:04 +0200434 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100435 rps->interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200436
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100437 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200438
Akash Goelf4e9af42016-10-12 21:54:30 +0530439 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200440
441 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100442 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100443
444 /* Now that we will not be generating any more work, flush any
Oscar Mateo3814fd72017-08-23 16:58:24 -0700445 * outstanding tasks. As we are called on the RPS idle path,
Chris Wilsonc33d2472016-07-04 08:08:36 +0100446 * we will reset the GPU to minimum frequencies, so the current
447 * state of the worker can be discarded.
448 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100449 cancel_work_sync(&rps->work);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100450 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200451}
452
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530453void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
454{
Sagar Arun Kamble1be333d2018-01-24 21:16:56 +0530455 assert_rpm_wakelock_held(dev_priv);
456
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530457 spin_lock_irq(&dev_priv->irq_lock);
458 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
459 spin_unlock_irq(&dev_priv->irq_lock);
460}
461
462void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
463{
Sagar Arun Kamble1be333d2018-01-24 21:16:56 +0530464 assert_rpm_wakelock_held(dev_priv);
465
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530466 spin_lock_irq(&dev_priv->irq_lock);
467 if (!dev_priv->guc.interrupts_enabled) {
468 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
469 dev_priv->pm_guc_events);
470 dev_priv->guc.interrupts_enabled = true;
471 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
472 }
473 spin_unlock_irq(&dev_priv->irq_lock);
474}
475
476void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
477{
Sagar Arun Kamble1be333d2018-01-24 21:16:56 +0530478 assert_rpm_wakelock_held(dev_priv);
479
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530480 spin_lock_irq(&dev_priv->irq_lock);
481 dev_priv->guc.interrupts_enabled = false;
482
483 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
484
485 spin_unlock_irq(&dev_priv->irq_lock);
486 synchronize_irq(dev_priv->drm.irq);
487
488 gen9_reset_guc_interrupts(dev_priv);
489}
490
Ben Widawsky09610212014-05-15 20:58:08 +0300491/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200492 * bdw_update_port_irq - update DE port interrupt
493 * @dev_priv: driver private
494 * @interrupt_mask: mask of interrupt bits to update
495 * @enabled_irq_mask: mask of interrupt bits to enable
496 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300497static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
498 uint32_t interrupt_mask,
499 uint32_t enabled_irq_mask)
500{
501 uint32_t new_val;
502 uint32_t old_val;
503
Chris Wilson67520412017-03-02 13:28:01 +0000504 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300505
506 WARN_ON(enabled_irq_mask & ~interrupt_mask);
507
508 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
509 return;
510
511 old_val = I915_READ(GEN8_DE_PORT_IMR);
512
513 new_val = old_val;
514 new_val &= ~interrupt_mask;
515 new_val |= (~enabled_irq_mask & interrupt_mask);
516
517 if (new_val != old_val) {
518 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
519 POSTING_READ(GEN8_DE_PORT_IMR);
520 }
521}
522
523/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200524 * bdw_update_pipe_irq - update DE pipe interrupt
525 * @dev_priv: driver private
526 * @pipe: pipe whose interrupt to update
527 * @interrupt_mask: mask of interrupt bits to update
528 * @enabled_irq_mask: mask of interrupt bits to enable
529 */
530void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
531 enum pipe pipe,
532 uint32_t interrupt_mask,
533 uint32_t enabled_irq_mask)
534{
535 uint32_t new_val;
536
Chris Wilson67520412017-03-02 13:28:01 +0000537 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200538
539 WARN_ON(enabled_irq_mask & ~interrupt_mask);
540
541 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
542 return;
543
544 new_val = dev_priv->de_irq_mask[pipe];
545 new_val &= ~interrupt_mask;
546 new_val |= (~enabled_irq_mask & interrupt_mask);
547
548 if (new_val != dev_priv->de_irq_mask[pipe]) {
549 dev_priv->de_irq_mask[pipe] = new_val;
550 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
551 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
552 }
553}
554
555/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200556 * ibx_display_interrupt_update - update SDEIMR
557 * @dev_priv: driver private
558 * @interrupt_mask: mask of interrupt bits to update
559 * @enabled_irq_mask: mask of interrupt bits to enable
560 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200561void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
562 uint32_t interrupt_mask,
563 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200564{
565 uint32_t sdeimr = I915_READ(SDEIMR);
566 sdeimr &= ~interrupt_mask;
567 sdeimr |= (~enabled_irq_mask & interrupt_mask);
568
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100569 WARN_ON(enabled_irq_mask & ~interrupt_mask);
570
Chris Wilson67520412017-03-02 13:28:01 +0000571 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200572
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700573 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300574 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300575
Daniel Vetterfee884e2013-07-04 23:35:21 +0200576 I915_WRITE(SDEIMR, sdeimr);
577 POSTING_READ(SDEIMR);
578}
Paulo Zanoni86642812013-04-12 17:57:57 -0300579
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300580u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
581 enum pipe pipe)
Keith Packard7c463582008-11-04 02:03:27 -0800582{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300583 u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
Imre Deak10c59c52014-02-10 18:42:48 +0200584 u32 enable_mask = status_mask << 16;
585
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300586 lockdep_assert_held(&dev_priv->irq_lock);
587
588 if (INTEL_GEN(dev_priv) < 5)
589 goto out;
590
Imre Deak10c59c52014-02-10 18:42:48 +0200591 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300592 * On pipe A we don't support the PSR interrupt yet,
593 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200594 */
595 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
596 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300597 /*
598 * On pipe B and C we don't support the PSR interrupt yet, on pipe
599 * A the same bit is for perf counters which we don't use either.
600 */
601 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
602 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200603
604 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
605 SPRITE0_FLIP_DONE_INT_EN_VLV |
606 SPRITE1_FLIP_DONE_INT_EN_VLV);
607 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
608 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
609 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
610 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
611
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300612out:
613 WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
614 status_mask & ~PIPESTAT_INT_STATUS_MASK,
615 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
616 pipe_name(pipe), enable_mask, status_mask);
617
Imre Deak10c59c52014-02-10 18:42:48 +0200618 return enable_mask;
619}
620
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300621void i915_enable_pipestat(struct drm_i915_private *dev_priv,
622 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200623{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300624 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200625 u32 enable_mask;
626
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300627 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
628 "pipe %c: status_mask=0x%x\n",
629 pipe_name(pipe), status_mask);
630
631 lockdep_assert_held(&dev_priv->irq_lock);
632 WARN_ON(!intel_irqs_enabled(dev_priv));
633
634 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
635 return;
636
637 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
638 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
639
640 I915_WRITE(reg, enable_mask | status_mask);
641 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200642}
643
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300644void i915_disable_pipestat(struct drm_i915_private *dev_priv,
645 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200646{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300647 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200648 u32 enable_mask;
649
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300650 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
651 "pipe %c: status_mask=0x%x\n",
652 pipe_name(pipe), status_mask);
653
654 lockdep_assert_held(&dev_priv->irq_lock);
655 WARN_ON(!intel_irqs_enabled(dev_priv));
656
657 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
658 return;
659
660 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
661 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
662
663 I915_WRITE(reg, enable_mask | status_mask);
664 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200665}
666
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000667/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300668 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100669 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000670 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100671static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000672{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100673 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300674 return;
675
Daniel Vetter13321782014-09-15 14:55:29 +0200676 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000677
Imre Deak755e9012014-02-10 18:42:47 +0200678 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100679 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200680 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200681 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000682
Daniel Vetter13321782014-09-15 14:55:29 +0200683 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000684}
685
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300686/*
687 * This timing diagram depicts the video signal in and
688 * around the vertical blanking period.
689 *
690 * Assumptions about the fictitious mode used in this example:
691 * vblank_start >= 3
692 * vsync_start = vblank_start + 1
693 * vsync_end = vblank_start + 2
694 * vtotal = vblank_start + 3
695 *
696 * start of vblank:
697 * latch double buffered registers
698 * increment frame counter (ctg+)
699 * generate start of vblank interrupt (gen4+)
700 * |
701 * | frame start:
702 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
703 * | may be shifted forward 1-3 extra lines via PIPECONF
704 * | |
705 * | | start of vsync:
706 * | | generate vsync interrupt
707 * | | |
708 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
709 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
710 * ----va---> <-----------------vb--------------------> <--------va-------------
711 * | | <----vs-----> |
712 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
713 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
714 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
715 * | | |
716 * last visible pixel first visible pixel
717 * | increment frame counter (gen3/4)
718 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
719 *
720 * x = horizontal active
721 * _ = horizontal blanking
722 * hs = horizontal sync
723 * va = vertical active
724 * vb = vertical blanking
725 * vs = vertical sync
726 * vbs = vblank_start (number)
727 *
728 * Summary:
729 * - most events happen at the start of horizontal sync
730 * - frame start happens at the start of horizontal blank, 1-4 lines
731 * (depending on PIPECONF settings) after the start of vblank
732 * - gen3/4 pixel and frame counter are synchronized with the start
733 * of horizontal active on the first line of vertical active
734 */
735
Keith Packard42f52ef2008-10-18 19:39:29 -0700736/* Called from drm generic code, passed a 'crtc', which
737 * we use as a pipe index
738 */
Thierry Reding88e72712015-09-24 18:35:31 +0200739static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700740{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100741 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200742 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300743 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200744 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200745 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700746
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100747 htotal = mode->crtc_htotal;
748 hsync_start = mode->crtc_hsync_start;
749 vbl_start = mode->crtc_vblank_start;
750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300752
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300753 /* Convert to pixel count */
754 vbl_start *= htotal;
755
756 /* Start of vblank event occurs at start of hsync */
757 vbl_start -= htotal - hsync_start;
758
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800759 high_frame = PIPEFRAME(pipe);
760 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100761
Ville Syrjälä694e4092017-03-09 17:44:30 +0200762 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
763
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700764 /*
765 * High & low register fields aren't synchronized, so make sure
766 * we get a low value that's stable across two reads of the high
767 * register.
768 */
769 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200770 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
771 low = I915_READ_FW(low_frame);
772 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700773 } while (high1 != high2);
774
Ville Syrjälä694e4092017-03-09 17:44:30 +0200775 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
776
Chris Wilson5eddb702010-09-11 13:48:45 +0100777 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300778 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100779 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300780
781 /*
782 * The frame counter increments at beginning of active.
783 * Cook up a vblank counter by also checking the pixel
784 * counter against vblank start.
785 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200786 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700787}
788
Dave Airlie974e59b2015-10-30 09:45:33 +1000789static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800790{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100791 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800792
Ville Syrjälä649636e2015-09-22 19:50:01 +0300793 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800794}
795
Uma Shankaraec02462017-09-25 19:26:01 +0530796/*
797 * On certain encoders on certain platforms, pipe
798 * scanline register will not work to get the scanline,
799 * since the timings are driven from the PORT or issues
800 * with scanline register updates.
801 * This function will use Framestamp and current
802 * timestamp registers to calculate the scanline.
803 */
804static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
805{
806 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
807 struct drm_vblank_crtc *vblank =
808 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
809 const struct drm_display_mode *mode = &vblank->hwmode;
810 u32 vblank_start = mode->crtc_vblank_start;
811 u32 vtotal = mode->crtc_vtotal;
812 u32 htotal = mode->crtc_htotal;
813 u32 clock = mode->crtc_clock;
814 u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
815
816 /*
817 * To avoid the race condition where we might cross into the
818 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
819 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
820 * during the same frame.
821 */
822 do {
823 /*
824 * This field provides read back of the display
825 * pipe frame time stamp. The time stamp value
826 * is sampled at every start of vertical blank.
827 */
828 scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
829
830 /*
831 * The TIMESTAMP_CTR register has the current
832 * time stamp value.
833 */
834 scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
835
836 scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
837 } while (scan_post_time != scan_prev_time);
838
839 scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
840 clock), 1000 * htotal);
841 scanline = min(scanline, vtotal - 1);
842 scanline = (scanline + vblank_start) % vtotal;
843
844 return scanline;
845}
846
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300847/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300848static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
849{
850 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100851 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200852 const struct drm_display_mode *mode;
853 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300854 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300855 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300856
Ville Syrjälä72259532017-03-02 19:15:05 +0200857 if (!crtc->active)
858 return -1;
859
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200860 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
861 mode = &vblank->hwmode;
862
Uma Shankaraec02462017-09-25 19:26:01 +0530863 if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
864 return __intel_get_crtc_scanline_from_timestamp(crtc);
865
Ville Syrjälä80715b22014-05-15 20:23:23 +0300866 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300867 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
868 vtotal /= 2;
869
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100870 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300871 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300872 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300873 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300874
875 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700876 * On HSW, the DSL reg (0x70000) appears to return 0 if we
877 * read it just before the start of vblank. So try it again
878 * so we don't accidentally end up spanning a vblank frame
879 * increment, causing the pipe_update_end() code to squak at us.
880 *
881 * The nature of this problem means we can't simply check the ISR
882 * bit and return the vblank start value; nor can we use the scanline
883 * debug register in the transcoder as it appears to have the same
884 * problem. We may need to extend this to include other platforms,
885 * but so far testing only shows the problem on HSW.
886 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100887 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700888 int i, temp;
889
890 for (i = 0; i < 100; i++) {
891 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200892 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700893 if (temp != position) {
894 position = temp;
895 break;
896 }
897 }
898 }
899
900 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 * See update_scanline_offset() for the details on the
902 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300903 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300904 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300905}
906
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200907static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
908 bool in_vblank_irq, int *vpos, int *hpos,
909 ktime_t *stime, ktime_t *etime,
910 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100912 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200913 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
914 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300915 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300916 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100917 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100918
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200919 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100920 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800921 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200922 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100923 }
924
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300925 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300926 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300927 vtotal = mode->crtc_vtotal;
928 vbl_start = mode->crtc_vblank_start;
929 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100930
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200931 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
932 vbl_start = DIV_ROUND_UP(vbl_start, 2);
933 vbl_end /= 2;
934 vtotal /= 2;
935 }
936
Mario Kleinerad3543e2013-10-30 05:13:08 +0100937 /*
938 * Lock uncore.lock, as we will do multiple timing critical raw
939 * register reads, potentially with preemption disabled, so the
940 * following code must not block on uncore.lock.
941 */
942 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300943
Mario Kleinerad3543e2013-10-30 05:13:08 +0100944 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
945
946 /* Get optional system timestamp before query. */
947 if (stime)
948 *stime = ktime_get();
949
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100950 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951 /* No obvious pixelcount register. Only query vertical
952 * scanout position from Display scan line register.
953 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300954 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100955 } else {
956 /* Have access to pixelcount since start of frame.
957 * We can split this into vertical and horizontal
958 * scanout position.
959 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300960 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100961
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300962 /* convert to pixel counts */
963 vbl_start *= htotal;
964 vbl_end *= htotal;
965 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300966
967 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300968 * In interlaced modes, the pixel counter counts all pixels,
969 * so one field will have htotal more pixels. In order to avoid
970 * the reported position from jumping backwards when the pixel
971 * counter is beyond the length of the shorter field, just
972 * clamp the position the length of the shorter field. This
973 * matches how the scanline counter based position works since
974 * the scanline counter doesn't count the two half lines.
975 */
976 if (position >= vtotal)
977 position = vtotal - 1;
978
979 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300980 * Start of vblank interrupt is triggered at start of hsync,
981 * just prior to the first active line of vblank. However we
982 * consider lines to start at the leading edge of horizontal
983 * active. So, should we get here before we've crossed into
984 * the horizontal active of the first line in vblank, we would
985 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
986 * always add htotal-hsync_start to the current pixel position.
987 */
988 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300989 }
990
Mario Kleinerad3543e2013-10-30 05:13:08 +0100991 /* Get optional system timestamp after query. */
992 if (etime)
993 *etime = ktime_get();
994
995 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
996
997 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
998
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300999 /*
1000 * While in vblank, position will be negative
1001 * counting up towards 0 at vbl_end. And outside
1002 * vblank, position will be positive counting
1003 * up since vbl_end.
1004 */
1005 if (position >= vbl_start)
1006 position -= vbl_end;
1007 else
1008 position += vtotal - vbl_end;
1009
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001010 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001011 *vpos = position;
1012 *hpos = 0;
1013 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001014 *vpos = position / htotal;
1015 *hpos = position - (*vpos * htotal);
1016 }
1017
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001018 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001019}
1020
Ville Syrjäläa225f072014-04-29 13:35:45 +03001021int intel_get_crtc_scanline(struct intel_crtc *crtc)
1022{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001023 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +03001024 unsigned long irqflags;
1025 int position;
1026
1027 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1028 position = __intel_get_crtc_scanline(crtc);
1029 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1030
1031 return position;
1032}
1033
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001034static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001035{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001036 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001037 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001038
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001039 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001040
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001041 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1042
Daniel Vetter20e4d402012-08-08 23:35:39 +02001043 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001044
Jesse Barnes7648fa92010-05-20 14:28:11 -07001045 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001046 busy_up = I915_READ(RCPREVBSYTUPAVG);
1047 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001048 max_avg = I915_READ(RCBMAXAVG);
1049 min_avg = I915_READ(RCBMINAVG);
1050
1051 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001052 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001053 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1054 new_delay = dev_priv->ips.cur_delay - 1;
1055 if (new_delay < dev_priv->ips.max_delay)
1056 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001057 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001058 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1059 new_delay = dev_priv->ips.cur_delay + 1;
1060 if (new_delay > dev_priv->ips.min_delay)
1061 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001062 }
1063
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001064 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001065 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001066
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001067 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001068
Jesse Barnesf97108d2010-01-29 11:27:07 -08001069 return;
1070}
1071
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001072static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001073{
Chris Wilson56299fb2017-02-27 20:58:48 +00001074 struct drm_i915_gem_request *rq = NULL;
1075 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001076
Chris Wilsonbcbd5c32017-10-25 15:39:42 +01001077 if (!engine->breadcrumbs.irq_armed)
1078 return;
1079
Chris Wilson2246bea2017-02-17 15:13:00 +00001080 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001081 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001082
Chris Wilson61d3dc72017-03-03 19:08:24 +00001083 spin_lock(&engine->breadcrumbs.irq_lock);
1084 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001085 if (wait) {
Chris Wilson17b51ad2017-09-18 17:27:33 +01001086 bool wakeup = engine->irq_seqno_barrier;
1087
Chris Wilson56299fb2017-02-27 20:58:48 +00001088 /* We use a callback from the dma-fence to submit
1089 * requests after waiting on our own requests. To
1090 * ensure minimum delay in queuing the next request to
1091 * hardware, signal the fence now rather than wait for
1092 * the signaler to be woken up. We still wake up the
1093 * waiter in order to handle the irq-seqno coherency
1094 * issues (we may receive the interrupt before the
1095 * seqno is written, see __i915_request_irq_complete())
1096 * and to handle coalescing of multiple seqno updates
1097 * and many waiters.
1098 */
1099 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilson17b51ad2017-09-18 17:27:33 +01001100 wait->seqno)) {
Chris Wilsonde4d2102017-09-18 17:27:34 +01001101 struct drm_i915_gem_request *waiter = wait->request;
1102
Chris Wilson17b51ad2017-09-18 17:27:33 +01001103 wakeup = true;
1104 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
Chris Wilsonde4d2102017-09-18 17:27:34 +01001105 &waiter->fence.flags) &&
1106 intel_wait_check_request(wait, waiter))
1107 rq = i915_gem_request_get(waiter);
Chris Wilson17b51ad2017-09-18 17:27:33 +01001108 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001109
Chris Wilson17b51ad2017-09-18 17:27:33 +01001110 if (wakeup)
1111 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001112 } else {
Chris Wilsonbcbd5c32017-10-25 15:39:42 +01001113 if (engine->breadcrumbs.irq_armed)
1114 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001115 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001116 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001117
Chris Wilson24754d72017-03-03 14:45:57 +00001118 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001119 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001120 i915_gem_request_put(rq);
1121 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001122
1123 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001124}
1125
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001126static void vlv_c0_read(struct drm_i915_private *dev_priv,
1127 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001128{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001129 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001130 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1131 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001132}
1133
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001134void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1135{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001136 memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001137}
1138
1139static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1140{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001141 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1142 const struct intel_rps_ei *prev = &rps->ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001143 struct intel_rps_ei now;
1144 u32 events = 0;
1145
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001146 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001147 return 0;
1148
1149 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001150
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001151 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001152 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001153 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001154
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001155 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001156
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001157 time *= dev_priv->czclk_freq;
1158
1159 /* Workload can be split between render + media,
1160 * e.g. SwapBuffers being blitted in X after being rendered in
1161 * mesa. To account for this we need to combine both engines
1162 * into our activity counter.
1163 */
Chris Wilson569884e2017-03-09 21:12:31 +00001164 render = now.render_c0 - prev->render_c0;
1165 media = now.media_c0 - prev->media_c0;
1166 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001167 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001168
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001169 if (c0 > time * rps->up_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001170 events = GEN6_PM_RP_UP_THRESHOLD;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001171 else if (c0 < time * rps->down_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001172 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001173 }
1174
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001175 rps->ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001176 return events;
Deepak S31685c22014-07-03 17:33:01 -04001177}
1178
Ben Widawsky4912d042011-04-25 11:25:20 -07001179static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001180{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001181 struct drm_i915_private *dev_priv =
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001182 container_of(work, struct drm_i915_private, gt_pm.rps.work);
1183 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001184 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001185 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001186 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001187
Daniel Vetter59cdb632013-07-04 23:35:28 +02001188 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001189 if (rps->interrupts_enabled) {
1190 pm_iir = fetch_and_zero(&rps->pm_iir);
1191 client_boost = atomic_read(&rps->num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001192 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001193 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001194
Paulo Zanoni60611c12013-08-15 11:50:01 -03001195 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301196 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001197 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001198 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001199
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001200 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001201
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001202 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1203
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001204 adj = rps->last_adj;
1205 new_delay = rps->cur_freq;
1206 min = rps->min_freq_softlimit;
1207 max = rps->max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001208 if (client_boost)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001209 max = rps->max_freq;
1210 if (client_boost && new_delay < rps->boost_freq) {
1211 new_delay = rps->boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001212 adj = 0;
1213 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001214 if (adj > 0)
1215 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001216 else /* CHV needs even encode values */
1217 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301218
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001219 if (new_delay >= rps->max_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301220 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001221 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001222 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001223 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001224 if (rps->cur_freq > rps->efficient_freq)
1225 new_delay = rps->efficient_freq;
1226 else if (rps->cur_freq > rps->min_freq_softlimit)
1227 new_delay = rps->min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001228 adj = 0;
1229 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1230 if (adj < 0)
1231 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001232 else /* CHV needs even encode values */
1233 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301234
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001235 if (new_delay <= rps->min_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301236 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001237 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001238 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001239 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001240
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001241 rps->last_adj = adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001242
Ben Widawsky79249632012-09-07 19:43:42 -07001243 /* sysfs frequency interfaces may have snuck in while servicing the
1244 * interrupt
1245 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001246 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001247 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301248
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001249 if (intel_set_rps(dev_priv, new_delay)) {
1250 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001251 rps->last_adj = 0;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001252 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001254 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001255
1256out:
1257 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1258 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001259 if (rps->interrupts_enabled)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001260 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1261 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001262}
1263
Ben Widawskye3689192012-05-25 16:56:22 -07001264
1265/**
1266 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1267 * occurred.
1268 * @work: workqueue struct
1269 *
1270 * Doesn't actually do anything except notify userspace. As a consequence of
1271 * this event, userspace should try to remap the bad rows since statistically
1272 * it is likely the same row is more likely to go bad again.
1273 */
1274static void ivybridge_parity_work(struct work_struct *work)
1275{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001276 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001277 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001278 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001280 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001281 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001282
1283 /* We must turn off DOP level clock gating to access the L3 registers.
1284 * In order to prevent a get/put style interface, acquire struct mutex
1285 * any time we access those registers.
1286 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001287 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001288
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001289 /* If we've screwed up tracking, just let the interrupt fire again */
1290 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1291 goto out;
1292
Ben Widawskye3689192012-05-25 16:56:22 -07001293 misccpctl = I915_READ(GEN7_MISCCPCTL);
1294 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1295 POSTING_READ(GEN7_MISCCPCTL);
1296
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001297 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001298 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001299
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001300 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001301 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001302 break;
1303
1304 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1305
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001306 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001307
1308 error_status = I915_READ(reg);
1309 row = GEN7_PARITY_ERROR_ROW(error_status);
1310 bank = GEN7_PARITY_ERROR_BANK(error_status);
1311 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1312
1313 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1314 POSTING_READ(reg);
1315
1316 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1317 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1318 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1319 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1320 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1321 parity_event[5] = NULL;
1322
Chris Wilson91c8a322016-07-05 10:40:23 +01001323 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001324 KOBJ_CHANGE, parity_event);
1325
1326 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1327 slice, row, bank, subbank);
1328
1329 kfree(parity_event[4]);
1330 kfree(parity_event[3]);
1331 kfree(parity_event[2]);
1332 kfree(parity_event[1]);
1333 }
Ben Widawskye3689192012-05-25 16:56:22 -07001334
1335 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1336
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001337out:
1338 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001339 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001340 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001341 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001342
Chris Wilson91c8a322016-07-05 10:40:23 +01001343 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001344}
1345
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001346static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1347 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001348{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001349 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001350 return;
1351
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001352 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001353 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001354 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001355
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001356 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001357 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1358 dev_priv->l3_parity.which_slice |= 1 << 1;
1359
1360 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1361 dev_priv->l3_parity.which_slice |= 1 << 0;
1362
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001363 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001364}
1365
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001366static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001367 u32 gt_iir)
1368{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001369 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301370 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001371 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301372 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001373}
1374
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001375static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001376 u32 gt_iir)
1377{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001378 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301379 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001380 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301381 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001382 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301383 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001384
Ben Widawskycc609d52013-05-28 19:22:29 -07001385 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1386 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001387 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1388 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001389
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001390 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1391 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001392}
1393
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001394static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001395gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001396{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001397 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson31de7352017-03-16 12:56:18 +00001398 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001399
1400 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilson4a118ec2017-10-23 22:32:36 +01001401 if (READ_ONCE(engine->execlists.active)) {
1402 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1403 tasklet = true;
1404 }
Chris Wilsonf7470262017-01-24 15:20:21 +00001405 }
Chris Wilson31de7352017-03-16 12:56:18 +00001406
1407 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1408 notify_ring(engine);
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00001409 tasklet |= USES_GUC_SUBMISSION(engine->i915);
Chris Wilson31de7352017-03-16 12:56:18 +00001410 }
1411
1412 if (tasklet)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301413 tasklet_hi_schedule(&execlists->tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001414}
1415
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001416static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1417 u32 master_ctl,
1418 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001419{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001420 irqreturn_t ret = IRQ_NONE;
1421
1422 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001423 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1424 if (gt_iir[0]) {
1425 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001426 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001427 } else
1428 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1429 }
1430
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001431 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001432 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1433 if (gt_iir[1]) {
1434 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001435 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001436 } else
1437 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1438 }
1439
Chris Wilson74cdb332015-04-07 16:21:05 +01001440 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001441 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1442 if (gt_iir[3]) {
1443 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001444 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001445 } else
1446 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1447 }
1448
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301449 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001450 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301451 if (gt_iir[2] & (dev_priv->pm_rps_events |
1452 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001453 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301454 gt_iir[2] & (dev_priv->pm_rps_events |
1455 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001456 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001457 } else
1458 DRM_ERROR("The master control interrupt lied (PM)!\n");
1459 }
1460
Ben Widawskyabd58f02013-11-02 21:07:09 -07001461 return ret;
1462}
1463
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001464static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1465 u32 gt_iir[4])
1466{
1467 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301468 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001469 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301470 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001471 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1472 }
1473
1474 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301475 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001476 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301477 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001478 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1479 }
1480
1481 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301482 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001483 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1484
1485 if (gt_iir[2] & dev_priv->pm_rps_events)
1486 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301487
1488 if (gt_iir[2] & dev_priv->pm_guc_events)
1489 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001490}
1491
Imre Deak63c88d22015-07-20 14:43:39 -07001492static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1493{
1494 switch (port) {
1495 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001496 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001497 case PORT_B:
1498 return val & PORTB_HOTPLUG_LONG_DETECT;
1499 case PORT_C:
1500 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001501 default:
1502 return false;
1503 }
1504}
1505
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001506static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1507{
1508 switch (port) {
1509 case PORT_E:
1510 return val & PORTE_HOTPLUG_LONG_DETECT;
1511 default:
1512 return false;
1513 }
1514}
1515
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001516static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1517{
1518 switch (port) {
1519 case PORT_A:
1520 return val & PORTA_HOTPLUG_LONG_DETECT;
1521 case PORT_B:
1522 return val & PORTB_HOTPLUG_LONG_DETECT;
1523 case PORT_C:
1524 return val & PORTC_HOTPLUG_LONG_DETECT;
1525 case PORT_D:
1526 return val & PORTD_HOTPLUG_LONG_DETECT;
1527 default:
1528 return false;
1529 }
1530}
1531
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001532static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1533{
1534 switch (port) {
1535 case PORT_A:
1536 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1537 default:
1538 return false;
1539 }
1540}
1541
Jani Nikula676574d2015-05-28 15:43:53 +03001542static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001543{
1544 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001545 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001546 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001547 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001548 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001549 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001550 return val & PORTD_HOTPLUG_LONG_DETECT;
1551 default:
1552 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001553 }
1554}
1555
Jani Nikula676574d2015-05-28 15:43:53 +03001556static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001557{
1558 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001559 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001560 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001561 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001562 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001563 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001564 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1565 default:
1566 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001567 }
1568}
1569
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001570/*
1571 * Get a bit mask of pins that have triggered, and which ones may be long.
1572 * This can be called multiple times with the same masks to accumulate
1573 * hotplug detection results from several registers.
1574 *
1575 * Note that the caller is expected to zero out the masks initially.
1576 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001577static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001578 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001579 const u32 hpd[HPD_NUM_PINS],
1580 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001581{
Jani Nikula8c841e52015-06-18 13:06:17 +03001582 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001583 int i;
1584
Jani Nikula676574d2015-05-28 15:43:53 +03001585 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001586 if ((hpd[i] & hotplug_trigger) == 0)
1587 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001588
Jani Nikula8c841e52015-06-18 13:06:17 +03001589 *pin_mask |= BIT(i);
1590
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07001591 port = intel_hpd_pin_to_port(i);
1592 if (port == PORT_NONE)
Imre Deakcc24fcd2015-07-21 15:32:45 -07001593 continue;
1594
Imre Deakfd63e2a2015-07-21 15:32:44 -07001595 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001596 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001597 }
1598
1599 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1600 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1601
1602}
1603
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001604static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001605{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001606 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001607}
1608
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001609static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001610{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001611 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001612}
1613
Shuang He8bf1e9f2013-10-15 18:55:27 +01001614#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001615static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1616 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001617 uint32_t crc0, uint32_t crc1,
1618 uint32_t crc2, uint32_t crc3,
1619 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001620{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1622 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001623 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1624 struct drm_driver *driver = dev_priv->drm.driver;
1625 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001626 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001627
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001628 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001629 if (pipe_crc->source) {
1630 if (!pipe_crc->entries) {
1631 spin_unlock(&pipe_crc->lock);
1632 DRM_DEBUG_KMS("spurious interrupt\n");
1633 return;
1634 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001635
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001636 head = pipe_crc->head;
1637 tail = pipe_crc->tail;
1638
1639 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1640 spin_unlock(&pipe_crc->lock);
1641 DRM_ERROR("CRC buffer overflowing\n");
1642 return;
1643 }
1644
1645 entry = &pipe_crc->entries[head];
1646
1647 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1648 entry->crc[0] = crc0;
1649 entry->crc[1] = crc1;
1650 entry->crc[2] = crc2;
1651 entry->crc[3] = crc3;
1652 entry->crc[4] = crc4;
1653
1654 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1655 pipe_crc->head = head;
1656
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001657 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001658
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001659 wake_up_interruptible(&pipe_crc->wq);
1660 } else {
1661 /*
1662 * For some not yet identified reason, the first CRC is
1663 * bonkers. So let's just wait for the next vblank and read
1664 * out the buggy result.
1665 *
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001666 * On GEN8+ sometimes the second CRC is bonkers as well, so
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001667 * don't trust that one either.
1668 */
1669 if (pipe_crc->skipped == 0 ||
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001670 (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001671 pipe_crc->skipped++;
1672 spin_unlock(&pipe_crc->lock);
1673 return;
1674 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001675 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001676 crcs[0] = crc0;
1677 crcs[1] = crc1;
1678 crcs[2] = crc2;
1679 crcs[3] = crc3;
1680 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001681 drm_crtc_add_crc_entry(&crtc->base, true,
Daniel Vetterca814b22017-05-24 16:51:47 +02001682 drm_crtc_accurate_vblank_count(&crtc->base),
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001683 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001684 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001685}
Daniel Vetter277de952013-10-18 16:37:07 +02001686#else
1687static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001688display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1689 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001690 uint32_t crc0, uint32_t crc1,
1691 uint32_t crc2, uint32_t crc3,
1692 uint32_t crc4) {}
1693#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001694
Daniel Vetter277de952013-10-18 16:37:07 +02001695
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001696static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1697 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001698{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001699 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001700 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1701 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001702}
1703
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001704static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1705 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001706{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001707 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001708 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1709 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1710 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1711 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1712 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001713}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001714
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001715static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1716 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001717{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001718 uint32_t res1, res2;
1719
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001720 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001721 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1722 else
1723 res1 = 0;
1724
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001725 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001726 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1727 else
1728 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001729
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001730 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001731 I915_READ(PIPE_CRC_RES_RED(pipe)),
1732 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1733 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1734 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001735}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001736
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001737/* The RPS events need forcewake, so we add them to a work queue and mask their
1738 * IMR bits until the work is done. Other interrupts can be processed without
1739 * the work queue. */
1740static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001741{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001742 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1743
Deepak Sa6706b42014-03-15 20:23:22 +05301744 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001745 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301746 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001747 if (rps->interrupts_enabled) {
1748 rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1749 schedule_work(&rps->work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001750 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001751 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001752 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001753
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07001754 if (INTEL_GEN(dev_priv) >= 8)
Imre Deakc9a9a262014-11-05 20:48:37 +02001755 return;
1756
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001757 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001758 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301759 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001760
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001761 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1762 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001763 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001764}
1765
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301766static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1767{
1768 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301769 /* Sample the log buffer flush related bits & clear them out now
1770 * itself from the message identity register to minimize the
1771 * probability of losing a flush interrupt, when there are back
1772 * to back flush interrupts.
1773 * There can be a new flush interrupt, for different log buffer
1774 * type (like for ISR), whilst Host is handling one (for DPC).
1775 * Since same bit is used in message register for ISR & DPC, it
1776 * could happen that GuC sets the bit for 2nd interrupt but Host
1777 * clears out the bit on handling the 1st interrupt.
1778 */
1779 u32 msg, flush;
1780
1781 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001782 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1783 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301784 if (flush) {
1785 /* Clear the message bits that are handled */
1786 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1787
1788 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001789 queue_work(dev_priv->guc.log.runtime.flush_wq,
1790 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301791
1792 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301793 } else {
1794 /* Not clearing of unhandled event bits won't result in
1795 * re-triggering of the interrupt.
1796 */
1797 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301798 }
1799}
1800
Ville Syrjälä44d92412017-08-18 21:36:51 +03001801static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1802{
1803 enum pipe pipe;
1804
1805 for_each_pipe(dev_priv, pipe) {
1806 I915_WRITE(PIPESTAT(pipe),
1807 PIPESTAT_INT_STATUS_MASK |
1808 PIPE_FIFO_UNDERRUN_STATUS);
1809
1810 dev_priv->pipestat_irq_mask[pipe] = 0;
1811 }
1812}
1813
Ville Syrjäläeb643432017-08-18 21:36:59 +03001814static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1815 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001816{
Imre Deakc1874ed2014-02-04 21:35:46 +02001817 int pipe;
1818
Imre Deak58ead0d2014-02-04 21:35:47 +02001819 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001820
1821 if (!dev_priv->display_irqs_enabled) {
1822 spin_unlock(&dev_priv->irq_lock);
1823 return;
1824 }
1825
Damien Lespiau055e3932014-08-18 13:49:10 +01001826 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001827 i915_reg_t reg;
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001828 u32 status_mask, enable_mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001829
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001830 /*
1831 * PIPESTAT bits get signalled even when the interrupt is
1832 * disabled with the mask bits, and some of the status bits do
1833 * not generate interrupts at all (like the underrun bit). Hence
1834 * we need to be careful that we only handle what we want to
1835 * handle.
1836 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001837
1838 /* fifo underruns are filterered in the underrun handler. */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001839 status_mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001840
1841 switch (pipe) {
1842 case PIPE_A:
1843 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1844 break;
1845 case PIPE_B:
1846 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1847 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001848 case PIPE_C:
1849 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1850 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001851 }
1852 if (iir & iir_bit)
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001853 status_mask |= dev_priv->pipestat_irq_mask[pipe];
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001854
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001855 if (!status_mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001856 continue;
1857
1858 reg = PIPESTAT(pipe);
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001859 pipe_stats[pipe] = I915_READ(reg) & status_mask;
1860 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001861
1862 /*
1863 * Clear the PIPE*STAT regs before the IIR
1864 */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001865 if (pipe_stats[pipe])
1866 I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
Imre Deakc1874ed2014-02-04 21:35:46 +02001867 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001868 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001869}
1870
Ville Syrjäläeb643432017-08-18 21:36:59 +03001871static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1872 u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1873{
1874 enum pipe pipe;
1875
1876 for_each_pipe(dev_priv, pipe) {
1877 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1878 drm_handle_vblank(&dev_priv->drm, pipe);
1879
1880 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1881 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1882
1883 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1884 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1885 }
1886}
1887
1888static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1889 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1890{
1891 bool blc_event = false;
1892 enum pipe pipe;
1893
1894 for_each_pipe(dev_priv, pipe) {
1895 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1896 drm_handle_vblank(&dev_priv->drm, pipe);
1897
1898 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1899 blc_event = true;
1900
1901 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1902 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1903
1904 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1905 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1906 }
1907
1908 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1909 intel_opregion_asle_intr(dev_priv);
1910}
1911
1912static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1913 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1914{
1915 bool blc_event = false;
1916 enum pipe pipe;
1917
1918 for_each_pipe(dev_priv, pipe) {
1919 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1920 drm_handle_vblank(&dev_priv->drm, pipe);
1921
1922 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1923 blc_event = true;
1924
1925 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1926 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1927
1928 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1929 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1930 }
1931
1932 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1933 intel_opregion_asle_intr(dev_priv);
1934
1935 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1936 gmbus_irq_handler(dev_priv);
1937}
1938
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001939static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001940 u32 pipe_stats[I915_MAX_PIPES])
1941{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001942 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001943
Damien Lespiau055e3932014-08-18 13:49:10 +01001944 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02001945 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1946 drm_handle_vblank(&dev_priv->drm, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001947
1948 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001949 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001950
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001951 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1952 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001953 }
1954
1955 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001956 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001957}
1958
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001959static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001960{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001961 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001962
1963 if (hotplug_status)
1964 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1965
1966 return hotplug_status;
1967}
1968
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001969static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001970 u32 hotplug_status)
1971{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001972 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001973
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001974 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1975 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001976 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001977
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001978 if (hotplug_trigger) {
1979 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1980 hotplug_trigger, hpd_status_g4x,
1981 i9xx_port_hotplug_long_detect);
1982
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001983 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001984 }
Jani Nikula369712e2015-05-27 15:03:40 +03001985
1986 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001987 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001988 } else {
1989 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001990
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001991 if (hotplug_trigger) {
1992 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001993 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001994 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001995 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001996 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001997 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001998}
1999
Daniel Vetterff1f5252012-10-02 15:10:55 +02002000static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002001{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002002 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002003 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002004 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002005
Imre Deak2dd2a882015-02-24 11:14:30 +02002006 if (!intel_irqs_enabled(dev_priv))
2007 return IRQ_NONE;
2008
Imre Deak1f814da2015-12-16 02:52:19 +02002009 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2010 disable_rpm_wakeref_asserts(dev_priv);
2011
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002012 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002013 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002014 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002015 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002016 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002017
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002018 gt_iir = I915_READ(GTIIR);
2019 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002020 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002021
2022 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002023 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002024
2025 ret = IRQ_HANDLED;
2026
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002027 /*
2028 * Theory on interrupt generation, based on empirical evidence:
2029 *
2030 * x = ((VLV_IIR & VLV_IER) ||
2031 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2032 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2033 *
2034 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2035 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2036 * guarantee the CPU interrupt will be raised again even if we
2037 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2038 * bits this time around.
2039 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002040 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002041 ier = I915_READ(VLV_IER);
2042 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002043
2044 if (gt_iir)
2045 I915_WRITE(GTIIR, gt_iir);
2046 if (pm_iir)
2047 I915_WRITE(GEN6_PMIIR, pm_iir);
2048
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002049 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002050 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002051
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002052 /* Call regardless, as some status bits might not be
2053 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002054 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002055
Jerome Anandeef57322017-01-25 04:27:49 +05302056 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2057 I915_LPE_PIPE_B_INTERRUPT))
2058 intel_lpe_audio_irq_handler(dev_priv);
2059
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002060 /*
2061 * VLV_IIR is single buffered, and reflects the level
2062 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2063 */
2064 if (iir)
2065 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002066
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002067 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002068 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2069 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002070
Ville Syrjälä52894872016-04-13 21:19:56 +03002071 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002072 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03002073 if (pm_iir)
2074 gen6_rps_irq_handler(dev_priv, pm_iir);
2075
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002076 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002077 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002078
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002079 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002080 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002081
Imre Deak1f814da2015-12-16 02:52:19 +02002082 enable_rpm_wakeref_asserts(dev_priv);
2083
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002084 return ret;
2085}
2086
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002087static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2088{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002089 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002090 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002091 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002092
Imre Deak2dd2a882015-02-24 11:14:30 +02002093 if (!intel_irqs_enabled(dev_priv))
2094 return IRQ_NONE;
2095
Imre Deak1f814da2015-12-16 02:52:19 +02002096 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2097 disable_rpm_wakeref_asserts(dev_priv);
2098
Chris Wilson579de732016-03-14 09:01:57 +00002099 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002100 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002101 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002102 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002103 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002104 u32 ier = 0;
2105
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002106 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2107 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002108
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002109 if (master_ctl == 0 && iir == 0)
2110 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002111
Oscar Mateo27b6c122014-06-16 16:11:00 +01002112 ret = IRQ_HANDLED;
2113
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002114 /*
2115 * Theory on interrupt generation, based on empirical evidence:
2116 *
2117 * x = ((VLV_IIR & VLV_IER) ||
2118 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2119 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2120 *
2121 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2122 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2123 * guarantee the CPU interrupt will be raised again even if we
2124 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2125 * bits this time around.
2126 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002127 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002128 ier = I915_READ(VLV_IER);
2129 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002130
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002131 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002132
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002133 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002134 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002135
Oscar Mateo27b6c122014-06-16 16:11:00 +01002136 /* Call regardless, as some status bits might not be
2137 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002138 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002139
Jerome Anandeef57322017-01-25 04:27:49 +05302140 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2141 I915_LPE_PIPE_B_INTERRUPT |
2142 I915_LPE_PIPE_C_INTERRUPT))
2143 intel_lpe_audio_irq_handler(dev_priv);
2144
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002145 /*
2146 * VLV_IIR is single buffered, and reflects the level
2147 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2148 */
2149 if (iir)
2150 I915_WRITE(VLV_IIR, iir);
2151
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002152 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002153 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002154 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002155
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002156 gen8_gt_irq_handler(dev_priv, gt_iir);
2157
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002158 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002159 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002160
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002161 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002162 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002163
Imre Deak1f814da2015-12-16 02:52:19 +02002164 enable_rpm_wakeref_asserts(dev_priv);
2165
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002166 return ret;
2167}
2168
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002169static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2170 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002171 const u32 hpd[HPD_NUM_PINS])
2172{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002173 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2174
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002175 /*
2176 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2177 * unless we touch the hotplug register, even if hotplug_trigger is
2178 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2179 * errors.
2180 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002181 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002182 if (!hotplug_trigger) {
2183 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2184 PORTD_HOTPLUG_STATUS_MASK |
2185 PORTC_HOTPLUG_STATUS_MASK |
2186 PORTB_HOTPLUG_STATUS_MASK;
2187 dig_hotplug_reg &= ~mask;
2188 }
2189
Ville Syrjälä40e56412015-08-27 23:56:10 +03002190 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002191 if (!hotplug_trigger)
2192 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002193
2194 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2195 dig_hotplug_reg, hpd,
2196 pch_port_hotplug_long_detect);
2197
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002198 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002199}
2200
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002201static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002202{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002203 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002204 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002205
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002206 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002207
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002208 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2209 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2210 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002211 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002212 port_name(port));
2213 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002214
Daniel Vetterce99c252012-12-01 13:53:47 +01002215 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002216 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002217
Jesse Barnes776ad802011-01-04 15:09:39 -08002218 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002219 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002220
2221 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2222 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2223
2224 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2225 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2226
2227 if (pch_iir & SDE_POISON)
2228 DRM_ERROR("PCH poison interrupt\n");
2229
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002230 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002231 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002232 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2233 pipe_name(pipe),
2234 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002235
2236 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2237 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2238
2239 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2240 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2241
Jesse Barnes776ad802011-01-04 15:09:39 -08002242 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002243 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002244
2245 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002246 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002247}
2248
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002249static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002250{
Paulo Zanoni86642812013-04-12 17:57:57 -03002251 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002252 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002253
Paulo Zanonide032bf2013-04-12 17:57:58 -03002254 if (err_int & ERR_INT_POISON)
2255 DRM_ERROR("Poison interrupt\n");
2256
Damien Lespiau055e3932014-08-18 13:49:10 +01002257 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002258 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2259 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002260
Daniel Vetter5a69b892013-10-16 22:55:52 +02002261 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002262 if (IS_IVYBRIDGE(dev_priv))
2263 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002264 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002265 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002266 }
2267 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002268
Paulo Zanoni86642812013-04-12 17:57:57 -03002269 I915_WRITE(GEN7_ERR_INT, err_int);
2270}
2271
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002272static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002273{
Paulo Zanoni86642812013-04-12 17:57:57 -03002274 u32 serr_int = I915_READ(SERR_INT);
Mika Kahola45c1cd82017-10-10 13:17:06 +03002275 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002276
Paulo Zanonide032bf2013-04-12 17:57:58 -03002277 if (serr_int & SERR_INT_POISON)
2278 DRM_ERROR("PCH poison interrupt\n");
2279
Mika Kahola45c1cd82017-10-10 13:17:06 +03002280 for_each_pipe(dev_priv, pipe)
2281 if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
2282 intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002283
2284 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002285}
2286
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002287static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002288{
Adam Jackson23e81d62012-06-06 15:45:44 -04002289 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002290 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002291
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002292 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002293
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002294 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2295 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2296 SDE_AUDIO_POWER_SHIFT_CPT);
2297 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2298 port_name(port));
2299 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002300
2301 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002302 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002303
2304 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002305 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002306
2307 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2308 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2309
2310 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2311 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2312
2313 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002314 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002315 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2316 pipe_name(pipe),
2317 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002318
2319 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002320 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002321}
2322
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002323static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002324{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002325 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2326 ~SDE_PORTE_HOTPLUG_SPT;
2327 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2328 u32 pin_mask = 0, long_mask = 0;
2329
2330 if (hotplug_trigger) {
2331 u32 dig_hotplug_reg;
2332
2333 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2334 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2335
2336 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2337 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002338 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002339 }
2340
2341 if (hotplug2_trigger) {
2342 u32 dig_hotplug_reg;
2343
2344 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2345 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2346
2347 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2348 dig_hotplug_reg, hpd_spt,
2349 spt_port_hotplug2_long_detect);
2350 }
2351
2352 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002353 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002354
2355 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002356 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002357}
2358
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002359static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2360 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002361 const u32 hpd[HPD_NUM_PINS])
2362{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002363 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2364
2365 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2366 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2367
2368 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2369 dig_hotplug_reg, hpd,
2370 ilk_port_hotplug_long_detect);
2371
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002372 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002373}
2374
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002375static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2376 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002377{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002378 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002379 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2380
Ville Syrjälä40e56412015-08-27 23:56:10 +03002381 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002382 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002383
2384 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002385 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002386
2387 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002388 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002389
Paulo Zanonic008bc62013-07-12 16:35:10 -03002390 if (de_iir & DE_POISON)
2391 DRM_ERROR("Poison interrupt\n");
2392
Damien Lespiau055e3932014-08-18 13:49:10 +01002393 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002394 if (de_iir & DE_PIPE_VBLANK(pipe))
2395 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002396
Daniel Vetter40da17c22013-10-21 18:04:36 +02002397 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002398 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002399
Daniel Vetter40da17c22013-10-21 18:04:36 +02002400 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002401 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002402 }
2403
2404 /* check event from PCH */
2405 if (de_iir & DE_PCH_EVENT) {
2406 u32 pch_iir = I915_READ(SDEIIR);
2407
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002408 if (HAS_PCH_CPT(dev_priv))
2409 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002410 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002411 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002412
2413 /* should clear PCH hotplug event before clear CPU irq */
2414 I915_WRITE(SDEIIR, pch_iir);
2415 }
2416
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002417 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2418 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002419}
2420
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002421static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2422 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002423{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002424 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002425 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2426
Ville Syrjälä40e56412015-08-27 23:56:10 +03002427 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002428 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002429
2430 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002431 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002432
2433 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002434 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002435
2436 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002437 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002438
Damien Lespiau055e3932014-08-18 13:49:10 +01002439 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002440 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2441 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002442 }
2443
2444 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002445 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002446 u32 pch_iir = I915_READ(SDEIIR);
2447
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002448 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002449
2450 /* clear PCH hotplug event before clear CPU irq */
2451 I915_WRITE(SDEIIR, pch_iir);
2452 }
2453}
2454
Oscar Mateo72c90f62014-06-16 16:10:57 +01002455/*
2456 * To handle irqs with the minimum potential races with fresh interrupts, we:
2457 * 1 - Disable Master Interrupt Control.
2458 * 2 - Find the source(s) of the interrupt.
2459 * 3 - Clear the Interrupt Identity bits (IIR).
2460 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2461 * 5 - Re-enable Master Interrupt Control.
2462 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002463static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002464{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002465 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002466 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002467 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002468 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002469
Imre Deak2dd2a882015-02-24 11:14:30 +02002470 if (!intel_irqs_enabled(dev_priv))
2471 return IRQ_NONE;
2472
Imre Deak1f814da2015-12-16 02:52:19 +02002473 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2474 disable_rpm_wakeref_asserts(dev_priv);
2475
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002476 /* disable master interrupt before clearing iir */
2477 de_ier = I915_READ(DEIER);
2478 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002479 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002480
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002481 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2482 * interrupts will will be stored on its back queue, and then we'll be
2483 * able to process them after we restore SDEIER (as soon as we restore
2484 * it, we'll get an interrupt if SDEIIR still has something to process
2485 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002486 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002487 sde_ier = I915_READ(SDEIER);
2488 I915_WRITE(SDEIER, 0);
2489 POSTING_READ(SDEIER);
2490 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002491
Oscar Mateo72c90f62014-06-16 16:10:57 +01002492 /* Find, clear, then process each source of interrupt */
2493
Chris Wilson0e434062012-05-09 21:45:44 +01002494 gt_iir = I915_READ(GTIIR);
2495 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002496 I915_WRITE(GTIIR, gt_iir);
2497 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002498 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002499 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002500 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002501 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002502 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002503
2504 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002505 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002506 I915_WRITE(DEIIR, de_iir);
2507 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002508 if (INTEL_GEN(dev_priv) >= 7)
2509 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002510 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002511 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002512 }
2513
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002514 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002515 u32 pm_iir = I915_READ(GEN6_PMIIR);
2516 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002517 I915_WRITE(GEN6_PMIIR, pm_iir);
2518 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002519 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002520 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002521 }
2522
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002523 I915_WRITE(DEIER, de_ier);
2524 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002525 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002526 I915_WRITE(SDEIER, sde_ier);
2527 POSTING_READ(SDEIER);
2528 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002529
Imre Deak1f814da2015-12-16 02:52:19 +02002530 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2531 enable_rpm_wakeref_asserts(dev_priv);
2532
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002533 return ret;
2534}
2535
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002536static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2537 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002538 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302539{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002540 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302541
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002542 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2543 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302544
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002545 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002546 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002547 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002548
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002549 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302550}
2551
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002552static irqreturn_t
2553gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002554{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002555 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002556 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002557 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002558
Ben Widawskyabd58f02013-11-02 21:07:09 -07002559 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002560 iir = I915_READ(GEN8_DE_MISC_IIR);
2561 if (iir) {
2562 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002563 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002564 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002565 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002566 else
2567 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002568 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002569 else
2570 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002571 }
2572
Daniel Vetter6d766f02013-11-07 14:49:55 +01002573 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002574 iir = I915_READ(GEN8_DE_PORT_IIR);
2575 if (iir) {
2576 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302577 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002578
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002579 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002580 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002581
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002582 tmp_mask = GEN8_AUX_CHANNEL_A;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002583 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002584 tmp_mask |= GEN9_AUX_CHANNEL_B |
2585 GEN9_AUX_CHANNEL_C |
2586 GEN9_AUX_CHANNEL_D;
2587
2588 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002589 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302590 found = true;
2591 }
2592
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002593 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002594 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2595 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002596 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2597 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002598 found = true;
2599 }
2600 } else if (IS_BROADWELL(dev_priv)) {
2601 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2602 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002603 ilk_hpd_irq_handler(dev_priv,
2604 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002605 found = true;
2606 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302607 }
2608
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002609 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002610 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302611 found = true;
2612 }
2613
Shashank Sharmad04a4922014-08-22 17:40:41 +05302614 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002615 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002616 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002617 else
2618 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002619 }
2620
Damien Lespiau055e3932014-08-18 13:49:10 +01002621 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002622 u32 fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002623
Daniel Vetterc42664c2013-11-07 11:05:40 +01002624 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2625 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002626
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002627 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2628 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002629 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002630 continue;
2631 }
2632
2633 ret = IRQ_HANDLED;
2634 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2635
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002636 if (iir & GEN8_PIPE_VBLANK)
2637 drm_handle_vblank(&dev_priv->drm, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002638
2639 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002640 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002641
2642 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2643 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2644
2645 fault_errors = iir;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002646 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002647 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2648 else
2649 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2650
2651 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002652 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002653 pipe_name(pipe),
2654 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002655 }
2656
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002657 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302658 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002659 /*
2660 * FIXME(BDW): Assume for now that the new interrupt handling
2661 * scheme also closed the SDE interrupt handling race we've seen
2662 * on older pch-split platforms. But this needs testing.
2663 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002664 iir = I915_READ(SDEIIR);
2665 if (iir) {
2666 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002667 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002668
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002669 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2670 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002671 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002672 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002673 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002674 } else {
2675 /*
2676 * Like on previous PCH there seems to be something
2677 * fishy going on with forwarding PCH interrupts.
2678 */
2679 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2680 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002681 }
2682
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002683 return ret;
2684}
2685
2686static irqreturn_t gen8_irq_handler(int irq, void *arg)
2687{
2688 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002689 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002690 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002691 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002692 irqreturn_t ret;
2693
2694 if (!intel_irqs_enabled(dev_priv))
2695 return IRQ_NONE;
2696
2697 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2698 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2699 if (!master_ctl)
2700 return IRQ_NONE;
2701
2702 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2703
2704 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2705 disable_rpm_wakeref_asserts(dev_priv);
2706
2707 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002708 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2709 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002710 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2711
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002712 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2713 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002714
Imre Deak1f814da2015-12-16 02:52:19 +02002715 enable_rpm_wakeref_asserts(dev_priv);
2716
Ben Widawskyabd58f02013-11-02 21:07:09 -07002717 return ret;
2718}
2719
Chris Wilson36703e72017-06-22 11:56:25 +01002720struct wedge_me {
2721 struct delayed_work work;
2722 struct drm_i915_private *i915;
2723 const char *name;
2724};
2725
2726static void wedge_me(struct work_struct *work)
2727{
2728 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2729
2730 dev_err(w->i915->drm.dev,
2731 "%s timed out, cancelling all in-flight rendering.\n",
2732 w->name);
2733 i915_gem_set_wedged(w->i915);
2734}
2735
2736static void __init_wedge(struct wedge_me *w,
2737 struct drm_i915_private *i915,
2738 long timeout,
2739 const char *name)
2740{
2741 w->i915 = i915;
2742 w->name = name;
2743
2744 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2745 schedule_delayed_work(&w->work, timeout);
2746}
2747
2748static void __fini_wedge(struct wedge_me *w)
2749{
2750 cancel_delayed_work_sync(&w->work);
2751 destroy_delayed_work_on_stack(&w->work);
2752 w->i915 = NULL;
2753}
2754
2755#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2756 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2757 (W)->i915; \
2758 __fini_wedge((W)))
2759
Jesse Barnes8a905232009-07-11 16:48:03 -04002760/**
Chris Wilsond5367302017-06-20 10:57:43 +01002761 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002762 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002763 *
2764 * Fire an error uevent so userspace can see that a hang or error
2765 * was detected.
2766 */
Chris Wilsond5367302017-06-20 10:57:43 +01002767static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002768{
Chris Wilson91c8a322016-07-05 10:40:23 +01002769 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002770 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2771 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2772 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002773 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002774
Chris Wilsonc0336662016-05-06 15:40:21 +01002775 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002776
Chris Wilson8af29b02016-09-09 14:11:47 +01002777 DRM_DEBUG_DRIVER("resetting chip\n");
2778 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2779
Chris Wilson36703e72017-06-22 11:56:25 +01002780 /* Use a watchdog to ensure that our reset completes */
2781 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2782 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002783
Chris Wilson36703e72017-06-22 11:56:25 +01002784 /* Signal that locked waiters should reset the GPU */
2785 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2786 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002787
Chris Wilson36703e72017-06-22 11:56:25 +01002788 /* Wait for anyone holding the lock to wakeup, without
2789 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002790 */
Chris Wilson36703e72017-06-22 11:56:25 +01002791 do {
2792 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson535275d2017-07-21 13:32:37 +01002793 i915_reset(dev_priv, 0);
Chris Wilson36703e72017-06-22 11:56:25 +01002794 mutex_unlock(&dev_priv->drm.struct_mutex);
2795 }
2796 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2797 I915_RESET_HANDOFF,
2798 TASK_UNINTERRUPTIBLE,
2799 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002800
Chris Wilson36703e72017-06-22 11:56:25 +01002801 intel_finish_reset(dev_priv);
2802 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002803
Chris Wilson780f2622016-09-09 14:11:52 +01002804 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002805 kobject_uevent_env(kobj,
2806 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002807}
2808
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002809static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002810{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002811 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002812
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002813 if (!IS_GEN2(dev_priv))
2814 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002815
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002816 if (INTEL_GEN(dev_priv) < 4)
2817 I915_WRITE(IPEIR, I915_READ(IPEIR));
2818 else
2819 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002820
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002821 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002822 eir = I915_READ(EIR);
2823 if (eir) {
2824 /*
2825 * some errors might have become stuck,
2826 * mask them.
2827 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002828 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002829 I915_WRITE(EMR, I915_READ(EMR) | eir);
2830 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2831 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002832}
2833
2834/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002835 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002836 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002837 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002838 * @fmt: Error message format string
2839 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002840 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002841 * dump it to the syslog. Also call i915_capture_error_state() to make
2842 * sure we get a record and make it available in debugfs. Fire a uevent
2843 * so userspace knows something bad happened (should trigger collection
2844 * of a ring dump etc.).
2845 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002846void i915_handle_error(struct drm_i915_private *dev_priv,
2847 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002848 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002849{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002850 struct intel_engine_cs *engine;
2851 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002852 va_list args;
2853 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002854
Mika Kuoppala58174462014-02-25 17:11:26 +02002855 va_start(args, fmt);
2856 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2857 va_end(args);
2858
Chris Wilson1604a862017-03-14 17:18:40 +00002859 /*
2860 * In most cases it's guaranteed that we get here with an RPM
2861 * reference held, for example because there is a pending GPU
2862 * request that won't finish until the reset is done. This
2863 * isn't the case at least when we get here by doing a
2864 * simulated reset via debugfs, so get an RPM reference.
2865 */
2866 intel_runtime_pm_get(dev_priv);
2867
Chris Wilsonc0336662016-05-06 15:40:21 +01002868 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002869 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002870
Michel Thierry142bc7d2017-06-20 10:57:46 +01002871 /*
2872 * Try engine reset when available. We fall back to full reset if
2873 * single reset fails.
2874 */
2875 if (intel_has_reset_engine(dev_priv)) {
2876 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
Daniel Vetter9db529a2017-08-08 10:08:28 +02002877 BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
Michel Thierry142bc7d2017-06-20 10:57:46 +01002878 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2879 &dev_priv->gpu_error.flags))
2880 continue;
2881
Chris Wilson535275d2017-07-21 13:32:37 +01002882 if (i915_reset_engine(engine, 0) == 0)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002883 engine_mask &= ~intel_engine_flag(engine);
2884
2885 clear_bit(I915_RESET_ENGINE + engine->id,
2886 &dev_priv->gpu_error.flags);
2887 wake_up_bit(&dev_priv->gpu_error.flags,
2888 I915_RESET_ENGINE + engine->id);
2889 }
2890 }
2891
Chris Wilson8af29b02016-09-09 14:11:47 +01002892 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002893 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002894
Michel Thierry142bc7d2017-06-20 10:57:46 +01002895 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002896 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2897 wait_event(dev_priv->gpu_error.reset_queue,
2898 !test_bit(I915_RESET_BACKOFF,
2899 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002900 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002901 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002902
Michel Thierry142bc7d2017-06-20 10:57:46 +01002903 /* Prevent any other reset-engine attempt. */
2904 for_each_engine(engine, dev_priv, tmp) {
2905 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2906 &dev_priv->gpu_error.flags))
2907 wait_on_bit(&dev_priv->gpu_error.flags,
2908 I915_RESET_ENGINE + engine->id,
2909 TASK_UNINTERRUPTIBLE);
2910 }
2911
Chris Wilsond5367302017-06-20 10:57:43 +01002912 i915_reset_device(dev_priv);
2913
Michel Thierry142bc7d2017-06-20 10:57:46 +01002914 for_each_engine(engine, dev_priv, tmp) {
2915 clear_bit(I915_RESET_ENGINE + engine->id,
2916 &dev_priv->gpu_error.flags);
2917 }
2918
Chris Wilsond5367302017-06-20 10:57:43 +01002919 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2920 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002921
2922out:
2923 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002924}
2925
Keith Packard42f52ef2008-10-18 19:39:29 -07002926/* Called from drm generic code, passed 'crtc' which
2927 * we use as a pipe index
2928 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002929static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002930{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002931 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002932 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002933
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002934 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002935 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2936 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2937
2938 return 0;
2939}
2940
2941static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2942{
2943 struct drm_i915_private *dev_priv = to_i915(dev);
2944 unsigned long irqflags;
2945
2946 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2947 i915_enable_pipestat(dev_priv, pipe,
2948 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002949 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002950
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002951 return 0;
2952}
2953
Thierry Reding88e72712015-09-24 18:35:31 +02002954static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002955{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002956 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002957 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002958 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002959 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002960
Jesse Barnesf796cf82011-04-07 13:58:17 -07002961 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002962 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002963 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2964
2965 return 0;
2966}
2967
Thierry Reding88e72712015-09-24 18:35:31 +02002968static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002969{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002970 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002971 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002972
Ben Widawskyabd58f02013-11-02 21:07:09 -07002973 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002974 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002975 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002976
Ben Widawskyabd58f02013-11-02 21:07:09 -07002977 return 0;
2978}
2979
Keith Packard42f52ef2008-10-18 19:39:29 -07002980/* Called from drm generic code, passed 'crtc' which
2981 * we use as a pipe index
2982 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002983static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2984{
2985 struct drm_i915_private *dev_priv = to_i915(dev);
2986 unsigned long irqflags;
2987
2988 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2989 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2990 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2991}
2992
2993static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002994{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002995 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002996 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002997
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002998 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002999 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003000 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003001 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3002}
3003
Thierry Reding88e72712015-09-24 18:35:31 +02003004static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07003005{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003006 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003007 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01003008 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01003009 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003010
3011 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003012 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3014}
3015
Thierry Reding88e72712015-09-24 18:35:31 +02003016static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003018 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003019 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020
Ben Widawskyabd58f02013-11-02 21:07:09 -07003021 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02003022 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003023 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3024}
3025
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003026static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003027{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003028 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03003029 return;
3030
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003031 GEN3_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003032
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003033 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03003034 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003035}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003036
Paulo Zanoni622364b2014-04-01 15:37:22 -03003037/*
3038 * SDEIER is also touched by the interrupt handler to work around missed PCH
3039 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3040 * instead we unconditionally enable all PCH interrupt sources here, but then
3041 * only unmask them as needed with SDEIMR.
3042 *
3043 * This function needs to be called before interrupts are enabled.
3044 */
3045static void ibx_irq_pre_postinstall(struct drm_device *dev)
3046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003047 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003048
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003049 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03003050 return;
3051
3052 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003053 I915_WRITE(SDEIER, 0xffffffff);
3054 POSTING_READ(SDEIER);
3055}
3056
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003057static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003058{
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003059 GEN3_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003060 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003061 GEN3_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003062}
3063
Ville Syrjälä70591a42014-10-30 19:42:58 +02003064static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3065{
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003066 if (IS_CHERRYVIEW(dev_priv))
3067 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3068 else
3069 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3070
Ville Syrjäläad22d102016-04-12 18:56:14 +03003071 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003072 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3073
Ville Syrjälä44d92412017-08-18 21:36:51 +03003074 i9xx_pipestat_irq_reset(dev_priv);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003075
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003076 GEN3_IRQ_RESET(VLV_);
Chris Wilson8bd099a2017-11-30 12:52:53 +00003077 dev_priv->irq_mask = ~0u;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003078}
3079
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003080static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3081{
3082 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003083 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003084 enum pipe pipe;
3085
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003086 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003087
3088 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3089 for_each_pipe(dev_priv, pipe)
3090 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3091
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003092 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3093 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003094 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3095 I915_LPE_PIPE_A_INTERRUPT |
3096 I915_LPE_PIPE_B_INTERRUPT;
3097
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003098 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003099 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3100 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003101
Chris Wilson8bd099a2017-11-30 12:52:53 +00003102 WARN_ON(dev_priv->irq_mask != ~0u);
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003103
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003104 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003105
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003106 GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003107}
3108
3109/* drm_dma.h hooks
3110*/
3111static void ironlake_irq_reset(struct drm_device *dev)
3112{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003113 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003114
Ville Syrjäläd420a502017-08-18 21:37:03 +03003115 if (IS_GEN5(dev_priv))
3116 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003117
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003118 GEN3_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003119 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003120 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3121
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003122 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003123
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003124 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003125}
3126
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003127static void valleyview_irq_reset(struct drm_device *dev)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003128{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003129 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003130
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003131 I915_WRITE(VLV_MASTER_IER, 0);
3132 POSTING_READ(VLV_MASTER_IER);
3133
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003134 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003135
Ville Syrjäläad22d102016-04-12 18:56:14 +03003136 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003137 if (dev_priv->display_irqs_enabled)
3138 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003139 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003140}
3141
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003142static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3143{
3144 GEN8_IRQ_RESET_NDX(GT, 0);
3145 GEN8_IRQ_RESET_NDX(GT, 1);
3146 GEN8_IRQ_RESET_NDX(GT, 2);
3147 GEN8_IRQ_RESET_NDX(GT, 3);
3148}
3149
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003150static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003151{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003152 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003153 int pipe;
3154
Ben Widawskyabd58f02013-11-02 21:07:09 -07003155 I915_WRITE(GEN8_MASTER_IRQ, 0);
3156 POSTING_READ(GEN8_MASTER_IRQ);
3157
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003158 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003159
Damien Lespiau055e3932014-08-18 13:49:10 +01003160 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003161 if (intel_display_power_is_enabled(dev_priv,
3162 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003163 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003164
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003165 GEN3_IRQ_RESET(GEN8_DE_PORT_);
3166 GEN3_IRQ_RESET(GEN8_DE_MISC_);
3167 GEN3_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003168
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003169 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003170 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003171}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003172
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003173void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003174 u8 pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003175{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003176 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003177 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003178
Daniel Vetter13321782014-09-15 14:55:29 +02003179 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003180
3181 if (!intel_irqs_enabled(dev_priv)) {
3182 spin_unlock_irq(&dev_priv->irq_lock);
3183 return;
3184 }
3185
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003186 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3187 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3188 dev_priv->de_irq_mask[pipe],
3189 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003190
Daniel Vetter13321782014-09-15 14:55:29 +02003191 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003192}
3193
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003194void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003195 u8 pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003196{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003197 enum pipe pipe;
3198
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003199 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003200
3201 if (!intel_irqs_enabled(dev_priv)) {
3202 spin_unlock_irq(&dev_priv->irq_lock);
3203 return;
3204 }
3205
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003206 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3207 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003208
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003209 spin_unlock_irq(&dev_priv->irq_lock);
3210
3211 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003212 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003213}
3214
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003215static void cherryview_irq_reset(struct drm_device *dev)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003217 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003218
3219 I915_WRITE(GEN8_MASTER_IRQ, 0);
3220 POSTING_READ(GEN8_MASTER_IRQ);
3221
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003222 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003223
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003224 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003225
Ville Syrjäläad22d102016-04-12 18:56:14 +03003226 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003227 if (dev_priv->display_irqs_enabled)
3228 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003229 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003230}
3231
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003232static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003233 const u32 hpd[HPD_NUM_PINS])
3234{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003235 struct intel_encoder *encoder;
3236 u32 enabled_irqs = 0;
3237
Chris Wilson91c8a322016-07-05 10:40:23 +01003238 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003239 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3240 enabled_irqs |= hpd[encoder->hpd_pin];
3241
3242 return enabled_irqs;
3243}
3244
Imre Deak1a56b1a2017-01-27 11:39:21 +02003245static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3246{
3247 u32 hotplug;
3248
3249 /*
3250 * Enable digital hotplug on the PCH, and configure the DP short pulse
3251 * duration to 2ms (which is the minimum in the Display Port spec).
3252 * The pulse duration bits are reserved on LPT+.
3253 */
3254 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3255 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3256 PORTC_PULSE_DURATION_MASK |
3257 PORTD_PULSE_DURATION_MASK);
3258 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3259 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3260 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3261 /*
3262 * When CPU and PCH are on the same package, port A
3263 * HPD must be enabled in both north and south.
3264 */
3265 if (HAS_PCH_LPT_LP(dev_priv))
3266 hotplug |= PORTA_HOTPLUG_ENABLE;
3267 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3268}
3269
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003270static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003271{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003272 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003273
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003274 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003275 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003276 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003277 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003278 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003279 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003280 }
3281
Daniel Vetterfee884e2013-07-04 23:35:21 +02003282 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003283
Imre Deak1a56b1a2017-01-27 11:39:21 +02003284 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003285}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003286
Imre Deak2a57d9c2017-01-27 11:39:18 +02003287static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3288{
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07003289 u32 val, hotplug;
3290
3291 /* Display WA #1179 WaHardHangonHotPlug: cnp */
3292 if (HAS_PCH_CNP(dev_priv)) {
3293 val = I915_READ(SOUTH_CHICKEN1);
3294 val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
3295 val |= CHASSIS_CLK_REQ_DURATION(0xf);
3296 I915_WRITE(SOUTH_CHICKEN1, val);
3297 }
Imre Deak2a57d9c2017-01-27 11:39:18 +02003298
3299 /* Enable digital hotplug on the PCH */
3300 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3301 hotplug |= PORTA_HOTPLUG_ENABLE |
3302 PORTB_HOTPLUG_ENABLE |
3303 PORTC_HOTPLUG_ENABLE |
3304 PORTD_HOTPLUG_ENABLE;
3305 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3306
3307 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3308 hotplug |= PORTE_HOTPLUG_ENABLE;
3309 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3310}
3311
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003312static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003313{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003314 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003315
3316 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003317 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003318
3319 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3320
Imre Deak2a57d9c2017-01-27 11:39:18 +02003321 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003322}
3323
Imre Deak1a56b1a2017-01-27 11:39:21 +02003324static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3325{
3326 u32 hotplug;
3327
3328 /*
3329 * Enable digital hotplug on the CPU, and configure the DP short pulse
3330 * duration to 2ms (which is the minimum in the Display Port spec)
3331 * The pulse duration bits are reserved on HSW+.
3332 */
3333 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3334 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3335 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3336 DIGITAL_PORTA_PULSE_DURATION_2ms;
3337 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3338}
3339
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003340static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003341{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003342 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003343
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003344 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003345 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003346 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003347
3348 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003349 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003350 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003351 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003352
3353 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003354 } else {
3355 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003356 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003357
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003358 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3359 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003360
Imre Deak1a56b1a2017-01-27 11:39:21 +02003361 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003362
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003363 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003364}
3365
Imre Deak2a57d9c2017-01-27 11:39:18 +02003366static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3367 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003368{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003369 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003370
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003371 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003372 hotplug |= PORTA_HOTPLUG_ENABLE |
3373 PORTB_HOTPLUG_ENABLE |
3374 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303375
3376 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3377 hotplug, enabled_irqs);
3378 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3379
3380 /*
3381 * For BXT invert bit has to be set based on AOB design
3382 * for HPD detection logic, update it based on VBT fields.
3383 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303384 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3385 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3386 hotplug |= BXT_DDIA_HPD_INVERT;
3387 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3388 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3389 hotplug |= BXT_DDIB_HPD_INVERT;
3390 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3391 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3392 hotplug |= BXT_DDIC_HPD_INVERT;
3393
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003394 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003395}
3396
Imre Deak2a57d9c2017-01-27 11:39:18 +02003397static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3398{
3399 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3400}
3401
3402static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3403{
3404 u32 hotplug_irqs, enabled_irqs;
3405
3406 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3407 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3408
3409 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3410
3411 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3412}
3413
Paulo Zanonid46da432013-02-08 17:35:15 -02003414static void ibx_irq_postinstall(struct drm_device *dev)
3415{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003416 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003417 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003418
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003419 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003420 return;
3421
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003422 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003423 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003424 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003425 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003426 else
3427 mask = SDE_GMBUS_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003428
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003429 gen3_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003430 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003431
3432 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3433 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003434 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003435 else
3436 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003437}
3438
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003439static void gen5_gt_irq_postinstall(struct drm_device *dev)
3440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003441 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003442 u32 pm_irqs, gt_irqs;
3443
3444 pm_irqs = gt_irqs = 0;
3445
3446 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003447 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003448 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003449 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3450 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003451 }
3452
3453 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003454 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003455 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003456 } else {
3457 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3458 }
3459
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003460 GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003461
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003462 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003463 /*
3464 * RPS interrupts will get enabled/disabled on demand when RPS
3465 * itself is enabled/disabled.
3466 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303467 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003468 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303469 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3470 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003471
Akash Goelf4e9af42016-10-12 21:54:30 +05303472 dev_priv->pm_imr = 0xffffffff;
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003473 GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003474 }
3475}
3476
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003477static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003478{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003479 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003480 u32 display_mask, extra_mask;
3481
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003482 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003483 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003484 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003485 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003486 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3487 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003488 } else {
3489 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003490 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3491 DE_PIPEA_CRC_DONE | DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003492 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3493 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3494 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003495 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003496
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003497 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003498
Paulo Zanoni622364b2014-04-01 15:37:22 -03003499 ibx_irq_pre_postinstall(dev);
3500
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003501 GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003502
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003503 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003504
Imre Deak1a56b1a2017-01-27 11:39:21 +02003505 ilk_hpd_detection_setup(dev_priv);
3506
Paulo Zanonid46da432013-02-08 17:35:15 -02003507 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003508
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003509 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003510 /* Enable PCU event interrupts
3511 *
3512 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003513 * setup is guaranteed to run in single-threaded context. But we
3514 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003515 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003516 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003517 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003518 }
3519
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003520 return 0;
3521}
3522
Imre Deakf8b79e52014-03-04 19:23:07 +02003523void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3524{
Chris Wilson67520412017-03-02 13:28:01 +00003525 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003526
3527 if (dev_priv->display_irqs_enabled)
3528 return;
3529
3530 dev_priv->display_irqs_enabled = true;
3531
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003532 if (intel_irqs_enabled(dev_priv)) {
3533 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003534 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003535 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003536}
3537
3538void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3539{
Chris Wilson67520412017-03-02 13:28:01 +00003540 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003541
3542 if (!dev_priv->display_irqs_enabled)
3543 return;
3544
3545 dev_priv->display_irqs_enabled = false;
3546
Imre Deak950eaba2014-09-08 15:21:09 +03003547 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003548 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003549}
3550
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003551
3552static int valleyview_irq_postinstall(struct drm_device *dev)
3553{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003554 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003555
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003556 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003557
Ville Syrjäläad22d102016-04-12 18:56:14 +03003558 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003559 if (dev_priv->display_irqs_enabled)
3560 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003561 spin_unlock_irq(&dev_priv->irq_lock);
3562
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003563 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003564 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003565
3566 return 0;
3567}
3568
Ben Widawskyabd58f02013-11-02 21:07:09 -07003569static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3570{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003571 /* These are interrupts we'll toggle with the ring mask register */
3572 uint32_t gt_interrupts[] = {
3573 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003574 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003575 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3576 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003577 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003578 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3579 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3580 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003581 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003582 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3583 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003584 };
3585
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003586 if (HAS_L3_DPF(dev_priv))
3587 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3588
Akash Goelf4e9af42016-10-12 21:54:30 +05303589 dev_priv->pm_ier = 0x0;
3590 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303591 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3592 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003593 /*
3594 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303595 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003596 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303597 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303598 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003599}
3600
3601static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3602{
Damien Lespiau770de832014-03-20 20:45:01 +00003603 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3604 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003605 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3606 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003607 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003608 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003609
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07003610 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003611 de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003612 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3613 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003614 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003615 de_port_masked |= BXT_DE_PORT_GMBUS;
3616 } else {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003617 de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003618 }
Damien Lespiau770de832014-03-20 20:45:01 +00003619
3620 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3621 GEN8_PIPE_FIFO_UNDERRUN;
3622
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003623 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003624 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003625 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3626 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003627 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3628
Mika Kahola0a195c02017-10-10 13:17:04 +03003629 for_each_pipe(dev_priv, pipe) {
3630 dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003631
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003632 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003633 POWER_DOMAIN_PIPE(pipe)))
3634 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3635 dev_priv->de_irq_mask[pipe],
3636 de_pipe_enables);
Mika Kahola0a195c02017-10-10 13:17:04 +03003637 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003638
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003639 GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3640 GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003641
3642 if (IS_GEN9_LP(dev_priv))
3643 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003644 else if (IS_BROADWELL(dev_priv))
3645 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003646}
3647
3648static int gen8_irq_postinstall(struct drm_device *dev)
3649{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003650 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003651
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003652 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303653 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003654
Ben Widawskyabd58f02013-11-02 21:07:09 -07003655 gen8_gt_irq_postinstall(dev_priv);
3656 gen8_de_irq_postinstall(dev_priv);
3657
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003658 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303659 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003660
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003661 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003662 POSTING_READ(GEN8_MASTER_IRQ);
3663
3664 return 0;
3665}
3666
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003667static int cherryview_irq_postinstall(struct drm_device *dev)
3668{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003669 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003670
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003671 gen8_gt_irq_postinstall(dev_priv);
3672
Ville Syrjäläad22d102016-04-12 18:56:14 +03003673 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003674 if (dev_priv->display_irqs_enabled)
3675 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003676 spin_unlock_irq(&dev_priv->irq_lock);
3677
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003678 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003679 POSTING_READ(GEN8_MASTER_IRQ);
3680
3681 return 0;
3682}
3683
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003684static void i8xx_irq_reset(struct drm_device *dev)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003686 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003687
Ville Syrjälä44d92412017-08-18 21:36:51 +03003688 i9xx_pipestat_irq_reset(dev_priv);
3689
Ville Syrjäläd420a502017-08-18 21:37:03 +03003690 I915_WRITE16(HWSTAM, 0xffff);
3691
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003692 GEN2_IRQ_RESET();
Chris Wilsonc2798b12012-04-22 21:13:57 +01003693}
3694
3695static int i8xx_irq_postinstall(struct drm_device *dev)
3696{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003697 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003698 u16 enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003700 I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3701 I915_ERROR_MEMORY_REFRESH));
Chris Wilsonc2798b12012-04-22 21:13:57 +01003702
3703 /* Unmask the interrupts that we always want on. */
3704 dev_priv->irq_mask =
3705 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003706 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003707
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003708 enable_mask =
3709 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3710 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3711 I915_USER_INTERRUPT;
3712
3713 GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003714
Daniel Vetter379ef822013-10-16 22:55:56 +02003715 /* Interrupt setup is already guaranteed to be single-threaded, this is
3716 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003717 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003718 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3719 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003720 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003721
Chris Wilsonc2798b12012-04-22 21:13:57 +01003722 return 0;
3723}
3724
Daniel Vetterff1f5252012-10-02 15:10:55 +02003725static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003726{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003727 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003728 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003729 irqreturn_t ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003730
Imre Deak2dd2a882015-02-24 11:14:30 +02003731 if (!intel_irqs_enabled(dev_priv))
3732 return IRQ_NONE;
3733
Imre Deak1f814da2015-12-16 02:52:19 +02003734 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3735 disable_rpm_wakeref_asserts(dev_priv);
3736
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003737 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003738 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003739 u16 iir;
Ville Syrjäläeb643432017-08-18 21:36:59 +03003740
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003741 iir = I915_READ16(IIR);
3742 if (iir == 0)
3743 break;
3744
3745 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003746
Ville Syrjäläeb643432017-08-18 21:36:59 +03003747 /* Call regardless, as some status bits might not be
3748 * signalled in iir */
3749 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003750
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003751 I915_WRITE16(IIR, iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003752
Chris Wilsonc2798b12012-04-22 21:13:57 +01003753 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303754 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003756 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3757 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3758
Ville Syrjäläeb643432017-08-18 21:36:59 +03003759 i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003760 } while (0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003761
Imre Deak1f814da2015-12-16 02:52:19 +02003762 enable_rpm_wakeref_asserts(dev_priv);
3763
3764 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003765}
3766
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003767static void i915_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003768{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003769 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003770
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003771 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003772 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003773 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3774 }
3775
Ville Syrjälä44d92412017-08-18 21:36:51 +03003776 i9xx_pipestat_irq_reset(dev_priv);
3777
Ville Syrjäläd420a502017-08-18 21:37:03 +03003778 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003779
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003780 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781}
3782
3783static int i915_irq_postinstall(struct drm_device *dev)
3784{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003785 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003786 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003787
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003788 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3789 I915_ERROR_MEMORY_REFRESH));
Chris Wilson38bde182012-04-24 22:59:50 +01003790
3791 /* Unmask the interrupts that we always want on. */
3792 dev_priv->irq_mask =
3793 ~(I915_ASLE_INTERRUPT |
3794 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003795 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003796
3797 enable_mask =
3798 I915_ASLE_INTERRUPT |
3799 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3800 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003801 I915_USER_INTERRUPT;
3802
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003803 if (I915_HAS_HOTPLUG(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003804 /* Enable in IER... */
3805 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3806 /* and unmask in IMR */
3807 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3808 }
3809
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003810 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003811
Daniel Vetter379ef822013-10-16 22:55:56 +02003812 /* Interrupt setup is already guaranteed to be single-threaded, this is
3813 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003814 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003815 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3816 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003817 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003818
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003819 i915_enable_asle_pipestat(dev_priv);
3820
Daniel Vetter20afbda2012-12-11 14:05:07 +01003821 return 0;
3822}
3823
Daniel Vetterff1f5252012-10-02 15:10:55 +02003824static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003825{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003826 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003827 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003828 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829
Imre Deak2dd2a882015-02-24 11:14:30 +02003830 if (!intel_irqs_enabled(dev_priv))
3831 return IRQ_NONE;
3832
Imre Deak1f814da2015-12-16 02:52:19 +02003833 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3834 disable_rpm_wakeref_asserts(dev_priv);
3835
Chris Wilson38bde182012-04-24 22:59:50 +01003836 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003837 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003838 u32 hotplug_status = 0;
3839 u32 iir;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003841 iir = I915_READ(IIR);
3842 if (iir == 0)
3843 break;
3844
3845 ret = IRQ_HANDLED;
3846
3847 if (I915_HAS_HOTPLUG(dev_priv) &&
3848 iir & I915_DISPLAY_PORT_INTERRUPT)
3849 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003850
Ville Syrjäläeb643432017-08-18 21:36:59 +03003851 /* Call regardless, as some status bits might not be
3852 * signalled in iir */
3853 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003855 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303858 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003859
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003860 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3861 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003862
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003863 if (hotplug_status)
3864 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3865
3866 i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3867 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868
Imre Deak1f814da2015-12-16 02:52:19 +02003869 enable_rpm_wakeref_asserts(dev_priv);
3870
Chris Wilsona266c7d2012-04-24 22:59:44 +01003871 return ret;
3872}
3873
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003874static void i965_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003876 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003877
Egbert Eich0706f172015-09-23 16:15:27 +02003878 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003879 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003880
Ville Syrjälä44d92412017-08-18 21:36:51 +03003881 i9xx_pipestat_irq_reset(dev_priv);
3882
Ville Syrjäläd420a502017-08-18 21:37:03 +03003883 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003884
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003885 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886}
3887
3888static int i965_irq_postinstall(struct drm_device *dev)
3889{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003890 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003891 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892 u32 error_mask;
3893
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003894 /*
3895 * Enable some error detection, note the instruction error mask
3896 * bit is reserved, so we leave it masked.
3897 */
3898 if (IS_G4X(dev_priv)) {
3899 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3900 GM45_ERROR_MEM_PRIV |
3901 GM45_ERROR_CP_PRIV |
3902 I915_ERROR_MEMORY_REFRESH);
3903 } else {
3904 error_mask = ~(I915_ERROR_PAGE_TABLE |
3905 I915_ERROR_MEMORY_REFRESH);
3906 }
3907 I915_WRITE(EMR, error_mask);
3908
Chris Wilsona266c7d2012-04-24 22:59:44 +01003909 /* Unmask the interrupts that we always want on. */
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003910 dev_priv->irq_mask =
3911 ~(I915_ASLE_INTERRUPT |
3912 I915_DISPLAY_PORT_INTERRUPT |
3913 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3914 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3915 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003916
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003917 enable_mask =
3918 I915_ASLE_INTERRUPT |
3919 I915_DISPLAY_PORT_INTERRUPT |
3920 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3921 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3922 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3923 I915_USER_INTERRUPT;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003924
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003925 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003926 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003928 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3929
Daniel Vetterb79480b2013-06-27 17:52:10 +02003930 /* Interrupt setup is already guaranteed to be single-threaded, this is
3931 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003932 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003933 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3934 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3935 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003936 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003938 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003939
3940 return 0;
3941}
3942
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003943static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003944{
Daniel Vetter20afbda2012-12-11 14:05:07 +01003945 u32 hotplug_en;
3946
Chris Wilson67520412017-03-02 13:28:01 +00003947 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003948
Ville Syrjälä778eb332015-01-09 14:21:13 +02003949 /* Note HDMI and DP share hotplug bits */
3950 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003951 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02003952 /* Programming the CRT detection parameters tends
3953 to generate a spurious hotplug event about three
3954 seconds later. So just do it once.
3955 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003956 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02003957 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02003958 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959
Ville Syrjälä778eb332015-01-09 14:21:13 +02003960 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02003961 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03003962 HOTPLUG_INT_EN_MASK |
3963 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3964 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3965 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003966}
3967
Daniel Vetterff1f5252012-10-02 15:10:55 +02003968static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003969{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003970 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003971 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003972 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003973
Imre Deak2dd2a882015-02-24 11:14:30 +02003974 if (!intel_irqs_enabled(dev_priv))
3975 return IRQ_NONE;
3976
Imre Deak1f814da2015-12-16 02:52:19 +02003977 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3978 disable_rpm_wakeref_asserts(dev_priv);
3979
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003980 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003981 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003982 u32 hotplug_status = 0;
3983 u32 iir;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003984
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003985 iir = I915_READ(IIR);
3986 if (iir == 0)
3987 break;
3988
3989 ret = IRQ_HANDLED;
3990
3991 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3992 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993
Ville Syrjäläeb643432017-08-18 21:36:59 +03003994 /* Call regardless, as some status bits might not be
3995 * signalled in iir */
3996 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003997
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003998 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003999
Chris Wilsona266c7d2012-04-24 22:59:44 +01004000 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304001 notify_ring(dev_priv->engine[RCS]);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03004002
Chris Wilsona266c7d2012-04-24 22:59:44 +01004003 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304004 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004005
Ville Syrjäläaf722d22017-08-18 21:37:00 +03004006 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4007 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004008
Ville Syrjäläaf722d22017-08-18 21:37:00 +03004009 if (hotplug_status)
4010 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4011
4012 i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4013 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004014
Imre Deak1f814da2015-12-16 02:52:19 +02004015 enable_rpm_wakeref_asserts(dev_priv);
4016
Chris Wilsona266c7d2012-04-24 22:59:44 +01004017 return ret;
4018}
4019
Daniel Vetterfca52a52014-09-30 10:56:45 +02004020/**
4021 * intel_irq_init - initializes irq support
4022 * @dev_priv: i915 device instance
4023 *
4024 * This function initializes all the irq support including work items, timers
4025 * and all the vtables. It does not setup the interrupt itself though.
4026 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004027void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004028{
Chris Wilson91c8a322016-07-05 10:40:23 +01004029 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004030 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004031 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004032
Jani Nikula77913b32015-06-18 13:06:16 +03004033 intel_hpd_init_work(dev_priv);
4034
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004035 INIT_WORK(&rps->work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004036
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004037 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004038 for (i = 0; i < MAX_L3_SLICES; ++i)
4039 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004040
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004041 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304042 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4043
Deepak Sa6706b42014-03-15 20:23:22 +05304044 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004045 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004046 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004047 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004048 else
4049 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304050
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004051 rps->pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304052
4053 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004054 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304055 * if GEN6_PM_UP_EI_EXPIRED is masked.
4056 *
4057 * TODO: verify if this can be reproduced on VLV,CHV.
4058 */
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004059 if (INTEL_GEN(dev_priv) <= 7)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004060 rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304061
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004062 if (INTEL_GEN(dev_priv) >= 8)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004063 rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304064
Daniel Vetterb9632912014-09-30 10:56:44 +02004065 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004066 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004067 dev->max_vblank_count = 0;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004068 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004069 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004070 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004071 } else {
4072 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4073 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004074 }
4075
Ville Syrjälä21da2702014-08-06 14:49:55 +03004076 /*
4077 * Opt out of the vblank disable timer on everything except gen2.
4078 * Gen2 doesn't have a hardware frame counter and so depends on
4079 * vblank interrupts to produce sane vblank seuquence numbers.
4080 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004081 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004082 dev->vblank_disable_immediate = true;
4083
Chris Wilson262fd482017-02-15 13:15:47 +00004084 /* Most platforms treat the display irq block as an always-on
4085 * power domain. vlv/chv can disable it at runtime and need
4086 * special care to avoid writing any of the display block registers
4087 * outside of the power domain. We defer setting up the display irqs
4088 * in this case to the runtime pm.
4089 */
4090 dev_priv->display_irqs_enabled = true;
4091 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4092 dev_priv->display_irqs_enabled = false;
4093
Lyude317eaa92017-02-03 21:18:25 -05004094 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4095
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004096 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004097 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004098
Daniel Vetterb9632912014-09-30 10:56:44 +02004099 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004100 dev->driver->irq_handler = cherryview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004101 dev->driver->irq_preinstall = cherryview_irq_reset;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004102 dev->driver->irq_postinstall = cherryview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004103 dev->driver->irq_uninstall = cherryview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004104 dev->driver->enable_vblank = i965_enable_vblank;
4105 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004106 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004107 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004108 dev->driver->irq_handler = valleyview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004109 dev->driver->irq_preinstall = valleyview_irq_reset;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004110 dev->driver->irq_postinstall = valleyview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004111 dev->driver->irq_uninstall = valleyview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004112 dev->driver->enable_vblank = i965_enable_vblank;
4113 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004114 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004115 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004116 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004117 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004118 dev->driver->irq_postinstall = gen8_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004119 dev->driver->irq_uninstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004120 dev->driver->enable_vblank = gen8_enable_vblank;
4121 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004122 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004123 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004124 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4125 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004126 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4127 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004128 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004129 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004130 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004131 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004132 dev->driver->irq_postinstall = ironlake_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004133 dev->driver->irq_uninstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004134 dev->driver->enable_vblank = ironlake_enable_vblank;
4135 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004136 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004137 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004138 if (IS_GEN2(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004139 dev->driver->irq_preinstall = i8xx_irq_reset;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004140 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4141 dev->driver->irq_handler = i8xx_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004142 dev->driver->irq_uninstall = i8xx_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004143 dev->driver->enable_vblank = i8xx_enable_vblank;
4144 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004145 } else if (IS_GEN3(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004146 dev->driver->irq_preinstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004147 dev->driver->irq_postinstall = i915_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004148 dev->driver->irq_uninstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004150 dev->driver->enable_vblank = i8xx_enable_vblank;
4151 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004152 } else {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004153 dev->driver->irq_preinstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004154 dev->driver->irq_postinstall = i965_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004155 dev->driver->irq_uninstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004156 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004157 dev->driver->enable_vblank = i965_enable_vblank;
4158 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004159 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004160 if (I915_HAS_HOTPLUG(dev_priv))
4161 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004162 }
4163}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004164
Daniel Vetterfca52a52014-09-30 10:56:45 +02004165/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004166 * intel_irq_fini - deinitializes IRQ support
4167 * @i915: i915 device instance
4168 *
4169 * This function deinitializes all the IRQ support.
4170 */
4171void intel_irq_fini(struct drm_i915_private *i915)
4172{
4173 int i;
4174
4175 for (i = 0; i < MAX_L3_SLICES; ++i)
4176 kfree(i915->l3_parity.remap_info[i]);
4177}
4178
4179/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004180 * intel_irq_install - enables the hardware interrupt
4181 * @dev_priv: i915 device instance
4182 *
4183 * This function enables the hardware interrupt handling, but leaves the hotplug
4184 * handling still disabled. It is called after intel_irq_init().
4185 *
4186 * In the driver load and resume code we need working interrupts in a few places
4187 * but don't want to deal with the hassle of concurrent probe and hotplug
4188 * workers. Hence the split into this two-stage approach.
4189 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004190int intel_irq_install(struct drm_i915_private *dev_priv)
4191{
4192 /*
4193 * We enable some interrupt sources in our postinstall hooks, so mark
4194 * interrupts as enabled _before_ actually enabling them to avoid
4195 * special cases in our ordering checks.
4196 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004197 dev_priv->runtime_pm.irqs_enabled = true;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004198
Chris Wilson91c8a322016-07-05 10:40:23 +01004199 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004200}
4201
Daniel Vetterfca52a52014-09-30 10:56:45 +02004202/**
4203 * intel_irq_uninstall - finilizes all irq handling
4204 * @dev_priv: i915 device instance
4205 *
4206 * This stops interrupt and hotplug handling and unregisters and frees all
4207 * resources acquired in the init functions.
4208 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004209void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4210{
Chris Wilson91c8a322016-07-05 10:40:23 +01004211 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004212 intel_hpd_cancel_work(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004213 dev_priv->runtime_pm.irqs_enabled = false;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004214}
4215
Daniel Vetterfca52a52014-09-30 10:56:45 +02004216/**
4217 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4218 * @dev_priv: i915 device instance
4219 *
4220 * This function is used to disable interrupts at runtime, both in the runtime
4221 * pm and the system suspend/resume code.
4222 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004223void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004224{
Chris Wilson91c8a322016-07-05 10:40:23 +01004225 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004226 dev_priv->runtime_pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004227 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004228}
4229
Daniel Vetterfca52a52014-09-30 10:56:45 +02004230/**
4231 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4232 * @dev_priv: i915 device instance
4233 *
4234 * This function is used to enable interrupts at runtime, both in the runtime
4235 * pm and the system suspend/resume code.
4236 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004237void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004238{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004239 dev_priv->runtime_pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004240 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4241 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004242}