blob: f8205841868bcb5816273de628ef6bce53b0bfef [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300129#define GEN3_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300139#define GEN2_IRQ_RESET(type) do { \
140 I915_WRITE16(type##IMR, 0xffff); \
141 POSTING_READ16(type##IMR); \
142 I915_WRITE16(type##IER, 0); \
143 I915_WRITE16(type##IIR, 0xffff); \
144 POSTING_READ16(type##IIR); \
145 I915_WRITE16(type##IIR, 0xffff); \
146 POSTING_READ16(type##IIR); \
147} while (0)
148
Paulo Zanoni337ba012014-04-01 15:37:16 -0300149/*
150 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151 */
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300152static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200153 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300154{
155 u32 val = I915_READ(reg);
156
157 if (val == 0)
158 return;
159
160 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200161 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300162 I915_WRITE(reg, 0xffffffff);
163 POSTING_READ(reg);
164 I915_WRITE(reg, 0xffffffff);
165 POSTING_READ(reg);
166}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300167
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300168static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169 i915_reg_t reg)
170{
171 u16 val = I915_READ16(reg);
172
173 if (val == 0)
174 return;
175
176 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177 i915_mmio_reg_offset(reg), val);
178 I915_WRITE16(reg, 0xffff);
179 POSTING_READ16(reg);
180 I915_WRITE16(reg, 0xffff);
181 POSTING_READ16(reg);
182}
183
Paulo Zanoni35079892014-04-01 15:37:15 -0300184#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300185 gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300186 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200187 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
188 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300189} while (0)
190
Ville Syrjälä3488d4e2017-08-18 21:36:52 +0300191#define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
192 gen3_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300193 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200194 I915_WRITE(type##IMR, (imr_val)); \
195 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300196} while (0)
197
Ville Syrjäläe9e98482017-08-18 21:36:54 +0300198#define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199 gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200 I915_WRITE16(type##IER, (ier_val)); \
201 I915_WRITE16(type##IMR, (imr_val)); \
202 POSTING_READ16(type##IMR); \
203} while (0)
204
Imre Deakc9a9a262014-11-05 20:48:37 +0200205static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530206static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200207
Egbert Eich0706f172015-09-23 16:15:27 +0200208/* For display hotplug interrupt */
209static inline void
210i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
211 uint32_t mask,
212 uint32_t bits)
213{
214 uint32_t val;
215
Chris Wilson67520412017-03-02 13:28:01 +0000216 lockdep_assert_held(&dev_priv->irq_lock);
Egbert Eich0706f172015-09-23 16:15:27 +0200217 WARN_ON(bits & ~mask);
218
219 val = I915_READ(PORT_HOTPLUG_EN);
220 val &= ~mask;
221 val |= bits;
222 I915_WRITE(PORT_HOTPLUG_EN, val);
223}
224
225/**
226 * i915_hotplug_interrupt_update - update hotplug interrupt enable
227 * @dev_priv: driver private
228 * @mask: bits to update
229 * @bits: bits to enable
230 * NOTE: the HPD enable bits are modified both inside and outside
231 * of an interrupt context. To avoid that read-modify-write cycles
232 * interfer, these bits are protected by a spinlock. Since this
233 * function is usually not called from a context where the lock is
234 * held already, this function acquires the lock itself. A non-locking
235 * version is also available.
236 */
237void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
238 uint32_t mask,
239 uint32_t bits)
240{
241 spin_lock_irq(&dev_priv->irq_lock);
242 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
243 spin_unlock_irq(&dev_priv->irq_lock);
244}
245
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300246/**
247 * ilk_update_display_irq - update DEIMR
248 * @dev_priv: driver private
249 * @interrupt_mask: mask of interrupt bits to update
250 * @enabled_irq_mask: mask of interrupt bits to enable
251 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200252void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253 uint32_t interrupt_mask,
254 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800255{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300256 uint32_t new_val;
257
Chris Wilson67520412017-03-02 13:28:01 +0000258 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200259
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300260 WARN_ON(enabled_irq_mask & ~interrupt_mask);
261
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700262 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300263 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300264
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300265 new_val = dev_priv->irq_mask;
266 new_val &= ~interrupt_mask;
267 new_val |= (~enabled_irq_mask & interrupt_mask);
268
269 if (new_val != dev_priv->irq_mask) {
270 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000271 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000272 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800273 }
274}
275
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300276/**
277 * ilk_update_gt_irq - update GTIMR
278 * @dev_priv: driver private
279 * @interrupt_mask: mask of interrupt bits to update
280 * @enabled_irq_mask: mask of interrupt bits to enable
281 */
282static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
283 uint32_t interrupt_mask,
284 uint32_t enabled_irq_mask)
285{
Chris Wilson67520412017-03-02 13:28:01 +0000286 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300287
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100288 WARN_ON(enabled_irq_mask & ~interrupt_mask);
289
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700290 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300291 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300292
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300293 dev_priv->gt_irq_mask &= ~interrupt_mask;
294 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
295 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300296}
297
Daniel Vetter480c8032014-07-16 09:49:40 +0200298void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300299{
300 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100301 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300302}
303
Daniel Vetter480c8032014-07-16 09:49:40 +0200304void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300305{
306 ilk_update_gt_irq(dev_priv, mask, 0);
307}
308
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200309static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200310{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700311 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
Imre Deakb900b942014-11-05 20:48:48 +0200312}
313
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200314static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200315{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700316 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
Imre Deaka72fbc32014-11-05 20:48:31 +0200317}
318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200319static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200320{
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -0700321 return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
Imre Deakb900b942014-11-05 20:48:48 +0200322}
323
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300324/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200325 * snb_update_pm_irq - update GEN6_PMIMR
326 * @dev_priv: driver private
327 * @interrupt_mask: mask of interrupt bits to update
328 * @enabled_irq_mask: mask of interrupt bits to enable
329 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300330static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331 uint32_t interrupt_mask,
332 uint32_t enabled_irq_mask)
333{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300334 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300335
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100336 WARN_ON(enabled_irq_mask & ~interrupt_mask);
337
Chris Wilson67520412017-03-02 13:28:01 +0000338 lockdep_assert_held(&dev_priv->irq_lock);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300339
Akash Goelf4e9af42016-10-12 21:54:30 +0530340 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300341 new_val &= ~interrupt_mask;
342 new_val |= (~enabled_irq_mask & interrupt_mask);
343
Akash Goelf4e9af42016-10-12 21:54:30 +0530344 if (new_val != dev_priv->pm_imr) {
345 dev_priv->pm_imr = new_val;
346 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200347 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300348 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300349}
350
Akash Goelf4e9af42016-10-12 21:54:30 +0530351void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300352{
Imre Deak9939fba2014-11-20 23:01:47 +0200353 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
354 return;
355
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300356 snb_update_pm_irq(dev_priv, mask, mask);
357}
358
Akash Goelf4e9af42016-10-12 21:54:30 +0530359static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200360{
361 snb_update_pm_irq(dev_priv, mask, 0);
362}
363
Akash Goelf4e9af42016-10-12 21:54:30 +0530364void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300365{
Imre Deak9939fba2014-11-20 23:01:47 +0200366 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
367 return;
368
Akash Goelf4e9af42016-10-12 21:54:30 +0530369 __gen6_mask_pm_irq(dev_priv, mask);
370}
371
Oscar Mateo3814fd72017-08-23 16:58:24 -0700372static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530373{
374 i915_reg_t reg = gen6_pm_iir(dev_priv);
375
Chris Wilson67520412017-03-02 13:28:01 +0000376 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530377
378 I915_WRITE(reg, reset_mask);
379 I915_WRITE(reg, reset_mask);
380 POSTING_READ(reg);
381}
382
Oscar Mateo3814fd72017-08-23 16:58:24 -0700383static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530384{
Chris Wilson67520412017-03-02 13:28:01 +0000385 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530386
387 dev_priv->pm_ier |= enable_mask;
388 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389 gen6_unmask_pm_irq(dev_priv, enable_mask);
390 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391}
392
Oscar Mateo3814fd72017-08-23 16:58:24 -0700393static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
Akash Goelf4e9af42016-10-12 21:54:30 +0530394{
Chris Wilson67520412017-03-02 13:28:01 +0000395 lockdep_assert_held(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530396
397 dev_priv->pm_ier &= ~disable_mask;
398 __gen6_mask_pm_irq(dev_priv, disable_mask);
399 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300401}
402
Chris Wilsondc979972016-05-10 14:10:04 +0100403void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200404{
Imre Deak3cc134e2014-11-19 15:30:03 +0200405 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530406 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100407 dev_priv->gt_pm.rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200408 spin_unlock_irq(&dev_priv->irq_lock);
409}
410
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100411void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200412{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100413 struct intel_rps *rps = &dev_priv->gt_pm.rps;
414
415 if (READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100416 return;
417
Imre Deakb900b942014-11-05 20:48:48 +0200418 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100419 WARN_ON_ONCE(rps->pm_iir);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100420 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100421 rps->interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200422 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200423
Imre Deakb900b942014-11-05 20:48:48 +0200424 spin_unlock_irq(&dev_priv->irq_lock);
425}
426
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100427void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200428{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100429 struct intel_rps *rps = &dev_priv->gt_pm.rps;
430
431 if (!READ_ONCE(rps->interrupts_enabled))
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100432 return;
433
Imre Deakd4d70aa2014-11-19 15:30:04 +0200434 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100435 rps->interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200436
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100437 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200438
Akash Goelf4e9af42016-10-12 21:54:30 +0530439 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200440
441 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100442 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100443
444 /* Now that we will not be generating any more work, flush any
Oscar Mateo3814fd72017-08-23 16:58:24 -0700445 * outstanding tasks. As we are called on the RPS idle path,
Chris Wilsonc33d2472016-07-04 08:08:36 +0100446 * we will reset the GPU to minimum frequencies, so the current
447 * state of the worker can be discarded.
448 */
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100449 cancel_work_sync(&rps->work);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100450 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200451}
452
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530453void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
454{
455 spin_lock_irq(&dev_priv->irq_lock);
456 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
457 spin_unlock_irq(&dev_priv->irq_lock);
458}
459
460void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
461{
462 spin_lock_irq(&dev_priv->irq_lock);
463 if (!dev_priv->guc.interrupts_enabled) {
464 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
465 dev_priv->pm_guc_events);
466 dev_priv->guc.interrupts_enabled = true;
467 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
468 }
469 spin_unlock_irq(&dev_priv->irq_lock);
470}
471
472void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
473{
474 spin_lock_irq(&dev_priv->irq_lock);
475 dev_priv->guc.interrupts_enabled = false;
476
477 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
478
479 spin_unlock_irq(&dev_priv->irq_lock);
480 synchronize_irq(dev_priv->drm.irq);
481
482 gen9_reset_guc_interrupts(dev_priv);
483}
484
Ben Widawsky09610212014-05-15 20:58:08 +0300485/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200486 * bdw_update_port_irq - update DE port interrupt
487 * @dev_priv: driver private
488 * @interrupt_mask: mask of interrupt bits to update
489 * @enabled_irq_mask: mask of interrupt bits to enable
490 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300491static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
492 uint32_t interrupt_mask,
493 uint32_t enabled_irq_mask)
494{
495 uint32_t new_val;
496 uint32_t old_val;
497
Chris Wilson67520412017-03-02 13:28:01 +0000498 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300499
500 WARN_ON(enabled_irq_mask & ~interrupt_mask);
501
502 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
503 return;
504
505 old_val = I915_READ(GEN8_DE_PORT_IMR);
506
507 new_val = old_val;
508 new_val &= ~interrupt_mask;
509 new_val |= (~enabled_irq_mask & interrupt_mask);
510
511 if (new_val != old_val) {
512 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
513 POSTING_READ(GEN8_DE_PORT_IMR);
514 }
515}
516
517/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200518 * bdw_update_pipe_irq - update DE pipe interrupt
519 * @dev_priv: driver private
520 * @pipe: pipe whose interrupt to update
521 * @interrupt_mask: mask of interrupt bits to update
522 * @enabled_irq_mask: mask of interrupt bits to enable
523 */
524void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
525 enum pipe pipe,
526 uint32_t interrupt_mask,
527 uint32_t enabled_irq_mask)
528{
529 uint32_t new_val;
530
Chris Wilson67520412017-03-02 13:28:01 +0000531 lockdep_assert_held(&dev_priv->irq_lock);
Ville Syrjälä013d3752015-11-23 18:06:17 +0200532
533 WARN_ON(enabled_irq_mask & ~interrupt_mask);
534
535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536 return;
537
538 new_val = dev_priv->de_irq_mask[pipe];
539 new_val &= ~interrupt_mask;
540 new_val |= (~enabled_irq_mask & interrupt_mask);
541
542 if (new_val != dev_priv->de_irq_mask[pipe]) {
543 dev_priv->de_irq_mask[pipe] = new_val;
544 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
545 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
546 }
547}
548
549/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200550 * ibx_display_interrupt_update - update SDEIMR
551 * @dev_priv: driver private
552 * @interrupt_mask: mask of interrupt bits to update
553 * @enabled_irq_mask: mask of interrupt bits to enable
554 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200555void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
556 uint32_t interrupt_mask,
557 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200558{
559 uint32_t sdeimr = I915_READ(SDEIMR);
560 sdeimr &= ~interrupt_mask;
561 sdeimr |= (~enabled_irq_mask & interrupt_mask);
562
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100563 WARN_ON(enabled_irq_mask & ~interrupt_mask);
564
Chris Wilson67520412017-03-02 13:28:01 +0000565 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterfee884e2013-07-04 23:35:21 +0200566
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700567 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300568 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300569
Daniel Vetterfee884e2013-07-04 23:35:21 +0200570 I915_WRITE(SDEIMR, sdeimr);
571 POSTING_READ(SDEIMR);
572}
Paulo Zanoni86642812013-04-12 17:57:57 -0300573
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300574u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
575 enum pipe pipe)
Keith Packard7c463582008-11-04 02:03:27 -0800576{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300577 u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
Imre Deak10c59c52014-02-10 18:42:48 +0200578 u32 enable_mask = status_mask << 16;
579
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300580 lockdep_assert_held(&dev_priv->irq_lock);
581
582 if (INTEL_GEN(dev_priv) < 5)
583 goto out;
584
Imre Deak10c59c52014-02-10 18:42:48 +0200585 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300586 * On pipe A we don't support the PSR interrupt yet,
587 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200588 */
589 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
590 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300591 /*
592 * On pipe B and C we don't support the PSR interrupt yet, on pipe
593 * A the same bit is for perf counters which we don't use either.
594 */
595 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
596 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200597
598 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
599 SPRITE0_FLIP_DONE_INT_EN_VLV |
600 SPRITE1_FLIP_DONE_INT_EN_VLV);
601 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
602 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
603 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
604 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
605
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300606out:
607 WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
608 status_mask & ~PIPESTAT_INT_STATUS_MASK,
609 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
610 pipe_name(pipe), enable_mask, status_mask);
611
Imre Deak10c59c52014-02-10 18:42:48 +0200612 return enable_mask;
613}
614
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300615void i915_enable_pipestat(struct drm_i915_private *dev_priv,
616 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200617{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300618 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200619 u32 enable_mask;
620
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300621 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
622 "pipe %c: status_mask=0x%x\n",
623 pipe_name(pipe), status_mask);
624
625 lockdep_assert_held(&dev_priv->irq_lock);
626 WARN_ON(!intel_irqs_enabled(dev_priv));
627
628 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
629 return;
630
631 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
632 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
633
634 I915_WRITE(reg, enable_mask | status_mask);
635 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200636}
637
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300638void i915_disable_pipestat(struct drm_i915_private *dev_priv,
639 enum pipe pipe, u32 status_mask)
Imre Deak755e9012014-02-10 18:42:47 +0200640{
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300641 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200642 u32 enable_mask;
643
Ville Syrjälä6b12ca52017-09-14 18:17:31 +0300644 WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
645 "pipe %c: status_mask=0x%x\n",
646 pipe_name(pipe), status_mask);
647
648 lockdep_assert_held(&dev_priv->irq_lock);
649 WARN_ON(!intel_irqs_enabled(dev_priv));
650
651 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
652 return;
653
654 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
655 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
656
657 I915_WRITE(reg, enable_mask | status_mask);
658 POSTING_READ(reg);
Imre Deak755e9012014-02-10 18:42:47 +0200659}
660
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000661/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300662 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100663 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000664 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100665static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000666{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100667 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300668 return;
669
Daniel Vetter13321782014-09-15 14:55:29 +0200670 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000671
Imre Deak755e9012014-02-10 18:42:47 +0200672 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100673 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200674 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200675 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676
Daniel Vetter13321782014-09-15 14:55:29 +0200677 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000678}
679
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300680/*
681 * This timing diagram depicts the video signal in and
682 * around the vertical blanking period.
683 *
684 * Assumptions about the fictitious mode used in this example:
685 * vblank_start >= 3
686 * vsync_start = vblank_start + 1
687 * vsync_end = vblank_start + 2
688 * vtotal = vblank_start + 3
689 *
690 * start of vblank:
691 * latch double buffered registers
692 * increment frame counter (ctg+)
693 * generate start of vblank interrupt (gen4+)
694 * |
695 * | frame start:
696 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
697 * | may be shifted forward 1-3 extra lines via PIPECONF
698 * | |
699 * | | start of vsync:
700 * | | generate vsync interrupt
701 * | | |
702 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
703 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
704 * ----va---> <-----------------vb--------------------> <--------va-------------
705 * | | <----vs-----> |
706 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
707 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
708 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
709 * | | |
710 * last visible pixel first visible pixel
711 * | increment frame counter (gen3/4)
712 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
713 *
714 * x = horizontal active
715 * _ = horizontal blanking
716 * hs = horizontal sync
717 * va = vertical active
718 * vb = vertical blanking
719 * vs = vertical sync
720 * vbs = vblank_start (number)
721 *
722 * Summary:
723 * - most events happen at the start of horizontal sync
724 * - frame start happens at the start of horizontal blank, 1-4 lines
725 * (depending on PIPECONF settings) after the start of vblank
726 * - gen3/4 pixel and frame counter are synchronized with the start
727 * of horizontal active on the first line of vertical active
728 */
729
Keith Packard42f52ef2008-10-18 19:39:29 -0700730/* Called from drm generic code, passed a 'crtc', which
731 * we use as a pipe index
732 */
Thierry Reding88e72712015-09-24 18:35:31 +0200733static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700734{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100735 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200736 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300737 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200738 const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
Ville Syrjälä694e4092017-03-09 17:44:30 +0200739 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700740
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100741 htotal = mode->crtc_htotal;
742 hsync_start = mode->crtc_hsync_start;
743 vbl_start = mode->crtc_vblank_start;
744 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
745 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300746
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300747 /* Convert to pixel count */
748 vbl_start *= htotal;
749
750 /* Start of vblank event occurs at start of hsync */
751 vbl_start -= htotal - hsync_start;
752
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800753 high_frame = PIPEFRAME(pipe);
754 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755
Ville Syrjälä694e4092017-03-09 17:44:30 +0200756 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
757
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700758 /*
759 * High & low register fields aren't synchronized, so make sure
760 * we get a low value that's stable across two reads of the high
761 * register.
762 */
763 do {
Ville Syrjälä694e4092017-03-09 17:44:30 +0200764 high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
765 low = I915_READ_FW(low_frame);
766 high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700767 } while (high1 != high2);
768
Ville Syrjälä694e4092017-03-09 17:44:30 +0200769 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
770
Chris Wilson5eddb702010-09-11 13:48:45 +0100771 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300772 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100773 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300774
775 /*
776 * The frame counter increments at beginning of active.
777 * Cook up a vblank counter by also checking the pixel
778 * counter against vblank start.
779 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200780 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700781}
782
Dave Airlie974e59b2015-10-30 09:45:33 +1000783static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800784{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100785 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800786
Ville Syrjälä649636e2015-09-22 19:50:01 +0300787 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800788}
789
Uma Shankaraec02462017-09-25 19:26:01 +0530790/*
791 * On certain encoders on certain platforms, pipe
792 * scanline register will not work to get the scanline,
793 * since the timings are driven from the PORT or issues
794 * with scanline register updates.
795 * This function will use Framestamp and current
796 * timestamp registers to calculate the scanline.
797 */
798static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
799{
800 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
801 struct drm_vblank_crtc *vblank =
802 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
803 const struct drm_display_mode *mode = &vblank->hwmode;
804 u32 vblank_start = mode->crtc_vblank_start;
805 u32 vtotal = mode->crtc_vtotal;
806 u32 htotal = mode->crtc_htotal;
807 u32 clock = mode->crtc_clock;
808 u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
809
810 /*
811 * To avoid the race condition where we might cross into the
812 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
813 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
814 * during the same frame.
815 */
816 do {
817 /*
818 * This field provides read back of the display
819 * pipe frame time stamp. The time stamp value
820 * is sampled at every start of vertical blank.
821 */
822 scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
823
824 /*
825 * The TIMESTAMP_CTR register has the current
826 * time stamp value.
827 */
828 scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
829
830 scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
831 } while (scan_post_time != scan_prev_time);
832
833 scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
834 clock), 1000 * htotal);
835 scanline = min(scanline, vtotal - 1);
836 scanline = (scanline + vblank_start) % vtotal;
837
838 return scanline;
839}
840
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300841/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
843{
844 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100845 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200846 const struct drm_display_mode *mode;
847 struct drm_vblank_crtc *vblank;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300848 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300849 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300850
Ville Syrjälä72259532017-03-02 19:15:05 +0200851 if (!crtc->active)
852 return -1;
853
Daniel Vetter5caa0fe2017-05-09 16:03:29 +0200854 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
855 mode = &vblank->hwmode;
856
Uma Shankaraec02462017-09-25 19:26:01 +0530857 if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
858 return __intel_get_crtc_scanline_from_timestamp(crtc);
859
Ville Syrjälä80715b22014-05-15 20:23:23 +0300860 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300861 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
862 vtotal /= 2;
863
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100864 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300865 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300866 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300867 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300868
869 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700870 * On HSW, the DSL reg (0x70000) appears to return 0 if we
871 * read it just before the start of vblank. So try it again
872 * so we don't accidentally end up spanning a vblank frame
873 * increment, causing the pipe_update_end() code to squak at us.
874 *
875 * The nature of this problem means we can't simply check the ISR
876 * bit and return the vblank start value; nor can we use the scanline
877 * debug register in the transcoder as it appears to have the same
878 * problem. We may need to extend this to include other platforms,
879 * but so far testing only shows the problem on HSW.
880 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100881 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700882 int i, temp;
883
884 for (i = 0; i < 100; i++) {
885 udelay(1);
Ville Syrjälä707bdd32017-03-09 17:44:31 +0200886 temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Jesse Barnes41b578f2015-09-22 12:15:54 -0700887 if (temp != position) {
888 position = temp;
889 break;
890 }
891 }
892 }
893
894 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300895 * See update_scanline_offset() for the details on the
896 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300897 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300899}
900
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200901static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
902 bool in_vblank_irq, int *vpos, int *hpos,
903 ktime_t *stime, ktime_t *etime,
904 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100905{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100906 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200907 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
908 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300909 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300910 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100911 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100912
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200913 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 "pipe %c\n", pipe_name(pipe));
Daniel Vetter1bf6ad62017-05-09 16:03:28 +0200916 return false;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917 }
918
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300919 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300920 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300921 vtotal = mode->crtc_vtotal;
922 vbl_start = mode->crtc_vblank_start;
923 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100924
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200925 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
926 vbl_start = DIV_ROUND_UP(vbl_start, 2);
927 vbl_end /= 2;
928 vtotal /= 2;
929 }
930
Mario Kleinerad3543e2013-10-30 05:13:08 +0100931 /*
932 * Lock uncore.lock, as we will do multiple timing critical raw
933 * register reads, potentially with preemption disabled, so the
934 * following code must not block on uncore.lock.
935 */
936 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
939
940 /* Get optional system timestamp before query. */
941 if (stime)
942 *stime = ktime_get();
943
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100944 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* No obvious pixelcount register. Only query vertical
946 * scanout position from Display scan line register.
947 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300948 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100949 } else {
950 /* Have access to pixelcount since start of frame.
951 * We can split this into vertical and horizontal
952 * scanout position.
953 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300954 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100955
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300956 /* convert to pixel counts */
957 vbl_start *= htotal;
958 vbl_end *= htotal;
959 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300960
961 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300962 * In interlaced modes, the pixel counter counts all pixels,
963 * so one field will have htotal more pixels. In order to avoid
964 * the reported position from jumping backwards when the pixel
965 * counter is beyond the length of the shorter field, just
966 * clamp the position the length of the shorter field. This
967 * matches how the scanline counter based position works since
968 * the scanline counter doesn't count the two half lines.
969 */
970 if (position >= vtotal)
971 position = vtotal - 1;
972
973 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300974 * Start of vblank interrupt is triggered at start of hsync,
975 * just prior to the first active line of vblank. However we
976 * consider lines to start at the leading edge of horizontal
977 * active. So, should we get here before we've crossed into
978 * the horizontal active of the first line in vblank, we would
979 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
980 * always add htotal-hsync_start to the current pixel position.
981 */
982 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300983 }
984
Mario Kleinerad3543e2013-10-30 05:13:08 +0100985 /* Get optional system timestamp after query. */
986 if (etime)
987 *etime = ktime_get();
988
989 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
990
991 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
992
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300993 /*
994 * While in vblank, position will be negative
995 * counting up towards 0 at vbl_end. And outside
996 * vblank, position will be positive counting
997 * up since vbl_end.
998 */
999 if (position >= vbl_start)
1000 position -= vbl_end;
1001 else
1002 position += vtotal - vbl_end;
1003
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001004 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001005 *vpos = position;
1006 *hpos = 0;
1007 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001008 *vpos = position / htotal;
1009 *hpos = position - (*vpos * htotal);
1010 }
1011
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02001012 return true;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001013}
1014
Ville Syrjäläa225f072014-04-29 13:35:45 +03001015int intel_get_crtc_scanline(struct intel_crtc *crtc)
1016{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001017 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +03001018 unsigned long irqflags;
1019 int position;
1020
1021 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1022 position = __intel_get_crtc_scanline(crtc);
1023 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1024
1025 return position;
1026}
1027
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001028static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001029{
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001030 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001031 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001032
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001033 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001034
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001035 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1036
Daniel Vetter20e4d402012-08-08 23:35:39 +02001037 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001038
Jesse Barnes7648fa92010-05-20 14:28:11 -07001039 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001040 busy_up = I915_READ(RCPREVBSYTUPAVG);
1041 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001042 max_avg = I915_READ(RCBMAXAVG);
1043 min_avg = I915_READ(RCBMINAVG);
1044
1045 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001046 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001047 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1048 new_delay = dev_priv->ips.cur_delay - 1;
1049 if (new_delay < dev_priv->ips.max_delay)
1050 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001051 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001052 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1053 new_delay = dev_priv->ips.cur_delay + 1;
1054 if (new_delay > dev_priv->ips.min_delay)
1055 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001056 }
1057
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001058 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001059 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001060
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001061 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001062
Jesse Barnesf97108d2010-01-29 11:27:07 -08001063 return;
1064}
1065
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001066static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001067{
Chris Wilson56299fb2017-02-27 20:58:48 +00001068 struct drm_i915_gem_request *rq = NULL;
1069 struct intel_wait *wait;
Tvrtko Ursulindffabc82017-02-21 09:13:48 +00001070
Chris Wilson2246bea2017-02-17 15:13:00 +00001071 atomic_inc(&engine->irq_count);
Chris Wilson538b2572017-01-24 15:18:05 +00001072 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson56299fb2017-02-27 20:58:48 +00001073
Chris Wilson61d3dc72017-03-03 19:08:24 +00001074 spin_lock(&engine->breadcrumbs.irq_lock);
1075 wait = engine->breadcrumbs.irq_wait;
Chris Wilson56299fb2017-02-27 20:58:48 +00001076 if (wait) {
Chris Wilson17b51ad2017-09-18 17:27:33 +01001077 bool wakeup = engine->irq_seqno_barrier;
1078
Chris Wilson56299fb2017-02-27 20:58:48 +00001079 /* We use a callback from the dma-fence to submit
1080 * requests after waiting on our own requests. To
1081 * ensure minimum delay in queuing the next request to
1082 * hardware, signal the fence now rather than wait for
1083 * the signaler to be woken up. We still wake up the
1084 * waiter in order to handle the irq-seqno coherency
1085 * issues (we may receive the interrupt before the
1086 * seqno is written, see __i915_request_irq_complete())
1087 * and to handle coalescing of multiple seqno updates
1088 * and many waiters.
1089 */
1090 if (i915_seqno_passed(intel_engine_get_seqno(engine),
Chris Wilson17b51ad2017-09-18 17:27:33 +01001091 wait->seqno)) {
Chris Wilsonde4d2102017-09-18 17:27:34 +01001092 struct drm_i915_gem_request *waiter = wait->request;
1093
Chris Wilson17b51ad2017-09-18 17:27:33 +01001094 wakeup = true;
1095 if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
Chris Wilsonde4d2102017-09-18 17:27:34 +01001096 &waiter->fence.flags) &&
1097 intel_wait_check_request(wait, waiter))
1098 rq = i915_gem_request_get(waiter);
Chris Wilson17b51ad2017-09-18 17:27:33 +01001099 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001100
Chris Wilson17b51ad2017-09-18 17:27:33 +01001101 if (wakeup)
1102 wake_up_process(wait->tsk);
Chris Wilson67b807a82017-02-27 20:58:50 +00001103 } else {
1104 __intel_engine_disarm_breadcrumbs(engine);
Chris Wilson56299fb2017-02-27 20:58:48 +00001105 }
Chris Wilson61d3dc72017-03-03 19:08:24 +00001106 spin_unlock(&engine->breadcrumbs.irq_lock);
Chris Wilson56299fb2017-02-27 20:58:48 +00001107
Chris Wilson24754d72017-03-03 14:45:57 +00001108 if (rq) {
Chris Wilson56299fb2017-02-27 20:58:48 +00001109 dma_fence_signal(&rq->fence);
Chris Wilson24754d72017-03-03 14:45:57 +00001110 i915_gem_request_put(rq);
1111 }
Chris Wilson56299fb2017-02-27 20:58:48 +00001112
1113 trace_intel_engine_notify(engine, wait);
Chris Wilson549f7362010-10-19 11:19:32 +01001114}
1115
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001116static void vlv_c0_read(struct drm_i915_private *dev_priv,
1117 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001118{
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001119 ei->ktime = ktime_get_raw();
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001120 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1121 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001122}
1123
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001124void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1125{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001126 memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001127}
1128
1129static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1130{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001131 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1132 const struct intel_rps_ei *prev = &rps->ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001133 struct intel_rps_ei now;
1134 u32 events = 0;
1135
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001136 if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001137 return 0;
1138
1139 vlv_c0_read(dev_priv, &now);
Deepak S31685c22014-07-03 17:33:01 -04001140
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001141 if (prev->ktime) {
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001142 u64 time, c0;
Chris Wilson569884e2017-03-09 21:12:31 +00001143 u32 render, media;
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001144
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001145 time = ktime_us_delta(now.ktime, prev->ktime);
Chris Wilson8f68d592017-03-13 17:06:17 +00001146
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001147 time *= dev_priv->czclk_freq;
1148
1149 /* Workload can be split between render + media,
1150 * e.g. SwapBuffers being blitted in X after being rendered in
1151 * mesa. To account for this we need to combine both engines
1152 * into our activity counter.
1153 */
Chris Wilson569884e2017-03-09 21:12:31 +00001154 render = now.render_c0 - prev->render_c0;
1155 media = now.media_c0 - prev->media_c0;
1156 c0 = max(render, media);
Mika Kuoppala6b7f6aa2017-03-15 18:12:59 +02001157 c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001158
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001159 if (c0 > time * rps->up_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001160 events = GEN6_PM_RP_UP_THRESHOLD;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001161 else if (c0 < time * rps->down_threshold)
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001162 events = GEN6_PM_RP_DOWN_THRESHOLD;
Deepak S31685c22014-07-03 17:33:01 -04001163 }
1164
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001165 rps->ei = now;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001166 return events;
Deepak S31685c22014-07-03 17:33:01 -04001167}
1168
Ben Widawsky4912d042011-04-25 11:25:20 -07001169static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001170{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001171 struct drm_i915_private *dev_priv =
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001172 container_of(work, struct drm_i915_private, gt_pm.rps.work);
1173 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001174 bool client_boost = false;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001175 int new_delay, adj, min, max;
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001176 u32 pm_iir = 0;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177
Daniel Vetter59cdb632013-07-04 23:35:28 +02001178 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001179 if (rps->interrupts_enabled) {
1180 pm_iir = fetch_and_zero(&rps->pm_iir);
1181 client_boost = atomic_read(&rps->num_waiters);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001182 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001183 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001184
Paulo Zanoni60611c12013-08-15 11:50:01 -03001185 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301186 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001187 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001188 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001189
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001190 mutex_lock(&dev_priv->pcu_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001191
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001192 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1193
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001194 adj = rps->last_adj;
1195 new_delay = rps->cur_freq;
1196 min = rps->min_freq_softlimit;
1197 max = rps->max_freq_softlimit;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001198 if (client_boost)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001199 max = rps->max_freq;
1200 if (client_boost && new_delay < rps->boost_freq) {
1201 new_delay = rps->boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001202 adj = 0;
1203 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001204 if (adj > 0)
1205 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001206 else /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301208
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001209 if (new_delay >= rps->max_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301210 adj = 0;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001211 } else if (client_boost) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001212 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001213 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001214 if (rps->cur_freq > rps->efficient_freq)
1215 new_delay = rps->efficient_freq;
1216 else if (rps->cur_freq > rps->min_freq_softlimit)
1217 new_delay = rps->min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001218 adj = 0;
1219 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1220 if (adj < 0)
1221 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001222 else /* CHV needs even encode values */
1223 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301224
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001225 if (new_delay <= rps->min_freq_softlimit)
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301226 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001227 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001228 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001229 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001231 rps->last_adj = adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001232
Ben Widawsky79249632012-09-07 19:43:42 -07001233 /* sysfs frequency interfaces may have snuck in while servicing the
1234 * interrupt
1235 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001236 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001237 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301238
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001239 if (intel_set_rps(dev_priv, new_delay)) {
1240 DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001241 rps->last_adj = 0;
Chris Wilson9fcee2f2017-01-26 10:19:19 +00001242 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001244 mutex_unlock(&dev_priv->pcu_lock);
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001245
1246out:
1247 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1248 spin_lock_irq(&dev_priv->irq_lock);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001249 if (rps->interrupts_enabled)
Chris Wilson7c0a16a2017-03-09 21:12:32 +00001250 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
1251 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252}
1253
Ben Widawskye3689192012-05-25 16:56:22 -07001254
1255/**
1256 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1257 * occurred.
1258 * @work: workqueue struct
1259 *
1260 * Doesn't actually do anything except notify userspace. As a consequence of
1261 * this event, userspace should try to remap the bad rows since statistically
1262 * it is likely the same row is more likely to go bad again.
1263 */
1264static void ivybridge_parity_work(struct work_struct *work)
1265{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001266 struct drm_i915_private *dev_priv =
Joonas Lahtinencefcff82017-04-28 10:58:39 +03001267 container_of(work, typeof(*dev_priv), l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001268 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001269 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001270 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001271 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001272
1273 /* We must turn off DOP level clock gating to access the L3 registers.
1274 * In order to prevent a get/put style interface, acquire struct mutex
1275 * any time we access those registers.
1276 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001277 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001278
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 /* If we've screwed up tracking, just let the interrupt fire again */
1280 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1281 goto out;
1282
Ben Widawskye3689192012-05-25 16:56:22 -07001283 misccpctl = I915_READ(GEN7_MISCCPCTL);
1284 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1285 POSTING_READ(GEN7_MISCCPCTL);
1286
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001287 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001288 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001291 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001292 break;
1293
1294 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1295
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001296 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001297
1298 error_status = I915_READ(reg);
1299 row = GEN7_PARITY_ERROR_ROW(error_status);
1300 bank = GEN7_PARITY_ERROR_BANK(error_status);
1301 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1302
1303 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1304 POSTING_READ(reg);
1305
1306 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1307 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1308 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1309 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1310 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1311 parity_event[5] = NULL;
1312
Chris Wilson91c8a322016-07-05 10:40:23 +01001313 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001314 KOBJ_CHANGE, parity_event);
1315
1316 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1317 slice, row, bank, subbank);
1318
1319 kfree(parity_event[4]);
1320 kfree(parity_event[3]);
1321 kfree(parity_event[2]);
1322 kfree(parity_event[1]);
1323 }
Ben Widawskye3689192012-05-25 16:56:22 -07001324
1325 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1326
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001327out:
1328 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001329 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001330 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001331 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001332
Chris Wilson91c8a322016-07-05 10:40:23 +01001333 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001334}
1335
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001336static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1337 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001338{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001339 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001340 return;
1341
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001342 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001343 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001344 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001345
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001346 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001347 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1348 dev_priv->l3_parity.which_slice |= 1 << 1;
1349
1350 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1351 dev_priv->l3_parity.which_slice |= 1 << 0;
1352
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001353 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001354}
1355
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001356static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001357 u32 gt_iir)
1358{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001359 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301360 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001361 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301362 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001363}
1364
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001365static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001366 u32 gt_iir)
1367{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001368 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301369 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001370 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301371 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001372 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301373 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001374
Ben Widawskycc609d52013-05-28 19:22:29 -07001375 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1376 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001377 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1378 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001379
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001380 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1381 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001382}
1383
Chris Wilson5d3d69d2017-05-17 13:10:06 +01001384static void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001385gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001386{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001387 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson31de7352017-03-16 12:56:18 +00001388 bool tasklet = false;
Chris Wilsonf7470262017-01-24 15:20:21 +00001389
1390 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
Chris Wilson4a118ec2017-10-23 22:32:36 +01001391 if (READ_ONCE(engine->execlists.active)) {
1392 __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1393 tasklet = true;
1394 }
Chris Wilsonf7470262017-01-24 15:20:21 +00001395 }
Chris Wilson31de7352017-03-16 12:56:18 +00001396
1397 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
1398 notify_ring(engine);
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001399 tasklet |= i915_modparams.enable_guc_submission;
Chris Wilson31de7352017-03-16 12:56:18 +00001400 }
1401
1402 if (tasklet)
Mika Kuoppalab620e872017-09-22 15:43:03 +03001403 tasklet_hi_schedule(&execlists->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001404}
1405
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001406static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1407 u32 master_ctl,
1408 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001409{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001410 irqreturn_t ret = IRQ_NONE;
1411
1412 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001413 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1414 if (gt_iir[0]) {
1415 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001416 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001417 } else
1418 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1419 }
1420
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001421 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001422 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1423 if (gt_iir[1]) {
1424 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001425 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001426 } else
1427 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1428 }
1429
Chris Wilson74cdb332015-04-07 16:21:05 +01001430 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001431 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1432 if (gt_iir[3]) {
1433 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001434 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001435 } else
1436 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1437 }
1438
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301439 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001440 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301441 if (gt_iir[2] & (dev_priv->pm_rps_events |
1442 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001443 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301444 gt_iir[2] & (dev_priv->pm_rps_events |
1445 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001446 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001447 } else
1448 DRM_ERROR("The master control interrupt lied (PM)!\n");
1449 }
1450
Ben Widawskyabd58f02013-11-02 21:07:09 -07001451 return ret;
1452}
1453
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001454static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1455 u32 gt_iir[4])
1456{
1457 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301458 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001459 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301460 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001461 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1462 }
1463
1464 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301465 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001466 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301467 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001468 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1469 }
1470
1471 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301472 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001473 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1474
1475 if (gt_iir[2] & dev_priv->pm_rps_events)
1476 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301477
1478 if (gt_iir[2] & dev_priv->pm_guc_events)
1479 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001480}
1481
Imre Deak63c88d22015-07-20 14:43:39 -07001482static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1483{
1484 switch (port) {
1485 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001486 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001487 case PORT_B:
1488 return val & PORTB_HOTPLUG_LONG_DETECT;
1489 case PORT_C:
1490 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001491 default:
1492 return false;
1493 }
1494}
1495
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001496static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1497{
1498 switch (port) {
1499 case PORT_E:
1500 return val & PORTE_HOTPLUG_LONG_DETECT;
1501 default:
1502 return false;
1503 }
1504}
1505
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001506static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1507{
1508 switch (port) {
1509 case PORT_A:
1510 return val & PORTA_HOTPLUG_LONG_DETECT;
1511 case PORT_B:
1512 return val & PORTB_HOTPLUG_LONG_DETECT;
1513 case PORT_C:
1514 return val & PORTC_HOTPLUG_LONG_DETECT;
1515 case PORT_D:
1516 return val & PORTD_HOTPLUG_LONG_DETECT;
1517 default:
1518 return false;
1519 }
1520}
1521
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001522static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1523{
1524 switch (port) {
1525 case PORT_A:
1526 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1527 default:
1528 return false;
1529 }
1530}
1531
Jani Nikula676574d2015-05-28 15:43:53 +03001532static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001533{
1534 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001535 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001536 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001537 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001538 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001539 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001540 return val & PORTD_HOTPLUG_LONG_DETECT;
1541 default:
1542 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001543 }
1544}
1545
Jani Nikula676574d2015-05-28 15:43:53 +03001546static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001547{
1548 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001549 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001550 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001551 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001552 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001553 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001554 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1555 default:
1556 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001557 }
1558}
1559
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001560/*
1561 * Get a bit mask of pins that have triggered, and which ones may be long.
1562 * This can be called multiple times with the same masks to accumulate
1563 * hotplug detection results from several registers.
1564 *
1565 * Note that the caller is expected to zero out the masks initially.
1566 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001567static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001568 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001569 const u32 hpd[HPD_NUM_PINS],
1570 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001571{
Jani Nikula8c841e52015-06-18 13:06:17 +03001572 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001573 int i;
1574
Jani Nikula676574d2015-05-28 15:43:53 +03001575 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001576 if ((hpd[i] & hotplug_trigger) == 0)
1577 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001578
Jani Nikula8c841e52015-06-18 13:06:17 +03001579 *pin_mask |= BIT(i);
1580
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07001581 port = intel_hpd_pin_to_port(i);
1582 if (port == PORT_NONE)
Imre Deakcc24fcd2015-07-21 15:32:45 -07001583 continue;
1584
Imre Deakfd63e2a2015-07-21 15:32:44 -07001585 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001586 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001587 }
1588
1589 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1590 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1591
1592}
1593
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001594static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001595{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001596 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001597}
1598
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001599static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001600{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001601 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001602}
1603
Shuang He8bf1e9f2013-10-15 18:55:27 +01001604#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001605static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1606 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001607 uint32_t crc0, uint32_t crc1,
1608 uint32_t crc2, uint32_t crc3,
1609 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001610{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1612 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001613 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1614 struct drm_driver *driver = dev_priv->drm.driver;
1615 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001616 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001617
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001618 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001619 if (pipe_crc->source) {
1620 if (!pipe_crc->entries) {
1621 spin_unlock(&pipe_crc->lock);
1622 DRM_DEBUG_KMS("spurious interrupt\n");
1623 return;
1624 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001625
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001626 head = pipe_crc->head;
1627 tail = pipe_crc->tail;
1628
1629 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1630 spin_unlock(&pipe_crc->lock);
1631 DRM_ERROR("CRC buffer overflowing\n");
1632 return;
1633 }
1634
1635 entry = &pipe_crc->entries[head];
1636
1637 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1638 entry->crc[0] = crc0;
1639 entry->crc[1] = crc1;
1640 entry->crc[2] = crc2;
1641 entry->crc[3] = crc3;
1642 entry->crc[4] = crc4;
1643
1644 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1645 pipe_crc->head = head;
1646
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001647 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001648
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001649 wake_up_interruptible(&pipe_crc->wq);
1650 } else {
1651 /*
1652 * For some not yet identified reason, the first CRC is
1653 * bonkers. So let's just wait for the next vblank and read
1654 * out the buggy result.
1655 *
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001656 * On GEN8+ sometimes the second CRC is bonkers as well, so
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001657 * don't trust that one either.
1658 */
1659 if (pipe_crc->skipped == 0 ||
Rodrigo Vivi163e8ae2017-09-27 17:20:40 -07001660 (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001661 pipe_crc->skipped++;
1662 spin_unlock(&pipe_crc->lock);
1663 return;
1664 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001665 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001666 crcs[0] = crc0;
1667 crcs[1] = crc1;
1668 crcs[2] = crc2;
1669 crcs[3] = crc3;
1670 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001671 drm_crtc_add_crc_entry(&crtc->base, true,
Daniel Vetterca814b22017-05-24 16:51:47 +02001672 drm_crtc_accurate_vblank_count(&crtc->base),
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001673 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001674 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001675}
Daniel Vetter277de952013-10-18 16:37:07 +02001676#else
1677static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001678display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1679 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001680 uint32_t crc0, uint32_t crc1,
1681 uint32_t crc2, uint32_t crc3,
1682 uint32_t crc4) {}
1683#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001684
Daniel Vetter277de952013-10-18 16:37:07 +02001685
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001686static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1687 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001688{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001689 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001690 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1691 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001692}
1693
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001694static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1695 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001696{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001697 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001698 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1699 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1700 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1701 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1702 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001703}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001704
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001705static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1706 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001707{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001708 uint32_t res1, res2;
1709
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001710 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001711 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1712 else
1713 res1 = 0;
1714
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001715 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001716 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1717 else
1718 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001719
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001720 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001721 I915_READ(PIPE_CRC_RES_RED(pipe)),
1722 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1723 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1724 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001725}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001726
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001727/* The RPS events need forcewake, so we add them to a work queue and mask their
1728 * IMR bits until the work is done. Other interrupts can be processed without
1729 * the work queue. */
1730static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001731{
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001732 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1733
Deepak Sa6706b42014-03-15 20:23:22 +05301734 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001735 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301736 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001737 if (rps->interrupts_enabled) {
1738 rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1739 schedule_work(&rps->work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001740 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001741 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001742 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001743
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07001744 if (INTEL_GEN(dev_priv) >= 8)
Imre Deakc9a9a262014-11-05 20:48:37 +02001745 return;
1746
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001747 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001748 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301749 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001750
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001751 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1752 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001753 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001754}
1755
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301756static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1757{
1758 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301759 /* Sample the log buffer flush related bits & clear them out now
1760 * itself from the message identity register to minimize the
1761 * probability of losing a flush interrupt, when there are back
1762 * to back flush interrupts.
1763 * There can be a new flush interrupt, for different log buffer
1764 * type (like for ISR), whilst Host is handling one (for DPC).
1765 * Since same bit is used in message register for ISR & DPC, it
1766 * could happen that GuC sets the bit for 2nd interrupt but Host
1767 * clears out the bit on handling the 1st interrupt.
1768 */
1769 u32 msg, flush;
1770
1771 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001772 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1773 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301774 if (flush) {
1775 /* Clear the message bits that are handled */
1776 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1777
1778 /* Handle flush interrupt in bottom half */
Oscar Mateoe7465472017-03-22 10:39:48 -07001779 queue_work(dev_priv->guc.log.runtime.flush_wq,
1780 &dev_priv->guc.log.runtime.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301781
1782 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301783 } else {
1784 /* Not clearing of unhandled event bits won't result in
1785 * re-triggering of the interrupt.
1786 */
1787 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301788 }
1789}
1790
Ville Syrjälä44d92412017-08-18 21:36:51 +03001791static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1792{
1793 enum pipe pipe;
1794
1795 for_each_pipe(dev_priv, pipe) {
1796 I915_WRITE(PIPESTAT(pipe),
1797 PIPESTAT_INT_STATUS_MASK |
1798 PIPE_FIFO_UNDERRUN_STATUS);
1799
1800 dev_priv->pipestat_irq_mask[pipe] = 0;
1801 }
1802}
1803
Ville Syrjäläeb643432017-08-18 21:36:59 +03001804static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1805 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001806{
Imre Deakc1874ed2014-02-04 21:35:46 +02001807 int pipe;
1808
Imre Deak58ead0d2014-02-04 21:35:47 +02001809 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001810
1811 if (!dev_priv->display_irqs_enabled) {
1812 spin_unlock(&dev_priv->irq_lock);
1813 return;
1814 }
1815
Damien Lespiau055e3932014-08-18 13:49:10 +01001816 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001817 i915_reg_t reg;
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001818 u32 status_mask, enable_mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001819
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001820 /*
1821 * PIPESTAT bits get signalled even when the interrupt is
1822 * disabled with the mask bits, and some of the status bits do
1823 * not generate interrupts at all (like the underrun bit). Hence
1824 * we need to be careful that we only handle what we want to
1825 * handle.
1826 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001827
1828 /* fifo underruns are filterered in the underrun handler. */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001829 status_mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001830
1831 switch (pipe) {
1832 case PIPE_A:
1833 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1834 break;
1835 case PIPE_B:
1836 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1837 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001838 case PIPE_C:
1839 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1840 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001841 }
1842 if (iir & iir_bit)
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001843 status_mask |= dev_priv->pipestat_irq_mask[pipe];
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001844
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001845 if (!status_mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001846 continue;
1847
1848 reg = PIPESTAT(pipe);
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001849 pipe_stats[pipe] = I915_READ(reg) & status_mask;
1850 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001851
1852 /*
1853 * Clear the PIPE*STAT regs before the IIR
1854 */
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03001855 if (pipe_stats[pipe])
1856 I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
Imre Deakc1874ed2014-02-04 21:35:46 +02001857 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001858 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001859}
1860
Ville Syrjäläeb643432017-08-18 21:36:59 +03001861static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1862 u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1863{
1864 enum pipe pipe;
1865
1866 for_each_pipe(dev_priv, pipe) {
1867 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1868 drm_handle_vblank(&dev_priv->drm, pipe);
1869
1870 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1871 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1872
1873 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1874 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1875 }
1876}
1877
1878static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1879 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1880{
1881 bool blc_event = false;
1882 enum pipe pipe;
1883
1884 for_each_pipe(dev_priv, pipe) {
1885 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1886 drm_handle_vblank(&dev_priv->drm, pipe);
1887
1888 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1889 blc_event = true;
1890
1891 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1892 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1893
1894 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1895 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1896 }
1897
1898 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1899 intel_opregion_asle_intr(dev_priv);
1900}
1901
1902static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1903 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1904{
1905 bool blc_event = false;
1906 enum pipe pipe;
1907
1908 for_each_pipe(dev_priv, pipe) {
1909 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1910 drm_handle_vblank(&dev_priv->drm, pipe);
1911
1912 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1913 blc_event = true;
1914
1915 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1916 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1917
1918 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1919 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1920 }
1921
1922 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1923 intel_opregion_asle_intr(dev_priv);
1924
1925 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1926 gmbus_irq_handler(dev_priv);
1927}
1928
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001929static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001930 u32 pipe_stats[I915_MAX_PIPES])
1931{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001932 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001933
Damien Lespiau055e3932014-08-18 13:49:10 +01001934 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02001935 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1936 drm_handle_vblank(&dev_priv->drm, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001937
1938 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001939 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001940
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001941 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1942 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001943 }
1944
1945 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001946 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001947}
1948
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001949static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001950{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001951 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001952
1953 if (hotplug_status)
1954 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1955
1956 return hotplug_status;
1957}
1958
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001959static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001960 u32 hotplug_status)
1961{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001962 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001963
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001964 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1965 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001966 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001967
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001968 if (hotplug_trigger) {
1969 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1970 hotplug_trigger, hpd_status_g4x,
1971 i9xx_port_hotplug_long_detect);
1972
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001973 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001974 }
Jani Nikula369712e2015-05-27 15:03:40 +03001975
1976 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001977 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001978 } else {
1979 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001980
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001981 if (hotplug_trigger) {
1982 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001983 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001984 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001985 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001986 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001987 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001988}
1989
Daniel Vetterff1f5252012-10-02 15:10:55 +02001990static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001991{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001992 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001993 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001994 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001995
Imre Deak2dd2a882015-02-24 11:14:30 +02001996 if (!intel_irqs_enabled(dev_priv))
1997 return IRQ_NONE;
1998
Imre Deak1f814da2015-12-16 02:52:19 +02001999 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2000 disable_rpm_wakeref_asserts(dev_priv);
2001
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002002 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002003 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002004 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002005 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002006 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002007
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002008 gt_iir = I915_READ(GTIIR);
2009 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002010 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002011
2012 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002013 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002014
2015 ret = IRQ_HANDLED;
2016
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002017 /*
2018 * Theory on interrupt generation, based on empirical evidence:
2019 *
2020 * x = ((VLV_IIR & VLV_IER) ||
2021 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2022 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2023 *
2024 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2025 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2026 * guarantee the CPU interrupt will be raised again even if we
2027 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2028 * bits this time around.
2029 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002030 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002031 ier = I915_READ(VLV_IER);
2032 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002033
2034 if (gt_iir)
2035 I915_WRITE(GTIIR, gt_iir);
2036 if (pm_iir)
2037 I915_WRITE(GEN6_PMIIR, pm_iir);
2038
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002039 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002040 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002041
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002042 /* Call regardless, as some status bits might not be
2043 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002044 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002045
Jerome Anandeef57322017-01-25 04:27:49 +05302046 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2047 I915_LPE_PIPE_B_INTERRUPT))
2048 intel_lpe_audio_irq_handler(dev_priv);
2049
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002050 /*
2051 * VLV_IIR is single buffered, and reflects the level
2052 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2053 */
2054 if (iir)
2055 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002056
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002057 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03002058 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2059 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002060
Ville Syrjälä52894872016-04-13 21:19:56 +03002061 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002062 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03002063 if (pm_iir)
2064 gen6_rps_irq_handler(dev_priv, pm_iir);
2065
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002066 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002067 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002068
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002069 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03002070 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002071
Imre Deak1f814da2015-12-16 02:52:19 +02002072 enable_rpm_wakeref_asserts(dev_priv);
2073
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002074 return ret;
2075}
2076
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002077static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2078{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002079 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002080 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002081 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002082
Imre Deak2dd2a882015-02-24 11:14:30 +02002083 if (!intel_irqs_enabled(dev_priv))
2084 return IRQ_NONE;
2085
Imre Deak1f814da2015-12-16 02:52:19 +02002086 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2087 disable_rpm_wakeref_asserts(dev_priv);
2088
Chris Wilson579de732016-03-14 09:01:57 +00002089 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03002090 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002091 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002092 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002093 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002094 u32 ier = 0;
2095
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002096 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2097 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002098
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002099 if (master_ctl == 0 && iir == 0)
2100 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002101
Oscar Mateo27b6c122014-06-16 16:11:00 +01002102 ret = IRQ_HANDLED;
2103
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002104 /*
2105 * Theory on interrupt generation, based on empirical evidence:
2106 *
2107 * x = ((VLV_IIR & VLV_IER) ||
2108 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2109 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2110 *
2111 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2112 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2113 * guarantee the CPU interrupt will be raised again even if we
2114 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2115 * bits this time around.
2116 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002117 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002118 ier = I915_READ(VLV_IER);
2119 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002120
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002121 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002122
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002123 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002124 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002125
Oscar Mateo27b6c122014-06-16 16:11:00 +01002126 /* Call regardless, as some status bits might not be
2127 * signalled in iir */
Ville Syrjäläeb643432017-08-18 21:36:59 +03002128 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002129
Jerome Anandeef57322017-01-25 04:27:49 +05302130 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2131 I915_LPE_PIPE_B_INTERRUPT |
2132 I915_LPE_PIPE_C_INTERRUPT))
2133 intel_lpe_audio_irq_handler(dev_priv);
2134
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002135 /*
2136 * VLV_IIR is single buffered, and reflects the level
2137 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2138 */
2139 if (iir)
2140 I915_WRITE(VLV_IIR, iir);
2141
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002142 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002143 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002144 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002145
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002146 gen8_gt_irq_handler(dev_priv, gt_iir);
2147
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002148 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002149 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002150
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002151 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002152 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002153
Imre Deak1f814da2015-12-16 02:52:19 +02002154 enable_rpm_wakeref_asserts(dev_priv);
2155
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002156 return ret;
2157}
2158
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002159static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2160 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002161 const u32 hpd[HPD_NUM_PINS])
2162{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002163 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2164
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002165 /*
2166 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2167 * unless we touch the hotplug register, even if hotplug_trigger is
2168 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2169 * errors.
2170 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002171 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002172 if (!hotplug_trigger) {
2173 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2174 PORTD_HOTPLUG_STATUS_MASK |
2175 PORTC_HOTPLUG_STATUS_MASK |
2176 PORTB_HOTPLUG_STATUS_MASK;
2177 dig_hotplug_reg &= ~mask;
2178 }
2179
Ville Syrjälä40e56412015-08-27 23:56:10 +03002180 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002181 if (!hotplug_trigger)
2182 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002183
2184 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2185 dig_hotplug_reg, hpd,
2186 pch_port_hotplug_long_detect);
2187
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002188 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002189}
2190
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002191static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002192{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002193 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002194 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002195
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002196 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002197
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002198 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2199 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2200 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002201 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002202 port_name(port));
2203 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002204
Daniel Vetterce99c252012-12-01 13:53:47 +01002205 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002206 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002207
Jesse Barnes776ad802011-01-04 15:09:39 -08002208 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002209 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002210
2211 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2212 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2213
2214 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2215 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2216
2217 if (pch_iir & SDE_POISON)
2218 DRM_ERROR("PCH poison interrupt\n");
2219
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002220 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002221 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002222 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2223 pipe_name(pipe),
2224 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002225
2226 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2227 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2228
2229 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2230 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2231
Jesse Barnes776ad802011-01-04 15:09:39 -08002232 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002233 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002234
2235 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Matthias Kaehlckea2196032017-07-17 11:14:03 -07002236 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002237}
2238
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002239static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002240{
Paulo Zanoni86642812013-04-12 17:57:57 -03002241 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002242 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002243
Paulo Zanonide032bf2013-04-12 17:57:58 -03002244 if (err_int & ERR_INT_POISON)
2245 DRM_ERROR("Poison interrupt\n");
2246
Damien Lespiau055e3932014-08-18 13:49:10 +01002247 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002248 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2249 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002250
Daniel Vetter5a69b892013-10-16 22:55:52 +02002251 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002252 if (IS_IVYBRIDGE(dev_priv))
2253 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002254 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002255 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002256 }
2257 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002258
Paulo Zanoni86642812013-04-12 17:57:57 -03002259 I915_WRITE(GEN7_ERR_INT, err_int);
2260}
2261
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002262static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002263{
Paulo Zanoni86642812013-04-12 17:57:57 -03002264 u32 serr_int = I915_READ(SERR_INT);
Mika Kahola45c1cd82017-10-10 13:17:06 +03002265 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002266
Paulo Zanonide032bf2013-04-12 17:57:58 -03002267 if (serr_int & SERR_INT_POISON)
2268 DRM_ERROR("PCH poison interrupt\n");
2269
Mika Kahola45c1cd82017-10-10 13:17:06 +03002270 for_each_pipe(dev_priv, pipe)
2271 if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
2272 intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002273
2274 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002275}
2276
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002277static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002278{
Adam Jackson23e81d62012-06-06 15:45:44 -04002279 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002280 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002281
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002282 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002283
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002284 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2285 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2286 SDE_AUDIO_POWER_SHIFT_CPT);
2287 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2288 port_name(port));
2289 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002290
2291 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002292 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002293
2294 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002295 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002296
2297 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2298 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2299
2300 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2301 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2302
2303 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002304 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002305 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2306 pipe_name(pipe),
2307 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002308
2309 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002310 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002311}
2312
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002313static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002314{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002315 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2316 ~SDE_PORTE_HOTPLUG_SPT;
2317 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2318 u32 pin_mask = 0, long_mask = 0;
2319
2320 if (hotplug_trigger) {
2321 u32 dig_hotplug_reg;
2322
2323 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2324 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2325
2326 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2327 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002328 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002329 }
2330
2331 if (hotplug2_trigger) {
2332 u32 dig_hotplug_reg;
2333
2334 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2335 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2336
2337 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2338 dig_hotplug_reg, hpd_spt,
2339 spt_port_hotplug2_long_detect);
2340 }
2341
2342 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002343 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002344
2345 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002346 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002347}
2348
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002349static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2350 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002351 const u32 hpd[HPD_NUM_PINS])
2352{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002353 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2354
2355 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2356 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2357
2358 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2359 dig_hotplug_reg, hpd,
2360 ilk_port_hotplug_long_detect);
2361
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002362 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002363}
2364
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002365static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2366 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002367{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002368 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002369 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2370
Ville Syrjälä40e56412015-08-27 23:56:10 +03002371 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002372 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002373
2374 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002375 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002376
2377 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002378 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002379
Paulo Zanonic008bc62013-07-12 16:35:10 -03002380 if (de_iir & DE_POISON)
2381 DRM_ERROR("Poison interrupt\n");
2382
Damien Lespiau055e3932014-08-18 13:49:10 +01002383 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002384 if (de_iir & DE_PIPE_VBLANK(pipe))
2385 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002386
Daniel Vetter40da17c22013-10-21 18:04:36 +02002387 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002388 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002389
Daniel Vetter40da17c22013-10-21 18:04:36 +02002390 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002391 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002392 }
2393
2394 /* check event from PCH */
2395 if (de_iir & DE_PCH_EVENT) {
2396 u32 pch_iir = I915_READ(SDEIIR);
2397
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002398 if (HAS_PCH_CPT(dev_priv))
2399 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002400 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002401 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002402
2403 /* should clear PCH hotplug event before clear CPU irq */
2404 I915_WRITE(SDEIIR, pch_iir);
2405 }
2406
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002407 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2408 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002409}
2410
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002411static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2412 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002413{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002414 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002415 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2416
Ville Syrjälä40e56412015-08-27 23:56:10 +03002417 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002418 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002419
2420 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002421 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002422
2423 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002424 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002425
2426 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002427 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002428
Damien Lespiau055e3932014-08-18 13:49:10 +01002429 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002430 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2431 drm_handle_vblank(&dev_priv->drm, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002432 }
2433
2434 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002435 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002436 u32 pch_iir = I915_READ(SDEIIR);
2437
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002438 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002439
2440 /* clear PCH hotplug event before clear CPU irq */
2441 I915_WRITE(SDEIIR, pch_iir);
2442 }
2443}
2444
Oscar Mateo72c90f62014-06-16 16:10:57 +01002445/*
2446 * To handle irqs with the minimum potential races with fresh interrupts, we:
2447 * 1 - Disable Master Interrupt Control.
2448 * 2 - Find the source(s) of the interrupt.
2449 * 3 - Clear the Interrupt Identity bits (IIR).
2450 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2451 * 5 - Re-enable Master Interrupt Control.
2452 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002453static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002454{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002455 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002456 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002457 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002458 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002459
Imre Deak2dd2a882015-02-24 11:14:30 +02002460 if (!intel_irqs_enabled(dev_priv))
2461 return IRQ_NONE;
2462
Imre Deak1f814da2015-12-16 02:52:19 +02002463 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2464 disable_rpm_wakeref_asserts(dev_priv);
2465
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002466 /* disable master interrupt before clearing iir */
2467 de_ier = I915_READ(DEIER);
2468 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002469 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002470
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002471 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2472 * interrupts will will be stored on its back queue, and then we'll be
2473 * able to process them after we restore SDEIER (as soon as we restore
2474 * it, we'll get an interrupt if SDEIIR still has something to process
2475 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002476 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002477 sde_ier = I915_READ(SDEIER);
2478 I915_WRITE(SDEIER, 0);
2479 POSTING_READ(SDEIER);
2480 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002481
Oscar Mateo72c90f62014-06-16 16:10:57 +01002482 /* Find, clear, then process each source of interrupt */
2483
Chris Wilson0e434062012-05-09 21:45:44 +01002484 gt_iir = I915_READ(GTIIR);
2485 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002486 I915_WRITE(GTIIR, gt_iir);
2487 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002488 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002489 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002490 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002491 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002492 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002493
2494 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002495 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002496 I915_WRITE(DEIIR, de_iir);
2497 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002498 if (INTEL_GEN(dev_priv) >= 7)
2499 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002500 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002501 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002502 }
2503
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002504 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002505 u32 pm_iir = I915_READ(GEN6_PMIIR);
2506 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002507 I915_WRITE(GEN6_PMIIR, pm_iir);
2508 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002509 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002510 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002511 }
2512
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002513 I915_WRITE(DEIER, de_ier);
2514 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002515 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002516 I915_WRITE(SDEIER, sde_ier);
2517 POSTING_READ(SDEIER);
2518 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002519
Imre Deak1f814da2015-12-16 02:52:19 +02002520 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2521 enable_rpm_wakeref_asserts(dev_priv);
2522
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002523 return ret;
2524}
2525
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002526static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2527 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002528 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302529{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002530 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302531
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002532 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2533 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302534
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002535 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002536 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002537 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002538
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002539 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302540}
2541
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002542static irqreturn_t
2543gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002544{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002545 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002546 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002547 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002548
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002550 iir = I915_READ(GEN8_DE_MISC_IIR);
2551 if (iir) {
2552 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002553 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002554 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002555 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002556 else
2557 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002558 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002559 else
2560 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002561 }
2562
Daniel Vetter6d766f02013-11-07 14:49:55 +01002563 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002564 iir = I915_READ(GEN8_DE_PORT_IIR);
2565 if (iir) {
2566 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302567 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002568
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002569 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002570 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002571
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002572 tmp_mask = GEN8_AUX_CHANNEL_A;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002573 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002574 tmp_mask |= GEN9_AUX_CHANNEL_B |
2575 GEN9_AUX_CHANNEL_C |
2576 GEN9_AUX_CHANNEL_D;
2577
2578 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002579 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302580 found = true;
2581 }
2582
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002583 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002584 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2585 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002586 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2587 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002588 found = true;
2589 }
2590 } else if (IS_BROADWELL(dev_priv)) {
2591 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2592 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002593 ilk_hpd_irq_handler(dev_priv,
2594 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002595 found = true;
2596 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302597 }
2598
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002599 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002600 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302601 found = true;
2602 }
2603
Shashank Sharmad04a4922014-08-22 17:40:41 +05302604 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002605 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002606 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002607 else
2608 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002609 }
2610
Damien Lespiau055e3932014-08-18 13:49:10 +01002611 for_each_pipe(dev_priv, pipe) {
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002612 u32 fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002613
Daniel Vetterc42664c2013-11-07 11:05:40 +01002614 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2615 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002616
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002617 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2618 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002619 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002620 continue;
2621 }
2622
2623 ret = IRQ_HANDLED;
2624 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2625
Daniel Vetterfd3a4022017-07-20 19:57:51 +02002626 if (iir & GEN8_PIPE_VBLANK)
2627 drm_handle_vblank(&dev_priv->drm, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002628
2629 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002630 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002631
2632 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2633 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2634
2635 fault_errors = iir;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07002636 if (INTEL_GEN(dev_priv) >= 9)
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002637 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2638 else
2639 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2640
2641 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002642 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002643 pipe_name(pipe),
2644 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002645 }
2646
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002647 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302648 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002649 /*
2650 * FIXME(BDW): Assume for now that the new interrupt handling
2651 * scheme also closed the SDE interrupt handling race we've seen
2652 * on older pch-split platforms. But this needs testing.
2653 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002654 iir = I915_READ(SDEIIR);
2655 if (iir) {
2656 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002657 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002658
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002659 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
2660 HAS_PCH_CNP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002661 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002662 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002663 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002664 } else {
2665 /*
2666 * Like on previous PCH there seems to be something
2667 * fishy going on with forwarding PCH interrupts.
2668 */
2669 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2670 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002671 }
2672
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002673 return ret;
2674}
2675
2676static irqreturn_t gen8_irq_handler(int irq, void *arg)
2677{
2678 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002679 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002680 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002681 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002682 irqreturn_t ret;
2683
2684 if (!intel_irqs_enabled(dev_priv))
2685 return IRQ_NONE;
2686
2687 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2688 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2689 if (!master_ctl)
2690 return IRQ_NONE;
2691
2692 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2693
2694 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2695 disable_rpm_wakeref_asserts(dev_priv);
2696
2697 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002698 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2699 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002700 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2701
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002702 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2703 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002704
Imre Deak1f814da2015-12-16 02:52:19 +02002705 enable_rpm_wakeref_asserts(dev_priv);
2706
Ben Widawskyabd58f02013-11-02 21:07:09 -07002707 return ret;
2708}
2709
Chris Wilson36703e72017-06-22 11:56:25 +01002710struct wedge_me {
2711 struct delayed_work work;
2712 struct drm_i915_private *i915;
2713 const char *name;
2714};
2715
2716static void wedge_me(struct work_struct *work)
2717{
2718 struct wedge_me *w = container_of(work, typeof(*w), work.work);
2719
2720 dev_err(w->i915->drm.dev,
2721 "%s timed out, cancelling all in-flight rendering.\n",
2722 w->name);
2723 i915_gem_set_wedged(w->i915);
2724}
2725
2726static void __init_wedge(struct wedge_me *w,
2727 struct drm_i915_private *i915,
2728 long timeout,
2729 const char *name)
2730{
2731 w->i915 = i915;
2732 w->name = name;
2733
2734 INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2735 schedule_delayed_work(&w->work, timeout);
2736}
2737
2738static void __fini_wedge(struct wedge_me *w)
2739{
2740 cancel_delayed_work_sync(&w->work);
2741 destroy_delayed_work_on_stack(&w->work);
2742 w->i915 = NULL;
2743}
2744
2745#define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
2746 for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
2747 (W)->i915; \
2748 __fini_wedge((W)))
2749
Jesse Barnes8a905232009-07-11 16:48:03 -04002750/**
Chris Wilsond5367302017-06-20 10:57:43 +01002751 * i915_reset_device - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002752 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002753 *
2754 * Fire an error uevent so userspace can see that a hang or error
2755 * was detected.
2756 */
Chris Wilsond5367302017-06-20 10:57:43 +01002757static void i915_reset_device(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002758{
Chris Wilson91c8a322016-07-05 10:40:23 +01002759 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002760 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2761 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2762 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Chris Wilson36703e72017-06-22 11:56:25 +01002763 struct wedge_me w;
Jesse Barnes8a905232009-07-11 16:48:03 -04002764
Chris Wilsonc0336662016-05-06 15:40:21 +01002765 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002766
Chris Wilson8af29b02016-09-09 14:11:47 +01002767 DRM_DEBUG_DRIVER("resetting chip\n");
2768 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2769
Chris Wilson36703e72017-06-22 11:56:25 +01002770 /* Use a watchdog to ensure that our reset completes */
2771 i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2772 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002773
Chris Wilson36703e72017-06-22 11:56:25 +01002774 /* Signal that locked waiters should reset the GPU */
2775 set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
2776 wake_up_all(&dev_priv->gpu_error.wait_queue);
Chris Wilson8c185ec2017-03-16 17:13:02 +00002777
Chris Wilson36703e72017-06-22 11:56:25 +01002778 /* Wait for anyone holding the lock to wakeup, without
2779 * blocking indefinitely on struct_mutex.
Chris Wilson780f2622016-09-09 14:11:52 +01002780 */
Chris Wilson36703e72017-06-22 11:56:25 +01002781 do {
2782 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
Chris Wilson535275d2017-07-21 13:32:37 +01002783 i915_reset(dev_priv, 0);
Chris Wilson36703e72017-06-22 11:56:25 +01002784 mutex_unlock(&dev_priv->drm.struct_mutex);
2785 }
2786 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2787 I915_RESET_HANDOFF,
2788 TASK_UNINTERRUPTIBLE,
2789 1));
Chris Wilson780f2622016-09-09 14:11:52 +01002790
Chris Wilson36703e72017-06-22 11:56:25 +01002791 intel_finish_reset(dev_priv);
2792 }
Daniel Vetter17e1df02013-09-08 21:57:13 +02002793
Chris Wilson780f2622016-09-09 14:11:52 +01002794 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002795 kobject_uevent_env(kobj,
2796 KOBJ_CHANGE, reset_done_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002797}
2798
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002799static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002800{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002801 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002802
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002803 if (!IS_GEN2(dev_priv))
2804 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002805
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002806 if (INTEL_GEN(dev_priv) < 4)
2807 I915_WRITE(IPEIR, I915_READ(IPEIR));
2808 else
2809 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002810
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002811 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002812 eir = I915_READ(EIR);
2813 if (eir) {
2814 /*
2815 * some errors might have become stuck,
2816 * mask them.
2817 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002818 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002819 I915_WRITE(EMR, I915_READ(EMR) | eir);
2820 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2821 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002822}
2823
2824/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002825 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002826 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002827 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002828 * @fmt: Error message format string
2829 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002830 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002831 * dump it to the syslog. Also call i915_capture_error_state() to make
2832 * sure we get a record and make it available in debugfs. Fire a uevent
2833 * so userspace knows something bad happened (should trigger collection
2834 * of a ring dump etc.).
2835 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002836void i915_handle_error(struct drm_i915_private *dev_priv,
2837 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002838 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002839{
Michel Thierry142bc7d2017-06-20 10:57:46 +01002840 struct intel_engine_cs *engine;
2841 unsigned int tmp;
Mika Kuoppala58174462014-02-25 17:11:26 +02002842 va_list args;
2843 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002844
Mika Kuoppala58174462014-02-25 17:11:26 +02002845 va_start(args, fmt);
2846 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2847 va_end(args);
2848
Chris Wilson1604a862017-03-14 17:18:40 +00002849 /*
2850 * In most cases it's guaranteed that we get here with an RPM
2851 * reference held, for example because there is a pending GPU
2852 * request that won't finish until the reset is done. This
2853 * isn't the case at least when we get here by doing a
2854 * simulated reset via debugfs, so get an RPM reference.
2855 */
2856 intel_runtime_pm_get(dev_priv);
2857
Chris Wilsonc0336662016-05-06 15:40:21 +01002858 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002859 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002860
Michel Thierry142bc7d2017-06-20 10:57:46 +01002861 /*
2862 * Try engine reset when available. We fall back to full reset if
2863 * single reset fails.
2864 */
2865 if (intel_has_reset_engine(dev_priv)) {
2866 for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
Daniel Vetter9db529a2017-08-08 10:08:28 +02002867 BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
Michel Thierry142bc7d2017-06-20 10:57:46 +01002868 if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2869 &dev_priv->gpu_error.flags))
2870 continue;
2871
Chris Wilson535275d2017-07-21 13:32:37 +01002872 if (i915_reset_engine(engine, 0) == 0)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002873 engine_mask &= ~intel_engine_flag(engine);
2874
2875 clear_bit(I915_RESET_ENGINE + engine->id,
2876 &dev_priv->gpu_error.flags);
2877 wake_up_bit(&dev_priv->gpu_error.flags,
2878 I915_RESET_ENGINE + engine->id);
2879 }
2880 }
2881
Chris Wilson8af29b02016-09-09 14:11:47 +01002882 if (!engine_mask)
Chris Wilson1604a862017-03-14 17:18:40 +00002883 goto out;
Ben Gamariba1234d2009-09-14 17:48:47 -04002884
Michel Thierry142bc7d2017-06-20 10:57:46 +01002885 /* Full reset needs the mutex, stop any other user trying to do so. */
Chris Wilsond5367302017-06-20 10:57:43 +01002886 if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2887 wait_event(dev_priv->gpu_error.reset_queue,
2888 !test_bit(I915_RESET_BACKOFF,
2889 &dev_priv->gpu_error.flags));
Chris Wilson1604a862017-03-14 17:18:40 +00002890 goto out;
Chris Wilsond5367302017-06-20 10:57:43 +01002891 }
Chris Wilson8af29b02016-09-09 14:11:47 +01002892
Michel Thierry142bc7d2017-06-20 10:57:46 +01002893 /* Prevent any other reset-engine attempt. */
2894 for_each_engine(engine, dev_priv, tmp) {
2895 while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2896 &dev_priv->gpu_error.flags))
2897 wait_on_bit(&dev_priv->gpu_error.flags,
2898 I915_RESET_ENGINE + engine->id,
2899 TASK_UNINTERRUPTIBLE);
2900 }
2901
Chris Wilsond5367302017-06-20 10:57:43 +01002902 i915_reset_device(dev_priv);
2903
Michel Thierry142bc7d2017-06-20 10:57:46 +01002904 for_each_engine(engine, dev_priv, tmp) {
2905 clear_bit(I915_RESET_ENGINE + engine->id,
2906 &dev_priv->gpu_error.flags);
2907 }
2908
Chris Wilsond5367302017-06-20 10:57:43 +01002909 clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2910 wake_up_all(&dev_priv->gpu_error.reset_queue);
Chris Wilson1604a862017-03-14 17:18:40 +00002911
2912out:
2913 intel_runtime_pm_put(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002914}
2915
Keith Packard42f52ef2008-10-18 19:39:29 -07002916/* Called from drm generic code, passed 'crtc' which
2917 * we use as a pipe index
2918 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002919static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002920{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002921 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002922 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002923
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002924 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002925 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2926 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2927
2928 return 0;
2929}
2930
2931static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2932{
2933 struct drm_i915_private *dev_priv = to_i915(dev);
2934 unsigned long irqflags;
2935
2936 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2937 i915_enable_pipestat(dev_priv, pipe,
2938 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002939 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002940
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002941 return 0;
2942}
2943
Thierry Reding88e72712015-09-24 18:35:31 +02002944static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002945{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002946 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002947 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002948 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002949 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002950
Jesse Barnesf796cf82011-04-07 13:58:17 -07002951 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002952 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002953 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2954
2955 return 0;
2956}
2957
Thierry Reding88e72712015-09-24 18:35:31 +02002958static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002959{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002960 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002961 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002962
Ben Widawskyabd58f02013-11-02 21:07:09 -07002963 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002964 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002965 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002966
Ben Widawskyabd58f02013-11-02 21:07:09 -07002967 return 0;
2968}
2969
Keith Packard42f52ef2008-10-18 19:39:29 -07002970/* Called from drm generic code, passed 'crtc' which
2971 * we use as a pipe index
2972 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002973static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2974{
2975 struct drm_i915_private *dev_priv = to_i915(dev);
2976 unsigned long irqflags;
2977
2978 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2979 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2980 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2981}
2982
2983static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002984{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002985 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002986 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002987
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002988 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002989 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002990 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002991 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2992}
2993
Thierry Reding88e72712015-09-24 18:35:31 +02002994static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002995{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002996 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002997 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002998 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002999 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07003000
3001 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003002 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003003 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3004}
3005
Thierry Reding88e72712015-09-24 18:35:31 +02003006static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003007{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003008 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003009 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003010
Ben Widawskyabd58f02013-11-02 21:07:09 -07003011 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02003012 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3014}
3015
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003016static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003017{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003018 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03003019 return;
3020
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003021 GEN3_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003022
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003023 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03003024 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003025}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003026
Paulo Zanoni622364b2014-04-01 15:37:22 -03003027/*
3028 * SDEIER is also touched by the interrupt handler to work around missed PCH
3029 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3030 * instead we unconditionally enable all PCH interrupt sources here, but then
3031 * only unmask them as needed with SDEIMR.
3032 *
3033 * This function needs to be called before interrupts are enabled.
3034 */
3035static void ibx_irq_pre_postinstall(struct drm_device *dev)
3036{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003037 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003038
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003039 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03003040 return;
3041
3042 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003043 I915_WRITE(SDEIER, 0xffffffff);
3044 POSTING_READ(SDEIER);
3045}
3046
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003047static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003048{
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003049 GEN3_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003050 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003051 GEN3_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003052}
3053
Ville Syrjälä70591a42014-10-30 19:42:58 +02003054static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3055{
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003056 if (IS_CHERRYVIEW(dev_priv))
3057 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3058 else
3059 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3060
Ville Syrjäläad22d102016-04-12 18:56:14 +03003061 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003062 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3063
Ville Syrjälä44d92412017-08-18 21:36:51 +03003064 i9xx_pipestat_irq_reset(dev_priv);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003065
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003066 GEN3_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003067 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003068}
3069
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003070static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3071{
3072 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003073 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003074 enum pipe pipe;
3075
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003076 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003077
3078 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3079 for_each_pipe(dev_priv, pipe)
3080 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3081
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003082 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3083 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003084 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3085 I915_LPE_PIPE_A_INTERRUPT |
3086 I915_LPE_PIPE_B_INTERRUPT;
3087
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003088 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläebf5f922017-04-27 19:02:22 +03003089 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3090 I915_LPE_PIPE_C_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003091
3092 WARN_ON(dev_priv->irq_mask != ~0);
3093
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003094 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003095
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003096 GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003097}
3098
3099/* drm_dma.h hooks
3100*/
3101static void ironlake_irq_reset(struct drm_device *dev)
3102{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003103 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003104
Ville Syrjäläd420a502017-08-18 21:37:03 +03003105 if (IS_GEN5(dev_priv))
3106 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003107
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003108 GEN3_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003109 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003110 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3111
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003112 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003113
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003114 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003115}
3116
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003117static void valleyview_irq_reset(struct drm_device *dev)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003118{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003119 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003120
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003121 I915_WRITE(VLV_MASTER_IER, 0);
3122 POSTING_READ(VLV_MASTER_IER);
3123
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003124 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003125
Ville Syrjäläad22d102016-04-12 18:56:14 +03003126 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003127 if (dev_priv->display_irqs_enabled)
3128 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003129 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003130}
3131
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003132static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3133{
3134 GEN8_IRQ_RESET_NDX(GT, 0);
3135 GEN8_IRQ_RESET_NDX(GT, 1);
3136 GEN8_IRQ_RESET_NDX(GT, 2);
3137 GEN8_IRQ_RESET_NDX(GT, 3);
3138}
3139
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003140static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003141{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003142 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003143 int pipe;
3144
Ben Widawskyabd58f02013-11-02 21:07:09 -07003145 I915_WRITE(GEN8_MASTER_IRQ, 0);
3146 POSTING_READ(GEN8_MASTER_IRQ);
3147
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003148 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003149
Damien Lespiau055e3932014-08-18 13:49:10 +01003150 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003151 if (intel_display_power_is_enabled(dev_priv,
3152 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003153 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003154
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003155 GEN3_IRQ_RESET(GEN8_DE_PORT_);
3156 GEN3_IRQ_RESET(GEN8_DE_MISC_);
3157 GEN3_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003158
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003159 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003160 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003161}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003162
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003163void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003164 u8 pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003165{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003166 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003167 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003168
Daniel Vetter13321782014-09-15 14:55:29 +02003169 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003170
3171 if (!intel_irqs_enabled(dev_priv)) {
3172 spin_unlock_irq(&dev_priv->irq_lock);
3173 return;
3174 }
3175
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003176 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3177 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3178 dev_priv->de_irq_mask[pipe],
3179 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003180
Daniel Vetter13321782014-09-15 14:55:29 +02003181 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003182}
3183
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003184void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
Imre Deak001bd2c2017-07-12 18:54:13 +03003185 u8 pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003186{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003187 enum pipe pipe;
3188
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003189 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003190
3191 if (!intel_irqs_enabled(dev_priv)) {
3192 spin_unlock_irq(&dev_priv->irq_lock);
3193 return;
3194 }
3195
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003196 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3197 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Imre Deak9dfe2e32017-09-28 13:06:24 +03003198
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003199 spin_unlock_irq(&dev_priv->irq_lock);
3200
3201 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003202 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003203}
3204
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003205static void cherryview_irq_reset(struct drm_device *dev)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003206{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003207 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003208
3209 I915_WRITE(GEN8_MASTER_IRQ, 0);
3210 POSTING_READ(GEN8_MASTER_IRQ);
3211
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003212 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003213
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003214 GEN3_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003215
Ville Syrjäläad22d102016-04-12 18:56:14 +03003216 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003217 if (dev_priv->display_irqs_enabled)
3218 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003219 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003220}
3221
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003222static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003223 const u32 hpd[HPD_NUM_PINS])
3224{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003225 struct intel_encoder *encoder;
3226 u32 enabled_irqs = 0;
3227
Chris Wilson91c8a322016-07-05 10:40:23 +01003228 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003229 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3230 enabled_irqs |= hpd[encoder->hpd_pin];
3231
3232 return enabled_irqs;
3233}
3234
Imre Deak1a56b1a2017-01-27 11:39:21 +02003235static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3236{
3237 u32 hotplug;
3238
3239 /*
3240 * Enable digital hotplug on the PCH, and configure the DP short pulse
3241 * duration to 2ms (which is the minimum in the Display Port spec).
3242 * The pulse duration bits are reserved on LPT+.
3243 */
3244 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3245 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3246 PORTC_PULSE_DURATION_MASK |
3247 PORTD_PULSE_DURATION_MASK);
3248 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3249 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3250 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3251 /*
3252 * When CPU and PCH are on the same package, port A
3253 * HPD must be enabled in both north and south.
3254 */
3255 if (HAS_PCH_LPT_LP(dev_priv))
3256 hotplug |= PORTA_HOTPLUG_ENABLE;
3257 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3258}
3259
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003260static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003261{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003262 u32 hotplug_irqs, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003263
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003264 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003265 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003266 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003267 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003268 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003269 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003270 }
3271
Daniel Vetterfee884e2013-07-04 23:35:21 +02003272 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003273
Imre Deak1a56b1a2017-01-27 11:39:21 +02003274 ibx_hpd_detection_setup(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003275}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003276
Imre Deak2a57d9c2017-01-27 11:39:18 +02003277static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3278{
Rodrigo Vivi3b92e262017-09-19 14:57:03 -07003279 u32 val, hotplug;
3280
3281 /* Display WA #1179 WaHardHangonHotPlug: cnp */
3282 if (HAS_PCH_CNP(dev_priv)) {
3283 val = I915_READ(SOUTH_CHICKEN1);
3284 val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
3285 val |= CHASSIS_CLK_REQ_DURATION(0xf);
3286 I915_WRITE(SOUTH_CHICKEN1, val);
3287 }
Imre Deak2a57d9c2017-01-27 11:39:18 +02003288
3289 /* Enable digital hotplug on the PCH */
3290 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3291 hotplug |= PORTA_HOTPLUG_ENABLE |
3292 PORTB_HOTPLUG_ENABLE |
3293 PORTC_HOTPLUG_ENABLE |
3294 PORTD_HOTPLUG_ENABLE;
3295 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3296
3297 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3298 hotplug |= PORTE_HOTPLUG_ENABLE;
3299 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3300}
3301
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003302static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003303{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003304 u32 hotplug_irqs, enabled_irqs;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003305
3306 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003307 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003308
3309 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3310
Imre Deak2a57d9c2017-01-27 11:39:18 +02003311 spt_hpd_detection_setup(dev_priv);
Keith Packard7fe0b972011-09-19 13:31:02 -07003312}
3313
Imre Deak1a56b1a2017-01-27 11:39:21 +02003314static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3315{
3316 u32 hotplug;
3317
3318 /*
3319 * Enable digital hotplug on the CPU, and configure the DP short pulse
3320 * duration to 2ms (which is the minimum in the Display Port spec)
3321 * The pulse duration bits are reserved on HSW+.
3322 */
3323 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3324 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3325 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3326 DIGITAL_PORTA_PULSE_DURATION_2ms;
3327 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3328}
3329
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003330static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003331{
Imre Deak1a56b1a2017-01-27 11:39:21 +02003332 u32 hotplug_irqs, enabled_irqs;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003333
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003334 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003335 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003336 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003337
3338 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003339 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003340 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003341 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003342
3343 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003344 } else {
3345 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003346 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003347
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003348 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3349 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003350
Imre Deak1a56b1a2017-01-27 11:39:21 +02003351 ilk_hpd_detection_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003352
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003353 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003354}
3355
Imre Deak2a57d9c2017-01-27 11:39:18 +02003356static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3357 u32 enabled_irqs)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003358{
Imre Deak2a57d9c2017-01-27 11:39:18 +02003359 u32 hotplug;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003360
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003361 hotplug = I915_READ(PCH_PORT_HOTPLUG);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003362 hotplug |= PORTA_HOTPLUG_ENABLE |
3363 PORTB_HOTPLUG_ENABLE |
3364 PORTC_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303365
3366 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3367 hotplug, enabled_irqs);
3368 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3369
3370 /*
3371 * For BXT invert bit has to be set based on AOB design
3372 * for HPD detection logic, update it based on VBT fields.
3373 */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303374 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3375 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3376 hotplug |= BXT_DDIA_HPD_INVERT;
3377 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3378 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3379 hotplug |= BXT_DDIB_HPD_INVERT;
3380 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3381 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3382 hotplug |= BXT_DDIC_HPD_INVERT;
3383
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003384 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003385}
3386
Imre Deak2a57d9c2017-01-27 11:39:18 +02003387static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3388{
3389 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3390}
3391
3392static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3393{
3394 u32 hotplug_irqs, enabled_irqs;
3395
3396 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3397 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3398
3399 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3400
3401 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3402}
3403
Paulo Zanonid46da432013-02-08 17:35:15 -02003404static void ibx_irq_postinstall(struct drm_device *dev)
3405{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003406 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003407 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003408
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003409 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003410 return;
3411
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003412 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003413 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003414 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003415 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Dhinakaran Pandiyan4ebc6502017-09-08 17:42:55 -07003416 else
3417 mask = SDE_GMBUS_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003418
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003419 gen3_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003420 I915_WRITE(SDEIMR, ~mask);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003421
3422 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3423 HAS_PCH_LPT(dev_priv))
Imre Deak1a56b1a2017-01-27 11:39:21 +02003424 ibx_hpd_detection_setup(dev_priv);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003425 else
3426 spt_hpd_detection_setup(dev_priv);
Paulo Zanonid46da432013-02-08 17:35:15 -02003427}
3428
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003429static void gen5_gt_irq_postinstall(struct drm_device *dev)
3430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003431 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003432 u32 pm_irqs, gt_irqs;
3433
3434 pm_irqs = gt_irqs = 0;
3435
3436 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003437 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003438 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003439 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3440 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003441 }
3442
3443 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003444 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003445 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003446 } else {
3447 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3448 }
3449
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003450 GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003451
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003452 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003453 /*
3454 * RPS interrupts will get enabled/disabled on demand when RPS
3455 * itself is enabled/disabled.
3456 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303457 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003458 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303459 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3460 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003461
Akash Goelf4e9af42016-10-12 21:54:30 +05303462 dev_priv->pm_imr = 0xffffffff;
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003463 GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003464 }
3465}
3466
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003467static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003468{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003469 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003470 u32 display_mask, extra_mask;
3471
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003472 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003473 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003474 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003475 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003476 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3477 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003478 } else {
3479 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003480 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3481 DE_PIPEA_CRC_DONE | DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003482 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3483 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3484 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003485 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003486
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003487 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003488
Paulo Zanoni622364b2014-04-01 15:37:22 -03003489 ibx_irq_pre_postinstall(dev);
3490
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003491 GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003492
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003493 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003494
Imre Deak1a56b1a2017-01-27 11:39:21 +02003495 ilk_hpd_detection_setup(dev_priv);
3496
Paulo Zanonid46da432013-02-08 17:35:15 -02003497 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003498
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003499 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003500 /* Enable PCU event interrupts
3501 *
3502 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003503 * setup is guaranteed to run in single-threaded context. But we
3504 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003505 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003506 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003507 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003508 }
3509
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003510 return 0;
3511}
3512
Imre Deakf8b79e52014-03-04 19:23:07 +02003513void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3514{
Chris Wilson67520412017-03-02 13:28:01 +00003515 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003516
3517 if (dev_priv->display_irqs_enabled)
3518 return;
3519
3520 dev_priv->display_irqs_enabled = true;
3521
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003522 if (intel_irqs_enabled(dev_priv)) {
3523 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003524 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003525 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003526}
3527
3528void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3529{
Chris Wilson67520412017-03-02 13:28:01 +00003530 lockdep_assert_held(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003531
3532 if (!dev_priv->display_irqs_enabled)
3533 return;
3534
3535 dev_priv->display_irqs_enabled = false;
3536
Imre Deak950eaba2014-09-08 15:21:09 +03003537 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003538 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003539}
3540
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003541
3542static int valleyview_irq_postinstall(struct drm_device *dev)
3543{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003544 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003545
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003546 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003547
Ville Syrjäläad22d102016-04-12 18:56:14 +03003548 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003549 if (dev_priv->display_irqs_enabled)
3550 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003551 spin_unlock_irq(&dev_priv->irq_lock);
3552
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003553 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003554 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003555
3556 return 0;
3557}
3558
Ben Widawskyabd58f02013-11-02 21:07:09 -07003559static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3560{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003561 /* These are interrupts we'll toggle with the ring mask register */
3562 uint32_t gt_interrupts[] = {
3563 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003564 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003565 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3566 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003567 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003568 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3569 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3570 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003571 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003572 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3573 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003574 };
3575
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003576 if (HAS_L3_DPF(dev_priv))
3577 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3578
Akash Goelf4e9af42016-10-12 21:54:30 +05303579 dev_priv->pm_ier = 0x0;
3580 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303581 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3582 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003583 /*
3584 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303585 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003586 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303587 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303588 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003589}
3590
3591static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3592{
Damien Lespiau770de832014-03-20 20:45:01 +00003593 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3594 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003595 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3596 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003597 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003598 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003599
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07003600 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003601 de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003602 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3603 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003604 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003605 de_port_masked |= BXT_DE_PORT_GMBUS;
3606 } else {
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003607 de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003608 }
Damien Lespiau770de832014-03-20 20:45:01 +00003609
3610 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3611 GEN8_PIPE_FIFO_UNDERRUN;
3612
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003613 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003614 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003615 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3616 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003617 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3618
Mika Kahola0a195c02017-10-10 13:17:04 +03003619 for_each_pipe(dev_priv, pipe) {
3620 dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003621
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003622 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003623 POWER_DOMAIN_PIPE(pipe)))
3624 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3625 dev_priv->de_irq_mask[pipe],
3626 de_pipe_enables);
Mika Kahola0a195c02017-10-10 13:17:04 +03003627 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07003628
Ville Syrjälä3488d4e2017-08-18 21:36:52 +03003629 GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3630 GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Imre Deak2a57d9c2017-01-27 11:39:18 +02003631
3632 if (IS_GEN9_LP(dev_priv))
3633 bxt_hpd_detection_setup(dev_priv);
Imre Deak1a56b1a2017-01-27 11:39:21 +02003634 else if (IS_BROADWELL(dev_priv))
3635 ilk_hpd_detection_setup(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003636}
3637
3638static int gen8_irq_postinstall(struct drm_device *dev)
3639{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003640 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003641
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003642 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303643 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003644
Ben Widawskyabd58f02013-11-02 21:07:09 -07003645 gen8_gt_irq_postinstall(dev_priv);
3646 gen8_de_irq_postinstall(dev_priv);
3647
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003648 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303649 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003650
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003651 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003652 POSTING_READ(GEN8_MASTER_IRQ);
3653
3654 return 0;
3655}
3656
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003657static int cherryview_irq_postinstall(struct drm_device *dev)
3658{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003659 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003660
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003661 gen8_gt_irq_postinstall(dev_priv);
3662
Ville Syrjäläad22d102016-04-12 18:56:14 +03003663 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003664 if (dev_priv->display_irqs_enabled)
3665 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003666 spin_unlock_irq(&dev_priv->irq_lock);
3667
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003668 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003669 POSTING_READ(GEN8_MASTER_IRQ);
3670
3671 return 0;
3672}
3673
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003674static void i8xx_irq_reset(struct drm_device *dev)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003675{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003676 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003677
Ville Syrjälä44d92412017-08-18 21:36:51 +03003678 i9xx_pipestat_irq_reset(dev_priv);
3679
Ville Syrjäläd420a502017-08-18 21:37:03 +03003680 I915_WRITE16(HWSTAM, 0xffff);
3681
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003682 GEN2_IRQ_RESET();
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683}
3684
3685static int i8xx_irq_postinstall(struct drm_device *dev)
3686{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003687 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003688 u16 enable_mask;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003690 I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3691 I915_ERROR_MEMORY_REFRESH));
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692
3693 /* Unmask the interrupts that we always want on. */
3694 dev_priv->irq_mask =
3695 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003696 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003697
Ville Syrjäläe9e98482017-08-18 21:36:54 +03003698 enable_mask =
3699 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3700 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3701 I915_USER_INTERRUPT;
3702
3703 GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003704
Daniel Vetter379ef822013-10-16 22:55:56 +02003705 /* Interrupt setup is already guaranteed to be single-threaded, this is
3706 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003707 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003708 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3709 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003710 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003711
Chris Wilsonc2798b12012-04-22 21:13:57 +01003712 return 0;
3713}
3714
Daniel Vetterff1f5252012-10-02 15:10:55 +02003715static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003716{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003717 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003718 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003719 irqreturn_t ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003720
Imre Deak2dd2a882015-02-24 11:14:30 +02003721 if (!intel_irqs_enabled(dev_priv))
3722 return IRQ_NONE;
3723
Imre Deak1f814da2015-12-16 02:52:19 +02003724 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3725 disable_rpm_wakeref_asserts(dev_priv);
3726
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003727 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003728 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003729 u16 iir;
Ville Syrjäläeb643432017-08-18 21:36:59 +03003730
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003731 iir = I915_READ16(IIR);
3732 if (iir == 0)
3733 break;
3734
3735 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003736
Ville Syrjäläeb643432017-08-18 21:36:59 +03003737 /* Call regardless, as some status bits might not be
3738 * signalled in iir */
3739 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003740
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003741 I915_WRITE16(IIR, iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003742
Chris Wilsonc2798b12012-04-22 21:13:57 +01003743 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303744 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003745
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003746 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3747 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3748
Ville Syrjäläeb643432017-08-18 21:36:59 +03003749 i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003750 } while (0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003751
Imre Deak1f814da2015-12-16 02:52:19 +02003752 enable_rpm_wakeref_asserts(dev_priv);
3753
3754 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003755}
3756
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003757static void i915_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003758{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003759 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003760
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003761 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003762 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003763 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3764 }
3765
Ville Syrjälä44d92412017-08-18 21:36:51 +03003766 i9xx_pipestat_irq_reset(dev_priv);
3767
Ville Syrjäläd420a502017-08-18 21:37:03 +03003768 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003769
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003770 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003771}
3772
3773static int i915_irq_postinstall(struct drm_device *dev)
3774{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003775 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003776 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003777
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003778 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3779 I915_ERROR_MEMORY_REFRESH));
Chris Wilson38bde182012-04-24 22:59:50 +01003780
3781 /* Unmask the interrupts that we always want on. */
3782 dev_priv->irq_mask =
3783 ~(I915_ASLE_INTERRUPT |
3784 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä842ebf72017-08-18 21:36:50 +03003785 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003786
3787 enable_mask =
3788 I915_ASLE_INTERRUPT |
3789 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3790 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003791 I915_USER_INTERRUPT;
3792
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003793 if (I915_HAS_HOTPLUG(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003794 /* Enable in IER... */
3795 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3796 /* and unmask in IMR */
3797 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3798 }
3799
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003800 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003801
Daniel Vetter379ef822013-10-16 22:55:56 +02003802 /* Interrupt setup is already guaranteed to be single-threaded, this is
3803 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003804 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003805 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3806 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003807 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003808
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003809 i915_enable_asle_pipestat(dev_priv);
3810
Daniel Vetter20afbda2012-12-11 14:05:07 +01003811 return 0;
3812}
3813
Daniel Vetterff1f5252012-10-02 15:10:55 +02003814static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003815{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003816 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003817 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003818 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003819
Imre Deak2dd2a882015-02-24 11:14:30 +02003820 if (!intel_irqs_enabled(dev_priv))
3821 return IRQ_NONE;
3822
Imre Deak1f814da2015-12-16 02:52:19 +02003823 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3824 disable_rpm_wakeref_asserts(dev_priv);
3825
Chris Wilson38bde182012-04-24 22:59:50 +01003826 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003827 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003828 u32 hotplug_status = 0;
3829 u32 iir;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003830
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003831 iir = I915_READ(IIR);
3832 if (iir == 0)
3833 break;
3834
3835 ret = IRQ_HANDLED;
3836
3837 if (I915_HAS_HOTPLUG(dev_priv) &&
3838 iir & I915_DISPLAY_PORT_INTERRUPT)
3839 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840
Ville Syrjäläeb643432017-08-18 21:36:59 +03003841 /* Call regardless, as some status bits might not be
3842 * signalled in iir */
3843 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003844
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003845 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003846
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303848 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003850 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3851 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003852
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003853 if (hotplug_status)
3854 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3855
3856 i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3857 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858
Imre Deak1f814da2015-12-16 02:52:19 +02003859 enable_rpm_wakeref_asserts(dev_priv);
3860
Chris Wilsona266c7d2012-04-24 22:59:44 +01003861 return ret;
3862}
3863
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03003864static void i965_irq_reset(struct drm_device *dev)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003865{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003866 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003867
Egbert Eich0706f172015-09-23 16:15:27 +02003868 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003869 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003870
Ville Syrjälä44d92412017-08-18 21:36:51 +03003871 i9xx_pipestat_irq_reset(dev_priv);
3872
Ville Syrjäläd420a502017-08-18 21:37:03 +03003873 I915_WRITE(HWSTAM, 0xffffffff);
Ville Syrjälä44d92412017-08-18 21:36:51 +03003874
Ville Syrjäläba7eb782017-08-18 21:36:53 +03003875 GEN3_IRQ_RESET();
Chris Wilsona266c7d2012-04-24 22:59:44 +01003876}
3877
3878static int i965_irq_postinstall(struct drm_device *dev)
3879{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003880 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003881 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 u32 error_mask;
3883
Ville Syrjälä045cebd2017-08-18 21:36:55 +03003884 /*
3885 * Enable some error detection, note the instruction error mask
3886 * bit is reserved, so we leave it masked.
3887 */
3888 if (IS_G4X(dev_priv)) {
3889 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3890 GM45_ERROR_MEM_PRIV |
3891 GM45_ERROR_CP_PRIV |
3892 I915_ERROR_MEMORY_REFRESH);
3893 } else {
3894 error_mask = ~(I915_ERROR_PAGE_TABLE |
3895 I915_ERROR_MEMORY_REFRESH);
3896 }
3897 I915_WRITE(EMR, error_mask);
3898
Chris Wilsona266c7d2012-04-24 22:59:44 +01003899 /* Unmask the interrupts that we always want on. */
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003900 dev_priv->irq_mask =
3901 ~(I915_ASLE_INTERRUPT |
3902 I915_DISPLAY_PORT_INTERRUPT |
3903 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3904 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3905 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003906
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003907 enable_mask =
3908 I915_ASLE_INTERRUPT |
3909 I915_DISPLAY_PORT_INTERRUPT |
3910 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3911 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3912 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3913 I915_USER_INTERRUPT;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003914
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003915 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003916 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003917
Ville Syrjäläc30bb1f2017-08-18 21:36:57 +03003918 GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3919
Daniel Vetterb79480b2013-06-27 17:52:10 +02003920 /* Interrupt setup is already guaranteed to be single-threaded, this is
3921 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003922 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003923 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3924 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3925 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003926 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003928 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003929
3930 return 0;
3931}
3932
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003933static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003934{
Daniel Vetter20afbda2012-12-11 14:05:07 +01003935 u32 hotplug_en;
3936
Chris Wilson67520412017-03-02 13:28:01 +00003937 lockdep_assert_held(&dev_priv->irq_lock);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02003938
Ville Syrjälä778eb332015-01-09 14:21:13 +02003939 /* Note HDMI and DP share hotplug bits */
3940 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003941 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02003942 /* Programming the CRT detection parameters tends
3943 to generate a spurious hotplug event about three
3944 seconds later. So just do it once.
3945 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003946 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02003947 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02003948 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003949
Ville Syrjälä778eb332015-01-09 14:21:13 +02003950 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02003951 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03003952 HOTPLUG_INT_EN_MASK |
3953 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3954 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3955 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003956}
3957
Daniel Vetterff1f5252012-10-02 15:10:55 +02003958static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003959{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003960 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003961 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003962 irqreturn_t ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963
Imre Deak2dd2a882015-02-24 11:14:30 +02003964 if (!intel_irqs_enabled(dev_priv))
3965 return IRQ_NONE;
3966
Imre Deak1f814da2015-12-16 02:52:19 +02003967 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3968 disable_rpm_wakeref_asserts(dev_priv);
3969
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003970 do {
Ville Syrjäläeb643432017-08-18 21:36:59 +03003971 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003972 u32 hotplug_status = 0;
3973 u32 iir;
Chris Wilson2c8ba292012-04-24 22:59:46 +01003974
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003975 iir = I915_READ(IIR);
3976 if (iir == 0)
3977 break;
3978
3979 ret = IRQ_HANDLED;
3980
3981 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3982 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003983
Ville Syrjäläeb643432017-08-18 21:36:59 +03003984 /* Call regardless, as some status bits might not be
3985 * signalled in iir */
3986 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003987
Daniel Vetterfd3a4022017-07-20 19:57:51 +02003988 I915_WRITE(IIR, iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003989
Chris Wilsona266c7d2012-04-24 22:59:44 +01003990 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303991 notify_ring(dev_priv->engine[RCS]);
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003992
Chris Wilsona266c7d2012-04-24 22:59:44 +01003993 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303994 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003995
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003996 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3997 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003998
Ville Syrjäläaf722d22017-08-18 21:37:00 +03003999 if (hotplug_status)
4000 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4001
4002 i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4003 } while (0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004004
Imre Deak1f814da2015-12-16 02:52:19 +02004005 enable_rpm_wakeref_asserts(dev_priv);
4006
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007 return ret;
4008}
4009
Daniel Vetterfca52a52014-09-30 10:56:45 +02004010/**
4011 * intel_irq_init - initializes irq support
4012 * @dev_priv: i915 device instance
4013 *
4014 * This function initializes all the irq support including work items, timers
4015 * and all the vtables. It does not setup the interrupt itself though.
4016 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004017void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004018{
Chris Wilson91c8a322016-07-05 10:40:23 +01004019 struct drm_device *dev = &dev_priv->drm;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004020 struct intel_rps *rps = &dev_priv->gt_pm.rps;
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004021 int i;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004022
Jani Nikula77913b32015-06-18 13:06:16 +03004023 intel_hpd_init_work(dev_priv);
4024
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004025 INIT_WORK(&rps->work, gen6_pm_rps_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004026
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004027 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004028 for (i = 0; i < MAX_L3_SLICES; ++i)
4029 dev_priv->l3_parity.remap_info[i] = NULL;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004030
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004031 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304032 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4033
Deepak Sa6706b42014-03-15 20:23:22 +05304034 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004035 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004036 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00004037 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004038 else
4039 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304040
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004041 rps->pm_intrmsk_mbz = 0;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304042
4043 /*
Mika Kuoppalaacf2dc22017-04-13 14:15:27 +03004044 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304045 * if GEN6_PM_UP_EI_EXPIRED is masked.
4046 *
4047 * TODO: verify if this can be reproduced on VLV,CHV.
4048 */
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004049 if (INTEL_GEN(dev_priv) <= 7)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004050 rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304051
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004052 if (INTEL_GEN(dev_priv) >= 8)
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01004053 rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304054
Daniel Vetterb9632912014-09-30 10:56:44 +02004055 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004056 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004057 dev->max_vblank_count = 0;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004058 } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004059 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004060 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004061 } else {
4062 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4063 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004064 }
4065
Ville Syrjälä21da2702014-08-06 14:49:55 +03004066 /*
4067 * Opt out of the vblank disable timer on everything except gen2.
4068 * Gen2 doesn't have a hardware frame counter and so depends on
4069 * vblank interrupts to produce sane vblank seuquence numbers.
4070 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004071 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004072 dev->vblank_disable_immediate = true;
4073
Chris Wilson262fd482017-02-15 13:15:47 +00004074 /* Most platforms treat the display irq block as an always-on
4075 * power domain. vlv/chv can disable it at runtime and need
4076 * special care to avoid writing any of the display block registers
4077 * outside of the power domain. We defer setting up the display irqs
4078 * in this case to the runtime pm.
4079 */
4080 dev_priv->display_irqs_enabled = true;
4081 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4082 dev_priv->display_irqs_enabled = false;
4083
Lyude317eaa92017-02-03 21:18:25 -05004084 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4085
Daniel Vetter1bf6ad62017-05-09 16:03:28 +02004086 dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004087 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004088
Daniel Vetterb9632912014-09-30 10:56:44 +02004089 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004090 dev->driver->irq_handler = cherryview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004091 dev->driver->irq_preinstall = cherryview_irq_reset;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004092 dev->driver->irq_postinstall = cherryview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004093 dev->driver->irq_uninstall = cherryview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004094 dev->driver->enable_vblank = i965_enable_vblank;
4095 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004096 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004097 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004098 dev->driver->irq_handler = valleyview_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004099 dev->driver->irq_preinstall = valleyview_irq_reset;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004100 dev->driver->irq_postinstall = valleyview_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004101 dev->driver->irq_uninstall = valleyview_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004102 dev->driver->enable_vblank = i965_enable_vblank;
4103 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004104 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Pandiyan, Dhinakaranbca2bf22017-07-18 11:28:00 -07004105 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004106 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004107 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004108 dev->driver->irq_postinstall = gen8_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004109 dev->driver->irq_uninstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004110 dev->driver->enable_vblank = gen8_enable_vblank;
4111 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004112 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004113 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07004114 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
4115 HAS_PCH_CNP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004116 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4117 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004118 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004119 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004120 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004121 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004122 dev->driver->irq_postinstall = ironlake_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004123 dev->driver->irq_uninstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004124 dev->driver->enable_vblank = ironlake_enable_vblank;
4125 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004126 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004127 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004128 if (IS_GEN2(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004129 dev->driver->irq_preinstall = i8xx_irq_reset;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004130 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4131 dev->driver->irq_handler = i8xx_irq_handler;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004132 dev->driver->irq_uninstall = i8xx_irq_reset;
Chris Wilson86e83e32016-10-07 20:49:52 +01004133 dev->driver->enable_vblank = i8xx_enable_vblank;
4134 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004135 } else if (IS_GEN3(dev_priv)) {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004136 dev->driver->irq_preinstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004137 dev->driver->irq_postinstall = i915_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004138 dev->driver->irq_uninstall = i915_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004139 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004140 dev->driver->enable_vblank = i8xx_enable_vblank;
4141 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004142 } else {
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004143 dev->driver->irq_preinstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004144 dev->driver->irq_postinstall = i965_irq_postinstall;
Ville Syrjälä6bcdb1c2017-08-18 21:37:04 +03004145 dev->driver->irq_uninstall = i965_irq_reset;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004146 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004147 dev->driver->enable_vblank = i965_enable_vblank;
4148 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004149 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004150 if (I915_HAS_HOTPLUG(dev_priv))
4151 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004152 }
4153}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004154
Daniel Vetterfca52a52014-09-30 10:56:45 +02004155/**
Joonas Lahtinencefcff82017-04-28 10:58:39 +03004156 * intel_irq_fini - deinitializes IRQ support
4157 * @i915: i915 device instance
4158 *
4159 * This function deinitializes all the IRQ support.
4160 */
4161void intel_irq_fini(struct drm_i915_private *i915)
4162{
4163 int i;
4164
4165 for (i = 0; i < MAX_L3_SLICES; ++i)
4166 kfree(i915->l3_parity.remap_info[i]);
4167}
4168
4169/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004170 * intel_irq_install - enables the hardware interrupt
4171 * @dev_priv: i915 device instance
4172 *
4173 * This function enables the hardware interrupt handling, but leaves the hotplug
4174 * handling still disabled. It is called after intel_irq_init().
4175 *
4176 * In the driver load and resume code we need working interrupts in a few places
4177 * but don't want to deal with the hassle of concurrent probe and hotplug
4178 * workers. Hence the split into this two-stage approach.
4179 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004180int intel_irq_install(struct drm_i915_private *dev_priv)
4181{
4182 /*
4183 * We enable some interrupt sources in our postinstall hooks, so mark
4184 * interrupts as enabled _before_ actually enabling them to avoid
4185 * special cases in our ordering checks.
4186 */
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004187 dev_priv->runtime_pm.irqs_enabled = true;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004188
Chris Wilson91c8a322016-07-05 10:40:23 +01004189 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004190}
4191
Daniel Vetterfca52a52014-09-30 10:56:45 +02004192/**
4193 * intel_irq_uninstall - finilizes all irq handling
4194 * @dev_priv: i915 device instance
4195 *
4196 * This stops interrupt and hotplug handling and unregisters and frees all
4197 * resources acquired in the init functions.
4198 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004199void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4200{
Chris Wilson91c8a322016-07-05 10:40:23 +01004201 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004202 intel_hpd_cancel_work(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004203 dev_priv->runtime_pm.irqs_enabled = false;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004204}
4205
Daniel Vetterfca52a52014-09-30 10:56:45 +02004206/**
4207 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4208 * @dev_priv: i915 device instance
4209 *
4210 * This function is used to disable interrupts at runtime, both in the runtime
4211 * pm and the system suspend/resume code.
4212 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004213void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004214{
Chris Wilson91c8a322016-07-05 10:40:23 +01004215 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004216 dev_priv->runtime_pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004217 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004218}
4219
Daniel Vetterfca52a52014-09-30 10:56:45 +02004220/**
4221 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4222 * @dev_priv: i915 device instance
4223 *
4224 * This function is used to enable interrupts at runtime, both in the runtime
4225 * pm and the system suspend/resume code.
4226 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004227void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004228{
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004229 dev_priv->runtime_pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004230 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4231 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004232}