blob: 896a1e76f2ec0a364a704f51e5d8f47f8ab650ce [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070016 The full GNU General Public License is included in this distribution in
17 the file called "COPYING".
18
19 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
20
21 Documentation available at:
22 http://www.stlinux.com
23 Support available at:
24 https://bugzilla.stlinux.com/
25*******************************************************************************/
26
Viresh Kumar6a81c262012-07-30 14:39:41 -070027#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070028#include <linux/kernel.h>
29#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070030#include <linux/ip.h>
31#include <linux/tcp.h>
32#include <linux/skbuff.h>
33#include <linux/ethtool.h>
34#include <linux/if_ether.h>
35#include <linux/crc32.h>
36#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000037#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070038#include <linux/if_vlan.h>
39#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040041#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000042#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010043#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000044#include <linux/debugfs.h>
45#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010046#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000047#include <linux/net_tstamp.h>
48#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000049#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080050#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070051#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080052#include "dwmac1000.h"
Jose Abreu42de0472018-04-16 16:08:12 +010053#include "hwif.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070054
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070055#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020056#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
58/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000059#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060static int watchdog = TX_TIMEO;
Joe Perchesd3757ba2018-03-23 16:34:44 -070061module_param(watchdog, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064static int debug = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070065module_param(debug, int, 0644);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067
stephen hemminger47d1f712013-12-30 10:38:57 -080068static int phyaddr = -1;
Joe Perchesd3757ba2018-03-23 16:34:44 -070069module_param(phyaddr, int, 0444);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070MODULE_PARM_DESC(phyaddr, "Physical device address");
71
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010072#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010073#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070074
75static int flow_ctrl = FLOW_OFF;
Joe Perchesd3757ba2018-03-23 16:34:44 -070076module_param(flow_ctrl, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
78
79static int pause = PAUSE_TIME;
Joe Perchesd3757ba2018-03-23 16:34:44 -070080module_param(pause, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070081MODULE_PARM_DESC(pause, "Flow Control Pause Time");
82
83#define TC_DEFAULT 64
84static int tc = TC_DEFAULT;
Joe Perchesd3757ba2018-03-23 16:34:44 -070085module_param(tc, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070086MODULE_PARM_DESC(tc, "DMA threshold control value");
87
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010088#define DEFAULT_BUFSIZE 1536
89static int buf_sz = DEFAULT_BUFSIZE;
Joe Perchesd3757ba2018-03-23 16:34:44 -070090module_param(buf_sz, int, 0644);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070091MODULE_PARM_DESC(buf_sz, "DMA buffer size");
92
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010093#define STMMAC_RX_COPYBREAK 256
94
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070095static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
96 NETIF_MSG_LINK | NETIF_MSG_IFUP |
97 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
98
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +000099#define STMMAC_DEFAULT_LPI_TIMER 1000
100static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700101module_param(eee_timer, int, 0644);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200103#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000104
Pavel Machek22d3efe2016-11-28 12:55:59 +0100105/* By default the driver will use the ring mode to manage tx and rx descriptors,
106 * but allow user to force to use the chain instead of the ring
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000107 */
108static unsigned int chain_mode;
Joe Perchesd3757ba2018-03-23 16:34:44 -0700109module_param(chain_mode, int, 0444);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000110MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
111
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700112static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700113
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100114#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000115static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700116static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000117#endif
118
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000119#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
120
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700121/**
122 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100123 * Description: it checks the driver parameters and set a default in case of
124 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700125 */
126static void stmmac_verify_args(void)
127{
128 if (unlikely(watchdog < 0))
129 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100130 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
131 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700132 if (unlikely(flow_ctrl > 1))
133 flow_ctrl = FLOW_AUTO;
134 else if (likely(flow_ctrl < 0))
135 flow_ctrl = FLOW_OFF;
136 if (unlikely((pause < 0) || (pause > 0xffff)))
137 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000138 if (eee_timer < 0)
139 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700140}
141
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000142/**
Joao Pintoc22a3f42017-04-06 09:49:11 +0100143 * stmmac_disable_all_queues - Disable all queues
144 * @priv: driver private structure
145 */
146static void stmmac_disable_all_queues(struct stmmac_priv *priv)
147{
148 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
149 u32 queue;
150
151 for (queue = 0; queue < rx_queues_cnt; queue++) {
152 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
153
154 napi_disable(&rx_q->napi);
155 }
156}
157
158/**
159 * stmmac_enable_all_queues - Enable all queues
160 * @priv: driver private structure
161 */
162static void stmmac_enable_all_queues(struct stmmac_priv *priv)
163{
164 u32 rx_queues_cnt = priv->plat->rx_queues_to_use;
165 u32 queue;
166
167 for (queue = 0; queue < rx_queues_cnt; queue++) {
168 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
169
170 napi_enable(&rx_q->napi);
171 }
172}
173
174/**
175 * stmmac_stop_all_queues - Stop all queues
176 * @priv: driver private structure
177 */
178static void stmmac_stop_all_queues(struct stmmac_priv *priv)
179{
180 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
181 u32 queue;
182
183 for (queue = 0; queue < tx_queues_cnt; queue++)
184 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
185}
186
187/**
188 * stmmac_start_all_queues - Start all queues
189 * @priv: driver private structure
190 */
191static void stmmac_start_all_queues(struct stmmac_priv *priv)
192{
193 u32 tx_queues_cnt = priv->plat->tx_queues_to_use;
194 u32 queue;
195
196 for (queue = 0; queue < tx_queues_cnt; queue++)
197 netif_tx_start_queue(netdev_get_tx_queue(priv->dev, queue));
198}
199
Jose Abreu34877a12018-03-29 10:40:18 +0100200static void stmmac_service_event_schedule(struct stmmac_priv *priv)
201{
202 if (!test_bit(STMMAC_DOWN, &priv->state) &&
203 !test_and_set_bit(STMMAC_SERVICE_SCHED, &priv->state))
204 queue_work(priv->wq, &priv->service_task);
205}
206
207static void stmmac_global_err(struct stmmac_priv *priv)
208{
209 netif_carrier_off(priv->dev);
210 set_bit(STMMAC_RESET_REQUESTED, &priv->state);
211 stmmac_service_event_schedule(priv);
212}
213
Joao Pintoc22a3f42017-04-06 09:49:11 +0100214/**
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000215 * stmmac_clk_csr_set - dynamically set the MDC clock
216 * @priv: driver private structure
217 * Description: this is to dynamically set the MDC clock according to the csr
218 * clock input.
219 * Note:
220 * If a specific clk_csr value is passed from the platform
221 * this means that the CSR Clock Range selection cannot be
222 * changed at run-time and it is fixed (as reported in the driver
223 * documentation). Viceversa the driver will try to set the MDC
224 * clock dynamically according to the actual clock input.
225 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000226static void stmmac_clk_csr_set(struct stmmac_priv *priv)
227{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000228 u32 clk_rate;
229
jpintof573c0b2017-01-09 12:35:09 +0000230 clk_rate = clk_get_rate(priv->plat->stmmac_clk);
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000231
232 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000233 * for all other cases except for the below mentioned ones.
234 * For values higher than the IEEE 802.3 specified frequency
235 * we can not estimate the proper divider as it is not known
236 * the frequency of clk_csr_i. So we do not change the default
237 * divider.
238 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000239 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
240 if (clk_rate < CSR_F_35M)
241 priv->clk_csr = STMMAC_CSR_20_35M;
242 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
243 priv->clk_csr = STMMAC_CSR_35_60M;
244 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
245 priv->clk_csr = STMMAC_CSR_60_100M;
246 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
247 priv->clk_csr = STMMAC_CSR_100_150M;
248 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
249 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800250 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000251 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000252 }
LABBE Corentin9f93ac82017-05-31 09:18:36 +0200253
254 if (priv->plat->has_sun8i) {
255 if (clk_rate > 160000000)
256 priv->clk_csr = 0x03;
257 else if (clk_rate > 80000000)
258 priv->clk_csr = 0x02;
259 else if (clk_rate > 40000000)
260 priv->clk_csr = 0x01;
261 else
262 priv->clk_csr = 0;
263 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000264}
265
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700266static void print_pkt(unsigned char *buf, int len)
267{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200268 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
269 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700270}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700271
Joao Pintoce736782017-04-06 09:49:10 +0100272static inline u32 stmmac_tx_avail(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700273{
Joao Pintoce736782017-04-06 09:49:10 +0100274 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100275 u32 avail;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100276
Joao Pintoce736782017-04-06 09:49:10 +0100277 if (tx_q->dirty_tx > tx_q->cur_tx)
278 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100279 else
Joao Pintoce736782017-04-06 09:49:10 +0100280 avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100281
282 return avail;
283}
284
Joao Pinto54139cf2017-04-06 09:49:09 +0100285/**
286 * stmmac_rx_dirty - Get RX queue dirty
287 * @priv: driver private structure
288 * @queue: RX queue index
289 */
290static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100291{
Joao Pinto54139cf2017-04-06 09:49:09 +0100292 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentina6a3e022017-02-08 09:31:21 +0100293 u32 dirty;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100294
Joao Pinto54139cf2017-04-06 09:49:09 +0100295 if (rx_q->dirty_rx <= rx_q->cur_rx)
296 dirty = rx_q->cur_rx - rx_q->dirty_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100297 else
Joao Pinto54139cf2017-04-06 09:49:09 +0100298 dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100299
300 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700301}
302
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000303/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100304 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000305 * @priv: driver private structure
LABBE Corentin8d45e422017-02-08 09:31:08 +0100306 * Description: on some platforms (e.g. ST), some HW system configuration
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000307 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000308 */
309static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
310{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200311 struct net_device *ndev = priv->dev;
312 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000313
314 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000315 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000316}
317
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000318/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100319 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000320 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100321 * Description: this function is to verify and enter in LPI mode in case of
322 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000323 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000324static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
325{
Joao Pintoce736782017-04-06 09:49:10 +0100326 u32 tx_cnt = priv->plat->tx_queues_to_use;
327 u32 queue;
328
329 /* check if all TX queues have the work finished */
330 for (queue = 0; queue < tx_cnt; queue++) {
331 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
332
333 if (tx_q->dirty_tx != tx_q->cur_tx)
334 return; /* still unfinished work */
335 }
336
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000337 /* Check and enter in LPI mode */
Joao Pintoce736782017-04-06 09:49:10 +0100338 if (!priv->tx_path_in_lpi_mode)
Jose Abreuc10d4c82018-04-16 16:08:14 +0100339 stmmac_set_eee_mode(priv, priv->hw,
340 priv->plat->en_tx_lpi_clockgating);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000341}
342
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000343/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
346 * Description: this function is to exit and disable EEE in case of
347 * LPI state is true. This is called by the xmit.
348 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000349void stmmac_disable_eee_mode(struct stmmac_priv *priv)
350{
Jose Abreuc10d4c82018-04-16 16:08:14 +0100351 stmmac_reset_eee_mode(priv, priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000352 del_timer_sync(&priv->eee_ctrl_timer);
353 priv->tx_path_in_lpi_mode = false;
354}
355
356/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100357 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000358 * @arg : data hook
359 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000360 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000361 * then MAC Transmitter can be moved to LPI state.
362 */
Kees Cooke99e88a2017-10-16 14:43:17 -0700363static void stmmac_eee_ctrl_timer(struct timer_list *t)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000364{
Kees Cooke99e88a2017-10-16 14:43:17 -0700365 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000366
367 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200368 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000369}
370
371/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100372 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000373 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000374 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100375 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
376 * can also manage EEE, this function enable the LPI state and start related
377 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000378 */
379bool stmmac_eee_init(struct stmmac_priv *priv)
380{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200381 struct net_device *ndev = priv->dev;
Jerome Brunet879626e2018-01-03 16:46:29 +0100382 int interface = priv->plat->interface;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100383 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000384 bool ret = false;
385
Jerome Brunet879626e2018-01-03 16:46:29 +0100386 if ((interface != PHY_INTERFACE_MODE_MII) &&
387 (interface != PHY_INTERFACE_MODE_GMII) &&
388 !phy_interface_mode_is_rgmii(interface))
389 goto out;
390
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200391 /* Using PCS we cannot dial with the phy registers at this stage
392 * so we do not support extra feature like EEE.
393 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200394 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
395 (priv->hw->pcs == STMMAC_PCS_TBI) ||
396 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200397 goto out;
398
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000399 /* MAC core supports the EEE feature. */
400 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100401 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000402
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100403 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200404 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100405 /* To manage at run-time if the EEE cannot be supported
406 * anymore (for example because the lp caps have been
407 * changed).
408 * In that case the driver disable own timers.
409 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100410 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100411 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100412 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100413 del_timer_sync(&priv->eee_ctrl_timer);
Jose Abreuc10d4c82018-04-16 16:08:14 +0100414 stmmac_set_eee_timer(priv, priv->hw, 0,
415 tx_lpi_timer);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100416 }
417 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100418 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100419 goto out;
420 }
421 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100422 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200423 if (!priv->eee_active) {
424 priv->eee_active = 1;
Kees Cooke99e88a2017-10-16 14:43:17 -0700425 timer_setup(&priv->eee_ctrl_timer,
426 stmmac_eee_ctrl_timer, 0);
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530427 mod_timer(&priv->eee_ctrl_timer,
428 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000429
Jose Abreuc10d4c82018-04-16 16:08:14 +0100430 stmmac_set_eee_timer(priv, priv->hw,
431 STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200432 }
433 /* Set HW EEE according to the speed */
Jose Abreuc10d4c82018-04-16 16:08:14 +0100434 stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000435
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000436 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100437 spin_unlock_irqrestore(&priv->lock, flags);
438
LABBE Corentin38ddc592016-11-16 20:09:39 +0100439 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000440 }
441out:
442 return ret;
443}
444
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100445/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000446 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100447 * @p : descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000448 * @skb : the socket buffer
449 * Description :
450 * This function will read timestamp from the descriptor & pass it to stack.
451 * and also perform some sanity checks.
452 */
453static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100454 struct dma_desc *p, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000455{
456 struct skb_shared_hwtstamps shhwtstamp;
457 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458
459 if (!priv->hwts_tx_en)
460 return;
461
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000462 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800463 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000464 return;
465
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000466 /* check tx tstamp status */
Jose Abreu42de0472018-04-16 16:08:12 +0100467 if (stmmac_get_tx_timestamp_status(priv, p)) {
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100468 /* get the valid tstamp */
Jose Abreu42de0472018-04-16 16:08:12 +0100469 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100471 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
472 shhwtstamp.hwtstamp = ns_to_ktime(ns);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473
Mario Molitor33d4c482017-06-08 23:03:09 +0200474 netdev_dbg(priv->dev, "get valid TX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100475 /* pass tstamp to stack */
476 skb_tstamp_tx(skb, &shhwtstamp);
477 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478
479 return;
480}
481
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100482/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000483 * @priv: driver private structure
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100484 * @p : descriptor pointer
485 * @np : next descriptor pointer
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000486 * @skb : the socket buffer
487 * Description :
488 * This function will read received packet's timestamp from the descriptor
489 * and pass it to stack. It also perform some sanity checks.
490 */
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100491static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
492 struct dma_desc *np, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000493{
494 struct skb_shared_hwtstamps *shhwtstamp = NULL;
Jose Abreu98870942017-10-20 14:37:35 +0100495 struct dma_desc *desc = p;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000496 u64 ns;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497
498 if (!priv->hwts_rx_en)
499 return;
Jose Abreu98870942017-10-20 14:37:35 +0100500 /* For GMAC4, the valid timestamp is from CTX next desc. */
501 if (priv->plat->has_gmac4)
502 desc = np;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000503
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100504 /* Check if timestamp is available */
Jose Abreu42de0472018-04-16 16:08:12 +0100505 if (stmmac_get_rx_timestamp_status(priv, p, np, priv->adv_ts)) {
506 stmmac_get_timestamp(priv, desc, priv->adv_ts, &ns);
Mario Molitor33d4c482017-06-08 23:03:09 +0200507 netdev_dbg(priv->dev, "get valid RX hw timestamp %llu\n", ns);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100508 shhwtstamp = skb_hwtstamps(skb);
509 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
510 shhwtstamp->hwtstamp = ns_to_ktime(ns);
511 } else {
Mario Molitor33d4c482017-06-08 23:03:09 +0200512 netdev_dbg(priv->dev, "cannot get RX hw timestamp\n");
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000514}
515
516/**
517 * stmmac_hwtstamp_ioctl - control hardware timestamping.
518 * @dev: device pointer.
LABBE Corentin8d45e422017-02-08 09:31:08 +0100519 * @ifr: An IOCTL specific structure, that can contain a pointer to
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 * a proprietary structure used to pass information to the driver.
521 * Description:
522 * This function configures the MAC to enable/disable both outgoing(TX)
523 * and incoming(RX) packets time stamping based on user input.
524 * Return Value:
525 * 0 on success and an appropriate -ve integer on failure.
526 */
527static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
528{
529 struct stmmac_priv *priv = netdev_priv(dev);
530 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200531 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 u64 temp = 0;
533 u32 ptp_v2 = 0;
534 u32 tstamp_all = 0;
535 u32 ptp_over_ipv4_udp = 0;
536 u32 ptp_over_ipv6_udp = 0;
537 u32 ptp_over_ethernet = 0;
538 u32 snap_type_sel = 0;
539 u32 ts_master_en = 0;
540 u32 ts_event_en = 0;
541 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800542 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543
544 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
545 netdev_alert(priv->dev, "No support for HW time stamping\n");
546 priv->hwts_tx_en = 0;
547 priv->hwts_rx_en = 0;
548
549 return -EOPNOTSUPP;
550 }
551
552 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000553 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 return -EFAULT;
555
LABBE Corentin38ddc592016-11-16 20:09:39 +0100556 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
557 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000558
559 /* reserved for future extensions */
560 if (config.flags)
561 return -EINVAL;
562
Ben Hutchings5f3da322013-11-14 00:43:41 +0000563 if (config.tx_type != HWTSTAMP_TX_OFF &&
564 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000565 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566
567 if (priv->adv_ts) {
568 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000570 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000571 config.rx_filter = HWTSTAMP_FILTER_NONE;
572 break;
573
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000574 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000575 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000576 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
577 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200578 if (priv->plat->has_gmac4)
579 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
580 else
581 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582
583 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
584 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
585 break;
586
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000587 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000588 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000589 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
590 /* take time stamp for SYNC messages only */
591 ts_event_en = PTP_TCR_TSEVNTENA;
592
593 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
594 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
595 break;
596
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000597 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000598 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000599 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
600 /* take time stamp for Delay_Req messages only */
601 ts_master_en = PTP_TCR_TSMSTRENA;
602 ts_event_en = PTP_TCR_TSEVNTENA;
603
604 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
605 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
606 break;
607
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000608 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000609 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
611 ptp_v2 = PTP_TCR_TSVER2ENA;
612 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200613 if (priv->plat->has_gmac4)
614 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
615 else
616 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000617
618 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
619 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
620 break;
621
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000622 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000623 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
625 ptp_v2 = PTP_TCR_TSVER2ENA;
626 /* take time stamp for SYNC messages only */
627 ts_event_en = PTP_TCR_TSEVNTENA;
628
629 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
630 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
631 break;
632
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000633 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000634 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000635 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
636 ptp_v2 = PTP_TCR_TSVER2ENA;
637 /* take time stamp for Delay_Req messages only */
638 ts_master_en = PTP_TCR_TSMSTRENA;
639 ts_event_en = PTP_TCR_TSEVNTENA;
640
641 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
642 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
643 break;
644
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000645 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000646 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
648 ptp_v2 = PTP_TCR_TSVER2ENA;
649 /* take time stamp for all event messages */
Mario Molitorfd6720a2017-06-08 22:41:02 +0200650 if (priv->plat->has_gmac4)
651 snap_type_sel = PTP_GMAC4_TCR_SNAPTYPSEL_1;
652 else
653 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000654
655 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
656 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
657 ptp_over_ethernet = PTP_TCR_TSIPENA;
658 break;
659
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000660 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000661 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000662 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
663 ptp_v2 = PTP_TCR_TSVER2ENA;
664 /* take time stamp for SYNC messages only */
665 ts_event_en = PTP_TCR_TSEVNTENA;
666
667 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
668 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
669 ptp_over_ethernet = PTP_TCR_TSIPENA;
670 break;
671
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000672 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000673 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000674 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
675 ptp_v2 = PTP_TCR_TSVER2ENA;
676 /* take time stamp for Delay_Req messages only */
677 ts_master_en = PTP_TCR_TSMSTRENA;
678 ts_event_en = PTP_TCR_TSEVNTENA;
679
680 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
681 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
682 ptp_over_ethernet = PTP_TCR_TSIPENA;
683 break;
684
Miroslav Lichvare3412572017-05-19 17:52:36 +0200685 case HWTSTAMP_FILTER_NTP_ALL:
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000686 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000687 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000688 config.rx_filter = HWTSTAMP_FILTER_ALL;
689 tstamp_all = PTP_TCR_TSENALL;
690 break;
691
692 default:
693 return -ERANGE;
694 }
695 } else {
696 switch (config.rx_filter) {
697 case HWTSTAMP_FILTER_NONE:
698 config.rx_filter = HWTSTAMP_FILTER_NONE;
699 break;
700 default:
701 /* PTP v1, UDP, any kind of event packet */
702 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
703 break;
704 }
705 }
706 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000707 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000708
709 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
Jose Abreucc4c9002018-04-16 16:08:15 +0100710 stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000711 else {
712 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000713 tstamp_all | ptp_v2 | ptp_over_ethernet |
714 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
715 ts_master_en | snap_type_sel);
Jose Abreucc4c9002018-04-16 16:08:15 +0100716 stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000717
718 /* program Sub Second Increment reg */
Jose Abreucc4c9002018-04-16 16:08:15 +0100719 stmmac_config_sub_second_increment(priv,
720 priv->ptpaddr, priv->plat->clk_ptp_rate,
721 priv->plat->has_gmac4, &sec_inc);
Phil Reid19d857c2015-12-14 11:32:01 +0800722 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000723
724 /* calculate default added value:
725 * formula is :
726 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800727 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000728 */
Phil Reid19d857c2015-12-14 11:32:01 +0800729 temp = (u64)(temp << 32);
jpintof573c0b2017-01-09 12:35:09 +0000730 priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
Jose Abreucc4c9002018-04-16 16:08:15 +0100731 stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000732
733 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200734 ktime_get_real_ts64(&now);
735
736 /* lower 32 bits of tv_sec are safe until y2106 */
Jose Abreucc4c9002018-04-16 16:08:15 +0100737 stmmac_init_systime(priv, priv->ptpaddr,
738 (u32)now.tv_sec, now.tv_nsec);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000739 }
740
741 return copy_to_user(ifr->ifr_data, &config,
742 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
743}
744
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000745/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100746 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000747 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100748 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000749 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100750 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000751 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000752static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000753{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000754 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
755 return -EOPNOTSUPP;
756
Vince Bridgers7cd01392013-12-20 11:19:34 -0600757 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200758 /* Check if adv_ts can be enabled for dwmac 4.x core */
759 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
760 priv->adv_ts = 1;
761 /* Dwmac 3.x core with extend_desc can support adv_ts */
762 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600763 priv->adv_ts = 1;
764
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200765 if (priv->dma_cap.time_stamp)
766 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600767
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200768 if (priv->adv_ts)
769 netdev_info(priv->dev,
770 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000771
772 priv->hw->ptp = &stmmac_ptp;
773 priv->hwts_tx_en = 0;
774 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000775
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200776 stmmac_ptp_register(priv);
777
778 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000779}
780
781static void stmmac_release_ptp(struct stmmac_priv *priv)
782{
jpintof573c0b2017-01-09 12:35:09 +0000783 if (priv->plat->clk_ptp_ref)
784 clk_disable_unprepare(priv->plat->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000785 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000786}
787
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700788/**
Joao Pinto29feff32017-03-10 18:24:56 +0000789 * stmmac_mac_flow_ctrl - Configure flow control in all queues
790 * @priv: driver private structure
791 * Description: It is used for configuring the flow control in all queues
792 */
793static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
794{
795 u32 tx_cnt = priv->plat->tx_queues_to_use;
796
Jose Abreuc10d4c82018-04-16 16:08:14 +0100797 stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
798 priv->pause, tx_cnt);
Joao Pinto29feff32017-03-10 18:24:56 +0000799}
800
801/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100802 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700803 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100804 * Description: this is the helper called by the physical abstraction layer
805 * drivers to communicate the phy link status. According the speed and duplex
806 * this driver can invoke registered glue-logic as well.
807 * It also invoke the eee initialization because it could happen when switch
808 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700809 */
810static void stmmac_adjust_link(struct net_device *dev)
811{
812 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200813 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700814 unsigned long flags;
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200815 bool new_state = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700816
LABBE Corentin662ec2b2017-02-08 09:31:16 +0100817 if (!phydev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700818 return;
819
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700820 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000821
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000823 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824
825 /* Now we make sure that we can be in full duplex mode.
826 * If not, we operate in half-duplex mode. */
827 if (phydev->duplex != priv->oldduplex) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200828 new_state = true;
LABBE Corentin50cb16d2017-05-24 09:16:44 +0200829 if (!phydev->duplex)
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000830 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700831 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000832 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700833 priv->oldduplex = phydev->duplex;
834 }
835 /* Flow Control operation */
836 if (phydev->pause)
Joao Pinto29feff32017-03-10 18:24:56 +0000837 stmmac_mac_flow_ctrl(priv, phydev->duplex);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700838
839 if (phydev->speed != priv->speed) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200840 new_state = true;
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200841 ctrl &= ~priv->hw->link.speed_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700842 switch (phydev->speed) {
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200843 case SPEED_1000:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200844 ctrl |= priv->hw->link.speed1000;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200846 case SPEED_100:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200847 ctrl |= priv->hw->link.speed100;
LABBE Corentin9beae262017-02-15 10:46:43 +0100848 break;
LABBE Corentinafbe17a2017-05-24 09:16:45 +0200849 case SPEED_10:
LABBE Corentinca84dfb2017-05-24 09:16:47 +0200850 ctrl |= priv->hw->link.speed10;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 break;
852 default:
LABBE Corentinb3e51062016-11-16 20:09:41 +0100853 netif_warn(priv, link, priv->dev,
LABBE Corentincba920a2017-02-08 09:31:15 +0100854 "broken speed: %d\n", phydev->speed);
LABBE Corentin688495b2017-02-15 10:46:41 +0100855 phydev->speed = SPEED_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700856 break;
857 }
LABBE Corentin5db13552017-02-15 10:46:42 +0100858 if (phydev->speed != SPEED_UNKNOWN)
859 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700860 priv->speed = phydev->speed;
861 }
862
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000863 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864
865 if (!priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200866 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200867 priv->oldlink = true;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700868 }
869 } else if (priv->oldlink) {
LABBE Corentin99a4cca2017-05-24 09:16:43 +0200870 new_state = true;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200871 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100872 priv->speed = SPEED_UNKNOWN;
873 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 }
875
876 if (new_state && netif_msg_link(priv))
877 phy_print_status(phydev);
878
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100879 spin_unlock_irqrestore(&priv->lock, flags);
880
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200881 if (phydev->is_pseudo_fixed_link)
882 /* Stop PHY layer to call the hook to adjust the link in case
883 * of a switch is attached to the stmmac driver.
884 */
885 phydev->irq = PHY_IGNORE_INTERRUPT;
886 else
887 /* At this stage, init the EEE if supported.
888 * Never called in case of fixed_link.
889 */
890 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700891}
892
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000893/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100894 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000895 * @priv: driver private structure
896 * Description: this is to verify if the HW supports the PCS.
897 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
898 * configured for the TBI, RTBI, or SGMII PHY interface.
899 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000900static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
901{
902 int interface = priv->plat->interface;
903
904 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900905 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
906 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
907 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
908 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100909 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200910 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900911 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100912 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200913 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000914 }
915 }
916}
917
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700918/**
919 * stmmac_init_phy - PHY initialization
920 * @dev: net device structure
921 * Description: it initializes the driver's PHY state, and attaches the PHY
922 * to the mac driver.
923 * Return value:
924 * 0 on success
925 */
926static int stmmac_init_phy(struct net_device *dev)
927{
928 struct stmmac_priv *priv = netdev_priv(dev);
929 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000930 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000931 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000932 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000933 int max_speed = priv->plat->max_speed;
LABBE Corentin4d869b02017-05-24 09:16:46 +0200934 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +0100935 priv->speed = SPEED_UNKNOWN;
936 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700937
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700938 if (priv->plat->phy_node) {
939 phydev = of_phy_connect(dev, priv->plat->phy_node,
940 &stmmac_adjust_link, 0, interface);
941 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200942 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
943 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000944
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700945 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
946 priv->plat->phy_addr);
LABBE Corentinde9a2162016-11-16 20:09:40 +0100947 netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
LABBE Corentin38ddc592016-11-16 20:09:39 +0100948 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700949
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700950 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
951 interface);
952 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700953
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300954 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100955 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300956 if (!phydev)
957 return -ENODEV;
958
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700959 return PTR_ERR(phydev);
960 }
961
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000962 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000963 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000964 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200965 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000966 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
967 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000968
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700969 /*
970 * Broken HW is sometimes missing the pull-up resistor on the
971 * MDIO line, which results in reads to non-existent devices returning
972 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
973 * device as well.
974 * Note: phydev->phy_id is the result of reading the UID PHY registers.
975 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700976 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700977 phy_disconnect(phydev);
978 return -ENODEV;
979 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100980
Florian Fainellic51e4242016-11-13 17:50:35 -0800981 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
982 * subsequent PHY polling, make sure we force a link transition if
983 * we have a UP/DOWN/UP transition
984 */
985 if (phydev->is_pseudo_fixed_link)
986 phydev->irq = PHY_POLL;
987
LABBE Corentinb05c76a2017-02-08 09:31:18 +0100988 phy_attached_info(phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700989 return 0;
990}
991
Joao Pinto71fedb02017-04-06 09:49:08 +0100992static void stmmac_display_rx_rings(struct stmmac_priv *priv)
993{
Joao Pinto54139cf2017-04-06 09:49:09 +0100994 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +0100995 void *head_rx;
Joao Pinto54139cf2017-04-06 09:49:09 +0100996 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +0100997
Joao Pinto54139cf2017-04-06 09:49:09 +0100998 /* Display RX rings */
999 for (queue = 0; queue < rx_cnt; queue++) {
1000 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001001
Joao Pinto54139cf2017-04-06 09:49:09 +01001002 pr_info("\tRX Queue %u rings\n", queue);
1003
1004 if (priv->extend_desc)
1005 head_rx = (void *)rx_q->dma_erx;
1006 else
1007 head_rx = (void *)rx_q->dma_rx;
1008
1009 /* Display RX ring */
Jose Abreu42de0472018-04-16 16:08:12 +01001010 stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
Joao Pinto54139cf2017-04-06 09:49:09 +01001011 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001012}
1013
1014static void stmmac_display_tx_rings(struct stmmac_priv *priv)
1015{
Joao Pintoce736782017-04-06 09:49:10 +01001016 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001017 void *head_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001018 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001019
Joao Pintoce736782017-04-06 09:49:10 +01001020 /* Display TX rings */
1021 for (queue = 0; queue < tx_cnt; queue++) {
1022 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001023
Joao Pintoce736782017-04-06 09:49:10 +01001024 pr_info("\tTX Queue %d rings\n", queue);
1025
1026 if (priv->extend_desc)
1027 head_tx = (void *)tx_q->dma_etx;
1028 else
1029 head_tx = (void *)tx_q->dma_tx;
1030
Jose Abreu42de0472018-04-16 16:08:12 +01001031 stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
Joao Pintoce736782017-04-06 09:49:10 +01001032 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001033}
1034
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001035static void stmmac_display_rings(struct stmmac_priv *priv)
1036{
Joao Pinto71fedb02017-04-06 09:49:08 +01001037 /* Display RX ring */
1038 stmmac_display_rx_rings(priv);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02001039
Joao Pinto71fedb02017-04-06 09:49:08 +01001040 /* Display TX ring */
1041 stmmac_display_tx_rings(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001042}
1043
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001044static int stmmac_set_bfsize(int mtu, int bufsize)
1045{
1046 int ret = bufsize;
1047
1048 if (mtu >= BUF_SIZE_4KiB)
1049 ret = BUF_SIZE_8KiB;
1050 else if (mtu >= BUF_SIZE_2KiB)
1051 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001052 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001053 ret = BUF_SIZE_2KiB;
1054 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +01001055 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001056
1057 return ret;
1058}
1059
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001060/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001061 * stmmac_clear_rx_descriptors - clear RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001062 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001063 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001064 * Description: this function is called to clear the RX descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001065 * in case of both basic and extended descriptors are used.
1066 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001067static void stmmac_clear_rx_descriptors(struct stmmac_priv *priv, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001068{
Joao Pinto54139cf2017-04-06 09:49:09 +01001069 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
LABBE Corentin5bacd772017-03-29 07:05:40 +02001070 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001071
Joao Pinto71fedb02017-04-06 09:49:08 +01001072 /* Clear the RX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001073 for (i = 0; i < DMA_RX_SIZE; i++)
1074 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001075 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
1076 priv->use_riwt, priv->mode,
1077 (i == DMA_RX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001078 else
Jose Abreu42de0472018-04-16 16:08:12 +01001079 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
1080 priv->use_riwt, priv->mode,
1081 (i == DMA_RX_SIZE - 1));
Joao Pinto71fedb02017-04-06 09:49:08 +01001082}
1083
1084/**
1085 * stmmac_clear_tx_descriptors - clear tx descriptors
1086 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001087 * @queue: TX queue index.
Joao Pinto71fedb02017-04-06 09:49:08 +01001088 * Description: this function is called to clear the TX descriptors
1089 * in case of both basic and extended descriptors are used.
1090 */
Joao Pintoce736782017-04-06 09:49:10 +01001091static void stmmac_clear_tx_descriptors(struct stmmac_priv *priv, u32 queue)
Joao Pinto71fedb02017-04-06 09:49:08 +01001092{
Joao Pintoce736782017-04-06 09:49:10 +01001093 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001094 int i;
1095
1096 /* Clear the TX descriptors */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001097 for (i = 0; i < DMA_TX_SIZE; i++)
1098 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001099 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1100 priv->mode, (i == DMA_TX_SIZE - 1));
LABBE Corentin5bacd772017-03-29 07:05:40 +02001101 else
Jose Abreu42de0472018-04-16 16:08:12 +01001102 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1103 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001104}
1105
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001106/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001107 * stmmac_clear_descriptors - clear descriptors
1108 * @priv: driver private structure
1109 * Description: this function is called to clear the TX and RX descriptors
1110 * in case of both basic and extended descriptors are used.
1111 */
1112static void stmmac_clear_descriptors(struct stmmac_priv *priv)
1113{
Joao Pinto54139cf2017-04-06 09:49:09 +01001114 u32 rx_queue_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01001115 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01001116 u32 queue;
1117
Joao Pinto71fedb02017-04-06 09:49:08 +01001118 /* Clear the RX descriptors */
Joao Pinto54139cf2017-04-06 09:49:09 +01001119 for (queue = 0; queue < rx_queue_cnt; queue++)
1120 stmmac_clear_rx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001121
1122 /* Clear the TX descriptors */
Joao Pintoce736782017-04-06 09:49:10 +01001123 for (queue = 0; queue < tx_queue_cnt; queue++)
1124 stmmac_clear_tx_descriptors(priv, queue);
Joao Pinto71fedb02017-04-06 09:49:08 +01001125}
1126
1127/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001128 * stmmac_init_rx_buffers - init the RX descriptor buffer.
1129 * @priv: driver private structure
1130 * @p: descriptor pointer
1131 * @i: descriptor index
Joao Pinto54139cf2017-04-06 09:49:09 +01001132 * @flags: gfp flag
1133 * @queue: RX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001134 * Description: this function is called to allocate a receive buffer, perform
1135 * the DMA mapping and init the descriptor.
1136 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001137static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Joao Pinto54139cf2017-04-06 09:49:09 +01001138 int i, gfp_t flags, u32 queue)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001139{
Joao Pinto54139cf2017-04-06 09:49:09 +01001140 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001141 struct sk_buff *skb;
1142
Vineet Gupta4ec49a32015-05-20 12:04:40 +05301143 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001144 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001145 netdev_err(priv->dev,
1146 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001147 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001148 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001149 rx_q->rx_skbuff[i] = skb;
1150 rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001151 priv->dma_buf_sz,
1152 DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001153 if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001154 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001155 dev_kfree_skb_any(skb);
1156 return -EINVAL;
1157 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001158
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001159 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Joao Pinto54139cf2017-04-06 09:49:09 +01001160 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001161 else
Joao Pinto54139cf2017-04-06 09:49:09 +01001162 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001163
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001164 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001165 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001166 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001167
1168 return 0;
1169}
1170
Joao Pinto71fedb02017-04-06 09:49:08 +01001171/**
1172 * stmmac_free_rx_buffer - free RX dma buffers
1173 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001174 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001175 * @i: buffer index.
1176 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001177static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001178{
Joao Pinto54139cf2017-04-06 09:49:09 +01001179 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1180
1181 if (rx_q->rx_skbuff[i]) {
1182 dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001183 priv->dma_buf_sz, DMA_FROM_DEVICE);
Joao Pinto54139cf2017-04-06 09:49:09 +01001184 dev_kfree_skb_any(rx_q->rx_skbuff[i]);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001185 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001186 rx_q->rx_skbuff[i] = NULL;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001187}
1188
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001189/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001190 * stmmac_free_tx_buffer - free RX dma buffers
1191 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001192 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001193 * @i: buffer index.
1194 */
Joao Pintoce736782017-04-06 09:49:10 +01001195static void stmmac_free_tx_buffer(struct stmmac_priv *priv, u32 queue, int i)
Joao Pinto71fedb02017-04-06 09:49:08 +01001196{
Joao Pintoce736782017-04-06 09:49:10 +01001197 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1198
1199 if (tx_q->tx_skbuff_dma[i].buf) {
1200 if (tx_q->tx_skbuff_dma[i].map_as_page)
Joao Pinto71fedb02017-04-06 09:49:08 +01001201 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001202 tx_q->tx_skbuff_dma[i].buf,
1203 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001204 DMA_TO_DEVICE);
1205 else
1206 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001207 tx_q->tx_skbuff_dma[i].buf,
1208 tx_q->tx_skbuff_dma[i].len,
Joao Pinto71fedb02017-04-06 09:49:08 +01001209 DMA_TO_DEVICE);
1210 }
1211
Joao Pintoce736782017-04-06 09:49:10 +01001212 if (tx_q->tx_skbuff[i]) {
1213 dev_kfree_skb_any(tx_q->tx_skbuff[i]);
1214 tx_q->tx_skbuff[i] = NULL;
1215 tx_q->tx_skbuff_dma[i].buf = 0;
1216 tx_q->tx_skbuff_dma[i].map_as_page = false;
Joao Pinto71fedb02017-04-06 09:49:08 +01001217 }
1218}
1219
1220/**
1221 * init_dma_rx_desc_rings - init the RX descriptor rings
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001222 * @dev: net device structure
1223 * @flags: gfp flag.
Joao Pinto71fedb02017-04-06 09:49:08 +01001224 * Description: this function initializes the DMA RX descriptors
LABBE Corentin5bacd772017-03-29 07:05:40 +02001225 * and allocates the socket buffers. It supports the chained and ring
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001226 * modes.
1227 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001228static int init_dma_rx_desc_rings(struct net_device *dev, gfp_t flags)
Joao Pintoaff3d9e2017-03-17 16:11:05 +00001229{
1230 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01001231 u32 rx_count = priv->plat->rx_queues_to_use;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001232 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001233 int ret = -ENOMEM;
Colin Ian King1d3028f2017-06-06 14:10:49 +01001234 int queue;
Joao Pinto54139cf2017-04-06 09:49:09 +01001235 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001236
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001237 if (priv->hw->mode->set_16kib_bfsize)
1238 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001239
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001240 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001241 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001242
Vince Bridgers2618abb2014-01-20 05:39:01 -06001243 priv->dma_buf_sz = bfsize;
1244
Joao Pinto54139cf2017-04-06 09:49:09 +01001245 /* RX INITIALIZATION */
LABBE Corentinb3e51062016-11-16 20:09:41 +01001246 netif_dbg(priv, probe, priv->dev,
1247 "SKB addresses:\nskb\t\tskb data\tdma data\n");
1248
Joao Pinto54139cf2017-04-06 09:49:09 +01001249 for (queue = 0; queue < rx_count; queue++) {
1250 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001251
Joao Pinto54139cf2017-04-06 09:49:09 +01001252 netif_dbg(priv, probe, priv->dev,
1253 "(%s) dma_rx_phy=0x%08x\n", __func__,
1254 (u32)rx_q->dma_rx_phy);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001255
Joao Pinto54139cf2017-04-06 09:49:09 +01001256 for (i = 0; i < DMA_RX_SIZE; i++) {
1257 struct dma_desc *p;
1258
1259 if (priv->extend_desc)
1260 p = &((rx_q->dma_erx + i)->basic);
1261 else
1262 p = rx_q->dma_rx + i;
1263
1264 ret = stmmac_init_rx_buffers(priv, p, i, flags,
1265 queue);
1266 if (ret)
1267 goto err_init_rx_buffers;
1268
1269 netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1270 rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1271 (unsigned int)rx_q->rx_skbuff_dma[i]);
1272 }
1273
1274 rx_q->cur_rx = 0;
1275 rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1276
1277 stmmac_clear_rx_descriptors(priv, queue);
1278
1279 /* Setup the chained descriptor addresses */
1280 if (priv->mode == STMMAC_CHAIN_MODE) {
1281 if (priv->extend_desc)
1282 priv->hw->mode->init(rx_q->dma_erx,
1283 rx_q->dma_rx_phy,
1284 DMA_RX_SIZE, 1);
1285 else
1286 priv->hw->mode->init(rx_q->dma_rx,
1287 rx_q->dma_rx_phy,
1288 DMA_RX_SIZE, 0);
1289 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001290 }
Joao Pinto54139cf2017-04-06 09:49:09 +01001291
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292 buf_sz = bfsize;
1293
Joao Pinto54139cf2017-04-06 09:49:09 +01001294 return 0;
1295
1296err_init_rx_buffers:
1297 while (queue >= 0) {
1298 while (--i >= 0)
1299 stmmac_free_rx_buffer(priv, queue, i);
1300
1301 if (queue == 0)
1302 break;
1303
1304 i = DMA_RX_SIZE;
1305 queue--;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001306 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001307
Joao Pinto71fedb02017-04-06 09:49:08 +01001308 return ret;
1309}
1310
1311/**
1312 * init_dma_tx_desc_rings - init the TX descriptor rings
1313 * @dev: net device structure.
1314 * Description: this function initializes the DMA TX descriptors
1315 * and allocates the socket buffers. It supports the chained and ring
1316 * modes.
1317 */
1318static int init_dma_tx_desc_rings(struct net_device *dev)
1319{
1320 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pintoce736782017-04-06 09:49:10 +01001321 u32 tx_queue_cnt = priv->plat->tx_queues_to_use;
1322 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001323 int i;
1324
Joao Pintoce736782017-04-06 09:49:10 +01001325 for (queue = 0; queue < tx_queue_cnt; queue++) {
1326 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001327
Joao Pintoce736782017-04-06 09:49:10 +01001328 netif_dbg(priv, probe, priv->dev,
1329 "(%s) dma_tx_phy=0x%08x\n", __func__,
1330 (u32)tx_q->dma_tx_phy);
Joao Pinto71fedb02017-04-06 09:49:08 +01001331
Joao Pintoce736782017-04-06 09:49:10 +01001332 /* Setup the chained descriptor addresses */
1333 if (priv->mode == STMMAC_CHAIN_MODE) {
1334 if (priv->extend_desc)
1335 priv->hw->mode->init(tx_q->dma_etx,
1336 tx_q->dma_tx_phy,
1337 DMA_TX_SIZE, 1);
1338 else
1339 priv->hw->mode->init(tx_q->dma_tx,
1340 tx_q->dma_tx_phy,
1341 DMA_TX_SIZE, 0);
LABBE Corentin5bacd772017-03-29 07:05:40 +02001342 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001343
Joao Pintoce736782017-04-06 09:49:10 +01001344 for (i = 0; i < DMA_TX_SIZE; i++) {
1345 struct dma_desc *p;
Joao Pintoce736782017-04-06 09:49:10 +01001346 if (priv->extend_desc)
1347 p = &((tx_q->dma_etx + i)->basic);
1348 else
1349 p = tx_q->dma_tx + i;
1350
1351 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1352 p->des0 = 0;
1353 p->des1 = 0;
1354 p->des2 = 0;
1355 p->des3 = 0;
1356 } else {
1357 p->des2 = 0;
1358 }
1359
1360 tx_q->tx_skbuff_dma[i].buf = 0;
1361 tx_q->tx_skbuff_dma[i].map_as_page = false;
1362 tx_q->tx_skbuff_dma[i].len = 0;
1363 tx_q->tx_skbuff_dma[i].last_segment = false;
1364 tx_q->tx_skbuff[i] = NULL;
1365 }
1366
1367 tx_q->dirty_tx = 0;
1368 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001369 tx_q->mss = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001370
Joao Pintoc22a3f42017-04-06 09:49:11 +01001371 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
1372 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001373
Joao Pinto71fedb02017-04-06 09:49:08 +01001374 return 0;
1375}
1376
1377/**
1378 * init_dma_desc_rings - init the RX/TX descriptor rings
1379 * @dev: net device structure
1380 * @flags: gfp flag.
1381 * Description: this function initializes the DMA RX/TX descriptors
1382 * and allocates the socket buffers. It supports the chained and ring
1383 * modes.
1384 */
1385static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1386{
1387 struct stmmac_priv *priv = netdev_priv(dev);
1388 int ret;
1389
1390 ret = init_dma_rx_desc_rings(dev, flags);
1391 if (ret)
1392 return ret;
1393
1394 ret = init_dma_tx_desc_rings(dev);
1395
LABBE Corentin5bacd772017-03-29 07:05:40 +02001396 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001398 if (netif_msg_hw(priv))
1399 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001400
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001401 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402}
1403
Joao Pinto71fedb02017-04-06 09:49:08 +01001404/**
1405 * dma_free_rx_skbufs - free RX dma buffers
1406 * @priv: private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01001407 * @queue: RX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001408 */
Joao Pinto54139cf2017-04-06 09:49:09 +01001409static void dma_free_rx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001410{
1411 int i;
1412
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001413 for (i = 0; i < DMA_RX_SIZE; i++)
Joao Pinto54139cf2017-04-06 09:49:09 +01001414 stmmac_free_rx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415}
1416
Joao Pinto71fedb02017-04-06 09:49:08 +01001417/**
1418 * dma_free_tx_skbufs - free TX dma buffers
1419 * @priv: private structure
Joao Pintoce736782017-04-06 09:49:10 +01001420 * @queue: TX queue index
Joao Pinto71fedb02017-04-06 09:49:08 +01001421 */
Joao Pintoce736782017-04-06 09:49:10 +01001422static void dma_free_tx_skbufs(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423{
1424 int i;
1425
Joao Pinto71fedb02017-04-06 09:49:08 +01001426 for (i = 0; i < DMA_TX_SIZE; i++)
Joao Pintoce736782017-04-06 09:49:10 +01001427 stmmac_free_tx_buffer(priv, queue, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001428}
1429
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001430/**
Joao Pinto54139cf2017-04-06 09:49:09 +01001431 * free_dma_rx_desc_resources - free RX dma desc resources
1432 * @priv: private structure
1433 */
1434static void free_dma_rx_desc_resources(struct stmmac_priv *priv)
1435{
1436 u32 rx_count = priv->plat->rx_queues_to_use;
1437 u32 queue;
1438
1439 /* Free RX queue resources */
1440 for (queue = 0; queue < rx_count; queue++) {
1441 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1442
1443 /* Release the DMA RX socket buffers */
1444 dma_free_rx_skbufs(priv, queue);
1445
1446 /* Free DMA regions of consistent memory previously allocated */
1447 if (!priv->extend_desc)
1448 dma_free_coherent(priv->device,
1449 DMA_RX_SIZE * sizeof(struct dma_desc),
1450 rx_q->dma_rx, rx_q->dma_rx_phy);
1451 else
1452 dma_free_coherent(priv->device, DMA_RX_SIZE *
1453 sizeof(struct dma_extended_desc),
1454 rx_q->dma_erx, rx_q->dma_rx_phy);
1455
1456 kfree(rx_q->rx_skbuff_dma);
1457 kfree(rx_q->rx_skbuff);
1458 }
1459}
1460
1461/**
Joao Pintoce736782017-04-06 09:49:10 +01001462 * free_dma_tx_desc_resources - free TX dma desc resources
1463 * @priv: private structure
1464 */
1465static void free_dma_tx_desc_resources(struct stmmac_priv *priv)
1466{
1467 u32 tx_count = priv->plat->tx_queues_to_use;
Christophe Jaillet62242262017-07-08 09:46:54 +02001468 u32 queue;
Joao Pintoce736782017-04-06 09:49:10 +01001469
1470 /* Free TX queue resources */
1471 for (queue = 0; queue < tx_count; queue++) {
1472 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1473
1474 /* Release the DMA TX socket buffers */
1475 dma_free_tx_skbufs(priv, queue);
1476
1477 /* Free DMA regions of consistent memory previously allocated */
1478 if (!priv->extend_desc)
1479 dma_free_coherent(priv->device,
1480 DMA_TX_SIZE * sizeof(struct dma_desc),
1481 tx_q->dma_tx, tx_q->dma_tx_phy);
1482 else
1483 dma_free_coherent(priv->device, DMA_TX_SIZE *
1484 sizeof(struct dma_extended_desc),
1485 tx_q->dma_etx, tx_q->dma_tx_phy);
1486
1487 kfree(tx_q->tx_skbuff_dma);
1488 kfree(tx_q->tx_skbuff);
1489 }
1490}
1491
1492/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001493 * alloc_dma_rx_desc_resources - alloc RX resources.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001494 * @priv: private structure
1495 * Description: according to which descriptor can be used (extend or basic)
1496 * this function allocates the resources for TX and RX paths. In case of
1497 * reception, for example, it pre-allocated the RX socket buffer in order to
1498 * allow zero-copy mechanism.
1499 */
Joao Pinto71fedb02017-04-06 09:49:08 +01001500static int alloc_dma_rx_desc_resources(struct stmmac_priv *priv)
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001501{
Joao Pinto54139cf2017-04-06 09:49:09 +01001502 u32 rx_count = priv->plat->rx_queues_to_use;
LABBE Corentin5bacd772017-03-29 07:05:40 +02001503 int ret = -ENOMEM;
Joao Pinto54139cf2017-04-06 09:49:09 +01001504 u32 queue;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001505
Joao Pinto54139cf2017-04-06 09:49:09 +01001506 /* RX queues buffers and DMA */
1507 for (queue = 0; queue < rx_count; queue++) {
1508 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001509
Joao Pinto54139cf2017-04-06 09:49:09 +01001510 rx_q->queue_index = queue;
1511 rx_q->priv_data = priv;
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001512
Joao Pinto54139cf2017-04-06 09:49:09 +01001513 rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1514 sizeof(dma_addr_t),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001515 GFP_KERNEL);
Joao Pinto54139cf2017-04-06 09:49:09 +01001516 if (!rx_q->rx_skbuff_dma)
Christophe Jaillet63c3aa62017-07-08 09:46:33 +02001517 goto err_dma;
Joao Pinto54139cf2017-04-06 09:49:09 +01001518
1519 rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1520 sizeof(struct sk_buff *),
1521 GFP_KERNEL);
1522 if (!rx_q->rx_skbuff)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001523 goto err_dma;
1524
Joao Pinto54139cf2017-04-06 09:49:09 +01001525 if (priv->extend_desc) {
1526 rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1527 DMA_RX_SIZE *
1528 sizeof(struct
1529 dma_extended_desc),
1530 &rx_q->dma_rx_phy,
1531 GFP_KERNEL);
1532 if (!rx_q->dma_erx)
1533 goto err_dma;
1534
1535 } else {
1536 rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1537 DMA_RX_SIZE *
1538 sizeof(struct
1539 dma_desc),
1540 &rx_q->dma_rx_phy,
1541 GFP_KERNEL);
1542 if (!rx_q->dma_rx)
1543 goto err_dma;
1544 }
Joao Pinto71fedb02017-04-06 09:49:08 +01001545 }
1546
1547 return 0;
1548
1549err_dma:
Joao Pinto54139cf2017-04-06 09:49:09 +01001550 free_dma_rx_desc_resources(priv);
1551
Joao Pinto71fedb02017-04-06 09:49:08 +01001552 return ret;
1553}
1554
1555/**
1556 * alloc_dma_tx_desc_resources - alloc TX resources.
1557 * @priv: private structure
1558 * Description: according to which descriptor can be used (extend or basic)
1559 * this function allocates the resources for TX and RX paths. In case of
1560 * reception, for example, it pre-allocated the RX socket buffer in order to
1561 * allow zero-copy mechanism.
1562 */
1563static int alloc_dma_tx_desc_resources(struct stmmac_priv *priv)
1564{
Joao Pintoce736782017-04-06 09:49:10 +01001565 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto71fedb02017-04-06 09:49:08 +01001566 int ret = -ENOMEM;
Joao Pintoce736782017-04-06 09:49:10 +01001567 u32 queue;
Joao Pinto71fedb02017-04-06 09:49:08 +01001568
Joao Pintoce736782017-04-06 09:49:10 +01001569 /* TX queues buffers and DMA */
1570 for (queue = 0; queue < tx_count; queue++) {
1571 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Joao Pinto71fedb02017-04-06 09:49:08 +01001572
Joao Pintoce736782017-04-06 09:49:10 +01001573 tx_q->queue_index = queue;
1574 tx_q->priv_data = priv;
Joao Pinto71fedb02017-04-06 09:49:08 +01001575
Joao Pintoce736782017-04-06 09:49:10 +01001576 tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1577 sizeof(*tx_q->tx_skbuff_dma),
LABBE Corentin5bacd772017-03-29 07:05:40 +02001578 GFP_KERNEL);
Joao Pintoce736782017-04-06 09:49:10 +01001579 if (!tx_q->tx_skbuff_dma)
Christophe Jaillet62242262017-07-08 09:46:54 +02001580 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001581
1582 tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1583 sizeof(struct sk_buff *),
1584 GFP_KERNEL);
1585 if (!tx_q->tx_skbuff)
Christophe Jaillet62242262017-07-08 09:46:54 +02001586 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001587
1588 if (priv->extend_desc) {
1589 tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1590 DMA_TX_SIZE *
1591 sizeof(struct
1592 dma_extended_desc),
1593 &tx_q->dma_tx_phy,
1594 GFP_KERNEL);
1595 if (!tx_q->dma_etx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001596 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001597 } else {
1598 tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1599 DMA_TX_SIZE *
1600 sizeof(struct
1601 dma_desc),
1602 &tx_q->dma_tx_phy,
1603 GFP_KERNEL);
1604 if (!tx_q->dma_tx)
Christophe Jaillet62242262017-07-08 09:46:54 +02001605 goto err_dma;
Joao Pintoce736782017-04-06 09:49:10 +01001606 }
LABBE Corentin5bacd772017-03-29 07:05:40 +02001607 }
1608
1609 return 0;
1610
Christophe Jaillet62242262017-07-08 09:46:54 +02001611err_dma:
Joao Pintoce736782017-04-06 09:49:10 +01001612 free_dma_tx_desc_resources(priv);
1613
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001614 return ret;
1615}
1616
Joao Pinto71fedb02017-04-06 09:49:08 +01001617/**
1618 * alloc_dma_desc_resources - alloc TX/RX resources.
1619 * @priv: private structure
1620 * Description: according to which descriptor can be used (extend or basic)
1621 * this function allocates the resources for TX and RX paths. In case of
1622 * reception, for example, it pre-allocated the RX socket buffer in order to
1623 * allow zero-copy mechanism.
1624 */
1625static int alloc_dma_desc_resources(struct stmmac_priv *priv)
LABBE Corentin5bacd772017-03-29 07:05:40 +02001626{
Joao Pinto54139cf2017-04-06 09:49:09 +01001627 /* RX Allocation */
Joao Pinto71fedb02017-04-06 09:49:08 +01001628 int ret = alloc_dma_rx_desc_resources(priv);
1629
1630 if (ret)
1631 return ret;
1632
1633 ret = alloc_dma_tx_desc_resources(priv);
1634
1635 return ret;
1636}
1637
1638/**
Joao Pinto71fedb02017-04-06 09:49:08 +01001639 * free_dma_desc_resources - free dma desc resources
1640 * @priv: private structure
1641 */
1642static void free_dma_desc_resources(struct stmmac_priv *priv)
1643{
1644 /* Release the DMA RX socket buffers */
1645 free_dma_rx_desc_resources(priv);
1646
1647 /* Release the DMA TX socket buffers */
1648 free_dma_tx_desc_resources(priv);
1649}
1650
1651/**
jpinto9eb12472016-12-28 12:57:48 +00001652 * stmmac_mac_enable_rx_queues - Enable MAC rx queues
1653 * @priv: driver private structure
1654 * Description: It is used for enabling the rx queues in the MAC
1655 */
1656static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
1657{
Joao Pinto4f6046f2017-03-10 18:24:54 +00001658 u32 rx_queues_count = priv->plat->rx_queues_to_use;
1659 int queue;
1660 u8 mode;
jpinto9eb12472016-12-28 12:57:48 +00001661
Joao Pinto4f6046f2017-03-10 18:24:54 +00001662 for (queue = 0; queue < rx_queues_count; queue++) {
1663 mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
Jose Abreuc10d4c82018-04-16 16:08:14 +01001664 stmmac_rx_queue_enable(priv, priv->hw, mode, queue);
Joao Pinto4f6046f2017-03-10 18:24:54 +00001665 }
jpinto9eb12472016-12-28 12:57:48 +00001666}
1667
1668/**
Joao Pintoae4f0d42017-03-15 11:04:47 +00001669 * stmmac_start_rx_dma - start RX DMA channel
1670 * @priv: driver private structure
1671 * @chan: RX channel index
1672 * Description:
1673 * This starts a RX DMA channel
1674 */
1675static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
1676{
1677 netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001678 stmmac_start_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001679}
1680
1681/**
1682 * stmmac_start_tx_dma - start TX DMA channel
1683 * @priv: driver private structure
1684 * @chan: TX channel index
1685 * Description:
1686 * This starts a TX DMA channel
1687 */
1688static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
1689{
1690 netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001691 stmmac_start_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001692}
1693
1694/**
1695 * stmmac_stop_rx_dma - stop RX DMA channel
1696 * @priv: driver private structure
1697 * @chan: RX channel index
1698 * Description:
1699 * This stops a RX DMA channel
1700 */
1701static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
1702{
1703 netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001704 stmmac_stop_rx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001705}
1706
1707/**
1708 * stmmac_stop_tx_dma - stop TX DMA channel
1709 * @priv: driver private structure
1710 * @chan: TX channel index
1711 * Description:
1712 * This stops a TX DMA channel
1713 */
1714static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
1715{
1716 netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
Jose Abreua4e887f2018-04-16 16:08:13 +01001717 stmmac_stop_tx(priv, priv->ioaddr, chan);
Joao Pintoae4f0d42017-03-15 11:04:47 +00001718}
1719
1720/**
1721 * stmmac_start_all_dma - start all RX and TX DMA channels
1722 * @priv: driver private structure
1723 * Description:
1724 * This starts all the RX and TX DMA channels
1725 */
1726static void stmmac_start_all_dma(struct stmmac_priv *priv)
1727{
1728 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1729 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1730 u32 chan = 0;
1731
1732 for (chan = 0; chan < rx_channels_count; chan++)
1733 stmmac_start_rx_dma(priv, chan);
1734
1735 for (chan = 0; chan < tx_channels_count; chan++)
1736 stmmac_start_tx_dma(priv, chan);
1737}
1738
1739/**
1740 * stmmac_stop_all_dma - stop all RX and TX DMA channels
1741 * @priv: driver private structure
1742 * Description:
1743 * This stops the RX and TX DMA channels
1744 */
1745static void stmmac_stop_all_dma(struct stmmac_priv *priv)
1746{
1747 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1748 u32 tx_channels_count = priv->plat->tx_queues_to_use;
1749 u32 chan = 0;
1750
1751 for (chan = 0; chan < rx_channels_count; chan++)
1752 stmmac_stop_rx_dma(priv, chan);
1753
1754 for (chan = 0; chan < tx_channels_count; chan++)
1755 stmmac_stop_tx_dma(priv, chan);
1756}
1757
1758/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001759 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001760 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001761 * Description: it is used for configuring the DMA operation mode register in
1762 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001763 */
1764static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1765{
Joao Pinto6deee222017-03-15 11:04:45 +00001766 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1767 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001768 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001769 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001770 u32 txmode = 0;
1771 u32 rxmode = 0;
1772 u32 chan = 0;
Jose Abreua0daae12017-10-13 10:58:37 +01001773 u8 qmode = 0;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001774
Thierry Reding11fbf812017-03-10 17:34:58 +01001775 if (rxfifosz == 0)
1776 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001777 if (txfifosz == 0)
1778 txfifosz = priv->dma_cap.tx_fifo_size;
1779
1780 /* Adjust for real per queue fifo size */
1781 rxfifosz /= rx_channels_count;
1782 txfifosz /= tx_channels_count;
Thierry Reding11fbf812017-03-10 17:34:58 +01001783
Joao Pinto6deee222017-03-15 11:04:45 +00001784 if (priv->plat->force_thresh_dma_mode) {
1785 txmode = tc;
1786 rxmode = tc;
1787 } else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001788 /*
1789 * In case of GMAC, SF mode can be enabled
1790 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001791 * 1) TX COE if actually supported
1792 * 2) There is no bugged Jumbo frame support
1793 * that needs to not insert csum in the TDES.
1794 */
Joao Pinto6deee222017-03-15 11:04:45 +00001795 txmode = SF_DMA_MODE;
1796 rxmode = SF_DMA_MODE;
Sonic Zhangb2dec112015-01-30 13:49:32 +08001797 priv->xstats.threshold = SF_DMA_MODE;
Joao Pinto6deee222017-03-15 11:04:45 +00001798 } else {
1799 txmode = tc;
1800 rxmode = SF_DMA_MODE;
1801 }
1802
1803 /* configure all channels */
1804 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua0daae12017-10-13 10:58:37 +01001805 for (chan = 0; chan < rx_channels_count; chan++) {
1806 qmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001807
Jose Abreua4e887f2018-04-16 16:08:13 +01001808 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan,
1809 rxfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001810 }
1811
1812 for (chan = 0; chan < tx_channels_count; chan++) {
1813 qmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
1814
Jose Abreua4e887f2018-04-16 16:08:13 +01001815 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan,
1816 txfifosz, qmode);
Jose Abreua0daae12017-10-13 10:58:37 +01001817 }
Joao Pinto6deee222017-03-15 11:04:45 +00001818 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001819 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001820 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001821}
1822
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001823/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001824 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001825 * @priv: driver private structure
Joao Pintoce736782017-04-06 09:49:10 +01001826 * @queue: TX queue index
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001827 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001828 */
Joao Pintoce736782017-04-06 09:49:10 +01001829static void stmmac_tx_clean(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001830{
Joao Pintoce736782017-04-06 09:49:10 +01001831 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Beniamino Galvani38979572015-01-21 19:07:27 +01001832 unsigned int bytes_compl = 0, pkts_compl = 0;
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001833 unsigned int entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001834
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001835 netif_tx_lock(priv->dev);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001836
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001837 priv->xstats.tx_clean++;
1838
Bernd Edlinger8d5f4b02017-10-21 06:51:30 +00001839 entry = tx_q->dirty_tx;
Joao Pintoce736782017-04-06 09:49:10 +01001840 while (entry != tx_q->cur_tx) {
1841 struct sk_buff *skb = tx_q->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001842 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001843 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001844
1845 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01001846 p = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001847 else
Joao Pintoce736782017-04-06 09:49:10 +01001848 p = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001849
Jose Abreu42de0472018-04-16 16:08:12 +01001850 status = stmmac_tx_status(priv, &priv->dev->stats,
1851 &priv->xstats, p, priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001852 /* Check if the descriptor is owned by the DMA */
1853 if (unlikely(status & tx_dma_own))
1854 break;
1855
Niklas Cassela6b25da2018-02-26 22:47:08 +01001856 /* Make sure descriptor fields are read after reading
1857 * the own bit.
1858 */
1859 dma_rmb();
1860
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001861 /* Just consider the last segment and ...*/
1862 if (likely(!(status & tx_not_ls))) {
1863 /* ... verify the status error condition */
1864 if (unlikely(status & tx_err)) {
1865 priv->dev->stats.tx_errors++;
1866 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 priv->dev->stats.tx_packets++;
1868 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001869 }
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01001870 stmmac_get_tx_hwtstamp(priv, p, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001872
Joao Pintoce736782017-04-06 09:49:10 +01001873 if (likely(tx_q->tx_skbuff_dma[entry].buf)) {
1874 if (tx_q->tx_skbuff_dma[entry].map_as_page)
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001875 dma_unmap_page(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001876 tx_q->tx_skbuff_dma[entry].buf,
1877 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001878 DMA_TO_DEVICE);
1879 else
1880 dma_unmap_single(priv->device,
Joao Pintoce736782017-04-06 09:49:10 +01001881 tx_q->tx_skbuff_dma[entry].buf,
1882 tx_q->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001883 DMA_TO_DEVICE);
Joao Pintoce736782017-04-06 09:49:10 +01001884 tx_q->tx_skbuff_dma[entry].buf = 0;
1885 tx_q->tx_skbuff_dma[entry].len = 0;
1886 tx_q->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001887 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001888
1889 if (priv->hw->mode->clean_desc3)
Joao Pintoce736782017-04-06 09:49:10 +01001890 priv->hw->mode->clean_desc3(tx_q, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001891
Joao Pintoce736782017-04-06 09:49:10 +01001892 tx_q->tx_skbuff_dma[entry].last_segment = false;
1893 tx_q->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001894
1895 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001896 pkts_compl++;
1897 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001898 dev_consume_skb_any(skb);
Joao Pintoce736782017-04-06 09:49:10 +01001899 tx_q->tx_skbuff[entry] = NULL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900 }
1901
Jose Abreu42de0472018-04-16 16:08:12 +01001902 stmmac_release_tx_desc(priv, p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001904 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001905 }
Joao Pintoce736782017-04-06 09:49:10 +01001906 tx_q->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001907
Joao Pintoc22a3f42017-04-06 09:49:11 +01001908 netdev_tx_completed_queue(netdev_get_tx_queue(priv->dev, queue),
1909 pkts_compl, bytes_compl);
Beniamino Galvani38979572015-01-21 19:07:27 +01001910
Joao Pintoc22a3f42017-04-06 09:49:11 +01001911 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
1912 queue))) &&
1913 stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
1914
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001915 netif_dbg(priv, tx_done, priv->dev,
1916 "%s: restart transmit\n", __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01001917 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001919
1920 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1921 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001922 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001923 }
Lino Sanfilippo739c8e12016-12-09 00:55:43 +01001924 netif_tx_unlock(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001925}
1926
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001927/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001928 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001929 * @priv: driver private structure
LABBE Corentin5bacd772017-03-29 07:05:40 +02001930 * @chan: channel index
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001931 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001932 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001933 */
LABBE Corentin5bacd772017-03-29 07:05:40 +02001934static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001935{
Joao Pintoce736782017-04-06 09:49:10 +01001936 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001937 int i;
Joao Pintoce736782017-04-06 09:49:10 +01001938
Joao Pintoc22a3f42017-04-06 09:49:11 +01001939 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940
Joao Pintoae4f0d42017-03-15 11:04:47 +00001941 stmmac_stop_tx_dma(priv, chan);
Joao Pintoce736782017-04-06 09:49:10 +01001942 dma_free_tx_skbufs(priv, chan);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001943 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001944 if (priv->extend_desc)
Jose Abreu42de0472018-04-16 16:08:12 +01001945 stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1946 priv->mode, (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001947 else
Jose Abreu42de0472018-04-16 16:08:12 +01001948 stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1949 priv->mode, (i == DMA_TX_SIZE - 1));
Joao Pintoce736782017-04-06 09:49:10 +01001950 tx_q->dirty_tx = 0;
1951 tx_q->cur_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01001952 tx_q->mss = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001953 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
Joao Pintoae4f0d42017-03-15 11:04:47 +00001954 stmmac_start_tx_dma(priv, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001955
1956 priv->dev->stats.tx_errors++;
Joao Pintoc22a3f42017-04-06 09:49:11 +01001957 netif_tx_wake_queue(netdev_get_tx_queue(priv->dev, chan));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001958}
1959
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001960/**
Joao Pinto6deee222017-03-15 11:04:45 +00001961 * stmmac_set_dma_operation_mode - Set DMA operation mode by channel
1962 * @priv: driver private structure
1963 * @txmode: TX operating mode
1964 * @rxmode: RX operating mode
1965 * @chan: channel index
1966 * Description: it is used for configuring of the DMA operation mode in
1967 * runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
1968 * mode.
1969 */
1970static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
1971 u32 rxmode, u32 chan)
1972{
Jose Abreua0daae12017-10-13 10:58:37 +01001973 u8 rxqmode = priv->plat->rx_queues_cfg[chan].mode_to_use;
1974 u8 txqmode = priv->plat->tx_queues_cfg[chan].mode_to_use;
Jose Abreu52a76232017-10-13 10:58:36 +01001975 u32 rx_channels_count = priv->plat->rx_queues_to_use;
1976 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto6deee222017-03-15 11:04:45 +00001977 int rxfifosz = priv->plat->rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001978 int txfifosz = priv->plat->tx_fifo_size;
Joao Pinto6deee222017-03-15 11:04:45 +00001979
1980 if (rxfifosz == 0)
1981 rxfifosz = priv->dma_cap.rx_fifo_size;
Jose Abreu52a76232017-10-13 10:58:36 +01001982 if (txfifosz == 0)
1983 txfifosz = priv->dma_cap.tx_fifo_size;
1984
1985 /* Adjust for real per queue fifo size */
1986 rxfifosz /= rx_channels_count;
1987 txfifosz /= tx_channels_count;
Joao Pinto6deee222017-03-15 11:04:45 +00001988
1989 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Jose Abreua4e887f2018-04-16 16:08:13 +01001990 stmmac_dma_rx_mode(priv, priv->ioaddr, rxmode, chan, rxfifosz,
1991 rxqmode);
1992 stmmac_dma_tx_mode(priv, priv->ioaddr, txmode, chan, txfifosz,
1993 txqmode);
Joao Pinto6deee222017-03-15 11:04:45 +00001994 } else {
Jose Abreua4e887f2018-04-16 16:08:13 +01001995 stmmac_dma_mode(priv, priv->ioaddr, txmode, rxmode, rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +00001996 }
1997}
1998
Jose Abreu8bf993a2018-03-29 10:40:19 +01001999static bool stmmac_safety_feat_interrupt(struct stmmac_priv *priv)
2000{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002001 int ret = false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002002
2003 /* Safety features are only available in cores >= 5.10 */
2004 if (priv->synopsys_id < DWMAC_CORE_5_10)
2005 return ret;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002006 ret = stmmac_safety_feat_irq_status(priv, priv->dev,
2007 priv->ioaddr, priv->dma_cap.asp, &priv->sstats);
2008 if (ret && (ret != -EINVAL)) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002009 stmmac_global_err(priv);
Jose Abreuc10d4c82018-04-16 16:08:14 +01002010 return true;
2011 }
2012
2013 return false;
Jose Abreu8bf993a2018-03-29 10:40:19 +01002014}
2015
Joao Pinto6deee222017-03-15 11:04:45 +00002016/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002017 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002018 * @priv: driver private structure
2019 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002020 * It calls the dwmac dma routine and schedule poll method in case of some
2021 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002022 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002023static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002024{
Joao Pintod62a1072017-03-15 11:04:49 +00002025 u32 tx_channel_count = priv->plat->tx_queues_to_use;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002026 u32 rx_channel_count = priv->plat->rx_queues_to_use;
2027 u32 channels_to_check = tx_channel_count > rx_channel_count ?
2028 tx_channel_count : rx_channel_count;
Joao Pintod62a1072017-03-15 11:04:49 +00002029 u32 chan;
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002030 bool poll_scheduled = false;
2031 int status[channels_to_check];
Joao Pinto68e5cfa2017-03-13 10:36:29 +00002032
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002033 /* Each DMA channel can be used for rx and tx simultaneously, yet
2034 * napi_struct is embedded in struct stmmac_rx_queue rather than in a
2035 * stmmac_channel struct.
2036 * Because of this, stmmac_poll currently checks (and possibly wakes)
2037 * all tx queues rather than just a single tx queue.
2038 */
2039 for (chan = 0; chan < channels_to_check; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002040 status[chan] = stmmac_dma_interrupt_status(priv, priv->ioaddr,
2041 &priv->xstats, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002042
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002043 for (chan = 0; chan < rx_channel_count; chan++) {
2044 if (likely(status[chan] & handle_rx)) {
2045 struct stmmac_rx_queue *rx_q = &priv->rx_queue[chan];
2046
Joao Pintoc22a3f42017-04-06 09:49:11 +01002047 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002048 stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002049 __napi_schedule(&rx_q->napi);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002050 poll_scheduled = true;
Joao Pintod62a1072017-03-15 11:04:49 +00002051 }
2052 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002053 }
Joao Pintod62a1072017-03-15 11:04:49 +00002054
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002055 /* If we scheduled poll, we already know that tx queues will be checked.
2056 * If we didn't schedule poll, see if any DMA channel (used by tx) has a
2057 * completed transmission, if so, call stmmac_poll (once).
2058 */
2059 if (!poll_scheduled) {
2060 for (chan = 0; chan < tx_channel_count; chan++) {
2061 if (status[chan] & handle_tx) {
2062 /* It doesn't matter what rx queue we choose
2063 * here. We use 0 since it always exists.
2064 */
2065 struct stmmac_rx_queue *rx_q =
2066 &priv->rx_queue[0];
2067
2068 if (likely(napi_schedule_prep(&rx_q->napi))) {
Jose Abreua4e887f2018-04-16 16:08:13 +01002069 stmmac_disable_dma_irq(priv,
2070 priv->ioaddr, chan);
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002071 __napi_schedule(&rx_q->napi);
2072 }
2073 break;
2074 }
2075 }
2076 }
2077
2078 for (chan = 0; chan < tx_channel_count; chan++) {
2079 if (unlikely(status[chan] & tx_hard_error_bump_tc)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002080 /* Try to bump up the dma threshold on this failure */
2081 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
2082 (tc <= 256)) {
2083 tc += 64;
2084 if (priv->plat->force_thresh_dma_mode)
2085 stmmac_set_dma_operation_mode(priv,
2086 tc,
2087 tc,
2088 chan);
2089 else
2090 stmmac_set_dma_operation_mode(priv,
2091 tc,
2092 SF_DMA_MODE,
2093 chan);
2094 priv->xstats.threshold = tc;
2095 }
Niklas Cassel5a6a0442017-12-07 23:56:10 +01002096 } else if (unlikely(status[chan] == tx_hard_error)) {
Joao Pintod62a1072017-03-15 11:04:49 +00002097 stmmac_tx_err(priv, chan);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002098 }
2099 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002100}
2101
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002102/**
2103 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
2104 * @priv: driver private structure
2105 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
2106 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002107static void stmmac_mmc_setup(struct stmmac_priv *priv)
2108{
2109 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002110 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002111
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002112 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2113 priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002114 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002115 } else {
2116 priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002117 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01002118 }
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002119
2120 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002121
2122 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02002123 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00002124 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
2125 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002126 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00002127}
2128
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002129/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002130 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002131 * @priv: driver private structure
2132 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002133 * In case of Enhanced/Alternate, it checks if the extended descriptors are
2134 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002135 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002136static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
2137{
2138 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002139 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002140
2141 /* GMAC older than 3.50 has no extended descriptors */
2142 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002143 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002144 priv->extend_desc = 1;
2145 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01002146 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002147
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002148 priv->hw->desc = &enh_desc_ops;
2149 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002150 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002151 priv->hw->desc = &ndesc_ops;
2152 }
2153}
2154
2155/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002156 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002157 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002158 * Description:
2159 * new GMAC chip generations have a new register to indicate the
2160 * presence of the optional feature/functions.
2161 * This can be also used to override the value passed through the
2162 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002163 */
2164static int stmmac_get_hw_features(struct stmmac_priv *priv)
2165{
Jose Abreua4e887f2018-04-16 16:08:13 +01002166 return stmmac_get_hw_feature(priv, priv->ioaddr, &priv->dma_cap) == 0;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002167}
2168
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002169/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002170 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002171 * @priv: driver private structure
2172 * Description:
2173 * it is to verify if the MAC address is valid, in case of failures it
2174 * generates a random MAC address
2175 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002176static void stmmac_check_ether_addr(struct stmmac_priv *priv)
2177{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002178 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01002179 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002180 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00002181 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002182 netdev_info(priv->dev, "device MAC address %pM\n",
2183 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002184 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002185}
2186
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002187/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002188 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002189 * @priv: driver private structure
2190 * Description:
2191 * It inits the DMA invoking the specific MAC/GMAC callback.
2192 * Some DMA parameters can be passed from the platform;
2193 * in case of these are not passed a default is kept for the MAC or GMAC.
2194 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002195static int stmmac_init_dma_engine(struct stmmac_priv *priv)
2196{
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002197 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2198 u32 tx_channels_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01002199 struct stmmac_rx_queue *rx_q;
Joao Pintoce736782017-04-06 09:49:10 +01002200 struct stmmac_tx_queue *tx_q;
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002201 u32 dummy_dma_rx_phy = 0;
2202 u32 dummy_dma_tx_phy = 0;
2203 u32 chan = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002204 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002205 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002206
Niklas Cassela332e2f2016-12-07 15:20:05 +01002207 if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
2208 dev_err(priv->device, "Invalid DMA configuration\n");
Niklas Cassel89ab75b2016-12-07 15:20:03 +01002209 return -EINVAL;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002210 }
2211
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002212 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
2213 atds = 1;
2214
Jose Abreua4e887f2018-04-16 16:08:13 +01002215 ret = stmmac_reset(priv, priv->ioaddr);
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002216 if (ret) {
2217 dev_err(priv->device, "Failed to reset the dma\n");
2218 return ret;
2219 }
2220
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002221 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002222 /* DMA Configuration */
Jose Abreua4e887f2018-04-16 16:08:13 +01002223 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2224 dummy_dma_tx_phy, dummy_dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002225
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002226 /* DMA RX Channel Configuration */
2227 for (chan = 0; chan < rx_channels_count; chan++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01002228 rx_q = &priv->rx_queue[chan];
2229
Jose Abreua4e887f2018-04-16 16:08:13 +01002230 stmmac_init_rx_chan(priv, priv->ioaddr,
2231 priv->plat->dma_cfg, rx_q->dma_rx_phy,
2232 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002233
Joao Pinto54139cf2017-04-06 09:49:09 +01002234 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002235 (DMA_RX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002236 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
2237 rx_q->rx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002238 }
2239
2240 /* DMA TX Channel Configuration */
2241 for (chan = 0; chan < tx_channels_count; chan++) {
Joao Pintoce736782017-04-06 09:49:10 +01002242 tx_q = &priv->tx_queue[chan];
2243
Jose Abreua4e887f2018-04-16 16:08:13 +01002244 stmmac_init_chan(priv, priv->ioaddr,
2245 priv->plat->dma_cfg, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002246
Jose Abreua4e887f2018-04-16 16:08:13 +01002247 stmmac_init_tx_chan(priv, priv->ioaddr,
2248 priv->plat->dma_cfg, tx_q->dma_tx_phy,
2249 chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002250
Joao Pintoce736782017-04-06 09:49:10 +01002251 tx_q->tx_tail_addr = tx_q->dma_tx_phy +
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002252 (DMA_TX_SIZE * sizeof(struct dma_desc));
Jose Abreua4e887f2018-04-16 16:08:13 +01002253 stmmac_set_tx_tail_ptr(priv, priv->ioaddr,
2254 tx_q->tx_tail_addr, chan);
Joao Pinto47f2a9c2017-03-15 11:04:53 +00002255 }
2256 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01002257 rx_q = &priv->rx_queue[chan];
Joao Pintoce736782017-04-06 09:49:10 +01002258 tx_q = &priv->tx_queue[chan];
Jose Abreua4e887f2018-04-16 16:08:13 +01002259 stmmac_dma_init(priv, priv->ioaddr, priv->plat->dma_cfg,
2260 tx_q->dma_tx_phy, rx_q->dma_rx_phy, atds);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002261 }
2262
Jose Abreua4e887f2018-04-16 16:08:13 +01002263 if (priv->plat->axi)
2264 stmmac_axi(priv, priv->ioaddr, priv->plat->axi);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01002265
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01002266 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00002267}
2268
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002269/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002270 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002271 * @data: data pointer
2272 * Description:
2273 * This is the timer handler to directly invoke the stmmac_tx_clean.
2274 */
Kees Cooke99e88a2017-10-16 14:43:17 -07002275static void stmmac_tx_timer(struct timer_list *t)
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002276{
Kees Cooke99e88a2017-10-16 14:43:17 -07002277 struct stmmac_priv *priv = from_timer(priv, t, txtimer);
Joao Pintoce736782017-04-06 09:49:10 +01002278 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2279 u32 queue;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002280
Joao Pintoce736782017-04-06 09:49:10 +01002281 /* let's scan all the tx queues */
2282 for (queue = 0; queue < tx_queues_count; queue++)
2283 stmmac_tx_clean(priv, queue);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002284}
2285
2286/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002287 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002288 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002289 * Description:
2290 * This inits the transmit coalesce parameters: i.e. timer rate,
2291 * timer handler and default threshold used for enabling the
2292 * interrupt on completion bit.
2293 */
2294static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2295{
2296 priv->tx_coal_frames = STMMAC_TX_FRAMES;
2297 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
Kees Cooke99e88a2017-10-16 14:43:17 -07002298 timer_setup(&priv->txtimer, stmmac_tx_timer, 0);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002299 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002300 add_timer(&priv->txtimer);
2301}
2302
Joao Pinto4854ab92017-03-15 11:04:51 +00002303static void stmmac_set_rings_length(struct stmmac_priv *priv)
2304{
2305 u32 rx_channels_count = priv->plat->rx_queues_to_use;
2306 u32 tx_channels_count = priv->plat->tx_queues_to_use;
2307 u32 chan;
2308
2309 /* set TX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002310 for (chan = 0; chan < tx_channels_count; chan++)
2311 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2312 (DMA_TX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002313
2314 /* set RX ring length */
Jose Abreua4e887f2018-04-16 16:08:13 +01002315 for (chan = 0; chan < rx_channels_count; chan++)
2316 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2317 (DMA_RX_SIZE - 1), chan);
Joao Pinto4854ab92017-03-15 11:04:51 +00002318}
2319
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002320/**
Joao Pinto6a3a7192017-03-10 18:24:53 +00002321 * stmmac_set_tx_queue_weight - Set TX queue weight
2322 * @priv: driver private structure
2323 * Description: It is used for setting TX queues weight
2324 */
2325static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
2326{
2327 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2328 u32 weight;
2329 u32 queue;
2330
2331 for (queue = 0; queue < tx_queues_count; queue++) {
2332 weight = priv->plat->tx_queues_cfg[queue].weight;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002333 stmmac_set_mtl_tx_queue_weight(priv, priv->hw, weight, queue);
Joao Pinto6a3a7192017-03-10 18:24:53 +00002334 }
2335}
2336
2337/**
Joao Pinto19d91872017-03-10 18:24:59 +00002338 * stmmac_configure_cbs - Configure CBS in TX queue
2339 * @priv: driver private structure
2340 * Description: It is used for configuring CBS in AVB TX queues
2341 */
2342static void stmmac_configure_cbs(struct stmmac_priv *priv)
2343{
2344 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2345 u32 mode_to_use;
2346 u32 queue;
2347
Joao Pinto44781fe2017-03-31 14:22:02 +01002348 /* queue 0 is reserved for legacy traffic */
2349 for (queue = 1; queue < tx_queues_count; queue++) {
Joao Pinto19d91872017-03-10 18:24:59 +00002350 mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
2351 if (mode_to_use == MTL_QUEUE_DCB)
2352 continue;
2353
Jose Abreuc10d4c82018-04-16 16:08:14 +01002354 stmmac_config_cbs(priv, priv->hw,
Joao Pinto19d91872017-03-10 18:24:59 +00002355 priv->plat->tx_queues_cfg[queue].send_slope,
2356 priv->plat->tx_queues_cfg[queue].idle_slope,
2357 priv->plat->tx_queues_cfg[queue].high_credit,
2358 priv->plat->tx_queues_cfg[queue].low_credit,
2359 queue);
2360 }
2361}
2362
2363/**
Joao Pintod43042f2017-03-10 18:24:55 +00002364 * stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
2365 * @priv: driver private structure
2366 * Description: It is used for mapping RX queues to RX dma channels
2367 */
2368static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
2369{
2370 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2371 u32 queue;
2372 u32 chan;
2373
2374 for (queue = 0; queue < rx_queues_count; queue++) {
2375 chan = priv->plat->rx_queues_cfg[queue].chan;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002376 stmmac_map_mtl_to_dma(priv, priv->hw, queue, chan);
Joao Pintod43042f2017-03-10 18:24:55 +00002377 }
2378}
2379
2380/**
Joao Pintoa8f51022017-03-17 16:11:06 +00002381 * stmmac_mac_config_rx_queues_prio - Configure RX Queue priority
2382 * @priv: driver private structure
2383 * Description: It is used for configuring the RX Queue Priority
2384 */
2385static void stmmac_mac_config_rx_queues_prio(struct stmmac_priv *priv)
2386{
2387 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2388 u32 queue;
2389 u32 prio;
2390
2391 for (queue = 0; queue < rx_queues_count; queue++) {
2392 if (!priv->plat->rx_queues_cfg[queue].use_prio)
2393 continue;
2394
2395 prio = priv->plat->rx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002396 stmmac_rx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002397 }
2398}
2399
2400/**
2401 * stmmac_mac_config_tx_queues_prio - Configure TX Queue priority
2402 * @priv: driver private structure
2403 * Description: It is used for configuring the TX Queue Priority
2404 */
2405static void stmmac_mac_config_tx_queues_prio(struct stmmac_priv *priv)
2406{
2407 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2408 u32 queue;
2409 u32 prio;
2410
2411 for (queue = 0; queue < tx_queues_count; queue++) {
2412 if (!priv->plat->tx_queues_cfg[queue].use_prio)
2413 continue;
2414
2415 prio = priv->plat->tx_queues_cfg[queue].prio;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002416 stmmac_tx_queue_prio(priv, priv->hw, prio, queue);
Joao Pintoa8f51022017-03-17 16:11:06 +00002417 }
2418}
2419
2420/**
Joao Pintoabe80fd2017-03-17 16:11:07 +00002421 * stmmac_mac_config_rx_queues_routing - Configure RX Queue Routing
2422 * @priv: driver private structure
2423 * Description: It is used for configuring the RX queue routing
2424 */
2425static void stmmac_mac_config_rx_queues_routing(struct stmmac_priv *priv)
2426{
2427 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2428 u32 queue;
2429 u8 packet;
2430
2431 for (queue = 0; queue < rx_queues_count; queue++) {
2432 /* no specific packet type routing specified for the queue */
2433 if (priv->plat->rx_queues_cfg[queue].pkt_route == 0x0)
2434 continue;
2435
2436 packet = priv->plat->rx_queues_cfg[queue].pkt_route;
Jose Abreuc10d4c82018-04-16 16:08:14 +01002437 stmmac_rx_queue_routing(priv, priv->hw, packet, queue);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002438 }
2439}
2440
2441/**
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002442 * stmmac_mtl_configuration - Configure MTL
2443 * @priv: driver private structure
2444 * Description: It is used for configurring MTL
2445 */
2446static void stmmac_mtl_configuration(struct stmmac_priv *priv)
2447{
2448 u32 rx_queues_count = priv->plat->rx_queues_to_use;
2449 u32 tx_queues_count = priv->plat->tx_queues_to_use;
2450
Jose Abreuc10d4c82018-04-16 16:08:14 +01002451 if (tx_queues_count > 1)
Joao Pinto6a3a7192017-03-10 18:24:53 +00002452 stmmac_set_tx_queue_weight(priv);
2453
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002454 /* Configure MTL RX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002455 if (rx_queues_count > 1)
2456 stmmac_prog_mtl_rx_algorithms(priv, priv->hw,
2457 priv->plat->rx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002458
2459 /* Configure MTL TX algorithms */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002460 if (tx_queues_count > 1)
2461 stmmac_prog_mtl_tx_algorithms(priv, priv->hw,
2462 priv->plat->tx_sched_algorithm);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002463
Joao Pinto19d91872017-03-10 18:24:59 +00002464 /* Configure CBS in AVB TX queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002465 if (tx_queues_count > 1)
Joao Pinto19d91872017-03-10 18:24:59 +00002466 stmmac_configure_cbs(priv);
2467
Joao Pintod43042f2017-03-10 18:24:55 +00002468 /* Map RX MTL to DMA channels */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002469 stmmac_rx_queue_dma_chan_map(priv);
Joao Pintod43042f2017-03-10 18:24:55 +00002470
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002471 /* Enable MAC RX Queues */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002472 stmmac_mac_enable_rx_queues(priv);
Joao Pinto6deee222017-03-15 11:04:45 +00002473
Joao Pintoa8f51022017-03-17 16:11:06 +00002474 /* Set RX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002475 if (rx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002476 stmmac_mac_config_rx_queues_prio(priv);
2477
2478 /* Set TX priorities */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002479 if (tx_queues_count > 1)
Joao Pintoa8f51022017-03-17 16:11:06 +00002480 stmmac_mac_config_tx_queues_prio(priv);
Joao Pintoabe80fd2017-03-17 16:11:07 +00002481
2482 /* Set RX routing */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002483 if (rx_queues_count > 1)
Joao Pintoabe80fd2017-03-17 16:11:07 +00002484 stmmac_mac_config_rx_queues_routing(priv);
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002485}
2486
Jose Abreu8bf993a2018-03-29 10:40:19 +01002487static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
2488{
Jose Abreuc10d4c82018-04-16 16:08:14 +01002489 if (priv->dma_cap.asp) {
Jose Abreu8bf993a2018-03-29 10:40:19 +01002490 netdev_info(priv->dev, "Enabling Safety Features\n");
Jose Abreuc10d4c82018-04-16 16:08:14 +01002491 stmmac_safety_feat_config(priv, priv->ioaddr, priv->dma_cap.asp);
Jose Abreu8bf993a2018-03-29 10:40:19 +01002492 } else {
2493 netdev_info(priv->dev, "No Safety Features support found\n");
2494 }
2495}
2496
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002497/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002498 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002499 * @dev : pointer to the device structure.
2500 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002501 * this is the main function to setup the HW in a usable state because the
2502 * dma engine is reset, the core registers are configured (e.g. AXI,
2503 * Checksum features, timers). The DMA is ready to start receiving and
2504 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002505 * Return value:
2506 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2507 * file on failure.
2508 */
Huacai Chenfe1319292014-12-19 22:38:18 +08002509static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002510{
2511 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto3c55d4d2017-03-15 11:04:50 +00002512 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pinto146617b2017-03-15 11:04:54 +00002513 u32 tx_cnt = priv->plat->tx_queues_to_use;
2514 u32 chan;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002515 int ret;
2516
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002517 /* DMA initialization and SW reset */
2518 ret = stmmac_init_dma_engine(priv);
2519 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002520 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
2521 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002522 return ret;
2523 }
2524
2525 /* Copy the MAC addr into the HW */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002526 stmmac_set_umac_addr(priv, priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002527
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02002528 /* PS and related bits will be programmed according to the speed */
2529 if (priv->hw->pcs) {
2530 int speed = priv->plat->mac_port_sel_speed;
2531
2532 if ((speed == SPEED_10) || (speed == SPEED_100) ||
2533 (speed == SPEED_1000)) {
2534 priv->hw->ps = speed;
2535 } else {
2536 dev_warn(priv->device, "invalid port speed\n");
2537 priv->hw->ps = 0;
2538 }
2539 }
2540
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002541 /* Initialize the MAC Core */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002542 stmmac_core_init(priv, priv->hw, dev);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002543
Joao Pintod0a9c9f2017-03-10 18:24:52 +00002544 /* Initialize MTL*/
2545 if (priv->synopsys_id >= DWMAC_CORE_4_00)
2546 stmmac_mtl_configuration(priv);
jpinto9eb12472016-12-28 12:57:48 +00002547
Jose Abreu8bf993a2018-03-29 10:40:19 +01002548 /* Initialize Safety Features */
2549 if (priv->synopsys_id >= DWMAC_CORE_5_10)
2550 stmmac_safety_feat_configuration(priv);
2551
Jose Abreuc10d4c82018-04-16 16:08:14 +01002552 ret = stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002553 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002554 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002555 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002556 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02002557 }
2558
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002559 /* Enable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002560 stmmac_mac_set(priv, priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002561
Joao Pintob4f0a662017-03-22 11:56:05 +00002562 /* Set the HW DMA mode and the COE */
2563 stmmac_dma_operation_mode(priv);
2564
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002565 stmmac_mmc_setup(priv);
2566
Huacai Chenfe1319292014-12-19 22:38:18 +08002567 if (init_ptp) {
Thierry Reding0ad2be72017-03-10 17:34:56 +01002568 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
2569 if (ret < 0)
2570 netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2571
Huacai Chenfe1319292014-12-19 22:38:18 +08002572 ret = stmmac_init_ptp(priv);
Heiner Kallweit722eef22017-02-01 22:02:02 +01002573 if (ret == -EOPNOTSUPP)
2574 netdev_warn(priv->dev, "PTP not supported by HW\n");
2575 else if (ret)
2576 netdev_warn(priv->dev, "PTP init failed\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08002577 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002578
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002579#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002580 ret = stmmac_init_fs(dev);
2581 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002582 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
2583 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002584#endif
2585 /* Start the ball rolling... */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002586 stmmac_start_all_dma(priv);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002587
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002588 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2589
Jose Abreua4e887f2018-04-16 16:08:13 +01002590 if (priv->use_riwt) {
2591 ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2592 if (!ret)
2593 priv->rx_riwt = MAX_DMA_RIWT;
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002594 }
2595
Jose Abreuc10d4c82018-04-16 16:08:14 +01002596 if (priv->hw->pcs)
2597 stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002598
Joao Pinto4854ab92017-03-15 11:04:51 +00002599 /* set TX and RX rings length */
2600 stmmac_set_rings_length(priv);
2601
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002602 /* Enable TSO */
Joao Pinto146617b2017-03-15 11:04:54 +00002603 if (priv->tso) {
2604 for (chan = 0; chan < tx_cnt; chan++)
Jose Abreua4e887f2018-04-16 16:08:13 +01002605 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
Joao Pinto146617b2017-03-15 11:04:54 +00002606 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002607
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002608 return 0;
2609}
2610
Thierry Redingc66f6c32017-03-10 17:34:55 +01002611static void stmmac_hw_teardown(struct net_device *dev)
2612{
2613 struct stmmac_priv *priv = netdev_priv(dev);
2614
2615 clk_disable_unprepare(priv->plat->clk_ptp_ref);
2616}
2617
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002618/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619 * stmmac_open - open entry point of the driver
2620 * @dev : pointer to the device structure.
2621 * Description:
2622 * This function is the open entry point of the driver.
2623 * Return value:
2624 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2625 * file on failure.
2626 */
2627static int stmmac_open(struct net_device *dev)
2628{
2629 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002630 int ret;
2631
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002632 stmmac_check_ether_addr(priv);
2633
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002634 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2635 priv->hw->pcs != STMMAC_PCS_TBI &&
2636 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002637 ret = stmmac_init_phy(dev);
2638 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002639 netdev_err(priv->dev,
2640 "%s: Cannot attach to PHY (error: %d)\n",
2641 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02002642 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00002643 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002644 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00002646 /* Extra statistics */
2647 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
2648 priv->xstats.threshold = tc;
2649
LABBE Corentin5bacd772017-03-29 07:05:40 +02002650 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002651 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002652
LABBE Corentin5bacd772017-03-29 07:05:40 +02002653 ret = alloc_dma_desc_resources(priv);
2654 if (ret < 0) {
2655 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
2656 __func__);
2657 goto dma_desc_error;
2658 }
2659
2660 ret = init_dma_desc_rings(dev, GFP_KERNEL);
2661 if (ret < 0) {
2662 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
2663 __func__);
2664 goto init_error;
2665 }
2666
Huacai Chenfe1319292014-12-19 22:38:18 +08002667 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02002668 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002669 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002670 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002671 }
2672
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01002673 stmmac_init_tx_coalesce(priv);
2674
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002675 if (dev->phydev)
2676 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002677
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002678 /* Request the IRQ lines */
2679 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002680 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002681 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002682 netdev_err(priv->dev,
2683 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
2684 __func__, dev->irq, ret);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002685 goto irq_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002686 }
2687
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002688 /* Request the Wake IRQ in case of another line is used for WoL */
2689 if (priv->wol_irq != dev->irq) {
2690 ret = request_irq(priv->wol_irq, stmmac_interrupt,
2691 IRQF_SHARED, dev->name, dev);
2692 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002693 netdev_err(priv->dev,
2694 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
2695 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002696 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002697 }
2698 }
2699
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002700 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002701 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002702 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
2703 dev->name, dev);
2704 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002705 netdev_err(priv->dev,
2706 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
2707 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002708 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002709 }
2710 }
2711
Joao Pintoc22a3f42017-04-06 09:49:11 +01002712 stmmac_enable_all_queues(priv);
2713 stmmac_start_all_queues(priv);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002715 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002716
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002717lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002718 if (priv->wol_irq != dev->irq)
2719 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002720wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002721 free_irq(dev->irq, dev);
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002722irq_error:
2723 if (dev->phydev)
2724 phy_stop(dev->phydev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002725
Thierry Reding6c1e5ab2017-03-10 17:34:54 +01002726 del_timer_sync(&priv->txtimer);
Thierry Redingc66f6c32017-03-10 17:34:55 +01002727 stmmac_hw_teardown(dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02002728init_error:
2729 free_dma_desc_resources(priv);
LABBE Corentin5bacd772017-03-29 07:05:40 +02002730dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002731 if (dev->phydev)
2732 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00002733
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00002734 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002735}
2736
2737/**
2738 * stmmac_release - close entry point of the driver
2739 * @dev : device pointer.
2740 * Description:
2741 * This is the stop entry point of the driver.
2742 */
2743static int stmmac_release(struct net_device *dev)
2744{
2745 struct stmmac_priv *priv = netdev_priv(dev);
2746
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002747 if (priv->eee_enabled)
2748 del_timer_sync(&priv->eee_ctrl_timer);
2749
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002750 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002751 if (dev->phydev) {
2752 phy_stop(dev->phydev);
2753 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002754 }
2755
Joao Pintoc22a3f42017-04-06 09:49:11 +01002756 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002757
Joao Pintoc22a3f42017-04-06 09:49:11 +01002758 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002759
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002760 del_timer_sync(&priv->txtimer);
2761
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002762 /* Free the IRQ lines */
2763 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00002764 if (priv->wol_irq != dev->irq)
2765 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08002766 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002767 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002768
2769 /* Stop TX/RX DMA and clear the descriptors */
Joao Pintoae4f0d42017-03-15 11:04:47 +00002770 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002771
2772 /* Release and free the Rx/Tx resources */
2773 free_dma_desc_resources(priv);
2774
avisconti19449bf2010-10-25 18:58:14 +00002775 /* Disable the MAC Rx/Tx */
Jose Abreuc10d4c82018-04-16 16:08:14 +01002776 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002777
2778 netif_carrier_off(dev);
2779
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002780#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002781 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002782#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002783
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00002784 stmmac_release_ptp(priv);
2785
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002786 return 0;
2787}
2788
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002789/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002790 * stmmac_tso_allocator - close entry point of the driver
2791 * @priv: driver private structure
2792 * @des: buffer start address
2793 * @total_len: total length to fill in descriptors
2794 * @last_segmant: condition for the last descriptor
Joao Pintoce736782017-04-06 09:49:10 +01002795 * @queue: TX queue index
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002796 * Description:
2797 * This function fills descriptor and request new descriptors according to
2798 * buffer length to fill
2799 */
2800static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
Joao Pintoce736782017-04-06 09:49:10 +01002801 int total_len, bool last_segment, u32 queue)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002802{
Joao Pintoce736782017-04-06 09:49:10 +01002803 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002804 struct dma_desc *desc;
LABBE Corentin5bacd772017-03-29 07:05:40 +02002805 u32 buff_size;
Joao Pintoce736782017-04-06 09:49:10 +01002806 int tmp_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002807
2808 tmp_len = total_len;
2809
2810 while (tmp_len > 0) {
Joao Pintoce736782017-04-06 09:49:10 +01002811 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002812 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Joao Pintoce736782017-04-06 09:49:10 +01002813 desc = tx_q->dma_tx + tx_q->cur_tx;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002814
Michael Weiserf8be0d72016-11-14 18:58:05 +01002815 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002816 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
2817 TSO_MAX_BUFF_SIZE : tmp_len;
2818
Jose Abreu42de0472018-04-16 16:08:12 +01002819 stmmac_prepare_tso_tx_desc(priv, desc, 0, buff_size,
2820 0, 1,
2821 (last_segment) && (tmp_len <= TSO_MAX_BUFF_SIZE),
2822 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002823
2824 tmp_len -= TSO_MAX_BUFF_SIZE;
2825 }
2826}
2827
2828/**
2829 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
2830 * @skb : the socket buffer
2831 * @dev : device pointer
2832 * Description: this is the transmit function that is called on TSO frames
2833 * (support available on GMAC4 and newer chips).
2834 * Diagram below show the ring programming in case of TSO frames:
2835 *
2836 * First Descriptor
2837 * --------
2838 * | DES0 |---> buffer1 = L2/L3/L4 header
2839 * | DES1 |---> TCP Payload (can continue on next descr...)
2840 * | DES2 |---> buffer 1 and 2 len
2841 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
2842 * --------
2843 * |
2844 * ...
2845 * |
2846 * --------
2847 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
2848 * | DES1 | --|
2849 * | DES2 | --> buffer 1 and 2 len
2850 * | DES3 |
2851 * --------
2852 *
2853 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2854 */
2855static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2856{
Joao Pintoce736782017-04-06 09:49:10 +01002857 struct dma_desc *desc, *first, *mss_desc = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002858 struct stmmac_priv *priv = netdev_priv(dev);
2859 int nfrags = skb_shinfo(skb)->nr_frags;
Joao Pintoce736782017-04-06 09:49:10 +01002860 u32 queue = skb_get_queue_mapping(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002861 unsigned int first_entry, des;
Joao Pintoce736782017-04-06 09:49:10 +01002862 struct stmmac_tx_queue *tx_q;
2863 int tmp_pay_len = 0;
2864 u32 pay_len, mss;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002865 u8 proto_hdr_len;
2866 int i;
2867
Joao Pintoce736782017-04-06 09:49:10 +01002868 tx_q = &priv->tx_queue[queue];
2869
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002870 /* Compute header lengths */
2871 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2872
2873 /* Desc availability based on threshold should be enough safe */
Joao Pintoce736782017-04-06 09:49:10 +01002874 if (unlikely(stmmac_tx_avail(priv, queue) <
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002875 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01002876 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
2877 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
2878 queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002879 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002880 netdev_err(priv->dev,
2881 "%s: Tx Ring full when queue awake\n",
2882 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002883 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002884 return NETDEV_TX_BUSY;
2885 }
2886
2887 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2888
2889 mss = skb_shinfo(skb)->gso_size;
2890
2891 /* set new MSS value if needed */
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002892 if (mss != tx_q->mss) {
Joao Pintoce736782017-04-06 09:49:10 +01002893 mss_desc = tx_q->dma_tx + tx_q->cur_tx;
Jose Abreu42de0472018-04-16 16:08:12 +01002894 stmmac_set_mss(priv, mss_desc, mss);
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01002895 tx_q->mss = mss;
Joao Pintoce736782017-04-06 09:49:10 +01002896 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01002897 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002898 }
2899
2900 if (netif_msg_tx_queued(priv)) {
2901 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2902 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2903 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2904 skb->data_len);
2905 }
2906
Joao Pintoce736782017-04-06 09:49:10 +01002907 first_entry = tx_q->cur_tx;
Niklas Casselb4c97842018-02-19 18:11:11 +01002908 WARN_ON(tx_q->tx_skbuff[first_entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002909
Joao Pintoce736782017-04-06 09:49:10 +01002910 desc = tx_q->dma_tx + first_entry;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002911 first = desc;
2912
2913 /* first descriptor: fill Headers on Buf1 */
2914 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2915 DMA_TO_DEVICE);
2916 if (dma_mapping_error(priv->device, des))
2917 goto dma_map_err;
2918
Joao Pintoce736782017-04-06 09:49:10 +01002919 tx_q->tx_skbuff_dma[first_entry].buf = des;
2920 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002921
Michael Weiserf8be0d72016-11-14 18:58:05 +01002922 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002923
2924 /* Fill start of payload in buff2 of first descriptor */
2925 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002926 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002927
2928 /* If needed take extra descriptors to fill the remaining payload */
2929 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2930
Joao Pintoce736782017-04-06 09:49:10 +01002931 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002932
2933 /* Prepare fragments */
2934 for (i = 0; i < nfrags; i++) {
2935 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2936
2937 des = skb_frag_dma_map(priv->device, frag, 0,
2938 skb_frag_size(frag),
2939 DMA_TO_DEVICE);
Thierry Reding937071c2017-03-10 17:34:57 +01002940 if (dma_mapping_error(priv->device, des))
2941 goto dma_map_err;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002942
2943 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
Joao Pintoce736782017-04-06 09:49:10 +01002944 (i == nfrags - 1), queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002945
Joao Pintoce736782017-04-06 09:49:10 +01002946 tx_q->tx_skbuff_dma[tx_q->cur_tx].buf = des;
2947 tx_q->tx_skbuff_dma[tx_q->cur_tx].len = skb_frag_size(frag);
Joao Pintoce736782017-04-06 09:49:10 +01002948 tx_q->tx_skbuff_dma[tx_q->cur_tx].map_as_page = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002949 }
2950
Joao Pintoce736782017-04-06 09:49:10 +01002951 tx_q->tx_skbuff_dma[tx_q->cur_tx].last_segment = true;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002952
Niklas Cassel05cf0d12017-06-20 14:32:41 +02002953 /* Only the last descriptor gets to point to the skb. */
2954 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
2955
2956 /* We've used all descriptors we need for this skb, however,
2957 * advance cur_tx so that it references a fresh descriptor.
2958 * ndo_start_xmit will fill this descriptor the next time it's
2959 * called and stmmac_tx_clean may clean up to this descriptor.
2960 */
Joao Pintoce736782017-04-06 09:49:10 +01002961 tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002962
Joao Pintoce736782017-04-06 09:49:10 +01002963 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01002964 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
2965 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01002966 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002967 }
2968
2969 dev->stats.tx_bytes += skb->len;
2970 priv->xstats.tx_tso_frames++;
2971 priv->xstats.tx_tso_nfrags += nfrags;
2972
2973 /* Manage tx mitigation */
2974 priv->tx_count_frames += nfrags + 1;
2975 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2976 mod_timer(&priv->txtimer,
2977 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2978 } else {
2979 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01002980 stmmac_set_tx_ic(priv, desc);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002981 priv->xstats.tx_set_ic_bit++;
2982 }
2983
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02002984 skb_tx_timestamp(skb);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002985
2986 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2987 priv->hwts_tx_en)) {
2988 /* declare that device is doing timestamping */
2989 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01002990 stmmac_enable_tx_timestamp(priv, first);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002991 }
2992
2993 /* Complete the first descriptor before granting the DMA */
Jose Abreu42de0472018-04-16 16:08:12 +01002994 stmmac_prepare_tso_tx_desc(priv, first, 1,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002995 proto_hdr_len,
2996 pay_len,
Joao Pintoce736782017-04-06 09:49:10 +01002997 1, tx_q->tx_skbuff_dma[first_entry].last_segment,
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002998 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2999
3000 /* If context desc is used to change MSS */
Niklas Cassel15d2ee42018-02-26 22:47:06 +01003001 if (mss_desc) {
3002 /* Make sure that first descriptor has been completely
3003 * written, including its own bit. This is because MSS is
3004 * actually before first descriptor, so we need to make
3005 * sure that MSS's own bit is the last thing written.
3006 */
3007 dma_wmb();
Jose Abreu42de0472018-04-16 16:08:12 +01003008 stmmac_set_tx_owner(priv, mss_desc);
Niklas Cassel15d2ee42018-02-26 22:47:06 +01003009 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003010
3011 /* The own bit must be the latest setting done when prepare the
3012 * descriptor and then barrier is needed to make sure that
3013 * all is coherent before granting the DMA engine.
3014 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003015 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003016
3017 if (netif_msg_pktdata(priv)) {
3018 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
Joao Pintoce736782017-04-06 09:49:10 +01003019 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
3020 tx_q->cur_tx, first, nfrags);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003021
Jose Abreu42de0472018-04-16 16:08:12 +01003022 stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003023
3024 pr_info(">>> frame to be transmitted: ");
3025 print_pkt(skb->data, skb_headlen(skb));
3026 }
3027
Joao Pintoc22a3f42017-04-06 09:49:11 +01003028 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003029
Jose Abreua4e887f2018-04-16 16:08:13 +01003030 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003031
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003032 return NETDEV_TX_OK;
3033
3034dma_map_err:
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003035 dev_err(priv->device, "Tx dma map failed\n");
3036 dev_kfree_skb(skb);
3037 priv->dev->stats.tx_dropped++;
3038 return NETDEV_TX_OK;
3039}
3040
3041/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003042 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003043 * @skb : the socket buffer
3044 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003045 * Description : this is the tx entry point of the driver.
3046 * It programs the chain or the ring and supports oversized frames
3047 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003048 */
3049static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
3050{
3051 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003052 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003053 int i, csum_insertion = 0, is_jumbo = 0;
Joao Pintoce736782017-04-06 09:49:10 +01003054 u32 queue = skb_get_queue_mapping(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003055 int nfrags = skb_shinfo(skb)->nr_frags;
Colin Ian King59423812017-06-05 10:04:52 +01003056 int entry;
3057 unsigned int first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003058 struct dma_desc *desc, *first;
Joao Pintoce736782017-04-06 09:49:10 +01003059 struct stmmac_tx_queue *tx_q;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003060 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003061 unsigned int des;
3062
Joao Pintoce736782017-04-06 09:49:10 +01003063 tx_q = &priv->tx_queue[queue];
3064
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003065 /* Manage oversized TCP frames for GMAC4 device */
3066 if (skb_is_gso(skb) && priv->tso) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02003067 if (skb_shinfo(skb)->gso_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6))
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003068 return stmmac_tso_xmit(skb, dev);
3069 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070
Joao Pintoce736782017-04-06 09:49:10 +01003071 if (unlikely(stmmac_tx_avail(priv, queue) < nfrags + 1)) {
Joao Pintoc22a3f42017-04-06 09:49:11 +01003072 if (!netif_tx_queue_stopped(netdev_get_tx_queue(dev, queue))) {
3073 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev,
3074 queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003075 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01003076 netdev_err(priv->dev,
3077 "%s: Tx Ring full when queue awake\n",
3078 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003079 }
3080 return NETDEV_TX_BUSY;
3081 }
3082
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003083 if (priv->tx_path_in_lpi_mode)
3084 stmmac_disable_eee_mode(priv);
3085
Joao Pintoce736782017-04-06 09:49:10 +01003086 entry = tx_q->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003087 first_entry = entry;
Niklas Casselb4c97842018-02-19 18:11:11 +01003088 WARN_ON(tx_q->tx_skbuff[first_entry]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003089
Michał Mirosław5e982f32011-04-09 02:46:55 +00003090 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003091
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003092 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003093 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003094 else
Joao Pintoce736782017-04-06 09:49:10 +01003095 desc = tx_q->dma_tx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003096
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003097 first = desc;
3098
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003099 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003100 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003101 if (enh_desc)
3102 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
3103
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003104 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
3105 DWMAC_CORE_4_00)) {
Joao Pintoce736782017-04-06 09:49:10 +01003106 entry = priv->hw->mode->jumbo_frm(tx_q, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003107 if (unlikely(entry < 0))
3108 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01003109 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110
3111 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00003112 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3113 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01003114 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003116 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Niklas Casselb4c97842018-02-19 18:11:11 +01003117 WARN_ON(tx_q->tx_skbuff[entry]);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003118
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003119 if (likely(priv->extend_desc))
Joao Pintoce736782017-04-06 09:49:10 +01003120 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003121 else
Joao Pintoce736782017-04-06 09:49:10 +01003122 desc = tx_q->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003123
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003124 des = skb_frag_dma_map(priv->device, frag, 0, len,
3125 DMA_TO_DEVICE);
3126 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003127 goto dma_map_err; /* should reuse desc w/o issues */
3128
Joao Pintoce736782017-04-06 09:49:10 +01003129 tx_q->tx_skbuff_dma[entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003130 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3131 desc->des0 = cpu_to_le32(des);
3132 else
3133 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003134
Joao Pintoce736782017-04-06 09:49:10 +01003135 tx_q->tx_skbuff_dma[entry].map_as_page = true;
3136 tx_q->tx_skbuff_dma[entry].len = len;
3137 tx_q->tx_skbuff_dma[entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003138
3139 /* Prepare the descriptor and set the own bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003140 stmmac_prepare_tx_desc(priv, desc, 0, len, csum_insertion,
3141 priv->mode, 1, last_segment, skb->len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003142 }
3143
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003144 /* Only the last descriptor gets to point to the skb. */
3145 tx_q->tx_skbuff[entry] = skb;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003146
Niklas Cassel05cf0d12017-06-20 14:32:41 +02003147 /* We've used all descriptors we need for this skb, however,
3148 * advance cur_tx so that it references a fresh descriptor.
3149 * ndo_start_xmit will fill this descriptor the next time it's
3150 * called and stmmac_tx_clean may clean up to this descriptor.
3151 */
3152 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Joao Pintoce736782017-04-06 09:49:10 +01003153 tx_q->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003154
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003155 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003156 void *tx_head;
3157
LABBE Corentin38ddc592016-11-16 20:09:39 +01003158 netdev_dbg(priv->dev,
3159 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
Joao Pintoce736782017-04-06 09:49:10 +01003160 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
LABBE Corentin38ddc592016-11-16 20:09:39 +01003161 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003162
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003163 if (priv->extend_desc)
Joao Pintoce736782017-04-06 09:49:10 +01003164 tx_head = (void *)tx_q->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003165 else
Joao Pintoce736782017-04-06 09:49:10 +01003166 tx_head = (void *)tx_q->dma_tx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003167
Jose Abreu42de0472018-04-16 16:08:12 +01003168 stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003169
LABBE Corentin38ddc592016-11-16 20:09:39 +01003170 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003171 print_pkt(skb->data, skb->len);
3172 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003173
Joao Pintoce736782017-04-06 09:49:10 +01003174 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
LABBE Corentinb3e51062016-11-16 20:09:41 +01003175 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
3176 __func__);
Joao Pintoc22a3f42017-04-06 09:49:11 +01003177 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, queue));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003178 }
3179
3180 dev->stats.tx_bytes += skb->len;
3181
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003182 /* According to the coalesce parameter the IC bit for the latest
3183 * segment is reset and the timer re-started to clean the tx status.
3184 * This approach takes care about the fragments: desc is the first
3185 * element in case of no SG.
3186 */
3187 priv->tx_count_frames += nfrags + 1;
3188 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
3189 mod_timer(&priv->txtimer,
3190 STMMAC_COAL_TIMER(priv->tx_coal_timer));
3191 } else {
3192 priv->tx_count_frames = 0;
Jose Abreu42de0472018-04-16 16:08:12 +01003193 stmmac_set_tx_ic(priv, desc);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003194 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003195 }
3196
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02003197 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00003198
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003199 /* Ready to fill the first descriptor and set the OWN bit w/o any
3200 * problems because all the descriptors are actually ready to be
3201 * passed to the DMA engine.
3202 */
3203 if (likely(!is_jumbo)) {
3204 bool last_segment = (nfrags == 0);
3205
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003206 des = dma_map_single(priv->device, skb->data,
3207 nopaged_len, DMA_TO_DEVICE);
3208 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003209 goto dma_map_err;
3210
Joao Pintoce736782017-04-06 09:49:10 +01003211 tx_q->tx_skbuff_dma[first_entry].buf = des;
Michael Weiserf8be0d72016-11-14 18:58:05 +01003212 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
3213 first->des0 = cpu_to_le32(des);
3214 else
3215 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003216
Joao Pintoce736782017-04-06 09:49:10 +01003217 tx_q->tx_skbuff_dma[first_entry].len = nopaged_len;
3218 tx_q->tx_skbuff_dma[first_entry].last_segment = last_segment;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003219
3220 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3221 priv->hwts_tx_en)) {
3222 /* declare that device is doing timestamping */
3223 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jose Abreu42de0472018-04-16 16:08:12 +01003224 stmmac_enable_tx_timestamp(priv, first);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003225 }
3226
3227 /* Prepare the first descriptor setting the OWN bit too */
Jose Abreu42de0472018-04-16 16:08:12 +01003228 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3229 csum_insertion, priv->mode, 1, last_segment,
3230 skb->len);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003231
3232 /* The own bit must be the latest setting done when prepare the
3233 * descriptor and then barrier is needed to make sure that
3234 * all is coherent before granting the DMA engine.
3235 */
Niklas Cassel95eb9302018-02-26 22:47:07 +01003236 wmb();
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01003237 }
3238
Joao Pintoc22a3f42017-04-06 09:49:11 +01003239 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003240
3241 if (priv->synopsys_id < DWMAC_CORE_4_00)
Jose Abreua4e887f2018-04-16 16:08:13 +01003242 stmmac_enable_dma_transmission(priv, priv->ioaddr);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003243 else
Jose Abreua4e887f2018-04-16 16:08:13 +01003244 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr,
3245 queue);
Richard Cochran52f64fa2011-06-19 03:31:43 +00003246
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003247 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003248
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003249dma_map_err:
LABBE Corentin38ddc592016-11-16 20:09:39 +01003250 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003251 dev_kfree_skb(skb);
3252 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003253 return NETDEV_TX_OK;
3254}
3255
Vince Bridgersb9381982014-01-14 13:42:05 -06003256static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
3257{
3258 struct ethhdr *ehdr;
3259 u16 vlanid;
3260
3261 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
3262 NETIF_F_HW_VLAN_CTAG_RX &&
3263 !__vlan_get_tag(skb, &vlanid)) {
3264 /* pop the vlan tag */
3265 ehdr = (struct ethhdr *)skb->data;
3266 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
3267 skb_pull(skb, VLAN_HLEN);
3268 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
3269 }
3270}
3271
3272
Joao Pinto54139cf2017-04-06 09:49:09 +01003273static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003274{
Joao Pinto54139cf2017-04-06 09:49:09 +01003275 if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003276 return 0;
3277
3278 return 1;
3279}
3280
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003281/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003282 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003283 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003284 * @queue: RX queue index
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003285 * Description : this is to reallocate the skb for the reception process
3286 * that is based on zero-copy.
3287 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003288static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003289{
Joao Pinto54139cf2017-04-06 09:49:09 +01003290 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3291 int dirty = stmmac_rx_dirty(priv, queue);
3292 unsigned int entry = rx_q->dirty_rx;
3293
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003294 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003295
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003296 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003297 struct dma_desc *p;
3298
3299 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003300 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003301 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003302 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003303
Joao Pinto54139cf2017-04-06 09:49:09 +01003304 if (likely(!rx_q->rx_skbuff[entry])) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003305 struct sk_buff *skb;
3306
Eric Dumazetacb600d2012-10-05 06:23:55 +00003307 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003308 if (unlikely(!skb)) {
3309 /* so for a while no zero-copy! */
Joao Pinto54139cf2017-04-06 09:49:09 +01003310 rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003311 if (unlikely(net_ratelimit()))
3312 dev_err(priv->device,
3313 "fail to alloc skb entry %d\n",
3314 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003315 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003316 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003317
Joao Pinto54139cf2017-04-06 09:49:09 +01003318 rx_q->rx_skbuff[entry] = skb;
3319 rx_q->rx_skbuff_dma[entry] =
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003320 dma_map_single(priv->device, skb->data, bfsize,
3321 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003322 if (dma_mapping_error(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003323 rx_q->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003324 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02003325 dev_kfree_skb(skb);
3326 break;
3327 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003328
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003329 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003330 p->des0 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003331 p->des1 = 0;
3332 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003333 p->des2 = cpu_to_le32(rx_q->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003334 }
3335 if (priv->hw->mode->refill_desc3)
Joao Pinto54139cf2017-04-06 09:49:09 +01003336 priv->hw->mode->refill_desc3(rx_q, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00003337
Joao Pinto54139cf2017-04-06 09:49:09 +01003338 if (rx_q->rx_zeroc_thresh > 0)
3339 rx_q->rx_zeroc_thresh--;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01003340
LABBE Corentinb3e51062016-11-16 20:09:41 +01003341 netif_dbg(priv, rx_status, priv->dev,
3342 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003343 }
Pavel Machekad688cd2016-12-18 21:38:12 +01003344 dma_wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003345
3346 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Jose Abreu42de0472018-04-16 16:08:12 +01003347 stmmac_init_rx_desc(priv, p, priv->use_riwt, 0, 0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003348 else
Jose Abreu42de0472018-04-16 16:08:12 +01003349 stmmac_set_rx_owner(priv, p);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003350
Pavel Machekad688cd2016-12-18 21:38:12 +01003351 dma_wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003352
3353 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003354 }
Joao Pinto54139cf2017-04-06 09:49:09 +01003355 rx_q->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356}
3357
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003358/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003359 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003360 * @priv: driver private structure
Joao Pinto54139cf2017-04-06 09:49:09 +01003361 * @limit: napi bugget
3362 * @queue: RX queue index.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003363 * Description : this the function called by the napi poll method.
3364 * It gets all the frames inside the ring.
3365 */
Joao Pinto54139cf2017-04-06 09:49:09 +01003366static int stmmac_rx(struct stmmac_priv *priv, int limit, u32 queue)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367{
Joao Pinto54139cf2017-04-06 09:49:09 +01003368 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3369 unsigned int entry = rx_q->cur_rx;
3370 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003371 unsigned int next_entry;
3372 unsigned int count = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003373
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003374 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003375 void *rx_head;
3376
LABBE Corentin38ddc592016-11-16 20:09:39 +01003377 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003378 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003379 rx_head = (void *)rx_q->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003380 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003381 rx_head = (void *)rx_q->dma_rx;
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02003382
Jose Abreu42de0472018-04-16 16:08:12 +01003383 stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003384 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003385 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003386 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00003387 struct dma_desc *p;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003388 struct dma_desc *np;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003389
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003390 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003391 p = (struct dma_desc *)(rx_q->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003392 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003393 p = rx_q->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003394
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003395 /* read the status of the incoming frame */
Jose Abreu42de0472018-04-16 16:08:12 +01003396 status = stmmac_rx_status(priv, &priv->dev->stats,
3397 &priv->xstats, p);
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01003398 /* check if managed by the DMA otherwise go ahead */
3399 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003400 break;
3401
3402 count++;
3403
Joao Pinto54139cf2017-04-06 09:49:09 +01003404 rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3405 next_entry = rx_q->cur_rx;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01003406
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003407 if (priv->extend_desc)
Joao Pinto54139cf2017-04-06 09:49:09 +01003408 np = (struct dma_desc *)(rx_q->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003409 else
Joao Pinto54139cf2017-04-06 09:49:09 +01003410 np = rx_q->dma_rx + next_entry;
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003411
3412 prefetch(np);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003413
Jose Abreu42de0472018-04-16 16:08:12 +01003414 if (priv->extend_desc)
3415 stmmac_rx_extended_status(priv, &priv->dev->stats,
3416 &priv->xstats, rx_q->dma_erx + entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003417 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003418 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003419 if (priv->hwts_rx_en && !priv->extend_desc) {
LABBE Corentin8d45e422017-02-08 09:31:08 +01003420 /* DESC2 & DESC3 will be overwritten by device
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003421 * with timestamp value, hence reinitialize
3422 * them in stmmac_rx_refill() function so that
3423 * device can reuse it.
3424 */
Jose Abreu9c8080d2017-10-20 14:37:34 +01003425 dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
Joao Pinto54139cf2017-04-06 09:49:09 +01003426 rx_q->rx_skbuff[entry] = NULL;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003427 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003428 rx_q->rx_skbuff_dma[entry],
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003429 priv->dma_buf_sz,
3430 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003431 }
3432 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003434 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003435 unsigned int des;
3436
3437 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01003438 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003439 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01003440 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003441
Jose Abreu42de0472018-04-16 16:08:12 +01003442 frame_len = stmmac_get_rx_frame_len(priv, p, coe);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003443
LABBE Corentin8d45e422017-02-08 09:31:08 +01003444 /* If frame length is greater than skb buffer size
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003445 * (preallocated during init) then the packet is
3446 * ignored
3447 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003448 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003449 netdev_err(priv->dev,
3450 "len %d larger than size (%d)\n",
3451 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01003452 priv->dev->stats.rx_length_errors++;
3453 break;
3454 }
3455
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003456 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003457 * Type frames (LLC/LLC-SNAP)
3458 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00003459 if (unlikely(status != llc_snap))
3460 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003461
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003462 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003463 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3464 p, entry, des);
Florian Fainelli1ca79922017-12-29 19:56:33 -08003465 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3466 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003467 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003468
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003469 /* The zero-copy is always used for all the sizes
3470 * in case of GMAC4 because it needs
3471 * to refill the used descriptors, always.
3472 */
3473 if (unlikely(!priv->plat->has_gmac4 &&
3474 ((frame_len < priv->rx_copybreak) ||
Joao Pinto54139cf2017-04-06 09:49:09 +01003475 stmmac_rx_threshold_count(rx_q)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003476 skb = netdev_alloc_skb_ip_align(priv->dev,
3477 frame_len);
3478 if (unlikely(!skb)) {
3479 if (net_ratelimit())
3480 dev_warn(priv->device,
3481 "packet dropped\n");
3482 priv->dev->stats.rx_dropped++;
3483 break;
3484 }
3485
3486 dma_sync_single_for_cpu(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003487 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003488 [entry], frame_len,
3489 DMA_FROM_DEVICE);
3490 skb_copy_to_linear_data(skb,
Joao Pinto54139cf2017-04-06 09:49:09 +01003491 rx_q->
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003492 rx_skbuff[entry]->data,
3493 frame_len);
3494
3495 skb_put(skb, frame_len);
3496 dma_sync_single_for_device(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003497 rx_q->rx_skbuff_dma
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003498 [entry], frame_len,
3499 DMA_FROM_DEVICE);
3500 } else {
Joao Pinto54139cf2017-04-06 09:49:09 +01003501 skb = rx_q->rx_skbuff[entry];
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003502 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003503 netdev_err(priv->dev,
3504 "%s: Inconsistent Rx chain\n",
3505 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003506 priv->dev->stats.rx_dropped++;
3507 break;
3508 }
3509 prefetch(skb->data - NET_IP_ALIGN);
Joao Pinto54139cf2017-04-06 09:49:09 +01003510 rx_q->rx_skbuff[entry] = NULL;
3511 rx_q->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003512
3513 skb_put(skb, frame_len);
3514 dma_unmap_single(priv->device,
Joao Pinto54139cf2017-04-06 09:49:09 +01003515 rx_q->rx_skbuff_dma[entry],
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01003516 priv->dma_buf_sz,
3517 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003518 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003519
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003520 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003521 netdev_dbg(priv->dev, "frame received (%dbytes)",
3522 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003523 print_pkt(skb->data, frame_len);
3524 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02003525
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +01003526 stmmac_get_rx_hwtstamp(priv, p, np, skb);
3527
Vince Bridgersb9381982014-01-14 13:42:05 -06003528 stmmac_rx_vlan(priv->dev, skb);
3529
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003530 skb->protocol = eth_type_trans(skb, priv->dev);
3531
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003532 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003533 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003534 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003535 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003536
Joao Pintoc22a3f42017-04-06 09:49:11 +01003537 napi_gro_receive(&rx_q->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003538
3539 priv->dev->stats.rx_packets++;
3540 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003541 }
3542 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003543 }
3544
Joao Pinto54139cf2017-04-06 09:49:09 +01003545 stmmac_rx_refill(priv, queue);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003546
3547 priv->xstats.rx_pkt_n += count;
3548
3549 return count;
3550}
3551
3552/**
3553 * stmmac_poll - stmmac poll method (NAPI)
3554 * @napi : pointer to the napi structure.
3555 * @budget : maximum number of packets that the current CPU can receive from
3556 * all interfaces.
3557 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003558 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003559 */
3560static int stmmac_poll(struct napi_struct *napi, int budget)
3561{
Joao Pintoc22a3f42017-04-06 09:49:11 +01003562 struct stmmac_rx_queue *rx_q =
3563 container_of(napi, struct stmmac_rx_queue, napi);
3564 struct stmmac_priv *priv = rx_q->priv_data;
Joao Pintoce736782017-04-06 09:49:10 +01003565 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003566 u32 chan = rx_q->queue_index;
Joao Pinto54139cf2017-04-06 09:49:09 +01003567 int work_done = 0;
Joao Pintoc22a3f42017-04-06 09:49:11 +01003568 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003569
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00003570 priv->xstats.napi_poll++;
Joao Pintoce736782017-04-06 09:49:10 +01003571
3572 /* check all the queues */
3573 for (queue = 0; queue < tx_count; queue++)
3574 stmmac_tx_clean(priv, queue);
3575
Joao Pintoc22a3f42017-04-06 09:49:11 +01003576 work_done = stmmac_rx(priv, budget, rx_q->queue_index);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003577 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08003578 napi_complete_done(napi, work_done);
Jose Abreua4e887f2018-04-16 16:08:13 +01003579 stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003580 }
3581 return work_done;
3582}
3583
3584/**
3585 * stmmac_tx_timeout
3586 * @dev : Pointer to net device structure
3587 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00003588 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003589 * netdev structure and arrange for the device to be reset to a sane state
3590 * in order to transmit a new packet.
3591 */
3592static void stmmac_tx_timeout(struct net_device *dev)
3593{
3594 struct stmmac_priv *priv = netdev_priv(dev);
3595
Jose Abreu34877a12018-03-29 10:40:18 +01003596 stmmac_global_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003597}
3598
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003599/**
Jiri Pirko01789342011-08-16 06:29:00 +00003600 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003601 * @dev : pointer to the device structure
3602 * Description:
3603 * This function is a driver entry point which gets called by the kernel
3604 * whenever multicast addresses must be enabled/disabled.
3605 * Return value:
3606 * void.
3607 */
Jiri Pirko01789342011-08-16 06:29:00 +00003608static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003609{
3610 struct stmmac_priv *priv = netdev_priv(dev);
3611
Jose Abreuc10d4c82018-04-16 16:08:14 +01003612 stmmac_set_filter(priv, priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003613}
3614
3615/**
3616 * stmmac_change_mtu - entry point to change MTU size for the device.
3617 * @dev : device pointer.
3618 * @new_mtu : the new MTU size for the device.
3619 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
3620 * to drive packet transmission. Ethernet has an MTU of 1500 octets
3621 * (ETH_DATA_LEN). This value can be changed with ifconfig.
3622 * Return value:
3623 * 0 on success and an appropriate (-)ve integer as defined in errno.h
3624 * file on failure.
3625 */
3626static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
3627{
LABBE Corentin38ddc592016-11-16 20:09:39 +01003628 struct stmmac_priv *priv = netdev_priv(dev);
3629
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003630 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003631 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003632 return -EBUSY;
3633 }
3634
Michał Mirosław5e982f32011-04-09 02:46:55 +00003635 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003636
Michał Mirosław5e982f32011-04-09 02:46:55 +00003637 netdev_update_features(dev);
3638
3639 return 0;
3640}
3641
Michał Mirosławc8f44af2011-11-15 15:29:55 +00003642static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003643 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003644{
3645 struct stmmac_priv *priv = netdev_priv(dev);
3646
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003647 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00003648 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003649
Michał Mirosław5e982f32011-04-09 02:46:55 +00003650 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08003651 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00003652
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003653 /* Some GMAC devices have a bugged Jumbo frame support that
3654 * needs to have the Tx COE disabled for oversized frames
3655 * (due to limited buffer sizes). In this case we disable
LABBE Corentin8d45e422017-02-08 09:31:08 +01003656 * the TX csum insertion in the TDES and not use SF.
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003657 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00003658 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08003659 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00003660
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003661 /* Disable tso if asked by ethtool */
3662 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3663 if (features & NETIF_F_TSO)
3664 priv->tso = true;
3665 else
3666 priv->tso = false;
3667 }
3668
Michał Mirosław5e982f32011-04-09 02:46:55 +00003669 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003670}
3671
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003672static int stmmac_set_features(struct net_device *netdev,
3673 netdev_features_t features)
3674{
3675 struct stmmac_priv *priv = netdev_priv(netdev);
3676
3677 /* Keep the COE Type in case of csum is supporting */
3678 if (features & NETIF_F_RXCSUM)
3679 priv->hw->rx_csum = priv->plat->rx_coe;
3680 else
3681 priv->hw->rx_csum = 0;
3682 /* No check needed because rx_coe has been set before and it will be
3683 * fixed in case of issue.
3684 */
Jose Abreuc10d4c82018-04-16 16:08:14 +01003685 stmmac_rx_ipc(priv, priv->hw);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003686
3687 return 0;
3688}
3689
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003690/**
3691 * stmmac_interrupt - main ISR
3692 * @irq: interrupt number.
3693 * @dev_id: to pass the net device pointer.
3694 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003695 * It can call:
3696 * o DMA service routine (to manage incoming frame reception and transmission
3697 * status)
3698 * o Core interrupts to manage: remote wake-up, management counter, LPI
3699 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003700 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003701static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
3702{
3703 struct net_device *dev = (struct net_device *)dev_id;
3704 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003705 u32 rx_cnt = priv->plat->rx_queues_to_use;
3706 u32 tx_cnt = priv->plat->tx_queues_to_use;
3707 u32 queues_count;
3708 u32 queue;
3709
3710 queues_count = (rx_cnt > tx_cnt) ? rx_cnt : tx_cnt;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003711
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003712 if (priv->irq_wake)
3713 pm_wakeup_event(priv->device, 0);
3714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003715 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003716 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003717 return IRQ_NONE;
3718 }
3719
Jose Abreu34877a12018-03-29 10:40:18 +01003720 /* Check if adapter is up */
3721 if (test_bit(STMMAC_DOWN, &priv->state))
3722 return IRQ_HANDLED;
Jose Abreu8bf993a2018-03-29 10:40:19 +01003723 /* Check if a fatal error happened */
3724 if (stmmac_safety_feat_interrupt(priv))
3725 return IRQ_HANDLED;
Jose Abreu34877a12018-03-29 10:40:18 +01003726
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003727 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003728 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01003729 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
Joao Pinto8f71a882017-03-10 18:24:57 +00003730
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003731 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003732 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003733 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003734 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00003735 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003736 priv->tx_path_in_lpi_mode = false;
Joao Pinto7bac4e12017-03-15 11:04:55 +00003737 }
3738
3739 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3740 for (queue = 0; queue < queues_count; queue++) {
Joao Pinto54139cf2017-04-06 09:49:09 +01003741 struct stmmac_rx_queue *rx_q =
3742 &priv->rx_queue[queue];
3743
Jose Abreuc10d4c82018-04-16 16:08:14 +01003744 status |= stmmac_host_mtl_irq_status(priv,
3745 priv->hw, queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003746
Jose Abreua4e887f2018-04-16 16:08:13 +01003747 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3748 stmmac_set_rx_tail_ptr(priv,
3749 priv->ioaddr,
3750 rx_q->rx_tail_addr,
3751 queue);
Joao Pinto7bac4e12017-03-15 11:04:55 +00003752 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003753 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003754
3755 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003756 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02003757 if (priv->xstats.pcs_link)
3758 netif_carrier_on(dev);
3759 else
3760 netif_carrier_off(dev);
3761 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003762 }
3763
3764 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003765 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003766
3767 return IRQ_HANDLED;
3768}
3769
3770#ifdef CONFIG_NET_POLL_CONTROLLER
3771/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003772 * to allow network I/O with interrupts disabled.
3773 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003774static void stmmac_poll_controller(struct net_device *dev)
3775{
3776 disable_irq(dev->irq);
3777 stmmac_interrupt(dev->irq, dev);
3778 enable_irq(dev->irq);
3779}
3780#endif
3781
3782/**
3783 * stmmac_ioctl - Entry point for the Ioctl
3784 * @dev: Device pointer.
3785 * @rq: An IOCTL specefic structure, that can contain a pointer to
3786 * a proprietary structure used to pass information to the driver.
3787 * @cmd: IOCTL command
3788 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003789 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003790 */
3791static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3792{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003793 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003794
3795 if (!netif_running(dev))
3796 return -EINVAL;
3797
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003798 switch (cmd) {
3799 case SIOCGMIIPHY:
3800 case SIOCGMIIREG:
3801 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003802 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003803 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003804 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00003805 break;
3806 case SIOCSHWTSTAMP:
3807 ret = stmmac_hwtstamp_ioctl(dev, rq);
3808 break;
3809 default:
3810 break;
3811 }
Richard Cochran28b04112010-07-17 08:48:55 +00003812
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003813 return ret;
3814}
3815
Bhadram Varkaa8304052017-10-27 08:22:02 +05303816static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
3817{
3818 struct stmmac_priv *priv = netdev_priv(ndev);
3819 int ret = 0;
3820
3821 ret = eth_mac_addr(ndev, addr);
3822 if (ret)
3823 return ret;
3824
Jose Abreuc10d4c82018-04-16 16:08:14 +01003825 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
Bhadram Varkaa8304052017-10-27 08:22:02 +05303826
3827 return ret;
3828}
3829
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003830#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003831static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003832
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003833static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003834 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003835{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003836 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003837 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
3838 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003839
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003840 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003841 if (extend_desc) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003842 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003843 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003844 le32_to_cpu(ep->basic.des0),
3845 le32_to_cpu(ep->basic.des1),
3846 le32_to_cpu(ep->basic.des2),
3847 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003848 ep++;
3849 } else {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003850 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Niklas Cassel66c25f62017-05-15 10:56:06 +02003851 i, (unsigned int)virt_to_phys(p),
Michael Weiserf8be0d72016-11-14 18:58:05 +01003852 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
3853 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003854 p++;
3855 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003856 seq_printf(seq, "\n");
3857 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003858}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003859
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003860static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
3861{
3862 struct net_device *dev = seq->private;
3863 struct stmmac_priv *priv = netdev_priv(dev);
Joao Pinto54139cf2017-04-06 09:49:09 +01003864 u32 rx_count = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01003865 u32 tx_count = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01003866 u32 queue;
3867
3868 for (queue = 0; queue < rx_count; queue++) {
3869 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3870
3871 seq_printf(seq, "RX Queue %d:\n", queue);
3872
3873 if (priv->extend_desc) {
3874 seq_printf(seq, "Extended descriptor ring:\n");
3875 sysfs_display_ring((void *)rx_q->dma_erx,
3876 DMA_RX_SIZE, 1, seq);
3877 } else {
3878 seq_printf(seq, "Descriptor ring:\n");
3879 sysfs_display_ring((void *)rx_q->dma_rx,
3880 DMA_RX_SIZE, 0, seq);
3881 }
3882 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003883
Joao Pintoce736782017-04-06 09:49:10 +01003884 for (queue = 0; queue < tx_count; queue++) {
3885 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
3886
3887 seq_printf(seq, "TX Queue %d:\n", queue);
3888
3889 if (priv->extend_desc) {
3890 seq_printf(seq, "Extended descriptor ring:\n");
3891 sysfs_display_ring((void *)tx_q->dma_etx,
3892 DMA_TX_SIZE, 1, seq);
3893 } else {
3894 seq_printf(seq, "Descriptor ring:\n");
3895 sysfs_display_ring((void *)tx_q->dma_tx,
3896 DMA_TX_SIZE, 0, seq);
3897 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003898 }
3899
3900 return 0;
3901}
3902
3903static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
3904{
3905 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
3906}
3907
Pavel Machek22d3efe2016-11-28 12:55:59 +01003908/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
3909
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003910static const struct file_operations stmmac_rings_status_fops = {
3911 .owner = THIS_MODULE,
3912 .open = stmmac_sysfs_ring_open,
3913 .read = seq_read,
3914 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003915 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003916};
3917
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003918static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
3919{
3920 struct net_device *dev = seq->private;
3921 struct stmmac_priv *priv = netdev_priv(dev);
3922
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00003923 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003924 seq_printf(seq, "DMA HW features not supported\n");
3925 return 0;
3926 }
3927
3928 seq_printf(seq, "==============================\n");
3929 seq_printf(seq, "\tDMA HW features\n");
3930 seq_printf(seq, "==============================\n");
3931
Pavel Machek22d3efe2016-11-28 12:55:59 +01003932 seq_printf(seq, "\t10/100 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003933 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003934 seq_printf(seq, "\t1000 Mbps: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003935 (priv->dma_cap.mbps_1000) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003936 seq_printf(seq, "\tHalf duplex: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003937 (priv->dma_cap.half_duplex) ? "Y" : "N");
3938 seq_printf(seq, "\tHash Filter: %s\n",
3939 (priv->dma_cap.hash_filter) ? "Y" : "N");
3940 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
3941 (priv->dma_cap.multi_addr) ? "Y" : "N");
LABBE Corentin8d45e422017-02-08 09:31:08 +01003942 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003943 (priv->dma_cap.pcs) ? "Y" : "N");
3944 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3945 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3946 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3947 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3948 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3949 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3950 seq_printf(seq, "\tRMON module: %s\n",
3951 (priv->dma_cap.rmon) ? "Y" : "N");
3952 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3953 (priv->dma_cap.time_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003954 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003955 (priv->dma_cap.atime_stamp) ? "Y" : "N");
Pavel Machek22d3efe2016-11-28 12:55:59 +01003956 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003957 (priv->dma_cap.eee) ? "Y" : "N");
3958 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3959 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3960 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003961 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3962 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3963 (priv->dma_cap.rx_coe) ? "Y" : "N");
3964 } else {
3965 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3966 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3967 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3968 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3969 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003970 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3971 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3972 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3973 priv->dma_cap.number_rx_channel);
3974 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3975 priv->dma_cap.number_tx_channel);
3976 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3977 (priv->dma_cap.enh_desc) ? "Y" : "N");
3978
3979 return 0;
3980}
3981
3982static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3983{
3984 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3985}
3986
3987static const struct file_operations stmmac_dma_cap_fops = {
3988 .owner = THIS_MODULE,
3989 .open = stmmac_sysfs_dma_cap_open,
3990 .read = seq_read,
3991 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003992 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003993};
3994
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003995static int stmmac_init_fs(struct net_device *dev)
3996{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003997 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003998
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003999 /* Create per netdev entries */
4000 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
4001
4002 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004003 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004004
4005 return -ENOMEM;
4006 }
4007
4008 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004009 priv->dbgfs_rings_status =
Joe Perchesd3757ba2018-03-23 16:34:44 -07004010 debugfs_create_file("descriptors_status", 0444,
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004011 priv->dbgfs_dir, dev,
4012 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004013
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004014 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004015 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004016 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004017
4018 return -ENOMEM;
4019 }
4020
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004021 /* Entry to report the DMA HW features */
Joe Perchesd3757ba2018-03-23 16:34:44 -07004022 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4023 priv->dbgfs_dir,
4024 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004025
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004026 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004027 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004028 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00004029
4030 return -ENOMEM;
4031 }
4032
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004033 return 0;
4034}
4035
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004036static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004037{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004038 struct stmmac_priv *priv = netdev_priv(dev);
4039
4040 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004041}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01004042#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00004043
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004044static const struct net_device_ops stmmac_netdev_ops = {
4045 .ndo_open = stmmac_open,
4046 .ndo_start_xmit = stmmac_xmit,
4047 .ndo_stop = stmmac_release,
4048 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00004049 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004050 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00004051 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004052 .ndo_tx_timeout = stmmac_tx_timeout,
4053 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004054#ifdef CONFIG_NET_POLL_CONTROLLER
4055 .ndo_poll_controller = stmmac_poll_controller,
4056#endif
Bhadram Varkaa8304052017-10-27 08:22:02 +05304057 .ndo_set_mac_address = stmmac_set_mac_address,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004058};
4059
Jose Abreu34877a12018-03-29 10:40:18 +01004060static void stmmac_reset_subtask(struct stmmac_priv *priv)
4061{
4062 if (!test_and_clear_bit(STMMAC_RESET_REQUESTED, &priv->state))
4063 return;
4064 if (test_bit(STMMAC_DOWN, &priv->state))
4065 return;
4066
4067 netdev_err(priv->dev, "Reset adapter.\n");
4068
4069 rtnl_lock();
4070 netif_trans_update(priv->dev);
4071 while (test_and_set_bit(STMMAC_RESETING, &priv->state))
4072 usleep_range(1000, 2000);
4073
4074 set_bit(STMMAC_DOWN, &priv->state);
4075 dev_close(priv->dev);
4076 dev_open(priv->dev);
4077 clear_bit(STMMAC_DOWN, &priv->state);
4078 clear_bit(STMMAC_RESETING, &priv->state);
4079 rtnl_unlock();
4080}
4081
4082static void stmmac_service_task(struct work_struct *work)
4083{
4084 struct stmmac_priv *priv = container_of(work, struct stmmac_priv,
4085 service_task);
4086
4087 stmmac_reset_subtask(priv);
4088 clear_bit(STMMAC_SERVICE_SCHED, &priv->state);
4089}
4090
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004091/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004092 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00004093 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004094 * Description: this function is to configure the MAC device according to
4095 * some platform parameters or the HW capability register. It prepares the
4096 * driver to use either ring or chain modes and to setup either enhanced or
4097 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004098 */
4099static int stmmac_hw_init(struct stmmac_priv *priv)
4100{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004101 struct mac_device_info *mac;
4102
4103 /* Identify the MAC HW device */
LABBE Corentinec33d712017-05-31 09:18:33 +02004104 if (priv->plat->setup) {
4105 mac = priv->plat->setup(priv);
4106 } else if (priv->plat->has_gmac) {
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004107 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05004108 mac = dwmac1000_setup(priv->ioaddr,
4109 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004110 priv->plat->unicast_filter_entries,
4111 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004112 } else if (priv->plat->has_gmac4) {
4113 priv->dev->priv_flags |= IFF_UNICAST_FLT;
4114 mac = dwmac4_setup(priv->ioaddr,
4115 priv->plat->multicast_filter_bins,
4116 priv->plat->unicast_filter_entries,
4117 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004118 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02004119 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00004120 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004121 if (!mac)
4122 return -ENOMEM;
4123
4124 priv->hw = mac;
4125
LABBE Corentin9f93ac82017-05-31 09:18:36 +02004126 /* dwmac-sun8i only work in chain mode */
4127 if (priv->plat->has_sun8i)
4128 chain_mode = 1;
4129
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004130 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004131 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
4132 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004133 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004134 if (chain_mode) {
4135 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004136 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004137 priv->mode = STMMAC_CHAIN_MODE;
4138 } else {
4139 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004140 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004141 priv->mode = STMMAC_RING_MODE;
4142 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004143 }
4144
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004145 /* Get the HW capability (new GMAC newer than 3.50a) */
4146 priv->hw_cap_support = stmmac_get_hw_features(priv);
4147 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004148 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004149
4150 /* We can override some gmac/dma configuration fields: e.g.
4151 * enh_desc, tx_coe (e.g. that are passed through the
4152 * platform) with the values from the HW capability
4153 * register (if supported).
4154 */
4155 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004156 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004157 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004158
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03004159 /* TXCOE doesn't work in thresh DMA mode */
4160 if (priv->plat->force_thresh_dma_mode)
4161 priv->plat->tx_coe = 0;
4162 else
4163 priv->plat->tx_coe = priv->dma_cap.tx_coe;
4164
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004165 /* In case of GMAC4 rx_coe is from HW cap register. */
4166 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00004167
4168 if (priv->dma_cap.rx_coe_type2)
4169 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
4170 else if (priv->dma_cap.rx_coe_type1)
4171 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
4172
LABBE Corentin38ddc592016-11-16 20:09:39 +01004173 } else {
4174 dev_info(priv->device, "No HW DMA feature register supported\n");
4175 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004176
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004177 /* To use alternate (extended), normal or GMAC4 descriptor structures */
4178 if (priv->synopsys_id >= DWMAC_CORE_4_00)
4179 priv->hw->desc = &dwmac4_desc_ops;
4180 else
4181 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09004182
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004183 if (priv->plat->rx_coe) {
4184 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004185 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004186 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004187 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02004188 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004189 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004190 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004191
4192 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01004193 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004194 device_set_wakeup_capable(priv->device, 1);
4195 }
4196
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004197 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01004198 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004199
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004200 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004201}
4202
4203/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004204 * stmmac_dvr_probe
4205 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00004206 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004207 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004208 * Description: this is the main probe function used to
4209 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02004210 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004211 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004212 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004213int stmmac_dvr_probe(struct device *device,
4214 struct plat_stmmacenet_data *plat_dat,
4215 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004216{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004217 struct net_device *ndev = NULL;
4218 struct stmmac_priv *priv;
Joao Pintoc22a3f42017-04-06 09:49:11 +01004219 int ret = 0;
4220 u32 queue;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004221
Joao Pintoc22a3f42017-04-06 09:49:11 +01004222 ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4223 MTL_MAX_TX_QUEUES,
4224 MTL_MAX_RX_QUEUES);
Joe Perches41de8d42012-01-29 13:47:52 +00004225 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004226 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004227
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004228 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004229
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004230 priv = netdev_priv(ndev);
4231 priv->device = device;
4232 priv->dev = ndev;
4233
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004234 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004235 priv->pause = pause;
4236 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02004237 priv->ioaddr = res->addr;
4238 priv->dev->base_addr = (unsigned long)res->addr;
4239
4240 priv->dev->irq = res->irq;
4241 priv->wol_irq = res->wol_irq;
4242 priv->lpi_irq = res->lpi_irq;
4243
4244 if (res->mac)
4245 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004246
Joachim Eastwooda7a62682015-07-17 23:48:17 +02004247 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02004248
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004249 /* Verify driver arguments */
4250 stmmac_verify_args();
4251
Jose Abreu34877a12018-03-29 10:40:18 +01004252 /* Allocate workqueue */
4253 priv->wq = create_singlethread_workqueue("stmmac_wq");
4254 if (!priv->wq) {
4255 dev_err(priv->device, "failed to create workqueue\n");
4256 goto error_wq;
4257 }
4258
4259 INIT_WORK(&priv->service_task, stmmac_service_task);
4260
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004261 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004262 * this needs to have multiple instances
4263 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004264 if ((phyaddr >= 0) && (phyaddr <= 31))
4265 priv->plat->phy_addr = phyaddr;
4266
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004267 if (priv->plat->stmmac_rst) {
4268 ret = reset_control_assert(priv->plat->stmmac_rst);
jpintof573c0b2017-01-09 12:35:09 +00004269 reset_control_deassert(priv->plat->stmmac_rst);
Eugeniy Paltsev90f522a2017-07-18 17:07:15 +03004270 /* Some reset controllers have only reset callback instead of
4271 * assert + deassert callbacks pair.
4272 */
4273 if (ret == -ENOTSUPP)
4274 reset_control_reset(priv->plat->stmmac_rst);
4275 }
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08004276
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004277 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004278 ret = stmmac_hw_init(priv);
4279 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004280 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004281
Joao Pintoc22a3f42017-04-06 09:49:11 +01004282 /* Configure real RX and TX queues */
Joao Pintoc02b7a92017-04-10 11:32:14 +01004283 netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4284 netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004285
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00004286 ndev->netdev_ops = &stmmac_netdev_ops;
4287
4288 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
4289 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004290
4291 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
Niklas Cassel9edfa7d2017-06-19 18:36:44 +02004292 ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004293 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01004294 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02004295 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004296 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
4297 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004298#ifdef STMMAC_VLAN_TAG_USED
4299 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00004300 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004301#endif
4302 priv->msg_enable = netif_msg_init(debug, default_msg_level);
4303
Jarod Wilson44770e12016-10-17 15:54:17 -04004304 /* MTU range: 46 - hw-specific max */
4305 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4306 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4307 ndev->max_mtu = JUMBO_LEN;
4308 else
4309 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004310 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
4311 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
4312 */
4313 if ((priv->plat->maxmtu < ndev->max_mtu) &&
4314 (priv->plat->maxmtu >= ndev->min_mtu))
Jarod Wilson44770e12016-10-17 15:54:17 -04004315 ndev->max_mtu = priv->plat->maxmtu;
Kweh, Hock Leonga2cd64f2017-01-07 17:32:03 +08004316 else if (priv->plat->maxmtu < ndev->min_mtu)
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004317 dev_warn(priv->device,
4318 "%s: warning: maxmtu having invalid value (%d)\n",
4319 __func__, priv->plat->maxmtu);
Jarod Wilson44770e12016-10-17 15:54:17 -04004320
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004321 if (flow_ctrl)
4322 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
4323
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004324 /* Rx Watchdog is available in the COREs newer than the 3.40.
4325 * In some case, for example on bugged HW this feature
4326 * has to be disable and this can be done by passing the
4327 * riwt_off field from the platform.
4328 */
4329 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
4330 priv->use_riwt = 1;
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004331 dev_info(priv->device,
4332 "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00004333 }
4334
Joao Pintoc22a3f42017-04-06 09:49:11 +01004335 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4336 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4337
4338 netif_napi_add(ndev, &rx_q->napi, stmmac_poll,
4339 (8 * priv->plat->rx_queues_to_use));
4340 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004341
Vlad Lunguf8e96162010-11-29 22:52:52 +00004342 spin_lock_init(&priv->lock);
4343
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00004344 /* If a specific clk_csr value is passed from the platform
4345 * this means that the CSR Clock Range selection cannot be
4346 * changed at run-time and it is fixed. Viceversa the driver'll try to
4347 * set the MDC clock dynamically according to the csr actual
4348 * clock input.
4349 */
4350 if (!priv->plat->clk_csr)
4351 stmmac_clk_csr_set(priv);
4352 else
4353 priv->clk_csr = priv->plat->clk_csr;
4354
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004355 stmmac_check_pcs_mode(priv);
4356
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004357 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4358 priv->hw->pcs != STMMAC_PCS_TBI &&
4359 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004360 /* MDIO bus Registration */
4361 ret = stmmac_mdio_register(ndev);
4362 if (ret < 0) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004363 dev_err(priv->device,
4364 "%s: MDIO bus (id: %d) registration failed",
4365 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00004366 goto error_mdio_register;
4367 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00004368 }
4369
Florian Fainelli57016592016-12-27 18:23:06 -08004370 ret = register_netdev(ndev);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004371 if (ret) {
Heiner Kallweitb618ab42017-01-15 19:19:00 +01004372 dev_err(priv->device, "%s: ERROR %i registering the device\n",
4373 __func__, ret);
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004374 goto error_netdev_register;
4375 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004376
Florian Fainelli57016592016-12-27 18:23:06 -08004377 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004378
Viresh Kumar6a81c262012-07-30 14:39:41 -07004379error_netdev_register:
Florian Fainellib2eb09a2016-12-28 15:44:41 -08004380 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4381 priv->hw->pcs != STMMAC_PCS_TBI &&
4382 priv->hw->pcs != STMMAC_PCS_RTBI)
4383 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004384error_mdio_register:
Joao Pintoc22a3f42017-04-06 09:49:11 +01004385 for (queue = 0; queue < priv->plat->rx_queues_to_use; queue++) {
4386 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4387
4388 netif_napi_del(&rx_q->napi);
4389 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08004390error_hw_init:
Jose Abreu34877a12018-03-29 10:40:18 +01004391 destroy_workqueue(priv->wq);
4392error_wq:
Dan Carpenter34a52f32010-12-20 21:34:56 +00004393 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004394
Joachim Eastwood15ffac72015-05-20 20:03:08 +02004395 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004396}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004397EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004398
4399/**
4400 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004401 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004402 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00004403 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004404 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004405int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004406{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004407 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00004408 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004409
LABBE Corentin38ddc592016-11-16 20:09:39 +01004410 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004411
Joao Pintoae4f0d42017-03-15 11:04:47 +00004412 stmmac_stop_all_dma(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004413
Jose Abreuc10d4c82018-04-16 16:08:14 +01004414 stmmac_mac_set(priv, priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004415 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004416 unregister_netdev(ndev);
jpintof573c0b2017-01-09 12:35:09 +00004417 if (priv->plat->stmmac_rst)
4418 reset_control_assert(priv->plat->stmmac_rst);
4419 clk_disable_unprepare(priv->plat->pclk);
4420 clk_disable_unprepare(priv->plat->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02004421 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4422 priv->hw->pcs != STMMAC_PCS_TBI &&
4423 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01004424 stmmac_mdio_unregister(ndev);
Jose Abreu34877a12018-03-29 10:40:18 +01004425 destroy_workqueue(priv->wq);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004426 free_netdev(ndev);
4427
4428 return 0;
4429}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004430EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004431
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004432/**
4433 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004434 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004435 * Description: this is the function to suspend the device and it is called
4436 * by the platform driver to stop the network queue, release the resources,
4437 * program the PMT register (for WoL), clean and release driver resources.
4438 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004439int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004440{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004441 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004442 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004443 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004444
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004445 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004446 return 0;
4447
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004448 if (ndev->phydev)
4449 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004450
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004451 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004452
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004453 netif_device_detach(ndev);
Joao Pintoc22a3f42017-04-06 09:49:11 +01004454 stmmac_stop_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004455
Joao Pintoc22a3f42017-04-06 09:49:11 +01004456 stmmac_disable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004457
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004458 /* Stop TX/RX DMA */
Joao Pintoae4f0d42017-03-15 11:04:47 +00004459 stmmac_stop_all_dma(priv);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00004460
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004461 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004462 if (device_may_wakeup(priv->device)) {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004463 stmmac_pmt(priv, priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004464 priv->irq_wake = 1;
4465 } else {
Jose Abreuc10d4c82018-04-16 16:08:14 +01004466 stmmac_mac_set(priv, priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004467 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004468 /* Disable clock in case of PWM is off */
jpintof573c0b2017-01-09 12:35:09 +00004469 clk_disable(priv->plat->pclk);
4470 clk_disable(priv->plat->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00004471 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004472 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05004473
LABBE Corentin4d869b02017-05-24 09:16:46 +02004474 priv->oldlink = false;
LABBE Corentinbd006322017-02-15 10:46:40 +01004475 priv->speed = SPEED_UNKNOWN;
4476 priv->oldduplex = DUPLEX_UNKNOWN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004477 return 0;
4478}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004479EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004480
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004481/**
Joao Pinto54139cf2017-04-06 09:49:09 +01004482 * stmmac_reset_queues_param - reset queue parameters
4483 * @dev: device pointer
4484 */
4485static void stmmac_reset_queues_param(struct stmmac_priv *priv)
4486{
4487 u32 rx_cnt = priv->plat->rx_queues_to_use;
Joao Pintoce736782017-04-06 09:49:10 +01004488 u32 tx_cnt = priv->plat->tx_queues_to_use;
Joao Pinto54139cf2017-04-06 09:49:09 +01004489 u32 queue;
4490
4491 for (queue = 0; queue < rx_cnt; queue++) {
4492 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
4493
4494 rx_q->cur_rx = 0;
4495 rx_q->dirty_rx = 0;
4496 }
4497
Joao Pintoce736782017-04-06 09:49:10 +01004498 for (queue = 0; queue < tx_cnt; queue++) {
4499 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
4500
4501 tx_q->cur_tx = 0;
4502 tx_q->dirty_tx = 0;
Niklas Cassel8d212a9e2018-02-19 18:11:09 +01004503 tx_q->mss = 0;
Joao Pintoce736782017-04-06 09:49:10 +01004504 }
Joao Pinto54139cf2017-04-06 09:49:09 +01004505}
4506
4507/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004508 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004509 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01004510 * Description: when resume this function is invoked to setup the DMA and CORE
4511 * in a usable state.
4512 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004513int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004514{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02004515 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004516 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004517 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004518
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004519 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004520 return 0;
4521
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004522 /* Power Down bit, into the PM register, is cleared
4523 * automatically as soon as a magic packet or a Wake-up frame
4524 * is received. Anyway, it's better to manually clear
4525 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004526 * from another devices (e.g. serial console).
4527 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004528 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004529 spin_lock_irqsave(&priv->lock, flags);
Jose Abreuc10d4c82018-04-16 16:08:14 +01004530 stmmac_pmt(priv, priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004531 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00004532 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004533 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00004534 pinctrl_pm_select_default_state(priv->device);
LABBE Corentin8d45e422017-02-08 09:31:08 +01004535 /* enable the clk previously disabled */
jpintof573c0b2017-01-09 12:35:09 +00004536 clk_enable(priv->plat->stmmac_clk);
4537 clk_enable(priv->plat->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00004538 /* reset the phy so that it's ready */
4539 if (priv->mii)
4540 stmmac_mdio_reset(priv->mii);
4541 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004542
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00004543 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004544
Vincent Palatinf55d84b2016-06-01 08:53:48 -07004545 spin_lock_irqsave(&priv->lock, flags);
4546
Joao Pinto54139cf2017-04-06 09:49:09 +01004547 stmmac_reset_queues_param(priv);
4548
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01004549 stmmac_clear_descriptors(priv);
4550
Huacai Chenfe1319292014-12-19 22:38:18 +08004551 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da232014-11-04 17:08:09 +01004552 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01004553 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004554
Joao Pintoc22a3f42017-04-06 09:49:11 +01004555 stmmac_enable_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004556
Joao Pintoc22a3f42017-04-06 09:49:11 +01004557 stmmac_start_all_queues(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004558
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00004559 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004560
Philippe Reynesd6d50c72016-10-03 08:28:19 +02004561 if (ndev->phydev)
4562 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00004563
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004564 return 0;
4565}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02004566EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00004567
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004568#ifndef MODULE
4569static int __init stmmac_cmdline_opt(char *str)
4570{
4571 char *opt;
4572
4573 if (!str || !*str)
4574 return -EINVAL;
4575 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004576 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004577 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004578 goto err;
4579 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004580 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004581 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004582 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004583 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004584 goto err;
4585 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004586 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004587 goto err;
4588 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004589 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004590 goto err;
4591 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004592 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004593 goto err;
4594 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00004595 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004596 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00004597 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00004598 if (kstrtoint(opt + 10, 0, &eee_timer))
4599 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00004600 } else if (!strncmp(opt, "chain_mode:", 11)) {
4601 if (kstrtoint(opt + 11, 0, &chain_mode))
4602 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004603 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004604 }
4605 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00004606
4607err:
4608 pr_err("%s: ERROR broken module parameter conversion", __func__);
4609 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07004610}
4611
4612__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00004613#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004614
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07004615static int __init stmmac_init(void)
4616{
4617#ifdef CONFIG_DEBUG_FS
4618 /* Create debugfs main directory if it doesn't exist yet */
4619 if (!stmmac_fs_dir) {
4620 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4621
4622 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4623 pr_err("ERROR %s, debugfs create directory failed\n",
4624 STMMAC_RESOURCE_NAME);
4625
4626 return -ENOMEM;
4627 }
4628 }
4629#endif
4630
4631 return 0;
4632}
4633
4634static void __exit stmmac_exit(void)
4635{
4636#ifdef CONFIG_DEBUG_FS
4637 debugfs_remove_recursive(stmmac_fs_dir);
4638#endif
4639}
4640
4641module_init(stmmac_init)
4642module_exit(stmmac_exit)
4643
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05004644MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
4645MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
4646MODULE_LICENSE("GPL");