blob: 98d2ce98f467564ea610fb41749a1eab4b0d9551 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilson4ff4b442017-06-16 15:05:16 +010096/* Initial size (as log2) to preallocate the handle->object hashtable */
97#define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */
98
99static void resize_vma_ht(struct work_struct *work)
100{
101 struct i915_gem_context_vma_lut *lut =
102 container_of(work, typeof(*lut), resize);
103 unsigned int bits, new_bits, size, i;
104 struct hlist_head *new_ht;
105
106 GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));
107
108 bits = 1 + ilog2(4*lut->ht_count/3 + 1);
109 new_bits = min_t(unsigned int,
110 max(bits, VMA_HT_BITS),
111 sizeof(unsigned int) * BITS_PER_BYTE - 1);
112 if (new_bits == lut->ht_bits)
113 goto out;
114
115 new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
116 if (!new_ht)
117 new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
118 if (!new_ht)
119 /* Pretend resize succeeded and stop calling us for a bit! */
120 goto out;
121
122 size = BIT(lut->ht_bits);
123 for (i = 0; i < size; i++) {
124 struct i915_vma *vma;
125 struct hlist_node *tmp;
126
127 hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
128 hlist_add_head(&vma->ctx_node,
129 &new_ht[hash_32(vma->ctx_handle,
130 new_bits)]);
131 }
132 kvfree(lut->ht);
133 lut->ht = new_ht;
134 lut->ht_bits = new_bits;
135out:
136 smp_store_release(&lut->ht_size, BIT(bits));
137 GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
138}
139
140static void vma_lut_free(struct i915_gem_context *ctx)
141{
142 struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
143 unsigned int i, size;
144
145 if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
146 cancel_work_sync(&lut->resize);
147
148 size = BIT(lut->ht_bits);
149 for (i = 0; i < size; i++) {
150 struct i915_vma *vma;
151
152 hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
153 vma->obj->vma_hashed = NULL;
154 vma->ctx = NULL;
Chris Wilsondade2a62017-06-16 15:05:20 +0100155 i915_vma_put(vma);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100156 }
157 }
158 kvfree(lut->ht);
159}
160
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100161static void i915_gem_context_free(struct i915_gem_context *ctx)
Ben Widawsky40521052012-06-04 14:42:43 -0700162{
Chris Wilsonbca44d82016-05-24 14:53:41 +0100163 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700164
Chris Wilson91c8a322016-07-05 10:40:23 +0100165 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson60958682016-12-31 11:20:11 +0000166 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000167
Chris Wilson4ff4b442017-06-16 15:05:16 +0100168 vma_lut_free(ctx);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200169 i915_ppgtt_put(ctx->ppgtt);
170
Chris Wilsonbca44d82016-05-24 14:53:41 +0100171 for (i = 0; i < I915_NUM_ENGINES; i++) {
172 struct intel_context *ce = &ctx->engine[i];
173
174 if (!ce->state)
175 continue;
176
177 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100178 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100179 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100180
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100181 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100182 }
183
Chris Wilson562f5d42016-10-28 13:58:54 +0100184 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100185 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100186
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800187 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100188
Chris Wilson829a0af2017-06-20 12:05:45 +0100189 ida_simple_remove(&ctx->i915->contexts.hw_ida, ctx->hw_id);
Chris Wilson1acfc102017-06-20 12:05:47 +0100190 kfree_rcu(ctx, rcu);
Ben Widawsky40521052012-06-04 14:42:43 -0700191}
192
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100193static void contexts_free(struct drm_i915_private *i915)
194{
195 struct llist_node *freed = llist_del_all(&i915->contexts.free_list);
Chris Wilsonfad20832017-07-01 00:05:17 +0100196 struct i915_gem_context *ctx, *cn;
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100197
198 lockdep_assert_held(&i915->drm.struct_mutex);
199
Chris Wilsonfad20832017-07-01 00:05:17 +0100200 llist_for_each_entry_safe(ctx, cn, freed, free_link)
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100201 i915_gem_context_free(ctx);
202}
203
204static void contexts_free_worker(struct work_struct *work)
205{
206 struct drm_i915_private *i915 =
207 container_of(work, typeof(*i915), contexts.free_work);
208
209 mutex_lock(&i915->drm.struct_mutex);
210 contexts_free(i915);
211 mutex_unlock(&i915->drm.struct_mutex);
212}
213
214void i915_gem_context_release(struct kref *ref)
215{
216 struct i915_gem_context *ctx = container_of(ref, typeof(*ctx), ref);
217 struct drm_i915_private *i915 = ctx->i915;
218
219 trace_i915_context_free(ctx);
220 if (llist_add(&ctx->free_link, &i915->contexts.free_list))
221 queue_work(i915->wq, &i915->contexts.free_work);
222}
223
Chris Wilson50e046b2016-08-04 07:52:46 +0100224static void context_close(struct i915_gem_context *ctx)
225{
Chris Wilson60958682016-12-31 11:20:11 +0000226 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100227 if (ctx->ppgtt)
228 i915_ppgtt_close(&ctx->ppgtt->base);
229 ctx->file_priv = ERR_PTR(-EBADF);
230 i915_gem_context_put(ctx);
231}
232
Chris Wilson5d1808e2016-04-28 09:56:51 +0100233static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
234{
235 int ret;
236
Chris Wilson829a0af2017-06-20 12:05:45 +0100237 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100238 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
239 if (ret < 0) {
240 /* Contexts are only released when no longer active.
241 * Flush any pending retires to hopefully release some
242 * stale contexts and try again.
243 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100244 i915_gem_retire_requests(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100245 ret = ida_simple_get(&dev_priv->contexts.hw_ida,
Chris Wilson5d1808e2016-04-28 09:56:51 +0100246 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
247 if (ret < 0)
248 return ret;
249 }
250
251 *out = ret;
252 return 0;
253}
254
Chris Wilson949e8ab2017-02-09 14:40:36 +0000255static u32 default_desc_template(const struct drm_i915_private *i915,
256 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200257{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000258 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200259 u32 desc;
260
Chris Wilson949e8ab2017-02-09 14:40:36 +0000261 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200262
Chris Wilson949e8ab2017-02-09 14:40:36 +0000263 address_mode = INTEL_LEGACY_32B_CONTEXT;
264 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
265 address_mode = INTEL_LEGACY_64B_CONTEXT;
266 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
267
268 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200269 desc |= GEN8_CTX_L3LLC_COHERENT;
270
271 /* TODO: WaDisableLiteRestore when we start using semaphore
272 * signalling between Command Streamers
273 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
274 */
275
276 return desc;
277}
278
Chris Wilsone2efd132016-05-24 14:53:34 +0100279static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000280__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200281 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700282{
Chris Wilsone2efd132016-05-24 14:53:34 +0100283 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800284 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700285
Ben Widawskyf94982b2012-11-10 10:56:04 -0800286 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700287 if (ctx == NULL)
288 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700289
Chris Wilson5d1808e2016-04-28 09:56:51 +0100290 ret = assign_hw_id(dev_priv, &ctx->hw_id);
291 if (ret) {
292 kfree(ctx);
293 return ERR_PTR(ret);
294 }
295
Mika Kuoppaladce32712013-04-30 13:30:33 +0300296 kref_init(&ctx->ref);
Chris Wilson829a0af2017-06-20 12:05:45 +0100297 list_add_tail(&ctx->link, &dev_priv->contexts.list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100298 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100299 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700300
Chris Wilson4ff4b442017-06-16 15:05:16 +0100301 ctx->vma_lut.ht_bits = VMA_HT_BITS;
302 ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
303 BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
304 ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
305 sizeof(*ctx->vma_lut.ht),
306 GFP_KERNEL);
307 if (!ctx->vma_lut.ht)
308 goto err_out;
309
310 INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);
311
Chris Wilson691e6412014-04-09 09:07:36 +0100312 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100313 ret = DEFAULT_CONTEXT_HANDLE;
314 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100315 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100316 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100317 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100318 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100319 }
320 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300321
322 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100323 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100324 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100325 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
326 current->comm,
327 pid_nr(ctx->pid),
328 ctx->user_handle);
329 if (!ctx->name) {
330 ret = -ENOMEM;
331 goto err_pid;
332 }
333 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100334
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700335 /* NB: Mark all slices as needing a remap so that when the context first
336 * loads it will restore whatever remap state already exists. If there
337 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100338 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700339
Chris Wilson60958682016-12-31 11:20:11 +0000340 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400341 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000342 ctx->desc_template =
343 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800344
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800345 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
346 * present or not in use we still need a small bias as ring wraparound
347 * at offset 0 sometimes hangs. No idea why.
348 */
349 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
350 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
351 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000352 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800353
Ben Widawsky146937e2012-06-29 10:30:39 -0700354 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700355
Chris Wilson562f5d42016-10-28 13:58:54 +0100356err_pid:
357 put_pid(ctx->pid);
358 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100359err_lut:
360 kvfree(ctx->vma_lut.ht);
Ben Widawsky40521052012-06-04 14:42:43 -0700361err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100362 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700363 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700364}
365
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200366static void __destroy_hw_context(struct i915_gem_context *ctx,
367 struct drm_i915_file_private *file_priv)
368{
369 idr_remove(&file_priv->context_idr, ctx->user_handle);
370 context_close(ctx);
371}
372
Ben Widawsky254f9652012-06-04 14:42:42 -0700373/**
374 * The default context needs to exist per ring that uses contexts. It stores the
375 * context state of the GPU for applications that don't utilize HW contexts, as
376 * well as an idle case.
377 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100378static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000379i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200380 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700381{
Chris Wilsone2efd132016-05-24 14:53:34 +0100382 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700383
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000384 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700385
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000386 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700387 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800388 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700389
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000390 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100391 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800392
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000393 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100394 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800395 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
396 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200397 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100398 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200399 }
400
401 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000402 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200403 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800404
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000405 trace_i915_context_create(ctx);
406
Ben Widawskya45d0f62013-12-06 14:11:05 -0800407 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700408}
409
Zhi Wangc8c35792016-06-16 08:07:05 -0400410/**
411 * i915_gem_context_create_gvt - create a GVT GEM context
412 * @dev: drm device *
413 *
414 * This function is used to create a GVT specific GEM context.
415 *
416 * Returns:
417 * pointer to i915_gem_context on success, error pointer if failed
418 *
419 */
420struct i915_gem_context *
421i915_gem_context_create_gvt(struct drm_device *dev)
422{
423 struct i915_gem_context *ctx;
424 int ret;
425
426 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
427 return ERR_PTR(-ENODEV);
428
429 ret = i915_mutex_lock_interruptible(dev);
430 if (ret)
431 return ERR_PTR(ret);
432
Chris Wilson984ff29f2017-01-06 15:20:13 +0000433 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400434 if (IS_ERR(ctx))
435 goto out;
436
Chris Wilson984ff29f2017-01-06 15:20:13 +0000437 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000438 i915_gem_context_set_closed(ctx); /* not user accessible */
439 i915_gem_context_clear_bannable(ctx);
440 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800441 if (!i915.enable_guc_submission)
442 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000443
444 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400445out:
446 mutex_unlock(&dev->struct_mutex);
447 return ctx;
448}
449
Chris Wilson829a0af2017-06-20 12:05:45 +0100450int i915_gem_contexts_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700451{
Chris Wilsone2efd132016-05-24 14:53:34 +0100452 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700453
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800454 /* Init should only be called once per module load. Eventually the
455 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000456 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200457 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700458
Chris Wilson829a0af2017-06-20 12:05:45 +0100459 INIT_LIST_HEAD(&dev_priv->contexts.list);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100460 INIT_WORK(&dev_priv->contexts.free_work, contexts_free_worker);
461 init_llist_head(&dev_priv->contexts.free_list);
Chris Wilson829a0af2017-06-20 12:05:45 +0100462
Chris Wilsonc0336662016-05-06 15:40:21 +0100463 if (intel_vgpu_active(dev_priv) &&
464 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800465 if (!i915.enable_execlists) {
466 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
467 return -EINVAL;
468 }
469 }
470
Chris Wilson5d1808e2016-04-28 09:56:51 +0100471 /* Using the simple ida interface, the max is limited by sizeof(int) */
472 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
Chris Wilson829a0af2017-06-20 12:05:45 +0100473 ida_init(&dev_priv->contexts.hw_ida);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100474
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000475 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100476 if (IS_ERR(ctx)) {
477 DRM_ERROR("Failed to create default global context (error %ld)\n",
478 PTR_ERR(ctx));
479 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700480 }
481
Chris Wilson5d12fce2017-01-23 11:31:31 +0000482 /* For easy recognisablity, we want the kernel context to be 0 and then
483 * all user contexts will have non-zero hw_id.
484 */
485 GEM_BUG_ON(ctx->hw_id);
486
Chris Wilson60958682016-12-31 11:20:11 +0000487 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000488 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000489 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100490
Chris Wilson984ff29f2017-01-06 15:20:13 +0000491 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
492
Oscar Mateoede7d422014-07-24 17:04:12 +0100493 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300494 dev_priv->engine[RCS]->context_size ? "logical" :
495 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200496 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700497}
498
Chris Wilson829a0af2017-06-20 12:05:45 +0100499void i915_gem_contexts_lost(struct drm_i915_private *dev_priv)
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100500{
501 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530502 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100503
Chris Wilson91c8a322016-07-05 10:40:23 +0100504 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100505
Akash Goel3b3f1652016-10-13 22:44:48 +0530506 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000507 engine->legacy_active_context = NULL;
508
509 if (!engine->last_retired_context)
510 continue;
511
512 engine->context_unpin(engine, engine->last_retired_context);
513 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100514 }
515
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100516 /* Force the GPU state to be restored on enabling */
517 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100518 struct i915_gem_context *ctx;
519
Chris Wilson829a0af2017-06-20 12:05:45 +0100520 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100521 if (!i915_gem_context_is_default(ctx))
522 continue;
523
Akash Goel3b3f1652016-10-13 22:44:48 +0530524 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100525 ctx->engine[engine->id].initialised = false;
526
527 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
528 }
529
Akash Goel3b3f1652016-10-13 22:44:48 +0530530 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100531 struct intel_context *kce =
532 &dev_priv->kernel_context->engine[engine->id];
533
534 kce->initialised = true;
535 }
536 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100537}
538
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100539void i915_gem_contexts_fini(struct drm_i915_private *i915)
Ben Widawsky254f9652012-06-04 14:42:42 -0700540{
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100541 struct i915_gem_context *ctx;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100542
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100543 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100544
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100545 /* Keep the context so that we can free it immediately ourselves */
546 ctx = i915_gem_context_get(fetch_and_zero(&i915->kernel_context));
547 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
548 context_close(ctx);
549 i915_gem_context_free(ctx);
Chris Wilson984ff29f2017-01-06 15:20:13 +0000550
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100551 /* Must free all deferred contexts (via flush_workqueue) first */
552 ida_destroy(&i915->contexts.hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700553}
554
Ben Widawsky40521052012-06-04 14:42:43 -0700555static int context_idr_cleanup(int id, void *p, void *data)
556{
Chris Wilsone2efd132016-05-24 14:53:34 +0100557 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700558
Chris Wilson50e046b2016-08-04 07:52:46 +0100559 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700560 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700561}
562
Chris Wilson829a0af2017-06-20 12:05:45 +0100563int i915_gem_context_open(struct drm_i915_private *i915,
564 struct drm_file *file)
Ben Widawskye422b882013-12-06 14:10:58 -0800565{
566 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100567 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800568
569 idr_init(&file_priv->context_idr);
570
Chris Wilson829a0af2017-06-20 12:05:45 +0100571 mutex_lock(&i915->drm.struct_mutex);
572 ctx = i915_gem_create_context(i915, file_priv);
573 mutex_unlock(&i915->drm.struct_mutex);
Oscar Mateof83d6512014-05-22 14:13:38 +0100574 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800575 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100576 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800577 }
578
Chris Wilsone4d5dc22017-07-05 15:26:31 +0100579 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
580
Ben Widawskye422b882013-12-06 14:10:58 -0800581 return 0;
582}
583
Chris Wilson829a0af2017-06-20 12:05:45 +0100584void i915_gem_context_close(struct drm_file *file)
Ben Widawsky254f9652012-06-04 14:42:42 -0700585{
Ben Widawsky40521052012-06-04 14:42:43 -0700586 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700587
Chris Wilson829a0af2017-06-20 12:05:45 +0100588 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100589
Daniel Vetter73c273e2012-06-19 20:27:39 +0200590 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700591 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700592}
593
Ben Widawskye0556842012-06-04 14:42:46 -0700594static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000595mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700596{
Chris Wilsonc0336662016-05-06 15:40:21 +0100597 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000598 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530599 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000600 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000601 /* Use an extended w/a on gen7 if signalling from other rings */
602 (i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100603 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000604 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000605 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000606 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700607
Chris Wilsone555e322017-03-22 21:03:50 +0000608 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100609 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000610 /* These flags are for resource streamer on HSW+ */
611 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
612 else
613 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000614
615 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100616 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100617 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000618
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000619 cs = intel_ring_begin(req, len);
620 if (IS_ERR(cs))
621 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700622
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300623 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100624 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000625 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000626 if (num_rings) {
627 struct intel_engine_cs *signaller;
628
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000629 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530630 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000631 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000632 continue;
633
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000634 *cs++ = i915_mmio_reg_offset(
635 RING_PSMI_CTL(signaller->mmio_base));
636 *cs++ = _MASKED_BIT_ENABLE(
637 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000638 }
639 }
640 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700641
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000642 *cs++ = MI_NOOP;
643 *cs++ = MI_SET_CONTEXT;
644 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200645 /*
646 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
647 * WaMiSetContext_Hang:snb,ivb,vlv
648 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000649 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700650
Chris Wilsonc0336662016-05-06 15:40:21 +0100651 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000652 if (num_rings) {
653 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100654 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000655
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000656 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530657 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000658 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000659 continue;
660
Chris Wilsone9135c42016-04-13 17:35:10 +0100661 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000662 *cs++ = i915_mmio_reg_offset(last_reg);
663 *cs++ = _MASKED_BIT_DISABLE(
664 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000665 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100666
667 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000668 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
669 *cs++ = i915_mmio_reg_offset(last_reg);
670 *cs++ = i915_ggtt_offset(engine->scratch);
671 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000672 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000673 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000674 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700675
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000676 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700677
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000678 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700679}
680
Chris Wilsond200cda2016-04-28 09:56:44 +0100681static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100682{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000683 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
684 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100685
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100686 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100687 return 0;
688
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000689 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
690 if (IS_ERR(cs))
691 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100692
693 /*
694 * Note: We do not worry about the concurrent register cacheline hang
695 * here because no other code should access these registers other than
696 * at initialization time.
697 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000698 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100699 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000700 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
701 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100702 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000703 *cs++ = MI_NOOP;
704 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100705
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100706 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100707}
708
Chris Wilsonf9326be2016-04-28 09:56:45 +0100709static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
710 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100711 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000712{
Ben Widawsky563222a2015-03-19 12:53:28 +0000713 if (to->remap_slice)
714 return false;
715
Chris Wilsonbca44d82016-05-24 14:53:41 +0100716 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100717 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000718
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100720 return false;
721
Chris Wilsone8a9c582016-12-18 15:37:20 +0000722 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000723}
724
725static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100726needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
727 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100728 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000729{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100730 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000731 return false;
732
Chris Wilsonf9326be2016-04-28 09:56:45 +0100733 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000734 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100735 return true;
736
737 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000738 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100739 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100740 return false;
741
742 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000743 return true;
744
Chris Wilsonc0336662016-05-06 15:40:21 +0100745 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000746 return true;
747
748 return false;
749}
750
751static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100752needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100753 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100754 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000755{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100756 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000757 return false;
758
Chris Wilsonfcb51062016-04-13 17:35:14 +0100759 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000760 return false;
761
Ben Widawsky6702cf12015-03-16 16:00:58 +0000762 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000763 return true;
764
765 return false;
766}
767
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100768static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700769{
Chris Wilsone2efd132016-05-24 14:53:34 +0100770 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000771 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100772 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000773 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100774 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700775 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700776
Chris Wilsone8a9c582016-12-18 15:37:20 +0000777 GEM_BUG_ON(engine->id != RCS);
778
Chris Wilsonf9326be2016-04-28 09:56:45 +0100779 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100780 return 0;
781
Chris Wilsonf9326be2016-04-28 09:56:45 +0100782 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100783 /* Older GENs and non render rings still want the load first,
784 * "PP_DCLV followed by PP_DIR_BASE register through Load
785 * Register Immediate commands in Ring Buffer before submitting
786 * a context."*/
787 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100788 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100789 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000790 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100791 }
792
Chris Wilsonbca44d82016-05-24 14:53:41 +0100793 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000794 /* NB: If we inhibit the restore, the context is not allowed to
795 * die because future work may end up depending on valid address
796 * space. This means we must enforce that a page table load
797 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100798 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 hw_flags = MI_FORCE_RESTORE;
801 else
802 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700803
Chris Wilsonfcb51062016-04-13 17:35:14 +0100804 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
805 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700806 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000807 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700808
Chris Wilsone8a9c582016-12-18 15:37:20 +0000809 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700810 }
Ben Widawskye0556842012-06-04 14:42:46 -0700811
Chris Wilsonfcb51062016-04-13 17:35:14 +0100812 /* GEN8 does *not* require an explicit reload if the PDPs have been
813 * setup, and we do not wish to move them.
814 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100815 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100816 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100817 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100818 /* The hardware context switch is emitted, but we haven't
819 * actually changed the state - so it's probably safe to bail
820 * here. Still, let the user know something dangerous has
821 * happened.
822 */
823 if (ret)
824 return ret;
825 }
826
Chris Wilsonf9326be2016-04-28 09:56:45 +0100827 if (ppgtt)
828 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829
830 for (i = 0; i < MAX_L3_SLICES; i++) {
831 if (!(to->remap_slice & (1<<i)))
832 continue;
833
Chris Wilsond200cda2016-04-28 09:56:44 +0100834 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100835 if (ret)
836 return ret;
837
838 to->remap_slice &= ~(1<<i);
839 }
840
Chris Wilsonbca44d82016-05-24 14:53:41 +0100841 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000842 if (engine->init_context) {
843 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100844 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100845 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100846 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100847 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300848 }
849
Ben Widawskye0556842012-06-04 14:42:46 -0700850 return 0;
851}
852
853/**
854 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100855 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700856 *
857 * The context life cycle is simple. The context refcount is incremented and
858 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100859 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700860 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100861 *
862 * This function should not be used in execlists mode. Instead the context is
863 * switched by writing to the ELSP and requests keep a reference to their
864 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700865 */
John Harrisonba01cc92015-05-29 17:43:41 +0100866int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700867{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000868 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700869
Chris Wilson91c8a322016-07-05 10:40:23 +0100870 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100871 if (i915.enable_execlists)
872 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800873
Chris Wilsonbca44d82016-05-24 14:53:41 +0100874 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100875 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100876 struct i915_hw_ppgtt *ppgtt =
877 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100878
Chris Wilsonf9326be2016-04-28 09:56:45 +0100879 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100880 int ret;
881
882 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100883 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100884 if (ret)
885 return ret;
886
Chris Wilsonf9326be2016-04-28 09:56:45 +0100887 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100888 }
889
Ben Widawskyc4829722013-12-06 14:11:20 -0800890 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200891 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800892
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100893 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700894}
Ben Widawsky84624812012-06-04 14:42:54 -0700895
Chris Wilsonf131e352016-12-29 14:40:37 +0000896static bool engine_has_kernel_context(struct intel_engine_cs *engine)
897{
898 struct i915_gem_timeline *timeline;
899
900 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
901 struct intel_timeline *tl;
902
903 if (timeline == &engine->i915->gt.global_timeline)
904 continue;
905
906 tl = &timeline->engine[engine->id];
907 if (i915_gem_active_peek(&tl->last_request,
908 &engine->i915->drm.struct_mutex))
909 return false;
910 }
911
912 return (!engine->last_retired_context ||
913 i915_gem_context_is_kernel(engine->last_retired_context));
914}
915
Chris Wilson945657b2016-07-15 14:56:19 +0100916int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
917{
918 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100919 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530920 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100921
Chris Wilson3033aca2016-10-28 13:58:47 +0100922 lockdep_assert_held(&dev_priv->drm.struct_mutex);
923
Chris Wilsonf131e352016-12-29 14:40:37 +0000924 i915_gem_retire_requests(dev_priv);
925
Akash Goel3b3f1652016-10-13 22:44:48 +0530926 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100927 struct drm_i915_gem_request *req;
928 int ret;
929
Chris Wilsonf131e352016-12-29 14:40:37 +0000930 if (engine_has_kernel_context(engine))
931 continue;
932
Chris Wilson945657b2016-07-15 14:56:19 +0100933 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
934 if (IS_ERR(req))
935 return PTR_ERR(req);
936
Chris Wilson3033aca2016-10-28 13:58:47 +0100937 /* Queue this switch after all other activity */
938 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
939 struct drm_i915_gem_request *prev;
940 struct intel_timeline *tl;
941
942 tl = &timeline->engine[engine->id];
943 prev = i915_gem_active_raw(&tl->last_request,
944 &dev_priv->drm.struct_mutex);
945 if (prev)
946 i915_sw_fence_await_sw_fence_gfp(&req->submit,
947 &prev->submit,
948 GFP_KERNEL);
949 }
950
Chris Wilson5b043f42016-08-02 22:50:38 +0100951 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000952 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100953 if (ret)
954 return ret;
955 }
956
957 return 0;
958}
959
Mika Kuoppalab083a082016-11-18 15:10:47 +0200960static bool client_is_banned(struct drm_i915_file_private *file_priv)
961{
962 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
963}
964
Ben Widawsky84624812012-06-04 14:42:54 -0700965int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
966 struct drm_file *file)
967{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300968 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700969 struct drm_i915_gem_context_create *args = data;
970 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100971 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700972 int ret;
973
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300974 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200975 return -ENODEV;
976
Chris Wilsonb31e5132016-02-05 16:45:59 +0000977 if (args->pad != 0)
978 return -EINVAL;
979
Mika Kuoppalab083a082016-11-18 15:10:47 +0200980 if (client_is_banned(file_priv)) {
981 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
982 current->comm,
983 pid_nr(get_task_pid(current, PIDTYPE_PID)));
984
985 return -EIO;
986 }
987
Ben Widawsky84624812012-06-04 14:42:54 -0700988 ret = i915_mutex_lock_interruptible(dev);
989 if (ret)
990 return ret;
991
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100992 /* Reap stale contexts */
993 i915_gem_retire_requests(dev_priv);
994 contexts_free(dev_priv);
995
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300996 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700997 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300998 if (IS_ERR(ctx))
999 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001000
Chris Wilson984ff29f2017-01-06 15:20:13 +00001001 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
1002
Oscar Mateo821d66d2014-07-03 16:28:00 +01001003 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +00001004 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001005
Dan Carpenterbe636382012-07-17 09:44:49 +03001006 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -07001007}
1008
1009int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1010 struct drm_file *file)
1011{
1012 struct drm_i915_gem_context_destroy *args = data;
1013 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +01001014 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -07001015 int ret;
1016
Chris Wilsonb31e5132016-02-05 16:45:59 +00001017 if (args->pad != 0)
1018 return -EINVAL;
1019
Oscar Mateo821d66d2014-07-03 16:28:00 +01001020 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -08001021 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -08001022
Chris Wilsonca585b52016-05-24 14:53:36 +01001023 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001024 if (!ctx)
1025 return -ENOENT;
1026
1027 ret = mutex_lock_interruptible(&dev->struct_mutex);
1028 if (ret)
1029 goto out;
Ben Widawsky84624812012-06-04 14:42:54 -07001030
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +02001031 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -07001032 mutex_unlock(&dev->struct_mutex);
1033
Chris Wilson1acfc102017-06-20 12:05:47 +01001034out:
1035 i915_gem_context_put(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -07001036 return 0;
1037}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001038
1039int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1040 struct drm_file *file)
1041{
1042 struct drm_i915_file_private *file_priv = file->driver_priv;
1043 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001044 struct i915_gem_context *ctx;
Chris Wilson1acfc102017-06-20 12:05:47 +01001045 int ret = 0;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001046
Chris Wilsonca585b52016-05-24 14:53:36 +01001047 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilson1acfc102017-06-20 12:05:47 +01001048 if (!ctx)
1049 return -ENOENT;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001050
1051 args->size = 0;
1052 switch (args->param) {
1053 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001054 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001055 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001056 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1057 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1058 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001059 case I915_CONTEXT_PARAM_GTT_SIZE:
1060 if (ctx->ppgtt)
1061 args->value = ctx->ppgtt->base.total;
1062 else if (to_i915(dev)->mm.aliasing_ppgtt)
1063 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1064 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001065 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001066 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001067 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001068 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001069 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001070 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001071 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001072 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001073 default:
1074 ret = -EINVAL;
1075 break;
1076 }
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001077
Chris Wilson1acfc102017-06-20 12:05:47 +01001078 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001079 return ret;
1080}
1081
1082int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file)
1084{
1085 struct drm_i915_file_private *file_priv = file->driver_priv;
1086 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001087 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001088 int ret;
1089
Chris Wilson1acfc102017-06-20 12:05:47 +01001090 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1091 if (!ctx)
1092 return -ENOENT;
1093
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001094 ret = i915_mutex_lock_interruptible(dev);
1095 if (ret)
Chris Wilson1acfc102017-06-20 12:05:47 +01001096 goto out;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001097
1098 switch (args->param) {
1099 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001100 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001101 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001102 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1103 if (args->size) {
1104 ret = -EINVAL;
1105 } else {
1106 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1107 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1108 }
1109 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001110 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001111 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001112 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001113 else if (args->value)
1114 i915_gem_context_set_no_error_capture(ctx);
1115 else
1116 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001117 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001118 case I915_CONTEXT_PARAM_BANNABLE:
1119 if (args->size)
1120 ret = -EINVAL;
1121 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1122 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001123 else if (args->value)
1124 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001125 else
Chris Wilson60958682016-12-31 11:20:11 +00001126 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001127 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001128 default:
1129 ret = -EINVAL;
1130 break;
1131 }
1132 mutex_unlock(&dev->struct_mutex);
1133
Chris Wilson1acfc102017-06-20 12:05:47 +01001134out:
1135 i915_gem_context_put(ctx);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001136 return ret;
1137}
Chris Wilsond5387042016-05-13 11:57:19 +01001138
1139int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1140 void *data, struct drm_file *file)
1141{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001142 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001143 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001144 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001145 int ret;
1146
1147 if (args->flags || args->pad)
1148 return -EINVAL;
1149
Chris Wilson1acfc102017-06-20 12:05:47 +01001150 ret = -ENOENT;
1151 rcu_read_lock();
1152 ctx = __i915_gem_context_lookup_rcu(file->driver_priv, args->ctx_id);
1153 if (!ctx)
1154 goto out;
Chris Wilsond5387042016-05-13 11:57:19 +01001155
Chris Wilson1acfc102017-06-20 12:05:47 +01001156 /*
1157 * We opt for unserialised reads here. This may result in tearing
1158 * in the extremely unlikely event of a GPU hang on this context
1159 * as we are querying them. If we need that extra layer of protection,
1160 * we should wrap the hangstats with a seqlock.
1161 */
Chris Wilsond5387042016-05-13 11:57:19 +01001162
1163 if (capable(CAP_SYS_ADMIN))
1164 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1165 else
1166 args->reset_count = 0;
1167
Chris Wilson1acfc102017-06-20 12:05:47 +01001168 args->batch_active = READ_ONCE(ctx->guilty_count);
1169 args->batch_pending = READ_ONCE(ctx->active_count);
Chris Wilsond5387042016-05-13 11:57:19 +01001170
Chris Wilson1acfc102017-06-20 12:05:47 +01001171 ret = 0;
1172out:
1173 rcu_read_unlock();
1174 return ret;
Chris Wilsond5387042016-05-13 11:57:19 +01001175}
Chris Wilson0daf0112017-02-13 17:15:19 +00001176
1177#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1178#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001179#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001180#endif