blob: 39ed58a21fc1f517f56d179d48b3b9bef00e9410 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
Chris Wilson4ff4b442017-06-16 15:05:16 +010088#include <linux/log2.h>
David Howells760285e2012-10-02 18:01:07 +010089#include <drm/drmP.h>
90#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070091#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000092#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070093
Chris Wilsonb2e862d2016-04-28 09:56:41 +010094#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
Chris Wilson4ff4b442017-06-16 15:05:16 +010096/* Initial size (as log2) to preallocate the handle->object hashtable */
97#define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */
98
99static void resize_vma_ht(struct work_struct *work)
100{
101 struct i915_gem_context_vma_lut *lut =
102 container_of(work, typeof(*lut), resize);
103 unsigned int bits, new_bits, size, i;
104 struct hlist_head *new_ht;
105
106 GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));
107
108 bits = 1 + ilog2(4*lut->ht_count/3 + 1);
109 new_bits = min_t(unsigned int,
110 max(bits, VMA_HT_BITS),
111 sizeof(unsigned int) * BITS_PER_BYTE - 1);
112 if (new_bits == lut->ht_bits)
113 goto out;
114
115 new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
116 if (!new_ht)
117 new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
118 if (!new_ht)
119 /* Pretend resize succeeded and stop calling us for a bit! */
120 goto out;
121
122 size = BIT(lut->ht_bits);
123 for (i = 0; i < size; i++) {
124 struct i915_vma *vma;
125 struct hlist_node *tmp;
126
127 hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
128 hlist_add_head(&vma->ctx_node,
129 &new_ht[hash_32(vma->ctx_handle,
130 new_bits)]);
131 }
132 kvfree(lut->ht);
133 lut->ht = new_ht;
134 lut->ht_bits = new_bits;
135out:
136 smp_store_release(&lut->ht_size, BIT(bits));
137 GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
138}
139
140static void vma_lut_free(struct i915_gem_context *ctx)
141{
142 struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
143 unsigned int i, size;
144
145 if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
146 cancel_work_sync(&lut->resize);
147
148 size = BIT(lut->ht_bits);
149 for (i = 0; i < size; i++) {
150 struct i915_vma *vma;
151
152 hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
153 vma->obj->vma_hashed = NULL;
154 vma->ctx = NULL;
Chris Wilsondade2a62017-06-16 15:05:20 +0100155 i915_vma_put(vma);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100156 }
157 }
158 kvfree(lut->ht);
159}
160
Mika Kuoppaladce32712013-04-30 13:30:33 +0300161void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700162{
Chris Wilsone2efd132016-05-24 14:53:34 +0100163 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100164 int i;
Ben Widawsky40521052012-06-04 14:42:43 -0700165
Chris Wilson91c8a322016-07-05 10:40:23 +0100166 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000167 trace_i915_context_free(ctx);
Chris Wilson60958682016-12-31 11:20:11 +0000168 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000169
Chris Wilson4ff4b442017-06-16 15:05:16 +0100170 vma_lut_free(ctx);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200171 i915_ppgtt_put(ctx->ppgtt);
172
Chris Wilsonbca44d82016-05-24 14:53:41 +0100173 for (i = 0; i < I915_NUM_ENGINES; i++) {
174 struct intel_context *ce = &ctx->engine[i];
175
176 if (!ce->state)
177 continue;
178
179 WARN_ON(ce->pin_count);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100180 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +0100181 intel_ring_free(ce->ring);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100182
Chris Wilsonf8a7fde2016-10-28 13:58:29 +0100183 __i915_gem_object_release_unless_active(ce->state->obj);
Chris Wilsonbca44d82016-05-24 14:53:41 +0100184 }
185
Chris Wilson562f5d42016-10-28 13:58:54 +0100186 kfree(ctx->name);
Chris Wilsonc84455b2016-08-15 10:49:08 +0100187 put_pid(ctx->pid);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100188
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800189 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100190
191 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700192 kfree(ctx);
193}
194
Chris Wilson50e046b2016-08-04 07:52:46 +0100195static void context_close(struct i915_gem_context *ctx)
196{
Chris Wilson60958682016-12-31 11:20:11 +0000197 i915_gem_context_set_closed(ctx);
Chris Wilson50e046b2016-08-04 07:52:46 +0100198 if (ctx->ppgtt)
199 i915_ppgtt_close(&ctx->ppgtt->base);
200 ctx->file_priv = ERR_PTR(-EBADF);
201 i915_gem_context_put(ctx);
202}
203
Chris Wilson5d1808e2016-04-28 09:56:51 +0100204static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
205{
206 int ret;
207
208 ret = ida_simple_get(&dev_priv->context_hw_ida,
209 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
210 if (ret < 0) {
211 /* Contexts are only released when no longer active.
212 * Flush any pending retires to hopefully release some
213 * stale contexts and try again.
214 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100215 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100216 ret = ida_simple_get(&dev_priv->context_hw_ida,
217 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
218 if (ret < 0)
219 return ret;
220 }
221
222 *out = ret;
223 return 0;
224}
225
Chris Wilson949e8ab2017-02-09 14:40:36 +0000226static u32 default_desc_template(const struct drm_i915_private *i915,
227 const struct i915_hw_ppgtt *ppgtt)
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200228{
Chris Wilson949e8ab2017-02-09 14:40:36 +0000229 u32 address_mode;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 u32 desc;
231
Chris Wilson949e8ab2017-02-09 14:40:36 +0000232 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200233
Chris Wilson949e8ab2017-02-09 14:40:36 +0000234 address_mode = INTEL_LEGACY_32B_CONTEXT;
235 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
236 address_mode = INTEL_LEGACY_64B_CONTEXT;
237 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
238
239 if (IS_GEN8(i915))
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200240 desc |= GEN8_CTX_L3LLC_COHERENT;
241
242 /* TODO: WaDisableLiteRestore when we start using semaphore
243 * signalling between Command Streamers
244 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
245 */
246
247 return desc;
248}
249
Chris Wilsone2efd132016-05-24 14:53:34 +0100250static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000251__create_hw_context(struct drm_i915_private *dev_priv,
Daniel Vetteree960be2014-08-06 15:04:45 +0200252 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700253{
Chris Wilsone2efd132016-05-24 14:53:34 +0100254 struct i915_gem_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800255 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700256
Ben Widawskyf94982b2012-11-10 10:56:04 -0800257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700260
Chris Wilson5d1808e2016-04-28 09:56:51 +0100261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
Mika Kuoppaladce32712013-04-30 13:30:33 +0300267 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700268 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100269 ctx->i915 = dev_priv;
Chris Wilsone4f815f2017-05-17 13:10:02 +0100270 ctx->priority = I915_PRIORITY_NORMAL;
Ben Widawsky40521052012-06-04 14:42:43 -0700271
Chris Wilson4ff4b442017-06-16 15:05:16 +0100272 ctx->vma_lut.ht_bits = VMA_HT_BITS;
273 ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
274 BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
275 ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
276 sizeof(*ctx->vma_lut.ht),
277 GFP_KERNEL);
278 if (!ctx->vma_lut.ht)
279 goto err_out;
280
281 INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);
282
Chris Wilson691e6412014-04-09 09:07:36 +0100283 /* Default context will never have a file_priv */
Chris Wilson562f5d42016-10-28 13:58:54 +0100284 ret = DEFAULT_CONTEXT_HANDLE;
285 if (file_priv) {
Chris Wilson691e6412014-04-09 09:07:36 +0100286 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100287 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100288 if (ret < 0)
Chris Wilson4ff4b442017-06-16 15:05:16 +0100289 goto err_lut;
Chris Wilson562f5d42016-10-28 13:58:54 +0100290 }
291 ctx->user_handle = ret;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300292
293 ctx->file_priv = file_priv;
Chris Wilson562f5d42016-10-28 13:58:54 +0100294 if (file_priv) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100295 ctx->pid = get_task_pid(current, PIDTYPE_PID);
Chris Wilson562f5d42016-10-28 13:58:54 +0100296 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
297 current->comm,
298 pid_nr(ctx->pid),
299 ctx->user_handle);
300 if (!ctx->name) {
301 ret = -ENOMEM;
302 goto err_pid;
303 }
304 }
Chris Wilsonc84455b2016-08-15 10:49:08 +0100305
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700306 /* NB: Mark all slices as needing a remap so that when the context first
307 * loads it will restore whatever remap state already exists. If there
308 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100309 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700310
Chris Wilson60958682016-12-31 11:20:11 +0000311 i915_gem_context_set_bannable(ctx);
Zhi Wangbcd794c2016-06-16 08:07:01 -0400312 ctx->ring_size = 4 * PAGE_SIZE;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000313 ctx->desc_template =
314 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
Chris Wilson676fa572014-12-24 08:13:39 -0800315
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800316 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
317 * present or not in use we still need a small bias as ring wraparound
318 * at offset 0 sometimes hangs. No idea why.
319 */
320 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
321 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
322 else
Chris Wilsonf51455d2017-01-10 14:47:34 +0000323 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800324
Ben Widawsky146937e2012-06-29 10:30:39 -0700325 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700326
Chris Wilson562f5d42016-10-28 13:58:54 +0100327err_pid:
328 put_pid(ctx->pid);
329 idr_remove(&file_priv->context_idr, ctx->user_handle);
Chris Wilson4ff4b442017-06-16 15:05:16 +0100330err_lut:
331 kvfree(ctx->vma_lut.ht);
Ben Widawsky40521052012-06-04 14:42:43 -0700332err_out:
Chris Wilson50e046b2016-08-04 07:52:46 +0100333 context_close(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700334 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700335}
336
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200337static void __destroy_hw_context(struct i915_gem_context *ctx,
338 struct drm_i915_file_private *file_priv)
339{
340 idr_remove(&file_priv->context_idr, ctx->user_handle);
341 context_close(ctx);
342}
343
Ben Widawsky254f9652012-06-04 14:42:42 -0700344/**
345 * The default context needs to exist per ring that uses contexts. It stores the
346 * context state of the GPU for applications that don't utilize HW contexts, as
347 * well as an idle case.
348 */
Chris Wilsone2efd132016-05-24 14:53:34 +0100349static struct i915_gem_context *
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000350i915_gem_create_context(struct drm_i915_private *dev_priv,
Daniel Vetterd624d862014-08-06 15:04:54 +0200351 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700352{
Chris Wilsone2efd132016-05-24 14:53:34 +0100353 struct i915_gem_context *ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700354
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000355 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Ben Widawsky40521052012-06-04 14:42:43 -0700356
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000357 ctx = __create_hw_context(dev_priv, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700358 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800359 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700360
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000361 if (USES_FULL_PPGTT(dev_priv)) {
Chris Wilson80b204b2016-10-28 13:58:58 +0100362 struct i915_hw_ppgtt *ppgtt;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800363
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000364 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100365 if (IS_ERR(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800366 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
367 PTR_ERR(ppgtt));
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200368 __destroy_hw_context(ctx, file_priv);
Chris Wilsonc6aab912016-05-24 14:53:38 +0100369 return ERR_CAST(ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200370 }
371
372 ctx->ppgtt = ppgtt;
Chris Wilson949e8ab2017-02-09 14:40:36 +0000373 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
Daniel Vetterae6c4802014-08-06 15:04:53 +0200374 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800375
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000376 trace_i915_context_create(ctx);
377
Ben Widawskya45d0f62013-12-06 14:11:05 -0800378 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700379}
380
Zhi Wangc8c35792016-06-16 08:07:05 -0400381/**
382 * i915_gem_context_create_gvt - create a GVT GEM context
383 * @dev: drm device *
384 *
385 * This function is used to create a GVT specific GEM context.
386 *
387 * Returns:
388 * pointer to i915_gem_context on success, error pointer if failed
389 *
390 */
391struct i915_gem_context *
392i915_gem_context_create_gvt(struct drm_device *dev)
393{
394 struct i915_gem_context *ctx;
395 int ret;
396
397 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
398 return ERR_PTR(-ENODEV);
399
400 ret = i915_mutex_lock_interruptible(dev);
401 if (ret)
402 return ERR_PTR(ret);
403
Chris Wilson984ff29f2017-01-06 15:20:13 +0000404 ctx = __create_hw_context(to_i915(dev), NULL);
Zhi Wangc8c35792016-06-16 08:07:05 -0400405 if (IS_ERR(ctx))
406 goto out;
407
Chris Wilson984ff29f2017-01-06 15:20:13 +0000408 ctx->file_priv = ERR_PTR(-EBADF);
Chris Wilson60958682016-12-31 11:20:11 +0000409 i915_gem_context_set_closed(ctx); /* not user accessible */
410 i915_gem_context_clear_bannable(ctx);
411 i915_gem_context_set_force_single_submission(ctx);
Chuanxiao Dong718e8842017-02-16 14:36:40 +0800412 if (!i915.enable_guc_submission)
413 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
Chris Wilson984ff29f2017-01-06 15:20:13 +0000414
415 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
Zhi Wangc8c35792016-06-16 08:07:05 -0400416out:
417 mutex_unlock(&dev->struct_mutex);
418 return ctx;
419}
420
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000421int i915_gem_context_init(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700422{
Chris Wilsone2efd132016-05-24 14:53:34 +0100423 struct i915_gem_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700424
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800425 /* Init should only be called once per module load. Eventually the
426 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000427 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200428 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700429
Chris Wilsonc0336662016-05-06 15:40:21 +0100430 if (intel_vgpu_active(dev_priv) &&
431 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800432 if (!i915.enable_execlists) {
433 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
434 return -EINVAL;
435 }
436 }
437
Chris Wilson5d1808e2016-04-28 09:56:51 +0100438 /* Using the simple ida interface, the max is limited by sizeof(int) */
439 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
440 ida_init(&dev_priv->context_hw_ida);
441
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000442 ctx = i915_gem_create_context(dev_priv, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100443 if (IS_ERR(ctx)) {
444 DRM_ERROR("Failed to create default global context (error %ld)\n",
445 PTR_ERR(ctx));
446 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700447 }
448
Chris Wilson5d12fce2017-01-23 11:31:31 +0000449 /* For easy recognisablity, we want the kernel context to be 0 and then
450 * all user contexts will have non-zero hw_id.
451 */
452 GEM_BUG_ON(ctx->hw_id);
453
Chris Wilson60958682016-12-31 11:20:11 +0000454 i915_gem_context_clear_bannable(ctx);
Chris Wilson9f792eb2016-11-14 20:41:04 +0000455 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000456 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100457
Chris Wilson984ff29f2017-01-06 15:20:13 +0000458 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
459
Oscar Mateoede7d422014-07-24 17:04:12 +0100460 DRM_DEBUG_DRIVER("%s context support initialized\n",
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300461 dev_priv->engine[RCS]->context_size ? "logical" :
462 "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200463 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700464}
465
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100466void i915_gem_context_lost(struct drm_i915_private *dev_priv)
467{
468 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530469 enum intel_engine_id id;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100470
Chris Wilson91c8a322016-07-05 10:40:23 +0100471 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100472
Akash Goel3b3f1652016-10-13 22:44:48 +0530473 for_each_engine(engine, dev_priv, id) {
Chris Wilsone8a9c582016-12-18 15:37:20 +0000474 engine->legacy_active_context = NULL;
475
476 if (!engine->last_retired_context)
477 continue;
478
479 engine->context_unpin(engine, engine->last_retired_context);
480 engine->last_retired_context = NULL;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100481 }
482
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100483 /* Force the GPU state to be restored on enabling */
484 if (!i915.enable_execlists) {
Chris Wilsona168b2d2016-06-24 14:55:55 +0100485 struct i915_gem_context *ctx;
486
487 list_for_each_entry(ctx, &dev_priv->context_list, link) {
488 if (!i915_gem_context_is_default(ctx))
489 continue;
490
Akash Goel3b3f1652016-10-13 22:44:48 +0530491 for_each_engine(engine, dev_priv, id)
Chris Wilsona168b2d2016-06-24 14:55:55 +0100492 ctx->engine[engine->id].initialised = false;
493
494 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
495 }
496
Akash Goel3b3f1652016-10-13 22:44:48 +0530497 for_each_engine(engine, dev_priv, id) {
Chris Wilsonc7c3c072016-06-24 14:55:54 +0100498 struct intel_context *kce =
499 &dev_priv->kernel_context->engine[engine->id];
500
501 kce->initialised = true;
502 }
503 }
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100504}
505
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000506void i915_gem_context_fini(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700507{
Chris Wilsone2efd132016-05-24 14:53:34 +0100508 struct i915_gem_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100509
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000510 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson499f2692016-05-24 14:53:35 +0100511
Chris Wilson984ff29f2017-01-06 15:20:13 +0000512 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
513
Chris Wilson50e046b2016-08-04 07:52:46 +0100514 context_close(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000515 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100516
517 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700518}
519
Ben Widawsky40521052012-06-04 14:42:43 -0700520static int context_idr_cleanup(int id, void *p, void *data)
521{
Chris Wilsone2efd132016-05-24 14:53:34 +0100522 struct i915_gem_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700523
Chris Wilson50e046b2016-08-04 07:52:46 +0100524 context_close(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700525 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700526}
527
Ben Widawskye422b882013-12-06 14:10:58 -0800528int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
529{
530 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100531 struct i915_gem_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800532
533 idr_init(&file_priv->context_idr);
534
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800535 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000536 ctx = i915_gem_create_context(to_i915(dev), file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800537 mutex_unlock(&dev->struct_mutex);
538
Chris Wilson984ff29f2017-01-06 15:20:13 +0000539 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
540
Oscar Mateof83d6512014-05-22 14:13:38 +0100541 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800542 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100543 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800544 }
545
Ben Widawskye422b882013-12-06 14:10:58 -0800546 return 0;
547}
548
Ben Widawsky254f9652012-06-04 14:42:42 -0700549void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
550{
Ben Widawsky40521052012-06-04 14:42:43 -0700551 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700552
Chris Wilson499f2692016-05-24 14:53:35 +0100553 lockdep_assert_held(&dev->struct_mutex);
554
Daniel Vetter73c273e2012-06-19 20:27:39 +0200555 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700556 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700557}
558
Ben Widawskye0556842012-06-04 14:42:46 -0700559static inline int
Chris Wilsone555e322017-03-22 21:03:50 +0000560mi_set_context(struct drm_i915_gem_request *req, u32 flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700561{
Chris Wilsonc0336662016-05-06 15:40:21 +0100562 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000563 struct intel_engine_cs *engine = req->engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530564 enum intel_engine_id id;
Chris Wilson2c550182014-12-16 10:02:27 +0000565 const int num_rings =
Chris Wilsone02d9d76b2017-03-24 15:17:23 +0000566 /* Use an extended w/a on gen7 if signalling from other rings */
567 (i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100568 INTEL_INFO(dev_priv)->num_rings - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000569 0;
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000570 int len;
Chris Wilsone555e322017-03-22 21:03:50 +0000571 u32 *cs;
Ben Widawskye0556842012-06-04 14:42:46 -0700572
Chris Wilsone555e322017-03-22 21:03:50 +0000573 flags |= MI_MM_SPACE_GTT;
Chris Wilsonc0336662016-05-06 15:40:21 +0100574 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Chris Wilsone555e322017-03-22 21:03:50 +0000575 /* These flags are for resource streamer on HSW+ */
576 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
577 else
578 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
Chris Wilson2c550182014-12-16 10:02:27 +0000579
580 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100581 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100582 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000583
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000584 cs = intel_ring_begin(req, len);
585 if (IS_ERR(cs))
586 return PTR_ERR(cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700587
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300588 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100589 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000590 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000591 if (num_rings) {
592 struct intel_engine_cs *signaller;
593
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000594 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530595 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000596 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000597 continue;
598
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000599 *cs++ = i915_mmio_reg_offset(
600 RING_PSMI_CTL(signaller->mmio_base));
601 *cs++ = _MASKED_BIT_ENABLE(
602 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000603 }
604 }
605 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700606
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000607 *cs++ = MI_NOOP;
608 *cs++ = MI_SET_CONTEXT;
609 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200610 /*
611 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
612 * WaMiSetContext_Hang:snb,ivb,vlv
613 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000614 *cs++ = MI_NOOP;
Ben Widawskye0556842012-06-04 14:42:46 -0700615
Chris Wilsonc0336662016-05-06 15:40:21 +0100616 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000617 if (num_rings) {
618 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100619 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000620
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000621 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
Akash Goel3b3f1652016-10-13 22:44:48 +0530622 for_each_engine(signaller, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000624 continue;
625
Chris Wilsone9135c42016-04-13 17:35:10 +0100626 last_reg = RING_PSMI_CTL(signaller->mmio_base);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000627 *cs++ = i915_mmio_reg_offset(last_reg);
628 *cs++ = _MASKED_BIT_DISABLE(
629 GEN6_PSMI_SLEEP_MSG_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000630 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100631
632 /* Insert a delay before the next switch! */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000633 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
634 *cs++ = i915_mmio_reg_offset(last_reg);
635 *cs++ = i915_ggtt_offset(engine->scratch);
636 *cs++ = MI_NOOP;
Chris Wilson2c550182014-12-16 10:02:27 +0000637 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000638 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
Chris Wilson2c550182014-12-16 10:02:27 +0000639 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700640
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000641 intel_ring_advance(req, cs);
Ben Widawskye0556842012-06-04 14:42:46 -0700642
Tvrtko Ursulina937eaf2017-02-14 15:29:01 +0000643 return 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700644}
645
Chris Wilsond200cda2016-04-28 09:56:44 +0100646static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100647{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000648 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
649 int i;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100650
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100651 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100652 return 0;
653
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000654 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
655 if (IS_ERR(cs))
656 return PTR_ERR(cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100657
658 /*
659 * Note: We do not worry about the concurrent register cacheline hang
660 * here because no other code should access these registers other than
661 * at initialization time.
662 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000663 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100664 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000665 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
666 *cs++ = remap_info[i];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100667 }
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000668 *cs++ = MI_NOOP;
669 intel_ring_advance(req, cs);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100670
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100671 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100672}
673
Chris Wilsonf9326be2016-04-28 09:56:45 +0100674static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
675 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100676 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000677{
Ben Widawsky563222a2015-03-19 12:53:28 +0000678 if (to->remap_slice)
679 return false;
680
Chris Wilsonbca44d82016-05-24 14:53:41 +0100681 if (!to->engine[RCS].initialised)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100682 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000683
Chris Wilsonf9326be2016-04-28 09:56:45 +0100684 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100685 return false;
686
Chris Wilsone8a9c582016-12-18 15:37:20 +0000687 return to == engine->legacy_active_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000688}
689
690static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100691needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
692 struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +0100693 struct i915_gem_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000694{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100695 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696 return false;
697
Chris Wilsonf9326be2016-04-28 09:56:45 +0100698 /* Always load the ppgtt on first use */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000699 if (!engine->legacy_active_context)
Chris Wilsonf9326be2016-04-28 09:56:45 +0100700 return true;
701
702 /* Same context without new entries, skip */
Chris Wilsone8a9c582016-12-18 15:37:20 +0000703 if (engine->legacy_active_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100704 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100705 return false;
706
707 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000708 return true;
709
Chris Wilsonc0336662016-05-06 15:40:21 +0100710 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000711 return true;
712
713 return false;
714}
715
716static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100717needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
Chris Wilsone2efd132016-05-24 14:53:34 +0100718 struct i915_gem_context *to,
Chris Wilsonf9326be2016-04-28 09:56:45 +0100719 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000720{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100721 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000722 return false;
723
Chris Wilsonfcb51062016-04-13 17:35:14 +0100724 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000725 return false;
726
Ben Widawsky6702cf12015-03-16 16:00:58 +0000727 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000728 return true;
729
730 return false;
731}
732
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100733static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700734{
Chris Wilsone2efd132016-05-24 14:53:34 +0100735 struct i915_gem_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000736 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100737 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000738 struct i915_gem_context *from = engine->legacy_active_context;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100739 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700740 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700741
Chris Wilsone8a9c582016-12-18 15:37:20 +0000742 GEM_BUG_ON(engine->id != RCS);
743
Chris Wilsonf9326be2016-04-28 09:56:45 +0100744 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100745 return 0;
746
Chris Wilsonf9326be2016-04-28 09:56:45 +0100747 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100748 /* Older GENs and non render rings still want the load first,
749 * "PP_DCLV followed by PP_DIR_BASE register through Load
750 * Register Immediate commands in Ring Buffer before submitting
751 * a context."*/
752 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100753 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100754 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000755 return ret;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100756 }
757
Chris Wilsonbca44d82016-05-24 14:53:41 +0100758 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000759 /* NB: If we inhibit the restore, the context is not allowed to
760 * die because future work may end up depending on valid address
761 * space. This means we must enforce that a page table load
762 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100763 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100764 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100765 hw_flags = MI_FORCE_RESTORE;
766 else
767 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700768
Chris Wilsonfcb51062016-04-13 17:35:14 +0100769 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
770 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700771 if (ret)
Chris Wilsone8a9c582016-12-18 15:37:20 +0000772 return ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700773
Chris Wilsone8a9c582016-12-18 15:37:20 +0000774 engine->legacy_active_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700775 }
Ben Widawskye0556842012-06-04 14:42:46 -0700776
Chris Wilsonfcb51062016-04-13 17:35:14 +0100777 /* GEN8 does *not* require an explicit reload if the PDPs have been
778 * setup, and we do not wish to move them.
779 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100780 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100781 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100782 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100783 /* The hardware context switch is emitted, but we haven't
784 * actually changed the state - so it's probably safe to bail
785 * here. Still, let the user know something dangerous has
786 * happened.
787 */
788 if (ret)
789 return ret;
790 }
791
Chris Wilsonf9326be2016-04-28 09:56:45 +0100792 if (ppgtt)
793 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100794
795 for (i = 0; i < MAX_L3_SLICES; i++) {
796 if (!(to->remap_slice & (1<<i)))
797 continue;
798
Chris Wilsond200cda2016-04-28 09:56:44 +0100799 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 if (ret)
801 return ret;
802
803 to->remap_slice &= ~(1<<i);
804 }
805
Chris Wilsonbca44d82016-05-24 14:53:41 +0100806 if (!to->engine[RCS].initialised) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000807 if (engine->init_context) {
808 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100809 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100810 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100811 }
Chris Wilsonbca44d82016-05-24 14:53:41 +0100812 to->engine[RCS].initialised = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300813 }
814
Ben Widawskye0556842012-06-04 14:42:46 -0700815 return 0;
816}
817
818/**
819 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100820 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700821 *
822 * The context life cycle is simple. The context refcount is incremented and
823 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100824 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700825 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100826 *
827 * This function should not be used in execlists mode. Instead the context is
828 * switched by writing to the ELSP and requests keep a reference to their
829 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700830 */
John Harrisonba01cc92015-05-29 17:43:41 +0100831int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700832{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000833 struct intel_engine_cs *engine = req->engine;
Ben Widawskye0556842012-06-04 14:42:46 -0700834
Chris Wilson91c8a322016-07-05 10:40:23 +0100835 lockdep_assert_held(&req->i915->drm.struct_mutex);
Chris Wilson5b043f42016-08-02 22:50:38 +0100836 if (i915.enable_execlists)
837 return 0;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800838
Chris Wilsonbca44d82016-05-24 14:53:41 +0100839 if (!req->ctx->engine[engine->id].state) {
Chris Wilsone2efd132016-05-24 14:53:34 +0100840 struct i915_gem_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100841 struct i915_hw_ppgtt *ppgtt =
842 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100843
Chris Wilsonf9326be2016-04-28 09:56:45 +0100844 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100845 int ret;
846
847 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100848 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100849 if (ret)
850 return ret;
851
Chris Wilsonf9326be2016-04-28 09:56:45 +0100852 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100853 }
854
Ben Widawskyc4829722013-12-06 14:11:20 -0800855 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200856 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800857
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100858 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700859}
Ben Widawsky84624812012-06-04 14:42:54 -0700860
Chris Wilsonf131e352016-12-29 14:40:37 +0000861static bool engine_has_kernel_context(struct intel_engine_cs *engine)
862{
863 struct i915_gem_timeline *timeline;
864
865 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
866 struct intel_timeline *tl;
867
868 if (timeline == &engine->i915->gt.global_timeline)
869 continue;
870
871 tl = &timeline->engine[engine->id];
872 if (i915_gem_active_peek(&tl->last_request,
873 &engine->i915->drm.struct_mutex))
874 return false;
875 }
876
877 return (!engine->last_retired_context ||
878 i915_gem_context_is_kernel(engine->last_retired_context));
879}
880
Chris Wilson945657b2016-07-15 14:56:19 +0100881int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
882{
883 struct intel_engine_cs *engine;
Chris Wilson3033aca2016-10-28 13:58:47 +0100884 struct i915_gem_timeline *timeline;
Akash Goel3b3f1652016-10-13 22:44:48 +0530885 enum intel_engine_id id;
Chris Wilson945657b2016-07-15 14:56:19 +0100886
Chris Wilson3033aca2016-10-28 13:58:47 +0100887 lockdep_assert_held(&dev_priv->drm.struct_mutex);
888
Chris Wilsonf131e352016-12-29 14:40:37 +0000889 i915_gem_retire_requests(dev_priv);
890
Akash Goel3b3f1652016-10-13 22:44:48 +0530891 for_each_engine(engine, dev_priv, id) {
Chris Wilson945657b2016-07-15 14:56:19 +0100892 struct drm_i915_gem_request *req;
893 int ret;
894
Chris Wilsonf131e352016-12-29 14:40:37 +0000895 if (engine_has_kernel_context(engine))
896 continue;
897
Chris Wilson945657b2016-07-15 14:56:19 +0100898 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
899 if (IS_ERR(req))
900 return PTR_ERR(req);
901
Chris Wilson3033aca2016-10-28 13:58:47 +0100902 /* Queue this switch after all other activity */
903 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
904 struct drm_i915_gem_request *prev;
905 struct intel_timeline *tl;
906
907 tl = &timeline->engine[engine->id];
908 prev = i915_gem_active_raw(&tl->last_request,
909 &dev_priv->drm.struct_mutex);
910 if (prev)
911 i915_sw_fence_await_sw_fence_gfp(&req->submit,
912 &prev->submit,
913 GFP_KERNEL);
914 }
915
Chris Wilson5b043f42016-08-02 22:50:38 +0100916 ret = i915_switch_context(req);
Chris Wilsone642c852017-03-17 11:47:09 +0000917 i915_add_request(req);
Chris Wilson945657b2016-07-15 14:56:19 +0100918 if (ret)
919 return ret;
920 }
921
922 return 0;
923}
924
Mika Kuoppalab083a082016-11-18 15:10:47 +0200925static bool client_is_banned(struct drm_i915_file_private *file_priv)
926{
927 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
928}
929
Ben Widawsky84624812012-06-04 14:42:54 -0700930int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file)
932{
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300933 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky84624812012-06-04 14:42:54 -0700934 struct drm_i915_gem_context_create *args = data;
935 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100936 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700937 int ret;
938
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300939 if (!dev_priv->engine[RCS]->context_size)
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200940 return -ENODEV;
941
Chris Wilsonb31e5132016-02-05 16:45:59 +0000942 if (args->pad != 0)
943 return -EINVAL;
944
Mika Kuoppalab083a082016-11-18 15:10:47 +0200945 if (client_is_banned(file_priv)) {
946 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
947 current->comm,
948 pid_nr(get_task_pid(current, PIDTYPE_PID)));
949
950 return -EIO;
951 }
952
Ben Widawsky84624812012-06-04 14:42:54 -0700953 ret = i915_mutex_lock_interruptible(dev);
954 if (ret)
955 return ret;
956
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300957 ctx = i915_gem_create_context(dev_priv, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700958 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300959 if (IS_ERR(ctx))
960 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700961
Chris Wilson984ff29f2017-01-06 15:20:13 +0000962 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
963
Oscar Mateo821d66d2014-07-03 16:28:00 +0100964 args->ctx_id = ctx->user_handle;
Chris Wilsonb84cf532016-11-21 11:31:09 +0000965 DRM_DEBUG("HW context %d created\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700966
Dan Carpenterbe636382012-07-17 09:44:49 +0300967 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700968}
969
970int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
971 struct drm_file *file)
972{
973 struct drm_i915_gem_context_destroy *args = data;
974 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsone2efd132016-05-24 14:53:34 +0100975 struct i915_gem_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700976 int ret;
977
Chris Wilsonb31e5132016-02-05 16:45:59 +0000978 if (args->pad != 0)
979 return -EINVAL;
980
Oscar Mateo821d66d2014-07-03 16:28:00 +0100981 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800982 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800983
Ben Widawsky84624812012-06-04 14:42:54 -0700984 ret = i915_mutex_lock_interruptible(dev);
985 if (ret)
986 return ret;
987
Chris Wilsonca585b52016-05-24 14:53:36 +0100988 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000989 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700990 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000991 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700992 }
993
Joonas Lahtinen6d1f9fb2017-02-09 13:34:25 +0200994 __destroy_hw_context(ctx, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700995 mutex_unlock(&dev->struct_mutex);
996
Chris Wilsonb84cf532016-11-21 11:31:09 +0000997 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
Ben Widawsky84624812012-06-04 14:42:54 -0700998 return 0;
999}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001000
1001int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file)
1003{
1004 struct drm_i915_file_private *file_priv = file->driver_priv;
1005 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001006 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001007 int ret;
1008
1009 ret = i915_mutex_lock_interruptible(dev);
1010 if (ret)
1011 return ret;
1012
Chris Wilsonca585b52016-05-24 14:53:36 +01001013 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001014 if (IS_ERR(ctx)) {
1015 mutex_unlock(&dev->struct_mutex);
1016 return PTR_ERR(ctx);
1017 }
1018
1019 args->size = 0;
1020 switch (args->param) {
1021 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001022 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001023 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001024 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1025 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1026 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001027 case I915_CONTEXT_PARAM_GTT_SIZE:
1028 if (ctx->ppgtt)
1029 args->value = ctx->ppgtt->base.total;
1030 else if (to_i915(dev)->mm.aliasing_ppgtt)
1031 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1032 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001033 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +01001034 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001035 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001036 args->value = i915_gem_context_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001037 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001038 case I915_CONTEXT_PARAM_BANNABLE:
Chris Wilson60958682016-12-31 11:20:11 +00001039 args->value = i915_gem_context_is_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001040 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001041 default:
1042 ret = -EINVAL;
1043 break;
1044 }
1045 mutex_unlock(&dev->struct_mutex);
1046
1047 return ret;
1048}
1049
1050int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1051 struct drm_file *file)
1052{
1053 struct drm_i915_file_private *file_priv = file->driver_priv;
1054 struct drm_i915_gem_context_param *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001055 struct i915_gem_context *ctx;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001056 int ret;
1057
1058 ret = i915_mutex_lock_interruptible(dev);
1059 if (ret)
1060 return ret;
1061
Chris Wilsonca585b52016-05-24 14:53:36 +01001062 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001063 if (IS_ERR(ctx)) {
1064 mutex_unlock(&dev->struct_mutex);
1065 return PTR_ERR(ctx);
1066 }
1067
1068 switch (args->param) {
1069 case I915_CONTEXT_PARAM_BAN_PERIOD:
Mika Kuoppala84102172016-11-16 17:20:32 +02001070 ret = -EINVAL;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001071 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001072 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1073 if (args->size) {
1074 ret = -EINVAL;
1075 } else {
1076 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1077 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1078 }
1079 break;
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001080 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
Chris Wilson60958682016-12-31 11:20:11 +00001081 if (args->size)
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001082 ret = -EINVAL;
Chris Wilson60958682016-12-31 11:20:11 +00001083 else if (args->value)
1084 i915_gem_context_set_no_error_capture(ctx);
1085 else
1086 i915_gem_context_clear_no_error_capture(ctx);
Chris Wilsonbc3d6742016-07-04 08:08:39 +01001087 break;
Mika Kuoppala84102172016-11-16 17:20:32 +02001088 case I915_CONTEXT_PARAM_BANNABLE:
1089 if (args->size)
1090 ret = -EINVAL;
1091 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1092 ret = -EPERM;
Chris Wilson60958682016-12-31 11:20:11 +00001093 else if (args->value)
1094 i915_gem_context_set_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001095 else
Chris Wilson60958682016-12-31 11:20:11 +00001096 i915_gem_context_clear_bannable(ctx);
Mika Kuoppala84102172016-11-16 17:20:32 +02001097 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001098 default:
1099 ret = -EINVAL;
1100 break;
1101 }
1102 mutex_unlock(&dev->struct_mutex);
1103
1104 return ret;
1105}
Chris Wilsond5387042016-05-13 11:57:19 +01001106
1107int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1108 void *data, struct drm_file *file)
1109{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001110 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001111 struct drm_i915_reset_stats *args = data;
Chris Wilsone2efd132016-05-24 14:53:34 +01001112 struct i915_gem_context *ctx;
Chris Wilsond5387042016-05-13 11:57:19 +01001113 int ret;
1114
1115 if (args->flags || args->pad)
1116 return -EINVAL;
1117
Chris Wilsonbdb04612016-05-13 11:57:20 +01001118 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001119 if (ret)
1120 return ret;
1121
Chris Wilsonca585b52016-05-24 14:53:36 +01001122 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
Chris Wilsond5387042016-05-13 11:57:19 +01001123 if (IS_ERR(ctx)) {
1124 mutex_unlock(&dev->struct_mutex);
1125 return PTR_ERR(ctx);
1126 }
Chris Wilsond5387042016-05-13 11:57:19 +01001127
1128 if (capable(CAP_SYS_ADMIN))
1129 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1130 else
1131 args->reset_count = 0;
1132
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02001133 args->batch_active = ctx->guilty_count;
1134 args->batch_pending = ctx->active_count;
Chris Wilsond5387042016-05-13 11:57:19 +01001135
1136 mutex_unlock(&dev->struct_mutex);
1137
1138 return 0;
1139}
Chris Wilson0daf0112017-02-13 17:15:19 +00001140
1141#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1142#include "selftests/mock_context.c"
Chris Wilson791ff392017-02-13 17:15:49 +00001143#include "selftests/i915_gem_context.c"
Chris Wilson0daf0112017-02-13 17:15:19 +00001144#endif