blob: 844e3ab1778b2bee2e74ad02ddd2b6bbabd58281 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chengbe740292011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Owen Anderson3dac0be2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbach01208d52011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Anderson3dac0be2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
32 if (imm == 0)
33 return 32;
34 return imm;
35}
36
James Molloyb9505852011-09-07 17:24:38 +000037
38ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
39 const MCSubtargetInfo &STI) :
40 MCInstPrinter(MAI) {
41 // Initialize the set of available features.
42 setAvailableFeatures(STI.getFeatureBits());
43}
44
Chris Lattner6274ec42010-10-28 21:37:33 +000045StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
46 return getInstructionName(Opcode);
47}
48
Rafael Espindolacde4ce42011-06-02 02:34:55 +000049void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
50 OS << getRegisterName(RegNo);
Anton Korobeynikov57caad72011-03-05 18:43:32 +000051}
Chris Lattner6274ec42010-10-28 21:37:33 +000052
Owen Anderson98c5dda2011-09-15 23:38:46 +000053void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
54 StringRef Annot) {
Bill Wendling04863d02010-11-13 10:40:19 +000055 unsigned Opcode = MI->getOpcode();
56
Johnny Chen9e088762010-03-17 17:52:21 +000057 // Check for MOVs and print canonical forms, instead.
Owen Anderson152d4a42011-07-21 23:38:37 +000058 if (Opcode == ARM::MOVsr) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000059 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000060 const MCOperand &Dst = MI->getOperand(0);
61 const MCOperand &MO1 = MI->getOperand(1);
62 const MCOperand &MO2 = MI->getOperand(2);
63 const MCOperand &MO3 = MI->getOperand(3);
64
65 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000066 printSBitModifierOperand(MI, 6, O);
67 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000068
69 O << '\t' << getRegisterName(Dst.getReg())
70 << ", " << getRegisterName(MO1.getReg());
71
Owen Anderson152d4a42011-07-21 23:38:37 +000072 O << ", " << getRegisterName(MO2.getReg());
73 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Anderson519020a2011-09-21 17:58:45 +000074 printAnnotation(O, Annot);
Johnny Chen9e088762010-03-17 17:52:21 +000075 return;
76 }
77
Owen Anderson152d4a42011-07-21 23:38:37 +000078 if (Opcode == ARM::MOVsi) {
79 // FIXME: Thumb variants?
80 const MCOperand &Dst = MI->getOperand(0);
81 const MCOperand &MO1 = MI->getOperand(1);
82 const MCOperand &MO2 = MI->getOperand(2);
83
84 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
85 printSBitModifierOperand(MI, 5, O);
86 printPredicateOperand(MI, 3, O);
87
88 O << '\t' << getRegisterName(Dst.getReg())
89 << ", " << getRegisterName(MO1.getReg());
90
Owen Andersonede042d2011-09-15 18:36:29 +000091 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Anderson519020a2011-09-21 17:58:45 +000092 printAnnotation(O, Annot);
Owen Anderson152d4a42011-07-21 23:38:37 +000093 return;
Owen Andersonede042d2011-09-15 18:36:29 +000094 }
Owen Anderson152d4a42011-07-21 23:38:37 +000095
Owen Anderson3dac0be2011-08-11 18:41:59 +000096 O << ", #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Owen Anderson519020a2011-09-21 17:58:45 +000097 printAnnotation(O, Annot);
Owen Anderson152d4a42011-07-21 23:38:37 +000098 return;
99 }
100
101
Johnny Chen9e088762010-03-17 17:52:21 +0000102 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Anderson81550dc2011-11-02 18:03:14 +0000104 MI->getOperand(0).getReg() == ARM::SP &&
105 MI->getNumOperands() > 5) {
106 // Should only print PUSH if there are at least two registers in the list.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000107 O << '\t' << "push";
108 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +0000109 if (Opcode == ARM::t2STMDB_UPD)
110 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +0000111 O << '\t';
112 printRegisterList(MI, 4, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000113 printAnnotation(O, Annot);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000114 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000115 }
Jim Grosbachf6713912011-08-11 18:07:11 +0000116 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
117 MI->getOperand(3).getImm() == -4) {
118 O << '\t' << "push";
119 printPredicateOperand(MI, 4, O);
120 O << "\t{" << getRegisterName(MI->getOperand(1).getReg()) << "}";
Owen Anderson519020a2011-09-21 17:58:45 +0000121 printAnnotation(O, Annot);
Jim Grosbachf6713912011-08-11 18:07:11 +0000122 return;
123 }
Johnny Chen9e088762010-03-17 17:52:21 +0000124
125 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000126 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Anderson81550dc2011-11-02 18:03:14 +0000127 MI->getOperand(0).getReg() == ARM::SP &&
128 MI->getNumOperands() > 5) {
129 // Should only print POP if there are at least two registers in the list.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000130 O << '\t' << "pop";
131 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +0000132 if (Opcode == ARM::t2LDMIA_UPD)
133 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +0000134 O << '\t';
135 printRegisterList(MI, 4, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000136 printAnnotation(O, Annot);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000137 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000138 }
Jim Grosbachf8fce712011-08-11 17:35:48 +0000139 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
140 MI->getOperand(4).getImm() == 4) {
141 O << '\t' << "pop";
142 printPredicateOperand(MI, 5, O);
143 O << "\t{" << getRegisterName(MI->getOperand(0).getReg()) << "}";
Owen Anderson519020a2011-09-21 17:58:45 +0000144 printAnnotation(O, Annot);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000145 return;
146 }
147
Johnny Chen9e088762010-03-17 17:52:21 +0000148
149 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +0000150 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000151 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000152 O << '\t' << "vpush";
153 printPredicateOperand(MI, 2, O);
154 O << '\t';
155 printRegisterList(MI, 4, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000156 printAnnotation(O, Annot);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000158 }
159
160 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000161 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000162 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000163 O << '\t' << "vpop";
164 printPredicateOperand(MI, 2, O);
165 O << '\t';
166 printRegisterList(MI, 4, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000167 printAnnotation(O, Annot);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000168 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000169 }
170
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000171 if (Opcode == ARM::tLDMIA) {
Owen Anderson565a0362011-07-18 23:25:34 +0000172 bool Writeback = true;
173 unsigned BaseReg = MI->getOperand(0).getReg();
174 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
175 if (MI->getOperand(i).getReg() == BaseReg)
176 Writeback = false;
177 }
178
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000179 O << "\tldm";
Owen Anderson565a0362011-07-18 23:25:34 +0000180
181 printPredicateOperand(MI, 1, O);
182 O << '\t' << getRegisterName(BaseReg);
183 if (Writeback) O << "!";
184 O << ", ";
185 printRegisterList(MI, 3, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000186 printAnnotation(O, Annot);
Owen Anderson565a0362011-07-18 23:25:34 +0000187 return;
188 }
189
Jim Grosbach0780b632011-08-19 23:24:36 +0000190 // Thumb1 NOP
191 if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 &&
192 MI->getOperand(1).getReg() == ARM::R8) {
193 O << "\tnop";
Jim Grosbachdf9ce6b2011-08-24 20:06:14 +0000194 printPredicateOperand(MI, 2, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000195 printAnnotation(O, Annot);
Jim Grosbach0780b632011-08-19 23:24:36 +0000196 return;
197 }
198
Chris Lattner35c33bd2010-04-04 04:47:45 +0000199 printInstruction(MI, O);
Owen Anderson519020a2011-09-21 17:58:45 +0000200 printAnnotation(O, Annot);
Bill Wendling04863d02010-11-13 10:40:19 +0000201}
Chris Lattnerfd603822009-10-19 19:56:26 +0000202
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000203void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000204 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000205 const MCOperand &Op = MI->getOperand(OpNo);
206 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000207 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000208 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000209 } else if (Op.isImm()) {
210 O << '#' << Op.getImm();
211 } else {
212 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000213 // If a symbolic branch target was added as a constant expression then print
214 // that address in hex.
215 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
216 int64_t Address;
217 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
218 O << "0x";
219 O.write_hex(Address);
220 }
221 else {
222 // Otherwise, just print the expression.
223 O << *Op.getExpr();
224 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000225 }
226}
Chris Lattner61d35c22009-10-19 21:21:39 +0000227
Owen Andersone1368722011-09-21 23:44:46 +0000228void ARMInstPrinter::printT2LdrLabelOperand(const MCInst *MI, unsigned OpNum,
229 raw_ostream &O) {
230 const MCOperand &MO1 = MI->getOperand(OpNum);
231 if (MO1.isExpr())
232 O << *MO1.getExpr();
233 else if (MO1.isImm())
234 O << "[pc, #" << MO1.getImm() << "]";
235 else
236 llvm_unreachable("Unknown LDR label operand?");
237}
238
Chris Lattner017d9472009-10-20 00:40:56 +0000239// so_reg is a 4-operand unit corresponding to register forms of the A5.1
240// "Addressing Mode 1 - Data-processing operands" forms. This includes:
241// REG 0 0 - e.g. R5
242// REG REG 0,SH_OPC - e.g. R5, ROR R3
243// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson152d4a42011-07-21 23:38:37 +0000244void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000245 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000246 const MCOperand &MO1 = MI->getOperand(OpNum);
247 const MCOperand &MO2 = MI->getOperand(OpNum+1);
248 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000249
Chris Lattner017d9472009-10-20 00:40:56 +0000250 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000251
Chris Lattner017d9472009-10-20 00:40:56 +0000252 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000253 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
254 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbache8606dc2011-07-13 17:50:29 +0000255 if (ShOpc == ARM_AM::rrx)
256 return;
Jim Grosbach293a5f62011-10-21 16:56:40 +0000257
Owen Anderson152d4a42011-07-21 23:38:37 +0000258 O << ' ' << getRegisterName(MO2.getReg());
259 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner017d9472009-10-20 00:40:56 +0000260}
Chris Lattner084f87d2009-10-19 21:57:05 +0000261
Owen Anderson152d4a42011-07-21 23:38:37 +0000262void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
263 raw_ostream &O) {
264 const MCOperand &MO1 = MI->getOperand(OpNum);
265 const MCOperand &MO2 = MI->getOperand(OpNum+1);
266
267 O << getRegisterName(MO1.getReg());
268
269 // Print the shift opc.
270 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
271 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
272 if (ShOpc == ARM_AM::rrx)
273 return;
Owen Anderson3dac0be2011-08-11 18:41:59 +0000274 O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Owen Anderson152d4a42011-07-21 23:38:37 +0000275}
276
277
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000278//===--------------------------------------------------------------------===//
279// Addressing Mode #2
280//===--------------------------------------------------------------------===//
281
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000282void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
283 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000284 const MCOperand &MO1 = MI->getOperand(Op);
285 const MCOperand &MO2 = MI->getOperand(Op+1);
286 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000287
Chris Lattner084f87d2009-10-19 21:57:05 +0000288 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000289
Chris Lattner084f87d2009-10-19 21:57:05 +0000290 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000291 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000292 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000293 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
294 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000295 O << "]";
296 return;
297 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000298
Chris Lattner084f87d2009-10-19 21:57:05 +0000299 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000300 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
301 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000302
Chris Lattner084f87d2009-10-19 21:57:05 +0000303 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
304 O << ", "
305 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
306 << " #" << ShImm;
307 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000308}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000309
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000310void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
311 raw_ostream &O) {
312 const MCOperand &MO1 = MI->getOperand(Op);
313 const MCOperand &MO2 = MI->getOperand(Op+1);
314 const MCOperand &MO3 = MI->getOperand(Op+2);
315
316 O << "[" << getRegisterName(MO1.getReg()) << "], ";
317
318 if (!MO2.getReg()) {
319 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
320 O << '#'
321 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
322 << ImmOffs;
323 return;
324 }
325
326 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
327 << getRegisterName(MO2.getReg());
328
329 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
330 O << ", "
331 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
332 << " #" << ShImm;
333}
334
Jim Grosbach7f739be2011-09-19 22:21:13 +0000335void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
336 raw_ostream &O) {
337 const MCOperand &MO1 = MI->getOperand(Op);
338 const MCOperand &MO2 = MI->getOperand(Op+1);
339 O << "[" << getRegisterName(MO1.getReg()) << ", "
340 << getRegisterName(MO2.getReg()) << "]";
341}
342
343void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
344 raw_ostream &O) {
345 const MCOperand &MO1 = MI->getOperand(Op);
346 const MCOperand &MO2 = MI->getOperand(Op+1);
347 O << "[" << getRegisterName(MO1.getReg()) << ", "
348 << getRegisterName(MO2.getReg()) << ", lsl #1]";
349}
350
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000351void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
352 raw_ostream &O) {
353 const MCOperand &MO1 = MI->getOperand(Op);
354
355 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
356 printOperand(MI, Op, O);
357 return;
358 }
359
360 const MCOperand &MO3 = MI->getOperand(Op+2);
361 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
362
363 if (IdxMode == ARMII::IndexModePost) {
364 printAM2PostIndexOp(MI, Op, O);
365 return;
366 }
367 printAM2PreOrOffsetIndexOp(MI, Op, O);
368}
369
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000370void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000371 unsigned OpNum,
372 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000373 const MCOperand &MO1 = MI->getOperand(OpNum);
374 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000375
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000376 if (!MO1.getReg()) {
377 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000378 O << '#'
379 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
380 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000381 return;
382 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000383
Johnny Chen9e088762010-03-17 17:52:21 +0000384 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
385 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000386
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000387 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
388 O << ", "
389 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
390 << " #" << ShImm;
391}
392
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000393//===--------------------------------------------------------------------===//
394// Addressing Mode #3
395//===--------------------------------------------------------------------===//
396
397void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
398 raw_ostream &O) {
399 const MCOperand &MO1 = MI->getOperand(Op);
400 const MCOperand &MO2 = MI->getOperand(Op+1);
401 const MCOperand &MO3 = MI->getOperand(Op+2);
402
403 O << "[" << getRegisterName(MO1.getReg()) << "], ";
404
405 if (MO2.getReg()) {
406 O << (char)ARM_AM::getAM3Op(MO3.getImm())
407 << getRegisterName(MO2.getReg());
408 return;
409 }
410
411 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
412 O << '#'
413 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
414 << ImmOffs;
415}
416
417void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
418 raw_ostream &O) {
419 const MCOperand &MO1 = MI->getOperand(Op);
420 const MCOperand &MO2 = MI->getOperand(Op+1);
421 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000422
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000423 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000424
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000425 if (MO2.getReg()) {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000426 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000427 << getRegisterName(MO2.getReg()) << ']';
428 return;
429 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000430
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000431 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
432 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000433 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
434 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000435 O << ']';
436}
437
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000438void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
439 raw_ostream &O) {
440 const MCOperand &MO3 = MI->getOperand(Op+2);
441 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
442
443 if (IdxMode == ARMII::IndexModePost) {
444 printAM3PostIndexOp(MI, Op, O);
445 return;
446 }
447 printAM3PreOrOffsetIndexOp(MI, Op, O);
448}
449
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000450void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000451 unsigned OpNum,
452 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000453 const MCOperand &MO1 = MI->getOperand(OpNum);
454 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000455
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000456 if (MO1.getReg()) {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000457 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
458 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000459 return;
460 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000461
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000462 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000463 O << '#'
464 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
465 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000466}
467
Jim Grosbach7ce05792011-08-03 23:50:40 +0000468void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
469 unsigned OpNum,
470 raw_ostream &O) {
471 const MCOperand &MO = MI->getOperand(OpNum);
472 unsigned Imm = MO.getImm();
473 O << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff);
474}
475
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000476void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
477 raw_ostream &O) {
478 const MCOperand &MO1 = MI->getOperand(OpNum);
479 const MCOperand &MO2 = MI->getOperand(OpNum+1);
480
Jim Grosbach16578b52011-08-05 16:11:38 +0000481 O << (MO2.getImm() ? "" : "-") << getRegisterName(MO1.getReg());
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000482}
483
Owen Anderson154c41d2011-08-04 18:24:14 +0000484void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
485 unsigned OpNum,
486 raw_ostream &O) {
487 const MCOperand &MO = MI->getOperand(OpNum);
488 unsigned Imm = MO.getImm();
489 O << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2);
490}
491
492
Jim Grosbache6913602010-11-03 01:01:43 +0000493void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000494 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000495 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
496 .getImm());
497 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000498}
499
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000500void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000501 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000502 const MCOperand &MO1 = MI->getOperand(OpNum);
503 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000504
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000505 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000506 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000507 return;
508 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000509
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000510 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000511
Owen Anderson0da10cf2011-08-29 19:36:44 +0000512 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
513 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
514 if (ImmOffs || Op == ARM_AM::sub) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000515 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000516 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000517 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000518 }
519 O << "]";
520}
521
Chris Lattner35c33bd2010-04-04 04:47:45 +0000522void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
523 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000524 const MCOperand &MO1 = MI->getOperand(OpNum);
525 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000526
Bob Wilson226036e2010-03-20 22:13:40 +0000527 O << "[" << getRegisterName(MO1.getReg());
528 if (MO2.getImm()) {
529 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000530 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000531 }
Bob Wilson226036e2010-03-20 22:13:40 +0000532 O << "]";
533}
534
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000535void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
536 raw_ostream &O) {
537 const MCOperand &MO1 = MI->getOperand(OpNum);
538 O << "[" << getRegisterName(MO1.getReg()) << "]";
539}
540
Bob Wilson226036e2010-03-20 22:13:40 +0000541void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000542 unsigned OpNum,
543 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000544 const MCOperand &MO = MI->getOperand(OpNum);
545 if (MO.getReg() == 0)
546 O << "!";
547 else
548 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000549}
550
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000551void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
552 unsigned OpNum,
553 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000554 const MCOperand &MO = MI->getOperand(OpNum);
555 uint32_t v = ~MO.getImm();
556 int32_t lsb = CountTrailingZeros_32(v);
557 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
558 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
559 O << '#' << lsb << ", #" << width;
560}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000561
Johnny Chen1adc40c2010-08-12 20:46:17 +0000562void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
563 raw_ostream &O) {
564 unsigned val = MI->getOperand(OpNum).getImm();
565 O << ARM_MB::MemBOptToString(val);
566}
567
Bob Wilson22f5dc72010-08-16 18:27:34 +0000568void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000569 raw_ostream &O) {
570 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach580f4a92011-07-25 22:20:28 +0000571 bool isASR = (ShiftOp & (1 << 5)) != 0;
572 unsigned Amt = ShiftOp & 0x1f;
573 if (isASR)
574 O << ", asr #" << (Amt == 0 ? 32 : Amt);
575 else if (Amt)
576 O << ", lsl #" << Amt;
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000577}
578
Jim Grosbachdde038a2011-07-20 21:40:26 +0000579void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
580 raw_ostream &O) {
581 unsigned Imm = MI->getOperand(OpNum).getImm();
582 if (Imm == 0)
583 return;
584 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
585 O << ", lsl #" << Imm;
586}
587
588void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
589 raw_ostream &O) {
590 unsigned Imm = MI->getOperand(OpNum).getImm();
591 // A shift amount of 32 is encoded as 0.
592 if (Imm == 0)
593 Imm = 32;
594 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
595 O << ", asr #" << Imm;
596}
597
Chris Lattner35c33bd2010-04-04 04:47:45 +0000598void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
599 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000600 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000601 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
602 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000603 O << getRegisterName(MI->getOperand(i).getReg());
604 }
605 O << "}";
606}
Chris Lattner4d152222009-10-19 22:23:04 +0000607
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000608void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
609 raw_ostream &O) {
610 const MCOperand &Op = MI->getOperand(OpNum);
611 if (Op.getImm())
612 O << "be";
613 else
614 O << "le";
615}
616
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000617void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
618 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000619 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000620 O << ARM_PROC::IModToString(Op.getImm());
621}
622
623void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
624 raw_ostream &O) {
625 const MCOperand &Op = MI->getOperand(OpNum);
626 unsigned IFlags = Op.getImm();
627 for (int i=2; i >= 0; --i)
628 if (IFlags & (1 << i))
629 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson2dbb46a2011-10-05 17:16:40 +0000630
631 if (IFlags == 0)
632 O << "none";
Johnny Chen9e088762010-03-17 17:52:21 +0000633}
634
Chris Lattner35c33bd2010-04-04 04:47:45 +0000635void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
636 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000637 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000638 unsigned SpecRegRBit = Op.getImm() >> 4;
639 unsigned Mask = Op.getImm() & 0xf;
640
James Molloyacad68d2011-09-28 14:21:38 +0000641 if (getAvailableFeatures() & ARM::FeatureMClass) {
642 switch (Op.getImm()) {
643 default: assert(0 && "Unexpected mask value!");
644 case 0: O << "apsr"; return;
645 case 1: O << "iapsr"; return;
646 case 2: O << "eapsr"; return;
647 case 3: O << "xpsr"; return;
648 case 5: O << "ipsr"; return;
649 case 6: O << "epsr"; return;
650 case 7: O << "iepsr"; return;
651 case 8: O << "msp"; return;
652 case 9: O << "psp"; return;
653 case 16: O << "primask"; return;
654 case 17: O << "basepri"; return;
655 case 18: O << "basepri_max"; return;
656 case 19: O << "faultmask"; return;
657 case 20: O << "control"; return;
658 }
659 }
660
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000661 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
662 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
663 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
664 O << "APSR_";
665 switch (Mask) {
666 default: assert(0);
667 case 4: O << "g"; return;
668 case 8: O << "nzcvq"; return;
669 case 12: O << "nzcvqg"; return;
670 }
671 llvm_unreachable("Unexpected mask value!");
672 }
673
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000674 if (SpecRegRBit)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000675 O << "SPSR";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000676 else
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000677 O << "CPSR";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000678
Johnny Chen9e088762010-03-17 17:52:21 +0000679 if (Mask) {
680 O << '_';
681 if (Mask & 8) O << 'f';
682 if (Mask & 4) O << 's';
683 if (Mask & 2) O << 'x';
684 if (Mask & 1) O << 'c';
685 }
686}
687
Chris Lattner35c33bd2010-04-04 04:47:45 +0000688void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
689 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000690 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
691 if (CC != ARMCC::AL)
692 O << ARMCondCodeToString(CC);
693}
694
Jim Grosbach15d78982010-09-14 22:27:15 +0000695void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000696 unsigned OpNum,
697 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000698 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
699 O << ARMCondCodeToString(CC);
700}
701
Chris Lattner35c33bd2010-04-04 04:47:45 +0000702void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
703 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000704 if (MI->getOperand(OpNum).getReg()) {
705 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
706 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000707 O << 's';
708 }
709}
710
Chris Lattner35c33bd2010-04-04 04:47:45 +0000711void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
712 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000713 O << MI->getOperand(OpNum).getImm();
714}
715
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000716void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbachbc9c8022011-10-12 16:34:37 +0000717 raw_ostream &O) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000718 O << "p" << MI->getOperand(OpNum).getImm();
719}
720
721void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbachbc9c8022011-10-12 16:34:37 +0000722 raw_ostream &O) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000723 O << "c" << MI->getOperand(OpNum).getImm();
724}
725
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000726void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
727 raw_ostream &O) {
728 O << "{" << MI->getOperand(OpNum).getImm() << "}";
729}
730
Chris Lattner35c33bd2010-04-04 04:47:45 +0000731void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
732 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000733 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000734}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000735
Chris Lattner35c33bd2010-04-04 04:47:45 +0000736void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
737 raw_ostream &O) {
Jim Grosbach70939ee2011-08-17 21:51:27 +0000738 O << "#" << MI->getOperand(OpNum).getImm() * 4;
739}
740
741void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
742 raw_ostream &O) {
743 unsigned Imm = MI->getOperand(OpNum).getImm();
744 O << "#" << (Imm == 0 ? 32 : Imm);
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000745}
Johnny Chen9e088762010-03-17 17:52:21 +0000746
Chris Lattner35c33bd2010-04-04 04:47:45 +0000747void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
748 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000749 // (3 - the number of trailing zeros) is the number of then / else.
750 unsigned Mask = MI->getOperand(OpNum).getImm();
751 unsigned CondBit0 = Mask >> 4 & 1;
752 unsigned NumTZ = CountTrailingZeros_32(Mask);
753 assert(NumTZ <= 3 && "Invalid IT mask!");
754 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
755 bool T = ((Mask >> Pos) & 1) == CondBit0;
756 if (T)
757 O << 't';
758 else
759 O << 'e';
760 }
761}
762
Chris Lattner35c33bd2010-04-04 04:47:45 +0000763void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
764 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000765 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000766 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000767
768 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000769 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000770 return;
771 }
772
773 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000774 if (unsigned RegNum = MO2.getReg())
775 O << ", " << getRegisterName(RegNum);
776 O << "]";
777}
778
779void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
780 unsigned Op,
781 raw_ostream &O,
782 unsigned Scale) {
783 const MCOperand &MO1 = MI->getOperand(Op);
784 const MCOperand &MO2 = MI->getOperand(Op + 1);
785
786 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
787 printOperand(MI, Op, O);
788 return;
789 }
790
791 O << "[" << getRegisterName(MO1.getReg());
792 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000793 O << ", #" << ImmOffs * Scale;
794 O << "]";
795}
796
Bill Wendlingf4caf692010-12-14 03:36:38 +0000797void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
798 unsigned Op,
799 raw_ostream &O) {
800 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000801}
802
Bill Wendlingf4caf692010-12-14 03:36:38 +0000803void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
804 unsigned Op,
805 raw_ostream &O) {
806 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000807}
808
Bill Wendlingf4caf692010-12-14 03:36:38 +0000809void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
810 unsigned Op,
811 raw_ostream &O) {
812 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000813}
814
Chris Lattner35c33bd2010-04-04 04:47:45 +0000815void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
816 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000817 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000818}
819
Johnny Chen9e088762010-03-17 17:52:21 +0000820// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
821// register with shift forms.
822// REG 0 0 - e.g. R5
823// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000824void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
825 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000826 const MCOperand &MO1 = MI->getOperand(OpNum);
827 const MCOperand &MO2 = MI->getOperand(OpNum+1);
828
829 unsigned Reg = MO1.getReg();
830 O << getRegisterName(Reg);
831
832 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000833 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000834 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
835 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
836 if (ShOpc != ARM_AM::rrx)
Owen Anderson3dac0be2011-08-11 18:41:59 +0000837 O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Johnny Chen9e088762010-03-17 17:52:21 +0000838}
839
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000840void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
841 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000842 const MCOperand &MO1 = MI->getOperand(OpNum);
843 const MCOperand &MO2 = MI->getOperand(OpNum+1);
844
Jim Grosbach3e556122010-10-26 22:37:02 +0000845 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
846 printOperand(MI, OpNum, O);
847 return;
848 }
849
Johnny Chen9e088762010-03-17 17:52:21 +0000850 O << "[" << getRegisterName(MO1.getReg());
851
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000852 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000853 bool isSub = OffImm < 0;
854 // Special value for #-0. All others are normal.
855 if (OffImm == INT32_MIN)
856 OffImm = 0;
857 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000858 O << ", #-" << -OffImm;
859 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000860 O << ", #" << OffImm;
861 O << "]";
862}
863
864void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000865 unsigned OpNum,
866 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000867 const MCOperand &MO1 = MI->getOperand(OpNum);
868 const MCOperand &MO2 = MI->getOperand(OpNum+1);
869
870 O << "[" << getRegisterName(MO1.getReg());
871
872 int32_t OffImm = (int32_t)MO2.getImm();
873 // Don't print +0.
Owen Anderson705b48f2011-09-16 21:08:33 +0000874 if (OffImm == INT32_MIN)
875 O << ", #-0";
876 else if (OffImm < 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000877 O << ", #-" << -OffImm;
878 else if (OffImm > 0)
879 O << ", #" << OffImm;
880 O << "]";
881}
882
883void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000884 unsigned OpNum,
885 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000886 const MCOperand &MO1 = MI->getOperand(OpNum);
887 const MCOperand &MO2 = MI->getOperand(OpNum+1);
888
889 O << "[" << getRegisterName(MO1.getReg());
890
891 int32_t OffImm = (int32_t)MO2.getImm() / 4;
892 // Don't print +0.
893 if (OffImm < 0)
894 O << ", #-" << -OffImm * 4;
895 else if (OffImm > 0)
896 O << ", #" << OffImm * 4;
897 O << "]";
898}
899
Jim Grosbachb6aed502011-09-09 18:37:27 +0000900void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
901 unsigned OpNum,
902 raw_ostream &O) {
903 const MCOperand &MO1 = MI->getOperand(OpNum);
904 const MCOperand &MO2 = MI->getOperand(OpNum+1);
905
906 O << "[" << getRegisterName(MO1.getReg());
907 if (MO2.getImm())
908 O << ", #" << MO2.getImm() * 4;
909 O << "]";
910}
911
Johnny Chen9e088762010-03-17 17:52:21 +0000912void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000913 unsigned OpNum,
914 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000915 const MCOperand &MO1 = MI->getOperand(OpNum);
916 int32_t OffImm = (int32_t)MO1.getImm();
917 // Don't print +0.
918 if (OffImm < 0)
Owen Anderson0781c1f2011-09-23 21:26:40 +0000919 O << ", #-" << -OffImm;
920 else
921 O << ", #" << OffImm;
Johnny Chen9e088762010-03-17 17:52:21 +0000922}
923
924void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000925 unsigned OpNum,
926 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000927 const MCOperand &MO1 = MI->getOperand(OpNum);
928 int32_t OffImm = (int32_t)MO1.getImm() / 4;
929 // Don't print +0.
Owen Anderson7782a582011-09-13 20:46:26 +0000930 if (OffImm != 0) {
931 O << ", ";
932 if (OffImm < 0)
933 O << "#-" << -OffImm * 4;
934 else if (OffImm > 0)
935 O << "#" << OffImm * 4;
936 }
Johnny Chen9e088762010-03-17 17:52:21 +0000937}
938
939void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000940 unsigned OpNum,
941 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000942 const MCOperand &MO1 = MI->getOperand(OpNum);
943 const MCOperand &MO2 = MI->getOperand(OpNum+1);
944 const MCOperand &MO3 = MI->getOperand(OpNum+2);
945
946 O << "[" << getRegisterName(MO1.getReg());
947
948 assert(MO2.getReg() && "Invalid so_reg load / store address!");
949 O << ", " << getRegisterName(MO2.getReg());
950
951 unsigned ShAmt = MO3.getImm();
952 if (ShAmt) {
953 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
954 O << ", lsl #" << ShAmt;
955 }
956 O << "]";
957}
958
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000959void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
960 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000961 const MCOperand &MO = MI->getOperand(OpNum);
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000962 O << '#' << ARM_AM::getFPImmFloat(MO.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000963}
964
Bob Wilson1a913ed2010-06-11 21:34:50 +0000965void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
966 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000967 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
968 unsigned EltBits;
969 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000970 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000971}
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000972
Jim Grosbachf4943352011-07-25 23:09:14 +0000973void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
974 raw_ostream &O) {
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000975 unsigned Imm = MI->getOperand(OpNum).getImm();
976 O << "#" << Imm + 1;
977}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000978
979void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
980 raw_ostream &O) {
981 unsigned Imm = MI->getOperand(OpNum).getImm();
982 if (Imm == 0)
983 return;
Jim Grosbach45f39292011-07-26 21:44:37 +0000984 O << ", ror #";
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000985 switch (Imm) {
986 default: assert (0 && "illegal ror immediate!");
Jim Grosbach2f815c02011-08-17 23:23:07 +0000987 case 1: O << "8"; break;
988 case 2: O << "16"; break;
989 case 3: O << "24"; break;
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000990 }
991}
Jim Grosbach460a9052011-10-07 23:56:00 +0000992
993void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
994 raw_ostream &O) {
995 O << "[" << MI->getOperand(OpNum).getImm() << "]";
996}
Jim Grosbach862019c2011-10-18 23:02:30 +0000997
998void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
999 raw_ostream &O) {
1000 O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "}";
1001}
Jim Grosbach280dfad2011-10-21 18:54:25 +00001002
1003void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
1004 raw_ostream &O) {
1005 // Normally, it's not safe to use register enum values directly with
1006 // addition to get the next register, but for VFP registers, the
1007 // sort order is guaranteed because they're all of the form D<n>.
1008 O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", "
1009 << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "}";
1010}
Jim Grosbachcdcfa282011-10-21 20:02:19 +00001011
1012void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1013 raw_ostream &O) {
1014 // Normally, it's not safe to use register enum values directly with
1015 // addition to get the next register, but for VFP registers, the
1016 // sort order is guaranteed because they're all of the form D<n>.
1017 O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", "
1018 << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", "
1019 << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "}";
1020}
Jim Grosbachb6310312011-10-21 20:35:01 +00001021
1022void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1023 raw_ostream &O) {
1024 // Normally, it's not safe to use register enum values directly with
1025 // addition to get the next register, but for VFP registers, the
1026 // sort order is guaranteed because they're all of the form D<n>.
1027 O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", "
1028 << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", "
1029 << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << ", "
1030 << getRegisterName(MI->getOperand(OpNum).getReg() + 3) << "}";
1031}