Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "ARMInstPrinter.h" |
Evan Cheng | be74029 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 21 | #include "llvm/ADT/StringExtras.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 22 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 23 | using namespace llvm; |
| 24 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 25 | #define GET_INSTRUCTION_NAME |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 27 | |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 28 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 29 | /// |
Jim Grosbach | 01208d5 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 30 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 31 | static unsigned translateShiftImm(unsigned imm) { |
| 32 | if (imm == 0) |
| 33 | return 32; |
| 34 | return imm; |
| 35 | } |
| 36 | |
James Molloy | b950585 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 37 | |
| 38 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, |
| 39 | const MCSubtargetInfo &STI) : |
| 40 | MCInstPrinter(MAI) { |
| 41 | // Initialize the set of available features. |
| 42 | setAvailableFeatures(STI.getFeatureBits()); |
| 43 | } |
| 44 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 45 | StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const { |
| 46 | return getInstructionName(Opcode); |
| 47 | } |
| 48 | |
Rafael Espindola | cde4ce4 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 49 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
| 50 | OS << getRegisterName(RegNo); |
Anton Korobeynikov | 57caad7 | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 51 | } |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 52 | |
Owen Anderson | 98c5dda | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 53 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 54 | StringRef Annot) { |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 55 | unsigned Opcode = MI->getOpcode(); |
| 56 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 57 | // Check for MOVs and print canonical forms, instead. |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 58 | if (Opcode == ARM::MOVsr) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 59 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 60 | const MCOperand &Dst = MI->getOperand(0); |
| 61 | const MCOperand &MO1 = MI->getOperand(1); |
| 62 | const MCOperand &MO2 = MI->getOperand(2); |
| 63 | const MCOperand &MO3 = MI->getOperand(3); |
| 64 | |
| 65 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 66 | printSBitModifierOperand(MI, 6, O); |
| 67 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 68 | |
| 69 | O << '\t' << getRegisterName(Dst.getReg()) |
| 70 | << ", " << getRegisterName(MO1.getReg()); |
| 71 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 72 | O << ", " << getRegisterName(MO2.getReg()); |
| 73 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 74 | printAnnotation(O, Annot); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 75 | return; |
| 76 | } |
| 77 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 78 | if (Opcode == ARM::MOVsi) { |
| 79 | // FIXME: Thumb variants? |
| 80 | const MCOperand &Dst = MI->getOperand(0); |
| 81 | const MCOperand &MO1 = MI->getOperand(1); |
| 82 | const MCOperand &MO2 = MI->getOperand(2); |
| 83 | |
| 84 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 85 | printSBitModifierOperand(MI, 5, O); |
| 86 | printPredicateOperand(MI, 3, O); |
| 87 | |
| 88 | O << '\t' << getRegisterName(Dst.getReg()) |
| 89 | << ", " << getRegisterName(MO1.getReg()); |
| 90 | |
Owen Anderson | ede042d | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 91 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 92 | printAnnotation(O, Annot); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 93 | return; |
Owen Anderson | ede042d | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 94 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 95 | |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 96 | O << ", #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 97 | printAnnotation(O, Annot); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 98 | return; |
| 99 | } |
| 100 | |
| 101 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 102 | // A8.6.123 PUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 103 | if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) && |
Owen Anderson | 81550dc | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 104 | MI->getOperand(0).getReg() == ARM::SP && |
| 105 | MI->getNumOperands() > 5) { |
| 106 | // Should only print PUSH if there are at least two registers in the list. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 107 | O << '\t' << "push"; |
| 108 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 109 | if (Opcode == ARM::t2STMDB_UPD) |
| 110 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 111 | O << '\t'; |
| 112 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 113 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 114 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 115 | } |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 116 | if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 117 | MI->getOperand(3).getImm() == -4) { |
| 118 | O << '\t' << "push"; |
| 119 | printPredicateOperand(MI, 4, O); |
| 120 | O << "\t{" << getRegisterName(MI->getOperand(1).getReg()) << "}"; |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 121 | printAnnotation(O, Annot); |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 122 | return; |
| 123 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 124 | |
| 125 | // A8.6.122 POP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 126 | if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) && |
Owen Anderson | 81550dc | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 127 | MI->getOperand(0).getReg() == ARM::SP && |
| 128 | MI->getNumOperands() > 5) { |
| 129 | // Should only print POP if there are at least two registers in the list. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 130 | O << '\t' << "pop"; |
| 131 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 132 | if (Opcode == ARM::t2LDMIA_UPD) |
| 133 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 134 | O << '\t'; |
| 135 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 136 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 137 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 138 | } |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 139 | if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 140 | MI->getOperand(4).getImm() == 4) { |
| 141 | O << '\t' << "pop"; |
| 142 | printPredicateOperand(MI, 5, O); |
| 143 | O << "\t{" << getRegisterName(MI->getOperand(0).getReg()) << "}"; |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 144 | printAnnotation(O, Annot); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 145 | return; |
| 146 | } |
| 147 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 148 | |
| 149 | // A8.6.355 VPUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 150 | if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 151 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 152 | O << '\t' << "vpush"; |
| 153 | printPredicateOperand(MI, 2, O); |
| 154 | O << '\t'; |
| 155 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 156 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 157 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 158 | } |
| 159 | |
| 160 | // A8.6.354 VPOP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 161 | if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 162 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 163 | O << '\t' << "vpop"; |
| 164 | printPredicateOperand(MI, 2, O); |
| 165 | O << '\t'; |
| 166 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 167 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 168 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 171 | if (Opcode == ARM::tLDMIA) { |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 172 | bool Writeback = true; |
| 173 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 174 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 175 | if (MI->getOperand(i).getReg() == BaseReg) |
| 176 | Writeback = false; |
| 177 | } |
| 178 | |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 179 | O << "\tldm"; |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 180 | |
| 181 | printPredicateOperand(MI, 1, O); |
| 182 | O << '\t' << getRegisterName(BaseReg); |
| 183 | if (Writeback) O << "!"; |
| 184 | O << ", "; |
| 185 | printRegisterList(MI, 3, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 186 | printAnnotation(O, Annot); |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 187 | return; |
| 188 | } |
| 189 | |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 190 | // Thumb1 NOP |
| 191 | if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 && |
| 192 | MI->getOperand(1).getReg() == ARM::R8) { |
| 193 | O << "\tnop"; |
Jim Grosbach | df9ce6b | 2011-08-24 20:06:14 +0000 | [diff] [blame] | 194 | printPredicateOperand(MI, 2, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 195 | printAnnotation(O, Annot); |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 196 | return; |
| 197 | } |
| 198 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 199 | printInstruction(MI, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 200 | printAnnotation(O, Annot); |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 201 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 202 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 203 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 204 | raw_ostream &O) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 205 | const MCOperand &Op = MI->getOperand(OpNo); |
| 206 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 207 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 208 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 209 | } else if (Op.isImm()) { |
| 210 | O << '#' << Op.getImm(); |
| 211 | } else { |
| 212 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 213 | // If a symbolic branch target was added as a constant expression then print |
| 214 | // that address in hex. |
| 215 | const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr()); |
| 216 | int64_t Address; |
| 217 | if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) { |
| 218 | O << "0x"; |
| 219 | O.write_hex(Address); |
| 220 | } |
| 221 | else { |
| 222 | // Otherwise, just print the expression. |
| 223 | O << *Op.getExpr(); |
| 224 | } |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 225 | } |
| 226 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 227 | |
Owen Anderson | e136872 | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 228 | void ARMInstPrinter::printT2LdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 229 | raw_ostream &O) { |
| 230 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 231 | if (MO1.isExpr()) |
| 232 | O << *MO1.getExpr(); |
| 233 | else if (MO1.isImm()) |
| 234 | O << "[pc, #" << MO1.getImm() << "]"; |
| 235 | else |
| 236 | llvm_unreachable("Unknown LDR label operand?"); |
| 237 | } |
| 238 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 239 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 240 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 241 | // REG 0 0 - e.g. R5 |
| 242 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 243 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 244 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 245 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 246 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 247 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 248 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 249 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 250 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 251 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 252 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 253 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 254 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 255 | if (ShOpc == ARM_AM::rrx) |
| 256 | return; |
Jim Grosbach | 293a5f6 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 257 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 258 | O << ' ' << getRegisterName(MO2.getReg()); |
| 259 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 260 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 261 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 262 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
| 263 | raw_ostream &O) { |
| 264 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 265 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 266 | |
| 267 | O << getRegisterName(MO1.getReg()); |
| 268 | |
| 269 | // Print the shift opc. |
| 270 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 271 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 272 | if (ShOpc == ARM_AM::rrx) |
| 273 | return; |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 274 | O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 275 | } |
| 276 | |
| 277 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 278 | //===--------------------------------------------------------------------===// |
| 279 | // Addressing Mode #2 |
| 280 | //===--------------------------------------------------------------------===// |
| 281 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 282 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 283 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 284 | const MCOperand &MO1 = MI->getOperand(Op); |
| 285 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 286 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 287 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 288 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 289 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 290 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 291 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 292 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 293 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 294 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 295 | O << "]"; |
| 296 | return; |
| 297 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 298 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 299 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 300 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 301 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 302 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 303 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 304 | O << ", " |
| 305 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 306 | << " #" << ShImm; |
| 307 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 308 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 309 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 310 | void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op, |
| 311 | raw_ostream &O) { |
| 312 | const MCOperand &MO1 = MI->getOperand(Op); |
| 313 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 314 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 315 | |
| 316 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 317 | |
| 318 | if (!MO2.getReg()) { |
| 319 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm()); |
| 320 | O << '#' |
| 321 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 322 | << ImmOffs; |
| 323 | return; |
| 324 | } |
| 325 | |
| 326 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 327 | << getRegisterName(MO2.getReg()); |
| 328 | |
| 329 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 330 | O << ", " |
| 331 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 332 | << " #" << ShImm; |
| 333 | } |
| 334 | |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 335 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
| 336 | raw_ostream &O) { |
| 337 | const MCOperand &MO1 = MI->getOperand(Op); |
| 338 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 339 | O << "[" << getRegisterName(MO1.getReg()) << ", " |
| 340 | << getRegisterName(MO2.getReg()) << "]"; |
| 341 | } |
| 342 | |
| 343 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
| 344 | raw_ostream &O) { |
| 345 | const MCOperand &MO1 = MI->getOperand(Op); |
| 346 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 347 | O << "[" << getRegisterName(MO1.getReg()) << ", " |
| 348 | << getRegisterName(MO2.getReg()) << ", lsl #1]"; |
| 349 | } |
| 350 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 351 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 352 | raw_ostream &O) { |
| 353 | const MCOperand &MO1 = MI->getOperand(Op); |
| 354 | |
| 355 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 356 | printOperand(MI, Op, O); |
| 357 | return; |
| 358 | } |
| 359 | |
| 360 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 361 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
| 362 | |
| 363 | if (IdxMode == ARMII::IndexModePost) { |
| 364 | printAM2PostIndexOp(MI, Op, O); |
| 365 | return; |
| 366 | } |
| 367 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 368 | } |
| 369 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 370 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 371 | unsigned OpNum, |
| 372 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 373 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 374 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 375 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 376 | if (!MO1.getReg()) { |
| 377 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 378 | O << '#' |
| 379 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 380 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 381 | return; |
| 382 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 383 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 384 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 385 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 386 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 387 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 388 | O << ", " |
| 389 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 390 | << " #" << ShImm; |
| 391 | } |
| 392 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 393 | //===--------------------------------------------------------------------===// |
| 394 | // Addressing Mode #3 |
| 395 | //===--------------------------------------------------------------------===// |
| 396 | |
| 397 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 398 | raw_ostream &O) { |
| 399 | const MCOperand &MO1 = MI->getOperand(Op); |
| 400 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 401 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 402 | |
| 403 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 404 | |
| 405 | if (MO2.getReg()) { |
| 406 | O << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 407 | << getRegisterName(MO2.getReg()); |
| 408 | return; |
| 409 | } |
| 410 | |
| 411 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 412 | O << '#' |
| 413 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 414 | << ImmOffs; |
| 415 | } |
| 416 | |
| 417 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 418 | raw_ostream &O) { |
| 419 | const MCOperand &MO1 = MI->getOperand(Op); |
| 420 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 421 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 422 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 423 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 424 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 425 | if (MO2.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 426 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 427 | << getRegisterName(MO2.getReg()) << ']'; |
| 428 | return; |
| 429 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 430 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 431 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 432 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 433 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 434 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 435 | O << ']'; |
| 436 | } |
| 437 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 438 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 439 | raw_ostream &O) { |
| 440 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 441 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 442 | |
| 443 | if (IdxMode == ARMII::IndexModePost) { |
| 444 | printAM3PostIndexOp(MI, Op, O); |
| 445 | return; |
| 446 | } |
| 447 | printAM3PreOrOffsetIndexOp(MI, Op, O); |
| 448 | } |
| 449 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 450 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 451 | unsigned OpNum, |
| 452 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 453 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 454 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 455 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 456 | if (MO1.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 457 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 458 | << getRegisterName(MO1.getReg()); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 459 | return; |
| 460 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 461 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 462 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 463 | O << '#' |
| 464 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 465 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 468 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, |
| 469 | unsigned OpNum, |
| 470 | raw_ostream &O) { |
| 471 | const MCOperand &MO = MI->getOperand(OpNum); |
| 472 | unsigned Imm = MO.getImm(); |
| 473 | O << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff); |
| 474 | } |
| 475 | |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 476 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
| 477 | raw_ostream &O) { |
| 478 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 479 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 480 | |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 481 | O << (MO2.getImm() ? "" : "-") << getRegisterName(MO1.getReg()); |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 482 | } |
| 483 | |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 484 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, |
| 485 | unsigned OpNum, |
| 486 | raw_ostream &O) { |
| 487 | const MCOperand &MO = MI->getOperand(OpNum); |
| 488 | unsigned Imm = MO.getImm(); |
| 489 | O << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2); |
| 490 | } |
| 491 | |
| 492 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 493 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 494 | raw_ostream &O) { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 495 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 496 | .getImm()); |
| 497 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 500 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 501 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 502 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 503 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 504 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 505 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 506 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 507 | return; |
| 508 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 509 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 510 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 511 | |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 512 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
| 513 | unsigned Op = ARM_AM::getAM5Op(MO2.getImm()); |
| 514 | if (ImmOffs || Op == ARM_AM::sub) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 515 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 516 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 517 | << ImmOffs * 4; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 518 | } |
| 519 | O << "]"; |
| 520 | } |
| 521 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 522 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 523 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 524 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 525 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 526 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 527 | O << "[" << getRegisterName(MO1.getReg()); |
| 528 | if (MO2.getImm()) { |
| 529 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 530 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 531 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 532 | O << "]"; |
| 533 | } |
| 534 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 535 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 536 | raw_ostream &O) { |
| 537 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 538 | O << "[" << getRegisterName(MO1.getReg()) << "]"; |
| 539 | } |
| 540 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 541 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 542 | unsigned OpNum, |
| 543 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 544 | const MCOperand &MO = MI->getOperand(OpNum); |
| 545 | if (MO.getReg() == 0) |
| 546 | O << "!"; |
| 547 | else |
| 548 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 549 | } |
| 550 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 551 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 552 | unsigned OpNum, |
| 553 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 554 | const MCOperand &MO = MI->getOperand(OpNum); |
| 555 | uint32_t v = ~MO.getImm(); |
| 556 | int32_t lsb = CountTrailingZeros_32(v); |
| 557 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 558 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 559 | O << '#' << lsb << ", #" << width; |
| 560 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 561 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 562 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 563 | raw_ostream &O) { |
| 564 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 565 | O << ARM_MB::MemBOptToString(val); |
| 566 | } |
| 567 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 568 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 569 | raw_ostream &O) { |
| 570 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 571 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 572 | unsigned Amt = ShiftOp & 0x1f; |
| 573 | if (isASR) |
| 574 | O << ", asr #" << (Amt == 0 ? 32 : Amt); |
| 575 | else if (Amt) |
| 576 | O << ", lsl #" << Amt; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 577 | } |
| 578 | |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 579 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 580 | raw_ostream &O) { |
| 581 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 582 | if (Imm == 0) |
| 583 | return; |
| 584 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
| 585 | O << ", lsl #" << Imm; |
| 586 | } |
| 587 | |
| 588 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 589 | raw_ostream &O) { |
| 590 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 591 | // A shift amount of 32 is encoded as 0. |
| 592 | if (Imm == 0) |
| 593 | Imm = 32; |
| 594 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
| 595 | O << ", asr #" << Imm; |
| 596 | } |
| 597 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 598 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 599 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 600 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 601 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 602 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 603 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 604 | } |
| 605 | O << "}"; |
| 606 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 607 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 608 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 609 | raw_ostream &O) { |
| 610 | const MCOperand &Op = MI->getOperand(OpNum); |
| 611 | if (Op.getImm()) |
| 612 | O << "be"; |
| 613 | else |
| 614 | O << "le"; |
| 615 | } |
| 616 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 617 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 618 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 619 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 620 | O << ARM_PROC::IModToString(Op.getImm()); |
| 621 | } |
| 622 | |
| 623 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 624 | raw_ostream &O) { |
| 625 | const MCOperand &Op = MI->getOperand(OpNum); |
| 626 | unsigned IFlags = Op.getImm(); |
| 627 | for (int i=2; i >= 0; --i) |
| 628 | if (IFlags & (1 << i)) |
| 629 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 2dbb46a | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 630 | |
| 631 | if (IFlags == 0) |
| 632 | O << "none"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 633 | } |
| 634 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 635 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 636 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 637 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 638 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 639 | unsigned Mask = Op.getImm() & 0xf; |
| 640 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 641 | if (getAvailableFeatures() & ARM::FeatureMClass) { |
| 642 | switch (Op.getImm()) { |
| 643 | default: assert(0 && "Unexpected mask value!"); |
| 644 | case 0: O << "apsr"; return; |
| 645 | case 1: O << "iapsr"; return; |
| 646 | case 2: O << "eapsr"; return; |
| 647 | case 3: O << "xpsr"; return; |
| 648 | case 5: O << "ipsr"; return; |
| 649 | case 6: O << "epsr"; return; |
| 650 | case 7: O << "iepsr"; return; |
| 651 | case 8: O << "msp"; return; |
| 652 | case 9: O << "psp"; return; |
| 653 | case 16: O << "primask"; return; |
| 654 | case 17: O << "basepri"; return; |
| 655 | case 18: O << "basepri_max"; return; |
| 656 | case 19: O << "faultmask"; return; |
| 657 | case 20: O << "control"; return; |
| 658 | } |
| 659 | } |
| 660 | |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 661 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 662 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 663 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 664 | O << "APSR_"; |
| 665 | switch (Mask) { |
| 666 | default: assert(0); |
| 667 | case 4: O << "g"; return; |
| 668 | case 8: O << "nzcvq"; return; |
| 669 | case 12: O << "nzcvqg"; return; |
| 670 | } |
| 671 | llvm_unreachable("Unexpected mask value!"); |
| 672 | } |
| 673 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 674 | if (SpecRegRBit) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 675 | O << "SPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 676 | else |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 677 | O << "CPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 678 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 679 | if (Mask) { |
| 680 | O << '_'; |
| 681 | if (Mask & 8) O << 'f'; |
| 682 | if (Mask & 4) O << 's'; |
| 683 | if (Mask & 2) O << 'x'; |
| 684 | if (Mask & 1) O << 'c'; |
| 685 | } |
| 686 | } |
| 687 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 688 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 689 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 690 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 691 | if (CC != ARMCC::AL) |
| 692 | O << ARMCondCodeToString(CC); |
| 693 | } |
| 694 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 695 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 696 | unsigned OpNum, |
| 697 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 698 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 699 | O << ARMCondCodeToString(CC); |
| 700 | } |
| 701 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 702 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 703 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 704 | if (MI->getOperand(OpNum).getReg()) { |
| 705 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 706 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 707 | O << 's'; |
| 708 | } |
| 709 | } |
| 710 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 711 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 712 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 713 | O << MI->getOperand(OpNum).getImm(); |
| 714 | } |
| 715 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 716 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | bc9c802 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 717 | raw_ostream &O) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 718 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 719 | } |
| 720 | |
| 721 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | bc9c802 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 722 | raw_ostream &O) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 723 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 724 | } |
| 725 | |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 726 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
| 727 | raw_ostream &O) { |
| 728 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 729 | } |
| 730 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 731 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 732 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 733 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 734 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 735 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 736 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 737 | raw_ostream &O) { |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 738 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
| 739 | } |
| 740 | |
| 741 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
| 742 | raw_ostream &O) { |
| 743 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 744 | O << "#" << (Imm == 0 ? 32 : Imm); |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 745 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 746 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 747 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 748 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 749 | // (3 - the number of trailing zeros) is the number of then / else. |
| 750 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 751 | unsigned CondBit0 = Mask >> 4 & 1; |
| 752 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 753 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 754 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 755 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 756 | if (T) |
| 757 | O << 't'; |
| 758 | else |
| 759 | O << 'e'; |
| 760 | } |
| 761 | } |
| 762 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 763 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 764 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 765 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 766 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 767 | |
| 768 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 769 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 770 | return; |
| 771 | } |
| 772 | |
| 773 | O << "[" << getRegisterName(MO1.getReg()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 774 | if (unsigned RegNum = MO2.getReg()) |
| 775 | O << ", " << getRegisterName(RegNum); |
| 776 | O << "]"; |
| 777 | } |
| 778 | |
| 779 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 780 | unsigned Op, |
| 781 | raw_ostream &O, |
| 782 | unsigned Scale) { |
| 783 | const MCOperand &MO1 = MI->getOperand(Op); |
| 784 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 785 | |
| 786 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 787 | printOperand(MI, Op, O); |
| 788 | return; |
| 789 | } |
| 790 | |
| 791 | O << "[" << getRegisterName(MO1.getReg()); |
| 792 | if (unsigned ImmOffs = MO2.getImm()) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 793 | O << ", #" << ImmOffs * Scale; |
| 794 | O << "]"; |
| 795 | } |
| 796 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 797 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 798 | unsigned Op, |
| 799 | raw_ostream &O) { |
| 800 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 801 | } |
| 802 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 803 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 804 | unsigned Op, |
| 805 | raw_ostream &O) { |
| 806 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 807 | } |
| 808 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 809 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 810 | unsigned Op, |
| 811 | raw_ostream &O) { |
| 812 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 813 | } |
| 814 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 815 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 816 | raw_ostream &O) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 817 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 818 | } |
| 819 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 820 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 821 | // register with shift forms. |
| 822 | // REG 0 0 - e.g. R5 |
| 823 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 824 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 825 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 826 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 827 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 828 | |
| 829 | unsigned Reg = MO1.getReg(); |
| 830 | O << getRegisterName(Reg); |
| 831 | |
| 832 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 833 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 834 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 835 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 836 | if (ShOpc != ARM_AM::rrx) |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 837 | O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 838 | } |
| 839 | |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 840 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 841 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 842 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 843 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 844 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 845 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 846 | printOperand(MI, OpNum, O); |
| 847 | return; |
| 848 | } |
| 849 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 850 | O << "[" << getRegisterName(MO1.getReg()); |
| 851 | |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 852 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 853 | bool isSub = OffImm < 0; |
| 854 | // Special value for #-0. All others are normal. |
| 855 | if (OffImm == INT32_MIN) |
| 856 | OffImm = 0; |
| 857 | if (isSub) |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 858 | O << ", #-" << -OffImm; |
| 859 | else if (OffImm > 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 860 | O << ", #" << OffImm; |
| 861 | O << "]"; |
| 862 | } |
| 863 | |
| 864 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 865 | unsigned OpNum, |
| 866 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 867 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 868 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 869 | |
| 870 | O << "[" << getRegisterName(MO1.getReg()); |
| 871 | |
| 872 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 873 | // Don't print +0. |
Owen Anderson | 705b48f | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 874 | if (OffImm == INT32_MIN) |
| 875 | O << ", #-0"; |
| 876 | else if (OffImm < 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 877 | O << ", #-" << -OffImm; |
| 878 | else if (OffImm > 0) |
| 879 | O << ", #" << OffImm; |
| 880 | O << "]"; |
| 881 | } |
| 882 | |
| 883 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 884 | unsigned OpNum, |
| 885 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 886 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 887 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 888 | |
| 889 | O << "[" << getRegisterName(MO1.getReg()); |
| 890 | |
| 891 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 892 | // Don't print +0. |
| 893 | if (OffImm < 0) |
| 894 | O << ", #-" << -OffImm * 4; |
| 895 | else if (OffImm > 0) |
| 896 | O << ", #" << OffImm * 4; |
| 897 | O << "]"; |
| 898 | } |
| 899 | |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 900 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI, |
| 901 | unsigned OpNum, |
| 902 | raw_ostream &O) { |
| 903 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 904 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 905 | |
| 906 | O << "[" << getRegisterName(MO1.getReg()); |
| 907 | if (MO2.getImm()) |
| 908 | O << ", #" << MO2.getImm() * 4; |
| 909 | O << "]"; |
| 910 | } |
| 911 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 912 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 913 | unsigned OpNum, |
| 914 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 915 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 916 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 917 | // Don't print +0. |
| 918 | if (OffImm < 0) |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 919 | O << ", #-" << -OffImm; |
| 920 | else |
| 921 | O << ", #" << OffImm; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 922 | } |
| 923 | |
| 924 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 925 | unsigned OpNum, |
| 926 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 927 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 928 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 929 | // Don't print +0. |
Owen Anderson | 7782a58 | 2011-09-13 20:46:26 +0000 | [diff] [blame] | 930 | if (OffImm != 0) { |
| 931 | O << ", "; |
| 932 | if (OffImm < 0) |
| 933 | O << "#-" << -OffImm * 4; |
| 934 | else if (OffImm > 0) |
| 935 | O << "#" << OffImm * 4; |
| 936 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 937 | } |
| 938 | |
| 939 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 940 | unsigned OpNum, |
| 941 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 942 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 943 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 944 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 945 | |
| 946 | O << "[" << getRegisterName(MO1.getReg()); |
| 947 | |
| 948 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 949 | O << ", " << getRegisterName(MO2.getReg()); |
| 950 | |
| 951 | unsigned ShAmt = MO3.getImm(); |
| 952 | if (ShAmt) { |
| 953 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 954 | O << ", lsl #" << ShAmt; |
| 955 | } |
| 956 | O << "]"; |
| 957 | } |
| 958 | |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 959 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
| 960 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 961 | const MCOperand &MO = MI->getOperand(OpNum); |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 962 | O << '#' << ARM_AM::getFPImmFloat(MO.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 963 | } |
| 964 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 965 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 966 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 967 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 968 | unsigned EltBits; |
| 969 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 970 | O << "#0x" << utohexstr(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 971 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 972 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 973 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 974 | raw_ostream &O) { |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 975 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 976 | O << "#" << Imm + 1; |
| 977 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 978 | |
| 979 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 980 | raw_ostream &O) { |
| 981 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 982 | if (Imm == 0) |
| 983 | return; |
Jim Grosbach | 45f3929 | 2011-07-26 21:44:37 +0000 | [diff] [blame] | 984 | O << ", ror #"; |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 985 | switch (Imm) { |
| 986 | default: assert (0 && "illegal ror immediate!"); |
Jim Grosbach | 2f815c0 | 2011-08-17 23:23:07 +0000 | [diff] [blame] | 987 | case 1: O << "8"; break; |
| 988 | case 2: O << "16"; break; |
| 989 | case 3: O << "24"; break; |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 990 | } |
| 991 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 992 | |
| 993 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
| 994 | raw_ostream &O) { |
| 995 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 996 | } |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 997 | |
| 998 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
| 999 | raw_ostream &O) { |
| 1000 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "}"; |
| 1001 | } |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1002 | |
| 1003 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
| 1004 | raw_ostream &O) { |
| 1005 | // Normally, it's not safe to use register enum values directly with |
| 1006 | // addition to get the next register, but for VFP registers, the |
| 1007 | // sort order is guaranteed because they're all of the form D<n>. |
| 1008 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1009 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "}"; |
| 1010 | } |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1011 | |
| 1012 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
| 1013 | raw_ostream &O) { |
| 1014 | // Normally, it's not safe to use register enum values directly with |
| 1015 | // addition to get the next register, but for VFP registers, the |
| 1016 | // sort order is guaranteed because they're all of the form D<n>. |
| 1017 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1018 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", " |
| 1019 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "}"; |
| 1020 | } |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1021 | |
| 1022 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
| 1023 | raw_ostream &O) { |
| 1024 | // Normally, it's not safe to use register enum values directly with |
| 1025 | // addition to get the next register, but for VFP registers, the |
| 1026 | // sort order is guaranteed because they're all of the form D<n>. |
| 1027 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1028 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", " |
| 1029 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << ", " |
| 1030 | << getRegisterName(MI->getOperand(OpNum).getReg() + 3) << "}"; |
| 1031 | } |