blob: 7197b99b25bfe610295ccd4dda7cebd97fc6afb8 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Jim Grosbach47a0d522011-08-16 20:45:50 +000081 bool isThumbTwo() const {
82 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
83 }
Jim Grosbach194bd892011-08-16 22:20:01 +000084 bool hasV6Ops() const {
85 return STI.getFeatureBits() & ARM::HasV6Ops;
86 }
Evan Cheng32869202011-07-08 22:36:29 +000087 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000088 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
89 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000090 }
Evan Chengebdeeab2011-07-08 01:53:10 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// @name Auto-generated Match Functions
93 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000094
Chris Lattner0692ee62010-09-06 19:11:01 +000095#define GET_ASSEMBLER_HEADER
96#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000097
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000098 /// }
99
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000104 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000105 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000106 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000107 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000108 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000109 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000110 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
111 StringRef Op, int Low, int High);
112 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
113 return parsePKHImm(O, "lsl", 0, 31);
114 }
115 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
116 return parsePKHImm(O, "asr", 1, 32);
117 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000118 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000119 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000120 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000121 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000122 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000123 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000124
125 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000126 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000128 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000130 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000131 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000132 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000134 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
136 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
138 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
140 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000142 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
143 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000144 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
145 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000146 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
147 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000148
149 bool validateInstruction(MCInst &Inst,
150 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000151 void processInstruction(MCInst &Inst,
152 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000153 bool shouldOmitCCOutOperand(StringRef Mnemonic,
154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000155
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000157 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000158 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
159 Match_RequiresV6,
160 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000161 };
162
Evan Chengffc0e732011-07-09 05:47:46 +0000163 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000164 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000165 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000166
Evan Chengebdeeab2011-07-08 01:53:10 +0000167 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000168 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000169 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000170
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 // Implementation of the MCTargetAsmParser interface:
172 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
173 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000174 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000175 bool ParseDirective(AsmToken DirectiveID);
176
Jim Grosbach47a0d522011-08-16 20:45:50 +0000177 unsigned checkTargetMatchPredicate(MCInst &Inst);
178
Jim Grosbach1355cf12011-07-26 17:10:22 +0000179 bool MatchAndEmitInstruction(SMLoc IDLoc,
180 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
181 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000182};
Jim Grosbach16c74252010-10-29 14:46:02 +0000183} // end anonymous namespace
184
Chris Lattner3a697562010-10-28 17:20:03 +0000185namespace {
186
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000187/// ARMOperand - Instances of this class represent a parsed ARM machine
188/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000189class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000190 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000191 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000192 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000193 CoprocNum,
194 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000195 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000196 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000197 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000198 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000199 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000200 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000201 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000202 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000203 DPRRegisterList,
204 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000205 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000206 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000207 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000208 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000209 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000210 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000211 } Kind;
212
Sean Callanan76264762010-04-02 22:27:05 +0000213 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000214 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000215
216 union {
217 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000218 ARMCC::CondCodes Val;
219 } CC;
220
221 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000222 ARM_MB::MemBOpt Val;
223 } MBOpt;
224
225 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000226 unsigned Val;
227 } Cop;
228
229 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000230 ARM_PROC::IFlags Val;
231 } IFlags;
232
233 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000234 unsigned Val;
235 } MMask;
236
237 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000238 const char *Data;
239 unsigned Length;
240 } Tok;
241
242 struct {
243 unsigned RegNum;
244 } Reg;
245
Bill Wendling8155e5b2010-11-06 22:19:43 +0000246 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000247 const MCExpr *Val;
248 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000249
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000250 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251 struct {
252 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000253 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
254 // was specified.
255 const MCConstantExpr *OffsetImm; // Offset immediate value
256 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
257 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000258 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000259 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000260 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000261
262 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000263 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000264 bool isAdd;
265 ARM_AM::ShiftOpc ShiftTy;
266 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000267 } PostIdxReg;
268
269 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000270 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000271 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000272 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000273 struct {
274 ARM_AM::ShiftOpc ShiftTy;
275 unsigned SrcReg;
276 unsigned ShiftReg;
277 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000278 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000279 struct {
280 ARM_AM::ShiftOpc ShiftTy;
281 unsigned SrcReg;
282 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000283 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000284 struct {
285 unsigned Imm;
286 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000287 struct {
288 unsigned LSB;
289 unsigned Width;
290 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000292
Bill Wendling146018f2010-11-06 21:42:12 +0000293 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
294public:
Sean Callanan76264762010-04-02 22:27:05 +0000295 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
296 Kind = o.Kind;
297 StartLoc = o.StartLoc;
298 EndLoc = o.EndLoc;
299 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000300 case CondCode:
301 CC = o.CC;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000304 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000305 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000306 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000307 case Register:
308 Reg = o.Reg;
309 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000310 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000311 case DPRRegisterList:
312 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000313 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000314 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000315 case CoprocNum:
316 case CoprocReg:
317 Cop = o.Cop;
318 break;
Sean Callanan76264762010-04-02 22:27:05 +0000319 case Immediate:
320 Imm = o.Imm;
321 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000322 case MemBarrierOpt:
323 MBOpt = o.MBOpt;
324 break;
Sean Callanan76264762010-04-02 22:27:05 +0000325 case Memory:
326 Mem = o.Mem;
327 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000328 case PostIndexRegister:
329 PostIdxReg = o.PostIdxReg;
330 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000331 case MSRMask:
332 MMask = o.MMask;
333 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000334 case ProcIFlags:
335 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000336 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000337 case ShifterImmediate:
338 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000339 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000340 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000341 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000342 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000343 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000344 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000345 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000346 case RotateImmediate:
347 RotImm = o.RotImm;
348 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000349 case BitfieldDescriptor:
350 Bitfield = o.Bitfield;
351 break;
Sean Callanan76264762010-04-02 22:27:05 +0000352 }
353 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000354
Sean Callanan76264762010-04-02 22:27:05 +0000355 /// getStartLoc - Get the location of the first token of this operand.
356 SMLoc getStartLoc() const { return StartLoc; }
357 /// getEndLoc - Get the location of the last token of this operand.
358 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000359
Daniel Dunbar8462b302010-08-11 06:36:53 +0000360 ARMCC::CondCodes getCondCode() const {
361 assert(Kind == CondCode && "Invalid access!");
362 return CC.Val;
363 }
364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000365 unsigned getCoproc() const {
366 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
367 return Cop.Val;
368 }
369
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000370 StringRef getToken() const {
371 assert(Kind == Token && "Invalid access!");
372 return StringRef(Tok.Data, Tok.Length);
373 }
374
375 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000376 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000377 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000378 }
379
Bill Wendling5fa22a12010-11-09 23:28:44 +0000380 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000381 assert((Kind == RegisterList || Kind == DPRRegisterList ||
382 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000383 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000384 }
385
Kevin Enderbycfe07242009-10-13 22:19:02 +0000386 const MCExpr *getImm() const {
387 assert(Kind == Immediate && "Invalid access!");
388 return Imm.Val;
389 }
390
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000391 ARM_MB::MemBOpt getMemBarrierOpt() const {
392 assert(Kind == MemBarrierOpt && "Invalid access!");
393 return MBOpt.Val;
394 }
395
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000396 ARM_PROC::IFlags getProcIFlags() const {
397 assert(Kind == ProcIFlags && "Invalid access!");
398 return IFlags.Val;
399 }
400
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000401 unsigned getMSRMask() const {
402 assert(Kind == MSRMask && "Invalid access!");
403 return MMask.Val;
404 }
405
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000406 bool isCoprocNum() const { return Kind == CoprocNum; }
407 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000408 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000409 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000410 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000411 bool isImm0_255() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 256;
418 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000419 bool isImm0_7() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 8;
426 }
427 bool isImm0_15() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value >= 0 && Value < 16;
434 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000435 bool isImm0_31() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value >= 0 && Value < 32;
442 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000443 bool isImm1_16() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value > 0 && Value < 17;
450 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000451 bool isImm1_32() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 if (!CE) return false;
456 int64_t Value = CE->getValue();
457 return Value > 0 && Value < 33;
458 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000459 bool isImm0_65535() const {
460 if (Kind != Immediate)
461 return false;
462 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
463 if (!CE) return false;
464 int64_t Value = CE->getValue();
465 return Value >= 0 && Value < 65536;
466 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000467 bool isImm0_65535Expr() const {
468 if (Kind != Immediate)
469 return false;
470 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
471 // If it's not a constant expression, it'll generate a fixup and be
472 // handled later.
473 if (!CE) return true;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 65536;
476 }
Jim Grosbached838482011-07-26 16:24:27 +0000477 bool isImm24bit() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value >= 0 && Value <= 0xffffff;
484 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000485 bool isImmThumbSR() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return Value > 0 && Value < 33;
492 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000493 bool isPKHLSLImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return Value >= 0 && Value < 32;
500 }
501 bool isPKHASRImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value > 0 && Value <= 32;
508 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000509 bool isARMSOImm() const {
510 if (Kind != Immediate)
511 return false;
512 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
513 if (!CE) return false;
514 int64_t Value = CE->getValue();
515 return ARM_AM::getSOImmVal(Value) != -1;
516 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000517 bool isT2SOImm() const {
518 if (Kind != Immediate)
519 return false;
520 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
521 if (!CE) return false;
522 int64_t Value = CE->getValue();
523 return ARM_AM::getT2SOImmVal(Value) != -1;
524 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000525 bool isSetEndImm() const {
526 if (Kind != Immediate)
527 return false;
528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
529 if (!CE) return false;
530 int64_t Value = CE->getValue();
531 return Value == 1 || Value == 0;
532 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000533 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000534 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000535 bool isDPRRegList() const { return Kind == DPRRegisterList; }
536 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000537 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000538 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000539 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000540 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000541 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
542 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000543 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000544 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000545 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
546 bool isPostIdxReg() const {
547 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
548 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000549 bool isMemNoOffset() const {
550 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000551 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000552 // No offset of any kind.
553 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000554 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000555 bool isAddrMode2() const {
556 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000557 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000558 // Check for register offset.
559 if (Mem.OffsetRegNum) return true;
560 // Immediate offset in range [-4095, 4095].
561 if (!Mem.OffsetImm) return true;
562 int64_t Val = Mem.OffsetImm->getValue();
563 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000565 bool isAM2OffsetImm() const {
566 if (Kind != Immediate)
567 return false;
568 // Immediate offset in range [-4095, 4095].
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Val = CE->getValue();
572 return Val > -4096 && Val < 4096;
573 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000574 bool isAddrMode3() const {
575 if (Kind != Memory)
576 return false;
577 // No shifts are legal for AM3.
578 if (Mem.ShiftType != ARM_AM::no_shift) return false;
579 // Check for register offset.
580 if (Mem.OffsetRegNum) return true;
581 // Immediate offset in range [-255, 255].
582 if (!Mem.OffsetImm) return true;
583 int64_t Val = Mem.OffsetImm->getValue();
584 return Val > -256 && Val < 256;
585 }
586 bool isAM3Offset() const {
587 if (Kind != Immediate && Kind != PostIndexRegister)
588 return false;
589 if (Kind == PostIndexRegister)
590 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
591 // Immediate offset in range [-255, 255].
592 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
593 if (!CE) return false;
594 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000595 // Special case, #-0 is INT32_MIN.
596 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000597 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000598 bool isAddrMode5() const {
599 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000600 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000601 // Check for register offset.
602 if (Mem.OffsetRegNum) return false;
603 // Immediate offset in range [-1020, 1020] and a multiple of 4.
604 if (!Mem.OffsetImm) return true;
605 int64_t Val = Mem.OffsetImm->getValue();
606 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000607 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000608 bool isMemRegOffset() const {
609 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 bool isMemThumbRR() const {
614 // Thumb reg+reg addressing is simple. Just two registers, a base and
615 // an offset. No shifts, negations or any other complicating factors.
616 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
617 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000619 return isARMLowRegister(Mem.BaseRegNum) &&
620 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
621 }
622 bool isMemThumbRIs4() const {
623 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
624 !isARMLowRegister(Mem.BaseRegNum))
625 return false;
626 // Immediate offset, multiple of 4 in range [0, 124].
627 if (!Mem.OffsetImm) return true;
628 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000629 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
630 }
Jim Grosbach38466302011-08-19 18:55:51 +0000631 bool isMemThumbRIs2() const {
632 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
633 !isARMLowRegister(Mem.BaseRegNum))
634 return false;
635 // Immediate offset, multiple of 4 in range [0, 62].
636 if (!Mem.OffsetImm) return true;
637 int64_t Val = Mem.OffsetImm->getValue();
638 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
639 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000640 bool isMemThumbRIs1() const {
641 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
642 !isARMLowRegister(Mem.BaseRegNum))
643 return false;
644 // Immediate offset in range [0, 31].
645 if (!Mem.OffsetImm) return true;
646 int64_t Val = Mem.OffsetImm->getValue();
647 return Val >= 0 && Val <= 31;
648 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000649 bool isMemThumbSPI() const {
650 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
651 return false;
652 // Immediate offset, multiple of 4 in range [0, 1020].
653 if (!Mem.OffsetImm) return true;
654 int64_t Val = Mem.OffsetImm->getValue();
655 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000656 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657 bool isMemImm8Offset() const {
658 if (Kind != Memory || Mem.OffsetRegNum != 0)
659 return false;
660 // Immediate offset in range [-255, 255].
661 if (!Mem.OffsetImm) return true;
662 int64_t Val = Mem.OffsetImm->getValue();
663 return Val > -256 && Val < 256;
664 }
665 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000666 // If we have an immediate that's not a constant, treat it as a label
667 // reference needing a fixup. If it is a constant, it's something else
668 // and we reject it.
669 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
670 return true;
671
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672 if (Kind != Memory || Mem.OffsetRegNum != 0)
673 return false;
674 // Immediate offset in range [-4095, 4095].
675 if (!Mem.OffsetImm) return true;
676 int64_t Val = Mem.OffsetImm->getValue();
677 return Val > -4096 && Val < 4096;
678 }
679 bool isPostIdxImm8() const {
680 if (Kind != Immediate)
681 return false;
682 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
683 if (!CE) return false;
684 int64_t Val = CE->getValue();
685 return Val > -256 && Val < 256;
686 }
687
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000688 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000689 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000690
691 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000692 // Add as immediates when possible. Null MCExpr = 0.
693 if (Expr == 0)
694 Inst.addOperand(MCOperand::CreateImm(0));
695 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000696 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
697 else
698 Inst.addOperand(MCOperand::CreateExpr(Expr));
699 }
700
Daniel Dunbar8462b302010-08-11 06:36:53 +0000701 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000702 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000703 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000704 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
705 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000706 }
707
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000708 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
711 }
712
713 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
714 assert(N == 1 && "Invalid number of operands!");
715 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
716 }
717
Jim Grosbachd67641b2010-12-06 18:21:12 +0000718 void addCCOutOperands(MCInst &Inst, unsigned N) const {
719 assert(N == 1 && "Invalid number of operands!");
720 Inst.addOperand(MCOperand::CreateReg(getReg()));
721 }
722
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000723 void addRegOperands(MCInst &Inst, unsigned N) const {
724 assert(N == 1 && "Invalid number of operands!");
725 Inst.addOperand(MCOperand::CreateReg(getReg()));
726 }
727
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000728 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000729 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000730 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
731 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
732 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000733 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000734 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000735 }
736
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000737 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000738 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000739 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
740 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000741 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000742 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000743 }
744
745
Jim Grosbach580f4a92011-07-25 22:20:28 +0000746 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000747 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000748 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
749 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000750 }
751
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000752 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000753 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000754 const SmallVectorImpl<unsigned> &RegList = getRegList();
755 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000756 I = RegList.begin(), E = RegList.end(); I != E; ++I)
757 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000758 }
759
Bill Wendling0f630752010-11-17 04:32:08 +0000760 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
761 addRegListOperands(Inst, N);
762 }
763
764 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
765 addRegListOperands(Inst, N);
766 }
767
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000768 void addRotImmOperands(MCInst &Inst, unsigned N) const {
769 assert(N == 1 && "Invalid number of operands!");
770 // Encoded as val>>3. The printer handles display as 8, 16, 24.
771 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
772 }
773
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000774 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 // Munge the lsb/width into a bitfield mask.
777 unsigned lsb = Bitfield.LSB;
778 unsigned width = Bitfield.Width;
779 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
780 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
781 (32 - (lsb + width)));
782 Inst.addOperand(MCOperand::CreateImm(Mask));
783 }
784
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000785 void addImmOperands(MCInst &Inst, unsigned N) const {
786 assert(N == 1 && "Invalid number of operands!");
787 addExpr(Inst, getImm());
788 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000789
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000790 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
791 assert(N == 1 && "Invalid number of operands!");
792 addExpr(Inst, getImm());
793 }
794
Jim Grosbach83ab0702011-07-13 22:01:08 +0000795 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
796 assert(N == 1 && "Invalid number of operands!");
797 addExpr(Inst, getImm());
798 }
799
800 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 addExpr(Inst, getImm());
803 }
804
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000805 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 addExpr(Inst, getImm());
808 }
809
Jim Grosbachf4943352011-07-25 23:09:14 +0000810 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 // The constant encodes as the immediate-1, and we store in the instruction
813 // the bits as encoded, so subtract off one here.
814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
815 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
816 }
817
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000818 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
819 assert(N == 1 && "Invalid number of operands!");
820 // The constant encodes as the immediate-1, and we store in the instruction
821 // the bits as encoded, so subtract off one here.
822 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
823 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
824 }
825
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000826 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
827 assert(N == 1 && "Invalid number of operands!");
828 addExpr(Inst, getImm());
829 }
830
Jim Grosbachffa32252011-07-19 19:13:28 +0000831 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
832 assert(N == 1 && "Invalid number of operands!");
833 addExpr(Inst, getImm());
834 }
835
Jim Grosbached838482011-07-26 16:24:27 +0000836 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
837 assert(N == 1 && "Invalid number of operands!");
838 addExpr(Inst, getImm());
839 }
840
Jim Grosbach70939ee2011-08-17 21:51:27 +0000841 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
842 assert(N == 1 && "Invalid number of operands!");
843 // The constant encodes as the immediate, except for 32, which encodes as
844 // zero.
845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
846 unsigned Imm = CE->getValue();
847 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
848 }
849
Jim Grosbachf6c05252011-07-21 17:23:04 +0000850 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
851 assert(N == 1 && "Invalid number of operands!");
852 addExpr(Inst, getImm());
853 }
854
855 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
856 assert(N == 1 && "Invalid number of operands!");
857 // An ASR value of 32 encodes as 0, so that's how we want to add it to
858 // the instruction as well.
859 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
860 int Val = CE->getValue();
861 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
862 }
863
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000864 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
865 assert(N == 1 && "Invalid number of operands!");
866 addExpr(Inst, getImm());
867 }
868
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000869 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 1 && "Invalid number of operands!");
871 addExpr(Inst, getImm());
872 }
873
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000874 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
875 assert(N == 1 && "Invalid number of operands!");
876 addExpr(Inst, getImm());
877 }
878
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000879 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
880 assert(N == 1 && "Invalid number of operands!");
881 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
882 }
883
Jim Grosbach7ce05792011-08-03 23:50:40 +0000884 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
885 assert(N == 1 && "Invalid number of operands!");
886 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887 }
888
Jim Grosbach7ce05792011-08-03 23:50:40 +0000889 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
890 assert(N == 3 && "Invalid number of operands!");
891 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
892 if (!Mem.OffsetRegNum) {
893 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
894 // Special case for #-0
895 if (Val == INT32_MIN) Val = 0;
896 if (Val < 0) Val = -Val;
897 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
898 } else {
899 // For register offset, we encode the shift type and negation flag
900 // here.
901 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000902 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000903 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000904 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
905 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
906 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000907 }
908
Jim Grosbach039c2e12011-08-04 23:01:30 +0000909 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
910 assert(N == 2 && "Invalid number of operands!");
911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
912 assert(CE && "non-constant AM2OffsetImm operand!");
913 int32_t Val = CE->getValue();
914 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
915 // Special case for #-0
916 if (Val == INT32_MIN) Val = 0;
917 if (Val < 0) Val = -Val;
918 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
919 Inst.addOperand(MCOperand::CreateReg(0));
920 Inst.addOperand(MCOperand::CreateImm(Val));
921 }
922
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000923 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
924 assert(N == 3 && "Invalid number of operands!");
925 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
926 if (!Mem.OffsetRegNum) {
927 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
928 // Special case for #-0
929 if (Val == INT32_MIN) Val = 0;
930 if (Val < 0) Val = -Val;
931 Val = ARM_AM::getAM3Opc(AddSub, Val);
932 } else {
933 // For register offset, we encode the shift type and negation flag
934 // here.
935 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
936 }
937 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
938 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
939 Inst.addOperand(MCOperand::CreateImm(Val));
940 }
941
942 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
943 assert(N == 2 && "Invalid number of operands!");
944 if (Kind == PostIndexRegister) {
945 int32_t Val =
946 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
947 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
948 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000949 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000950 }
951
952 // Constant offset.
953 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
954 int32_t Val = CE->getValue();
955 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
956 // Special case for #-0
957 if (Val == INT32_MIN) Val = 0;
958 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000959 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000960 Inst.addOperand(MCOperand::CreateReg(0));
961 Inst.addOperand(MCOperand::CreateImm(Val));
962 }
963
Jim Grosbach7ce05792011-08-03 23:50:40 +0000964 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
965 assert(N == 2 && "Invalid number of operands!");
966 // The lower two bits are always zero and as such are not encoded.
967 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
968 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
969 // Special case for #-0
970 if (Val == INT32_MIN) Val = 0;
971 if (Val < 0) Val = -Val;
972 Val = ARM_AM::getAM5Opc(AddSub, Val);
973 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
974 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000975 }
976
Jim Grosbach7ce05792011-08-03 23:50:40 +0000977 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
978 assert(N == 2 && "Invalid number of operands!");
979 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
980 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
981 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000982 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000983
Jim Grosbach7ce05792011-08-03 23:50:40 +0000984 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
985 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000986 // If this is an immediate, it's a label reference.
987 if (Kind == Immediate) {
988 addExpr(Inst, getImm());
989 Inst.addOperand(MCOperand::CreateImm(0));
990 return;
991 }
992
993 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000994 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
995 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
996 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000997 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000998
Jim Grosbach7ce05792011-08-03 23:50:40 +0000999 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1000 assert(N == 3 && "Invalid number of operands!");
1001 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001002 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001003 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1004 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1005 Inst.addOperand(MCOperand::CreateImm(Val));
1006 }
1007
1008 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1009 assert(N == 2 && "Invalid number of operands!");
1010 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1011 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1012 }
1013
Jim Grosbach60f91a32011-08-19 17:55:24 +00001014 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1015 assert(N == 2 && "Invalid number of operands!");
1016 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1017 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1018 Inst.addOperand(MCOperand::CreateImm(Val));
1019 }
1020
Jim Grosbach38466302011-08-19 18:55:51 +00001021 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1022 assert(N == 2 && "Invalid number of operands!");
1023 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1024 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1025 Inst.addOperand(MCOperand::CreateImm(Val));
1026 }
1027
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001028 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1029 assert(N == 2 && "Invalid number of operands!");
1030 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1031 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1032 Inst.addOperand(MCOperand::CreateImm(Val));
1033 }
1034
Jim Grosbachecd85892011-08-19 18:13:48 +00001035 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1036 assert(N == 2 && "Invalid number of operands!");
1037 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1038 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1039 Inst.addOperand(MCOperand::CreateImm(Val));
1040 }
1041
Jim Grosbach7ce05792011-08-03 23:50:40 +00001042 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1043 assert(N == 1 && "Invalid number of operands!");
1044 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1045 assert(CE && "non-constant post-idx-imm8 operand!");
1046 int Imm = CE->getValue();
1047 bool isAdd = Imm >= 0;
1048 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1049 Inst.addOperand(MCOperand::CreateImm(Imm));
1050 }
1051
1052 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1053 assert(N == 2 && "Invalid number of operands!");
1054 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001055 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1056 }
1057
1058 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1059 assert(N == 2 && "Invalid number of operands!");
1060 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1061 // The sign, shift type, and shift amount are encoded in a single operand
1062 // using the AM2 encoding helpers.
1063 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1064 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1065 PostIdxReg.ShiftTy);
1066 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001067 }
1068
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001069 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1070 assert(N == 1 && "Invalid number of operands!");
1071 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1072 }
1073
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001074 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1075 assert(N == 1 && "Invalid number of operands!");
1076 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1077 }
1078
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001079 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001080
Chris Lattner3a697562010-10-28 17:20:03 +00001081 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1082 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001083 Op->CC.Val = CC;
1084 Op->StartLoc = S;
1085 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001086 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001087 }
1088
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001089 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1090 ARMOperand *Op = new ARMOperand(CoprocNum);
1091 Op->Cop.Val = CopVal;
1092 Op->StartLoc = S;
1093 Op->EndLoc = S;
1094 return Op;
1095 }
1096
1097 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1098 ARMOperand *Op = new ARMOperand(CoprocReg);
1099 Op->Cop.Val = CopVal;
1100 Op->StartLoc = S;
1101 Op->EndLoc = S;
1102 return Op;
1103 }
1104
Jim Grosbachd67641b2010-12-06 18:21:12 +00001105 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1106 ARMOperand *Op = new ARMOperand(CCOut);
1107 Op->Reg.RegNum = RegNum;
1108 Op->StartLoc = S;
1109 Op->EndLoc = S;
1110 return Op;
1111 }
1112
Chris Lattner3a697562010-10-28 17:20:03 +00001113 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1114 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001115 Op->Tok.Data = Str.data();
1116 Op->Tok.Length = Str.size();
1117 Op->StartLoc = S;
1118 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001119 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001120 }
1121
Bill Wendling50d0f582010-11-18 23:43:05 +00001122 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001123 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001124 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001125 Op->StartLoc = S;
1126 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001127 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001128 }
1129
Jim Grosbache8606dc2011-07-13 17:50:29 +00001130 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1131 unsigned SrcReg,
1132 unsigned ShiftReg,
1133 unsigned ShiftImm,
1134 SMLoc S, SMLoc E) {
1135 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001136 Op->RegShiftedReg.ShiftTy = ShTy;
1137 Op->RegShiftedReg.SrcReg = SrcReg;
1138 Op->RegShiftedReg.ShiftReg = ShiftReg;
1139 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001140 Op->StartLoc = S;
1141 Op->EndLoc = E;
1142 return Op;
1143 }
1144
Owen Anderson92a20222011-07-21 18:54:16 +00001145 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1146 unsigned SrcReg,
1147 unsigned ShiftImm,
1148 SMLoc S, SMLoc E) {
1149 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001150 Op->RegShiftedImm.ShiftTy = ShTy;
1151 Op->RegShiftedImm.SrcReg = SrcReg;
1152 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001153 Op->StartLoc = S;
1154 Op->EndLoc = E;
1155 return Op;
1156 }
1157
Jim Grosbach580f4a92011-07-25 22:20:28 +00001158 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001159 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001160 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1161 Op->ShifterImm.isASR = isASR;
1162 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001163 Op->StartLoc = S;
1164 Op->EndLoc = E;
1165 return Op;
1166 }
1167
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001168 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1169 ARMOperand *Op = new ARMOperand(RotateImmediate);
1170 Op->RotImm.Imm = Imm;
1171 Op->StartLoc = S;
1172 Op->EndLoc = E;
1173 return Op;
1174 }
1175
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001176 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1177 SMLoc S, SMLoc E) {
1178 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1179 Op->Bitfield.LSB = LSB;
1180 Op->Bitfield.Width = Width;
1181 Op->StartLoc = S;
1182 Op->EndLoc = E;
1183 return Op;
1184 }
1185
Bill Wendling7729e062010-11-09 22:44:22 +00001186 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001187 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001188 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001189 KindTy Kind = RegisterList;
1190
Evan Cheng275944a2011-07-25 21:32:49 +00001191 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1192 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001193 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001194 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1195 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001196 Kind = SPRRegisterList;
1197
1198 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001199 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001200 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001201 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001202 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001203 Op->StartLoc = StartLoc;
1204 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001205 return Op;
1206 }
1207
Chris Lattner3a697562010-10-28 17:20:03 +00001208 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1209 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001210 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001211 Op->StartLoc = S;
1212 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001213 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001214 }
1215
Jim Grosbach7ce05792011-08-03 23:50:40 +00001216 static ARMOperand *CreateMem(unsigned BaseRegNum,
1217 const MCConstantExpr *OffsetImm,
1218 unsigned OffsetRegNum,
1219 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001220 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001221 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001222 SMLoc S, SMLoc E) {
1223 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001224 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001225 Op->Mem.OffsetImm = OffsetImm;
1226 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001227 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001228 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001229 Op->Mem.isNegative = isNegative;
1230 Op->StartLoc = S;
1231 Op->EndLoc = E;
1232 return Op;
1233 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001234
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001235 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1236 ARM_AM::ShiftOpc ShiftTy,
1237 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001238 SMLoc S, SMLoc E) {
1239 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1240 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001241 Op->PostIdxReg.isAdd = isAdd;
1242 Op->PostIdxReg.ShiftTy = ShiftTy;
1243 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001244 Op->StartLoc = S;
1245 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001246 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001247 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001248
1249 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1250 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1251 Op->MBOpt.Val = Opt;
1252 Op->StartLoc = S;
1253 Op->EndLoc = S;
1254 return Op;
1255 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001256
1257 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1258 ARMOperand *Op = new ARMOperand(ProcIFlags);
1259 Op->IFlags.Val = IFlags;
1260 Op->StartLoc = S;
1261 Op->EndLoc = S;
1262 return Op;
1263 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001264
1265 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1266 ARMOperand *Op = new ARMOperand(MSRMask);
1267 Op->MMask.Val = MMask;
1268 Op->StartLoc = S;
1269 Op->EndLoc = S;
1270 return Op;
1271 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001272};
1273
1274} // end anonymous namespace.
1275
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001276void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001277 switch (Kind) {
1278 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001279 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001280 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001281 case CCOut:
1282 OS << "<ccout " << getReg() << ">";
1283 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001284 case CoprocNum:
1285 OS << "<coprocessor number: " << getCoproc() << ">";
1286 break;
1287 case CoprocReg:
1288 OS << "<coprocessor register: " << getCoproc() << ">";
1289 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001290 case MSRMask:
1291 OS << "<mask: " << getMSRMask() << ">";
1292 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001293 case Immediate:
1294 getImm()->print(OS);
1295 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001296 case MemBarrierOpt:
1297 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1298 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001299 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001300 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001301 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001302 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001303 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001304 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001305 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1306 << PostIdxReg.RegNum;
1307 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1308 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1309 << PostIdxReg.ShiftImm;
1310 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001311 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001312 case ProcIFlags: {
1313 OS << "<ARM_PROC::";
1314 unsigned IFlags = getProcIFlags();
1315 for (int i=2; i >= 0; --i)
1316 if (IFlags & (1 << i))
1317 OS << ARM_PROC::IFlagsToString(1 << i);
1318 OS << ">";
1319 break;
1320 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001321 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001322 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001323 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001324 case ShifterImmediate:
1325 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1326 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001327 break;
1328 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001329 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001330 << RegShiftedReg.SrcReg
1331 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1332 << ", " << RegShiftedReg.ShiftReg << ", "
1333 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001334 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001335 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001336 case ShiftedImmediate:
1337 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001338 << RegShiftedImm.SrcReg
1339 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1340 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001341 << ">";
1342 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001343 case RotateImmediate:
1344 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1345 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001346 case BitfieldDescriptor:
1347 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1348 << ", width: " << Bitfield.Width << ">";
1349 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001350 case RegisterList:
1351 case DPRRegisterList:
1352 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001353 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001354
Bill Wendling5fa22a12010-11-09 23:28:44 +00001355 const SmallVectorImpl<unsigned> &RegList = getRegList();
1356 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001357 I = RegList.begin(), E = RegList.end(); I != E; ) {
1358 OS << *I;
1359 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001360 }
1361
1362 OS << ">";
1363 break;
1364 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001365 case Token:
1366 OS << "'" << getToken() << "'";
1367 break;
1368 }
1369}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001370
1371/// @name Auto-generated Match Functions
1372/// {
1373
1374static unsigned MatchRegisterName(StringRef Name);
1375
1376/// }
1377
Bob Wilson69df7232011-02-03 21:46:10 +00001378bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1379 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001380 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001381
1382 return (RegNo == (unsigned)-1);
1383}
1384
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001385/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001386/// and if it is a register name the token is eaten and the register number is
1387/// returned. Otherwise return -1.
1388///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001389int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001390 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001391 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001392
Chris Lattnere5658fa2010-10-30 04:09:10 +00001393 // FIXME: Validate register for the current architecture; we have to do
1394 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001395 std::string upperCase = Tok.getString().str();
1396 std::string lowerCase = LowercaseString(upperCase);
1397 unsigned RegNum = MatchRegisterName(lowerCase);
1398 if (!RegNum) {
1399 RegNum = StringSwitch<unsigned>(lowerCase)
1400 .Case("r13", ARM::SP)
1401 .Case("r14", ARM::LR)
1402 .Case("r15", ARM::PC)
1403 .Case("ip", ARM::R12)
1404 .Default(0);
1405 }
1406 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001407
Chris Lattnere5658fa2010-10-30 04:09:10 +00001408 Parser.Lex(); // Eat identifier token.
1409 return RegNum;
1410}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001411
Jim Grosbach19906722011-07-13 18:49:30 +00001412// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1413// If a recoverable error occurs, return 1. If an irrecoverable error
1414// occurs, return -1. An irrecoverable error is one where tokens have been
1415// consumed in the process of trying to parse the shifter (i.e., when it is
1416// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001417int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001418 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1419 SMLoc S = Parser.getTok().getLoc();
1420 const AsmToken &Tok = Parser.getTok();
1421 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1422
1423 std::string upperCase = Tok.getString().str();
1424 std::string lowerCase = LowercaseString(upperCase);
1425 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1426 .Case("lsl", ARM_AM::lsl)
1427 .Case("lsr", ARM_AM::lsr)
1428 .Case("asr", ARM_AM::asr)
1429 .Case("ror", ARM_AM::ror)
1430 .Case("rrx", ARM_AM::rrx)
1431 .Default(ARM_AM::no_shift);
1432
1433 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001434 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001435
Jim Grosbache8606dc2011-07-13 17:50:29 +00001436 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001437
Jim Grosbache8606dc2011-07-13 17:50:29 +00001438 // The source register for the shift has already been added to the
1439 // operand list, so we need to pop it off and combine it into the shifted
1440 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001441 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001442 if (!PrevOp->isReg())
1443 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1444 int SrcReg = PrevOp->getReg();
1445 int64_t Imm = 0;
1446 int ShiftReg = 0;
1447 if (ShiftTy == ARM_AM::rrx) {
1448 // RRX Doesn't have an explicit shift amount. The encoder expects
1449 // the shift register to be the same as the source register. Seems odd,
1450 // but OK.
1451 ShiftReg = SrcReg;
1452 } else {
1453 // Figure out if this is shifted by a constant or a register (for non-RRX).
1454 if (Parser.getTok().is(AsmToken::Hash)) {
1455 Parser.Lex(); // Eat hash.
1456 SMLoc ImmLoc = Parser.getTok().getLoc();
1457 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001458 if (getParser().ParseExpression(ShiftExpr)) {
1459 Error(ImmLoc, "invalid immediate shift value");
1460 return -1;
1461 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001462 // The expression must be evaluatable as an immediate.
1463 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001464 if (!CE) {
1465 Error(ImmLoc, "invalid immediate shift value");
1466 return -1;
1467 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001468 // Range check the immediate.
1469 // lsl, ror: 0 <= imm <= 31
1470 // lsr, asr: 0 <= imm <= 32
1471 Imm = CE->getValue();
1472 if (Imm < 0 ||
1473 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1474 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001475 Error(ImmLoc, "immediate shift value out of range");
1476 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001477 }
1478 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001479 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001480 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001481 if (ShiftReg == -1) {
1482 Error (L, "expected immediate or register in shift operand");
1483 return -1;
1484 }
1485 } else {
1486 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001487 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001488 return -1;
1489 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001490 }
1491
Owen Anderson92a20222011-07-21 18:54:16 +00001492 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1493 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001494 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001495 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001496 else
1497 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1498 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001499
Jim Grosbach19906722011-07-13 18:49:30 +00001500 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001501}
1502
1503
Bill Wendling50d0f582010-11-18 23:43:05 +00001504/// Try to parse a register name. The token must be an Identifier when called.
1505/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1506/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001507///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001508/// TODO this is likely to change to allow different register types and or to
1509/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001510bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001511tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001512 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001513 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001514 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001515 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001516
Bill Wendling50d0f582010-11-18 23:43:05 +00001517 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001518
Chris Lattnere5658fa2010-10-30 04:09:10 +00001519 const AsmToken &ExclaimTok = Parser.getTok();
1520 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001521 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1522 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001523 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001524 }
1525
Bill Wendling50d0f582010-11-18 23:43:05 +00001526 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001527}
1528
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001529/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1530/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1531/// "c5", ...
1532static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001533 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1534 // but efficient.
1535 switch (Name.size()) {
1536 default: break;
1537 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001538 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001539 return -1;
1540 switch (Name[1]) {
1541 default: return -1;
1542 case '0': return 0;
1543 case '1': return 1;
1544 case '2': return 2;
1545 case '3': return 3;
1546 case '4': return 4;
1547 case '5': return 5;
1548 case '6': return 6;
1549 case '7': return 7;
1550 case '8': return 8;
1551 case '9': return 9;
1552 }
1553 break;
1554 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001555 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001556 return -1;
1557 switch (Name[2]) {
1558 default: return -1;
1559 case '0': return 10;
1560 case '1': return 11;
1561 case '2': return 12;
1562 case '3': return 13;
1563 case '4': return 14;
1564 case '5': return 15;
1565 }
1566 break;
1567 }
1568
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001569 return -1;
1570}
1571
Jim Grosbach43904292011-07-25 20:14:50 +00001572/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001573/// token must be an Identifier when called, and if it is a coprocessor
1574/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001575ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001576parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001577 SMLoc S = Parser.getTok().getLoc();
1578 const AsmToken &Tok = Parser.getTok();
1579 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1580
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001581 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001582 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001583 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001584
1585 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001586 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001587 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001588}
1589
Jim Grosbach43904292011-07-25 20:14:50 +00001590/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001591/// token must be an Identifier when called, and if it is a coprocessor
1592/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001593ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001594parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001595 SMLoc S = Parser.getTok().getLoc();
1596 const AsmToken &Tok = Parser.getTok();
1597 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1598
1599 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1600 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001601 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001602
1603 Parser.Lex(); // Eat identifier token.
1604 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001605 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001606}
1607
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001608/// Parse a register list, return it if successful else return null. The first
1609/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001610bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001611parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001612 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001613 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001614 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001615
Bill Wendling7729e062010-11-09 22:44:22 +00001616 // Read the rest of the registers in the list.
1617 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001618 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001619
Bill Wendling7729e062010-11-09 22:44:22 +00001620 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001621 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001622 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001623
Sean Callanan18b83232010-01-19 21:44:56 +00001624 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001625 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001626 if (RegTok.isNot(AsmToken::Identifier)) {
1627 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001628 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001629 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001630
Jim Grosbach1355cf12011-07-26 17:10:22 +00001631 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001632 if (RegNum == -1) {
1633 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001634 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001635 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001636
Bill Wendlinge7176102010-11-06 22:36:58 +00001637 if (IsRange) {
1638 int Reg = PrevRegNum;
1639 do {
1640 ++Reg;
1641 Registers.push_back(std::make_pair(Reg, RegLoc));
1642 } while (Reg != RegNum);
1643 } else {
1644 Registers.push_back(std::make_pair(RegNum, RegLoc));
1645 }
1646
1647 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001648 } while (Parser.getTok().is(AsmToken::Comma) ||
1649 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001650
1651 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001652 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001653 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1654 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001655 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001656 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001657
Bill Wendlinge7176102010-11-06 22:36:58 +00001658 SMLoc E = RCurlyTok.getLoc();
1659 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001660
Bill Wendlinge7176102010-11-06 22:36:58 +00001661 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001662 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001663 RI = Registers.begin(), RE = Registers.end();
1664
Bill Wendling7caebff2011-01-12 21:20:59 +00001665 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001666 bool EmittedWarning = false;
1667
Bill Wendling7caebff2011-01-12 21:20:59 +00001668 DenseMap<unsigned, bool> RegMap;
1669 RegMap[HighRegNum] = true;
1670
Bill Wendlinge7176102010-11-06 22:36:58 +00001671 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001672 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001673 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001674
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001675 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001676 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001677 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001678 }
1679
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001680 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001681 Warning(RegInfo.second,
1682 "register not in ascending order in register list");
1683
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001684 RegMap[Reg] = true;
1685 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001686 }
1687
Bill Wendling50d0f582010-11-18 23:43:05 +00001688 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1689 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001690}
1691
Jim Grosbach43904292011-07-25 20:14:50 +00001692/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001693ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001694parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001695 SMLoc S = Parser.getTok().getLoc();
1696 const AsmToken &Tok = Parser.getTok();
1697 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1698 StringRef OptStr = Tok.getString();
1699
1700 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1701 .Case("sy", ARM_MB::SY)
1702 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001703 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001704 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001705 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001706 .Case("ishst", ARM_MB::ISHST)
1707 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001708 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001709 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001710 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001711 .Case("osh", ARM_MB::OSH)
1712 .Case("oshst", ARM_MB::OSHST)
1713 .Default(~0U);
1714
1715 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001716 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001717
1718 Parser.Lex(); // Eat identifier token.
1719 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001720 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001721}
1722
Jim Grosbach43904292011-07-25 20:14:50 +00001723/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001724ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001725parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001726 SMLoc S = Parser.getTok().getLoc();
1727 const AsmToken &Tok = Parser.getTok();
1728 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1729 StringRef IFlagsStr = Tok.getString();
1730
1731 unsigned IFlags = 0;
1732 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1733 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1734 .Case("a", ARM_PROC::A)
1735 .Case("i", ARM_PROC::I)
1736 .Case("f", ARM_PROC::F)
1737 .Default(~0U);
1738
1739 // If some specific iflag is already set, it means that some letter is
1740 // present more than once, this is not acceptable.
1741 if (Flag == ~0U || (IFlags & Flag))
1742 return MatchOperand_NoMatch;
1743
1744 IFlags |= Flag;
1745 }
1746
1747 Parser.Lex(); // Eat identifier token.
1748 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1749 return MatchOperand_Success;
1750}
1751
Jim Grosbach43904292011-07-25 20:14:50 +00001752/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001753ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001754parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001755 SMLoc S = Parser.getTok().getLoc();
1756 const AsmToken &Tok = Parser.getTok();
1757 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1758 StringRef Mask = Tok.getString();
1759
1760 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1761 size_t Start = 0, Next = Mask.find('_');
1762 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001763 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001764 if (Next != StringRef::npos)
1765 Flags = Mask.slice(Next+1, Mask.size());
1766
1767 // FlagsVal contains the complete mask:
1768 // 3-0: Mask
1769 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1770 unsigned FlagsVal = 0;
1771
1772 if (SpecReg == "apsr") {
1773 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001774 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001775 .Case("g", 0x4) // same as CPSR_s
1776 .Case("nzcvqg", 0xc) // same as CPSR_fs
1777 .Default(~0U);
1778
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001779 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001780 if (!Flags.empty())
1781 return MatchOperand_NoMatch;
1782 else
1783 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001784 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001785 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001786 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1787 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001788 for (int i = 0, e = Flags.size(); i != e; ++i) {
1789 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1790 .Case("c", 1)
1791 .Case("x", 2)
1792 .Case("s", 4)
1793 .Case("f", 8)
1794 .Default(~0U);
1795
1796 // If some specific flag is already set, it means that some letter is
1797 // present more than once, this is not acceptable.
1798 if (FlagsVal == ~0U || (FlagsVal & Flag))
1799 return MatchOperand_NoMatch;
1800 FlagsVal |= Flag;
1801 }
1802 } else // No match for special register.
1803 return MatchOperand_NoMatch;
1804
1805 // Special register without flags are equivalent to "fc" flags.
1806 if (!FlagsVal)
1807 FlagsVal = 0x9;
1808
1809 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1810 if (SpecReg == "spsr")
1811 FlagsVal |= 16;
1812
1813 Parser.Lex(); // Eat identifier token.
1814 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1815 return MatchOperand_Success;
1816}
1817
Jim Grosbachf6c05252011-07-21 17:23:04 +00001818ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1819parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1820 int Low, int High) {
1821 const AsmToken &Tok = Parser.getTok();
1822 if (Tok.isNot(AsmToken::Identifier)) {
1823 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1824 return MatchOperand_ParseFail;
1825 }
1826 StringRef ShiftName = Tok.getString();
1827 std::string LowerOp = LowercaseString(Op);
1828 std::string UpperOp = UppercaseString(Op);
1829 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1830 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1831 return MatchOperand_ParseFail;
1832 }
1833 Parser.Lex(); // Eat shift type token.
1834
1835 // There must be a '#' and a shift amount.
1836 if (Parser.getTok().isNot(AsmToken::Hash)) {
1837 Error(Parser.getTok().getLoc(), "'#' expected");
1838 return MatchOperand_ParseFail;
1839 }
1840 Parser.Lex(); // Eat hash token.
1841
1842 const MCExpr *ShiftAmount;
1843 SMLoc Loc = Parser.getTok().getLoc();
1844 if (getParser().ParseExpression(ShiftAmount)) {
1845 Error(Loc, "illegal expression");
1846 return MatchOperand_ParseFail;
1847 }
1848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1849 if (!CE) {
1850 Error(Loc, "constant expression expected");
1851 return MatchOperand_ParseFail;
1852 }
1853 int Val = CE->getValue();
1854 if (Val < Low || Val > High) {
1855 Error(Loc, "immediate value out of range");
1856 return MatchOperand_ParseFail;
1857 }
1858
1859 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1860
1861 return MatchOperand_Success;
1862}
1863
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001864ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1865parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1866 const AsmToken &Tok = Parser.getTok();
1867 SMLoc S = Tok.getLoc();
1868 if (Tok.isNot(AsmToken::Identifier)) {
1869 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1870 return MatchOperand_ParseFail;
1871 }
1872 int Val = StringSwitch<int>(Tok.getString())
1873 .Case("be", 1)
1874 .Case("le", 0)
1875 .Default(-1);
1876 Parser.Lex(); // Eat the token.
1877
1878 if (Val == -1) {
1879 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1880 return MatchOperand_ParseFail;
1881 }
1882 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1883 getContext()),
1884 S, Parser.getTok().getLoc()));
1885 return MatchOperand_Success;
1886}
1887
Jim Grosbach580f4a92011-07-25 22:20:28 +00001888/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1889/// instructions. Legal values are:
1890/// lsl #n 'n' in [0,31]
1891/// asr #n 'n' in [1,32]
1892/// n == 32 encoded as n == 0.
1893ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1894parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1895 const AsmToken &Tok = Parser.getTok();
1896 SMLoc S = Tok.getLoc();
1897 if (Tok.isNot(AsmToken::Identifier)) {
1898 Error(S, "shift operator 'asr' or 'lsl' expected");
1899 return MatchOperand_ParseFail;
1900 }
1901 StringRef ShiftName = Tok.getString();
1902 bool isASR;
1903 if (ShiftName == "lsl" || ShiftName == "LSL")
1904 isASR = false;
1905 else if (ShiftName == "asr" || ShiftName == "ASR")
1906 isASR = true;
1907 else {
1908 Error(S, "shift operator 'asr' or 'lsl' expected");
1909 return MatchOperand_ParseFail;
1910 }
1911 Parser.Lex(); // Eat the operator.
1912
1913 // A '#' and a shift amount.
1914 if (Parser.getTok().isNot(AsmToken::Hash)) {
1915 Error(Parser.getTok().getLoc(), "'#' expected");
1916 return MatchOperand_ParseFail;
1917 }
1918 Parser.Lex(); // Eat hash token.
1919
1920 const MCExpr *ShiftAmount;
1921 SMLoc E = Parser.getTok().getLoc();
1922 if (getParser().ParseExpression(ShiftAmount)) {
1923 Error(E, "malformed shift expression");
1924 return MatchOperand_ParseFail;
1925 }
1926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1927 if (!CE) {
1928 Error(E, "shift amount must be an immediate");
1929 return MatchOperand_ParseFail;
1930 }
1931
1932 int64_t Val = CE->getValue();
1933 if (isASR) {
1934 // Shift amount must be in [1,32]
1935 if (Val < 1 || Val > 32) {
1936 Error(E, "'asr' shift amount must be in range [1,32]");
1937 return MatchOperand_ParseFail;
1938 }
1939 // asr #32 encoded as asr #0.
1940 if (Val == 32) Val = 0;
1941 } else {
1942 // Shift amount must be in [1,32]
1943 if (Val < 0 || Val > 31) {
1944 Error(E, "'lsr' shift amount must be in range [0,31]");
1945 return MatchOperand_ParseFail;
1946 }
1947 }
1948
1949 E = Parser.getTok().getLoc();
1950 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1951
1952 return MatchOperand_Success;
1953}
1954
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001955/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1956/// of instructions. Legal values are:
1957/// ror #n 'n' in {0, 8, 16, 24}
1958ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1959parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1960 const AsmToken &Tok = Parser.getTok();
1961 SMLoc S = Tok.getLoc();
1962 if (Tok.isNot(AsmToken::Identifier)) {
1963 Error(S, "rotate operator 'ror' expected");
1964 return MatchOperand_ParseFail;
1965 }
1966 StringRef ShiftName = Tok.getString();
1967 if (ShiftName != "ror" && ShiftName != "ROR") {
1968 Error(S, "rotate operator 'ror' expected");
1969 return MatchOperand_ParseFail;
1970 }
1971 Parser.Lex(); // Eat the operator.
1972
1973 // A '#' and a rotate amount.
1974 if (Parser.getTok().isNot(AsmToken::Hash)) {
1975 Error(Parser.getTok().getLoc(), "'#' expected");
1976 return MatchOperand_ParseFail;
1977 }
1978 Parser.Lex(); // Eat hash token.
1979
1980 const MCExpr *ShiftAmount;
1981 SMLoc E = Parser.getTok().getLoc();
1982 if (getParser().ParseExpression(ShiftAmount)) {
1983 Error(E, "malformed rotate expression");
1984 return MatchOperand_ParseFail;
1985 }
1986 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1987 if (!CE) {
1988 Error(E, "rotate amount must be an immediate");
1989 return MatchOperand_ParseFail;
1990 }
1991
1992 int64_t Val = CE->getValue();
1993 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1994 // normally, zero is represented in asm by omitting the rotate operand
1995 // entirely.
1996 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1997 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1998 return MatchOperand_ParseFail;
1999 }
2000
2001 E = Parser.getTok().getLoc();
2002 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2003
2004 return MatchOperand_Success;
2005}
2006
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002007ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2008parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2009 SMLoc S = Parser.getTok().getLoc();
2010 // The bitfield descriptor is really two operands, the LSB and the width.
2011 if (Parser.getTok().isNot(AsmToken::Hash)) {
2012 Error(Parser.getTok().getLoc(), "'#' expected");
2013 return MatchOperand_ParseFail;
2014 }
2015 Parser.Lex(); // Eat hash token.
2016
2017 const MCExpr *LSBExpr;
2018 SMLoc E = Parser.getTok().getLoc();
2019 if (getParser().ParseExpression(LSBExpr)) {
2020 Error(E, "malformed immediate expression");
2021 return MatchOperand_ParseFail;
2022 }
2023 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2024 if (!CE) {
2025 Error(E, "'lsb' operand must be an immediate");
2026 return MatchOperand_ParseFail;
2027 }
2028
2029 int64_t LSB = CE->getValue();
2030 // The LSB must be in the range [0,31]
2031 if (LSB < 0 || LSB > 31) {
2032 Error(E, "'lsb' operand must be in the range [0,31]");
2033 return MatchOperand_ParseFail;
2034 }
2035 E = Parser.getTok().getLoc();
2036
2037 // Expect another immediate operand.
2038 if (Parser.getTok().isNot(AsmToken::Comma)) {
2039 Error(Parser.getTok().getLoc(), "too few operands");
2040 return MatchOperand_ParseFail;
2041 }
2042 Parser.Lex(); // Eat hash token.
2043 if (Parser.getTok().isNot(AsmToken::Hash)) {
2044 Error(Parser.getTok().getLoc(), "'#' expected");
2045 return MatchOperand_ParseFail;
2046 }
2047 Parser.Lex(); // Eat hash token.
2048
2049 const MCExpr *WidthExpr;
2050 if (getParser().ParseExpression(WidthExpr)) {
2051 Error(E, "malformed immediate expression");
2052 return MatchOperand_ParseFail;
2053 }
2054 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2055 if (!CE) {
2056 Error(E, "'width' operand must be an immediate");
2057 return MatchOperand_ParseFail;
2058 }
2059
2060 int64_t Width = CE->getValue();
2061 // The LSB must be in the range [1,32-lsb]
2062 if (Width < 1 || Width > 32 - LSB) {
2063 Error(E, "'width' operand must be in the range [1,32-lsb]");
2064 return MatchOperand_ParseFail;
2065 }
2066 E = Parser.getTok().getLoc();
2067
2068 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2069
2070 return MatchOperand_Success;
2071}
2072
Jim Grosbach7ce05792011-08-03 23:50:40 +00002073ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2074parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2075 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002076 // postidx_reg := '+' register {, shift}
2077 // | '-' register {, shift}
2078 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002079
2080 // This method must return MatchOperand_NoMatch without consuming any tokens
2081 // in the case where there is no match, as other alternatives take other
2082 // parse methods.
2083 AsmToken Tok = Parser.getTok();
2084 SMLoc S = Tok.getLoc();
2085 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002086 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002087 int Reg = -1;
2088 if (Tok.is(AsmToken::Plus)) {
2089 Parser.Lex(); // Eat the '+' token.
2090 haveEaten = true;
2091 } else if (Tok.is(AsmToken::Minus)) {
2092 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002093 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002094 haveEaten = true;
2095 }
2096 if (Parser.getTok().is(AsmToken::Identifier))
2097 Reg = tryParseRegister();
2098 if (Reg == -1) {
2099 if (!haveEaten)
2100 return MatchOperand_NoMatch;
2101 Error(Parser.getTok().getLoc(), "register expected");
2102 return MatchOperand_ParseFail;
2103 }
2104 SMLoc E = Parser.getTok().getLoc();
2105
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002106 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2107 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002108 if (Parser.getTok().is(AsmToken::Comma)) {
2109 Parser.Lex(); // Eat the ','.
2110 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2111 return MatchOperand_ParseFail;
2112 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002113
2114 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2115 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002116
2117 return MatchOperand_Success;
2118}
2119
Jim Grosbach251bf252011-08-10 21:56:18 +00002120ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2121parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2122 // Check for a post-index addressing register operand. Specifically:
2123 // am3offset := '+' register
2124 // | '-' register
2125 // | register
2126 // | # imm
2127 // | # + imm
2128 // | # - imm
2129
2130 // This method must return MatchOperand_NoMatch without consuming any tokens
2131 // in the case where there is no match, as other alternatives take other
2132 // parse methods.
2133 AsmToken Tok = Parser.getTok();
2134 SMLoc S = Tok.getLoc();
2135
2136 // Do immediates first, as we always parse those if we have a '#'.
2137 if (Parser.getTok().is(AsmToken::Hash)) {
2138 Parser.Lex(); // Eat the '#'.
2139 // Explicitly look for a '-', as we need to encode negative zero
2140 // differently.
2141 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2142 const MCExpr *Offset;
2143 if (getParser().ParseExpression(Offset))
2144 return MatchOperand_ParseFail;
2145 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2146 if (!CE) {
2147 Error(S, "constant expression expected");
2148 return MatchOperand_ParseFail;
2149 }
2150 SMLoc E = Tok.getLoc();
2151 // Negative zero is encoded as the flag value INT32_MIN.
2152 int32_t Val = CE->getValue();
2153 if (isNegative && Val == 0)
2154 Val = INT32_MIN;
2155
2156 Operands.push_back(
2157 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2158
2159 return MatchOperand_Success;
2160 }
2161
2162
2163 bool haveEaten = false;
2164 bool isAdd = true;
2165 int Reg = -1;
2166 if (Tok.is(AsmToken::Plus)) {
2167 Parser.Lex(); // Eat the '+' token.
2168 haveEaten = true;
2169 } else if (Tok.is(AsmToken::Minus)) {
2170 Parser.Lex(); // Eat the '-' token.
2171 isAdd = false;
2172 haveEaten = true;
2173 }
2174 if (Parser.getTok().is(AsmToken::Identifier))
2175 Reg = tryParseRegister();
2176 if (Reg == -1) {
2177 if (!haveEaten)
2178 return MatchOperand_NoMatch;
2179 Error(Parser.getTok().getLoc(), "register expected");
2180 return MatchOperand_ParseFail;
2181 }
2182 SMLoc E = Parser.getTok().getLoc();
2183
2184 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2185 0, S, E));
2186
2187 return MatchOperand_Success;
2188}
2189
Jim Grosbach1355cf12011-07-26 17:10:22 +00002190/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002191/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2192/// when they refer multiple MIOperands inside a single one.
2193bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002194cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002195 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2196 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2197
2198 // Create a writeback register dummy placeholder.
2199 Inst.addOperand(MCOperand::CreateImm(0));
2200
Jim Grosbach7ce05792011-08-03 23:50:40 +00002201 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002202 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2203 return true;
2204}
2205
Jim Grosbach548340c2011-08-11 19:22:40 +00002206/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2207/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2208/// when they refer multiple MIOperands inside a single one.
2209bool ARMAsmParser::
2210cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2211 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2212 // Create a writeback register dummy placeholder.
2213 Inst.addOperand(MCOperand::CreateImm(0));
2214 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2215 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2216 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2217 return true;
2218}
2219
Jim Grosbach1355cf12011-07-26 17:10:22 +00002220/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002221/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2222/// when they refer multiple MIOperands inside a single one.
2223bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002224cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002225 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2226 // Create a writeback register dummy placeholder.
2227 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002228 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2229 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2230 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002231 return true;
2232}
2233
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002234/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2235/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2236/// when they refer multiple MIOperands inside a single one.
2237bool ARMAsmParser::
2238cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2239 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2240 // Create a writeback register dummy placeholder.
2241 Inst.addOperand(MCOperand::CreateImm(0));
2242 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2243 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2244 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2245 return true;
2246}
2247
Jim Grosbach7ce05792011-08-03 23:50:40 +00002248/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2249/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2250/// when they refer multiple MIOperands inside a single one.
2251bool ARMAsmParser::
2252cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2253 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2254 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002255 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002256 // Create a writeback register dummy placeholder.
2257 Inst.addOperand(MCOperand::CreateImm(0));
2258 // addr
2259 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2260 // offset
2261 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2262 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002263 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2264 return true;
2265}
2266
Jim Grosbach7ce05792011-08-03 23:50:40 +00002267/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002268/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2269/// when they refer multiple MIOperands inside a single one.
2270bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002271cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2272 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2273 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002274 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002275 // Create a writeback register dummy placeholder.
2276 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002277 // addr
2278 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2279 // offset
2280 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2281 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002282 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2283 return true;
2284}
2285
Jim Grosbach7ce05792011-08-03 23:50:40 +00002286/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002287/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2288/// when they refer multiple MIOperands inside a single one.
2289bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002290cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2291 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002292 // Create a writeback register dummy placeholder.
2293 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002294 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002295 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002296 // addr
2297 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2298 // offset
2299 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2300 // pred
2301 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2302 return true;
2303}
2304
2305/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2306/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2307/// when they refer multiple MIOperands inside a single one.
2308bool ARMAsmParser::
2309cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2310 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2311 // Create a writeback register dummy placeholder.
2312 Inst.addOperand(MCOperand::CreateImm(0));
2313 // Rt
2314 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2315 // addr
2316 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2317 // offset
2318 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2319 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002320 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2321 return true;
2322}
2323
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002324/// cvtLdrdPre - Convert parsed operands to MCInst.
2325/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2326/// when they refer multiple MIOperands inside a single one.
2327bool ARMAsmParser::
2328cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2329 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2330 // Rt, Rt2
2331 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2332 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2333 // Create a writeback register dummy placeholder.
2334 Inst.addOperand(MCOperand::CreateImm(0));
2335 // addr
2336 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2337 // pred
2338 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2339 return true;
2340}
2341
Jim Grosbach14605d12011-08-11 20:28:23 +00002342/// cvtStrdPre - Convert parsed operands to MCInst.
2343/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2344/// when they refer multiple MIOperands inside a single one.
2345bool ARMAsmParser::
2346cvtStrdPre(MCInst &Inst, unsigned Opcode,
2347 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2348 // Create a writeback register dummy placeholder.
2349 Inst.addOperand(MCOperand::CreateImm(0));
2350 // Rt, Rt2
2351 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2352 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2353 // addr
2354 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2355 // pred
2356 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2357 return true;
2358}
2359
Jim Grosbach623a4542011-08-10 22:42:16 +00002360/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2361/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2362/// when they refer multiple MIOperands inside a single one.
2363bool ARMAsmParser::
2364cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2365 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2366 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2367 // Create a writeback register dummy placeholder.
2368 Inst.addOperand(MCOperand::CreateImm(0));
2369 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2370 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2371 return true;
2372}
2373
2374
Bill Wendlinge7176102010-11-06 22:36:58 +00002375/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002376/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002377bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002378parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002379 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002380 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002381 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002382 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002383 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002384
Sean Callanan18b83232010-01-19 21:44:56 +00002385 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002386 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002387 if (BaseRegNum == -1)
2388 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002389
Daniel Dunbar05710932011-01-18 05:34:17 +00002390 // The next token must either be a comma or a closing bracket.
2391 const AsmToken &Tok = Parser.getTok();
2392 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002393 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002394
Jim Grosbach7ce05792011-08-03 23:50:40 +00002395 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002396 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002397 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002398
Jim Grosbach7ce05792011-08-03 23:50:40 +00002399 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2400 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002401
Jim Grosbach7ce05792011-08-03 23:50:40 +00002402 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002403 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002404
Jim Grosbach7ce05792011-08-03 23:50:40 +00002405 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2406 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002407
Jim Grosbach7ce05792011-08-03 23:50:40 +00002408 // If we have a '#' it's an immediate offset, else assume it's a register
2409 // offset.
2410 if (Parser.getTok().is(AsmToken::Hash)) {
2411 Parser.Lex(); // Eat the '#'.
2412 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002413
Jim Grosbach7ce05792011-08-03 23:50:40 +00002414 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002415
Jim Grosbach7ce05792011-08-03 23:50:40 +00002416 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002417 if (getParser().ParseExpression(Offset))
2418 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002419
2420 // The expression has to be a constant. Memory references with relocations
2421 // don't come through here, as they use the <label> forms of the relevant
2422 // instructions.
2423 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2424 if (!CE)
2425 return Error (E, "constant expression expected");
2426
2427 // Now we should have the closing ']'
2428 E = Parser.getTok().getLoc();
2429 if (Parser.getTok().isNot(AsmToken::RBrac))
2430 return Error(E, "']' expected");
2431 Parser.Lex(); // Eat right bracket token.
2432
2433 // Don't worry about range checking the value here. That's handled by
2434 // the is*() predicates.
2435 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2436 ARM_AM::no_shift, 0, false, S,E));
2437
2438 // If there's a pre-indexing writeback marker, '!', just add it as a token
2439 // operand.
2440 if (Parser.getTok().is(AsmToken::Exclaim)) {
2441 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2442 Parser.Lex(); // Eat the '!'.
2443 }
2444
2445 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002446 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002447
2448 // The register offset is optionally preceded by a '+' or '-'
2449 bool isNegative = false;
2450 if (Parser.getTok().is(AsmToken::Minus)) {
2451 isNegative = true;
2452 Parser.Lex(); // Eat the '-'.
2453 } else if (Parser.getTok().is(AsmToken::Plus)) {
2454 // Nothing to do.
2455 Parser.Lex(); // Eat the '+'.
2456 }
2457
2458 E = Parser.getTok().getLoc();
2459 int OffsetRegNum = tryParseRegister();
2460 if (OffsetRegNum == -1)
2461 return Error(E, "register expected");
2462
2463 // If there's a shift operator, handle it.
2464 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002465 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002466 if (Parser.getTok().is(AsmToken::Comma)) {
2467 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002468 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002469 return true;
2470 }
2471
2472 // Now we should have the closing ']'
2473 E = Parser.getTok().getLoc();
2474 if (Parser.getTok().isNot(AsmToken::RBrac))
2475 return Error(E, "']' expected");
2476 Parser.Lex(); // Eat right bracket token.
2477
2478 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002479 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002480 S, E));
2481
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002482 // If there's a pre-indexing writeback marker, '!', just add it as a token
2483 // operand.
2484 if (Parser.getTok().is(AsmToken::Exclaim)) {
2485 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2486 Parser.Lex(); // Eat the '!'.
2487 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002488
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002489 return false;
2490}
2491
Jim Grosbach7ce05792011-08-03 23:50:40 +00002492/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002493/// ( lsl | lsr | asr | ror ) , # shift_amount
2494/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002495/// return true if it parses a shift otherwise it returns false.
2496bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2497 unsigned &Amount) {
2498 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002499 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002500 if (Tok.isNot(AsmToken::Identifier))
2501 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002502 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002503 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002504 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002505 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002506 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002507 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002508 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002509 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002510 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002511 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002512 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002513 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002514 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002515 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002516
Jim Grosbach7ce05792011-08-03 23:50:40 +00002517 // rrx stands alone.
2518 Amount = 0;
2519 if (St != ARM_AM::rrx) {
2520 Loc = Parser.getTok().getLoc();
2521 // A '#' and a shift amount.
2522 const AsmToken &HashTok = Parser.getTok();
2523 if (HashTok.isNot(AsmToken::Hash))
2524 return Error(HashTok.getLoc(), "'#' expected");
2525 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002526
Jim Grosbach7ce05792011-08-03 23:50:40 +00002527 const MCExpr *Expr;
2528 if (getParser().ParseExpression(Expr))
2529 return true;
2530 // Range check the immediate.
2531 // lsl, ror: 0 <= imm <= 31
2532 // lsr, asr: 0 <= imm <= 32
2533 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2534 if (!CE)
2535 return Error(Loc, "shift amount must be an immediate");
2536 int64_t Imm = CE->getValue();
2537 if (Imm < 0 ||
2538 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2539 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2540 return Error(Loc, "immediate shift value out of range");
2541 Amount = Imm;
2542 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002543
2544 return false;
2545}
2546
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002547/// Parse a arm instruction operand. For now this parses the operand regardless
2548/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002549bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002550 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002551 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002552
2553 // Check if the current operand has a custom associated parser, if so, try to
2554 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002555 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2556 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002557 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002558 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2559 // there was a match, but an error occurred, in which case, just return that
2560 // the operand parsing failed.
2561 if (ResTy == MatchOperand_ParseFail)
2562 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002563
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002564 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002565 default:
2566 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002567 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002568 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002569 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002570 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002571 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002572 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002573 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002574 else if (Res == -1) // irrecoverable error
2575 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002576
2577 // Fall though for the Identifier case that is not a register or a
2578 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002579 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002580 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2581 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002582 // This was not a register so parse other operands that start with an
2583 // identifier (like labels) as expressions and create them as immediates.
2584 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002585 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002586 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002587 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002588 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002589 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2590 return false;
2591 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002592 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002593 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002594 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002595 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002596 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002597 // #42 -> immediate.
2598 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002599 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002600 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002601 const MCExpr *ImmVal;
2602 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002603 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002604 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002605 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2606 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002607 case AsmToken::Colon: {
2608 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002609 // FIXME: Check it's an expression prefix,
2610 // e.g. (FOO - :lower16:BAR) isn't legal.
2611 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002612 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002613 return true;
2614
Evan Cheng75972122011-01-13 07:58:56 +00002615 const MCExpr *SubExprVal;
2616 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002617 return true;
2618
Evan Cheng75972122011-01-13 07:58:56 +00002619 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2620 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002621 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002622 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002623 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002624 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002625 }
2626}
2627
Jim Grosbach1355cf12011-07-26 17:10:22 +00002628// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002629// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002630bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002631 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002632
2633 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002634 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002635 Parser.Lex(); // Eat ':'
2636
2637 if (getLexer().isNot(AsmToken::Identifier)) {
2638 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2639 return true;
2640 }
2641
2642 StringRef IDVal = Parser.getTok().getIdentifier();
2643 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002644 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002645 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002646 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002647 } else {
2648 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2649 return true;
2650 }
2651 Parser.Lex();
2652
2653 if (getLexer().isNot(AsmToken::Colon)) {
2654 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2655 return true;
2656 }
2657 Parser.Lex(); // Eat the last ':'
2658 return false;
2659}
2660
2661const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002662ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002663 MCSymbolRefExpr::VariantKind Variant) {
2664 // Recurse over the given expression, rebuilding it to apply the given variant
2665 // to the leftmost symbol.
2666 if (Variant == MCSymbolRefExpr::VK_None)
2667 return E;
2668
2669 switch (E->getKind()) {
2670 case MCExpr::Target:
2671 llvm_unreachable("Can't handle target expr yet");
2672 case MCExpr::Constant:
2673 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2674
2675 case MCExpr::SymbolRef: {
2676 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2677
2678 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2679 return 0;
2680
2681 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2682 }
2683
2684 case MCExpr::Unary:
2685 llvm_unreachable("Can't handle unary expressions yet");
2686
2687 case MCExpr::Binary: {
2688 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002689 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002690 const MCExpr *RHS = BE->getRHS();
2691 if (!LHS)
2692 return 0;
2693
2694 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2695 }
2696 }
2697
2698 assert(0 && "Invalid expression kind!");
2699 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002700}
2701
Daniel Dunbar352e1482011-01-11 15:59:50 +00002702/// \brief Given a mnemonic, split out possible predication code and carry
2703/// setting letters to form a canonical mnemonic and flags.
2704//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002705// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002706StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002707 unsigned &PredicationCode,
2708 bool &CarrySetting,
2709 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002710 PredicationCode = ARMCC::AL;
2711 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002712 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002713
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002714 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002715 //
2716 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002717 if ((Mnemonic == "movs" && isThumb()) ||
2718 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2719 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2720 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2721 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2722 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2723 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2724 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002725 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002726
Jim Grosbach3f00e312011-07-11 17:09:57 +00002727 // First, split out any predication code. Ignore mnemonics we know aren't
2728 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002729 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002730 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach1b7b68f2011-08-19 19:29:25 +00002731 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002732 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2733 .Case("eq", ARMCC::EQ)
2734 .Case("ne", ARMCC::NE)
2735 .Case("hs", ARMCC::HS)
2736 .Case("cs", ARMCC::HS)
2737 .Case("lo", ARMCC::LO)
2738 .Case("cc", ARMCC::LO)
2739 .Case("mi", ARMCC::MI)
2740 .Case("pl", ARMCC::PL)
2741 .Case("vs", ARMCC::VS)
2742 .Case("vc", ARMCC::VC)
2743 .Case("hi", ARMCC::HI)
2744 .Case("ls", ARMCC::LS)
2745 .Case("ge", ARMCC::GE)
2746 .Case("lt", ARMCC::LT)
2747 .Case("gt", ARMCC::GT)
2748 .Case("le", ARMCC::LE)
2749 .Case("al", ARMCC::AL)
2750 .Default(~0U);
2751 if (CC != ~0U) {
2752 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2753 PredicationCode = CC;
2754 }
Bill Wendling52925b62010-10-29 23:50:21 +00002755 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002756
Daniel Dunbar352e1482011-01-11 15:59:50 +00002757 // Next, determine if we have a carry setting bit. We explicitly ignore all
2758 // the instructions we know end in 's'.
2759 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002760 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002761 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2762 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2763 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002764 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2765 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002766 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2767 CarrySetting = true;
2768 }
2769
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002770 // The "cps" instruction can have a interrupt mode operand which is glued into
2771 // the mnemonic. Check if this is the case, split it and parse the imod op
2772 if (Mnemonic.startswith("cps")) {
2773 // Split out any imod code.
2774 unsigned IMod =
2775 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2776 .Case("ie", ARM_PROC::IE)
2777 .Case("id", ARM_PROC::ID)
2778 .Default(~0U);
2779 if (IMod != ~0U) {
2780 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2781 ProcessorIMod = IMod;
2782 }
2783 }
2784
Daniel Dunbar352e1482011-01-11 15:59:50 +00002785 return Mnemonic;
2786}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002787
2788/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2789/// inclusion of carry set or predication code operands.
2790//
2791// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002792void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002793getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002794 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002795 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2796 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2797 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2798 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002799 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002800 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2801 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002802 Mnemonic == "eor" || Mnemonic == "smlal" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00002803 // FIXME: We need a better way. This really confused Thumb2
2804 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00002805 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002806 CanAcceptCarrySet = true;
2807 } else {
2808 CanAcceptCarrySet = false;
2809 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002810
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002811 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2812 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2813 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2814 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002815 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002816 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002817 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002818 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2819 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002820 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002821 CanAcceptPredicationCode = false;
2822 } else {
2823 CanAcceptPredicationCode = true;
2824 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002825
Evan Chengebdeeab2011-07-08 01:53:10 +00002826 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002827 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002828 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002829 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002830}
2831
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002832bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
2833 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2834
2835 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2836 // another does not. Specifically, the MOVW instruction does not. So we
2837 // special case it here and remove the defaulted (non-setting) cc_out
2838 // operand if that's the instruction we're trying to match.
2839 //
2840 // We do this as post-processing of the explicit operands rather than just
2841 // conditionally adding the cc_out in the first place because we need
2842 // to check the type of the parsed immediate operand.
2843 if (Mnemonic == "mov" && Operands.size() > 4 &&
2844 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
2845 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2846 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2847 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00002848
2849 // Register-register 'add' for thumb does not have a cc_out operand
2850 // when there are only two register operands.
2851 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
2852 static_cast<ARMOperand*>(Operands[3])->isReg() &&
2853 static_cast<ARMOperand*>(Operands[4])->isReg() &&
2854 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
2855 return true;
2856
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002857 return false;
2858}
2859
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002860/// Parse an arm instruction mnemonic followed by its operands.
2861bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2862 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2863 // Create the leading tokens for the mnemonic, split by '.' characters.
2864 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002865 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002866
Daniel Dunbar352e1482011-01-11 15:59:50 +00002867 // Split out the predication code and carry setting flag from the mnemonic.
2868 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002869 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002870 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002871 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002872 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002873
Jim Grosbachffa32252011-07-19 19:13:28 +00002874 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2875
2876 // FIXME: This is all a pretty gross hack. We should automatically handle
2877 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002878
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002879 // Next, add the CCOut and ConditionCode operands, if needed.
2880 //
2881 // For mnemonics which can ever incorporate a carry setting bit or predication
2882 // code, our matching model involves us always generating CCOut and
2883 // ConditionCode operands to match the mnemonic "as written" and then we let
2884 // the matcher deal with finding the right instruction or generating an
2885 // appropriate error.
2886 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002887 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002888
Jim Grosbach33c16a22011-07-14 22:04:21 +00002889 // If we had a carry-set on an instruction that can't do that, issue an
2890 // error.
2891 if (!CanAcceptCarrySet && CarrySetting) {
2892 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002893 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002894 "' can not set flags, but 's' suffix specified");
2895 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002896 // If we had a predication code on an instruction that can't do that, issue an
2897 // error.
2898 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2899 Parser.EatToEndOfStatement();
2900 return Error(NameLoc, "instruction '" + Mnemonic +
2901 "' is not predicable, but condition code specified");
2902 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002903
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002904 // Add the carry setting operand, if necessary.
2905 //
2906 // FIXME: It would be awesome if we could somehow invent a location such that
2907 // match errors on this operand would print a nice diagnostic about how the
2908 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002909 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002910 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2911 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002912
2913 // Add the predication code operand, if necessary.
2914 if (CanAcceptPredicationCode) {
2915 Operands.push_back(ARMOperand::CreateCondCode(
2916 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002917 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002918
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002919 // Add the processor imod operand, if necessary.
2920 if (ProcessorIMod) {
2921 Operands.push_back(ARMOperand::CreateImm(
2922 MCConstantExpr::Create(ProcessorIMod, getContext()),
2923 NameLoc, NameLoc));
2924 } else {
2925 // This mnemonic can't ever accept a imod, but the user wrote
2926 // one (or misspelled another mnemonic).
2927
2928 // FIXME: Issue a nice error.
2929 }
2930
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002931 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002932 while (Next != StringRef::npos) {
2933 Start = Next;
2934 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002935 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002936
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002937 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002938 }
2939
2940 // Read the remaining operands.
2941 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002942 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002943 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002944 Parser.EatToEndOfStatement();
2945 return true;
2946 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002947
2948 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002949 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002950
2951 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002952 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002953 Parser.EatToEndOfStatement();
2954 return true;
2955 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002956 }
2957 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002958
Chris Lattnercbf8a982010-09-11 16:18:25 +00002959 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2960 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002961 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002962 }
Bill Wendling146018f2010-11-06 21:42:12 +00002963
Chris Lattner34e53142010-09-08 05:10:46 +00002964 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002965
Jim Grosbachd54b4e62011-08-16 21:12:37 +00002966 // Some instructions, mostly Thumb, have forms for the same mnemonic that
2967 // do and don't have a cc_out optional-def operand. With some spot-checks
2968 // of the operand list, we can figure out which variant we're trying to
2969 // parse and adjust accordingly before actually matching. Reason number
2970 // #317 the table driven matcher doesn't fit well with the ARM instruction
2971 // set.
2972 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002973 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2974 Operands.erase(Operands.begin() + 1);
2975 delete Op;
2976 }
2977
Jim Grosbachcf121c32011-07-28 21:57:55 +00002978 // ARM mode 'blx' need special handling, as the register operand version
2979 // is predicable, but the label operand version is not. So, we can't rely
2980 // on the Mnemonic based checking to correctly figure out when to put
2981 // a CondCode operand in the list. If we're trying to match the label
2982 // version, remove the CondCode operand here.
2983 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2984 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2985 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2986 Operands.erase(Operands.begin() + 1);
2987 delete Op;
2988 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00002989
2990 // The vector-compare-to-zero instructions have a literal token "#0" at
2991 // the end that comes to here as an immediate operand. Convert it to a
2992 // token to play nicely with the matcher.
2993 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
2994 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
2995 static_cast<ARMOperand*>(Operands[5])->isImm()) {
2996 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
2997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
2998 if (CE && CE->getValue() == 0) {
2999 Operands.erase(Operands.begin() + 5);
3000 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3001 delete Op;
3002 }
3003 }
Chris Lattner98986712010-01-14 22:21:20 +00003004 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003005}
3006
Jim Grosbach189610f2011-07-26 18:25:39 +00003007// Validate context-sensitive operand constraints.
3008// FIXME: We would really like to be able to tablegen'erate this.
3009bool ARMAsmParser::
3010validateInstruction(MCInst &Inst,
3011 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3012 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003013 case ARM::LDRD:
3014 case ARM::LDRD_PRE:
3015 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003016 case ARM::LDREXD: {
3017 // Rt2 must be Rt + 1.
3018 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3019 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3020 if (Rt2 != Rt + 1)
3021 return Error(Operands[3]->getStartLoc(),
3022 "destination operands must be sequential");
3023 return false;
3024 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003025 case ARM::STRD: {
3026 // Rt2 must be Rt + 1.
3027 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3028 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3029 if (Rt2 != Rt + 1)
3030 return Error(Operands[3]->getStartLoc(),
3031 "source operands must be sequential");
3032 return false;
3033 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003034 case ARM::STRD_PRE:
3035 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003036 case ARM::STREXD: {
3037 // Rt2 must be Rt + 1.
3038 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3039 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3040 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003041 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003042 "source operands must be sequential");
3043 return false;
3044 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003045 case ARM::SBFX:
3046 case ARM::UBFX: {
3047 // width must be in range [1, 32-lsb]
3048 unsigned lsb = Inst.getOperand(2).getImm();
3049 unsigned widthm1 = Inst.getOperand(3).getImm();
3050 if (widthm1 >= 32 - lsb)
3051 return Error(Operands[5]->getStartLoc(),
3052 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003053 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003054 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003055 case ARM::tLDMIA: {
3056 // Thumb LDM instructions are writeback iff the base register is not
3057 // in the register list.
3058 unsigned Rn = Inst.getOperand(0).getReg();
3059 bool doesWriteback = true;
3060 for (unsigned i = 3; i < Inst.getNumOperands(); ++i) {
3061 unsigned Reg = Inst.getOperand(i).getReg();
3062 if (Reg == Rn)
3063 doesWriteback = false;
3064 // Anything other than a low register isn't legal here.
Jim Grosbach2f7232e2011-08-19 17:57:22 +00003065 if (!isARMLowRegister(Reg))
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003066 return Error(Operands[4]->getStartLoc(),
3067 "registers must be in range r0-r7");
3068 }
3069 // If we should have writeback, then there should be a '!' token.
3070 if (doesWriteback &&
3071 (!static_cast<ARMOperand*>(Operands[3])->isToken() ||
3072 static_cast<ARMOperand*>(Operands[3])->getToken() != "!"))
3073 return Error(Operands[2]->getStartLoc(),
3074 "writeback operator '!' expected");
3075
3076 break;
3077 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003078 }
3079
3080 return false;
3081}
3082
Jim Grosbachf8fce712011-08-11 17:35:48 +00003083void ARMAsmParser::
3084processInstruction(MCInst &Inst,
3085 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3086 switch (Inst.getOpcode()) {
3087 case ARM::LDMIA_UPD:
3088 // If this is a load of a single register via a 'pop', then we should use
3089 // a post-indexed LDR instruction instead, per the ARM ARM.
3090 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3091 Inst.getNumOperands() == 5) {
3092 MCInst TmpInst;
3093 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3094 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3095 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3096 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3097 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3098 TmpInst.addOperand(MCOperand::CreateImm(4));
3099 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3100 TmpInst.addOperand(Inst.getOperand(3));
3101 Inst = TmpInst;
3102 }
3103 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003104 case ARM::STMDB_UPD:
3105 // If this is a store of a single register via a 'push', then we should use
3106 // a pre-indexed STR instruction instead, per the ARM ARM.
3107 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3108 Inst.getNumOperands() == 5) {
3109 MCInst TmpInst;
3110 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3111 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3112 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3113 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3114 TmpInst.addOperand(MCOperand::CreateImm(-4));
3115 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3116 TmpInst.addOperand(Inst.getOperand(3));
3117 Inst = TmpInst;
3118 }
3119 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003120 case ARM::tADDi8:
3121 // If the immediate is in the range 0-7, we really wanted tADDi3.
3122 if (Inst.getOperand(3).getImm() < 8)
3123 Inst.setOpcode(ARM::tADDi3);
3124 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003125 case ARM::tBcc:
3126 // If the conditional is AL, we really want tB.
3127 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3128 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003129 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00003130 }
3131}
3132
Jim Grosbach47a0d522011-08-16 20:45:50 +00003133// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3134// the ARMInsts array) instead. Getting that here requires awkward
3135// API changes, though. Better way?
3136namespace llvm {
3137extern MCInstrDesc ARMInsts[];
3138}
3139static MCInstrDesc &getInstDesc(unsigned Opcode) {
3140 return ARMInsts[Opcode];
3141}
3142
3143unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3144 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3145 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003146 unsigned Opc = Inst.getOpcode();
3147 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003148 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3149 assert(MCID.hasOptionalDef() &&
3150 "optionally flag setting instruction missing optional def operand");
3151 assert(MCID.NumOperands == Inst.getNumOperands() &&
3152 "operand count mismatch!");
3153 // Find the optional-def operand (cc_out).
3154 unsigned OpNo;
3155 for (OpNo = 0;
3156 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3157 ++OpNo)
3158 ;
3159 // If we're parsing Thumb1, reject it completely.
3160 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3161 return Match_MnemonicFail;
3162 // If we're parsing Thumb2, which form is legal depends on whether we're
3163 // in an IT block.
3164 // FIXME: We don't yet do IT blocks, so just always consider it to be
3165 // that we aren't in one until we do.
3166 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3167 return Match_RequiresITBlock;
3168 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003169 // Some high-register supporting Thumb1 encodings only allow both registers
3170 // to be from r0-r7 when in Thumb2.
3171 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3172 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3173 isARMLowRegister(Inst.getOperand(2).getReg()))
3174 return Match_RequiresThumb2;
3175 // Others only require ARMv6 or later.
3176 else if (Opc == ARM::tMOVr && isThumbOne() &&
3177 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3178 isARMLowRegister(Inst.getOperand(1).getReg()))
3179 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003180 return Match_Success;
3181}
3182
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003183bool ARMAsmParser::
3184MatchAndEmitInstruction(SMLoc IDLoc,
3185 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3186 MCStreamer &Out) {
3187 MCInst Inst;
3188 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003189 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003190 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003191 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003192 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003193 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003194 // Context sensitive operand constraints aren't handled by the matcher,
3195 // so check them here.
3196 if (validateInstruction(Inst, Operands))
3197 return true;
3198
Jim Grosbachf8fce712011-08-11 17:35:48 +00003199 // Some instructions need post-processing to, for example, tweak which
3200 // encoding is selected.
3201 processInstruction(Inst, Operands);
3202
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003203 Out.EmitInstruction(Inst);
3204 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003205 case Match_MissingFeature:
3206 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3207 return true;
3208 case Match_InvalidOperand: {
3209 SMLoc ErrorLoc = IDLoc;
3210 if (ErrorInfo != ~0U) {
3211 if (ErrorInfo >= Operands.size())
3212 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003213
Chris Lattnere73d4f82010-10-28 21:41:58 +00003214 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3215 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3216 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003217
Chris Lattnere73d4f82010-10-28 21:41:58 +00003218 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003219 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003220 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003221 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003222 case Match_ConversionFail:
3223 return Error(IDLoc, "unable to convert operands to instruction");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003224 case Match_RequiresITBlock:
3225 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003226 case Match_RequiresV6:
3227 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3228 case Match_RequiresThumb2:
3229 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003230 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003231
Eric Christopherc223e2b2010-10-29 09:26:59 +00003232 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003233 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003234}
3235
Jim Grosbach1355cf12011-07-26 17:10:22 +00003236/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003237bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3238 StringRef IDVal = DirectiveID.getIdentifier();
3239 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003240 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003241 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003242 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003243 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003244 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003245 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003246 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003247 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003248 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003249 return true;
3250}
3251
Jim Grosbach1355cf12011-07-26 17:10:22 +00003252/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003253/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003254bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003255 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3256 for (;;) {
3257 const MCExpr *Value;
3258 if (getParser().ParseExpression(Value))
3259 return true;
3260
Chris Lattneraaec2052010-01-19 19:46:13 +00003261 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003262
3263 if (getLexer().is(AsmToken::EndOfStatement))
3264 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003265
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003266 // FIXME: Improve diagnostic.
3267 if (getLexer().isNot(AsmToken::Comma))
3268 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003269 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003270 }
3271 }
3272
Sean Callananb9a25b72010-01-19 20:27:46 +00003273 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003274 return false;
3275}
3276
Jim Grosbach1355cf12011-07-26 17:10:22 +00003277/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003278/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003279bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003280 if (getLexer().isNot(AsmToken::EndOfStatement))
3281 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003282 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003283
3284 // TODO: set thumb mode
3285 // TODO: tell the MC streamer the mode
3286 // getParser().getStreamer().Emit???();
3287 return false;
3288}
3289
Jim Grosbach1355cf12011-07-26 17:10:22 +00003290/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003291/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003292bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003293 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3294 bool isMachO = MAI.hasSubsectionsViaSymbols();
3295 StringRef Name;
3296
3297 // Darwin asm has function name after .thumb_func direction
3298 // ELF doesn't
3299 if (isMachO) {
3300 const AsmToken &Tok = Parser.getTok();
3301 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3302 return Error(L, "unexpected token in .thumb_func directive");
3303 Name = Tok.getString();
3304 Parser.Lex(); // Consume the identifier token.
3305 }
3306
Kevin Enderby515d5092009-10-15 20:48:48 +00003307 if (getLexer().isNot(AsmToken::EndOfStatement))
3308 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003309 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003310
Rafael Espindola64695402011-05-16 16:17:21 +00003311 // FIXME: assuming function name will be the line following .thumb_func
3312 if (!isMachO) {
3313 Name = Parser.getTok().getString();
3314 }
3315
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003316 // Mark symbol as a thumb symbol.
3317 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3318 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003319 return false;
3320}
3321
Jim Grosbach1355cf12011-07-26 17:10:22 +00003322/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003323/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003324bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003325 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003326 if (Tok.isNot(AsmToken::Identifier))
3327 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003328 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003329 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003330 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003331 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003332 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003333 else
3334 return Error(L, "unrecognized syntax mode in .syntax directive");
3335
3336 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003337 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003338 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003339
3340 // TODO tell the MC streamer the mode
3341 // getParser().getStreamer().Emit???();
3342 return false;
3343}
3344
Jim Grosbach1355cf12011-07-26 17:10:22 +00003345/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003346/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003347bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003348 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003349 if (Tok.isNot(AsmToken::Integer))
3350 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003351 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003352 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003353 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003354 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003355 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003356 else
3357 return Error(L, "invalid operand to .code directive");
3358
3359 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003360 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003361 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003362
Evan Cheng32869202011-07-08 22:36:29 +00003363 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003364 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003365 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003366 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3367 }
Evan Cheng32869202011-07-08 22:36:29 +00003368 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003369 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003370 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003371 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3372 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003373 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003374
Kevin Enderby515d5092009-10-15 20:48:48 +00003375 return false;
3376}
3377
Sean Callanan90b70972010-04-07 20:29:34 +00003378extern "C" void LLVMInitializeARMAsmLexer();
3379
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003380/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003381extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003382 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3383 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003384 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003385}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003386
Chris Lattner0692ee62010-09-06 19:11:01 +00003387#define GET_REGISTER_MATCHER
3388#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003389#include "ARMGenAsmMatcher.inc"