blob: c6efea1d7806e957e749b4d224e8aed7cbc01579 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000060 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
Evan Chengd95ea2d2010-06-21 21:21:14 +000077 unsigned Reg;
78 bool isKill;
Evan Chenga8e29892007-01-19 07:51:42 +000079 unsigned Position;
80 MachineBasicBlock::iterator MBBI;
81 bool Merged;
Owen Anderson848b0c32011-03-29 16:45:53 +000082 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Chengd95ea2d2010-06-21 21:21:14 +000083 MachineBasicBlock::iterator i)
84 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000085 };
86 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
87 typedef MemOpQueue::iterator MemOpQueueIter;
88
Evan Cheng92549222009-06-05 19:08:58 +000089 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000090 int Offset, unsigned Base, bool BaseKill, int Opcode,
91 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
92 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000093 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000094 MemOpQueue &MemOps,
95 unsigned memOpsBegin,
96 unsigned memOpsEnd,
97 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000098 int Offset,
99 unsigned Base,
100 bool BaseKill,
101 int Opcode,
102 ARMCC::CondCodes Pred,
103 unsigned PredReg,
104 unsigned Scratch,
105 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000106 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000107 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
108 int Opcode, unsigned Size,
109 ARMCC::CondCodes Pred, unsigned PredReg,
110 unsigned Scratch, MemOpQueue &MemOps,
111 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000112
Evan Cheng11788fd2007-03-08 02:55:08 +0000113 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000114 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
115 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000116 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
117 MachineBasicBlock::iterator MBBI,
118 const TargetInstrInfo *TII,
119 bool &Advance,
120 MachineBasicBlock::iterator &I);
121 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MBBI,
123 bool &Advance,
124 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000125 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
126 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
127 };
Devang Patel19974732007-05-03 01:11:54 +0000128 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000129}
130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131static int getLoadStoreMultipleOpcode(int Opcode, ARM_AM::AMSubMode Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000132 switch (Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000133 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach3e556122010-10-26 22:37:02 +0000134 case ARM::LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000135 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000136 switch (Mode) {
137 default: llvm_unreachable("Unhandled submode!");
138 case ARM_AM::ia: return ARM::LDMIA;
139 case ARM_AM::da: return ARM::LDMDA;
140 case ARM_AM::db: return ARM::LDMDB;
141 case ARM_AM::ib: return ARM::LDMIB;
142 }
143 break;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000144 case ARM::STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000145 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000146 switch (Mode) {
147 default: llvm_unreachable("Unhandled submode!");
148 case ARM_AM::ia: return ARM::STMIA;
149 case ARM_AM::da: return ARM::STMDA;
150 case ARM_AM::db: return ARM::STMDB;
151 case ARM_AM::ib: return ARM::STMIB;
152 }
153 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000154 case ARM::t2LDRi8:
155 case ARM::t2LDRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000156 ++NumLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 switch (Mode) {
158 default: llvm_unreachable("Unhandled submode!");
159 case ARM_AM::ia: return ARM::t2LDMIA;
160 case ARM_AM::db: return ARM::t2LDMDB;
161 }
162 break;
Evan Cheng45032f22009-07-09 23:11:34 +0000163 case ARM::t2STRi8:
164 case ARM::t2STRi12:
Dan Gohmanfe601042010-06-22 15:08:57 +0000165 ++NumSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000166 switch (Mode) {
167 default: llvm_unreachable("Unhandled submode!");
168 case ARM_AM::ia: return ARM::t2STMIA;
169 case ARM_AM::db: return ARM::t2STMDB;
170 }
171 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000172 case ARM::VLDRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000173 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174 switch (Mode) {
175 default: llvm_unreachable("Unhandled submode!");
176 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000177 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000178 }
179 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000180 case ARM::VSTRS:
Dan Gohmanfe601042010-06-22 15:08:57 +0000181 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000182 switch (Mode) {
183 default: llvm_unreachable("Unhandled submode!");
184 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000185 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000186 }
187 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000188 case ARM::VLDRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000189 ++NumVLDMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000190 switch (Mode) {
191 default: llvm_unreachable("Unhandled submode!");
192 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000193 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000194 }
195 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000196 case ARM::VSTRD:
Dan Gohmanfe601042010-06-22 15:08:57 +0000197 ++NumVSTMGened;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000198 switch (Mode) {
199 default: llvm_unreachable("Unhandled submode!");
200 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Anderson848b0c32011-03-29 16:45:53 +0000201 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000202 }
203 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000205
Evan Chenga8e29892007-01-19 07:51:42 +0000206 return 0;
207}
208
Bill Wendling2567eec2010-11-17 05:31:09 +0000209namespace llvm {
210 namespace ARM_AM {
211
212AMSubMode getLoadStoreMultipleSubMode(int Opcode) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000213 switch (Opcode) {
214 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling70712002010-11-18 19:44:29 +0000215 case ARM::LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000216 case ARM::LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000217 case ARM::LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000218 case ARM::STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000219 case ARM::STMIA_UPD:
Bill Wendling70712002010-11-18 19:44:29 +0000220 case ARM::t2LDMIA_RET:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000221 case ARM::t2LDMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000222 case ARM::t2LDMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000223 case ARM::t2STMIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000224 case ARM::t2STMIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000225 case ARM::VLDMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000226 case ARM::VLDMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000227 case ARM::VSTMSIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000228 case ARM::VSTMSIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000229 case ARM::VLDMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000230 case ARM::VLDMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000231 case ARM::VSTMDIA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000232 case ARM::VSTMDIA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233 return ARM_AM::ia;
234
235 case ARM::LDMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000236 case ARM::LDMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000237 case ARM::STMDA:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000238 case ARM::STMDA_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000239 return ARM_AM::da;
240
241 case ARM::LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000242 case ARM::LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000243 case ARM::STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000244 case ARM::STMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000245 case ARM::t2LDMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000246 case ARM::t2LDMDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000247 case ARM::t2STMDB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000248 case ARM::t2STMDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000249 case ARM::VLDMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000250 case ARM::VSTMSDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000251 case ARM::VLDMDDB_UPD:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000252 case ARM::VSTMDDB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000253 return ARM_AM::db;
254
255 case ARM::LDMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000256 case ARM::LDMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000257 case ARM::STMIB:
Bill Wendlingdf8d94d2010-11-17 19:16:20 +0000258 case ARM::STMIB_UPD:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000259 return ARM_AM::ib;
260 }
261
262 return ARM_AM::bad_am_submode;
263}
264
Bill Wendling2567eec2010-11-17 05:31:09 +0000265 } // end namespace ARM_AM
266} // end namespace llvm
267
Evan Cheng27934da2009-08-04 01:43:45 +0000268static bool isT2i32Load(unsigned Opc) {
269 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
270}
271
Evan Cheng45032f22009-07-09 23:11:34 +0000272static bool isi32Load(unsigned Opc) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000273 return Opc == ARM::LDRi12 || isT2i32Load(Opc);
Evan Cheng27934da2009-08-04 01:43:45 +0000274}
275
276static bool isT2i32Store(unsigned Opc) {
277 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000278}
279
280static bool isi32Store(unsigned Opc) {
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000281 return Opc == ARM::STRi12 || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000282}
283
Evan Cheng92549222009-06-05 19:08:58 +0000284/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000285/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000286/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000287bool
Evan Cheng92549222009-06-05 19:08:58 +0000288ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000289 MachineBasicBlock::iterator MBBI,
290 int Offset, unsigned Base, bool BaseKill,
291 int Opcode, ARMCC::CondCodes Pred,
292 unsigned PredReg, unsigned Scratch, DebugLoc dl,
293 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000294 // Only a single register to load / store. Don't bother.
295 unsigned NumRegs = Regs.size();
296 if (NumRegs <= 1)
297 return false;
298
299 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Bob Wilson14805e22010-08-27 23:57:52 +0000300 // VFP and Thumb2 do not support IB or DA modes.
Bob Wilsond4bfd542010-08-27 23:18:17 +0000301 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Bob Wilson14805e22010-08-27 23:57:52 +0000302 bool haveIBAndDA = isNotVFP && !isThumb2;
303 if (Offset == 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Mode = ARM_AM::ib;
Bob Wilson14805e22010-08-27 23:57:52 +0000305 else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA)
Evan Chenga8e29892007-01-19 07:51:42 +0000306 Mode = ARM_AM::da;
Bob Wilson14805e22010-08-27 23:57:52 +0000307 else if (Offset == -4 * (int)NumRegs && isNotVFP)
308 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Chenga8e29892007-01-19 07:51:42 +0000309 Mode = ARM_AM::db;
Bob Wilson14805e22010-08-27 23:57:52 +0000310 else if (Offset != 0) {
Owen Andersond0cfc992011-03-29 20:27:38 +0000311 // Check if this is a supported opcode before we insert instructions to
312 // calculate a new base register.
313 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315 // If starting offset isn't zero, insert a MI to materialize a new base.
316 // But only do so if it is cost effective, i.e. merging more than two
317 // loads / stores.
318 if (NumRegs <= 2)
319 return false;
320
321 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000322 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000323 // If it is a load, then just use one of the destination register to
324 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000325 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000326 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000327 // Use the scratch register to use as a new base.
328 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000329 if (NewBase == 0)
330 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000331 }
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000332 int BaseOpc = !isThumb2 ? ARM::ADDri : ARM::t2ADDri;
Evan Chenga8e29892007-01-19 07:51:42 +0000333 if (Offset < 0) {
Jim Grosbachf6fd9092011-06-29 23:25:04 +0000334 BaseOpc = !isThumb2 ? ARM::SUBri : ARM::t2SUBri;
Evan Chenga8e29892007-01-19 07:51:42 +0000335 Offset = - Offset;
336 }
Evan Cheng45032f22009-07-09 23:11:34 +0000337 int ImmedOffset = isThumb2
338 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
339 if (ImmedOffset == -1)
340 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000341 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000342
Dale Johannesenb6728402009-02-13 02:25:56 +0000343 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000344 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000345 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000346 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000347 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000348 }
349
Bob Wilson8d95e0b2010-03-16 00:31:15 +0000350 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
351 Opcode == ARM::VLDRD);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000352 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Anderson9eae8002011-03-29 17:42:25 +0000353 if (!Opcode) return false;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000354 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode))
355 .addReg(Base, getKillRegState(BaseKill))
Bill Wendling73fe34a2010-11-16 01:16:36 +0000356 .addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000357 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000358 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
359 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000360
361 return true;
362}
363
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000364// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
365// success.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000366void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
367 MemOpQueue &memOps,
368 unsigned memOpsBegin, unsigned memOpsEnd,
369 unsigned insertAfter, int Offset,
370 unsigned Base, bool BaseKill,
371 int Opcode,
372 ARMCC::CondCodes Pred, unsigned PredReg,
373 unsigned Scratch,
374 DebugLoc dl,
375 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000376 // First calculate which of the registers should be killed by the merged
377 // instruction.
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000378 const unsigned insertPos = memOps[insertAfter].Position;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000379 SmallSet<unsigned, 4> KilledRegs;
380 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000381 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
382 if (i == memOpsBegin) {
383 i = memOpsEnd;
384 if (i == e)
385 break;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000386 }
Evan Chengd95ea2d2010-06-21 21:21:14 +0000387 if (memOps[i].Position < insertPos && memOps[i].isKill) {
388 unsigned Reg = memOps[i].Reg;
389 KilledRegs.insert(Reg);
390 Killer[Reg] = i;
391 }
392 }
393
394 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000395 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Chengd95ea2d2010-06-21 21:21:14 +0000396 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000397 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000398 // uses the same register, make sure to transfer any kill flag.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000399 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000400 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000401 }
402
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000403 // Try to do the merge.
404 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmanfe601042010-06-22 15:08:57 +0000405 ++Loc;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000406 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000407 Pred, PredReg, Scratch, dl, Regs))
408 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000409
410 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000411 Merges.push_back(prior(Loc));
412 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000413 // Remove kill flags from any memops that come before insertPos.
Evan Chengd95ea2d2010-06-21 21:21:14 +0000414 if (Regs[i-memOpsBegin].second) {
415 unsigned Reg = Regs[i-memOpsBegin].first;
416 if (KilledRegs.count(Reg)) {
417 unsigned j = Killer[Reg];
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000418 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
419 assert(Idx >= 0 && "Cannot find killing operand");
420 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen25362792010-08-30 21:52:40 +0000421 memOps[j].isKill = false;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000422 }
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000423 memOps[i].isKill = true;
Evan Chengd95ea2d2010-06-21 21:21:14 +0000424 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000425 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000426 // Update this memop to refer to the merged instruction.
427 // We may need to move kill flags again.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000428 memOps[i].Merged = true;
Jakob Stoklund Olesen79bb6dd2011-02-15 19:51:58 +0000429 memOps[i].MBBI = Merges.back();
430 memOps[i].Position = insertPos;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000431 }
432}
433
Evan Chenga90f3402007-03-06 21:59:20 +0000434/// MergeLDR_STR - Merge a number of load / store instructions into one or more
435/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000436void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000437ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000438 unsigned Base, int Opcode, unsigned Size,
439 ARMCC::CondCodes Pred, unsigned PredReg,
440 unsigned Scratch, MemOpQueue &MemOps,
441 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Bob Wilsond4bfd542010-08-27 23:18:17 +0000442 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000443 int Offset = MemOps[SIndex].Offset;
444 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000445 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000446 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000447 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000448 const MachineOperand &PMO = Loc->getOperand(0);
449 unsigned PReg = PMO.getReg();
450 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000451 : getARMRegisterNumbering(PReg);
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000452 unsigned Count = 1;
Bob Wilson61f3cf32011-04-05 23:03:25 +0000453 unsigned Limit = ~0U;
454
455 // vldm / vstm limit are 32 for S variants, 16 for D variants.
456
457 switch (Opcode) {
458 default: break;
459 case ARM::VSTRS:
460 Limit = 32;
461 break;
462 case ARM::VSTRD:
463 Limit = 16;
464 break;
465 case ARM::VLDRD:
466 Limit = 16;
467 break;
468 case ARM::VLDRS:
469 Limit = 32;
470 break;
471 }
Evan Cheng44bec522007-05-15 01:29:07 +0000472
Evan Chenga8e29892007-01-19 07:51:42 +0000473 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
474 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000475 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
476 unsigned Reg = MO.getReg();
477 unsigned RegNum = MO.isUndef() ? UINT_MAX
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000478 : getARMRegisterNumbering(Reg);
Bob Wilson61f3cf32011-04-05 23:03:25 +0000479 // Register numbers must be in ascending order. For VFP / NEON load and
480 // store multiples, the registers must also be consecutive and within the
481 // limit on the number of registers per instruction.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000482 if (Reg != ARM::SP &&
483 NewOffset == Offset + (int)Size &&
Bob Wilson61f3cf32011-04-05 23:03:25 +0000484 ((isNotVFP && RegNum > PRegNum) ||
485 ((Count < Limit) && RegNum == PRegNum+1))) {
Evan Chenga8e29892007-01-19 07:51:42 +0000486 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000487 PRegNum = RegNum;
Jim Grosbach9a52d0c2010-03-26 18:41:09 +0000488 ++Count;
Evan Chenga8e29892007-01-19 07:51:42 +0000489 } else {
490 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000491 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
492 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000493 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
494 MemOps, Merges);
495 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000496 }
497
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000498 if (MemOps[i].Position > MemOps[insertAfter].Position)
499 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000500 }
501
Evan Chengfaa51072007-04-26 19:00:32 +0000502 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000503 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
504 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000505 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000506}
507
508static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000509 unsigned Bytes, unsigned Limit,
510 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000511 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000512 if (!MI)
513 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000514 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000515 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000516 MI->getOpcode() != ARM::SUBri)
517 return false;
518
519 // Make sure the offset fits in 8 bits.
Bob Wilson3d38e832010-08-27 21:44:35 +0000520 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng27934da2009-08-04 01:43:45 +0000521 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000522
Evan Cheng86198642009-08-07 00:34:42 +0000523 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000524 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000525 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000526 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000527 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000528 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000529}
530
531static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000532 unsigned Bytes, unsigned Limit,
533 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000534 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000535 if (!MI)
536 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000537 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000538 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000539 MI->getOpcode() != ARM::ADDri)
540 return false;
541
Bob Wilson3d38e832010-08-27 21:44:35 +0000542 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000543 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000544 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000545
Evan Cheng86198642009-08-07 00:34:42 +0000546 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000547 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000548 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000549 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000550 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000551 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000552}
553
554static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
555 switch (MI->getOpcode()) {
556 default: return 0;
Jim Grosbach3e556122010-10-26 22:37:02 +0000557 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000558 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000559 case ARM::t2LDRi8:
560 case ARM::t2LDRi12:
561 case ARM::t2STRi8:
562 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000563 case ARM::VLDRS:
564 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000565 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000566 case ARM::VLDRD:
567 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000568 return 8;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000569 case ARM::LDMIA:
570 case ARM::LDMDA:
571 case ARM::LDMDB:
572 case ARM::LDMIB:
573 case ARM::STMIA:
574 case ARM::STMDA:
575 case ARM::STMDB:
576 case ARM::STMIB:
577 case ARM::t2LDMIA:
578 case ARM::t2LDMDB:
579 case ARM::t2STMIA:
580 case ARM::t2STMDB:
581 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000582 case ARM::VSTMSIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000583 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000584 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000585 case ARM::VSTMDIA:
Bob Wilson979927a2010-09-10 18:25:35 +0000586 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000587 }
588}
589
Bill Wendling73fe34a2010-11-16 01:16:36 +0000590static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
591 ARM_AM::AMSubMode Mode) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000592 switch (Opc) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000593 default: llvm_unreachable("Unhandled opcode!");
Bill Wendling73fe34a2010-11-16 01:16:36 +0000594 case ARM::LDMIA:
595 case ARM::LDMDA:
596 case ARM::LDMDB:
597 case ARM::LDMIB:
598 switch (Mode) {
599 default: llvm_unreachable("Unhandled submode!");
600 case ARM_AM::ia: return ARM::LDMIA_UPD;
601 case ARM_AM::ib: return ARM::LDMIB_UPD;
602 case ARM_AM::da: return ARM::LDMDA_UPD;
603 case ARM_AM::db: return ARM::LDMDB_UPD;
604 }
605 break;
606 case ARM::STMIA:
607 case ARM::STMDA:
608 case ARM::STMDB:
609 case ARM::STMIB:
610 switch (Mode) {
611 default: llvm_unreachable("Unhandled submode!");
612 case ARM_AM::ia: return ARM::STMIA_UPD;
613 case ARM_AM::ib: return ARM::STMIB_UPD;
614 case ARM_AM::da: return ARM::STMDA_UPD;
615 case ARM_AM::db: return ARM::STMDB_UPD;
616 }
617 break;
618 case ARM::t2LDMIA:
619 case ARM::t2LDMDB:
620 switch (Mode) {
621 default: llvm_unreachable("Unhandled submode!");
622 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
623 case ARM_AM::db: return ARM::t2LDMDB_UPD;
624 }
625 break;
626 case ARM::t2STMIA:
627 case ARM::t2STMDB:
628 switch (Mode) {
629 default: llvm_unreachable("Unhandled submode!");
630 case ARM_AM::ia: return ARM::t2STMIA_UPD;
631 case ARM_AM::db: return ARM::t2STMDB_UPD;
632 }
633 break;
634 case ARM::VLDMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000635 switch (Mode) {
636 default: llvm_unreachable("Unhandled submode!");
637 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
638 case ARM_AM::db: return ARM::VLDMSDB_UPD;
639 }
640 break;
641 case ARM::VLDMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000642 switch (Mode) {
643 default: llvm_unreachable("Unhandled submode!");
644 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
645 case ARM_AM::db: return ARM::VLDMDDB_UPD;
646 }
647 break;
648 case ARM::VSTMSIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000649 switch (Mode) {
650 default: llvm_unreachable("Unhandled submode!");
651 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
652 case ARM_AM::db: return ARM::VSTMSDB_UPD;
653 }
654 break;
655 case ARM::VSTMDIA:
Bill Wendling73fe34a2010-11-16 01:16:36 +0000656 switch (Mode) {
657 default: llvm_unreachable("Unhandled submode!");
658 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
659 case ARM_AM::db: return ARM::VSTMDDB_UPD;
660 }
661 break;
Bob Wilson815baeb2010-03-13 01:08:20 +0000662 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000663
Bob Wilson815baeb2010-03-13 01:08:20 +0000664 return 0;
665}
666
Evan Cheng45032f22009-07-09 23:11:34 +0000667/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000668/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000669///
670/// stmia rn, <ra, rb, rc>
671/// rn := rn + 4 * 3;
672/// =>
673/// stmia rn!, <ra, rb, rc>
674///
675/// rn := rn - 4 * 3;
676/// ldmia rn, <ra, rb, rc>
677/// =>
678/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000679bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
680 MachineBasicBlock::iterator MBBI,
681 bool &Advance,
682 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000683 MachineInstr *MI = MBBI;
684 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson815baeb2010-03-13 01:08:20 +0000685 bool BaseKill = MI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000686 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000687 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000688 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000689 int Opcode = MI->getOpcode();
Bob Wilson815baeb2010-03-13 01:08:20 +0000690 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000691
Bob Wilsond4bfd542010-08-27 23:18:17 +0000692 // Can't use an updating ld/st if the base register is also a dest
693 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000694 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilsond4bfd542010-08-27 23:18:17 +0000695 if (MI->getOperand(i).getReg() == Base)
696 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000697
698 bool DoMerge = false;
Bill Wendling2567eec2010-11-17 05:31:09 +0000699 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000700
Bob Wilson815baeb2010-03-13 01:08:20 +0000701 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000702 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
703 if (MBBI != BeginMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000704 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000705 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
706 --PrevMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000707 if (Mode == ARM_AM::ia &&
708 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
709 Mode = ARM_AM::db;
710 DoMerge = true;
711 } else if (Mode == ARM_AM::ib &&
712 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
713 Mode = ARM_AM::da;
714 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000715 }
Bob Wilson815baeb2010-03-13 01:08:20 +0000716 if (DoMerge)
717 MBB.erase(PrevMBBI);
718 }
Evan Chenga8e29892007-01-19 07:51:42 +0000719
Bob Wilson815baeb2010-03-13 01:08:20 +0000720 // Try merging with the next instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000721 MachineBasicBlock::iterator EndMBBI = MBB.end();
722 if (!DoMerge && MBBI != EndMBBI) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000723 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000724 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
725 ++NextMBBI;
Bob Wilsond4bfd542010-08-27 23:18:17 +0000726 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
727 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
728 DoMerge = true;
729 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
730 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
731 DoMerge = true;
Bob Wilson815baeb2010-03-13 01:08:20 +0000732 }
733 if (DoMerge) {
734 if (NextMBBI == I) {
735 Advance = true;
736 ++I;
737 }
738 MBB.erase(NextMBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000739 }
740 }
741
Bob Wilson815baeb2010-03-13 01:08:20 +0000742 if (!DoMerge)
743 return false;
744
Bill Wendling73fe34a2010-11-16 01:16:36 +0000745 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson815baeb2010-03-13 01:08:20 +0000746 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
747 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilsond4bfd542010-08-27 23:18:17 +0000748 .addReg(Base, getKillRegState(BaseKill))
Bob Wilsond4bfd542010-08-27 23:18:17 +0000749 .addImm(Pred).addReg(PredReg);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000750
Bob Wilson815baeb2010-03-13 01:08:20 +0000751 // Transfer the rest of operands.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000752 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson815baeb2010-03-13 01:08:20 +0000753 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendling73fe34a2010-11-16 01:16:36 +0000754
Bob Wilson815baeb2010-03-13 01:08:20 +0000755 // Transfer memoperands.
Chris Lattnerd7d030a2011-04-29 05:24:29 +0000756 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson815baeb2010-03-13 01:08:20 +0000757
758 MBB.erase(MBBI);
759 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000760}
761
Bill Wendling73fe34a2010-11-16 01:16:36 +0000762static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
763 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000764 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000765 case ARM::LDRi12:
766 return ARM::LDR_PRE;
767 case ARM::STRi12:
768 return ARM::STR_PRE;
769 case ARM::VLDRS:
770 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
771 case ARM::VLDRD:
772 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
773 case ARM::VSTRS:
774 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
775 case ARM::VSTRD:
776 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000777 case ARM::t2LDRi8:
778 case ARM::t2LDRi12:
779 return ARM::t2LDR_PRE;
780 case ARM::t2STRi8:
781 case ARM::t2STRi12:
782 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000783 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000784 }
785 return 0;
786}
787
Bill Wendling73fe34a2010-11-16 01:16:36 +0000788static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
789 ARM_AM::AddrOpc Mode) {
Evan Chenga8e29892007-01-19 07:51:42 +0000790 switch (Opc) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000791 case ARM::LDRi12:
792 return ARM::LDR_POST;
793 case ARM::STRi12:
794 return ARM::STR_POST;
795 case ARM::VLDRS:
796 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
797 case ARM::VLDRD:
798 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
799 case ARM::VSTRS:
800 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
801 case ARM::VSTRD:
802 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng45032f22009-07-09 23:11:34 +0000803 case ARM::t2LDRi8:
804 case ARM::t2LDRi12:
805 return ARM::t2LDR_POST;
806 case ARM::t2STRi8:
807 case ARM::t2STRi12:
808 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000809 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000810 }
811 return 0;
812}
813
Evan Cheng45032f22009-07-09 23:11:34 +0000814/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000815/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000816bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
817 MachineBasicBlock::iterator MBBI,
818 const TargetInstrInfo *TII,
819 bool &Advance,
820 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000821 MachineInstr *MI = MBBI;
822 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000823 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000824 unsigned Bytes = getLSMultipleTransferSize(MI);
825 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000826 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000827 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
828 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000829 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
830 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach3e556122010-10-26 22:37:02 +0000831 if (MI->getOperand(2).getImm() != 0)
832 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000833 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000834 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000835
Jim Grosbache5165492009-11-09 00:11:35 +0000836 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000837 // Can't do the merge if the destination register is the same as the would-be
838 // writeback register.
839 if (isLd && MI->getOperand(0).getReg() == Base)
840 return false;
841
Evan Cheng0e1d3792007-07-05 07:18:20 +0000842 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000843 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000844 bool DoMerge = false;
845 ARM_AM::AddrOpc AddSub = ARM_AM::add;
846 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000847 // AM2 - 12 bits, thumb2 - 8 bits.
848 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000849
850 // Try merging with the previous instruction.
Jim Grosbach3de755b2010-06-03 22:41:15 +0000851 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
852 if (MBBI != BeginMBBI) {
Evan Chenga8e29892007-01-19 07:51:42 +0000853 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000854 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
855 --PrevMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000856 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000857 DoMerge = true;
858 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000859 } else if (!isAM5 &&
860 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000861 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000862 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000863 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000864 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenga8e29892007-01-19 07:51:42 +0000865 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000866 }
Evan Chenga8e29892007-01-19 07:51:42 +0000867 }
868
Bob Wilsone4193b22010-03-12 22:50:09 +0000869 // Try merging with the next instruction.
Jim Grosbach6335ac62010-06-08 22:53:32 +0000870 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbach3de755b2010-06-03 22:41:15 +0000871 if (!DoMerge && MBBI != EndMBBI) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000872 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Jim Grosbach3de755b2010-06-03 22:41:15 +0000873 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
874 ++NextMBBI;
Evan Cheng27934da2009-08-04 01:43:45 +0000875 if (!isAM5 &&
876 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000877 DoMerge = true;
878 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000879 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000880 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000881 }
Evan Chenge71bff72007-09-19 21:48:07 +0000882 if (DoMerge) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000883 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chenge71bff72007-09-19 21:48:07 +0000884 if (NextMBBI == I) {
885 Advance = true;
886 ++I;
887 }
Evan Chenga8e29892007-01-19 07:51:42 +0000888 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000889 }
Evan Chenga8e29892007-01-19 07:51:42 +0000890 }
891
892 if (!DoMerge)
893 return false;
894
Evan Cheng9e7a3122009-08-04 21:12:13 +0000895 unsigned Offset = 0;
Bill Wendling73fe34a2010-11-16 01:16:36 +0000896 if (isAM2)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000897 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Bill Wendling73fe34a2010-11-16 01:16:36 +0000898 else if (!isAM5)
Evan Cheng9e7a3122009-08-04 21:12:13 +0000899 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Bob Wilson3943ac32010-03-13 00:43:32 +0000900
901 if (isAM5) {
Bob Wilson815baeb2010-03-13 01:08:20 +0000902 // VLDM[SD}_UPD, VSTM[SD]_UPD
Bob Wilsond4bfd542010-08-27 23:18:17 +0000903 // (There are no base-updating versions of VLDR/VSTR instructions, but the
904 // updating load/store-multiple instructions can be used with only one
905 // register.)
Bob Wilson3943ac32010-03-13 00:43:32 +0000906 MachineOperand &MO = MI->getOperand(0);
907 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson815baeb2010-03-13 01:08:20 +0000908 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson3943ac32010-03-13 00:43:32 +0000909 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson3943ac32010-03-13 00:43:32 +0000910 .addImm(Pred).addReg(PredReg)
Bob Wilson3943ac32010-03-13 00:43:32 +0000911 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
912 getKillRegState(MO.isKill())));
913 } else if (isLd) {
914 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000915 // LDR_PRE, LDR_POST,
916 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
917 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000918 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000919 else
Evan Cheng27934da2009-08-04 01:43:45 +0000920 // t2LDR_PRE, t2LDR_POST
921 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
922 .addReg(Base, RegState::Define)
923 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
924 } else {
925 MachineOperand &MO = MI->getOperand(0);
Bob Wilson3943ac32010-03-13 00:43:32 +0000926 if (isAM2)
Evan Cheng27934da2009-08-04 01:43:45 +0000927 // STR_PRE, STR_POST
928 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
929 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
930 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
931 else
932 // t2STR_PRE, t2STR_POST
933 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
934 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
935 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000936 }
937 MBB.erase(MBBI);
938
939 return true;
940}
941
Eric Christopher7bb1c402011-05-25 21:19:19 +0000942/// isMemoryOp - Returns true if instruction is a memory operation that this
943/// pass is capable of operating on.
Evan Cheng45032f22009-07-09 23:11:34 +0000944static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000945 // When no memory operands are present, conservatively assume unaligned,
946 // volatile, unfoldable.
947 if (!MI->hasOneMemOperand())
948 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000949
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000950 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000951
Jakob Stoklund Olesen628a7972010-06-29 01:13:07 +0000952 // Don't touch volatile memory accesses - we may be changing their order.
953 if (MMO->isVolatile())
954 return false;
955
956 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
957 // not.
958 if (MMO->getAlignment() < 4)
959 return false;
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000960
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000961 // str <undef> could probably be eliminated entirely, but for now we just want
962 // to avoid making a mess of it.
963 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
964 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
965 MI->getOperand(0).isUndef())
966 return false;
967
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000968 // Likewise don't mess with references to undefined addresses.
969 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
970 MI->getOperand(1).isUndef())
971 return false;
972
Evan Chengcc1c4272007-03-06 18:02:41 +0000973 int Opcode = MI->getOpcode();
974 switch (Opcode) {
975 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000976 case ARM::VLDRS:
977 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000978 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000979 case ARM::VLDRD:
980 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000981 return MI->getOperand(1).isReg();
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 case ARM::LDRi12:
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000983 case ARM::STRi12:
Evan Cheng45032f22009-07-09 23:11:34 +0000984 case ARM::t2LDRi8:
985 case ARM::t2LDRi12:
986 case ARM::t2STRi8:
987 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000988 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000989 }
990 return false;
991}
992
Evan Cheng11788fd2007-03-08 02:55:08 +0000993/// AdvanceRS - Advance register scavenger to just before the earliest memory
994/// op that is being merged.
995void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
996 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
997 unsigned Position = MemOps[0].Position;
998 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
999 if (MemOps[i].Position < Position) {
1000 Position = MemOps[i].Position;
1001 Loc = MemOps[i].MBBI;
1002 }
1003 }
1004
1005 if (Loc != MBB.begin())
1006 RS->forward(prior(Loc));
1007}
1008
Evan Chenge7d6df72009-06-13 09:12:55 +00001009static int getMemoryOpOffset(const MachineInstr *MI) {
1010 int Opcode = MI->getOpcode();
Evan Cheng358dec52009-06-15 08:28:29 +00001011 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001012 unsigned NumOperands = MI->getDesc().getNumOperands();
1013 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +00001014
1015 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
1016 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
Jim Grosbach3e556122010-10-26 22:37:02 +00001017 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001018 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
Evan Cheng45032f22009-07-09 23:11:34 +00001019 return OffField;
1020
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001021 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
1022 : ARM_AM::getAM5Offset(OffField) * 4;
1023 if (isAM3) {
Evan Cheng358dec52009-06-15 08:28:29 +00001024 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
1025 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +00001026 } else {
1027 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
1028 Offset = -Offset;
1029 }
1030 return Offset;
1031}
1032
Evan Cheng358dec52009-06-15 08:28:29 +00001033static void InsertLDR_STR(MachineBasicBlock &MBB,
1034 MachineBasicBlock::iterator &MBBI,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001035 int Offset, bool isDef,
Evan Cheng358dec52009-06-15 08:28:29 +00001036 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001037 unsigned Reg, bool RegDeadKill, bool RegUndef,
1038 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001039 bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +00001040 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001041 const TargetInstrInfo *TII, bool isT2) {
Evan Chenge298ab22009-09-27 09:46:04 +00001042 if (isDef) {
1043 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1044 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +00001045 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +00001046 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001047 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1048 } else {
1049 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1050 TII->get(NewOpc))
1051 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1052 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenge298ab22009-09-27 09:46:04 +00001053 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1054 }
Evan Cheng358dec52009-06-15 08:28:29 +00001055}
1056
1057bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1058 MachineBasicBlock::iterator &MBBI) {
1059 MachineInstr *MI = &*MBBI;
1060 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +00001061 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1062 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +00001063 unsigned EvenReg = MI->getOperand(0).getReg();
1064 unsigned OddReg = MI->getOperand(1).getReg();
1065 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1066 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
1067 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
1068 return false;
1069
Evan Chengd95ea2d2010-06-21 21:21:14 +00001070 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenge298ab22009-09-27 09:46:04 +00001071 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1072 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +00001073 bool EvenDeadKill = isLd ?
1074 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001075 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +00001076 bool OddDeadKill = isLd ?
1077 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001078 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001079 const MachineOperand &BaseOp = MI->getOperand(2);
1080 unsigned BaseReg = BaseOp.getReg();
1081 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +00001082 bool BaseUndef = BaseOp.isUndef();
Evan Chenge298ab22009-09-27 09:46:04 +00001083 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1084 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +00001085 int OffImm = getMemoryOpOffset(MI);
1086 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001087 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +00001088
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001089 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng358dec52009-06-15 08:28:29 +00001090 // Ascending register numbers and no offset. It's safe to change it to a
1091 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +00001092 unsigned NewOpc = (isLd)
Bill Wendling73fe34a2010-11-16 01:16:36 +00001093 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1094 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Chengf9f1da12009-06-18 02:04:01 +00001095 if (isLd) {
1096 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1097 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001098 .addImm(Pred).addReg(PredReg)
Evan Cheng974fe5d2009-06-19 01:59:04 +00001099 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +00001100 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +00001101 ++NumLDRD2LDM;
1102 } else {
1103 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1104 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Chengf9f1da12009-06-18 02:04:01 +00001105 .addImm(Pred).addReg(PredReg)
Evan Chenge298ab22009-09-27 09:46:04 +00001106 .addReg(EvenReg,
1107 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1108 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +00001109 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +00001110 ++NumSTRD2STM;
1111 }
Evan Chengd95ea2d2010-06-21 21:21:14 +00001112 NewBBI = llvm::prior(MBBI);
Evan Cheng358dec52009-06-15 08:28:29 +00001113 } else {
1114 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +00001115 unsigned NewOpc = (isLd)
Jim Grosbach3e556122010-10-26 22:37:02 +00001116 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001117 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng358dec52009-06-15 08:28:29 +00001118 DebugLoc dl = MBBI->getDebugLoc();
1119 // If this is a load and base register is killed, it may have been
1120 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +00001121 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +00001122 (BaseKill || OffKill) &&
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001123 (TRI->regsOverlap(EvenReg, BaseReg))) {
1124 assert(!TRI->regsOverlap(OddReg, BaseReg));
Evan Chenge298ab22009-09-27 09:46:04 +00001125 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
1126 OddReg, OddDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001127 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001128 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001129 NewBBI = llvm::prior(MBBI);
Evan Chenge298ab22009-09-27 09:46:04 +00001130 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1131 EvenReg, EvenDeadKill, false,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001132 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001133 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001134 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001135 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach18f30e62010-06-02 21:53:11 +00001136 // If the two source operands are the same, the kill marker is
1137 // probably on the first one. e.g.
Evan Cheng0cd22dd2009-11-14 01:50:00 +00001138 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1139 EvenDeadKill = false;
1140 OddDeadKill = true;
1141 }
Evan Cheng974fe5d2009-06-19 01:59:04 +00001142 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001143 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001144 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001145 Pred, PredReg, TII, isT2);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001146 NewBBI = llvm::prior(MBBI);
Evan Cheng974fe5d2009-06-19 01:59:04 +00001147 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +00001148 OddReg, OddDeadKill, OddUndef,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001149 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenge298ab22009-09-27 09:46:04 +00001150 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +00001151 }
Evan Chengf9f1da12009-06-18 02:04:01 +00001152 if (isLd)
1153 ++NumLDRD2LDR;
1154 else
1155 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +00001156 }
1157
Evan Cheng358dec52009-06-15 08:28:29 +00001158 MBB.erase(MI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001159 MBBI = NewBBI;
1160 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001161 }
1162 return false;
1163}
1164
Evan Chenga8e29892007-01-19 07:51:42 +00001165/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1166/// ops of the same base and incrementing offset into LDM / STM ops.
1167bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1168 unsigned NumMerges = 0;
1169 unsigned NumMemOps = 0;
1170 MemOpQueue MemOps;
1171 unsigned CurrBase = 0;
1172 int CurrOpc = -1;
1173 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +00001174 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001175 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001176 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +00001177 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +00001178
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001179 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001180 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1181 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001182 if (FixInvalidRegPairOp(MBB, MBBI))
1183 continue;
1184
Evan Chenga8e29892007-01-19 07:51:42 +00001185 bool Advance = false;
1186 bool TryMerge = false;
1187 bool Clobber = false;
1188
Evan Chengcc1c4272007-03-06 18:02:41 +00001189 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001190 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001191 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001192 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chengd95ea2d2010-06-21 21:21:14 +00001193 const MachineOperand &MO = MBBI->getOperand(0);
1194 unsigned Reg = MO.getReg();
1195 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Chenga8e29892007-01-19 07:51:42 +00001196 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001197 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001198 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001199 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001200 // Watch out for:
1201 // r4 := ldr [r5]
1202 // r5 := ldr [r5, #4]
1203 // r6 := ldr [r5, #8]
1204 //
1205 // The second ldr has effectively broken the chain even though it
1206 // looks like the later ldr(s) use the same base register. Try to
1207 // merge the ldr's so far, including this one. But don't try to
1208 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001209 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001210 if (CurrBase == 0 && !Clobber) {
1211 // Start of a new chain.
1212 CurrBase = Base;
1213 CurrOpc = Opcode;
1214 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001215 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001216 CurrPredReg = PredReg;
Evan Chengd95ea2d2010-06-21 21:21:14 +00001217 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001218 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001219 Advance = true;
1220 } else {
1221 if (Clobber) {
1222 TryMerge = true;
1223 Advance = true;
1224 }
1225
Evan Cheng44bec522007-05-15 01:29:07 +00001226 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001227 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001228 // Continue adding to the queue.
1229 if (Offset > MemOps.back().Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001230 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1231 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001232 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001233 Advance = true;
1234 } else {
1235 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1236 I != E; ++I) {
1237 if (Offset < I->Offset) {
Evan Chengd95ea2d2010-06-21 21:21:14 +00001238 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1239 Position, MBBI));
Dan Gohmanfe601042010-06-22 15:08:57 +00001240 ++NumMemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001241 Advance = true;
1242 break;
1243 } else if (Offset == I->Offset) {
1244 // Collision! This can't be merged!
1245 break;
1246 }
1247 }
1248 }
1249 }
1250 }
1251 }
1252
Jim Grosbachdb03adb2010-06-09 22:21:24 +00001253 if (MBBI->isDebugValue()) {
1254 ++MBBI;
1255 if (MBBI == E)
1256 // Reach the end of the block, try merging the memory instructions.
1257 TryMerge = true;
1258 } else if (Advance) {
Evan Chenga8e29892007-01-19 07:51:42 +00001259 ++Position;
1260 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001261 if (MBBI == E)
1262 // Reach the end of the block, try merging the memory instructions.
1263 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001264 } else
1265 TryMerge = true;
1266
1267 if (TryMerge) {
1268 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001269 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001270 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001271 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001272 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001273 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001274 // Process the load / store instructions.
1275 RS->forward(prior(MBBI));
1276
1277 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001278 Merges.clear();
1279 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1280 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001281
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001282 // Try folding preceding/trailing base inc/dec into the generated
Evan Chenga8e29892007-01-19 07:51:42 +00001283 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001284 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001285 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001286 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001287 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001288
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001289 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001290 // that were not merged to form LDM/STM ops.
1291 for (unsigned i = 0; i != NumMemOps; ++i)
1292 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001293 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001294 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001295
Jim Grosbach764ab522009-08-11 15:33:49 +00001296 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001297 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001298 } else if (NumMemOps == 1) {
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001299 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng14883262009-06-04 01:15:28 +00001300 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001301 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001302 ++NumMerges;
1303 RS->forward(prior(MBBI));
1304 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001305 }
Evan Chenga8e29892007-01-19 07:51:42 +00001306
1307 CurrBase = 0;
1308 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001309 CurrSize = 0;
1310 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001311 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001312 if (NumMemOps) {
1313 MemOps.clear();
1314 NumMemOps = 0;
1315 }
1316
1317 // If iterator hasn't been advanced and this is not a memory op, skip it.
1318 // It can't start a new chain anyway.
1319 if (!Advance && !isMemOp && MBBI != E) {
1320 ++Position;
1321 ++MBBI;
1322 }
1323 }
1324 }
1325 return NumMerges > 0;
1326}
1327
Bob Wilsonc88d0722010-03-20 22:20:40 +00001328/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001329/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilsonc88d0722010-03-20 22:20:40 +00001330/// directly restore the value of LR into pc.
1331/// ldmfd sp!, {..., lr}
Evan Chenga8e29892007-01-19 07:51:42 +00001332/// bx lr
Bob Wilsonc88d0722010-03-20 22:20:40 +00001333/// or
1334/// ldmfd sp!, {..., lr}
1335/// mov pc, lr
Evan Chenga8e29892007-01-19 07:51:42 +00001336/// =>
Bob Wilsonc88d0722010-03-20 22:20:40 +00001337/// ldmfd sp!, {..., pc}
Evan Chenga8e29892007-01-19 07:51:42 +00001338bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1339 if (MBB.empty()) return false;
1340
Jakob Stoklund Olesenf7ca9762011-01-13 22:47:43 +00001341 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng45032f22009-07-09 23:11:34 +00001342 if (MBBI != MBB.begin() &&
Bob Wilsonc88d0722010-03-20 22:20:40 +00001343 (MBBI->getOpcode() == ARM::BX_RET ||
1344 MBBI->getOpcode() == ARM::tBX_RET ||
1345 MBBI->getOpcode() == ARM::MOVPCLR)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001346 MachineInstr *PrevMI = prior(MBBI);
Bill Wendling73fe34a2010-11-16 01:16:36 +00001347 unsigned Opcode = PrevMI->getOpcode();
1348 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1349 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1350 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Chenga8e29892007-01-19 07:51:42 +00001351 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001352 if (MO.getReg() != ARM::LR)
1353 return false;
Bill Wendling73fe34a2010-11-16 01:16:36 +00001354 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1355 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1356 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng27934da2009-08-04 01:43:45 +00001357 PrevMI->setDesc(TII->get(NewOpc));
1358 MO.setReg(ARM::PC);
Evan Chengb179b462010-10-22 21:29:58 +00001359 PrevMI->copyImplicitOps(&*MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +00001360 MBB.erase(MBBI);
1361 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001362 }
1363 }
1364 return false;
1365}
1366
1367bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001368 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001369 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001370 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001371 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001372 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001373 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001374
Evan Chenga8e29892007-01-19 07:51:42 +00001375 bool Modified = false;
1376 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1377 ++MFI) {
1378 MachineBasicBlock &MBB = *MFI;
1379 Modified |= LoadStoreMultipleOpti(MBB);
Bob Wilson6819dbb2011-01-06 19:24:41 +00001380 if (TM.getSubtarget<ARMSubtarget>().hasV5TOps())
1381 Modified |= MergeReturnIntoLDM(MBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001382 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001383
1384 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001385 return Modified;
1386}
Evan Chenge7d6df72009-06-13 09:12:55 +00001387
1388
1389/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1390/// load / stores from consecutive locations close to make it more
1391/// likely they will be combined later.
1392
1393namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001394 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001395 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00001396 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Chenge7d6df72009-06-13 09:12:55 +00001397
Evan Cheng358dec52009-06-15 08:28:29 +00001398 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001399 const TargetInstrInfo *TII;
1400 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001401 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001402 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001403 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001404
1405 virtual bool runOnMachineFunction(MachineFunction &Fn);
1406
1407 virtual const char *getPassName() const {
1408 return "ARM pre- register allocation load / store optimization pass";
1409 }
1410
1411 private:
Evan Chengd780f352009-06-15 20:54:56 +00001412 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1413 unsigned &NewOpc, unsigned &EvenReg,
1414 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001415 int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001416 unsigned &PredReg, ARMCC::CondCodes &Pred,
1417 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001418 bool RescheduleOps(MachineBasicBlock *MBB,
1419 SmallVector<MachineInstr*, 4> &Ops,
1420 unsigned Base, bool isLd,
1421 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1422 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1423 };
1424 char ARMPreAllocLoadStoreOpt::ID = 0;
1425}
1426
1427bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001428 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001429 TII = Fn.getTarget().getInstrInfo();
1430 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001431 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001432 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001433 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001434
1435 bool Modified = false;
1436 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1437 ++MFI)
1438 Modified |= RescheduleLoadStoreInstrs(MFI);
1439
1440 return Modified;
1441}
1442
Evan Chengae69a2a2009-06-19 23:17:27 +00001443static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1444 MachineBasicBlock::iterator I,
1445 MachineBasicBlock::iterator E,
1446 SmallPtrSet<MachineInstr*, 4> &MemOps,
1447 SmallSet<unsigned, 4> &MemRegs,
1448 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001449 // Are there stores / loads / calls between them?
1450 // FIXME: This is overly conservative. We should make use of alias information
1451 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001452 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001453 while (++I != E) {
Jim Grosbach958e4e12010-06-04 01:23:30 +00001454 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengae69a2a2009-06-19 23:17:27 +00001455 continue;
Evan Chenge837dea2011-06-28 19:10:37 +00001456 const MCInstrDesc &MCID = I->getDesc();
1457 if (MCID.isCall() || MCID.isTerminator() || I->hasUnmodeledSideEffects())
Evan Chenge7d6df72009-06-13 09:12:55 +00001458 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001459 if (isLd && MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001460 return false;
1461 if (!isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001462 if (MCID.mayLoad())
Evan Chenge7d6df72009-06-13 09:12:55 +00001463 return false;
1464 // It's not safe to move the first 'str' down.
1465 // str r1, [r0]
1466 // strh r5, [r0]
1467 // str r4, [r0, #+4]
Evan Chenge837dea2011-06-28 19:10:37 +00001468 if (MCID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001469 return false;
1470 }
1471 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1472 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001473 if (!MO.isReg())
1474 continue;
1475 unsigned Reg = MO.getReg();
1476 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001477 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001478 if (Reg != Base && !MemRegs.count(Reg))
1479 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001480 }
1481 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001482
1483 // Estimate register pressure increase due to the transformation.
1484 if (MemRegs.size() <= 4)
1485 // Ok if we are moving small number of instructions.
1486 return true;
1487 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001488}
1489
Evan Chengd780f352009-06-15 20:54:56 +00001490bool
1491ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1492 DebugLoc &dl,
1493 unsigned &NewOpc, unsigned &EvenReg,
1494 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001495 int &Offset, unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001496 ARMCC::CondCodes &Pred,
1497 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001498 // Make sure we're allowed to generate LDRD/STRD.
1499 if (!STI->hasV5TEOps())
1500 return false;
1501
Jim Grosbache5165492009-11-09 00:11:35 +00001502 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001503 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001504 unsigned Opcode = Op0->getOpcode();
Jim Grosbach3e556122010-10-26 22:37:02 +00001505 if (Opcode == ARM::LDRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001506 NewOpc = ARM::LDRD;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001507 else if (Opcode == ARM::STRi12)
Evan Chengd780f352009-06-15 20:54:56 +00001508 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001509 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1510 NewOpc = ARM::t2LDRDi8;
1511 Scale = 4;
1512 isT2 = true;
1513 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1514 NewOpc = ARM::t2STRDi8;
1515 Scale = 4;
1516 isT2 = true;
1517 } else
1518 return false;
1519
Jim Grosbach0eb7d062010-10-26 19:34:41 +00001520 // Make sure the base address satisfies i64 ld / st alignment requirement.
Evan Chengd780f352009-06-15 20:54:56 +00001521 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001522 !(*Op0->memoperands_begin())->getValue() ||
1523 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001524 return false;
1525
Dan Gohmanc76909a2009-09-25 20:36:54 +00001526 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohmanae541aa2010-04-15 04:33:49 +00001527 const Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001528 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001529 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengeef490f2009-09-25 21:44:53 +00001530 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001531 if (Align < ReqAlign)
1532 return false;
1533
1534 // Then make sure the immediate offset fits.
1535 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001536 if (isT2) {
Evan Cheng01919522011-03-15 18:41:52 +00001537 int Limit = (1 << 8) * Scale;
1538 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
1539 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001540 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001541 } else {
1542 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1543 if (OffImm < 0) {
1544 AddSub = ARM_AM::sub;
1545 OffImm = - OffImm;
1546 }
1547 int Limit = (1 << 8) * Scale;
1548 if (OffImm >= Limit || (OffImm & (Scale-1)))
1549 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001550 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001551 }
Evan Chengd780f352009-06-15 20:54:56 +00001552 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001553 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001554 if (EvenReg == OddReg)
1555 return false;
1556 BaseReg = Op0->getOperand(1).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001557 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001558 dl = Op0->getDebugLoc();
1559 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001560}
1561
Bob Wilson4e97e8e2011-02-07 17:43:03 +00001562namespace {
1563 struct OffsetCompare {
1564 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1565 int LOffset = getMemoryOpOffset(LHS);
1566 int ROffset = getMemoryOpOffset(RHS);
1567 assert(LHS == RHS || LOffset != ROffset);
1568 return LOffset > ROffset;
1569 }
1570 };
1571}
1572
Evan Chenge7d6df72009-06-13 09:12:55 +00001573bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1574 SmallVector<MachineInstr*, 4> &Ops,
1575 unsigned Base, bool isLd,
1576 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1577 bool RetVal = false;
1578
1579 // Sort by offset (in reverse order).
1580 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1581
1582 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbachd089a7a2010-06-04 00:15:00 +00001583 // last and check for the following:
Evan Chenge7d6df72009-06-13 09:12:55 +00001584 // 1. Any def of base.
1585 // 2. Any gaps.
1586 while (Ops.size() > 1) {
1587 unsigned FirstLoc = ~0U;
1588 unsigned LastLoc = 0;
1589 MachineInstr *FirstOp = 0;
1590 MachineInstr *LastOp = 0;
1591 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001592 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001593 unsigned LastBytes = 0;
1594 unsigned NumMove = 0;
1595 for (int i = Ops.size() - 1; i >= 0; --i) {
1596 MachineInstr *Op = Ops[i];
1597 unsigned Loc = MI2LocMap[Op];
1598 if (Loc <= FirstLoc) {
1599 FirstLoc = Loc;
1600 FirstOp = Op;
1601 }
1602 if (Loc >= LastLoc) {
1603 LastLoc = Loc;
1604 LastOp = Op;
1605 }
1606
Evan Chengf9f1da12009-06-18 02:04:01 +00001607 unsigned Opcode = Op->getOpcode();
1608 if (LastOpcode && Opcode != LastOpcode)
1609 break;
1610
Evan Chenge7d6df72009-06-13 09:12:55 +00001611 int Offset = getMemoryOpOffset(Op);
1612 unsigned Bytes = getLSMultipleTransferSize(Op);
1613 if (LastBytes) {
1614 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1615 break;
1616 }
1617 LastOffset = Offset;
1618 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001619 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001620 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001621 break;
1622 }
1623
1624 if (NumMove <= 1)
1625 Ops.pop_back();
1626 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001627 SmallPtrSet<MachineInstr*, 4> MemOps;
1628 SmallSet<unsigned, 4> MemRegs;
1629 for (int i = NumMove-1; i >= 0; --i) {
1630 MemOps.insert(Ops[i]);
1631 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1632 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001633
1634 // Be conservative, if the instructions are too far apart, don't
1635 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001636 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001637 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001638 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1639 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001640 if (!DoMove) {
1641 for (unsigned i = 0; i != NumMove; ++i)
1642 Ops.pop_back();
1643 } else {
1644 // This is the new location for the loads / stores.
1645 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbach400c95f2010-06-15 00:41:09 +00001646 while (InsertPos != MBB->end()
1647 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Chenge7d6df72009-06-13 09:12:55 +00001648 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001649
1650 // If we are moving a pair of loads / stores, see if it makes sense
1651 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001652 MachineInstr *Op0 = Ops.back();
1653 MachineInstr *Op1 = Ops[Ops.size()-2];
1654 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001655 unsigned BaseReg = 0, PredReg = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001656 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001657 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001658 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001659 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001660 DebugLoc dl;
1661 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001662 EvenReg, OddReg, BaseReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001663 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001664 Ops.pop_back();
1665 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001666
Evan Chenge837dea2011-06-28 19:10:37 +00001667 const MCInstrDesc &MCID = TII->get(NewOpc);
1668 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI);
Cameron Zwarich955db422011-05-18 21:25:14 +00001669 MRI->constrainRegClass(EvenReg, TRC);
1670 MRI->constrainRegClass(OddReg, TRC);
1671
Evan Chengd780f352009-06-15 20:54:56 +00001672 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001673 if (isLd) {
Evan Chenge837dea2011-06-28 19:10:37 +00001674 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001675 .addReg(EvenReg, RegState::Define)
1676 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001677 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001678 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach3e556122010-10-26 22:37:02 +00001679 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001680 // always by reg0 since we're transforming LDRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001681 if (!isT2)
Jim Grosbach3e556122010-10-26 22:37:02 +00001682 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001683 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001684 ++NumLDRDFormed;
1685 } else {
Evan Chenge837dea2011-06-28 19:10:37 +00001686 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng358dec52009-06-15 08:28:29 +00001687 .addReg(EvenReg)
1688 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001689 .addReg(BaseReg);
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001690 // FIXME: We're converting from LDRi12 to an insn that still
1691 // uses addrmode2, so we need an explicit offset reg. It should
1692 // always by reg0 since we're transforming STRi12s.
Evan Chengeef490f2009-09-25 21:44:53 +00001693 if (!isT2)
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001694 MIB.addReg(0);
Evan Chengeef490f2009-09-25 21:44:53 +00001695 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001696 ++NumSTRDFormed;
1697 }
1698 MBB->erase(Op0);
1699 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001700
1701 // Add register allocation hints to form register pairs.
1702 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1703 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001704 } else {
1705 for (unsigned i = 0; i != NumMove; ++i) {
1706 MachineInstr *Op = Ops.back();
1707 Ops.pop_back();
1708 MBB->splice(InsertPos, MBB, Op);
1709 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001710 }
1711
1712 NumLdStMoved += NumMove;
1713 RetVal = true;
1714 }
1715 }
1716 }
1717
1718 return RetVal;
1719}
1720
1721bool
1722ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1723 bool RetVal = false;
1724
1725 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1726 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1727 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1728 SmallVector<unsigned, 4> LdBases;
1729 SmallVector<unsigned, 4> StBases;
1730
1731 unsigned Loc = 0;
1732 MachineBasicBlock::iterator MBBI = MBB->begin();
1733 MachineBasicBlock::iterator E = MBB->end();
1734 while (MBBI != E) {
1735 for (; MBBI != E; ++MBBI) {
1736 MachineInstr *MI = MBBI;
Evan Chenge837dea2011-06-28 19:10:37 +00001737 const MCInstrDesc &MCID = MI->getDesc();
1738 if (MCID.isCall() || MCID.isTerminator()) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001739 // Stop at barriers.
1740 ++MBBI;
1741 break;
1742 }
1743
Jim Grosbach958e4e12010-06-04 01:23:30 +00001744 if (!MI->isDebugValue())
1745 MI2LocMap[MI] = ++Loc;
1746
Evan Chenge7d6df72009-06-13 09:12:55 +00001747 if (!isMemoryOp(MI))
1748 continue;
1749 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001750 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001751 continue;
1752
Evan Chengeef490f2009-09-25 21:44:53 +00001753 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001754 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001755 unsigned Base = MI->getOperand(1).getReg();
1756 int Offset = getMemoryOpOffset(MI);
1757
1758 bool StopHere = false;
1759 if (isLd) {
1760 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1761 Base2LdsMap.find(Base);
1762 if (BI != Base2LdsMap.end()) {
1763 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1764 if (Offset == getMemoryOpOffset(BI->second[i])) {
1765 StopHere = true;
1766 break;
1767 }
1768 }
1769 if (!StopHere)
1770 BI->second.push_back(MI);
1771 } else {
1772 SmallVector<MachineInstr*, 4> MIs;
1773 MIs.push_back(MI);
1774 Base2LdsMap[Base] = MIs;
1775 LdBases.push_back(Base);
1776 }
1777 } else {
1778 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1779 Base2StsMap.find(Base);
1780 if (BI != Base2StsMap.end()) {
1781 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1782 if (Offset == getMemoryOpOffset(BI->second[i])) {
1783 StopHere = true;
1784 break;
1785 }
1786 }
1787 if (!StopHere)
1788 BI->second.push_back(MI);
1789 } else {
1790 SmallVector<MachineInstr*, 4> MIs;
1791 MIs.push_back(MI);
1792 Base2StsMap[Base] = MIs;
1793 StBases.push_back(Base);
1794 }
1795 }
1796
1797 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001798 // Found a duplicate (a base+offset combination that's seen earlier).
1799 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001800 --Loc;
1801 break;
1802 }
1803 }
1804
1805 // Re-schedule loads.
1806 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1807 unsigned Base = LdBases[i];
1808 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1809 if (Lds.size() > 1)
1810 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1811 }
1812
1813 // Re-schedule stores.
1814 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1815 unsigned Base = StBases[i];
1816 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1817 if (Sts.size() > 1)
1818 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1819 }
1820
1821 if (MBBI != E) {
1822 Base2LdsMap.clear();
1823 Base2StsMap.clear();
1824 LdBases.clear();
1825 StBases.clear();
1826 }
1827 }
1828
1829 return RetVal;
1830}
1831
1832
1833/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1834/// optimization pass.
1835FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1836 if (PreAlloc)
1837 return new ARMPreAllocLoadStoreOpt();
1838 return new ARMLoadStoreOpt();
1839}