blob: c97de9297abf24a141109882aa2a073cbb03b30a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Matt Arsenault689f3252014-06-09 16:36:31 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
100 [(set i64:$dst, (not i64:$src0))]
101>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
103def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000104def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
105 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
106>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000107def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
108} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000109
Tom Stellard75aadc22012-12-11 21:25:42 +0000110////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
111////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000112def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
113 [(set i32:$dst, (ctpop i32:$src0))]
114>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000115def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
116
Matt Arsenault85796012014-06-17 17:36:24 +0000117////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000119def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
120 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
121>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000122////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000123
Matt Arsenault85796012014-06-17 17:36:24 +0000124def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
125 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
126>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
129def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
130//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000131def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
132 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
133>;
134def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
135 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
136>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000137
Tom Stellard75aadc22012-12-11 21:25:42 +0000138////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
139////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
140////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
141////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000142def S_GETPC_B64 : SOP1 <
143 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
144> {
145 let SSRC0 = 0;
146}
Tom Stellard75aadc22012-12-11 21:25:42 +0000147def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
148def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
149def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
150
151let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
152
153def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
154def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
155def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
156def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
157def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
158def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
159def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
160def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
161
162} // End hasSideEffects = 1
163
164def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
165def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
166def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
167def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
168def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
169def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
170//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
171def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
172def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
173def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000174
175//===----------------------------------------------------------------------===//
176// SOP2 Instructions
177//===----------------------------------------------------------------------===//
178
179let Defs = [SCC] in { // Carry out goes to SCC
180let isCommutable = 1 in {
181def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
182def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
183 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
184>;
185} // End isCommutable = 1
186
187def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
188def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
189 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
190>;
191
192let Uses = [SCC] in { // Carry in comes from SCC
193let isCommutable = 1 in {
194def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
195 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
196} // End isCommutable = 1
197
198def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
199 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
200} // End Uses = [SCC]
201} // End Defs = [SCC]
202
203def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
204 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
205>;
206def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
207 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
208>;
209def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
210 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
211>;
212def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
213 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
214>;
215
216def S_CSELECT_B32 : SOP2 <
217 0x0000000a, (outs SReg_32:$dst),
218 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
219 []
220>;
221
222def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
223
224def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
225 [(set i32:$dst, (and i32:$src0, i32:$src1))]
226>;
227
228def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
229 [(set i64:$dst, (and i64:$src0, i64:$src1))]
230>;
231
Tom Stellard8d6d4492014-04-22 16:33:57 +0000232def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
233 [(set i32:$dst, (or i32:$src0, i32:$src1))]
234>;
235
236def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
237 [(set i64:$dst, (or i64:$src0, i64:$src1))]
238>;
239
Tom Stellard8d6d4492014-04-22 16:33:57 +0000240def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
241 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
242>;
243
244def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000245 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246>;
247def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
248def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
249def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
250def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
251def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
252def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
253def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
254def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
255def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
256def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
257
258// Use added complexity so these patterns are preferred to the VALU patterns.
259let AddedComplexity = 1 in {
260
261def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
262 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
263>;
264def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
265 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
266>;
267def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
268 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
269>;
270def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
271 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
272>;
273def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
274 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
275>;
276def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
277 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
278>;
279
280} // End AddedComplexity = 1
281
282def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
283def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
284def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
285def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
286def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
287def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
288def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
289//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
290def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
291
292//===----------------------------------------------------------------------===//
293// SOPC Instructions
294//===----------------------------------------------------------------------===//
295
296def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
297def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
298def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
299def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
300def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
301def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
302def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
303def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
304def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
305def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
306def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
307def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
308////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
309////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
310////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
311////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
312//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
313
314//===----------------------------------------------------------------------===//
315// SOPK Instructions
316//===----------------------------------------------------------------------===//
317
Tom Stellard75aadc22012-12-11 21:25:42 +0000318def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
319def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
320
321/*
322This instruction is disabled for now until we can figure out how to teach
323the instruction selector to correctly use the S_CMP* vs V_CMP*
324instructions.
325
326When this instruction is enabled the code generator sometimes produces this
327invalid sequence:
328
329SCC = S_CMPK_EQ_I32 SGPR0, imm
330VCC = COPY SCC
331VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
332
333def S_CMPK_EQ_I32 : SOPK <
334 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
335 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000336 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000337>;
338*/
339
Matt Arsenault520e7c42014-06-18 16:53:48 +0000340let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000341def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
342def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
343def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
344def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
345def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
346def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
347def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
348def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
349def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
350def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
351def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000352} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000353
Matt Arsenault3383eec2013-11-14 22:32:49 +0000354let Defs = [SCC], isCommutable = 1 in {
355 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
356 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
357}
358
Tom Stellard75aadc22012-12-11 21:25:42 +0000359//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
360def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
361def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
362def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
363//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
364//def EXP : EXP_ <0x00000000, "EXP", []>;
365
Tom Stellard0e70de52014-05-16 20:56:45 +0000366} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000367
Tom Stellard8d6d4492014-04-22 16:33:57 +0000368//===----------------------------------------------------------------------===//
369// SOPP Instructions
370//===----------------------------------------------------------------------===//
371
Tom Stellarde08fe682014-07-21 14:01:05 +0000372def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000373
374let isTerminator = 1 in {
375
376def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
377 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000378 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000379 let isBarrier = 1;
380 let hasCtrlDep = 1;
381}
382
383let isBranch = 1 in {
384def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000385 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000386 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000387 let isBarrier = 1;
388}
389
390let DisableEncoding = "$scc" in {
391def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000392 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000393 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000394>;
395def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000396 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000397 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000398 []
399>;
400} // End DisableEncoding = "$scc"
401
402def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000403 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000404 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000405 []
406>;
407def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000408 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000409 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000410 []
411>;
412
413let DisableEncoding = "$exec" in {
414def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000415 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000416 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000417 []
418>;
419def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000420 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000421 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000422 []
423>;
424} // End DisableEncoding = "$exec"
425
426
427} // End isBranch = 1
428} // End isTerminator = 1
429
430let hasSideEffects = 1 in {
431def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
432 [(int_AMDGPU_barrier_local)]
433> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000434 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000435 let isBarrier = 1;
436 let hasCtrlDep = 1;
437 let mayLoad = 1;
438 let mayStore = 1;
439}
440
441def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
442 []
443>;
444//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
445//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
446//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
447
448let Uses = [EXEC] in {
449 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
450 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
451 > {
452 let DisableEncoding = "$m0";
453 }
454} // End Uses = [EXEC]
455
456//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
457//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
458//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
459//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
460//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
461//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
462} // End hasSideEffects
463
464//===----------------------------------------------------------------------===//
465// VOPC Instructions
466//===----------------------------------------------------------------------===//
467
Christian Konig76edd4f2013-02-26 17:52:29 +0000468let isCompare = 1 in {
469
Christian Konigb19849a2013-02-21 15:17:04 +0000470defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000471defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
472defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
473defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
474defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
475defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
476defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
477defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
478defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000479defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
480defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
481defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
482defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000483defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000484defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
485defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000486
Matt Arsenault520e7c42014-06-18 16:53:48 +0000487let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000488
Matt Arsenault520e7c42014-06-18 16:53:48 +0000489defm V_CMPX_F_F32 : VOPCX_32 <0x00000010, "V_CMPX_F_F32">;
490defm V_CMPX_LT_F32 : VOPCX_32 <0x00000011, "V_CMPX_LT_F32">;
491defm V_CMPX_EQ_F32 : VOPCX_32 <0x00000012, "V_CMPX_EQ_F32">;
492defm V_CMPX_LE_F32 : VOPCX_32 <0x00000013, "V_CMPX_LE_F32">;
493defm V_CMPX_GT_F32 : VOPCX_32 <0x00000014, "V_CMPX_GT_F32">;
494defm V_CMPX_LG_F32 : VOPCX_32 <0x00000015, "V_CMPX_LG_F32">;
495defm V_CMPX_GE_F32 : VOPCX_32 <0x00000016, "V_CMPX_GE_F32">;
496defm V_CMPX_O_F32 : VOPCX_32 <0x00000017, "V_CMPX_O_F32">;
497defm V_CMPX_U_F32 : VOPCX_32 <0x00000018, "V_CMPX_U_F32">;
498defm V_CMPX_NGE_F32 : VOPCX_32 <0x00000019, "V_CMPX_NGE_F32">;
499defm V_CMPX_NLG_F32 : VOPCX_32 <0x0000001a, "V_CMPX_NLG_F32">;
500defm V_CMPX_NGT_F32 : VOPCX_32 <0x0000001b, "V_CMPX_NGT_F32">;
501defm V_CMPX_NLE_F32 : VOPCX_32 <0x0000001c, "V_CMPX_NLE_F32">;
502defm V_CMPX_NEQ_F32 : VOPCX_32 <0x0000001d, "V_CMPX_NEQ_F32">;
503defm V_CMPX_NLT_F32 : VOPCX_32 <0x0000001e, "V_CMPX_NLT_F32">;
504defm V_CMPX_TRU_F32 : VOPCX_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000505
Matt Arsenault520e7c42014-06-18 16:53:48 +0000506} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000507
Christian Konigb19849a2013-02-21 15:17:04 +0000508defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000509defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
510defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
511defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
512defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000513defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000514defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
515defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
516defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000517defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
518defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
519defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
520defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000521defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000522defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
523defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000524
Matt Arsenault520e7c42014-06-18 16:53:48 +0000525let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527defm V_CMPX_F_F64 : VOPCX_64 <0x00000030, "V_CMPX_F_F64">;
528defm V_CMPX_LT_F64 : VOPCX_64 <0x00000031, "V_CMPX_LT_F64">;
529defm V_CMPX_EQ_F64 : VOPCX_64 <0x00000032, "V_CMPX_EQ_F64">;
530defm V_CMPX_LE_F64 : VOPCX_64 <0x00000033, "V_CMPX_LE_F64">;
531defm V_CMPX_GT_F64 : VOPCX_64 <0x00000034, "V_CMPX_GT_F64">;
532defm V_CMPX_LG_F64 : VOPCX_64 <0x00000035, "V_CMPX_LG_F64">;
533defm V_CMPX_GE_F64 : VOPCX_64 <0x00000036, "V_CMPX_GE_F64">;
534defm V_CMPX_O_F64 : VOPCX_64 <0x00000037, "V_CMPX_O_F64">;
535defm V_CMPX_U_F64 : VOPCX_64 <0x00000038, "V_CMPX_U_F64">;
536defm V_CMPX_NGE_F64 : VOPCX_64 <0x00000039, "V_CMPX_NGE_F64">;
537defm V_CMPX_NLG_F64 : VOPCX_64 <0x0000003a, "V_CMPX_NLG_F64">;
538defm V_CMPX_NGT_F64 : VOPCX_64 <0x0000003b, "V_CMPX_NGT_F64">;
539defm V_CMPX_NLE_F64 : VOPCX_64 <0x0000003c, "V_CMPX_NLE_F64">;
540defm V_CMPX_NEQ_F64 : VOPCX_64 <0x0000003d, "V_CMPX_NEQ_F64">;
541defm V_CMPX_NLT_F64 : VOPCX_64 <0x0000003e, "V_CMPX_NLT_F64">;
542defm V_CMPX_TRU_F64 : VOPCX_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000543
Matt Arsenault520e7c42014-06-18 16:53:48 +0000544} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Christian Konigb19849a2013-02-21 15:17:04 +0000546defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
547defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
548defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
549defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
550defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
551defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
552defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
553defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
554defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
555defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
556defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
557defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
558defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
559defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
560defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
561defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000562
Matt Arsenault520e7c42014-06-18 16:53:48 +0000563let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565defm V_CMPSX_F_F32 : VOPCX_32 <0x00000050, "V_CMPSX_F_F32">;
566defm V_CMPSX_LT_F32 : VOPCX_32 <0x00000051, "V_CMPSX_LT_F32">;
567defm V_CMPSX_EQ_F32 : VOPCX_32 <0x00000052, "V_CMPSX_EQ_F32">;
568defm V_CMPSX_LE_F32 : VOPCX_32 <0x00000053, "V_CMPSX_LE_F32">;
569defm V_CMPSX_GT_F32 : VOPCX_32 <0x00000054, "V_CMPSX_GT_F32">;
570defm V_CMPSX_LG_F32 : VOPCX_32 <0x00000055, "V_CMPSX_LG_F32">;
571defm V_CMPSX_GE_F32 : VOPCX_32 <0x00000056, "V_CMPSX_GE_F32">;
572defm V_CMPSX_O_F32 : VOPCX_32 <0x00000057, "V_CMPSX_O_F32">;
573defm V_CMPSX_U_F32 : VOPCX_32 <0x00000058, "V_CMPSX_U_F32">;
574defm V_CMPSX_NGE_F32 : VOPCX_32 <0x00000059, "V_CMPSX_NGE_F32">;
575defm V_CMPSX_NLG_F32 : VOPCX_32 <0x0000005a, "V_CMPSX_NLG_F32">;
576defm V_CMPSX_NGT_F32 : VOPCX_32 <0x0000005b, "V_CMPSX_NGT_F32">;
577defm V_CMPSX_NLE_F32 : VOPCX_32 <0x0000005c, "V_CMPSX_NLE_F32">;
578defm V_CMPSX_NEQ_F32 : VOPCX_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
579defm V_CMPSX_NLT_F32 : VOPCX_32 <0x0000005e, "V_CMPSX_NLT_F32">;
580defm V_CMPSX_TRU_F32 : VOPCX_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000581
Matt Arsenault520e7c42014-06-18 16:53:48 +0000582} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000583
Christian Konigb19849a2013-02-21 15:17:04 +0000584defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
585defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
586defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
587defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
588defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
589defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
590defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
591defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
592defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
593defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
594defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
595defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
596defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
597defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
598defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
599defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000600
601let hasSideEffects = 1, Defs = [EXEC] in {
602
Christian Konigb19849a2013-02-21 15:17:04 +0000603defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
604defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
605defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
606defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
607defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
608defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
609defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
610defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
611defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
612defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
613defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
614defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
615defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
616defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
617defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
618defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000619
620} // End hasSideEffects = 1, Defs = [EXEC]
621
Christian Konigb19849a2013-02-21 15:17:04 +0000622defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000623defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000624defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000625defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
626defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000627defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000628defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000629defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000630
Matt Arsenault520e7c42014-06-18 16:53:48 +0000631let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
Matt Arsenault520e7c42014-06-18 16:53:48 +0000633defm V_CMPX_F_I32 : VOPCX_32 <0x00000090, "V_CMPX_F_I32">;
634defm V_CMPX_LT_I32 : VOPCX_32 <0x00000091, "V_CMPX_LT_I32">;
635defm V_CMPX_EQ_I32 : VOPCX_32 <0x00000092, "V_CMPX_EQ_I32">;
636defm V_CMPX_LE_I32 : VOPCX_32 <0x00000093, "V_CMPX_LE_I32">;
637defm V_CMPX_GT_I32 : VOPCX_32 <0x00000094, "V_CMPX_GT_I32">;
638defm V_CMPX_NE_I32 : VOPCX_32 <0x00000095, "V_CMPX_NE_I32">;
639defm V_CMPX_GE_I32 : VOPCX_32 <0x00000096, "V_CMPX_GE_I32">;
640defm V_CMPX_T_I32 : VOPCX_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000641
Matt Arsenault520e7c42014-06-18 16:53:48 +0000642} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Christian Konigb19849a2013-02-21 15:17:04 +0000644defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000645defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
646defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
647defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
648defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
649defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
650defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000651defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000652
Matt Arsenault520e7c42014-06-18 16:53:48 +0000653let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000654
Matt Arsenault520e7c42014-06-18 16:53:48 +0000655defm V_CMPX_F_I64 : VOPCX_64 <0x000000b0, "V_CMPX_F_I64">;
656defm V_CMPX_LT_I64 : VOPCX_64 <0x000000b1, "V_CMPX_LT_I64">;
657defm V_CMPX_EQ_I64 : VOPCX_64 <0x000000b2, "V_CMPX_EQ_I64">;
658defm V_CMPX_LE_I64 : VOPCX_64 <0x000000b3, "V_CMPX_LE_I64">;
659defm V_CMPX_GT_I64 : VOPCX_64 <0x000000b4, "V_CMPX_GT_I64">;
660defm V_CMPX_NE_I64 : VOPCX_64 <0x000000b5, "V_CMPX_NE_I64">;
661defm V_CMPX_GE_I64 : VOPCX_64 <0x000000b6, "V_CMPX_GE_I64">;
662defm V_CMPX_T_I64 : VOPCX_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000663
Matt Arsenault520e7c42014-06-18 16:53:48 +0000664} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Christian Konigb19849a2013-02-21 15:17:04 +0000666defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000667defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
668defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
669defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
670defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
671defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
672defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000673defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Matt Arsenault520e7c42014-06-18 16:53:48 +0000675let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677defm V_CMPX_F_U32 : VOPCX_32 <0x000000d0, "V_CMPX_F_U32">;
678defm V_CMPX_LT_U32 : VOPCX_32 <0x000000d1, "V_CMPX_LT_U32">;
679defm V_CMPX_EQ_U32 : VOPCX_32 <0x000000d2, "V_CMPX_EQ_U32">;
680defm V_CMPX_LE_U32 : VOPCX_32 <0x000000d3, "V_CMPX_LE_U32">;
681defm V_CMPX_GT_U32 : VOPCX_32 <0x000000d4, "V_CMPX_GT_U32">;
682defm V_CMPX_NE_U32 : VOPCX_32 <0x000000d5, "V_CMPX_NE_U32">;
683defm V_CMPX_GE_U32 : VOPCX_32 <0x000000d6, "V_CMPX_GE_U32">;
684defm V_CMPX_T_U32 : VOPCX_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000685
Matt Arsenault520e7c42014-06-18 16:53:48 +0000686} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Christian Konigb19849a2013-02-21 15:17:04 +0000688defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000689defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
690defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
691defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
692defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
693defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
694defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000695defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000696
Matt Arsenault520e7c42014-06-18 16:53:48 +0000697let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699defm V_CMPX_F_U64 : VOPCX_64 <0x000000f0, "V_CMPX_F_U64">;
700defm V_CMPX_LT_U64 : VOPCX_64 <0x000000f1, "V_CMPX_LT_U64">;
701defm V_CMPX_EQ_U64 : VOPCX_64 <0x000000f2, "V_CMPX_EQ_U64">;
702defm V_CMPX_LE_U64 : VOPCX_64 <0x000000f3, "V_CMPX_LE_U64">;
703defm V_CMPX_GT_U64 : VOPCX_64 <0x000000f4, "V_CMPX_GT_U64">;
704defm V_CMPX_NE_U64 : VOPCX_64 <0x000000f5, "V_CMPX_NE_U64">;
705defm V_CMPX_GE_U64 : VOPCX_64 <0x000000f6, "V_CMPX_GE_U64">;
706defm V_CMPX_T_U64 : VOPCX_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000707
Matt Arsenault520e7c42014-06-18 16:53:48 +0000708} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Christian Konigb19849a2013-02-21 15:17:04 +0000710defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Matt Arsenault520e7c42014-06-18 16:53:48 +0000712let hasSideEffects = 1 in {
713defm V_CMPX_CLASS_F32 : VOPCX_32 <0x00000098, "V_CMPX_CLASS_F32">;
714} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000715
Christian Konigb19849a2013-02-21 15:17:04 +0000716defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000717
Matt Arsenault520e7c42014-06-18 16:53:48 +0000718let hasSideEffects = 1 in {
719defm V_CMPX_CLASS_F64 : VOPCX_64 <0x000000b8, "V_CMPX_CLASS_F64">;
720} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000721
722} // End isCompare = 1
723
Tom Stellard8d6d4492014-04-22 16:33:57 +0000724//===----------------------------------------------------------------------===//
725// DS Instructions
726//===----------------------------------------------------------------------===//
727
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000728
729def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
730def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
731def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000732def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
733def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000734def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
735def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
736def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
737def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
738def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
739def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
740def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
741def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
742def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
743def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
744def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
745def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
746
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000747def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
748def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000749def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000750def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
751def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000752def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
753def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
754def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
755def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
756def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
757def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
758def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
759def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
760def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
761//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
762//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
763def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
764def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
765def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
766def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
767
768let SubtargetPredicate = isCI in {
769def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
770} // End isCI
771
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000772
773def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
774def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
775def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000776def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
777def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000778def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
779def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
780def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
781def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
782def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
783def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
784def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
785def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
786def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
787def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
788def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
789def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
790
791def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
792def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
793def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000794def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
795def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000796def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
797def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
798def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
799def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
800def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
801def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
802def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
803def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
804def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
805//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
806//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
807def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
808def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
809def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
810def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
811
812//let SubtargetPredicate = isCI in {
813// DS_CONDXCHG32_RTN_B64
814// DS_CONDXCHG32_RTN_B128
815//} // End isCI
816
817// TODO: _SRC2_* forms
818
Michel Danzer1c454302013-07-10 16:36:43 +0000819def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000820def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
821def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000822def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
823
Michel Danzer1c454302013-07-10 16:36:43 +0000824def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000825def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
826def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
827def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
828def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000829def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000830
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000831// 2 forms.
832def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
833def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
834
835def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
836def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
837
838// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
839// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
840
Tom Stellard8d6d4492014-04-22 16:33:57 +0000841//===----------------------------------------------------------------------===//
842// MUBUF Instructions
843//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000844
Tom Stellard75aadc22012-12-11 21:25:42 +0000845//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
846//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
847//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000848defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000849//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
850//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
851//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
852//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000853defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
854 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
855>;
856defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
857 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
858>;
859defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
860 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
861>;
862defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
863 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
864>;
865defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
866 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
867>;
868defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
869 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
870>;
871defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
872 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
873>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000874
875def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000876 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000877>;
878
879def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000881>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000882
883def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000885>;
886
887def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000889>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000890
891def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000892 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000893>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000894//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
895//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
896//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
897//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
898//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
899//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
900//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
901//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
902//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
903//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
904//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
905//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
906//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
907//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
908//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
909//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
910//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
911//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
912//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
913//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
914//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
915//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
916//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
917//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
918//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
919//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
920//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
921//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
922//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
923//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
924//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
925//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
926//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
927//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
928//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
929//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000930
931//===----------------------------------------------------------------------===//
932// MTBUF Instructions
933//===----------------------------------------------------------------------===//
934
Tom Stellard75aadc22012-12-11 21:25:42 +0000935//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
936//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
937//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
938def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000939def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
940def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
941def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
942def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000943
Tom Stellard8d6d4492014-04-22 16:33:57 +0000944//===----------------------------------------------------------------------===//
945// MIMG Instructions
946//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000947
Tom Stellard16a9a202013-08-14 23:24:17 +0000948defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
949defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000950//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
951//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
952//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
953//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
954//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
955//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
956//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
957//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000958defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000959//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
960//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
961//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
962//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
963//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
964//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
965//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
966//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
967//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
968//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
969//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
970//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
971//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
972//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
973//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
974//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
975//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000976defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
977defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
978defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
979defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
980defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
981defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
982defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
983defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
984defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
985defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
986defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
987defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
988defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
989defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
990defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
991defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
992defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
993defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
994defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
995defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
996defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
997defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
998defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
999defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1000defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1001defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1002defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1003defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1004defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1005defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1006defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1007defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001008defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1009defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1010defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1011defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1012defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1013defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1014defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1015defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1016defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1017defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1018defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1019defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1020defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1021defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1022defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1023defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1024defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1025defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1026defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1027defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1028defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1029defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1030defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1031defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001032defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1033defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1034defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1035defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1036defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1037defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1038defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1039defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1040defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001041//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1042//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001043
Tom Stellard8d6d4492014-04-22 16:33:57 +00001044//===----------------------------------------------------------------------===//
1045// VOP1 Instructions
1046//===----------------------------------------------------------------------===//
1047
1048//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001049
1050let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001051defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001052} // End neverHasSideEffects = 1, isMoveImm = 1
1053
Tom Stellardfbe435d2014-03-17 17:03:51 +00001054let Uses = [EXEC] in {
1055
1056def V_READFIRSTLANE_B32 : VOP1 <
1057 0x00000002,
1058 (outs SReg_32:$vdst),
1059 (ins VReg_32:$src0),
1060 "V_READFIRSTLANE_B32 $vdst, $src0",
1061 []
1062>;
1063
1064}
1065
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001066defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
1067 [(set i32:$dst, (fp_to_sint f64:$src0))]
1068>;
1069defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
1070 [(set f64:$dst, (sint_to_fp i32:$src0))]
1071>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001072defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001073 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001074>;
Tom Stellardc932d732013-05-06 23:02:07 +00001075defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
1076 [(set f32:$dst, (uint_to_fp i32:$src0))]
1077>;
Tom Stellard73c31d52013-08-14 22:21:57 +00001078defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
1079 [(set i32:$dst, (fp_to_uint f32:$src0))]
1080>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001081defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001082 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001083>;
1084defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001085defm V_CVT_F16_F32 : VOP1_32 <0x0000000a, "V_CVT_F16_F32",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001086 [(set i32:$dst, (fp_to_f16 f32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001087>;
1088defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001089 [(set f32:$dst, (f16_to_fp i32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001090>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001091//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1092//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1093//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001094defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
1095 [(set f32:$dst, (fround f64:$src0))]
1096>;
1097defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
1098 [(set f64:$dst, (fextend f32:$src0))]
1099>;
Matt Arsenault364a6742014-06-11 17:50:44 +00001100defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
1101 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
1102>;
1103defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
1104 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
1105>;
1106defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
1107 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
1108>;
1109defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
1110 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
1111>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001112defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
1113 [(set i32:$dst, (fp_to_uint f64:$src0))]
1114>;
1115defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
1116 [(set f64:$dst, (uint_to_fp i32:$src0))]
1117>;
1118
Tom Stellard75aadc22012-12-11 21:25:42 +00001119defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001120 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001121>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001122defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
Tom Stellard9c603eb2014-06-20 17:06:09 +00001123 [(set f32:$dst, (ftrunc f32:$src0))]
Tom Stellard9b3d2532013-05-06 23:02:00 +00001124>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001125defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001126 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001127>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001128defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001129 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001130>;
1131defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001132 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001133>;
1134defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001135 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001136>;
1137defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001138defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001139 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001140>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001141
Tom Stellard75aadc22012-12-11 21:25:42 +00001142defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1143defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1144defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001145 [(set f32:$dst, (AMDGPUrcp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001146>;
1147defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001148defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32",
1149 [(set f32:$dst, (AMDGPUrsq_clamped f32:$src0))]
1150>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001151defm V_RSQ_LEGACY_F32 : VOP1_32 <
1152 0x0000002d, "V_RSQ_LEGACY_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001153 [(set f32:$dst, (AMDGPUrsq_legacy f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001154>;
Matt Arsenault15130462014-06-05 00:15:55 +00001155defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001156 [(set f32:$dst, (AMDGPUrsq f32:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001157>;
Tom Stellard7512c082013-07-12 18:14:56 +00001158defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001159 [(set f64:$dst, (AMDGPUrcp f64:$src0))]
Tom Stellard7512c082013-07-12 18:14:56 +00001160>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001161defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001162defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001163 [(set f64:$dst, (AMDGPUrsq f64:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001164>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001165defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64",
1166 [(set f64:$dst, (AMDGPUrsq_clamped f64:$src0))]
1167>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001168defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1169 [(set f32:$dst, (fsqrt f32:$src0))]
1170>;
1171defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1172 [(set f64:$dst, (fsqrt f64:$src0))]
1173>;
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001174defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32",
1175 [(set f32:$dst, (AMDGPUsin f32:$src0))]
1176>;
1177defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32",
1178 [(set f32:$dst, (AMDGPUcos f32:$src0))]
1179>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001180defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1181defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1182defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1183defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1184defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1185//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1186defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1187defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1188//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1189defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1190//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1191defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1192defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1193defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1194
Tom Stellard8d6d4492014-04-22 16:33:57 +00001195
1196//===----------------------------------------------------------------------===//
1197// VINTRP Instructions
1198//===----------------------------------------------------------------------===//
1199
Tom Stellard75aadc22012-12-11 21:25:42 +00001200def V_INTERP_P1_F32 : VINTRP <
1201 0x00000000,
1202 (outs VReg_32:$dst),
1203 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001204 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001205 []> {
1206 let DisableEncoding = "$m0";
1207}
1208
1209def V_INTERP_P2_F32 : VINTRP <
1210 0x00000001,
1211 (outs VReg_32:$dst),
1212 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001213 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001214 []> {
1215
1216 let Constraints = "$src0 = $dst";
1217 let DisableEncoding = "$src0,$m0";
1218
1219}
1220
1221def V_INTERP_MOV_F32 : VINTRP <
1222 0x00000002,
1223 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001224 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001225 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001226 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001227 let DisableEncoding = "$m0";
1228}
1229
Tom Stellard8d6d4492014-04-22 16:33:57 +00001230//===----------------------------------------------------------------------===//
1231// VOP2 Instructions
1232//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001233
1234def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001235 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1236 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001237 []
1238>{
1239 let DisableEncoding = "$vcc";
1240}
1241
1242def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001243 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001244 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1245 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001246 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001247> {
1248 let src0_modifiers = 0;
1249 let src1_modifiers = 0;
1250 let src2_modifiers = 0;
1251}
Tom Stellard75aadc22012-12-11 21:25:42 +00001252
Tom Stellardc149dc02013-11-27 21:23:35 +00001253def V_READLANE_B32 : VOP2 <
1254 0x00000001,
1255 (outs SReg_32:$vdst),
1256 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1257 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1258 []
1259>;
1260
1261def V_WRITELANE_B32 : VOP2 <
1262 0x00000002,
1263 (outs VReg_32:$vdst),
1264 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1265 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1266 []
1267>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001268
Christian Konig76edd4f2013-02-26 17:52:29 +00001269let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001270defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001271 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001272>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001273
Christian Konig71088e62013-02-21 15:17:41 +00001274defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001275 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001276>;
Christian Konig3c145802013-03-27 09:12:59 +00001277defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1278} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001279
Tom Stellard75aadc22012-12-11 21:25:42 +00001280defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001281
1282let isCommutable = 1 in {
1283
Tom Stellard75aadc22012-12-11 21:25:42 +00001284defm V_MUL_LEGACY_F32 : VOP2_32 <
1285 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001286 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
1288
1289defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001290 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001291>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001292
Christian Konig76edd4f2013-02-26 17:52:29 +00001293
Tom Stellard41fc7852013-07-23 01:48:42 +00001294defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001295 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001296>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001297//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001298defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001299 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001300>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001301//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001302
Christian Konig76edd4f2013-02-26 17:52:29 +00001303
Tom Stellard75aadc22012-12-11 21:25:42 +00001304defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001305 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001306>;
1307
1308defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001309 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001310>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001311
Tom Stellard75aadc22012-12-11 21:25:42 +00001312defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1313defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001314defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1315 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1316defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1317 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1318defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1319 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1320defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1321 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001322
Tom Stellard58ac7442014-04-29 23:12:48 +00001323defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1324 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1325>;
1326
Christian Konig3c145802013-03-27 09:12:59 +00001327defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1328
Tom Stellard58ac7442014-04-29 23:12:48 +00001329defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1330 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1331>;
Christian Konig3c145802013-03-27 09:12:59 +00001332defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1333
Tom Stellard82166022013-11-13 23:36:37 +00001334let hasPostISelHook = 1 in {
1335
Tom Stellard58ac7442014-04-29 23:12:48 +00001336defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1337 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1338>;
Tom Stellard82166022013-11-13 23:36:37 +00001339
1340}
Christian Konig3c145802013-03-27 09:12:59 +00001341defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001342
Tom Stellard58ac7442014-04-29 23:12:48 +00001343defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1344 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1345defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1346 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1347>;
1348defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1349 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1350>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001351
1352} // End isCommutable = 1
1353
Matt Arsenaultb3458362014-03-31 18:21:13 +00001354defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1355 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001356defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1357defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1358defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001359defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001360defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1361defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001362
Christian Konig3c145802013-03-27 09:12:59 +00001363let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001364// No patterns so that the scalar instructions are always selected.
1365// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001366defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1367 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1368defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1369 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001370defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1371 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001372
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001373let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001374defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1375 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1376defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1377 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001378defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1379 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001380} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001381} // End isCommutable = 1, Defs = [VCC]
1382
Tom Stellard75aadc22012-12-11 21:25:42 +00001383defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1384////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1385////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1386////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1387defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001388 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
1390////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1391////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001392
1393//===----------------------------------------------------------------------===//
1394// VOP3 Instructions
1395//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001396
1397let neverHasSideEffects = 1 in {
1398
Tom Stellardc721a232014-05-16 20:56:47 +00001399defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001400defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1401 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1402>;
Tom Stellardc721a232014-05-16 20:56:47 +00001403defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001404 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001405>;
Tom Stellardc721a232014-05-16 20:56:47 +00001406defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001407 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001408>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001409
1410} // End neverHasSideEffects
Matt Arsenaulteb260202014-05-22 18:00:15 +00001411
Tom Stellardc721a232014-05-16 20:56:47 +00001412defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1413defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1414defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1415defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001416
1417let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
Tom Stellardc721a232014-05-16 20:56:47 +00001418defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001419 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001420defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001421 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1422}
1423
Tom Stellardc721a232014-05-16 20:56:47 +00001424defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001425 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001426defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001427 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1428>;
1429def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1430 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1431>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001432//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001433defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001434
Tom Stellardc721a232014-05-16 20:56:47 +00001435defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1436defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001437////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1438////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1439////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1440////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1441////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1442////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1443////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1444////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1445////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1446//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1447//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1448//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001449defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001450////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001451defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32",
1452 [(set f32:$dst, (AMDGPUdiv_fixup f32:$src0, f32:$src1, f32:$src2))]
1453>;
1454def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64",
1455 [(set f64:$dst, (AMDGPUdiv_fixup f64:$src0, f64:$src1, f64:$src2))]
1456>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001457
Matt Arsenault93840c02014-06-09 17:00:46 +00001458def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001459 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1460>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001461def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001462 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1463>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001464def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001465 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1466>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001467
Tom Stellard7512c082013-07-12 18:14:56 +00001468let isCommutable = 1 in {
1469
Tom Stellard75aadc22012-12-11 21:25:42 +00001470def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1471def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1472def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1473def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001474
1475} // isCommutable = 1
1476
Tom Stellard75aadc22012-12-11 21:25:42 +00001477def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001478
1479let isCommutable = 1 in {
1480
Tom Stellardc721a232014-05-16 20:56:47 +00001481defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1482defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1483defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1484defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001485
1486} // isCommutable = 1
1487
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001488def V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1489
1490// Double precision division pre-scale.
1491def V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001492
1493defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32",
1494 [(set f32:$dst, (AMDGPUdiv_fmas f32:$src0, f32:$src1, f32:$src2))]
1495>;
1496def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64",
1497 [(set f64:$dst, (AMDGPUdiv_fmas f64:$src0, f64:$src1, f64:$src2))]
1498>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001499//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1500//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1501//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001502def V_TRIG_PREOP_F64 : VOP3_64_32 <0x00000174, "V_TRIG_PREOP_F64",
1503 [(set f64:$dst, (AMDGPUtrig_preop f64:$src0, i32:$src1))]
1504>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001505
Tom Stellard8d6d4492014-04-22 16:33:57 +00001506//===----------------------------------------------------------------------===//
1507// Pseudo Instructions
1508//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001509
Tom Stellard75aadc22012-12-11 21:25:42 +00001510let isCodeGenOnly = 1, isPseudo = 1 in {
1511
Tom Stellard1bd80722014-04-30 15:31:33 +00001512def V_MOV_I1 : InstSI <
1513 (outs VReg_1:$dst),
1514 (ins i1imm:$src),
1515 "", [(set i1:$dst, (imm:$src))]
1516>;
1517
Tom Stellard365a2b42014-05-15 14:41:50 +00001518def V_AND_I1 : InstSI <
1519 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1520 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1521>;
1522
1523def V_OR_I1 : InstSI <
1524 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1525 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1526>;
1527
Tom Stellard54a3b652014-07-21 14:01:10 +00001528def V_XOR_I1 : InstSI <
1529 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1530 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1531>;
1532
Matt Arsenault8fb37382013-10-11 21:03:36 +00001533// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001534// and should be lowered to ISA instructions prior to codegen.
1535
Tom Stellardf8794352012-12-19 22:10:31 +00001536let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1537 Uses = [EXEC], Defs = [EXEC] in {
1538
1539let isBranch = 1, isTerminator = 1 in {
1540
Tom Stellard919bb6b2014-04-29 23:12:53 +00001541def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001542 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001543 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001544 "",
1545 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001546>;
1547
Tom Stellardf8794352012-12-19 22:10:31 +00001548def SI_ELSE : InstSI <
1549 (outs SReg_64:$dst),
1550 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001551 "",
1552 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001553> {
Tom Stellardf8794352012-12-19 22:10:31 +00001554 let Constraints = "$src = $dst";
1555}
1556
1557def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001558 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001559 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001560 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001561 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001562>;
Tom Stellardf8794352012-12-19 22:10:31 +00001563
1564} // end isBranch = 1, isTerminator = 1
1565
1566def SI_BREAK : InstSI <
1567 (outs SReg_64:$dst),
1568 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001569 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001570 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001571>;
1572
1573def SI_IF_BREAK : InstSI <
1574 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001575 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001576 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001577 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001578>;
1579
1580def SI_ELSE_BREAK : InstSI <
1581 (outs SReg_64:$dst),
1582 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001583 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001584 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001585>;
1586
1587def SI_END_CF : InstSI <
1588 (outs),
1589 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001590 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001591 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001592>;
1593
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001594def SI_KILL : InstSI <
1595 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001596 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001597 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001598 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001599>;
1600
Tom Stellardf8794352012-12-19 22:10:31 +00001601} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1602 // Uses = [EXEC], Defs = [EXEC]
1603
Christian Konig2989ffc2013-03-18 11:34:16 +00001604let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1605
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001606//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001607
1608let UseNamedOperandTable = 1 in {
1609
Tom Stellard0e70de52014-05-16 20:56:45 +00001610def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001611 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001612 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001613 "", []
1614> {
1615 let isRegisterLoad = 1;
1616 let mayLoad = 1;
1617}
1618
Tom Stellard0e70de52014-05-16 20:56:45 +00001619class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001620 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001621 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001622 "", []
1623> {
1624 let isRegisterStore = 1;
1625 let mayStore = 1;
1626}
1627
1628let usesCustomInserter = 1 in {
1629def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1630} // End usesCustomInserter = 1
1631def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1632
1633
1634} // End UseNamedOperandTable = 1
1635
Christian Konig2989ffc2013-03-18 11:34:16 +00001636def SI_INDIRECT_SRC : InstSI <
1637 (outs VReg_32:$dst, SReg_64:$temp),
1638 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1639 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1640 []
1641>;
1642
1643class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1644 (outs rc:$dst, SReg_64:$temp),
1645 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1646 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1647 []
1648> {
1649 let Constraints = "$src = $dst";
1650}
1651
Tom Stellard81d871d2013-11-13 23:36:50 +00001652def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001653def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1654def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1655def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1656def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1657
1658} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1659
Tom Stellard556d9aa2013-06-03 17:39:37 +00001660let usesCustomInserter = 1 in {
1661
Matt Arsenault22658062013-10-15 23:44:48 +00001662// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001663// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001664def SI_ADDR64_RSRC : InstSI <
1665 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001666 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001667 "", []
1668>;
1669
Tom Stellard2a6a61052013-07-12 18:15:08 +00001670def V_SUB_F64 : InstSI <
1671 (outs VReg_64:$dst),
1672 (ins VReg_64:$src0, VReg_64:$src1),
1673 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001674 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001675>;
1676
Tom Stellard556d9aa2013-06-03 17:39:37 +00001677} // end usesCustomInserter
1678
Tom Stellardeba61072014-05-02 15:41:42 +00001679multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1680
1681 def _SAVE : InstSI <
1682 (outs VReg_32:$dst),
1683 (ins sgpr_class:$src, i32imm:$frame_idx),
1684 "", []
1685 >;
1686
1687 def _RESTORE : InstSI <
1688 (outs sgpr_class:$dst),
1689 (ins VReg_32:$src, i32imm:$frame_idx),
1690 "", []
1691 >;
1692
1693}
1694
Tom Stellard060ae392014-06-10 21:20:38 +00001695defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001696defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1697defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1698defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1699defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1700
Tom Stellard067c8152014-07-21 14:01:14 +00001701let Defs = [SCC] in {
1702
1703def SI_CONSTDATA_PTR : InstSI <
1704 (outs SReg_64:$dst),
1705 (ins),
1706 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1707>;
1708
1709} // End Defs = [SCC]
1710
Tom Stellard75aadc22012-12-11 21:25:42 +00001711} // end IsCodeGenOnly, isPseudo
1712
Tom Stellard0e70de52014-05-16 20:56:45 +00001713} // end SubtargetPredicate = SI
1714
1715let Predicates = [isSI] in {
1716
Christian Konig2aca0432013-02-21 15:17:32 +00001717def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001718 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1719 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001720>;
1721
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001722def : Pat <
1723 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001724 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001725>;
1726
Tom Stellard75aadc22012-12-11 21:25:42 +00001727/* int_SI_vs_load_input */
1728def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001729 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001730 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001731>;
1732
1733/* int_SI_export */
1734def : Pat <
1735 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001736 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001737 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001738 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001739>;
1740
Tom Stellard8d6d4492014-04-22 16:33:57 +00001741//===----------------------------------------------------------------------===//
1742// SMRD Patterns
1743//===----------------------------------------------------------------------===//
1744
1745multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1746
1747 // 1. Offset as 8bit DWORD immediate
1748 def : Pat <
1749 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1750 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1751 >;
1752
1753 // 2. Offset loaded in an 32bit SGPR
1754 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001755 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1756 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001757 >;
1758
1759 // 3. No offset at all
1760 def : Pat <
1761 (constant_load i64:$sbase),
1762 (vt (Instr_IMM $sbase, 0))
1763 >;
1764}
1765
1766defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1767defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001768defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1769defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1770defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1771defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1772defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1773
1774// 1. Offset as 8bit DWORD immediate
1775def : Pat <
1776 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1777 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1778>;
1779
1780// 2. Offset loaded in an 32bit SGPR
1781def : Pat <
1782 (SIload_constant v4i32:$sbase, imm:$offset),
1783 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1784>;
1785
Tom Stellardae4c9e72014-06-20 17:06:11 +00001786} // Predicates = [isSI] in {
1787
1788//===----------------------------------------------------------------------===//
1789// SOP1 Patterns
1790//===----------------------------------------------------------------------===//
1791
1792let Predicates = [isSI, isCFDepth0] in {
1793
1794def : Pat <
1795 (i64 (ctpop i64:$src)),
1796 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1797 (S_BCNT1_I32_B64 $src), sub0),
1798 (S_MOV_B32 0), sub1)
1799>;
1800
Tom Stellard58ac7442014-04-29 23:12:48 +00001801//===----------------------------------------------------------------------===//
1802// SOP2 Patterns
1803//===----------------------------------------------------------------------===//
1804
Tom Stellardb2114ca2014-07-21 14:01:12 +00001805// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
1806// case, the sgpr-copies pass will fix this to use the vector version.
1807def : Pat <
1808 (i32 (addc i32:$src0, i32:$src1)),
1809 (S_ADD_I32 $src0, $src1)
1810>;
1811
1812} // Predicates = [isSI, isCFDepth0]
1813
1814let Predicates = [isSI] in {
1815
Tom Stellard58ac7442014-04-29 23:12:48 +00001816//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001817// SOPP Patterns
1818//===----------------------------------------------------------------------===//
1819
1820def : Pat <
1821 (int_AMDGPU_barrier_global),
1822 (S_BARRIER)
1823>;
1824
1825//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001826// VOP1 Patterns
1827//===----------------------------------------------------------------------===//
1828
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001829let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001830def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001831defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001832defm : RsqPat<V_RSQ_F32_e32, f32>;
1833}
1834
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001835//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001836// VOP2 Patterns
1837//===----------------------------------------------------------------------===//
1838
Tom Stellardc9dedb82014-06-20 17:05:57 +00001839class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1840 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001841 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001842 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001843 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001844 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001845 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1846>;
1847
Tom Stellardc9dedb82014-06-20 17:05:57 +00001848def : BinOp64Pat <or, V_OR_B32_e32>;
1849def : BinOp64Pat <xor, V_XOR_B32_e32>;
1850
Tom Stellard58ac7442014-04-29 23:12:48 +00001851class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1852 (sext_inreg i32:$src0, vt),
1853 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1854>;
1855
1856def : SextInReg <i8, 24>;
1857def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001858
Tom Stellardae4c9e72014-06-20 17:06:11 +00001859def : Pat <
1860 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1861 (V_BCNT_U32_B32_e32 $popcnt, $val)
1862>;
1863
1864def : Pat <
1865 (i32 (ctpop i32:$popcnt)),
1866 (V_BCNT_U32_B32_e64 $popcnt, 0, 0, 0)
1867>;
1868
1869def : Pat <
1870 (i64 (ctpop i64:$src)),
1871 (INSERT_SUBREG
1872 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1873 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
1874 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0, 0, 0)),
1875 sub0),
1876 (V_MOV_B32_e32 0), sub1)
1877>;
1878
Tom Stellardb2114ca2014-07-21 14:01:12 +00001879def : Pat <
1880 (addc i32:$src0, i32:$src1),
1881 (V_ADD_I32_e32 $src0, $src1)
1882>;
1883
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001884/********** ======================= **********/
1885/********** Image sampling patterns **********/
1886/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001887
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001888// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001889class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001890 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001891 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1892 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1893 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1894 $addr, $rsrc, $sampler)
1895>;
1896
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001897multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1898 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1899 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1900 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1901 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1902 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1903}
1904
1905// Image only
1906class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001907 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001908 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1909 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1910 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1911 $addr, $rsrc)
1912>;
1913
1914multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1915 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1916 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1917 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1918}
1919
1920// Basic sample
1921defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1922defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1923defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1924defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1925defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1926defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1927defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1928defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1929defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1930defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1931
1932// Sample with comparison
1933defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1934defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1935defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1936defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1937defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1938defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1939defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1940defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1941defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1942defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
1943
1944// Sample with offsets
1945defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
1946defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
1947defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
1948defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
1949defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
1950defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
1951defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
1952defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
1953defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
1954defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
1955
1956// Sample with comparison and offsets
1957defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
1958defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
1959defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
1960defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
1961defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
1962defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
1963defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
1964defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
1965defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
1966defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
1967
1968// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001969// Only the variants which make sense are defined.
1970def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
1971def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
1972def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
1973def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
1974def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
1975def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
1976def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
1977def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
1978def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
1979
1980def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
1981def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
1982def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
1983def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
1984def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
1985def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
1986def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
1987def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
1988def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
1989
1990def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
1991def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
1992def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
1993def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
1994def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
1995def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
1996def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
1997def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
1998def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
1999
2000def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2001def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2002def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2003def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2004def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2005def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2006def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2007def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2008
2009def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2010def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2011def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2012
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002013def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2014defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2015defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2016
Tom Stellard9fa17912013-08-14 23:24:45 +00002017/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002018def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002019 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002020 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002021>;
2022
Tom Stellard9fa17912013-08-14 23:24:45 +00002023class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002024 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002025 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002026>;
2027
Tom Stellard9fa17912013-08-14 23:24:45 +00002028class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002029 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002030 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002031>;
2032
Tom Stellard9fa17912013-08-14 23:24:45 +00002033class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002034 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002035 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002036>;
2037
Tom Stellard9fa17912013-08-14 23:24:45 +00002038class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002039 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002040 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002041 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002042>;
2043
Tom Stellard9fa17912013-08-14 23:24:45 +00002044class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002045 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002046 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002047 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002048>;
2049
Tom Stellard9fa17912013-08-14 23:24:45 +00002050/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002051multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2052 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2053MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002054 def : SamplePattern <SIsample, sample, addr_type>;
2055 def : SampleRectPattern <SIsample, sample, addr_type>;
2056 def : SampleArrayPattern <SIsample, sample, addr_type>;
2057 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2058 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002059
Tom Stellard9fa17912013-08-14 23:24:45 +00002060 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2061 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2062 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2063 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002064
Tom Stellard9fa17912013-08-14 23:24:45 +00002065 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2066 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2067 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2068 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002069
Tom Stellard9fa17912013-08-14 23:24:45 +00002070 def : SamplePattern <SIsampled, sample_d, addr_type>;
2071 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2072 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2073 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002074}
2075
Tom Stellard682bfbc2013-10-10 17:11:24 +00002076defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2077 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2078 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2079 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002080 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002081defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2082 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2083 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2084 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002085 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002086defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2087 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2088 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2089 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002090 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002091defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2092 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2093 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2094 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002095 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002096
Tom Stellard353b3362013-05-06 23:02:12 +00002097/* int_SI_imageload for texture fetches consuming varying address parameters */
2098class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2099 (name addr_type:$addr, v32i8:$rsrc, imm),
2100 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2101>;
2102
2103class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2104 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2105 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2106>;
2107
Tom Stellard3494b7e2013-08-14 22:22:14 +00002108class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2109 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2110 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2111>;
2112
2113class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2114 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2115 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2116>;
2117
Tom Stellard16a9a202013-08-14 23:24:17 +00002118multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2119 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2120 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002121}
2122
Tom Stellard16a9a202013-08-14 23:24:17 +00002123multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2124 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2125 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2126}
2127
Tom Stellard682bfbc2013-10-10 17:11:24 +00002128defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2129defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002130
Tom Stellard682bfbc2013-10-10 17:11:24 +00002131defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2132defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002133
Tom Stellardf787ef12013-05-06 23:02:19 +00002134/* Image resource information */
2135def : Pat <
2136 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002137 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002138>;
2139
2140def : Pat <
2141 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002142 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002143>;
2144
Tom Stellard3494b7e2013-08-14 22:22:14 +00002145def : Pat <
2146 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002147 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002148>;
2149
Christian Konig4a1b9c32013-03-18 11:34:10 +00002150/********** ============================================ **********/
2151/********** Extraction, Insertion, Building and Casting **********/
2152/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002153
Christian Konig4a1b9c32013-03-18 11:34:10 +00002154foreach Index = 0-2 in {
2155 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002156 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002157 >;
2158 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002159 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002160 >;
2161
2162 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002163 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002164 >;
2165 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002166 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002167 >;
2168}
2169
2170foreach Index = 0-3 in {
2171 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002172 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002173 >;
2174 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002175 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002176 >;
2177
2178 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002179 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002180 >;
2181 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002182 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002183 >;
2184}
2185
2186foreach Index = 0-7 in {
2187 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002188 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002189 >;
2190 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002191 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002192 >;
2193
2194 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002195 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002196 >;
2197 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002198 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002199 >;
2200}
2201
2202foreach Index = 0-15 in {
2203 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002204 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002205 >;
2206 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002207 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002208 >;
2209
2210 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002211 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002212 >;
2213 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002214 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002215 >;
2216}
Tom Stellard75aadc22012-12-11 21:25:42 +00002217
Tom Stellard75aadc22012-12-11 21:25:42 +00002218def : BitConvert <i32, f32, SReg_32>;
2219def : BitConvert <i32, f32, VReg_32>;
2220
2221def : BitConvert <f32, i32, SReg_32>;
2222def : BitConvert <f32, i32, VReg_32>;
2223
Tom Stellard7512c082013-07-12 18:14:56 +00002224def : BitConvert <i64, f64, VReg_64>;
2225
2226def : BitConvert <f64, i64, VReg_64>;
2227
Tom Stellarded2f6142013-07-18 21:43:42 +00002228def : BitConvert <v2f32, v2i32, VReg_64>;
2229def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002230def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002231def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002232def : BitConvert <v2f32, i64, VReg_64>;
2233def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002234def : BitConvert <v2i32, f64, VReg_64>;
2235def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002236def : BitConvert <v4f32, v4i32, VReg_128>;
2237def : BitConvert <v4i32, v4f32, VReg_128>;
2238
Tom Stellard967bf582014-02-13 23:34:15 +00002239def : BitConvert <v8f32, v8i32, SReg_256>;
2240def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002241def : BitConvert <v8i32, v32i8, SReg_256>;
2242def : BitConvert <v32i8, v8i32, SReg_256>;
2243def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002244def : BitConvert <v8i32, v8f32, VReg_256>;
2245def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002246def : BitConvert <v32i8, v8i32, VReg_256>;
2247
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002248def : BitConvert <v16i32, v16f32, VReg_512>;
2249def : BitConvert <v16f32, v16i32, VReg_512>;
2250
Christian Konig8dbe6f62013-02-21 15:17:27 +00002251/********** =================== **********/
2252/********** Src & Dst modifiers **********/
2253/********** =================== **********/
2254
Vincent Lejeune79a58342014-05-10 19:18:25 +00002255def FCLAMP_SI : AMDGPUShaderInst <
2256 (outs VReg_32:$dst),
2257 (ins VSrc_32:$src0),
2258 "FCLAMP_SI $dst, $src0",
2259 []
2260> {
2261 let usesCustomInserter = 1;
2262}
2263
Christian Konig8dbe6f62013-02-21 15:17:27 +00002264def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002265 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002266 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002267>;
2268
Michel Danzer624b02a2014-02-04 07:12:38 +00002269/********** ================================ **********/
2270/********** Floating point absolute/negative **********/
2271/********** ================================ **********/
2272
2273// Manipulate the sign bit directly, as e.g. using the source negation modifier
2274// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2275// breaking the piglit *s-floatBitsToInt-neg* tests
2276
2277// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2278// removing these patterns
2279
2280def : Pat <
2281 (fneg (fabs f32:$src)),
2282 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2283>;
2284
Vincent Lejeune79a58342014-05-10 19:18:25 +00002285def FABS_SI : AMDGPUShaderInst <
2286 (outs VReg_32:$dst),
2287 (ins VSrc_32:$src0),
2288 "FABS_SI $dst, $src0",
2289 []
2290> {
2291 let usesCustomInserter = 1;
2292}
2293
Christian Konig8dbe6f62013-02-21 15:17:27 +00002294def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002295 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002296 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002297>;
2298
Vincent Lejeune79a58342014-05-10 19:18:25 +00002299def FNEG_SI : AMDGPUShaderInst <
2300 (outs VReg_32:$dst),
2301 (ins VSrc_32:$src0),
2302 "FNEG_SI $dst, $src0",
2303 []
2304> {
2305 let usesCustomInserter = 1;
2306}
2307
Christian Konig8dbe6f62013-02-21 15:17:27 +00002308def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002309 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002310 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002311>;
2312
Christian Konigc756cb992013-02-16 11:28:22 +00002313/********** ================== **********/
2314/********** Immediate Patterns **********/
2315/********** ================== **********/
2316
2317def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002318 (SGPRImm<(i32 imm)>:$imm),
2319 (S_MOV_B32 imm:$imm)
2320>;
2321
2322def : Pat <
2323 (SGPRImm<(f32 fpimm)>:$imm),
2324 (S_MOV_B32 fpimm:$imm)
2325>;
2326
2327def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002328 (i32 imm:$imm),
2329 (V_MOV_B32_e32 imm:$imm)
2330>;
2331
2332def : Pat <
2333 (f32 fpimm:$imm),
2334 (V_MOV_B32_e32 fpimm:$imm)
2335>;
2336
2337def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002338 (i64 InlineImm<i64>:$imm),
2339 (S_MOV_B64 InlineImm<i64>:$imm)
2340>;
2341
Tom Stellard75aadc22012-12-11 21:25:42 +00002342/********** ===================== **********/
2343/********** Interpolation Paterns **********/
2344/********** ===================== **********/
2345
2346def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002347 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2348 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002349>;
2350
2351def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002352 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2353 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2354 imm:$attr_chan, imm:$attr, i32:$params),
2355 (EXTRACT_SUBREG $ij, sub1),
2356 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002357>;
2358
2359/********** ================== **********/
2360/********** Intrinsic Patterns **********/
2361/********** ================== **********/
2362
2363/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002364def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002365
2366def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002367 (int_AMDGPU_div f32:$src0, f32:$src1),
2368 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002369>;
2370
2371def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002372 (fdiv f64:$src0, f64:$src1),
2373 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2374>;
2375
Tom Stellard75aadc22012-12-11 21:25:42 +00002376def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002377 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002378 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002379 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2380 (EXTRACT_SUBREG $src, sub1),
2381 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002382 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002383 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2384 (EXTRACT_SUBREG $src, sub1),
2385 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002386 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002387 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2388 (EXTRACT_SUBREG $src, sub1),
2389 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002390 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002391 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2392 (EXTRACT_SUBREG $src, sub1),
2393 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002394 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002395>;
2396
Michel Danzer0cc991e2013-02-22 11:22:58 +00002397def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002398 (i32 (sext i1:$src0)),
2399 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002400>;
2401
Tom Stellardf16d38c2014-02-13 23:34:13 +00002402class Ext32Pat <SDNode ext> : Pat <
2403 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002404 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2405>;
2406
Tom Stellardf16d38c2014-02-13 23:34:13 +00002407def : Ext32Pat <zext>;
2408def : Ext32Pat <anyext>;
2409
Tom Stellard8d6d4492014-04-22 16:33:57 +00002410// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002411def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002412 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002413 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002414>;
2415
Michel Danzer8caa9042013-04-10 17:17:56 +00002416// The multiplication scales from [0,1] to the unsigned integer range
2417def : Pat <
2418 (AMDGPUurecip i32:$src0),
2419 (V_CVT_U32_F32_e32
2420 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2421 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2422>;
2423
Michel Danzer8d696172013-07-10 16:36:52 +00002424def : Pat <
2425 (int_SI_tid),
2426 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002427 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002428>;
2429
Tom Stellard0289ff42014-05-16 20:56:44 +00002430//===----------------------------------------------------------------------===//
2431// VOP3 Patterns
2432//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002433
Matt Arsenaulteb260202014-05-22 18:00:15 +00002434def : IMad24Pat<V_MAD_I32_I24>;
2435def : UMad24Pat<V_MAD_U32_U24>;
2436
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002437def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002438 (fadd f64:$src0, f64:$src1),
2439 (V_ADD_F64 $src0, $src1, (i64 0))
2440>;
2441
2442def : Pat <
2443 (fmul f64:$src0, f64:$src1),
2444 (V_MUL_F64 $src0, $src1, (i64 0))
2445>;
2446
2447def : Pat <
2448 (mul i32:$src0, i32:$src1),
2449 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2450>;
2451
2452def : Pat <
2453 (mulhu i32:$src0, i32:$src1),
2454 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2455>;
2456
2457def : Pat <
2458 (mulhs i32:$src0, i32:$src1),
2459 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2460>;
2461
Matt Arsenault6e439652014-06-10 19:00:20 +00002462defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002463def : ROTRPattern <V_ALIGNBIT_B32>;
2464
Michel Danzer49812b52013-07-10 16:37:07 +00002465/********** ======================= **********/
2466/********** Load/Store Patterns **********/
2467/********** ======================= **********/
2468
Matt Arsenault99ed7892014-03-19 22:19:49 +00002469multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2470 def : Pat <
2471 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2472 (inst (i1 0), $ptr, (as_i16imm $offset))
2473 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002474
Matt Arsenault99ed7892014-03-19 22:19:49 +00002475 def : Pat <
2476 (frag i32:$src0),
2477 (vt (inst 0, $src0, 0))
2478 >;
2479}
Michel Danzer49812b52013-07-10 16:37:07 +00002480
Matt Arsenault99ed7892014-03-19 22:19:49 +00002481defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2482defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2483defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2484defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2485defm : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellard10ae6a02014-07-02 20:53:54 +00002486defm : DSReadPat <DS_READ_B64, v2i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002487
Matt Arsenault99ed7892014-03-19 22:19:49 +00002488multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2489 def : Pat <
2490 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2491 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2492 >;
2493
2494 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002495 (frag vt:$val, i32:$ptr),
2496 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002497 >;
2498}
2499
2500defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2501defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2502defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellard9b3816b2014-06-24 23:33:04 +00002503defm : DSWritePat <DS_WRITE_B64, v2i32, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002504
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002505multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002506 def : Pat <
2507 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2508 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2509 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002510
Matt Arsenault72574102014-06-11 18:08:34 +00002511 def : Pat <
2512 (frag i32:$ptr, vt:$val),
2513 (inst 0, $ptr, $val, 0)
2514 >;
2515}
2516
Matt Arsenault9e874542014-06-11 18:08:45 +00002517// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002518//
2519// We need to use something for the data0, so we set a register to
2520// -1. For the non-rtn variants, the manual says it does
2521// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2522// will always do the increment so I'm assuming it's the same.
2523//
2524// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2525// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2526// easier since there is no v_mov_b64.
2527multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2528 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002529 def : Pat <
2530 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002531 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002532 >;
2533
2534 def : Pat <
2535 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002536 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002537 >;
2538}
2539
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002540multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2541 def : Pat <
2542 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2543 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2544 >;
2545
2546 def : Pat <
2547 (frag i32:$ptr, vt:$cmp, vt:$swap),
2548 (inst 0, $ptr, $cmp, $swap, 0)
2549 >;
2550}
2551
2552
2553// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002554defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2555 S_MOV_B32, atomic_load_add_local>;
2556defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2557 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002558
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002559defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2560defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2561defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2562defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2563defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2564defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2565defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2566defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2567defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2568defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2569
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002570defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2571
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002572// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002573defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2574 S_MOV_B64, atomic_load_add_local>;
2575defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2576 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002577
2578defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2579defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2580defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2581defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2582defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2583defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2584defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2585defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2586defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2587defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2588
2589defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2590
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002591
Tom Stellard556d9aa2013-06-03 17:39:37 +00002592//===----------------------------------------------------------------------===//
2593// MUBUF Patterns
2594//===----------------------------------------------------------------------===//
2595
Tom Stellard07a10a32013-06-03 17:39:43 +00002596multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002597 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002598 def : Pat <
2599 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2600 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2601 >;
2602}
2603
Tom Stellard9f950332013-07-23 01:48:35 +00002604defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002605 sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002606defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002607 az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002608defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002609 sextloadi16_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002610defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002611 az_extloadi16_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002612defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002613 constant_load>;
Tom Stellard37157342013-06-15 00:09:31 +00002614defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002615 constant_load>;
Tom Stellard37157342013-06-15 00:09:31 +00002616defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002617 constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002618
Michel Danzer13736222014-01-27 07:20:51 +00002619// BUFFER_LOAD_DWORD*, addr64=0
2620multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2621 MUBUF bothen> {
2622
2623 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002624 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002625 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2626 imm:$tfe)),
2627 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2628 (as_i1imm $slc), (as_i1imm $tfe))
2629 >;
2630
2631 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002632 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002633 imm, 1, 0, imm:$glc, imm:$slc,
2634 imm:$tfe)),
2635 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2636 (as_i1imm $tfe))
2637 >;
2638
2639 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002640 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002641 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2642 imm:$tfe)),
2643 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2644 (as_i1imm $slc), (as_i1imm $tfe))
2645 >;
2646
2647 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002648 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002649 imm, 1, 1, imm:$glc, imm:$slc,
2650 imm:$tfe)),
2651 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2652 (as_i1imm $tfe))
2653 >;
2654}
2655
2656defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2657 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2658defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2659 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2660defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2661 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2662
Tom Stellardafcf12f2013-09-12 02:55:14 +00002663//===----------------------------------------------------------------------===//
2664// MTBUF Patterns
2665//===----------------------------------------------------------------------===//
2666
2667// TBUFFER_STORE_FORMAT_*, addr64=0
2668class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002669 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002670 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2671 imm:$nfmt, imm:$offen, imm:$idxen,
2672 imm:$glc, imm:$slc, imm:$tfe),
2673 (opcode
2674 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2675 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2676 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2677>;
2678
2679def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2680def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2681def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2682def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2683
Matt Arsenault84543822014-06-11 18:11:34 +00002684let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002685
2686// Sea island new arithmetic instructinos
2687let neverHasSideEffects = 1 in {
2688defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2689 [(set f64:$dst, (ftrunc f64:$src0))]
2690>;
2691defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2692 [(set f64:$dst, (fceil f64:$src0))]
2693>;
2694defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2695 [(set f64:$dst, (ffloor f64:$src0))]
2696>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002697defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2698 [(set f64:$dst, (frint f64:$src0))]
2699>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002700
Tom Stellardc721a232014-05-16 20:56:47 +00002701defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2702defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2703defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002704def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2705
2706// XXX - Does this set VCC?
2707def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2708} // End neverHasSideEffects = 1
2709
2710// Remaining instructions:
2711// FLAT_*
2712// S_CBRANCH_CDBGUSER
2713// S_CBRANCH_CDBGSYS
2714// S_CBRANCH_CDBGSYS_OR_USER
2715// S_CBRANCH_CDBGSYS_AND_USER
2716// S_DCACHE_INV_VOL
2717// V_EXP_LEGACY_F32
2718// V_LOG_LEGACY_F32
2719// DS_NOP
2720// DS_GWS_SEMA_RELEASE_ALL
2721// DS_WRAP_RTN_B32
2722// DS_CNDXCHG32_RTN_B64
2723// DS_WRITE_B96
2724// DS_WRITE_B128
2725// DS_CONDXCHG32_RTN_B128
2726// DS_READ_B96
2727// DS_READ_B128
2728// BUFFER_LOAD_DWORDX3
2729// BUFFER_STORE_DWORDX3
2730
Matt Arsenault84543822014-06-11 18:11:34 +00002731} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002732
2733
Christian Konig2989ffc2013-03-18 11:34:16 +00002734/********** ====================== **********/
2735/********** Indirect adressing **********/
2736/********** ====================== **********/
2737
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002738multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002739
Christian Konig2989ffc2013-03-18 11:34:16 +00002740 // 1. Extract with offset
2741 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002742 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002743 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002744 >;
2745
2746 // 2. Extract without offset
2747 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002748 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002749 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002750 >;
2751
2752 // 3. Insert with offset
2753 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002754 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002755 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002756 >;
2757
2758 // 4. Insert without offset
2759 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002760 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002761 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002762 >;
2763}
2764
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002765defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2766defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2767defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2768defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2769
2770defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2771defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2772defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2773defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002774
Tom Stellard81d871d2013-11-13 23:36:50 +00002775//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002776// Conversion Patterns
2777//===----------------------------------------------------------------------===//
2778
2779def : Pat<(i32 (sext_inreg i32:$src, i1)),
2780 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2781
2782// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2783// might not be worth the effort, and will need to expand to shifts when
2784// fixing SGPR copies.
2785
2786// Handle sext_inreg in i64
2787def : Pat <
2788 (i64 (sext_inreg i64:$src, i1)),
2789 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2790 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2791 (S_MOV_B32 -1), sub1)
2792>;
2793
2794def : Pat <
2795 (i64 (sext_inreg i64:$src, i8)),
2796 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2797 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2798 (S_MOV_B32 -1), sub1)
2799>;
2800
2801def : Pat <
2802 (i64 (sext_inreg i64:$src, i16)),
2803 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2804 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2805 (S_MOV_B32 -1), sub1)
2806>;
2807
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002808class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2809 (i64 (ext i32:$src)),
2810 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2811 (S_MOV_B32 0), sub1)
2812>;
2813
2814class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2815 (i64 (ext i1:$src)),
2816 (INSERT_SUBREG
2817 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2818 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2819 (S_MOV_B32 0), sub1)
2820>;
2821
2822
2823def : ZExt_i64_i32_Pat<zext>;
2824def : ZExt_i64_i32_Pat<anyext>;
2825def : ZExt_i64_i1_Pat<zext>;
2826def : ZExt_i64_i1_Pat<anyext>;
2827
2828def : Pat <
2829 (i64 (sext i32:$src)),
2830 (INSERT_SUBREG
2831 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2832 (S_ASHR_I32 $src, 31), sub1)
2833>;
2834
2835def : Pat <
2836 (i64 (sext i1:$src)),
2837 (INSERT_SUBREG
2838 (INSERT_SUBREG
2839 (i64 (IMPLICIT_DEF)),
2840 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2841 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2842>;
2843
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002844def : Pat <
2845 (f32 (sint_to_fp i1:$src)),
2846 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2847>;
2848
2849def : Pat <
2850 (f32 (uint_to_fp i1:$src)),
2851 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2852>;
2853
2854def : Pat <
2855 (f64 (sint_to_fp i1:$src)),
2856 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2857>;
2858
2859def : Pat <
2860 (f64 (uint_to_fp i1:$src)),
2861 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2862>;
2863
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002864//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002865// Miscellaneous Patterns
2866//===----------------------------------------------------------------------===//
2867
2868def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002869 (i32 (trunc i64:$a)),
2870 (EXTRACT_SUBREG $a, sub0)
2871>;
2872
Michel Danzerbf1a6412014-01-28 03:01:16 +00002873def : Pat <
2874 (i1 (trunc i32:$a)),
2875 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2876>;
2877
Tom Stellardfb961692013-10-23 00:44:19 +00002878//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002879// Miscellaneous Optimization Patterns
2880//============================================================================//
2881
2882def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2883
Tom Stellard75aadc22012-12-11 21:25:42 +00002884} // End isSI predicate