blob: bd5be3248e07118eef073e924c5467a258185f08 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Tom Stellard58ac7442014-04-29 23:12:48 +000035def isCFDepth0 : Predicate<"isCFDepth0()">;
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000036
Tom Stellard58ac7442014-04-29 23:12:48 +000037def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000038
Tom Stellard0e70de52014-05-16 20:56:45 +000039let SubtargetPredicate = isSI in {
40let OtherPredicates = [isCFDepth0] in {
41
Tom Stellard8d6d4492014-04-22 16:33:57 +000042//===----------------------------------------------------------------------===//
43// SMRD Instructions
44//===----------------------------------------------------------------------===//
45
46let mayLoad = 1 in {
47
48// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
49// SMRD instructions, because the SGPR_32 register class does not include M0
50// and writing to M0 from an SMRD instruction will hang the GPU.
51defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
52defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
53defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
54defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
55defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
56
57defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
58 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
59>;
60
61defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
62 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
63>;
64
65defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
66 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
67>;
68
69defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
70 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
71>;
72
73defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
74 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
75>;
76
77} // mayLoad = 1
78
79//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
80//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
81
82//===----------------------------------------------------------------------===//
83// SOP1 Instructions
84//===----------------------------------------------------------------------===//
85
Tom Stellard75aadc22012-12-11 21:25:42 +000086let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000087
88let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000089def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
90def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
91def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
92def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000093} // End isMoveImm = 1
94
Matt Arsenault2c335622014-04-09 07:16:16 +000095def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
96 [(set i32:$dst, (not i32:$src0))]
97>;
98
Matt Arsenault689f3252014-06-09 16:36:31 +000099def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
100 [(set i64:$dst, (not i64:$src0))]
101>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
103def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000104def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
105 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
106>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000107def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
108} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000109
Tom Stellard75aadc22012-12-11 21:25:42 +0000110////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
111////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000112def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
113 [(set i32:$dst, (ctpop i32:$src0))]
114>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000115def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
116
Matt Arsenault85796012014-06-17 17:36:24 +0000117////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000118////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000119def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
120 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
121>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000122////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000123
Matt Arsenault85796012014-06-17 17:36:24 +0000124def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
125 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
126>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
129def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
130//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000131def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
132 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
133>;
134def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
135 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
136>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000137
Tom Stellard75aadc22012-12-11 21:25:42 +0000138////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
139////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
140////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
141////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
142def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
143def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
144def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
145def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
146
147let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
148
149def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
150def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
151def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
152def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
153def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
154def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
155def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
156def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
157
158} // End hasSideEffects = 1
159
160def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
161def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
162def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
163def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
164def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
165def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
166//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
167def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
168def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
169def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000170
171//===----------------------------------------------------------------------===//
172// SOP2 Instructions
173//===----------------------------------------------------------------------===//
174
175let Defs = [SCC] in { // Carry out goes to SCC
176let isCommutable = 1 in {
177def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
178def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
179 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
180>;
181} // End isCommutable = 1
182
183def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
184def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
185 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
186>;
187
188let Uses = [SCC] in { // Carry in comes from SCC
189let isCommutable = 1 in {
190def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
191 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
192} // End isCommutable = 1
193
194def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
195 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
196} // End Uses = [SCC]
197} // End Defs = [SCC]
198
199def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
200 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
201>;
202def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
203 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
204>;
205def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
206 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
207>;
208def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
209 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
210>;
211
212def S_CSELECT_B32 : SOP2 <
213 0x0000000a, (outs SReg_32:$dst),
214 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
215 []
216>;
217
218def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
219
220def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
221 [(set i32:$dst, (and i32:$src0, i32:$src1))]
222>;
223
224def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
225 [(set i64:$dst, (and i64:$src0, i64:$src1))]
226>;
227
Tom Stellard8d6d4492014-04-22 16:33:57 +0000228def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
229 [(set i32:$dst, (or i32:$src0, i32:$src1))]
230>;
231
232def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
233 [(set i64:$dst, (or i64:$src0, i64:$src1))]
234>;
235
Tom Stellard8d6d4492014-04-22 16:33:57 +0000236def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
237 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
238>;
239
240def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000241 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000242>;
243def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
244def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
245def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
246def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
247def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
248def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
249def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
250def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
251def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
252def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
253
254// Use added complexity so these patterns are preferred to the VALU patterns.
255let AddedComplexity = 1 in {
256
257def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
258 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
259>;
260def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
261 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
262>;
263def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
264 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
265>;
266def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
267 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
268>;
269def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
270 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
271>;
272def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
273 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
274>;
275
276} // End AddedComplexity = 1
277
278def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
279def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
280def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
281def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
282def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
283def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
284def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
285//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
286def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
287
288//===----------------------------------------------------------------------===//
289// SOPC Instructions
290//===----------------------------------------------------------------------===//
291
292def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
293def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
294def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
295def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
296def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
297def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
298def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
299def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
300def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
301def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
302def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
303def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
304////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
305////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
306////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
307////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
308//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
309
310//===----------------------------------------------------------------------===//
311// SOPK Instructions
312//===----------------------------------------------------------------------===//
313
Tom Stellard75aadc22012-12-11 21:25:42 +0000314def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
315def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
316
317/*
318This instruction is disabled for now until we can figure out how to teach
319the instruction selector to correctly use the S_CMP* vs V_CMP*
320instructions.
321
322When this instruction is enabled the code generator sometimes produces this
323invalid sequence:
324
325SCC = S_CMPK_EQ_I32 SGPR0, imm
326VCC = COPY SCC
327VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
328
329def S_CMPK_EQ_I32 : SOPK <
330 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
331 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000332 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000333>;
334*/
335
Matt Arsenault520e7c42014-06-18 16:53:48 +0000336let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000337def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
338def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
339def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
340def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
341def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
342def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
343def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
344def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
345def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
346def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
347def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000348} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000349
Matt Arsenault3383eec2013-11-14 22:32:49 +0000350let Defs = [SCC], isCommutable = 1 in {
351 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
352 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
353}
354
Tom Stellard75aadc22012-12-11 21:25:42 +0000355//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
356def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
357def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
358def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
359//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
360//def EXP : EXP_ <0x00000000, "EXP", []>;
361
Tom Stellard0e70de52014-05-16 20:56:45 +0000362} // End let OtherPredicates = [isCFDepth0]
Tom Stellard58ac7442014-04-29 23:12:48 +0000363
Tom Stellard8d6d4492014-04-22 16:33:57 +0000364//===----------------------------------------------------------------------===//
365// SOPP Instructions
366//===----------------------------------------------------------------------===//
367
Tom Stellardeba61072014-05-02 15:41:42 +0000368def S_NOP : SOPP <0x00000000, (ins i16imm:$SIMM16), "S_NOP $SIMM16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000369
370let isTerminator = 1 in {
371
372def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
373 [(IL_retflag)]> {
374 let SIMM16 = 0;
375 let isBarrier = 1;
376 let hasCtrlDep = 1;
377}
378
379let isBranch = 1 in {
380def S_BRANCH : SOPP <
381 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
382 [(br bb:$target)]> {
383 let isBarrier = 1;
384}
385
386let DisableEncoding = "$scc" in {
387def S_CBRANCH_SCC0 : SOPP <
388 0x00000004, (ins brtarget:$target, SCCReg:$scc),
389 "S_CBRANCH_SCC0 $target", []
390>;
391def S_CBRANCH_SCC1 : SOPP <
392 0x00000005, (ins brtarget:$target, SCCReg:$scc),
393 "S_CBRANCH_SCC1 $target",
394 []
395>;
396} // End DisableEncoding = "$scc"
397
398def S_CBRANCH_VCCZ : SOPP <
399 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
400 "S_CBRANCH_VCCZ $target",
401 []
402>;
403def S_CBRANCH_VCCNZ : SOPP <
404 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
405 "S_CBRANCH_VCCNZ $target",
406 []
407>;
408
409let DisableEncoding = "$exec" in {
410def S_CBRANCH_EXECZ : SOPP <
411 0x00000008, (ins brtarget:$target, EXECReg:$exec),
412 "S_CBRANCH_EXECZ $target",
413 []
414>;
415def S_CBRANCH_EXECNZ : SOPP <
416 0x00000009, (ins brtarget:$target, EXECReg:$exec),
417 "S_CBRANCH_EXECNZ $target",
418 []
419>;
420} // End DisableEncoding = "$exec"
421
422
423} // End isBranch = 1
424} // End isTerminator = 1
425
426let hasSideEffects = 1 in {
427def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
428 [(int_AMDGPU_barrier_local)]
429> {
430 let SIMM16 = 0;
431 let isBarrier = 1;
432 let hasCtrlDep = 1;
433 let mayLoad = 1;
434 let mayStore = 1;
435}
436
437def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
438 []
439>;
440//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
441//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
442//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
443
444let Uses = [EXEC] in {
445 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
446 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
447 > {
448 let DisableEncoding = "$m0";
449 }
450} // End Uses = [EXEC]
451
452//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
453//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
454//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
455//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
456//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
457//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
458} // End hasSideEffects
459
460//===----------------------------------------------------------------------===//
461// VOPC Instructions
462//===----------------------------------------------------------------------===//
463
Christian Konig76edd4f2013-02-26 17:52:29 +0000464let isCompare = 1 in {
465
Christian Konigb19849a2013-02-21 15:17:04 +0000466defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000467defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
468defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
469defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
470defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
471defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
472defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
473defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
474defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000475defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
476defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
477defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
478defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000479defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000480defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
481defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000482
Matt Arsenault520e7c42014-06-18 16:53:48 +0000483let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000484
Matt Arsenault520e7c42014-06-18 16:53:48 +0000485defm V_CMPX_F_F32 : VOPCX_32 <0x00000010, "V_CMPX_F_F32">;
486defm V_CMPX_LT_F32 : VOPCX_32 <0x00000011, "V_CMPX_LT_F32">;
487defm V_CMPX_EQ_F32 : VOPCX_32 <0x00000012, "V_CMPX_EQ_F32">;
488defm V_CMPX_LE_F32 : VOPCX_32 <0x00000013, "V_CMPX_LE_F32">;
489defm V_CMPX_GT_F32 : VOPCX_32 <0x00000014, "V_CMPX_GT_F32">;
490defm V_CMPX_LG_F32 : VOPCX_32 <0x00000015, "V_CMPX_LG_F32">;
491defm V_CMPX_GE_F32 : VOPCX_32 <0x00000016, "V_CMPX_GE_F32">;
492defm V_CMPX_O_F32 : VOPCX_32 <0x00000017, "V_CMPX_O_F32">;
493defm V_CMPX_U_F32 : VOPCX_32 <0x00000018, "V_CMPX_U_F32">;
494defm V_CMPX_NGE_F32 : VOPCX_32 <0x00000019, "V_CMPX_NGE_F32">;
495defm V_CMPX_NLG_F32 : VOPCX_32 <0x0000001a, "V_CMPX_NLG_F32">;
496defm V_CMPX_NGT_F32 : VOPCX_32 <0x0000001b, "V_CMPX_NGT_F32">;
497defm V_CMPX_NLE_F32 : VOPCX_32 <0x0000001c, "V_CMPX_NLE_F32">;
498defm V_CMPX_NEQ_F32 : VOPCX_32 <0x0000001d, "V_CMPX_NEQ_F32">;
499defm V_CMPX_NLT_F32 : VOPCX_32 <0x0000001e, "V_CMPX_NLT_F32">;
500defm V_CMPX_TRU_F32 : VOPCX_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000501
Matt Arsenault520e7c42014-06-18 16:53:48 +0000502} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000503
Christian Konigb19849a2013-02-21 15:17:04 +0000504defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000505defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
506defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
507defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
508defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000509defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000510defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
511defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
512defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000513defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
514defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
515defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
516defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000517defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000518defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
519defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000520
Matt Arsenault520e7c42014-06-18 16:53:48 +0000521let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000522
Matt Arsenault520e7c42014-06-18 16:53:48 +0000523defm V_CMPX_F_F64 : VOPCX_64 <0x00000030, "V_CMPX_F_F64">;
524defm V_CMPX_LT_F64 : VOPCX_64 <0x00000031, "V_CMPX_LT_F64">;
525defm V_CMPX_EQ_F64 : VOPCX_64 <0x00000032, "V_CMPX_EQ_F64">;
526defm V_CMPX_LE_F64 : VOPCX_64 <0x00000033, "V_CMPX_LE_F64">;
527defm V_CMPX_GT_F64 : VOPCX_64 <0x00000034, "V_CMPX_GT_F64">;
528defm V_CMPX_LG_F64 : VOPCX_64 <0x00000035, "V_CMPX_LG_F64">;
529defm V_CMPX_GE_F64 : VOPCX_64 <0x00000036, "V_CMPX_GE_F64">;
530defm V_CMPX_O_F64 : VOPCX_64 <0x00000037, "V_CMPX_O_F64">;
531defm V_CMPX_U_F64 : VOPCX_64 <0x00000038, "V_CMPX_U_F64">;
532defm V_CMPX_NGE_F64 : VOPCX_64 <0x00000039, "V_CMPX_NGE_F64">;
533defm V_CMPX_NLG_F64 : VOPCX_64 <0x0000003a, "V_CMPX_NLG_F64">;
534defm V_CMPX_NGT_F64 : VOPCX_64 <0x0000003b, "V_CMPX_NGT_F64">;
535defm V_CMPX_NLE_F64 : VOPCX_64 <0x0000003c, "V_CMPX_NLE_F64">;
536defm V_CMPX_NEQ_F64 : VOPCX_64 <0x0000003d, "V_CMPX_NEQ_F64">;
537defm V_CMPX_NLT_F64 : VOPCX_64 <0x0000003e, "V_CMPX_NLT_F64">;
538defm V_CMPX_TRU_F64 : VOPCX_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000539
Matt Arsenault520e7c42014-06-18 16:53:48 +0000540} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000541
Christian Konigb19849a2013-02-21 15:17:04 +0000542defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
543defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
544defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
545defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
546defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
547defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
548defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
549defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
550defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
551defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
552defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
553defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
554defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
555defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
556defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
557defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000558
Matt Arsenault520e7c42014-06-18 16:53:48 +0000559let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000560
Matt Arsenault520e7c42014-06-18 16:53:48 +0000561defm V_CMPSX_F_F32 : VOPCX_32 <0x00000050, "V_CMPSX_F_F32">;
562defm V_CMPSX_LT_F32 : VOPCX_32 <0x00000051, "V_CMPSX_LT_F32">;
563defm V_CMPSX_EQ_F32 : VOPCX_32 <0x00000052, "V_CMPSX_EQ_F32">;
564defm V_CMPSX_LE_F32 : VOPCX_32 <0x00000053, "V_CMPSX_LE_F32">;
565defm V_CMPSX_GT_F32 : VOPCX_32 <0x00000054, "V_CMPSX_GT_F32">;
566defm V_CMPSX_LG_F32 : VOPCX_32 <0x00000055, "V_CMPSX_LG_F32">;
567defm V_CMPSX_GE_F32 : VOPCX_32 <0x00000056, "V_CMPSX_GE_F32">;
568defm V_CMPSX_O_F32 : VOPCX_32 <0x00000057, "V_CMPSX_O_F32">;
569defm V_CMPSX_U_F32 : VOPCX_32 <0x00000058, "V_CMPSX_U_F32">;
570defm V_CMPSX_NGE_F32 : VOPCX_32 <0x00000059, "V_CMPSX_NGE_F32">;
571defm V_CMPSX_NLG_F32 : VOPCX_32 <0x0000005a, "V_CMPSX_NLG_F32">;
572defm V_CMPSX_NGT_F32 : VOPCX_32 <0x0000005b, "V_CMPSX_NGT_F32">;
573defm V_CMPSX_NLE_F32 : VOPCX_32 <0x0000005c, "V_CMPSX_NLE_F32">;
574defm V_CMPSX_NEQ_F32 : VOPCX_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
575defm V_CMPSX_NLT_F32 : VOPCX_32 <0x0000005e, "V_CMPSX_NLT_F32">;
576defm V_CMPSX_TRU_F32 : VOPCX_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000577
Matt Arsenault520e7c42014-06-18 16:53:48 +0000578} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000579
Christian Konigb19849a2013-02-21 15:17:04 +0000580defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
581defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
582defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
583defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
584defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
585defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
586defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
587defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
588defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
589defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
590defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
591defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
592defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
593defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
594defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
595defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000596
597let hasSideEffects = 1, Defs = [EXEC] in {
598
Christian Konigb19849a2013-02-21 15:17:04 +0000599defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
600defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
601defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
602defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
603defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
604defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
605defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
606defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
607defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
608defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
609defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
610defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
611defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
612defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
613defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
614defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000615
616} // End hasSideEffects = 1, Defs = [EXEC]
617
Christian Konigb19849a2013-02-21 15:17:04 +0000618defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000619defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000620defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000621defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
622defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000623defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000624defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000625defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000626
Matt Arsenault520e7c42014-06-18 16:53:48 +0000627let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000628
Matt Arsenault520e7c42014-06-18 16:53:48 +0000629defm V_CMPX_F_I32 : VOPCX_32 <0x00000090, "V_CMPX_F_I32">;
630defm V_CMPX_LT_I32 : VOPCX_32 <0x00000091, "V_CMPX_LT_I32">;
631defm V_CMPX_EQ_I32 : VOPCX_32 <0x00000092, "V_CMPX_EQ_I32">;
632defm V_CMPX_LE_I32 : VOPCX_32 <0x00000093, "V_CMPX_LE_I32">;
633defm V_CMPX_GT_I32 : VOPCX_32 <0x00000094, "V_CMPX_GT_I32">;
634defm V_CMPX_NE_I32 : VOPCX_32 <0x00000095, "V_CMPX_NE_I32">;
635defm V_CMPX_GE_I32 : VOPCX_32 <0x00000096, "V_CMPX_GE_I32">;
636defm V_CMPX_T_I32 : VOPCX_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000637
Matt Arsenault520e7c42014-06-18 16:53:48 +0000638} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000639
Christian Konigb19849a2013-02-21 15:17:04 +0000640defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000641defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
642defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
643defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
644defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
645defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
646defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000647defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000648
Matt Arsenault520e7c42014-06-18 16:53:48 +0000649let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000650
Matt Arsenault520e7c42014-06-18 16:53:48 +0000651defm V_CMPX_F_I64 : VOPCX_64 <0x000000b0, "V_CMPX_F_I64">;
652defm V_CMPX_LT_I64 : VOPCX_64 <0x000000b1, "V_CMPX_LT_I64">;
653defm V_CMPX_EQ_I64 : VOPCX_64 <0x000000b2, "V_CMPX_EQ_I64">;
654defm V_CMPX_LE_I64 : VOPCX_64 <0x000000b3, "V_CMPX_LE_I64">;
655defm V_CMPX_GT_I64 : VOPCX_64 <0x000000b4, "V_CMPX_GT_I64">;
656defm V_CMPX_NE_I64 : VOPCX_64 <0x000000b5, "V_CMPX_NE_I64">;
657defm V_CMPX_GE_I64 : VOPCX_64 <0x000000b6, "V_CMPX_GE_I64">;
658defm V_CMPX_T_I64 : VOPCX_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000659
Matt Arsenault520e7c42014-06-18 16:53:48 +0000660} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000661
Christian Konigb19849a2013-02-21 15:17:04 +0000662defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000663defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
664defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
665defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
666defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
667defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
668defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000669defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000670
Matt Arsenault520e7c42014-06-18 16:53:48 +0000671let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000672
Matt Arsenault520e7c42014-06-18 16:53:48 +0000673defm V_CMPX_F_U32 : VOPCX_32 <0x000000d0, "V_CMPX_F_U32">;
674defm V_CMPX_LT_U32 : VOPCX_32 <0x000000d1, "V_CMPX_LT_U32">;
675defm V_CMPX_EQ_U32 : VOPCX_32 <0x000000d2, "V_CMPX_EQ_U32">;
676defm V_CMPX_LE_U32 : VOPCX_32 <0x000000d3, "V_CMPX_LE_U32">;
677defm V_CMPX_GT_U32 : VOPCX_32 <0x000000d4, "V_CMPX_GT_U32">;
678defm V_CMPX_NE_U32 : VOPCX_32 <0x000000d5, "V_CMPX_NE_U32">;
679defm V_CMPX_GE_U32 : VOPCX_32 <0x000000d6, "V_CMPX_GE_U32">;
680defm V_CMPX_T_U32 : VOPCX_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000681
Matt Arsenault520e7c42014-06-18 16:53:48 +0000682} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000683
Christian Konigb19849a2013-02-21 15:17:04 +0000684defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000685defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
686defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
687defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
688defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
689defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
690defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000691defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000692
Matt Arsenault520e7c42014-06-18 16:53:48 +0000693let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000694
Matt Arsenault520e7c42014-06-18 16:53:48 +0000695defm V_CMPX_F_U64 : VOPCX_64 <0x000000f0, "V_CMPX_F_U64">;
696defm V_CMPX_LT_U64 : VOPCX_64 <0x000000f1, "V_CMPX_LT_U64">;
697defm V_CMPX_EQ_U64 : VOPCX_64 <0x000000f2, "V_CMPX_EQ_U64">;
698defm V_CMPX_LE_U64 : VOPCX_64 <0x000000f3, "V_CMPX_LE_U64">;
699defm V_CMPX_GT_U64 : VOPCX_64 <0x000000f4, "V_CMPX_GT_U64">;
700defm V_CMPX_NE_U64 : VOPCX_64 <0x000000f5, "V_CMPX_NE_U64">;
701defm V_CMPX_GE_U64 : VOPCX_64 <0x000000f6, "V_CMPX_GE_U64">;
702defm V_CMPX_T_U64 : VOPCX_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000703
Matt Arsenault520e7c42014-06-18 16:53:48 +0000704} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000705
Christian Konigb19849a2013-02-21 15:17:04 +0000706defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000707
Matt Arsenault520e7c42014-06-18 16:53:48 +0000708let hasSideEffects = 1 in {
709defm V_CMPX_CLASS_F32 : VOPCX_32 <0x00000098, "V_CMPX_CLASS_F32">;
710} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Christian Konigb19849a2013-02-21 15:17:04 +0000712defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000713
Matt Arsenault520e7c42014-06-18 16:53:48 +0000714let hasSideEffects = 1 in {
715defm V_CMPX_CLASS_F64 : VOPCX_64 <0x000000b8, "V_CMPX_CLASS_F64">;
716} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000717
718} // End isCompare = 1
719
Tom Stellard8d6d4492014-04-22 16:33:57 +0000720//===----------------------------------------------------------------------===//
721// DS Instructions
722//===----------------------------------------------------------------------===//
723
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000724
725def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
726def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
727def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000728def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
729def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000730def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
731def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
732def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
733def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
734def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
735def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
736def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
737def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
738def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
739def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
740def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
741def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
742
Matt Arsenault7ddcd832014-06-11 18:08:37 +0000743def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32>;
744def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000745def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000746def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32>;
747def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000748def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32>;
749def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32>;
750def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32>;
751def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32>;
752def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32>;
753def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32>;
754def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32>;
755def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32>;
756def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
757//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32>;
758//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32>;
759def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32>;
760def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32>;
761def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32>;
762def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32>;
763
764let SubtargetPredicate = isCI in {
765def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32>;
766} // End isCI
767
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000768
769def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_32>;
770def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_32>;
771def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000772def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_32>;
773def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_32>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000774def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
775def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
776def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
777def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
778def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
779def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
780def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
781def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
782def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
783def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
784def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
785def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
786
787def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64>;
788def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64>;
789def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000790def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64>;
791def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000792def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64>;
793def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64>;
794def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64>;
795def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64>;
796def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64>;
797def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64>;
798def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64>;
799def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64>;
800def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64>;
801//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64>;
802//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64>;
803def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64>;
804def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64>;
805def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64>;
806def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64>;
807
808//let SubtargetPredicate = isCI in {
809// DS_CONDXCHG32_RTN_B64
810// DS_CONDXCHG32_RTN_B128
811//} // End isCI
812
813// TODO: _SRC2_* forms
814
Michel Danzer1c454302013-07-10 16:36:43 +0000815def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000816def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
817def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000818def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
819
Michel Danzer1c454302013-07-10 16:36:43 +0000820def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000821def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
822def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
823def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
824def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000825def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000826
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000827// 2 forms.
828def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
829def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
830
831def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
832def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
833
834// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
835// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
836
Tom Stellard8d6d4492014-04-22 16:33:57 +0000837//===----------------------------------------------------------------------===//
838// MUBUF Instructions
839//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000840
Tom Stellard75aadc22012-12-11 21:25:42 +0000841//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
842//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
843//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000844defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000845//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
846//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
847//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
848//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000849defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
850 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
851>;
852defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
853 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
854>;
855defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
856 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
857>;
858defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
859 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
860>;
861defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
862 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
863>;
864defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
865 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
866>;
867defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
868 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
869>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000870
871def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000872 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000873>;
874
875def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000876 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000877>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000878
879def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000881>;
882
883def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000885>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000886
887def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000889>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000890//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
891//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
892//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
893//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
894//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
895//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
896//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
897//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
898//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
899//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
900//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
901//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
902//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
903//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
904//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
905//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
906//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
907//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
908//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
909//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
910//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
911//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
912//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
913//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
914//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
915//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
916//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
917//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
918//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
919//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
920//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
921//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
922//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
923//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
924//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
925//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000926
927//===----------------------------------------------------------------------===//
928// MTBUF Instructions
929//===----------------------------------------------------------------------===//
930
Tom Stellard75aadc22012-12-11 21:25:42 +0000931//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
932//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
933//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
934def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000935def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
936def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
937def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
938def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000939
Tom Stellard8d6d4492014-04-22 16:33:57 +0000940//===----------------------------------------------------------------------===//
941// MIMG Instructions
942//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000943
Tom Stellard16a9a202013-08-14 23:24:17 +0000944defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
945defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000946//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
947//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
948//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
949//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
950//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
951//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
952//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
953//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000954defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000955//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
956//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
957//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
958//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
959//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
960//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
961//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
962//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
963//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
964//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
965//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
966//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
967//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
968//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
969//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
970//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
971//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000972defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
973defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
974defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
975defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
976defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
977defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
978defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
979defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
980defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
981defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
982defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
983defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
984defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
985defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
986defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
987defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
988defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
989defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
990defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
991defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
992defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
993defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
994defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
995defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
996defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
997defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
998defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
999defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1000defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1001defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1002defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1003defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001004defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1005defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1006defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1007defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1008defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1009defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1010defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1011defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1012defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1013defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1014defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1015defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1016defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1017defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1018defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1019defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1020defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1021defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1022defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1023defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1024defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1025defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1026defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1027defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001028defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1029defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1030defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1031defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1032defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1033defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1034defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1035defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1036defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001037//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1038//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001039
Tom Stellard8d6d4492014-04-22 16:33:57 +00001040//===----------------------------------------------------------------------===//
1041// VOP1 Instructions
1042//===----------------------------------------------------------------------===//
1043
1044//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001045
1046let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001047defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001048} // End neverHasSideEffects = 1, isMoveImm = 1
1049
Tom Stellardfbe435d2014-03-17 17:03:51 +00001050let Uses = [EXEC] in {
1051
1052def V_READFIRSTLANE_B32 : VOP1 <
1053 0x00000002,
1054 (outs SReg_32:$vdst),
1055 (ins VReg_32:$src0),
1056 "V_READFIRSTLANE_B32 $vdst, $src0",
1057 []
1058>;
1059
1060}
1061
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001062defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
1063 [(set i32:$dst, (fp_to_sint f64:$src0))]
1064>;
1065defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
1066 [(set f64:$dst, (sint_to_fp i32:$src0))]
1067>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001068defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001069 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001070>;
Tom Stellardc932d732013-05-06 23:02:07 +00001071defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
1072 [(set f32:$dst, (uint_to_fp i32:$src0))]
1073>;
Tom Stellard73c31d52013-08-14 22:21:57 +00001074defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
1075 [(set i32:$dst, (fp_to_uint f32:$src0))]
1076>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001077defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001078 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001079>;
1080defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001081defm V_CVT_F16_F32 : VOP1_32 <0x0000000a, "V_CVT_F16_F32",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001082 [(set i32:$dst, (fp_to_f16 f32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001083>;
1084defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16",
Tim Northoverfd7e4242014-07-17 10:51:23 +00001085 [(set f32:$dst, (f16_to_fp i32:$src0))]
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001086>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001087//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1088//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1089//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001090defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
1091 [(set f32:$dst, (fround f64:$src0))]
1092>;
1093defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
1094 [(set f64:$dst, (fextend f32:$src0))]
1095>;
Matt Arsenault364a6742014-06-11 17:50:44 +00001096defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0",
1097 [(set f32:$dst, (AMDGPUcvt_f32_ubyte0 i32:$src0))]
1098>;
1099defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1",
1100 [(set f32:$dst, (AMDGPUcvt_f32_ubyte1 i32:$src0))]
1101>;
1102defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2",
1103 [(set f32:$dst, (AMDGPUcvt_f32_ubyte2 i32:$src0))]
1104>;
1105defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3",
1106 [(set f32:$dst, (AMDGPUcvt_f32_ubyte3 i32:$src0))]
1107>;
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001108defm V_CVT_U32_F64 : VOP1_32_64 <0x00000015, "V_CVT_U32_F64",
1109 [(set i32:$dst, (fp_to_uint f64:$src0))]
1110>;
1111defm V_CVT_F64_U32 : VOP1_64_32 <0x00000016, "V_CVT_F64_U32",
1112 [(set f64:$dst, (uint_to_fp i32:$src0))]
1113>;
1114
Tom Stellard75aadc22012-12-11 21:25:42 +00001115defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001116 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001117>;
Tom Stellard9b3d2532013-05-06 23:02:00 +00001118defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
Tom Stellard9c603eb2014-06-20 17:06:09 +00001119 [(set f32:$dst, (ftrunc f32:$src0))]
Tom Stellard9b3d2532013-05-06 23:02:00 +00001120>;
Michel Danzerc3ea4042013-02-22 11:22:49 +00001121defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001122 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +00001123>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001124defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001125 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001126>;
1127defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001128 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001129>;
1130defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001131 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001132>;
1133defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +00001134defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001135 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +00001136>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001137
Tom Stellard75aadc22012-12-11 21:25:42 +00001138defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
1139defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
1140defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001141 [(set f32:$dst, (AMDGPUrcp f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001142>;
1143defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001144defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32",
1145 [(set f32:$dst, (AMDGPUrsq_clamped f32:$src0))]
1146>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001147defm V_RSQ_LEGACY_F32 : VOP1_32 <
1148 0x0000002d, "V_RSQ_LEGACY_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001149 [(set f32:$dst, (AMDGPUrsq_legacy f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001150>;
Matt Arsenault15130462014-06-05 00:15:55 +00001151defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001152 [(set f32:$dst, (AMDGPUrsq f32:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001153>;
Tom Stellard7512c082013-07-12 18:14:56 +00001154defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001155 [(set f64:$dst, (AMDGPUrcp f64:$src0))]
Tom Stellard7512c082013-07-12 18:14:56 +00001156>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001157defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
Matt Arsenault15130462014-06-05 00:15:55 +00001158defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64",
Matt Arsenault257d48d2014-06-24 22:13:39 +00001159 [(set f64:$dst, (AMDGPUrsq f64:$src0))]
Matt Arsenault15130462014-06-05 00:15:55 +00001160>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001161defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64",
1162 [(set f64:$dst, (AMDGPUrsq_clamped f64:$src0))]
1163>;
Tom Stellard8ed7b452013-07-12 18:15:13 +00001164defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
1165 [(set f32:$dst, (fsqrt f32:$src0))]
1166>;
1167defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
1168 [(set f64:$dst, (fsqrt f64:$src0))]
1169>;
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001170defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32",
1171 [(set f32:$dst, (AMDGPUsin f32:$src0))]
1172>;
1173defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32",
1174 [(set f32:$dst, (AMDGPUcos f32:$src0))]
1175>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001176defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
1177defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
1178defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
1179defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
1180defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
1181//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
1182defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
1183defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
1184//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
1185defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
1186//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
1187defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
1188defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
1189defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
1190
Tom Stellard8d6d4492014-04-22 16:33:57 +00001191
1192//===----------------------------------------------------------------------===//
1193// VINTRP Instructions
1194//===----------------------------------------------------------------------===//
1195
Tom Stellard75aadc22012-12-11 21:25:42 +00001196def V_INTERP_P1_F32 : VINTRP <
1197 0x00000000,
1198 (outs VReg_32:$dst),
1199 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001200 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001201 []> {
1202 let DisableEncoding = "$m0";
1203}
1204
1205def V_INTERP_P2_F32 : VINTRP <
1206 0x00000001,
1207 (outs VReg_32:$dst),
1208 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001209 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001210 []> {
1211
1212 let Constraints = "$src0 = $dst";
1213 let DisableEncoding = "$src0,$m0";
1214
1215}
1216
1217def V_INTERP_MOV_F32 : VINTRP <
1218 0x00000002,
1219 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001220 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001221 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001222 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001223 let DisableEncoding = "$m0";
1224}
1225
Tom Stellard8d6d4492014-04-22 16:33:57 +00001226//===----------------------------------------------------------------------===//
1227// VOP2 Instructions
1228//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001229
1230def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001231 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1232 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001233 []
1234>{
1235 let DisableEncoding = "$vcc";
1236}
1237
1238def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +00001239 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +00001240 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
1241 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001242 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001243> {
1244 let src0_modifiers = 0;
1245 let src1_modifiers = 0;
1246 let src2_modifiers = 0;
1247}
Tom Stellard75aadc22012-12-11 21:25:42 +00001248
Tom Stellardc149dc02013-11-27 21:23:35 +00001249def V_READLANE_B32 : VOP2 <
1250 0x00000001,
1251 (outs SReg_32:$vdst),
1252 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1253 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1254 []
1255>;
1256
1257def V_WRITELANE_B32 : VOP2 <
1258 0x00000002,
1259 (outs VReg_32:$vdst),
1260 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1261 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1262 []
1263>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001264
Christian Konig76edd4f2013-02-26 17:52:29 +00001265let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +00001266defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001267 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +00001268>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001269
Christian Konig71088e62013-02-21 15:17:41 +00001270defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001271 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001272>;
Christian Konig3c145802013-03-27 09:12:59 +00001273defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
1274} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001275
Tom Stellard75aadc22012-12-11 21:25:42 +00001276defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001277
1278let isCommutable = 1 in {
1279
Tom Stellard75aadc22012-12-11 21:25:42 +00001280defm V_MUL_LEGACY_F32 : VOP2_32 <
1281 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001282 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001283>;
1284
1285defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001286 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001287>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001288
Christian Konig76edd4f2013-02-26 17:52:29 +00001289
Tom Stellard41fc7852013-07-23 01:48:42 +00001290defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001291 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001292>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001293//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +00001294defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001295 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +00001296>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001297//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001298
Christian Konig76edd4f2013-02-26 17:52:29 +00001299
Tom Stellard75aadc22012-12-11 21:25:42 +00001300defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001301 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001302>;
1303
1304defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001305 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001306>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001307
Tom Stellard75aadc22012-12-11 21:25:42 +00001308defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
1309defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellard58ac7442014-04-29 23:12:48 +00001310defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
1311 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]>;
1312defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
1313 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]>;
1314defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
1315 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]>;
1316defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
1317 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001318
Tom Stellard58ac7442014-04-29 23:12:48 +00001319defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
1320 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1321>;
1322
Christian Konig3c145802013-03-27 09:12:59 +00001323defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
1324
Tom Stellard58ac7442014-04-29 23:12:48 +00001325defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
1326 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1327>;
Christian Konig3c145802013-03-27 09:12:59 +00001328defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
1329
Tom Stellard82166022013-11-13 23:36:37 +00001330let hasPostISelHook = 1 in {
1331
Tom Stellard58ac7442014-04-29 23:12:48 +00001332defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
1333 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1334>;
Tom Stellard82166022013-11-13 23:36:37 +00001335
1336}
Christian Konig3c145802013-03-27 09:12:59 +00001337defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001338
Tom Stellard58ac7442014-04-29 23:12:48 +00001339defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
1340 [(set i32:$dst, (and i32:$src0, i32:$src1))]>;
1341defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
1342 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1343>;
1344defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
1345 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1346>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001347
1348} // End isCommutable = 1
1349
Matt Arsenaultb3458362014-03-31 18:21:13 +00001350defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
1351 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001352defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
1353defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
1354defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001355defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001356defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1357defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001358
Christian Konig3c145802013-03-27 09:12:59 +00001359let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001360// No patterns so that the scalar instructions are always selected.
1361// The scalar versions will be replaced with vector when needed later.
Tom Stellard58ac7442014-04-29 23:12:48 +00001362defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32",
1363 [(set i32:$dst, (add i32:$src0, i32:$src1))], VSrc_32>;
1364defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32",
1365 [(set i32:$dst, (sub i32:$src0, i32:$src1))], VSrc_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001366defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1367 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001368
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001369let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard58ac7442014-04-29 23:12:48 +00001370defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32",
1371 [(set i32:$dst, (adde i32:$src0, i32:$src1))], VReg_32>;
1372defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32",
1373 [(set i32:$dst, (sube i32:$src0, i32:$src1))], VReg_32>;
Tom Stellarde28859f2014-03-07 20:12:39 +00001374defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1375 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001376} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001377} // End isCommutable = 1, Defs = [VCC]
1378
Tom Stellard75aadc22012-12-11 21:25:42 +00001379defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1380////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1381////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1382////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1383defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001384 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1387////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001388
1389//===----------------------------------------------------------------------===//
1390// VOP3 Instructions
1391//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001392
1393let neverHasSideEffects = 1 in {
1394
Tom Stellardc721a232014-05-16 20:56:47 +00001395defm V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001396defm V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32",
1397 [(set f32:$dst, (fadd (fmul f32:$src0, f32:$src1), f32:$src2))]
1398>;
Tom Stellardc721a232014-05-16 20:56:47 +00001399defm V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001400 [(set i32:$dst, (AMDGPUmad_i24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001401>;
Tom Stellardc721a232014-05-16 20:56:47 +00001402defm V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Matt Arsenaulteb260202014-05-22 18:00:15 +00001403 [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001404>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001405
1406} // End neverHasSideEffects
Matt Arsenaulteb260202014-05-22 18:00:15 +00001407
Tom Stellardc721a232014-05-16 20:56:47 +00001408defm V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1409defm V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1410defm V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1411defm V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001412
1413let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
Tom Stellardc721a232014-05-16 20:56:47 +00001414defm V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001415 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001416defm V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
Matt Arsenaultfae02982014-03-17 18:58:11 +00001417 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1418}
1419
Tom Stellardc721a232014-05-16 20:56:47 +00001420defm V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
Matt Arsenaultb3458362014-03-31 18:21:13 +00001421 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellardc721a232014-05-16 20:56:47 +00001422defm V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001423 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1424>;
1425def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1426 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1427>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001428//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001429defm V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001430
Tom Stellardc721a232014-05-16 20:56:47 +00001431defm V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1432defm V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001433////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1434////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1435////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1436////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1437////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1438////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1439////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1440////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1441////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1442//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1443//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1444//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardc721a232014-05-16 20:56:47 +00001445defm V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001446////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001447defm V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32",
1448 [(set f32:$dst, (AMDGPUdiv_fixup f32:$src0, f32:$src1, f32:$src2))]
1449>;
1450def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64",
1451 [(set f64:$dst, (AMDGPUdiv_fixup f64:$src0, f64:$src1, f64:$src2))]
1452>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001453
Matt Arsenault93840c02014-06-09 17:00:46 +00001454def V_LSHL_B64 : VOP3_64_32 <0x00000161, "V_LSHL_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001455 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1456>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001457def V_LSHR_B64 : VOP3_64_32 <0x00000162, "V_LSHR_B64",
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001458 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1459>;
Matt Arsenault93840c02014-06-09 17:00:46 +00001460def V_ASHR_I64 : VOP3_64_32 <0x00000163, "V_ASHR_I64",
Tom Stellard31209cc2013-07-15 19:00:09 +00001461 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1462>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001463
Tom Stellard7512c082013-07-12 18:14:56 +00001464let isCommutable = 1 in {
1465
Tom Stellard75aadc22012-12-11 21:25:42 +00001466def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1467def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1468def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1469def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001470
1471} // isCommutable = 1
1472
Tom Stellard75aadc22012-12-11 21:25:42 +00001473def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001474
1475let isCommutable = 1 in {
1476
Tom Stellardc721a232014-05-16 20:56:47 +00001477defm V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1478defm V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1479defm V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
1480defm V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001481
1482} // isCommutable = 1
1483
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001484def V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1485
1486// Double precision division pre-scale.
1487def V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001488
1489defm V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32",
1490 [(set f32:$dst, (AMDGPUdiv_fmas f32:$src0, f32:$src1, f32:$src2))]
1491>;
1492def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64",
1493 [(set f64:$dst, (AMDGPUdiv_fmas f64:$src0, f64:$src1, f64:$src2))]
1494>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001495//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1496//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1497//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001498def V_TRIG_PREOP_F64 : VOP3_64_32 <0x00000174, "V_TRIG_PREOP_F64",
1499 [(set f64:$dst, (AMDGPUtrig_preop f64:$src0, i32:$src1))]
1500>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001501
Tom Stellard8d6d4492014-04-22 16:33:57 +00001502//===----------------------------------------------------------------------===//
1503// Pseudo Instructions
1504//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001505
Tom Stellard75aadc22012-12-11 21:25:42 +00001506let isCodeGenOnly = 1, isPseudo = 1 in {
1507
Tom Stellard1bd80722014-04-30 15:31:33 +00001508def V_MOV_I1 : InstSI <
1509 (outs VReg_1:$dst),
1510 (ins i1imm:$src),
1511 "", [(set i1:$dst, (imm:$src))]
1512>;
1513
Tom Stellard365a2b42014-05-15 14:41:50 +00001514def V_AND_I1 : InstSI <
1515 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1516 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1517>;
1518
1519def V_OR_I1 : InstSI <
1520 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1521 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1522>;
1523
Matt Arsenault8fb37382013-10-11 21:03:36 +00001524// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001525// and should be lowered to ISA instructions prior to codegen.
1526
Tom Stellardf8794352012-12-19 22:10:31 +00001527let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1528 Uses = [EXEC], Defs = [EXEC] in {
1529
1530let isBranch = 1, isTerminator = 1 in {
1531
Tom Stellard919bb6b2014-04-29 23:12:53 +00001532def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001533 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001534 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001535 "",
1536 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001537>;
1538
Tom Stellardf8794352012-12-19 22:10:31 +00001539def SI_ELSE : InstSI <
1540 (outs SReg_64:$dst),
1541 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001542 "",
1543 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001544> {
Tom Stellardf8794352012-12-19 22:10:31 +00001545 let Constraints = "$src = $dst";
1546}
1547
1548def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001549 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001550 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001551 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001552 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001553>;
Tom Stellardf8794352012-12-19 22:10:31 +00001554
1555} // end isBranch = 1, isTerminator = 1
1556
1557def SI_BREAK : InstSI <
1558 (outs SReg_64:$dst),
1559 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001560 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001561 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001562>;
1563
1564def SI_IF_BREAK : InstSI <
1565 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001566 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001567 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001568 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001569>;
1570
1571def SI_ELSE_BREAK : InstSI <
1572 (outs SReg_64:$dst),
1573 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001574 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001575 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001576>;
1577
1578def SI_END_CF : InstSI <
1579 (outs),
1580 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001581 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001582 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001583>;
1584
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001585def SI_KILL : InstSI <
1586 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001587 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001588 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001589 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001590>;
1591
Tom Stellardf8794352012-12-19 22:10:31 +00001592} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1593 // Uses = [EXEC], Defs = [EXEC]
1594
Christian Konig2989ffc2013-03-18 11:34:16 +00001595let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1596
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001597//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001598
1599let UseNamedOperandTable = 1 in {
1600
Tom Stellard0e70de52014-05-16 20:56:45 +00001601def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001602 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001603 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001604 "", []
1605> {
1606 let isRegisterLoad = 1;
1607 let mayLoad = 1;
1608}
1609
Tom Stellard0e70de52014-05-16 20:56:45 +00001610class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001611 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001612 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001613 "", []
1614> {
1615 let isRegisterStore = 1;
1616 let mayStore = 1;
1617}
1618
1619let usesCustomInserter = 1 in {
1620def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1621} // End usesCustomInserter = 1
1622def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1623
1624
1625} // End UseNamedOperandTable = 1
1626
Christian Konig2989ffc2013-03-18 11:34:16 +00001627def SI_INDIRECT_SRC : InstSI <
1628 (outs VReg_32:$dst, SReg_64:$temp),
1629 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1630 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1631 []
1632>;
1633
1634class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1635 (outs rc:$dst, SReg_64:$temp),
1636 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1637 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1638 []
1639> {
1640 let Constraints = "$src = $dst";
1641}
1642
Tom Stellard81d871d2013-11-13 23:36:50 +00001643def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001644def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1645def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1646def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1647def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1648
1649} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1650
Tom Stellard556d9aa2013-06-03 17:39:37 +00001651let usesCustomInserter = 1 in {
1652
Matt Arsenault22658062013-10-15 23:44:48 +00001653// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001654// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001655def SI_ADDR64_RSRC : InstSI <
1656 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001657 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001658 "", []
1659>;
1660
Tom Stellard2a6a61052013-07-12 18:15:08 +00001661def V_SUB_F64 : InstSI <
1662 (outs VReg_64:$dst),
1663 (ins VReg_64:$src0, VReg_64:$src1),
1664 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001665 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001666>;
1667
Tom Stellard556d9aa2013-06-03 17:39:37 +00001668} // end usesCustomInserter
1669
Tom Stellardeba61072014-05-02 15:41:42 +00001670multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1671
1672 def _SAVE : InstSI <
1673 (outs VReg_32:$dst),
1674 (ins sgpr_class:$src, i32imm:$frame_idx),
1675 "", []
1676 >;
1677
1678 def _RESTORE : InstSI <
1679 (outs sgpr_class:$dst),
1680 (ins VReg_32:$src, i32imm:$frame_idx),
1681 "", []
1682 >;
1683
1684}
1685
Tom Stellard060ae392014-06-10 21:20:38 +00001686defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001687defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1688defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1689defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1690defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1691
Tom Stellard75aadc22012-12-11 21:25:42 +00001692} // end IsCodeGenOnly, isPseudo
1693
Tom Stellard0e70de52014-05-16 20:56:45 +00001694} // end SubtargetPredicate = SI
1695
1696let Predicates = [isSI] in {
1697
Christian Konig2aca0432013-02-21 15:17:32 +00001698def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001699 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1700 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001701>;
1702
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001703def : Pat <
1704 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001705 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001706>;
1707
Tom Stellard75aadc22012-12-11 21:25:42 +00001708/* int_SI_vs_load_input */
1709def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001710 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001711 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001712>;
1713
1714/* int_SI_export */
1715def : Pat <
1716 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001717 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001718 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001719 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001720>;
1721
Tom Stellard8d6d4492014-04-22 16:33:57 +00001722//===----------------------------------------------------------------------===//
1723// SMRD Patterns
1724//===----------------------------------------------------------------------===//
1725
1726multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1727
1728 // 1. Offset as 8bit DWORD immediate
1729 def : Pat <
1730 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1731 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1732 >;
1733
1734 // 2. Offset loaded in an 32bit SGPR
1735 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001736 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1737 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001738 >;
1739
1740 // 3. No offset at all
1741 def : Pat <
1742 (constant_load i64:$sbase),
1743 (vt (Instr_IMM $sbase, 0))
1744 >;
1745}
1746
1747defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1748defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001749defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1750defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1751defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1752defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1753defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1754
1755// 1. Offset as 8bit DWORD immediate
1756def : Pat <
1757 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1758 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1759>;
1760
1761// 2. Offset loaded in an 32bit SGPR
1762def : Pat <
1763 (SIload_constant v4i32:$sbase, imm:$offset),
1764 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1765>;
1766
Tom Stellardae4c9e72014-06-20 17:06:11 +00001767} // Predicates = [isSI] in {
1768
1769//===----------------------------------------------------------------------===//
1770// SOP1 Patterns
1771//===----------------------------------------------------------------------===//
1772
1773let Predicates = [isSI, isCFDepth0] in {
1774
1775def : Pat <
1776 (i64 (ctpop i64:$src)),
1777 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1778 (S_BCNT1_I32_B64 $src), sub0),
1779 (S_MOV_B32 0), sub1)
1780>;
1781
1782} // Predicates = [isSI, isCFDepth0]
1783
1784let Predicates = [isSI] in {
Tom Stellard58ac7442014-04-29 23:12:48 +00001785//===----------------------------------------------------------------------===//
1786// SOP2 Patterns
1787//===----------------------------------------------------------------------===//
1788
1789def : Pat <
Tom Stellard58ac7442014-04-29 23:12:48 +00001790 (i1 (xor i1:$src0, i1:$src1)),
1791 (S_XOR_B64 $src0, $src1)
1792>;
1793
1794//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001795// SOPP Patterns
1796//===----------------------------------------------------------------------===//
1797
1798def : Pat <
1799 (int_AMDGPU_barrier_global),
1800 (S_BARRIER)
1801>;
1802
1803//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001804// VOP1 Patterns
1805//===----------------------------------------------------------------------===//
1806
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001807let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001808def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001809defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001810defm : RsqPat<V_RSQ_F32_e32, f32>;
1811}
1812
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001813//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001814// VOP2 Patterns
1815//===----------------------------------------------------------------------===//
1816
Tom Stellardc9dedb82014-06-20 17:05:57 +00001817class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1818 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001819 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001820 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001821 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001822 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001823 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1824>;
1825
Tom Stellardc9dedb82014-06-20 17:05:57 +00001826def : BinOp64Pat <or, V_OR_B32_e32>;
1827def : BinOp64Pat <xor, V_XOR_B32_e32>;
1828
Tom Stellard58ac7442014-04-29 23:12:48 +00001829class SextInReg <ValueType vt, int ShiftAmt> : Pat <
1830 (sext_inreg i32:$src0, vt),
1831 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
1832>;
1833
1834def : SextInReg <i8, 24>;
1835def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001836
Tom Stellardae4c9e72014-06-20 17:06:11 +00001837def : Pat <
1838 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
1839 (V_BCNT_U32_B32_e32 $popcnt, $val)
1840>;
1841
1842def : Pat <
1843 (i32 (ctpop i32:$popcnt)),
1844 (V_BCNT_U32_B32_e64 $popcnt, 0, 0, 0)
1845>;
1846
1847def : Pat <
1848 (i64 (ctpop i64:$src)),
1849 (INSERT_SUBREG
1850 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1851 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
1852 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0, 0, 0)),
1853 sub0),
1854 (V_MOV_B32_e32 0), sub1)
1855>;
1856
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001857/********** ======================= **********/
1858/********** Image sampling patterns **********/
1859/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001860
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001861// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001862class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001863 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001864 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1865 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1866 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1867 $addr, $rsrc, $sampler)
1868>;
1869
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001870multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
1871 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1872 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1873 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1874 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
1875 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
1876}
1877
1878// Image only
1879class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00001880 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001881 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
1882 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
1883 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
1884 $addr, $rsrc)
1885>;
1886
1887multiclass ImagePatterns<SDPatternOperator name, string opcode> {
1888 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
1889 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
1890 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
1891}
1892
1893// Basic sample
1894defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
1895defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
1896defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
1897defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
1898defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
1899defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
1900defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
1901defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
1902defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
1903defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
1904
1905// Sample with comparison
1906defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
1907defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
1908defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
1909defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
1910defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
1911defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
1912defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
1913defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
1914defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
1915defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
1916
1917// Sample with offsets
1918defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
1919defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
1920defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
1921defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
1922defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
1923defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
1924defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
1925defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
1926defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
1927defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
1928
1929// Sample with comparison and offsets
1930defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
1931defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
1932defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
1933defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
1934defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
1935defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
1936defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
1937defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
1938defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
1939defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
1940
1941// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001942// Only the variants which make sense are defined.
1943def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
1944def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
1945def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
1946def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
1947def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
1948def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
1949def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
1950def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
1951def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
1952
1953def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
1954def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
1955def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
1956def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
1957def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
1958def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
1959def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
1960def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
1961def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
1962
1963def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
1964def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
1965def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
1966def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
1967def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
1968def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
1969def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
1970def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
1971def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
1972
1973def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
1974def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
1975def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
1976def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
1977def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
1978def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
1979def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
1980def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
1981
1982def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
1983def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
1984def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
1985
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001986def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
1987defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
1988defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
1989
Tom Stellard9fa17912013-08-14 23:24:45 +00001990/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001991def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001992 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001993 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001994>;
1995
Tom Stellard9fa17912013-08-14 23:24:45 +00001996class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001997 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001998 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001999>;
2000
Tom Stellard9fa17912013-08-14 23:24:45 +00002001class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002002 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002003 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002004>;
2005
Tom Stellard9fa17912013-08-14 23:24:45 +00002006class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002007 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002008 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002009>;
2010
Tom Stellard9fa17912013-08-14 23:24:45 +00002011class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002012 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002013 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002014 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002015>;
2016
Tom Stellard9fa17912013-08-14 23:24:45 +00002017class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002018 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002019 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002020 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002021>;
2022
Tom Stellard9fa17912013-08-14 23:24:45 +00002023/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002024multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2025 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2026MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002027 def : SamplePattern <SIsample, sample, addr_type>;
2028 def : SampleRectPattern <SIsample, sample, addr_type>;
2029 def : SampleArrayPattern <SIsample, sample, addr_type>;
2030 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2031 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002032
Tom Stellard9fa17912013-08-14 23:24:45 +00002033 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2034 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2035 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2036 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002037
Tom Stellard9fa17912013-08-14 23:24:45 +00002038 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2039 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2040 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2041 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002042
Tom Stellard9fa17912013-08-14 23:24:45 +00002043 def : SamplePattern <SIsampled, sample_d, addr_type>;
2044 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2045 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2046 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002047}
2048
Tom Stellard682bfbc2013-10-10 17:11:24 +00002049defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2050 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2051 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2052 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002053 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002054defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2055 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2056 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2057 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002058 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002059defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2060 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2061 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2062 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002063 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002064defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2065 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2066 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2067 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002068 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002069
Tom Stellard353b3362013-05-06 23:02:12 +00002070/* int_SI_imageload for texture fetches consuming varying address parameters */
2071class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2072 (name addr_type:$addr, v32i8:$rsrc, imm),
2073 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2074>;
2075
2076class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2077 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2078 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2079>;
2080
Tom Stellard3494b7e2013-08-14 22:22:14 +00002081class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2082 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2083 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2084>;
2085
2086class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2087 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2088 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2089>;
2090
Tom Stellard16a9a202013-08-14 23:24:17 +00002091multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2092 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2093 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002094}
2095
Tom Stellard16a9a202013-08-14 23:24:17 +00002096multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2097 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2098 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2099}
2100
Tom Stellard682bfbc2013-10-10 17:11:24 +00002101defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2102defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002103
Tom Stellard682bfbc2013-10-10 17:11:24 +00002104defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2105defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002106
Tom Stellardf787ef12013-05-06 23:02:19 +00002107/* Image resource information */
2108def : Pat <
2109 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002110 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002111>;
2112
2113def : Pat <
2114 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002115 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002116>;
2117
Tom Stellard3494b7e2013-08-14 22:22:14 +00002118def : Pat <
2119 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002120 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002121>;
2122
Christian Konig4a1b9c32013-03-18 11:34:10 +00002123/********** ============================================ **********/
2124/********** Extraction, Insertion, Building and Casting **********/
2125/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002126
Christian Konig4a1b9c32013-03-18 11:34:10 +00002127foreach Index = 0-2 in {
2128 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002129 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002130 >;
2131 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002132 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002133 >;
2134
2135 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002136 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002137 >;
2138 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002139 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002140 >;
2141}
2142
2143foreach Index = 0-3 in {
2144 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002145 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002146 >;
2147 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002148 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002149 >;
2150
2151 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002152 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002153 >;
2154 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002155 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002156 >;
2157}
2158
2159foreach Index = 0-7 in {
2160 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002161 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002162 >;
2163 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002164 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002165 >;
2166
2167 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002168 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002169 >;
2170 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002171 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002172 >;
2173}
2174
2175foreach Index = 0-15 in {
2176 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002177 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002178 >;
2179 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002180 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002181 >;
2182
2183 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002184 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002185 >;
2186 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002187 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002188 >;
2189}
Tom Stellard75aadc22012-12-11 21:25:42 +00002190
Tom Stellard75aadc22012-12-11 21:25:42 +00002191def : BitConvert <i32, f32, SReg_32>;
2192def : BitConvert <i32, f32, VReg_32>;
2193
2194def : BitConvert <f32, i32, SReg_32>;
2195def : BitConvert <f32, i32, VReg_32>;
2196
Tom Stellard7512c082013-07-12 18:14:56 +00002197def : BitConvert <i64, f64, VReg_64>;
2198
2199def : BitConvert <f64, i64, VReg_64>;
2200
Tom Stellarded2f6142013-07-18 21:43:42 +00002201def : BitConvert <v2f32, v2i32, VReg_64>;
2202def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002203def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002204def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002205def : BitConvert <v2f32, i64, VReg_64>;
2206def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002207def : BitConvert <v2i32, f64, VReg_64>;
2208def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002209def : BitConvert <v4f32, v4i32, VReg_128>;
2210def : BitConvert <v4i32, v4f32, VReg_128>;
2211
Tom Stellard967bf582014-02-13 23:34:15 +00002212def : BitConvert <v8f32, v8i32, SReg_256>;
2213def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002214def : BitConvert <v8i32, v32i8, SReg_256>;
2215def : BitConvert <v32i8, v8i32, SReg_256>;
2216def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002217def : BitConvert <v8i32, v8f32, VReg_256>;
2218def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002219def : BitConvert <v32i8, v8i32, VReg_256>;
2220
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002221def : BitConvert <v16i32, v16f32, VReg_512>;
2222def : BitConvert <v16f32, v16i32, VReg_512>;
2223
Christian Konig8dbe6f62013-02-21 15:17:27 +00002224/********** =================== **********/
2225/********** Src & Dst modifiers **********/
2226/********** =================== **********/
2227
Vincent Lejeune79a58342014-05-10 19:18:25 +00002228def FCLAMP_SI : AMDGPUShaderInst <
2229 (outs VReg_32:$dst),
2230 (ins VSrc_32:$src0),
2231 "FCLAMP_SI $dst, $src0",
2232 []
2233> {
2234 let usesCustomInserter = 1;
2235}
2236
Christian Konig8dbe6f62013-02-21 15:17:27 +00002237def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002238 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002239 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002240>;
2241
Michel Danzer624b02a2014-02-04 07:12:38 +00002242/********** ================================ **********/
2243/********** Floating point absolute/negative **********/
2244/********** ================================ **********/
2245
2246// Manipulate the sign bit directly, as e.g. using the source negation modifier
2247// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
2248// breaking the piglit *s-floatBitsToInt-neg* tests
2249
2250// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
2251// removing these patterns
2252
2253def : Pat <
2254 (fneg (fabs f32:$src)),
2255 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2256>;
2257
Vincent Lejeune79a58342014-05-10 19:18:25 +00002258def FABS_SI : AMDGPUShaderInst <
2259 (outs VReg_32:$dst),
2260 (ins VSrc_32:$src0),
2261 "FABS_SI $dst, $src0",
2262 []
2263> {
2264 let usesCustomInserter = 1;
2265}
2266
Christian Konig8dbe6f62013-02-21 15:17:27 +00002267def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002268 (fabs f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002269 (FABS_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002270>;
2271
Vincent Lejeune79a58342014-05-10 19:18:25 +00002272def FNEG_SI : AMDGPUShaderInst <
2273 (outs VReg_32:$dst),
2274 (ins VSrc_32:$src0),
2275 "FNEG_SI $dst, $src0",
2276 []
2277> {
2278 let usesCustomInserter = 1;
2279}
2280
Christian Konig8dbe6f62013-02-21 15:17:27 +00002281def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002282 (fneg f32:$src),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002283 (FNEG_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002284>;
2285
Christian Konigc756cb992013-02-16 11:28:22 +00002286/********** ================== **********/
2287/********** Immediate Patterns **********/
2288/********** ================== **********/
2289
2290def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002291 (SGPRImm<(i32 imm)>:$imm),
2292 (S_MOV_B32 imm:$imm)
2293>;
2294
2295def : Pat <
2296 (SGPRImm<(f32 fpimm)>:$imm),
2297 (S_MOV_B32 fpimm:$imm)
2298>;
2299
2300def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002301 (i32 imm:$imm),
2302 (V_MOV_B32_e32 imm:$imm)
2303>;
2304
2305def : Pat <
2306 (f32 fpimm:$imm),
2307 (V_MOV_B32_e32 fpimm:$imm)
2308>;
2309
2310def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002311 (i64 InlineImm<i64>:$imm),
2312 (S_MOV_B64 InlineImm<i64>:$imm)
2313>;
2314
Tom Stellard75aadc22012-12-11 21:25:42 +00002315/********** ===================== **********/
2316/********** Interpolation Paterns **********/
2317/********** ===================== **********/
2318
2319def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002320 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2321 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002322>;
2323
2324def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002325 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2326 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2327 imm:$attr_chan, imm:$attr, i32:$params),
2328 (EXTRACT_SUBREG $ij, sub1),
2329 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002330>;
2331
2332/********** ================== **********/
2333/********** Intrinsic Patterns **********/
2334/********** ================== **********/
2335
2336/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002337def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002338
2339def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002340 (int_AMDGPU_div f32:$src0, f32:$src1),
2341 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002342>;
2343
2344def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002345 (fdiv f64:$src0, f64:$src1),
2346 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
2347>;
2348
Tom Stellard75aadc22012-12-11 21:25:42 +00002349def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002350 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002351 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002352 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
2353 (EXTRACT_SUBREG $src, sub1),
2354 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002355 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002356 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
2357 (EXTRACT_SUBREG $src, sub1),
2358 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002359 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
2361 (EXTRACT_SUBREG $src, sub1),
2362 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002363 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002364 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
2365 (EXTRACT_SUBREG $src, sub1),
2366 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00002367 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002368>;
2369
Michel Danzer0cc991e2013-02-22 11:22:58 +00002370def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002371 (i32 (sext i1:$src0)),
2372 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002373>;
2374
Tom Stellardf16d38c2014-02-13 23:34:13 +00002375class Ext32Pat <SDNode ext> : Pat <
2376 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002377 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2378>;
2379
Tom Stellardf16d38c2014-02-13 23:34:13 +00002380def : Ext32Pat <zext>;
2381def : Ext32Pat <anyext>;
2382
Tom Stellard8d6d4492014-04-22 16:33:57 +00002383// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002384def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002385 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00002386 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002387>;
2388
Michel Danzer8caa9042013-04-10 17:17:56 +00002389// The multiplication scales from [0,1] to the unsigned integer range
2390def : Pat <
2391 (AMDGPUurecip i32:$src0),
2392 (V_CVT_U32_F32_e32
2393 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2394 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2395>;
2396
Michel Danzer8d696172013-07-10 16:36:52 +00002397def : Pat <
2398 (int_SI_tid),
2399 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002400 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002401>;
2402
Tom Stellard0289ff42014-05-16 20:56:44 +00002403//===----------------------------------------------------------------------===//
2404// VOP3 Patterns
2405//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002406
Matt Arsenaulteb260202014-05-22 18:00:15 +00002407def : IMad24Pat<V_MAD_I32_I24>;
2408def : UMad24Pat<V_MAD_U32_U24>;
2409
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002410def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002411 (fadd f64:$src0, f64:$src1),
2412 (V_ADD_F64 $src0, $src1, (i64 0))
2413>;
2414
2415def : Pat <
2416 (fmul f64:$src0, f64:$src1),
2417 (V_MUL_F64 $src0, $src1, (i64 0))
2418>;
2419
2420def : Pat <
2421 (mul i32:$src0, i32:$src1),
2422 (V_MUL_LO_I32 $src0, $src1, (i32 0))
2423>;
2424
2425def : Pat <
2426 (mulhu i32:$src0, i32:$src1),
2427 (V_MUL_HI_U32 $src0, $src1, (i32 0))
2428>;
2429
2430def : Pat <
2431 (mulhs i32:$src0, i32:$src1),
2432 (V_MUL_HI_I32 $src0, $src1, (i32 0))
2433>;
2434
Matt Arsenault6e439652014-06-10 19:00:20 +00002435defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002436def : ROTRPattern <V_ALIGNBIT_B32>;
2437
Michel Danzer49812b52013-07-10 16:37:07 +00002438/********** ======================= **********/
2439/********** Load/Store Patterns **********/
2440/********** ======================= **********/
2441
Matt Arsenault99ed7892014-03-19 22:19:49 +00002442multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
2443 def : Pat <
2444 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
2445 (inst (i1 0), $ptr, (as_i16imm $offset))
2446 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002447
Matt Arsenault99ed7892014-03-19 22:19:49 +00002448 def : Pat <
2449 (frag i32:$src0),
2450 (vt (inst 0, $src0, 0))
2451 >;
2452}
Michel Danzer49812b52013-07-10 16:37:07 +00002453
Matt Arsenault99ed7892014-03-19 22:19:49 +00002454defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2455defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2456defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2457defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2458defm : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellard10ae6a02014-07-02 20:53:54 +00002459defm : DSReadPat <DS_READ_B64, v2i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00002460
Matt Arsenault99ed7892014-03-19 22:19:49 +00002461multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
2462 def : Pat <
2463 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
2464 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2465 >;
2466
2467 def : Pat <
Matt Arsenaultb5c48352014-05-29 01:18:01 +00002468 (frag vt:$val, i32:$ptr),
2469 (inst 0, $ptr, $val, 0)
Matt Arsenault99ed7892014-03-19 22:19:49 +00002470 >;
2471}
2472
2473defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2474defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2475defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellard9b3816b2014-06-24 23:33:04 +00002476defm : DSWritePat <DS_WRITE_B64, v2i32, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002477
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002478multiclass DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> {
Matt Arsenault72574102014-06-11 18:08:34 +00002479 def : Pat <
2480 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$value),
2481 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2482 >;
Tom Stellard13c68ef2013-09-05 18:38:09 +00002483
Matt Arsenault72574102014-06-11 18:08:34 +00002484 def : Pat <
2485 (frag i32:$ptr, vt:$val),
2486 (inst 0, $ptr, $val, 0)
2487 >;
2488}
2489
Matt Arsenault9e874542014-06-11 18:08:45 +00002490// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002491//
2492// We need to use something for the data0, so we set a register to
2493// -1. For the non-rtn variants, the manual says it does
2494// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2495// will always do the increment so I'm assuming it's the same.
2496//
2497// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2498// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2499// easier since there is no v_mov_b64.
2500multiclass DSAtomicIncRetPat<DS inst, ValueType vt,
2501 Instruction LoadImm, PatFrag frag> {
Matt Arsenault9e874542014-06-11 18:08:45 +00002502 def : Pat <
2503 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002504 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
Matt Arsenault9e874542014-06-11 18:08:45 +00002505 >;
2506
2507 def : Pat <
2508 (frag i32:$ptr, (vt 1)),
Matt Arsenault2c819942014-06-12 08:21:54 +00002509 (inst 0, $ptr, (LoadImm (vt -1)), 0)
Matt Arsenault9e874542014-06-11 18:08:45 +00002510 >;
2511}
2512
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002513multiclass DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> {
2514 def : Pat <
2515 (frag (add i32:$ptr, (i32 IMM16bit:$offset)), vt:$cmp, vt:$swap),
2516 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2517 >;
2518
2519 def : Pat <
2520 (frag i32:$ptr, vt:$cmp, vt:$swap),
2521 (inst 0, $ptr, $cmp, $swap, 0)
2522 >;
2523}
2524
2525
2526// 32-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002527defm : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2528 S_MOV_B32, atomic_load_add_local>;
2529defm : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2530 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002531
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002532defm : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2533defm : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2534defm : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2535defm : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2536defm : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2537defm : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2538defm : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2539defm : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2540defm : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2541defm : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
2542
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002543defm : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
2544
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002545// 64-bit atomics.
Matt Arsenault2c819942014-06-12 08:21:54 +00002546defm : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2547 S_MOV_B64, atomic_load_add_local>;
2548defm : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2549 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002550
2551defm : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2552defm : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2553defm : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2554defm : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2555defm : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2556defm : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2557defm : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2558defm : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2559defm : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2560defm : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
2561
2562defm : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
2563
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002564
Tom Stellard556d9aa2013-06-03 17:39:37 +00002565//===----------------------------------------------------------------------===//
2566// MUBUF Patterns
2567//===----------------------------------------------------------------------===//
2568
Tom Stellard07a10a32013-06-03 17:39:43 +00002569multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002570 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002571 def : Pat <
2572 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2573 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2574 >;
2575}
2576
Tom Stellard9f950332013-07-23 01:48:35 +00002577defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002578 sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002579defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002580 az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002581defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002582 sextloadi16_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002583defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002584 az_extloadi16_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002585defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002586 constant_load>;
Tom Stellard37157342013-06-15 00:09:31 +00002587defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002588 constant_load>;
Tom Stellard37157342013-06-15 00:09:31 +00002589defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002590 constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002591
Michel Danzer13736222014-01-27 07:20:51 +00002592// BUFFER_LOAD_DWORD*, addr64=0
2593multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2594 MUBUF bothen> {
2595
2596 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002597 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002598 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2599 imm:$tfe)),
2600 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2601 (as_i1imm $slc), (as_i1imm $tfe))
2602 >;
2603
2604 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002605 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002606 imm, 1, 0, imm:$glc, imm:$slc,
2607 imm:$tfe)),
2608 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2609 (as_i1imm $tfe))
2610 >;
2611
2612 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002613 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002614 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2615 imm:$tfe)),
2616 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2617 (as_i1imm $slc), (as_i1imm $tfe))
2618 >;
2619
2620 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002621 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002622 imm, 1, 1, imm:$glc, imm:$slc,
2623 imm:$tfe)),
2624 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2625 (as_i1imm $tfe))
2626 >;
2627}
2628
2629defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2630 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2631defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2632 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2633defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2634 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2635
Tom Stellardafcf12f2013-09-12 02:55:14 +00002636//===----------------------------------------------------------------------===//
2637// MTBUF Patterns
2638//===----------------------------------------------------------------------===//
2639
2640// TBUFFER_STORE_FORMAT_*, addr64=0
2641class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002642 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002643 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2644 imm:$nfmt, imm:$offen, imm:$idxen,
2645 imm:$glc, imm:$slc, imm:$tfe),
2646 (opcode
2647 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2648 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2649 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2650>;
2651
2652def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2653def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2654def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2655def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2656
Matt Arsenault84543822014-06-11 18:11:34 +00002657let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002658
2659// Sea island new arithmetic instructinos
2660let neverHasSideEffects = 1 in {
2661defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2662 [(set f64:$dst, (ftrunc f64:$src0))]
2663>;
2664defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2665 [(set f64:$dst, (fceil f64:$src0))]
2666>;
2667defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2668 [(set f64:$dst, (ffloor f64:$src0))]
2669>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002670defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2671 [(set f64:$dst, (frint f64:$src0))]
2672>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002673
Tom Stellardc721a232014-05-16 20:56:47 +00002674defm V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2675defm V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2676defm V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002677def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2678
2679// XXX - Does this set VCC?
2680def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2681} // End neverHasSideEffects = 1
2682
2683// Remaining instructions:
2684// FLAT_*
2685// S_CBRANCH_CDBGUSER
2686// S_CBRANCH_CDBGSYS
2687// S_CBRANCH_CDBGSYS_OR_USER
2688// S_CBRANCH_CDBGSYS_AND_USER
2689// S_DCACHE_INV_VOL
2690// V_EXP_LEGACY_F32
2691// V_LOG_LEGACY_F32
2692// DS_NOP
2693// DS_GWS_SEMA_RELEASE_ALL
2694// DS_WRAP_RTN_B32
2695// DS_CNDXCHG32_RTN_B64
2696// DS_WRITE_B96
2697// DS_WRITE_B128
2698// DS_CONDXCHG32_RTN_B128
2699// DS_READ_B96
2700// DS_READ_B128
2701// BUFFER_LOAD_DWORDX3
2702// BUFFER_STORE_DWORDX3
2703
Matt Arsenault84543822014-06-11 18:11:34 +00002704} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002705
2706
Christian Konig2989ffc2013-03-18 11:34:16 +00002707/********** ====================== **********/
2708/********** Indirect adressing **********/
2709/********** ====================== **********/
2710
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002711multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002712
Christian Konig2989ffc2013-03-18 11:34:16 +00002713 // 1. Extract with offset
2714 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002715 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002716 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002717 >;
2718
2719 // 2. Extract without offset
2720 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002721 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002722 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002723 >;
2724
2725 // 3. Insert with offset
2726 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002727 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002728 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002729 >;
2730
2731 // 4. Insert without offset
2732 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002733 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002734 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002735 >;
2736}
2737
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002738defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2739defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2740defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2741defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2742
2743defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2744defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2745defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2746defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002747
Tom Stellard81d871d2013-11-13 23:36:50 +00002748//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002749// Conversion Patterns
2750//===----------------------------------------------------------------------===//
2751
2752def : Pat<(i32 (sext_inreg i32:$src, i1)),
2753 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2754
2755// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2756// might not be worth the effort, and will need to expand to shifts when
2757// fixing SGPR copies.
2758
2759// Handle sext_inreg in i64
2760def : Pat <
2761 (i64 (sext_inreg i64:$src, i1)),
2762 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2763 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2764 (S_MOV_B32 -1), sub1)
2765>;
2766
2767def : Pat <
2768 (i64 (sext_inreg i64:$src, i8)),
2769 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2770 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2771 (S_MOV_B32 -1), sub1)
2772>;
2773
2774def : Pat <
2775 (i64 (sext_inreg i64:$src, i16)),
2776 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2777 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2778 (S_MOV_B32 -1), sub1)
2779>;
2780
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002781class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2782 (i64 (ext i32:$src)),
2783 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2784 (S_MOV_B32 0), sub1)
2785>;
2786
2787class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2788 (i64 (ext i1:$src)),
2789 (INSERT_SUBREG
2790 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2791 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2792 (S_MOV_B32 0), sub1)
2793>;
2794
2795
2796def : ZExt_i64_i32_Pat<zext>;
2797def : ZExt_i64_i32_Pat<anyext>;
2798def : ZExt_i64_i1_Pat<zext>;
2799def : ZExt_i64_i1_Pat<anyext>;
2800
2801def : Pat <
2802 (i64 (sext i32:$src)),
2803 (INSERT_SUBREG
2804 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2805 (S_ASHR_I32 $src, 31), sub1)
2806>;
2807
2808def : Pat <
2809 (i64 (sext i1:$src)),
2810 (INSERT_SUBREG
2811 (INSERT_SUBREG
2812 (i64 (IMPLICIT_DEF)),
2813 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
2814 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
2815>;
2816
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00002817def : Pat <
2818 (f32 (sint_to_fp i1:$src)),
2819 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
2820>;
2821
2822def : Pat <
2823 (f32 (uint_to_fp i1:$src)),
2824 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
2825>;
2826
2827def : Pat <
2828 (f64 (sint_to_fp i1:$src)),
2829 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
2830>;
2831
2832def : Pat <
2833 (f64 (uint_to_fp i1:$src)),
2834 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
2835>;
2836
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002837//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002838// Miscellaneous Patterns
2839//===----------------------------------------------------------------------===//
2840
2841def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002842 (i32 (trunc i64:$a)),
2843 (EXTRACT_SUBREG $a, sub0)
2844>;
2845
Michel Danzerbf1a6412014-01-28 03:01:16 +00002846def : Pat <
2847 (i1 (trunc i32:$a)),
2848 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2849>;
2850
Matt Arsenault04fca442013-11-18 20:09:37 +00002851// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2852// case, the sgpr-copies pass will fix this to use the vector version.
2853def : Pat <
2854 (i32 (addc i32:$src0, i32:$src1)),
2855 (S_ADD_I32 $src0, $src1)
2856>;
2857
Tom Stellardfb961692013-10-23 00:44:19 +00002858//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002859// Miscellaneous Optimization Patterns
2860//============================================================================//
2861
2862def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2863
Tom Stellard75aadc22012-12-11 21:25:42 +00002864} // End isSI predicate