Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 1 | def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>; |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 2 | def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>; |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 3 | |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 4 | def simm9_addiusp : Operand<i32> { |
| 5 | let EncoderMethod = "getSImm9AddiuspValue"; |
Vladimir Medic | b682ddf | 2014-12-01 11:12:04 +0000 | [diff] [blame] | 6 | let DecoderMethod = "DecodeSimm9SP"; |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 7 | } |
| 8 | |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 9 | def uimm3_shift : Operand<i32> { |
| 10 | let EncoderMethod = "getUImm3Mod8Encoding"; |
Zoran Jovanovic | 6b28f09 | 2015-09-09 13:55:45 +0000 | [diff] [blame] | 11 | let DecoderMethod = "DecodePOOL16BEncodedField"; |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 12 | } |
| 13 | |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 14 | def simm3_lsa2 : Operand<i32> { |
| 15 | let EncoderMethod = "getSImm3Lsa2Value"; |
Jozef Kolek | aa2b927 | 2014-11-27 14:41:44 +0000 | [diff] [blame] | 16 | let DecoderMethod = "DecodeAddiur2Simm7"; |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 17 | } |
| 18 | |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 19 | def uimm4_andi : Operand<i32> { |
| 20 | let EncoderMethod = "getUImm4AndValue"; |
Vladimir Medic | b682ddf | 2014-12-01 11:12:04 +0000 | [diff] [blame] | 21 | let DecoderMethod = "DecodeANDI16Imm"; |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 22 | } |
| 23 | |
Jozef Kolek | 4d55b4d | 2014-11-19 13:23:58 +0000 | [diff] [blame] | 24 | def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 || |
| 25 | ((Imm % 4 == 0) && |
| 26 | Imm < 28 && Imm > 0);}]>; |
| 27 | |
Jozef Kolek | 73f64ea | 2014-11-19 13:11:09 +0000 | [diff] [blame] | 28 | def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>; |
| 29 | |
Zoran Jovanovic | 06c9d55 | 2014-11-05 17:43:00 +0000 | [diff] [blame] | 30 | def immZExtAndi16 : ImmLeaf<i32, |
| 31 | [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 || |
| 32 | Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 || |
| 33 | Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>; |
| 34 | |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 35 | def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>; |
| 36 | |
Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 37 | def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>; |
| 38 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 39 | def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass { |
| 40 | let Name = "MicroMipsMem"; |
| 41 | let RenderMethod = "addMicroMipsMemOperands"; |
| 42 | let ParserMethod = "parseMemOperand"; |
| 43 | let PredicateMethod = "isMemWithGRPMM16Base"; |
| 44 | } |
| 45 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 46 | // Define the classes of pointers used by microMIPS. |
| 47 | // The numbers must match those in MipsRegisterInfo::MipsPtrClass. |
| 48 | def ptr_gpr16mm_rc : PointerLikeRegClass<1>; |
| 49 | def ptr_sp_rc : PointerLikeRegClass<2>; |
| 50 | def ptr_gp_rc : PointerLikeRegClass<3>; |
| 51 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 52 | class mem_mm_4_generic : Operand<i32> { |
| 53 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 54 | let MIOperandInfo = (ops ptr_gpr16mm_rc, simm4); |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 55 | let OperandType = "OPERAND_MEMORY"; |
| 56 | let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand; |
| 57 | } |
| 58 | |
| 59 | def mem_mm_4 : mem_mm_4_generic { |
| 60 | let EncoderMethod = "getMemEncodingMMImm4"; |
| 61 | } |
| 62 | |
| 63 | def mem_mm_4_lsl1 : mem_mm_4_generic { |
| 64 | let EncoderMethod = "getMemEncodingMMImm4Lsl1"; |
| 65 | } |
| 66 | |
| 67 | def mem_mm_4_lsl2 : mem_mm_4_generic { |
| 68 | let EncoderMethod = "getMemEncodingMMImm4Lsl2"; |
| 69 | } |
| 70 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 71 | def MicroMipsMemSPAsmOperand : AsmOperandClass { |
| 72 | let Name = "MicroMipsMemSP"; |
| 73 | let RenderMethod = "addMemOperands"; |
| 74 | let ParserMethod = "parseMemOperand"; |
| 75 | let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>"; |
| 76 | } |
| 77 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 78 | def MicroMipsMemGPAsmOperand : AsmOperandClass { |
| 79 | let Name = "MicroMipsMemGP"; |
| 80 | let RenderMethod = "addMemOperands"; |
| 81 | let ParserMethod = "parseMemOperand"; |
| 82 | let PredicateMethod = "isMemWithSimmWordAlignedOffsetGP<9>"; |
| 83 | } |
| 84 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 85 | def mem_mm_sp_imm5_lsl2 : Operand<i32> { |
| 86 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 87 | let MIOperandInfo = (ops ptr_sp_rc:$base, simm5:$offset); |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 88 | let OperandType = "OPERAND_MEMORY"; |
| 89 | let ParserMatchClass = MicroMipsMemSPAsmOperand; |
| 90 | let EncoderMethod = "getMemEncodingMMSPImm5Lsl2"; |
| 91 | } |
| 92 | |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 93 | def mem_mm_gp_simm7_lsl2 : Operand<i32> { |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 94 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 95 | let MIOperandInfo = (ops ptr_gp_rc:$base, simm7_lsl2:$offset); |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 96 | let OperandType = "OPERAND_MEMORY"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 97 | let ParserMatchClass = MicroMipsMemGPAsmOperand; |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 98 | let EncoderMethod = "getMemEncodingMMGPImm7Lsl2"; |
| 99 | } |
| 100 | |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 101 | def mem_mm_9 : Operand<i32> { |
| 102 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 103 | let MIOperandInfo = (ops ptr_rc, simm9); |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 104 | let EncoderMethod = "getMemEncodingMMImm9"; |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 105 | let ParserMatchClass = MipsMemSimm9AsmOperand; |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 106 | let OperandType = "OPERAND_MEMORY"; |
| 107 | } |
| 108 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 109 | def mem_mm_12 : Operand<i32> { |
| 110 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 111 | let MIOperandInfo = (ops ptr_rc, simm12); |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 112 | let EncoderMethod = "getMemEncodingMMImm12"; |
| 113 | let ParserMatchClass = MipsMemAsmOperand; |
| 114 | let OperandType = "OPERAND_MEMORY"; |
| 115 | } |
| 116 | |
Hrvoje Varga | 3c88fbd | 2015-10-16 12:24:58 +0000 | [diff] [blame] | 117 | def mem_mm_16 : Operand<i32> { |
| 118 | let PrintMethod = "printMemOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 119 | let MIOperandInfo = (ops ptr_rc, simm16); |
Hrvoje Varga | 3c88fbd | 2015-10-16 12:24:58 +0000 | [diff] [blame] | 120 | let EncoderMethod = "getMemEncodingMMImm16"; |
| 121 | let ParserMatchClass = MipsMemAsmOperand; |
| 122 | let OperandType = "OPERAND_MEMORY"; |
| 123 | } |
| 124 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 125 | def MipsMemUimm4AsmOperand : AsmOperandClass { |
| 126 | let Name = "MemOffsetUimm4"; |
| 127 | let SuperClasses = [MipsMemAsmOperand]; |
| 128 | let RenderMethod = "addMemOperands"; |
| 129 | let ParserMethod = "parseMemOperand"; |
| 130 | let PredicateMethod = "isMemWithUimmOffsetSP<6>"; |
| 131 | } |
| 132 | |
| 133 | def mem_mm_4sp : Operand<i32> { |
| 134 | let PrintMethod = "printMemOperand"; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 135 | let MIOperandInfo = (ops ptr_sp_rc, uimm8); |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 136 | let EncoderMethod = "getMemEncodingMMImm4sp"; |
| 137 | let ParserMatchClass = MipsMemUimm4AsmOperand; |
| 138 | let OperandType = "OPERAND_MEMORY"; |
| 139 | } |
| 140 | |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 141 | def jmptarget_mm : Operand<OtherVT> { |
| 142 | let EncoderMethod = "getJumpTargetOpValueMM"; |
| 143 | } |
| 144 | |
| 145 | def calltarget_mm : Operand<iPTR> { |
| 146 | let EncoderMethod = "getJumpTargetOpValueMM"; |
| 147 | } |
| 148 | |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 149 | def brtarget7_mm : Operand<OtherVT> { |
| 150 | let EncoderMethod = "getBranchTarget7OpValueMM"; |
| 151 | let OperandType = "OPERAND_PCREL"; |
| 152 | let DecoderMethod = "DecodeBranchTarget7MM"; |
| 153 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
| 154 | } |
| 155 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 156 | def brtarget10_mm : Operand<OtherVT> { |
| 157 | let EncoderMethod = "getBranchTargetOpValueMMPC10"; |
| 158 | let OperandType = "OPERAND_PCREL"; |
| 159 | let DecoderMethod = "DecodeBranchTarget10MM"; |
| 160 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
| 161 | } |
| 162 | |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 163 | def brtarget_mm : Operand<OtherVT> { |
| 164 | let EncoderMethod = "getBranchTargetOpValueMM"; |
| 165 | let OperandType = "OPERAND_PCREL"; |
| 166 | let DecoderMethod = "DecodeBranchTargetMM"; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 167 | let ParserMatchClass = MipsJumpTargetAsmOperand; |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 170 | def simm23_lsl2 : Operand<i32> { |
| 171 | let EncoderMethod = "getSimm23Lsl2Encoding"; |
| 172 | let DecoderMethod = "DecodeSimm23Lsl2"; |
| 173 | } |
| 174 | |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 175 | class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op, |
| 176 | RegisterOperand RO> : |
| 177 | InstSE<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 178 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> { |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 179 | let isBranch = 1; |
| 180 | let isTerminator = 1; |
| 181 | let hasDelaySlot = 0; |
| 182 | let Defs = [AT]; |
| 183 | } |
| 184 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 185 | let canFoldAsLoad = 1 in |
| 186 | class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
| 187 | Operand MemOpnd> : |
| 188 | InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src), |
| 189 | !strconcat(opstr, "\t$rt, $addr"), |
| 190 | [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))], |
| 191 | NoItinerary, FrmI> { |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 192 | let DecoderMethod = "DecodeMemMMImm12"; |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 193 | string Constraints = "$src = $rt"; |
| 194 | } |
| 195 | |
| 196 | class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO, |
| 197 | Operand MemOpnd>: |
| 198 | InstSE<(outs), (ins RO:$rt, MemOpnd:$addr), |
| 199 | !strconcat(opstr, "\t$rt, $addr"), |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 200 | [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> { |
| 201 | let DecoderMethod = "DecodeMemMMImm12"; |
| 202 | } |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 203 | |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 204 | /// A register pair used by movep instruction. |
| 205 | def MovePRegPairAsmOperand : AsmOperandClass { |
| 206 | let Name = "MovePRegPair"; |
| 207 | let ParserMethod = "parseMovePRegPair"; |
| 208 | let PredicateMethod = "isMovePRegPair"; |
| 209 | } |
| 210 | |
| 211 | def movep_regpair : Operand<i32> { |
| 212 | let EncoderMethod = "getMovePRegPairOpValue"; |
| 213 | let ParserMatchClass = MovePRegPairAsmOperand; |
| 214 | let PrintMethod = "printRegisterList"; |
| 215 | let DecoderMethod = "DecodeMovePRegPair"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 216 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 217 | } |
| 218 | |
| 219 | class MovePMM16<string opstr, RegisterOperand RO> : |
| 220 | MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt), |
| 221 | !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [], |
| 222 | NoItinerary, FrmR> { |
| 223 | let isReMaterializable = 1; |
| 224 | } |
| 225 | |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 226 | /// A register pair used by load/store pair instructions. |
| 227 | def RegPairAsmOperand : AsmOperandClass { |
| 228 | let Name = "RegPair"; |
| 229 | let ParserMethod = "parseRegisterPair"; |
Zlatko Buljan | ba553a6 | 2016-05-09 08:07:28 +0000 | [diff] [blame] | 230 | let PredicateMethod = "isRegPair"; |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 231 | } |
| 232 | |
| 233 | def regpair : Operand<i32> { |
| 234 | let EncoderMethod = "getRegisterPairOpValue"; |
| 235 | let ParserMatchClass = RegPairAsmOperand; |
| 236 | let PrintMethod = "printRegisterPair"; |
| 237 | let DecoderMethod = "DecodeRegPairOperand"; |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 238 | let MIOperandInfo = (ops ptr_rc, ptr_rc); |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 239 | } |
| 240 | |
| 241 | class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary, |
| 242 | ComplexPattern Addr = addr> : |
Zlatko Buljan | ba553a6 | 2016-05-09 08:07:28 +0000 | [diff] [blame] | 243 | InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr), |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 244 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 245 | let DecoderMethod = "DecodeMemMMImm12"; |
| 246 | let mayStore = 1; |
| 247 | } |
| 248 | |
| 249 | class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary, |
| 250 | ComplexPattern Addr = addr> : |
Zlatko Buljan | ba553a6 | 2016-05-09 08:07:28 +0000 | [diff] [blame] | 251 | InstSE<(outs regpair:$rt), (ins mem_simm12:$addr), |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 252 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 253 | let DecoderMethod = "DecodeMemMMImm12"; |
| 254 | let mayLoad = 1; |
| 255 | } |
| 256 | |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 257 | class LLBaseMM<string opstr, RegisterOperand RO> : |
| 258 | InstSE<(outs RO:$rt), (ins mem_mm_12:$addr), |
| 259 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 260 | let DecoderMethod = "DecodeMemMMImm12"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 261 | let mayLoad = 1; |
| 262 | } |
| 263 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 264 | class LLEBaseMM<string opstr, RegisterOperand RO> : |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 265 | InstSE<(outs RO:$rt), (ins mem_simm9:$addr), |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 266 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
| 267 | let DecoderMethod = "DecodeMemMMImm9"; |
| 268 | let mayLoad = 1; |
| 269 | } |
| 270 | |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 271 | class SCBaseMM<string opstr, RegisterOperand RO> : |
Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 272 | InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr), |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 273 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
Zoran Jovanovic | 7d63392 | 2014-01-15 13:17:33 +0000 | [diff] [blame] | 274 | let DecoderMethod = "DecodeMemMMImm12"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 275 | let mayStore = 1; |
Zoran Jovanovic | 285cc28 | 2014-02-28 18:22:56 +0000 | [diff] [blame] | 276 | let Constraints = "$rt = $dst"; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 277 | } |
| 278 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 279 | class SCEBaseMM<string opstr, RegisterOperand RO> : |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 280 | InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr), |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 281 | !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> { |
| 282 | let DecoderMethod = "DecodeMemMMImm9"; |
| 283 | let mayStore = 1; |
| 284 | let Constraints = "$rt = $dst"; |
| 285 | } |
| 286 | |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 287 | class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag, |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame^] | 288 | InstrItinClass Itin = NoItinerary, DAGOperand MO = mem_mm_12> : |
| 289 | InstSE<(outs RO:$rt), (ins MO:$addr), |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 290 | !strconcat(opstr, "\t$rt, $addr"), |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame^] | 291 | [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI, opstr> { |
Zoran Jovanovic | d4cb61c | 2014-01-15 13:01:18 +0000 | [diff] [blame] | 292 | let DecoderMethod = "DecodeMemMMImm12"; |
| 293 | let canFoldAsLoad = 1; |
| 294 | let mayLoad = 1; |
| 295 | } |
| 296 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 297 | class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0, |
| 298 | InstrItinClass Itin = NoItinerary, |
| 299 | SDPatternOperator OpNode = null_frag> : |
| 300 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt), |
| 301 | !strconcat(opstr, "\t$rd, $rs, $rt"), |
| 302 | [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
| 303 | let isCommutable = isComm; |
| 304 | } |
| 305 | |
Zoran Jovanovic | 8853171 | 2014-11-05 17:31:00 +0000 | [diff] [blame] | 306 | class AndImmMM16<string opstr, RegisterOperand RO, |
| 307 | InstrItinClass Itin = NoItinerary> : |
| 308 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm), |
| 309 | !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>; |
| 310 | |
Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 311 | class LogicRMM16<string opstr, RegisterOperand RO, |
| 312 | InstrItinClass Itin = NoItinerary, |
| 313 | SDPatternOperator OpNode = null_frag> : |
| 314 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt), |
| 315 | !strconcat(opstr, "\t$rt, $rs"), |
| 316 | [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> { |
| 317 | let isCommutable = 1; |
| 318 | let Constraints = "$rt = $dst"; |
| 319 | } |
| 320 | |
| 321 | class NotMM16<string opstr, RegisterOperand RO> : |
| 322 | MicroMipsInst16<(outs RO:$rt), (ins RO:$rs), |
| 323 | !strconcat(opstr, "\t$rt, $rs"), |
| 324 | [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>; |
| 325 | |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 326 | class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO, |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 327 | InstrItinClass Itin = NoItinerary> : |
| 328 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt), |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 329 | !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>; |
Zoran Jovanovic | 4a00fdc | 2014-10-23 10:42:01 +0000 | [diff] [blame] | 330 | |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 331 | class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode, |
| 332 | InstrItinClass Itin, Operand MemOpnd> : |
| 333 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr), |
| 334 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | 315e7ec | 2014-11-26 18:56:38 +0000 | [diff] [blame] | 335 | let DecoderMethod = "DecodeMemMMImm4"; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 336 | let canFoldAsLoad = 1; |
| 337 | let mayLoad = 1; |
| 338 | } |
| 339 | |
| 340 | class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO, |
| 341 | SDPatternOperator OpNode, InstrItinClass Itin, |
| 342 | Operand MemOpnd> : |
| 343 | MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr), |
| 344 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | 315e7ec | 2014-11-26 18:56:38 +0000 | [diff] [blame] | 345 | let DecoderMethod = "DecodeMemMMImm4"; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 346 | let mayStore = 1; |
| 347 | } |
| 348 | |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 349 | class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 350 | Operand MemOpnd> : |
| 351 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset), |
| 352 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 353 | let DecoderMethod = "DecodeMemMMSPImm5Lsl2"; |
| 354 | let canFoldAsLoad = 1; |
| 355 | let mayLoad = 1; |
| 356 | } |
| 357 | |
| 358 | class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 359 | Operand MemOpnd> : |
| 360 | MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset), |
| 361 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 362 | let DecoderMethod = "DecodeMemMMSPImm5Lsl2"; |
| 363 | let mayStore = 1; |
| 364 | } |
| 365 | |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 366 | class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin, |
| 367 | Operand MemOpnd> : |
| 368 | MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset), |
| 369 | !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> { |
| 370 | let DecoderMethod = "DecodeMemMMGPImm7Lsl2"; |
| 371 | let canFoldAsLoad = 1; |
| 372 | let mayLoad = 1; |
| 373 | } |
| 374 | |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 375 | class AddImmUR2<string opstr, RegisterOperand RO> : |
| 376 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm), |
| 377 | !strconcat(opstr, "\t$rd, $rs, $imm"), |
| 378 | [], NoItinerary, FrmR> { |
| 379 | let isCommutable = 1; |
| 380 | } |
| 381 | |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 382 | class AddImmUS5<string opstr, RegisterOperand RO> : |
| 383 | MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm), |
| 384 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> { |
| 385 | let Constraints = "$rd = $dst"; |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 386 | } |
| 387 | |
Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 388 | class AddImmUR1SP<string opstr, RegisterOperand RO> : |
| 389 | MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm), |
| 390 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>; |
| 391 | |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 392 | class AddImmUSP<string opstr> : |
| 393 | MicroMipsInst16<(outs), (ins simm9_addiusp:$imm), |
| 394 | !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>; |
| 395 | |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 396 | class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> : |
| 397 | MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"), |
| 398 | [], II_MFHI_MFLO, FrmR> { |
| 399 | let Uses = [UseReg]; |
| 400 | let hasSideEffects = 0; |
| 401 | } |
| 402 | |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 403 | class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0, |
| 404 | InstrItinClass Itin = NoItinerary> : |
| 405 | MicroMipsInst16<(outs RO:$rd), (ins RO:$rs), |
| 406 | !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> { |
| 407 | let isCommutable = isComm; |
| 408 | let isReMaterializable = 1; |
| 409 | } |
| 410 | |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 411 | class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> : |
Zoran Jovanovic | 9bda2f1 | 2014-10-23 10:59:24 +0000 | [diff] [blame] | 412 | MicroMipsInst16<(outs RO:$rd), (ins Od:$imm), |
| 413 | !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> { |
| 414 | let isReMaterializable = 1; |
| 415 | } |
| 416 | |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 417 | // 16-bit Jump and Link (Call) |
| 418 | class JumpLinkRegMM16<string opstr, RegisterOperand RO> : |
| 419 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Zoran Jovanovic | 5a8dffc | 2015-10-05 14:00:09 +0000 | [diff] [blame] | 420 | [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl { |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 421 | let isCall = 1; |
| 422 | let hasDelaySlot = 1; |
| 423 | let Defs = [RA]; |
| 424 | } |
| 425 | |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 426 | // 16-bit Jump Reg |
| 427 | class JumpRegMM16<string opstr, RegisterOperand RO> : |
| 428 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 429 | [], II_JR, FrmR> { |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 430 | let hasDelaySlot = 1; |
| 431 | let isBranch = 1; |
| 432 | let isIndirectBranch = 1; |
| 433 | } |
| 434 | |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 435 | // Base class for JRADDIUSP instruction. |
| 436 | class JumpRAddiuStackMM16 : |
| 437 | MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm", |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 438 | [], II_JRADDIUSP, FrmR> { |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 439 | let isTerminator = 1; |
| 440 | let isBarrier = 1; |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 441 | let isBranch = 1; |
| 442 | let isIndirectBranch = 1; |
| 443 | } |
| 444 | |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 445 | // 16-bit Jump and Link (Call) - Short Delay Slot |
| 446 | class JumpLinkRegSMM16<string opstr, RegisterOperand RO> : |
| 447 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 448 | [], II_JALRS, FrmR> { |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 449 | let isCall = 1; |
| 450 | let hasDelaySlot = 1; |
| 451 | let Defs = [RA]; |
| 452 | } |
| 453 | |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 454 | // 16-bit Jump Register Compact - No delay slot |
| 455 | class JumpRegCMM16<string opstr, RegisterOperand RO> : |
| 456 | MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 457 | [], II_JRC, FrmR> { |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 458 | let isTerminator = 1; |
| 459 | let isBarrier = 1; |
| 460 | let isBranch = 1; |
| 461 | let isIndirectBranch = 1; |
| 462 | } |
| 463 | |
Jozef Kolek | 56a6a7d | 2014-11-27 18:18:42 +0000 | [diff] [blame] | 464 | // Break16 and Sdbbp16 |
| 465 | class BrkSdbbp16MM<string opstr> : |
| 466 | MicroMipsInst16<(outs), (ins uimm4:$code_), |
| 467 | !strconcat(opstr, "\t$code_"), |
| 468 | [], NoItinerary, FrmOther>; |
| 469 | |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 470 | class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> : |
| 471 | MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 472 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> { |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 473 | let isBranch = 1; |
| 474 | let isTerminator = 1; |
| 475 | let hasDelaySlot = 1; |
| 476 | let Defs = [AT]; |
| 477 | } |
| 478 | |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 479 | // MicroMIPS Jump and Link (Call) - Short Delay Slot |
| 480 | let isCall = 1, hasDelaySlot = 1, Defs = [RA] in { |
| 481 | class JumpLinkMM<string opstr, DAGOperand opnd> : |
| 482 | InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 483 | [], II_JALS, FrmJ, opstr> { |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 484 | let DecoderMethod = "DecodeJumpTargetMM"; |
| 485 | } |
| 486 | |
| 487 | class JumpLinkRegMM<string opstr, RegisterOperand RO>: |
| 488 | InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 489 | [], II_JALRS, FrmR>; |
Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 490 | |
| 491 | class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd, |
| 492 | RegisterOperand RO> : |
| 493 | InstSE<(outs), (ins RO:$rs, opnd:$offset), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 494 | !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>; |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 495 | } |
| 496 | |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 497 | class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO, |
| 498 | InstrItinClass Itin = NoItinerary, |
| 499 | SDPatternOperator OpNode = null_frag> : |
| 500 | InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index), |
| 501 | !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>; |
| 502 | |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 503 | class PrefetchIndexed<string opstr> : |
| 504 | InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint), |
| 505 | !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>; |
| 506 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 507 | class AddImmUPC<string opstr, RegisterOperand RO> : |
| 508 | InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm), |
| 509 | !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>; |
| 510 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 511 | /// A list of registers used by load/store multiple instructions. |
| 512 | def RegListAsmOperand : AsmOperandClass { |
| 513 | let Name = "RegList"; |
| 514 | let ParserMethod = "parseRegisterList"; |
| 515 | } |
| 516 | |
| 517 | def reglist : Operand<i32> { |
| 518 | let EncoderMethod = "getRegisterListOpValue"; |
| 519 | let ParserMatchClass = RegListAsmOperand; |
| 520 | let PrintMethod = "printRegisterList"; |
| 521 | let DecoderMethod = "DecodeRegListOperand"; |
| 522 | } |
| 523 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 524 | def RegList16AsmOperand : AsmOperandClass { |
| 525 | let Name = "RegList16"; |
| 526 | let ParserMethod = "parseRegisterList"; |
| 527 | let PredicateMethod = "isRegList16"; |
| 528 | let RenderMethod = "addRegListOperands"; |
| 529 | } |
| 530 | |
| 531 | def reglist16 : Operand<i32> { |
| 532 | let EncoderMethod = "getRegisterListOpValue16"; |
| 533 | let DecoderMethod = "DecodeRegListOperand16"; |
| 534 | let PrintMethod = "printRegisterList"; |
| 535 | let ParserMatchClass = RegList16AsmOperand; |
| 536 | } |
| 537 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 538 | class StoreMultMM<string opstr, |
| 539 | InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> : |
| 540 | InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr), |
| 541 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 542 | let DecoderMethod = "DecodeMemMMImm12"; |
| 543 | let mayStore = 1; |
| 544 | } |
| 545 | |
| 546 | class LoadMultMM<string opstr, |
| 547 | InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> : |
| 548 | InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr), |
| 549 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> { |
| 550 | let DecoderMethod = "DecodeMemMMImm12"; |
| 551 | let mayLoad = 1; |
| 552 | } |
| 553 | |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 554 | class StoreMultMM16<string opstr, |
| 555 | InstrItinClass Itin = NoItinerary, |
| 556 | ComplexPattern Addr = addr> : |
| 557 | MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr), |
| 558 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | d68d424a | 2015-02-10 12:41:13 +0000 | [diff] [blame] | 559 | let DecoderMethod = "DecodeMemMMReglistImm4Lsl2"; |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 560 | let mayStore = 1; |
| 561 | } |
| 562 | |
| 563 | class LoadMultMM16<string opstr, |
| 564 | InstrItinClass Itin = NoItinerary, |
| 565 | ComplexPattern Addr = addr> : |
| 566 | MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr), |
| 567 | !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> { |
Jozef Kolek | d68d424a | 2015-02-10 12:41:13 +0000 | [diff] [blame] | 568 | let DecoderMethod = "DecodeMemMMReglistImm4Lsl2"; |
Zoran Jovanovic | f9a0250 | 2014-11-27 18:28:59 +0000 | [diff] [blame] | 569 | let mayLoad = 1; |
| 570 | } |
| 571 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 572 | class UncondBranchMM16<string opstr> : |
| 573 | MicroMipsInst16<(outs), (ins brtarget10_mm:$offset), |
| 574 | !strconcat(opstr, "\t$offset"), |
Daniel Sanders | 86cce70 | 2015-09-22 13:36:28 +0000 | [diff] [blame] | 575 | [], II_B, FrmI> { |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 576 | let isBranch = 1; |
| 577 | let isTerminator = 1; |
| 578 | let isBarrier = 1; |
| 579 | let hasDelaySlot = 1; |
| 580 | let Predicates = [RelocPIC, InMicroMips]; |
| 581 | let Defs = [AT]; |
| 582 | } |
| 583 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 584 | def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>, |
Zoran Jovanovic | 6b28f09 | 2015-09-09 13:55:45 +0000 | [diff] [blame] | 585 | ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 586 | def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>, |
| 587 | LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 588 | def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>, |
| 589 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 590 | def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>, |
| 591 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 592 | def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>, |
| 593 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 594 | def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>, |
| 595 | SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 596 | def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>, |
| 597 | SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6; |
| 598 | |
Zoran Jovanovic | 592239d | 2014-10-21 08:44:58 +0000 | [diff] [blame] | 599 | def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 600 | ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6; |
Zoran Jovanovic | 81ceebc | 2014-10-21 08:32:40 +0000 | [diff] [blame] | 601 | def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>, |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 602 | LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6; |
Jozef Kolek | e8c9d1e | 2014-11-24 14:39:13 +0000 | [diff] [blame] | 603 | def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU, |
| 604 | mem_mm_4>, LOAD_STORE_FM_MM16<0x02>; |
| 605 | def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU, |
| 606 | mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>; |
| 607 | def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>, |
| 608 | LOAD_STORE_FM_MM16<0x1a>; |
| 609 | def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8, |
| 610 | II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>; |
| 611 | def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16, |
| 612 | II_SH, mem_mm_4_lsl1>, |
| 613 | LOAD_STORE_FM_MM16<0x2a>; |
| 614 | def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW, |
| 615 | mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>; |
Daniel Sanders | e473dc9 | 2016-05-09 13:38:25 +0000 | [diff] [blame] | 616 | def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_simm7_lsl2>, |
Jozef Kolek | e10a02e | 2015-01-28 17:27:26 +0000 | [diff] [blame] | 617 | LOAD_GP_FM_MM16<0x19>; |
Jozef Kolek | 12c6982 | 2014-12-23 16:16:33 +0000 | [diff] [blame] | 618 | def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>, |
| 619 | LOAD_STORE_SP_FM_MM16<0x12>; |
| 620 | def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>, |
| 621 | LOAD_STORE_SP_FM_MM16<0x32>; |
Zoran Jovanovic | 42b8444 | 2014-10-23 11:13:59 +0000 | [diff] [blame] | 622 | def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16; |
Zoran Jovanovic | bac3619 | 2014-10-23 11:06:34 +0000 | [diff] [blame] | 623 | def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16; |
Zoran Jovanovic | b26f889 | 2014-10-10 13:45:34 +0000 | [diff] [blame] | 624 | def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16; |
Zoran Jovanovic | 98bd58c | 2014-10-10 14:37:30 +0000 | [diff] [blame] | 625 | def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16; |
Zoran Jovanovic | cabf0f4 | 2014-04-03 12:47:34 +0000 | [diff] [blame] | 626 | def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>; |
| 627 | def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 628 | def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>; |
Zoran Jovanovic | 4168867 | 2015-02-10 16:36:20 +0000 | [diff] [blame] | 629 | def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16; |
Daniel Sanders | 9729777 | 2016-03-22 14:40:00 +0000 | [diff] [blame] | 630 | def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16, |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 631 | IsAsCheapAsAMove; |
Zoran Jovanovic | 5a8dffc | 2015-10-05 14:00:09 +0000 | [diff] [blame] | 632 | def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>, |
| 633 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Zoran Jovanovic | 6097bad | 2014-10-10 13:22:28 +0000 | [diff] [blame] | 634 | def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>; |
Zoran Jovanovic | b39a174f | 2014-10-10 13:31:18 +0000 | [diff] [blame] | 635 | def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>; |
Zoran Jovanovic | c74e3eb9 | 2014-09-12 14:29:54 +0000 | [diff] [blame] | 636 | def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>; |
Zoran Jovanovic | 95e14e7 | 2014-10-10 14:02:44 +0000 | [diff] [blame] | 637 | def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>; |
Jozef Kolek | 9761e96 | 2015-01-12 12:03:34 +0000 | [diff] [blame] | 638 | def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>, |
| 639 | BEQNEZ_FM_MM16<0x23>; |
| 640 | def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>, |
| 641 | BEQNEZ_FM_MM16<0x2b>; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 642 | def B16_MM : UncondBranchMM16<"b16">, B16_FM; |
Hrvoje Varga | 3a3c4b8 | 2015-10-15 08:39:07 +0000 | [diff] [blame] | 643 | def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>, |
| 644 | ISA_MICROMIPS_NOT_32R6_64R6; |
| 645 | def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>, |
| 646 | ISA_MICROMIPS_NOT_32R6_64R6; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 647 | |
Zlatko Buljan | 797c2ae | 2015-11-12 13:21:33 +0000 | [diff] [blame] | 648 | let DecoderNamespace = "MicroMips" in { |
| 649 | /// Load and Store Instructions - multiple |
| 650 | def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>, |
| 651 | ISA_MICROMIPS32_NOT_MIPS32R6; |
| 652 | def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>, |
| 653 | ISA_MICROMIPS32_NOT_MIPS32R6; |
| 654 | } |
| 655 | |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 656 | class WaitMM<string opstr> : |
| 657 | InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [], |
| 658 | NoItinerary, FrmOther, opstr>; |
| 659 | |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 660 | let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in { |
Zoran Jovanovic | 73ff948 | 2014-08-14 12:09:10 +0000 | [diff] [blame] | 661 | /// Compact Branch Instructions |
| 662 | def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>, |
| 663 | COMPACT_BRANCH_FM_MM<0x7>; |
| 664 | def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>, |
| 665 | COMPACT_BRANCH_FM_MM<0x5>; |
| 666 | |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 667 | /// Arithmetic Instructions (ALU Immediate) |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 668 | def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 669 | ADDI_FM_MM<0xc>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 670 | def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 671 | ADDI_FM_MM<0x4>; |
Vasileios Kalintiris | 36901dd | 2016-03-01 20:25:43 +0000 | [diff] [blame] | 672 | def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>, |
| 673 | SLTI_FM_MM<0x24>; |
| 674 | def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>, |
| 675 | SLTI_FM_MM<0x2c>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 676 | def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 677 | ADDI_FM_MM<0x34>; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 678 | def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd, II_ORI, immZExt16, |
| 679 | or>, ADDI_FM_MM<0x14>; |
| 680 | def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd, II_XORI, |
| 681 | immZExt16, xor>, ADDI_FM_MM<0x1c>; |
Daniel Sanders | f8bb23e | 2016-02-01 15:13:31 +0000 | [diff] [blame] | 682 | def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 683 | |
Zoran Jovanovic | bd28c37 | 2013-12-25 10:14:07 +0000 | [diff] [blame] | 684 | def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>, |
| 685 | LW_FM_MM<0xc>; |
| 686 | |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 687 | /// Arithmetic Instructions (3-Operand, R-Type) |
Jozef Kolek | c925808 | 2015-03-04 15:47:42 +0000 | [diff] [blame] | 688 | def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>, |
| 689 | ADD_FM_MM<0, 0x150>; |
| 690 | def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>, |
| 691 | ADD_FM_MM<0, 0x1d0>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 692 | def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>; |
| 693 | def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>; |
| 694 | def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>; |
Vasileios Kalintiris | 36901dd | 2016-03-01 20:25:43 +0000 | [diff] [blame] | 695 | def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>; |
| 696 | def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 697 | ADD_FM_MM<0, 0x390>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 698 | def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 699 | ADD_FM_MM<0, 0x250>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 700 | def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 701 | ADD_FM_MM<0, 0x290>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 702 | def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 703 | ADD_FM_MM<0, 0x310>; |
Akira Hatanaka | 13e6ccf | 2013-08-06 23:08:38 +0000 | [diff] [blame] | 704 | def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>; |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 705 | def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 706 | MULT_FM_MM<0x22c>; |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 707 | def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>, |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 708 | MULT_FM_MM<0x26c>; |
Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 709 | def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>, |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 710 | MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6; |
Daniel Sanders | c7a9f8d | 2014-01-17 14:48:06 +0000 | [diff] [blame] | 711 | def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>, |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 712 | MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6; |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 713 | |
Jozef Kolek | 2c6d732 | 2015-01-21 12:10:11 +0000 | [diff] [blame] | 714 | /// Arithmetic Instructions with PC and Immediate |
| 715 | def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM; |
| 716 | |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 717 | /// Shift Instructions |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 718 | def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 719 | SRA_FM_MM<0, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 720 | def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 721 | SRA_FM_MM<0x40, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 722 | def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 723 | SRA_FM_MM<0x80, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 724 | def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 725 | SRLV_FM_MM<0x10, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 726 | def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 727 | SRLV_FM_MM<0x50, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 728 | def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>, |
Akira Hatanaka | cd9b74a | 2013-04-25 01:11:15 +0000 | [diff] [blame] | 729 | SRLV_FM_MM<0x90, 0>; |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 730 | def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>, |
Zlatko Buljan | 4807f82 | 2016-05-04 12:02:12 +0000 | [diff] [blame] | 731 | SRA_FM_MM<0xc0, 0> { |
| 732 | list<dag> Pattern = [(set GPR32Opnd:$rd, |
| 733 | (rotr GPR32Opnd:$rt, immZExt5:$shamt))]; |
| 734 | } |
Daniel Sanders | 980589a | 2014-01-16 14:27:20 +0000 | [diff] [blame] | 735 | def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>, |
Zlatko Buljan | 4807f82 | 2016-05-04 12:02:12 +0000 | [diff] [blame] | 736 | SRLV_FM_MM<0xd0, 0> { |
| 737 | list<dag> Pattern = [(set GPR32Opnd:$rd, |
| 738 | (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))]; |
| 739 | } |
Akira Hatanaka | f0aa6c9 | 2013-04-25 01:21:25 +0000 | [diff] [blame] | 740 | |
| 741 | /// Load and Store Instructions - aligned |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 742 | let DecoderMethod = "DecodeMemMMImm16" in { |
| 743 | def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>; |
| 744 | def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>; |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 745 | def LH_MM : LoadMemory<"lh", GPR32Opnd, mem_simm16, sextloadi16, II_LH, |
| 746 | addrDefault>, MMRel, LW_FM_MM<0xf>; |
| 747 | def LHu_MM : LoadMemory<"lhu", GPR32Opnd, mem_simm16, zextloadi16, II_LHU>, |
| 748 | MMRel, LW_FM_MM<0xd>; |
Vladimir Medic | dde3d58 | 2013-09-06 12:30:36 +0000 | [diff] [blame] | 749 | def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>; |
| 750 | def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>; |
| 751 | def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>; |
| 752 | def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>; |
| 753 | } |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 754 | |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 755 | let DecoderMethod = "DecodeMemMMImm9" in { |
| 756 | def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>; |
| 757 | def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>; |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 758 | def LHE_MM : LoadMemory<"lhe", GPR32Opnd, mem_simm9>, |
| 759 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>; |
| 760 | def LHuE_MM : LoadMemory<"lhue", GPR32Opnd, mem_simm9>, |
| 761 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>; |
Zlatko Buljan | 531809d | 2016-04-29 08:36:54 +0000 | [diff] [blame] | 762 | def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9>, |
| 763 | POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>; |
| 764 | def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9>, |
| 765 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>; |
| 766 | def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9>, |
| 767 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>; |
| 768 | def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9>, |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 769 | POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>; |
| 770 | } |
| 771 | |
Jozef Kolek | 5f95dd2 | 2014-11-19 11:39:12 +0000 | [diff] [blame] | 772 | def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>; |
| 773 | |
Jack Carter | 9770097 | 2013-08-13 20:19:16 +0000 | [diff] [blame] | 774 | /// Load and Store Instructions - unaligned |
Akira Hatanaka | a43b56d | 2013-08-20 20:46:51 +0000 | [diff] [blame] | 775 | def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>, |
| 776 | LWL_FM_MM<0x0>; |
| 777 | def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>, |
| 778 | LWL_FM_MM<0x1>; |
| 779 | def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>, |
| 780 | LWL_FM_MM<0x8>; |
| 781 | def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>, |
| 782 | LWL_FM_MM<0x9>; |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 783 | let DecoderMethod = "DecodeMemMMImm9" in { |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 784 | def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 785 | POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>; |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 786 | def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 787 | POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>; |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 788 | def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 789 | POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>; |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 790 | def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9>, |
Hrvoje Varga | a766eff | 2015-10-15 07:23:06 +0000 | [diff] [blame] | 791 | POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6; |
| 792 | } |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 793 | |
Zoran Jovanovic | a4c4b5f | 2014-11-19 16:44:02 +0000 | [diff] [blame] | 794 | /// Load and Store Instructions - multiple |
| 795 | def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>; |
| 796 | def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>; |
| 797 | |
Zoran Jovanovic | 2deca34 | 2014-12-16 14:59:10 +0000 | [diff] [blame] | 798 | /// Load and Store Pair Instructions |
| 799 | def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>; |
| 800 | def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>; |
| 801 | |
Zoran Jovanovic | 14c567b | 2015-01-28 21:52:27 +0000 | [diff] [blame] | 802 | /// Load and Store multiple pseudo Instructions |
| 803 | class LoadWordMultMM<string instr_asm > : |
| 804 | MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr), |
| 805 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
| 806 | |
| 807 | class StoreWordMultMM<string instr_asm > : |
| 808 | MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr), |
| 809 | !strconcat(instr_asm, "\t$rt, $addr")> ; |
| 810 | |
| 811 | |
| 812 | def SWM_MM : StoreWordMultMM<"swm">; |
| 813 | def LWM_MM : LoadWordMultMM<"lwm">; |
| 814 | |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 815 | /// Move Conditional |
| 816 | def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd, |
| 817 | NoItinerary>, ADD_FM_MM<0, 0x58>; |
| 818 | def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd, |
| 819 | NoItinerary>, ADD_FM_MM<0, 0x18>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 820 | def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>, |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 821 | CMov_F_I_FM_MM<0x25>; |
Daniel Sanders | 4aefdc7 | 2014-01-16 17:13:57 +0000 | [diff] [blame] | 822 | def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>, |
Vladimir Medic | e0fbb44 | 2013-09-06 12:41:17 +0000 | [diff] [blame] | 823 | CMov_F_I_FM_MM<0x5>; |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 824 | |
| 825 | /// Move to/from HI/LO |
| 826 | def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>, |
| 827 | MTLO_FM_MM<0x0b5>; |
| 828 | def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>, |
| 829 | MTLO_FM_MM<0x0f5>; |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 830 | def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>, |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 831 | MFLO_FM_MM<0x035>; |
Akira Hatanaka | 1604833 | 2013-10-07 18:49:46 +0000 | [diff] [blame] | 832 | def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>, |
Vladimir Medic | 457ba56 | 2013-09-06 12:53:21 +0000 | [diff] [blame] | 833 | MFLO_FM_MM<0x075>; |
Vladimir Medic | b936da1 | 2013-09-06 13:08:00 +0000 | [diff] [blame] | 834 | |
| 835 | /// Multiply Add/Sub Instructions |
Daniel Sanders | e95a137 | 2014-01-17 14:32:41 +0000 | [diff] [blame] | 836 | def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>; |
| 837 | def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>; |
| 838 | def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>; |
| 839 | def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 840 | |
| 841 | /// Count Leading |
Daniel Sanders | 070fd1c | 2014-05-12 12:41:59 +0000 | [diff] [blame] | 842 | def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>, |
| 843 | ISA_MIPS32; |
| 844 | def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>, |
| 845 | ISA_MIPS32; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 846 | |
| 847 | /// Sign Ext In Register Instructions. |
Daniel Sanders | fcea810 | 2014-05-12 12:28:15 +0000 | [diff] [blame] | 848 | def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>, |
| 849 | SEB_FM_MM<0x0ac>, ISA_MIPS32R2; |
| 850 | def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>, |
| 851 | SEB_FM_MM<0x0ec>, ISA_MIPS32R2; |
Zoran Jovanovic | ab85278 | 2013-09-14 06:49:25 +0000 | [diff] [blame] | 852 | |
| 853 | /// Word Swap Bytes Within Halfwords |
Daniel Sanders | 254f387 | 2015-09-22 10:01:13 +0000 | [diff] [blame] | 854 | def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>, |
| 855 | SEB_FM_MM<0x1ec>, ISA_MIPS32R2; |
Zlatko Buljan | 5da2f6c | 2015-12-21 13:08:58 +0000 | [diff] [blame] | 856 | // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction |
Daniel Sanders | 611eb82 | 2016-02-29 15:26:54 +0000 | [diff] [blame] | 857 | def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5, |
| 858 | immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>; |
Hrvoje Varga | 46458d0 | 2016-02-25 12:53:29 +0000 | [diff] [blame] | 859 | def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1, |
Daniel Sanders | 611eb82 | 2016-02-29 15:26:54 +0000 | [diff] [blame] | 860 | MipsIns>, EXT_FM_MM<0x0c>; |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 861 | |
| 862 | /// Jump Instructions |
| 863 | let DecoderMethod = "DecodeJumpTargetMM" in { |
| 864 | def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">, |
| 865 | J_FM_MM<0x35>; |
| 866 | def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>; |
Jozef Kolek | 1fd6548 | 2015-02-18 17:15:48 +0000 | [diff] [blame] | 867 | def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>; |
Zoran Jovanovic | 507e084 | 2013-10-29 16:38:59 +0000 | [diff] [blame] | 868 | } |
Hrvoje Varga | c962c49 | 2016-06-09 12:57:23 +0000 | [diff] [blame] | 869 | def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>, |
| 870 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Zoran Jovanovic | 87d13e5 | 2014-03-20 10:18:24 +0000 | [diff] [blame] | 871 | def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>; |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 872 | |
Zoran Jovanovic | ac9ef12 | 2014-09-12 13:43:41 +0000 | [diff] [blame] | 873 | /// Jump Instructions - Short Delay Slot |
| 874 | def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>; |
| 875 | def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>; |
| 876 | |
Zoran Jovanovic | 8a80aa7 | 2013-11-04 14:53:22 +0000 | [diff] [blame] | 877 | /// Branch Instructions |
| 878 | def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>, |
| 879 | BEQ_FM_MM<0x25>; |
| 880 | def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>, |
| 881 | BEQ_FM_MM<0x2d>; |
| 882 | def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>, |
| 883 | BGEZ_FM_MM<0x2>; |
| 884 | def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>, |
| 885 | BGEZ_FM_MM<0x6>; |
| 886 | def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>, |
| 887 | BGEZ_FM_MM<0x4>; |
| 888 | def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>, |
| 889 | BGEZ_FM_MM<0x0>; |
| 890 | def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>, |
| 891 | BGEZAL_FM_MM<0x03>; |
| 892 | def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>, |
| 893 | BGEZAL_FM_MM<0x01>; |
Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 894 | |
Zoran Jovanovic | ed6dd6b | 2014-09-12 13:51:58 +0000 | [diff] [blame] | 895 | /// Branch Instructions - Short Delay Slot |
| 896 | def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm, |
| 897 | GPR32Opnd>, BGEZAL_FM_MM<0x13>; |
| 898 | def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm, |
| 899 | GPR32Opnd>, BGEZAL_FM_MM<0x11>; |
| 900 | |
Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 901 | /// Control Instructions |
| 902 | def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM; |
| 903 | def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM; |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 904 | def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM; |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 905 | def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM; |
Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 906 | def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>; |
| 907 | def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>; |
Daniel Sanders | 387fc15 | 2014-05-13 11:45:36 +0000 | [diff] [blame] | 908 | def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>, |
| 909 | ISA_MIPS32R2; |
| 910 | def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>, |
| 911 | ISA_MIPS32R2; |
Zoran Jovanovic | 8e918c3 | 2013-12-19 16:25:00 +0000 | [diff] [blame] | 912 | |
Zoran Jovanovic | c18b6d1 | 2013-11-07 14:35:24 +0000 | [diff] [blame] | 913 | /// Trap Instructions |
Daniel Sanders | f8bb23e | 2016-02-01 15:13:31 +0000 | [diff] [blame] | 914 | def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>; |
| 915 | def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>; |
| 916 | def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>; |
| 917 | def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>; |
| 918 | def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>; |
| 919 | def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>; |
Zoran Jovanovic | ccb70ca | 2013-11-13 13:15:03 +0000 | [diff] [blame] | 920 | |
| 921 | def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>; |
| 922 | def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>; |
| 923 | def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>; |
| 924 | def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>; |
| 925 | def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>; |
| 926 | def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>; |
Zoran Jovanovic | ff9d5f3 | 2013-12-19 16:12:56 +0000 | [diff] [blame] | 927 | |
| 928 | /// Load-linked, Store-conditional |
| 929 | def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>; |
| 930 | def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>; |
Zoran Jovanovic | 4e7ac4a | 2014-09-12 13:33:33 +0000 | [diff] [blame] | 931 | |
Hrvoje Varga | 3ef4dd7 | 2015-10-15 08:11:50 +0000 | [diff] [blame] | 932 | def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>; |
| 933 | def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>; |
| 934 | |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 935 | let DecoderMethod = "DecodeCacheOpMM" in { |
| 936 | def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>, |
| 937 | CACHE_PREF_FM_MM<0x08, 0x6>; |
| 938 | def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>, |
| 939 | CACHE_PREF_FM_MM<0x18, 0x2>; |
| 940 | } |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 941 | |
| 942 | let DecoderMethod = "DecodePrefeOpMM" in { |
| 943 | def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>, |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 944 | CACHE_PREFE_FM_MM<0x18, 0x2>; |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 945 | def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>, |
Daniel Sanders | 2e9f69d | 2016-03-31 13:15:23 +0000 | [diff] [blame] | 946 | CACHE_PREFE_FM_MM<0x18, 0x3>; |
Zoran Jovanovic | d979079 | 2015-09-09 09:10:46 +0000 | [diff] [blame] | 947 | } |
Jozef Kolek | ab6d1cc | 2014-12-23 19:55:34 +0000 | [diff] [blame] | 948 | def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>; |
| 949 | def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>; |
| 950 | def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>; |
| 951 | |
Zoran Jovanovic | 4e7ac4a | 2014-09-12 13:33:33 +0000 | [diff] [blame] | 952 | def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>; |
| 953 | def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>; |
| 954 | def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>; |
| 955 | def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>; |
Jozef Kolek | dc62fc4 | 2014-11-19 11:25:50 +0000 | [diff] [blame] | 956 | |
Daniel Sanders | 03a8d2f | 2016-02-29 16:06:38 +0000 | [diff] [blame] | 957 | def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM; |
Zoran Jovanovic | 6e6a2c9 | 2015-09-16 09:14:35 +0000 | [diff] [blame] | 958 | |
| 959 | def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>; |
Akira Hatanaka | be6a818 | 2013-04-19 19:03:11 +0000 | [diff] [blame] | 960 | } |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 961 | |
Hrvoje Varga | 1814867 | 2015-10-28 11:04:29 +0000 | [diff] [blame] | 962 | let DecoderNamespace = "MicroMips" in { |
| 963 | def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>, |
| 964 | RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6; |
Hrvoje Varga | 24b975d | 2016-06-27 08:23:28 +0000 | [diff] [blame^] | 965 | def LWU_MM : MMRel, LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU, |
| 966 | mem_simm12>, LL_FM_MM<0xe>, |
| 967 | ISA_MICROMIPS32_NOT_MIPS32R6; |
Hrvoje Varga | 1814867 | 2015-10-28 11:04:29 +0000 | [diff] [blame] | 968 | } |
| 969 | |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 970 | //===----------------------------------------------------------------------===// |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 971 | // MicroMips arbitrary patterns that map to one or more instructions |
| 972 | //===----------------------------------------------------------------------===// |
| 973 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 974 | let Predicates = [InMicroMips] in { |
| 975 | def : MipsPat<(i32 immLi16:$imm), |
| 976 | (LI16_MM immLi16:$imm)>; |
| 977 | def : MipsPat<(i32 immSExt16:$imm), |
| 978 | (ADDiu_MM ZERO, immSExt16:$imm)>; |
| 979 | def : MipsPat<(i32 immZExt16:$imm), |
| 980 | (ORi_MM ZERO, immZExt16:$imm)>; |
Jozef Kolek | a330a47 | 2014-12-11 13:56:23 +0000 | [diff] [blame] | 981 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 982 | def : MipsPat<(not GPRMM16:$in), |
| 983 | (NOT16_MM GPRMM16:$in)>; |
| 984 | def : MipsPat<(not GPR32:$in), |
| 985 | (NOR_MM GPR32Opnd:$in, ZERO)>; |
Jozef Kolek | 73f64ea | 2014-11-19 13:11:09 +0000 | [diff] [blame] | 986 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 987 | def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm), |
| 988 | (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>; |
| 989 | def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm), |
| 990 | (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>; |
| 991 | def : MipsPat<(add GPR32:$src, immSExt16:$imm), |
| 992 | (ADDiu_MM GPR32:$src, immSExt16:$imm)>; |
Zoran Jovanovic | 06c9d55 | 2014-11-05 17:43:00 +0000 | [diff] [blame] | 993 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 994 | def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm), |
| 995 | (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>; |
| 996 | def : MipsPat<(and GPR32:$src, immZExt16:$imm), |
| 997 | (ANDi_MM GPR32:$src, immZExt16:$imm)>; |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 998 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 999 | def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm), |
| 1000 | (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>; |
| 1001 | def : MipsPat<(shl GPR32:$src, immZExt5:$imm), |
| 1002 | (SLL_MM GPR32:$src, immZExt5:$imm)>; |
| 1003 | def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs), |
| 1004 | (SLLV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zlatko Buljan | 2981362 | 2016-04-27 11:02:23 +0000 | [diff] [blame] | 1005 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1006 | def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm), |
| 1007 | (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>; |
| 1008 | def : MipsPat<(srl GPR32:$src, immZExt5:$imm), |
| 1009 | (SRL_MM GPR32:$src, immZExt5:$imm)>; |
| 1010 | def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs), |
| 1011 | (SRLV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1012 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1013 | def : MipsPat<(sra GPR32:$src, immZExt5:$imm), |
| 1014 | (SRA_MM GPR32:$src, immZExt5:$imm)>; |
| 1015 | def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs), |
| 1016 | (SRAV_MM GPR32:$lhs, GPR32:$rhs)>; |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 1017 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1018 | def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr), |
| 1019 | (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>; |
| 1020 | def : MipsPat<(store GPR32:$src, addr:$addr), |
| 1021 | (SW_MM GPR32:$src, addr:$addr)>; |
| 1022 | |
| 1023 | def : MipsPat<(load addrimm4lsl2:$addr), |
| 1024 | (LW16_MM addrimm4lsl2:$addr)>; |
| 1025 | def : MipsPat<(load addr:$addr), |
| 1026 | (LW_MM addr:$addr)>; |
| 1027 | def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs), |
| 1028 | (SUBu_MM GPR32:$lhs, GPR32:$rhs)>; |
| 1029 | } |
Zoran Jovanovic | 5a1a780 | 2015-02-04 15:43:17 +0000 | [diff] [blame] | 1030 | |
Zlatko Buljan | 6afea51 | 2016-05-18 06:54:59 +0000 | [diff] [blame] | 1031 | let AddedComplexity = 40 in { |
| 1032 | def : MipsPat<(i32 (sextloadi16 addrRegImm:$a)), |
| 1033 | (LH_MM addrRegImm:$a)>; |
| 1034 | } |
| 1035 | def : MipsPat<(atomic_load_16 addr:$a), |
| 1036 | (LH_MM addr:$a)>; |
| 1037 | def : MipsPat<(i32 (extloadi16 addr:$src)), |
| 1038 | (LHu_MM addr:$src)>; |
| 1039 | |
Zoran Jovanovic | 9f99723 | 2014-11-05 17:38:31 +0000 | [diff] [blame] | 1040 | //===----------------------------------------------------------------------===// |
Zoran Jovanovic | a0f5328 | 2014-03-20 10:41:37 +0000 | [diff] [blame] | 1041 | // MicroMips instruction aliases |
| 1042 | //===----------------------------------------------------------------------===// |
| 1043 | |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 1044 | class UncondBranchMMPseudo<string opstr> : |
| 1045 | MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset), |
| 1046 | !strconcat(opstr, "\t$offset")>; |
| 1047 | |
Zoran Jovanovic | ada7091 | 2015-09-07 11:56:37 +0000 | [diff] [blame] | 1048 | def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS; |
Jozef Kolek | 5cfebdd | 2015-01-21 12:39:30 +0000 | [diff] [blame] | 1049 | |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1050 | let Predicates = [InMicroMips] in { |
| 1051 | def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem, |
| 1052 | II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6; |
| 1053 | def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU, |
| 1054 | II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6; |
Zlatko Buljan | 58d6a95 | 2016-04-13 08:02:26 +0000 | [diff] [blame] | 1055 | |
Daniel Sanders | 7d290b0 | 2014-05-08 16:12:31 +0000 | [diff] [blame] | 1056 | def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>; |
Jozef Kolek | c7e220f | 2014-11-29 13:29:24 +0000 | [diff] [blame] | 1057 | def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>; |
| 1058 | def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>; |
Zlatko Buljan | d2ed9c6 | 2016-06-15 07:46:24 +0000 | [diff] [blame] | 1059 | def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2; |
| 1060 | def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2; |
| 1061 | def : MipsInstAlias<"teq $rs, $rt", |
| 1062 | (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1063 | def : MipsInstAlias<"tge $rs, $rt", |
| 1064 | (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1065 | def : MipsInstAlias<"tgeu $rs, $rt", |
| 1066 | (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1067 | def : MipsInstAlias<"tlt $rs, $rt", |
| 1068 | (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1069 | def : MipsInstAlias<"tltu $rs, $rt", |
| 1070 | (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1071 | def : MipsInstAlias<"tne $rs, $rt", |
| 1072 | (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>; |
| 1073 | def : MipsInstAlias<"sll $rd, $rt, $rs", |
| 1074 | (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1075 | def : MipsInstAlias<"sra $rd, $rt, $rs", |
| 1076 | (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1077 | def : MipsInstAlias<"srl $rd, $rt, $rs", |
| 1078 | (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>; |
| 1079 | def : MipsInstAlias<"sll $rd, $rt", |
| 1080 | (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1081 | def : MipsInstAlias<"sra $rd, $rt", |
| 1082 | (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1083 | def : MipsInstAlias<"srl $rd, $rt", |
| 1084 | (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>; |
| 1085 | def : MipsInstAlias<"sll $rd, $shamt", |
| 1086 | (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1087 | def : MipsInstAlias<"sra $rd, $shamt", |
| 1088 | (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1089 | def : MipsInstAlias<"srl $rd, $shamt", |
| 1090 | (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>; |
| 1091 | def : MipsInstAlias<"rotr $rt, $imm", |
| 1092 | (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>; |
| 1093 | def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>; |
| 1094 | def : MipsInstAlias<"and $rs, $rt, $imm", |
| 1095 | (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm), 0>; |
| 1096 | def : MipsInstAlias<"and $rs, $imm", |
| 1097 | (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, simm16:$imm), 0>; |
| 1098 | def : MipsInstAlias<"or $rs, $rt, $imm", |
| 1099 | (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>; |
| 1100 | def : MipsInstAlias<"or $rs, $imm", |
| 1101 | (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>; |
| 1102 | def : MipsInstAlias<"xor $rs, $rt, $imm", |
| 1103 | (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>; |
| 1104 | def : MipsInstAlias<"xor $rs, $imm", |
| 1105 | (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>; |
| 1106 | def : MipsInstAlias<"not $rt, $rs", |
| 1107 | (NOR_MM GPR32Opnd:$rt, GPR32Opnd:$rs, ZERO), 0>; |
Zoran Jovanovic | 67e04be | 2015-06-24 10:32:16 +0000 | [diff] [blame] | 1108 | } |