blob: 00ca54a8cc1477d744e72615ca9e3765fa5d0e88 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00002def addrimm4lsl2 : ComplexPattern<iPTR, 2, "selectIntAddrLSL2MM", [frameindex]>;
Jack Carter97700972013-08-13 20:19:16 +00003
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00004def simm9_addiusp : Operand<i32> {
5 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +00006 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +00007}
8
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +00009def uimm3_shift : Operand<i32> {
10 let EncoderMethod = "getUImm3Mod8Encoding";
Zoran Jovanovic6b28f092015-09-09 13:55:45 +000011 let DecoderMethod = "DecodePOOL16BEncodedField";
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000012}
13
Zoran Jovanovicbac36192014-10-23 11:06:34 +000014def simm3_lsa2 : Operand<i32> {
15 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000016 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000017}
18
Zoran Jovanovic88531712014-11-05 17:31:00 +000019def uimm4_andi : Operand<i32> {
20 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000021 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000022}
23
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000024def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
25 ((Imm % 4 == 0) &&
26 Imm < 28 && Imm > 0);}]>;
27
Jozef Kolek73f64ea2014-11-19 13:11:09 +000028def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
29
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000030def immZExtAndi16 : ImmLeaf<i32,
31 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
32 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
33 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
34
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000035def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
36
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000037def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
38
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000039def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
40 let Name = "MicroMipsMem";
41 let RenderMethod = "addMicroMipsMemOperands";
42 let ParserMethod = "parseMemOperand";
43 let PredicateMethod = "isMemWithGRPMM16Base";
44}
45
Daniel Sanderse473dc92016-05-09 13:38:25 +000046// Define the classes of pointers used by microMIPS.
47// The numbers must match those in MipsRegisterInfo::MipsPtrClass.
48def ptr_gpr16mm_rc : PointerLikeRegClass<1>;
49def ptr_sp_rc : PointerLikeRegClass<2>;
50def ptr_gp_rc : PointerLikeRegClass<3>;
51
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000052class mem_mm_4_generic : Operand<i32> {
53 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000054 let MIOperandInfo = (ops ptr_gpr16mm_rc, simm4);
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000055 let OperandType = "OPERAND_MEMORY";
56 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
57}
58
59def mem_mm_4 : mem_mm_4_generic {
60 let EncoderMethod = "getMemEncodingMMImm4";
61}
62
63def mem_mm_4_lsl1 : mem_mm_4_generic {
64 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
65}
66
67def mem_mm_4_lsl2 : mem_mm_4_generic {
68 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
69}
70
Jozef Kolek12c69822014-12-23 16:16:33 +000071def MicroMipsMemSPAsmOperand : AsmOperandClass {
72 let Name = "MicroMipsMemSP";
73 let RenderMethod = "addMemOperands";
74 let ParserMethod = "parseMemOperand";
75 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
76}
77
Daniel Sanderse473dc92016-05-09 13:38:25 +000078def MicroMipsMemGPAsmOperand : AsmOperandClass {
79 let Name = "MicroMipsMemGP";
80 let RenderMethod = "addMemOperands";
81 let ParserMethod = "parseMemOperand";
82 let PredicateMethod = "isMemWithSimmWordAlignedOffsetGP<9>";
83}
84
Jozef Kolek12c69822014-12-23 16:16:33 +000085def mem_mm_sp_imm5_lsl2 : Operand<i32> {
86 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000087 let MIOperandInfo = (ops ptr_sp_rc:$base, simm5:$offset);
Jozef Kolek12c69822014-12-23 16:16:33 +000088 let OperandType = "OPERAND_MEMORY";
89 let ParserMatchClass = MicroMipsMemSPAsmOperand;
90 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
91}
92
Daniel Sanderse473dc92016-05-09 13:38:25 +000093def mem_mm_gp_simm7_lsl2 : Operand<i32> {
Jozef Koleke10a02e2015-01-28 17:27:26 +000094 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +000095 let MIOperandInfo = (ops ptr_gp_rc:$base, simm7_lsl2:$offset);
Jozef Koleke10a02e2015-01-28 17:27:26 +000096 let OperandType = "OPERAND_MEMORY";
Daniel Sanderse473dc92016-05-09 13:38:25 +000097 let ParserMatchClass = MicroMipsMemGPAsmOperand;
Jozef Koleke10a02e2015-01-28 17:27:26 +000098 let EncoderMethod = "getMemEncodingMMGPImm7Lsl2";
99}
100
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000101def mem_mm_9 : Operand<i32> {
102 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000103 let MIOperandInfo = (ops ptr_rc, simm9);
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000104 let EncoderMethod = "getMemEncodingMMImm9";
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000105 let ParserMatchClass = MipsMemSimm9AsmOperand;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000106 let OperandType = "OPERAND_MEMORY";
107}
108
Jack Carter97700972013-08-13 20:19:16 +0000109def mem_mm_12 : Operand<i32> {
110 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000111 let MIOperandInfo = (ops ptr_rc, simm12);
Jack Carter97700972013-08-13 20:19:16 +0000112 let EncoderMethod = "getMemEncodingMMImm12";
113 let ParserMatchClass = MipsMemAsmOperand;
114 let OperandType = "OPERAND_MEMORY";
115}
116
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000117def mem_mm_16 : Operand<i32> {
118 let PrintMethod = "printMemOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000119 let MIOperandInfo = (ops ptr_rc, simm16);
Hrvoje Varga3c88fbd2015-10-16 12:24:58 +0000120 let EncoderMethod = "getMemEncodingMMImm16";
121 let ParserMatchClass = MipsMemAsmOperand;
122 let OperandType = "OPERAND_MEMORY";
123}
124
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000125def MipsMemUimm4AsmOperand : AsmOperandClass {
126 let Name = "MemOffsetUimm4";
127 let SuperClasses = [MipsMemAsmOperand];
128 let RenderMethod = "addMemOperands";
129 let ParserMethod = "parseMemOperand";
130 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
131}
132
133def mem_mm_4sp : Operand<i32> {
134 let PrintMethod = "printMemOperand";
Daniel Sanderse473dc92016-05-09 13:38:25 +0000135 let MIOperandInfo = (ops ptr_sp_rc, uimm8);
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000136 let EncoderMethod = "getMemEncodingMMImm4sp";
137 let ParserMatchClass = MipsMemUimm4AsmOperand;
138 let OperandType = "OPERAND_MEMORY";
139}
140
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000141def jmptarget_mm : Operand<OtherVT> {
142 let EncoderMethod = "getJumpTargetOpValueMM";
143}
144
145def calltarget_mm : Operand<iPTR> {
146 let EncoderMethod = "getJumpTargetOpValueMM";
147}
148
Jozef Kolek9761e962015-01-12 12:03:34 +0000149def brtarget7_mm : Operand<OtherVT> {
150 let EncoderMethod = "getBranchTarget7OpValueMM";
151 let OperandType = "OPERAND_PCREL";
152 let DecoderMethod = "DecodeBranchTarget7MM";
153 let ParserMatchClass = MipsJumpTargetAsmOperand;
154}
155
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000156def brtarget10_mm : Operand<OtherVT> {
157 let EncoderMethod = "getBranchTargetOpValueMMPC10";
158 let OperandType = "OPERAND_PCREL";
159 let DecoderMethod = "DecodeBranchTarget10MM";
160 let ParserMatchClass = MipsJumpTargetAsmOperand;
161}
162
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000163def brtarget_mm : Operand<OtherVT> {
164 let EncoderMethod = "getBranchTargetOpValueMM";
165 let OperandType = "OPERAND_PCREL";
166 let DecoderMethod = "DecodeBranchTargetMM";
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000167 let ParserMatchClass = MipsJumpTargetAsmOperand;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000168}
169
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000170def simm23_lsl2 : Operand<i32> {
171 let EncoderMethod = "getSimm23Lsl2Encoding";
172 let DecoderMethod = "DecodeSimm23Lsl2";
173}
174
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000175class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
176 RegisterOperand RO> :
177 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000178 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZC, FrmI> {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000179 let isBranch = 1;
180 let isTerminator = 1;
181 let hasDelaySlot = 0;
182 let Defs = [AT];
183}
184
Jack Carter97700972013-08-13 20:19:16 +0000185let canFoldAsLoad = 1 in
186class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
187 Operand MemOpnd> :
188 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
189 !strconcat(opstr, "\t$rt, $addr"),
190 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
191 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000192 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000193 string Constraints = "$src = $rt";
194}
195
196class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
197 Operand MemOpnd>:
198 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
199 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000200 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
201 let DecoderMethod = "DecodeMemMMImm12";
202}
Jack Carter97700972013-08-13 20:19:16 +0000203
Zoran Jovanovic41688672015-02-10 16:36:20 +0000204/// A register pair used by movep instruction.
205def MovePRegPairAsmOperand : AsmOperandClass {
206 let Name = "MovePRegPair";
207 let ParserMethod = "parseMovePRegPair";
208 let PredicateMethod = "isMovePRegPair";
209}
210
211def movep_regpair : Operand<i32> {
212 let EncoderMethod = "getMovePRegPairOpValue";
213 let ParserMatchClass = MovePRegPairAsmOperand;
214 let PrintMethod = "printRegisterList";
215 let DecoderMethod = "DecodeMovePRegPair";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000216 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic41688672015-02-10 16:36:20 +0000217}
218
219class MovePMM16<string opstr, RegisterOperand RO> :
220MicroMipsInst16<(outs movep_regpair:$dst_regs), (ins RO:$rs, RO:$rt),
221 !strconcat(opstr, "\t$dst_regs, $rs, $rt"), [],
222 NoItinerary, FrmR> {
223 let isReMaterializable = 1;
224}
225
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000226/// A register pair used by load/store pair instructions.
227def RegPairAsmOperand : AsmOperandClass {
228 let Name = "RegPair";
229 let ParserMethod = "parseRegisterPair";
Zlatko Buljanba553a62016-05-09 08:07:28 +0000230 let PredicateMethod = "isRegPair";
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000231}
232
233def regpair : Operand<i32> {
234 let EncoderMethod = "getRegisterPairOpValue";
235 let ParserMatchClass = RegPairAsmOperand;
236 let PrintMethod = "printRegisterPair";
237 let DecoderMethod = "DecodeRegPairOperand";
Hrvoje Varga11dd31d2016-04-13 06:17:21 +0000238 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000239}
240
241class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
242 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000243 InstSE<(outs), (ins regpair:$rt, mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000244 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
245 let DecoderMethod = "DecodeMemMMImm12";
246 let mayStore = 1;
247}
248
249class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
250 ComplexPattern Addr = addr> :
Zlatko Buljanba553a62016-05-09 08:07:28 +0000251 InstSE<(outs regpair:$rt), (ins mem_simm12:$addr),
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000252 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
253 let DecoderMethod = "DecodeMemMMImm12";
254 let mayLoad = 1;
255}
256
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000257class LLBaseMM<string opstr, RegisterOperand RO> :
258 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
259 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000260 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000261 let mayLoad = 1;
262}
263
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000264class LLEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000265 InstSE<(outs RO:$rt), (ins mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000266 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
267 let DecoderMethod = "DecodeMemMMImm9";
268 let mayLoad = 1;
269}
270
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000271class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000272 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000273 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000274 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000275 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000276 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000277}
278
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000279class SCEBaseMM<string opstr, RegisterOperand RO> :
Zlatko Buljan531809d2016-04-29 08:36:54 +0000280 InstSE<(outs RO:$dst), (ins RO:$rt, mem_simm9:$addr),
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000281 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
282 let DecoderMethod = "DecodeMemMMImm9";
283 let mayStore = 1;
284 let Constraints = "$rt = $dst";
285}
286
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000287class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000288 InstrItinClass Itin = NoItinerary, DAGOperand MO = mem_mm_12> :
289 InstSE<(outs RO:$rt), (ins MO:$addr),
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000290 !strconcat(opstr, "\t$rt, $addr"),
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000291 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI, opstr> {
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000292 let DecoderMethod = "DecodeMemMMImm12";
293 let canFoldAsLoad = 1;
294 let mayLoad = 1;
295}
296
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000297class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
298 InstrItinClass Itin = NoItinerary,
299 SDPatternOperator OpNode = null_frag> :
300 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
301 !strconcat(opstr, "\t$rd, $rs, $rt"),
302 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
303 let isCommutable = isComm;
304}
305
Zoran Jovanovic88531712014-11-05 17:31:00 +0000306class AndImmMM16<string opstr, RegisterOperand RO,
307 InstrItinClass Itin = NoItinerary> :
308 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
309 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
310
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000311class LogicRMM16<string opstr, RegisterOperand RO,
312 InstrItinClass Itin = NoItinerary,
313 SDPatternOperator OpNode = null_frag> :
314 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
315 !strconcat(opstr, "\t$rt, $rs"),
316 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
317 let isCommutable = 1;
318 let Constraints = "$rt = $dst";
319}
320
321class NotMM16<string opstr, RegisterOperand RO> :
322 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
323 !strconcat(opstr, "\t$rt, $rs"),
324 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
325
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000326class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000327 InstrItinClass Itin = NoItinerary> :
328 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000329 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000330
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000331class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
332 InstrItinClass Itin, Operand MemOpnd> :
333 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
334 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000335 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000336 let canFoldAsLoad = 1;
337 let mayLoad = 1;
338}
339
340class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
341 SDPatternOperator OpNode, InstrItinClass Itin,
342 Operand MemOpnd> :
343 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
344 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000345 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000346 let mayStore = 1;
347}
348
Jozef Kolek12c69822014-12-23 16:16:33 +0000349class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
350 Operand MemOpnd> :
351 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
352 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
353 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
354 let canFoldAsLoad = 1;
355 let mayLoad = 1;
356}
357
358class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
359 Operand MemOpnd> :
360 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
361 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
362 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
363 let mayStore = 1;
364}
365
Jozef Koleke10a02e2015-01-28 17:27:26 +0000366class LoadGPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
367 Operand MemOpnd> :
368 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
369 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
370 let DecoderMethod = "DecodeMemMMGPImm7Lsl2";
371 let canFoldAsLoad = 1;
372 let mayLoad = 1;
373}
374
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000375class AddImmUR2<string opstr, RegisterOperand RO> :
376 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
377 !strconcat(opstr, "\t$rd, $rs, $imm"),
378 [], NoItinerary, FrmR> {
379 let isCommutable = 1;
380}
381
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000382class AddImmUS5<string opstr, RegisterOperand RO> :
383 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
384 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
385 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000386}
387
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000388class AddImmUR1SP<string opstr, RegisterOperand RO> :
389 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
390 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
391
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000392class AddImmUSP<string opstr> :
393 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
394 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
395
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000396class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
397 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
398 [], II_MFHI_MFLO, FrmR> {
399 let Uses = [UseReg];
400 let hasSideEffects = 0;
401}
402
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000403class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
404 InstrItinClass Itin = NoItinerary> :
405 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
406 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
407 let isCommutable = isComm;
408 let isReMaterializable = 1;
409}
410
Jozef Koleka330a472014-12-11 13:56:23 +0000411class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000412 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
413 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
414 let isReMaterializable = 1;
415}
416
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000417// 16-bit Jump and Link (Call)
418class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
419 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000420 [(MipsJmpLink RO:$rs)], II_JALR, FrmR>, PredicateControl {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000421 let isCall = 1;
422 let hasDelaySlot = 1;
423 let Defs = [RA];
424}
425
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000426// 16-bit Jump Reg
427class JumpRegMM16<string opstr, RegisterOperand RO> :
428 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000429 [], II_JR, FrmR> {
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000430 let hasDelaySlot = 1;
431 let isBranch = 1;
432 let isIndirectBranch = 1;
433}
434
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000435// Base class for JRADDIUSP instruction.
436class JumpRAddiuStackMM16 :
437 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
Daniel Sanders86cce702015-09-22 13:36:28 +0000438 [], II_JRADDIUSP, FrmR> {
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000439 let isTerminator = 1;
440 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000441 let isBranch = 1;
442 let isIndirectBranch = 1;
443}
444
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000445// 16-bit Jump and Link (Call) - Short Delay Slot
446class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
447 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000448 [], II_JALRS, FrmR> {
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000449 let isCall = 1;
450 let hasDelaySlot = 1;
451 let Defs = [RA];
452}
453
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000454// 16-bit Jump Register Compact - No delay slot
455class JumpRegCMM16<string opstr, RegisterOperand RO> :
456 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000457 [], II_JRC, FrmR> {
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000458 let isTerminator = 1;
459 let isBarrier = 1;
460 let isBranch = 1;
461 let isIndirectBranch = 1;
462}
463
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000464// Break16 and Sdbbp16
465class BrkSdbbp16MM<string opstr> :
466 MicroMipsInst16<(outs), (ins uimm4:$code_),
467 !strconcat(opstr, "\t$code_"),
468 [], NoItinerary, FrmOther>;
469
Jozef Kolek9761e962015-01-12 12:03:34 +0000470class CBranchZeroMM<string opstr, DAGOperand opnd, RegisterOperand RO> :
471 MicroMipsInst16<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000472 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZ, FrmI> {
Jozef Kolek9761e962015-01-12 12:03:34 +0000473 let isBranch = 1;
474 let isTerminator = 1;
475 let hasDelaySlot = 1;
476 let Defs = [AT];
477}
478
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000479// MicroMIPS Jump and Link (Call) - Short Delay Slot
480let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
481 class JumpLinkMM<string opstr, DAGOperand opnd> :
482 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000483 [], II_JALS, FrmJ, opstr> {
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000484 let DecoderMethod = "DecodeJumpTargetMM";
485 }
486
487 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
488 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000489 [], II_JALRS, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000490
491 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
492 RegisterOperand RO> :
493 InstSE<(outs), (ins RO:$rs, opnd:$offset),
Daniel Sanders86cce702015-09-22 13:36:28 +0000494 !strconcat(opstr, "\t$rs, $offset"), [], II_BCCZALS, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000495}
496
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000497class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
498 InstrItinClass Itin = NoItinerary,
499 SDPatternOperator OpNode = null_frag> :
500 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
501 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
502
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000503class PrefetchIndexed<string opstr> :
504 InstSE<(outs), (ins PtrRC:$base, PtrRC:$index, uimm5:$hint),
505 !strconcat(opstr, "\t$hint, ${index}(${base})"), [], NoItinerary, FrmOther>;
506
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000507class AddImmUPC<string opstr, RegisterOperand RO> :
508 InstSE<(outs RO:$rs), (ins simm23_lsl2:$imm),
509 !strconcat(opstr, "\t$rs, $imm"), [], NoItinerary, FrmR>;
510
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000511/// A list of registers used by load/store multiple instructions.
512def RegListAsmOperand : AsmOperandClass {
513 let Name = "RegList";
514 let ParserMethod = "parseRegisterList";
515}
516
517def reglist : Operand<i32> {
518 let EncoderMethod = "getRegisterListOpValue";
519 let ParserMatchClass = RegListAsmOperand;
520 let PrintMethod = "printRegisterList";
521 let DecoderMethod = "DecodeRegListOperand";
522}
523
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000524def RegList16AsmOperand : AsmOperandClass {
525 let Name = "RegList16";
526 let ParserMethod = "parseRegisterList";
527 let PredicateMethod = "isRegList16";
528 let RenderMethod = "addRegListOperands";
529}
530
531def reglist16 : Operand<i32> {
532 let EncoderMethod = "getRegisterListOpValue16";
533 let DecoderMethod = "DecodeRegListOperand16";
534 let PrintMethod = "printRegisterList";
535 let ParserMatchClass = RegList16AsmOperand;
536}
537
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000538class StoreMultMM<string opstr,
539 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
540 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
541 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
542 let DecoderMethod = "DecodeMemMMImm12";
543 let mayStore = 1;
544}
545
546class LoadMultMM<string opstr,
547 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
548 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
549 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
550 let DecoderMethod = "DecodeMemMMImm12";
551 let mayLoad = 1;
552}
553
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000554class StoreMultMM16<string opstr,
555 InstrItinClass Itin = NoItinerary,
556 ComplexPattern Addr = addr> :
557 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
558 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000559 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000560 let mayStore = 1;
561}
562
563class LoadMultMM16<string opstr,
564 InstrItinClass Itin = NoItinerary,
565 ComplexPattern Addr = addr> :
566 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
567 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolekd68d424a2015-02-10 12:41:13 +0000568 let DecoderMethod = "DecodeMemMMReglistImm4Lsl2";
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000569 let mayLoad = 1;
570}
571
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000572class UncondBranchMM16<string opstr> :
573 MicroMipsInst16<(outs), (ins brtarget10_mm:$offset),
574 !strconcat(opstr, "\t$offset"),
Daniel Sanders86cce702015-09-22 13:36:28 +0000575 [], II_B, FrmI> {
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000576 let isBranch = 1;
577 let isTerminator = 1;
578 let isBarrier = 1;
579 let hasDelaySlot = 1;
580 let Predicates = [RelocPIC, InMicroMips];
581 let Defs = [AT];
582}
583
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000584def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
Zoran Jovanovic6b28f092015-09-09 13:55:45 +0000585 ARITH_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
586def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
587 LOGIC_FM_MM16<0x2>, ISA_MICROMIPS_NOT_32R6_64R6;
588def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>,
589 ISA_MICROMIPS_NOT_32R6_64R6;
590def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>,
591 ISA_MICROMIPS_NOT_32R6_64R6;
592def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>, LOGIC_FM_MM16<0x3>,
593 ISA_MICROMIPS_NOT_32R6_64R6;
594def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
595 SHIFT_FM_MM16<0>, ISA_MICROMIPS_NOT_32R6_64R6;
596def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
597 SHIFT_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
598
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000599def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000600 ARITH_FM_MM16<1>, ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000601def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000602 LOGIC_FM_MM16<0x1>, ISA_MICROMIPS_NOT_32R6_64R6;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000603def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
604 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
605def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
606 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
607def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
608 LOAD_STORE_FM_MM16<0x1a>;
609def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
610 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
611def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
612 II_SH, mem_mm_4_lsl1>,
613 LOAD_STORE_FM_MM16<0x2a>;
614def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
615 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Daniel Sanderse473dc92016-05-09 13:38:25 +0000616def LWGP_MM : LoadGPMM16<"lw", GPRMM16Opnd, II_LW, mem_mm_gp_simm7_lsl2>,
Jozef Koleke10a02e2015-01-28 17:27:26 +0000617 LOAD_GP_FM_MM16<0x19>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000618def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
619 LOAD_STORE_SP_FM_MM16<0x12>;
620def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
621 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000622def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000623def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000624def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000625def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000626def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
627def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000628def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Zoran Jovanovic41688672015-02-10 16:36:20 +0000629def MOVEP_MM : MovePMM16<"movep", GPRMM16OpndMoveP>, MOVEP_FM_MM16;
Daniel Sanders97297772016-03-22 14:40:00 +0000630def LI16_MM : LoadImmMM16<"li16", li16_imm, GPRMM16Opnd>, LI_FM_MM16,
Jozef Koleka330a472014-12-11 13:56:23 +0000631 IsAsCheapAsAMove;
Zoran Jovanovic5a8dffc2015-10-05 14:00:09 +0000632def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>,
633 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000634def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000635def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000636def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000637def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek9761e962015-01-12 12:03:34 +0000638def BEQZ16_MM : CBranchZeroMM<"beqz16", brtarget7_mm, GPRMM16Opnd>,
639 BEQNEZ_FM_MM16<0x23>;
640def BNEZ16_MM : CBranchZeroMM<"bnez16", brtarget7_mm, GPRMM16Opnd>,
641 BEQNEZ_FM_MM16<0x2b>;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +0000642def B16_MM : UncondBranchMM16<"b16">, B16_FM;
Hrvoje Varga3a3c4b82015-10-15 08:39:07 +0000643def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>,
644 ISA_MICROMIPS_NOT_32R6_64R6;
645def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>,
646 ISA_MICROMIPS_NOT_32R6_64R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000647
Zlatko Buljan797c2ae2015-11-12 13:21:33 +0000648let DecoderNamespace = "MicroMips" in {
649 /// Load and Store Instructions - multiple
650 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>,
651 ISA_MICROMIPS32_NOT_MIPS32R6;
652 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>,
653 ISA_MICROMIPS32_NOT_MIPS32R6;
654}
655
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000656class WaitMM<string opstr> :
657 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
658 NoItinerary, FrmOther, opstr>;
659
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000660let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000661 /// Compact Branch Instructions
662 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
663 COMPACT_BRANCH_FM_MM<0x7>;
664 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
665 COMPACT_BRANCH_FM_MM<0x5>;
666
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000667 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000668 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000669 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000670 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000671 ADDI_FM_MM<0x4>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000672 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
673 SLTI_FM_MM<0x24>;
674 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
675 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000676 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000677 ADDI_FM_MM<0x34>;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000678 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd, II_ORI, immZExt16,
679 or>, ADDI_FM_MM<0x14>;
680 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd, II_XORI,
681 immZExt16, xor>, ADDI_FM_MM<0x1c>;
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000682 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16_relaxed>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000683
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000684 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
685 LW_FM_MM<0xc>;
686
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000687 /// Arithmetic Instructions (3-Operand, R-Type)
Jozef Kolekc9258082015-03-04 15:47:42 +0000688 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd, 1, II_ADDU, add>,
689 ADD_FM_MM<0, 0x150>;
690 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd, 0, II_SUBU, sub>,
691 ADD_FM_MM<0, 0x1d0>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000692 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
693 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
694 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000695 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
696 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000697 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000698 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000699 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000700 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000701 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000702 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000703 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000704 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000705 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000706 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000707 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000708 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000709 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000710 MULT_FM_MM<0x2ac>, ISA_MIPS1_NOT_32R6_64R6;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000711 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zlatko Buljan58d6a952016-04-13 08:02:26 +0000712 MULT_FM_MM<0x2ec>, ISA_MIPS1_NOT_32R6_64R6;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000713
Jozef Kolek2c6d7322015-01-21 12:10:11 +0000714 /// Arithmetic Instructions with PC and Immediate
715 def ADDIUPC_MM : AddImmUPC<"addiupc", GPRMM16Opnd>, ADDIUPC_FM_MM;
716
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000717 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000718 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000719 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000720 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000721 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000722 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000723 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000724 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000725 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000726 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000727 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000728 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000729 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000730 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000731 SRA_FM_MM<0xc0, 0> {
732 list<dag> Pattern = [(set GPR32Opnd:$rd,
733 (rotr GPR32Opnd:$rt, immZExt5:$shamt))];
734 }
Daniel Sanders980589a2014-01-16 14:27:20 +0000735 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Zlatko Buljan4807f822016-05-04 12:02:12 +0000736 SRLV_FM_MM<0xd0, 0> {
737 list<dag> Pattern = [(set GPR32Opnd:$rd,
738 (rotr GPR32Opnd:$rt, GPR32Opnd:$rs))];
739 }
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000740
741 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000742 let DecoderMethod = "DecodeMemMMImm16" in {
743 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
744 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
Zlatko Buljan6afea512016-05-18 06:54:59 +0000745 def LH_MM : LoadMemory<"lh", GPR32Opnd, mem_simm16, sextloadi16, II_LH,
746 addrDefault>, MMRel, LW_FM_MM<0xf>;
747 def LHu_MM : LoadMemory<"lhu", GPR32Opnd, mem_simm16, zextloadi16, II_LHU>,
748 MMRel, LW_FM_MM<0xd>;
Vladimir Medicdde3d582013-09-06 12:30:36 +0000749 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
750 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
751 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
752 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
753 }
Jack Carter97700972013-08-13 20:19:16 +0000754
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000755 let DecoderMethod = "DecodeMemMMImm9" in {
756 def LBE_MM : Load<"lbe", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x4>;
757 def LBuE_MM : Load<"lbue", GPR32Opnd>, POOL32C_LHUE_FM_MM<0x18, 0x6, 0x0>;
Zlatko Buljan6afea512016-05-18 06:54:59 +0000758 def LHE_MM : LoadMemory<"lhe", GPR32Opnd, mem_simm9>,
759 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x5>;
760 def LHuE_MM : LoadMemory<"lhue", GPR32Opnd, mem_simm9>,
761 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x1>;
Zlatko Buljan531809d2016-04-29 08:36:54 +0000762 def LWE_MM : LoadMemory<"lwe", GPR32Opnd, mem_simm9>,
763 POOL32C_LHUE_FM_MM<0x18, 0x6, 0x7>;
764 def SBE_MM : StoreMemory<"sbe", GPR32Opnd, mem_simm9>,
765 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x4>;
766 def SHE_MM : StoreMemory<"she", GPR32Opnd, mem_simm9>,
767 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x5>;
768 def SWE_MM : StoreMemory<"swe", GPR32Opnd, mem_simm9>,
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000769 POOL32C_LHUE_FM_MM<0x18, 0xa, 0x7>;
770 }
771
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000772 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
773
Jack Carter97700972013-08-13 20:19:16 +0000774 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000775 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
776 LWL_FM_MM<0x0>;
777 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
778 LWL_FM_MM<0x1>;
779 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
780 LWL_FM_MM<0x8>;
781 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
782 LWL_FM_MM<0x9>;
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000783 let DecoderMethod = "DecodeMemMMImm9" in {
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000784 def LWLE_MM : LoadLeftRightMM<"lwle", MipsLWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000785 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x2>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000786 def LWRE_MM : LoadLeftRightMM<"lwre", MipsLWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000787 POOL32C_STEVA_LDEVA_FM_MM<0x6, 0x3>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000788 def SWLE_MM : StoreLeftRightMM<"swle", MipsSWL, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000789 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x0>;
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000790 def SWRE_MM : StoreLeftRightMM<"swre", MipsSWR, GPR32Opnd, mem_mm_9>,
Hrvoje Vargaa766eff2015-10-15 07:23:06 +0000791 POOL32C_STEVA_LDEVA_FM_MM<0xa, 0x1>, ISA_MIPS1_NOT_32R6_64R6;
792 }
Vladimir Medice0fbb442013-09-06 12:41:17 +0000793
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000794 /// Load and Store Instructions - multiple
795 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
796 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
797
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000798 /// Load and Store Pair Instructions
799 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
800 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
801
Zoran Jovanovic14c567b2015-01-28 21:52:27 +0000802 /// Load and Store multiple pseudo Instructions
803 class LoadWordMultMM<string instr_asm > :
804 MipsAsmPseudoInst<(outs reglist:$rt), (ins mem_mm_12:$addr),
805 !strconcat(instr_asm, "\t$rt, $addr")> ;
806
807 class StoreWordMultMM<string instr_asm > :
808 MipsAsmPseudoInst<(outs), (ins reglist:$rt, mem_mm_12:$addr),
809 !strconcat(instr_asm, "\t$rt, $addr")> ;
810
811
812 def SWM_MM : StoreWordMultMM<"swm">;
813 def LWM_MM : LoadWordMultMM<"lwm">;
814
Vladimir Medice0fbb442013-09-06 12:41:17 +0000815 /// Move Conditional
816 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
817 NoItinerary>, ADD_FM_MM<0, 0x58>;
818 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
819 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000820 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000821 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000822 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000823 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000824
825 /// Move to/from HI/LO
826 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
827 MTLO_FM_MM<0x0b5>;
828 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
829 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000830 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000831 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000832 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000833 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000834
835 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000836 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
837 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
838 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
839 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000840
841 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000842 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
843 ISA_MIPS32;
844 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
845 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000846
847 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000848 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
849 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
850 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
851 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000852
853 /// Word Swap Bytes Within Halfwords
Daniel Sanders254f3872015-09-22 10:01:13 +0000854 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd, II_WSBH>,
855 SEB_FM_MM<0x1ec>, ISA_MIPS32R2;
Zlatko Buljan5da2f6c2015-12-21 13:08:58 +0000856 // TODO: Add '0 < pos+size <= 32' constraint check to ext instruction
Daniel Sanders611eb822016-02-29 15:26:54 +0000857 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, uimm5_plus1, immZExt5,
858 immZExt5Plus1, MipsExt>, EXT_FM_MM<0x2c>;
Hrvoje Varga46458d02016-02-25 12:53:29 +0000859 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, uimm5_inssize_plus1,
Daniel Sanders611eb822016-02-29 15:26:54 +0000860 MipsIns>, EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000861
862 /// Jump Instructions
863 let DecoderMethod = "DecodeJumpTargetMM" in {
864 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
865 J_FM_MM<0x35>;
866 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Jozef Kolek1fd65482015-02-18 17:15:48 +0000867 def JALX_MM : MMRel, JumpLink<"jalx", calltarget>, J_FM_MM<0x3c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000868 }
Hrvoje Vargac962c492016-06-09 12:57:23 +0000869 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>,
870 ISA_MICROMIPS32_NOT_MIPS32R6;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000871 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000872
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000873 /// Jump Instructions - Short Delay Slot
874 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
875 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
876
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000877 /// Branch Instructions
878 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
879 BEQ_FM_MM<0x25>;
880 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
881 BEQ_FM_MM<0x2d>;
882 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
883 BGEZ_FM_MM<0x2>;
884 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
885 BGEZ_FM_MM<0x6>;
886 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
887 BGEZ_FM_MM<0x4>;
888 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
889 BGEZ_FM_MM<0x0>;
890 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
891 BGEZAL_FM_MM<0x03>;
892 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
893 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000894
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000895 /// Branch Instructions - Short Delay Slot
896 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
897 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
898 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
899 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
900
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000901 /// Control Instructions
902 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
903 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000904 def SYSCALL_MM : MMRel, SYS_FT<"syscall", uimm10>, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000905 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000906 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
907 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000908 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
909 ISA_MIPS32R2;
910 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
911 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000912
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000913 /// Trap Instructions
Daniel Sandersf8bb23e2016-02-01 15:13:31 +0000914 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd, uimm4>, TEQ_FM_MM<0x0>;
915 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd, uimm4>, TEQ_FM_MM<0x08>;
916 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x10>;
917 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd, uimm4>, TEQ_FM_MM<0x20>;
918 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd, uimm4>, TEQ_FM_MM<0x28>;
919 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd, uimm4>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000920
921 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
922 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
923 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
924 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
925 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
926 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000927
928 /// Load-linked, Store-conditional
929 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
930 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000931
Hrvoje Varga3ef4dd72015-10-15 08:11:50 +0000932 def LLE_MM : LLEBaseMM<"lle", GPR32Opnd>, LLE_FM_MM<0x6>;
933 def SCE_MM : SCEBaseMM<"sce", GPR32Opnd>, LLE_FM_MM<0xA>;
934
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000935 let DecoderMethod = "DecodeCacheOpMM" in {
936 def CACHE_MM : MMRel, CacheOp<"cache", mem_mm_12>,
937 CACHE_PREF_FM_MM<0x08, 0x6>;
938 def PREF_MM : MMRel, CacheOp<"pref", mem_mm_12>,
939 CACHE_PREF_FM_MM<0x18, 0x2>;
940 }
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000941
942 let DecoderMethod = "DecodePrefeOpMM" in {
943 def PREFE_MM : MMRel, CacheOp<"prefe", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000944 CACHE_PREFE_FM_MM<0x18, 0x2>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000945 def CACHEE_MM : MMRel, CacheOp<"cachee", mem_mm_9>,
Daniel Sanders2e9f69d2016-03-31 13:15:23 +0000946 CACHE_PREFE_FM_MM<0x18, 0x3>;
Zoran Jovanovicd9790792015-09-09 09:10:46 +0000947 }
Jozef Kolekab6d1cc2014-12-23 19:55:34 +0000948 def SSNOP_MM : MMRel, Barrier<"ssnop">, BARRIER_FM_MM<0x1>;
949 def EHB_MM : MMRel, Barrier<"ehb">, BARRIER_FM_MM<0x3>;
950 def PAUSE_MM : MMRel, Barrier<"pause">, BARRIER_FM_MM<0x5>;
951
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000952 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
953 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
954 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
955 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000956
Daniel Sanders03a8d2f2016-02-29 16:06:38 +0000957 def SDBBP_MM : MMRel, SYS_FT<"sdbbp", uimm10>, SDBBP_FM_MM;
Zoran Jovanovic6e6a2c92015-09-16 09:14:35 +0000958
959 def PREFX_MM : PrefetchIndexed<"prefx">, POOL32F_PREFX_FM_MM<0x15, 0x1A0>;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000960}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000961
Hrvoje Varga18148672015-10-28 11:04:29 +0000962let DecoderNamespace = "MicroMips" in {
963 def RDHWR_MM : MMRel, R6MMR6Rel, ReadHardware<GPR32Opnd, HWRegsOpnd>,
964 RDHWR_FM_MM, ISA_MICROMIPS32_NOT_MIPS32R6;
Hrvoje Varga24b975d2016-06-27 08:23:28 +0000965 def LWU_MM : MMRel, LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU,
966 mem_simm12>, LL_FM_MM<0xe>,
967 ISA_MICROMIPS32_NOT_MIPS32R6;
Hrvoje Varga18148672015-10-28 11:04:29 +0000968}
969
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000970//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000971// MicroMips arbitrary patterns that map to one or more instructions
972//===----------------------------------------------------------------------===//
973
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000974let Predicates = [InMicroMips] in {
975 def : MipsPat<(i32 immLi16:$imm),
976 (LI16_MM immLi16:$imm)>;
977 def : MipsPat<(i32 immSExt16:$imm),
978 (ADDiu_MM ZERO, immSExt16:$imm)>;
979 def : MipsPat<(i32 immZExt16:$imm),
980 (ORi_MM ZERO, immZExt16:$imm)>;
Jozef Koleka330a472014-12-11 13:56:23 +0000981
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000982 def : MipsPat<(not GPRMM16:$in),
983 (NOT16_MM GPRMM16:$in)>;
984 def : MipsPat<(not GPR32:$in),
985 (NOR_MM GPR32Opnd:$in, ZERO)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000986
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000987 def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
988 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
989 def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
990 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
991 def : MipsPat<(add GPR32:$src, immSExt16:$imm),
992 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000993
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000994 def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
995 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
996 def : MipsPat<(and GPR32:$src, immZExt16:$imm),
997 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000998
Zlatko Buljand2ed9c62016-06-15 07:46:24 +0000999 def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
1000 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1001 def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
1002 (SLL_MM GPR32:$src, immZExt5:$imm)>;
1003 def : MipsPat<(shl GPR32:$lhs, GPR32:$rhs),
1004 (SLLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zlatko Buljan29813622016-04-27 11:02:23 +00001005
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001006 def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
1007 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
1008 def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
1009 (SRL_MM GPR32:$src, immZExt5:$imm)>;
1010 def : MipsPat<(srl GPR32:$lhs, GPR32:$rhs),
1011 (SRLV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001012
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001013 def : MipsPat<(sra GPR32:$src, immZExt5:$imm),
1014 (SRA_MM GPR32:$src, immZExt5:$imm)>;
1015 def : MipsPat<(sra GPR32:$lhs, GPR32:$rhs),
1016 (SRAV_MM GPR32:$lhs, GPR32:$rhs)>;
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001017
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001018 def : MipsPat<(store GPRMM16:$src, addrimm4lsl2:$addr),
1019 (SW16_MM GPRMM16:$src, addrimm4lsl2:$addr)>;
1020 def : MipsPat<(store GPR32:$src, addr:$addr),
1021 (SW_MM GPR32:$src, addr:$addr)>;
1022
1023 def : MipsPat<(load addrimm4lsl2:$addr),
1024 (LW16_MM addrimm4lsl2:$addr)>;
1025 def : MipsPat<(load addr:$addr),
1026 (LW_MM addr:$addr)>;
1027 def : MipsPat<(subc GPR32:$lhs, GPR32:$rhs),
1028 (SUBu_MM GPR32:$lhs, GPR32:$rhs)>;
1029}
Zoran Jovanovic5a1a7802015-02-04 15:43:17 +00001030
Zlatko Buljan6afea512016-05-18 06:54:59 +00001031let AddedComplexity = 40 in {
1032 def : MipsPat<(i32 (sextloadi16 addrRegImm:$a)),
1033 (LH_MM addrRegImm:$a)>;
1034}
1035def : MipsPat<(atomic_load_16 addr:$a),
1036 (LH_MM addr:$a)>;
1037def : MipsPat<(i32 (extloadi16 addr:$src)),
1038 (LHu_MM addr:$src)>;
1039
Zoran Jovanovic9f997232014-11-05 17:38:31 +00001040//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +00001041// MicroMips instruction aliases
1042//===----------------------------------------------------------------------===//
1043
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001044class UncondBranchMMPseudo<string opstr> :
1045 MipsAsmPseudoInst<(outs), (ins brtarget_mm:$offset),
1046 !strconcat(opstr, "\t$offset")>;
1047
Zoran Jovanovicada70912015-09-07 11:56:37 +00001048def B_MM_Pseudo : UncondBranchMMPseudo<"b">, ISA_MICROMIPS;
Jozef Kolek5cfebdd2015-01-21 12:39:30 +00001049
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001050let Predicates = [InMicroMips] in {
1051 def SDIV_MM_Pseudo : MultDivPseudo<SDIV_MM, ACC64, GPR32Opnd, MipsDivRem,
1052 II_DIV, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
1053 def UDIV_MM_Pseudo : MultDivPseudo<UDIV_MM, ACC64, GPR32Opnd, MipsDivRemU,
1054 II_DIVU, 0, 1, 1>, ISA_MIPS1_NOT_32R6_64R6;
Zlatko Buljan58d6a952016-04-13 08:02:26 +00001055
Daniel Sanders7d290b02014-05-08 16:12:31 +00001056 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +00001057 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
1058 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zlatko Buljand2ed9c62016-06-15 07:46:24 +00001059 def : MipsInstAlias<"ei", (EI_MM ZERO), 1>, ISA_MIPS32R2;
1060 def : MipsInstAlias<"di", (DI_MM ZERO), 1>, ISA_MIPS32R2;
1061 def : MipsInstAlias<"teq $rs, $rt",
1062 (TEQ_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1063 def : MipsInstAlias<"tge $rs, $rt",
1064 (TGE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1065 def : MipsInstAlias<"tgeu $rs, $rt",
1066 (TGEU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1067 def : MipsInstAlias<"tlt $rs, $rt",
1068 (TLT_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1069 def : MipsInstAlias<"tltu $rs, $rt",
1070 (TLTU_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1071 def : MipsInstAlias<"tne $rs, $rt",
1072 (TNE_MM GPR32Opnd:$rs, GPR32Opnd:$rt, 0), 1>;
1073 def : MipsInstAlias<"sll $rd, $rt, $rs",
1074 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1075 def : MipsInstAlias<"sra $rd, $rt, $rs",
1076 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1077 def : MipsInstAlias<"srl $rd, $rt, $rs",
1078 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rt, GPR32Opnd:$rs), 0>;
1079 def : MipsInstAlias<"sll $rd, $rt",
1080 (SLLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1081 def : MipsInstAlias<"sra $rd, $rt",
1082 (SRAV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1083 def : MipsInstAlias<"srl $rd, $rt",
1084 (SRLV_MM GPR32Opnd:$rd, GPR32Opnd:$rd, GPR32Opnd:$rt), 0>;
1085 def : MipsInstAlias<"sll $rd, $shamt",
1086 (SLL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1087 def : MipsInstAlias<"sra $rd, $shamt",
1088 (SRA_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1089 def : MipsInstAlias<"srl $rd, $shamt",
1090 (SRL_MM GPR32Opnd:$rd, GPR32Opnd:$rd, uimm5:$shamt), 0>;
1091 def : MipsInstAlias<"rotr $rt, $imm",
1092 (ROTR_MM GPR32Opnd:$rt, GPR32Opnd:$rt, uimm5:$imm), 0>;
1093 def : MipsInstAlias<"syscall", (SYSCALL_MM 0), 1>;
1094 def : MipsInstAlias<"and $rs, $rt, $imm",
1095 (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, simm16:$imm), 0>;
1096 def : MipsInstAlias<"and $rs, $imm",
1097 (ANDi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, simm16:$imm), 0>;
1098 def : MipsInstAlias<"or $rs, $rt, $imm",
1099 (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>;
1100 def : MipsInstAlias<"or $rs, $imm",
1101 (ORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>;
1102 def : MipsInstAlias<"xor $rs, $rt, $imm",
1103 (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rt, uimm16:$imm), 0>;
1104 def : MipsInstAlias<"xor $rs, $imm",
1105 (XORi_MM GPR32Opnd:$rs, GPR32Opnd:$rs, uimm16:$imm), 0>;
1106 def : MipsInstAlias<"not $rt, $rs",
1107 (NOR_MM GPR32Opnd:$rt, GPR32Opnd:$rs, ZERO), 0>;
Zoran Jovanovic67e04be2015-06-24 10:32:16 +00001108}