blob: 3853f7405fa3e4481838e99dbd413b2ff6c78303 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
David Greene03264ef2010-07-12 23:41:28 +000041
42def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
43def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000044
45// Commutative and Associative FMIN and FMAX.
46def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
47 [SDNPCommutative, SDNPAssociative]>;
48def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50
David Greene03264ef2010-07-12 23:41:28 +000051def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
52 [SDNPCommutative, SDNPAssociative]>;
53def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000057def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000059def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
60def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000061def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000062def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
63def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000064def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
65def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000066def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
67def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000068def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
69//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000070def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
71 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
72 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000073def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
74 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
75 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000076def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Topper78349002012-01-25 06:43:11 +000077 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000078 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000079def X86psadbw : SDNode<"X86ISD::PSADBW",
80 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
81 SDTCisSameAs<0,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000082def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
83 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
84 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000085def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000086 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000087 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000088def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000089 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000090 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000091def X86pextrb : SDNode<"X86ISD::PEXTRB",
92 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
93def X86pextrw : SDNode<"X86ISD::PEXTRW",
94 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
95def X86pinsrb : SDNode<"X86ISD::PINSRB",
96 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
97 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
98def X86pinsrw : SDNode<"X86ISD::PINSRW",
99 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
100 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000101def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000103 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000104def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
105 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000106
David Greene03264ef2010-07-12 23:41:28 +0000107def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000108 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000109
Michael Liao1be96bb2012-10-23 17:34:00 +0000110def X86vzext : SDNode<"X86ISD::VZEXT",
111 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000112 SDTCisInt<0>, SDTCisInt<1>,
113 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000114
115def X86vsext : SDNode<"X86ISD::VSEXT",
116 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000117 SDTCisInt<0>, SDTCisInt<1>,
118 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000119
Igor Breger074a64e2015-07-24 17:24:15 +0000120def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
121 SDTCisInt<0>, SDTCisInt<1>,
122 SDTCisOpSmallerThanOp<0, 1>]>;
123
124def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
125def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
126def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
127
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000128def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000129 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000131def X86vfpext : SDNode<"X86ISD::VFPEXT",
132 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000133 SDTCisFP<0>, SDTCisFP<1>,
134 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000135def X86vfpround: SDNode<"X86ISD::VFPROUND",
136 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000137 SDTCisFP<0>, SDTCisFP<1>,
138 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000139
Craig Topper09462642012-01-22 19:15:14 +0000140def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
141def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000142def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000143def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
144def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000145
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000146def X86IntCmpMask : SDTypeProfile<1, 2,
147 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
148def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
149def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
150
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000151def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000152 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
153 SDTCisVec<1>, SDTCisSameAs<2, 1>,
154 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
155def X86CmpMaskCCRound :
156 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
157 SDTCisVec<1>, SDTCisSameAs<2, 1>,
158 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
159 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000160def X86CmpMaskCCScalar :
161 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
162
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000163def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
164def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
165def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
166def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000167
Craig Topper09462642012-01-22 19:15:14 +0000168def X86vshl : SDNode<"X86ISD::VSHL",
169 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
170 SDTCisVec<2>]>>;
171def X86vsrl : SDNode<"X86ISD::VSRL",
172 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
173 SDTCisVec<2>]>>;
174def X86vsra : SDNode<"X86ISD::VSRA",
175 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
176 SDTCisVec<2>]>>;
177
178def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
179def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
180def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
181
David Greene03264ef2010-07-12 23:41:28 +0000182def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000183 SDTCisVec<1>,
184 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000185def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000186def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000187def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
188def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000189def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000190def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000191def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000192def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000193def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000194def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000195def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000196 SDTCisVec<1>, SDTCisSameAs<2, 1>,
197 SDTCVecEltisVT<0, i1>,
198 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000199def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000200 SDTCisVec<1>, SDTCisSameAs<2, 1>,
201 SDTCVecEltisVT<0, i1>,
202 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000203def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000204
Craig Topper1d471e32012-02-05 03:14:49 +0000205def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
206 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
207 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000208def X86pmuldq : SDNode<"X86ISD::PMULDQ",
209 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
210 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000211
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000212def X86extrqi : SDNode<"X86ISD::EXTRQI",
213 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
214 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
215def X86insertqi : SDNode<"X86ISD::INSERTQI",
216 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
217 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
218 SDTCisVT<4, i8>]>>;
219
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000220// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
221// translated into one of the target nodes below during lowering.
222// Note: this is a work in progress...
223def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
224def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
225 SDTCisSameAs<0,2>]>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000226def SDTShuff3Op : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
227 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000228
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000229def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
230 SDTCisVec<2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000231def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
232 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
233def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
234 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000235def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
236 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000237def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
238 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000239
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000240def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
241def SDTVBroadcastm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>]>;
242
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000243def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000244 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000245
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000246def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
247 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
248
Asaf Badouh402ebb32015-06-03 13:41:48 +0000249def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
250 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
251
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000252def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
253 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000254def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
255 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000256def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
257 SDTCisVec<0>, SDTCisInt<2>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000258def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
259 SDTCisVec<0>, SDTCisInt<3>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000260def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
261 SDTCisVec<0>, SDTCisInt<3>, SDTCisInt<4>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000262
Craig Topper8fb09f02013-01-28 06:48:25 +0000263def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000264def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000265
266def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
267def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000268
269def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
270def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
271def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
272
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000273def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
274def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000275
276def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
277def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
278def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
279
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000280def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
281def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
282
283def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000284def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000285def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000286
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000287def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
288def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000289
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000290def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<2, 1>]>;
291def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
292def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
293
Craig Topper8d4ba192011-12-06 08:21:25 +0000294def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
295def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000296
Igor Bregerf7fd5472015-07-21 07:11:28 +0000297def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
298def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
299
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000300def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000301def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
302def X86VPermv : SDNode<"X86ISD::VPERMV", SDTShuff2Op>;
303def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
304def X86VPermv3 : SDNode<"X86ISD::VPERMV3", SDTShuff3Op>;
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000305def X86VPermiv3 : SDNode<"X86ISD::VPERMIV3", SDTShuff3Op>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000306
Craig Topper0a672ea2011-11-30 07:47:51 +0000307def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000308
Igor Breger1e58e8a2015-09-02 11:18:55 +0000309def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPBinOpImmRound>;
310def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
311def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
312def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
313def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Asaf Badouh572bbce2015-09-20 08:46:07 +0000314def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
315 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
316 SDTCisVec<1>, SDTCisInt<2>]>, []>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000317
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000318def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
319 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
320 SDTCisSubVecOfVec<1, 0>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000321def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000322def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
323 [SDTCisSameAs<0, 1>, SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000324def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
325 [SDTCisVec<1>, SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000326
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000327def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000328
329def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
330
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000331def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
332def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
333def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
334def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000335def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
336def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
337def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
338def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
339def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000340def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
341def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000342
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000343def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
344def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
345def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
346def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000347def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
348def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000349
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000350def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
351def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
352def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
353def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
354def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
355def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
356
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000357def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
358def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000359def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
360
Igor Breger1e58e8a2015-09-02 11:18:55 +0000361def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
362def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000363def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000364def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
365def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000366
Craig Topperab47fe42012-08-06 06:22:36 +0000367def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
368 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
369 SDTCisVT<4, i8>]>;
370def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
371 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
372 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
373 SDTCisVT<6, i8>]>;
374
375def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
376def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
377
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000378def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
379 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
380def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
381 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000382
Igor Bregerabe4a792015-06-14 12:44:55 +0000383def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
384 SDTCisSameAs<0,1>, SDTCisInt<2>, SDTCisInt<3>]>;
385
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000386def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
387 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
388def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
389 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
390
391def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
392 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
393def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
394 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
395
396def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
397 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
398 SDTCisInt<2>]>;
399def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
400 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
401 SDTCisInt<2>]>;
402
403def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
404 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
405 SDTCisInt<2>]>;
406def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
407 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
408 SDTCisInt<2>]>;
409
410// Scalar
411def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
412def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
413
414// Vector with rounding mode
415
416// cvtt fp-to-int staff
417def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
418def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
419def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
420def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
421
422def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
423def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
424def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
425def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
426
427// cvt fp-to-int staff
428def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
429def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
430def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
431def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
432
433// Vector without rounding mode
434def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
435def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
436def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
437def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
438
439def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
440 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
441 SDTCisFP<0>, SDTCisFP<1>,
442 SDTCisOpSmallerThanOp<1, 0>,
443 SDTCisInt<2>]>>;
444def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
445 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
446 SDTCisFP<0>, SDTCisFP<1>,
447 SDTCVecEltisVT<0, f32>,
448 SDTCVecEltisVT<1, f64>,
449 SDTCisInt<2>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000450
David Greene03264ef2010-07-12 23:41:28 +0000451//===----------------------------------------------------------------------===//
452// SSE Complex Patterns
453//===----------------------------------------------------------------------===//
454
455// These are 'extloads' from a scalar to the low element of a vector, zeroing
456// the top elements. These are used for the SSE 'ss' and 'sd' instruction
457// forms.
458def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000459 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
460 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000461def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000462 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
463 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000464
465def ssmem : Operand<v4f32> {
466 let PrintMethod = "printf32mem";
467 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000468 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000469 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000470}
471def sdmem : Operand<v2f64> {
472 let PrintMethod = "printf64mem";
473 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000474 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000475 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000476}
477
478//===----------------------------------------------------------------------===//
479// SSE pattern fragments
480//===----------------------------------------------------------------------===//
481
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000482// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000483// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000484def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
485def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000486def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
487
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000488// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000489// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000490def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
491def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000492def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
493
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000494// 512-bit load pattern fragments
495def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
496def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000497def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
498def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000499def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000500def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
501
502// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000503def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
504def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000505def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000506
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000507// These are needed to match a scalar load that is used in a vector-only
508// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
509// The memory operand is required to be a 128-bit load, so it must be converted
510// from a vector to a scalar.
511def loadf32_128 : PatFrag<(ops node:$ptr),
512 (f32 (vector_extract (loadv4f32 node:$ptr), (iPTR 0)))>;
513def loadf64_128 : PatFrag<(ops node:$ptr),
514 (f64 (vector_extract (loadv2f64 node:$ptr), (iPTR 0)))>;
515
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000516// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000517def alignedstore : PatFrag<(ops node:$val, node:$ptr),
518 (store node:$val, node:$ptr), [{
519 return cast<StoreSDNode>(N)->getAlignment() >= 16;
520}]>;
521
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000522// Like 'store', but always requires 256-bit vector alignment.
523def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
524 (store node:$val, node:$ptr), [{
525 return cast<StoreSDNode>(N)->getAlignment() >= 32;
526}]>;
527
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000528// Like 'store', but always requires 512-bit vector alignment.
529def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
530 (store node:$val, node:$ptr), [{
531 return cast<StoreSDNode>(N)->getAlignment() >= 64;
532}]>;
533
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000534// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000535def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
536 return cast<LoadSDNode>(N)->getAlignment() >= 16;
537}]>;
538
Chad Rosiera281afc2012-03-09 02:00:48 +0000539// Like 'X86vzload', but always requires 128-bit vector alignment.
540def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
541 return cast<MemSDNode>(N)->getAlignment() >= 16;
542}]>;
543
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000544// Like 'load', but always requires 256-bit vector alignment.
545def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
546 return cast<LoadSDNode>(N)->getAlignment() >= 32;
547}]>;
548
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000549// Like 'load', but always requires 512-bit vector alignment.
550def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
551 return cast<LoadSDNode>(N)->getAlignment() >= 64;
552}]>;
553
David Greene03264ef2010-07-12 23:41:28 +0000554def alignedloadfsf32 : PatFrag<(ops node:$ptr),
555 (f32 (alignedload node:$ptr))>;
556def alignedloadfsf64 : PatFrag<(ops node:$ptr),
557 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000558
559// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000560// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000561def alignedloadv4f32 : PatFrag<(ops node:$ptr),
562 (v4f32 (alignedload node:$ptr))>;
563def alignedloadv2f64 : PatFrag<(ops node:$ptr),
564 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000565def alignedloadv2i64 : PatFrag<(ops node:$ptr),
566 (v2i64 (alignedload node:$ptr))>;
567
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000568// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000569// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000570def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000571 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000572def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000573 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000574def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000575 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000576
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000577// 512-bit aligned load pattern fragments
578def alignedloadv16f32 : PatFrag<(ops node:$ptr),
579 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000580def alignedloadv16i32 : PatFrag<(ops node:$ptr),
581 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000582def alignedloadv8f64 : PatFrag<(ops node:$ptr),
583 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000584def alignedloadv8i64 : PatFrag<(ops node:$ptr),
585 (v8i64 (alignedload512 node:$ptr))>;
586
David Greene03264ef2010-07-12 23:41:28 +0000587// Like 'load', but uses special alignment checks suitable for use in
588// memory operands in most SSE instructions, which are required to
589// be naturally aligned on some targets but not on others. If the subtarget
590// allows unaligned accesses, match any load, though this may require
591// setting a feature bit in the processor (on startup, for example).
592// Opteron 10h and later implement such a feature.
593def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000594 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000595 || cast<LoadSDNode>(N)->getAlignment() >= 16;
596}]>;
597
598def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
599def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000600
601// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000602// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000603def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
604def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000605def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000606
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000607// These are needed to match a scalar memop that is used in a vector-only
608// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
609// The memory operand is required to be a 128-bit load, so it must be converted
610// from a vector to a scalar.
611def memopfsf32_128 : PatFrag<(ops node:$ptr),
612 (f32 (vector_extract (memopv4f32 node:$ptr), (iPTR 0)))>;
613def memopfsf64_128 : PatFrag<(ops node:$ptr),
614 (f64 (vector_extract (memopv2f64 node:$ptr), (iPTR 0)))>;
615
616
David Greene03264ef2010-07-12 23:41:28 +0000617// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
618// 16-byte boundary.
619// FIXME: 8 byte alignment for mmx reads is not required
620def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
621 return cast<LoadSDNode>(N)->getAlignment() >= 8;
622}]>;
623
Dale Johannesendd224d22010-09-30 23:57:10 +0000624def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000625
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000626def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
627 (masked_gather node:$src1, node:$src2, node:$src3) , [{
628 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
629 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
630 Mgt->getBasePtr().getValueType() == MVT::v4i32);
631 return false;
632}]>;
633
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000634def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
635 (masked_gather node:$src1, node:$src2, node:$src3) , [{
636 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
637 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
638 Mgt->getBasePtr().getValueType() == MVT::v8i32);
639 return false;
640}]>;
641
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000642def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
643 (masked_gather node:$src1, node:$src2, node:$src3) , [{
644 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
645 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
646 Mgt->getBasePtr().getValueType() == MVT::v2i64);
647 return false;
648}]>;
649def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
650 (masked_gather node:$src1, node:$src2, node:$src3) , [{
651 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
652 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
653 Mgt->getBasePtr().getValueType() == MVT::v4i64);
654 return false;
655}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000656def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
657 (masked_gather node:$src1, node:$src2, node:$src3) , [{
658 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
659 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
660 Mgt->getBasePtr().getValueType() == MVT::v8i64);
661 return false;
662}]>;
663def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
664 (masked_gather node:$src1, node:$src2, node:$src3) , [{
665 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
666 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
667 Mgt->getBasePtr().getValueType() == MVT::v16i32);
668 return false;
669}]>;
670
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000671def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
672 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
673 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
674 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
675 Sc->getBasePtr().getValueType() == MVT::v2i64);
676 return false;
677}]>;
678
679def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
680 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
681 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
682 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
683 Sc->getBasePtr().getValueType() == MVT::v4i32);
684 return false;
685}]>;
686
687def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
688 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
689 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
690 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
691 Sc->getBasePtr().getValueType() == MVT::v4i64);
692 return false;
693}]>;
694
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000695def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
696 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
697 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
698 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
699 Sc->getBasePtr().getValueType() == MVT::v8i32);
700 return false;
701}]>;
702
703def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
704 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
705 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
706 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
707 Sc->getBasePtr().getValueType() == MVT::v8i64);
708 return false;
709}]>;
710def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
711 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
712 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
713 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
714 Sc->getBasePtr().getValueType() == MVT::v16i32);
715 return false;
716}]>;
717
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000718// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000719def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
720def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
721def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
722def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
723def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
724def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
725
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000726// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000727def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
728def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000729def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000730def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000731def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000732
Craig Topper8c929622013-08-16 06:07:34 +0000733// 512-bit bitconvert pattern fragments
734def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
735def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000736def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
737def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000738
David Greene03264ef2010-07-12 23:41:28 +0000739def vzmovl_v2i64 : PatFrag<(ops node:$src),
740 (bitconvert (v2i64 (X86vzmovl
741 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
742def vzmovl_v4i32 : PatFrag<(ops node:$src),
743 (bitconvert (v4i32 (X86vzmovl
744 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
745
746def vzload_v2i64 : PatFrag<(ops node:$src),
747 (bitconvert (v2i64 (X86vzload node:$src)))>;
748
749
750def fp32imm0 : PatLeaf<(f32 fpimm), [{
751 return N->isExactlyValue(+0.0);
752}]>;
753
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000754def I8Imm : SDNodeXForm<imm, [{
755 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000756 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000757}]>;
758
759def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000760def FROUND_CURRENT : ImmLeaf<i32, [{
761 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
762}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000763
David Greene03264ef2010-07-12 23:41:28 +0000764// BYTE_imm - Transform bit immediates into byte immediates.
765def BYTE_imm : SDNodeXForm<imm, [{
766 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000767 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000768}]>;
769
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000770// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
771// to VEXTRACTF128/VEXTRACTI128 imm.
772def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000773 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000774}]>;
775
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000776// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
777// VINSERTF128/VINSERTI128 imm.
778def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000779 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000780}]>;
781
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000782// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
783// to VEXTRACTF64x4 imm.
784def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000785 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000786}]>;
787
788// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
789// VINSERTF64x4 imm.
790def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000791 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000792}]>;
793
794def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000795 (extract_subvector node:$bigvec,
796 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000797 return X86::isVEXTRACT128Index(N);
798}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000799
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000800def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000801 node:$index),
802 (insert_subvector node:$bigvec, node:$smallvec,
803 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000804 return X86::isVINSERT128Index(N);
805}], INSERT_get_vinsert128_imm>;
806
807
808def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
809 (extract_subvector node:$bigvec,
810 node:$index), [{
811 return X86::isVEXTRACT256Index(N);
812}], EXTRACT_get_vextract256_imm>;
813
814def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
815 node:$index),
816 (insert_subvector node:$bigvec, node:$smallvec,
817 node:$index), [{
818 return X86::isVINSERT256Index(N);
819}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000820
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000821def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
822 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000823 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
824 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000825 return false;
826}]>;
827
828def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
829 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000830 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
831 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000832 return false;
833}]>;
834
835def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
836 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000837 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
838 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000839 return false;
840}]>;
841
842def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
843 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000844 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000845}]>;
846
Igor Breger074a64e2015-07-24 17:24:15 +0000847// masked store fragments.
848// X86mstore can't be implemented in core DAG files because some targets
849// doesn't support vector type ( llvm-tblgen will fail)
850def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
851 (masked_store node:$src1, node:$src2, node:$src3), [{
852 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
853}]>;
854
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000855def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000856 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000857 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
858 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000859 return false;
860}]>;
861
862def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000863 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000864 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
865 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000866 return false;
867}]>;
868
869def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000870 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000871 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
872 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000873 return false;
874}]>;
875
876def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000877 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000878 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000879}]>;
880
Igor Breger074a64e2015-07-24 17:24:15 +0000881// masked truncstore fragments
882// X86mtruncstore can't be implemented in core DAG files because some targets
883// doesn't support vector type ( llvm-tblgen will fail)
884def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
885 (masked_store node:$src1, node:$src2, node:$src3), [{
886 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
887}]>;
888def masked_truncstorevi8 :
889 PatFrag<(ops node:$src1, node:$src2, node:$src3),
890 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
891 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
892}]>;
893def masked_truncstorevi16 :
894 PatFrag<(ops node:$src1, node:$src2, node:$src3),
895 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
896 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
897}]>;
898def masked_truncstorevi32 :
899 PatFrag<(ops node:$src1, node:$src2, node:$src3),
900 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
901 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
902}]>;