blob: 179c47af25971faa45d288a7211d78cedacd2569 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Duncan Sandsce388532007-07-27 20:02:49 +000016#include "X86CodeEmitter.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000019#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
21#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000025#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000029#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/CodeGen/SelectionDAG.h"
34#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000035#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000037#include "llvm/ADT/StringExtras.h"
Duncan Sandsce388532007-07-27 20:02:49 +000038#include "llvm/ParameterAttributes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000039using namespace llvm;
40
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Anton Korobeynikov383a3242007-07-14 14:06:15 +000047 RegInfo = TM.getRegisterInfo();
48
Chris Lattner76ac0682005-11-15 00:40:23 +000049 // Set up the TargetLowering object.
50
51 // X86 is weird, it always uses i8 for shift amounts and setcc results.
52 setShiftAmountType(MVT::i8);
53 setSetCCResultType(MVT::i8);
54 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000055 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000056 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000057 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000058
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000060 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000061 setUseUnderscoreSetJmp(false);
62 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000063 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 // MS runtime is weird: it exports _setjmp, but longjmp!
65 setUseUnderscoreSetJmp(true);
66 setUseUnderscoreLongJmp(false);
67 } else {
68 setUseUnderscoreSetJmp(true);
69 setUseUnderscoreLongJmp(true);
70 }
71
Chris Lattner76ac0682005-11-15 00:40:23 +000072 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000073 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
74 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
75 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000076 if (Subtarget->is64Bit())
77 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000078
Evan Cheng5d9fd972006-10-04 00:56:09 +000079 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
80
Chris Lattner76ac0682005-11-15 00:40:23 +000081 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
82 // operation.
83 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
84 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
85 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000086
Evan Cheng11b0a5d2006-09-08 06:48:29 +000087 if (Subtarget->is64Bit()) {
88 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000089 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000090 } else {
91 if (X86ScalarSSE)
92 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
93 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
94 else
95 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
96 }
Chris Lattner76ac0682005-11-15 00:40:23 +000097
98 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
99 // this operation.
100 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
101 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000102 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000103 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000104 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000105 else {
106 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
107 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
108 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000109
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000110 if (!Subtarget->is64Bit()) {
111 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
112 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
113 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
114 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000115
Evan Cheng08390f62006-01-30 22:13:22 +0000116 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
117 // this operation.
118 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
119 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
120
121 if (X86ScalarSSE) {
122 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
123 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000124 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000125 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000126 }
127
128 // Handle FP_TO_UINT by promoting the destination to a larger signed
129 // conversion.
130 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
131 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
132 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
133
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000134 if (Subtarget->is64Bit()) {
135 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000136 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000137 } else {
138 if (X86ScalarSSE && !Subtarget->hasSSE3())
139 // Expand FP_TO_UINT into a select.
140 // FIXME: We would like to use a Custom expander here eventually to do
141 // the optimal thing for SSE vs. the default expansion in the legalizer.
142 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
143 else
144 // With SSE3 we can use fisttpll to convert to a signed i64.
145 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
146 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000147
Chris Lattner55c17f92006-12-05 18:22:22 +0000148 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000149 if (!X86ScalarSSE) {
150 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
151 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
152 }
Chris Lattner30107e62005-12-23 05:15:23 +0000153
Evan Cheng0d41d192006-10-30 08:02:39 +0000154 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000155 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000156 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
157 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000158 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000159 if (Subtarget->is64Bit())
Christopher Lambb372aba2007-08-10 21:48:46 +0000160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattner76ac0682005-11-15 00:40:23 +0000163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
164 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000165 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000166
Chris Lattner76ac0682005-11-15 00:40:23 +0000167 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
168 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
169 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
170 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
171 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
172 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
173 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
174 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
175 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000176 if (Subtarget->is64Bit()) {
177 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
178 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
179 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
180 }
181
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000182 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000183 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000184
Chris Lattner76ac0682005-11-15 00:40:23 +0000185 // These should be promoted to a larger select which is supported.
186 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
187 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000188 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000189 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
190 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
191 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
192 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
193 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
194 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
195 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
196 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
197 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000198 if (Subtarget->is64Bit()) {
199 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
200 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
201 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000202 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000203 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000204 if (!Subtarget->is64Bit())
205 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
206
Nate Begeman7e5496d2006-02-17 00:03:04 +0000207 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000208 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000209 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000210 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000211 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000212 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000213 if (Subtarget->is64Bit()) {
214 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
215 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
216 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
217 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
218 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000219 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000220 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
221 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
222 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
225 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000226
Chris Lattner9c415362005-11-29 06:16:21 +0000227 // We don't have line number support yet.
228 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000229 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000230 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000231 if (!Subtarget->isTargetDarwin() &&
232 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000233 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000234 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000235
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000236 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
237 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
238 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
239 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
240 if (Subtarget->is64Bit()) {
241 // FIXME: Verify
242 setExceptionPointerRegister(X86::RAX);
243 setExceptionSelectorRegister(X86::RDX);
244 } else {
245 setExceptionPointerRegister(X86::EAX);
246 setExceptionSelectorRegister(X86::EDX);
247 }
248
Duncan Sandsce388532007-07-27 20:02:49 +0000249 setOperationAction(ISD::ADJUST_TRAMP, MVT::i32, Expand);
250 setOperationAction(ISD::ADJUST_TRAMP, MVT::i64, Expand);
251 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
252
Nate Begemane74795c2006-01-25 18:21:52 +0000253 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
254 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000255 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000256 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000257 if (Subtarget->is64Bit())
258 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
259 else
260 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
261
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000262 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000263 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000264 if (Subtarget->is64Bit())
265 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000266 if (Subtarget->isTargetCygMing())
267 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
268 else
269 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000270
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 if (X86ScalarSSE) {
272 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000273 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
274 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000275
Evan Cheng72d5c252006-01-31 22:28:30 +0000276 // Use ANDPD to simulate FABS.
277 setOperationAction(ISD::FABS , MVT::f64, Custom);
278 setOperationAction(ISD::FABS , MVT::f32, Custom);
279
280 // Use XORP to simulate FNEG.
281 setOperationAction(ISD::FNEG , MVT::f64, Custom);
282 setOperationAction(ISD::FNEG , MVT::f32, Custom);
283
Evan Cheng4363e882007-01-05 07:55:56 +0000284 // Use ANDPD and ORPD to simulate FCOPYSIGN.
285 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
286 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
287
Evan Chengd8fba3a2006-02-02 00:28:23 +0000288 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000289 setOperationAction(ISD::FSIN , MVT::f64, Expand);
290 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 setOperationAction(ISD::FREM , MVT::f64, Expand);
292 setOperationAction(ISD::FSIN , MVT::f32, Expand);
293 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000294 setOperationAction(ISD::FREM , MVT::f32, Expand);
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 // Expand FP immediates into loads from the stack, except for the special
297 // cases we handle.
298 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
299 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000300 addLegalFPImmediate(+0.0); // xorps / xorpd
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000301
302 // Conversions to long double (in X87) go through memory.
303 setConvertAction(MVT::f32, MVT::f80, Expand);
304 setConvertAction(MVT::f64, MVT::f80, Expand);
305
306 // Conversions from long double (in X87) go through memory.
307 setConvertAction(MVT::f80, MVT::f32, Expand);
308 setConvertAction(MVT::f80, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000309 } else {
310 // Set up the FP register classes.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000311 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
312 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000313
Evan Cheng4363e882007-01-05 07:55:56 +0000314 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000315 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng4363e882007-01-05 07:55:56 +0000316 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
317 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000318
319 // Floating truncations need to go through memory.
320 setConvertAction(MVT::f80, MVT::f32, Expand);
321 setConvertAction(MVT::f64, MVT::f32, Expand);
322 setConvertAction(MVT::f80, MVT::f64, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000323
Chris Lattner76ac0682005-11-15 00:40:23 +0000324 if (!UnsafeFPMath) {
325 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
326 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
327 }
328
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000329 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000330 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000331 addLegalFPImmediate(+0.0); // FLD0
332 addLegalFPImmediate(+1.0); // FLD1
333 addLegalFPImmediate(-0.0); // FLD0/FCHS
334 addLegalFPImmediate(-1.0); // FLD1/FCHS
335 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000336
Dale Johannesenb1888e72007-08-05 18:49:15 +0000337 // Long double always uses X87.
338 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
339
Evan Cheng19264272006-03-01 01:11:20 +0000340 // First set operation action for all vector types to expand. Then we
341 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000342 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
343 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000344 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
345 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000346 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Cheng444d3ca2007-06-29 00:18:15 +0000347 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000348 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000349 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000350 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
351 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
352 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
353 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
354 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
355 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000356 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000357 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000358 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000359 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman57111e72007-07-10 00:05:58 +0000360 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
361 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
362 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
363 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
364 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
365 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
366 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000367 }
368
Evan Chengbc047222006-03-22 19:22:18 +0000369 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000370 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
371 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
372 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000373 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000374
Evan Cheng19264272006-03-01 01:11:20 +0000375 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000376
Bill Wendling6092ce22007-03-08 22:09:11 +0000377 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
378 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
379 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000380 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000381
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000382 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
383 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
384 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
385
Bill Wendlinge3103412007-03-15 21:24:36 +0000386 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
387 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
388
Bill Wendling144b8bb2007-03-16 09:44:46 +0000389 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000390 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000391 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000392 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
393 setOperationAction(ISD::AND, MVT::v2i32, Promote);
394 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
395 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000396
397 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000398 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000399 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000400 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
401 setOperationAction(ISD::OR, MVT::v2i32, Promote);
402 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
403 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000404
405 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000406 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000407 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000408 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
409 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
410 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
411 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000412
Bill Wendling6092ce22007-03-08 22:09:11 +0000413 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000414 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000415 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000416 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
417 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
418 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
419 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000420
Bill Wendling6dff51a2007-03-27 20:22:40 +0000421 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
422 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
423 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
424 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000425
426 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
427 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
428 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000429 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000430
431 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
432 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000433 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
434 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000435 }
436
Evan Chengbc047222006-03-22 19:22:18 +0000437 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000438 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
439
Evan Chengbf3df772006-10-27 18:49:08 +0000440 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
441 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
442 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
443 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000444 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
445 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000446 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
447 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
448 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000449 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000450 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000451 }
452
Evan Chengbc047222006-03-22 19:22:18 +0000453 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000454 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
455 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
456 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
457 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
458 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
459
Evan Cheng617a6a82006-04-10 07:23:14 +0000460 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
461 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
462 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000463 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000464 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
465 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
466 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000467 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000468 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000469 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
470 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
471 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
472 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000473 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
474 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000475
Evan Cheng617a6a82006-04-10 07:23:14 +0000476 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
477 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000478 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000479 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
480 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
481 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000482
Evan Cheng92232302006-04-12 21:21:57 +0000483 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
484 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
485 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
486 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
487 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
488 }
489 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
490 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
491 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
492 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
493 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
494 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
495
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000496 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000497 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
498 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
499 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
500 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
501 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
502 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
503 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000504 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
505 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000506 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
507 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000508 }
Evan Cheng92232302006-04-12 21:21:57 +0000509
510 // Custom lower v2i64 and v2f64 selects.
511 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000512 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000513 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000514 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000515 }
516
Evan Cheng78038292006-04-05 23:38:46 +0000517 // We want to custom lower some of our intrinsics.
518 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
519
Evan Cheng5987cfb2006-07-07 08:33:52 +0000520 // We have target-specific dag combine patterns for the following nodes:
521 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000522 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000523
Chris Lattner76ac0682005-11-15 00:40:23 +0000524 computeRegisterProperties();
525
Evan Cheng6a374562006-02-14 08:25:08 +0000526 // FIXME: These should be based on subtarget info. Plus, the values should
527 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000528 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
529 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
530 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000531 allowUnalignedMemoryAccesses = true; // x86 supports it!
532}
533
Chris Lattner3c763092007-02-25 08:29:00 +0000534
535//===----------------------------------------------------------------------===//
536// Return Value Calling Convention Implementation
537//===----------------------------------------------------------------------===//
538
Chris Lattnerba3d2732007-02-28 04:55:35 +0000539#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000540
Chris Lattner2fc0d702007-02-25 09:12:39 +0000541/// LowerRET - Lower an ISD::RET node.
542SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
543 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
544
Chris Lattnerc9eed392007-02-27 05:28:59 +0000545 SmallVector<CCValAssign, 16> RVLocs;
546 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner944200b2007-06-19 00:13:10 +0000547 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
548 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000549 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000550
Chris Lattner2fc0d702007-02-25 09:12:39 +0000551
552 // If this is the first return lowered for this function, add the regs to the
553 // liveout set for the function.
554 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000555 for (unsigned i = 0; i != RVLocs.size(); ++i)
556 if (RVLocs[i].isRegLoc())
557 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000558 }
559
560 SDOperand Chain = Op.getOperand(0);
561 SDOperand Flag;
562
563 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000564 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
565 RVLocs[0].getLocReg() != X86::ST0) {
566 for (unsigned i = 0; i != RVLocs.size(); ++i) {
567 CCValAssign &VA = RVLocs[i];
568 assert(VA.isRegLoc() && "Can only return in registers!");
569 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
570 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000571 Flag = Chain.getValue(1);
572 }
573 } else {
574 // We need to handle a destination of ST0 specially, because it isn't really
575 // a register.
576 SDOperand Value = Op.getOperand(1);
577
578 // If this is an FP return with ScalarSSE, we need to move the value from
579 // an XMM register onto the fp-stack.
580 if (X86ScalarSSE) {
581 SDOperand MemLoc;
582
583 // If this is a load into a scalarsse value, don't store the loaded value
584 // back to the stack, only to reload it: just replace the scalar-sse load.
585 if (ISD::isNON_EXTLoad(Value.Val) &&
586 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
587 Chain = Value.getOperand(0);
588 MemLoc = Value.getOperand(1);
589 } else {
590 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000591 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000592 MachineFunction &MF = DAG.getMachineFunction();
593 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
594 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
595 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
596 }
Dale Johannesena2b3c172007-07-03 00:53:03 +0000597 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000598 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000599 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
600 Chain = Value.getValue(1);
601 }
602
603 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
604 SDOperand Ops[] = { Chain, Value };
605 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
606 Flag = Chain.getValue(1);
607 }
608
609 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
610 if (Flag.Val)
611 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
612 else
613 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
614}
615
616
Chris Lattner0cd99602007-02-25 08:59:22 +0000617/// LowerCallResult - Lower the result values of an ISD::CALL into the
618/// appropriate copies out of appropriate physical registers. This assumes that
619/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
620/// being lowered. The returns a SDNode with the same number of values as the
621/// ISD::CALL.
622SDNode *X86TargetLowering::
623LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
624 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000625
626 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000627 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000628 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
629 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000630 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
631
Chris Lattner0cd99602007-02-25 08:59:22 +0000632
Chris Lattner152bfa12007-02-28 07:09:55 +0000633 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000634
635 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000636 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
637 for (unsigned i = 0; i != RVLocs.size(); ++i) {
638 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
639 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000640 InFlag = Chain.getValue(2);
641 ResultVals.push_back(Chain.getValue(0));
642 }
643 } else {
644 // Copies from the FP stack are special, as ST0 isn't a valid register
645 // before the fp stackifier runs.
646
647 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000648 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner0cd99602007-02-25 08:59:22 +0000649 SDOperand GROps[] = { Chain, InFlag };
650 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
651 Chain = RetVal.getValue(1);
652 InFlag = RetVal.getValue(2);
653
654 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
655 // an XMM register.
656 if (X86ScalarSSE) {
657 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
658 // shouldn't be necessary except that RFP cannot be live across
659 // multiple blocks. When stackifier is fixed, they can be uncoupled.
660 MachineFunction &MF = DAG.getMachineFunction();
661 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
662 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
663 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000664 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000665 };
666 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000667 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000668 Chain = RetVal.getValue(1);
669 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000670 ResultVals.push_back(RetVal);
671 }
672
673 // Merge everything together with a MERGE_VALUES node.
674 ResultVals.push_back(Chain);
675 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
676 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000677}
678
679
Chris Lattner76ac0682005-11-15 00:40:23 +0000680//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000681// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000682//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000683// StdCall calling convention seems to be standard for many Windows' API
684// routines and around. It differs from C calling convention just a little:
685// callee should clean up the stack, not caller. Symbols should be also
686// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000687
Evan Cheng24eb3f42006-04-27 05:35:28 +0000688/// AddLiveIn - This helper function adds the specified physical register to the
689/// MachineFunction as a live in value. It also creates a corresponding virtual
690/// register for it.
691static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000692 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000693 assert(RC->contains(PReg) && "Not the correct regclass!");
694 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
695 MF.addLiveIn(PReg, VReg);
696 return VReg;
697}
698
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000699SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
700 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000701 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000702 MachineFunction &MF = DAG.getMachineFunction();
703 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000704 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000705 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000706
Chris Lattner227b6c52007-02-28 07:00:42 +0000707 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000708 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000709 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
710 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000711 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
712
Chris Lattnerb9db2252007-02-28 05:46:49 +0000713 SmallVector<SDOperand, 8> ArgValues;
714 unsigned LastVal = ~0U;
715 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
716 CCValAssign &VA = ArgLocs[i];
717 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
718 // places.
719 assert(VA.getValNo() != LastVal &&
720 "Don't support value assigned to multiple locs yet");
721 LastVal = VA.getValNo();
722
723 if (VA.isRegLoc()) {
724 MVT::ValueType RegVT = VA.getLocVT();
725 TargetRegisterClass *RC;
726 if (RegVT == MVT::i32)
727 RC = X86::GR32RegisterClass;
728 else {
729 assert(MVT::isVector(RegVT));
730 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000731 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000732
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000733 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
734 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000735
736 // If this is an 8 or 16-bit value, it is really passed promoted to 32
737 // bits. Insert an assert[sz]ext to capture this, then truncate to the
738 // right size.
739 if (VA.getLocInfo() == CCValAssign::SExt)
740 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
741 DAG.getValueType(VA.getValVT()));
742 else if (VA.getLocInfo() == CCValAssign::ZExt)
743 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
744 DAG.getValueType(VA.getValVT()));
745
746 if (VA.getLocInfo() != CCValAssign::Full)
747 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
748
749 ArgValues.push_back(ArgValue);
750 } else {
751 assert(VA.isMemLoc());
752
753 // Create the nodes corresponding to a load from this parameter slot.
754 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
755 VA.getLocMemOffset());
756 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
757 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000758 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000759 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000760
761 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000762
Evan Cheng17e734f2006-05-23 21:06:34 +0000763 ArgValues.push_back(Root);
764
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000765 // If the function takes variable number of arguments, make a frame index for
766 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000767 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000768 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000769
770 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000771 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000772 BytesCallerReserves = 0;
773 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000774 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000775
776 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000777 if (NumArgs &&
778 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000779 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000780 BytesToPopOnReturn = 4;
781
782 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000783 }
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000784
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000785 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Evan Cheng17e734f2006-05-23 21:06:34 +0000786
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000787 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
788 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000789
Evan Cheng17e734f2006-05-23 21:06:34 +0000790 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000791 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000792 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000793}
794
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000795SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000796 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000797 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000798 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000799 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
800 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000801 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000802
Chris Lattner227b6c52007-02-28 07:00:42 +0000803 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000804 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000805 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000806 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000807
Chris Lattnerbe799592007-02-28 05:31:48 +0000808 // Get a count of how many bytes are to be pushed on the stack.
809 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000810
Evan Cheng2a330942006-05-25 00:59:30 +0000811 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000812
Chris Lattner35a08552007-02-25 07:10:00 +0000813 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
814 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000815
Chris Lattnerbe799592007-02-28 05:31:48 +0000816 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000817
818 // Walk the register/memloc assignments, inserting copies/loads.
819 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
820 CCValAssign &VA = ArgLocs[i];
821 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000822
Chris Lattnerbe799592007-02-28 05:31:48 +0000823 // Promote the value if needed.
824 switch (VA.getLocInfo()) {
825 default: assert(0 && "Unknown loc info!");
826 case CCValAssign::Full: break;
827 case CCValAssign::SExt:
828 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
829 break;
830 case CCValAssign::ZExt:
831 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
832 break;
833 case CCValAssign::AExt:
834 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
835 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000836 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000837
838 if (VA.isRegLoc()) {
839 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
840 } else {
841 assert(VA.isMemLoc());
842 if (StackPtr.Val == 0)
843 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
844 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000845 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
846 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +0000847 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000848 }
849
Chris Lattner5958b172007-02-28 05:39:26 +0000850 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000851 bool isSRet = NumOps &&
852 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000853 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000854
Evan Cheng2a330942006-05-25 00:59:30 +0000855 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000856 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
857 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000858
Evan Cheng88decde2006-04-28 21:29:37 +0000859 // Build a sequence of copy-to-reg nodes chained together with token chain
860 // and flag operands which copy the outgoing args into registers.
861 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000862 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
863 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
864 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000865 InFlag = Chain.getValue(1);
866 }
867
Evan Cheng84a041e2007-02-21 21:18:14 +0000868 // ELF / PIC requires GOT in the EBX register before function calls via PLT
869 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000870 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
871 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000872 Chain = DAG.getCopyToReg(Chain, X86::EBX,
873 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
874 InFlag);
875 InFlag = Chain.getValue(1);
876 }
877
Evan Cheng2a330942006-05-25 00:59:30 +0000878 // If the callee is a GlobalAddress node (quite common, every direct call is)
879 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000880 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000881 // We should use extra load for direct calls to dllimported functions in
882 // non-JIT mode.
883 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
884 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000885 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
886 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +0000887 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
888
Chris Lattnere56fef92007-02-25 06:40:16 +0000889 // Returns a chain & a flag for retval copy to use.
890 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +0000891 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +0000892 Ops.push_back(Chain);
893 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +0000894
895 // Add argument registers to the end of the list so that they are known live
896 // into the call.
897 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000898 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +0000899 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +0000900
901 // Add an implicit use GOT pointer in EBX.
902 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
903 Subtarget->isPICStyleGOT())
904 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000905
Evan Cheng88decde2006-04-28 21:29:37 +0000906 if (InFlag.Val)
907 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +0000908
Evan Cheng2a330942006-05-25 00:59:30 +0000909 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000910 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +0000911 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +0000912
Chris Lattner8be5be82006-05-23 18:50:38 +0000913 // Create the CALLSEQ_END node.
914 unsigned NumBytesForCalleeToPush = 0;
915
Chris Lattner7802f3e2007-02-25 09:06:15 +0000916 if (CC == CallingConv::X86_StdCall) {
917 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +0000918 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +0000919 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000920 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000921 } else {
922 // If this is is a call to a struct-return function, the callee
923 // pops the hidden struct pointer, so we have to push it back.
924 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +0000925 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000926 }
927
Chris Lattnerd6b853ad2007-02-25 07:18:38 +0000928 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000929 Ops.clear();
930 Ops.push_back(Chain);
931 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +0000932 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +0000933 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000934 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +0000935 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000936
Chris Lattner0cd99602007-02-25 08:59:22 +0000937 // Handle result values, copying them out of physregs into vregs that we
938 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +0000939 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000940}
941
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000942
943//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +0000944// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000945//===----------------------------------------------------------------------===//
946//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000947// The X86 'fastcall' calling convention passes up to two integer arguments in
948// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
949// and requires that the callee pop its arguments off the stack (allowing proper
950// tail calls), and has the same return value conventions as C calling convs.
951//
952// This calling convention always arranges for the callee pop value to be 8n+4
953// bytes, which is needed for tail recursion elimination and stack alignment
954// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +0000955SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +0000956X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +0000957 MachineFunction &MF = DAG.getMachineFunction();
958 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000959 SDOperand Root = Op.getOperand(0);
Chris Lattner944200b2007-06-19 00:13:10 +0000960 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000961
Chris Lattner227b6c52007-02-28 07:00:42 +0000962 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000963 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000964 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
965 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000966 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000967
968 SmallVector<SDOperand, 8> ArgValues;
969 unsigned LastVal = ~0U;
970 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
971 CCValAssign &VA = ArgLocs[i];
972 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
973 // places.
974 assert(VA.getValNo() != LastVal &&
975 "Don't support value assigned to multiple locs yet");
976 LastVal = VA.getValNo();
977
978 if (VA.isRegLoc()) {
979 MVT::ValueType RegVT = VA.getLocVT();
980 TargetRegisterClass *RC;
981 if (RegVT == MVT::i32)
982 RC = X86::GR32RegisterClass;
983 else {
984 assert(MVT::isVector(RegVT));
985 RC = X86::VR128RegisterClass;
986 }
987
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000988 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
989 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +0000990
991 // If this is an 8 or 16-bit value, it is really passed promoted to 32
992 // bits. Insert an assert[sz]ext to capture this, then truncate to the
993 // right size.
994 if (VA.getLocInfo() == CCValAssign::SExt)
995 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
996 DAG.getValueType(VA.getValVT()));
997 else if (VA.getLocInfo() == CCValAssign::ZExt)
998 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
999 DAG.getValueType(VA.getValVT()));
1000
1001 if (VA.getLocInfo() != CCValAssign::Full)
1002 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1003
1004 ArgValues.push_back(ArgValue);
1005 } else {
1006 assert(VA.isMemLoc());
1007
1008 // Create the nodes corresponding to a load from this parameter slot.
1009 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1010 VA.getLocMemOffset());
1011 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
1012 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
1013 }
1014 }
1015
Evan Cheng17e734f2006-05-23 21:06:34 +00001016 ArgValues.push_back(Root);
1017
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001018 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001019
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001020 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001021 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1022 // arguments and the arguments after the retaddr has been pushed are aligned.
1023 if ((StackSize & 7) == 0)
1024 StackSize += 4;
1025 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001026
1027 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001028 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001029 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +00001030 BytesCallerReserves = 0;
1031
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001032 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1033 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001034
Evan Cheng17e734f2006-05-23 21:06:34 +00001035 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001036 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001037 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001038}
1039
Chris Lattner104aa5d2006-09-26 03:57:53 +00001040SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001041 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001042 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001043 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner944200b2007-06-19 00:13:10 +00001044 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001045 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001046
Chris Lattner227b6c52007-02-28 07:00:42 +00001047 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001048 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001049 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001050 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001051
1052 // Get a count of how many bytes are to be pushed on the stack.
1053 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001054
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001055 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001056 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1057 // arguments and the arguments after the retaddr has been pushed are aligned.
1058 if ((NumBytes & 7) == 0)
1059 NumBytes += 4;
1060 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001061
Chris Lattner62c34842006-02-13 09:00:43 +00001062 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001063
Chris Lattner35a08552007-02-25 07:10:00 +00001064 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1065 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001066
1067 SDOperand StackPtr;
1068
1069 // Walk the register/memloc assignments, inserting copies/loads.
1070 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1071 CCValAssign &VA = ArgLocs[i];
1072 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1073
1074 // Promote the value if needed.
1075 switch (VA.getLocInfo()) {
1076 default: assert(0 && "Unknown loc info!");
1077 case CCValAssign::Full: break;
1078 case CCValAssign::SExt:
1079 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001080 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001081 case CCValAssign::ZExt:
1082 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1083 break;
1084 case CCValAssign::AExt:
1085 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1086 break;
1087 }
1088
1089 if (VA.isRegLoc()) {
1090 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1091 } else {
1092 assert(VA.isMemLoc());
1093 if (StackPtr.Val == 0)
1094 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1095 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001096 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001097 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng2a330942006-05-25 00:59:30 +00001098 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001099 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001100
Evan Cheng2a330942006-05-25 00:59:30 +00001101 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001102 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1103 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001104
Nate Begeman7e5496d2006-02-17 00:03:04 +00001105 // Build a sequence of copy-to-reg nodes chained together with token chain
1106 // and flag operands which copy the outgoing args into registers.
1107 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001108 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1109 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1110 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001111 InFlag = Chain.getValue(1);
1112 }
1113
Evan Cheng2a330942006-05-25 00:59:30 +00001114 // If the callee is a GlobalAddress node (quite common, every direct call is)
1115 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001116 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001117 // We should use extra load for direct calls to dllimported functions in
1118 // non-JIT mode.
1119 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1120 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001121 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1122 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001123 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1124
Evan Cheng84a041e2007-02-21 21:18:14 +00001125 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1126 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001127 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1128 Subtarget->isPICStyleGOT()) {
1129 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1130 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1131 InFlag);
1132 InFlag = Chain.getValue(1);
1133 }
1134
Chris Lattnere56fef92007-02-25 06:40:16 +00001135 // Returns a chain & a flag for retval copy to use.
1136 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001137 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001138 Ops.push_back(Chain);
1139 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001140
1141 // Add argument registers to the end of the list so that they are known live
1142 // into the call.
1143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001144 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001145 RegsToPass[i].second.getValueType()));
1146
Evan Cheng84a041e2007-02-21 21:18:14 +00001147 // Add an implicit use GOT pointer in EBX.
1148 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1149 Subtarget->isPICStyleGOT())
1150 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1151
Nate Begeman7e5496d2006-02-17 00:03:04 +00001152 if (InFlag.Val)
1153 Ops.push_back(InFlag);
1154
1155 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001156 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001157 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001158 InFlag = Chain.getValue(1);
1159
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001160 // Returns a flag for retval copy to use.
1161 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001162 Ops.clear();
1163 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001164 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1165 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001166 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001167 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001168 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001169
Chris Lattnerba474f52007-02-25 09:10:05 +00001170 // Handle result values, copying them out of physregs into vregs that we
1171 // return.
1172 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001173}
1174
Chris Lattner3066bec2007-02-28 06:10:12 +00001175
1176//===----------------------------------------------------------------------===//
1177// X86-64 C Calling Convention implementation
1178//===----------------------------------------------------------------------===//
1179
1180SDOperand
1181X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001182 MachineFunction &MF = DAG.getMachineFunction();
1183 MachineFrameInfo *MFI = MF.getFrameInfo();
1184 SDOperand Root = Op.getOperand(0);
1185 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1186
1187 static const unsigned GPR64ArgRegs[] = {
1188 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1189 };
1190 static const unsigned XMMArgRegs[] = {
1191 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1192 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1193 };
1194
Chris Lattner227b6c52007-02-28 07:00:42 +00001195
1196 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001197 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001198 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1199 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001200 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001201
1202 SmallVector<SDOperand, 8> ArgValues;
1203 unsigned LastVal = ~0U;
1204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1205 CCValAssign &VA = ArgLocs[i];
1206 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1207 // places.
1208 assert(VA.getValNo() != LastVal &&
1209 "Don't support value assigned to multiple locs yet");
1210 LastVal = VA.getValNo();
1211
1212 if (VA.isRegLoc()) {
1213 MVT::ValueType RegVT = VA.getLocVT();
1214 TargetRegisterClass *RC;
1215 if (RegVT == MVT::i32)
1216 RC = X86::GR32RegisterClass;
1217 else if (RegVT == MVT::i64)
1218 RC = X86::GR64RegisterClass;
1219 else if (RegVT == MVT::f32)
1220 RC = X86::FR32RegisterClass;
1221 else if (RegVT == MVT::f64)
1222 RC = X86::FR64RegisterClass;
1223 else {
1224 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001225 if (MVT::getSizeInBits(RegVT) == 64) {
1226 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1227 RegVT = MVT::i64;
1228 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001229 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001230 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001231
1232 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1233 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001234
1235 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1236 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1237 // right size.
1238 if (VA.getLocInfo() == CCValAssign::SExt)
1239 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1240 DAG.getValueType(VA.getValVT()));
1241 else if (VA.getLocInfo() == CCValAssign::ZExt)
1242 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1243 DAG.getValueType(VA.getValVT()));
1244
1245 if (VA.getLocInfo() != CCValAssign::Full)
1246 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1247
Chris Lattner75372ad2007-06-09 05:08:10 +00001248 // Handle MMX values passed in GPRs.
1249 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1250 MVT::getSizeInBits(RegVT) == 64)
1251 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1252
Chris Lattner3066bec2007-02-28 06:10:12 +00001253 ArgValues.push_back(ArgValue);
1254 } else {
1255 assert(VA.isMemLoc());
1256
1257 // Create the nodes corresponding to a load from this parameter slot.
1258 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
1259 VA.getLocMemOffset());
1260 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Rafael Espindola66011c12007-08-10 14:44:42 +00001261
1262 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
1263 if (Flags & ISD::ParamFlags::ByVal)
1264 ArgValues.push_back(FIN);
1265 else
1266 ArgValues.push_back(DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0));
Chris Lattner3066bec2007-02-28 06:10:12 +00001267 }
1268 }
1269
1270 unsigned StackSize = CCInfo.getNextStackOffset();
1271
1272 // If the function takes variable number of arguments, make a frame index for
1273 // the start of the first vararg value... for expansion of llvm.va_start.
1274 if (isVarArg) {
1275 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1276 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1277
1278 // For X86-64, if there are vararg parameters that are passed via
1279 // registers, then we must store them to their spots on the stack so they
1280 // may be loaded by deferencing the result of va_next.
1281 VarArgsGPOffset = NumIntRegs * 8;
1282 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1283 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1284 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1285
1286 // Store the integer parameter registers.
1287 SmallVector<SDOperand, 8> MemOps;
1288 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1289 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1290 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1291 for (; NumIntRegs != 6; ++NumIntRegs) {
1292 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1293 X86::GR64RegisterClass);
1294 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1295 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1296 MemOps.push_back(Store);
1297 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1298 DAG.getConstant(8, getPointerTy()));
1299 }
1300
1301 // Now store the XMM (fp + vector) parameter registers.
1302 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1303 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1304 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1305 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1306 X86::VR128RegisterClass);
1307 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1308 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1309 MemOps.push_back(Store);
1310 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1311 DAG.getConstant(16, getPointerTy()));
1312 }
1313 if (!MemOps.empty())
1314 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1315 &MemOps[0], MemOps.size());
1316 }
1317
1318 ArgValues.push_back(Root);
1319
Chris Lattner3066bec2007-02-28 06:10:12 +00001320 BytesToPopOnReturn = 0; // Callee pops nothing.
1321 BytesCallerReserves = StackSize;
1322
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001323 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1324 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
1325
Chris Lattner3066bec2007-02-28 06:10:12 +00001326 // Return the new list of results.
1327 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1328 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1329}
1330
1331SDOperand
1332X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1333 unsigned CC) {
1334 SDOperand Chain = Op.getOperand(0);
1335 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1336 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1337 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001338
1339 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001340 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001341 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001342 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001343
1344 // Get a count of how many bytes are to be pushed on the stack.
1345 unsigned NumBytes = CCInfo.getNextStackOffset();
1346 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1347
1348 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1349 SmallVector<SDOperand, 8> MemOpChains;
1350
1351 SDOperand StackPtr;
1352
1353 // Walk the register/memloc assignments, inserting copies/loads.
1354 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1355 CCValAssign &VA = ArgLocs[i];
1356 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1357
1358 // Promote the value if needed.
1359 switch (VA.getLocInfo()) {
1360 default: assert(0 && "Unknown loc info!");
1361 case CCValAssign::Full: break;
1362 case CCValAssign::SExt:
1363 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1364 break;
1365 case CCValAssign::ZExt:
1366 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1367 break;
1368 case CCValAssign::AExt:
1369 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1370 break;
1371 }
1372
1373 if (VA.isRegLoc()) {
1374 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1375 } else {
1376 assert(VA.isMemLoc());
1377 if (StackPtr.Val == 0)
1378 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1379 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1380 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1381 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1382 }
1383 }
1384
1385 if (!MemOpChains.empty())
1386 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1387 &MemOpChains[0], MemOpChains.size());
1388
1389 // Build a sequence of copy-to-reg nodes chained together with token chain
1390 // and flag operands which copy the outgoing args into registers.
1391 SDOperand InFlag;
1392 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1393 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1394 InFlag);
1395 InFlag = Chain.getValue(1);
1396 }
1397
1398 if (isVarArg) {
1399 // From AMD64 ABI document:
1400 // For calls that may call functions that use varargs or stdargs
1401 // (prototype-less calls or calls to functions containing ellipsis (...) in
1402 // the declaration) %al is used as hidden argument to specify the number
1403 // of SSE registers used. The contents of %al do not need to match exactly
1404 // the number of registers, but must be an ubound on the number of SSE
1405 // registers used and is in the range 0 - 8 inclusive.
1406
1407 // Count the number of XMM registers allocated.
1408 static const unsigned XMMArgRegs[] = {
1409 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1410 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1411 };
1412 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1413
1414 Chain = DAG.getCopyToReg(Chain, X86::AL,
1415 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1416 InFlag = Chain.getValue(1);
1417 }
1418
1419 // If the callee is a GlobalAddress node (quite common, every direct call is)
1420 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1421 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1422 // We should use extra load for direct calls to dllimported functions in
1423 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001424 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001425 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1426 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001427 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1428 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001429 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1430 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001431
1432 // Returns a chain & a flag for retval copy to use.
1433 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1434 SmallVector<SDOperand, 8> Ops;
1435 Ops.push_back(Chain);
1436 Ops.push_back(Callee);
1437
1438 // Add argument registers to the end of the list so that they are known live
1439 // into the call.
1440 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1441 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1442 RegsToPass[i].second.getValueType()));
1443
1444 if (InFlag.Val)
1445 Ops.push_back(InFlag);
1446
1447 // FIXME: Do not generate X86ISD::TAILCALL for now.
1448 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1449 NodeTys, &Ops[0], Ops.size());
1450 InFlag = Chain.getValue(1);
1451
1452 // Returns a flag for retval copy to use.
1453 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1454 Ops.clear();
1455 Ops.push_back(Chain);
1456 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1457 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1458 Ops.push_back(InFlag);
1459 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1460 InFlag = Chain.getValue(1);
1461
1462 // Handle result values, copying them out of physregs into vregs that we
1463 // return.
1464 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1465}
1466
1467
1468//===----------------------------------------------------------------------===//
1469// Other Lowering Hooks
1470//===----------------------------------------------------------------------===//
1471
1472
Chris Lattner76ac0682005-11-15 00:40:23 +00001473SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1476 int ReturnAddrIndex = FuncInfo->getRAIndex();
1477
Chris Lattner76ac0682005-11-15 00:40:23 +00001478 if (ReturnAddrIndex == 0) {
1479 // Set up a frame object for the return address.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001480 if (Subtarget->is64Bit())
1481 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1482 else
1483 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001484
1485 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattner76ac0682005-11-15 00:40:23 +00001486 }
1487
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001488 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001489}
1490
1491
1492
Evan Cheng45df7f82006-01-30 23:41:35 +00001493/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1494/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001495/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1496/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001497static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001498 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1499 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001500 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001501 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001502 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1503 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1504 // X > -1 -> X == 0, jump !sign.
1505 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001506 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001507 return true;
1508 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1509 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001510 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001511 return true;
1512 }
Chris Lattner7a627672006-09-13 03:22:10 +00001513 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001514
Evan Cheng172fce72006-01-06 00:43:03 +00001515 switch (SetCCOpcode) {
1516 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001517 case ISD::SETEQ: X86CC = X86::COND_E; break;
1518 case ISD::SETGT: X86CC = X86::COND_G; break;
1519 case ISD::SETGE: X86CC = X86::COND_GE; break;
1520 case ISD::SETLT: X86CC = X86::COND_L; break;
1521 case ISD::SETLE: X86CC = X86::COND_LE; break;
1522 case ISD::SETNE: X86CC = X86::COND_NE; break;
1523 case ISD::SETULT: X86CC = X86::COND_B; break;
1524 case ISD::SETUGT: X86CC = X86::COND_A; break;
1525 case ISD::SETULE: X86CC = X86::COND_BE; break;
1526 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001527 }
1528 } else {
1529 // On a floating point condition, the flags are set as follows:
1530 // ZF PF CF op
1531 // 0 | 0 | 0 | X > Y
1532 // 0 | 0 | 1 | X < Y
1533 // 1 | 0 | 0 | X == Y
1534 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001535 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001536 switch (SetCCOpcode) {
1537 default: break;
1538 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001539 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001540 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001541 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001542 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001543 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001544 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001545 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001546 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001547 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001548 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001549 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001550 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001551 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001552 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001553 case ISD::SETNE: X86CC = X86::COND_NE; break;
1554 case ISD::SETUO: X86CC = X86::COND_P; break;
1555 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001556 }
Chris Lattner7a627672006-09-13 03:22:10 +00001557 if (Flip)
1558 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001559 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001560
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001561 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001562}
1563
Evan Cheng339edad2006-01-11 00:33:36 +00001564/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1565/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001566/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001567static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001568 switch (X86CC) {
1569 default:
1570 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001571 case X86::COND_B:
1572 case X86::COND_BE:
1573 case X86::COND_E:
1574 case X86::COND_P:
1575 case X86::COND_A:
1576 case X86::COND_AE:
1577 case X86::COND_NE:
1578 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001579 return true;
1580 }
1581}
1582
Evan Chengc995b452006-04-06 23:23:56 +00001583/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001584/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001585static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1586 if (Op.getOpcode() == ISD::UNDEF)
1587 return true;
1588
1589 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001590 return (Val >= Low && Val < Hi);
1591}
1592
1593/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1594/// true if Op is undef or if its value equal to the specified value.
1595static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1596 if (Op.getOpcode() == ISD::UNDEF)
1597 return true;
1598 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001599}
1600
Evan Cheng68ad48b2006-03-22 18:59:22 +00001601/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1602/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1603bool X86::isPSHUFDMask(SDNode *N) {
1604 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1605
Dan Gohman8932bff2007-08-02 21:17:01 +00001606 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng68ad48b2006-03-22 18:59:22 +00001607 return false;
1608
1609 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001610 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001611 SDOperand Arg = N->getOperand(i);
1612 if (Arg.getOpcode() == ISD::UNDEF) continue;
1613 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman8932bff2007-08-02 21:17:01 +00001614 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Chengb7fedff2006-03-29 23:07:14 +00001615 return false;
1616 }
1617
1618 return true;
1619}
1620
1621/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001622/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001623bool X86::isPSHUFHWMask(SDNode *N) {
1624 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1625
1626 if (N->getNumOperands() != 8)
1627 return false;
1628
1629 // Lower quadword copied in order.
1630 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001631 SDOperand Arg = N->getOperand(i);
1632 if (Arg.getOpcode() == ISD::UNDEF) continue;
1633 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1634 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001635 return false;
1636 }
1637
1638 // Upper quadword shuffled.
1639 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001640 SDOperand Arg = N->getOperand(i);
1641 if (Arg.getOpcode() == ISD::UNDEF) continue;
1642 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1643 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001644 if (Val < 4 || Val > 7)
1645 return false;
1646 }
1647
1648 return true;
1649}
1650
1651/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001652/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001653bool X86::isPSHUFLWMask(SDNode *N) {
1654 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1655
1656 if (N->getNumOperands() != 8)
1657 return false;
1658
1659 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001660 for (unsigned i = 4; i != 8; ++i)
1661 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001662 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001663
1664 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001665 for (unsigned i = 0; i != 4; ++i)
1666 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001667 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001668
1669 return true;
1670}
1671
Evan Chengd27fb3e2006-03-24 01:18:28 +00001672/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1673/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001674static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001675 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001676
Evan Cheng60f0b892006-04-20 08:58:49 +00001677 unsigned Half = NumElems / 2;
1678 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001679 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001680 return false;
1681 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001682 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001683 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001684
1685 return true;
1686}
1687
Evan Cheng60f0b892006-04-20 08:58:49 +00001688bool X86::isSHUFPMask(SDNode *N) {
1689 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001690 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001691}
1692
Evan Chengafa1cb62007-05-17 18:45:50 +00001693/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00001694/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1695/// half elements to come from vector 1 (which would equal the dest.) and
1696/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001697static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1698 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001699
Chris Lattner35a08552007-02-25 07:10:00 +00001700 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001701 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001702 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001703 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001704 for (unsigned i = Half; i < NumOps; ++i)
1705 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001706 return false;
1707 return true;
1708}
1709
1710static bool isCommutedSHUFP(SDNode *N) {
1711 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001712 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001713}
1714
Evan Cheng2595a682006-03-24 02:58:06 +00001715/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1716/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1717bool X86::isMOVHLPSMask(SDNode *N) {
1718 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1719
Evan Cheng1a194a52006-03-28 06:50:32 +00001720 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001721 return false;
1722
Evan Cheng1a194a52006-03-28 06:50:32 +00001723 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001724 return isUndefOrEqual(N->getOperand(0), 6) &&
1725 isUndefOrEqual(N->getOperand(1), 7) &&
1726 isUndefOrEqual(N->getOperand(2), 2) &&
1727 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001728}
1729
Evan Cheng922e1912006-11-07 22:14:24 +00001730/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1731/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1732/// <2, 3, 2, 3>
1733bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1734 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1735
1736 if (N->getNumOperands() != 4)
1737 return false;
1738
1739 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1740 return isUndefOrEqual(N->getOperand(0), 2) &&
1741 isUndefOrEqual(N->getOperand(1), 3) &&
1742 isUndefOrEqual(N->getOperand(2), 2) &&
1743 isUndefOrEqual(N->getOperand(3), 3);
1744}
1745
Evan Chengc995b452006-04-06 23:23:56 +00001746/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1747/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1748bool X86::isMOVLPMask(SDNode *N) {
1749 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1750
1751 unsigned NumElems = N->getNumOperands();
1752 if (NumElems != 2 && NumElems != 4)
1753 return false;
1754
Evan Chengac847262006-04-07 21:53:05 +00001755 for (unsigned i = 0; i < NumElems/2; ++i)
1756 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1757 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001758
Evan Chengac847262006-04-07 21:53:05 +00001759 for (unsigned i = NumElems/2; i < NumElems; ++i)
1760 if (!isUndefOrEqual(N->getOperand(i), i))
1761 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001762
1763 return true;
1764}
1765
1766/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001767/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1768/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001769bool X86::isMOVHPMask(SDNode *N) {
1770 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1771
1772 unsigned NumElems = N->getNumOperands();
1773 if (NumElems != 2 && NumElems != 4)
1774 return false;
1775
Evan Chengac847262006-04-07 21:53:05 +00001776 for (unsigned i = 0; i < NumElems/2; ++i)
1777 if (!isUndefOrEqual(N->getOperand(i), i))
1778 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001779
1780 for (unsigned i = 0; i < NumElems/2; ++i) {
1781 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001782 if (!isUndefOrEqual(Arg, i + NumElems))
1783 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001784 }
1785
1786 return true;
1787}
1788
Evan Cheng5df75882006-03-28 00:39:58 +00001789/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1790/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001791bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1792 bool V2IsSplat = false) {
1793 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001794 return false;
1795
Chris Lattner35a08552007-02-25 07:10:00 +00001796 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1797 SDOperand BitI = Elts[i];
1798 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001799 if (!isUndefOrEqual(BitI, j))
1800 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001801 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001802 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001803 return false;
1804 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001805 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001806 return false;
1807 }
Evan Cheng5df75882006-03-28 00:39:58 +00001808 }
1809
1810 return true;
1811}
1812
Evan Cheng60f0b892006-04-20 08:58:49 +00001813bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1814 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001815 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001816}
1817
Evan Cheng2bc32802006-03-28 02:43:26 +00001818/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1819/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001820bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1821 bool V2IsSplat = false) {
1822 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001823 return false;
1824
Chris Lattner35a08552007-02-25 07:10:00 +00001825 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1826 SDOperand BitI = Elts[i];
1827 SDOperand BitI1 = Elts[i+1];
1828 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001829 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001830 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001831 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001832 return false;
1833 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001834 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001835 return false;
1836 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001837 }
1838
1839 return true;
1840}
1841
Evan Cheng60f0b892006-04-20 08:58:49 +00001842bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1843 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001844 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001845}
1846
Evan Chengf3b52c82006-04-05 07:20:06 +00001847/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1848/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1849/// <0, 0, 1, 1>
1850bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1851 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1852
1853 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00001854 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00001855 return false;
1856
1857 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1858 SDOperand BitI = N->getOperand(i);
1859 SDOperand BitI1 = N->getOperand(i+1);
1860
Evan Chengac847262006-04-07 21:53:05 +00001861 if (!isUndefOrEqual(BitI, j))
1862 return false;
1863 if (!isUndefOrEqual(BitI1, j))
1864 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00001865 }
1866
1867 return true;
1868}
1869
Bill Wendling591eab82007-04-24 21:16:55 +00001870/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
1871/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
1872/// <2, 2, 3, 3>
1873bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
1874 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1875
1876 unsigned NumElems = N->getNumOperands();
1877 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
1878 return false;
1879
1880 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
1881 SDOperand BitI = N->getOperand(i);
1882 SDOperand BitI1 = N->getOperand(i + 1);
1883
1884 if (!isUndefOrEqual(BitI, j))
1885 return false;
1886 if (!isUndefOrEqual(BitI1, j))
1887 return false;
1888 }
1889
1890 return true;
1891}
1892
Evan Chenge8b51802006-04-21 01:05:10 +00001893/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
1894/// specifies a shuffle of elements that is suitable for input to MOVSS,
1895/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00001896static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
1897 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00001898 return false;
1899
Chris Lattner35a08552007-02-25 07:10:00 +00001900 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001901 return false;
1902
Chris Lattner35a08552007-02-25 07:10:00 +00001903 for (unsigned i = 1; i < NumElts; ++i) {
1904 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00001905 return false;
1906 }
1907
1908 return true;
1909}
Evan Chengf3b52c82006-04-05 07:20:06 +00001910
Evan Chenge8b51802006-04-21 01:05:10 +00001911bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001912 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001913 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001914}
1915
Evan Chenge8b51802006-04-21 01:05:10 +00001916/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
1917/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00001918/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00001919static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
1920 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00001921 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00001922 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00001923 return false;
1924
1925 if (!isUndefOrEqual(Ops[0], 0))
1926 return false;
1927
Chris Lattner35a08552007-02-25 07:10:00 +00001928 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001929 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00001930 if (!(isUndefOrEqual(Arg, i+NumOps) ||
1931 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
1932 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00001933 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001934 }
1935
1936 return true;
1937}
1938
Evan Cheng89c5d042006-09-08 01:50:06 +00001939static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
1940 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001941 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001942 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
1943 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00001944}
1945
Evan Cheng5d247f82006-04-14 21:59:03 +00001946/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1947/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
1948bool X86::isMOVSHDUPMask(SDNode *N) {
1949 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1950
1951 if (N->getNumOperands() != 4)
1952 return false;
1953
1954 // Expect 1, 1, 3, 3
1955 for (unsigned i = 0; i < 2; ++i) {
1956 SDOperand Arg = N->getOperand(i);
1957 if (Arg.getOpcode() == ISD::UNDEF) continue;
1958 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1959 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1960 if (Val != 1) return false;
1961 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001962
1963 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001964 for (unsigned i = 2; i < 4; ++i) {
1965 SDOperand Arg = N->getOperand(i);
1966 if (Arg.getOpcode() == ISD::UNDEF) continue;
1967 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1968 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1969 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00001970 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00001971 }
Evan Cheng65bb7202006-04-15 03:13:24 +00001972
Evan Cheng6222cf22006-04-15 05:37:34 +00001973 // Don't use movshdup if it can be done with a shufps.
1974 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00001975}
1976
1977/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
1978/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
1979bool X86::isMOVSLDUPMask(SDNode *N) {
1980 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1981
1982 if (N->getNumOperands() != 4)
1983 return false;
1984
1985 // Expect 0, 0, 2, 2
1986 for (unsigned i = 0; i < 2; ++i) {
1987 SDOperand Arg = N->getOperand(i);
1988 if (Arg.getOpcode() == ISD::UNDEF) continue;
1989 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1990 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
1991 if (Val != 0) return false;
1992 }
Evan Cheng6222cf22006-04-15 05:37:34 +00001993
1994 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00001995 for (unsigned i = 2; i < 4; ++i) {
1996 SDOperand Arg = N->getOperand(i);
1997 if (Arg.getOpcode() == ISD::UNDEF) continue;
1998 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1999 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2000 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002001 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002002 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002003
Evan Cheng6222cf22006-04-15 05:37:34 +00002004 // Don't use movshdup if it can be done with a shufps.
2005 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002006}
2007
Evan Chengcea02ff2007-06-19 00:02:56 +00002008/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2009/// specifies a identity operation on the LHS or RHS.
2010static bool isIdentityMask(SDNode *N, bool RHS = false) {
2011 unsigned NumElems = N->getNumOperands();
2012 for (unsigned i = 0; i < NumElems; ++i)
2013 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2014 return false;
2015 return true;
2016}
2017
Evan Chengd097e672006-03-22 02:53:00 +00002018/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2019/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002020static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002021 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2022
Evan Chengd097e672006-03-22 02:53:00 +00002023 // This is a splat operation if each element of the permute is the same, and
2024 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002025 unsigned NumElems = N->getNumOperands();
2026 SDOperand ElementBase;
2027 unsigned i = 0;
2028 for (; i != NumElems; ++i) {
2029 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002030 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002031 ElementBase = Elt;
2032 break;
2033 }
2034 }
2035
2036 if (!ElementBase.Val)
2037 return false;
2038
2039 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002040 SDOperand Arg = N->getOperand(i);
2041 if (Arg.getOpcode() == ISD::UNDEF) continue;
2042 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002043 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002044 }
2045
2046 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002047 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002048}
2049
Evan Cheng5022b342006-04-17 20:43:08 +00002050/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2051/// a splat of a single element and it's a 2 or 4 element mask.
2052bool X86::isSplatMask(SDNode *N) {
2053 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2054
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002055 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002056 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2057 return false;
2058 return ::isSplatMask(N);
2059}
2060
Evan Chenge056dd52006-10-27 21:08:32 +00002061/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2062/// specifies a splat of zero element.
2063bool X86::isSplatLoMask(SDNode *N) {
2064 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2065
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002066 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002067 if (!isUndefOrEqual(N->getOperand(i), 0))
2068 return false;
2069 return true;
2070}
2071
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002072/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2073/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2074/// instructions.
2075unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002076 unsigned NumOperands = N->getNumOperands();
2077 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2078 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002079 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002080 unsigned Val = 0;
2081 SDOperand Arg = N->getOperand(NumOperands-i-1);
2082 if (Arg.getOpcode() != ISD::UNDEF)
2083 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002084 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002085 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002086 if (i != NumOperands - 1)
2087 Mask <<= Shift;
2088 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002089
2090 return Mask;
2091}
2092
Evan Chengb7fedff2006-03-29 23:07:14 +00002093/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2094/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2095/// instructions.
2096unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2097 unsigned Mask = 0;
2098 // 8 nodes, but we only care about the last 4.
2099 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002100 unsigned Val = 0;
2101 SDOperand Arg = N->getOperand(i);
2102 if (Arg.getOpcode() != ISD::UNDEF)
2103 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002104 Mask |= (Val - 4);
2105 if (i != 4)
2106 Mask <<= 2;
2107 }
2108
2109 return Mask;
2110}
2111
2112/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2113/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2114/// instructions.
2115unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2116 unsigned Mask = 0;
2117 // 8 nodes, but we only care about the first 4.
2118 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002119 unsigned Val = 0;
2120 SDOperand Arg = N->getOperand(i);
2121 if (Arg.getOpcode() != ISD::UNDEF)
2122 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002123 Mask |= Val;
2124 if (i != 0)
2125 Mask <<= 2;
2126 }
2127
2128 return Mask;
2129}
2130
Evan Cheng59a63552006-04-05 01:47:37 +00002131/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2132/// specifies a 8 element shuffle that can be broken into a pair of
2133/// PSHUFHW and PSHUFLW.
2134static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2135 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2136
2137 if (N->getNumOperands() != 8)
2138 return false;
2139
2140 // Lower quadword shuffled.
2141 for (unsigned i = 0; i != 4; ++i) {
2142 SDOperand Arg = N->getOperand(i);
2143 if (Arg.getOpcode() == ISD::UNDEF) continue;
2144 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2145 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2146 if (Val > 4)
2147 return false;
2148 }
2149
2150 // Upper quadword shuffled.
2151 for (unsigned i = 4; i != 8; ++i) {
2152 SDOperand Arg = N->getOperand(i);
2153 if (Arg.getOpcode() == ISD::UNDEF) continue;
2154 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2155 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2156 if (Val < 4 || Val > 7)
2157 return false;
2158 }
2159
2160 return true;
2161}
2162
Evan Chengc995b452006-04-06 23:23:56 +00002163/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2164/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002165static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2166 SDOperand &V2, SDOperand &Mask,
2167 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002168 MVT::ValueType VT = Op.getValueType();
2169 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002170 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002171 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002172 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002173
2174 for (unsigned i = 0; i != NumElems; ++i) {
2175 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002176 if (Arg.getOpcode() == ISD::UNDEF) {
2177 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2178 continue;
2179 }
Evan Chengc995b452006-04-06 23:23:56 +00002180 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2181 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2182 if (Val < NumElems)
2183 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2184 else
2185 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2186 }
2187
Evan Chengc415c5b2006-10-25 21:49:50 +00002188 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002189 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002190 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002191}
2192
Evan Cheng7855e4d2006-04-19 20:35:22 +00002193/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2194/// match movhlps. The lower half elements should come from upper half of
2195/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002196/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002197static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2198 unsigned NumElems = Mask->getNumOperands();
2199 if (NumElems != 4)
2200 return false;
2201 for (unsigned i = 0, e = 2; i != e; ++i)
2202 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2203 return false;
2204 for (unsigned i = 2; i != 4; ++i)
2205 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2206 return false;
2207 return true;
2208}
2209
Evan Chengc995b452006-04-06 23:23:56 +00002210/// isScalarLoadToVector - Returns true if the node is a scalar load that
2211/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002212static inline bool isScalarLoadToVector(SDNode *N) {
2213 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2214 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002215 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002216 }
2217 return false;
2218}
2219
Evan Cheng7855e4d2006-04-19 20:35:22 +00002220/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2221/// match movlp{s|d}. The lower half elements should come from lower half of
2222/// V1 (and in order), and the upper half elements should come from the upper
2223/// half of V2 (and in order). And since V1 will become the source of the
2224/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002225static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002226 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002227 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002228 // Is V2 is a vector load, don't do this transformation. We will try to use
2229 // load folding shufps op.
2230 if (ISD::isNON_EXTLoad(V2))
2231 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002232
Evan Cheng7855e4d2006-04-19 20:35:22 +00002233 unsigned NumElems = Mask->getNumOperands();
2234 if (NumElems != 2 && NumElems != 4)
2235 return false;
2236 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2237 if (!isUndefOrEqual(Mask->getOperand(i), i))
2238 return false;
2239 for (unsigned i = NumElems/2; i != NumElems; ++i)
2240 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2241 return false;
2242 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002243}
2244
Evan Cheng60f0b892006-04-20 08:58:49 +00002245/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2246/// all the same.
2247static bool isSplatVector(SDNode *N) {
2248 if (N->getOpcode() != ISD::BUILD_VECTOR)
2249 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002250
Evan Cheng60f0b892006-04-20 08:58:49 +00002251 SDOperand SplatValue = N->getOperand(0);
2252 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2253 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002254 return false;
2255 return true;
2256}
2257
Evan Cheng89c5d042006-09-08 01:50:06 +00002258/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2259/// to an undef.
2260static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002261 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002262 return false;
2263
2264 SDOperand V1 = N->getOperand(0);
2265 SDOperand V2 = N->getOperand(1);
2266 SDOperand Mask = N->getOperand(2);
2267 unsigned NumElems = Mask.getNumOperands();
2268 for (unsigned i = 0; i != NumElems; ++i) {
2269 SDOperand Arg = Mask.getOperand(i);
2270 if (Arg.getOpcode() != ISD::UNDEF) {
2271 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2272 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2273 return false;
2274 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2275 return false;
2276 }
2277 }
2278 return true;
2279}
2280
Evan Chengafa1cb62007-05-17 18:45:50 +00002281/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2282/// constant +0.0.
2283static inline bool isZeroNode(SDOperand Elt) {
2284 return ((isa<ConstantSDNode>(Elt) &&
2285 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2286 (isa<ConstantFPSDNode>(Elt) &&
2287 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2288}
2289
2290/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2291/// to an zero vector.
2292static bool isZeroShuffle(SDNode *N) {
2293 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2294 return false;
2295
2296 SDOperand V1 = N->getOperand(0);
2297 SDOperand V2 = N->getOperand(1);
2298 SDOperand Mask = N->getOperand(2);
2299 unsigned NumElems = Mask.getNumOperands();
2300 for (unsigned i = 0; i != NumElems; ++i) {
2301 SDOperand Arg = Mask.getOperand(i);
2302 if (Arg.getOpcode() != ISD::UNDEF) {
2303 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2304 if (Idx < NumElems) {
2305 unsigned Opc = V1.Val->getOpcode();
2306 if (Opc == ISD::UNDEF)
2307 continue;
2308 if (Opc != ISD::BUILD_VECTOR ||
2309 !isZeroNode(V1.Val->getOperand(Idx)))
2310 return false;
2311 } else if (Idx >= NumElems) {
2312 unsigned Opc = V2.Val->getOpcode();
2313 if (Opc == ISD::UNDEF)
2314 continue;
2315 if (Opc != ISD::BUILD_VECTOR ||
2316 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2317 return false;
2318 }
2319 }
2320 }
2321 return true;
2322}
2323
2324/// getZeroVector - Returns a vector of specified type with all zero elements.
2325///
2326static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2327 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002328 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002329 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002330 bool isFP = MVT::isFloatingPoint(EVT);
2331 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2332 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2333 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2334}
2335
Evan Cheng60f0b892006-04-20 08:58:49 +00002336/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2337/// that point to V2 points to its first element.
2338static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2339 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2340
2341 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002342 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002343 unsigned NumElems = Mask.getNumOperands();
2344 for (unsigned i = 0; i != NumElems; ++i) {
2345 SDOperand Arg = Mask.getOperand(i);
2346 if (Arg.getOpcode() != ISD::UNDEF) {
2347 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2348 if (Val > NumElems) {
2349 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2350 Changed = true;
2351 }
2352 }
2353 MaskVec.push_back(Arg);
2354 }
2355
2356 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002357 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2358 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002359 return Mask;
2360}
2361
Evan Chenge8b51802006-04-21 01:05:10 +00002362/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2363/// operation of specified width.
2364static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002365 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002366 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002367
Chris Lattner35a08552007-02-25 07:10:00 +00002368 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002369 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2370 for (unsigned i = 1; i != NumElems; ++i)
2371 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002372 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002373}
2374
Evan Cheng5022b342006-04-17 20:43:08 +00002375/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2376/// of specified width.
2377static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2378 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002379 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002380 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002381 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2382 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2383 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2384 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002385 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002386}
2387
Evan Cheng60f0b892006-04-20 08:58:49 +00002388/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2389/// of specified width.
2390static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2391 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002392 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002393 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002394 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002395 for (unsigned i = 0; i != Half; ++i) {
2396 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2397 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2398 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002399 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002400}
2401
Evan Cheng5022b342006-04-17 20:43:08 +00002402/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2403///
2404static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2405 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002406 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002407 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002408 unsigned NumElems = Mask.getNumOperands();
2409 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002410 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002411 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002412 NumElems >>= 1;
2413 }
2414 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2415
2416 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002417 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002418 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002419 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002420 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2421}
2422
Evan Cheng14215c32006-04-21 23:03:30 +00002423/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002424/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002425static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002426 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002427 bool isZero, SelectionDAG &DAG) {
2428 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002429 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002430 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002431 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002432 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002433 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002434 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2435 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002436 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002437}
2438
Evan Chengb0461082006-04-24 18:01:45 +00002439/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2440///
2441static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2442 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002443 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002444 if (NumNonZero > 8)
2445 return SDOperand();
2446
2447 SDOperand V(0, 0);
2448 bool First = true;
2449 for (unsigned i = 0; i < 16; ++i) {
2450 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2451 if (ThisIsNonZero && First) {
2452 if (NumZero)
2453 V = getZeroVector(MVT::v8i16, DAG);
2454 else
2455 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2456 First = false;
2457 }
2458
2459 if ((i & 1) != 0) {
2460 SDOperand ThisElt(0, 0), LastElt(0, 0);
2461 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2462 if (LastIsNonZero) {
2463 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2464 }
2465 if (ThisIsNonZero) {
2466 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2467 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2468 ThisElt, DAG.getConstant(8, MVT::i8));
2469 if (LastIsNonZero)
2470 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2471 } else
2472 ThisElt = LastElt;
2473
2474 if (ThisElt.Val)
2475 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002476 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002477 }
2478 }
2479
2480 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2481}
2482
Bill Wendlingd551a182007-03-22 18:42:45 +00002483/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002484///
2485static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2486 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002487 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002488 if (NumNonZero > 4)
2489 return SDOperand();
2490
2491 SDOperand V(0, 0);
2492 bool First = true;
2493 for (unsigned i = 0; i < 8; ++i) {
2494 bool isNonZero = (NonZeros & (1 << i)) != 0;
2495 if (isNonZero) {
2496 if (First) {
2497 if (NumZero)
2498 V = getZeroVector(MVT::v8i16, DAG);
2499 else
2500 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2501 First = false;
2502 }
2503 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002504 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002505 }
2506 }
2507
2508 return V;
2509}
2510
Evan Chenga9467aa2006-04-25 20:13:52 +00002511SDOperand
2512X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2513 // All zero's are handled with pxor.
2514 if (ISD::isBuildVectorAllZeros(Op.Val))
2515 return Op;
2516
2517 // All one's are handled with pcmpeqd.
2518 if (ISD::isBuildVectorAllOnes(Op.Val))
2519 return Op;
2520
2521 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002522 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002523 unsigned EVTBits = MVT::getSizeInBits(EVT);
2524
2525 unsigned NumElems = Op.getNumOperands();
2526 unsigned NumZero = 0;
2527 unsigned NumNonZero = 0;
2528 unsigned NonZeros = 0;
Dan Gohmanf906c722007-07-24 22:55:08 +00002529 unsigned NumNonZeroImms = 0;
Evan Chenga9467aa2006-04-25 20:13:52 +00002530 std::set<SDOperand> Values;
2531 for (unsigned i = 0; i < NumElems; ++i) {
2532 SDOperand Elt = Op.getOperand(i);
2533 if (Elt.getOpcode() != ISD::UNDEF) {
2534 Values.insert(Elt);
2535 if (isZeroNode(Elt))
2536 NumZero++;
2537 else {
2538 NonZeros |= (1 << i);
2539 NumNonZero++;
Dan Gohmanf906c722007-07-24 22:55:08 +00002540 if (Elt.getOpcode() == ISD::Constant ||
2541 Elt.getOpcode() == ISD::ConstantFP)
2542 NumNonZeroImms++;
Evan Chenga9467aa2006-04-25 20:13:52 +00002543 }
2544 }
2545 }
2546
Dan Gohmana8665142007-06-25 16:23:39 +00002547 if (NumNonZero == 0) {
2548 if (NumZero == 0)
2549 // All undef vector. Return an UNDEF.
2550 return DAG.getNode(ISD::UNDEF, VT);
2551 else
2552 // A mix of zero and undef. Return a zero vector.
2553 return getZeroVector(VT, DAG);
2554 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002555
2556 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2557 if (Values.size() == 1)
2558 return SDOperand();
2559
2560 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002561 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002562 unsigned Idx = CountTrailingZeros_32(NonZeros);
2563 SDOperand Item = Op.getOperand(Idx);
2564 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2565 if (Idx == 0)
2566 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2567 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2568 NumZero > 0, DAG);
2569
2570 if (EVTBits == 32) {
2571 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2572 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2573 DAG);
2574 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002575 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002576 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002577 for (unsigned i = 0; i < NumElems; i++)
2578 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002579 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2580 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002581 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2582 DAG.getNode(ISD::UNDEF, VT), Mask);
2583 }
2584 }
2585
Dan Gohmanf906c722007-07-24 22:55:08 +00002586 // A vector full of immediates; various special cases are already
2587 // handled, so this is best done with a single constant-pool load.
2588 if (NumNonZero == NumNonZeroImms)
2589 return SDOperand();
2590
Bill Wendling591eab82007-04-24 21:16:55 +00002591 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00002592 if (EVTBits == 64)
2593 return SDOperand();
2594
2595 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002596 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002597 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2598 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002599 if (V.Val) return V;
2600 }
2601
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002602 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002603 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2604 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002605 if (V.Val) return V;
2606 }
2607
2608 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002609 SmallVector<SDOperand, 8> V;
2610 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002611 if (NumElems == 4 && NumZero > 0) {
2612 for (unsigned i = 0; i < 4; ++i) {
2613 bool isZero = !(NonZeros & (1 << i));
2614 if (isZero)
2615 V[i] = getZeroVector(VT, DAG);
2616 else
2617 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2618 }
2619
2620 for (unsigned i = 0; i < 2; ++i) {
2621 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2622 default: break;
2623 case 0:
2624 V[i] = V[i*2]; // Must be a zero vector.
2625 break;
2626 case 1:
2627 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2628 getMOVLMask(NumElems, DAG));
2629 break;
2630 case 2:
2631 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2632 getMOVLMask(NumElems, DAG));
2633 break;
2634 case 3:
2635 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2636 getUnpacklMask(NumElems, DAG));
2637 break;
2638 }
2639 }
2640
Evan Cheng9fee4422006-05-16 07:21:53 +00002641 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002642 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002643 // FIXME: we can do the same for v4f32 case when we know both parts of
2644 // the lower half come from scalar_to_vector (loadf32). We should do
2645 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002646 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002647 return V[0];
2648 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002649 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002650 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002651 bool Reverse = (NonZeros & 0x3) == 2;
2652 for (unsigned i = 0; i < 2; ++i)
2653 if (Reverse)
2654 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2655 else
2656 MaskVec.push_back(DAG.getConstant(i, EVT));
2657 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2658 for (unsigned i = 0; i < 2; ++i)
2659 if (Reverse)
2660 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2661 else
2662 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002663 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2664 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002665 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2666 }
2667
2668 if (Values.size() > 2) {
2669 // Expand into a number of unpckl*.
2670 // e.g. for v4f32
2671 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2672 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2673 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2674 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2675 for (unsigned i = 0; i < NumElems; ++i)
2676 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2677 NumElems >>= 1;
2678 while (NumElems != 0) {
2679 for (unsigned i = 0; i < NumElems; ++i)
2680 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2681 UnpckMask);
2682 NumElems >>= 1;
2683 }
2684 return V[0];
2685 }
2686
2687 return SDOperand();
2688}
2689
2690SDOperand
2691X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2692 SDOperand V1 = Op.getOperand(0);
2693 SDOperand V2 = Op.getOperand(1);
2694 SDOperand PermMask = Op.getOperand(2);
2695 MVT::ValueType VT = Op.getValueType();
2696 unsigned NumElems = PermMask.getNumOperands();
2697 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2698 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002699 bool V1IsSplat = false;
2700 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002701
Evan Cheng89c5d042006-09-08 01:50:06 +00002702 if (isUndefShuffle(Op.Val))
2703 return DAG.getNode(ISD::UNDEF, VT);
2704
Evan Chengafa1cb62007-05-17 18:45:50 +00002705 if (isZeroShuffle(Op.Val))
2706 return getZeroVector(VT, DAG);
2707
Evan Chengcea02ff2007-06-19 00:02:56 +00002708 if (isIdentityMask(PermMask.Val))
2709 return V1;
2710 else if (isIdentityMask(PermMask.Val, true))
2711 return V2;
2712
Evan Chenga9467aa2006-04-25 20:13:52 +00002713 if (isSplatMask(PermMask.Val)) {
2714 if (NumElems <= 4) return Op;
2715 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002716 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002717 }
2718
Evan Cheng798b3062006-10-25 20:48:19 +00002719 if (X86::isMOVLMask(PermMask.Val))
2720 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002721
Evan Cheng798b3062006-10-25 20:48:19 +00002722 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2723 X86::isMOVSLDUPMask(PermMask.Val) ||
2724 X86::isMOVHLPSMask(PermMask.Val) ||
2725 X86::isMOVHPMask(PermMask.Val) ||
2726 X86::isMOVLPMask(PermMask.Val))
2727 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002728
Evan Cheng798b3062006-10-25 20:48:19 +00002729 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2730 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002731 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002732
Evan Chengc415c5b2006-10-25 21:49:50 +00002733 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002734 V1IsSplat = isSplatVector(V1.Val);
2735 V2IsSplat = isSplatVector(V2.Val);
2736 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002737 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002738 std::swap(V1IsSplat, V2IsSplat);
2739 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002740 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002741 }
2742
2743 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2744 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002745 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002746 if (V2IsSplat) {
2747 // V2 is a splat, so the mask may be malformed. That is, it may point
2748 // to any V2 element. The instruction selectior won't like this. Get
2749 // a corrected mask and commute to form a proper MOVS{S|D}.
2750 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2751 if (NewMask.Val != PermMask.Val)
2752 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002753 }
Evan Cheng798b3062006-10-25 20:48:19 +00002754 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002755 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002756
Evan Cheng949bcc92006-10-16 06:36:00 +00002757 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002758 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00002759 X86::isUNPCKLMask(PermMask.Val) ||
2760 X86::isUNPCKHMask(PermMask.Val))
2761 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002762
Evan Cheng798b3062006-10-25 20:48:19 +00002763 if (V2IsSplat) {
2764 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002765 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002766 // new vector_shuffle with the corrected mask.
2767 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2768 if (NewMask.Val != PermMask.Val) {
2769 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2770 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2771 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2772 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2773 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2774 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002775 }
2776 }
2777 }
2778
2779 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002780 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2781 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2782
2783 if (Commuted) {
2784 // Commute is back and try unpck* again.
2785 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2786 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002787 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00002788 X86::isUNPCKLMask(PermMask.Val) ||
2789 X86::isUNPCKHMask(PermMask.Val))
2790 return Op;
2791 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002792
2793 // If VT is integer, try PSHUF* first, then SHUFP*.
2794 if (MVT::isInteger(VT)) {
Dan Gohman8932bff2007-08-02 21:17:01 +00002795 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
2796 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
2797 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
2798 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Chenga9467aa2006-04-25 20:13:52 +00002799 X86::isPSHUFHWMask(PermMask.Val) ||
2800 X86::isPSHUFLWMask(PermMask.Val)) {
2801 if (V2.getOpcode() != ISD::UNDEF)
2802 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2803 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2804 return Op;
2805 }
2806
Chris Lattnerdade6072007-05-17 17:13:13 +00002807 if (X86::isSHUFPMask(PermMask.Val) &&
2808 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00002809 return Op;
2810
2811 // Handle v8i16 shuffle high / low shuffle node pair.
2812 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2813 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002814 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002815 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002816 for (unsigned i = 0; i != 4; ++i)
2817 MaskVec.push_back(PermMask.getOperand(i));
2818 for (unsigned i = 4; i != 8; ++i)
2819 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002820 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2821 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002822 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2823 MaskVec.clear();
2824 for (unsigned i = 0; i != 4; ++i)
2825 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2826 for (unsigned i = 4; i != 8; ++i)
2827 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002828 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002829 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2830 }
2831 } else {
2832 // Floating point cases in the other order.
2833 if (X86::isSHUFPMask(PermMask.Val))
2834 return Op;
2835 if (X86::isPSHUFDMask(PermMask.Val) ||
2836 X86::isPSHUFHWMask(PermMask.Val) ||
2837 X86::isPSHUFLWMask(PermMask.Val)) {
2838 if (V2.getOpcode() != ISD::UNDEF)
2839 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2840 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2841 return Op;
2842 }
2843 }
2844
Chris Lattnerdade6072007-05-17 17:13:13 +00002845 if (NumElems == 4 &&
2846 // Don't do this for MMX.
2847 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002848 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002849 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002850 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002851 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002852 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2853 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002854 unsigned NumHi = 0;
2855 unsigned NumLo = 0;
2856 // If no more than two elements come from either vector. This can be
2857 // implemented with two shuffles. First shuffle gather the elements.
2858 // The second shuffle, which takes the first shuffle as both of its
2859 // vector operands, put the elements into the right order.
2860 for (unsigned i = 0; i != NumElems; ++i) {
2861 SDOperand Elt = PermMask.getOperand(i);
2862 if (Elt.getOpcode() == ISD::UNDEF) {
2863 Locs[i] = std::make_pair(-1, -1);
2864 } else {
2865 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
2866 if (Val < NumElems) {
2867 Locs[i] = std::make_pair(0, NumLo);
2868 Mask1[NumLo] = Elt;
2869 NumLo++;
2870 } else {
2871 Locs[i] = std::make_pair(1, NumHi);
2872 if (2+NumHi < NumElems)
2873 Mask1[2+NumHi] = Elt;
2874 NumHi++;
2875 }
2876 }
2877 }
2878 if (NumLo <= 2 && NumHi <= 2) {
2879 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002880 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2881 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002882 for (unsigned i = 0; i != NumElems; ++i) {
2883 if (Locs[i].first == -1)
2884 continue;
2885 else {
2886 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
2887 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
2888 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
2889 }
2890 }
2891
2892 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00002893 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2894 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00002895 }
2896
2897 // Break it into (shuffle shuffle_hi, shuffle_lo).
2898 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00002899 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2900 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2901 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00002902 unsigned MaskIdx = 0;
2903 unsigned LoIdx = 0;
2904 unsigned HiIdx = NumElems/2;
2905 for (unsigned i = 0; i != NumElems; ++i) {
2906 if (i == NumElems/2) {
2907 MaskPtr = &HiMask;
2908 MaskIdx = 1;
2909 LoIdx = 0;
2910 HiIdx = NumElems/2;
2911 }
2912 SDOperand Elt = PermMask.getOperand(i);
2913 if (Elt.getOpcode() == ISD::UNDEF) {
2914 Locs[i] = std::make_pair(-1, -1);
2915 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
2916 Locs[i] = std::make_pair(MaskIdx, LoIdx);
2917 (*MaskPtr)[LoIdx] = Elt;
2918 LoIdx++;
2919 } else {
2920 Locs[i] = std::make_pair(MaskIdx, HiIdx);
2921 (*MaskPtr)[HiIdx] = Elt;
2922 HiIdx++;
2923 }
2924 }
2925
Chris Lattner3d826992006-05-16 06:45:34 +00002926 SDOperand LoShuffle =
2927 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002928 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2929 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002930 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00002931 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00002932 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2933 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00002934 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00002935 for (unsigned i = 0; i != NumElems; ++i) {
2936 if (Locs[i].first == -1) {
2937 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
2938 } else {
2939 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
2940 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
2941 }
2942 }
2943 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00002944 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2945 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002946 }
2947
2948 return SDOperand();
2949}
2950
2951SDOperand
2952X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
2953 if (!isa<ConstantSDNode>(Op.getOperand(1)))
2954 return SDOperand();
2955
2956 MVT::ValueType VT = Op.getValueType();
2957 // TODO: handle v16i8.
2958 if (MVT::getSizeInBits(VT) == 16) {
2959 // Transform it so it match pextrw which produces a 32-bit result.
2960 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
2961 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
2962 Op.getOperand(0), Op.getOperand(1));
2963 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
2964 DAG.getValueType(VT));
2965 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
2966 } else if (MVT::getSizeInBits(VT) == 32) {
2967 SDOperand Vec = Op.getOperand(0);
2968 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2969 if (Idx == 0)
2970 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002971 // SHUFPS the element to the lowest double word, then movss.
2972 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002973 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002974 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
2975 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2976 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
2977 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002978 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2979 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002980 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00002981 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002982 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00002983 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00002984 } else if (MVT::getSizeInBits(VT) == 64) {
2985 SDOperand Vec = Op.getOperand(0);
2986 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2987 if (Idx == 0)
2988 return Op;
2989
2990 // UNPCKHPD the element to the lowest double word, then movsd.
2991 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
2992 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
2993 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00002994 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00002995 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
2996 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00002997 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2998 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002999 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3000 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3001 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003002 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003003 }
3004
3005 return SDOperand();
3006}
3007
3008SDOperand
3009X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003010 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003011 // as its second argument.
3012 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00003013 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003014 SDOperand N0 = Op.getOperand(0);
3015 SDOperand N1 = Op.getOperand(1);
3016 SDOperand N2 = Op.getOperand(2);
3017 if (MVT::getSizeInBits(BaseVT) == 16) {
3018 if (N1.getValueType() != MVT::i32)
3019 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3020 if (N2.getValueType() != MVT::i32)
Evan Cheng3bd318e2007-06-29 00:01:20 +00003021 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00003022 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3023 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3024 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3025 if (Idx == 0) {
3026 // Use a movss.
3027 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3028 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00003029 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003030 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003031 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3032 for (unsigned i = 1; i <= 3; ++i)
3033 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3034 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003035 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3036 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003037 } else {
3038 // Use two pinsrw instructions to insert a 32 bit value.
3039 Idx <<= 1;
3040 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Cheng242a8772007-07-31 06:21:44 +00003041 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3042 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3043 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
3044 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003045 }
3046 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3047 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003048 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003049 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3050 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003051 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003052 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3053 }
3054 }
3055
3056 return SDOperand();
3057}
3058
3059SDOperand
3060X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3061 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3062 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3063}
3064
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003065// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003066// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3067// one of the above mentioned nodes. It has to be wrapped because otherwise
3068// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3069// be used to form addressing mode. These wrapped nodes will be selected
3070// into MOV32ri.
3071SDOperand
3072X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3073 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003074 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3075 getPointerTy(),
3076 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003077 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003078 // With PIC, the address is actually $g + Offset.
3079 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3080 !Subtarget->isPICStyleRIPRel()) {
3081 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3082 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3083 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003084 }
3085
3086 return Result;
3087}
3088
3089SDOperand
3090X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3091 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003092 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003093 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003094 // With PIC, the address is actually $g + Offset.
3095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3096 !Subtarget->isPICStyleRIPRel()) {
3097 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3098 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3099 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003100 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003101
3102 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3103 // load the value at address GV, not the value of GV itself. This means that
3104 // the GlobalAddress must be in the base or index register of the address, not
3105 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003106 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003107 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3108 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003109
3110 return Result;
3111}
3112
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003113// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3114static SDOperand
3115LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3116 const MVT::ValueType PtrVT) {
3117 SDOperand InFlag;
3118 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3119 DAG.getNode(X86ISD::GlobalBaseReg,
3120 PtrVT), InFlag);
3121 InFlag = Chain.getValue(1);
3122
3123 // emit leal symbol@TLSGD(,%ebx,1), %eax
3124 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3125 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3126 GA->getValueType(0),
3127 GA->getOffset());
3128 SDOperand Ops[] = { Chain, TGA, InFlag };
3129 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3130 InFlag = Result.getValue(2);
3131 Chain = Result.getValue(1);
3132
3133 // call ___tls_get_addr. This function receives its argument in
3134 // the register EAX.
3135 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3136 InFlag = Chain.getValue(1);
3137
3138 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3139 SDOperand Ops1[] = { Chain,
3140 DAG.getTargetExternalSymbol("___tls_get_addr",
3141 PtrVT),
3142 DAG.getRegister(X86::EAX, PtrVT),
3143 DAG.getRegister(X86::EBX, PtrVT),
3144 InFlag };
3145 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3146 InFlag = Chain.getValue(1);
3147
3148 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3149}
3150
3151// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3152// "local exec" model.
3153static SDOperand
3154LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3155 const MVT::ValueType PtrVT) {
3156 // Get the Thread Pointer
3157 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3158 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3159 // exec)
3160 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3161 GA->getValueType(0),
3162 GA->getOffset());
3163 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003164
3165 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3166 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3167
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003168 // The address of the thread local variable is the add of the thread
3169 // pointer with the offset of the variable.
3170 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3171}
3172
3173SDOperand
3174X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3175 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003176 // TODO: implement the "initial exec"model for pic executables
3177 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3178 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003179 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3180 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3181 // otherwise use the "Local Exec"TLS Model
3182 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3183 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3184 else
3185 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3186}
3187
Evan Chenga9467aa2006-04-25 20:13:52 +00003188SDOperand
3189X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3190 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003191 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003192 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003193 // With PIC, the address is actually $g + Offset.
3194 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3195 !Subtarget->isPICStyleRIPRel()) {
3196 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3197 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3198 Result);
3199 }
3200
3201 return Result;
3202}
3203
3204SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3205 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3206 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3207 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3208 // With PIC, the address is actually $g + Offset.
3209 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3210 !Subtarget->isPICStyleRIPRel()) {
3211 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3212 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3213 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003214 }
3215
3216 return Result;
3217}
3218
3219SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003220 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3221 "Not an i64 shift!");
3222 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3223 SDOperand ShOpLo = Op.getOperand(0);
3224 SDOperand ShOpHi = Op.getOperand(1);
3225 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003226 SDOperand Tmp1 = isSRA ?
3227 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3228 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003229
3230 SDOperand Tmp2, Tmp3;
3231 if (Op.getOpcode() == ISD::SHL_PARTS) {
3232 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3233 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3234 } else {
3235 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003236 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003237 }
3238
Evan Cheng4259a0f2006-09-11 02:19:56 +00003239 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3240 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3241 DAG.getConstant(32, MVT::i8));
3242 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3243 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003244
3245 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003246 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003247
Evan Cheng4259a0f2006-09-11 02:19:56 +00003248 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3249 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003250 if (Op.getOpcode() == ISD::SHL_PARTS) {
3251 Ops.push_back(Tmp2);
3252 Ops.push_back(Tmp3);
3253 Ops.push_back(CC);
3254 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003255 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003256 InFlag = Hi.getValue(1);
3257
3258 Ops.clear();
3259 Ops.push_back(Tmp3);
3260 Ops.push_back(Tmp1);
3261 Ops.push_back(CC);
3262 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003263 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003264 } else {
3265 Ops.push_back(Tmp2);
3266 Ops.push_back(Tmp3);
3267 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003268 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003269 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003270 InFlag = Lo.getValue(1);
3271
3272 Ops.clear();
3273 Ops.push_back(Tmp3);
3274 Ops.push_back(Tmp1);
3275 Ops.push_back(CC);
3276 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003277 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003278 }
3279
Evan Cheng4259a0f2006-09-11 02:19:56 +00003280 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003281 Ops.clear();
3282 Ops.push_back(Lo);
3283 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003284 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003285}
Evan Cheng6305e502006-01-12 22:54:21 +00003286
Evan Chenga9467aa2006-04-25 20:13:52 +00003287SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3288 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3289 Op.getOperand(0).getValueType() >= MVT::i16 &&
3290 "Unknown SINT_TO_FP to lower!");
3291
3292 SDOperand Result;
3293 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3294 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3295 MachineFunction &MF = DAG.getMachineFunction();
3296 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3297 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003298 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003299 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003300
3301 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003302 SDVTList Tys;
3303 if (X86ScalarSSE)
3304 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3305 else
Dale Johannesena2b3c172007-07-03 00:53:03 +00003306 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003307 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003308 Ops.push_back(Chain);
3309 Ops.push_back(StackSlot);
3310 Ops.push_back(DAG.getValueType(SrcVT));
3311 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003312 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003313
3314 if (X86ScalarSSE) {
3315 Chain = Result.getValue(1);
3316 SDOperand InFlag = Result.getValue(2);
3317
3318 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3319 // shouldn't be necessary except that RFP cannot be live across
3320 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003321 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003322 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003323 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003324 Tys = DAG.getVTList(MVT::Other);
3325 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003326 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003327 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003328 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003329 Ops.push_back(DAG.getValueType(Op.getValueType()));
3330 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003331 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003332 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003333 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003334
Evan Chenga9467aa2006-04-25 20:13:52 +00003335 return Result;
3336}
3337
3338SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3339 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3340 "Unknown FP_TO_SINT to lower!");
3341 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3342 // stack slot.
3343 MachineFunction &MF = DAG.getMachineFunction();
3344 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3345 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3346 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3347
3348 unsigned Opc;
3349 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003350 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3351 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3352 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3353 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003354 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003355
Evan Chenga9467aa2006-04-25 20:13:52 +00003356 SDOperand Chain = DAG.getEntryNode();
3357 SDOperand Value = Op.getOperand(0);
3358 if (X86ScalarSSE) {
3359 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003360 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesena2b3c172007-07-03 00:53:03 +00003361 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003362 SDOperand Ops[] = {
3363 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3364 };
3365 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003366 Chain = Value.getValue(1);
3367 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3368 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3369 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003370
Evan Chenga9467aa2006-04-25 20:13:52 +00003371 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003372 SDOperand Ops[] = { Chain, Value, StackSlot };
3373 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003374
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003376 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003377}
3378
3379SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3380 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003381 MVT::ValueType EltVT = VT;
3382 if (MVT::isVector(VT))
3383 EltVT = MVT::getVectorElementType(VT);
3384 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003385 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003386 if (EltVT == MVT::f64) {
3387 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63)));
3388 CV.push_back(C);
3389 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003390 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003391 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31)));
3392 CV.push_back(C);
3393 CV.push_back(C);
3394 CV.push_back(C);
3395 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003396 }
Dan Gohman47885522007-07-27 17:16:43 +00003397 Constant *C = ConstantVector::get(CV);
3398 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3399 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3400 false, 16);
Evan Chenga9467aa2006-04-25 20:13:52 +00003401 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3402}
3403
3404SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3405 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003406 MVT::ValueType EltVT = VT;
Evan Cheng64738532007-07-19 23:36:01 +00003407 unsigned EltNum = 1;
3408 if (MVT::isVector(VT)) {
Dan Gohman57111e72007-07-10 00:05:58 +00003409 EltVT = MVT::getVectorElementType(VT);
Evan Cheng64738532007-07-19 23:36:01 +00003410 EltNum = MVT::getVectorNumElements(VT);
3411 }
Dan Gohman57111e72007-07-10 00:05:58 +00003412 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003413 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003414 if (EltVT == MVT::f64) {
3415 Constant *C = ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63));
3416 CV.push_back(C);
3417 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003418 } else {
Dan Gohman57111e72007-07-10 00:05:58 +00003419 Constant *C = ConstantFP::get(OpNTy, BitsToFloat(1U << 31));
3420 CV.push_back(C);
3421 CV.push_back(C);
3422 CV.push_back(C);
3423 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003424 }
Dan Gohman47885522007-07-27 17:16:43 +00003425 Constant *C = ConstantVector::get(CV);
3426 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3427 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3428 false, 16);
Evan Cheng64738532007-07-19 23:36:01 +00003429 if (MVT::isVector(VT)) {
Evan Cheng64738532007-07-19 23:36:01 +00003430 return DAG.getNode(ISD::BIT_CONVERT, VT,
3431 DAG.getNode(ISD::XOR, MVT::v2i64,
3432 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
3433 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
3434 } else {
Evan Cheng64738532007-07-19 23:36:01 +00003435 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3436 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003437}
3438
Evan Cheng4363e882007-01-05 07:55:56 +00003439SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003440 SDOperand Op0 = Op.getOperand(0);
3441 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003442 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003443 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003444 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003445
3446 // If second operand is smaller, extend it first.
3447 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3448 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3449 SrcVT = VT;
3450 }
3451
Evan Cheng4363e882007-01-05 07:55:56 +00003452 // First get the sign bit of second operand.
3453 std::vector<Constant*> CV;
3454 if (SrcVT == MVT::f64) {
3455 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3456 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3457 } else {
3458 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3459 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3460 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3461 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3462 }
Dan Gohman47885522007-07-27 17:16:43 +00003463 Constant *C = ConstantVector::get(CV);
3464 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3465 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
3466 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00003467 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003468
3469 // Shift sign bit right or left if the two operands have different types.
3470 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3471 // Op0 is MVT::f32, Op1 is MVT::f64.
3472 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3473 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3474 DAG.getConstant(32, MVT::i32));
3475 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3476 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3477 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003478 }
3479
Evan Cheng82241c82007-01-05 21:37:56 +00003480 // Clear first operand sign bit.
3481 CV.clear();
3482 if (VT == MVT::f64) {
3483 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3484 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3485 } else {
3486 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3487 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3488 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3489 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3490 }
Dan Gohman47885522007-07-27 17:16:43 +00003491 C = ConstantVector::get(CV);
3492 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3493 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3494 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00003495 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3496
3497 // Or the value with the sign bit.
3498 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003499}
3500
Evan Cheng4259a0f2006-09-11 02:19:56 +00003501SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3502 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003503 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3504 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003505 SDOperand Op0 = Op.getOperand(0);
3506 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003507 SDOperand CC = Op.getOperand(2);
3508 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003509 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3510 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003511 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003512 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003513
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003514 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003515 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003516 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003517 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003518 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003519 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003520 }
3521
3522 assert(isFP && "Illegal integer SetCC!");
3523
3524 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003525 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003526
3527 switch (SetCCOpcode) {
3528 default: assert(false && "Illegal floating point SetCC!");
3529 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003530 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003531 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003532 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003533 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003534 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003535 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3536 }
3537 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003538 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003539 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003540 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003541 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003542 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003543 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3544 }
Evan Chengc1583db2005-12-21 20:21:51 +00003545 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003546}
Evan Cheng45df7f82006-01-30 23:41:35 +00003547
Evan Chenga9467aa2006-04-25 20:13:52 +00003548SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003549 bool addTest = true;
3550 SDOperand Chain = DAG.getEntryNode();
3551 SDOperand Cond = Op.getOperand(0);
3552 SDOperand CC;
3553 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003554
Evan Cheng4259a0f2006-09-11 02:19:56 +00003555 if (Cond.getOpcode() == ISD::SETCC)
3556 Cond = LowerSETCC(Cond, DAG, Chain);
3557
3558 if (Cond.getOpcode() == X86ISD::SETCC) {
3559 CC = Cond.getOperand(0);
3560
Evan Chenga9467aa2006-04-25 20:13:52 +00003561 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003562 // (since flag operand cannot be shared). Use it as the condition setting
3563 // operand in place of the X86ISD::SETCC.
3564 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003565 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003566 // pressure reason)?
3567 SDOperand Cmp = Cond.getOperand(1);
3568 unsigned Opc = Cmp.getOpcode();
3569 bool IllegalFPCMov = !X86ScalarSSE &&
3570 MVT::isFloatingPoint(Op.getValueType()) &&
3571 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3572 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3573 !IllegalFPCMov) {
3574 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3575 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3576 addTest = false;
3577 }
3578 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003579
Evan Chenga9467aa2006-04-25 20:13:52 +00003580 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003581 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003582 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3583 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003584 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003585
Evan Cheng4259a0f2006-09-11 02:19:56 +00003586 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3587 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003588 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3589 // condition is true.
3590 Ops.push_back(Op.getOperand(2));
3591 Ops.push_back(Op.getOperand(1));
3592 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003593 Ops.push_back(Cond.getValue(1));
3594 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003595}
Evan Cheng944d1e92006-01-26 02:13:10 +00003596
Evan Chenga9467aa2006-04-25 20:13:52 +00003597SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003598 bool addTest = true;
3599 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003600 SDOperand Cond = Op.getOperand(1);
3601 SDOperand Dest = Op.getOperand(2);
3602 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003603 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3604
Evan Chenga9467aa2006-04-25 20:13:52 +00003605 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003606 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003607
3608 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003609 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003610
Evan Cheng4259a0f2006-09-11 02:19:56 +00003611 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3612 // (since flag operand cannot be shared). Use it as the condition setting
3613 // operand in place of the X86ISD::SETCC.
3614 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3615 // to use a test instead of duplicating the X86ISD::CMP (for register
3616 // pressure reason)?
3617 SDOperand Cmp = Cond.getOperand(1);
3618 unsigned Opc = Cmp.getOpcode();
3619 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3620 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3621 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3622 addTest = false;
3623 }
3624 }
Evan Chengfb22e862006-01-13 01:03:02 +00003625
Evan Chenga9467aa2006-04-25 20:13:52 +00003626 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003627 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003628 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3629 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003630 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003631 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003632 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003633}
Evan Chengae986f12006-01-11 22:15:48 +00003634
Evan Cheng2a330942006-05-25 00:59:30 +00003635SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3636 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003637
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003638 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003639 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003640 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003641 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003642 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003643 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003644 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003645 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003646 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003647 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003648 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003649 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003650 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003651 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003652 }
Evan Cheng2a330942006-05-25 00:59:30 +00003653}
3654
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003655
3656// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3657// Calls to _alloca is needed to probe the stack when allocating more than 4k
3658// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3659// that the guard pages used by the OS virtual memory manager are allocated in
3660// correct sequence.
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003661SDOperand
3662X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3663 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003664 assert(Subtarget->isTargetCygMing() &&
3665 "This should be used only on Cygwin/Mingw targets");
3666
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003667 // Get the inputs.
3668 SDOperand Chain = Op.getOperand(0);
3669 SDOperand Size = Op.getOperand(1);
3670 // FIXME: Ensure alignment here
3671
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003672 SDOperand Flag;
3673
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003674 MVT::ValueType IntPtr = getPointerTy();
3675 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003676
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003677 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
3678 Flag = Chain.getValue(1);
3679
3680 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3681 SDOperand Ops[] = { Chain,
3682 DAG.getTargetExternalSymbol("_alloca", IntPtr),
3683 DAG.getRegister(X86::EAX, IntPtr),
3684 Flag };
3685 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
3686 Flag = Chain.getValue(1);
3687
3688 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003689
3690 std::vector<MVT::ValueType> Tys;
3691 Tys.push_back(SPTy);
3692 Tys.push_back(MVT::Other);
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003693 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
3694 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003695}
3696
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003697SDOperand
3698X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003699 MachineFunction &MF = DAG.getMachineFunction();
3700 const Function* Fn = MF.getFunction();
3701 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003702 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003703 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003704 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003705
Evan Cheng17e734f2006-05-23 21:06:34 +00003706 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003707 if (Subtarget->is64Bit())
3708 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003709 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003710 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003711 default:
3712 assert(0 && "Unsupported calling convention");
3713 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003714 // TODO: implement fastcc.
3715
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003716 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003717 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003718 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003719 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003720 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003721 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003722 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003723 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003724 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003725 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003726}
3727
Evan Chenga9467aa2006-04-25 20:13:52 +00003728SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3729 SDOperand InFlag(0, 0);
3730 SDOperand Chain = Op.getOperand(0);
3731 unsigned Align =
3732 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3733 if (Align == 0) Align = 1;
3734
3735 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3736 // If not DWORD aligned, call memset if size is less than the threshold.
3737 // It knows how to align to the right boundary first.
3738 if ((Align & 3) != 0 ||
3739 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3740 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003741 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003742 TargetLowering::ArgListTy Args;
3743 TargetLowering::ArgListEntry Entry;
3744 Entry.Node = Op.getOperand(1);
3745 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003746 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003747 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003748 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3749 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003750 Args.push_back(Entry);
3751 Entry.Node = Op.getOperand(3);
3752 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003753 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003754 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003755 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3756 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003757 }
Evan Chengd097e672006-03-22 02:53:00 +00003758
Evan Chenga9467aa2006-04-25 20:13:52 +00003759 MVT::ValueType AVT;
3760 SDOperand Count;
3761 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3762 unsigned BytesLeft = 0;
3763 bool TwoRepStos = false;
3764 if (ValC) {
3765 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003766 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003767
Evan Chenga9467aa2006-04-25 20:13:52 +00003768 // If the value is a constant, then we can potentially use larger sets.
3769 switch (Align & 3) {
3770 case 2: // WORD aligned
3771 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003772 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003773 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003774 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003775 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003776 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003777 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003778 Val = (Val << 8) | Val;
3779 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003780 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3781 AVT = MVT::i64;
3782 ValReg = X86::RAX;
3783 Val = (Val << 32) | Val;
3784 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003785 break;
3786 default: // Byte aligned
3787 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003788 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003789 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003790 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003791 }
3792
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003793 if (AVT > MVT::i8) {
3794 if (I) {
3795 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3796 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3797 BytesLeft = I->getValue() % UBytes;
3798 } else {
3799 assert(AVT >= MVT::i32 &&
3800 "Do not use rep;stos if not at least DWORD aligned");
3801 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3802 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3803 TwoRepStos = true;
3804 }
3805 }
3806
Evan Chenga9467aa2006-04-25 20:13:52 +00003807 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3808 InFlag);
3809 InFlag = Chain.getValue(1);
3810 } else {
3811 AVT = MVT::i8;
3812 Count = Op.getOperand(3);
3813 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3814 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003815 }
Evan Chengb0461082006-04-24 18:01:45 +00003816
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003817 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3818 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003819 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003820 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3821 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003822 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003823
Chris Lattnere56fef92007-02-25 06:40:16 +00003824 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003825 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003826 Ops.push_back(Chain);
3827 Ops.push_back(DAG.getValueType(AVT));
3828 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003829 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003830
Evan Chenga9467aa2006-04-25 20:13:52 +00003831 if (TwoRepStos) {
3832 InFlag = Chain.getValue(1);
3833 Count = Op.getOperand(3);
3834 MVT::ValueType CVT = Count.getValueType();
3835 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003836 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3837 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3838 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003839 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003840 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003841 Ops.clear();
3842 Ops.push_back(Chain);
3843 Ops.push_back(DAG.getValueType(MVT::i8));
3844 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003845 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003846 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003847 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003848 SDOperand Value;
3849 unsigned Val = ValC->getValue() & 255;
3850 unsigned Offset = I->getValue() - BytesLeft;
3851 SDOperand DstAddr = Op.getOperand(1);
3852 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003853 if (BytesLeft >= 4) {
3854 Val = (Val << 8) | Val;
3855 Val = (Val << 16) | Val;
3856 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00003857 Chain = DAG.getStore(Chain, Value,
3858 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3859 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003860 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003861 BytesLeft -= 4;
3862 Offset += 4;
3863 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003864 if (BytesLeft >= 2) {
3865 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00003866 Chain = DAG.getStore(Chain, Value,
3867 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3868 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003869 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003870 BytesLeft -= 2;
3871 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00003872 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003873 if (BytesLeft == 1) {
3874 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00003875 Chain = DAG.getStore(Chain, Value,
3876 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
3877 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003878 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00003879 }
Evan Cheng082c8782006-03-24 07:29:27 +00003880 }
Evan Chengebf10062006-04-03 20:53:28 +00003881
Evan Chenga9467aa2006-04-25 20:13:52 +00003882 return Chain;
3883}
Evan Chengebf10062006-04-03 20:53:28 +00003884
Evan Chenga9467aa2006-04-25 20:13:52 +00003885SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
3886 SDOperand Chain = Op.getOperand(0);
3887 unsigned Align =
3888 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3889 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00003890
Evan Chenga9467aa2006-04-25 20:13:52 +00003891 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3892 // If not DWORD aligned, call memcpy if size is less than the threshold.
3893 // It knows how to align to the right boundary first.
3894 if ((Align & 3) != 0 ||
3895 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3896 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00003897 TargetLowering::ArgListTy Args;
3898 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003899 Entry.Ty = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003900 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
3901 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
3902 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003903 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003904 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003905 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
3906 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00003907 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003908
3909 MVT::ValueType AVT;
3910 SDOperand Count;
3911 unsigned BytesLeft = 0;
3912 bool TwoRepMovs = false;
3913 switch (Align & 3) {
3914 case 2: // WORD aligned
3915 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003916 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003917 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003918 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003919 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
3920 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00003921 break;
3922 default: // Byte aligned
3923 AVT = MVT::i8;
3924 Count = Op.getOperand(3);
3925 break;
3926 }
3927
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003928 if (AVT > MVT::i8) {
3929 if (I) {
3930 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3931 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3932 BytesLeft = I->getValue() % UBytes;
3933 } else {
3934 assert(AVT >= MVT::i32 &&
3935 "Do not use rep;movs if not at least DWORD aligned");
3936 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3937 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3938 TwoRepMovs = true;
3939 }
3940 }
3941
Evan Chenga9467aa2006-04-25 20:13:52 +00003942 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003943 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3944 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003945 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003946 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3947 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003948 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003949 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
3950 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003951 InFlag = Chain.getValue(1);
3952
Chris Lattnere56fef92007-02-25 06:40:16 +00003953 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003954 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003955 Ops.push_back(Chain);
3956 Ops.push_back(DAG.getValueType(AVT));
3957 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003958 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003959
3960 if (TwoRepMovs) {
3961 InFlag = Chain.getValue(1);
3962 Count = Op.getOperand(3);
3963 MVT::ValueType CVT = Count.getValueType();
3964 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003965 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3966 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3967 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003968 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003969 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003970 Ops.clear();
3971 Ops.push_back(Chain);
3972 Ops.push_back(DAG.getValueType(MVT::i8));
3973 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003974 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003975 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003976 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003977 unsigned Offset = I->getValue() - BytesLeft;
3978 SDOperand DstAddr = Op.getOperand(1);
3979 MVT::ValueType DstVT = DstAddr.getValueType();
3980 SDOperand SrcAddr = Op.getOperand(2);
3981 MVT::ValueType SrcVT = SrcAddr.getValueType();
3982 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003983 if (BytesLeft >= 4) {
3984 Value = DAG.getLoad(MVT::i32, Chain,
3985 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3986 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003987 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003988 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00003989 Chain = DAG.getStore(Chain, Value,
3990 DAG.getNode(ISD::ADD, DstVT, DstAddr,
3991 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00003992 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003993 BytesLeft -= 4;
3994 Offset += 4;
3995 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003996 if (BytesLeft >= 2) {
3997 Value = DAG.getLoad(MVT::i16, Chain,
3998 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
3999 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004000 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004001 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004002 Chain = DAG.getStore(Chain, Value,
4003 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4004 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004005 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004006 BytesLeft -= 2;
4007 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004008 }
4009
Evan Chenga9467aa2006-04-25 20:13:52 +00004010 if (BytesLeft == 1) {
4011 Value = DAG.getLoad(MVT::i8, Chain,
4012 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4013 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004014 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004015 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004016 Chain = DAG.getStore(Chain, Value,
4017 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4018 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004019 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004020 }
Evan Chengcbffa462006-03-31 19:22:53 +00004021 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004022
4023 return Chain;
4024}
4025
4026SDOperand
4027X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004028 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004029 SDOperand TheOp = Op.getOperand(0);
4030 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004031 if (Subtarget->is64Bit()) {
4032 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4033 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4034 MVT::i64, Copy1.getValue(2));
4035 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4036 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004037 SDOperand Ops[] = {
4038 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4039 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004040
4041 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004042 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004043 }
Chris Lattner35a08552007-02-25 07:10:00 +00004044
4045 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4046 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4047 MVT::i32, Copy1.getValue(2));
4048 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4049 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4050 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004051}
4052
4053SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004054 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4055
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004056 if (!Subtarget->is64Bit()) {
4057 // vastart just stores the address of the VarArgsFrameIndex slot into the
4058 // memory location argument.
4059 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004060 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4061 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004062 }
4063
4064 // __va_list_tag:
4065 // gp_offset (0 - 6 * 8)
4066 // fp_offset (48 - 48 + 8 * 16)
4067 // overflow_arg_area (point to parameters coming in memory).
4068 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004069 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004070 SDOperand FIN = Op.getOperand(1);
4071 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004072 SDOperand Store = DAG.getStore(Op.getOperand(0),
4073 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004074 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004075 MemOps.push_back(Store);
4076
4077 // Store fp_offset
4078 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4079 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004080 Store = DAG.getStore(Op.getOperand(0),
4081 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004082 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004083 MemOps.push_back(Store);
4084
4085 // Store ptr to overflow_arg_area
4086 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4087 DAG.getConstant(4, getPointerTy()));
4088 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004089 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4090 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004091 MemOps.push_back(Store);
4092
4093 // Store ptr to reg_save_area.
4094 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4095 DAG.getConstant(8, getPointerTy()));
4096 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004097 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4098 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004099 MemOps.push_back(Store);
4100 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004101}
4102
Evan Chengdeaea252007-03-02 23:16:35 +00004103SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4104 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4105 SDOperand Chain = Op.getOperand(0);
4106 SDOperand DstPtr = Op.getOperand(1);
4107 SDOperand SrcPtr = Op.getOperand(2);
4108 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4109 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4110
4111 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4112 SrcSV->getValue(), SrcSV->getOffset());
4113 Chain = SrcPtr.getValue(1);
4114 for (unsigned i = 0; i < 3; ++i) {
4115 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4116 SrcSV->getValue(), SrcSV->getOffset());
4117 Chain = Val.getValue(1);
4118 Chain = DAG.getStore(Chain, Val, DstPtr,
4119 DstSV->getValue(), DstSV->getOffset());
4120 if (i == 2)
4121 break;
4122 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4123 DAG.getConstant(8, getPointerTy()));
4124 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4125 DAG.getConstant(8, getPointerTy()));
4126 }
4127 return Chain;
4128}
4129
Evan Chenga9467aa2006-04-25 20:13:52 +00004130SDOperand
4131X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4132 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4133 switch (IntNo) {
4134 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004135 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004136 case Intrinsic::x86_sse_comieq_ss:
4137 case Intrinsic::x86_sse_comilt_ss:
4138 case Intrinsic::x86_sse_comile_ss:
4139 case Intrinsic::x86_sse_comigt_ss:
4140 case Intrinsic::x86_sse_comige_ss:
4141 case Intrinsic::x86_sse_comineq_ss:
4142 case Intrinsic::x86_sse_ucomieq_ss:
4143 case Intrinsic::x86_sse_ucomilt_ss:
4144 case Intrinsic::x86_sse_ucomile_ss:
4145 case Intrinsic::x86_sse_ucomigt_ss:
4146 case Intrinsic::x86_sse_ucomige_ss:
4147 case Intrinsic::x86_sse_ucomineq_ss:
4148 case Intrinsic::x86_sse2_comieq_sd:
4149 case Intrinsic::x86_sse2_comilt_sd:
4150 case Intrinsic::x86_sse2_comile_sd:
4151 case Intrinsic::x86_sse2_comigt_sd:
4152 case Intrinsic::x86_sse2_comige_sd:
4153 case Intrinsic::x86_sse2_comineq_sd:
4154 case Intrinsic::x86_sse2_ucomieq_sd:
4155 case Intrinsic::x86_sse2_ucomilt_sd:
4156 case Intrinsic::x86_sse2_ucomile_sd:
4157 case Intrinsic::x86_sse2_ucomigt_sd:
4158 case Intrinsic::x86_sse2_ucomige_sd:
4159 case Intrinsic::x86_sse2_ucomineq_sd: {
4160 unsigned Opc = 0;
4161 ISD::CondCode CC = ISD::SETCC_INVALID;
4162 switch (IntNo) {
4163 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004164 case Intrinsic::x86_sse_comieq_ss:
4165 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004166 Opc = X86ISD::COMI;
4167 CC = ISD::SETEQ;
4168 break;
Evan Cheng78038292006-04-05 23:38:46 +00004169 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004170 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004171 Opc = X86ISD::COMI;
4172 CC = ISD::SETLT;
4173 break;
4174 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004175 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004176 Opc = X86ISD::COMI;
4177 CC = ISD::SETLE;
4178 break;
4179 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004180 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004181 Opc = X86ISD::COMI;
4182 CC = ISD::SETGT;
4183 break;
4184 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004185 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004186 Opc = X86ISD::COMI;
4187 CC = ISD::SETGE;
4188 break;
4189 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004190 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004191 Opc = X86ISD::COMI;
4192 CC = ISD::SETNE;
4193 break;
4194 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004195 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004196 Opc = X86ISD::UCOMI;
4197 CC = ISD::SETEQ;
4198 break;
4199 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004200 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004201 Opc = X86ISD::UCOMI;
4202 CC = ISD::SETLT;
4203 break;
4204 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004205 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004206 Opc = X86ISD::UCOMI;
4207 CC = ISD::SETLE;
4208 break;
4209 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004210 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 Opc = X86ISD::UCOMI;
4212 CC = ISD::SETGT;
4213 break;
4214 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004215 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004216 Opc = X86ISD::UCOMI;
4217 CC = ISD::SETGE;
4218 break;
4219 case Intrinsic::x86_sse_ucomineq_ss:
4220 case Intrinsic::x86_sse2_ucomineq_sd:
4221 Opc = X86ISD::UCOMI;
4222 CC = ISD::SETNE;
4223 break;
Evan Cheng78038292006-04-05 23:38:46 +00004224 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004225
Evan Chenga9467aa2006-04-25 20:13:52 +00004226 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004227 SDOperand LHS = Op.getOperand(1);
4228 SDOperand RHS = Op.getOperand(2);
4229 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004230
4231 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004232 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004233 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4234 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4235 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4236 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004237 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004238 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004239 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004240}
Evan Cheng6af02632005-12-20 06:22:03 +00004241
Nate Begemaneda59972007-01-29 22:58:52 +00004242SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4243 // Depths > 0 not supported yet!
4244 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4245 return SDOperand();
4246
4247 // Just load the return address
4248 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4249 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4250}
4251
4252SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4253 // Depths > 0 not supported yet!
4254 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4255 return SDOperand();
4256
4257 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4258 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4259 DAG.getConstant(4, getPointerTy()));
4260}
4261
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004262SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4263 SelectionDAG &DAG) {
4264 // Is not yet supported on x86-64
4265 if (Subtarget->is64Bit())
4266 return SDOperand();
4267
4268 return DAG.getConstant(8, getPointerTy());
4269}
4270
4271SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4272{
4273 assert(!Subtarget->is64Bit() &&
4274 "Lowering of eh_return builtin is not supported yet on x86-64");
4275
4276 MachineFunction &MF = DAG.getMachineFunction();
4277 SDOperand Chain = Op.getOperand(0);
4278 SDOperand Offset = Op.getOperand(1);
4279 SDOperand Handler = Op.getOperand(2);
4280
4281 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4282 getPointerTy());
4283
4284 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4285 DAG.getConstant(-4UL, getPointerTy()));
4286 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4287 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4288 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
4289 MF.addLiveOut(X86::ECX);
4290
4291 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4292 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4293}
4294
Duncan Sandsce388532007-07-27 20:02:49 +00004295SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4296 SelectionDAG &DAG) {
4297 SDOperand Root = Op.getOperand(0);
4298 SDOperand Trmp = Op.getOperand(1); // trampoline
4299 SDOperand FPtr = Op.getOperand(2); // nested function
4300 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4301
4302 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4303
4304 if (Subtarget->is64Bit()) {
4305 return SDOperand(); // not yet supported
4306 } else {
4307 Function *Func = (Function *)
4308 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4309 unsigned CC = Func->getCallingConv();
4310 unsigned char NestReg;
4311
4312 switch (CC) {
4313 default:
4314 assert(0 && "Unsupported calling convention");
4315 case CallingConv::C:
4316 case CallingConv::Fast:
4317 case CallingConv::X86_StdCall: {
4318 // Pass 'nest' parameter in ECX.
4319 // Must be kept in sync with X86CallingConv.td
4320 NestReg = N86::ECX;
4321
4322 // Check that ECX wasn't needed by an 'inreg' parameter.
4323 const FunctionType *FTy = Func->getFunctionType();
4324 const ParamAttrsList *Attrs = FTy->getParamAttrs();
4325
4326 if (Attrs && !Func->isVarArg()) {
4327 unsigned InRegCount = 0;
4328 unsigned Idx = 1;
4329
4330 for (FunctionType::param_iterator I = FTy->param_begin(),
4331 E = FTy->param_end(); I != E; ++I, ++Idx)
4332 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4333 // FIXME: should only count parameters that are lowered to integers.
4334 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4335
4336 if (InRegCount > 2) {
4337 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4338 abort();
4339 }
4340 }
4341 break;
4342 }
4343 case CallingConv::X86_FastCall:
4344 // Pass 'nest' parameter in EAX.
4345 // Must be kept in sync with X86CallingConv.td
4346 NestReg = N86::EAX;
4347 break;
4348 }
4349
4350 SDOperand OutChains[4];
4351 SDOperand Addr, Disp;
4352
4353 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4354 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4355
4356 const unsigned char MOV32ri = 0xB8;
4357 const unsigned char JMP = 0xE9;
4358
4359 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|NestReg, MVT::i8),
4360 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4361
4362 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4363 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4364 TrmpSV->getOffset() + 1, false, 1);
4365
4366 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4367 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4368 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4369
4370 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4371 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4372 TrmpSV->getOffset() + 6, false, 1);
4373
4374 return DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4);
4375 }
4376}
4377
Evan Chenga9467aa2006-04-25 20:13:52 +00004378/// LowerOperation - Provide custom lowering hooks for some operations.
4379///
4380SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4381 switch (Op.getOpcode()) {
4382 default: assert(0 && "Should not custom lower this!");
4383 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4384 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4385 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4386 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4387 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4388 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4389 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004390 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004391 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4392 case ISD::SHL_PARTS:
4393 case ISD::SRA_PARTS:
4394 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4395 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4396 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4397 case ISD::FABS: return LowerFABS(Op, DAG);
4398 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004399 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004400 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004401 case ISD::SELECT: return LowerSELECT(Op, DAG);
4402 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4403 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004404 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004405 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004406 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004407 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4408 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4409 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4410 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004411 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004412 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004413 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4414 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004415 case ISD::FRAME_TO_ARGS_OFFSET:
4416 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004417 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004418 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsce388532007-07-27 20:02:49 +00004419 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004420 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004421 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004422}
4423
Evan Cheng6af02632005-12-20 06:22:03 +00004424const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4425 switch (Opcode) {
4426 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004427 case X86ISD::SHLD: return "X86ISD::SHLD";
4428 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004429 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004430 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004431 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004432 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004433 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004434 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004435 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4436 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4437 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004438 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004439 case X86ISD::FST: return "X86ISD::FST";
4440 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004441 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004442 case X86ISD::CALL: return "X86ISD::CALL";
4443 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4444 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4445 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004446 case X86ISD::COMI: return "X86ISD::COMI";
4447 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004448 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004449 case X86ISD::CMOV: return "X86ISD::CMOV";
4450 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004451 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004452 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4453 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng5588de92006-02-18 00:15:05 +00004454 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004455 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004456 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004457 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004458 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004459 case X86ISD::FMAX: return "X86ISD::FMAX";
4460 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman57111e72007-07-10 00:05:58 +00004461 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
4462 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004463 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4464 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004465 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Evan Cheng6af02632005-12-20 06:22:03 +00004466 }
4467}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004468
Chris Lattner1eb94d92007-03-30 23:15:24 +00004469// isLegalAddressingMode - Return true if the addressing mode represented
4470// by AM is legal for this target, for a load/store of the specified type.
4471bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4472 const Type *Ty) const {
4473 // X86 supports extremely general addressing modes.
4474
4475 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4476 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4477 return false;
4478
4479 if (AM.BaseGV) {
Evan Chengd3d92892007-08-01 23:46:47 +00004480 // We can only fold this if we don't need an extra load.
Chris Lattner1eb94d92007-03-30 23:15:24 +00004481 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4482 return false;
Evan Chengd3d92892007-08-01 23:46:47 +00004483
4484 // X86-64 only supports addr of globals in small code model.
4485 if (Subtarget->is64Bit()) {
4486 if (getTargetMachine().getCodeModel() != CodeModel::Small)
4487 return false;
4488 // If lower 4G is not available, then we must use rip-relative addressing.
4489 if (AM.BaseOffs || AM.Scale > 1)
4490 return false;
4491 }
Chris Lattner1eb94d92007-03-30 23:15:24 +00004492 }
4493
4494 switch (AM.Scale) {
4495 case 0:
4496 case 1:
4497 case 2:
4498 case 4:
4499 case 8:
4500 // These scales always work.
4501 break;
4502 case 3:
4503 case 5:
4504 case 9:
4505 // These scales are formed with basereg+scalereg. Only accept if there is
4506 // no basereg yet.
4507 if (AM.HasBaseReg)
4508 return false;
4509 break;
4510 default: // Other stuff never works.
4511 return false;
4512 }
4513
4514 return true;
4515}
4516
4517
Evan Cheng02612422006-07-05 22:17:51 +00004518/// isShuffleMaskLegal - Targets can use this to indicate that they only
4519/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4520/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4521/// are assumed to be legal.
4522bool
4523X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4524 // Only do shuffles on 128-bit vector types for now.
4525 if (MVT::getSizeInBits(VT) == 64) return false;
4526 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004527 isIdentityMask(Mask.Val) ||
4528 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00004529 isSplatMask(Mask.Val) ||
4530 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4531 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004532 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00004533 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004534 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00004535}
4536
4537bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4538 MVT::ValueType EVT,
4539 SelectionDAG &DAG) const {
4540 unsigned NumElts = BVOps.size();
4541 // Only do shuffles on 128-bit vector types for now.
4542 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4543 if (NumElts == 2) return true;
4544 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004545 return (isMOVLMask(&BVOps[0], 4) ||
4546 isCommutedMOVL(&BVOps[0], 4, true) ||
4547 isSHUFPMask(&BVOps[0], 4) ||
4548 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004549 }
4550 return false;
4551}
4552
4553//===----------------------------------------------------------------------===//
4554// X86 Scheduler Hooks
4555//===----------------------------------------------------------------------===//
4556
4557MachineBasicBlock *
4558X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4559 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004560 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004561 switch (MI->getOpcode()) {
4562 default: assert(false && "Unexpected instr type to insert");
4563 case X86::CMOV_FR32:
4564 case X86::CMOV_FR64:
4565 case X86::CMOV_V4F32:
4566 case X86::CMOV_V2F64:
4567 case X86::CMOV_V2I64: {
4568 // To "insert" a SELECT_CC instruction, we actually have to insert the
4569 // diamond control-flow pattern. The incoming instruction knows the
4570 // destination vreg to set, the condition code register to branch on, the
4571 // true/false values to select between, and a branch opcode to use.
4572 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4573 ilist<MachineBasicBlock>::iterator It = BB;
4574 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004575
Evan Cheng02612422006-07-05 22:17:51 +00004576 // thisMBB:
4577 // ...
4578 // TrueVal = ...
4579 // cmpTY ccX, r1, r2
4580 // bCC copy1MBB
4581 // fallthrough --> copy0MBB
4582 MachineBasicBlock *thisMBB = BB;
4583 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4584 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004585 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004586 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004587 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004588 MachineFunction *F = BB->getParent();
4589 F->getBasicBlockList().insert(It, copy0MBB);
4590 F->getBasicBlockList().insert(It, sinkMBB);
4591 // Update machine-CFG edges by first adding all successors of the current
4592 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004593 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004594 e = BB->succ_end(); i != e; ++i)
4595 sinkMBB->addSuccessor(*i);
4596 // Next, remove all successors of the current block, and add the true
4597 // and fallthrough blocks as its successors.
4598 while(!BB->succ_empty())
4599 BB->removeSuccessor(BB->succ_begin());
4600 BB->addSuccessor(copy0MBB);
4601 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004602
Evan Cheng02612422006-07-05 22:17:51 +00004603 // copy0MBB:
4604 // %FalseValue = ...
4605 // # fallthrough to sinkMBB
4606 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004607
Evan Cheng02612422006-07-05 22:17:51 +00004608 // Update machine-CFG edges
4609 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004610
Evan Cheng02612422006-07-05 22:17:51 +00004611 // sinkMBB:
4612 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4613 // ...
4614 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004615 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004616 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4617 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4618
4619 delete MI; // The pseudo instruction is gone now.
4620 return BB;
4621 }
4622
Dale Johannesena2b3c172007-07-03 00:53:03 +00004623 case X86::FP32_TO_INT16_IN_MEM:
4624 case X86::FP32_TO_INT32_IN_MEM:
4625 case X86::FP32_TO_INT64_IN_MEM:
4626 case X86::FP64_TO_INT16_IN_MEM:
4627 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00004628 case X86::FP64_TO_INT64_IN_MEM:
4629 case X86::FP80_TO_INT16_IN_MEM:
4630 case X86::FP80_TO_INT32_IN_MEM:
4631 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng02612422006-07-05 22:17:51 +00004632 // Change the floating point control register to use "round towards zero"
4633 // mode when truncating to an integer value.
4634 MachineFunction *F = BB->getParent();
4635 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004636 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004637
4638 // Load the old value of the high byte of the control word...
4639 unsigned OldCW =
4640 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004641 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004642
4643 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004644 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4645 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004646
4647 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004648 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004649
4650 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004651 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4652 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004653
4654 // Get the X86 opcode to use.
4655 unsigned Opc;
4656 switch (MI->getOpcode()) {
4657 default: assert(0 && "illegal opcode!");
Dale Johannesen3d7008c2007-07-04 21:07:47 +00004658 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
4659 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
4660 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
4661 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
4662 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
4663 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00004664 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
4665 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
4666 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng02612422006-07-05 22:17:51 +00004667 }
4668
4669 X86AddressMode AM;
4670 MachineOperand &Op = MI->getOperand(0);
4671 if (Op.isRegister()) {
4672 AM.BaseType = X86AddressMode::RegBase;
4673 AM.Base.Reg = Op.getReg();
4674 } else {
4675 AM.BaseType = X86AddressMode::FrameIndexBase;
4676 AM.Base.FrameIndex = Op.getFrameIndex();
4677 }
4678 Op = MI->getOperand(1);
4679 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004680 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004681 Op = MI->getOperand(2);
4682 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004683 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004684 Op = MI->getOperand(3);
4685 if (Op.isGlobalAddress()) {
4686 AM.GV = Op.getGlobal();
4687 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004688 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004689 }
Evan Cheng20350c42006-11-27 23:37:22 +00004690 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4691 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004692
4693 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004694 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004695
4696 delete MI; // The pseudo instruction is gone now.
4697 return BB;
4698 }
4699 }
4700}
4701
4702//===----------------------------------------------------------------------===//
4703// X86 Optimization Hooks
4704//===----------------------------------------------------------------------===//
4705
Nate Begeman8a77efe2006-02-16 21:11:51 +00004706void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4707 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004708 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004709 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00004710 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004711 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004712 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004713 assert((Opc >= ISD::BUILTIN_OP_END ||
4714 Opc == ISD::INTRINSIC_WO_CHAIN ||
4715 Opc == ISD::INTRINSIC_W_CHAIN ||
4716 Opc == ISD::INTRINSIC_VOID) &&
4717 "Should use MaskedValueIsZero if you don't know whether Op"
4718 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004719
Evan Cheng6d196db2006-04-05 06:11:20 +00004720 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004721 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004722 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004723 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004724 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4725 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004726 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004727}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004728
Evan Cheng5987cfb2006-07-07 08:33:52 +00004729/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4730/// element of the result of the vector shuffle.
4731static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4732 MVT::ValueType VT = N->getValueType(0);
4733 SDOperand PermMask = N->getOperand(2);
4734 unsigned NumElems = PermMask.getNumOperands();
4735 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4736 i %= NumElems;
4737 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4738 return (i == 0)
Dan Gohman5c441312007-06-14 22:58:02 +00004739 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004740 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4741 SDOperand Idx = PermMask.getOperand(i);
4742 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00004743 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004744 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4745 }
4746 return SDOperand();
4747}
4748
4749/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4750/// node is a GlobalAddress + an offset.
4751static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004752 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004753 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004754 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4755 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4756 return true;
4757 }
Evan Chengae1cd752006-11-30 21:55:46 +00004758 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004759 SDOperand N1 = N->getOperand(0);
4760 SDOperand N2 = N->getOperand(1);
4761 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4762 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4763 if (V) {
4764 Offset += V->getSignExtended();
4765 return true;
4766 }
4767 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4768 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4769 if (V) {
4770 Offset += V->getSignExtended();
4771 return true;
4772 }
4773 }
4774 }
4775 return false;
4776}
4777
4778/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4779/// + Dist * Size.
4780static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4781 MachineFrameInfo *MFI) {
4782 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4783 return false;
4784
4785 SDOperand Loc = N->getOperand(1);
4786 SDOperand BaseLoc = Base->getOperand(1);
4787 if (Loc.getOpcode() == ISD::FrameIndex) {
4788 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4789 return false;
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00004790 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
4791 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng5987cfb2006-07-07 08:33:52 +00004792 int FS = MFI->getObjectSize(FI);
4793 int BFS = MFI->getObjectSize(BFI);
4794 if (FS != BFS || FS != Size) return false;
4795 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4796 } else {
4797 GlobalValue *GV1 = NULL;
4798 GlobalValue *GV2 = NULL;
4799 int64_t Offset1 = 0;
4800 int64_t Offset2 = 0;
4801 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4802 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4803 if (isGA1 && isGA2 && GV1 == GV2)
4804 return Offset1 == (Offset2 + Dist*Size);
4805 }
4806
4807 return false;
4808}
4809
Evan Cheng79cf9a52006-07-10 21:37:44 +00004810static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4811 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004812 GlobalValue *GV;
4813 int64_t Offset;
4814 if (isGAPlusOffset(Base, GV, Offset))
4815 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4816 else {
4817 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00004818 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004819 if (BFI < 0)
4820 // Fixed objects do not specify alignment, however the offsets are known.
4821 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4822 (MFI->getObjectOffset(BFI) % 16) == 0);
4823 else
4824 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004825 }
4826 return false;
4827}
4828
4829
4830/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4831/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4832/// if the load addresses are consecutive, non-overlapping, and in the right
4833/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004834static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4835 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004836 MachineFunction &MF = DAG.getMachineFunction();
4837 MachineFrameInfo *MFI = MF.getFrameInfo();
4838 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00004839 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004840 SDOperand PermMask = N->getOperand(2);
4841 int NumElems = (int)PermMask.getNumOperands();
4842 SDNode *Base = NULL;
4843 for (int i = 0; i < NumElems; ++i) {
4844 SDOperand Idx = PermMask.getOperand(i);
4845 if (Idx.getOpcode() == ISD::UNDEF) {
4846 if (!Base) return SDOperand();
4847 } else {
4848 SDOperand Arg =
4849 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004850 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004851 return SDOperand();
4852 if (!Base)
4853 Base = Arg.Val;
4854 else if (!isConsecutiveLoad(Arg.Val, Base,
4855 i, MVT::getSizeInBits(EVT)/8,MFI))
4856 return SDOperand();
4857 }
4858 }
4859
Evan Cheng79cf9a52006-07-10 21:37:44 +00004860 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohman47885522007-07-27 17:16:43 +00004861 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004862 if (isAlign16) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00004863 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman47885522007-07-27 17:16:43 +00004864 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chenge71fe34d2006-10-09 20:57:25 +00004865 } else {
Dan Gohman47885522007-07-27 17:16:43 +00004866 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4867 LD->getSrcValueOffset(), LD->isVolatile(),
4868 LD->getAlignment());
Evan Cheng5c68bba2006-08-11 07:35:45 +00004869 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004870}
4871
Chris Lattner9259b1e2006-10-04 06:57:07 +00004872/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4873static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4874 const X86Subtarget *Subtarget) {
4875 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004876
Chris Lattner9259b1e2006-10-04 06:57:07 +00004877 // If we have SSE[12] support, try to form min/max nodes.
4878 if (Subtarget->hasSSE2() &&
4879 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4880 if (Cond.getOpcode() == ISD::SETCC) {
4881 // Get the LHS/RHS of the select.
4882 SDOperand LHS = N->getOperand(1);
4883 SDOperand RHS = N->getOperand(2);
4884 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004885
Evan Cheng49683ba2006-11-10 21:43:37 +00004886 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004887 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004888 switch (CC) {
4889 default: break;
4890 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4891 case ISD::SETULE:
4892 case ISD::SETLE:
4893 if (!UnsafeFPMath) break;
4894 // FALL THROUGH.
4895 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4896 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004897 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004898 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004899
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004900 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4901 case ISD::SETUGT:
4902 case ISD::SETGT:
4903 if (!UnsafeFPMath) break;
4904 // FALL THROUGH.
4905 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4906 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004907 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004908 break;
4909 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004910 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004911 switch (CC) {
4912 default: break;
4913 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4914 case ISD::SETUGT:
4915 case ISD::SETGT:
4916 if (!UnsafeFPMath) break;
4917 // FALL THROUGH.
4918 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4919 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004920 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004921 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004922
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004923 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4924 case ISD::SETULE:
4925 case ISD::SETLE:
4926 if (!UnsafeFPMath) break;
4927 // FALL THROUGH.
4928 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4929 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004930 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004931 break;
4932 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004933 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004934
Evan Cheng49683ba2006-11-10 21:43:37 +00004935 if (Opcode)
4936 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004937 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004938
Chris Lattner9259b1e2006-10-04 06:57:07 +00004939 }
4940
4941 return SDOperand();
4942}
4943
4944
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004945SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004946 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004947 SelectionDAG &DAG = DCI.DAG;
4948 switch (N->getOpcode()) {
4949 default: break;
4950 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004951 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004952 case ISD::SELECT:
4953 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004954 }
4955
4956 return SDOperand();
4957}
4958
Evan Cheng02612422006-07-05 22:17:51 +00004959//===----------------------------------------------------------------------===//
4960// X86 Inline Assembly Support
4961//===----------------------------------------------------------------------===//
4962
Chris Lattner298ef372006-07-11 02:54:03 +00004963/// getConstraintType - Given a constraint letter, return the type of
4964/// constraint it is for this target.
4965X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00004966X86TargetLowering::getConstraintType(const std::string &Constraint) const {
4967 if (Constraint.size() == 1) {
4968 switch (Constraint[0]) {
4969 case 'A':
4970 case 'r':
4971 case 'R':
4972 case 'l':
4973 case 'q':
4974 case 'Q':
4975 case 'x':
4976 case 'Y':
4977 return C_RegisterClass;
4978 default:
4979 break;
4980 }
Chris Lattner298ef372006-07-11 02:54:03 +00004981 }
Chris Lattnerd6855142007-03-25 02:14:49 +00004982 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00004983}
4984
Chris Lattner44daa502006-10-31 20:13:11 +00004985/// isOperandValidForConstraint - Return the specified operand (possibly
4986/// modified) if the specified SDOperand is valid for the specified target
4987/// constraint letter, otherwise return null.
4988SDOperand X86TargetLowering::
4989isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4990 switch (Constraint) {
4991 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00004992 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00004993 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
4994 if (C->getValue() <= 31)
Chris Lattnerc8798d02007-05-15 01:28:08 +00004995 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Devang Patelb38c2ec2007-03-17 00:13:28 +00004996 }
Chris Lattner03a643a2007-03-25 01:57:35 +00004997 return SDOperand(0,0);
4998 case 'N':
4999 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
5000 if (C->getValue() <= 255)
Chris Lattnerc8798d02007-05-15 01:28:08 +00005001 return DAG.getTargetConstant(C->getValue(), Op.getValueType());
Chris Lattner03a643a2007-03-25 01:57:35 +00005002 }
5003 return SDOperand(0,0);
Chris Lattner83df45a2007-05-03 16:52:29 +00005004 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00005005 // Literal immediates are always ok.
Chris Lattnerc8798d02007-05-15 01:28:08 +00005006 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op))
5007 return DAG.getTargetConstant(CST->getValue(), Op.getValueType());
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005008
Chris Lattner83df45a2007-05-03 16:52:29 +00005009 // If we are in non-pic codegen mode, we allow the address of a global (with
5010 // an optional displacement) to be used with 'i'.
5011 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5012 int64_t Offset = 0;
5013
5014 // Match either (GA) or (GA+C)
5015 if (GA) {
5016 Offset = GA->getOffset();
5017 } else if (Op.getOpcode() == ISD::ADD) {
5018 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5019 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5020 if (C && GA) {
5021 Offset = GA->getOffset()+C->getValue();
5022 } else {
5023 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5024 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5025 if (C && GA)
5026 Offset = GA->getOffset()+C->getValue();
5027 else
5028 C = 0, GA = 0;
5029 }
5030 }
5031
5032 if (GA) {
5033 // If addressing this global requires a load (e.g. in PIC mode), we can't
5034 // match.
5035 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5036 false))
Chris Lattner44daa502006-10-31 20:13:11 +00005037 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005038
Chris Lattner83df45a2007-05-03 16:52:29 +00005039 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5040 Offset);
Chris Lattner44daa502006-10-31 20:13:11 +00005041 return Op;
5042 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005043
Chris Lattner44daa502006-10-31 20:13:11 +00005044 // Otherwise, not valid for this mode.
5045 return SDOperand(0, 0);
5046 }
Chris Lattner83df45a2007-05-03 16:52:29 +00005047 }
Chris Lattner44daa502006-10-31 20:13:11 +00005048 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5049}
5050
Chris Lattnerc642aa52006-01-31 19:43:35 +00005051std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005052getRegClassForInlineAsmConstraint(const std::string &Constraint,
5053 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005054 if (Constraint.size() == 1) {
5055 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00005056 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005057 default: break; // Unknown constraint letter
5058 case 'A': // EAX/EDX
5059 if (VT == MVT::i32 || VT == MVT::i64)
5060 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5061 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005062 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5063 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005064 if (VT == MVT::i32)
5065 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5066 else if (VT == MVT::i16)
5067 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5068 else if (VT == MVT::i8)
Evan Chengb2823da2007-08-13 23:27:11 +00005069 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005070 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005071 }
5072 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005073
Chris Lattner7ad77df2006-02-22 00:56:39 +00005074 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005075}
Chris Lattner524129d2006-07-31 23:26:50 +00005076
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005077std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005078X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5079 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005080 // First, see if this is a constraint that directly corresponds to an LLVM
5081 // register class.
5082 if (Constraint.size() == 1) {
5083 // GCC Constraint Letters
5084 switch (Constraint[0]) {
5085 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005086 case 'r': // GENERAL_REGS
5087 case 'R': // LEGACY_REGS
5088 case 'l': // INDEX_REGS
5089 if (VT == MVT::i64 && Subtarget->is64Bit())
5090 return std::make_pair(0U, X86::GR64RegisterClass);
5091 if (VT == MVT::i32)
5092 return std::make_pair(0U, X86::GR32RegisterClass);
5093 else if (VT == MVT::i16)
5094 return std::make_pair(0U, X86::GR16RegisterClass);
5095 else if (VT == MVT::i8)
5096 return std::make_pair(0U, X86::GR8RegisterClass);
5097 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00005098 case 'y': // MMX_REGS if MMX allowed.
5099 if (!Subtarget->hasMMX()) break;
5100 return std::make_pair(0U, X86::VR64RegisterClass);
5101 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005102 case 'Y': // SSE_REGS if SSE2 allowed
5103 if (!Subtarget->hasSSE2()) break;
5104 // FALL THROUGH.
5105 case 'x': // SSE_REGS if SSE1 allowed
5106 if (!Subtarget->hasSSE1()) break;
5107
5108 switch (VT) {
5109 default: break;
5110 // Scalar SSE types.
5111 case MVT::f32:
5112 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005113 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005114 case MVT::f64:
5115 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005116 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005117 // Vector types.
Chris Lattner7451e4d2007-04-09 05:49:22 +00005118 case MVT::v16i8:
5119 case MVT::v8i16:
5120 case MVT::v4i32:
5121 case MVT::v2i64:
5122 case MVT::v4f32:
5123 case MVT::v2f64:
5124 return std::make_pair(0U, X86::VR128RegisterClass);
5125 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005126 break;
5127 }
5128 }
5129
Chris Lattner524129d2006-07-31 23:26:50 +00005130 // Use the default implementation in TargetLowering to convert the register
5131 // constraint into a member of a register class.
5132 std::pair<unsigned, const TargetRegisterClass*> Res;
5133 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005134
5135 // Not found as a standard register?
5136 if (Res.second == 0) {
5137 // GCC calls "st(0)" just plain "st".
5138 if (StringsEqualNoCase("{st}", Constraint)) {
5139 Res.first = X86::ST0;
5140 Res.second = X86::RSTRegisterClass;
5141 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005142
Chris Lattnerf6a69662006-10-31 19:42:44 +00005143 return Res;
5144 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005145
Chris Lattner524129d2006-07-31 23:26:50 +00005146 // Otherwise, check to see if this is a register class of the wrong value
5147 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5148 // turn into {ax},{dx}.
5149 if (Res.second->hasType(VT))
5150 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005151
Chris Lattner524129d2006-07-31 23:26:50 +00005152 // All of the single-register GCC register classes map their values onto
5153 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5154 // really want an 8-bit or 32-bit register, map to the appropriate register
5155 // class and return the appropriate register.
5156 if (Res.second != X86::GR16RegisterClass)
5157 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005158
Chris Lattner524129d2006-07-31 23:26:50 +00005159 if (VT == MVT::i8) {
5160 unsigned DestReg = 0;
5161 switch (Res.first) {
5162 default: break;
5163 case X86::AX: DestReg = X86::AL; break;
5164 case X86::DX: DestReg = X86::DL; break;
5165 case X86::CX: DestReg = X86::CL; break;
5166 case X86::BX: DestReg = X86::BL; break;
5167 }
5168 if (DestReg) {
5169 Res.first = DestReg;
5170 Res.second = Res.second = X86::GR8RegisterClass;
5171 }
5172 } else if (VT == MVT::i32) {
5173 unsigned DestReg = 0;
5174 switch (Res.first) {
5175 default: break;
5176 case X86::AX: DestReg = X86::EAX; break;
5177 case X86::DX: DestReg = X86::EDX; break;
5178 case X86::CX: DestReg = X86::ECX; break;
5179 case X86::BX: DestReg = X86::EBX; break;
5180 case X86::SI: DestReg = X86::ESI; break;
5181 case X86::DI: DestReg = X86::EDI; break;
5182 case X86::BP: DestReg = X86::EBP; break;
5183 case X86::SP: DestReg = X86::ESP; break;
5184 }
5185 if (DestReg) {
5186 Res.first = DestReg;
5187 Res.second = Res.second = X86::GR32RegisterClass;
5188 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005189 } else if (VT == MVT::i64) {
5190 unsigned DestReg = 0;
5191 switch (Res.first) {
5192 default: break;
5193 case X86::AX: DestReg = X86::RAX; break;
5194 case X86::DX: DestReg = X86::RDX; break;
5195 case X86::CX: DestReg = X86::RCX; break;
5196 case X86::BX: DestReg = X86::RBX; break;
5197 case X86::SI: DestReg = X86::RSI; break;
5198 case X86::DI: DestReg = X86::RDI; break;
5199 case X86::BP: DestReg = X86::RBP; break;
5200 case X86::SP: DestReg = X86::RSP; break;
5201 }
5202 if (DestReg) {
5203 Res.first = DestReg;
5204 Res.second = Res.second = X86::GR64RegisterClass;
5205 }
Chris Lattner524129d2006-07-31 23:26:50 +00005206 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005207
Chris Lattner524129d2006-07-31 23:26:50 +00005208 return Res;
5209}