blob: 2590d9d08acaa7f6a8db98afa8cd9633d52f6c51 [file] [log] [blame]
Gadi Haber323f2e12017-10-24 20:19:47 +00001//=- X86SchedBroadwell.td - X86 Broadwell Scheduling ---------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Broadwell to support instruction
11// scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
Clement Courbet0f1da8f2018-05-02 13:54:38 +000014
Gadi Haber323f2e12017-10-24 20:19:47 +000015def BroadwellModel : SchedMachineModel {
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000016 // All x86 instructions are modeled as a single micro-op, and BW can decode 4
Gadi Haber323f2e12017-10-24 20:19:47 +000017 // instructions per cycle.
18 let IssueWidth = 4;
19 let MicroOpBufferSize = 192; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 16;
22
23 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000025
Simon Pilgrimc21deec2018-03-24 19:37:28 +000026 // This flag is set to allow the scheduler to assign a default model to
Simon Pilgrim68f9acc2017-12-12 16:12:53 +000027 // unrecognized opcodes.
28 let CompleteModel = 0;
Gadi Haber323f2e12017-10-24 20:19:47 +000029}
30
31let SchedModel = BroadwellModel in {
32
33// Broadwell can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def BWPort0 : ProcResource<1>;
42def BWPort1 : ProcResource<1>;
43def BWPort2 : ProcResource<1>;
44def BWPort3 : ProcResource<1>;
45def BWPort4 : ProcResource<1>;
46def BWPort5 : ProcResource<1>;
47def BWPort6 : ProcResource<1>;
48def BWPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def BWPort01 : ProcResGroup<[BWPort0, BWPort1]>;
52def BWPort23 : ProcResGroup<[BWPort2, BWPort3]>;
53def BWPort237 : ProcResGroup<[BWPort2, BWPort3, BWPort7]>;
54def BWPort04 : ProcResGroup<[BWPort0, BWPort4]>;
55def BWPort05 : ProcResGroup<[BWPort0, BWPort5]>;
56def BWPort06 : ProcResGroup<[BWPort0, BWPort6]>;
57def BWPort15 : ProcResGroup<[BWPort1, BWPort5]>;
58def BWPort16 : ProcResGroup<[BWPort1, BWPort6]>;
59def BWPort56 : ProcResGroup<[BWPort5, BWPort6]>;
60def BWPort015 : ProcResGroup<[BWPort0, BWPort1, BWPort5]>;
61def BWPort056 : ProcResGroup<[BWPort0, BWPort5, BWPort6]>;
62def BWPort0156: ProcResGroup<[BWPort0, BWPort1, BWPort5, BWPort6]>;
63
64// 60 Entry Unified Scheduler
65def BWPortAny : ProcResGroup<[BWPort0, BWPort1, BWPort2, BWPort3, BWPort4,
66 BWPort5, BWPort6, BWPort7]> {
67 let BufferSize=60;
68}
69
Simon Pilgrim30c38c32018-03-19 14:46:07 +000070// Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000071def BWDivider : ProcResource<1>;
72// FP division and sqrt on port 0.
73def BWFPDivider : ProcResource<1>;
Simon Pilgrim30c38c32018-03-19 14:46:07 +000074
Gadi Haber323f2e12017-10-24 20:19:47 +000075// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
76// cycles after the memory operand.
77def : ReadAdvance<ReadAfterLd, 5>;
78
79// Many SchedWrites are defined in pairs with and without a folded load.
80// Instructions with folded loads are usually micro-fused, so they only appear
81// as two micro-ops when queued in the reservation station.
82// This multiclass defines the resource usage for variants with and without
83// folded loads.
84multiclass BWWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000085 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000086 int Lat, list<int> Res = [1], int UOps = 1,
87 int LoadLat = 5> {
Gadi Haber323f2e12017-10-24 20:19:47 +000088 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000089 def : WriteRes<SchedRW, ExePorts> {
90 let Latency = Lat;
91 let ResourceCycles = Res;
92 let NumMicroOps = UOps;
93 }
Gadi Haber323f2e12017-10-24 20:19:47 +000094
Simon Pilgrime3547af2018-03-25 10:21:19 +000095 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
96 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000097 def : WriteRes<SchedRW.Folded, !listconcat([BWPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000098 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000099 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +0000100 let NumMicroOps = !add(UOps, 1);
Gadi Haber323f2e12017-10-24 20:19:47 +0000101 }
102}
103
Craig Topperf131b602018-04-06 16:16:46 +0000104// A folded store needs a cycle on port 4 for the store data, and an extra port
105// 2/3/7 cycle to recompute the address.
106def : WriteRes<WriteRMW, [BWPort237,BWPort4]>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000107
108// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000109defm : BWWriteResPair<WriteALU, [BWPort0156], 1>; // Simple integer ALU op.
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000110defm : BWWriteResPair<WriteADC, [BWPort06], 1>; // Integer ALU + flags op.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000111defm : BWWriteResPair<WriteIMul, [BWPort1], 3>; // Integer multiplication.
112defm : BWWriteResPair<WriteIMul64, [BWPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000113
114defm : BWWriteResPair<WriteDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
115defm : BWWriteResPair<WriteDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
116defm : BWWriteResPair<WriteDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
117defm : BWWriteResPair<WriteDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
118defm : BWWriteResPair<WriteIDiv8, [BWPort0, BWDivider], 25, [1, 10]>;
119defm : BWWriteResPair<WriteIDiv16, [BWPort0, BWDivider], 25, [1, 10]>;
120defm : BWWriteResPair<WriteIDiv32, [BWPort0, BWDivider], 25, [1, 10]>;
121defm : BWWriteResPair<WriteIDiv64, [BWPort0, BWDivider], 25, [1, 10]>;
122
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000123defm : BWWriteResPair<WriteCRC32, [BWPort1], 3>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000124def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber323f2e12017-10-24 20:19:47 +0000125
126def : WriteRes<WriteLEA, [BWPort15]>; // LEA instructions can't fold loads.
127
Craig Topperb7baa352018-04-08 17:53:18 +0000128defm : BWWriteResPair<WriteCMOV, [BWPort06], 1>; // Conditional move.
Simon Pilgrim2782a192018-05-17 16:47:30 +0000129defm : BWWriteResPair<WriteCMOV2, [BWPort06,BWPort0156], 2, [1,1], 2>; // // Conditional (CF + ZF flag) move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000130defm : X86WriteRes<WriteFCMOV, [BWPort1], 3, [1], 1>; // x87 conditional move.
131
Craig Topperb7baa352018-04-08 17:53:18 +0000132def : WriteRes<WriteSETCC, [BWPort06]>; // Setcc.
133def : WriteRes<WriteSETCCStore, [BWPort06,BWPort4,BWPort237]> {
134 let Latency = 2;
135 let NumMicroOps = 3;
136}
Clement Courbet7b9913f2018-06-20 06:13:39 +0000137def : WriteRes<WriteLAHFSAHF, [BWPort06]>;
Craig Topperb7baa352018-04-08 17:53:18 +0000138
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000139// Bit counts.
Roman Lebedevfa988852018-07-08 09:50:25 +0000140defm : BWWriteResPair<WriteBSF, [BWPort1], 3>;
141defm : BWWriteResPair<WriteBSR, [BWPort1], 3>;
142defm : BWWriteResPair<WriteLZCNT, [BWPort1], 3>;
143defm : BWWriteResPair<WriteTZCNT, [BWPort1], 3>;
144defm : BWWriteResPair<WritePOPCNT, [BWPort1], 3>;
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000145
Gadi Haber323f2e12017-10-24 20:19:47 +0000146// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000147defm : BWWriteResPair<WriteShift, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000148
Roman Lebedev75ce4532018-07-08 19:01:55 +0000149// Double shift instructions.
150defm : BWWriteResPair<WriteShiftDouble, [BWPort06], 1>;
151
Craig Topper89310f52018-03-29 20:41:39 +0000152// BMI1 BEXTR, BMI2 BZHI
153defm : BWWriteResPair<WriteBEXTR, [BWPort06,BWPort15], 2, [1,1], 2>;
154defm : BWWriteResPair<WriteBZHI, [BWPort15], 1>;
155
Gadi Haber323f2e12017-10-24 20:19:47 +0000156// Loads, stores, and moves, not folded with other operations.
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000157defm : X86WriteRes<WriteLoad, [BWPort23], 5, [1], 1>;
158defm : X86WriteRes<WriteStore, [BWPort237, BWPort4], 1, [1,1], 1>;
159defm : X86WriteRes<WriteStoreNT, [BWPort237, BWPort4], 1, [1,1], 2>;
Clement Courbet9212ef02018-06-07 07:37:49 +0000160defm : X86WriteRes<WriteMove, [BWPort0156], 1, [1], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000161
162// Idioms that clear a register, like xorps %xmm0, %xmm0.
163// These can often bypass execution ports completely.
164def : WriteRes<WriteZero, []>;
165
Sanjoy Das1074eb22017-12-12 19:11:31 +0000166// Treat misc copies as a move.
167def : InstRW<[WriteMove], (instrs COPY)>;
168
Gadi Haber323f2e12017-10-24 20:19:47 +0000169// Branches don't produce values, so they have no latency, but they still
170// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000171defm : BWWriteResPair<WriteJump, [BWPort06], 1>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000172
173// Floating point. This covers both scalar and vector operations.
Clement Courbetb78ab502018-05-31 11:41:27 +0000174defm : X86WriteRes<WriteFLD0, [BWPort01], 1, [1], 1>;
175defm : X86WriteRes<WriteFLD1, [BWPort01], 1, [2], 2>;
Clement Courbet2e41c5a2018-05-31 14:22:01 +0000176defm : X86WriteRes<WriteFLDC, [BWPort01], 1, [2], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000177defm : X86WriteRes<WriteFLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000178defm : X86WriteRes<WriteFLoadX, [BWPort23], 5, [1], 1>;
179defm : X86WriteRes<WriteFLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000180defm : X86WriteRes<WriteFMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
181defm : X86WriteRes<WriteFMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000182defm : X86WriteRes<WriteFStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000183defm : X86WriteRes<WriteFStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
184defm : X86WriteRes<WriteFStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000185defm : X86WriteRes<WriteFStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
186defm : X86WriteRes<WriteFStoreNTX, [BWPort237,BWPort4], 1, [1,1], 2>;
187defm : X86WriteRes<WriteFStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000188defm : X86WriteRes<WriteFMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
189defm : X86WriteRes<WriteFMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
190defm : X86WriteRes<WriteFMove, [BWPort5], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000191defm : X86WriteRes<WriteFMoveX, [BWPort5], 1, [1], 1>;
192defm : X86WriteRes<WriteFMoveY, [BWPort5], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000193
Simon Pilgrim1233e122018-05-07 20:52:53 +0000194defm : BWWriteResPair<WriteFAdd, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub.
195defm : BWWriteResPair<WriteFAddX, [BWPort1], 3, [1], 1, 5>; // Floating point add/sub (XMM).
196defm : BWWriteResPair<WriteFAddY, [BWPort1], 3, [1], 1, 6>; // Floating point add/sub (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000197defm : X86WriteResPairUnsupported<WriteFAddZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000198defm : BWWriteResPair<WriteFAdd64, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub.
199defm : BWWriteResPair<WriteFAdd64X, [BWPort1], 3, [1], 1, 5>; // Floating point double add/sub (XMM).
200defm : BWWriteResPair<WriteFAdd64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double add/sub (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000201defm : X86WriteResPairUnsupported<WriteFAdd64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000202
203defm : BWWriteResPair<WriteFCmp, [BWPort1], 3, [1], 1, 5>; // Floating point compare.
204defm : BWWriteResPair<WriteFCmpX, [BWPort1], 3, [1], 1, 5>; // Floating point compare (XMM).
205defm : BWWriteResPair<WriteFCmpY, [BWPort1], 3, [1], 1, 6>; // Floating point compare (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000206defm : X86WriteResPairUnsupported<WriteFCmpZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000207defm : BWWriteResPair<WriteFCmp64, [BWPort1], 3, [1], 1, 5>; // Floating point double compare.
208defm : BWWriteResPair<WriteFCmp64X, [BWPort1], 3, [1], 1, 5>; // Floating point double compare (XMM).
209defm : BWWriteResPair<WriteFCmp64Y, [BWPort1], 3, [1], 1, 6>; // Floating point double compare (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000210defm : X86WriteResPairUnsupported<WriteFCmp64Z>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000211
212defm : BWWriteResPair<WriteFCom, [BWPort1], 3>; // Floating point compare to flags.
213
214defm : BWWriteResPair<WriteFMul, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication.
215defm : BWWriteResPair<WriteFMulX, [BWPort01], 3, [1], 1, 5>; // Floating point multiplication (XMM).
216defm : BWWriteResPair<WriteFMulY, [BWPort01], 3, [1], 1, 6>; // Floating point multiplication (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000217defm : X86WriteResPairUnsupported<WriteFMulZ>;
Simon Pilgrim1233e122018-05-07 20:52:53 +0000218defm : BWWriteResPair<WriteFMul64, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication.
219defm : BWWriteResPair<WriteFMul64X, [BWPort01], 3, [1], 1, 5>; // Floating point double multiplication (XMM).
220defm : BWWriteResPair<WriteFMul64Y, [BWPort01], 3, [1], 1, 6>; // Floating point double multiplication (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000221defm : X86WriteResPairUnsupported<WriteFMul64Z>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000222
223//defm : BWWriteResPair<WriteFDiv, [BWPort0,BWFPDivider], 11, [1,3], 1, 5>; // Floating point division.
224defm : BWWriteResPair<WriteFDivX, [BWPort0,BWFPDivider], 11, [1,5], 1, 5>; // Floating point division (XMM).
225defm : BWWriteResPair<WriteFDivY, [BWPort0,BWPort015,BWFPDivider], 17, [2,1,10], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000226defm : X86WriteResPairUnsupported<WriteFDivZ>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000227//defm : BWWriteResPair<WriteFDiv64, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division.
228defm : BWWriteResPair<WriteFDiv64X, [BWPort0,BWFPDivider], 14, [1,8], 1, 5>; // Floating point division (XMM).
229defm : BWWriteResPair<WriteFDiv64Y, [BWPort0,BWPort015,BWFPDivider], 23, [2,1,16], 3, 6>; // Floating point division (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000230defm : X86WriteResPairUnsupported<WriteFDiv64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000231
232defm : X86WriteRes<WriteFSqrt, [BWPort0,BWFPDivider], 11, [1,4], 1>; // Floating point square root.
233defm : X86WriteRes<WriteFSqrtLd, [BWPort0,BWPort23,BWFPDivider], 16, [1,1,7], 2>;
234defm : BWWriteResPair<WriteFSqrtX, [BWPort0,BWFPDivider], 11, [1,7], 1, 5>; // Floating point square root (XMM).
235defm : BWWriteResPair<WriteFSqrtY, [BWPort0,BWPort015,BWFPDivider], 21, [2,1,14], 3, 6>; // Floating point square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000236defm : X86WriteResPairUnsupported<WriteFSqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000237defm : X86WriteRes<WriteFSqrt64, [BWPort0,BWFPDivider], 16, [1,8], 1>; // Floating point double square root.
238defm : X86WriteRes<WriteFSqrt64Ld, [BWPort0,BWPort23,BWFPDivider], 21, [1,1,14], 2>;
239defm : BWWriteResPair<WriteFSqrt64X, [BWPort0,BWFPDivider], 16, [1,14],1, 5>; // Floating point double square root (XMM).
240defm : BWWriteResPair<WriteFSqrt64Y, [BWPort0,BWPort015,BWFPDivider], 29, [2,1,28], 3, 6>; // Floating point double square root (YMM).
Clement Courbetc48435b2018-06-11 07:00:08 +0000241defm : X86WriteResPairUnsupported<WriteFSqrt64Z>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000242defm : BWWriteResPair<WriteFSqrt80, [BWPort0,BWFPDivider], 23, [1,9]>; // Floating point long double square root.
243
Simon Pilgrimc7088682018-05-01 18:06:07 +0000244defm : BWWriteResPair<WriteFRcp, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000245defm : BWWriteResPair<WriteFRcpX, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal estimate (XMM).
246defm : BWWriteResPair<WriteFRcpY, [BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal estimate (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000247defm : X86WriteResPairUnsupported<WriteFRcpZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000248
Simon Pilgrimc7088682018-05-01 18:06:07 +0000249defm : BWWriteResPair<WriteFRsqrt, [BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000250defm : BWWriteResPair<WriteFRsqrtX,[BWPort0], 5, [1], 1, 5>; // Floating point reciprocal square root estimate (XMM).
251defm : BWWriteResPair<WriteFRsqrtY,[BWPort0,BWPort015], 11, [2,1], 3, 6>; // Floating point reciprocal square root estimate (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000252defm : X86WriteResPairUnsupported<WriteFRsqrtZ>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000253
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000254defm : BWWriteResPair<WriteFMA, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add.
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000255defm : BWWriteResPair<WriteFMAX, [BWPort01], 5, [1], 1, 5>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000256defm : BWWriteResPair<WriteFMAY, [BWPort01], 5, [1], 1, 6>; // Fused Multiply Add (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000257defm : X86WriteResPairUnsupported<WriteFMAZ>;
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000258defm : BWWriteResPair<WriteDPPD, [BWPort0,BWPort1,BWPort5], 9, [1,1,1], 3, 5>; // Floating point double dot product.
259defm : BWWriteResPair<WriteDPPS, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 5>; // Floating point single dot product.
260defm : BWWriteResPair<WriteDPPSY, [BWPort0,BWPort1,BWPort5], 14, [2,1,1], 4, 6>; // Floating point single dot product (YMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000261defm : X86WriteResPairUnsupported<WriteDPPSZ>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000262defm : BWWriteResPair<WriteFSign, [BWPort5], 1>; // Floating point fabs/fchs.
263defm : X86WriteRes<WriteFRnd, [BWPort23], 6, [1], 1>; // Floating point rounding.
264defm : X86WriteRes<WriteFRndY, [BWPort23], 6, [1], 1>; // Floating point rounding (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000265defm : X86WriteResPairUnsupported<WriteFRndZ>;
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000266defm : X86WriteRes<WriteFRndLd, [BWPort1,BWPort23], 11, [2,1], 3>;
267defm : X86WriteRes<WriteFRndYLd, [BWPort1,BWPort23], 12, [2,1], 3>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000268defm : BWWriteResPair<WriteFLogic, [BWPort5], 1, [1], 1, 5>; // Floating point and/or/xor logicals.
269defm : BWWriteResPair<WriteFLogicY, [BWPort5], 1, [1], 1, 6>; // Floating point and/or/xor logicals (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000270defm : X86WriteResPairUnsupported<WriteFLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000271defm : BWWriteResPair<WriteFTest, [BWPort0], 1, [1], 1, 5>; // Floating point TEST instructions.
272defm : BWWriteResPair<WriteFTestY, [BWPort0], 1, [1], 1, 6>; // Floating point TEST instructions (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000273defm : X86WriteResPairUnsupported<WriteFTestZ>;
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000274defm : BWWriteResPair<WriteFShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector shuffles.
275defm : BWWriteResPair<WriteFShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000276defm : X86WriteResPairUnsupported<WriteFShuffleZ>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000277defm : BWWriteResPair<WriteFVarShuffle, [BWPort5], 1, [1], 1, 5>; // Floating point vector variable shuffles.
278defm : BWWriteResPair<WriteFVarShuffleY, [BWPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000279defm : X86WriteResPairUnsupported<WriteFVarShuffleZ>;
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000280defm : BWWriteResPair<WriteFBlend, [BWPort015], 1, [1], 1, 5>; // Floating point vector blends.
281defm : BWWriteResPair<WriteFBlendY, [BWPort015], 1, [1], 1, 6>; // Floating point vector blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000282defm : X86WriteResPairUnsupported<WriteFBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000283defm : BWWriteResPair<WriteFVarBlend, [BWPort5], 2, [2], 2, 5>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000284defm : BWWriteResPair<WriteFVarBlendY, [BWPort5], 2, [2], 2, 6>; // Fp vector variable blends.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000285defm : X86WriteResPairUnsupported<WriteFVarBlendZ>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000286
287// FMA Scheduling helper class.
288// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
289
290// Vector integer operations.
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000291defm : X86WriteRes<WriteVecLoad, [BWPort23], 5, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000292defm : X86WriteRes<WriteVecLoadX, [BWPort23], 5, [1], 1>;
293defm : X86WriteRes<WriteVecLoadY, [BWPort23], 6, [1], 1>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000294defm : X86WriteRes<WriteVecLoadNT, [BWPort23], 5, [1], 1>;
295defm : X86WriteRes<WriteVecLoadNTY, [BWPort23], 6, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000296defm : X86WriteRes<WriteVecMaskedLoad, [BWPort23,BWPort5], 7, [1,2], 3>;
297defm : X86WriteRes<WriteVecMaskedLoadY, [BWPort23,BWPort5], 8, [1,2], 3>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000298defm : X86WriteRes<WriteVecStore, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000299defm : X86WriteRes<WriteVecStoreX, [BWPort237,BWPort4], 1, [1,1], 2>;
300defm : X86WriteRes<WriteVecStoreY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrim215ce4a2018-05-14 18:37:19 +0000301defm : X86WriteRes<WriteVecStoreNT, [BWPort237,BWPort4], 1, [1,1], 2>;
302defm : X86WriteRes<WriteVecStoreNTY, [BWPort237,BWPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000303defm : X86WriteRes<WriteVecMaskedStore, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
304defm : X86WriteRes<WriteVecMaskedStoreY, [BWPort0,BWPort4,BWPort237,BWPort15], 5, [1,1,1,1], 4>;
305defm : X86WriteRes<WriteVecMove, [BWPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000306defm : X86WriteRes<WriteVecMoveX, [BWPort015], 1, [1], 1>;
307defm : X86WriteRes<WriteVecMoveY, [BWPort015], 1, [1], 1>;
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000308defm : X86WriteRes<WriteVecMoveToGpr, [BWPort0], 1, [1], 1>;
309defm : X86WriteRes<WriteVecMoveFromGpr, [BWPort5], 1, [1], 1>;
310
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000311defm : X86WriteRes<WriteEMMS, [BWPort01,BWPort15,BWPort015,BWPort0156], 31, [8,1,21,1], 31>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000312
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000313defm : BWWriteResPair<WriteVecALU, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000314defm : BWWriteResPair<WriteVecALUX, [BWPort15], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000315defm : BWWriteResPair<WriteVecALUY, [BWPort15], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000316defm : X86WriteResPairUnsupported<WriteVecALUZ>;
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000317defm : BWWriteResPair<WriteVecLogic, [BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000318defm : BWWriteResPair<WriteVecLogicX,[BWPort015], 1, [1], 1, 5>; // Vector integer and/or/xor.
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000319defm : BWWriteResPair<WriteVecLogicY,[BWPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000320defm : X86WriteResPairUnsupported<WriteVecLogicZ>;
Simon Pilgrim210286e2018-05-08 10:28:03 +0000321defm : BWWriteResPair<WriteVecTest, [BWPort0,BWPort5], 2, [1,1], 2, 5>; // Vector integer TEST instructions.
322defm : BWWriteResPair<WriteVecTestY, [BWPort0,BWPort5], 4, [1,1], 2, 6>; // Vector integer TEST instructions (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000323defm : X86WriteResPairUnsupported<WriteVecTestZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000324defm : BWWriteResPair<WriteVecIMul, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000325defm : BWWriteResPair<WriteVecIMulX, [BWPort0], 5, [1], 1, 5>; // Vector integer multiply.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000326defm : BWWriteResPair<WriteVecIMulY, [BWPort0], 5, [1], 1, 6>; // Vector integer multiply.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000327defm : X86WriteResPairUnsupported<WriteVecIMulZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000328defm : BWWriteResPair<WritePMULLD, [BWPort0], 10, [2], 2, 5>; // Vector PMULLD.
329defm : BWWriteResPair<WritePMULLDY, [BWPort0], 10, [2], 2, 6>; // Vector PMULLD (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000330defm : X86WriteResPairUnsupported<WritePMULLDZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000331defm : BWWriteResPair<WriteShuffle, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000332defm : BWWriteResPair<WriteShuffleX, [BWPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000333defm : BWWriteResPair<WriteShuffleY, [BWPort5], 1, [1], 1, 6>; // Vector shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000334defm : X86WriteResPairUnsupported<WriteShuffleZ>;
Simon Pilgrim819f2182018-05-02 17:58:50 +0000335defm : BWWriteResPair<WriteVarShuffle, [BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000336defm : BWWriteResPair<WriteVarShuffleX,[BWPort5], 1, [1], 1, 5>; // Vector variable shuffles.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000337defm : BWWriteResPair<WriteVarShuffleY,[BWPort5], 1, [1], 1, 6>; // Vector variable shuffles (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000338defm : X86WriteResPairUnsupported<WriteVarShuffleZ>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000339defm : BWWriteResPair<WriteBlend, [BWPort5], 1, [1], 1, 5>; // Vector blends.
340defm : BWWriteResPair<WriteBlendY, [BWPort5], 1, [1], 1, 6>; // Vector blends (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000341defm : X86WriteResPairUnsupported<WriteBlendZ>;
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000342defm : BWWriteResPair<WriteVarBlend, [BWPort5], 2, [2], 2, 5>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000343defm : BWWriteResPair<WriteVarBlendY, [BWPort5], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000344defm : X86WriteResPairUnsupported<WriteVarBlendZ>;
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000345defm : BWWriteResPair<WriteMPSAD, [BWPort0, BWPort5], 7, [1, 2], 3, 5>; // Vector MPSAD.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000346defm : BWWriteResPair<WriteMPSADY, [BWPort0, BWPort5], 7, [1, 2], 3, 6>; // Vector MPSAD.
Clement Courbet7db69cc2018-06-11 14:37:53 +0000347defm : X86WriteResPairUnsupported<WriteMPSADZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000348defm : BWWriteResPair<WritePSADBW, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000349defm : BWWriteResPair<WritePSADBWX, [BWPort0], 5, [1], 1, 5>; // Vector PSADBW.
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000350defm : BWWriteResPair<WritePSADBWY, [BWPort0], 5, [1], 1, 6>; // Vector PSADBW (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000351defm : X86WriteResPairUnsupported<WritePSADBWZ>;
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000352defm : BWWriteResPair<WritePHMINPOS, [BWPort0], 5>; // Vector PHMINPOS.
Gadi Haber323f2e12017-10-24 20:19:47 +0000353
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000354// Vector integer shifts.
355defm : BWWriteResPair<WriteVecShift, [BWPort0], 1, [1], 1, 5>;
356defm : BWWriteResPair<WriteVecShiftX, [BWPort0,BWPort5], 2, [1,1], 2, 5>;
357defm : X86WriteRes<WriteVecShiftY, [BWPort0,BWPort5], 4, [1,1], 2>;
358defm : X86WriteRes<WriteVecShiftYLd, [BWPort0,BWPort23], 7, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000359defm : X86WriteResPairUnsupported<WriteVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000360
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000361defm : BWWriteResPair<WriteVecShiftImm, [BWPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000362defm : BWWriteResPair<WriteVecShiftImmX, [BWPort0], 1, [1], 1, 5>; // Vector integer immediate shifts (XMM).
363defm : BWWriteResPair<WriteVecShiftImmY, [BWPort0], 1, [1], 1, 6>; // Vector integer immediate shifts (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000364defm : X86WriteResPairUnsupported<WriteVecShiftImmZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000365defm : BWWriteResPair<WriteVarVecShift, [BWPort0, BWPort5], 3, [2,1], 3, 5>; // Variable vector shifts.
366defm : BWWriteResPair<WriteVarVecShiftY, [BWPort0, BWPort5], 3, [2,1], 3, 6>; // Variable vector shifts (YMM/ZMM).
Clement Courbet7db69cc2018-06-11 14:37:53 +0000367defm : X86WriteResPairUnsupported<WriteVarVecShiftZ>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000368
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000369// Vector insert/extract operations.
370def : WriteRes<WriteVecInsert, [BWPort5]> {
371 let Latency = 2;
372 let NumMicroOps = 2;
373 let ResourceCycles = [2];
374}
375def : WriteRes<WriteVecInsertLd, [BWPort5,BWPort23]> {
376 let Latency = 6;
377 let NumMicroOps = 2;
378}
379
380def : WriteRes<WriteVecExtract, [BWPort0,BWPort5]> {
381 let Latency = 2;
382 let NumMicroOps = 2;
383}
384def : WriteRes<WriteVecExtractSt, [BWPort4,BWPort5,BWPort237]> {
385 let Latency = 2;
386 let NumMicroOps = 3;
387}
388
Gadi Haber323f2e12017-10-24 20:19:47 +0000389// Conversion between integer and float.
Simon Pilgrim5647e892018-05-16 10:53:45 +0000390defm : BWWriteResPair<WriteCvtSS2I, [BWPort1], 3>;
391defm : BWWriteResPair<WriteCvtPS2I, [BWPort1], 3>;
392defm : BWWriteResPair<WriteCvtPS2IY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000393defm : X86WriteResPairUnsupported<WriteCvtPS2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000394defm : BWWriteResPair<WriteCvtSD2I, [BWPort1], 3>;
395defm : BWWriteResPair<WriteCvtPD2I, [BWPort1], 3>;
396defm : BWWriteResPair<WriteCvtPD2IY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000397defm : X86WriteResPairUnsupported<WriteCvtPD2IZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000398
399defm : BWWriteResPair<WriteCvtI2SS, [BWPort1], 4>;
400defm : BWWriteResPair<WriteCvtI2PS, [BWPort1], 4>;
401defm : BWWriteResPair<WriteCvtI2PSY, [BWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000402defm : X86WriteResPairUnsupported<WriteCvtI2PSZ>;
Simon Pilgrim5647e892018-05-16 10:53:45 +0000403defm : BWWriteResPair<WriteCvtI2SD, [BWPort1], 4>;
404defm : BWWriteResPair<WriteCvtI2PD, [BWPort1], 4>;
405defm : BWWriteResPair<WriteCvtI2PDY, [BWPort1], 4>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000406defm : X86WriteResPairUnsupported<WriteCvtI2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000407
408defm : BWWriteResPair<WriteCvtSS2SD, [BWPort1], 3>;
409defm : BWWriteResPair<WriteCvtPS2PD, [BWPort1], 3>;
410defm : BWWriteResPair<WriteCvtPS2PDY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000411defm : X86WriteResPairUnsupported<WriteCvtPS2PDZ>;
Simon Pilgrimbe9a2062018-05-15 17:36:49 +0000412defm : BWWriteResPair<WriteCvtSD2SS, [BWPort1], 3>;
413defm : BWWriteResPair<WriteCvtPD2PS, [BWPort1], 3>;
414defm : BWWriteResPair<WriteCvtPD2PSY, [BWPort1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000415defm : X86WriteResPairUnsupported<WriteCvtPD2PSZ>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000416
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000417defm : X86WriteRes<WriteCvtPH2PS, [BWPort0,BWPort5], 2, [1,1], 2>;
418defm : X86WriteRes<WriteCvtPH2PSY, [BWPort0,BWPort5], 2, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000419defm : X86WriteResUnsupported<WriteCvtPH2PSZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000420defm : X86WriteRes<WriteCvtPH2PSLd, [BWPort0,BWPort23], 6, [1,1], 2>;
421defm : X86WriteRes<WriteCvtPH2PSYLd, [BWPort0,BWPort23], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000422defm : X86WriteResUnsupported<WriteCvtPH2PSZLd>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000423
424defm : X86WriteRes<WriteCvtPS2PH, [BWPort1,BWPort5], 4, [1,1], 2>;
425defm : X86WriteRes<WriteCvtPS2PHY, [BWPort1,BWPort5], 6, [1,1], 2>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000426defm : X86WriteResUnsupported<WriteCvtPS2PHZ>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000427defm : X86WriteRes<WriteCvtPS2PHSt, [BWPort1,BWPort4,BWPort237], 5, [1,1,1], 3>;
428defm : X86WriteRes<WriteCvtPS2PHYSt, [BWPort1,BWPort4,BWPort237], 7, [1,1,1], 3>;
Clement Courbet7db69cc2018-06-11 14:37:53 +0000429defm : X86WriteResUnsupported<WriteCvtPS2PHZSt>;
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000430
Gadi Haber323f2e12017-10-24 20:19:47 +0000431// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000432
Gadi Haber323f2e12017-10-24 20:19:47 +0000433// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber323f2e12017-10-24 20:19:47 +0000434def : WriteRes<WritePCmpIStrM, [BWPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000435 let Latency = 11;
436 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000437 let ResourceCycles = [3];
438}
439def : WriteRes<WritePCmpIStrMLd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000440 let Latency = 16;
441 let NumMicroOps = 4;
442 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000443}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000444
445// Packed Compare Explicit Length Strings, Return Mask
446def : WriteRes<WritePCmpEStrM, [BWPort0, BWPort5, BWPort015, BWPort0156]> {
447 let Latency = 19;
448 let NumMicroOps = 9;
449 let ResourceCycles = [4,3,1,1];
450}
451def : WriteRes<WritePCmpEStrMLd, [BWPort0, BWPort5, BWPort23, BWPort015, BWPort0156]> {
452 let Latency = 24;
453 let NumMicroOps = 10;
454 let ResourceCycles = [4,3,1,1,1];
455}
456
457// Packed Compare Implicit Length Strings, Return Index
Gadi Haber323f2e12017-10-24 20:19:47 +0000458def : WriteRes<WritePCmpIStrI, [BWPort0]> {
459 let Latency = 11;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000460 let NumMicroOps = 3;
Gadi Haber323f2e12017-10-24 20:19:47 +0000461 let ResourceCycles = [3];
462}
463def : WriteRes<WritePCmpIStrILd, [BWPort0, BWPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000464 let Latency = 16;
465 let NumMicroOps = 4;
466 let ResourceCycles = [3,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000467}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000468
469// Packed Compare Explicit Length Strings, Return Index
470def : WriteRes<WritePCmpEStrI, [BWPort0, BWPort5, BWPort0156]> {
471 let Latency = 18;
472 let NumMicroOps = 8;
473 let ResourceCycles = [4,3,1];
474}
475def : WriteRes<WritePCmpEStrILd, [BWPort0, BWPort5, BWPort23, BWPort0156]> {
476 let Latency = 23;
477 let NumMicroOps = 9;
478 let ResourceCycles = [4,3,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000479}
480
Simon Pilgrima2f26782018-03-27 20:38:54 +0000481// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000482def : WriteRes<WriteFMOVMSK, [BWPort0]> { let Latency = 3; }
483def : WriteRes<WriteVecMOVMSK, [BWPort0]> { let Latency = 3; }
484def : WriteRes<WriteVecMOVMSKY, [BWPort0]> { let Latency = 3; }
485def : WriteRes<WriteMMXMOVMSK, [BWPort0]> { let Latency = 1; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000486
Gadi Haber323f2e12017-10-24 20:19:47 +0000487// AES instructions.
488def : WriteRes<WriteAESDecEnc, [BWPort5]> { // Decryption, encryption.
489 let Latency = 7;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000490 let NumMicroOps = 1;
Gadi Haber323f2e12017-10-24 20:19:47 +0000491 let ResourceCycles = [1];
492}
493def : WriteRes<WriteAESDecEncLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000494 let Latency = 12;
495 let NumMicroOps = 2;
496 let ResourceCycles = [1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000497}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000498
Gadi Haber323f2e12017-10-24 20:19:47 +0000499def : WriteRes<WriteAESIMC, [BWPort5]> { // InvMixColumn.
500 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000501 let NumMicroOps = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000502 let ResourceCycles = [2];
503}
504def : WriteRes<WriteAESIMCLd, [BWPort5, BWPort23]> {
Simon Pilgrim7684e052018-03-22 13:18:08 +0000505 let Latency = 19;
506 let NumMicroOps = 3;
507 let ResourceCycles = [2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000508}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000509
510def : WriteRes<WriteAESKeyGen, [BWPort0, BWPort5, BWPort015]> { // Key Generation.
511 let Latency = 29;
512 let NumMicroOps = 11;
513 let ResourceCycles = [2,7,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000514}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000515def : WriteRes<WriteAESKeyGenLd, [BWPort0, BWPort5, BWPort23, BWPort015]> {
516 let Latency = 33;
517 let NumMicroOps = 11;
518 let ResourceCycles = [2,7,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +0000519}
520
521// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000522defm : BWWriteResPair<WriteCLMul, [BWPort0], 5>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000523
524// Catch-all for expensive system instructions.
525def : WriteRes<WriteSystem, [BWPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
526
527// AVX2.
Simon Pilgrimca7981a2018-05-09 19:27:48 +0000528defm : BWWriteResPair<WriteFShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector shuffles.
529defm : BWWriteResPair<WriteFVarShuffle256, [BWPort5], 3, [1], 1, 6>; // Fp 256-bit width vector variable shuffles.
530defm : BWWriteResPair<WriteShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector shuffles.
531defm : BWWriteResPair<WriteVarShuffle256, [BWPort5], 3, [1], 1, 6>; // 256-bit width vector variable shuffles.
Gadi Haber323f2e12017-10-24 20:19:47 +0000532
533// Old microcoded instructions that nobody use.
534def : WriteRes<WriteMicrocoded, [BWPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
535
536// Fence instructions.
537def : WriteRes<WriteFence, [BWPort23, BWPort4]>;
538
Craig Topper05242bf2018-04-21 18:07:36 +0000539// Load/store MXCSR.
540def : WriteRes<WriteLDMXCSR, [BWPort0,BWPort23,BWPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
541def : WriteRes<WriteSTMXCSR, [BWPort4,BWPort5,BWPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
542
Gadi Haber323f2e12017-10-24 20:19:47 +0000543// Nop, not very useful expect it provides a model for nops!
544def : WriteRes<WriteNop, []>;
545
546////////////////////////////////////////////////////////////////////////////////
547// Horizontal add/sub instructions.
548////////////////////////////////////////////////////////////////////////////////
Gadi Haber323f2e12017-10-24 20:19:47 +0000549
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000550defm : BWWriteResPair<WriteFHAdd, [BWPort1,BWPort5], 5, [1,2], 3, 5>;
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000551defm : BWWriteResPair<WriteFHAddY, [BWPort1,BWPort5], 5, [1,2], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000552defm : BWWriteResPair<WritePHAdd, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000553defm : BWWriteResPair<WritePHAddX, [BWPort5,BWPort15], 3, [2,1], 3, 5>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000554defm : BWWriteResPair<WritePHAddY, [BWPort5,BWPort15], 3, [2,1], 3, 6>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000555
556// Remaining instrs.
557
558def BWWriteResGroup1 : SchedWriteRes<[BWPort0]> {
559 let Latency = 1;
560 let NumMicroOps = 1;
561 let ResourceCycles = [1];
562}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000563def: InstRW<[BWWriteResGroup1], (instregex "VPSLLVQ(Y?)rr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000564 "VPSRLVQ(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000565
566def BWWriteResGroup2 : SchedWriteRes<[BWPort1]> {
567 let Latency = 1;
568 let NumMicroOps = 1;
569 let ResourceCycles = [1];
570}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000571def: InstRW<[BWWriteResGroup2], (instregex "COM(P?)_FST0r",
572 "UCOM_F(P?)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000573
574def BWWriteResGroup3 : SchedWriteRes<[BWPort5]> {
575 let Latency = 1;
576 let NumMicroOps = 1;
577 let ResourceCycles = [1];
578}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000579def: InstRW<[BWWriteResGroup3], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000580
581def BWWriteResGroup4 : SchedWriteRes<[BWPort6]> {
582 let Latency = 1;
583 let NumMicroOps = 1;
584 let ResourceCycles = [1];
585}
586def: InstRW<[BWWriteResGroup4], (instregex "JMP(16|32|64)r")>;
587
588def BWWriteResGroup5 : SchedWriteRes<[BWPort01]> {
589 let Latency = 1;
590 let NumMicroOps = 1;
591 let ResourceCycles = [1];
592}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000593def: InstRW<[BWWriteResGroup5], (instrs FINCSTP, FNOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000594
595def BWWriteResGroup6 : SchedWriteRes<[BWPort06]> {
596 let Latency = 1;
597 let NumMicroOps = 1;
598 let ResourceCycles = [1];
599}
Craig Topperfbe31322018-04-05 21:56:19 +0000600def: InstRW<[BWWriteResGroup6], (instrs CDQ, CQO)>;
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000601def: InstRW<[BWWriteResGroup6], (instregex "BT(16|32|64)ri8",
Craig Topper5a69a002018-03-21 06:28:42 +0000602 "BT(16|32|64)rr",
603 "BTC(16|32|64)ri8",
604 "BTC(16|32|64)rr",
605 "BTR(16|32|64)ri8",
606 "BTR(16|32|64)rr",
607 "BTS(16|32|64)ri8",
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000608 "BTS(16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000609
610def BWWriteResGroup7 : SchedWriteRes<[BWPort15]> {
611 let Latency = 1;
612 let NumMicroOps = 1;
613 let ResourceCycles = [1];
614}
Craig Topper5a69a002018-03-21 06:28:42 +0000615def: InstRW<[BWWriteResGroup7], (instregex "ANDN(32|64)rr",
616 "BLSI(32|64)rr",
617 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000618 "BLSR(32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000619
620def BWWriteResGroup8 : SchedWriteRes<[BWPort015]> {
621 let Latency = 1;
622 let NumMicroOps = 1;
623 let ResourceCycles = [1];
624}
Simon Pilgrim1273f4a2018-05-18 17:58:36 +0000625def: InstRW<[BWWriteResGroup8], (instregex "VPBLENDD(Y?)rri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000626
627def BWWriteResGroup9 : SchedWriteRes<[BWPort0156]> {
628 let Latency = 1;
629 let NumMicroOps = 1;
630 let ResourceCycles = [1];
631}
Clement Courbet0d9da882018-06-18 06:48:22 +0000632def: InstRW<[BWWriteResGroup9], (instregex "SGDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000633 "SIDT64m",
Craig Topper5a69a002018-03-21 06:28:42 +0000634 "SMSW16m",
Craig Topper5a69a002018-03-21 06:28:42 +0000635 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000636 "SYSCALL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000637
638def BWWriteResGroup10 : SchedWriteRes<[BWPort4,BWPort237]> {
639 let Latency = 1;
640 let NumMicroOps = 2;
641 let ResourceCycles = [1,1];
642}
Craig Topper5a69a002018-03-21 06:28:42 +0000643def: InstRW<[BWWriteResGroup10], (instregex "FBSTPm",
Simon Pilgrimc4b8d362018-05-18 14:08:01 +0000644 "ST_FP(32|64|80)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000645
Gadi Haber323f2e12017-10-24 20:19:47 +0000646def BWWriteResGroup12 : SchedWriteRes<[BWPort01]> {
647 let Latency = 2;
648 let NumMicroOps = 2;
649 let ResourceCycles = [2];
650}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000651def: InstRW<[BWWriteResGroup12], (instrs FDECSTP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000652
653def BWWriteResGroup13 : SchedWriteRes<[BWPort06]> {
654 let Latency = 2;
655 let NumMicroOps = 2;
656 let ResourceCycles = [2];
657}
Craig Topper5a69a002018-03-21 06:28:42 +0000658def: InstRW<[BWWriteResGroup13], (instregex "ROL(8|16|32|64)r1",
659 "ROL(8|16|32|64)ri",
660 "ROR(8|16|32|64)r1",
661 "ROR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000662
663def BWWriteResGroup14 : SchedWriteRes<[BWPort0156]> {
664 let Latency = 2;
665 let NumMicroOps = 2;
666 let ResourceCycles = [2];
667}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000668def: InstRW<[BWWriteResGroup14], (instrs LFENCE,
669 MFENCE,
670 WAIT,
671 XGETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000672
673def BWWriteResGroup15 : SchedWriteRes<[BWPort0,BWPort5]> {
674 let Latency = 2;
675 let NumMicroOps = 2;
676 let ResourceCycles = [1,1];
677}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +0000678def: InstRW<[BWWriteResGroup15], (instregex "(V?)CVTPS2PDrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000679 "(V?)CVTSS2SDrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000680
681def BWWriteResGroup16 : SchedWriteRes<[BWPort6,BWPort0156]> {
682 let Latency = 2;
683 let NumMicroOps = 2;
684 let ResourceCycles = [1,1];
685}
686def: InstRW<[BWWriteResGroup16], (instregex "CLFLUSH")>;
687
688def BWWriteResGroup17 : SchedWriteRes<[BWPort01,BWPort015]> {
689 let Latency = 2;
690 let NumMicroOps = 2;
691 let ResourceCycles = [1,1];
692}
693def: InstRW<[BWWriteResGroup17], (instregex "MMX_MOVDQ2Qrr")>;
694
695def BWWriteResGroup18 : SchedWriteRes<[BWPort237,BWPort0156]> {
696 let Latency = 2;
697 let NumMicroOps = 2;
698 let ResourceCycles = [1,1];
699}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000700def: InstRW<[BWWriteResGroup18], (instrs SFENCE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000701
702def BWWriteResGroup19 : SchedWriteRes<[BWPort06,BWPort15]> {
703 let Latency = 2;
704 let NumMicroOps = 2;
705 let ResourceCycles = [1,1];
706}
Craig Topper498875f2018-04-04 17:54:19 +0000707def: InstRW<[BWWriteResGroup19], (instrs BSWAP64r)>;
708
709def BWWriteResGroup19_1 : SchedWriteRes<[BWPort15]> {
710 let Latency = 1;
711 let NumMicroOps = 1;
712 let ResourceCycles = [1];
713}
714def: InstRW<[BWWriteResGroup19_1], (instrs BSWAP32r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000715
716def BWWriteResGroup20 : SchedWriteRes<[BWPort06,BWPort0156]> {
717 let Latency = 2;
718 let NumMicroOps = 2;
719 let ResourceCycles = [1,1];
720}
Craig Topper2d451e72018-03-18 08:38:06 +0000721def: InstRW<[BWWriteResGroup20], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000722def: InstRW<[BWWriteResGroup20], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000723def: InstRW<[BWWriteResGroup20], (instregex "ADC8i8",
724 "ADC8ri",
Craig Topper5a69a002018-03-21 06:28:42 +0000725 "SBB8i8",
726 "SBB8ri",
727 "SET(A|BE)r")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000728
Gadi Haber323f2e12017-10-24 20:19:47 +0000729def BWWriteResGroup22 : SchedWriteRes<[BWPort4,BWPort6,BWPort237]> {
730 let Latency = 2;
731 let NumMicroOps = 3;
732 let ResourceCycles = [1,1,1];
733}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000734def: InstRW<[BWWriteResGroup22], (instrs FNSTCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000735
Gadi Haber323f2e12017-10-24 20:19:47 +0000736def BWWriteResGroup24 : SchedWriteRes<[BWPort4,BWPort237,BWPort15]> {
737 let Latency = 2;
738 let NumMicroOps = 3;
739 let ResourceCycles = [1,1,1];
740}
741def: InstRW<[BWWriteResGroup24], (instregex "MOVBE(16|32|64)mr")>;
742
743def BWWriteResGroup25 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
744 let Latency = 2;
745 let NumMicroOps = 3;
746 let ResourceCycles = [1,1,1];
747}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000748def: InstRW<[BWWriteResGroup25], (instrs PUSH16r, PUSH32r, PUSH64r,
749 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topper5a69a002018-03-21 06:28:42 +0000750def: InstRW<[BWWriteResGroup25], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000751 "PUSH64i8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000752
Gadi Haber323f2e12017-10-24 20:19:47 +0000753def BWWriteResGroup27 : SchedWriteRes<[BWPort1]> {
754 let Latency = 3;
755 let NumMicroOps = 1;
756 let ResourceCycles = [1];
757}
Simon Pilgrimc0f654f2018-04-21 11:25:02 +0000758def: InstRW<[BWWriteResGroup27], (instregex "MMX_CVTPI2PSirr",
Craig Topper5a69a002018-03-21 06:28:42 +0000759 "PDEP(32|64)rr",
760 "PEXT(32|64)rr",
Craig Topper5a69a002018-03-21 06:28:42 +0000761 "SHLD(16|32|64)rri8",
762 "SHRD(16|32|64)rri8",
Simon Pilgrim920802c2018-04-21 21:16:44 +0000763 "(V?)CVTDQ2PS(Y?)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000764
765def BWWriteResGroup27_16 : SchedWriteRes<[BWPort1, BWPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000766 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000767 let NumMicroOps = 2;
768 let ResourceCycles = [1,1];
769}
Clement Courbet327fac42018-03-07 08:14:02 +0000770def: InstRW<[BWWriteResGroup27_16], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000771
772def BWWriteResGroup28 : SchedWriteRes<[BWPort5]> {
773 let Latency = 3;
774 let NumMicroOps = 1;
775 let ResourceCycles = [1];
776}
Simon Pilgrim825ead92018-04-21 20:45:12 +0000777def: InstRW<[BWWriteResGroup28], (instregex "VPBROADCASTBrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000778 "VPBROADCASTWrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000779
Gadi Haber323f2e12017-10-24 20:19:47 +0000780def BWWriteResGroup30 : SchedWriteRes<[BWPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000781 let Latency = 2;
Gadi Haber323f2e12017-10-24 20:19:47 +0000782 let NumMicroOps = 3;
783 let ResourceCycles = [3];
784}
Craig Topperb5f26592018-04-19 18:00:17 +0000785def: InstRW<[BWWriteResGroup30], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
786 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
787 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000788
Gadi Haber323f2e12017-10-24 20:19:47 +0000789def BWWriteResGroup33 : SchedWriteRes<[BWPort5,BWPort0156]> {
790 let Latency = 3;
791 let NumMicroOps = 3;
792 let ResourceCycles = [2,1];
793}
Craig Topper5a69a002018-03-21 06:28:42 +0000794def: InstRW<[BWWriteResGroup33], (instregex "MMX_PACKSSDWirr",
795 "MMX_PACKSSWBirr",
796 "MMX_PACKUSWBirr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000797
798def BWWriteResGroup34 : SchedWriteRes<[BWPort6,BWPort0156]> {
799 let Latency = 3;
800 let NumMicroOps = 3;
801 let ResourceCycles = [1,2];
802}
803def: InstRW<[BWWriteResGroup34], (instregex "CLD")>;
804
805def BWWriteResGroup35 : SchedWriteRes<[BWPort06,BWPort0156]> {
806 let Latency = 3;
807 let NumMicroOps = 3;
808 let ResourceCycles = [1,2];
809}
Craig Topper5a69a002018-03-21 06:28:42 +0000810def: InstRW<[BWWriteResGroup35], (instregex "RCL(8|16|32|64)r1",
811 "RCL(8|16|32|64)ri",
812 "RCR(8|16|32|64)r1",
813 "RCR(8|16|32|64)ri")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000814
815def BWWriteResGroup36 : SchedWriteRes<[BWPort06,BWPort0156]> {
816 let Latency = 3;
817 let NumMicroOps = 3;
818 let ResourceCycles = [2,1];
819}
Craig Topper5a69a002018-03-21 06:28:42 +0000820def: InstRW<[BWWriteResGroup36], (instregex "ROL(8|16|32|64)rCL",
821 "ROR(8|16|32|64)rCL",
822 "SAR(8|16|32|64)rCL",
823 "SHL(8|16|32|64)rCL",
824 "SHR(8|16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000825
826def BWWriteResGroup37 : SchedWriteRes<[BWPort4,BWPort6,BWPort237,BWPort0156]> {
827 let Latency = 3;
828 let NumMicroOps = 4;
829 let ResourceCycles = [1,1,1,1];
830}
831def: InstRW<[BWWriteResGroup37], (instregex "CALL(16|32|64)r")>;
832
833def BWWriteResGroup38 : SchedWriteRes<[BWPort4,BWPort237,BWPort06,BWPort0156]> {
834 let Latency = 3;
835 let NumMicroOps = 4;
836 let ResourceCycles = [1,1,1,1];
837}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000838def: InstRW<[BWWriteResGroup38], (instrs CALL64pcrel32)>;
839def: InstRW<[BWWriteResGroup38], (instregex "SET(A|BE)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000840
841def BWWriteResGroup39 : SchedWriteRes<[BWPort0,BWPort1]> {
842 let Latency = 4;
843 let NumMicroOps = 2;
844 let ResourceCycles = [1,1];
845}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000846def: InstRW<[BWWriteResGroup39], (instregex "(V?)CVT(T?)SD2SI64rr",
847 "(V?)CVT(T?)SD2SIrr",
848 "(V?)CVT(T?)SS2SI64rr",
849 "(V?)CVT(T?)SS2SIrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000850
851def BWWriteResGroup40 : SchedWriteRes<[BWPort0,BWPort5]> {
852 let Latency = 4;
853 let NumMicroOps = 2;
854 let ResourceCycles = [1,1];
855}
Simon Pilgrim210286e2018-05-08 10:28:03 +0000856def: InstRW<[BWWriteResGroup40], (instregex "VCVTPS2PDYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000857
858def BWWriteResGroup41 : SchedWriteRes<[BWPort0,BWPort0156]> {
859 let Latency = 4;
860 let NumMicroOps = 2;
861 let ResourceCycles = [1,1];
862}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000863def: InstRW<[BWWriteResGroup41], (instrs FNSTSW16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000864
865def BWWriteResGroup42 : SchedWriteRes<[BWPort1,BWPort5]> {
866 let Latency = 4;
867 let NumMicroOps = 2;
868 let ResourceCycles = [1,1];
869}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000870def: InstRW<[BWWriteResGroup42], (instrs IMUL64r, MUL64r, MULX64rr)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000871def: InstRW<[BWWriteResGroup42], (instregex "MMX_CVTPI2PDirr",
872 "MMX_CVT(T?)PD2PIirr",
873 "MMX_CVT(T?)PS2PIirr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000874 "(V?)CVTDQ2PDrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000875 "(V?)CVTPD2PSrr",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000876 "(V?)CVTSD2SSrr",
877 "(V?)CVTSI642SDrr",
878 "(V?)CVTSI2SDrr",
879 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000880 "(V?)CVT(T?)PD2DQrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000881
882def BWWriteResGroup42_16 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
883 let Latency = 4;
884 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000885 let ResourceCycles = [1,1,2];
Gadi Haber323f2e12017-10-24 20:19:47 +0000886}
Craig Topper5a69a002018-03-21 06:28:42 +0000887def: InstRW<[BWWriteResGroup42_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000888
889def BWWriteResGroup43 : SchedWriteRes<[BWPort0,BWPort4,BWPort237]> {
890 let Latency = 4;
891 let NumMicroOps = 3;
892 let ResourceCycles = [1,1,1];
893}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000894def: InstRW<[BWWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000895
896def BWWriteResGroup44 : SchedWriteRes<[BWPort1,BWPort4,BWPort237]> {
897 let Latency = 4;
898 let NumMicroOps = 3;
899 let ResourceCycles = [1,1,1];
900}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000901def: InstRW<[BWWriteResGroup44], (instregex "IST(T?)_FP(16|32|64)m",
902 "IST_F(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000903
904def BWWriteResGroup45 : SchedWriteRes<[BWPort0156]> {
905 let Latency = 4;
906 let NumMicroOps = 4;
907 let ResourceCycles = [4];
908}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000909def: InstRW<[BWWriteResGroup45], (instrs FNCLEX)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000910
911def BWWriteResGroup46 : SchedWriteRes<[BWPort015,BWPort0156]> {
912 let Latency = 4;
913 let NumMicroOps = 4;
914 let ResourceCycles = [1,3];
915}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000916def: InstRW<[BWWriteResGroup46], (instrs VZEROUPPER)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000917
918def BWWriteResGroup47 : SchedWriteRes<[BWPort0]> {
919 let Latency = 5;
920 let NumMicroOps = 1;
921 let ResourceCycles = [1];
922}
Simon Pilgrima53d3302018-05-02 16:16:24 +0000923def: InstRW<[BWWriteResGroup47], (instregex "(V?)PCMPGTQ(Y?)rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000924 "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000925
Gadi Haber323f2e12017-10-24 20:19:47 +0000926def BWWriteResGroup49 : SchedWriteRes<[BWPort23]> {
927 let Latency = 5;
928 let NumMicroOps = 1;
929 let ResourceCycles = [1];
930}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000931def: InstRW<[BWWriteResGroup49], (instregex "MOVSX(16|32|64)rm16",
Craig Topper5a69a002018-03-21 06:28:42 +0000932 "MOVSX(16|32|64)rm32",
933 "MOVSX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000934 "MOVZX(16|32|64)rm16",
935 "MOVZX(16|32|64)rm8",
Craig Topper5a69a002018-03-21 06:28:42 +0000936 "VBROADCASTSSrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000937 "(V?)MOVDDUPrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +0000938 "(V?)MOVSHDUPrm",
939 "(V?)MOVSLDUPrm",
Craig Topper5a69a002018-03-21 06:28:42 +0000940 "VPBROADCASTDrm",
941 "VPBROADCASTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000942
943def BWWriteResGroup50 : SchedWriteRes<[BWPort1,BWPort5]> {
944 let Latency = 5;
945 let NumMicroOps = 3;
946 let ResourceCycles = [1,2];
947}
Simon Pilgrimef8d3ae2018-04-22 15:25:59 +0000948def: InstRW<[BWWriteResGroup50], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000949
950def BWWriteResGroup51 : SchedWriteRes<[BWPort1,BWPort6,BWPort06]> {
951 let Latency = 5;
952 let NumMicroOps = 3;
953 let ResourceCycles = [1,1,1];
954}
955def: InstRW<[BWWriteResGroup51], (instregex "STR(16|32|64)r")>;
956
957def BWWriteResGroup52 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000958 let Latency = 4;
Gadi Haber323f2e12017-10-24 20:19:47 +0000959 let NumMicroOps = 3;
960 let ResourceCycles = [1,1,1];
961}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000962def: InstRW<[BWWriteResGroup52], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000963
Gadi Haber323f2e12017-10-24 20:19:47 +0000964def BWWriteResGroup54 : SchedWriteRes<[BWPort6,BWPort0156]> {
965 let Latency = 5;
966 let NumMicroOps = 5;
967 let ResourceCycles = [1,4];
968}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000969def: InstRW<[BWWriteResGroup54], (instrs PAUSE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000970
971def BWWriteResGroup55 : SchedWriteRes<[BWPort06,BWPort0156]> {
972 let Latency = 5;
973 let NumMicroOps = 5;
974 let ResourceCycles = [1,4];
975}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000976def: InstRW<[BWWriteResGroup55], (instrs XSETBV)>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000977
978def BWWriteResGroup56 : SchedWriteRes<[BWPort06,BWPort0156]> {
979 let Latency = 5;
980 let NumMicroOps = 5;
981 let ResourceCycles = [2,3];
982}
Craig Topper5a69a002018-03-21 06:28:42 +0000983def: InstRW<[BWWriteResGroup56], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000984
985def BWWriteResGroup57 : SchedWriteRes<[BWPort4,BWPort237,BWPort0156]> {
986 let Latency = 5;
987 let NumMicroOps = 6;
988 let ResourceCycles = [1,1,4];
989}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000990def: InstRW<[BWWriteResGroup57], (instregex "PUSHF(16|64)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +0000991
992def BWWriteResGroup58 : SchedWriteRes<[BWPort23]> {
993 let Latency = 6;
994 let NumMicroOps = 1;
995 let ResourceCycles = [1];
996}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000997def: InstRW<[BWWriteResGroup58], (instregex "LD_F(32|64|80)m",
Craig Topper5a69a002018-03-21 06:28:42 +0000998 "VBROADCASTF128",
999 "VBROADCASTI128",
1000 "VBROADCASTSDYrm",
1001 "VBROADCASTSSYrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001002 "VMOVDDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001003 "VMOVSHDUPYrm",
1004 "VMOVSLDUPYrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001005 "VPBROADCASTDYrm",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001006 "VPBROADCASTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001007
1008def BWWriteResGroup59 : SchedWriteRes<[BWPort0,BWPort23]> {
1009 let Latency = 6;
1010 let NumMicroOps = 2;
1011 let ResourceCycles = [1,1];
1012}
Simon Pilgrim891ebcd2018-05-15 14:12:32 +00001013def: InstRW<[BWWriteResGroup59], (instregex "(V?)CVTPS2PDrm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001014 "(V?)CVTSS2SDrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001015 "VPSLLVQrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001016 "VPSRLVQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001017
1018def BWWriteResGroup60 : SchedWriteRes<[BWPort1,BWPort5]> {
1019 let Latency = 6;
1020 let NumMicroOps = 2;
1021 let ResourceCycles = [1,1];
1022}
Craig Topper5a69a002018-03-21 06:28:42 +00001023def: InstRW<[BWWriteResGroup60], (instregex "VCVTDQ2PDYrr",
Craig Topper5a69a002018-03-21 06:28:42 +00001024 "VCVTPD2PSYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001025 "VCVT(T?)PD2DQYrr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001026
Gadi Haber323f2e12017-10-24 20:19:47 +00001027def BWWriteResGroup62 : SchedWriteRes<[BWPort6,BWPort23]> {
1028 let Latency = 6;
1029 let NumMicroOps = 2;
1030 let ResourceCycles = [1,1];
1031}
Craig Topper5a69a002018-03-21 06:28:42 +00001032def: InstRW<[BWWriteResGroup62], (instregex "FARJMP64",
1033 "JMP(16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001034
1035def BWWriteResGroup63 : SchedWriteRes<[BWPort23,BWPort06]> {
1036 let Latency = 6;
1037 let NumMicroOps = 2;
1038 let ResourceCycles = [1,1];
1039}
Craig Topperdfccafe2018-04-18 06:41:25 +00001040def: InstRW<[BWWriteResGroup63], (instregex "BT(16|32|64)mi8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001041
1042def BWWriteResGroup64 : SchedWriteRes<[BWPort23,BWPort15]> {
1043 let Latency = 6;
1044 let NumMicroOps = 2;
1045 let ResourceCycles = [1,1];
1046}
Craig Topper5a69a002018-03-21 06:28:42 +00001047def: InstRW<[BWWriteResGroup64], (instregex "ANDN(32|64)rm",
1048 "BLSI(32|64)rm",
1049 "BLSMSK(32|64)rm",
1050 "BLSR(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001051 "MOVBE(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001052
1053def BWWriteResGroup65 : SchedWriteRes<[BWPort23,BWPort015]> {
1054 let Latency = 6;
1055 let NumMicroOps = 2;
1056 let ResourceCycles = [1,1];
1057}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001058def: InstRW<[BWWriteResGroup65], (instregex "VINSERTF128rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001059 "VINSERTI128rm",
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00001060 "VPBLENDDrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001061
1062def BWWriteResGroup66 : SchedWriteRes<[BWPort23,BWPort0156]> {
1063 let Latency = 6;
1064 let NumMicroOps = 2;
1065 let ResourceCycles = [1,1];
1066}
Craig Topper2d451e72018-03-18 08:38:06 +00001067def: InstRW<[BWWriteResGroup66], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001068def: InstRW<[BWWriteResGroup66], (instregex "POP(16|32|64)rmr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001069
1070def BWWriteResGroup67 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1071 let Latency = 6;
1072 let NumMicroOps = 4;
1073 let ResourceCycles = [1,1,2];
1074}
Craig Topper5a69a002018-03-21 06:28:42 +00001075def: InstRW<[BWWriteResGroup67], (instregex "SHLD(16|32|64)rrCL",
1076 "SHRD(16|32|64)rrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001077
1078def BWWriteResGroup68 : SchedWriteRes<[BWPort1,BWPort6,BWPort06,BWPort0156]> {
1079 let Latency = 6;
1080 let NumMicroOps = 4;
1081 let ResourceCycles = [1,1,1,1];
1082}
1083def: InstRW<[BWWriteResGroup68], (instregex "SLDT(16|32|64)r")>;
1084
1085def BWWriteResGroup69 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1086 let Latency = 6;
1087 let NumMicroOps = 4;
1088 let ResourceCycles = [1,1,1,1];
1089}
Craig Topper5a69a002018-03-21 06:28:42 +00001090def: InstRW<[BWWriteResGroup69], (instregex "BTC(16|32|64)mi8",
1091 "BTR(16|32|64)mi8",
1092 "BTS(16|32|64)mi8",
1093 "SAR(8|16|32|64)m1",
1094 "SAR(8|16|32|64)mi",
1095 "SHL(8|16|32|64)m1",
1096 "SHL(8|16|32|64)mi",
1097 "SHR(8|16|32|64)m1",
1098 "SHR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001099
1100def BWWriteResGroup70 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1101 let Latency = 6;
1102 let NumMicroOps = 4;
1103 let ResourceCycles = [1,1,1,1];
1104}
Craig Topperf0d04262018-04-06 16:16:48 +00001105def: InstRW<[BWWriteResGroup70], (instregex "POP(16|32|64)rmm",
1106 "PUSH(16|32|64)rmm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001107
1108def BWWriteResGroup71 : SchedWriteRes<[BWPort6,BWPort0156]> {
1109 let Latency = 6;
1110 let NumMicroOps = 6;
1111 let ResourceCycles = [1,5];
1112}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001113def: InstRW<[BWWriteResGroup71], (instrs STD)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001114
Gadi Haber323f2e12017-10-24 20:19:47 +00001115def BWWriteResGroup73 : SchedWriteRes<[BWPort0,BWPort23]> {
1116 let Latency = 7;
1117 let NumMicroOps = 2;
1118 let ResourceCycles = [1,1];
1119}
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00001120def: InstRW<[BWWriteResGroup73], (instregex "VPSLLVQYrm",
Simon Pilgrim210286e2018-05-08 10:28:03 +00001121 "VPSRLVQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001122
1123def BWWriteResGroup74 : SchedWriteRes<[BWPort1,BWPort23]> {
1124 let Latency = 7;
1125 let NumMicroOps = 2;
1126 let ResourceCycles = [1,1];
1127}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001128def: InstRW<[BWWriteResGroup74], (instregex "FCOM(P?)(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001129
Gadi Haber323f2e12017-10-24 20:19:47 +00001130def BWWriteResGroup77 : SchedWriteRes<[BWPort23,BWPort015]> {
1131 let Latency = 7;
1132 let NumMicroOps = 2;
1133 let ResourceCycles = [1,1];
1134}
Simon Pilgrim57f2b182018-05-01 12:39:17 +00001135def: InstRW<[BWWriteResGroup77], (instregex "VPBLENDDYrmi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001136
Gadi Haber323f2e12017-10-24 20:19:47 +00001137def BWWriteResGroup79 : SchedWriteRes<[BWPort5,BWPort23]> {
1138 let Latency = 7;
1139 let NumMicroOps = 3;
1140 let ResourceCycles = [2,1];
1141}
Simon Pilgrim96855ec2018-04-22 14:43:12 +00001142def: InstRW<[BWWriteResGroup79], (instregex "MMX_PACKSSDWirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001143 "MMX_PACKSSWBirm",
Simon Pilgrimb0a3be02018-05-08 12:17:55 +00001144 "MMX_PACKUSWBirm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001145
1146def BWWriteResGroup80 : SchedWriteRes<[BWPort23,BWPort0156]> {
1147 let Latency = 7;
1148 let NumMicroOps = 3;
1149 let ResourceCycles = [1,2];
1150}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001151def: InstRW<[BWWriteResGroup80], (instrs LEAVE, LEAVE64,
1152 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001153
Gadi Haber323f2e12017-10-24 20:19:47 +00001154def BWWriteResGroup82 : SchedWriteRes<[BWPort0,BWPort01,BWPort23]> {
1155 let Latency = 7;
1156 let NumMicroOps = 3;
1157 let ResourceCycles = [1,1,1];
1158}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001159def: InstRW<[BWWriteResGroup82], (instrs FLDCW16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001160
Gadi Haber323f2e12017-10-24 20:19:47 +00001161def BWWriteResGroup84 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1162 let Latency = 7;
1163 let NumMicroOps = 3;
1164 let ResourceCycles = [1,1,1];
1165}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001166def: InstRW<[BWWriteResGroup84], (instrs LRETQ, RETQ)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001167
Gadi Haber323f2e12017-10-24 20:19:47 +00001168def BWWriteResGroup87 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06]> {
1169 let Latency = 7;
1170 let NumMicroOps = 5;
1171 let ResourceCycles = [1,1,1,2];
1172}
Craig Topper5a69a002018-03-21 06:28:42 +00001173def: InstRW<[BWWriteResGroup87], (instregex "ROL(8|16|32|64)m1",
1174 "ROL(8|16|32|64)mi",
1175 "ROR(8|16|32|64)m1",
1176 "ROR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001177
1178def BWWriteResGroup88 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1179 let Latency = 7;
1180 let NumMicroOps = 5;
1181 let ResourceCycles = [1,1,1,2];
1182}
Craig Topper5a69a002018-03-21 06:28:42 +00001183def: InstRW<[BWWriteResGroup88], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001184
1185def BWWriteResGroup89 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1186 let Latency = 7;
1187 let NumMicroOps = 5;
1188 let ResourceCycles = [1,1,1,1,1];
1189}
Craig Topper5a69a002018-03-21 06:28:42 +00001190def: InstRW<[BWWriteResGroup89], (instregex "CALL(16|32|64)m",
1191 "FARCALL64")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001192
1193def BWWriteResGroup90 : SchedWriteRes<[BWPort6,BWPort06,BWPort15,BWPort0156]> {
1194 let Latency = 7;
1195 let NumMicroOps = 7;
1196 let ResourceCycles = [2,2,1,2];
1197}
Craig Topper2d451e72018-03-18 08:38:06 +00001198def: InstRW<[BWWriteResGroup90], (instrs LOOP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001199
1200def BWWriteResGroup91 : SchedWriteRes<[BWPort1,BWPort23]> {
1201 let Latency = 8;
1202 let NumMicroOps = 2;
1203 let ResourceCycles = [1,1];
1204}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001205def: InstRW<[BWWriteResGroup91], (instregex "MMX_CVTPI2PSirm",
Craig Topper5a69a002018-03-21 06:28:42 +00001206 "PDEP(32|64)rm",
1207 "PEXT(32|64)rm",
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001208 "(V?)CVTDQ2PSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001209
1210def BWWriteResGroup91_16 : SchedWriteRes<[BWPort1, BWPort0156, BWPort23]> {
Craig Topperf846e2d2018-04-19 05:34:05 +00001211 let Latency = 8;
Gadi Haber323f2e12017-10-24 20:19:47 +00001212 let NumMicroOps = 3;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001213 let ResourceCycles = [1,1,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001214}
Craig Topperf846e2d2018-04-19 05:34:05 +00001215def: InstRW<[BWWriteResGroup91_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001216
Craig Topperf846e2d2018-04-19 05:34:05 +00001217def BWWriteResGroup91_16_2 : SchedWriteRes<[BWPort1, BWPort06, BWPort0156, BWPort23]> {
1218 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001219 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001220 let ResourceCycles = [1,1,2,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001221}
Craig Topper5a69a002018-03-21 06:28:42 +00001222def: InstRW<[BWWriteResGroup91_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001223
Gadi Haber323f2e12017-10-24 20:19:47 +00001224def BWWriteResGroup92 : SchedWriteRes<[BWPort5,BWPort23]> {
1225 let Latency = 8;
1226 let NumMicroOps = 2;
1227 let ResourceCycles = [1,1];
1228}
Craig Topper5a69a002018-03-21 06:28:42 +00001229def: InstRW<[BWWriteResGroup92], (instregex "VPMOVSXBDYrm",
1230 "VPMOVSXBQYrm",
1231 "VPMOVSXBWYrm",
1232 "VPMOVSXDQYrm",
1233 "VPMOVSXWDYrm",
1234 "VPMOVSXWQYrm",
1235 "VPMOVZXWDYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001236
Gadi Haber323f2e12017-10-24 20:19:47 +00001237def BWWriteResGroup97 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1238 let Latency = 8;
1239 let NumMicroOps = 5;
1240 let ResourceCycles = [1,1,1,2];
1241}
Craig Topper5a69a002018-03-21 06:28:42 +00001242def: InstRW<[BWWriteResGroup97], (instregex "RCL(8|16|32|64)m1",
1243 "RCL(8|16|32|64)mi",
1244 "RCR(8|16|32|64)m1",
1245 "RCR(8|16|32|64)mi")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001246
1247def BWWriteResGroup98 : SchedWriteRes<[BWPort23,BWPort237,BWPort06,BWPort0156]> {
1248 let Latency = 8;
1249 let NumMicroOps = 5;
1250 let ResourceCycles = [1,1,2,1];
1251}
Craig Topper13a16502018-03-19 00:56:09 +00001252def: InstRW<[BWWriteResGroup98], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001253
1254def BWWriteResGroup99 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort0156]> {
1255 let Latency = 8;
1256 let NumMicroOps = 6;
1257 let ResourceCycles = [1,1,1,3];
1258}
Craig Topper9f834812018-04-01 21:54:24 +00001259def: InstRW<[BWWriteResGroup99], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001260
1261def BWWriteResGroup100 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1262 let Latency = 8;
1263 let NumMicroOps = 6;
1264 let ResourceCycles = [1,1,1,2,1];
1265}
Simon Pilgrim0c0336e2018-05-17 12:43:42 +00001266def : SchedAlias<WriteADCRMW, BWWriteResGroup100>;
1267def: InstRW<[BWWriteResGroup100], (instregex "CMPXCHG(8|16|32|64)rm",
Craig Topper5a69a002018-03-21 06:28:42 +00001268 "ROL(8|16|32|64)mCL",
1269 "SAR(8|16|32|64)mCL",
Craig Topper5a69a002018-03-21 06:28:42 +00001270 "SHL(8|16|32|64)mCL",
1271 "SHR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001272
1273def BWWriteResGroup101 : SchedWriteRes<[BWPort1,BWPort23]> {
1274 let Latency = 9;
1275 let NumMicroOps = 2;
1276 let ResourceCycles = [1,1];
1277}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001278def: InstRW<[BWWriteResGroup101], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1279 "ILD_F(16|32|64)m",
Craig Topper5a69a002018-03-21 06:28:42 +00001280 "VCVTPS2DQYrm",
Clement Courbet0f1da8f2018-05-02 13:54:38 +00001281 "VCVTTPS2DQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001282
Gadi Haber323f2e12017-10-24 20:19:47 +00001283def BWWriteResGroup105 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1284 let Latency = 9;
1285 let NumMicroOps = 3;
1286 let ResourceCycles = [1,1,1];
1287}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001288def: InstRW<[BWWriteResGroup105], (instregex "(V?)CVTSS2SI(64)?rm",
1289 "(V?)CVT(T?)SD2SI64rm",
1290 "(V?)CVT(T?)SD2SIrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001291 "VCVTTSS2SI64rm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001292 "(V?)CVTTSS2SIrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001293
1294def BWWriteResGroup106 : SchedWriteRes<[BWPort0,BWPort5,BWPort23]> {
1295 let Latency = 9;
1296 let NumMicroOps = 3;
1297 let ResourceCycles = [1,1,1];
1298}
1299def: InstRW<[BWWriteResGroup106], (instregex "VCVTPS2PDYrm")>;
1300
1301def BWWriteResGroup107 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1302 let Latency = 9;
1303 let NumMicroOps = 3;
1304 let ResourceCycles = [1,1,1];
1305}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001306def: InstRW<[BWWriteResGroup107], (instrs IMUL64m, MUL64m, MULX64rm)>;
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001307def: InstRW<[BWWriteResGroup107], (instregex "CVTPD2PSrm",
1308 "CVT(T?)PD2DQrm",
Craig Topper5a69a002018-03-21 06:28:42 +00001309 "MMX_CVTPI2PDirm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001310 "MMX_CVT(T?)PD2PIirm",
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001311 "(V?)CVTDQ2PDrm",
1312 "(V?)CVTSD2SSrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001313
1314def BWWriteResGroup108 : SchedWriteRes<[BWPort5,BWPort23,BWPort015]> {
1315 let Latency = 9;
1316 let NumMicroOps = 3;
1317 let ResourceCycles = [1,1,1];
1318}
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001319def: InstRW<[BWWriteResGroup108], (instregex "VPBROADCASTB(Y?)rm",
1320 "VPBROADCASTW(Y?)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001321
Gadi Haber323f2e12017-10-24 20:19:47 +00001322def BWWriteResGroup111 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort0156]> {
1323 let Latency = 9;
1324 let NumMicroOps = 4;
1325 let ResourceCycles = [1,1,1,1];
1326}
Craig Topper5a69a002018-03-21 06:28:42 +00001327def: InstRW<[BWWriteResGroup111], (instregex "SHLD(16|32|64)mri8",
1328 "SHRD(16|32|64)mri8")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001329
1330def BWWriteResGroup112 : SchedWriteRes<[BWPort23,BWPort06,BWPort0156]> {
1331 let Latency = 9;
1332 let NumMicroOps = 5;
1333 let ResourceCycles = [1,1,3];
1334}
1335def: InstRW<[BWWriteResGroup112], (instregex "RDRAND(16|32|64)r")>;
1336
1337def BWWriteResGroup113 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1338 let Latency = 9;
1339 let NumMicroOps = 5;
1340 let ResourceCycles = [1,2,1,1];
1341}
Craig Topper5a69a002018-03-21 06:28:42 +00001342def: InstRW<[BWWriteResGroup113], (instregex "LAR(16|32|64)rm",
1343 "LSL(16|32|64)rm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001344
Gadi Haber323f2e12017-10-24 20:19:47 +00001345def BWWriteResGroup115 : SchedWriteRes<[BWPort0,BWPort23]> {
1346 let Latency = 10;
1347 let NumMicroOps = 2;
1348 let ResourceCycles = [1,1];
1349}
Simon Pilgrime5e4bf02018-04-23 22:45:04 +00001350def: InstRW<[BWWriteResGroup115], (instregex "(V?)PCMPGTQrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001351
Gadi Haber323f2e12017-10-24 20:19:47 +00001352def BWWriteResGroup117 : SchedWriteRes<[BWPort1,BWPort23]> {
1353 let Latency = 10;
1354 let NumMicroOps = 3;
1355 let ResourceCycles = [2,1];
1356}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001357def: InstRW<[BWWriteResGroup117], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001358
Gadi Haber323f2e12017-10-24 20:19:47 +00001359def BWWriteResGroup120 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23]> {
1360 let Latency = 10;
1361 let NumMicroOps = 4;
1362 let ResourceCycles = [1,1,1,1];
1363}
1364def: InstRW<[BWWriteResGroup120], (instregex "CVTTSS2SI64rm")>;
1365
1366def BWWriteResGroup121 : SchedWriteRes<[BWPort1,BWPort23,BWPort06,BWPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001367 let Latency = 9;
Gadi Haber323f2e12017-10-24 20:19:47 +00001368 let NumMicroOps = 4;
1369 let ResourceCycles = [1,1,1,1];
1370}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001371def: InstRW<[BWWriteResGroup121], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001372
Craig Topper8104f262018-04-02 05:33:28 +00001373def BWWriteResGroup122_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1374 let Latency = 11;
1375 let NumMicroOps = 1;
1376 let ResourceCycles = [1,3]; // Really 2.5 cycle throughput
1377}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001378def : SchedAlias<WriteFDiv, BWWriteResGroup122_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001379
1380def BWWriteResGroup123 : SchedWriteRes<[BWPort0,BWPort23]> {
1381 let Latency = 11;
1382 let NumMicroOps = 2;
1383 let ResourceCycles = [1,1];
1384}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001385def: InstRW<[BWWriteResGroup123], (instregex "MUL_F(32|64)m",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001386 "VPCMPGTQYrm")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001387
Gadi Haber323f2e12017-10-24 20:19:47 +00001388def BWWriteResGroup128 : SchedWriteRes<[BWPort1,BWPort5,BWPort23]> {
1389 let Latency = 11;
1390 let NumMicroOps = 3;
1391 let ResourceCycles = [1,1,1];
1392}
1393def: InstRW<[BWWriteResGroup128], (instregex "VCVTDQ2PDYrm")>;
1394
Gadi Haber323f2e12017-10-24 20:19:47 +00001395def BWWriteResGroup130 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1396 let Latency = 11;
1397 let NumMicroOps = 6;
1398 let ResourceCycles = [1,1,1,1,2];
1399}
Craig Topper5a69a002018-03-21 06:28:42 +00001400def: InstRW<[BWWriteResGroup130], (instregex "SHLD(16|32|64)mrCL",
1401 "SHRD(16|32|64)mrCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001402
1403def BWWriteResGroup131 : SchedWriteRes<[BWPort1,BWPort06,BWPort0156]> {
1404 let Latency = 11;
1405 let NumMicroOps = 7;
1406 let ResourceCycles = [2,2,3];
1407}
Craig Topper5a69a002018-03-21 06:28:42 +00001408def: InstRW<[BWWriteResGroup131], (instregex "RCL(16|32|64)rCL",
1409 "RCR(16|32|64)rCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001410
1411def BWWriteResGroup132 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1412 let Latency = 11;
1413 let NumMicroOps = 9;
1414 let ResourceCycles = [1,4,1,3];
1415}
1416def: InstRW<[BWWriteResGroup132], (instregex "RCL8rCL")>;
1417
1418def BWWriteResGroup133 : SchedWriteRes<[BWPort06,BWPort0156]> {
1419 let Latency = 11;
1420 let NumMicroOps = 11;
1421 let ResourceCycles = [2,9];
1422}
Craig Topper2d451e72018-03-18 08:38:06 +00001423def: InstRW<[BWWriteResGroup133], (instrs LOOPE)>;
1424def: InstRW<[BWWriteResGroup133], (instrs LOOPNE)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001425
Gadi Haber323f2e12017-10-24 20:19:47 +00001426def BWWriteResGroup135 : SchedWriteRes<[BWPort1,BWPort23]> {
1427 let Latency = 12;
1428 let NumMicroOps = 3;
1429 let ResourceCycles = [2,1];
1430}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00001431def: InstRW<[BWWriteResGroup135], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001432
Craig Topper8104f262018-04-02 05:33:28 +00001433def BWWriteResGroup139_1 : SchedWriteRes<[BWPort0,BWFPDivider]> {
1434 let Latency = 14;
1435 let NumMicroOps = 1;
1436 let ResourceCycles = [1,4];
1437}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001438def : SchedAlias<WriteFDiv64, BWWriteResGroup139_1>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001439
Gadi Haber323f2e12017-10-24 20:19:47 +00001440def BWWriteResGroup141 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1441 let Latency = 14;
1442 let NumMicroOps = 3;
1443 let ResourceCycles = [1,1,1];
1444}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001445def: InstRW<[BWWriteResGroup141], (instregex "MUL_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001446
Gadi Haber323f2e12017-10-24 20:19:47 +00001447def BWWriteResGroup144 : SchedWriteRes<[BWPort1,BWPort6,BWPort23,BWPort0156]> {
1448 let Latency = 14;
1449 let NumMicroOps = 8;
1450 let ResourceCycles = [2,2,1,3];
1451}
1452def: InstRW<[BWWriteResGroup144], (instregex "LAR(16|32|64)rr")>;
1453
1454def BWWriteResGroup145 : SchedWriteRes<[BWPort1,BWPort06,BWPort15,BWPort0156]> {
1455 let Latency = 14;
1456 let NumMicroOps = 10;
1457 let ResourceCycles = [2,3,1,4];
1458}
1459def: InstRW<[BWWriteResGroup145], (instregex "RCR8rCL")>;
1460
1461def BWWriteResGroup146 : SchedWriteRes<[BWPort0,BWPort1,BWPort6,BWPort0156]> {
1462 let Latency = 14;
1463 let NumMicroOps = 12;
1464 let ResourceCycles = [2,1,4,5];
1465}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001466def: InstRW<[BWWriteResGroup146], (instrs XCH_F)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001467
1468def BWWriteResGroup147 : SchedWriteRes<[BWPort0]> {
1469 let Latency = 15;
1470 let NumMicroOps = 1;
1471 let ResourceCycles = [1];
1472}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001473def: InstRW<[BWWriteResGroup147], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001474
Gadi Haber323f2e12017-10-24 20:19:47 +00001475def BWWriteResGroup149 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1476 let Latency = 15;
1477 let NumMicroOps = 10;
1478 let ResourceCycles = [1,1,1,4,1,2];
1479}
Craig Topper13a16502018-03-19 00:56:09 +00001480def: InstRW<[BWWriteResGroup149], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001481
Craig Topper8104f262018-04-02 05:33:28 +00001482def BWWriteResGroup150 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001483 let Latency = 16;
1484 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001485 let ResourceCycles = [1,1,5];
Gadi Haber323f2e12017-10-24 20:19:47 +00001486}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001487def : SchedAlias<WriteFDivLd, BWWriteResGroup150>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001488
Gadi Haber323f2e12017-10-24 20:19:47 +00001489def BWWriteResGroup153 : SchedWriteRes<[BWPort4,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1490 let Latency = 16;
1491 let NumMicroOps = 14;
1492 let ResourceCycles = [1,1,1,4,2,5];
1493}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001494def: InstRW<[BWWriteResGroup153], (instrs CMPXCHG8B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001495
1496def BWWriteResGroup154 : SchedWriteRes<[BWPort5]> {
1497 let Latency = 16;
1498 let NumMicroOps = 16;
1499 let ResourceCycles = [16];
1500}
Craig Topper5a69a002018-03-21 06:28:42 +00001501def: InstRW<[BWWriteResGroup154], (instrs VZEROALL)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001502
Gadi Haber323f2e12017-10-24 20:19:47 +00001503def BWWriteResGroup159 : SchedWriteRes<[BWPort5,BWPort6,BWPort06,BWPort0156]> {
1504 let Latency = 18;
1505 let NumMicroOps = 8;
1506 let ResourceCycles = [1,1,1,5];
1507}
Craig Topper5a69a002018-03-21 06:28:42 +00001508def: InstRW<[BWWriteResGroup159], (instrs CPUID)>;
Craig Topper2d451e72018-03-18 08:38:06 +00001509def: InstRW<[BWWriteResGroup159], (instrs RDTSC)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001510
1511def BWWriteResGroup160 : SchedWriteRes<[BWPort1,BWPort23,BWPort237,BWPort06,BWPort15,BWPort0156]> {
1512 let Latency = 18;
1513 let NumMicroOps = 11;
1514 let ResourceCycles = [2,1,1,3,1,3];
1515}
Craig Topper13a16502018-03-19 00:56:09 +00001516def: InstRW<[BWWriteResGroup160], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001517
Craig Topper8104f262018-04-02 05:33:28 +00001518def BWWriteResGroup161 : SchedWriteRes<[BWPort0,BWPort23,BWFPDivider]> {
Gadi Haber323f2e12017-10-24 20:19:47 +00001519 let Latency = 19;
1520 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001521 let ResourceCycles = [1,1,8];
Gadi Haber323f2e12017-10-24 20:19:47 +00001522}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001523def : SchedAlias<WriteFDiv64Ld, BWWriteResGroup161>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber323f2e12017-10-24 20:19:47 +00001524
Gadi Haber323f2e12017-10-24 20:19:47 +00001525def BWWriteResGroup165 : SchedWriteRes<[BWPort0]> {
1526 let Latency = 20;
1527 let NumMicroOps = 1;
1528 let ResourceCycles = [1];
1529}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001530def: InstRW<[BWWriteResGroup165], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001531
Gadi Haber323f2e12017-10-24 20:19:47 +00001532def BWWriteResGroup167 : SchedWriteRes<[BWPort4,BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1533 let Latency = 20;
1534 let NumMicroOps = 8;
1535 let ResourceCycles = [1,1,1,1,1,1,2];
1536}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001537def: InstRW<[BWWriteResGroup167], (instrs INSB, INSL, INSW)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001538
Gadi Haber323f2e12017-10-24 20:19:47 +00001539def BWWriteResGroup169 : SchedWriteRes<[BWPort0,BWPort23]> {
1540 let Latency = 21;
1541 let NumMicroOps = 2;
1542 let ResourceCycles = [1,1];
1543}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001544def: InstRW<[BWWriteResGroup169], (instregex "DIV_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001545
Gadi Haber323f2e12017-10-24 20:19:47 +00001546def BWWriteResGroup171 : SchedWriteRes<[BWPort0,BWPort4,BWPort5,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1547 let Latency = 21;
1548 let NumMicroOps = 19;
1549 let ResourceCycles = [2,1,4,1,1,4,6];
1550}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001551def: InstRW<[BWWriteResGroup171], (instrs CMPXCHG16B)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001552
1553def BWWriteResGroup172 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1554 let Latency = 22;
1555 let NumMicroOps = 18;
1556 let ResourceCycles = [1,1,16];
1557}
1558def: InstRW<[BWWriteResGroup172], (instregex "POPF64")>;
1559
Gadi Haber323f2e12017-10-24 20:19:47 +00001560def BWWriteResGroup176 : SchedWriteRes<[BWPort6,BWPort23,BWPort0156]> {
1561 let Latency = 23;
1562 let NumMicroOps = 19;
1563 let ResourceCycles = [3,1,15];
1564}
Craig Topper391c6f92017-12-10 01:24:08 +00001565def: InstRW<[BWWriteResGroup176], (instregex "XRSTOR(64)?")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001566
1567def BWWriteResGroup177 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1568 let Latency = 24;
1569 let NumMicroOps = 3;
1570 let ResourceCycles = [1,1,1];
1571}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001572def: InstRW<[BWWriteResGroup177], (instregex "DIV_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001573
Gadi Haber323f2e12017-10-24 20:19:47 +00001574def BWWriteResGroup180 : SchedWriteRes<[BWPort0,BWPort23]> {
1575 let Latency = 26;
1576 let NumMicroOps = 2;
1577 let ResourceCycles = [1,1];
1578}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001579def: InstRW<[BWWriteResGroup180], (instregex "DIVR_F(32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001580
Gadi Haber323f2e12017-10-24 20:19:47 +00001581def BWWriteResGroup182 : SchedWriteRes<[BWPort0,BWPort1,BWPort23]> {
1582 let Latency = 29;
1583 let NumMicroOps = 3;
1584 let ResourceCycles = [1,1,1];
1585}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001586def: InstRW<[BWWriteResGroup182], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001587
Gadi Haber323f2e12017-10-24 20:19:47 +00001588def BWWriteResGroup183_1 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1589 let Latency = 22;
1590 let NumMicroOps = 7;
1591 let ResourceCycles = [1,3,2,1];
1592}
Craig Topper17a31182017-12-16 18:35:29 +00001593def: InstRW<[BWWriteResGroup183_1], (instrs VGATHERQPDrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001594
1595def BWWriteResGroup183_2 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1596 let Latency = 23;
1597 let NumMicroOps = 9;
1598 let ResourceCycles = [1,3,4,1];
1599}
Craig Topper17a31182017-12-16 18:35:29 +00001600def: InstRW<[BWWriteResGroup183_2], (instrs VGATHERQPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001601
1602def BWWriteResGroup183_3 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1603 let Latency = 24;
1604 let NumMicroOps = 9;
1605 let ResourceCycles = [1,5,2,1];
1606}
Craig Topper17a31182017-12-16 18:35:29 +00001607def: InstRW<[BWWriteResGroup183_3], (instrs VGATHERQPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001608
1609def BWWriteResGroup183_4 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1610 let Latency = 25;
1611 let NumMicroOps = 7;
1612 let ResourceCycles = [1,3,2,1];
1613}
Craig Topper17a31182017-12-16 18:35:29 +00001614def: InstRW<[BWWriteResGroup183_4], (instrs VGATHERDPDrm,
1615 VGATHERDPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001616
1617def BWWriteResGroup183_5 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1618 let Latency = 26;
1619 let NumMicroOps = 9;
1620 let ResourceCycles = [1,5,2,1];
1621}
Craig Topper17a31182017-12-16 18:35:29 +00001622def: InstRW<[BWWriteResGroup183_5], (instrs VGATHERDPDYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001623
1624def BWWriteResGroup183_6 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1625 let Latency = 26;
1626 let NumMicroOps = 14;
Simon Pilgrimc21deec2018-03-24 19:37:28 +00001627 let ResourceCycles = [1,4,8,1];
Gadi Haber323f2e12017-10-24 20:19:47 +00001628}
Craig Topper17a31182017-12-16 18:35:29 +00001629def: InstRW<[BWWriteResGroup183_6], (instrs VGATHERDPSYrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001630
1631def BWWriteResGroup183_7 : SchedWriteRes<[BWPort4, BWPort5, BWPort23, BWPort0156]> {
1632 let Latency = 27;
1633 let NumMicroOps = 9;
1634 let ResourceCycles = [1,5,2,1];
1635}
Craig Topper17a31182017-12-16 18:35:29 +00001636def: InstRW<[BWWriteResGroup183_7], (instrs VGATHERQPSrm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001637
Gadi Haber323f2e12017-10-24 20:19:47 +00001638def BWWriteResGroup185 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1639 let Latency = 29;
1640 let NumMicroOps = 27;
1641 let ResourceCycles = [1,5,1,1,19];
1642}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001643def: InstRW<[BWWriteResGroup185], (instrs XSAVE64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001644
1645def BWWriteResGroup186 : SchedWriteRes<[BWPort4,BWPort6,BWPort23,BWPort237,BWPort0156]> {
1646 let Latency = 30;
1647 let NumMicroOps = 28;
1648 let ResourceCycles = [1,6,1,1,19];
1649}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001650def: InstRW<[BWWriteResGroup186], (instrs XSAVE)>;
1651def: InstRW<[BWWriteResGroup186], (instregex "XSAVEC", "XSAVES", "XSAVEOPT")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001652
Gadi Haber323f2e12017-10-24 20:19:47 +00001653def BWWriteResGroup190 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1654 let Latency = 34;
1655 let NumMicroOps = 8;
1656 let ResourceCycles = [2,2,2,1,1];
1657}
Craig Topper13a16502018-03-19 00:56:09 +00001658def: InstRW<[BWWriteResGroup190], (instregex "DIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001659
1660def BWWriteResGroup191 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort06,BWPort0156]> {
1661 let Latency = 34;
1662 let NumMicroOps = 23;
1663 let ResourceCycles = [1,5,3,4,10];
1664}
Craig Topper5a69a002018-03-21 06:28:42 +00001665def: InstRW<[BWWriteResGroup191], (instregex "IN(8|16|32)ri",
1666 "IN(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001667
1668def BWWriteResGroup193 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort23,BWPort0156]> {
1669 let Latency = 35;
1670 let NumMicroOps = 8;
1671 let ResourceCycles = [2,2,2,1,1];
1672}
Craig Topper13a16502018-03-19 00:56:09 +00001673def: InstRW<[BWWriteResGroup193], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001674
1675def BWWriteResGroup194 : SchedWriteRes<[BWPort5,BWPort6,BWPort23,BWPort237,BWPort06,BWPort0156]> {
1676 let Latency = 35;
1677 let NumMicroOps = 23;
1678 let ResourceCycles = [1,5,2,1,4,10];
1679}
Craig Topper5a69a002018-03-21 06:28:42 +00001680def: InstRW<[BWWriteResGroup194], (instregex "OUT(8|16|32)ir",
1681 "OUT(8|16|32)rr")>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001682
Gadi Haber323f2e12017-10-24 20:19:47 +00001683def BWWriteResGroup196 : SchedWriteRes<[BWPort5,BWPort0156]> {
1684 let Latency = 42;
1685 let NumMicroOps = 22;
1686 let ResourceCycles = [2,20];
1687}
Craig Topper2d451e72018-03-18 08:38:06 +00001688def: InstRW<[BWWriteResGroup196], (instrs RDTSCP)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001689
1690def BWWriteResGroup197 : SchedWriteRes<[BWPort0,BWPort01,BWPort23,BWPort05,BWPort06,BWPort015,BWPort0156]> {
1691 let Latency = 60;
1692 let NumMicroOps = 64;
1693 let ResourceCycles = [2,2,8,1,10,2,39];
1694}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001695def: InstRW<[BWWriteResGroup197], (instrs FLDENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001696
1697def BWWriteResGroup198 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1698 let Latency = 63;
1699 let NumMicroOps = 88;
1700 let ResourceCycles = [4,4,31,1,2,1,45];
1701}
Craig Topper2d451e72018-03-18 08:38:06 +00001702def: InstRW<[BWWriteResGroup198], (instrs FXRSTOR64)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001703
1704def BWWriteResGroup199 : SchedWriteRes<[BWPort0,BWPort6,BWPort23,BWPort05,BWPort06,BWPort15,BWPort0156]> {
1705 let Latency = 63;
1706 let NumMicroOps = 90;
1707 let ResourceCycles = [4,2,33,1,2,1,47];
1708}
Craig Topper2d451e72018-03-18 08:38:06 +00001709def: InstRW<[BWWriteResGroup199], (instrs FXRSTOR)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001710
1711def BWWriteResGroup200 : SchedWriteRes<[BWPort5,BWPort01,BWPort0156]> {
1712 let Latency = 75;
1713 let NumMicroOps = 15;
1714 let ResourceCycles = [6,3,6];
1715}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001716def: InstRW<[BWWriteResGroup200], (instrs FNINIT)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001717
1718def BWWriteResGroup201 : SchedWriteRes<[BWPort0,BWPort1,BWPort5,BWPort6,BWPort01,BWPort0156]> {
1719 let Latency = 80;
1720 let NumMicroOps = 32;
1721 let ResourceCycles = [7,7,3,3,1,11];
1722}
1723def: InstRW<[BWWriteResGroup201], (instregex "DIV(16|32|64)r")>;
1724
1725def BWWriteResGroup202 : SchedWriteRes<[BWPort0,BWPort1,BWPort4,BWPort5,BWPort6,BWPort237,BWPort06,BWPort0156]> {
1726 let Latency = 115;
1727 let NumMicroOps = 100;
1728 let ResourceCycles = [9,9,11,8,1,11,21,30];
1729}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001730def: InstRW<[BWWriteResGroup202], (instrs FSTENVm)>;
Gadi Haber323f2e12017-10-24 20:19:47 +00001731
Clement Courbet07c9ec62018-05-29 06:19:39 +00001732def: InstRW<[WriteZero], (instrs CLC)>;
1733
Gadi Haber323f2e12017-10-24 20:19:47 +00001734} // SchedModel