| Arnold Schwaighofer | e8d0bf2 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | 
|  | 11 | // selection DAG. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | #include "X86.h" | 
| Evan Cheng | 911c68d | 2006-01-16 21:21:29 +0000 | [diff] [blame] | 16 | #include "X86InstrBuilder.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 17 | #include "X86ISelLowering.h" | 
|  | 18 | #include "X86TargetMachine.h" | 
|  | 19 | #include "llvm/CallingConv.h" | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 20 | #include "llvm/Constants.h" | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 21 | #include "llvm/DerivedTypes.h" | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalAlias.h" | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 24 | #include "llvm/Function.h" | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 25 | #include "llvm/Intrinsics.h" | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" | 
| Evan Cheng | af598d2 | 2006-03-13 23:18:16 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFrameInfo.h" | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunction.h" | 
|  | 30 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Evan Cheng | efd142a | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineModuleInfo.h" | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/PseudoSourceValue.h" | 
| Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 34 | #include "llvm/Support/MathExtras.h" | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" | 
| Torok Edwin | 6dd2730 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetOptions.h" | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallSet.h" | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/StringExtras.h" | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" | 
| Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 41 | #include "llvm/Support/raw_ostream.h" | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 42 | using namespace llvm; | 
|  | 43 |  | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | static cl::opt<bool> | 
| Mon P Wang | 35a70ec | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 45 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); | 
| Mon P Wang | 0aa8f0a | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 |  | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 47 | // Forward declarations. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 48 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 49 | SDValue V2); | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 50 |  | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 51 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 52 | : TargetLowering(TM) { | 
| Evan Cheng | cde9e30 | 2006-01-27 08:10:46 +0000 | [diff] [blame] | 53 | Subtarget = &TM.getSubtarget<X86Subtarget>(); | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 54 | X86ScalarSSEf64 = Subtarget->hasSSE2(); | 
|  | 55 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 56 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 57 |  | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 58 | RegInfo = TM.getRegisterInfo(); | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 59 | TD = getTargetData(); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 60 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 61 | // Set up the TargetLowering object. | 
|  | 62 |  | 
|  | 63 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | 
|  | 64 | setShiftAmountType(MVT::i8); | 
| Duncan Sands | 8d6e2e1 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 65 | setBooleanContents(ZeroOrOneBooleanContent); | 
| Evan Cheng | 83eeefb | 2006-01-25 09:15:17 +0000 | [diff] [blame] | 66 | setSchedulingPreference(SchedulingForRegPressure); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 67 | setShiftAmountFlavor(Mask);   // shl X, 32 == shl X, 0 | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 68 | setStackPointerRegisterToSaveRestore(X86StackPtr); | 
| Evan Cheng | 20931a7 | 2006-03-16 21:47:42 +0000 | [diff] [blame] | 69 |  | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 70 | if (Subtarget->isTargetDarwin()) { | 
| Evan Cheng | b09a56f | 2006-03-17 20:31:41 +0000 | [diff] [blame] | 71 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 72 | setUseUnderscoreSetJmp(false); | 
|  | 73 | setUseUnderscoreLongJmp(false); | 
| Anton Korobeynikov | 4efbbc9 | 2007-01-03 11:43:14 +0000 | [diff] [blame] | 74 | } else if (Subtarget->isTargetMingw()) { | 
| Anton Korobeynikov | 3b7c257 | 2006-12-10 23:12:42 +0000 | [diff] [blame] | 75 | // MS runtime is weird: it exports _setjmp, but longjmp! | 
|  | 76 | setUseUnderscoreSetJmp(true); | 
|  | 77 | setUseUnderscoreLongJmp(false); | 
|  | 78 | } else { | 
|  | 79 | setUseUnderscoreSetJmp(true); | 
|  | 80 | setUseUnderscoreLongJmp(true); | 
|  | 81 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 82 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 83 | // Set up the register classes. | 
| Evan Cheng | 9fee442 | 2006-05-16 07:21:53 +0000 | [diff] [blame] | 84 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); | 
|  | 85 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); | 
|  | 86 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 87 | if (Subtarget->is64Bit()) | 
|  | 88 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 89 |  | 
| Evan Cheng | 07d53b1 | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 90 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); | 
| Evan Cheng | 5d9fd97 | 2006-10-04 00:56:09 +0000 | [diff] [blame] | 91 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 92 | // We don't accept any truncstore of integer registers. | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 93 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); | 
|  | 94 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); | 
|  | 95 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); | 
|  | 96 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); | 
|  | 97 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); | 
| Evan Cheng | 3b0f5e4 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 98 | setTruncStoreAction(MVT::i16, MVT::i8,  Expand); | 
|  | 99 |  | 
|  | 100 | // SETOEQ and SETUNE require checking two conditions. | 
|  | 101 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); | 
|  | 102 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | 
|  | 103 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | 
|  | 104 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | 
|  | 105 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | 
|  | 106 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 107 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 108 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this | 
|  | 109 | // operation. | 
|  | 110 | setOperationAction(ISD::UINT_TO_FP       , MVT::i1   , Promote); | 
|  | 111 | setOperationAction(ISD::UINT_TO_FP       , MVT::i8   , Promote); | 
|  | 112 | setOperationAction(ISD::UINT_TO_FP       , MVT::i16  , Promote); | 
| Evan Cheng | 0d5b69f | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 113 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 114 | if (Subtarget->is64Bit()) { | 
| Evan Cheng | 0d5b69f | 2006-01-17 02:32:49 +0000 | [diff] [blame] | 115 | setOperationAction(ISD::UINT_TO_FP     , MVT::i32  , Promote); | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 116 | setOperationAction(ISD::UINT_TO_FP     , MVT::i64  , Expand); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 117 | } else if (!UseSoftFloat) { | 
|  | 118 | if (X86ScalarSSEf64) { | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 119 | // We have an impenetrably clever algorithm for ui64->double only. | 
|  | 120 | setOperationAction(ISD::UINT_TO_FP   , MVT::i64  , Custom); | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 121 | } | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 122 | // We have an algorithm for SSE2, and we turn this into a 64-bit | 
|  | 123 | // FILD for other targets. | 
|  | 124 | setOperationAction(ISD::UINT_TO_FP   , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 125 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 126 |  | 
|  | 127 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | 
|  | 128 | // this operation. | 
|  | 129 | setOperationAction(ISD::SINT_TO_FP       , MVT::i1   , Promote); | 
|  | 130 | setOperationAction(ISD::SINT_TO_FP       , MVT::i8   , Promote); | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 131 |  | 
| Devang Patel | 54707b4 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 132 | if (!UseSoftFloat) { | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 133 | // SSE has no i16 to fp conversion, only i32 | 
|  | 134 | if (X86ScalarSSEf32) { | 
|  | 135 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
|  | 136 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 137 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 138 | } else { | 
|  | 139 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Custom); | 
|  | 140 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Custom); | 
|  | 141 | } | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 142 | } else { | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 143 | setOperationAction(ISD::SINT_TO_FP     , MVT::i16  , Promote); | 
|  | 144 | setOperationAction(ISD::SINT_TO_FP     , MVT::i32  , Promote); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 145 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 146 |  | 
| Dale Johannesen | 7d67e54 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 147 | // In 32-bit mode these are custom lowered.  In 64-bit mode F32 and F64 | 
|  | 148 | // are Legal, f80 is custom lowered. | 
|  | 149 | setOperationAction(ISD::FP_TO_SINT     , MVT::i64  , Custom); | 
|  | 150 | setOperationAction(ISD::SINT_TO_FP     , MVT::i64  , Custom); | 
| Evan Cheng | 5b97fcf | 2006-01-30 08:02:57 +0000 | [diff] [blame] | 151 |  | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 152 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | 
|  | 153 | // this operation. | 
|  | 154 | setOperationAction(ISD::FP_TO_SINT       , MVT::i1   , Promote); | 
|  | 155 | setOperationAction(ISD::FP_TO_SINT       , MVT::i8   , Promote); | 
|  | 156 |  | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 157 | if (X86ScalarSSEf32) { | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Promote); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 159 | // f32 and f64 cases are Legal, f80 case is not | 
|  | 160 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 161 | } else { | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 162 | setOperationAction(ISD::FP_TO_SINT     , MVT::i16  , Custom); | 
| Evan Cheng | 08390f6 | 2006-01-30 22:13:22 +0000 | [diff] [blame] | 163 | setOperationAction(ISD::FP_TO_SINT     , MVT::i32  , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 164 | } | 
|  | 165 |  | 
|  | 166 | // Handle FP_TO_UINT by promoting the destination to a larger signed | 
|  | 167 | // conversion. | 
|  | 168 | setOperationAction(ISD::FP_TO_UINT       , MVT::i1   , Promote); | 
|  | 169 | setOperationAction(ISD::FP_TO_UINT       , MVT::i8   , Promote); | 
|  | 170 | setOperationAction(ISD::FP_TO_UINT       , MVT::i16  , Promote); | 
|  | 171 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 172 | if (Subtarget->is64Bit()) { | 
|  | 173 | setOperationAction(ISD::FP_TO_UINT     , MVT::i64  , Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 174 | setOperationAction(ISD::FP_TO_UINT     , MVT::i32  , Promote); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 175 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 176 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 177 | // Expand FP_TO_UINT into a select. | 
|  | 178 | // FIXME: We would like to use a Custom expander here eventually to do | 
|  | 179 | // the optimal thing for SSE vs. the default expansion in the legalizer. | 
|  | 180 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Expand); | 
|  | 181 | else | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 182 | // With SSE3 we can use fisttpll to convert to a signed i64; without | 
|  | 183 | // SSE, we're stuck with a fistpll. | 
|  | 184 | setOperationAction(ISD::FP_TO_UINT   , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 185 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 186 |  | 
| Chris Lattner | 55c17f9 | 2006-12-05 18:22:22 +0000 | [diff] [blame] | 187 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 188 | if (!X86ScalarSSEf64) { | 
| Chris Lattner | c20b7e8 | 2006-12-05 18:45:06 +0000 | [diff] [blame] | 189 | setOperationAction(ISD::BIT_CONVERT      , MVT::f32  , Expand); | 
|  | 190 | setOperationAction(ISD::BIT_CONVERT      , MVT::i32  , Expand); | 
|  | 191 | } | 
| Chris Lattner | 30107e6 | 2005-12-23 05:15:23 +0000 | [diff] [blame] | 192 |  | 
| Dan Gohman | c589243 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 193 | // Scalar integer divide and remainder are lowered to use operations that | 
|  | 194 | // produce two results, to match the available instructions. This exposes | 
|  | 195 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | 
|  | 196 | // into a single instruction. | 
|  | 197 | // | 
|  | 198 | // Scalar integer multiply-high is also lowered to use two-result | 
|  | 199 | // operations, to match the available instructions. However, plain multiply | 
|  | 200 | // (low) operations are left as Legal, as there are single-result | 
|  | 201 | // instructions for this in x86. Using the two-result multiply instructions | 
|  | 202 | // when both high and low results are needed must be arranged by dagcombine. | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 203 | setOperationAction(ISD::MULHS           , MVT::i8    , Expand); | 
|  | 204 | setOperationAction(ISD::MULHU           , MVT::i8    , Expand); | 
|  | 205 | setOperationAction(ISD::SDIV            , MVT::i8    , Expand); | 
|  | 206 | setOperationAction(ISD::UDIV            , MVT::i8    , Expand); | 
|  | 207 | setOperationAction(ISD::SREM            , MVT::i8    , Expand); | 
|  | 208 | setOperationAction(ISD::UREM            , MVT::i8    , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 209 | setOperationAction(ISD::MULHS           , MVT::i16   , Expand); | 
|  | 210 | setOperationAction(ISD::MULHU           , MVT::i16   , Expand); | 
|  | 211 | setOperationAction(ISD::SDIV            , MVT::i16   , Expand); | 
|  | 212 | setOperationAction(ISD::UDIV            , MVT::i16   , Expand); | 
|  | 213 | setOperationAction(ISD::SREM            , MVT::i16   , Expand); | 
|  | 214 | setOperationAction(ISD::UREM            , MVT::i16   , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::MULHS           , MVT::i32   , Expand); | 
|  | 216 | setOperationAction(ISD::MULHU           , MVT::i32   , Expand); | 
|  | 217 | setOperationAction(ISD::SDIV            , MVT::i32   , Expand); | 
|  | 218 | setOperationAction(ISD::UDIV            , MVT::i32   , Expand); | 
|  | 219 | setOperationAction(ISD::SREM            , MVT::i32   , Expand); | 
|  | 220 | setOperationAction(ISD::UREM            , MVT::i32   , Expand); | 
| Dan Gohman | a160361 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 221 | setOperationAction(ISD::MULHS           , MVT::i64   , Expand); | 
|  | 222 | setOperationAction(ISD::MULHU           , MVT::i64   , Expand); | 
|  | 223 | setOperationAction(ISD::SDIV            , MVT::i64   , Expand); | 
|  | 224 | setOperationAction(ISD::UDIV            , MVT::i64   , Expand); | 
|  | 225 | setOperationAction(ISD::SREM            , MVT::i64   , Expand); | 
|  | 226 | setOperationAction(ISD::UREM            , MVT::i64   , Expand); | 
| Dan Gohman | 3159968 | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 227 |  | 
| Evan Cheng | 0d41d19 | 2006-10-30 08:02:39 +0000 | [diff] [blame] | 228 | setOperationAction(ISD::BR_JT            , MVT::Other, Expand); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 229 | setOperationAction(ISD::BRCOND           , MVT::Other, Custom); | 
| Nate Begeman | 7e7f439 | 2006-02-01 07:19:44 +0000 | [diff] [blame] | 230 | setOperationAction(ISD::BR_CC            , MVT::Other, Expand); | 
|  | 231 | setOperationAction(ISD::SELECT_CC        , MVT::Other, Expand); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 232 | if (Subtarget->is64Bit()) | 
| Christopher Lamb | b372aba | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 233 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); | 
|  | 234 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16  , Legal); | 
|  | 235 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8   , Legal); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1   , Expand); | 
|  | 237 | setOperationAction(ISD::FP_ROUND_INREG   , MVT::f32  , Expand); | 
| Chris Lattner | d4defb0 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::FREM             , MVT::f32  , Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::FREM             , MVT::f64  , Expand); | 
| Chris Lattner | d4defb0 | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 240 | setOperationAction(ISD::FREM             , MVT::f80  , Expand); | 
| Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::FLT_ROUNDS_      , MVT::i32  , Custom); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 242 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::CTPOP            , MVT::i8   , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::CTTZ             , MVT::i8   , Custom); | 
|  | 245 | setOperationAction(ISD::CTLZ             , MVT::i8   , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::CTPOP            , MVT::i16  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 247 | setOperationAction(ISD::CTTZ             , MVT::i16  , Custom); | 
|  | 248 | setOperationAction(ISD::CTLZ             , MVT::i16  , Custom); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::CTPOP            , MVT::i32  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 250 | setOperationAction(ISD::CTTZ             , MVT::i32  , Custom); | 
|  | 251 | setOperationAction(ISD::CTLZ             , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 252 | if (Subtarget->is64Bit()) { | 
|  | 253 | setOperationAction(ISD::CTPOP          , MVT::i64  , Expand); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 254 | setOperationAction(ISD::CTTZ           , MVT::i64  , Custom); | 
|  | 255 | setOperationAction(ISD::CTLZ           , MVT::i64  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 256 | } | 
|  | 257 |  | 
| Andrew Lenharth | 0bf68ae | 2005-11-20 21:41:10 +0000 | [diff] [blame] | 258 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64  , Custom); | 
| Nate Begeman | 2fba8a3 | 2006-01-14 03:14:10 +0000 | [diff] [blame] | 259 | setOperationAction(ISD::BSWAP            , MVT::i16  , Expand); | 
| Nate Begeman | 1b8121b | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 260 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 261 | // These should be promoted to a larger select which is supported. | 
|  | 262 | setOperationAction(ISD::SELECT           , MVT::i1   , Promote); | 
|  | 263 | setOperationAction(ISD::SELECT           , MVT::i8   , Promote); | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 264 | // X86 wants to expand cmov itself. | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 265 | setOperationAction(ISD::SELECT          , MVT::i16  , Custom); | 
|  | 266 | setOperationAction(ISD::SELECT          , MVT::i32  , Custom); | 
|  | 267 | setOperationAction(ISD::SELECT          , MVT::f32  , Custom); | 
|  | 268 | setOperationAction(ISD::SELECT          , MVT::f64  , Custom); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 269 | setOperationAction(ISD::SELECT          , MVT::f80  , Custom); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 270 | setOperationAction(ISD::SETCC           , MVT::i8   , Custom); | 
|  | 271 | setOperationAction(ISD::SETCC           , MVT::i16  , Custom); | 
|  | 272 | setOperationAction(ISD::SETCC           , MVT::i32  , Custom); | 
|  | 273 | setOperationAction(ISD::SETCC           , MVT::f32  , Custom); | 
|  | 274 | setOperationAction(ISD::SETCC           , MVT::f64  , Custom); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 275 | setOperationAction(ISD::SETCC           , MVT::f80  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 276 | if (Subtarget->is64Bit()) { | 
|  | 277 | setOperationAction(ISD::SELECT        , MVT::i64  , Custom); | 
|  | 278 | setOperationAction(ISD::SETCC         , MVT::i64  , Custom); | 
|  | 279 | } | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 280 | // X86 ret instruction may pop stack. | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 281 | setOperationAction(ISD::RET             , MVT::Other, Custom); | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::EH_RETURN       , MVT::Other, Custom); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 283 |  | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 284 | // Darwin ABI issue. | 
| Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 285 | setOperationAction(ISD::ConstantPool    , MVT::i32  , Custom); | 
| Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 286 | setOperationAction(ISD::JumpTable       , MVT::i32  , Custom); | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 287 | setOperationAction(ISD::GlobalAddress   , MVT::i32  , Custom); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 288 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32  , Custom); | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 289 | if (Subtarget->is64Bit()) | 
|  | 290 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 291 | setOperationAction(ISD::ExternalSymbol  , MVT::i32  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 292 | if (Subtarget->is64Bit()) { | 
|  | 293 | setOperationAction(ISD::ConstantPool  , MVT::i64  , Custom); | 
|  | 294 | setOperationAction(ISD::JumpTable     , MVT::i64  , Custom); | 
|  | 295 | setOperationAction(ISD::GlobalAddress , MVT::i64  , Custom); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 296 | setOperationAction(ISD::ExternalSymbol, MVT::i64  , Custom); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 297 | } | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 298 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | 
| Evan Cheng | 593bea7 | 2006-02-17 07:01:52 +0000 | [diff] [blame] | 299 | setOperationAction(ISD::SHL_PARTS       , MVT::i32  , Custom); | 
|  | 300 | setOperationAction(ISD::SRA_PARTS       , MVT::i32  , Custom); | 
|  | 301 | setOperationAction(ISD::SRL_PARTS       , MVT::i32  , Custom); | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 302 | if (Subtarget->is64Bit()) { | 
|  | 303 | setOperationAction(ISD::SHL_PARTS     , MVT::i64  , Custom); | 
|  | 304 | setOperationAction(ISD::SRA_PARTS     , MVT::i64  , Custom); | 
|  | 305 | setOperationAction(ISD::SRL_PARTS     , MVT::i64  , Custom); | 
|  | 306 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 307 |  | 
| Evan Cheng | ae2c56d | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 308 | if (Subtarget->hasSSE1()) | 
|  | 309 | setOperationAction(ISD::PREFETCH      , MVT::Other, Legal); | 
| Evan Cheng | 95cf661 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 310 |  | 
| Andrew Lenharth | fedcf47 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 311 | if (!Subtarget->hasSSE2()) | 
|  | 312 | setOperationAction(ISD::MEMBARRIER    , MVT::Other, Expand); | 
|  | 313 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 314 | // Expand certain atomics | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 315 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); | 
|  | 316 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | 
|  | 317 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | 
|  | 318 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | 
| Bill Wendling | f00f305 | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 319 |  | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 320 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); | 
|  | 321 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | 
|  | 322 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | 
|  | 323 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
| Andrew Lenharth | fedcf47 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 324 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 325 | if (!Subtarget->is64Bit()) { | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 326 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); | 
|  | 327 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | 
|  | 328 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | 
|  | 329 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | 
|  | 330 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | 
|  | 331 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | 
|  | 332 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 333 | } | 
|  | 334 |  | 
| Dan Gohman | 5c73a88 | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 335 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. | 
|  | 336 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); | 
| Evan Cheng | 30d7b70 | 2006-03-07 02:02:57 +0000 | [diff] [blame] | 337 | // FIXME - use subtarget debug flags | 
| Anton Korobeynikov | aa4c0f9 | 2006-10-31 08:31:24 +0000 | [diff] [blame] | 338 | if (!Subtarget->isTargetDarwin() && | 
|  | 339 | !Subtarget->isTargetELF() && | 
| Dan Gohman | fb19f94 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 340 | !Subtarget->isTargetCygMing()) { | 
|  | 341 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); | 
|  | 342 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); | 
|  | 343 | } | 
| Chris Lattner | 9c41536 | 2005-11-29 06:16:21 +0000 | [diff] [blame] | 344 |  | 
| Anton Korobeynikov | f1dcf69 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 345 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); | 
|  | 346 | setOperationAction(ISD::EHSELECTION,   MVT::i64, Expand); | 
|  | 347 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | 
|  | 348 | setOperationAction(ISD::EHSELECTION,   MVT::i32, Expand); | 
|  | 349 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | f1dcf69 | 2007-05-02 19:53:33 +0000 | [diff] [blame] | 350 | setExceptionPointerRegister(X86::RAX); | 
|  | 351 | setExceptionSelectorRegister(X86::RDX); | 
|  | 352 | } else { | 
|  | 353 | setExceptionPointerRegister(X86::EAX); | 
|  | 354 | setExceptionSelectorRegister(X86::EDX); | 
|  | 355 | } | 
| Anton Korobeynikov | 50ab26e | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 357 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); | 
|  | 358 |  | 
| Duncan Sands | 86e0119 | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 360 |  | 
| Chris Lattner | 3c3fefd | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 361 | setOperationAction(ISD::TRAP, MVT::Other, Legal); | 
| Anton Korobeynikov | 6bbbc4c | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 362 |  | 
| Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 363 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex | 
|  | 364 | setOperationAction(ISD::VASTART           , MVT::Other, Custom); | 
| Nate Begeman | e74795c | 2006-01-25 18:21:52 +0000 | [diff] [blame] | 365 | setOperationAction(ISD::VAEND             , MVT::Other, Expand); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 366 | if (Subtarget->is64Bit()) { | 
|  | 367 | setOperationAction(ISD::VAARG           , MVT::Other, Custom); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 368 | setOperationAction(ISD::VACOPY          , MVT::Other, Custom); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 369 | } else { | 
|  | 370 | setOperationAction(ISD::VAARG           , MVT::Other, Expand); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 371 | setOperationAction(ISD::VACOPY          , MVT::Other, Expand); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 372 | } | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 373 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 374 | setOperationAction(ISD::STACKSAVE,          MVT::Other, Expand); | 
| Chris Lattner | 78c358d | 2006-01-15 09:00:21 +0000 | [diff] [blame] | 375 | setOperationAction(ISD::STACKRESTORE,       MVT::Other, Expand); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 376 | if (Subtarget->is64Bit()) | 
|  | 377 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 378 | if (Subtarget->isTargetCygMing()) | 
|  | 379 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); | 
|  | 380 | else | 
|  | 381 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | 
| Chris Lattner | 8e2f52e | 2006-01-13 02:42:53 +0000 | [diff] [blame] | 382 |  | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 383 | if (!UseSoftFloat && X86ScalarSSEf64) { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 384 | // f32 and f64 use SSE. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 385 | // Set up the FP register classes. | 
| Evan Cheng | 84dc9b5 | 2006-01-12 08:27:59 +0000 | [diff] [blame] | 386 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 387 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 388 |  | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 389 | // Use ANDPD to simulate FABS. | 
|  | 390 | setOperationAction(ISD::FABS , MVT::f64, Custom); | 
|  | 391 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 392 |  | 
|  | 393 | // Use XORP to simulate FNEG. | 
|  | 394 | setOperationAction(ISD::FNEG , MVT::f64, Custom); | 
|  | 395 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 396 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 397 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | 
|  | 398 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | 
|  | 399 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 400 |  | 
| Evan Cheng | d8fba3a | 2006-02-02 00:28:23 +0000 | [diff] [blame] | 401 | // We don't support sin/cos/fmod | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 402 | setOperationAction(ISD::FSIN , MVT::f64, Expand); | 
|  | 403 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 404 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 405 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 406 |  | 
| Chris Lattner | 61c9a8e | 2006-01-29 06:26:08 +0000 | [diff] [blame] | 407 | // Expand FP immediates into loads from the stack, except for the special | 
|  | 408 | // cases we handle. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 409 | addLegalFPImmediate(APFloat(+0.0)); // xorpd | 
|  | 410 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 411 | } else if (!UseSoftFloat && X86ScalarSSEf32) { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 412 | // Use SSE for f32, x87 for f64. | 
|  | 413 | // Set up the FP register classes. | 
|  | 414 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | 
|  | 415 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 416 |  | 
|  | 417 | // Use ANDPS to simulate FABS. | 
|  | 418 | setOperationAction(ISD::FABS , MVT::f32, Custom); | 
|  | 419 |  | 
|  | 420 | // Use XORP to simulate FNEG. | 
|  | 421 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | 
|  | 422 |  | 
|  | 423 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
|  | 424 |  | 
|  | 425 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | 
|  | 426 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 427 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | 
|  | 428 |  | 
|  | 429 | // We don't support sin/cos/fmod | 
|  | 430 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | 
|  | 431 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 432 |  | 
| Nate Begeman | 53e1b3f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 433 | // Special cases we handle for FP constants. | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 434 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | 
|  | 435 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 436 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 437 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 438 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
|  | 439 |  | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 440 | if (!UnsafeFPMath) { | 
|  | 441 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 442 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 443 | } | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 444 | } else if (!UseSoftFloat) { | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 445 | // f32 and f64 in x87. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 446 | // Set up the FP register classes. | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 447 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | 
|  | 448 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 449 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 450 | setOperationAction(ISD::UNDEF,     MVT::f64, Expand); | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 451 | setOperationAction(ISD::UNDEF,     MVT::f32, Expand); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 452 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | 
|  | 453 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | 
| Dale Johannesen | ba1a98a | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 454 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 455 | if (!UnsafeFPMath) { | 
|  | 456 | setOperationAction(ISD::FSIN           , MVT::f64  , Expand); | 
|  | 457 | setOperationAction(ISD::FCOS           , MVT::f64  , Expand); | 
|  | 458 | } | 
| Dale Johannesen | d246b2c | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 459 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | 
|  | 460 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | 
|  | 461 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | 
|  | 462 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | 
| Dale Johannesen | e36c400 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 463 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 | 
|  | 464 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | 
|  | 465 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | 
|  | 466 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 467 | } | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 468 |  | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 469 | // Long double always uses X87. | 
| Evan Cheng | d88ebc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 470 | if (!UseSoftFloat) { | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 471 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); | 
|  | 472 | setOperationAction(ISD::UNDEF,     MVT::f80, Expand); | 
|  | 473 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | 
|  | 474 | { | 
|  | 475 | bool ignored; | 
|  | 476 | APFloat TmpFlt(+0.0); | 
|  | 477 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 478 | &ignored); | 
|  | 479 | addLegalFPImmediate(TmpFlt);  // FLD0 | 
|  | 480 | TmpFlt.changeSign(); | 
|  | 481 | addLegalFPImmediate(TmpFlt);  // FLD0/FCHS | 
|  | 482 | APFloat TmpFlt2(+1.0); | 
|  | 483 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | 
|  | 484 | &ignored); | 
|  | 485 | addLegalFPImmediate(TmpFlt2);  // FLD1 | 
|  | 486 | TmpFlt2.changeSign(); | 
|  | 487 | addLegalFPImmediate(TmpFlt2);  // FLD1/FCHS | 
|  | 488 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 489 |  | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 490 | if (!UnsafeFPMath) { | 
|  | 491 | setOperationAction(ISD::FSIN           , MVT::f80  , Expand); | 
|  | 492 | setOperationAction(ISD::FCOS           , MVT::f80  , Expand); | 
|  | 493 | } | 
| Dale Johannesen | b6d5640 | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 494 | } | 
| Dale Johannesen | b1888e7 | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 495 |  | 
| Dan Gohman | 482732a | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 496 | // Always use a library call for pow. | 
|  | 497 | setOperationAction(ISD::FPOW             , MVT::f32  , Expand); | 
|  | 498 | setOperationAction(ISD::FPOW             , MVT::f64  , Expand); | 
|  | 499 | setOperationAction(ISD::FPOW             , MVT::f80  , Expand); | 
|  | 500 |  | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 501 | setOperationAction(ISD::FLOG, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 502 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 503 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 504 | setOperationAction(ISD::FEXP, MVT::f80, Expand); | 
| Dale Johannesen | da2d806 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 505 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); | 
|  | 506 |  | 
| Mon P Wang | 9a8d60a | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 507 | // First set operation action for all vector types to either promote | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 508 | // (for widening) or expand (for scalarization). Then we will selectively | 
|  | 509 | // turn on ones that can be effectively codegen'd. | 
| Dan Gohman | eefa83e | 2007-05-18 18:44:07 +0000 | [diff] [blame] | 510 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; | 
|  | 511 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 512 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); | 
|  | 513 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | 
|  | 514 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | 
|  | 515 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | 
|  | 516 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | 
|  | 517 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | 
|  | 518 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | 
|  | 519 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 520 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 521 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | 
|  | 522 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 523 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 524 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); | 
|  | 526 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | 
| Eli Friedman | 2199ed3 | 2009-05-23 22:44:52 +0000 | [diff] [blame] | 527 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 528 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 529 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); | 
|  | 530 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | 
|  | 531 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | 
|  | 532 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 533 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | 
|  | 534 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | 
|  | 535 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | 
|  | 536 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 537 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | 
|  | 538 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 539 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | 
|  | 540 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | 
|  | 541 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | 
|  | 542 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 543 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | 
|  | 544 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | 
|  | 545 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | 
|  | 546 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | 
|  | 547 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | 
|  | 548 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | 
|  | 549 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | 
|  | 550 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | 
| Dale Johannesen | 4cc893b | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 551 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); | 
|  | 552 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | 
|  | 553 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | 
|  | 554 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | 
|  | 555 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | 
| Eli Friedman | b45e8ce | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 556 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); | 
|  | 557 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); | 
|  | 558 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | 
|  | 559 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | 
| Evan Cheng | 1926427 | 2006-03-01 01:11:20 +0000 | [diff] [blame] | 560 | } | 
|  | 561 |  | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 562 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones | 
|  | 563 | // with -msoft-float, disable use of MMX as well. | 
| Evan Cheng | d88ebc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 564 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 565 | addRegisterClass(MVT::v8i8,  X86::VR64RegisterClass); | 
|  | 566 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); | 
|  | 567 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 568 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 569 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 570 |  | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 571 | setOperationAction(ISD::ADD,                MVT::v8i8,  Legal); | 
|  | 572 | setOperationAction(ISD::ADD,                MVT::v4i16, Legal); | 
|  | 573 | setOperationAction(ISD::ADD,                MVT::v2i32, Legal); | 
| Chris Lattner | 2805bce | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 574 | setOperationAction(ISD::ADD,                MVT::v1i64, Legal); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 575 |  | 
| Bill Wendling | e9b81f5 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 576 | setOperationAction(ISD::SUB,                MVT::v8i8,  Legal); | 
|  | 577 | setOperationAction(ISD::SUB,                MVT::v4i16, Legal); | 
|  | 578 | setOperationAction(ISD::SUB,                MVT::v2i32, Legal); | 
| Dale Johannesen | 6aa304e | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 579 | setOperationAction(ISD::SUB,                MVT::v1i64, Legal); | 
| Bill Wendling | e9b81f5 | 2007-03-10 09:57:05 +0000 | [diff] [blame] | 580 |  | 
| Bill Wendling | e310341 | 2007-03-15 21:24:36 +0000 | [diff] [blame] | 581 | setOperationAction(ISD::MULHS,              MVT::v4i16, Legal); | 
|  | 582 | setOperationAction(ISD::MUL,                MVT::v4i16, Legal); | 
|  | 583 |  | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 584 | setOperationAction(ISD::AND,                MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 585 | AddPromotedToType (ISD::AND,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 586 | setOperationAction(ISD::AND,                MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 587 | AddPromotedToType (ISD::AND,                MVT::v4i16, MVT::v1i64); | 
|  | 588 | setOperationAction(ISD::AND,                MVT::v2i32, Promote); | 
|  | 589 | AddPromotedToType (ISD::AND,                MVT::v2i32, MVT::v1i64); | 
|  | 590 | setOperationAction(ISD::AND,                MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 591 |  | 
|  | 592 | setOperationAction(ISD::OR,                 MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 593 | AddPromotedToType (ISD::OR,                 MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 594 | setOperationAction(ISD::OR,                 MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 595 | AddPromotedToType (ISD::OR,                 MVT::v4i16, MVT::v1i64); | 
|  | 596 | setOperationAction(ISD::OR,                 MVT::v2i32, Promote); | 
|  | 597 | AddPromotedToType (ISD::OR,                 MVT::v2i32, MVT::v1i64); | 
|  | 598 | setOperationAction(ISD::OR,                 MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 599 |  | 
|  | 600 | setOperationAction(ISD::XOR,                MVT::v8i8,  Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 601 | AddPromotedToType (ISD::XOR,                MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 602 | setOperationAction(ISD::XOR,                MVT::v4i16, Promote); | 
| Bill Wendling | 158f609 | 2007-03-26 08:03:33 +0000 | [diff] [blame] | 603 | AddPromotedToType (ISD::XOR,                MVT::v4i16, MVT::v1i64); | 
|  | 604 | setOperationAction(ISD::XOR,                MVT::v2i32, Promote); | 
|  | 605 | AddPromotedToType (ISD::XOR,                MVT::v2i32, MVT::v1i64); | 
|  | 606 | setOperationAction(ISD::XOR,                MVT::v1i64, Legal); | 
| Bill Wendling | 144b8bb | 2007-03-16 09:44:46 +0000 | [diff] [blame] | 607 |  | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 608 | setOperationAction(ISD::LOAD,               MVT::v8i8,  Promote); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 609 | AddPromotedToType (ISD::LOAD,               MVT::v8i8,  MVT::v1i64); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 610 | setOperationAction(ISD::LOAD,               MVT::v4i16, Promote); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 611 | AddPromotedToType (ISD::LOAD,               MVT::v4i16, MVT::v1i64); | 
|  | 612 | setOperationAction(ISD::LOAD,               MVT::v2i32, Promote); | 
|  | 613 | AddPromotedToType (ISD::LOAD,               MVT::v2i32, MVT::v1i64); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 614 | setOperationAction(ISD::LOAD,               MVT::v2f32, Promote); | 
|  | 615 | AddPromotedToType (ISD::LOAD,               MVT::v2f32, MVT::v1i64); | 
| Bill Wendling | 98d2104 | 2007-03-26 07:53:08 +0000 | [diff] [blame] | 616 | setOperationAction(ISD::LOAD,               MVT::v1i64, Legal); | 
| Bill Wendling | 6092ce2 | 2007-03-08 22:09:11 +0000 | [diff] [blame] | 617 |  | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 618 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v8i8,  Custom); | 
|  | 619 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4i16, Custom); | 
|  | 620 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i32, Custom); | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 621 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f32, Custom); | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 622 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v1i64, Custom); | 
| Bill Wendling | d551a18 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 623 |  | 
|  | 624 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v8i8,  Custom); | 
|  | 625 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4i16, Custom); | 
|  | 626 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i32, Custom); | 
| Bill Wendling | 6dff51a | 2007-03-27 20:22:40 +0000 | [diff] [blame] | 627 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v1i64, Custom); | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 628 |  | 
| Evan Cheng | 0384670 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 629 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v2f32, Custom); | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 630 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i8,  Custom); | 
|  | 631 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v4i16, Custom); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 632 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v1i64, Custom); | 
| Bill Wendling | 75840e6 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 633 |  | 
|  | 634 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i16, Custom); | 
| Mon P Wang | 9c2d26d | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 635 |  | 
| Bill Wendling | 42adc73 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 636 | setTruncStoreAction(MVT::v8i16,             MVT::v8i8, Expand); | 
| Mon P Wang | 9c2d26d | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 637 | setOperationAction(ISD::TRUNCATE,           MVT::v8i8, Expand); | 
|  | 638 | setOperationAction(ISD::SELECT,             MVT::v8i8, Promote); | 
|  | 639 | setOperationAction(ISD::SELECT,             MVT::v4i16, Promote); | 
|  | 640 | setOperationAction(ISD::SELECT,             MVT::v2i32, Promote); | 
|  | 641 | setOperationAction(ISD::SELECT,             MVT::v1i64, Custom); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 642 | } | 
|  | 643 |  | 
| Evan Cheng | d88ebc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 644 | if (!UseSoftFloat && Subtarget->hasSSE1()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 645 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); | 
|  | 646 |  | 
| Evan Cheng | bf3df77 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 647 | setOperationAction(ISD::FADD,               MVT::v4f32, Legal); | 
|  | 648 | setOperationAction(ISD::FSUB,               MVT::v4f32, Legal); | 
|  | 649 | setOperationAction(ISD::FMUL,               MVT::v4f32, Legal); | 
|  | 650 | setOperationAction(ISD::FDIV,               MVT::v4f32, Legal); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 651 | setOperationAction(ISD::FSQRT,              MVT::v4f32, Legal); | 
|  | 652 | setOperationAction(ISD::FNEG,               MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 653 | setOperationAction(ISD::LOAD,               MVT::v4f32, Legal); | 
|  | 654 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f32, Custom); | 
|  | 655 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f32, Custom); | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 656 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 657 | setOperationAction(ISD::SELECT,             MVT::v4f32, Custom); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 658 | setOperationAction(ISD::VSETCC,             MVT::v4f32, Custom); | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 659 | } | 
|  | 660 |  | 
| Evan Cheng | d88ebc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 661 | if (!UseSoftFloat && Subtarget->hasSSE2()) { | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 662 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 663 |  | 
| Bill Wendling | 42adc73 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 664 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM | 
|  | 665 | // registers cannot be used even for integer operations. | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 666 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); | 
|  | 667 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | 
|  | 668 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | 
|  | 669 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | 
|  | 670 |  | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 671 | setOperationAction(ISD::ADD,                MVT::v16i8, Legal); | 
|  | 672 | setOperationAction(ISD::ADD,                MVT::v8i16, Legal); | 
|  | 673 | setOperationAction(ISD::ADD,                MVT::v4i32, Legal); | 
| Evan Cheng | 57f261b | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 674 | setOperationAction(ISD::ADD,                MVT::v2i64, Legal); | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 675 | setOperationAction(ISD::MUL,                MVT::v2i64, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 676 | setOperationAction(ISD::SUB,                MVT::v16i8, Legal); | 
|  | 677 | setOperationAction(ISD::SUB,                MVT::v8i16, Legal); | 
|  | 678 | setOperationAction(ISD::SUB,                MVT::v4i32, Legal); | 
| Evan Cheng | 57f261b | 2007-03-12 22:58:52 +0000 | [diff] [blame] | 679 | setOperationAction(ISD::SUB,                MVT::v2i64, Legal); | 
| Evan Cheng | e4f97cc | 2006-04-13 05:10:25 +0000 | [diff] [blame] | 680 | setOperationAction(ISD::MUL,                MVT::v8i16, Legal); | 
| Evan Cheng | bf3df77 | 2006-10-27 18:49:08 +0000 | [diff] [blame] | 681 | setOperationAction(ISD::FADD,               MVT::v2f64, Legal); | 
|  | 682 | setOperationAction(ISD::FSUB,               MVT::v2f64, Legal); | 
|  | 683 | setOperationAction(ISD::FMUL,               MVT::v2f64, Legal); | 
|  | 684 | setOperationAction(ISD::FDIV,               MVT::v2f64, Legal); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 685 | setOperationAction(ISD::FSQRT,              MVT::v2f64, Legal); | 
|  | 686 | setOperationAction(ISD::FNEG,               MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 687 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 688 | setOperationAction(ISD::VSETCC,             MVT::v2f64, Custom); | 
|  | 689 | setOperationAction(ISD::VSETCC,             MVT::v16i8, Custom); | 
|  | 690 | setOperationAction(ISD::VSETCC,             MVT::v8i16, Custom); | 
|  | 691 | setOperationAction(ISD::VSETCC,             MVT::v4i32, Custom); | 
| Nate Begeman | d875c3e | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 692 |  | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 693 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i8, Custom); | 
|  | 694 | setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v8i16, Custom); | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 695 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Evan Cheng | 6e5e205 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 696 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Evan Cheng | 6e5e205 | 2006-04-17 22:04:06 +0000 | [diff] [blame] | 697 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 698 |  | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 699 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 700 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { | 
|  | 701 | MVT VT = (MVT::SimpleValueType)i; | 
| Nate Begeman | a55a67a | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 702 | // Do not attempt to custom lower non-power-of-2 vectors | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 703 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
| Nate Begeman | a55a67a | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 704 | continue; | 
| David Greene | f92ba97 | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 705 | // Do not attempt to custom lower non-128-bit vectors | 
|  | 706 | if (!VT.is128BitVector()) | 
|  | 707 | continue; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 708 | setOperationAction(ISD::BUILD_VECTOR,       VT, Custom); | 
|  | 709 | setOperationAction(ISD::VECTOR_SHUFFLE,     VT, Custom); | 
|  | 710 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 711 | } | 
| Bill Wendling | 42adc73 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 712 |  | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 713 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2f64, Custom); | 
|  | 714 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v2i64, Custom); | 
|  | 715 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2f64, Custom); | 
|  | 716 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v2i64, Custom); | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 717 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 718 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); | 
| Bill Wendling | 42adc73 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 719 |  | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 720 | if (Subtarget->is64Bit()) { | 
|  | 721 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Custom); | 
| Dale Johannesen | b066c1f | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 722 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 723 | } | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 724 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 725 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | 
| David Greene | f92ba97 | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 726 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { | 
|  | 727 | MVT VT = (MVT::SimpleValueType)i; | 
|  | 728 |  | 
|  | 729 | // Do not attempt to promote non-128-bit vectors | 
|  | 730 | if (!VT.is128BitVector()) { | 
|  | 731 | continue; | 
|  | 732 | } | 
|  | 733 | setOperationAction(ISD::AND,    VT, Promote); | 
|  | 734 | AddPromotedToType (ISD::AND,    VT, MVT::v2i64); | 
|  | 735 | setOperationAction(ISD::OR,     VT, Promote); | 
|  | 736 | AddPromotedToType (ISD::OR,     VT, MVT::v2i64); | 
|  | 737 | setOperationAction(ISD::XOR,    VT, Promote); | 
|  | 738 | AddPromotedToType (ISD::XOR,    VT, MVT::v2i64); | 
|  | 739 | setOperationAction(ISD::LOAD,   VT, Promote); | 
|  | 740 | AddPromotedToType (ISD::LOAD,   VT, MVT::v2i64); | 
|  | 741 | setOperationAction(ISD::SELECT, VT, Promote); | 
|  | 742 | AddPromotedToType (ISD::SELECT, VT, MVT::v2i64); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 743 | } | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 744 |  | 
| Chris Lattner | 1ea55cf | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 745 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
| Chris Lattner | a91f77e | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 746 |  | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 747 | // Custom lower v2i64 and v2f64 selects. | 
|  | 748 | setOperationAction(ISD::LOAD,               MVT::v2f64, Legal); | 
| Evan Cheng | e2157c6 | 2006-04-12 17:12:36 +0000 | [diff] [blame] | 749 | setOperationAction(ISD::LOAD,               MVT::v2i64, Legal); | 
| Evan Cheng | 617a6a8 | 2006-04-10 07:23:14 +0000 | [diff] [blame] | 750 | setOperationAction(ISD::SELECT,             MVT::v2f64, Custom); | 
| Evan Cheng | 9223230 | 2006-04-12 21:21:57 +0000 | [diff] [blame] | 751 | setOperationAction(ISD::SELECT,             MVT::v2i64, Custom); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 752 |  | 
| Eli Friedman | b45e8ce | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 753 | setOperationAction(ISD::FP_TO_SINT,         MVT::v4i32, Legal); | 
|  | 754 | setOperationAction(ISD::SINT_TO_FP,         MVT::v4i32, Legal); | 
|  | 755 | if (!DisableMMX && Subtarget->hasMMX()) { | 
|  | 756 | setOperationAction(ISD::FP_TO_SINT,         MVT::v2i32, Custom); | 
|  | 757 | setOperationAction(ISD::SINT_TO_FP,         MVT::v2i32, Custom); | 
|  | 758 | } | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 759 | } | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 760 |  | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 761 | if (Subtarget->hasSSE41()) { | 
|  | 762 | // FIXME: Do we need to handle scalar-to-vector here? | 
|  | 763 | setOperationAction(ISD::MUL,                MVT::v4i32, Legal); | 
|  | 764 |  | 
|  | 765 | // i8 and i16 vectors are custom , because the source register and source | 
|  | 766 | // source memory operand types are not the same width.  f32 vectors are | 
|  | 767 | // custom since the immediate controlling the insert encodes additional | 
|  | 768 | // information. | 
|  | 769 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i8, Custom); | 
|  | 770 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i16, Custom); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 771 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i32, Custom); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 772 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f32, Custom); | 
|  | 773 |  | 
|  | 774 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); | 
|  | 775 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 776 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 777 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 778 |  | 
|  | 779 | if (Subtarget->is64Bit()) { | 
| Nate Begeman | 8ef5021 | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 780 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v2i64, Legal); | 
|  | 781 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 782 | } | 
|  | 783 | } | 
| Evan Cheng | 9e252e3 | 2006-02-22 02:26:30 +0000 | [diff] [blame] | 784 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 785 | if (Subtarget->hasSSE42()) { | 
|  | 786 | setOperationAction(ISD::VSETCC,             MVT::v2i64, Custom); | 
|  | 787 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 788 |  | 
| David Greene | f92ba97 | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 789 | if (!UseSoftFloat && Subtarget->hasAVX()) { | 
| David Greene | 8adf1fd | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 790 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); | 
|  | 791 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); | 
|  | 792 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); | 
|  | 793 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); | 
|  | 794 |  | 
| David Greene | f92ba97 | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 795 | setOperationAction(ISD::LOAD,               MVT::v8f32, Legal); | 
|  | 796 | setOperationAction(ISD::LOAD,               MVT::v8i32, Legal); | 
|  | 797 | setOperationAction(ISD::LOAD,               MVT::v4f64, Legal); | 
|  | 798 | setOperationAction(ISD::LOAD,               MVT::v4i64, Legal); | 
|  | 799 | setOperationAction(ISD::FADD,               MVT::v8f32, Legal); | 
|  | 800 | setOperationAction(ISD::FSUB,               MVT::v8f32, Legal); | 
|  | 801 | setOperationAction(ISD::FMUL,               MVT::v8f32, Legal); | 
|  | 802 | setOperationAction(ISD::FDIV,               MVT::v8f32, Legal); | 
|  | 803 | setOperationAction(ISD::FSQRT,              MVT::v8f32, Legal); | 
|  | 804 | setOperationAction(ISD::FNEG,               MVT::v8f32, Custom); | 
|  | 805 | //setOperationAction(ISD::BUILD_VECTOR,       MVT::v8f32, Custom); | 
|  | 806 | //setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v8f32, Custom); | 
|  | 807 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); | 
|  | 808 | //setOperationAction(ISD::SELECT,             MVT::v8f32, Custom); | 
|  | 809 | //setOperationAction(ISD::VSETCC,             MVT::v8f32, Custom); | 
|  | 810 |  | 
|  | 811 | // Operations to consider commented out -v16i16 v32i8 | 
|  | 812 | //setOperationAction(ISD::ADD,                MVT::v16i16, Legal); | 
|  | 813 | setOperationAction(ISD::ADD,                MVT::v8i32, Custom); | 
|  | 814 | setOperationAction(ISD::ADD,                MVT::v4i64, Custom); | 
|  | 815 | //setOperationAction(ISD::SUB,                MVT::v32i8, Legal); | 
|  | 816 | //setOperationAction(ISD::SUB,                MVT::v16i16, Legal); | 
|  | 817 | setOperationAction(ISD::SUB,                MVT::v8i32, Custom); | 
|  | 818 | setOperationAction(ISD::SUB,                MVT::v4i64, Custom); | 
|  | 819 | //setOperationAction(ISD::MUL,                MVT::v16i16, Legal); | 
|  | 820 | setOperationAction(ISD::FADD,               MVT::v4f64, Legal); | 
|  | 821 | setOperationAction(ISD::FSUB,               MVT::v4f64, Legal); | 
|  | 822 | setOperationAction(ISD::FMUL,               MVT::v4f64, Legal); | 
|  | 823 | setOperationAction(ISD::FDIV,               MVT::v4f64, Legal); | 
|  | 824 | setOperationAction(ISD::FSQRT,              MVT::v4f64, Legal); | 
|  | 825 | setOperationAction(ISD::FNEG,               MVT::v4f64, Custom); | 
|  | 826 |  | 
|  | 827 | setOperationAction(ISD::VSETCC,             MVT::v4f64, Custom); | 
|  | 828 | // setOperationAction(ISD::VSETCC,             MVT::v32i8, Custom); | 
|  | 829 | // setOperationAction(ISD::VSETCC,             MVT::v16i16, Custom); | 
|  | 830 | setOperationAction(ISD::VSETCC,             MVT::v8i32, Custom); | 
|  | 831 |  | 
|  | 832 | // setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v32i8, Custom); | 
|  | 833 | // setOperationAction(ISD::SCALAR_TO_VECTOR,   MVT::v16i16, Custom); | 
|  | 834 | // setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v16i16, Custom); | 
|  | 835 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8i32, Custom); | 
|  | 836 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v8f32, Custom); | 
|  | 837 |  | 
|  | 838 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4f64, Custom); | 
|  | 839 | setOperationAction(ISD::BUILD_VECTOR,       MVT::v4i64, Custom); | 
|  | 840 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4f64, Custom); | 
|  | 841 | setOperationAction(ISD::VECTOR_SHUFFLE,     MVT::v4i64, Custom); | 
|  | 842 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4f64, Custom); | 
|  | 843 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); | 
|  | 844 |  | 
|  | 845 | #if 0 | 
|  | 846 | // Not sure we want to do this since there are no 256-bit integer | 
|  | 847 | // operations in AVX | 
|  | 848 |  | 
|  | 849 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | 
|  | 850 | // This includes 256-bit vectors | 
|  | 851 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { | 
|  | 852 | MVT VT = (MVT::SimpleValueType)i; | 
|  | 853 |  | 
|  | 854 | // Do not attempt to custom lower non-power-of-2 vectors | 
|  | 855 | if (!isPowerOf2_32(VT.getVectorNumElements())) | 
|  | 856 | continue; | 
|  | 857 |  | 
|  | 858 | setOperationAction(ISD::BUILD_VECTOR,       VT, Custom); | 
|  | 859 | setOperationAction(ISD::VECTOR_SHUFFLE,     VT, Custom); | 
|  | 860 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | 
|  | 861 | } | 
|  | 862 |  | 
|  | 863 | if (Subtarget->is64Bit()) { | 
|  | 864 | setOperationAction(ISD::INSERT_VECTOR_ELT,  MVT::v4i64, Custom); | 
|  | 865 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); | 
|  | 866 | } | 
|  | 867 | #endif | 
|  | 868 |  | 
|  | 869 | #if 0 | 
|  | 870 | // Not sure we want to do this since there are no 256-bit integer | 
|  | 871 | // operations in AVX | 
|  | 872 |  | 
|  | 873 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. | 
|  | 874 | // Including 256-bit vectors | 
|  | 875 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { | 
|  | 876 | MVT VT = (MVT::SimpleValueType)i; | 
|  | 877 |  | 
|  | 878 | if (!VT.is256BitVector()) { | 
|  | 879 | continue; | 
|  | 880 | } | 
|  | 881 | setOperationAction(ISD::AND,    VT, Promote); | 
|  | 882 | AddPromotedToType (ISD::AND,    VT, MVT::v4i64); | 
|  | 883 | setOperationAction(ISD::OR,     VT, Promote); | 
|  | 884 | AddPromotedToType (ISD::OR,     VT, MVT::v4i64); | 
|  | 885 | setOperationAction(ISD::XOR,    VT, Promote); | 
|  | 886 | AddPromotedToType (ISD::XOR,    VT, MVT::v4i64); | 
|  | 887 | setOperationAction(ISD::LOAD,   VT, Promote); | 
|  | 888 | AddPromotedToType (ISD::LOAD,   VT, MVT::v4i64); | 
|  | 889 | setOperationAction(ISD::SELECT, VT, Promote); | 
|  | 890 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); | 
|  | 891 | } | 
|  | 892 |  | 
|  | 893 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | 
|  | 894 | #endif | 
|  | 895 | } | 
|  | 896 |  | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 897 | // We want to custom lower some of our intrinsics. | 
|  | 898 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | 
|  | 899 |  | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 900 | // Add/Sub/Mul with overflow operations are custom lowered. | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 901 | setOperationAction(ISD::SADDO, MVT::i32, Custom); | 
|  | 902 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | 
|  | 903 | setOperationAction(ISD::UADDO, MVT::i32, Custom); | 
|  | 904 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 905 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); | 
|  | 906 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | 
|  | 907 | setOperationAction(ISD::USUBO, MVT::i32, Custom); | 
|  | 908 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | 
|  | 909 | setOperationAction(ISD::SMULO, MVT::i32, Custom); | 
|  | 910 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 911 |  | 
| Evan Cheng | d9d6e42 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 912 | if (!Subtarget->is64Bit()) { | 
|  | 913 | // These libcalls are not available in 32-bit. | 
|  | 914 | setLibcallName(RTLIB::SHL_I128, 0); | 
|  | 915 | setLibcallName(RTLIB::SRL_I128, 0); | 
|  | 916 | setLibcallName(RTLIB::SRA_I128, 0); | 
|  | 917 | } | 
|  | 918 |  | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 919 | // We have target-specific dag combine patterns for the following nodes: | 
|  | 920 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 921 | setTargetDAGCombine(ISD::BUILD_VECTOR); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 922 | setTargetDAGCombine(ISD::SELECT); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 923 | setTargetDAGCombine(ISD::SHL); | 
|  | 924 | setTargetDAGCombine(ISD::SRA); | 
|  | 925 | setTargetDAGCombine(ISD::SRL); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 926 | setTargetDAGCombine(ISD::STORE); | 
| Owen Anderson | 45c299e | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 927 | setTargetDAGCombine(ISD::MEMBARRIER); | 
| Evan Cheng | fd81c73 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 928 | if (Subtarget->is64Bit()) | 
|  | 929 | setTargetDAGCombine(ISD::MUL); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 930 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 931 | computeRegisterProperties(); | 
|  | 932 |  | 
| Evan Cheng | 6a37456 | 2006-02-14 08:25:08 +0000 | [diff] [blame] | 933 | // FIXME: These should be based on subtarget info. Plus, the values should | 
|  | 934 | // be smaller when we are in optimizing for size mode. | 
| Dan Gohman | 4246cf8 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 935 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores | 
|  | 936 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores | 
|  | 937 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 938 | allowUnalignedMemoryAccesses = true; // x86 supports it! | 
| Evan Cheng | c799065 | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 939 | setPrefLoopAlignment(16); | 
| Evan Cheng | ab0d233 | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 940 | benefitFromCodePlacementOpt = true; | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 941 | } | 
|  | 942 |  | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 943 |  | 
| Duncan Sands | 8feb694 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 944 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { | 
| Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 945 | return MVT::i8; | 
|  | 946 | } | 
|  | 947 |  | 
|  | 948 |  | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 949 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine | 
|  | 950 | /// the desired ByVal argument alignment. | 
|  | 951 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | 
|  | 952 | if (MaxAlign == 16) | 
|  | 953 | return; | 
|  | 954 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | 
|  | 955 | if (VTy->getBitWidth() == 128) | 
|  | 956 | MaxAlign = 16; | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 957 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { | 
|  | 958 | unsigned EltAlign = 0; | 
|  | 959 | getMaxByValAlign(ATy->getElementType(), EltAlign); | 
|  | 960 | if (EltAlign > MaxAlign) | 
|  | 961 | MaxAlign = EltAlign; | 
|  | 962 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | 
|  | 963 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | 
|  | 964 | unsigned EltAlign = 0; | 
|  | 965 | getMaxByValAlign(STy->getElementType(i), EltAlign); | 
|  | 966 | if (EltAlign > MaxAlign) | 
|  | 967 | MaxAlign = EltAlign; | 
|  | 968 | if (MaxAlign == 16) | 
|  | 969 | break; | 
|  | 970 | } | 
|  | 971 | } | 
|  | 972 | return; | 
|  | 973 | } | 
|  | 974 |  | 
|  | 975 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | 
|  | 976 | /// function arguments in the caller parameter area. For X86, aggregates | 
| Dale Johannesen | 36c2967 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 977 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest | 
|  | 978 | /// are at 4-byte boundaries. | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 979 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 980 | if (Subtarget->is64Bit()) { | 
|  | 981 | // Max of 8 and alignment of type. | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 982 | unsigned TyAlign = TD->getABITypeAlignment(Ty); | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 983 | if (TyAlign > 8) | 
|  | 984 | return TyAlign; | 
|  | 985 | return 8; | 
|  | 986 | } | 
|  | 987 |  | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 988 | unsigned Align = 4; | 
| Dale Johannesen | 36c2967 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 989 | if (Subtarget->hasSSE1()) | 
|  | 990 | getMaxByValAlign(Ty, Align); | 
| Evan Cheng | 35abd84 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 991 | return Align; | 
|  | 992 | } | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 993 |  | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 994 | /// getOptimalMemOpType - Returns the target specific optimal type for load | 
| Evan Cheng | 29e59ad | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 995 | /// and store operations as a result of memset, memcpy, and memmove | 
|  | 996 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 997 | /// determining it. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 998 | MVT | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 999 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1000 | bool isSrcConst, bool isSrcStr, | 
|  | 1001 | SelectionDAG &DAG) const { | 
| Chris Lattner | 38461f6 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1002 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like | 
|  | 1003 | // linux.  This is because the stack realignment code can't handle certain | 
|  | 1004 | // cases like PR2962.  This should be removed when PR2962 is fixed. | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1005 | const Function *F = DAG.getMachineFunction().getFunction(); | 
|  | 1006 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | 
|  | 1007 | if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) { | 
| Chris Lattner | 38461f6 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1008 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) | 
|  | 1009 | return MVT::v4i32; | 
|  | 1010 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) | 
|  | 1011 | return MVT::v4f32; | 
|  | 1012 | } | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1013 | if (Subtarget->is64Bit() && Size >= 8) | 
|  | 1014 | return MVT::i64; | 
|  | 1015 | return MVT::i32; | 
|  | 1016 | } | 
|  | 1017 |  | 
| Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1018 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC | 
|  | 1019 | /// jumptable. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1020 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, | 
| Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1021 | SelectionDAG &DAG) const { | 
|  | 1022 | if (usesGlobalOffsetTable()) | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1023 | return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy()); | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1024 | if (!Subtarget->is64Bit()) | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1025 | // This doesn't have DebugLoc associated with it, but is not really the | 
|  | 1026 | // same as a Register. | 
|  | 1027 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(), | 
|  | 1028 | getPointerTy()); | 
| Evan Cheng | 797d56f | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1029 | return Table; | 
|  | 1030 | } | 
|  | 1031 |  | 
| Bill Wendling | 512ff73 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1032 | /// getFunctionAlignment - Return the Log2 alignment of this function. | 
| Bill Wendling | 31ceb1b | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1033 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { | 
|  | 1034 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4; | 
|  | 1035 | } | 
|  | 1036 |  | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1037 | //===----------------------------------------------------------------------===// | 
|  | 1038 | //               Return Value Calling Convention Implementation | 
|  | 1039 | //===----------------------------------------------------------------------===// | 
|  | 1040 |  | 
| Chris Lattner | ba3d273 | 2007-02-28 04:55:35 +0000 | [diff] [blame] | 1041 | #include "X86GenCallingConv.inc" | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1042 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1043 | /// LowerRET - Lower an ISD::RET node. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1044 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1045 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1046 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1047 |  | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1048 | SmallVector<CCValAssign, 16> RVLocs; | 
|  | 1049 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); | 
| Chris Lattner | 944200b | 2007-06-19 00:13:10 +0000 | [diff] [blame] | 1050 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); | 
| Owen Anderson | 0504e0a | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1051 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs, DAG.getContext()); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1052 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1053 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1054 | // If this is the first return lowered for this function, add the regs to the | 
|  | 1055 | // liveout set for the function. | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1056 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1057 | for (unsigned i = 0; i != RVLocs.size(); ++i) | 
|  | 1058 | if (RVLocs[i].isRegLoc()) | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1059 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1060 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1061 | SDValue Chain = Op.getOperand(0); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1062 |  | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1063 | // Handle tail call return. | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1064 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1065 | if (Chain.getOpcode() == X86ISD::TAILCALL) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1066 | SDValue TailCall = Chain; | 
|  | 1067 | SDValue TargetAddress = TailCall.getOperand(1); | 
|  | 1068 | SDValue StackAdjustment = TailCall.getOperand(2); | 
| Chris Lattner | de5c74f | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1069 | assert(((TargetAddress.getOpcode() == ISD::Register && | 
| Arnold Schwaighofer | 796a271 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1070 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || | 
| Arnold Schwaighofer | e3a018d | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1071 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) || | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1072 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1073 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1074 | "Expecting an global address, external symbol, or register"); | 
| Chris Lattner | de5c74f | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1075 | assert(StackAdjustment.getOpcode() == ISD::Constant && | 
|  | 1076 | "Expecting a const value"); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1077 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1078 | SmallVector<SDValue,8> Operands; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1079 | Operands.push_back(Chain.getOperand(0)); | 
|  | 1080 | Operands.push_back(TargetAddress); | 
|  | 1081 | Operands.push_back(StackAdjustment); | 
|  | 1082 | // Copy registers used by the call. Last operand is a flag so it is not | 
|  | 1083 | // copied. | 
| Arnold Schwaighofer | b3d58b9 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1084 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1085 | Operands.push_back(Chain.getOperand(i)); | 
|  | 1086 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1087 | return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0], | 
| Arnold Schwaighofer | b3d58b9 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1088 | Operands.size()); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1089 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1090 |  | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1091 | // Regular return. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1092 | SDValue Flag; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1093 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1094 | SmallVector<SDValue, 6> RetOps; | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1095 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) | 
|  | 1096 | // Operand #1 = Bytes To Pop | 
|  | 1097 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1098 |  | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1099 | // Copy the result values into the output registers. | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1100 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
|  | 1101 | CCValAssign &VA = RVLocs[i]; | 
|  | 1102 | assert(VA.isRegLoc() && "Can only return in registers!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1103 | SDValue ValToCopy = Op.getOperand(i*2+1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1104 |  | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1105 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to | 
|  | 1106 | // the RET instruction and handled by the FP Stackifier. | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1107 | if (VA.getLocReg() == X86::ST0 || | 
|  | 1108 | VA.getLocReg() == X86::ST1) { | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1109 | // If this is a copy from an xmm register to ST(0), use an FPExtend to | 
|  | 1110 | // change the value to the FP stack register class. | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1111 | if (isScalarFPTypeInSSEReg(VA.getValVT())) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1112 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1113 | RetOps.push_back(ValToCopy); | 
|  | 1114 | // Don't emit a copytoreg. | 
|  | 1115 | continue; | 
|  | 1116 | } | 
| Dale Johannesen | e5f4ffb | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1117 |  | 
| Evan Cheng | 9f8fdde | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1118 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 | 
|  | 1119 | // which is returned in RAX / RDX. | 
| Evan Cheng | e4ffc03 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1120 | if (Subtarget->is64Bit()) { | 
|  | 1121 | MVT ValVT = ValToCopy.getValueType(); | 
| Evan Cheng | 9f8fdde | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1122 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { | 
| Evan Cheng | e4ffc03 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1123 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); | 
| Evan Cheng | 9f8fdde | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1124 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) | 
|  | 1125 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); | 
|  | 1126 | } | 
| Evan Cheng | e4ffc03 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1127 | } | 
|  | 1128 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1129 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1130 | Flag = Chain.getValue(1); | 
|  | 1131 | } | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1132 |  | 
|  | 1133 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1134 | // the sret argument into %rax for the return. We saved the argument into | 
|  | 1135 | // a virtual register in the entry block, so now we copy the value out | 
|  | 1136 | // and into %rax. | 
|  | 1137 | if (Subtarget->is64Bit() && | 
|  | 1138 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1139 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1140 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1141 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1142 | if (!Reg) { | 
|  | 1143 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1144 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1145 | } | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1146 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1147 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1148 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1149 | Flag = Chain.getValue(1); | 
|  | 1150 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1151 |  | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1152 | RetOps[0] = Chain;  // Update chain. | 
|  | 1153 |  | 
|  | 1154 | // Add the flag if we have it. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1155 | if (Flag.getNode()) | 
| Chris Lattner | 1bd4436 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1156 | RetOps.push_back(Flag); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1157 |  | 
|  | 1158 | return DAG.getNode(X86ISD::RET_FLAG, dl, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1159 | MVT::Other, &RetOps[0], RetOps.size()); | 
| Chris Lattner | 2fc0d70 | 2007-02-25 09:12:39 +0000 | [diff] [blame] | 1160 | } | 
|  | 1161 |  | 
|  | 1162 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1163 | /// LowerCallResult - Lower the result values of an ISD::CALL into the | 
|  | 1164 | /// appropriate copies out of appropriate physical registers.  This assumes that | 
|  | 1165 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call | 
|  | 1166 | /// being lowered.  The returns a SDNode with the same number of values as the | 
|  | 1167 | /// ISD::CALL. | 
|  | 1168 | SDNode *X86TargetLowering:: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1169 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1170 | unsigned CallingConv, SelectionDAG &DAG) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1171 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1172 | DebugLoc dl = TheCall->getDebugLoc(); | 
| Chris Lattner | 152bfa1 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1173 | // Assign locations to each value returned by this call. | 
| Chris Lattner | c9eed39 | 2007-02-27 05:28:59 +0000 | [diff] [blame] | 1174 | SmallVector<CCValAssign, 16> RVLocs; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1175 | bool isVarArg = TheCall->isVarArg(); | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1176 | bool Is64Bit = Subtarget->is64Bit(); | 
| Owen Anderson | 0504e0a | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1177 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), | 
|  | 1178 | RVLocs, DAG.getContext()); | 
| Chris Lattner | 152bfa1 | 2007-02-28 07:09:55 +0000 | [diff] [blame] | 1179 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); | 
|  | 1180 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1181 | SmallVector<SDValue, 8> ResultVals; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1182 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1183 | // Copy all of the result registers out of their specified physreg. | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1184 | for (unsigned i = 0; i != RVLocs.size(); ++i) { | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1185 | CCValAssign &VA = RVLocs[i]; | 
|  | 1186 | MVT CopyVT = VA.getValVT(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1187 |  | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1188 | // If this is x86-64, and we disabled SSE, we can't return FP values | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1189 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1190 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { | 
| Torok Edwin | fa04002 | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 1191 | llvm_report_error("SSE register return with SSE disabled"); | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1192 | } | 
|  | 1193 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1194 | // If this is a call to a function that returns an fp value on the floating | 
|  | 1195 | // point stack, but where we prefer to use the value in xmm registers, copy | 
|  | 1196 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1197 | if ((VA.getLocReg() == X86::ST0 || | 
|  | 1198 | VA.getLocReg() == X86::ST1) && | 
|  | 1199 | isScalarFPTypeInSSEReg(VA.getValVT())) { | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1200 | CopyVT = MVT::f80; | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1201 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1202 |  | 
| Evan Cheng | 2a9bad5 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1203 | SDValue Val; | 
|  | 1204 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | 
| Evan Cheng | 9f8fdde | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1205 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. | 
|  | 1206 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | 
|  | 1207 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1208 | MVT::v2i64, InFlag).getValue(1); | 
|  | 1209 | Val = Chain.getValue(0); | 
|  | 1210 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | 
|  | 1211 | Val, DAG.getConstant(0, MVT::i64)); | 
|  | 1212 | } else { | 
|  | 1213 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1214 | MVT::i64, InFlag).getValue(1); | 
|  | 1215 | Val = Chain.getValue(0); | 
|  | 1216 | } | 
| Evan Cheng | 2a9bad5 | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1217 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); | 
|  | 1218 | } else { | 
|  | 1219 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | 
|  | 1220 | CopyVT, InFlag).getValue(1); | 
|  | 1221 | Val = Chain.getValue(0); | 
|  | 1222 | } | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1223 | InFlag = Chain.getValue(2); | 
| Chris Lattner | 8013bd3 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1224 |  | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1225 | if (CopyVT != VA.getValVT()) { | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1226 | // Round the F80 the right size, which also moves to the appropriate xmm | 
|  | 1227 | // register. | 
| Dan Gohman | 556d14d | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1228 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1229 | // This truncation won't change the value. | 
|  | 1230 | DAG.getIntPtrConstant(1)); | 
|  | 1231 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1232 |  | 
| Chris Lattner | 4b3a7fa | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1233 | ResultVals.push_back(Val); | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1234 | } | 
| Duncan Sands | 739a054 | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1235 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 1236 | // Merge everything together with a MERGE_VALUES node. | 
|  | 1237 | ResultVals.push_back(Chain); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1238 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), | 
|  | 1239 | &ResultVals[0], ResultVals.size()).getNode(); | 
| Chris Lattner | 3c76309 | 2007-02-25 08:29:00 +0000 | [diff] [blame] | 1240 | } | 
|  | 1241 |  | 
|  | 1242 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1243 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1244 | //                C & StdCall & Fast Calling Convention implementation | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1245 | //===----------------------------------------------------------------------===// | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1246 | //  StdCall calling convention seems to be standard for many Windows' API | 
|  | 1247 | //  routines and around. It differs from C calling convention just a little: | 
|  | 1248 | //  callee should clean up the stack, not caller. Symbols should be also | 
|  | 1249 | //  decorated in some fancy way :) It doesn't support any vector arguments. | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1250 | //  For info on fast calling convention see Fast Calling Convention (tail call) | 
|  | 1251 | //  implementation LowerX86_32FastCCCallTo. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1252 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1253 | /// CallIsStructReturn - Determines whether a CALL node uses struct return | 
|  | 1254 | /// semantics. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1255 | static bool CallIsStructReturn(CallSDNode *TheCall) { | 
|  | 1256 | unsigned NumOps = TheCall->getNumArgs(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1257 | if (!NumOps) | 
|  | 1258 | return false; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1259 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1260 | return TheCall->getArgFlags(0).isSRet(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1261 | } | 
|  | 1262 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1263 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct | 
|  | 1264 | /// return semantics. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1265 | static bool ArgsAreStructReturn(SDValue Op) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1266 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1267 | if (!NumArgs) | 
|  | 1268 | return false; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1269 |  | 
|  | 1270 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1271 | } | 
|  | 1272 |  | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1273 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires | 
|  | 1274 | /// the callee to pop its own arguments. Callee pop is necessary to support tail | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1275 | /// calls. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1276 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1277 | if (IsVarArg) | 
|  | 1278 | return false; | 
|  | 1279 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1280 | switch (CallingConv) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1281 | default: | 
|  | 1282 | return false; | 
|  | 1283 | case CallingConv::X86_StdCall: | 
|  | 1284 | return !Subtarget->is64Bit(); | 
|  | 1285 | case CallingConv::X86_FastCall: | 
|  | 1286 | return !Subtarget->is64Bit(); | 
|  | 1287 | case CallingConv::Fast: | 
|  | 1288 | return PerformTailCallOpt; | 
|  | 1289 | } | 
|  | 1290 | } | 
|  | 1291 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1292 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the | 
|  | 1293 | /// given CallingConvention value. | 
|  | 1294 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1295 | if (Subtarget->is64Bit()) { | 
| Anton Korobeynikov | 7f125b2 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1296 | if (Subtarget->isTargetWin64()) | 
| Anton Korobeynikov | 7b4f4e1 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1297 | return CC_X86_Win64_C; | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1298 | else | 
|  | 1299 | return CC_X86_64_C; | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1300 | } | 
|  | 1301 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1302 | if (CC == CallingConv::X86_FastCall) | 
|  | 1303 | return CC_X86_32_FastCall; | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1304 | else if (CC == CallingConv::Fast) | 
|  | 1305 | return CC_X86_32_FastCC; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1306 | else | 
|  | 1307 | return CC_X86_32_C; | 
|  | 1308 | } | 
|  | 1309 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1310 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to | 
|  | 1311 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1312 | NameDecorationStyle | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1313 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1314 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1315 | if (CC == CallingConv::X86_FastCall) | 
|  | 1316 | return FastCall; | 
|  | 1317 | else if (CC == CallingConv::X86_StdCall) | 
|  | 1318 | return StdCall; | 
|  | 1319 | return None; | 
|  | 1320 | } | 
|  | 1321 |  | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1322 |  | 
| Arnold Schwaighofer | 1f17bf6 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1323 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified | 
|  | 1324 | /// by "Src" to address "Dst" with size and alignment information specified by | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1325 | /// the specific parameter attribute. The copy will be passed as a byval | 
|  | 1326 | /// function parameter. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1327 | static SDValue | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1328 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1329 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, | 
|  | 1330 | DebugLoc dl) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1331 | SDValue SizeNode     = DAG.getConstant(Flags.getByValSize(), MVT::i32); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1332 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1333 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1334 | } | 
|  | 1335 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1336 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1337 | const CCValAssign &VA, | 
|  | 1338 | MachineFrameInfo *MFI, | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1339 | unsigned CC, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1340 | SDValue Root, unsigned i) { | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1341 | // Create the nodes corresponding to a load from this parameter slot. | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1342 | ISD::ArgFlagsTy Flags = | 
|  | 1343 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1344 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1345 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); | 
| Evan Cheng | a265524 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1346 |  | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1347 | // FIXME: For now, all byval parameter objects are marked mutable. This can be | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1348 | // changed with more analysis. | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1349 | // In case of tail call optimization mark all arguments mutable. Since they | 
|  | 1350 | // could be overwritten by lowering of arguments in case of a tail call. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1351 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1352 | VA.getLocMemOffset(), isImmutable); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1353 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1354 | if (Flags.isByVal()) | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1355 | return FIN; | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1356 | return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1357 | PseudoSourceValue::getFixedStack(FI), 0); | 
| Rafael Espindola | 272f730 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1358 | } | 
|  | 1359 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1360 | SDValue | 
|  | 1361 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1362 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1363 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1364 | DebugLoc dl = Op.getDebugLoc(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1365 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1366 | const Function* Fn = MF.getFunction(); | 
|  | 1367 | if (Fn->hasExternalLinkage() && | 
|  | 1368 | Subtarget->isTargetCygMing() && | 
|  | 1369 | Fn->getName() == "main") | 
|  | 1370 | FuncInfo->setForceFramePointer(true); | 
|  | 1371 |  | 
|  | 1372 | // Decorate the function name. | 
|  | 1373 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1374 |  | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1375 | MachineFrameInfo *MFI = MF.getFrameInfo(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1376 | SDValue Root = Op.getOperand(0); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1377 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1378 | unsigned CC = MF.getFunction()->getCallingConv(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1379 | bool Is64Bit = Subtarget->is64Bit(); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1380 | bool IsWin64 = Subtarget->isTargetWin64(); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1381 |  | 
|  | 1382 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1383 | "Var args not supported with calling convention fastcc"); | 
|  | 1384 |  | 
| Chris Lattner | 227b6c5 | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1385 | // Assign locations to all of the incoming arguments. | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1386 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Owen Anderson | 0504e0a | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1387 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext()); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1388 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1389 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1390 | SmallVector<SDValue, 8> ArgValues; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1391 | unsigned LastVal = ~0U; | 
|  | 1392 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1393 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1394 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | 
|  | 1395 | // places. | 
|  | 1396 | assert(VA.getValNo() != LastVal && | 
|  | 1397 | "Don't support value assigned to multiple locs yet"); | 
|  | 1398 | LastVal = VA.getValNo(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1399 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1400 | if (VA.isRegLoc()) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1401 | MVT RegVT = VA.getLocVT(); | 
| Devang Patel | 56a8bb6 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1402 | TargetRegisterClass *RC = NULL; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1403 | if (RegVT == MVT::i32) | 
|  | 1404 | RC = X86::GR32RegisterClass; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1405 | else if (Is64Bit && RegVT == MVT::i64) | 
|  | 1406 | RC = X86::GR64RegisterClass; | 
| Dale Johannesen | d88f1d0 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1407 | else if (RegVT == MVT::f32) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1408 | RC = X86::FR32RegisterClass; | 
| Dale Johannesen | d88f1d0 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1409 | else if (RegVT == MVT::f64) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1410 | RC = X86::FR64RegisterClass; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1411 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) | 
| Evan Cheng | df38b35 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1412 | RC = X86::VR128RegisterClass; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1413 | else if (RegVT.isVector()) { | 
|  | 1414 | assert(RegVT.getSizeInBits() == 64); | 
| Evan Cheng | df38b35 | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1415 | if (!Is64Bit) | 
|  | 1416 | RC = X86::VR64RegisterClass;     // MMX values are passed in MMXs. | 
|  | 1417 | else { | 
|  | 1418 | // Darwin calling convention passes MMX values in either GPRs or | 
|  | 1419 | // XMMs in x86-64. Other targets pass them in memory. | 
|  | 1420 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { | 
|  | 1421 | RC = X86::VR128RegisterClass;  // MMX values are passed in XMMs. | 
|  | 1422 | RegVT = MVT::v2i64; | 
|  | 1423 | } else { | 
|  | 1424 | RC = X86::GR64RegisterClass;   // v1i64 values are passed in GPRs. | 
|  | 1425 | RegVT = MVT::i64; | 
|  | 1426 | } | 
|  | 1427 | } | 
|  | 1428 | } else { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 1429 | LLVM_UNREACHABLE("Unknown argument type!"); | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1430 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1431 |  | 
| Bob Wilson | f8b8547 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1432 | unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1433 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1434 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1435 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 | 
|  | 1436 | // bits.  Insert an assert[sz]ext to capture this, then truncate to the | 
|  | 1437 | // right size. | 
|  | 1438 | if (VA.getLocInfo() == CCValAssign::SExt) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1439 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1440 | DAG.getValueType(VA.getValVT())); | 
|  | 1441 | else if (VA.getLocInfo() == CCValAssign::ZExt) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1442 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1443 | DAG.getValueType(VA.getValVT())); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1444 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1445 | if (VA.getLocInfo() != CCValAssign::Full) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1446 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1447 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1448 | // Handle MMX values passed in GPRs. | 
| Evan Cheng | 1e78184 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1449 | if (Is64Bit && RegVT != VA.getLocVT()) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1450 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1451 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); | 
| Evan Cheng | 1e78184 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1452 | else if (RC == X86::VR128RegisterClass) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1453 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | 
|  | 1454 | ArgValue, DAG.getConstant(0, MVT::i64)); | 
|  | 1455 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); | 
| Evan Cheng | 1e78184 | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1456 | } | 
|  | 1457 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1458 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1459 | ArgValues.push_back(ArgValue); | 
|  | 1460 | } else { | 
|  | 1461 | assert(VA.isMemLoc()); | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1462 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1463 | } | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1464 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1465 |  | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1466 | // The x86-64 ABI for returning structs by value requires that we copy | 
|  | 1467 | // the sret argument into %rax for the return. Save the argument into | 
|  | 1468 | // a virtual register so that we can access it from the return points. | 
|  | 1469 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | 
|  | 1470 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 1471 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 1472 | unsigned Reg = FuncInfo->getSRetReturnReg(); | 
|  | 1473 | if (!Reg) { | 
|  | 1474 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | 
|  | 1475 | FuncInfo->setSRetReturnReg(Reg); | 
|  | 1476 | } | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1477 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1478 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root); | 
| Dan Gohman | f166d2d | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1479 | } | 
|  | 1480 |  | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1481 | unsigned StackSize = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1482 | // align stack specially for tail calls | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1483 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1484 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1485 |  | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1486 | // If the function takes variable number of arguments, make a frame index for | 
|  | 1487 | // the start of the first vararg value... for expansion of llvm.va_start. | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1488 | if (isVarArg) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1489 | if (Is64Bit || CC != CallingConv::X86_FastCall) { | 
|  | 1490 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); | 
|  | 1491 | } | 
|  | 1492 | if (Is64Bit) { | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1493 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; | 
|  | 1494 |  | 
|  | 1495 | // FIXME: We should really autogenerate these arrays | 
|  | 1496 | static const unsigned GPR64ArgRegsWin64[] = { | 
|  | 1497 | X86::RCX, X86::RDX, X86::R8,  X86::R9 | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1498 | }; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1499 | static const unsigned XMMArgRegsWin64[] = { | 
|  | 1500 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | 
|  | 1501 | }; | 
|  | 1502 | static const unsigned GPR64ArgRegs64Bit[] = { | 
|  | 1503 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | 
|  | 1504 | }; | 
|  | 1505 | static const unsigned XMMArgRegs64Bit[] = { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1506 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1507 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1508 | }; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1509 | const unsigned *GPR64ArgRegs, *XMMArgRegs; | 
|  | 1510 |  | 
|  | 1511 | if (IsWin64) { | 
|  | 1512 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | 
|  | 1513 | GPR64ArgRegs = GPR64ArgRegsWin64; | 
|  | 1514 | XMMArgRegs = XMMArgRegsWin64; | 
|  | 1515 | } else { | 
|  | 1516 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | 
|  | 1517 | GPR64ArgRegs = GPR64ArgRegs64Bit; | 
|  | 1518 | XMMArgRegs = XMMArgRegs64Bit; | 
|  | 1519 | } | 
|  | 1520 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | 
|  | 1521 | TotalNumIntRegs); | 
|  | 1522 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | 
|  | 1523 | TotalNumXMMRegs); | 
|  | 1524 |  | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1525 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1526 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1527 | "SSE register cannot be used when SSE is disabled!"); | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1528 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && | 
| Evan Cheng | c2fde91 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1529 | "SSE register cannot be used when SSE is disabled!"); | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1530 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1531 | // Kernel mode asks for SSE to be disabled, so don't push them | 
|  | 1532 | // on the stack. | 
|  | 1533 | TotalNumXMMRegs = 0; | 
| Bill Wendling | 42adc73 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1534 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1535 | // For X86-64, if there are vararg parameters that are passed via | 
|  | 1536 | // registers, then we must store them to their spots on the stack so they | 
|  | 1537 | // may be loaded by deferencing the result of va_next. | 
|  | 1538 | VarArgsGPOffset = NumIntRegs * 8; | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1539 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; | 
|  | 1540 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + | 
|  | 1541 | TotalNumXMMRegs * 16, 16); | 
|  | 1542 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1543 | // Store the integer parameter registers. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1544 | SmallVector<SDValue, 8> MemOps; | 
|  | 1545 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1546 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1547 | DAG.getIntPtrConstant(VarArgsGPOffset)); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1548 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { | 
| Bob Wilson | f8b8547 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1549 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], | 
|  | 1550 | X86::GR64RegisterClass); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1551 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1552 | SDValue Store = | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1553 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1554 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1555 | MemOps.push_back(Store); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1556 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1557 | DAG.getIntPtrConstant(8)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1558 | } | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1559 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1560 | // Now store the XMM (fp + vector) parameter registers. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1561 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1562 | DAG.getIntPtrConstant(VarArgsFPOffset)); | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1563 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { | 
| Bob Wilson | f8b8547 | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1564 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], | 
|  | 1565 | X86::VR128RegisterClass); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1566 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1567 | SDValue Store = | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1568 | DAG.getStore(Val.getValue(1), dl, Val, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1569 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1570 | MemOps.push_back(Store); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1571 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1572 | DAG.getIntPtrConstant(16)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1573 | } | 
|  | 1574 | if (!MemOps.empty()) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1575 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1576 | &MemOps[0], MemOps.size()); | 
|  | 1577 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1578 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1579 |  | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1580 | ArgValues.push_back(Root); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1581 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1582 | // Some CCs need callee pop. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1583 | if (IsCalleePop(isVarArg, CC)) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1584 | BytesToPopOnReturn  = StackSize; // Callee pops everything. | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1585 | BytesCallerReserves = 0; | 
|  | 1586 | } else { | 
| Anton Korobeynikov | e7ec3bc | 2007-03-06 08:12:33 +0000 | [diff] [blame] | 1587 | BytesToPopOnReturn  = 0; // Callee pops nothing. | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1588 | // If this is an sret function, the return should pop the hidden pointer. | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1589 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1590 | BytesToPopOnReturn = 4; | 
| Chris Lattner | b9db225 | 2007-02-28 05:46:49 +0000 | [diff] [blame] | 1591 | BytesCallerReserves = StackSize; | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 1592 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1593 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1594 | if (!Is64Bit) { | 
|  | 1595 | RegSaveFrameIndex = 0xAAAAAAA;   // RegSaveFrameIndex is X86-64 only. | 
|  | 1596 | if (CC == CallingConv::X86_FastCall) | 
|  | 1597 | VarArgsFrameIndex = 0xAAAAAAA;   // fastcc functions can't have varargs. | 
|  | 1598 | } | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1599 |  | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1600 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 1601 |  | 
| Evan Cheng | 17e734f | 2006-05-23 21:06:34 +0000 | [diff] [blame] | 1602 | // Return the new list of results. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1603 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), | 
| Duncan Sands | 3d96094 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1604 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1605 | } | 
|  | 1606 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1607 | SDValue | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1608 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1609 | const SDValue &StackPtr, | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1610 | const CCValAssign &VA, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1611 | SDValue Chain, | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1612 | SDValue Arg, ISD::ArgFlagsTy Flags) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1613 | DebugLoc dl = TheCall->getDebugLoc(); | 
| Dan Gohman | 63a8452 | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1614 | unsigned LocMemOffset = VA.getLocMemOffset(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1615 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1616 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1617 | if (Flags.isByVal()) { | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1618 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1619 | } | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1620 | return DAG.getStore(Chain, dl, Arg, PtrOff, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1621 | PseudoSourceValue::getStack(), LocMemOffset); | 
| Evan Cheng | 73d1017 | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1622 | } | 
|  | 1623 |  | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1624 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1625 | /// optimization is performed and it is required. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1626 | SDValue | 
|  | 1627 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1628 | SDValue &OutRetAddr, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1629 | SDValue Chain, | 
|  | 1630 | bool IsTailCall, | 
|  | 1631 | bool Is64Bit, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1632 | int FPDiff, | 
|  | 1633 | DebugLoc dl) { | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1634 | if (!IsTailCall || FPDiff==0) return Chain; | 
|  | 1635 |  | 
|  | 1636 | // Adjust the Return address stack slot. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1637 | MVT VT = getPointerTy(); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1638 | OutRetAddr = getReturnAddressFrameIndex(DAG); | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1639 |  | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1640 | // Load the "old" Return address. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1641 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1642 | return SDValue(OutRetAddr.getNode(), 1); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1643 | } | 
|  | 1644 |  | 
|  | 1645 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | 
|  | 1646 | /// optimization is performed and it is required (FPDiff!=0). | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1647 | static SDValue | 
|  | 1648 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1649 | SDValue Chain, SDValue RetAddrFrIdx, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1650 | bool Is64Bit, int FPDiff, DebugLoc dl) { | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1651 | // Store the return address to the appropriate stack slot. | 
|  | 1652 | if (!FPDiff) return Chain; | 
|  | 1653 | // Calculate the new stack slot for the return address. | 
|  | 1654 | int SlotSize = Is64Bit ? 8 : 4; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1655 | int NewReturnAddrFI = | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1656 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1657 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1658 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1659 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1660 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1661 | return Chain; | 
|  | 1662 | } | 
|  | 1663 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1664 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1665 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1666 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); | 
|  | 1667 | SDValue Chain       = TheCall->getChain(); | 
|  | 1668 | unsigned CC         = TheCall->getCallingConv(); | 
|  | 1669 | bool isVarArg       = TheCall->isVarArg(); | 
|  | 1670 | bool IsTailCall     = TheCall->isTailCall() && | 
|  | 1671 | CC == CallingConv::Fast && PerformTailCallOpt; | 
|  | 1672 | SDValue Callee      = TheCall->getCallee(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1673 | bool Is64Bit        = Subtarget->is64Bit(); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1674 | bool IsStructRet    = CallIsStructReturn(TheCall); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1675 | DebugLoc dl         = TheCall->getDebugLoc(); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1676 |  | 
|  | 1677 | assert(!(isVarArg && CC == CallingConv::Fast) && | 
|  | 1678 | "Var args not supported with calling convention fastcc"); | 
|  | 1679 |  | 
| Chris Lattner | 227b6c5 | 2007-02-28 07:00:42 +0000 | [diff] [blame] | 1680 | // Analyze operands of the call, assigning locations to each operand. | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1681 | SmallVector<CCValAssign, 16> ArgLocs; | 
| Owen Anderson | 0504e0a | 2009-07-09 17:57:24 +0000 | [diff] [blame] | 1682 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, DAG.getContext()); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1683 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1684 |  | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1685 | // Get a count of how many bytes are to be pushed on the stack. | 
|  | 1686 | unsigned NumBytes = CCInfo.getNextStackOffset(); | 
| Arnold Schwaighofer | dd45bc2 | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1687 | if (PerformTailCallOpt && CC == CallingConv::Fast) | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1688 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1689 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1690 | int FPDiff = 0; | 
|  | 1691 | if (IsTailCall) { | 
|  | 1692 | // Lower arguments at fp - stackoffset + fpdiff. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1693 | unsigned NumBytesCallerPushed = | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1694 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); | 
|  | 1695 | FPDiff = NumBytesCallerPushed - NumBytes; | 
|  | 1696 |  | 
|  | 1697 | // Set the delta of movement of the returnaddr stackslot. | 
|  | 1698 | // But only set if delta is greater than previous delta. | 
|  | 1699 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | 
|  | 1700 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | 
|  | 1701 | } | 
|  | 1702 |  | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1703 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1704 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1705 | SDValue RetAddrFrIdx; | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1706 | // Load return adress for tail calls. | 
|  | 1707 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1708 | FPDiff, dl); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1709 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1710 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; | 
|  | 1711 | SmallVector<SDValue, 8> MemOpChains; | 
|  | 1712 | SDValue StackPtr; | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1713 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1714 | // Walk the register/memloc assignments, inserting copies/loads.  In the case | 
|  | 1715 | // of tail call optimization arguments are handle later. | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1716 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1717 | CCValAssign &VA = ArgLocs[i]; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1718 | SDValue Arg = TheCall->getArg(i); | 
|  | 1719 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
|  | 1720 | bool isByVal = Flags.isByVal(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1721 |  | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1722 | // Promote the value if needed. | 
|  | 1723 | switch (VA.getLocInfo()) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 1724 | default: LLVM_UNREACHABLE("Unknown loc info!"); | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1725 | case CCValAssign::Full: break; | 
|  | 1726 | case CCValAssign::SExt: | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1727 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1728 | break; | 
|  | 1729 | case CCValAssign::ZExt: | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1730 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1731 | break; | 
|  | 1732 | case CCValAssign::AExt: | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1733 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1734 | break; | 
| Evan Cheng | 5ee9689 | 2006-05-25 18:56:34 +0000 | [diff] [blame] | 1735 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1736 |  | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1737 | if (VA.isRegLoc()) { | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1738 | if (Is64Bit) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1739 | MVT RegVT = VA.getLocVT(); | 
|  | 1740 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1741 | switch (VA.getLocReg()) { | 
|  | 1742 | default: | 
|  | 1743 | break; | 
|  | 1744 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: | 
|  | 1745 | case X86::R8: { | 
|  | 1746 | // Special case: passing MMX values in GPR registers. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1747 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1748 | break; | 
|  | 1749 | } | 
|  | 1750 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: | 
|  | 1751 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { | 
|  | 1752 | // Special case: passing MMX values in XMM registers. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1753 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); | 
|  | 1754 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1755 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); | 
| Evan Cheng | ccde6dd | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1756 | break; | 
|  | 1757 | } | 
|  | 1758 | } | 
|  | 1759 | } | 
| Chris Lattner | be79959 | 2007-02-28 05:31:48 +0000 | [diff] [blame] | 1760 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); | 
|  | 1761 | } else { | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1762 | if (!IsTailCall || (IsTailCall && isByVal)) { | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1763 | assert(VA.isMemLoc()); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1764 | if (StackPtr.getNode() == 0) | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1765 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1766 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1767 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, | 
|  | 1768 | Chain, Arg, Flags)); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1769 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1770 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1771 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1772 |  | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1773 | if (!MemOpChains.empty()) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1774 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1775 | &MemOpChains[0], MemOpChains.size()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 1776 |  | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1777 | // Build a sequence of copy-to-reg nodes chained together with token chain | 
|  | 1778 | // and flag operands which copy the outgoing args into registers. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1779 | SDValue InFlag; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1780 | // Tail call byval lowering might overwrite argument registers so in case of | 
|  | 1781 | // tail call optimization the copies to registers are lowered later. | 
|  | 1782 | if (!IsTailCall) | 
|  | 1783 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1784 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1785 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1786 | InFlag = Chain.getValue(1); | 
|  | 1787 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1788 |  | 
| Chris Lattner | 88765d4 | 2009-07-09 02:44:11 +0000 | [diff] [blame] | 1789 |  | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 1790 | if (Subtarget->isPICStyleGOT()) { | 
| Chris Lattner | 384a738 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1791 | // ELF / PIC requires GOT in the EBX register before function calls via PLT | 
|  | 1792 | // GOT pointer. | 
|  | 1793 | if (!IsTailCall) { | 
|  | 1794 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, | 
|  | 1795 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 1796 | DebugLoc::getUnknownLoc(), | 
|  | 1797 | getPointerTy()), | 
|  | 1798 | InFlag); | 
|  | 1799 | InFlag = Chain.getValue(1); | 
|  | 1800 | } else { | 
|  | 1801 | // If we are tail calling and generating PIC/GOT style code load the | 
|  | 1802 | // address of the callee into ECX. The value in ecx is used as target of | 
|  | 1803 | // the tail jump. This is done to circumvent the ebx/callee-saved problem | 
|  | 1804 | // for tail calls on PIC/GOT architectures. Normally we would just put the | 
|  | 1805 | // address of GOT into ebx and then call target@PLT. But for tail calls | 
|  | 1806 | // ebx would be restored (since ebx is callee saved) before jumping to the | 
|  | 1807 | // target@PLT. | 
|  | 1808 |  | 
|  | 1809 | // Note: The actual moving to ECX is done further down. | 
|  | 1810 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | 
|  | 1811 | if (G && !G->getGlobal()->hasHiddenVisibility() && | 
|  | 1812 | !G->getGlobal()->hasProtectedVisibility()) | 
|  | 1813 | Callee = LowerGlobalAddress(Callee, DAG); | 
|  | 1814 | else if (isa<ExternalSymbolSDNode>(Callee)) | 
| Chris Lattner | fef11d6 | 2009-07-09 04:39:06 +0000 | [diff] [blame] | 1815 | Callee = LowerExternalSymbol(Callee, DAG); | 
| Chris Lattner | 384a738 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1816 | } | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 1817 | } | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1818 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1819 | if (Is64Bit && isVarArg) { | 
|  | 1820 | // From AMD64 ABI document: | 
|  | 1821 | // For calls that may call functions that use varargs or stdargs | 
|  | 1822 | // (prototype-less calls or calls to functions containing ellipsis (...) in | 
|  | 1823 | // the declaration) %al is used as hidden argument to specify the number | 
|  | 1824 | // of SSE registers used. The contents of %al do not need to match exactly | 
|  | 1825 | // the number of registers, but must be an ubound on the number of SSE | 
|  | 1826 | // registers used and is in the range 0 - 8 inclusive. | 
| Anton Korobeynikov | e183b3cd | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1827 |  | 
|  | 1828 | // FIXME: Verify this on Win64 | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1829 | // Count the number of XMM registers allocated. | 
|  | 1830 | static const unsigned XMMArgRegs[] = { | 
|  | 1831 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | 
|  | 1832 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | 
|  | 1833 | }; | 
|  | 1834 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1835 | assert((Subtarget->hasSSE1() || !NumXMMRegs) | 
| Torok Edwin | a2d1f35 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1836 | && "SSE registers cannot be used when SSE is disabled"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1837 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1838 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1839 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); | 
|  | 1840 | InFlag = Chain.getValue(1); | 
|  | 1841 | } | 
|  | 1842 |  | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1843 |  | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1844 | // For tail calls lower the arguments to the 'real' stack slot. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1845 | if (IsTailCall) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1846 | SmallVector<SDValue, 8> MemOpChains2; | 
|  | 1847 | SDValue FIN; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1848 | int FI = 0; | 
| Arnold Schwaighofer | b01b99e | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1849 | // Do not flag preceeding copytoreg stuff together with the following stuff. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1850 | InFlag = SDValue(); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1851 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | 
|  | 1852 | CCValAssign &VA = ArgLocs[i]; | 
|  | 1853 | if (!VA.isRegLoc()) { | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1854 | assert(VA.isMemLoc()); | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1855 | SDValue Arg = TheCall->getArg(i); | 
|  | 1856 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1857 | // Create frame index. | 
|  | 1858 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1859 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1860 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1861 | FIN = DAG.getFrameIndex(FI, getPointerTy()); | 
| Arnold Schwaighofer | 6cf72fb | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1862 |  | 
| Duncan Sands | d97eea3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1863 | if (Flags.isByVal()) { | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1864 | // Copy relative to framepointer. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1865 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1866 | if (StackPtr.getNode() == 0) | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1867 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1868 | getPointerTy()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1869 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1870 |  | 
|  | 1871 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1872 | Flags, DAG, dl)); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1873 | } else { | 
| Evan Cheng | 7411b51 | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1874 | // Store relative to framepointer. | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1875 | MemOpChains2.push_back( | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1876 | DAG.getStore(Chain, dl, Arg, FIN, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1877 | PseudoSourceValue::getFixedStack(FI), 0)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1878 | } | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1879 | } | 
|  | 1880 | } | 
|  | 1881 |  | 
|  | 1882 | if (!MemOpChains2.empty()) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1883 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Arnold Schwaighofer | bf1816e | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1884 | &MemOpChains2[0], MemOpChains2.size()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1885 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1886 | // Copy arguments to their registers. | 
|  | 1887 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1888 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1889 | RegsToPass[i].second, InFlag); | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1890 | InFlag = Chain.getValue(1); | 
|  | 1891 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1892 | InFlag =SDValue(); | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1893 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1894 | // Store the return address to the appropriate stack slot. | 
| Arnold Schwaighofer | 634fc9a | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1895 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1896 | FPDiff, dl); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1897 | } | 
|  | 1898 |  | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 1899 | // If the callee is a GlobalAddress node (quite common, every direct call is) | 
|  | 1900 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. | 
| Anton Korobeynikov | 37d080b | 2006-11-20 10:46:14 +0000 | [diff] [blame] | 1901 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | 
| Anton Korobeynikov | 430e68a1 | 2006-12-22 22:29:05 +0000 | [diff] [blame] | 1902 | // We should use extra load for direct calls to dllimported functions in | 
|  | 1903 | // non-JIT mode. | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1904 | GlobalValue *GV = G->getGlobal(); | 
| Chris Lattner | ace6ec2 | 2009-07-10 05:48:03 +0000 | [diff] [blame] | 1905 | if (!GV->hasDLLImportLinkage()) { | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1906 | unsigned char OpFlags = 0; | 
|  | 1907 |  | 
|  | 1908 | // On ELF targets, in both X86-64 and X86-32 mode, direct calls to | 
|  | 1909 | // external symbols most go through the PLT in PIC mode.  If the symbol | 
|  | 1910 | // has hidden or protected visibility, or if it is static or local, then | 
|  | 1911 | // we don't need to use the PLT - we can directly call it. | 
|  | 1912 | if (Subtarget->isTargetELF() && | 
|  | 1913 | getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1914 | GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) { | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1915 | OpFlags = X86II::MO_PLT; | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 1916 | } else if (Subtarget->isPICStyleStubAny() && | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1917 | (GV->isDeclaration() || GV->isWeakForLinker()) && | 
|  | 1918 | Subtarget->getDarwinVers() < 9) { | 
|  | 1919 | // PC-relative references to external symbols should go through $stub, | 
|  | 1920 | // unless we're building with the leopard linker or later, which | 
|  | 1921 | // automatically synthesizes these stubs. | 
|  | 1922 | OpFlags = X86II::MO_DARWIN_STUB; | 
|  | 1923 | } | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1924 |  | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1925 | Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(), | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1926 | G->getOffset(), OpFlags); | 
|  | 1927 | } | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1928 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1929 | unsigned char OpFlags = 0; | 
|  | 1930 |  | 
|  | 1931 | // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external | 
|  | 1932 | // symbols should go through the PLT. | 
|  | 1933 | if (Subtarget->isTargetELF() && | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1934 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1935 | OpFlags = X86II::MO_PLT; | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 1936 | } else if (Subtarget->isPICStyleStubAny() && | 
| Chris Lattner | d047d06 | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 1937 | Subtarget->getDarwinVers() < 9) { | 
|  | 1938 | // PC-relative references to external symbols should go through $stub, | 
|  | 1939 | // unless we're building with the leopard linker or later, which | 
|  | 1940 | // automatically synthesizes these stubs. | 
|  | 1941 | OpFlags = X86II::MO_DARWIN_STUB; | 
|  | 1942 | } | 
|  | 1943 |  | 
| Chris Lattner | d5d80ab | 2009-07-09 05:02:21 +0000 | [diff] [blame] | 1944 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), | 
|  | 1945 | OpFlags); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1946 | } else if (IsTailCall) { | 
| Arnold Schwaighofer | e3a018d | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1947 | unsigned Opc = Is64Bit ? X86::R11 : X86::EAX; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1948 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1949 | Chain = DAG.getCopyToReg(Chain,  dl, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1950 | DAG.getRegister(Opc, getPointerTy()), | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1951 | Callee,InFlag); | 
|  | 1952 | Callee = DAG.getRegister(Opc, getPointerTy()); | 
|  | 1953 | // Add register as live out. | 
|  | 1954 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1955 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1956 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 1957 | // Returns a chain & a flag for retval copy to use. | 
|  | 1958 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1959 | SmallVector<SDValue, 8> Ops; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1960 |  | 
|  | 1961 | if (IsTailCall) { | 
| Dale Johannesen | 8493575 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1962 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), | 
|  | 1963 | DAG.getIntPtrConstant(0, true), InFlag); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1964 | InFlag = Chain.getValue(1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1965 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1966 | // Returns a chain & a flag for retval copy to use. | 
|  | 1967 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 1968 | Ops.clear(); | 
|  | 1969 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1970 |  | 
| Nate Begeman | 7e5496d | 2006-02-17 00:03:04 +0000 | [diff] [blame] | 1971 | Ops.push_back(Chain); | 
|  | 1972 | Ops.push_back(Callee); | 
| Evan Cheng | ca25486 | 2006-06-14 18:17:40 +0000 | [diff] [blame] | 1973 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1974 | if (IsTailCall) | 
|  | 1975 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); | 
| Evan Cheng | 84a041e | 2007-02-21 21:18:14 +0000 | [diff] [blame] | 1976 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1977 | // Add argument registers to the end of the list so that they are known live | 
|  | 1978 | // into the call. | 
| Evan Cheng | 8242168 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1979 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) | 
|  | 1980 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | 
|  | 1981 | RegsToPass[i].second.getValueType())); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1982 |  | 
| Evan Cheng | 4840643 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1983 | // Add an implicit use GOT pointer in EBX. | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 1984 | if (!IsTailCall && Subtarget->isPICStyleGOT()) | 
| Evan Cheng | 4840643 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1985 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); | 
|  | 1986 |  | 
|  | 1987 | // Add an implicit use of AL for x86 vararg functions. | 
|  | 1988 | if (Is64Bit && isVarArg) | 
|  | 1989 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); | 
|  | 1990 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1991 | if (InFlag.getNode()) | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 1992 | Ops.push_back(InFlag); | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1993 |  | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1994 | if (IsTailCall) { | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1995 | assert(InFlag.getNode() && | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1996 | "Flag must be set. Depend on flag being set in LowerRET"); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1997 | Chain = DAG.getNode(X86ISD::TAILCALL, dl, | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1998 | TheCall->getVTList(), &Ops[0], Ops.size()); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1999 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 2000 | return SDValue(Chain.getNode(), Op.getResNo()); | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2001 | } | 
|  | 2002 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2003 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); | 
| Evan Cheng | 88decde | 2006-04-28 21:29:37 +0000 | [diff] [blame] | 2004 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 45e19098 | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 2005 |  | 
| Chris Lattner | 8be5be8 | 2006-05-23 18:50:38 +0000 | [diff] [blame] | 2006 | // Create the CALLSEQ_END node. | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2007 | unsigned NumBytesForCalleeToPush; | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2008 | if (IsCalleePop(isVarArg, CC)) | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2009 | NumBytesForCalleeToPush = NumBytes;    // Callee pops everything | 
| Evan Cheng | 710c3cf | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 2010 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) | 
| Anton Korobeynikov | 037c867 | 2007-01-28 13:31:35 +0000 | [diff] [blame] | 2011 | // If this is is a call to a struct-return function, the callee | 
|  | 2012 | // pops the hidden struct pointer, so we have to push it back. | 
|  | 2013 | // This is common for Darwin/X86, Linux & Mingw32 targets. | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2014 | NumBytesForCalleeToPush = 4; | 
| Gordon Henriksen | 9231958 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2015 | else | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2016 | NumBytesForCalleeToPush = 0;  // Callee pops nothing. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2017 |  | 
| Gordon Henriksen | f066fc4 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 2018 | // Returns a flag for retval copy to use. | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 2019 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 2020 | DAG.getIntPtrConstant(NumBytes, true), | 
|  | 2021 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | 
|  | 2022 | true), | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 2023 | InFlag); | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2024 | InFlag = Chain.getValue(1); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2025 |  | 
| Chris Lattner | 0cd9960 | 2007-02-25 08:59:22 +0000 | [diff] [blame] | 2026 | // Handle result values, copying them out of physregs into vregs that we | 
|  | 2027 | // return. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2028 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 2029 | Op.getResNo()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2030 | } | 
|  | 2031 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2032 |  | 
|  | 2033 | //===----------------------------------------------------------------------===// | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2034 | //                Fast Calling Convention (tail call) implementation | 
|  | 2035 | //===----------------------------------------------------------------------===// | 
|  | 2036 |  | 
|  | 2037 | //  Like std call, callee cleans arguments, convention except that ECX is | 
|  | 2038 | //  reserved for storing the tail called function address. Only 2 registers are | 
|  | 2039 | //  free for argument passing (inreg). Tail call optimization is performed | 
|  | 2040 | //  provided: | 
|  | 2041 | //                * tailcallopt is enabled | 
|  | 2042 | //                * caller/callee are fastcc | 
| Arnold Schwaighofer | 69a10f41 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2043 | //  On X86_64 architecture with GOT-style position independent code only local | 
|  | 2044 | //  (within module) calls are supported at the moment. | 
| Arnold Schwaighofer | 1f0da1f | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2045 | //  To keep the stack aligned according to platform abi the function | 
|  | 2046 | //  GetAlignedArgumentStackSize ensures that argument delta is always multiples | 
|  | 2047 | //  of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2048 | //  If a tail called function callee has more arguments than the caller the | 
|  | 2049 | //  caller needs to make sure that there is room to move the RETADDR to. This is | 
| Arnold Schwaighofer | 1f0da1f | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2050 | //  achieved by reserving an area the size of the argument delta right after the | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2051 | //  original REtADDR, but before the saved framepointer or the spilled registers | 
|  | 2052 | //  e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | 
|  | 2053 | //  stack layout: | 
|  | 2054 | //    arg1 | 
|  | 2055 | //    arg2 | 
|  | 2056 | //    RETADDR | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2057 | //    [ new RETADDR | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2058 | //      move area ] | 
|  | 2059 | //    (possible EBP) | 
|  | 2060 | //    ESI | 
|  | 2061 | //    EDI | 
|  | 2062 | //    local1 .. | 
|  | 2063 |  | 
|  | 2064 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | 
|  | 2065 | /// for a 16 byte align requirement. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2066 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2067 | SelectionDAG& DAG) { | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2068 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2069 | const TargetMachine &TM = MF.getTarget(); | 
|  | 2070 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 2071 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2072 | uint64_t AlignMask = StackAlignment - 1; | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2073 | int64_t Offset = StackSize; | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2074 | uint64_t SlotSize = TD->getPointerSize(); | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2075 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { | 
|  | 2076 | // Number smaller than 12 so just add the difference. | 
|  | 2077 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | 
|  | 2078 | } else { | 
|  | 2079 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2080 | Offset = ((~AlignMask) & Offset) + StackAlignment + | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2081 | (StackAlignment-SlotSize); | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2082 | } | 
| Evan Cheng | 6f343bd | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2083 | return Offset; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2084 | } | 
|  | 2085 |  | 
|  | 2086 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2087 | /// following the call is a return. A function is eligible if caller/callee | 
|  | 2088 | /// calling conventions match, currently only fastcc supports tail calls, and | 
|  | 2089 | /// the function CALL is immediatly followed by a RET. | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2090 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2091 | SDValue Ret, | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2092 | SelectionDAG& DAG) const { | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2093 | if (!PerformTailCallOpt) | 
|  | 2094 | return false; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2095 |  | 
| Dan Gohman | d3fe174 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2096 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { | 
| Chris Lattner | 62f568c | 2009-07-09 04:27:47 +0000 | [diff] [blame] | 2097 | unsigned CallerCC = | 
|  | 2098 | DAG.getMachineFunction().getFunction()->getCallingConv(); | 
|  | 2099 | unsigned CalleeCC = TheCall->getCallingConv(); | 
|  | 2100 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) | 
|  | 2101 | return true; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2102 | } | 
| Evan Cheng | e453ff4 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2103 |  | 
|  | 2104 | return false; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2105 | } | 
|  | 2106 |  | 
| Dan Gohman | 7bda51f | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2107 | FastISel * | 
|  | 2108 | X86TargetLowering::createFastISel(MachineFunction &mf, | 
| Dan Gohman | 918fe08 | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 2109 | MachineModuleInfo *mmo, | 
| Devang Patel | 5c6e1e3 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2110 | DwarfWriter *dw, | 
| Dan Gohman | 7bda51f | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2111 | DenseMap<const Value *, unsigned> &vm, | 
|  | 2112 | DenseMap<const BasicBlock *, | 
| Dan Gohman | 39d82f9 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2113 | MachineBasicBlock *> &bm, | 
| Dan Gohman | e7ced74 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2114 | DenseMap<const AllocaInst *, int> &am | 
|  | 2115 | #ifndef NDEBUG | 
|  | 2116 | , SmallSet<Instruction*, 8> &cil | 
|  | 2117 | #endif | 
|  | 2118 | ) { | 
| Devang Patel | 5c6e1e3 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2119 | return X86::createFastISel(mf, mmo, dw, vm, bm, am | 
| Dan Gohman | e7ced74 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2120 | #ifndef NDEBUG | 
|  | 2121 | , cil | 
|  | 2122 | #endif | 
|  | 2123 | ); | 
| Dan Gohman | 4619e93 | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2124 | } | 
|  | 2125 |  | 
|  | 2126 |  | 
| Chris Lattner | 3066bec | 2007-02-28 06:10:12 +0000 | [diff] [blame] | 2127 | //===----------------------------------------------------------------------===// | 
|  | 2128 | //                           Other Lowering Hooks | 
|  | 2129 | //===----------------------------------------------------------------------===// | 
|  | 2130 |  | 
|  | 2131 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2132 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2133 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 2134 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | 
|  | 2135 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | 
|  | 2136 |  | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2137 | if (ReturnAddrIndex == 0) { | 
|  | 2138 | // Set up a frame object for the return address. | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2139 | uint64_t SlotSize = TD->getPointerSize(); | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2140 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); | 
| Anton Korobeynikov | 597c8b7 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2141 | FuncInfo->setRAIndex(ReturnAddrIndex); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2142 | } | 
|  | 2143 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 2144 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 2145 | } | 
|  | 2146 |  | 
|  | 2147 |  | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2148 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 | 
|  | 2149 | /// specific condition code, returning the condition code and the LHS/RHS of the | 
|  | 2150 | /// comparison to make. | 
|  | 2151 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | 
|  | 2152 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2153 | if (!isFP) { | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2154 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | 
|  | 2155 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | 
|  | 2156 | // X > -1   -> X == 0, jump !sign. | 
|  | 2157 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2158 | return X86::COND_NS; | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2159 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { | 
|  | 2160 | // X < 0   -> X == 0, jump on sign. | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2161 | return X86::COND_S; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2162 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { | 
| Dan Gohman | 863bdc3 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2163 | // X < 1   -> X <= 0 | 
|  | 2164 | RHS = DAG.getConstant(0, RHS.getValueType()); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2165 | return X86::COND_LE; | 
| Chris Lattner | 971e339 | 2006-09-13 17:04:54 +0000 | [diff] [blame] | 2166 | } | 
| Chris Lattner | 7a62767 | 2006-09-13 03:22:10 +0000 | [diff] [blame] | 2167 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2168 |  | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2169 | switch (SetCCOpcode) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 2170 | default: LLVM_UNREACHABLE("Invalid integer condition!"); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2171 | case ISD::SETEQ:  return X86::COND_E; | 
|  | 2172 | case ISD::SETGT:  return X86::COND_G; | 
|  | 2173 | case ISD::SETGE:  return X86::COND_GE; | 
|  | 2174 | case ISD::SETLT:  return X86::COND_L; | 
|  | 2175 | case ISD::SETLE:  return X86::COND_LE; | 
|  | 2176 | case ISD::SETNE:  return X86::COND_NE; | 
|  | 2177 | case ISD::SETULT: return X86::COND_B; | 
|  | 2178 | case ISD::SETUGT: return X86::COND_A; | 
|  | 2179 | case ISD::SETULE: return X86::COND_BE; | 
|  | 2180 | case ISD::SETUGE: return X86::COND_AE; | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2181 | } | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2182 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2183 |  | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2184 | // First determine if it is required or is profitable to flip the operands. | 
| Duncan Sands | 014f5bb | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2185 |  | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2186 | // If LHS is a foldable load, but RHS is not, flip the condition. | 
|  | 2187 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | 
|  | 2188 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | 
|  | 2189 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | 
|  | 2190 | std::swap(LHS, RHS); | 
| Evan Cheng | 960b17a | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2191 | } | 
|  | 2192 |  | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2193 | switch (SetCCOpcode) { | 
|  | 2194 | default: break; | 
|  | 2195 | case ISD::SETOLT: | 
|  | 2196 | case ISD::SETOLE: | 
|  | 2197 | case ISD::SETUGT: | 
|  | 2198 | case ISD::SETUGE: | 
|  | 2199 | std::swap(LHS, RHS); | 
|  | 2200 | break; | 
|  | 2201 | } | 
|  | 2202 |  | 
|  | 2203 | // On a floating point condition, the flags are set as follows: | 
|  | 2204 | // ZF  PF  CF   op | 
|  | 2205 | //  0 | 0 | 0 | X > Y | 
|  | 2206 | //  0 | 0 | 1 | X < Y | 
|  | 2207 | //  1 | 0 | 0 | X == Y | 
|  | 2208 | //  1 | 1 | 1 | unordered | 
|  | 2209 | switch (SetCCOpcode) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 2210 | default: LLVM_UNREACHABLE("Condcode should be pre-legalized away"); | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2211 | case ISD::SETUEQ: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2212 | case ISD::SETEQ:   return X86::COND_E; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2213 | case ISD::SETOLT:              // flipped | 
|  | 2214 | case ISD::SETOGT: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2215 | case ISD::SETGT:   return X86::COND_A; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2216 | case ISD::SETOLE:              // flipped | 
|  | 2217 | case ISD::SETOGE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2218 | case ISD::SETGE:   return X86::COND_AE; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2219 | case ISD::SETUGT:              // flipped | 
|  | 2220 | case ISD::SETULT: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2221 | case ISD::SETLT:   return X86::COND_B; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2222 | case ISD::SETUGE:              // flipped | 
|  | 2223 | case ISD::SETULE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2224 | case ISD::SETLE:   return X86::COND_BE; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2225 | case ISD::SETONE: | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2226 | case ISD::SETNE:   return X86::COND_NE; | 
|  | 2227 | case ISD::SETUO:   return X86::COND_P; | 
|  | 2228 | case ISD::SETO:    return X86::COND_NP; | 
| Chris Lattner | e9988b6 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2229 | } | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 2230 | } | 
|  | 2231 |  | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2232 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | 
|  | 2233 | /// code. Current x86 isa includes the following FP cmov instructions: | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2234 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | 
| Evan Cheng | 339edad | 2006-01-11 00:33:36 +0000 | [diff] [blame] | 2235 | static bool hasFPCMov(unsigned X86CC) { | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2236 | switch (X86CC) { | 
|  | 2237 | default: | 
|  | 2238 | return false; | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 2239 | case X86::COND_B: | 
|  | 2240 | case X86::COND_BE: | 
|  | 2241 | case X86::COND_E: | 
|  | 2242 | case X86::COND_P: | 
|  | 2243 | case X86::COND_A: | 
|  | 2244 | case X86::COND_AE: | 
|  | 2245 | case X86::COND_NE: | 
|  | 2246 | case X86::COND_NP: | 
| Evan Cheng | 73a1ad9 | 2006-01-10 20:26:56 +0000 | [diff] [blame] | 2247 | return true; | 
|  | 2248 | } | 
|  | 2249 | } | 
|  | 2250 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2251 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within | 
|  | 2252 | /// the specified range (L, H]. | 
|  | 2253 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | 
|  | 2254 | return (Val < 0) || (Val >= Low && Val < Hi); | 
|  | 2255 | } | 
|  | 2256 |  | 
|  | 2257 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | 
|  | 2258 | /// specified value. | 
|  | 2259 | static bool isUndefOrEqual(int Val, int CmpVal) { | 
|  | 2260 | if (Val < 0 || Val == CmpVal) | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2261 | return true; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2262 | return false; | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2263 | } | 
|  | 2264 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2265 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that | 
|  | 2266 | /// is suitable for input to PSHUFD or PSHUFW.  That is, it doesn't reference | 
|  | 2267 | /// the second operand. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2268 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2269 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) | 
|  | 2270 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); | 
|  | 2271 | if (VT == MVT::v2f64 || VT == MVT::v2i64) | 
|  | 2272 | return (Mask[0] < 2 && Mask[1] < 2); | 
|  | 2273 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2274 | } | 
|  | 2275 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2276 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { | 
|  | 2277 | SmallVector<int, 8> M; | 
|  | 2278 | N->getMask(M); | 
|  | 2279 | return ::isPSHUFDMask(M, N->getValueType(0)); | 
|  | 2280 | } | 
| Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2281 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2282 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2283 | /// is suitable for input to PSHUFHW. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2284 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2285 | if (VT != MVT::v8i16) | 
| Evan Cheng | 68ad48b | 2006-03-22 18:59:22 +0000 | [diff] [blame] | 2286 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2287 |  | 
|  | 2288 | // Lower quadword copied in order or undef. | 
|  | 2289 | for (int i = 0; i != 4; ++i) | 
|  | 2290 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2291 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2292 |  | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2293 | // Upper quadword shuffled. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2294 | for (int i = 4; i != 8; ++i) | 
|  | 2295 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2296 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2297 |  | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2298 | return true; | 
|  | 2299 | } | 
|  | 2300 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2301 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { | 
|  | 2302 | SmallVector<int, 8> M; | 
|  | 2303 | N->getMask(M); | 
|  | 2304 | return ::isPSHUFHWMask(M, N->getValueType(0)); | 
|  | 2305 | } | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2306 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2307 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that | 
|  | 2308 | /// is suitable for input to PSHUFLW. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2309 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2310 | if (VT != MVT::v8i16) | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2311 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2312 |  | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2313 | // Upper quadword copied in order. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2314 | for (int i = 4; i != 8; ++i) | 
|  | 2315 | if (Mask[i] >= 0 && Mask[i] != i) | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2316 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2317 |  | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2318 | // Lower quadword shuffled. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2319 | for (int i = 0; i != 4; ++i) | 
|  | 2320 | if (Mask[i] >= 4) | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2321 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2322 |  | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2323 | return true; | 
| Nate Begeman | bb881d6 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2324 | } | 
|  | 2325 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2326 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { | 
|  | 2327 | SmallVector<int, 8> M; | 
|  | 2328 | N->getMask(M); | 
|  | 2329 | return ::isPSHUFLWMask(M, N->getValueType(0)); | 
|  | 2330 | } | 
|  | 2331 |  | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2332 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2333 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2334 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2335 | int NumElems = VT.getVectorNumElements(); | 
|  | 2336 | if (NumElems != 2 && NumElems != 4) | 
|  | 2337 | return false; | 
|  | 2338 |  | 
|  | 2339 | int Half = NumElems / 2; | 
|  | 2340 | for (int i = 0; i < Half; ++i) | 
|  | 2341 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2342 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2343 | for (int i = Half; i < NumElems; ++i) | 
|  | 2344 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2345 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2346 |  | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2347 | return true; | 
|  | 2348 | } | 
|  | 2349 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2350 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { | 
|  | 2351 | SmallVector<int, 8> M; | 
|  | 2352 | N->getMask(M); | 
|  | 2353 | return ::isSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2354 | } | 
|  | 2355 |  | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2356 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2357 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | 
|  | 2358 | /// half elements to come from vector 1 (which would equal the dest.) and | 
|  | 2359 | /// the upper half to come from vector 2. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2360 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2361 | int NumElems = VT.getVectorNumElements(); | 
|  | 2362 |  | 
|  | 2363 | if (NumElems != 2 && NumElems != 4) | 
|  | 2364 | return false; | 
|  | 2365 |  | 
|  | 2366 | int Half = NumElems / 2; | 
|  | 2367 | for (int i = 0; i < Half; ++i) | 
|  | 2368 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2369 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2370 | for (int i = Half; i < NumElems; ++i) | 
|  | 2371 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2372 | return false; | 
|  | 2373 | return true; | 
|  | 2374 | } | 
|  | 2375 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2376 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { | 
|  | 2377 | SmallVector<int, 8> M; | 
|  | 2378 | N->getMask(M); | 
|  | 2379 | return isCommutedSHUFPMask(M, N->getValueType(0)); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2380 | } | 
|  | 2381 |  | 
| Evan Cheng | 2595a68 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2382 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2383 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2384 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { | 
|  | 2385 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 2595a68 | 2006-03-24 02:58:06 +0000 | [diff] [blame] | 2386 | return false; | 
|  | 2387 |  | 
| Evan Cheng | 1a194a5 | 2006-03-28 06:50:32 +0000 | [diff] [blame] | 2388 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2389 | return isUndefOrEqual(N->getMaskElt(0), 6) && | 
|  | 2390 | isUndefOrEqual(N->getMaskElt(1), 7) && | 
|  | 2391 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 2392 | isUndefOrEqual(N->getMaskElt(3), 3); | 
| Evan Cheng | 922e191 | 2006-11-07 22:14:24 +0000 | [diff] [blame] | 2393 | } | 
|  | 2394 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2395 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2396 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2397 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { | 
|  | 2398 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2399 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2400 | if (NumElems != 2 && NumElems != 4) | 
|  | 2401 | return false; | 
|  | 2402 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2403 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2404 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2405 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2406 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2407 | for (unsigned i = NumElems/2; i < NumElems; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2408 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2409 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2410 |  | 
|  | 2411 | return true; | 
|  | 2412 | } | 
|  | 2413 |  | 
|  | 2414 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2415 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} | 
|  | 2416 | /// and MOVLHPS. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2417 | bool X86::isMOVHPMask(ShuffleVectorSDNode *N) { | 
|  | 2418 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2419 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2420 | if (NumElems != 2 && NumElems != 4) | 
|  | 2421 | return false; | 
|  | 2422 |  | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2423 | for (unsigned i = 0; i < NumElems/2; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2424 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2425 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2426 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2427 | for (unsigned i = 0; i < NumElems/2; ++i) | 
|  | 2428 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2429 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2430 |  | 
|  | 2431 | return true; | 
|  | 2432 | } | 
|  | 2433 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2434 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form | 
|  | 2435 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | 
|  | 2436 | /// <2, 3, 2, 3> | 
|  | 2437 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2438 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
|  | 2439 |  | 
|  | 2440 | if (NumElems != 4) | 
|  | 2441 | return false; | 
|  | 2442 |  | 
|  | 2443 | return isUndefOrEqual(N->getMaskElt(0), 2) && | 
|  | 2444 | isUndefOrEqual(N->getMaskElt(1), 3) && | 
|  | 2445 | isUndefOrEqual(N->getMaskElt(2), 2) && | 
|  | 2446 | isUndefOrEqual(N->getMaskElt(3), 3); | 
|  | 2447 | } | 
|  | 2448 |  | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2449 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2450 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2451 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2452 | bool V2IsSplat = false) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2453 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2454 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2455 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2456 |  | 
|  | 2457 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 2458 | int BitI  = Mask[i]; | 
|  | 2459 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2460 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2461 | return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2462 | if (V2IsSplat) { | 
| Mon P Wang | 4379a79 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2463 | if (!isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2464 | return false; | 
|  | 2465 | } else { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2466 | if (!isUndefOrEqual(BitI1, j + NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2467 | return false; | 
|  | 2468 | } | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2469 | } | 
| Evan Cheng | 5df7588 | 2006-03-28 00:39:58 +0000 | [diff] [blame] | 2470 | return true; | 
|  | 2471 | } | 
|  | 2472 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2473 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 2474 | SmallVector<int, 8> M; | 
|  | 2475 | N->getMask(M); | 
|  | 2476 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2477 | } | 
|  | 2478 |  | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2479 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2480 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2481 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2482 | bool V2IsSplat = false) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2483 | int NumElts = VT.getVectorNumElements(); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2484 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2485 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2486 |  | 
|  | 2487 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | 
|  | 2488 | int BitI  = Mask[i]; | 
|  | 2489 | int BitI1 = Mask[i+1]; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2490 | if (!isUndefOrEqual(BitI, j + NumElts/2)) | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2491 | return false; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2492 | if (V2IsSplat) { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2493 | if (isUndefOrEqual(BitI1, NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2494 | return false; | 
|  | 2495 | } else { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2496 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2497 | return false; | 
|  | 2498 | } | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2499 | } | 
| Evan Cheng | 2bc3280 | 2006-03-28 02:43:26 +0000 | [diff] [blame] | 2500 | return true; | 
|  | 2501 | } | 
|  | 2502 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2503 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { | 
|  | 2504 | SmallVector<int, 8> M; | 
|  | 2505 | N->getMask(M); | 
|  | 2506 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2507 | } | 
|  | 2508 |  | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2509 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | 
|  | 2510 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | 
|  | 2511 | /// <0, 0, 1, 1> | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2512 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2513 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2514 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2515 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2516 |  | 
|  | 2517 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { | 
|  | 2518 | int BitI  = Mask[i]; | 
|  | 2519 | int BitI1 = Mask[i+1]; | 
| Evan Cheng | ac84726 | 2006-04-07 21:53:05 +0000 | [diff] [blame] | 2520 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2521 | return false; | 
|  | 2522 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2523 | return false; | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2524 | } | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2525 | return true; | 
| Nate Begeman | bb881d6 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2526 | } | 
|  | 2527 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2528 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2529 | SmallVector<int, 8> M; | 
|  | 2530 | N->getMask(M); | 
|  | 2531 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | 
|  | 2532 | } | 
|  | 2533 |  | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2534 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form | 
|  | 2535 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | 
|  | 2536 | /// <2, 2, 3, 3> | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2537 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2538 | int NumElems = VT.getVectorNumElements(); | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2539 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) | 
|  | 2540 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2541 |  | 
|  | 2542 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { | 
|  | 2543 | int BitI  = Mask[i]; | 
|  | 2544 | int BitI1 = Mask[i+1]; | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 2545 | if (!isUndefOrEqual(BitI, j)) | 
|  | 2546 | return false; | 
|  | 2547 | if (!isUndefOrEqual(BitI1, j)) | 
|  | 2548 | return false; | 
|  | 2549 | } | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2550 | return true; | 
| Nate Begeman | bb881d6 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2551 | } | 
|  | 2552 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2553 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { | 
|  | 2554 | SmallVector<int, 8> M; | 
|  | 2555 | N->getMask(M); | 
|  | 2556 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | 
|  | 2557 | } | 
|  | 2558 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2559 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2560 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | 
|  | 2561 | /// MOVSD, and MOVD, i.e. setting the lowest element. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2562 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) { | 
| Eli Friedman | 1b1844a | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2563 | if (VT.getVectorElementType().getSizeInBits() < 32) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2564 | return false; | 
| Eli Friedman | 1b1844a | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2565 |  | 
|  | 2566 | int NumElts = VT.getVectorNumElements(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2567 |  | 
|  | 2568 | if (!isUndefOrEqual(Mask[0], NumElts)) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2569 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2570 |  | 
|  | 2571 | for (int i = 1; i < NumElts; ++i) | 
|  | 2572 | if (!isUndefOrEqual(Mask[i], i)) | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2573 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2574 |  | 
| Evan Cheng | 12ba3e2 | 2006-04-11 00:19:04 +0000 | [diff] [blame] | 2575 | return true; | 
|  | 2576 | } | 
| Evan Cheng | f3b52c8 | 2006-04-05 07:20:06 +0000 | [diff] [blame] | 2577 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2578 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { | 
|  | 2579 | SmallVector<int, 8> M; | 
|  | 2580 | N->getMask(M); | 
|  | 2581 | return ::isMOVLMask(M, N->getValueType(0)); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2582 | } | 
|  | 2583 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2584 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | 
|  | 2585 | /// of what x86 movss want. X86 movs requires the lowest  element to be lowest | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2586 | /// element of vector 2 and the other elements to come from vector 1 in order. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2587 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT, | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2588 | bool V2IsSplat = false, bool V2IsUndef = false) { | 
|  | 2589 | int NumOps = VT.getVectorNumElements(); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 2590 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2591 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2592 |  | 
|  | 2593 | if (!isUndefOrEqual(Mask[0], 0)) | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2594 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2595 |  | 
|  | 2596 | for (int i = 1; i < NumOps; ++i) | 
|  | 2597 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | 
|  | 2598 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | 
|  | 2599 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2600 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2601 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2602 | return true; | 
|  | 2603 | } | 
|  | 2604 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2605 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, | 
| Evan Cheng | 89c5d04 | 2006-09-08 01:50:06 +0000 | [diff] [blame] | 2606 | bool V2IsUndef = false) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2607 | SmallVector<int, 8> M; | 
|  | 2608 | N->getMask(M); | 
|  | 2609 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2610 | } | 
|  | 2611 |  | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2612 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2613 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2614 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2615 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2616 | return false; | 
|  | 2617 |  | 
|  | 2618 | // Expect 1, 1, 3, 3 | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2619 | for (unsigned i = 0; i < 2; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2620 | int Elt = N->getMaskElt(i); | 
|  | 2621 | if (Elt >= 0 && Elt != 1) | 
|  | 2622 | return false; | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2623 | } | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2624 |  | 
|  | 2625 | bool HasHi = false; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2626 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2627 | int Elt = N->getMaskElt(i); | 
|  | 2628 | if (Elt >= 0 && Elt != 3) | 
|  | 2629 | return false; | 
|  | 2630 | if (Elt == 3) | 
|  | 2631 | HasHi = true; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2632 | } | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2633 | // Don't use movshdup if it can be done with a shufps. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2634 | // FIXME: verify that matching u, u, 3, 3 is what we want. | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2635 | return HasHi; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2636 | } | 
|  | 2637 |  | 
|  | 2638 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2639 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2640 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2641 | if (N->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2642 | return false; | 
|  | 2643 |  | 
|  | 2644 | // Expect 0, 0, 2, 2 | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2645 | for (unsigned i = 0; i < 2; ++i) | 
|  | 2646 | if (N->getMaskElt(i) > 0) | 
|  | 2647 | return false; | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2648 |  | 
|  | 2649 | bool HasHi = false; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2650 | for (unsigned i = 2; i < 4; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2651 | int Elt = N->getMaskElt(i); | 
|  | 2652 | if (Elt >= 0 && Elt != 2) | 
|  | 2653 | return false; | 
|  | 2654 | if (Elt == 2) | 
|  | 2655 | HasHi = true; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2656 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2657 | // Don't use movsldup if it can be done with a shufps. | 
| Evan Cheng | 6222cf2 | 2006-04-15 05:37:34 +0000 | [diff] [blame] | 2658 | return HasHi; | 
| Evan Cheng | 5d247f8 | 2006-04-14 21:59:03 +0000 | [diff] [blame] | 2659 | } | 
|  | 2660 |  | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2661 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand | 
|  | 2662 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2663 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { | 
|  | 2664 | int e = N->getValueType(0).getVectorNumElements() / 2; | 
|  | 2665 |  | 
|  | 2666 | for (int i = 0; i < e; ++i) | 
|  | 2667 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2668 | return false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2669 | for (int i = 0; i < e; ++i) | 
|  | 2670 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2671 | return false; | 
|  | 2672 | return true; | 
|  | 2673 | } | 
|  | 2674 |  | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2675 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle | 
|  | 2676 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* | 
|  | 2677 | /// instructions. | 
|  | 2678 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2679 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
|  | 2680 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | 
|  | 2681 |  | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 2682 | unsigned Shift = (NumOperands == 4) ? 2 : 1; | 
|  | 2683 | unsigned Mask = 0; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2684 | for (int i = 0; i < NumOperands; ++i) { | 
|  | 2685 | int Val = SVOp->getMaskElt(NumOperands-i-1); | 
|  | 2686 | if (Val < 0) Val = 0; | 
| Evan Cheng | d27fb3e | 2006-03-24 01:18:28 +0000 | [diff] [blame] | 2687 | if (Val >= NumOperands) Val -= NumOperands; | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2688 | Mask |= Val; | 
| Evan Cheng | 8160fd3 | 2006-03-28 23:41:33 +0000 | [diff] [blame] | 2689 | if (i != NumOperands - 1) | 
|  | 2690 | Mask <<= Shift; | 
|  | 2691 | } | 
| Evan Cheng | 8fdbdf2 | 2006-03-22 08:01:21 +0000 | [diff] [blame] | 2692 | return Mask; | 
|  | 2693 | } | 
|  | 2694 |  | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2695 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | 
|  | 2696 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW | 
|  | 2697 | /// instructions. | 
|  | 2698 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2699 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2700 | unsigned Mask = 0; | 
|  | 2701 | // 8 nodes, but we only care about the last 4. | 
|  | 2702 | for (unsigned i = 7; i >= 4; --i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2703 | int Val = SVOp->getMaskElt(i); | 
|  | 2704 | if (Val >= 0) | 
| Mon P Wang | 4379a79 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2705 | Mask |= (Val - 4); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2706 | if (i != 4) | 
|  | 2707 | Mask <<= 2; | 
|  | 2708 | } | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2709 | return Mask; | 
|  | 2710 | } | 
|  | 2711 |  | 
|  | 2712 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | 
|  | 2713 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW | 
|  | 2714 | /// instructions. | 
|  | 2715 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2716 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2717 | unsigned Mask = 0; | 
|  | 2718 | // 8 nodes, but we only care about the first 4. | 
|  | 2719 | for (int i = 3; i >= 0; --i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2720 | int Val = SVOp->getMaskElt(i); | 
|  | 2721 | if (Val >= 0) | 
|  | 2722 | Mask |= Val; | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2723 | if (i != 0) | 
|  | 2724 | Mask <<= 2; | 
|  | 2725 | } | 
| Evan Cheng | b7fedff | 2006-03-29 23:07:14 +0000 | [diff] [blame] | 2726 | return Mask; | 
|  | 2727 | } | 
|  | 2728 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2729 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in | 
|  | 2730 | /// their permute mask. | 
|  | 2731 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | 
|  | 2732 | SelectionDAG &DAG) { | 
|  | 2733 | MVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2734 | unsigned NumElems = VT.getVectorNumElements(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2735 | SmallVector<int, 8> MaskVec; | 
|  | 2736 |  | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2737 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2738 | int idx = SVOp->getMaskElt(i); | 
|  | 2739 | if (idx < 0) | 
|  | 2740 | MaskVec.push_back(idx); | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2741 | else if (idx < (int)NumElems) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2742 | MaskVec.push_back(idx + NumElems); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2743 | else | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2744 | MaskVec.push_back(idx - NumElems); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2745 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2746 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), | 
|  | 2747 | SVOp->getOperand(0), &MaskVec[0]); | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2748 | } | 
|  | 2749 |  | 
| Evan Cheng | b41d838 | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2750 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming | 
|  | 2751 | /// the two vector operands have swapped position. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2752 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) { | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2753 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2754 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2755 | int idx = Mask[i]; | 
|  | 2756 | if (idx < 0) | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2757 | continue; | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2758 | else if (idx < (int)NumElems) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2759 | Mask[i] = idx + NumElems; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2760 | else | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2761 | Mask[i] = idx - NumElems; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2762 | } | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2763 | } | 
|  | 2764 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2765 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to | 
|  | 2766 | /// match movhlps. The lower half elements should come from upper half of | 
|  | 2767 | /// V1 (and in order), and the upper half elements should come from the upper | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 2768 | /// half of V2 (and in order). | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2769 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { | 
|  | 2770 | if (Op->getValueType(0).getVectorNumElements() != 4) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2771 | return false; | 
|  | 2772 | for (unsigned i = 0, e = 2; i != e; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2773 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2774 | return false; | 
|  | 2775 | for (unsigned i = 2; i != 4; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2776 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2777 | return false; | 
|  | 2778 | return true; | 
|  | 2779 | } | 
|  | 2780 |  | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2781 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2782 | /// is promoted to a vector. It also returns the LoadSDNode by reference if | 
|  | 2783 | /// required. | 
|  | 2784 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | 
| Evan Cheng | 74c9ed9 | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2785 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) | 
|  | 2786 | return false; | 
|  | 2787 | N = N->getOperand(0).getNode(); | 
|  | 2788 | if (!ISD::isNON_EXTLoad(N)) | 
|  | 2789 | return false; | 
|  | 2790 | if (LD) | 
|  | 2791 | *LD = cast<LoadSDNode>(N); | 
|  | 2792 | return true; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2793 | } | 
|  | 2794 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2795 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | 
|  | 2796 | /// match movlp{s|d}. The lower half elements should come from lower half of | 
|  | 2797 | /// V1 (and in order), and the upper half elements should come from the upper | 
|  | 2798 | /// half of V2 (and in order). And since V1 will become the source of the | 
|  | 2799 | /// MOVLP, it must be either a vector load or a scalar load to vector. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2800 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, | 
|  | 2801 | ShuffleVectorSDNode *Op) { | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 2802 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2803 | return false; | 
| Evan Cheng | e646abb | 2006-10-09 21:39:25 +0000 | [diff] [blame] | 2804 | // Is V2 is a vector load, don't do this transformation. We will try to use | 
|  | 2805 | // load folding shufps op. | 
|  | 2806 | if (ISD::isNON_EXTLoad(V2)) | 
|  | 2807 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2808 |  | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2809 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2810 |  | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2811 | if (NumElems != 2 && NumElems != 4) | 
|  | 2812 | return false; | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2813 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2814 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2815 | return false; | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2816 | for (unsigned i = NumElems/2; i != NumElems; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2817 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) | 
| Evan Cheng | 7855e4d | 2006-04-19 20:35:22 +0000 | [diff] [blame] | 2818 | return false; | 
|  | 2819 | return true; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2820 | } | 
|  | 2821 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2822 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | 
|  | 2823 | /// all the same. | 
|  | 2824 | static bool isSplatVector(SDNode *N) { | 
|  | 2825 | if (N->getOpcode() != ISD::BUILD_VECTOR) | 
|  | 2826 | return false; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2827 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2828 | SDValue SplatValue = N->getOperand(0); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2829 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) | 
|  | 2830 | if (N->getOperand(i) != SplatValue) | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 2831 | return false; | 
|  | 2832 | return true; | 
|  | 2833 | } | 
|  | 2834 |  | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2835 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point | 
|  | 2836 | /// constant +0.0. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2837 | static inline bool isZeroNode(SDValue Elt) { | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2838 | return ((isa<ConstantSDNode>(Elt) && | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2839 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2840 | (isa<ConstantFPSDNode>(Elt) && | 
| Dale Johannesen | 3cf889f | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2841 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2842 | } | 
|  | 2843 |  | 
|  | 2844 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2845 | /// to an zero vector. | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2846 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2847 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2848 | SDValue V1 = N->getOperand(0); | 
|  | 2849 | SDValue V2 = N->getOperand(1); | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2850 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | 
|  | 2851 | for (unsigned i = 0; i != NumElems; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2852 | int Idx = N->getMaskElt(i); | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2853 | if (Idx >= (int)NumElems) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2854 | unsigned Opc = V2.getOpcode(); | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2855 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) | 
|  | 2856 | continue; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2857 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems))) | 
|  | 2858 | return false; | 
|  | 2859 | } else if (Idx >= 0) { | 
|  | 2860 | unsigned Opc = V1.getOpcode(); | 
|  | 2861 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | 
|  | 2862 | continue; | 
|  | 2863 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx))) | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2864 | return false; | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2865 | } | 
|  | 2866 | } | 
|  | 2867 | return true; | 
|  | 2868 | } | 
|  | 2869 |  | 
|  | 2870 | /// getZeroVector - Returns a vector of specified type with all zero elements. | 
|  | 2871 | /// | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2872 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG, | 
|  | 2873 | DebugLoc dl) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2874 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2875 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2876 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2877 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2878 | SDValue Vec; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2879 | if (VT.getSizeInBits() == 64) { // MMX | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2880 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2881 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2882 | } else if (HasSSE2) {  // SSE2 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2883 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2884 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2885 | } else { // SSE1 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2886 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2887 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2888 | } | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2889 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 2890 | } | 
|  | 2891 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2892 | /// getOnesVector - Returns a vector of specified type with all bits set. | 
|  | 2893 | /// | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2894 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2895 | assert(VT.isVector() && "Expected a vector type"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2896 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2897 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest | 
|  | 2898 | // type.  This ensures they get CSE'd. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2899 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); | 
|  | 2900 | SDValue Vec; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2901 | if (VT.getSizeInBits() == 64)  // MMX | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2902 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2903 | else                                              // SSE | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2904 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2905 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2906 | } | 
|  | 2907 |  | 
|  | 2908 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2909 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements | 
|  | 2910 | /// that point to V2 points to its first element. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2911 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
|  | 2912 | MVT VT = SVOp->getValueType(0); | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2913 | unsigned NumElems = VT.getVectorNumElements(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2914 |  | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2915 | bool Changed = false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2916 | SmallVector<int, 8> MaskVec; | 
|  | 2917 | SVOp->getMask(MaskVec); | 
|  | 2918 |  | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2919 | for (unsigned i = 0; i != NumElems; ++i) { | 
|  | 2920 | if (MaskVec[i] > (int)NumElems) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2921 | MaskVec[i] = NumElems; | 
|  | 2922 | Changed = true; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2923 | } | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2924 | } | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2925 | if (Changed) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2926 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), | 
|  | 2927 | SVOp->getOperand(1), &MaskVec[0]); | 
|  | 2928 | return SDValue(SVOp, 0); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2929 | } | 
|  | 2930 |  | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 2931 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | 
|  | 2932 | /// operation of specified width. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2933 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2934 | SDValue V2) { | 
|  | 2935 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2936 | SmallVector<int, 8> Mask; | 
|  | 2937 | Mask.push_back(NumElems); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2938 | for (unsigned i = 1; i != NumElems; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2939 | Mask.push_back(i); | 
|  | 2940 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2941 | } | 
|  | 2942 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2943 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. | 
|  | 2944 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2945 | SDValue V2) { | 
|  | 2946 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 2947 | SmallVector<int, 8> Mask; | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2948 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2949 | Mask.push_back(i); | 
|  | 2950 | Mask.push_back(i + NumElems); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2951 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2952 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2953 | } | 
|  | 2954 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2955 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. | 
|  | 2956 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | 
|  | 2957 | SDValue V2) { | 
|  | 2958 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2959 | unsigned Half = NumElems/2; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2960 | SmallVector<int, 8> Mask; | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2961 | for (unsigned i = 0; i != Half; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2962 | Mask.push_back(i + Half); | 
|  | 2963 | Mask.push_back(i + NumElems + Half); | 
| Evan Cheng | 60f0b89 | 2006-04-20 08:58:49 +0000 | [diff] [blame] | 2964 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2965 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 2966 | } | 
|  | 2967 |  | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 2968 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2969 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, | 
|  | 2970 | bool HasSSE2) { | 
|  | 2971 | if (SV->getValueType(0).getVectorNumElements() <= 4) | 
|  | 2972 | return SDValue(SV, 0); | 
|  | 2973 |  | 
|  | 2974 | MVT PVT = MVT::v4f32; | 
|  | 2975 | MVT VT = SV->getValueType(0); | 
|  | 2976 | DebugLoc dl = SV->getDebugLoc(); | 
|  | 2977 | SDValue V1 = SV->getOperand(0); | 
|  | 2978 | int NumElems = VT.getVectorNumElements(); | 
|  | 2979 | int EltNo = SV->getSplatIndex(); | 
| Rafael Espindola | b93db66 | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2980 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2981 | // unpack elements to the correct location | 
|  | 2982 | while (NumElems > 4) { | 
|  | 2983 | if (EltNo < NumElems/2) { | 
|  | 2984 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | 
|  | 2985 | } else { | 
|  | 2986 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | 
|  | 2987 | EltNo -= NumElems/2; | 
|  | 2988 | } | 
|  | 2989 | NumElems >>= 1; | 
|  | 2990 | } | 
|  | 2991 |  | 
|  | 2992 | // Perform the splat. | 
|  | 2993 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2994 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2995 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); | 
|  | 2996 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); | 
| Evan Cheng | 5022b34 | 2006-04-17 20:43:08 +0000 | [diff] [blame] | 2997 | } | 
|  | 2998 |  | 
| Evan Cheng | 14215c3 | 2006-04-21 23:03:30 +0000 | [diff] [blame] | 2999 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3000 | /// vector of zero or undef vector.  This produces a shuffle where the low | 
|  | 3001 | /// element of V2 is swizzled into the zero/undef vector, landing at element | 
|  | 3002 | /// Idx.  This produces a shuffle mask like 4,1,2,3 (idx=0) or  0,1,2,4 (idx=3). | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3003 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3004 | bool isZero, bool HasSSE2, | 
|  | 3005 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3006 | MVT VT = V2.getValueType(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3007 | SDValue V1 = isZero | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3008 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); | 
|  | 3009 | unsigned NumElems = VT.getVectorNumElements(); | 
|  | 3010 | SmallVector<int, 16> MaskVec; | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3011 | for (unsigned i = 0; i != NumElems; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3012 | // If this is the insertion idx, put the low elt of V2 here. | 
|  | 3013 | MaskVec.push_back(i == Idx ? NumElems : i); | 
|  | 3014 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | 
| Evan Cheng | e8b5180 | 2006-04-21 01:05:10 +0000 | [diff] [blame] | 3015 | } | 
|  | 3016 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3017 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of | 
|  | 3018 | /// a shuffle that is zero. | 
|  | 3019 | static | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3020 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, | 
|  | 3021 | bool Low, SelectionDAG &DAG) { | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3022 | unsigned NumZeros = 0; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3023 | for (int i = 0; i < NumElems; ++i) { | 
| Evan Cheng | 3fc2372 | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 3024 | unsigned Index = Low ? i : NumElems-i-1; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3025 | int Idx = SVOp->getMaskElt(Index); | 
|  | 3026 | if (Idx < 0) { | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3027 | ++NumZeros; | 
|  | 3028 | continue; | 
|  | 3029 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3030 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3031 | if (Elt.getNode() && isZeroNode(Elt)) | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3032 | ++NumZeros; | 
|  | 3033 | else | 
|  | 3034 | break; | 
|  | 3035 | } | 
|  | 3036 | return NumZeros; | 
|  | 3037 | } | 
|  | 3038 |  | 
|  | 3039 | /// isVectorShift - Returns true if the shuffle can be implemented as a | 
|  | 3040 | /// logical left or right shift of a vector. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3041 | /// FIXME: split into pslldqi, psrldqi, palignr variants. | 
|  | 3042 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3043 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3044 | int NumElems = SVOp->getValueType(0).getVectorNumElements(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3045 |  | 
|  | 3046 | isLeft = true; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3047 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3048 | if (!NumZeros) { | 
|  | 3049 | isLeft = false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3050 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3051 | if (!NumZeros) | 
|  | 3052 | return false; | 
|  | 3053 | } | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3054 | bool SeenV1 = false; | 
|  | 3055 | bool SeenV2 = false; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3056 | for (int i = NumZeros; i < NumElems; ++i) { | 
|  | 3057 | int Val = isLeft ? (i - NumZeros) : i; | 
|  | 3058 | int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); | 
|  | 3059 | if (Idx < 0) | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3060 | continue; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3061 | if (Idx < NumElems) | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3062 | SeenV1 = true; | 
|  | 3063 | else { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3064 | Idx -= NumElems; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3065 | SeenV2 = true; | 
|  | 3066 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3067 | if (Idx != Val) | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3068 | return false; | 
|  | 3069 | } | 
|  | 3070 | if (SeenV1 && SeenV2) | 
|  | 3071 | return false; | 
|  | 3072 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3073 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3074 | ShAmt = NumZeros; | 
|  | 3075 | return true; | 
|  | 3076 | } | 
|  | 3077 |  | 
|  | 3078 |  | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3079 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. | 
|  | 3080 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3081 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3082 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3083 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3084 | if (NumNonZero > 8) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3085 | return SDValue(); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3086 |  | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3087 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3088 | SDValue V(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3089 | bool First = true; | 
|  | 3090 | for (unsigned i = 0; i < 16; ++i) { | 
|  | 3091 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3092 | if (ThisIsNonZero && First) { | 
|  | 3093 | if (NumZero) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3094 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3095 | else | 
| Dale Johannesen | 8493575 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3096 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3097 | First = false; | 
|  | 3098 | } | 
|  | 3099 |  | 
|  | 3100 | if ((i & 1) != 0) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3101 | SDValue ThisElt(0, 0), LastElt(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3102 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; | 
|  | 3103 | if (LastIsNonZero) { | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3104 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3105 | MVT::i16, Op.getOperand(i-1)); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3106 | } | 
|  | 3107 | if (ThisIsNonZero) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3108 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); | 
|  | 3109 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3110 | ThisElt, DAG.getConstant(8, MVT::i8)); | 
|  | 3111 | if (LastIsNonZero) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3112 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3113 | } else | 
|  | 3114 | ThisElt = LastElt; | 
|  | 3115 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3116 | if (ThisElt.getNode()) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3117 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3118 | DAG.getIntPtrConstant(i/2)); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3119 | } | 
|  | 3120 | } | 
|  | 3121 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3122 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3123 | } | 
|  | 3124 |  | 
| Bill Wendling | d551a18 | 2007-03-22 18:42:45 +0000 | [diff] [blame] | 3125 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3126 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3127 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3128 | unsigned NumNonZero, unsigned NumZero, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3129 | SelectionDAG &DAG, TargetLowering &TLI) { | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3130 | if (NumNonZero > 4) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3131 | return SDValue(); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3132 |  | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3133 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3134 | SDValue V(0, 0); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3135 | bool First = true; | 
|  | 3136 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3137 | bool isNonZero = (NonZeros & (1 << i)) != 0; | 
|  | 3138 | if (isNonZero) { | 
|  | 3139 | if (First) { | 
|  | 3140 | if (NumZero) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3141 | V = getZeroVector(MVT::v8i16, true, DAG, dl); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3142 | else | 
| Dale Johannesen | 8493575 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3143 | V = DAG.getUNDEF(MVT::v8i16); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3144 | First = false; | 
|  | 3145 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3146 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3147 | MVT::v8i16, V, Op.getOperand(i), | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3148 | DAG.getIntPtrConstant(i)); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 3149 | } | 
|  | 3150 | } | 
|  | 3151 |  | 
|  | 3152 | return V; | 
|  | 3153 | } | 
|  | 3154 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3155 | /// getVShift - Return a vector logical shift node. | 
|  | 3156 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3157 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3158 | unsigned NumBits, SelectionDAG &DAG, | 
|  | 3159 | const TargetLowering &TLI, DebugLoc dl) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3160 | bool isMMX = VT.getSizeInBits() == 64; | 
|  | 3161 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3162 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3163 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); | 
|  | 3164 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3165 | DAG.getNode(Opc, dl, ShVT, SrcOp, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3166 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3167 | } | 
|  | 3168 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3169 | SDValue | 
|  | 3170 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3171 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3172 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3173 | if (ISD::isBuildVectorAllZeros(Op.getNode()) | 
|  | 3174 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3175 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to | 
|  | 3176 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | 
|  | 3177 | // eliminated on x86-32 hosts. | 
|  | 3178 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) | 
|  | 3179 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3180 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3181 | if (ISD::isBuildVectorAllOnes(Op.getNode())) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3182 | return getOnesVector(Op.getValueType(), DAG, dl); | 
|  | 3183 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3184 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3185 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3186 | MVT VT = Op.getValueType(); | 
|  | 3187 | MVT EVT = VT.getVectorElementType(); | 
|  | 3188 | unsigned EVTBits = EVT.getSizeInBits(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3189 |  | 
|  | 3190 | unsigned NumElems = Op.getNumOperands(); | 
|  | 3191 | unsigned NumZero  = 0; | 
|  | 3192 | unsigned NumNonZero = 0; | 
|  | 3193 | unsigned NonZeros = 0; | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3194 | bool IsAllConstants = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3195 | SmallSet<SDValue, 8> Values; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3196 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3197 | SDValue Elt = Op.getOperand(i); | 
| Evan Cheng | 2a989567 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3198 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 3199 | continue; | 
|  | 3200 | Values.insert(Elt); | 
|  | 3201 | if (Elt.getOpcode() != ISD::Constant && | 
|  | 3202 | Elt.getOpcode() != ISD::ConstantFP) | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3203 | IsAllConstants = false; | 
| Evan Cheng | 2a989567 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3204 | if (isZeroNode(Elt)) | 
|  | 3205 | NumZero++; | 
|  | 3206 | else { | 
|  | 3207 | NonZeros |= (1 << i); | 
|  | 3208 | NumNonZero++; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3209 | } | 
|  | 3210 | } | 
|  | 3211 |  | 
| Dan Gohman | a866514 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3212 | if (NumNonZero == 0) { | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3213 | // All undef vector. Return an UNDEF.  All zero vectors were handled above. | 
| Dale Johannesen | 8493575 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3214 | return DAG.getUNDEF(VT); | 
| Dan Gohman | a866514 | 2007-06-25 16:23:39 +0000 | [diff] [blame] | 3215 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3216 |  | 
| Chris Lattner | b6387c8 | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3217 | // Special case for single non-zero, non-undef, element. | 
| Eli Friedman | 1b1844a | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3218 | if (NumNonZero == 1) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3219 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3220 | SDValue Item = Op.getOperand(Idx); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3221 |  | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3222 | // If this is an insertion of an i64 value on x86-32, and if the top bits of | 
|  | 3223 | // the value are obviously zero, truncate the value to i32 and do the | 
|  | 3224 | // insertion that way.  Only do this if the value is non-constant or if the | 
|  | 3225 | // value is a constant being inserted into element 0.  It is cheaper to do | 
|  | 3226 | // a constant pool load than it is to do a movd + shuffle. | 
|  | 3227 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && | 
|  | 3228 | (!IsAllConstants || Idx == 0)) { | 
|  | 3229 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | 
|  | 3230 | // Handle MMX and SSE both. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3231 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; | 
|  | 3232 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3233 |  | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3234 | // Truncate the value (which may itself be a constant) to i32, and | 
|  | 3235 | // convert it to a vector with movd (S2V+shuffle to zero extend). | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3236 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); | 
|  | 3237 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3238 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 3239 | Subtarget->hasSSE2(), DAG); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3240 |  | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3241 | // Now we have our 32-bit value zero extended in the low element of | 
|  | 3242 | // a vector.  If Idx != 0, swizzle it into place. | 
|  | 3243 | if (Idx != 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3244 | SmallVector<int, 4> Mask; | 
|  | 3245 | Mask.push_back(Idx); | 
|  | 3246 | for (unsigned i = 1; i != VecElts; ++i) | 
|  | 3247 | Mask.push_back(i); | 
|  | 3248 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | 
|  | 3249 | DAG.getUNDEF(Item.getValueType()), | 
|  | 3250 | &Mask[0]); | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3251 | } | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3252 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); | 
| Chris Lattner | eef374c | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3253 | } | 
|  | 3254 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3255 |  | 
| Chris Lattner | ad58828 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3256 | // If we have a constant or non-constant insertion into the low element of | 
|  | 3257 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | 
|  | 3258 | // the rest of the elements.  This will be matched as movd/movq/movss/movsd | 
| Eli Friedman | 1b1844a | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3259 | // depending on what the source datatype is. | 
|  | 3260 | if (Idx == 0) { | 
|  | 3261 | if (NumZero == 0) { | 
|  | 3262 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
|  | 3263 | } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 || | 
|  | 3264 | (EVT == MVT::i64 && Subtarget->is64Bit())) { | 
|  | 3265 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
|  | 3266 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | 
|  | 3267 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), | 
|  | 3268 | DAG); | 
|  | 3269 | } else if (EVT == MVT::i16 || EVT == MVT::i8) { | 
|  | 3270 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); | 
|  | 3271 | MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32; | 
|  | 3272 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); | 
|  | 3273 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | 
|  | 3274 | Subtarget->hasSSE2(), DAG); | 
|  | 3275 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item); | 
|  | 3276 | } | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3277 | } | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3278 |  | 
|  | 3279 | // Is it a vector logical left shift? | 
|  | 3280 | if (NumElems == 2 && Idx == 1 && | 
|  | 3281 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3282 | unsigned NumBits = VT.getSizeInBits(); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3283 | return getVShift(true, VT, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3284 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3285 | VT, Op.getOperand(1)), | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3286 | NumBits/2, DAG, *this, dl); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3287 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3288 |  | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3289 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3290 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3291 |  | 
| Chris Lattner | ad58828 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3292 | // Otherwise, if this is a vector with i32 or f32 elements, and the element | 
|  | 3293 | // is a non-constant being inserted into an element other than the low one, | 
|  | 3294 | // we can't use a constant pool load.  Instead, use SCALAR_TO_VECTOR (aka | 
|  | 3295 | // movd/movss) to move this into the low element, then shuffle it into | 
|  | 3296 | // place. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3297 | if (EVTBits == 32) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3298 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3299 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3300 | // Turn it into a shuffle of zero and zero-extended scalar to vector. | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3301 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, | 
|  | 3302 | Subtarget->hasSSE2(), DAG); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3303 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3304 | for (unsigned i = 0; i < NumElems; i++) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3305 | MaskVec.push_back(i == Idx ? 0 : 1); | 
|  | 3306 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3307 | } | 
|  | 3308 | } | 
|  | 3309 |  | 
| Chris Lattner | b6387c8 | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3310 | // Splat is obviously ok. Let legalizer expand it to a shuffle. | 
|  | 3311 | if (Values.size() == 1) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3312 | return SDValue(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3313 |  | 
| Dan Gohman | f906c72 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3314 | // A vector full of immediates; various special cases are already | 
|  | 3315 | // handled, so this is best done with a single constant-pool load. | 
| Chris Lattner | 8a6ebd2 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3316 | if (IsAllConstants) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3317 | return SDValue(); | 
| Dan Gohman | f906c72 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3318 |  | 
| Bill Wendling | 591eab8 | 2007-04-24 21:16:55 +0000 | [diff] [blame] | 3319 | // Let legalizer expand 2-wide build_vectors. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3320 | if (EVTBits == 64) { | 
|  | 3321 | if (NumNonZero == 1) { | 
|  | 3322 | // One half is zero or undef. | 
|  | 3323 | unsigned Idx = CountTrailingZeros_32(NonZeros); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3324 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3325 | Op.getOperand(Idx)); | 
| Evan Cheng | ef377ad | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3326 | return getShuffleVectorZeroOrUndef(V2, Idx, true, | 
|  | 3327 | Subtarget->hasSSE2(), DAG); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3328 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3329 | return SDValue(); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3330 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3331 |  | 
|  | 3332 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3333 | if (EVTBits == 8 && NumElems == 16) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3334 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3335 | *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3336 | if (V.getNode()) return V; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3337 | } | 
|  | 3338 |  | 
| Bill Wendling | ad2db4a | 2007-03-28 00:57:11 +0000 | [diff] [blame] | 3339 | if (EVTBits == 16 && NumElems == 8) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3340 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 3341 | *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3342 | if (V.getNode()) return V; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3343 | } | 
|  | 3344 |  | 
|  | 3345 | // If element VT is == 32 bits, turn it into a number of shuffles. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3346 | SmallVector<SDValue, 8> V; | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 3347 | V.resize(NumElems); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3348 | if (NumElems == 4 && NumZero > 0) { | 
|  | 3349 | for (unsigned i = 0; i < 4; ++i) { | 
|  | 3350 | bool isZero = !(NonZeros & (1 << i)); | 
|  | 3351 | if (isZero) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3352 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3353 | else | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3354 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3355 | } | 
|  | 3356 |  | 
|  | 3357 | for (unsigned i = 0; i < 2; ++i) { | 
|  | 3358 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | 
|  | 3359 | default: break; | 
|  | 3360 | case 0: | 
|  | 3361 | V[i] = V[i*2];  // Must be a zero vector. | 
|  | 3362 | break; | 
|  | 3363 | case 1: | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3364 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3365 | break; | 
|  | 3366 | case 2: | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3367 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3368 | break; | 
|  | 3369 | case 3: | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3370 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3371 | break; | 
|  | 3372 | } | 
|  | 3373 | } | 
|  | 3374 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3375 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3376 | bool Reverse = (NonZeros & 0x3) == 2; | 
|  | 3377 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3378 | MaskVec.push_back(Reverse ? 1-i : i); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3379 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; | 
|  | 3380 | for (unsigned i = 0; i < 2; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3381 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); | 
|  | 3382 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3383 | } | 
|  | 3384 |  | 
|  | 3385 | if (Values.size() > 2) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3386 | // If we have SSE 4.1, Expand into a number of inserts unless the number of | 
|  | 3387 | // values to be inserted is equal to the number of elements, in which case | 
|  | 3388 | // use the unpack code below in the hopes of matching the consecutive elts | 
|  | 3389 | // load merge pattern for shuffles. | 
|  | 3390 | // FIXME: We could probably just check that here directly. | 
|  | 3391 | if (Values.size() < NumElems && VT.getSizeInBits() == 128 && | 
|  | 3392 | getSubtarget()->hasSSE41()) { | 
|  | 3393 | V[0] = DAG.getUNDEF(VT); | 
|  | 3394 | for (unsigned i = 0; i < NumElems; ++i) | 
|  | 3395 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | 
|  | 3396 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], | 
|  | 3397 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | 
|  | 3398 | return V[0]; | 
|  | 3399 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3400 | // Expand into a number of unpckl*. | 
|  | 3401 | // e.g. for v4f32 | 
|  | 3402 | //   Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | 
|  | 3403 | //         : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | 
|  | 3404 | //   Step 2: unpcklps X, Y ==>    <3, 2, 1, 0> | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3405 | for (unsigned i = 0; i < NumElems; ++i) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3406 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3407 | NumElems >>= 1; | 
|  | 3408 | while (NumElems != 0) { | 
|  | 3409 | for (unsigned i = 0; i < NumElems; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3410 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3411 | NumElems >>= 1; | 
|  | 3412 | } | 
|  | 3413 | return V[0]; | 
|  | 3414 | } | 
|  | 3415 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3416 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 3417 | } | 
|  | 3418 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3419 | // v8i16 shuffles - Prefer shuffles in the following order: | 
|  | 3420 | // 1. [all]   pshuflw, pshufhw, optional move | 
|  | 3421 | // 2. [ssse3] 1 x pshufb | 
|  | 3422 | // 3. [ssse3] 2 x pshufb + 1 x por | 
|  | 3423 | // 4. [all]   mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3424 | static | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3425 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, | 
|  | 3426 | SelectionDAG &DAG, X86TargetLowering &TLI) { | 
|  | 3427 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3428 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3429 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3430 | SmallVector<int, 8> MaskVals; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3431 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3432 | // Determine if more than 1 of the words in each of the low and high quadwords | 
|  | 3433 | // of the result come from the same quadword of one of the two inputs.  Undef | 
|  | 3434 | // mask values count as coming from any quadword, for better codegen. | 
|  | 3435 | SmallVector<unsigned, 4> LoQuad(4); | 
|  | 3436 | SmallVector<unsigned, 4> HiQuad(4); | 
|  | 3437 | BitVector InputQuads(4); | 
|  | 3438 | for (unsigned i = 0; i < 8; ++i) { | 
|  | 3439 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3440 | int EltIdx = SVOp->getMaskElt(i); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3441 | MaskVals.push_back(EltIdx); | 
|  | 3442 | if (EltIdx < 0) { | 
|  | 3443 | ++Quad[0]; | 
|  | 3444 | ++Quad[1]; | 
|  | 3445 | ++Quad[2]; | 
|  | 3446 | ++Quad[3]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3447 | continue; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3448 | } | 
|  | 3449 | ++Quad[EltIdx / 4]; | 
|  | 3450 | InputQuads.set(EltIdx / 4); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3451 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3452 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3453 | int BestLoQuad = -1; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3454 | unsigned MaxQuad = 1; | 
|  | 3455 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3456 | if (LoQuad[i] > MaxQuad) { | 
|  | 3457 | BestLoQuad = i; | 
|  | 3458 | MaxQuad = LoQuad[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3459 | } | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3460 | } | 
|  | 3461 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3462 | int BestHiQuad = -1; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3463 | MaxQuad = 1; | 
|  | 3464 | for (unsigned i = 0; i < 4; ++i) { | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3465 | if (HiQuad[i] > MaxQuad) { | 
|  | 3466 | BestHiQuad = i; | 
|  | 3467 | MaxQuad = HiQuad[i]; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3468 | } | 
|  | 3469 | } | 
|  | 3470 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3471 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each | 
|  | 3472 | // of the two input vectors, shuffle them into one input vector so only a | 
|  | 3473 | // single pshufb instruction is necessary. If There are more than 2 input | 
|  | 3474 | // quads, disable the next transformation since it does not help SSSE3. | 
|  | 3475 | bool V1Used = InputQuads[0] || InputQuads[1]; | 
|  | 3476 | bool V2Used = InputQuads[2] || InputQuads[3]; | 
|  | 3477 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3478 | if (InputQuads.count() == 2 && V1Used && V2Used) { | 
|  | 3479 | BestLoQuad = InputQuads.find_first(); | 
|  | 3480 | BestHiQuad = InputQuads.find_next(BestLoQuad); | 
|  | 3481 | } | 
|  | 3482 | if (InputQuads.count() > 2) { | 
|  | 3483 | BestLoQuad = -1; | 
|  | 3484 | BestHiQuad = -1; | 
|  | 3485 | } | 
|  | 3486 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3487 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3488 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update | 
|  | 3489 | // the shuffle mask.  If a quad is scored as -1, that means that it contains | 
|  | 3490 | // words from all 4 input quadwords. | 
|  | 3491 | SDValue NewV; | 
|  | 3492 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3493 | SmallVector<int, 8> MaskV; | 
|  | 3494 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | 
|  | 3495 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | 
|  | 3496 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, | 
|  | 3497 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), | 
|  | 3498 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3499 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3500 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3501 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the | 
|  | 3502 | // source words for the shuffle, to aid later transformations. | 
|  | 3503 | bool AllWordsInNewV = true; | 
| Mon P Wang | ce6a26c | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3504 | bool InOrder[2] = { true, true }; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3505 | for (unsigned i = 0; i != 8; ++i) { | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3506 | int idx = MaskVals[i]; | 
| Mon P Wang | ce6a26c | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3507 | if (idx != (int)i) | 
|  | 3508 | InOrder[i/4] = false; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3509 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3510 | continue; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3511 | AllWordsInNewV = false; | 
|  | 3512 | break; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3513 | } | 
| Bill Wendling | 765d3e0 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3514 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3515 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; | 
|  | 3516 | if (AllWordsInNewV) { | 
|  | 3517 | for (int i = 0; i != 8; ++i) { | 
|  | 3518 | int idx = MaskVals[i]; | 
|  | 3519 | if (idx < 0) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3520 | continue; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3521 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; | 
|  | 3522 | if ((idx != i) && idx < 4) | 
|  | 3523 | pshufhw = false; | 
|  | 3524 | if ((idx != i) && idx > 3) | 
|  | 3525 | pshuflw = false; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3526 | } | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3527 | V1 = NewV; | 
|  | 3528 | V2Used = false; | 
|  | 3529 | BestLoQuad = 0; | 
|  | 3530 | BestHiQuad = 1; | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3531 | } | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3532 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3533 | // If we've eliminated the use of V2, and the new mask is a pshuflw or | 
|  | 3534 | // pshufhw, that's as cheap as it gets.  Return the new shuffle. | 
| Mon P Wang | ce6a26c | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3535 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3536 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, | 
|  | 3537 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3538 | } | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3539 | } | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3540 |  | 
|  | 3541 | // If we have SSSE3, and all words of the result are from 1 input vector, | 
|  | 3542 | // case 2 is generated, otherwise case 3 is generated.  If no SSSE3 | 
|  | 3543 | // is present, fall back to case 4. | 
|  | 3544 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3545 | SmallVector<SDValue,16> pshufbMask; | 
|  | 3546 |  | 
|  | 3547 | // If we have elements from both input vectors, set the high bit of the | 
|  | 3548 | // shuffle mask element to zero out elements that come from V2 in the V1 | 
|  | 3549 | // mask, and elements that come from V1 in the V2 mask, so that the two | 
|  | 3550 | // results can be OR'd together. | 
|  | 3551 | bool TwoInputs = V1Used && V2Used; | 
|  | 3552 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3553 | int EltIdx = MaskVals[i] * 2; | 
|  | 3554 | if (TwoInputs && (EltIdx >= 16)) { | 
|  | 3555 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3556 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3557 | continue; | 
|  | 3558 | } | 
|  | 3559 | pshufbMask.push_back(DAG.getConstant(EltIdx,   MVT::i8)); | 
|  | 3560 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | 
|  | 3561 | } | 
|  | 3562 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); | 
|  | 3563 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3564 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3565 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3566 | if (!TwoInputs) | 
|  | 3567 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3568 |  | 
|  | 3569 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 3570 | // OR it with the first shuffled input. | 
|  | 3571 | pshufbMask.clear(); | 
|  | 3572 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3573 | int EltIdx = MaskVals[i] * 2; | 
|  | 3574 | if (EltIdx < 16) { | 
|  | 3575 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3576 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3577 | continue; | 
|  | 3578 | } | 
|  | 3579 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
|  | 3580 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | 
|  | 3581 | } | 
|  | 3582 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); | 
|  | 3583 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3584 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3585 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3586 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
|  | 3587 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3588 | } | 
|  | 3589 |  | 
|  | 3590 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | 
|  | 3591 | // and update MaskVals with new element order. | 
|  | 3592 | BitVector InOrder(8); | 
|  | 3593 | if (BestLoQuad >= 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3594 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3595 | for (int i = 0; i != 4; ++i) { | 
|  | 3596 | int idx = MaskVals[i]; | 
|  | 3597 | if (idx < 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3598 | MaskV.push_back(-1); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3599 | InOrder.set(i); | 
|  | 3600 | } else if ((idx / 4) == BestLoQuad) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3601 | MaskV.push_back(idx & 3); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3602 | InOrder.set(i); | 
|  | 3603 | } else { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3604 | MaskV.push_back(-1); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3605 | } | 
|  | 3606 | } | 
|  | 3607 | for (unsigned i = 4; i != 8; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3608 | MaskV.push_back(i); | 
|  | 3609 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
|  | 3610 | &MaskV[0]); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3611 | } | 
|  | 3612 |  | 
|  | 3613 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, | 
|  | 3614 | // and update MaskVals with the new element order. | 
|  | 3615 | if (BestHiQuad >= 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3616 | SmallVector<int, 8> MaskV; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3617 | for (unsigned i = 0; i != 4; ++i) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3618 | MaskV.push_back(i); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3619 | for (unsigned i = 4; i != 8; ++i) { | 
|  | 3620 | int idx = MaskVals[i]; | 
|  | 3621 | if (idx < 0) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3622 | MaskV.push_back(-1); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3623 | InOrder.set(i); | 
|  | 3624 | } else if ((idx / 4) == BestHiQuad) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3625 | MaskV.push_back((idx & 3) + 4); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3626 | InOrder.set(i); | 
|  | 3627 | } else { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3628 | MaskV.push_back(-1); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3629 | } | 
|  | 3630 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3631 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | 
|  | 3632 | &MaskV[0]); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3633 | } | 
|  | 3634 |  | 
|  | 3635 | // In case BestHi & BestLo were both -1, which means each quadword has a word | 
|  | 3636 | // from each of the four input quadwords, calculate the InOrder bitvector now | 
|  | 3637 | // before falling through to the insert/extract cleanup. | 
|  | 3638 | if (BestLoQuad == -1 && BestHiQuad == -1) { | 
|  | 3639 | NewV = V1; | 
|  | 3640 | for (int i = 0; i != 8; ++i) | 
|  | 3641 | if (MaskVals[i] < 0 || MaskVals[i] == i) | 
|  | 3642 | InOrder.set(i); | 
|  | 3643 | } | 
|  | 3644 |  | 
|  | 3645 | // The other elements are put in the right place using pextrw and pinsrw. | 
|  | 3646 | for (unsigned i = 0; i != 8; ++i) { | 
|  | 3647 | if (InOrder[i]) | 
|  | 3648 | continue; | 
|  | 3649 | int EltIdx = MaskVals[i]; | 
|  | 3650 | if (EltIdx < 0) | 
|  | 3651 | continue; | 
|  | 3652 | SDValue ExtOp = (EltIdx < 8) | 
|  | 3653 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, | 
|  | 3654 | DAG.getIntPtrConstant(EltIdx)) | 
|  | 3655 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, | 
|  | 3656 | DAG.getIntPtrConstant(EltIdx - 8)); | 
|  | 3657 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, | 
|  | 3658 | DAG.getIntPtrConstant(i)); | 
|  | 3659 | } | 
|  | 3660 | return NewV; | 
|  | 3661 | } | 
|  | 3662 |  | 
|  | 3663 | // v16i8 shuffles - Prefer shuffles in the following order: | 
|  | 3664 | // 1. [ssse3] 1 x pshufb | 
|  | 3665 | // 2. [ssse3] 2 x pshufb + 1 x por | 
|  | 3666 | // 3. [all]   v8i16 shuffle + N x pextrw + rotate + pinsrw | 
|  | 3667 | static | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3668 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, | 
|  | 3669 | SelectionDAG &DAG, X86TargetLowering &TLI) { | 
|  | 3670 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3671 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3672 | DebugLoc dl = SVOp->getDebugLoc(); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3673 | SmallVector<int, 16> MaskVals; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3674 | SVOp->getMask(MaskVals); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3675 |  | 
|  | 3676 | // If we have SSSE3, case 1 is generated when all result bytes come from | 
|  | 3677 | // one of  the inputs.  Otherwise, case 2 is generated.  If no SSSE3 is | 
|  | 3678 | // present, fall back to case 3. | 
|  | 3679 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | 
|  | 3680 | bool V1Only = true; | 
|  | 3681 | bool V2Only = true; | 
|  | 3682 | for (unsigned i = 0; i < 16; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3683 | int EltIdx = MaskVals[i]; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3684 | if (EltIdx < 0) | 
|  | 3685 | continue; | 
|  | 3686 | if (EltIdx < 16) | 
|  | 3687 | V2Only = false; | 
|  | 3688 | else | 
|  | 3689 | V1Only = false; | 
|  | 3690 | } | 
|  | 3691 |  | 
|  | 3692 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. | 
|  | 3693 | if (TLI.getSubtarget()->hasSSSE3()) { | 
|  | 3694 | SmallVector<SDValue,16> pshufbMask; | 
|  | 3695 |  | 
|  | 3696 | // If all result elements are from one input vector, then only translate | 
|  | 3697 | // undef mask values to 0x80 (zero out result) in the pshufb mask. | 
|  | 3698 | // | 
|  | 3699 | // Otherwise, we have elements from both input vectors, and must zero out | 
|  | 3700 | // elements that come from V2 in the first mask, and V1 in the second mask | 
|  | 3701 | // so that we can OR them together. | 
|  | 3702 | bool TwoInputs = !(V1Only || V2Only); | 
|  | 3703 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 3704 | int EltIdx = MaskVals[i]; | 
|  | 3705 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | 
|  | 3706 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3707 | continue; | 
|  | 3708 | } | 
|  | 3709 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); | 
|  | 3710 | } | 
|  | 3711 | // If all the elements are from V2, assign it to V1 and return after | 
|  | 3712 | // building the first pshufb. | 
|  | 3713 | if (V2Only) | 
|  | 3714 | V1 = V2; | 
|  | 3715 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3716 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3717 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3718 | if (!TwoInputs) | 
|  | 3719 | return V1; | 
|  | 3720 |  | 
|  | 3721 | // Calculate the shuffle mask for the second input, shuffle it, and | 
|  | 3722 | // OR it with the first shuffled input. | 
|  | 3723 | pshufbMask.clear(); | 
|  | 3724 | for (unsigned i = 0; i != 16; ++i) { | 
|  | 3725 | int EltIdx = MaskVals[i]; | 
|  | 3726 | if (EltIdx < 16) { | 
|  | 3727 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | 
|  | 3728 | continue; | 
|  | 3729 | } | 
|  | 3730 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | 
|  | 3731 | } | 
|  | 3732 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3733 | DAG.getNode(ISD::BUILD_VECTOR, dl, | 
|  | 3734 | MVT::v16i8, &pshufbMask[0], 16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3735 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); | 
|  | 3736 | } | 
|  | 3737 |  | 
|  | 3738 | // No SSSE3 - Calculate in place words and then fix all out of place words | 
|  | 3739 | // With 0-16 extracts & inserts.  Worst case is 16 bytes out of order from | 
|  | 3740 | // the 16 different words that comprise the two doublequadword input vectors. | 
|  | 3741 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | 
|  | 3742 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); | 
|  | 3743 | SDValue NewV = V2Only ? V2 : V1; | 
|  | 3744 | for (int i = 0; i != 8; ++i) { | 
|  | 3745 | int Elt0 = MaskVals[i*2]; | 
|  | 3746 | int Elt1 = MaskVals[i*2+1]; | 
|  | 3747 |  | 
|  | 3748 | // This word of the result is all undef, skip it. | 
|  | 3749 | if (Elt0 < 0 && Elt1 < 0) | 
|  | 3750 | continue; | 
|  | 3751 |  | 
|  | 3752 | // This word of the result is already in the correct place, skip it. | 
|  | 3753 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | 
|  | 3754 | continue; | 
|  | 3755 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | 
|  | 3756 | continue; | 
|  | 3757 |  | 
|  | 3758 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; | 
|  | 3759 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | 
|  | 3760 | SDValue InsElt; | 
| Mon P Wang | 25c6a46 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3761 |  | 
|  | 3762 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | 
|  | 3763 | // using a single extract together, load it and store it. | 
|  | 3764 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | 
|  | 3765 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
|  | 3766 | DAG.getIntPtrConstant(Elt1 / 2)); | 
|  | 3767 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
|  | 3768 | DAG.getIntPtrConstant(i)); | 
|  | 3769 | continue; | 
|  | 3770 | } | 
|  | 3771 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3772 | // If Elt1 is defined, extract it from the appropriate source.  If the | 
| Mon P Wang | 25c6a46 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3773 | // source byte is not also odd, shift the extracted word left 8 bits | 
|  | 3774 | // otherwise clear the bottom 8 bits if we need to do an or. | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3775 | if (Elt1 >= 0) { | 
|  | 3776 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | 
|  | 3777 | DAG.getIntPtrConstant(Elt1 / 2)); | 
|  | 3778 | if ((Elt1 & 1) == 0) | 
|  | 3779 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, | 
|  | 3780 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 25c6a46 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3781 | else if (Elt0 >= 0) | 
|  | 3782 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, | 
|  | 3783 | DAG.getConstant(0xFF00, MVT::i16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3784 | } | 
|  | 3785 | // If Elt0 is defined, extract it from the appropriate source.  If the | 
|  | 3786 | // source byte is not also even, shift the extracted word right 8 bits. If | 
|  | 3787 | // Elt1 was also defined, OR the extracted values together before | 
|  | 3788 | // inserting them in the result. | 
|  | 3789 | if (Elt0 >= 0) { | 
|  | 3790 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, | 
|  | 3791 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); | 
|  | 3792 | if ((Elt0 & 1) != 0) | 
|  | 3793 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, | 
|  | 3794 | DAG.getConstant(8, TLI.getShiftAmountTy())); | 
| Mon P Wang | 25c6a46 | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3795 | else if (Elt1 >= 0) | 
|  | 3796 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, | 
|  | 3797 | DAG.getConstant(0x00FF, MVT::i16)); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3798 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) | 
|  | 3799 | : InsElt0; | 
|  | 3800 | } | 
|  | 3801 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | 
|  | 3802 | DAG.getIntPtrConstant(i)); | 
|  | 3803 | } | 
|  | 3804 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3805 | } | 
|  | 3806 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3807 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide | 
|  | 3808 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be | 
|  | 3809 | /// done when every pair / quad of shuffle mask elements point to elements in | 
|  | 3810 | /// the right sequence. e.g. | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3811 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> | 
|  | 3812 | static | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3813 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, | 
|  | 3814 | SelectionDAG &DAG, | 
|  | 3815 | TargetLowering &TLI, DebugLoc dl) { | 
|  | 3816 | MVT VT = SVOp->getValueType(0); | 
|  | 3817 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3818 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3819 | unsigned NumElems = VT.getVectorNumElements(); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3820 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3821 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); | 
| Duncan Sands | b0e3938 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3822 | MVT MaskEltVT = MaskVT.getVectorElementType(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3823 | MVT NewVT = MaskVT; | 
|  | 3824 | switch (VT.getSimpleVT()) { | 
|  | 3825 | default: assert(false && "Unexpected!"); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3826 | case MVT::v4f32: NewVT = MVT::v2f64; break; | 
|  | 3827 | case MVT::v4i32: NewVT = MVT::v2i64; break; | 
|  | 3828 | case MVT::v8i16: NewVT = MVT::v4i32; break; | 
|  | 3829 | case MVT::v16i8: NewVT = MVT::v4i32; break; | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3830 | } | 
|  | 3831 |  | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3832 | if (NewWidth == 2) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3833 | if (VT.isInteger()) | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3834 | NewVT = MVT::v2i64; | 
|  | 3835 | else | 
|  | 3836 | NewVT = MVT::v2f64; | 
| Anton Korobeynikov | 40d67c5 | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3837 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3838 | int Scale = NumElems / NewWidth; | 
|  | 3839 | SmallVector<int, 8> MaskVec; | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3840 | for (unsigned i = 0; i < NumElems; i += Scale) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3841 | int StartIdx = -1; | 
|  | 3842 | for (int j = 0; j < Scale; ++j) { | 
|  | 3843 | int EltIdx = SVOp->getMaskElt(i+j); | 
|  | 3844 | if (EltIdx < 0) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3845 | continue; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3846 | if (StartIdx == -1) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3847 | StartIdx = EltIdx - (EltIdx % Scale); | 
|  | 3848 | if (EltIdx != StartIdx + j) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3849 | return SDValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3850 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3851 | if (StartIdx == -1) | 
|  | 3852 | MaskVec.push_back(-1); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3853 | else | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3854 | MaskVec.push_back(StartIdx / Scale); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3855 | } | 
|  | 3856 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3857 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); | 
|  | 3858 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3859 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); | 
| Evan Cheng | bfd373a | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3860 | } | 
|  | 3861 |  | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3862 | /// getVZextMovL - Return a zero-extending vector move low node. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3863 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3864 | static SDValue getVZextMovL(MVT VT, MVT OpVT, | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3865 | SDValue SrcOp, SelectionDAG &DAG, | 
|  | 3866 | const X86Subtarget *Subtarget, DebugLoc dl) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3867 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { | 
|  | 3868 | LoadSDNode *LD = NULL; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3869 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3870 | LD = dyn_cast<LoadSDNode>(SrcOp); | 
|  | 3871 | if (!LD) { | 
|  | 3872 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | 
|  | 3873 | // instead. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3874 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3875 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && | 
|  | 3876 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && | 
|  | 3877 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | 
|  | 3878 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { | 
|  | 3879 | // PR2108 | 
|  | 3880 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3881 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3882 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
|  | 3883 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
|  | 3884 | OpVT, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3885 | SrcOp.getOperand(0) | 
|  | 3886 | .getOperand(0)))); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3887 | } | 
|  | 3888 | } | 
|  | 3889 | } | 
|  | 3890 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3891 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 3892 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3893 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3894 | OpVT, SrcOp))); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3895 | } | 
|  | 3896 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3897 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of | 
|  | 3898 | /// shuffles. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3899 | static SDValue | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3900 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { | 
|  | 3901 | SDValue V1 = SVOp->getOperand(0); | 
|  | 3902 | SDValue V2 = SVOp->getOperand(1); | 
|  | 3903 | DebugLoc dl = SVOp->getDebugLoc(); | 
|  | 3904 | MVT VT = SVOp->getValueType(0); | 
|  | 3905 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3906 | SmallVector<std::pair<int, int>, 8> Locs; | 
| Rafael Espindola | 26d54b3 | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 3907 | Locs.resize(4); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3908 | SmallVector<int, 8> Mask1(4U, -1); | 
|  | 3909 | SmallVector<int, 8> PermMask; | 
|  | 3910 | SVOp->getMask(PermMask); | 
|  | 3911 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3912 | unsigned NumHi = 0; | 
|  | 3913 | unsigned NumLo = 0; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3914 | for (unsigned i = 0; i != 4; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3915 | int Idx = PermMask[i]; | 
|  | 3916 | if (Idx < 0) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3917 | Locs[i] = std::make_pair(-1, -1); | 
|  | 3918 | } else { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3919 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); | 
|  | 3920 | if (Idx < 4) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3921 | Locs[i] = std::make_pair(0, NumLo); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3922 | Mask1[NumLo] = Idx; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3923 | NumLo++; | 
|  | 3924 | } else { | 
|  | 3925 | Locs[i] = std::make_pair(1, NumHi); | 
|  | 3926 | if (2+NumHi < 4) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3927 | Mask1[2+NumHi] = Idx; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3928 | NumHi++; | 
|  | 3929 | } | 
|  | 3930 | } | 
|  | 3931 | } | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3932 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3933 | if (NumLo <= 2 && NumHi <= 2) { | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3934 | // If no more than two elements come from either vector. This can be | 
|  | 3935 | // implemented with two shuffles. First shuffle gather the elements. | 
|  | 3936 | // The second shuffle, which takes the first shuffle as both of its | 
|  | 3937 | // vector operands, put the elements into the right order. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3938 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3939 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3940 | SmallVector<int, 8> Mask2(4U, -1); | 
|  | 3941 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3942 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 3943 | if (Locs[i].first == -1) | 
|  | 3944 | continue; | 
|  | 3945 | else { | 
|  | 3946 | unsigned Idx = (i < 2) ? 0 : 4; | 
|  | 3947 | Idx += Locs[i].first * 2 + Locs[i].second; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3948 | Mask2[i] = Idx; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3949 | } | 
|  | 3950 | } | 
|  | 3951 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3952 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3953 | } else if (NumLo == 3 || NumHi == 3) { | 
|  | 3954 | // Otherwise, we must have three elements from one vector, call it X, and | 
|  | 3955 | // one element from the other, call it Y.  First, use a shufps to build an | 
|  | 3956 | // intermediate vector with the one element from Y and the element from X | 
|  | 3957 | // that will be in the same half in the final destination (the indexes don't | 
|  | 3958 | // matter). Then, use a shufps to build the final vector, taking the half | 
|  | 3959 | // containing the element from Y from the intermediate, and the other half | 
|  | 3960 | // from X. | 
|  | 3961 | if (NumHi == 3) { | 
|  | 3962 | // Normalize it so the 3 elements come from V1. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3963 | CommuteVectorShuffleMask(PermMask, VT); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3964 | std::swap(V1, V2); | 
|  | 3965 | } | 
|  | 3966 |  | 
|  | 3967 | // Find the element from V2. | 
|  | 3968 | unsigned HiIndex; | 
|  | 3969 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3970 | int Val = PermMask[HiIndex]; | 
|  | 3971 | if (Val < 0) | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3972 | continue; | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3973 | if (Val >= 4) | 
|  | 3974 | break; | 
|  | 3975 | } | 
|  | 3976 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3977 | Mask1[0] = PermMask[HiIndex]; | 
|  | 3978 | Mask1[1] = -1; | 
|  | 3979 | Mask1[2] = PermMask[HiIndex^1]; | 
|  | 3980 | Mask1[3] = -1; | 
|  | 3981 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3982 |  | 
|  | 3983 | if (HiIndex >= 2) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3984 | Mask1[0] = PermMask[0]; | 
|  | 3985 | Mask1[1] = PermMask[1]; | 
|  | 3986 | Mask1[2] = HiIndex & 1 ? 6 : 4; | 
|  | 3987 | Mask1[3] = HiIndex & 1 ? 4 : 6; | 
|  | 3988 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3989 | } else { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3990 | Mask1[0] = HiIndex & 1 ? 2 : 0; | 
|  | 3991 | Mask1[1] = HiIndex & 1 ? 0 : 2; | 
|  | 3992 | Mask1[2] = PermMask[2]; | 
|  | 3993 | Mask1[3] = PermMask[3]; | 
|  | 3994 | if (Mask1[2] >= 0) | 
|  | 3995 | Mask1[2] += 4; | 
|  | 3996 | if (Mask1[3] >= 0) | 
|  | 3997 | Mask1[3] += 4; | 
|  | 3998 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | 
| Evan Cheng | a2b4b4a | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3999 | } | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4000 | } | 
|  | 4001 |  | 
|  | 4002 | // Break it into (shuffle shuffle_hi, shuffle_lo). | 
|  | 4003 | Locs.clear(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4004 | SmallVector<int,8> LoMask(4U, -1); | 
|  | 4005 | SmallVector<int,8> HiMask(4U, -1); | 
|  | 4006 |  | 
|  | 4007 | SmallVector<int,8> *MaskPtr = &LoMask; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4008 | unsigned MaskIdx = 0; | 
|  | 4009 | unsigned LoIdx = 0; | 
|  | 4010 | unsigned HiIdx = 2; | 
|  | 4011 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 4012 | if (i == 2) { | 
|  | 4013 | MaskPtr = &HiMask; | 
|  | 4014 | MaskIdx = 1; | 
|  | 4015 | LoIdx = 0; | 
|  | 4016 | HiIdx = 2; | 
|  | 4017 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4018 | int Idx = PermMask[i]; | 
|  | 4019 | if (Idx < 0) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4020 | Locs[i] = std::make_pair(-1, -1); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4021 | } else if (Idx < 4) { | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4022 | Locs[i] = std::make_pair(MaskIdx, LoIdx); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4023 | (*MaskPtr)[LoIdx] = Idx; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4024 | LoIdx++; | 
|  | 4025 | } else { | 
|  | 4026 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4027 | (*MaskPtr)[HiIdx] = Idx; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4028 | HiIdx++; | 
|  | 4029 | } | 
|  | 4030 | } | 
|  | 4031 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4032 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); | 
|  | 4033 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | 
|  | 4034 | SmallVector<int, 8> MaskOps; | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4035 | for (unsigned i = 0; i != 4; ++i) { | 
|  | 4036 | if (Locs[i].first == -1) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4037 | MaskOps.push_back(-1); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4038 | } else { | 
|  | 4039 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4040 | MaskOps.push_back(Idx); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4041 | } | 
|  | 4042 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4043 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4044 | } | 
|  | 4045 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4046 | SDValue | 
|  | 4047 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4048 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4049 | SDValue V1 = Op.getOperand(0); | 
|  | 4050 | SDValue V2 = Op.getOperand(1); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4051 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4052 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4053 | unsigned NumElems = VT.getVectorNumElements(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4054 | bool isMMX = VT.getSizeInBits() == 64; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4055 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; | 
|  | 4056 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4057 | bool V1IsSplat = false; | 
|  | 4058 | bool V2IsSplat = false; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4059 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4060 | if (isZeroShuffle(SVOp)) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4061 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); | 
| Evan Cheng | afa1cb6 | 2007-05-17 18:45:50 +0000 | [diff] [blame] | 4062 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4063 | // Promote splats to v4f32. | 
|  | 4064 | if (SVOp->isSplat()) { | 
|  | 4065 | if (isMMX || NumElems < 4) | 
|  | 4066 | return Op; | 
|  | 4067 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4068 | } | 
|  | 4069 |  | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4070 | // If the shuffle can be profitably rewritten as a narrower shuffle, then | 
|  | 4071 | // do it! | 
|  | 4072 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4073 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4074 | if (NewOp.getNode()) | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4075 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4076 | LowerVECTOR_SHUFFLE(NewOp, DAG)); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4077 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { | 
|  | 4078 | // FIXME: Figure out a cleaner way to do this. | 
|  | 4079 | // Try to make use of movq to zero out the top part. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4080 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4081 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4082 | if (NewOp.getNode()) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4083 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) | 
|  | 4084 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | 
|  | 4085 | DAG, Subtarget, dl); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4086 | } | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4087 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4088 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); | 
|  | 4089 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4090 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4091 | DAG, Subtarget, dl); | 
| Evan Cheng | 23d2d4d | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4092 | } | 
|  | 4093 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4094 |  | 
|  | 4095 | if (X86::isPSHUFDMask(SVOp)) | 
|  | 4096 | return Op; | 
|  | 4097 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4098 | // Check if this can be converted into a logical shift. | 
|  | 4099 | bool isLeft = false; | 
|  | 4100 | unsigned ShAmt = 0; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4101 | SDValue ShVal; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4102 | bool isShift = getSubtarget()->hasSSE2() && | 
|  | 4103 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4104 | if (isShift && ShVal.hasOneUse()) { | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4105 | // If the shifted value has multiple uses, it may be cheaper to use | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4106 | // v_set0 + movlhps or movhlps, etc. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4107 | MVT EVT = VT.getVectorElementType(); | 
|  | 4108 | ShAmt *= EVT.getSizeInBits(); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4109 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4110 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4111 |  | 
|  | 4112 | if (X86::isMOVLMask(SVOp)) { | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4113 | if (V1IsUndef) | 
|  | 4114 | return V2; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4115 | if (ISD::isBuildVectorAllZeros(V1.getNode())) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4116 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4117 | if (!isMMX) | 
|  | 4118 | return Op; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4119 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4120 |  | 
|  | 4121 | // FIXME: fold these into legal mask. | 
|  | 4122 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || | 
|  | 4123 | X86::isMOVSLDUPMask(SVOp) || | 
|  | 4124 | X86::isMOVHLPSMask(SVOp) || | 
|  | 4125 | X86::isMOVHPMask(SVOp) || | 
|  | 4126 | X86::isMOVLPMask(SVOp))) | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4127 | return Op; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4128 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4129 | if (ShouldXformToMOVHLPS(SVOp) || | 
|  | 4130 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | 
|  | 4131 | return CommuteVectorShuffle(SVOp, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4132 |  | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4133 | if (isShift) { | 
|  | 4134 | // No better options. Use a vshl / vsrl. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4135 | MVT EVT = VT.getVectorElementType(); | 
|  | 4136 | ShAmt *= EVT.getSizeInBits(); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4137 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4138 | } | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4139 |  | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4140 | bool Commuted = false; | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4141 | // FIXME: This should also accept a bitcast of a splat?  Be careful, not | 
|  | 4142 | // 1,1,1,1 -> v8i16 though. | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4143 | V1IsSplat = isSplatVector(V1.getNode()); | 
|  | 4144 | V2IsSplat = isSplatVector(V2.getNode()); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4145 |  | 
| Chris Lattner | 5728bdd | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4146 | // Canonicalize the splat or undef, if present, to be on the RHS. | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4147 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4148 | Op = CommuteVectorShuffle(SVOp, DAG); | 
|  | 4149 | SVOp = cast<ShuffleVectorSDNode>(Op); | 
|  | 4150 | V1 = SVOp->getOperand(0); | 
|  | 4151 | V2 = SVOp->getOperand(1); | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4152 | std::swap(V1IsSplat, V2IsSplat); | 
|  | 4153 | std::swap(V1IsUndef, V2IsUndef); | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4154 | Commuted = true; | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4155 | } | 
|  | 4156 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4157 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { | 
|  | 4158 | // Shuffling low element of v1 into undef, just return v1. | 
|  | 4159 | if (V2IsUndef) | 
|  | 4160 | return V1; | 
|  | 4161 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | 
|  | 4162 | // the instruction selector will not match, so get a canonical MOVL with | 
|  | 4163 | // swapped operands to undo the commute. | 
|  | 4164 | return getMOVL(DAG, dl, VT, V2, V1); | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4165 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4166 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4167 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || | 
|  | 4168 | X86::isUNPCKH_v_undef_Mask(SVOp) || | 
|  | 4169 | X86::isUNPCKLMask(SVOp) || | 
|  | 4170 | X86::isUNPCKHMask(SVOp)) | 
| Evan Cheng | 949bcc9 | 2006-10-16 06:36:00 +0000 | [diff] [blame] | 4171 | return Op; | 
| Evan Cheng | 8c5766e | 2006-10-04 18:33:38 +0000 | [diff] [blame] | 4172 |  | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4173 | if (V2IsSplat) { | 
|  | 4174 | // Normalize mask so all entries that point to V2 points to its first | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 4175 | // element then try to match unpck{h|l} again. If match, return a | 
| Evan Cheng | 798b306 | 2006-10-25 20:48:19 +0000 | [diff] [blame] | 4176 | // new vector_shuffle with the corrected mask. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4177 | SDValue NewMask = NormalizeMask(SVOp, DAG); | 
|  | 4178 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | 
|  | 4179 | if (NSVOp != SVOp) { | 
|  | 4180 | if (X86::isUNPCKLMask(NSVOp, true)) { | 
|  | 4181 | return NewMask; | 
|  | 4182 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | 
|  | 4183 | return NewMask; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4184 | } | 
|  | 4185 | } | 
|  | 4186 | } | 
|  | 4187 |  | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4188 | if (Commuted) { | 
|  | 4189 | // Commute is back and try unpck* again. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4190 | // FIXME: this seems wrong. | 
|  | 4191 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | 
|  | 4192 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | 
|  | 4193 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || | 
|  | 4194 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || | 
|  | 4195 | X86::isUNPCKLMask(NewSVOp) || | 
|  | 4196 | X86::isUNPCKHMask(NewSVOp)) | 
|  | 4197 | return NewOp; | 
| Evan Cheng | c415c5b | 2006-10-25 21:49:50 +0000 | [diff] [blame] | 4198 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4199 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4200 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4201 |  | 
|  | 4202 | // Normalize the node to match x86 shuffle ops if needed | 
|  | 4203 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | 
|  | 4204 | return CommuteVectorShuffle(SVOp, DAG); | 
|  | 4205 |  | 
|  | 4206 | // Check for legal shuffle and return? | 
|  | 4207 | SmallVector<int, 16> PermMask; | 
|  | 4208 | SVOp->getMask(PermMask); | 
|  | 4209 | if (isShuffleMaskLegal(PermMask, VT)) | 
| Evan Cheng | f77b5ef | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4210 | return Op; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4211 |  | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4212 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. | 
|  | 4213 | if (VT == MVT::v8i16) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4214 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4215 | if (NewOp.getNode()) | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4216 | return NewOp; | 
|  | 4217 | } | 
|  | 4218 |  | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4219 | if (VT == MVT::v16i8) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4220 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4221 | if (NewOp.getNode()) | 
|  | 4222 | return NewOp; | 
|  | 4223 | } | 
|  | 4224 |  | 
| Evan Cheng | 0c23ed6 | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4225 | // Handle all 4 wide cases with a number of shuffles except for MMX. | 
|  | 4226 | if (NumElems == 4 && !isMMX) | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4227 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4228 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4229 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4230 | } | 
|  | 4231 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4232 | SDValue | 
|  | 4233 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4234 | SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4235 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4236 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4237 | if (VT.getSizeInBits() == 8) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4238 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4239 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4240 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4241 | DAG.getValueType(VT)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4242 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4243 | } else if (VT.getSizeInBits() == 16) { | 
| Evan Cheng | 1671a30 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4244 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
|  | 4245 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | 
|  | 4246 | if (Idx == 0) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4247 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 4248 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
|  | 4249 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
|  | 4250 | MVT::v4i32, | 
| Evan Cheng | 1671a30 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4251 | Op.getOperand(0)), | 
|  | 4252 | Op.getOperand(1))); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4253 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4254 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4255 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4256 | DAG.getValueType(VT)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4257 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4258 | } else if (VT == MVT::f32) { | 
|  | 4259 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy | 
|  | 4260 | // the result back to FR32 register. It's only worth matching if the | 
| Dan Gohman | 99cdf88 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4261 | // result has a single use which is a store or a bitcast to i32.  And in | 
|  | 4262 | // the case of a store, it's not worth it if the index is a constant 0, | 
|  | 4263 | // because a MOVSSmr can be used instead, which is smaller and faster. | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4264 | if (!Op.hasOneUse()) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4265 | return SDValue(); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4266 | SDNode *User = *Op.getNode()->use_begin(); | 
| Dan Gohman | 99cdf88 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4267 | if ((User->getOpcode() != ISD::STORE || | 
|  | 4268 | (isa<ConstantSDNode>(Op.getOperand(1)) && | 
|  | 4269 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | 
| Dan Gohman | d43d3be | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4270 | (User->getOpcode() != ISD::BIT_CONVERT || | 
|  | 4271 | User->getValueType(0) != MVT::i32)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4272 | return SDValue(); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4273 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4274 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4275 | Op.getOperand(0)), | 
|  | 4276 | Op.getOperand(1)); | 
|  | 4277 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4278 | } else if (VT == MVT::i32) { | 
|  | 4279 | // ExtractPS works with constant index. | 
|  | 4280 | if (isa<ConstantSDNode>(Op.getOperand(1))) | 
|  | 4281 | return Op; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4282 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4283 | return SDValue(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4284 | } | 
|  | 4285 |  | 
|  | 4286 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4287 | SDValue | 
|  | 4288 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4289 | if (!isa<ConstantSDNode>(Op.getOperand(1))) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4290 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4291 |  | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4292 | if (Subtarget->hasSSE41()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4293 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4294 | if (Res.getNode()) | 
| Evan Cheng | 615488a | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4295 | return Res; | 
|  | 4296 | } | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4297 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4298 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4299 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4300 | // TODO: handle v16i8. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4301 | if (VT.getSizeInBits() == 16) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4302 | SDValue Vec = Op.getOperand(0); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4303 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4304 | if (Idx == 0) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4305 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, | 
|  | 4306 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4307 | DAG.getNode(ISD::BIT_CONVERT, dl, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4308 | MVT::v4i32, Vec), | 
| Evan Cheng | 4fbf459 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4309 | Op.getOperand(1))); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4310 | // Transform it so it match pextrw which produces a 32-bit result. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4311 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4312 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT, | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4313 | Op.getOperand(0), Op.getOperand(1)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4314 | SDValue Assert  = DAG.getNode(ISD::AssertZext, dl, EVT, Extract, | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4315 | DAG.getValueType(VT)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4316 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4317 | } else if (VT.getSizeInBits() == 32) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4318 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4319 | if (Idx == 0) | 
|  | 4320 | return Op; | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4321 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4322 | // SHUFPS the element to the lowest double word, then movss. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4323 | int Mask[4] = { Idx, -1, -1, -1 }; | 
|  | 4324 | MVT VVT = Op.getOperand(0).getValueType(); | 
|  | 4325 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
|  | 4326 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4327 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4328 | DAG.getIntPtrConstant(0)); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4329 | } else if (VT.getSizeInBits() == 64) { | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4330 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b | 
|  | 4331 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | 
|  | 4332 | //        to match extract_elt for f64. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4333 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4334 | if (Idx == 0) | 
|  | 4335 | return Op; | 
|  | 4336 |  | 
|  | 4337 | // UNPCKHPD the element to the lowest double word, then movsd. | 
|  | 4338 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | 
|  | 4339 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4340 | int Mask[2] = { 1, -1 }; | 
|  | 4341 | MVT VVT = Op.getOperand(0).getValueType(); | 
|  | 4342 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | 
|  | 4343 | DAG.getUNDEF(VVT), Mask); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4344 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4345 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4346 | } | 
|  | 4347 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4348 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4349 | } | 
|  | 4350 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4351 | SDValue | 
|  | 4352 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4353 | MVT VT = Op.getValueType(); | 
|  | 4354 | MVT EVT = VT.getVectorElementType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4355 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4356 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4357 | SDValue N0 = Op.getOperand(0); | 
|  | 4358 | SDValue N1 = Op.getOperand(1); | 
|  | 4359 | SDValue N2 = Op.getOperand(2); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4360 |  | 
| Dan Gohman | 7c2bf62 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4361 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && | 
|  | 4362 | isa<ConstantSDNode>(N2)) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4363 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4364 | : X86ISD::PINSRW; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4365 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second | 
|  | 4366 | // argument. | 
|  | 4367 | if (N1.getValueType() != MVT::i32) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4368 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4369 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4370 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4371 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); | 
| Dan Gohman | 65d83cc | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4372 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4373 | // Bits [7:6] of the constant are the source select.  This will always be | 
|  | 4374 | //  zero here.  The DAG Combiner may combine an extract_elt index into these | 
|  | 4375 | //  bits.  For example (insert (extract, 3), 2) could be matched by putting | 
|  | 4376 | //  the '3' into bits [7:6] of X86ISD::INSERTPS. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4377 | // Bits [5:4] of the constant are the destination select.  This is the | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4378 | //  value of the incoming immediate. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4379 | // Bits [3:0] of the constant are the zero mask.  The DAG Combiner may | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4380 | //   combine either bitwise AND or insert of float 0.0 to set these bits. | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4381 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4382 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); | 
| Mon P Wang | ebfafee | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4383 | } else if (EVT == MVT::i32) { | 
|  | 4384 | // InsertPS works with constant index. | 
|  | 4385 | if (isa<ConstantSDNode>(N2)) | 
|  | 4386 | return Op; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4387 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4388 | return SDValue(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4389 | } | 
|  | 4390 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4391 | SDValue | 
|  | 4392 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4393 | MVT VT = Op.getValueType(); | 
|  | 4394 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4395 |  | 
|  | 4396 | if (Subtarget->hasSSE41()) | 
|  | 4397 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | 
|  | 4398 |  | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4399 | if (EVT == MVT::i8) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4400 | return SDValue(); | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4401 |  | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4402 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4403 | SDValue N0 = Op.getOperand(0); | 
|  | 4404 | SDValue N1 = Op.getOperand(1); | 
|  | 4405 | SDValue N2 = Op.getOperand(2); | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4406 |  | 
| Eli Friedman | 75c496f | 2009-06-06 06:32:50 +0000 | [diff] [blame] | 4407 | if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { | 
| Evan Cheng | 0f42730 | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4408 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 | 
|  | 4409 | // as its second argument. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4410 | if (N1.getValueType() != MVT::i32) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4411 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4412 | if (N2.getValueType() != MVT::i32) | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4413 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4414 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4415 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4416 | return SDValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4417 | } | 
|  | 4418 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4419 | SDValue | 
|  | 4420 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4421 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | 0384670 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4422 | if (Op.getValueType() == MVT::v2f32) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4423 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, | 
|  | 4424 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, | 
|  | 4425 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, | 
| Evan Cheng | 0384670 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4426 | Op.getOperand(0)))); | 
|  | 4427 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4428 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4429 | MVT VT = MVT::v2i32; | 
|  | 4430 | switch (Op.getValueType().getSimpleVT()) { | 
| Evan Cheng | 6200c22 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4431 | default: break; | 
|  | 4432 | case MVT::v16i8: | 
|  | 4433 | case MVT::v8i16: | 
|  | 4434 | VT = MVT::v4i32; | 
|  | 4435 | break; | 
|  | 4436 | } | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4437 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), | 
|  | 4438 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4439 | } | 
|  | 4440 |  | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4441 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as | 
|  | 4442 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | 
|  | 4443 | // one of the above mentioned nodes. It has to be wrapped because otherwise | 
|  | 4444 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | 
|  | 4445 | // be used to form addressing mode. These wrapped nodes will be selected | 
|  | 4446 | // into MOV32ri. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4447 | SDValue | 
|  | 4448 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4449 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); | 
| Chris Lattner | 2ed6a9d | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4450 |  | 
|  | 4451 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 4452 | // global base reg. | 
|  | 4453 | unsigned char OpFlag = 0; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4454 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4455 |  | 
| Chris Lattner | e919000 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 4456 | if (Subtarget->isPICStyleRIPRel() && | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4457 | getTargetMachine().getCodeModel() == CodeModel::Small) | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4458 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4459 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4460 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 4461 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4462 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Chris Lattner | 2ed6a9d | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4463 |  | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4464 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), | 
| Chris Lattner | 2ed6a9d | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4465 | CP->getAlignment(), | 
|  | 4466 | CP->getOffset(), OpFlag); | 
|  | 4467 | DebugLoc DL = CP->getDebugLoc(); | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4468 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4469 | // With PIC, the address is actually $g + Offset. | 
| Chris Lattner | 2ed6a9d | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4470 | if (OpFlag) { | 
|  | 4471 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4472 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Chris Lattner | 2ed6a9d | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4473 | DebugLoc::getUnknownLoc(), getPointerTy()), | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4474 | Result); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4475 | } | 
|  | 4476 |  | 
|  | 4477 | return Result; | 
|  | 4478 | } | 
|  | 4479 |  | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4480 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { | 
|  | 4481 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); | 
|  | 4482 |  | 
|  | 4483 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 4484 | // global base reg. | 
|  | 4485 | unsigned char OpFlag = 0; | 
|  | 4486 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4487 |  | 
| Chris Lattner | e919000 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 4488 | if (Subtarget->isPICStyleRIPRel() && | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4489 | getTargetMachine().getCodeModel() == CodeModel::Small) | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4490 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4491 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4492 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 4493 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4494 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4495 |  | 
|  | 4496 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), | 
|  | 4497 | OpFlag); | 
|  | 4498 | DebugLoc DL = JT->getDebugLoc(); | 
|  | 4499 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
|  | 4500 |  | 
|  | 4501 | // With PIC, the address is actually $g + Offset. | 
|  | 4502 | if (OpFlag) { | 
|  | 4503 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
|  | 4504 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 4505 | DebugLoc::getUnknownLoc(), getPointerTy()), | 
|  | 4506 | Result); | 
|  | 4507 | } | 
|  | 4508 |  | 
|  | 4509 | return Result; | 
|  | 4510 | } | 
|  | 4511 |  | 
|  | 4512 | SDValue | 
|  | 4513 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { | 
|  | 4514 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); | 
|  | 4515 |  | 
|  | 4516 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | 
|  | 4517 | // global base reg. | 
|  | 4518 | unsigned char OpFlag = 0; | 
|  | 4519 | unsigned WrapperKind = X86ISD::Wrapper; | 
| Chris Lattner | e919000 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 4520 | if (Subtarget->isPICStyleRIPRel() && | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4521 | getTargetMachine().getCodeModel() == CodeModel::Small) | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4522 | WrapperKind = X86ISD::WrapperRIP; | 
| Chris Lattner | e2f524f | 2009-07-10 20:47:30 +0000 | [diff] [blame] | 4523 | else if (Subtarget->isPICStyleGOT()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4524 | OpFlag = X86II::MO_GOTOFF; | 
| Chris Lattner | 21c2940 | 2009-07-10 21:00:45 +0000 | [diff] [blame] | 4525 | else if (Subtarget->isPICStyleStubPIC()) | 
| Chris Lattner | 3945dd0 | 2009-07-09 04:24:46 +0000 | [diff] [blame] | 4526 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4527 |  | 
|  | 4528 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); | 
|  | 4529 |  | 
|  | 4530 | DebugLoc DL = Op.getDebugLoc(); | 
|  | 4531 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | 
|  | 4532 |  | 
|  | 4533 |  | 
|  | 4534 | // With PIC, the address is actually $g + Offset. | 
|  | 4535 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | 
| Chris Lattner | 1c5bf9d | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4536 | !Subtarget->is64Bit()) { | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4537 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | 
|  | 4538 | DAG.getNode(X86ISD::GlobalBaseReg, | 
|  | 4539 | DebugLoc::getUnknownLoc(), | 
|  | 4540 | getPointerTy()), | 
|  | 4541 | Result); | 
|  | 4542 | } | 
|  | 4543 |  | 
|  | 4544 | return Result; | 
|  | 4545 | } | 
|  | 4546 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4547 | SDValue | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4548 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4549 | int64_t Offset, | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4550 | SelectionDAG &DAG) const { | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4551 | // Create the TargetGlobalAddress node, folding in the constant | 
|  | 4552 | // offset if it is legal. | 
| Chris Lattner | dc842c0 | 2009-07-10 07:20:05 +0000 | [diff] [blame] | 4553 | unsigned char OpFlags = | 
|  | 4554 | Subtarget->ClassifyGlobalReference(GV, getTargetMachine()); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4555 | SDValue Result; | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 4556 | if (OpFlags == X86II::MO_NO_FLAG && isInt32(Offset)) { | 
| Chris Lattner | 47f64ea | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 4557 | // A direct static reference to a global. | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4558 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); | 
|  | 4559 | Offset = 0; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4560 | } else { | 
| Chris Lattner | ae0acfc | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 4561 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags); | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4562 | } | 
|  | 4563 |  | 
| Chris Lattner | e919000 | 2009-07-11 20:29:19 +0000 | [diff] [blame] | 4564 | if (Subtarget->isPICStyleRIPRel() && | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4565 | getTargetMachine().getCodeModel() == CodeModel::Small) | 
|  | 4566 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); | 
|  | 4567 | else | 
|  | 4568 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4569 |  | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4570 | // With PIC, the address is actually $g + Offset. | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 4571 | if (isGlobalRelativeToPICBase(OpFlags)) { | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4572 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
|  | 4573 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | 
| Anton Korobeynikov | a0554d9 | 2007-01-12 19:20:47 +0000 | [diff] [blame] | 4574 | Result); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4575 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4576 |  | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 4577 | // For globals that require a load from a stub to get the address, emit the | 
|  | 4578 | // load. | 
|  | 4579 | if (isGlobalStubReference(OpFlags)) | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4580 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4581 | PseudoSourceValue::getGOT(), 0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4582 |  | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4583 | // If there was a non-zero offset that we didn't fold, create an explicit | 
|  | 4584 | // addition for it. | 
|  | 4585 | if (Offset != 0) | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4586 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4587 | DAG.getConstant(Offset, getPointerTy())); | 
|  | 4588 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4589 | return Result; | 
|  | 4590 | } | 
|  | 4591 |  | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4592 | SDValue | 
|  | 4593 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { | 
|  | 4594 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4595 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4596 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4597 | } | 
|  | 4598 |  | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4599 | static SDValue | 
|  | 4600 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4601 | SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg, | 
|  | 4602 | unsigned char OperandFlags) { | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4603 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 4604 | DebugLoc dl = GA->getDebugLoc(); | 
|  | 4605 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | 
|  | 4606 | GA->getValueType(0), | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4607 | GA->getOffset(), | 
|  | 4608 | OperandFlags); | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4609 | if (InFlag) { | 
|  | 4610 | SDValue Ops[] = { Chain,  TGA, *InFlag }; | 
| Rafael Espindola | c1396a2 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4611 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4612 | } else { | 
|  | 4613 | SDValue Ops[]  = { Chain, TGA }; | 
| Rafael Espindola | c1396a2 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4614 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4615 | } | 
| Rafael Espindola | c1396a2 | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4616 | SDValue Flag = Chain.getValue(1); | 
|  | 4617 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | 
| Rafael Espindola | 355fe12 | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4618 | } | 
|  | 4619 |  | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4620 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4621 | static SDValue | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4622 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4623 | const MVT PtrVT) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4624 | SDValue InFlag; | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4625 | DebugLoc dl = GA->getDebugLoc();  // ? function entry point might be better | 
|  | 4626 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4627 | DAG.getNode(X86ISD::GlobalBaseReg, | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4628 | DebugLoc::getUnknownLoc(), | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4629 | PtrVT), InFlag); | 
|  | 4630 | InFlag = Chain.getValue(1); | 
|  | 4631 |  | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4632 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4633 | } | 
|  | 4634 |  | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4635 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4636 | static SDValue | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4637 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4638 | const MVT PtrVT) { | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4639 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, | 
|  | 4640 | X86::RAX, X86II::MO_TLSGD); | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4641 | } | 
|  | 4642 |  | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4643 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or | 
|  | 4644 | // "local exec" model. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4645 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, | 
| Rafael Espindola | 6d6c604 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4646 | const MVT PtrVT, TLSModel::Model model, | 
|  | 4647 | bool is64Bit) { | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4648 | DebugLoc dl = GA->getDebugLoc(); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4649 | // Get the Thread Pointer | 
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4650 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, | 
|  | 4651 | DebugLoc::getUnknownLoc(), PtrVT, | 
| Rafael Espindola | 6d6c604 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4652 | DAG.getRegister(is64Bit? X86::FS : X86::GS, | 
|  | 4653 | MVT::i32)); | 
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4654 |  | 
|  | 4655 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, | 
|  | 4656 | NULL, 0); | 
|  | 4657 |  | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4658 | unsigned char OperandFlags = 0; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4659 | // Most TLS accesses are not RIP relative, even on x86-64.  One exception is | 
|  | 4660 | // initialexec. | 
|  | 4661 | unsigned WrapperKind = X86ISD::Wrapper; | 
|  | 4662 | if (model == TLSModel::LocalExec) { | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4663 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4664 | } else if (is64Bit) { | 
|  | 4665 | assert(model == TLSModel::InitialExec); | 
|  | 4666 | OperandFlags = X86II::MO_GOTTPOFF; | 
|  | 4667 | WrapperKind = X86ISD::WrapperRIP; | 
|  | 4668 | } else { | 
|  | 4669 | assert(model == TLSModel::InitialExec); | 
|  | 4670 | OperandFlags = X86II::MO_INDNTPOFF; | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4671 | } | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4672 |  | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4673 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial | 
|  | 4674 | // exec) | 
| Chris Lattner | a3da048 | 2009-06-21 02:22:34 +0000 | [diff] [blame] | 4675 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4676 | GA->getOffset(), OperandFlags); | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4677 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); | 
| Lauro Ramos Venancio | efb8077 | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4678 |  | 
| Rafael Espindola | 000421e | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4679 | if (model == TLSModel::InitialExec) | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4680 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4681 | PseudoSourceValue::getGOT(), 0); | 
| Lauro Ramos Venancio | efb8077 | 2007-04-22 22:50:52 +0000 | [diff] [blame] | 4682 |  | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4683 | // The address of the thread local variable is the add of the thread | 
|  | 4684 | // pointer with the offset of the variable. | 
| Dale Johannesen | 021052a | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4685 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4686 | } | 
|  | 4687 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4688 | SDValue | 
|  | 4689 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4690 | // TODO: implement the "local dynamic" model | 
| Lauro Ramos Venancio | 4e91908 | 2007-04-21 20:56:26 +0000 | [diff] [blame] | 4691 | // TODO: implement the "initial exec"model for pic executables | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4692 | assert(Subtarget->isTargetELF() && | 
|  | 4693 | "TLS not implemented for non-ELF targets"); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4694 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4695 | const GlobalValue *GV = GA->getGlobal(); | 
|  | 4696 |  | 
|  | 4697 | // If GV is an alias then use the aliasee for determining | 
|  | 4698 | // thread-localness. | 
|  | 4699 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) | 
|  | 4700 | GV = GA->resolveAliasedGlobal(false); | 
|  | 4701 |  | 
|  | 4702 | TLSModel::Model model = getTLSModel(GV, | 
|  | 4703 | getTargetMachine().getRelocationModel()); | 
|  | 4704 |  | 
|  | 4705 | switch (model) { | 
|  | 4706 | case TLSModel::GeneralDynamic: | 
|  | 4707 | case TLSModel::LocalDynamic: // not implemented | 
|  | 4708 | if (Subtarget->is64Bit()) | 
| Rafael Espindola | 000421e | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4709 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4710 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); | 
|  | 4711 |  | 
|  | 4712 | case TLSModel::InitialExec: | 
|  | 4713 | case TLSModel::LocalExec: | 
|  | 4714 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, | 
|  | 4715 | Subtarget->is64Bit()); | 
| Anton Korobeynikov | 9205c85 | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4716 | } | 
| Chris Lattner | 49ed726 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4717 |  | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 4718 | LLVM_UNREACHABLE("Unreachable"); | 
| Chris Lattner | d2eb0a6 | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 4719 | return SDValue(); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 4720 | } | 
|  | 4721 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4722 |  | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4723 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4724 | /// take a 2 x i32 value to shift plus a shift amount. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4725 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4726 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4727 | MVT VT = Op.getValueType(); | 
|  | 4728 | unsigned VTBits = VT.getSizeInBits(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4729 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4730 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4731 | SDValue ShOpLo = Op.getOperand(0); | 
|  | 4732 | SDValue ShOpHi = Op.getOperand(1); | 
|  | 4733 | SDValue ShAmt  = Op.getOperand(2); | 
|  | 4734 | SDValue Tmp1 = isSRA ? | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4735 | DAG.getNode(ISD::SRA, dl, VT, ShOpHi, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4736 | DAG.getConstant(VTBits - 1, MVT::i8)) : | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4737 | DAG.getConstant(0, VT); | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4738 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4739 | SDValue Tmp2, Tmp3; | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4740 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4741 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); | 
|  | 4742 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4743 | } else { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4744 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); | 
|  | 4745 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4746 | } | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4747 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4748 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, | 
| Dan Gohman | a986eea | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4749 | DAG.getConstant(VTBits, MVT::i8)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4750 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT, | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4751 | AndNode, DAG.getConstant(0, MVT::i8)); | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 4752 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4753 | SDValue Hi, Lo; | 
|  | 4754 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
|  | 4755 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; | 
|  | 4756 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | 
| Duncan Sands | 1ae6ef8 | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4757 |  | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4758 | if (Op.getOpcode() == ISD::SHL_PARTS) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4759 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 4760 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4761 | } else { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4762 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); | 
|  | 4763 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | 
| Chris Lattner | 693cbea | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4764 | } | 
|  | 4765 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4766 | SDValue Ops[2] = { Lo, Hi }; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4767 | return DAG.getMergeValues(Ops, 2, dl); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4768 | } | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4769 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4770 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4771 | MVT SrcVT = Op.getOperand(0).getValueType(); | 
| Eli Friedman | b45e8ce | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 4772 |  | 
|  | 4773 | if (SrcVT.isVector()) { | 
|  | 4774 | if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) { | 
|  | 4775 | return Op; | 
|  | 4776 | } | 
|  | 4777 | return SDValue(); | 
|  | 4778 | } | 
|  | 4779 |  | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4780 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4781 | "Unknown SINT_TO_FP to lower!"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4782 |  | 
| Eli Friedman | acb851a | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4783 | // These are really Legal; return the operand so the caller accepts it as | 
|  | 4784 | // Legal. | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4785 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) | 
| Eli Friedman | acb851a | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4786 | return Op; | 
|  | 4787 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && | 
|  | 4788 | Subtarget->is64Bit()) { | 
|  | 4789 | return Op; | 
|  | 4790 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4791 |  | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4792 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4793 | unsigned Size = SrcVT.getSizeInBits()/8; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4794 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 4795 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4796 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4797 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
| Bill Wendling | 798fd56 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 4798 | StackSlot, | 
|  | 4799 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4800 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); | 
|  | 4801 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4802 |  | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4803 | SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain, | 
|  | 4804 | SDValue StackSlot, | 
|  | 4805 | SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4806 | // Build the FILD | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4807 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4808 | SDVTList Tys; | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4809 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4810 | if (useSSE) | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4811 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); | 
|  | 4812 | else | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 4813 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4814 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4815 | Ops.push_back(Chain); | 
|  | 4816 | Ops.push_back(StackSlot); | 
|  | 4817 | Ops.push_back(DAG.getValueType(SrcVT)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4818 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, | 
| Chris Lattner | 83263b8 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4819 | Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4820 |  | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4821 | if (useSSE) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4822 | Chain = Result.getValue(1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4823 | SDValue InFlag = Result.getValue(2); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4824 |  | 
|  | 4825 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | 
|  | 4826 | // shouldn't be necessary except that RFP cannot be live across | 
|  | 4827 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4828 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4829 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4830 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 4831 | Tys = DAG.getVTList(MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4832 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 4833 | Ops.push_back(Chain); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4834 | Ops.push_back(Result); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4835 | Ops.push_back(StackSlot); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4836 | Ops.push_back(DAG.getValueType(Op.getValueType())); | 
|  | 4837 | Ops.push_back(InFlag); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4838 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size()); | 
|  | 4839 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4840 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4841 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 4842 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 4843 | return Result; | 
|  | 4844 | } | 
|  | 4845 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4846 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. | 
|  | 4847 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { | 
|  | 4848 | // This algorithm is not obvious. Here it is in C code, more or less: | 
|  | 4849 | /* | 
|  | 4850 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | 
|  | 4851 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | 
|  | 4852 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4853 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4854 | // Copy ints to xmm registers. | 
|  | 4855 | __m128i xh = _mm_cvtsi32_si128( hi ); | 
|  | 4856 | __m128i xl = _mm_cvtsi32_si128( lo ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4857 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4858 | // Combine into low half of a single xmm register. | 
|  | 4859 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | 
|  | 4860 | __m128d d; | 
|  | 4861 | double sd; | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4862 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4863 | // Merge in appropriate exponents to give the integer bits the right | 
|  | 4864 | // magnitude. | 
|  | 4865 | x = _mm_unpacklo_epi32( x, exp ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4866 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4867 | // Subtract away the biases to deal with the IEEE-754 double precision | 
|  | 4868 | // implicit 1. | 
|  | 4869 | d = _mm_sub_pd( (__m128d) x, bias ); | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4870 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4871 | // All conversions up to here are exact. The correctly rounded result is | 
|  | 4872 | // calculated using the current rounding mode using the following | 
|  | 4873 | // horizontal add. | 
|  | 4874 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | 
|  | 4875 | _mm_store_sd( &sd, d );   // Because we are returning doubles in XMM, this | 
|  | 4876 | // store doesn't really need to be here (except | 
|  | 4877 | // maybe to zero the other double) | 
|  | 4878 | return sd; | 
|  | 4879 | } | 
|  | 4880 | */ | 
| Dale Johannesen | 3d7ece1 | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4881 |  | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4882 | DebugLoc dl = Op.getDebugLoc(); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4883 |  | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4884 | // Build some magic constants. | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4885 | std::vector<Constant*> CV0; | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4886 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); | 
|  | 4887 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); | 
|  | 4888 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4889 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | 
|  | 4890 | Constant *C0 = ConstantVector::get(CV0); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4891 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4892 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4893 | std::vector<Constant*> CV1; | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4894 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); | 
|  | 4895 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); | 
|  | 4896 | Constant *C1 = ConstantVector::get(CV1); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4897 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4898 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4899 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4900 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 5ee1dde | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4901 | Op.getOperand(0), | 
|  | 4902 | DAG.getIntPtrConstant(1))); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4903 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4904 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 5ee1dde | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4905 | Op.getOperand(0), | 
|  | 4906 | DAG.getIntPtrConstant(0))); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4907 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4908 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4909 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4910 | false, 16); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4911 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4912 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); | 
|  | 4913 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4914 | PseudoSourceValue::getConstantPool(), 0, | 
|  | 4915 | false, 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4916 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4917 |  | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4918 | // Add the halves; easiest way is to swap them into another reg first. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4919 | int ShufMask[2] = { 1, -1 }; | 
|  | 4920 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, | 
|  | 4921 | DAG.getUNDEF(MVT::v2f64), ShufMask); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4922 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); | 
|  | 4923 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4924 | DAG.getIntPtrConstant(0)); | 
|  | 4925 | } | 
|  | 4926 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4927 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. | 
|  | 4928 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4929 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4930 | // FP constant to bias correct the final result. | 
|  | 4931 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | 
|  | 4932 | MVT::f64); | 
|  | 4933 |  | 
|  | 4934 | // Load the 32-bit value into an XMM register. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4935 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, | 
|  | 4936 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4937 | Op.getOperand(0), | 
|  | 4938 | DAG.getIntPtrConstant(0))); | 
|  | 4939 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4940 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
|  | 4941 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4942 | DAG.getIntPtrConstant(0)); | 
|  | 4943 |  | 
|  | 4944 | // Or the load with the bias. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4945 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, | 
|  | 4946 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
|  | 4947 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Evan Cheng | 8f367e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4948 | MVT::v2f64, Load)), | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4949 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
|  | 4950 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | 
| Evan Cheng | 8f367e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4951 | MVT::v2f64, Bias))); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4952 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, | 
|  | 4953 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4954 | DAG.getIntPtrConstant(0)); | 
|  | 4955 |  | 
|  | 4956 | // Subtract the bias. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4957 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4958 |  | 
|  | 4959 | // Handle final rounding. | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4960 | MVT DestVT = Op.getValueType(); | 
|  | 4961 |  | 
|  | 4962 | if (DestVT.bitsLT(MVT::f64)) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4963 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4964 | DAG.getIntPtrConstant(0)); | 
|  | 4965 | } else if (DestVT.bitsGT(MVT::f64)) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4966 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4967 | } | 
|  | 4968 |  | 
|  | 4969 | // Handle final rounding. | 
|  | 4970 | return Sub; | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4971 | } | 
|  | 4972 |  | 
|  | 4973 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 7e9ef4d | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4974 | SDValue N0 = Op.getOperand(0); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4975 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4976 |  | 
| Evan Cheng | 7e9ef4d | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4977 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't | 
|  | 4978 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform | 
|  | 4979 | // the optimization here. | 
|  | 4980 | if (DAG.SignBitIsZero(N0)) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4981 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); | 
| Evan Cheng | 7e9ef4d | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4982 |  | 
|  | 4983 | MVT SrcVT = N0.getValueType(); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4984 | if (SrcVT == MVT::i64) { | 
| Eli Friedman | acb851a | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4985 | // We only handle SSE2 f64 target here; caller can expand the rest. | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4986 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) | 
| Daniel Dunbar | d96b117 | 2009-05-26 21:27:02 +0000 | [diff] [blame] | 4987 | return SDValue(); | 
| Bill Wendling | f9291cf | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4988 |  | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4989 | return LowerUINT_TO_FP_i64(Op, DAG); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4990 | } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) { | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4991 | return LowerUINT_TO_FP_i32(Op, DAG); | 
|  | 4992 | } | 
|  | 4993 |  | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4994 | assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!"); | 
|  | 4995 |  | 
|  | 4996 | // Make a 64-bit buffer, and use it to build an FILD. | 
|  | 4997 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); | 
|  | 4998 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); | 
|  | 4999 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, | 
|  | 5000 | getPointerTy(), StackSlot, WordOff); | 
|  | 5001 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | 
|  | 5002 | StackSlot, NULL, 0); | 
|  | 5003 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), | 
|  | 5004 | OffsetSlot, NULL, 0); | 
|  | 5005 | return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); | 
| Bill Wendling | 4d52759 | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5006 | } | 
|  | 5007 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5008 | std::pair<SDValue,SDValue> X86TargetLowering:: | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5009 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5010 | DebugLoc dl = Op.getDebugLoc(); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5011 |  | 
|  | 5012 | MVT DstTy = Op.getValueType(); | 
|  | 5013 |  | 
|  | 5014 | if (!IsSigned) { | 
|  | 5015 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); | 
|  | 5016 | DstTy = MVT::i64; | 
|  | 5017 | } | 
|  | 5018 |  | 
|  | 5019 | assert(DstTy.getSimpleVT() <= MVT::i64 && | 
|  | 5020 | DstTy.getSimpleVT() >= MVT::i16 && | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5021 | "Unknown FP_TO_SINT to lower!"); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5022 |  | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5023 | // These are really Legal. | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5024 | if (DstTy == MVT::i32 && | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5025 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5026 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 7d67e54 | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5027 | if (Subtarget->is64Bit() && | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5028 | DstTy == MVT::i64 && | 
| Eli Friedman | acb851a | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5029 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5030 | return std::make_pair(SDValue(), SDValue()); | 
| Dale Johannesen | 98d3a08 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5031 |  | 
| Evan Cheng | 7bcfd8f | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5032 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary | 
|  | 5033 | // stack slot. | 
|  | 5034 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5035 | unsigned MemSize = DstTy.getSizeInBits()/8; | 
| Evan Cheng | 7bcfd8f | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5036 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5037 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5038 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5039 | unsigned Opc; | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5040 | switch (DstTy.getSimpleVT()) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 5041 | default: LLVM_UNREACHABLE("Invalid FP_TO_SINT to lower!"); | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5042 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; | 
|  | 5043 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | 
|  | 5044 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5045 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 5046 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5047 | SDValue Chain = DAG.getEntryNode(); | 
|  | 5048 | SDValue Value = Op.getOperand(0); | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5049 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5050 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5051 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, | 
| Dan Gohman | 02c7c6c | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 5052 | PseudoSourceValue::getFixedStack(SSFI), 0); | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 5053 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5054 | SDValue Ops[] = { | 
| Chris Lattner | 35a0855 | 2007-02-25 07:10:00 +0000 | [diff] [blame] | 5055 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) | 
|  | 5056 | }; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5057 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5058 | Chain = Value.getValue(1); | 
|  | 5059 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | 
|  | 5060 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
|  | 5061 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 5062 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5063 | // Build the FP_TO_INT*_IN_MEM | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5064 | SDValue Ops[] = { Chain, Value, StackSlot }; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5065 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); | 
| Evan Cheng | 172fce7 | 2006-01-06 00:43:03 +0000 | [diff] [blame] | 5066 |  | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5067 | return std::make_pair(FIST, StackSlot); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5068 | } | 
|  | 5069 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5070 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { | 
| Eli Friedman | b45e8ce | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5071 | if (Op.getValueType().isVector()) { | 
|  | 5072 | if (Op.getValueType() == MVT::v2i32 && | 
|  | 5073 | Op.getOperand(0).getValueType() == MVT::v2f64) { | 
|  | 5074 | return Op; | 
|  | 5075 | } | 
|  | 5076 | return SDValue(); | 
|  | 5077 | } | 
|  | 5078 |  | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5079 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5080 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
| Eli Friedman | acb851a | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5081 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. | 
|  | 5082 | if (FIST.getNode() == 0) return Op; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5083 |  | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5084 | // Load the result. | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5085 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5086 | FIST, StackSlot, NULL, 0); | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5087 | } | 
|  | 5088 |  | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5089 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) { | 
|  | 5090 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); | 
|  | 5091 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 5092 | assert(FIST.getNode() && "Unexpected failure"); | 
|  | 5093 |  | 
|  | 5094 | // Load the result. | 
|  | 5095 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | 
|  | 5096 | FIST, StackSlot, NULL, 0); | 
|  | 5097 | } | 
|  | 5098 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5099 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5100 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5101 | MVT VT = Op.getValueType(); | 
|  | 5102 | MVT EltVT = VT; | 
|  | 5103 | if (VT.isVector()) | 
|  | 5104 | EltVT = VT.getVectorElementType(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5105 | std::vector<Constant*> CV; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5106 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5107 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5108 | CV.push_back(C); | 
|  | 5109 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5110 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5111 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5112 | CV.push_back(C); | 
|  | 5113 | CV.push_back(C); | 
|  | 5114 | CV.push_back(C); | 
|  | 5115 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5116 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5117 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5118 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5119 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5120 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5121 | false, 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5122 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5123 | } | 
|  | 5124 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5125 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5126 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5127 | MVT VT = Op.getValueType(); | 
|  | 5128 | MVT EltVT = VT; | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5129 | unsigned EltNum = 1; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5130 | if (VT.isVector()) { | 
|  | 5131 | EltVT = VT.getVectorElementType(); | 
|  | 5132 | EltNum = VT.getVectorNumElements(); | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5133 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5134 | std::vector<Constant*> CV; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5135 | if (EltVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5136 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5137 | CV.push_back(C); | 
|  | 5138 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5139 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5140 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 5141 | CV.push_back(C); | 
|  | 5142 | CV.push_back(C); | 
|  | 5143 | CV.push_back(C); | 
|  | 5144 | CV.push_back(C); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5145 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5146 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5147 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5148 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5149 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5150 | false, 16); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5151 | if (VT.isVector()) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5152 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 5153 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5154 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5155 | Op.getOperand(0)), | 
|  | 5156 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5157 | } else { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5158 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); | 
| Evan Cheng | 6473853 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5159 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5160 | } | 
|  | 5161 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5162 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { | 
|  | 5163 | SDValue Op0 = Op.getOperand(0); | 
|  | 5164 | SDValue Op1 = Op.getOperand(1); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5165 | DebugLoc dl = Op.getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5166 | MVT VT = Op.getValueType(); | 
|  | 5167 | MVT SrcVT = Op1.getValueType(); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5168 |  | 
|  | 5169 | // If second operand is smaller, extend it first. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5170 | if (SrcVT.bitsLT(VT)) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5171 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5172 | SrcVT = VT; | 
|  | 5173 | } | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5174 | // And if it is bigger, shrink it first. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5175 | if (SrcVT.bitsGT(VT)) { | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5176 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5177 | SrcVT = VT; | 
| Dale Johannesen | 8ee7011 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5178 | } | 
|  | 5179 |  | 
|  | 5180 | // At this point the operands and the result should have the same | 
|  | 5181 | // type, and that won't be f80 since that is not custom lowered. | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5182 |  | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5183 | // First get the sign bit of second operand. | 
|  | 5184 | std::vector<Constant*> CV; | 
|  | 5185 | if (SrcVT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5186 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); | 
|  | 5187 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5188 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5189 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); | 
|  | 5190 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5191 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5192 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5193 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5194 | Constant *C = ConstantVector::get(CV); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5195 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5196 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5197 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5198 | false, 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5199 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5200 |  | 
|  | 5201 | // Shift sign bit right or left if the two operands have different types. | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5202 | if (SrcVT.bitsGT(VT)) { | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5203 | // Op0 is MVT::f32, Op1 is MVT::f64. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5204 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); | 
|  | 5205 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5206 | DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5207 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); | 
|  | 5208 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | 
| Chris Lattner | 72733e5 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5209 | DAG.getIntPtrConstant(0)); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5210 | } | 
|  | 5211 |  | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5212 | // Clear first operand sign bit. | 
|  | 5213 | CV.clear(); | 
|  | 5214 | if (VT == MVT::f64) { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5215 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); | 
|  | 5216 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5217 | } else { | 
| Chris Lattner | 3b18762 | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5218 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); | 
|  | 5219 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5220 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
|  | 5221 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5222 | } | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5223 | C = ConstantVector::get(CV); | 
| Evan Cheng | 1fb8aed | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5224 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5225 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, | 
| Dan Gohman | 16d4bc3 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5226 | PseudoSourceValue::getConstantPool(), 0, | 
| Dan Gohman | 4788552 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5227 | false, 16); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5228 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); | 
| Evan Cheng | 82241c8 | 2007-01-05 21:37:56 +0000 | [diff] [blame] | 5229 |  | 
|  | 5230 | // Or the value with the sign bit. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5231 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 5232 | } | 
|  | 5233 |  | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5234 | /// Emit nodes that will be selected as "test Op0,Op0", or something | 
|  | 5235 | /// equivalent. | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5236 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, | 
|  | 5237 | SelectionDAG &DAG) { | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5238 | DebugLoc dl = Op.getDebugLoc(); | 
|  | 5239 |  | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5240 | // CF and OF aren't always set the way we want. Determine which | 
|  | 5241 | // of these we need. | 
|  | 5242 | bool NeedCF = false; | 
|  | 5243 | bool NeedOF = false; | 
|  | 5244 | switch (X86CC) { | 
|  | 5245 | case X86::COND_A: case X86::COND_AE: | 
|  | 5246 | case X86::COND_B: case X86::COND_BE: | 
|  | 5247 | NeedCF = true; | 
|  | 5248 | break; | 
|  | 5249 | case X86::COND_G: case X86::COND_GE: | 
|  | 5250 | case X86::COND_L: case X86::COND_LE: | 
|  | 5251 | case X86::COND_O: case X86::COND_NO: | 
|  | 5252 | NeedOF = true; | 
|  | 5253 | break; | 
|  | 5254 | default: break; | 
|  | 5255 | } | 
|  | 5256 |  | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5257 | // See if we can use the EFLAGS value from the operand instead of | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5258 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless | 
|  | 5259 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | 
|  | 5260 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5261 | unsigned Opcode = 0; | 
| Dan Gohman | e014b19 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5262 | unsigned NumOperands = 0; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5263 | switch (Op.getNode()->getOpcode()) { | 
|  | 5264 | case ISD::ADD: | 
|  | 5265 | // Due to an isel shortcoming, be conservative if this add is likely to | 
|  | 5266 | // be selected as part of a load-modify-store instruction. When the root | 
|  | 5267 | // node in a match is a store, isel doesn't know how to remap non-chain | 
|  | 5268 | // non-flag uses of other nodes in the match, such as the ADD in this | 
|  | 5269 | // case. This leads to the ADD being left around and reselected, with | 
|  | 5270 | // the result being two adds in the output. | 
|  | 5271 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 5272 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
|  | 5273 | if (UI->getOpcode() == ISD::STORE) | 
|  | 5274 | goto default_case; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5275 | if (ConstantSDNode *C = | 
| Dan Gohman | 2c2f192 | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5276 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { | 
|  | 5277 | // An add of one will be selected as an INC. | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5278 | if (C->getAPIntValue() == 1) { | 
|  | 5279 | Opcode = X86ISD::INC; | 
| Dan Gohman | e014b19 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5280 | NumOperands = 1; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5281 | break; | 
|  | 5282 | } | 
| Dan Gohman | 2c2f192 | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5283 | // An add of negative one (subtract of one) will be selected as a DEC. | 
|  | 5284 | if (C->getAPIntValue().isAllOnesValue()) { | 
|  | 5285 | Opcode = X86ISD::DEC; | 
| Dan Gohman | e014b19 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5286 | NumOperands = 1; | 
| Dan Gohman | 2c2f192 | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5287 | break; | 
|  | 5288 | } | 
|  | 5289 | } | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5290 | // Otherwise use a regular EFLAGS-setting add. | 
|  | 5291 | Opcode = X86ISD::ADD; | 
| Dan Gohman | e014b19 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5292 | NumOperands = 2; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5293 | break; | 
|  | 5294 | case ISD::SUB: | 
|  | 5295 | // Due to the ISEL shortcoming noted above, be conservative if this sub is | 
|  | 5296 | // likely to be selected as part of a load-modify-store instruction. | 
|  | 5297 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | 
|  | 5298 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | 
|  | 5299 | if (UI->getOpcode() == ISD::STORE) | 
|  | 5300 | goto default_case; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5301 | // Otherwise use a regular EFLAGS-setting sub. | 
|  | 5302 | Opcode = X86ISD::SUB; | 
| Dan Gohman | e014b19 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5303 | NumOperands = 2; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5304 | break; | 
|  | 5305 | case X86ISD::ADD: | 
|  | 5306 | case X86ISD::SUB: | 
|  | 5307 | case X86ISD::INC: | 
|  | 5308 | case X86ISD::DEC: | 
|  | 5309 | return SDValue(Op.getNode(), 1); | 
|  | 5310 | default: | 
|  | 5311 | default_case: | 
|  | 5312 | break; | 
|  | 5313 | } | 
|  | 5314 | if (Opcode != 0) { | 
| Dan Gohman | de912e2 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5315 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5316 | SmallVector<SDValue, 4> Ops; | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5317 | for (unsigned i = 0; i != NumOperands; ++i) | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5318 | Ops.push_back(Op.getOperand(i)); | 
| Dan Gohman | de912e2 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5319 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5320 | DAG.ReplaceAllUsesWith(Op, New); | 
|  | 5321 | return SDValue(New.getNode(), 1); | 
|  | 5322 | } | 
|  | 5323 | } | 
|  | 5324 |  | 
|  | 5325 | // Otherwise just emit a CMP with 0, which is the TEST pattern. | 
|  | 5326 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | 
|  | 5327 | DAG.getConstant(0, Op.getValueType())); | 
|  | 5328 | } | 
|  | 5329 |  | 
|  | 5330 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | 
|  | 5331 | /// equivalent. | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5332 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, | 
|  | 5333 | SelectionDAG &DAG) { | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5334 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) | 
|  | 5335 | if (C->getAPIntValue() == 0) | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5336 | return EmitTest(Op0, X86CC, DAG); | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5337 |  | 
|  | 5338 | DebugLoc dl = Op0.getDebugLoc(); | 
|  | 5339 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); | 
|  | 5340 | } | 
|  | 5341 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5342 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5343 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5344 | SDValue Op0 = Op.getOperand(0); | 
|  | 5345 | SDValue Op1 = Op.getOperand(1); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5346 | DebugLoc dl = Op.getDebugLoc(); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5347 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5348 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5349 | // Lower (X & (1 << N)) == 0 to BT(X, N). | 
|  | 5350 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | 
|  | 5351 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | 
| Dan Gohman | d3942af | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5352 | if (Op0.getOpcode() == ISD::AND && | 
|  | 5353 | Op0.hasOneUse() && | 
|  | 5354 | Op1.getOpcode() == ISD::Constant && | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5355 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5356 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5357 | SDValue LHS, RHS; | 
|  | 5358 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { | 
|  | 5359 | if (ConstantSDNode *Op010C = | 
|  | 5360 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) | 
|  | 5361 | if (Op010C->getZExtValue() == 1) { | 
|  | 5362 | LHS = Op0.getOperand(0); | 
|  | 5363 | RHS = Op0.getOperand(1).getOperand(1); | 
|  | 5364 | } | 
|  | 5365 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { | 
|  | 5366 | if (ConstantSDNode *Op000C = | 
|  | 5367 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) | 
|  | 5368 | if (Op000C->getZExtValue() == 1) { | 
|  | 5369 | LHS = Op0.getOperand(1); | 
|  | 5370 | RHS = Op0.getOperand(0).getOperand(1); | 
|  | 5371 | } | 
|  | 5372 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { | 
|  | 5373 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); | 
|  | 5374 | SDValue AndLHS = Op0.getOperand(0); | 
|  | 5375 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { | 
|  | 5376 | LHS = AndLHS.getOperand(0); | 
|  | 5377 | RHS = AndLHS.getOperand(1); | 
|  | 5378 | } | 
|  | 5379 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5380 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5381 | if (LHS.getNode()) { | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5382 | // If LHS is i8, promote it to i16 with any_extend.  There is no i8 BT | 
|  | 5383 | // instruction.  Since the shift amount is in-range-or-undefined, we know | 
|  | 5384 | // that doing a bittest on the i16 value is ok.  We extend to i32 because | 
|  | 5385 | // the encoding for the i16 version is larger than the i32 version. | 
|  | 5386 | if (LHS.getValueType() == MVT::i8) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5387 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5388 |  | 
|  | 5389 | // If the operand types disagree, extend the shift amount to match.  Since | 
|  | 5390 | // BT ignores high bits (like shifts) we can use anyextend. | 
|  | 5391 | if (LHS.getValueType() != RHS.getValueType()) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5392 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5393 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5394 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5395 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5396 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5397 | DAG.getConstant(Cond, MVT::i8), BT); | 
|  | 5398 | } | 
|  | 5399 | } | 
|  | 5400 |  | 
|  | 5401 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
|  | 5402 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5403 |  | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5404 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5405 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Chris Lattner | 4b46b74 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5406 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5407 | } | 
|  | 5408 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5409 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { | 
|  | 5410 | SDValue Cond; | 
|  | 5411 | SDValue Op0 = Op.getOperand(0); | 
|  | 5412 | SDValue Op1 = Op.getOperand(1); | 
|  | 5413 | SDValue CC = Op.getOperand(2); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5414 | MVT VT = Op.getValueType(); | 
|  | 5415 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | 
|  | 5416 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5417 | DebugLoc dl = Op.getDebugLoc(); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5418 |  | 
|  | 5419 | if (isFP) { | 
|  | 5420 | unsigned SSECC = 8; | 
| Evan Cheng | 7823a41 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5421 | MVT VT0 = Op0.getValueType(); | 
|  | 5422 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); | 
|  | 5423 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5424 | bool Swap = false; | 
|  | 5425 |  | 
|  | 5426 | switch (SetCCOpcode) { | 
|  | 5427 | default: break; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5428 | case ISD::SETOEQ: | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5429 | case ISD::SETEQ:  SSECC = 0; break; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5430 | case ISD::SETOGT: | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5431 | case ISD::SETGT: Swap = true; // Fallthrough | 
|  | 5432 | case ISD::SETLT: | 
|  | 5433 | case ISD::SETOLT: SSECC = 1; break; | 
|  | 5434 | case ISD::SETOGE: | 
|  | 5435 | case ISD::SETGE: Swap = true; // Fallthrough | 
|  | 5436 | case ISD::SETLE: | 
|  | 5437 | case ISD::SETOLE: SSECC = 2; break; | 
|  | 5438 | case ISD::SETUO:  SSECC = 3; break; | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5439 | case ISD::SETUNE: | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5440 | case ISD::SETNE:  SSECC = 4; break; | 
|  | 5441 | case ISD::SETULE: Swap = true; | 
|  | 5442 | case ISD::SETUGE: SSECC = 5; break; | 
|  | 5443 | case ISD::SETULT: Swap = true; | 
|  | 5444 | case ISD::SETUGT: SSECC = 6; break; | 
|  | 5445 | case ISD::SETO:   SSECC = 7; break; | 
|  | 5446 | } | 
|  | 5447 | if (Swap) | 
|  | 5448 | std::swap(Op0, Op1); | 
|  | 5449 |  | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5450 | // In the two special cases we can't handle, emit two comparisons. | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5451 | if (SSECC == 8) { | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5452 | if (SetCCOpcode == ISD::SETUEQ) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5453 | SDValue UNORD, EQ; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5454 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); | 
|  | 5455 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | 
|  | 5456 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5457 | } | 
|  | 5458 | else if (SetCCOpcode == ISD::SETONE) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5459 | SDValue ORD, NEQ; | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5460 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); | 
|  | 5461 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | 
|  | 5462 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); | 
| Nate Begeman | 283b2da | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5463 | } | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 5464 | LLVM_UNREACHABLE("Illegal FP comparison"); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5465 | } | 
|  | 5466 | // Handle all other FP comparisons here. | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5467 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5468 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5469 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5470 | // We are handling one of the integer comparisons here.  Since SSE only has | 
|  | 5471 | // GT and EQ comparisons for integer, swapping operands and multiple | 
|  | 5472 | // operations may be required for some comparisons. | 
|  | 5473 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | 
|  | 5474 | bool Swap = false, Invert = false, FlipSigns = false; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5475 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5476 | switch (VT.getSimpleVT()) { | 
|  | 5477 | default: break; | 
|  | 5478 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | 
|  | 5479 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | 
|  | 5480 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | 
|  | 5481 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | 
|  | 5482 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5483 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5484 | switch (SetCCOpcode) { | 
|  | 5485 | default: break; | 
|  | 5486 | case ISD::SETNE:  Invert = true; | 
|  | 5487 | case ISD::SETEQ:  Opc = EQOpc; break; | 
|  | 5488 | case ISD::SETLT:  Swap = true; | 
|  | 5489 | case ISD::SETGT:  Opc = GTOpc; break; | 
|  | 5490 | case ISD::SETGE:  Swap = true; | 
|  | 5491 | case ISD::SETLE:  Opc = GTOpc; Invert = true; break; | 
|  | 5492 | case ISD::SETULT: Swap = true; | 
|  | 5493 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | 
|  | 5494 | case ISD::SETUGE: Swap = true; | 
|  | 5495 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | 
|  | 5496 | } | 
|  | 5497 | if (Swap) | 
|  | 5498 | std::swap(Op0, Op1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5499 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5500 | // Since SSE has no unsigned integer comparisons, we need to flip  the sign | 
|  | 5501 | // bits of the inputs before performing those operations. | 
|  | 5502 | if (FlipSigns) { | 
|  | 5503 | MVT EltVT = VT.getVectorElementType(); | 
| Duncan Sands | 3ed7688 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5504 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), | 
|  | 5505 | EltVT); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5506 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); | 
| Evan Cheng | a49de9d | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5507 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], | 
|  | 5508 | SignBits.size()); | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5509 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); | 
|  | 5510 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5511 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5512 |  | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5513 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5514 |  | 
|  | 5515 | // If the logical-not of the result is required, perform that now. | 
| Bob Wilson | c589005 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5516 | if (Invert) | 
| Dale Johannesen | 66e03e6 | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5517 | Result = DAG.getNOT(dl, Result, VT); | 
| Bob Wilson | c589005 | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5518 |  | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5519 | return Result; | 
|  | 5520 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5521 |  | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5522 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5523 | static bool isX86LogicalCmp(SDValue Op) { | 
|  | 5524 | unsigned Opc = Op.getNode()->getOpcode(); | 
|  | 5525 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | 
|  | 5526 | return true; | 
|  | 5527 | if (Op.getResNo() == 1 && | 
|  | 5528 | (Opc == X86ISD::ADD || | 
|  | 5529 | Opc == X86ISD::SUB || | 
|  | 5530 | Opc == X86ISD::SMUL || | 
|  | 5531 | Opc == X86ISD::UMUL || | 
|  | 5532 | Opc == X86ISD::INC || | 
|  | 5533 | Opc == X86ISD::DEC)) | 
|  | 5534 | return true; | 
|  | 5535 |  | 
|  | 5536 | return false; | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5537 | } | 
|  | 5538 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5539 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5540 | bool addTest = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5541 | SDValue Cond  = Op.getOperand(0); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5542 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5543 | SDValue CC; | 
| Evan Cheng | 944d1e9 | 2006-01-26 02:13:10 +0000 | [diff] [blame] | 5544 |  | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5545 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5546 | Cond = LowerSETCC(Cond, DAG); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5547 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5548 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5549 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5550 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
|  | 5551 | CC = Cond.getOperand(0); | 
|  | 5552 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5553 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5554 | unsigned Opc = Cmp.getOpcode(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5555 | MVT VT = Op.getValueType(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5556 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5557 | bool IllegalFPCMov = false; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5558 | if (VT.isFloatingPoint() && !VT.isVector() && | 
| Chris Lattner | e8bb9f2 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5559 | !isScalarFPTypeInSSEReg(VT))  // FPStack? | 
| Dan Gohman | 6e05483 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5560 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5561 |  | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 5562 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || | 
|  | 5563 | Opc == X86ISD::BT) { // FIXME | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5564 | Cond = Cmp; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5565 | addTest = false; | 
|  | 5566 | } | 
|  | 5567 | } | 
|  | 5568 |  | 
|  | 5569 | if (addTest) { | 
|  | 5570 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5571 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5572 | } | 
|  | 5573 |  | 
| Dan Gohman | de912e2 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5574 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5575 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5576 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if | 
|  | 5577 | // condition is true. | 
|  | 5578 | Ops.push_back(Op.getOperand(2)); | 
|  | 5579 | Ops.push_back(Op.getOperand(1)); | 
|  | 5580 | Ops.push_back(CC); | 
|  | 5581 | Ops.push_back(Cond); | 
| Dan Gohman | de912e2 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5582 | return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size()); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5583 | } | 
|  | 5584 |  | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5585 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or | 
|  | 5586 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | 
|  | 5587 | // from the AND / OR. | 
|  | 5588 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | 
|  | 5589 | Opc = Op.getOpcode(); | 
|  | 5590 | if (Opc != ISD::OR && Opc != ISD::AND) | 
|  | 5591 | return false; | 
|  | 5592 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5593 | Op.getOperand(0).hasOneUse() && | 
|  | 5594 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | 
|  | 5595 | Op.getOperand(1).hasOneUse()); | 
|  | 5596 | } | 
|  | 5597 |  | 
| Evan Cheng | 4988c59 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5598 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and | 
|  | 5599 | // 1 and that the SETCC node has a single use. | 
| Evan Cheng | 50e15bd | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5600 | static bool isXor1OfSetCC(SDValue Op) { | 
|  | 5601 | if (Op.getOpcode() != ISD::XOR) | 
|  | 5602 | return false; | 
|  | 5603 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | 
|  | 5604 | if (N1C && N1C->getAPIntValue() == 1) { | 
|  | 5605 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | 
|  | 5606 | Op.getOperand(0).hasOneUse(); | 
|  | 5607 | } | 
|  | 5608 | return false; | 
|  | 5609 | } | 
|  | 5610 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5611 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5612 | bool addTest = true; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5613 | SDValue Chain = Op.getOperand(0); | 
|  | 5614 | SDValue Cond  = Op.getOperand(1); | 
|  | 5615 | SDValue Dest  = Op.getOperand(2); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5616 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5617 | SDValue CC; | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5618 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5619 | if (Cond.getOpcode() == ISD::SETCC) | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5620 | Cond = LowerSETCC(Cond, DAG); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5621 | #if 0 | 
|  | 5622 | // FIXME: LowerXALUO doesn't handle these!! | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5623 | else if (Cond.getOpcode() == X86ISD::ADD  || | 
|  | 5624 | Cond.getOpcode() == X86ISD::SUB  || | 
|  | 5625 | Cond.getOpcode() == X86ISD::SMUL || | 
|  | 5626 | Cond.getOpcode() == X86ISD::UMUL) | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5627 | Cond = LowerXALUO(Cond, DAG); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5628 | #endif | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5629 |  | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5630 | // If condition flag is set by a X86ISD::CMP, then use it as the condition | 
|  | 5631 | // setting operand in place of the X86ISD::SETCC. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5632 | if (Cond.getOpcode() == X86ISD::SETCC) { | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5633 | CC = Cond.getOperand(0); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5634 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5635 | SDValue Cmp = Cond.getOperand(1); | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 5636 | unsigned Opc = Cmp.getOpcode(); | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5637 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5638 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { | 
| Evan Cheng | f5ec10b | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5639 | Cond = Cmp; | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5640 | addTest = false; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5641 | } else { | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5642 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { | 
| Bill Wendling | f8d1ef9 | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5643 | default: break; | 
|  | 5644 | case X86::COND_O: | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5645 | case X86::COND_B: | 
| Chris Lattner | 2a7c988 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5646 | // These can only come from an arithmetic instruction with overflow, | 
|  | 5647 | // e.g. SADDO, UADDO. | 
| Bill Wendling | f8d1ef9 | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5648 | Cond = Cond.getNode()->getOperand(1); | 
|  | 5649 | addTest = false; | 
|  | 5650 | break; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5651 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5652 | } | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5653 | } else { | 
|  | 5654 | unsigned CondOpc; | 
|  | 5655 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | 
|  | 5656 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5657 | if (CondOpc == ISD::OR) { | 
|  | 5658 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | 
|  | 5659 | // two branches instead of an explicit OR instruction with a | 
|  | 5660 | // separate test. | 
|  | 5661 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5662 | isX86LogicalCmp(Cmp)) { | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5663 | CC = Cond.getOperand(0).getOperand(0); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5664 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5665 | Chain, Dest, CC, Cmp); | 
|  | 5666 | CC = Cond.getOperand(1).getOperand(0); | 
|  | 5667 | Cond = Cmp; | 
|  | 5668 | addTest = false; | 
|  | 5669 | } | 
|  | 5670 | } else { // ISD::AND | 
|  | 5671 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | 
|  | 5672 | // two branches instead of an explicit AND instruction with a | 
|  | 5673 | // separate test. However, we only do this if this block doesn't | 
|  | 5674 | // have a fall-through edge, because this requires an explicit | 
|  | 5675 | // jmp when the condition is false. | 
|  | 5676 | if (Cmp == Cond.getOperand(1).getOperand(1) && | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5677 | isX86LogicalCmp(Cmp) && | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5678 | Op.getNode()->hasOneUse()) { | 
|  | 5679 | X86::CondCode CCode = | 
|  | 5680 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5681 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5682 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5683 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); | 
|  | 5684 | // Look for an unconditional branch following this conditional branch. | 
|  | 5685 | // We need this because we need to reverse the successors in order | 
|  | 5686 | // to implement FCMP_OEQ. | 
|  | 5687 | if (User.getOpcode() == ISD::BR) { | 
|  | 5688 | SDValue FalseBB = User.getOperand(1); | 
|  | 5689 | SDValue NewBR = | 
|  | 5690 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); | 
|  | 5691 | assert(NewBR == User); | 
|  | 5692 | Dest = FalseBB; | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5693 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5694 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Evan Cheng | 501089f | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5695 | Chain, Dest, CC, Cmp); | 
|  | 5696 | X86::CondCode CCode = | 
|  | 5697 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | 
|  | 5698 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5699 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5700 | Cond = Cmp; | 
|  | 5701 | addTest = false; | 
|  | 5702 | } | 
|  | 5703 | } | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5704 | } | 
| Evan Cheng | 50e15bd | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5705 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { | 
|  | 5706 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | 
|  | 5707 | // It should be transformed during dag combiner except when the condition | 
|  | 5708 | // is set by a arithmetics with overflow node. | 
|  | 5709 | X86::CondCode CCode = | 
|  | 5710 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | 
|  | 5711 | CCode = X86::GetOppositeBranchCondition(CCode); | 
|  | 5712 | CC = DAG.getConstant(CCode, MVT::i8); | 
|  | 5713 | Cond = Cond.getOperand(0).getOperand(1); | 
|  | 5714 | addTest = false; | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5715 | } | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5716 | } | 
|  | 5717 |  | 
|  | 5718 | if (addTest) { | 
|  | 5719 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | 
| Dan Gohman | ff659b5 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5720 | Cond = EmitTest(Cond, X86::COND_NE, DAG); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5721 | } | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5722 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), | 
| Dan Gohman | 97d95d6 | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5723 | Chain, Dest, CC, Cond); | 
| Evan Cheng | e95f391 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5724 | } | 
|  | 5725 |  | 
| Anton Korobeynikov | 9b91d98 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5726 |  | 
|  | 5727 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | 
|  | 5728 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | 
|  | 5729 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | 
|  | 5730 | // that the guard pages used by the OS virtual memory manager are allocated in | 
|  | 5731 | // correct sequence. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5732 | SDValue | 
|  | 5733 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5734 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | 9b91d98 | 2007-04-17 19:34:00 +0000 | [diff] [blame] | 5735 | assert(Subtarget->isTargetCygMing() && | 
|  | 5736 | "This should be used only on Cygwin/Mingw targets"); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5737 | DebugLoc dl = Op.getDebugLoc(); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5738 |  | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5739 | // Get the inputs. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5740 | SDValue Chain = Op.getOperand(0); | 
|  | 5741 | SDValue Size  = Op.getOperand(1); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5742 | // FIXME: Ensure alignment here | 
|  | 5743 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5744 | SDValue Flag; | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5745 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5746 | MVT IntPtr = getPointerTy(); | 
|  | 5747 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5748 |  | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5749 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5750 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5751 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5752 | Flag = Chain.getValue(1); | 
|  | 5753 |  | 
|  | 5754 | SDVTList  NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5755 | SDValue Ops[] = { Chain, | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5756 | DAG.getTargetExternalSymbol("_alloca", IntPtr), | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5757 | DAG.getRegister(X86::EAX, IntPtr), | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5758 | DAG.getRegister(X86StackPtr, SPTy), | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5759 | Flag }; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5760 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5); | 
| Anton Korobeynikov | de9c825 | 2007-07-05 20:36:08 +0000 | [diff] [blame] | 5761 | Flag = Chain.getValue(1); | 
|  | 5762 |  | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5763 | Chain = DAG.getCALLSEQ_END(Chain, | 
| Chris Lattner | 2753955 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5764 | DAG.getIntPtrConstant(0, true), | 
|  | 5765 | DAG.getIntPtrConstant(0, true), | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5766 | Flag); | 
|  | 5767 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5768 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); | 
| Anton Korobeynikov | 729c4e9 | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5769 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5770 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5771 | return DAG.getMergeValues(Ops1, 2, dl); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 5772 | } | 
|  | 5773 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5774 | SDValue | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5775 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5776 | SDValue Chain, | 
|  | 5777 | SDValue Dst, SDValue Src, | 
|  | 5778 | SDValue Size, unsigned Align, | 
|  | 5779 | const Value *DstSV, | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5780 | uint64_t DstSVOff) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5781 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5782 |  | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5783 | // If not DWORD aligned or size is more than the threshold, call the library. | 
|  | 5784 | // The libc version is likely to be faster for these cases. It can use the | 
|  | 5785 | // address value and run time information about the CPU. | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5786 | if ((Align & 3) != 0 || | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5787 | !ConstantSize || | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5788 | ConstantSize->getZExtValue() > | 
|  | 5789 | getSubtarget()->getMaxInlineSizeThreshold()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5790 | SDValue InFlag(0, 0); | 
| Dan Gohman | 980d720 | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5791 |  | 
|  | 5792 | // Check to see if there is a specialized entry-point for memory zeroing. | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5793 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); | 
| Bill Wendling | bd09262 | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5794 |  | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5795 | if (const char *bzeroEntry =  V && | 
|  | 5796 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { | 
|  | 5797 | MVT IntPtr = getPointerTy(); | 
|  | 5798 | const Type *IntPtrTy = TD->getIntPtrType(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5799 | TargetLowering::ArgListTy Args; | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5800 | TargetLowering::ArgListEntry Entry; | 
|  | 5801 | Entry.Node = Dst; | 
|  | 5802 | Entry.Ty = IntPtrTy; | 
|  | 5803 | Args.push_back(Entry); | 
|  | 5804 | Entry.Node = Size; | 
|  | 5805 | Args.push_back(Entry); | 
|  | 5806 | std::pair<SDValue,SDValue> CallResult = | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5807 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, | 
| Tilmann Scheller | aea6059 | 2009-07-03 06:44:53 +0000 | [diff] [blame] | 5808 | 0, CallingConv::C, false, | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5809 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl); | 
| Bill Wendling | 68f12ee | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5810 | return CallResult.second; | 
| Dan Gohman | 980d720 | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5811 | } | 
|  | 5812 |  | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5813 | // Otherwise have the target-independent code call memset. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5814 | return SDValue(); | 
| Evan Cheng | d5e905d | 2006-03-21 23:01:21 +0000 | [diff] [blame] | 5815 | } | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5816 |  | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5817 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5818 | SDValue InFlag(0, 0); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5819 | MVT AVT; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5820 | SDValue Count; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5821 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5822 | unsigned BytesLeft = 0; | 
|  | 5823 | bool TwoRepStos = false; | 
|  | 5824 | if (ValC) { | 
|  | 5825 | unsigned ValReg; | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5826 | uint64_t Val = ValC->getZExtValue() & 255; | 
| Evan Cheng | c995b45 | 2006-04-06 23:23:56 +0000 | [diff] [blame] | 5827 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5828 | // If the value is a constant, then we can potentially use larger sets. | 
|  | 5829 | switch (Align & 3) { | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5830 | case 2:   // WORD aligned | 
|  | 5831 | AVT = MVT::i16; | 
|  | 5832 | ValReg = X86::AX; | 
|  | 5833 | Val = (Val << 8) | Val; | 
|  | 5834 | break; | 
|  | 5835 | case 0:  // DWORD aligned | 
|  | 5836 | AVT = MVT::i32; | 
|  | 5837 | ValReg = X86::EAX; | 
|  | 5838 | Val = (Val << 8)  | Val; | 
|  | 5839 | Val = (Val << 16) | Val; | 
|  | 5840 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) {  // QWORD aligned | 
|  | 5841 | AVT = MVT::i64; | 
|  | 5842 | ValReg = X86::RAX; | 
|  | 5843 | Val = (Val << 32) | Val; | 
|  | 5844 | } | 
|  | 5845 | break; | 
|  | 5846 | default:  // Byte aligned | 
|  | 5847 | AVT = MVT::i8; | 
|  | 5848 | ValReg = X86::AL; | 
|  | 5849 | Count = DAG.getIntPtrConstant(SizeVal); | 
|  | 5850 | break; | 
| Evan Cheng | a3caaee | 2006-04-19 22:48:17 +0000 | [diff] [blame] | 5851 | } | 
|  | 5852 |  | 
| Duncan Sands | 11dd424 | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5853 | if (AVT.bitsGT(MVT::i8)) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5854 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5855 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); | 
|  | 5856 | BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5857 | } | 
|  | 5858 |  | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5859 | Chain  = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT), | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5860 | InFlag); | 
|  | 5861 | InFlag = Chain.getValue(1); | 
|  | 5862 | } else { | 
|  | 5863 | AVT = MVT::i8; | 
| Dan Gohman | 8c99cca | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 5864 | Count  = DAG.getIntPtrConstant(SizeVal); | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5865 | Chain  = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5866 | InFlag = Chain.getValue(1); | 
| Evan Cheng | d097e67 | 2006-03-22 02:53:00 +0000 | [diff] [blame] | 5867 | } | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5868 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5869 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5870 | X86::ECX, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5871 | Count, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5872 | InFlag = Chain.getValue(1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5873 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5874 | X86::EDI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5875 | Dst, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5876 | InFlag = Chain.getValue(1); | 
| Evan Cheng | 9b9cc4f | 2006-03-27 07:00:16 +0000 | [diff] [blame] | 5877 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5878 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5879 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5880 | Ops.push_back(Chain); | 
|  | 5881 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5882 | Ops.push_back(InFlag); | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5883 | Chain  = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | b046108 | 2006-04-24 18:01:45 +0000 | [diff] [blame] | 5884 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5885 | if (TwoRepStos) { | 
|  | 5886 | InFlag = Chain.getValue(1); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5887 | Count  = Size; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5888 | MVT CVT = Count.getValueType(); | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5889 | SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5890 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5891 | Chain  = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5892 | X86::ECX, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5893 | Left, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5894 | InFlag = Chain.getValue(1); | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5895 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5896 | Ops.clear(); | 
|  | 5897 | Ops.push_back(Chain); | 
|  | 5898 | Ops.push_back(DAG.getValueType(MVT::i8)); | 
|  | 5899 | Ops.push_back(InFlag); | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5900 | Chain  = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5901 | } else if (BytesLeft) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5902 | // Handle the last 1 - 7 bytes. | 
|  | 5903 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5904 | MVT AddrVT = Dst.getValueType(); | 
|  | 5905 | MVT SizeVT = Size.getValueType(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5906 |  | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5907 | Chain = DAG.getMemset(Chain, dl, | 
|  | 5908 | DAG.getNode(ISD::ADD, dl, AddrVT, Dst, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5909 | DAG.getConstant(Offset, AddrVT)), | 
|  | 5910 | Src, | 
|  | 5911 | DAG.getConstant(BytesLeft, SizeVT), | 
| Dan Gohman | da44054 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5912 | Align, DstSV, DstSVOff + Offset); | 
| Evan Cheng | 082c878 | 2006-03-24 07:29:27 +0000 | [diff] [blame] | 5913 | } | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5914 |  | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5915 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5916 | return Chain; | 
|  | 5917 | } | 
| Evan Cheng | ebf1006 | 2006-04-03 20:53:28 +0000 | [diff] [blame] | 5918 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5919 | SDValue | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5920 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5921 | SDValue Chain, SDValue Dst, SDValue Src, | 
|  | 5922 | SDValue Size, unsigned Align, | 
|  | 5923 | bool AlwaysInline, | 
|  | 5924 | const Value *DstSV, uint64_t DstSVOff, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5925 | const Value *SrcSV, uint64_t SrcSVOff) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5926 | // This requires the copy size to be a constant, preferrably | 
|  | 5927 | // within a subtarget-specific limit. | 
|  | 5928 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | 
|  | 5929 | if (!ConstantSize) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5930 | return SDValue(); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5931 | uint64_t SizeVal = ConstantSize->getZExtValue(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5932 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5933 | return SDValue(); | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5934 |  | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5935 | /// If not DWORD aligned, call the library. | 
|  | 5936 | if ((Align & 3) != 0) | 
|  | 5937 | return SDValue(); | 
|  | 5938 |  | 
|  | 5939 | // DWORD aligned | 
|  | 5940 | MVT AVT = MVT::i32; | 
|  | 5941 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0))  // QWORD aligned | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5942 | AVT = MVT::i64; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5943 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5944 | unsigned UBytes = AVT.getSizeInBits() / 8; | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5945 | unsigned CountVal = SizeVal / UBytes; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5946 | SDValue Count = DAG.getIntPtrConstant(CountVal); | 
| Evan Cheng | 9534ea03 | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5947 | unsigned BytesLeft = SizeVal % UBytes; | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5948 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5949 | SDValue InFlag(0, 0); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5950 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5951 | X86::ECX, | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5952 | Count, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5953 | InFlag = Chain.getValue(1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5954 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5955 | X86::EDI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5956 | Dst, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5957 | InFlag = Chain.getValue(1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5958 | Chain  = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI : | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5959 | X86::ESI, | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5960 | Src, InFlag); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5961 | InFlag = Chain.getValue(1); | 
|  | 5962 |  | 
| Chris Lattner | e56fef9 | 2007-02-25 06:40:16 +0000 | [diff] [blame] | 5963 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5964 | SmallVector<SDValue, 8> Ops; | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5965 | Ops.push_back(Chain); | 
|  | 5966 | Ops.push_back(DAG.getValueType(AVT)); | 
|  | 5967 | Ops.push_back(InFlag); | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5968 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5969 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5970 | SmallVector<SDValue, 4> Results; | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5971 | Results.push_back(RepMovs); | 
| Rafael Espindola | 6c04ac1 | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 5972 | if (BytesLeft) { | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5973 | // Handle the last 1 - 7 bytes. | 
|  | 5974 | unsigned Offset = SizeVal - BytesLeft; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5975 | MVT DstVT = Dst.getValueType(); | 
|  | 5976 | MVT SrcVT = Src.getValueType(); | 
|  | 5977 | MVT SizeVT = Size.getValueType(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5978 | Results.push_back(DAG.getMemcpy(Chain, dl, | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5979 | DAG.getNode(ISD::ADD, dl, DstVT, Dst, | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5980 | DAG.getConstant(Offset, DstVT)), | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5981 | DAG.getNode(ISD::ADD, dl, SrcVT, Src, | 
| Evan Cheng | 9165e16 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5982 | DAG.getConstant(Offset, SrcVT)), | 
| Dan Gohman | 544ab2c | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5983 | DAG.getConstant(BytesLeft, SizeVT), | 
|  | 5984 | Align, AlwaysInline, | 
| Dan Gohman | da44054 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5985 | DstSV, DstSVOff + Offset, | 
|  | 5986 | SrcSV, SrcSVOff + Offset)); | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 5987 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5988 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5989 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Dale Johannesen | abf66b8 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5990 | &Results[0], Results.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 5991 | } | 
|  | 5992 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5993 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5994 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5995 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | ab51cf2 | 2006-10-13 21:14:26 +0000 | [diff] [blame] | 5996 |  | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 5997 | if (!Subtarget->is64Bit()) { | 
|  | 5998 | // vastart just stores the address of the VarArgsFrameIndex slot into the | 
|  | 5999 | // memory location argument. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6000 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6001 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6002 | } | 
|  | 6003 |  | 
|  | 6004 | // __va_list_tag: | 
|  | 6005 | //   gp_offset         (0 - 6 * 8) | 
|  | 6006 | //   fp_offset         (48 - 48 + 8 * 16) | 
|  | 6007 | //   overflow_arg_area (point to parameters coming in memory). | 
|  | 6008 | //   reg_save_area | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6009 | SmallVector<SDValue, 8> MemOps; | 
|  | 6010 | SDValue FIN = Op.getOperand(1); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6011 | // Store gp_offset | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6012 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, | 
| Evan Cheng | df9ac47 | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 6013 | DAG.getConstant(VarArgsGPOffset, MVT::i32), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6014 | FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6015 | MemOps.push_back(Store); | 
|  | 6016 |  | 
|  | 6017 | // Store fp_offset | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6018 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6019 | FIN, DAG.getIntPtrConstant(4)); | 
|  | 6020 | Store = DAG.getStore(Op.getOperand(0), dl, | 
| Evan Cheng | df9ac47 | 2006-10-05 23:01:46 +0000 | [diff] [blame] | 6021 | DAG.getConstant(VarArgsFPOffset, MVT::i32), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6022 | FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6023 | MemOps.push_back(Store); | 
|  | 6024 |  | 
|  | 6025 | // Store ptr to overflow_arg_area | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6026 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6027 | FIN, DAG.getIntPtrConstant(4)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6028 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6029 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6030 | MemOps.push_back(Store); | 
|  | 6031 |  | 
|  | 6032 | // Store ptr to reg_save_area. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6033 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6034 | FIN, DAG.getIntPtrConstant(8)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6035 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6036 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0); | 
| Evan Cheng | 11b0a5d | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 6037 | MemOps.push_back(Store); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6038 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6039 | &MemOps[0], MemOps.size()); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6040 | } | 
|  | 6041 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6042 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6043 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
|  | 6044 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6045 | SDValue Chain = Op.getOperand(0); | 
|  | 6046 | SDValue SrcPtr = Op.getOperand(1); | 
|  | 6047 | SDValue SrcSV = Op.getOperand(2); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6048 |  | 
| Torok Edwin | fb8d6d5 | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 6049 | llvm_report_error("VAArgInst is not yet implemented for x86-64!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6050 | return SDValue(); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6051 | } | 
|  | 6052 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6053 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6054 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. | 
| Dan Gohman | ad4071a | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6055 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6056 | SDValue Chain = Op.getOperand(0); | 
|  | 6057 | SDValue DstPtr = Op.getOperand(1); | 
|  | 6058 | SDValue SrcPtr = Op.getOperand(2); | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6059 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); | 
|  | 6060 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6061 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6062 |  | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6063 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, | 
| Dan Gohman | ad4071a | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6064 | DAG.getIntPtrConstant(24), 8, false, | 
|  | 6065 | DstSV, 0, SrcSV, 0); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6066 | } | 
|  | 6067 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6068 | SDValue | 
|  | 6069 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6070 | DebugLoc dl = Op.getDebugLoc(); | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6071 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6072 | switch (IntNo) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6073 | default: return SDValue();    // Don't custom lower most intrinsics. | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6074 | // Comparison intrinsics. | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6075 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 6076 | case Intrinsic::x86_sse_comilt_ss: | 
|  | 6077 | case Intrinsic::x86_sse_comile_ss: | 
|  | 6078 | case Intrinsic::x86_sse_comigt_ss: | 
|  | 6079 | case Intrinsic::x86_sse_comige_ss: | 
|  | 6080 | case Intrinsic::x86_sse_comineq_ss: | 
|  | 6081 | case Intrinsic::x86_sse_ucomieq_ss: | 
|  | 6082 | case Intrinsic::x86_sse_ucomilt_ss: | 
|  | 6083 | case Intrinsic::x86_sse_ucomile_ss: | 
|  | 6084 | case Intrinsic::x86_sse_ucomigt_ss: | 
|  | 6085 | case Intrinsic::x86_sse_ucomige_ss: | 
|  | 6086 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 6087 | case Intrinsic::x86_sse2_comieq_sd: | 
|  | 6088 | case Intrinsic::x86_sse2_comilt_sd: | 
|  | 6089 | case Intrinsic::x86_sse2_comile_sd: | 
|  | 6090 | case Intrinsic::x86_sse2_comigt_sd: | 
|  | 6091 | case Intrinsic::x86_sse2_comige_sd: | 
|  | 6092 | case Intrinsic::x86_sse2_comineq_sd: | 
|  | 6093 | case Intrinsic::x86_sse2_ucomieq_sd: | 
|  | 6094 | case Intrinsic::x86_sse2_ucomilt_sd: | 
|  | 6095 | case Intrinsic::x86_sse2_ucomile_sd: | 
|  | 6096 | case Intrinsic::x86_sse2_ucomigt_sd: | 
|  | 6097 | case Intrinsic::x86_sse2_ucomige_sd: | 
|  | 6098 | case Intrinsic::x86_sse2_ucomineq_sd: { | 
|  | 6099 | unsigned Opc = 0; | 
|  | 6100 | ISD::CondCode CC = ISD::SETCC_INVALID; | 
|  | 6101 | switch (IntNo) { | 
|  | 6102 | default: break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 6103 | case Intrinsic::x86_sse_comieq_ss: | 
|  | 6104 | case Intrinsic::x86_sse2_comieq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6105 | Opc = X86ISD::COMI; | 
|  | 6106 | CC = ISD::SETEQ; | 
|  | 6107 | break; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6108 | case Intrinsic::x86_sse_comilt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6109 | case Intrinsic::x86_sse2_comilt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6110 | Opc = X86ISD::COMI; | 
|  | 6111 | CC = ISD::SETLT; | 
|  | 6112 | break; | 
|  | 6113 | case Intrinsic::x86_sse_comile_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6114 | case Intrinsic::x86_sse2_comile_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6115 | Opc = X86ISD::COMI; | 
|  | 6116 | CC = ISD::SETLE; | 
|  | 6117 | break; | 
|  | 6118 | case Intrinsic::x86_sse_comigt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6119 | case Intrinsic::x86_sse2_comigt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6120 | Opc = X86ISD::COMI; | 
|  | 6121 | CC = ISD::SETGT; | 
|  | 6122 | break; | 
|  | 6123 | case Intrinsic::x86_sse_comige_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6124 | case Intrinsic::x86_sse2_comige_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6125 | Opc = X86ISD::COMI; | 
|  | 6126 | CC = ISD::SETGE; | 
|  | 6127 | break; | 
|  | 6128 | case Intrinsic::x86_sse_comineq_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6129 | case Intrinsic::x86_sse2_comineq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6130 | Opc = X86ISD::COMI; | 
|  | 6131 | CC = ISD::SETNE; | 
|  | 6132 | break; | 
|  | 6133 | case Intrinsic::x86_sse_ucomieq_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6134 | case Intrinsic::x86_sse2_ucomieq_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6135 | Opc = X86ISD::UCOMI; | 
|  | 6136 | CC = ISD::SETEQ; | 
|  | 6137 | break; | 
|  | 6138 | case Intrinsic::x86_sse_ucomilt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6139 | case Intrinsic::x86_sse2_ucomilt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6140 | Opc = X86ISD::UCOMI; | 
|  | 6141 | CC = ISD::SETLT; | 
|  | 6142 | break; | 
|  | 6143 | case Intrinsic::x86_sse_ucomile_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6144 | case Intrinsic::x86_sse2_ucomile_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6145 | Opc = X86ISD::UCOMI; | 
|  | 6146 | CC = ISD::SETLE; | 
|  | 6147 | break; | 
|  | 6148 | case Intrinsic::x86_sse_ucomigt_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6149 | case Intrinsic::x86_sse2_ucomigt_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6150 | Opc = X86ISD::UCOMI; | 
|  | 6151 | CC = ISD::SETGT; | 
|  | 6152 | break; | 
|  | 6153 | case Intrinsic::x86_sse_ucomige_ss: | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6154 | case Intrinsic::x86_sse2_ucomige_sd: | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6155 | Opc = X86ISD::UCOMI; | 
|  | 6156 | CC = ISD::SETGE; | 
|  | 6157 | break; | 
|  | 6158 | case Intrinsic::x86_sse_ucomineq_ss: | 
|  | 6159 | case Intrinsic::x86_sse2_ucomineq_sd: | 
|  | 6160 | Opc = X86ISD::UCOMI; | 
|  | 6161 | CC = ISD::SETNE; | 
|  | 6162 | break; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6163 | } | 
| Evan Cheng | 4259a0f | 2006-09-11 02:19:56 +0000 | [diff] [blame] | 6164 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6165 | SDValue LHS = Op.getOperand(1); | 
|  | 6166 | SDValue RHS = Op.getOperand(2); | 
| Chris Lattner | 8175f27 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6167 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6168 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); | 
|  | 6169 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | 
| Evan Cheng | ab35bfd | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 6170 | DAG.getConstant(X86CC, MVT::i8), Cond); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6171 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6172 | } | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6173 |  | 
|  | 6174 | // Fix vector shift instructions where the last operand is a non-immediate | 
|  | 6175 | // i32 value. | 
|  | 6176 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 6177 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 6178 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 6179 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 6180 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 6181 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 6182 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 6183 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 6184 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 6185 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 6186 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 6187 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 6188 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 6189 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 6190 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 6191 | case Intrinsic::x86_mmx_psrai_d: { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6192 | SDValue ShAmt = Op.getOperand(2); | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6193 | if (isa<ConstantSDNode>(ShAmt)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6194 | return SDValue(); | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6195 |  | 
|  | 6196 | unsigned NewIntNo = 0; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6197 | MVT ShAmtVT = MVT::v4i32; | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6198 | switch (IntNo) { | 
|  | 6199 | case Intrinsic::x86_sse2_pslli_w: | 
|  | 6200 | NewIntNo = Intrinsic::x86_sse2_psll_w; | 
|  | 6201 | break; | 
|  | 6202 | case Intrinsic::x86_sse2_pslli_d: | 
|  | 6203 | NewIntNo = Intrinsic::x86_sse2_psll_d; | 
|  | 6204 | break; | 
|  | 6205 | case Intrinsic::x86_sse2_pslli_q: | 
|  | 6206 | NewIntNo = Intrinsic::x86_sse2_psll_q; | 
|  | 6207 | break; | 
|  | 6208 | case Intrinsic::x86_sse2_psrli_w: | 
|  | 6209 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | 
|  | 6210 | break; | 
|  | 6211 | case Intrinsic::x86_sse2_psrli_d: | 
|  | 6212 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | 
|  | 6213 | break; | 
|  | 6214 | case Intrinsic::x86_sse2_psrli_q: | 
|  | 6215 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | 
|  | 6216 | break; | 
|  | 6217 | case Intrinsic::x86_sse2_psrai_w: | 
|  | 6218 | NewIntNo = Intrinsic::x86_sse2_psra_w; | 
|  | 6219 | break; | 
|  | 6220 | case Intrinsic::x86_sse2_psrai_d: | 
|  | 6221 | NewIntNo = Intrinsic::x86_sse2_psra_d; | 
|  | 6222 | break; | 
|  | 6223 | default: { | 
|  | 6224 | ShAmtVT = MVT::v2i32; | 
|  | 6225 | switch (IntNo) { | 
|  | 6226 | case Intrinsic::x86_mmx_pslli_w: | 
|  | 6227 | NewIntNo = Intrinsic::x86_mmx_psll_w; | 
|  | 6228 | break; | 
|  | 6229 | case Intrinsic::x86_mmx_pslli_d: | 
|  | 6230 | NewIntNo = Intrinsic::x86_mmx_psll_d; | 
|  | 6231 | break; | 
|  | 6232 | case Intrinsic::x86_mmx_pslli_q: | 
|  | 6233 | NewIntNo = Intrinsic::x86_mmx_psll_q; | 
|  | 6234 | break; | 
|  | 6235 | case Intrinsic::x86_mmx_psrli_w: | 
|  | 6236 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | 
|  | 6237 | break; | 
|  | 6238 | case Intrinsic::x86_mmx_psrli_d: | 
|  | 6239 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | 
|  | 6240 | break; | 
|  | 6241 | case Intrinsic::x86_mmx_psrli_q: | 
|  | 6242 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | 
|  | 6243 | break; | 
|  | 6244 | case Intrinsic::x86_mmx_psrai_w: | 
|  | 6245 | NewIntNo = Intrinsic::x86_mmx_psra_w; | 
|  | 6246 | break; | 
|  | 6247 | case Intrinsic::x86_mmx_psrai_d: | 
|  | 6248 | NewIntNo = Intrinsic::x86_mmx_psra_d; | 
|  | 6249 | break; | 
| Torok Edwin | 6dd2730 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 6250 | default: LLVM_UNREACHABLE("Impossible intrinsic");  // Can't reach here. | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6251 | } | 
|  | 6252 | break; | 
|  | 6253 | } | 
|  | 6254 | } | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6255 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6256 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, | 
|  | 6257 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt)); | 
|  | 6258 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Evan Cheng | d948136 | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6259 | DAG.getConstant(NewIntNo, MVT::i32), | 
|  | 6260 | Op.getOperand(1), ShAmt); | 
|  | 6261 | } | 
| Evan Cheng | 5c59d49 | 2005-12-23 07:31:11 +0000 | [diff] [blame] | 6262 | } | 
| Chris Lattner | 76ac068 | 2005-11-15 00:40:23 +0000 | [diff] [blame] | 6263 | } | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6264 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6265 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6266 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6267 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6268 |  | 
|  | 6269 | if (Depth > 0) { | 
|  | 6270 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | 
|  | 6271 | SDValue Offset = | 
|  | 6272 | DAG.getConstant(TD->getPointerSize(), | 
|  | 6273 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6274 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6275 | DAG.getNode(ISD::ADD, dl, getPointerTy(), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6276 | FrameAddr, Offset), | 
| Bill Wendling | e043347 | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6277 | NULL, 0); | 
|  | 6278 | } | 
|  | 6279 |  | 
|  | 6280 | // Just load the return address. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6281 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6282 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6283 | RetAddrFI, NULL, 0); | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6284 | } | 
|  | 6285 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6286 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | 3774b2f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6287 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
|  | 6288 | MFI->setFrameAddressIsTaken(true); | 
|  | 6289 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6290 | DebugLoc dl = Op.getDebugLoc();  // FIXME probably not meaningful | 
| Evan Cheng | 3774b2f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6291 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); | 
|  | 6292 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6293 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); | 
| Evan Cheng | 3774b2f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6294 | while (Depth--) | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6295 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); | 
| Evan Cheng | 3774b2f | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6296 | return FrameAddr; | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6297 | } | 
|  | 6298 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6299 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, | 
| Anton Korobeynikov | 4112634 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6300 | SelectionDAG &DAG) { | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6301 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6302 | } | 
|  | 6303 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6304 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6305 | { | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6306 | MachineFunction &MF = DAG.getMachineFunction(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6307 | SDValue Chain     = Op.getOperand(0); | 
|  | 6308 | SDValue Offset    = Op.getOperand(1); | 
|  | 6309 | SDValue Handler   = Op.getOperand(2); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6310 | DebugLoc dl       = Op.getDebugLoc(); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6311 |  | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6312 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, | 
|  | 6313 | getPointerTy()); | 
|  | 6314 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6315 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6316 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6317 | DAG.getIntPtrConstant(-TD->getPointerSize())); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6318 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); | 
|  | 6319 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6320 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6321 | MF.getRegInfo().addLiveOut(StoreAddrReg); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6322 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6323 | return DAG.getNode(X86ISD::EH_RETURN, dl, | 
| Anton Korobeynikov | 2fd24e7 | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6324 | MVT::Other, | 
|  | 6325 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6326 | } | 
|  | 6327 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6328 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6329 | SelectionDAG &DAG) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6330 | SDValue Root = Op.getOperand(0); | 
|  | 6331 | SDValue Trmp = Op.getOperand(1); // trampoline | 
|  | 6332 | SDValue FPtr = Op.getOperand(2); // nested function | 
|  | 6333 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6334 | DebugLoc dl  = Op.getDebugLoc(); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6335 |  | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6336 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6337 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6338 | const X86InstrInfo *TII = | 
|  | 6339 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | 
|  | 6340 |  | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6341 | if (Subtarget->is64Bit()) { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6342 | SDValue OutChains[6]; | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6343 |  | 
|  | 6344 | // Large code-model. | 
|  | 6345 |  | 
|  | 6346 | const unsigned char JMP64r  = TII->getBaseOpcodeFor(X86::JMP64r); | 
|  | 6347 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); | 
|  | 6348 |  | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6349 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); | 
|  | 6350 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6351 |  | 
|  | 6352 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | 
|  | 6353 |  | 
|  | 6354 | // Load the pointer to the nested function into R11. | 
|  | 6355 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6356 | SDValue Addr = Trmp; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6357 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6358 | Addr, TrmpAddr, 0); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6359 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6360 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6361 | DAG.getConstant(2, MVT::i64)); | 
|  | 6362 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6363 |  | 
|  | 6364 | // Load the 'nest' parameter value into R10. | 
|  | 6365 | // R10 is specified in X86CallingConv.td | 
|  | 6366 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6367 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6368 | DAG.getConstant(10, MVT::i64)); | 
|  | 6369 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6370 | Addr, TrmpAddr, 10); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6371 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6372 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6373 | DAG.getConstant(12, MVT::i64)); | 
|  | 6374 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6375 |  | 
|  | 6376 | // Jump to the nested function. | 
|  | 6377 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6378 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6379 | DAG.getConstant(20, MVT::i64)); | 
|  | 6380 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | 
|  | 6381 | Addr, TrmpAddr, 20); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6382 |  | 
|  | 6383 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6384 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6385 | DAG.getConstant(22, MVT::i64)); | 
|  | 6386 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6387 | TrmpAddr, 22); | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6388 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6389 | SDValue Ops[] = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6390 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; | 
|  | 6391 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6392 | } else { | 
| Dan Gohman | ed346f2 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6393 | const Function *Func = | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6394 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); | 
|  | 6395 | unsigned CC = Func->getCallingConv(); | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6396 | unsigned NestReg; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6397 |  | 
|  | 6398 | switch (CC) { | 
|  | 6399 | default: | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 6400 | LLVM_UNREACHABLE("Unsupported calling convention"); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6401 | case CallingConv::C: | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6402 | case CallingConv::X86_StdCall: { | 
|  | 6403 | // Pass 'nest' parameter in ECX. | 
|  | 6404 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6405 | NestReg = X86::ECX; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6406 |  | 
|  | 6407 | // Check that ECX wasn't needed by an 'inreg' parameter. | 
|  | 6408 | const FunctionType *FTy = Func->getFunctionType(); | 
| Devang Patel | 4c758ea | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6409 | const AttrListPtr &Attrs = Func->getAttributes(); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6410 |  | 
| Chris Lattner | 8a923e7 | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6411 | if (!Attrs.isEmpty() && !Func->isVarArg()) { | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6412 | unsigned InRegCount = 0; | 
|  | 6413 | unsigned Idx = 1; | 
|  | 6414 |  | 
|  | 6415 | for (FunctionType::param_iterator I = FTy->param_begin(), | 
|  | 6416 | E = FTy->param_end(); I != E; ++I, ++Idx) | 
| Devang Patel | 4c758ea | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6417 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6418 | // FIXME: should only count parameters that are lowered to integers. | 
| Anton Korobeynikov | 6acb221 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6419 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6420 |  | 
|  | 6421 | if (InRegCount > 2) { | 
| Torok Edwin | 6dd2730 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 6422 | llvm_report_error("Nest register in use - reduce number of inreg parameters!"); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6423 | } | 
|  | 6424 | } | 
|  | 6425 | break; | 
|  | 6426 | } | 
|  | 6427 | case CallingConv::X86_FastCall: | 
| Duncan Sands | 6d6a653 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6428 | case CallingConv::Fast: | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6429 | // Pass 'nest' parameter in EAX. | 
|  | 6430 | // Must be kept in sync with X86CallingConv.td | 
| Duncan Sands | 7741427 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6431 | NestReg = X86::EAX; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6432 | break; | 
|  | 6433 | } | 
|  | 6434 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6435 | SDValue OutChains[4]; | 
|  | 6436 | SDValue Addr, Disp; | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6437 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6438 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6439 | DAG.getConstant(10, MVT::i32)); | 
|  | 6440 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6441 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6442 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); | 
| Dan Gohman | eabd647 | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6443 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6444 | OutChains[0] = DAG.getStore(Root, dl, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6445 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6446 | Trmp, TrmpAddr, 0); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6447 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6448 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6449 | DAG.getConstant(1, MVT::i32)); | 
|  | 6450 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6451 |  | 
| Duncan Sands | 32b0ff6 | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6452 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6453 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6454 | DAG.getConstant(5, MVT::i32)); | 
|  | 6455 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | 
| Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6456 | TrmpAddr, 5, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6457 |  | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6458 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6459 | DAG.getConstant(6, MVT::i32)); | 
|  | 6460 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6461 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6462 | SDValue Ops[] = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6463 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; | 
|  | 6464 | return DAG.getMergeValues(Ops, 2, dl); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6465 | } | 
|  | 6466 | } | 
|  | 6467 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6468 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6469 | /* | 
|  | 6470 | The rounding mode is in bits 11:10 of FPSR, and has the following | 
|  | 6471 | settings: | 
|  | 6472 | 00 Round to nearest | 
|  | 6473 | 01 Round to -inf | 
|  | 6474 | 10 Round to +inf | 
|  | 6475 | 11 Round to 0 | 
|  | 6476 |  | 
|  | 6477 | FLT_ROUNDS, on the other hand, expects the following: | 
|  | 6478 | -1 Undefined | 
|  | 6479 | 0 Round to 0 | 
|  | 6480 | 1 Round to nearest | 
|  | 6481 | 2 Round to +inf | 
|  | 6482 | 3 Round to -inf | 
|  | 6483 |  | 
|  | 6484 | To perform the conversion, we do: | 
|  | 6485 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | 
|  | 6486 | */ | 
|  | 6487 |  | 
|  | 6488 | MachineFunction &MF = DAG.getMachineFunction(); | 
|  | 6489 | const TargetMachine &TM = MF.getTarget(); | 
|  | 6490 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | 
|  | 6491 | unsigned StackAlignment = TFI.getStackAlignment(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6492 | MVT VT = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6493 | DebugLoc dl = Op.getDebugLoc(); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6494 |  | 
|  | 6495 | // Save FP Control Word to stack slot | 
|  | 6496 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6497 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6498 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6499 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6500 | DAG.getEntryNode(), StackSlot); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6501 |  | 
|  | 6502 | // Load FP Control Word from stack slot | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6503 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6504 |  | 
|  | 6505 | // Transform as necessary | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6506 | SDValue CWD1 = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6507 | DAG.getNode(ISD::SRL, dl, MVT::i16, | 
|  | 6508 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6509 | CWD, DAG.getConstant(0x800, MVT::i16)), | 
|  | 6510 | DAG.getConstant(11, MVT::i8)); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6511 | SDValue CWD2 = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6512 | DAG.getNode(ISD::SRL, dl, MVT::i16, | 
|  | 6513 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6514 | CWD, DAG.getConstant(0x400, MVT::i16)), | 
|  | 6515 | DAG.getConstant(9, MVT::i8)); | 
|  | 6516 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6517 | SDValue RetVal = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6518 | DAG.getNode(ISD::AND, dl, MVT::i16, | 
|  | 6519 | DAG.getNode(ISD::ADD, dl, MVT::i16, | 
|  | 6520 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6521 | DAG.getConstant(1, MVT::i16)), | 
|  | 6522 | DAG.getConstant(3, MVT::i16)); | 
|  | 6523 |  | 
|  | 6524 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6525 | return DAG.getNode((VT.getSizeInBits() < 16 ? | 
| Dale Johannesen | 62fd95d | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 6526 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6527 | } | 
|  | 6528 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6529 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6530 | MVT VT = Op.getValueType(); | 
|  | 6531 | MVT OpVT = VT; | 
|  | 6532 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6533 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6534 |  | 
|  | 6535 | Op = Op.getOperand(0); | 
|  | 6536 | if (VT == MVT::i8) { | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6537 | // Zero extend to i32 since there is not an i8 bsr. | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6538 | OpVT = MVT::i32; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6539 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6540 | } | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6541 |  | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6542 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. | 
|  | 6543 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6544 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6545 |  | 
|  | 6546 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6547 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6548 | Ops.push_back(Op); | 
|  | 6549 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); | 
|  | 6550 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6551 | Ops.push_back(Op.getValue(1)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6552 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6553 |  | 
|  | 6554 | // Finally xor with NumBits-1. | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6555 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6556 |  | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6557 | if (VT == MVT::i8) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6558 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6559 | return Op; | 
|  | 6560 | } | 
|  | 6561 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6562 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6563 | MVT VT = Op.getValueType(); | 
|  | 6564 | MVT OpVT = VT; | 
|  | 6565 | unsigned NumBits = VT.getSizeInBits(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6566 | DebugLoc dl = Op.getDebugLoc(); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6567 |  | 
|  | 6568 | Op = Op.getOperand(0); | 
|  | 6569 | if (VT == MVT::i8) { | 
|  | 6570 | OpVT = MVT::i32; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6571 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6572 | } | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6573 |  | 
|  | 6574 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | 
|  | 6575 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6576 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6577 |  | 
|  | 6578 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6579 | SmallVector<SDValue, 4> Ops; | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6580 | Ops.push_back(Op); | 
|  | 6581 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); | 
|  | 6582 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | 
|  | 6583 | Ops.push_back(Op.getValue(1)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6584 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); | 
| Evan Cheng | 0e64081 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6585 |  | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6586 | if (VT == MVT::i8) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6587 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6588 | return Op; | 
|  | 6589 | } | 
|  | 6590 |  | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6591 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { | 
|  | 6592 | MVT VT = Op.getValueType(); | 
|  | 6593 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6594 | DebugLoc dl = Op.getDebugLoc(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6595 |  | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6596 | //  ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); | 
|  | 6597 | //  ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | 
|  | 6598 | //  ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | 
|  | 6599 | //  ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | 
|  | 6600 | //  ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | 
|  | 6601 | // | 
|  | 6602 | //  AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | 
|  | 6603 | //  AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | 
|  | 6604 | //  return AloBlo + AloBhi + AhiBlo; | 
|  | 6605 |  | 
|  | 6606 | SDValue A = Op.getOperand(0); | 
|  | 6607 | SDValue B = Op.getOperand(1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6608 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6609 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6610 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6611 | A, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6612 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6613 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 6614 | B, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6615 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6616 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6617 | A, B); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6618 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6619 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6620 | A, Bhi); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6621 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6622 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), | 
|  | 6623 | Ahi, B); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6624 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6625 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6626 | AloBhi, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6627 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6628 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 6629 | AhiBlo, DAG.getConstant(32, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6630 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); | 
|  | 6631 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6632 | return Res; | 
|  | 6633 | } | 
|  | 6634 |  | 
|  | 6635 |  | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6636 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { | 
|  | 6637 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus | 
|  | 6638 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6639 | // looks for this combo and may remove the "setcc" instruction if the "setcc" | 
|  | 6640 | // has only one use. | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6641 | SDNode *N = Op.getNode(); | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6642 | SDValue LHS = N->getOperand(0); | 
|  | 6643 | SDValue RHS = N->getOperand(1); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6644 | unsigned BaseOp = 0; | 
|  | 6645 | unsigned Cond = 0; | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6646 | DebugLoc dl = Op.getDebugLoc(); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6647 |  | 
|  | 6648 | switch (Op.getOpcode()) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 6649 | default: LLVM_UNREACHABLE("Unknown ovf instruction!"); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6650 | case ISD::SADDO: | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6651 | // A subtract of one will be selected as a INC. Note that INC doesn't | 
|  | 6652 | // set CF, so we can't do this for UADDO. | 
|  | 6653 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 6654 | if (C->getAPIntValue() == 1) { | 
|  | 6655 | BaseOp = X86ISD::INC; | 
|  | 6656 | Cond = X86::COND_O; | 
|  | 6657 | break; | 
|  | 6658 | } | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6659 | BaseOp = X86ISD::ADD; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6660 | Cond = X86::COND_O; | 
|  | 6661 | break; | 
|  | 6662 | case ISD::UADDO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6663 | BaseOp = X86ISD::ADD; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6664 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6665 | break; | 
|  | 6666 | case ISD::SSUBO: | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6667 | // A subtract of one will be selected as a DEC. Note that DEC doesn't | 
|  | 6668 | // set CF, so we can't do this for USUBO. | 
|  | 6669 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | 
|  | 6670 | if (C->getAPIntValue() == 1) { | 
|  | 6671 | BaseOp = X86ISD::DEC; | 
|  | 6672 | Cond = X86::COND_O; | 
|  | 6673 | break; | 
|  | 6674 | } | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6675 | BaseOp = X86ISD::SUB; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6676 | Cond = X86::COND_O; | 
|  | 6677 | break; | 
|  | 6678 | case ISD::USUBO: | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6679 | BaseOp = X86ISD::SUB; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6680 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6681 | break; | 
|  | 6682 | case ISD::SMULO: | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6683 | BaseOp = X86ISD::SMUL; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6684 | Cond = X86::COND_O; | 
|  | 6685 | break; | 
|  | 6686 | case ISD::UMULO: | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6687 | BaseOp = X86ISD::UMUL; | 
| Dan Gohman | 33e6fcd | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6688 | Cond = X86::COND_B; | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6689 | break; | 
|  | 6690 | } | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6691 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6692 | // Also sets EFLAGS. | 
|  | 6693 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6694 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6695 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6696 | SDValue SetCC = | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6697 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), | 
| Bill Wendling | f482f37 | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6698 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); | 
| Bill Wendling | 751a694a | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6699 |  | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6700 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); | 
|  | 6701 | return Sum; | 
| Bill Wendling | 6683547 | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6702 | } | 
|  | 6703 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6704 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { | 
| Dan Gohman | aa01afd | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6705 | MVT T = Op.getValueType(); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6706 | DebugLoc dl = Op.getDebugLoc(); | 
| Andrew Lenharth | 4fee9f35 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6707 | unsigned Reg = 0; | 
|  | 6708 | unsigned size = 0; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6709 | switch(T.getSimpleVT()) { | 
|  | 6710 | default: | 
|  | 6711 | assert(false && "Invalid value type!"); | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6712 | case MVT::i8:  Reg = X86::AL;  size = 1; break; | 
|  | 6713 | case MVT::i16: Reg = X86::AX;  size = 2; break; | 
|  | 6714 | case MVT::i32: Reg = X86::EAX; size = 4; break; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6715 | case MVT::i64: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6716 | assert(Subtarget->is64Bit() && "Node not type legal!"); | 
|  | 6717 | Reg = X86::RAX; size = 8; | 
| Andrew Lenharth | 357061a | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6718 | break; | 
| Bill Wendling | 30e9dc8 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6719 | } | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6720 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, | 
| Dale Johannesen | 58d084c | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6721 | Op.getOperand(2), SDValue()); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6722 | SDValue Ops[] = { cpIn.getValue(0), | 
| Evan Cheng | 4751549 | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6723 | Op.getOperand(1), | 
|  | 6724 | Op.getOperand(3), | 
|  | 6725 | DAG.getTargetConstant(size, MVT::i8), | 
|  | 6726 | cpIn.getValue(1) }; | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6727 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6728 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6729 | SDValue cpOut = | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6730 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); | 
| Andrew Lenharth | d032c33 | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6731 | return cpOut; | 
|  | 6732 | } | 
|  | 6733 |  | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6734 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, | 
| Gabor Greif | 95d77f5 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6735 | SelectionDAG &DAG) { | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6736 | assert(Subtarget->is64Bit() && "Result not type legalized?"); | 
| Andrew Lenharth | 357061a | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6737 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6738 | SDValue TheChain = Op.getOperand(0); | 
| Dale Johannesen | 9c31071 | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6739 | DebugLoc dl = Op.getDebugLoc(); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6740 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6741 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); | 
|  | 6742 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6743 | rax.getValue(2)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6744 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6745 | DAG.getConstant(32, MVT::i8)); | 
|  | 6746 | SDValue Ops[] = { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6747 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6748 | rdx.getValue(1) | 
|  | 6749 | }; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6750 | return DAG.getMergeValues(Ops, 2, dl); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6751 | } | 
|  | 6752 |  | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6753 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { | 
|  | 6754 | SDNode *Node = Op.getNode(); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6755 | DebugLoc dl = Node->getDebugLoc(); | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6756 | MVT T = Node->getValueType(0); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6757 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, | 
| Evan Cheng | 9f8fdde | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 6758 | DAG.getConstant(0, T), Node->getOperand(2)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6759 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6760 | cast<AtomicSDNode>(Node)->getMemoryVT(), | 
| Dale Johannesen | f61a84e | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6761 | Node->getOperand(0), | 
|  | 6762 | Node->getOperand(1), negOp, | 
|  | 6763 | cast<AtomicSDNode>(Node)->getSrcValue(), | 
|  | 6764 | cast<AtomicSDNode>(Node)->getAlignment()); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6765 | } | 
|  | 6766 |  | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6767 | /// LowerOperation - Provide custom lowering hooks for some operations. | 
|  | 6768 | /// | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6769 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6770 | switch (Op.getOpcode()) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 6771 | default: LLVM_UNREACHABLE("Should not custom lower this!"); | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6772 | case ISD::ATOMIC_CMP_SWAP:    return LowerCMP_SWAP(Op,DAG); | 
|  | 6773 | case ISD::ATOMIC_LOAD_SUB:    return LowerLOAD_SUB(Op,DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6774 | case ISD::BUILD_VECTOR:       return LowerBUILD_VECTOR(Op, DAG); | 
|  | 6775 | case ISD::VECTOR_SHUFFLE:     return LowerVECTOR_SHUFFLE(Op, DAG); | 
|  | 6776 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | 
|  | 6777 | case ISD::INSERT_VECTOR_ELT:  return LowerINSERT_VECTOR_ELT(Op, DAG); | 
|  | 6778 | case ISD::SCALAR_TO_VECTOR:   return LowerSCALAR_TO_VECTOR(Op, DAG); | 
|  | 6779 | case ISD::ConstantPool:       return LowerConstantPool(Op, DAG); | 
|  | 6780 | case ISD::GlobalAddress:      return LowerGlobalAddress(Op, DAG); | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6781 | case ISD::GlobalTLSAddress:   return LowerGlobalTLSAddress(Op, DAG); | 
| Bill Wendling | 24c79f2 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6782 | case ISD::ExternalSymbol:     return LowerExternalSymbol(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6783 | case ISD::SHL_PARTS: | 
|  | 6784 | case ISD::SRA_PARTS: | 
|  | 6785 | case ISD::SRL_PARTS:          return LowerShift(Op, DAG); | 
|  | 6786 | case ISD::SINT_TO_FP:         return LowerSINT_TO_FP(Op, DAG); | 
| Dale Johannesen | 2892958 | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6787 | case ISD::UINT_TO_FP:         return LowerUINT_TO_FP(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6788 | case ISD::FP_TO_SINT:         return LowerFP_TO_SINT(Op, DAG); | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6789 | case ISD::FP_TO_UINT:         return LowerFP_TO_UINT(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6790 | case ISD::FABS:               return LowerFABS(Op, DAG); | 
|  | 6791 | case ISD::FNEG:               return LowerFNEG(Op, DAG); | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6792 | case ISD::FCOPYSIGN:          return LowerFCOPYSIGN(Op, DAG); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6793 | case ISD::SETCC:              return LowerSETCC(Op, DAG); | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6794 | case ISD::VSETCC:             return LowerVSETCC(Op, DAG); | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6795 | case ISD::SELECT:             return LowerSELECT(Op, DAG); | 
|  | 6796 | case ISD::BRCOND:             return LowerBRCOND(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6797 | case ISD::JumpTable:          return LowerJumpTable(Op, DAG); | 
| Evan Cheng | 2a33094 | 2006-05-25 00:59:30 +0000 | [diff] [blame] | 6798 | case ISD::CALL:               return LowerCALL(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6799 | case ISD::RET:                return LowerRET(Op, DAG); | 
| Evan Cheng | e0bcfbe | 2006-04-26 01:20:17 +0000 | [diff] [blame] | 6800 | case ISD::FORMAL_ARGUMENTS:   return LowerFORMAL_ARGUMENTS(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6801 | case ISD::VASTART:            return LowerVASTART(Op, DAG); | 
| Dan Gohman | 3c0e11a | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6802 | case ISD::VAARG:              return LowerVAARG(Op, DAG); | 
| Evan Cheng | deaea25 | 2007-03-02 23:16:35 +0000 | [diff] [blame] | 6803 | case ISD::VACOPY:             return LowerVACOPY(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6804 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | 
| Nate Begeman | eda5997 | 2007-01-29 22:58:52 +0000 | [diff] [blame] | 6805 | case ISD::RETURNADDR:         return LowerRETURNADDR(Op, DAG); | 
|  | 6806 | case ISD::FRAMEADDR:          return LowerFRAMEADDR(Op, DAG); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6807 | case ISD::FRAME_TO_ARGS_OFFSET: | 
|  | 6808 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | 
| Anton Korobeynikov | 8b7aab0 | 2007-04-17 09:20:00 +0000 | [diff] [blame] | 6809 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6810 | case ISD::EH_RETURN:          return LowerEH_RETURN(Op, DAG); | 
| Duncan Sands | ce38853 | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6811 | case ISD::TRAMPOLINE:         return LowerTRAMPOLINE(Op, DAG); | 
| Dan Gohman | 9ba4d76 | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6812 | case ISD::FLT_ROUNDS_:        return LowerFLT_ROUNDS_(Op, DAG); | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6813 | case ISD::CTLZ:               return LowerCTLZ(Op, DAG); | 
|  | 6814 | case ISD::CTTZ:               return LowerCTTZ(Op, DAG); | 
| Mon P Wang | 998fd29 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6815 | case ISD::MUL:                return LowerMUL_V2I64(Op, DAG); | 
| Bill Wendling | db8ec2d | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6816 | case ISD::SADDO: | 
|  | 6817 | case ISD::UADDO: | 
|  | 6818 | case ISD::SSUBO: | 
|  | 6819 | case ISD::USUBO: | 
|  | 6820 | case ISD::SMULO: | 
|  | 6821 | case ISD::UMULO:              return LowerXALUO(Op, DAG); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6822 | case ISD::READCYCLECOUNTER:   return LowerREADCYCLECOUNTER(Op, DAG); | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6823 | } | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6824 | } | 
|  | 6825 |  | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6826 | void X86TargetLowering:: | 
|  | 6827 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | 
|  | 6828 | SelectionDAG &DAG, unsigned NewOp) { | 
|  | 6829 | MVT T = Node->getValueType(0); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6830 | DebugLoc dl = Node->getDebugLoc(); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6831 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); | 
|  | 6832 |  | 
|  | 6833 | SDValue Chain = Node->getOperand(0); | 
|  | 6834 | SDValue In1 = Node->getOperand(1); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6835 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6836 | Node->getOperand(2), DAG.getIntPtrConstant(0)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6837 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6838 | Node->getOperand(2), DAG.getIntPtrConstant(1)); | 
|  | 6839 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't | 
|  | 6840 | // have a MemOperand.  Pass the info through as a normal operand. | 
|  | 6841 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); | 
|  | 6842 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; | 
|  | 6843 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6844 | SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6845 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6846 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6847 | Results.push_back(Result.getValue(2)); | 
|  | 6848 | } | 
|  | 6849 |  | 
| Duncan Sands | 93e18034 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 6850 | /// ReplaceNodeResults - Replace a node with an illegal result type | 
|  | 6851 | /// with a new node built out of custom code. | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6852 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, | 
|  | 6853 | SmallVectorImpl<SDValue>&Results, | 
|  | 6854 | SelectionDAG &DAG) { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6855 | DebugLoc dl = N->getDebugLoc(); | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6856 | switch (N->getOpcode()) { | 
| Duncan Sands | 1d20ab5 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 6857 | default: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6858 | assert(false && "Do not know how to custom type legalize this operation!"); | 
|  | 6859 | return; | 
|  | 6860 | case ISD::FP_TO_SINT: { | 
| Eli Friedman | dfe4f25 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6861 | std::pair<SDValue,SDValue> Vals = | 
|  | 6862 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6863 | SDValue FIST = Vals.first, StackSlot = Vals.second; | 
|  | 6864 | if (FIST.getNode() != 0) { | 
|  | 6865 | MVT VT = N->getValueType(0); | 
|  | 6866 | // Return a load from the stack slot. | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6867 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0)); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6868 | } | 
|  | 6869 | return; | 
|  | 6870 | } | 
|  | 6871 | case ISD::READCYCLECOUNTER: { | 
|  | 6872 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
|  | 6873 | SDValue TheChain = N->getOperand(0); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6874 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6875 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6876 | rd.getValue(1)); | 
|  | 6877 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6878 | eax.getValue(2)); | 
|  | 6879 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | 
|  | 6880 | SDValue Ops[] = { eax, edx }; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6881 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6882 | Results.push_back(edx.getValue(1)); | 
|  | 6883 | return; | 
|  | 6884 | } | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6885 | case ISD::ATOMIC_CMP_SWAP: { | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6886 | MVT T = N->getValueType(0); | 
|  | 6887 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); | 
|  | 6888 | SDValue cpInL, cpInH; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6889 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6890 | DAG.getConstant(0, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6891 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6892 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6893 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); | 
|  | 6894 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6895 | cpInL.getValue(1)); | 
|  | 6896 | SDValue swapInL, swapInH; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6897 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6898 | DAG.getConstant(0, MVT::i32)); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6899 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6900 | DAG.getConstant(1, MVT::i32)); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6901 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6902 | cpInH.getValue(1)); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6903 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6904 | swapInL.getValue(1)); | 
|  | 6905 | SDValue Ops[] = { swapInH.getValue(0), | 
|  | 6906 | N->getOperand(1), | 
|  | 6907 | swapInH.getValue(1) }; | 
|  | 6908 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6909 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); | 
| Dale Johannesen | bbf13f5 | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6910 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, | 
|  | 6911 | MVT::i32, Result.getValue(1)); | 
|  | 6912 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, | 
|  | 6913 | MVT::i32, cpOutL.getValue(2)); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6914 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6915 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6916 | Results.push_back(cpOutH.getValue(1)); | 
|  | 6917 | return; | 
|  | 6918 | } | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6919 | case ISD::ATOMIC_LOAD_ADD: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6920 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); | 
|  | 6921 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6922 | case ISD::ATOMIC_LOAD_AND: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6923 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); | 
|  | 6924 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6925 | case ISD::ATOMIC_LOAD_NAND: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6926 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); | 
|  | 6927 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6928 | case ISD::ATOMIC_LOAD_OR: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6929 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); | 
|  | 6930 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6931 | case ISD::ATOMIC_LOAD_SUB: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6932 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); | 
|  | 6933 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6934 | case ISD::ATOMIC_LOAD_XOR: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6935 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); | 
|  | 6936 | return; | 
| Dan Gohman | 12f2490 | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6937 | case ISD::ATOMIC_SWAP: | 
| Duncan Sands | 6ed4014 | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6938 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); | 
|  | 6939 | return; | 
| Chris Lattner | f81d588 | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6940 | } | 
| Evan Cheng | a9467aa | 2006-04-25 20:13:52 +0000 | [diff] [blame] | 6941 | } | 
|  | 6942 |  | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6943 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | 
|  | 6944 | switch (Opcode) { | 
|  | 6945 | default: return NULL; | 
| Evan Cheng | e9fbc3f | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6946 | case X86ISD::BSF:                return "X86ISD::BSF"; | 
|  | 6947 | case X86ISD::BSR:                return "X86ISD::BSR"; | 
| Evan Cheng | 9c249c3 | 2006-01-09 18:33:28 +0000 | [diff] [blame] | 6948 | case X86ISD::SHLD:               return "X86ISD::SHLD"; | 
|  | 6949 | case X86ISD::SHRD:               return "X86ISD::SHRD"; | 
| Evan Cheng | 2dd217b | 2006-01-31 03:14:29 +0000 | [diff] [blame] | 6950 | case X86ISD::FAND:               return "X86ISD::FAND"; | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6951 | case X86ISD::FOR:                return "X86ISD::FOR"; | 
| Evan Cheng | 72d5c25 | 2006-01-31 22:28:30 +0000 | [diff] [blame] | 6952 | case X86ISD::FXOR:               return "X86ISD::FXOR"; | 
| Evan Cheng | 4363e88 | 2007-01-05 07:55:56 +0000 | [diff] [blame] | 6953 | case X86ISD::FSRL:               return "X86ISD::FSRL"; | 
| Evan Cheng | 6305e50 | 2006-01-12 22:54:21 +0000 | [diff] [blame] | 6954 | case X86ISD::FILD:               return "X86ISD::FILD"; | 
| Evan Cheng | 11613a5 | 2006-02-04 02:20:30 +0000 | [diff] [blame] | 6955 | case X86ISD::FILD_FLAG:          return "X86ISD::FILD_FLAG"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6956 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | 
|  | 6957 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | 
|  | 6958 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | 
| Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6959 | case X86ISD::FLD:                return "X86ISD::FLD"; | 
| Evan Cheng | 45e19098 | 2006-01-05 00:27:02 +0000 | [diff] [blame] | 6960 | case X86ISD::FST:                return "X86ISD::FST"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6961 | case X86ISD::CALL:               return "X86ISD::CALL"; | 
|  | 6962 | case X86ISD::TAILCALL:           return "X86ISD::TAILCALL"; | 
|  | 6963 | case X86ISD::RDTSC_DAG:          return "X86ISD::RDTSC_DAG"; | 
| Dan Gohman | 25a767d | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 6964 | case X86ISD::BT:                 return "X86ISD::BT"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6965 | case X86ISD::CMP:                return "X86ISD::CMP"; | 
| Evan Cheng | 7803829 | 2006-04-05 23:38:46 +0000 | [diff] [blame] | 6966 | case X86ISD::COMI:               return "X86ISD::COMI"; | 
|  | 6967 | case X86ISD::UCOMI:              return "X86ISD::UCOMI"; | 
| Evan Cheng | c1583db | 2005-12-21 20:21:51 +0000 | [diff] [blame] | 6968 | case X86ISD::SETCC:              return "X86ISD::SETCC"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 6969 | case X86ISD::CMOV:               return "X86ISD::CMOV"; | 
|  | 6970 | case X86ISD::BRCOND:             return "X86ISD::BRCOND"; | 
| Evan Cheng | a74ce62 | 2005-12-21 02:39:21 +0000 | [diff] [blame] | 6971 | case X86ISD::RET_FLAG:           return "X86ISD::RET_FLAG"; | 
| Evan Cheng | 084a102 | 2006-03-04 01:12:00 +0000 | [diff] [blame] | 6972 | case X86ISD::REP_STOS:           return "X86ISD::REP_STOS"; | 
|  | 6973 | case X86ISD::REP_MOVS:           return "X86ISD::REP_MOVS"; | 
| Evan Cheng | 5588de9 | 2006-02-18 00:15:05 +0000 | [diff] [blame] | 6974 | case X86ISD::GlobalBaseReg:      return "X86ISD::GlobalBaseReg"; | 
| Evan Cheng | e0ed6ec | 2006-02-23 20:41:18 +0000 | [diff] [blame] | 6975 | case X86ISD::Wrapper:            return "X86ISD::Wrapper"; | 
| Chris Lattner | fea81da | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6976 | case X86ISD::WrapperRIP:         return "X86ISD::WrapperRIP"; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6977 | case X86ISD::PEXTRB:             return "X86ISD::PEXTRB"; | 
| Evan Cheng | cbffa46 | 2006-03-31 19:22:53 +0000 | [diff] [blame] | 6978 | case X86ISD::PEXTRW:             return "X86ISD::PEXTRW"; | 
| Nate Begeman | 2d77e8e4 | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6979 | case X86ISD::INSERTPS:           return "X86ISD::INSERTPS"; | 
|  | 6980 | case X86ISD::PINSRB:             return "X86ISD::PINSRB"; | 
| Evan Cheng | 5fd7c69 | 2006-03-31 21:55:24 +0000 | [diff] [blame] | 6981 | case X86ISD::PINSRW:             return "X86ISD::PINSRW"; | 
| Nate Begeman | e684da3 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 6982 | case X86ISD::PSHUFB:             return "X86ISD::PSHUFB"; | 
| Evan Cheng | 49683ba | 2006-11-10 21:43:37 +0000 | [diff] [blame] | 6983 | case X86ISD::FMAX:               return "X86ISD::FMAX"; | 
|  | 6984 | case X86ISD::FMIN:               return "X86ISD::FMIN"; | 
| Dan Gohman | 57111e7 | 2007-07-10 00:05:58 +0000 | [diff] [blame] | 6985 | case X86ISD::FRSQRT:             return "X86ISD::FRSQRT"; | 
|  | 6986 | case X86ISD::FRCP:               return "X86ISD::FRCP"; | 
| Lauro Ramos Venancio | 2518889 | 2007-04-20 21:38:10 +0000 | [diff] [blame] | 6987 | case X86ISD::TLSADDR:            return "X86ISD::TLSADDR"; | 
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6988 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; | 
| Anton Korobeynikov | 383a324 | 2007-07-14 14:06:15 +0000 | [diff] [blame] | 6989 | case X86ISD::EH_RETURN:          return "X86ISD::EH_RETURN"; | 
| Arnold Schwaighofer | 9ccea99 | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 6990 | case X86ISD::TC_RETURN:          return "X86ISD::TC_RETURN"; | 
| Anton Korobeynikov | 91460e4 | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6991 | case X86ISD::FNSTCW16m:          return "X86ISD::FNSTCW16m"; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 6992 | case X86ISD::LCMPXCHG_DAG:       return "X86ISD::LCMPXCHG_DAG"; | 
|  | 6993 | case X86ISD::LCMPXCHG8_DAG:      return "X86ISD::LCMPXCHG8_DAG"; | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6994 | case X86ISD::ATOMADD64_DAG:      return "X86ISD::ATOMADD64_DAG"; | 
|  | 6995 | case X86ISD::ATOMSUB64_DAG:      return "X86ISD::ATOMSUB64_DAG"; | 
|  | 6996 | case X86ISD::ATOMOR64_DAG:       return "X86ISD::ATOMOR64_DAG"; | 
|  | 6997 | case X86ISD::ATOMXOR64_DAG:      return "X86ISD::ATOMXOR64_DAG"; | 
|  | 6998 | case X86ISD::ATOMAND64_DAG:      return "X86ISD::ATOMAND64_DAG"; | 
|  | 6999 | case X86ISD::ATOMNAND64_DAG:     return "X86ISD::ATOMNAND64_DAG"; | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7000 | case X86ISD::VZEXT_MOVL:         return "X86ISD::VZEXT_MOVL"; | 
|  | 7001 | case X86ISD::VZEXT_LOAD:         return "X86ISD::VZEXT_LOAD"; | 
| Evan Cheng | 5e28227d | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 7002 | case X86ISD::VSHL:               return "X86ISD::VSHL"; | 
|  | 7003 | case X86ISD::VSRL:               return "X86ISD::VSRL"; | 
| Nate Begeman | 55b7bec | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7004 | case X86ISD::CMPPD:              return "X86ISD::CMPPD"; | 
|  | 7005 | case X86ISD::CMPPS:              return "X86ISD::CMPPS"; | 
|  | 7006 | case X86ISD::PCMPEQB:            return "X86ISD::PCMPEQB"; | 
|  | 7007 | case X86ISD::PCMPEQW:            return "X86ISD::PCMPEQW"; | 
|  | 7008 | case X86ISD::PCMPEQD:            return "X86ISD::PCMPEQD"; | 
|  | 7009 | case X86ISD::PCMPEQQ:            return "X86ISD::PCMPEQQ"; | 
|  | 7010 | case X86ISD::PCMPGTB:            return "X86ISD::PCMPGTB"; | 
|  | 7011 | case X86ISD::PCMPGTW:            return "X86ISD::PCMPGTW"; | 
|  | 7012 | case X86ISD::PCMPGTD:            return "X86ISD::PCMPGTD"; | 
|  | 7013 | case X86ISD::PCMPGTQ:            return "X86ISD::PCMPGTQ"; | 
| Bill Wendling | 1a31767 | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7014 | case X86ISD::ADD:                return "X86ISD::ADD"; | 
|  | 7015 | case X86ISD::SUB:                return "X86ISD::SUB"; | 
| Bill Wendling | c4499fe | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7016 | case X86ISD::SMUL:               return "X86ISD::SMUL"; | 
|  | 7017 | case X86ISD::UMUL:               return "X86ISD::UMUL"; | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7018 | case X86ISD::INC:                return "X86ISD::INC"; | 
|  | 7019 | case X86ISD::DEC:                return "X86ISD::DEC"; | 
| Evan Cheng | a84a318 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 7020 | case X86ISD::MUL_IMM:            return "X86ISD::MUL_IMM"; | 
| Evan Cheng | 6af0263 | 2005-12-20 06:22:03 +0000 | [diff] [blame] | 7021 | } | 
|  | 7022 | } | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7023 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7024 | // isLegalAddressingMode - Return true if the addressing mode represented | 
|  | 7025 | // by AM is legal for this target, for a load/store of the specified type. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7026 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7027 | const Type *Ty) const { | 
|  | 7028 | // X86 supports extremely general addressing modes. | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7029 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7030 | // X86 allows a sign-extended 32-bit immediate field as a displacement. | 
|  | 7031 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) | 
|  | 7032 | return false; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7033 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7034 | if (AM.BaseGV) { | 
| Chris Lattner | 93f0f79 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7035 | unsigned GVFlags = | 
|  | 7036 | Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine()); | 
|  | 7037 |  | 
|  | 7038 | // If a reference to this global requires an extra load, we can't fold it. | 
|  | 7039 | if (isGlobalStubReference(GVFlags)) | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7040 | return false; | 
| Chris Lattner | 93f0f79 | 2009-07-10 07:38:24 +0000 | [diff] [blame] | 7041 |  | 
|  | 7042 | // If BaseGV requires a register for the PIC base, we cannot also have a | 
|  | 7043 | // BaseReg specified. | 
|  | 7044 | if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags)) | 
| Dale Johannesen | 9efd2ce | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7045 | return false; | 
| Evan Cheng | d3d9289 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7046 |  | 
|  | 7047 | // X86-64 only supports addr of globals in small code model. | 
|  | 7048 | if (Subtarget->is64Bit()) { | 
|  | 7049 | if (getTargetMachine().getCodeModel() != CodeModel::Small) | 
|  | 7050 | return false; | 
|  | 7051 | // If lower 4G is not available, then we must use rip-relative addressing. | 
|  | 7052 | if (AM.BaseOffs || AM.Scale > 1) | 
|  | 7053 | return false; | 
|  | 7054 | } | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7055 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7056 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7057 | switch (AM.Scale) { | 
|  | 7058 | case 0: | 
|  | 7059 | case 1: | 
|  | 7060 | case 2: | 
|  | 7061 | case 4: | 
|  | 7062 | case 8: | 
|  | 7063 | // These scales always work. | 
|  | 7064 | break; | 
|  | 7065 | case 3: | 
|  | 7066 | case 5: | 
|  | 7067 | case 9: | 
|  | 7068 | // These scales are formed with basereg+scalereg.  Only accept if there is | 
|  | 7069 | // no basereg yet. | 
|  | 7070 | if (AM.HasBaseReg) | 
|  | 7071 | return false; | 
|  | 7072 | break; | 
|  | 7073 | default:  // Other stuff never works. | 
|  | 7074 | return false; | 
|  | 7075 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7076 |  | 
| Chris Lattner | 1eb94d9 | 2007-03-30 23:15:24 +0000 | [diff] [blame] | 7077 | return true; | 
|  | 7078 | } | 
|  | 7079 |  | 
|  | 7080 |  | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7081 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { | 
|  | 7082 | if (!Ty1->isInteger() || !Ty2->isInteger()) | 
|  | 7083 | return false; | 
| Evan Cheng | 7b3f7fe | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7084 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); | 
|  | 7085 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | 
| Evan Cheng | 7a3e750 | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7086 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | 7b3f7fe | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7087 | return false; | 
|  | 7088 | return Subtarget->is64Bit() || NumBits1 < 64; | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7089 | } | 
|  | 7090 |  | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7091 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { | 
|  | 7092 | if (!VT1.isInteger() || !VT2.isInteger()) | 
| Evan Cheng | e106e2f | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7093 | return false; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7094 | unsigned NumBits1 = VT1.getSizeInBits(); | 
|  | 7095 | unsigned NumBits2 = VT2.getSizeInBits(); | 
| Evan Cheng | 7a3e750 | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7096 | if (NumBits1 <= NumBits2) | 
| Evan Cheng | e106e2f | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7097 | return false; | 
|  | 7098 | return Subtarget->is64Bit() || NumBits1 < 64; | 
|  | 7099 | } | 
| Evan Cheng | 7f3d024 | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7100 |  | 
| Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7101 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { | 
| Dan Gohman | f154548 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7102 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7103 | return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit(); | 
|  | 7104 | } | 
|  | 7105 |  | 
|  | 7106 | bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const { | 
| Dan Gohman | f154548 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7107 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. | 
| Dan Gohman | ad3e549 | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7108 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); | 
|  | 7109 | } | 
|  | 7110 |  | 
| Evan Cheng | a9cda8a | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7111 | bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const { | 
|  | 7112 | // i16 instructions are longer (0x66 prefix) and potentially slower. | 
|  | 7113 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); | 
|  | 7114 | } | 
|  | 7115 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7116 | /// isShuffleMaskLegal - Targets can use this to indicate that they only | 
|  | 7117 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | 
|  | 7118 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | 
|  | 7119 | /// are assumed to be legal. | 
|  | 7120 | bool | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7121 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, | 
|  | 7122 | MVT VT) const { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7123 | // Only do shuffles on 128-bit vector types for now. | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7124 | if (VT.getSizeInBits() == 64) | 
|  | 7125 | return false; | 
|  | 7126 |  | 
|  | 7127 | // FIXME: pshufb, blends, palignr, shifts. | 
|  | 7128 | return (VT.getVectorNumElements() == 2 || | 
|  | 7129 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | 
|  | 7130 | isMOVLMask(M, VT) || | 
|  | 7131 | isSHUFPMask(M, VT) || | 
|  | 7132 | isPSHUFDMask(M, VT) || | 
|  | 7133 | isPSHUFHWMask(M, VT) || | 
|  | 7134 | isPSHUFLWMask(M, VT) || | 
|  | 7135 | isUNPCKLMask(M, VT) || | 
|  | 7136 | isUNPCKHMask(M, VT) || | 
|  | 7137 | isUNPCKL_v_undef_Mask(M, VT) || | 
|  | 7138 | isUNPCKH_v_undef_Mask(M, VT)); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7139 | } | 
|  | 7140 |  | 
| Dan Gohman | 33b3300 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7141 | bool | 
| Nate Begeman | 5f829d8 | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7142 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7143 | MVT VT) const { | 
|  | 7144 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 7145 | // FIXME: This collection of masks seems suspect. | 
|  | 7146 | if (NumElts == 2) | 
|  | 7147 | return true; | 
|  | 7148 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | 
|  | 7149 | return (isMOVLMask(Mask, VT)  || | 
|  | 7150 | isCommutedMOVLMask(Mask, VT, true) || | 
|  | 7151 | isSHUFPMask(Mask, VT) || | 
|  | 7152 | isCommutedSHUFPMask(Mask, VT)); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7153 | } | 
|  | 7154 | return false; | 
|  | 7155 | } | 
|  | 7156 |  | 
|  | 7157 | //===----------------------------------------------------------------------===// | 
|  | 7158 | //                           X86 Scheduler Hooks | 
|  | 7159 | //===----------------------------------------------------------------------===// | 
|  | 7160 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7161 | // private utility function | 
|  | 7162 | MachineBasicBlock * | 
|  | 7163 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | 
|  | 7164 | MachineBasicBlock *MBB, | 
|  | 7165 | unsigned regOpc, | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7166 | unsigned immOpc, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7167 | unsigned LoadOpc, | 
|  | 7168 | unsigned CXchgOpc, | 
|  | 7169 | unsigned copyOpc, | 
|  | 7170 | unsigned notOpc, | 
|  | 7171 | unsigned EAXreg, | 
|  | 7172 | TargetRegisterClass *RC, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7173 | bool invSrc) const { | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7174 | // For the atomic bitwise operator, we generate | 
|  | 7175 | //   thisMBB: | 
|  | 7176 | //   newMBB: | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7177 | //     ld  t1 = [bitinstr.addr] | 
|  | 7178 | //     op  t2 = t1, [bitinstr.val] | 
|  | 7179 | //     mov EAX = t1 | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7180 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 7181 | //     bz  newMBB | 
|  | 7182 | //     fallthrough -->nextMBB | 
|  | 7183 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7184 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7185 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7186 | ++MBBIter; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7187 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7188 | /// First build the CFG | 
|  | 7189 | MachineFunction *F = MBB->getParent(); | 
|  | 7190 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7191 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7192 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7193 | F->insert(MBBIter, newMBB); | 
|  | 7194 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7195 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7196 | // Move all successors to thisMBB to nextMBB | 
|  | 7197 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7198 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7199 | // Update thisMBB to fall through to newMBB | 
|  | 7200 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7201 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7202 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 7203 | newMBB->addSuccessor(nextMBB); | 
|  | 7204 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7205 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7206 | // Insert instructions into newMBB based on incoming instruction | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7207 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7208 | "unexpected number of operands"); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7209 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7210 | MachineOperand& destOper = bInstr->getOperand(0); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7211 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7212 | int numArgs = bInstr->getNumOperands() - 1; | 
|  | 7213 | for (int i=0; i < numArgs; ++i) | 
|  | 7214 | argOpers[i] = &bInstr->getOperand(i+1); | 
|  | 7215 |  | 
|  | 7216 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7217 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
|  | 7218 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7219 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7220 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7221 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7222 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7223 | (*MIB).addOperand(*argOpers[i]); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7224 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7225 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7226 | if (invSrc) { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7227 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7228 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7229 | else | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7230 | tt = t1; | 
|  | 7231 |  | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7232 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7233 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 7234 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 38453ee | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7235 | "invalid operand"); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7236 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7237 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7238 | else | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7239 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7240 | MIB.addReg(tt); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7241 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7242 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7243 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7244 | MIB.addReg(t1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7245 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7246 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7247 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7248 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7249 | MIB.addReg(t2); | 
| Mon P Wang | 1e2c6bf | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7250 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7251 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 7252 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7253 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7254 | MIB.addReg(EAXreg); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7255 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7256 | // insert branch | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7257 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7258 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7259 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7260 | return nextMBB; | 
|  | 7261 | } | 
|  | 7262 |  | 
| Dale Johannesen | 5d60c1e | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 7263 | // private utility function:  64 bit atomics on 32 bit host. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7264 | MachineBasicBlock * | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7265 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, | 
|  | 7266 | MachineBasicBlock *MBB, | 
|  | 7267 | unsigned regOpcL, | 
|  | 7268 | unsigned regOpcH, | 
|  | 7269 | unsigned immOpcL, | 
|  | 7270 | unsigned immOpcH, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7271 | bool invSrc) const { | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7272 | // For the atomic bitwise operator, we generate | 
|  | 7273 | //   thisMBB (instructions are in pairs, except cmpxchg8b) | 
|  | 7274 | //     ld t1,t2 = [bitinstr.addr] | 
|  | 7275 | //   newMBB: | 
|  | 7276 | //     out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | 
|  | 7277 | //     op  t5, t6 <- out1, out2, [bitinstr.val] | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7278 | //      (for SWAP, substitute:  mov t5, t6 <- [bitinstr.val]) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7279 | //     mov ECX, EBX <- t5, t6 | 
|  | 7280 | //     mov EAX, EDX <- t1, t2 | 
|  | 7281 | //     cmpxchg8b [bitinstr.addr]  [EAX, EDX, EBX, ECX implicit] | 
|  | 7282 | //     mov t3, t4 <- EAX, EDX | 
|  | 7283 | //     bz  newMBB | 
|  | 7284 | //     result in out1, out2 | 
|  | 7285 | //     fallthrough -->nextMBB | 
|  | 7286 |  | 
|  | 7287 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | 
|  | 7288 | const unsigned LoadOpc = X86::MOV32rm; | 
|  | 7289 | const unsigned copyOpc = X86::MOV32rr; | 
|  | 7290 | const unsigned NotOpc = X86::NOT32r; | 
|  | 7291 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7292 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
|  | 7293 | MachineFunction::iterator MBBIter = MBB; | 
|  | 7294 | ++MBBIter; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7295 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7296 | /// First build the CFG | 
|  | 7297 | MachineFunction *F = MBB->getParent(); | 
|  | 7298 | MachineBasicBlock *thisMBB = MBB; | 
|  | 7299 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7300 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7301 | F->insert(MBBIter, newMBB); | 
|  | 7302 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7303 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7304 | // Move all successors to thisMBB to nextMBB | 
|  | 7305 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7306 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7307 | // Update thisMBB to fall through to newMBB | 
|  | 7308 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7309 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7310 | // newMBB jumps to itself and fall through to nextMBB | 
|  | 7311 | newMBB->addSuccessor(nextMBB); | 
|  | 7312 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7313 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7314 | DebugLoc dl = bInstr->getDebugLoc(); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7315 | // Insert instructions into newMBB based on incoming instruction | 
|  | 7316 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7317 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7318 | "unexpected number of operands"); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7319 | MachineOperand& dest1Oper = bInstr->getOperand(0); | 
|  | 7320 | MachineOperand& dest2Oper = bInstr->getOperand(1); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7321 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
|  | 7322 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7323 | argOpers[i] = &bInstr->getOperand(i+2); | 
|  | 7324 |  | 
|  | 7325 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7326 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7327 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7328 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7329 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7330 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7331 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7332 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7333 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7334 | // add 4 to displacement. | 
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7335 | for (int i=0; i <= lastAddrIndx-2; ++i) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7336 | (*MIB).addOperand(*argOpers[i]); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7337 | MachineOperand newOp3 = *(argOpers[3]); | 
|  | 7338 | if (newOp3.isImm()) | 
|  | 7339 | newOp3.setImm(newOp3.getImm()+4); | 
|  | 7340 | else | 
|  | 7341 | newOp3.setOffset(newOp3.getOffset()+4); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7342 | (*MIB).addOperand(newOp3); | 
| Rafael Espindola | 3b2df10 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7343 | (*MIB).addOperand(*argOpers[lastAddrIndx]); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7344 |  | 
|  | 7345 | // t3/4 are defined later, at the bottom of the loop | 
|  | 7346 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7347 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7348 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7349 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7350 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7351 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); | 
|  | 7352 |  | 
|  | 7353 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7354 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7355 | if (invSrc) { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7356 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1); | 
|  | 7357 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7358 | } else { | 
|  | 7359 | tt1 = t1; | 
|  | 7360 | tt2 = t2; | 
|  | 7361 | } | 
|  | 7362 |  | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7363 | int valArgIndx = lastAddrIndx + 1; | 
|  | 7364 | assert((argOpers[valArgIndx]->isReg() || | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7365 | argOpers[valArgIndx]->isImm()) && | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7366 | "invalid operand"); | 
|  | 7367 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | 
|  | 7368 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7369 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7370 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7371 | else | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7372 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7373 | if (regOpcL != X86::MOV32rr) | 
|  | 7374 | MIB.addReg(tt1); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7375 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 7376 | assert(argOpers[valArgIndx + 1]->isReg() == | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7377 | argOpers[valArgIndx]->isReg()); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7378 | assert(argOpers[valArgIndx + 1]->isImm() == | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7379 | argOpers[valArgIndx]->isImm()); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7380 | if (argOpers[valArgIndx + 1]->isReg()) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7381 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7382 | else | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7383 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7384 | if (regOpcH != X86::MOV32rr) | 
|  | 7385 | MIB.addReg(tt2); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7386 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7387 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7388 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7389 | MIB.addReg(t1); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7390 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7391 | MIB.addReg(t2); | 
|  | 7392 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7393 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7394 | MIB.addReg(t5); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7395 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7396 | MIB.addReg(t6); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7397 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7398 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7399 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7400 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7401 |  | 
|  | 7402 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7403 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | 
|  | 7404 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7405 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7406 | MIB.addReg(X86::EAX); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7407 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7408 | MIB.addReg(X86::EDX); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7409 |  | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7410 | // insert branch | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7411 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7412 |  | 
|  | 7413 | F->DeleteMachineInstr(bInstr);   // The pseudo instruction is gone now. | 
|  | 7414 | return nextMBB; | 
|  | 7415 | } | 
|  | 7416 |  | 
|  | 7417 | // private utility function | 
|  | 7418 | MachineBasicBlock * | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7419 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, | 
|  | 7420 | MachineBasicBlock *MBB, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7421 | unsigned cmovOpc) const { | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7422 | // For the atomic min/max operator, we generate | 
|  | 7423 | //   thisMBB: | 
|  | 7424 | //   newMBB: | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7425 | //     ld t1 = [min/max.addr] | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7426 | //     mov t2 = [min/max.val] | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7427 | //     cmp  t1, t2 | 
|  | 7428 | //     cmov[cond] t2 = t1 | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7429 | //     mov EAX = t1 | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7430 | //     lcs dest = [bitinstr.addr], t2  [EAX is implicit] | 
|  | 7431 | //     bz   newMBB | 
|  | 7432 | //     fallthrough -->nextMBB | 
|  | 7433 | // | 
|  | 7434 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
|  | 7435 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7436 | MachineFunction::iterator MBBIter = MBB; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7437 | ++MBBIter; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7438 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7439 | /// First build the CFG | 
|  | 7440 | MachineFunction *F = MBB->getParent(); | 
|  | 7441 | MachineBasicBlock *thisMBB = MBB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7442 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7443 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7444 | F->insert(MBBIter, newMBB); | 
|  | 7445 | F->insert(MBBIter, nextMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7446 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7447 | // Move all successors to thisMBB to nextMBB | 
|  | 7448 | nextMBB->transferSuccessors(thisMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7449 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7450 | // Update thisMBB to fall through to newMBB | 
|  | 7451 | thisMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7452 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7453 | // newMBB jumps to newMBB and fall through to nextMBB | 
|  | 7454 | newMBB->addSuccessor(nextMBB); | 
|  | 7455 | newMBB->addSuccessor(newMBB); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7456 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7457 | DebugLoc dl = mInstr->getDebugLoc(); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7458 | // Insert instructions into newMBB based on incoming instruction | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7459 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && | 
| Bill Wendling | 09f17a8 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7460 | "unexpected number of operands"); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7461 | MachineOperand& destOper = mInstr->getOperand(0); | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7462 | MachineOperand* argOpers[2 + X86AddrNumOperands]; | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7463 | int numArgs = mInstr->getNumOperands() - 1; | 
|  | 7464 | for (int i=0; i < numArgs; ++i) | 
|  | 7465 | argOpers[i] = &mInstr->getOperand(i+1); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7466 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7467 | // x86 address has 4 operands: base, index, scale, and displacement | 
| Rafael Espindola | e728019 | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7468 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] | 
|  | 7469 | int valArgIndx = lastAddrIndx + 1; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7470 |  | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7471 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7472 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7473 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7474 | (*MIB).addOperand(*argOpers[i]); | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7475 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7476 | // We only support register and immediate values | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7477 | assert((argOpers[valArgIndx]->isReg() || | 
|  | 7478 | argOpers[valArgIndx]->isImm()) && | 
| Dan Gohman | 38453ee | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7479 | "invalid operand"); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7480 |  | 
|  | 7481 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7482 | if (argOpers[valArgIndx]->isReg()) | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7483 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7484 | else | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7485 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7486 | (*MIB).addOperand(*argOpers[valArgIndx]); | 
|  | 7487 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7488 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); | 
| Mon P Wang | 310a38d | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7489 | MIB.addReg(t1); | 
|  | 7490 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7491 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7492 | MIB.addReg(t1); | 
|  | 7493 | MIB.addReg(t2); | 
|  | 7494 |  | 
|  | 7495 | // Generate movc | 
|  | 7496 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7497 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7498 | MIB.addReg(t2); | 
|  | 7499 | MIB.addReg(t1); | 
|  | 7500 |  | 
|  | 7501 | // Cmp and exchange if none has modified the memory location | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7502 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7503 | for (int i=0; i <= lastAddrIndx; ++i) | 
|  | 7504 | (*MIB).addOperand(*argOpers[i]); | 
|  | 7505 | MIB.addReg(t3); | 
| Mon P Wang | 1e2c6bf | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7506 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | 
|  | 7507 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7508 |  | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7509 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7510 | MIB.addReg(X86::EAX); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7511 |  | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7512 | // insert branch | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7513 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7514 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7515 | F->DeleteMachineInstr(mInstr);   // The pseudo instruction is gone now. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7516 | return nextMBB; | 
|  | 7517 | } | 
|  | 7518 |  | 
|  | 7519 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7520 | MachineBasicBlock * | 
| Evan Cheng | 29cfb67 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7521 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, | 
| Dan Gohman | 747e55b | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7522 | MachineBasicBlock *BB) const { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7523 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7524 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7525 | switch (MI->getOpcode()) { | 
|  | 7526 | default: assert(false && "Unexpected instr type to insert"); | 
| Mon P Wang | 9c2d26d | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7527 | case X86::CMOV_V1I64: | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7528 | case X86::CMOV_FR32: | 
|  | 7529 | case X86::CMOV_FR64: | 
|  | 7530 | case X86::CMOV_V4F32: | 
|  | 7531 | case X86::CMOV_V2F64: | 
| Evan Cheng | 5fb5a1f | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7532 | case X86::CMOV_V2I64: { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7533 | // To "insert" a SELECT_CC instruction, we actually have to insert the | 
|  | 7534 | // diamond control-flow pattern.  The incoming instruction knows the | 
|  | 7535 | // destination vreg to set, the condition code register to branch on, the | 
|  | 7536 | // true/false values to select between, and a branch opcode to use. | 
|  | 7537 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7538 | MachineFunction::iterator It = BB; | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7539 | ++It; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7540 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7541 | //  thisMBB: | 
|  | 7542 | //  ... | 
|  | 7543 | //   TrueVal = ... | 
|  | 7544 | //   cmpTY ccX, r1, r2 | 
|  | 7545 | //   bCC copy1MBB | 
|  | 7546 | //   fallthrough --> copy0MBB | 
|  | 7547 | MachineBasicBlock *thisMBB = BB; | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7548 | MachineFunction *F = BB->getParent(); | 
|  | 7549 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | 
|  | 7550 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7551 | unsigned Opc = | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7552 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7553 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7554 | F->insert(It, copy0MBB); | 
|  | 7555 | F->insert(It, sinkMBB); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7556 | // Update machine-CFG edges by transferring all successors of the current | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7557 | // block to the new block which will contain the Phi node for the select. | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7558 | sinkMBB->transferSuccessors(BB); | 
|  | 7559 |  | 
|  | 7560 | // Add the true and fallthrough blocks as its successors. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7561 | BB->addSuccessor(copy0MBB); | 
|  | 7562 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7563 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7564 | //  copy0MBB: | 
|  | 7565 | //   %FalseValue = ... | 
|  | 7566 | //   # fallthrough to sinkMBB | 
|  | 7567 | BB = copy0MBB; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7568 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7569 | // Update machine-CFG edges | 
|  | 7570 | BB->addSuccessor(sinkMBB); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7571 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7572 | //  sinkMBB: | 
|  | 7573 | //   %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | 
|  | 7574 | //  ... | 
|  | 7575 | BB = sinkMBB; | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7576 | BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg()) | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7577 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) | 
|  | 7578 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | 
|  | 7579 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7580 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7581 | return BB; | 
|  | 7582 | } | 
|  | 7583 |  | 
| Dale Johannesen | a2b3c17 | 2007-07-03 00:53:03 +0000 | [diff] [blame] | 7584 | case X86::FP32_TO_INT16_IN_MEM: | 
|  | 7585 | case X86::FP32_TO_INT32_IN_MEM: | 
|  | 7586 | case X86::FP32_TO_INT64_IN_MEM: | 
|  | 7587 | case X86::FP64_TO_INT16_IN_MEM: | 
|  | 7588 | case X86::FP64_TO_INT32_IN_MEM: | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7589 | case X86::FP64_TO_INT64_IN_MEM: | 
|  | 7590 | case X86::FP80_TO_INT16_IN_MEM: | 
|  | 7591 | case X86::FP80_TO_INT32_IN_MEM: | 
|  | 7592 | case X86::FP80_TO_INT64_IN_MEM: { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7593 | // Change the floating point control register to use "round towards zero" | 
|  | 7594 | // mode when truncating to an integer value. | 
|  | 7595 | MachineFunction *F = BB->getParent(); | 
|  | 7596 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7597 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7598 |  | 
|  | 7599 | // Load the old value of the high byte of the control word... | 
|  | 7600 | unsigned OldCW = | 
| Chris Lattner | a10fff5 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7601 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7602 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW), | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7603 | CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7604 |  | 
|  | 7605 | // Set the high part to be round to zero... | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7606 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx) | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7607 | .addImm(0xC7F); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7608 |  | 
|  | 7609 | // Reload the modified control word now... | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7610 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7611 |  | 
|  | 7612 | // Restore the memory image of control word to original value | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7613 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx) | 
| Evan Cheng | 20350c4 | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 7614 | .addReg(OldCW); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7615 |  | 
|  | 7616 | // Get the X86 opcode to use. | 
|  | 7617 | unsigned Opc; | 
|  | 7618 | switch (MI->getOpcode()) { | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 7619 | default: LLVM_UNREACHABLE("illegal opcode!"); | 
| Dale Johannesen | 3d7008c | 2007-07-04 21:07:47 +0000 | [diff] [blame] | 7620 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; | 
|  | 7621 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | 
|  | 7622 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | 
|  | 7623 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | 
|  | 7624 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | 
|  | 7625 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | 
| Dale Johannesen | 57c6ac5f | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7626 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; | 
|  | 7627 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | 
|  | 7628 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7629 | } | 
|  | 7630 |  | 
|  | 7631 | X86AddressMode AM; | 
|  | 7632 | MachineOperand &Op = MI->getOperand(0); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7633 | if (Op.isReg()) { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7634 | AM.BaseType = X86AddressMode::RegBase; | 
|  | 7635 | AM.Base.Reg = Op.getReg(); | 
|  | 7636 | } else { | 
|  | 7637 | AM.BaseType = X86AddressMode::FrameIndexBase; | 
| Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7638 | AM.Base.FrameIndex = Op.getIndex(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7639 | } | 
|  | 7640 | Op = MI->getOperand(1); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7641 | if (Op.isImm()) | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7642 | AM.Scale = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7643 | Op = MI->getOperand(2); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7644 | if (Op.isImm()) | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7645 | AM.IndexReg = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7646 | Op = MI->getOperand(3); | 
| Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7647 | if (Op.isGlobal()) { | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7648 | AM.GV = Op.getGlobal(); | 
|  | 7649 | } else { | 
| Chris Lattner | c0fb567 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 7650 | AM.Disp = Op.getImm(); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7651 | } | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7652 | addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM) | 
| Rafael Espindola | d173f42 | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 7653 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7654 |  | 
|  | 7655 | // Reload the original control word now. | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7656 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7657 |  | 
| Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7658 | F->DeleteMachineInstr(MI);   // The pseudo instruction is gone now. | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7659 | return BB; | 
|  | 7660 | } | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7661 | case X86::ATOMAND32: | 
|  | 7662 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7663 | X86::AND32ri, X86::MOV32rm, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7664 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7665 | X86::NOT32r, X86::EAX, | 
|  | 7666 | X86::GR32RegisterClass); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7667 | case X86::ATOMOR32: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7668 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, | 
|  | 7669 | X86::OR32ri, X86::MOV32rm, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7670 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7671 | X86::NOT32r, X86::EAX, | 
|  | 7672 | X86::GR32RegisterClass); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7673 | case X86::ATOMXOR32: | 
|  | 7674 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7675 | X86::XOR32ri, X86::MOV32rm, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7676 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7677 | X86::NOT32r, X86::EAX, | 
|  | 7678 | X86::GR32RegisterClass); | 
| Andrew Lenharth | f88d50b | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7679 | case X86::ATOMNAND32: | 
|  | 7680 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7681 | X86::AND32ri, X86::MOV32rm, | 
|  | 7682 | X86::LCMPXCHG32, X86::MOV32rr, | 
|  | 7683 | X86::NOT32r, X86::EAX, | 
|  | 7684 | X86::GR32RegisterClass, true); | 
| Mon P Wang | 3e58393 | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7685 | case X86::ATOMMIN32: | 
|  | 7686 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | 
|  | 7687 | case X86::ATOMMAX32: | 
|  | 7688 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | 
|  | 7689 | case X86::ATOMUMIN32: | 
|  | 7690 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | 
|  | 7691 | case X86::ATOMUMAX32: | 
|  | 7692 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7693 |  | 
|  | 7694 | case X86::ATOMAND16: | 
|  | 7695 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7696 | X86::AND16ri, X86::MOV16rm, | 
|  | 7697 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7698 | X86::NOT16r, X86::AX, | 
|  | 7699 | X86::GR16RegisterClass); | 
|  | 7700 | case X86::ATOMOR16: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7701 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7702 | X86::OR16ri, X86::MOV16rm, | 
|  | 7703 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7704 | X86::NOT16r, X86::AX, | 
|  | 7705 | X86::GR16RegisterClass); | 
|  | 7706 | case X86::ATOMXOR16: | 
|  | 7707 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | 
|  | 7708 | X86::XOR16ri, X86::MOV16rm, | 
|  | 7709 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7710 | X86::NOT16r, X86::AX, | 
|  | 7711 | X86::GR16RegisterClass); | 
|  | 7712 | case X86::ATOMNAND16: | 
|  | 7713 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | 
|  | 7714 | X86::AND16ri, X86::MOV16rm, | 
|  | 7715 | X86::LCMPXCHG16, X86::MOV16rr, | 
|  | 7716 | X86::NOT16r, X86::AX, | 
|  | 7717 | X86::GR16RegisterClass, true); | 
|  | 7718 | case X86::ATOMMIN16: | 
|  | 7719 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | 
|  | 7720 | case X86::ATOMMAX16: | 
|  | 7721 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | 
|  | 7722 | case X86::ATOMUMIN16: | 
|  | 7723 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | 
|  | 7724 | case X86::ATOMUMAX16: | 
|  | 7725 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | 
|  | 7726 |  | 
|  | 7727 | case X86::ATOMAND8: | 
|  | 7728 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7729 | X86::AND8ri, X86::MOV8rm, | 
|  | 7730 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7731 | X86::NOT8r, X86::AL, | 
|  | 7732 | X86::GR8RegisterClass); | 
|  | 7733 | case X86::ATOMOR8: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7734 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, | 
| Dale Johannesen | 5afbf51 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7735 | X86::OR8ri, X86::MOV8rm, | 
|  | 7736 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7737 | X86::NOT8r, X86::AL, | 
|  | 7738 | X86::GR8RegisterClass); | 
|  | 7739 | case X86::ATOMXOR8: | 
|  | 7740 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | 
|  | 7741 | X86::XOR8ri, X86::MOV8rm, | 
|  | 7742 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7743 | X86::NOT8r, X86::AL, | 
|  | 7744 | X86::GR8RegisterClass); | 
|  | 7745 | case X86::ATOMNAND8: | 
|  | 7746 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | 
|  | 7747 | X86::AND8ri, X86::MOV8rm, | 
|  | 7748 | X86::LCMPXCHG8, X86::MOV8rr, | 
|  | 7749 | X86::NOT8r, X86::AL, | 
|  | 7750 | X86::GR8RegisterClass, true); | 
|  | 7751 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7752 | // This group is for 64-bit host. | 
| Dale Johannesen | 6f765f3 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7753 | case X86::ATOMAND64: | 
|  | 7754 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7755 | X86::AND64ri32, X86::MOV64rm, | 
| Dale Johannesen | 6f765f3 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7756 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7757 | X86::NOT64r, X86::RAX, | 
|  | 7758 | X86::GR64RegisterClass); | 
|  | 7759 | case X86::ATOMOR64: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7760 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, | 
|  | 7761 | X86::OR64ri32, X86::MOV64rm, | 
| Dale Johannesen | 6f765f3 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7762 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7763 | X86::NOT64r, X86::RAX, | 
|  | 7764 | X86::GR64RegisterClass); | 
|  | 7765 | case X86::ATOMXOR64: | 
|  | 7766 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7767 | X86::XOR64ri32, X86::MOV64rm, | 
| Dale Johannesen | 6f765f3 | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7768 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7769 | X86::NOT64r, X86::RAX, | 
|  | 7770 | X86::GR64RegisterClass); | 
|  | 7771 | case X86::ATOMNAND64: | 
|  | 7772 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | 
|  | 7773 | X86::AND64ri32, X86::MOV64rm, | 
|  | 7774 | X86::LCMPXCHG64, X86::MOV64rr, | 
|  | 7775 | X86::NOT64r, X86::RAX, | 
|  | 7776 | X86::GR64RegisterClass, true); | 
|  | 7777 | case X86::ATOMMIN64: | 
|  | 7778 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | 
|  | 7779 | case X86::ATOMMAX64: | 
|  | 7780 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | 
|  | 7781 | case X86::ATOMUMIN64: | 
|  | 7782 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | 
|  | 7783 | case X86::ATOMUMAX64: | 
|  | 7784 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7785 |  | 
|  | 7786 | // This group does 64-bit operations on a 32-bit host. | 
|  | 7787 | case X86::ATOMAND6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7788 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7789 | X86::AND32rr, X86::AND32rr, | 
|  | 7790 | X86::AND32ri, X86::AND32ri, | 
|  | 7791 | false); | 
|  | 7792 | case X86::ATOMOR6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7793 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7794 | X86::OR32rr, X86::OR32rr, | 
|  | 7795 | X86::OR32ri, X86::OR32ri, | 
|  | 7796 | false); | 
|  | 7797 | case X86::ATOMXOR6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7798 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7799 | X86::XOR32rr, X86::XOR32rr, | 
|  | 7800 | X86::XOR32ri, X86::XOR32ri, | 
|  | 7801 | false); | 
|  | 7802 | case X86::ATOMNAND6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7803 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7804 | X86::AND32rr, X86::AND32rr, | 
|  | 7805 | X86::AND32ri, X86::AND32ri, | 
|  | 7806 | true); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7807 | case X86::ATOMADD6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7808 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7809 | X86::ADD32rr, X86::ADC32rr, | 
|  | 7810 | X86::ADD32ri, X86::ADC32ri, | 
|  | 7811 | false); | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7812 | case X86::ATOMSUB6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7813 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 867d549 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7814 | X86::SUB32rr, X86::SBB32rr, | 
|  | 7815 | X86::SUB32ri, X86::SBB32ri, | 
|  | 7816 | false); | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7817 | case X86::ATOMSWAP6432: | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7818 | return EmitAtomicBit6432WithCustomInserter(MI, BB, | 
| Dale Johannesen | 8c36a1c | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7819 | X86::MOV32rr, X86::MOV32rr, | 
|  | 7820 | X86::MOV32ri, X86::MOV32ri, | 
|  | 7821 | false); | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 7822 | } | 
|  | 7823 | } | 
|  | 7824 |  | 
|  | 7825 | //===----------------------------------------------------------------------===// | 
|  | 7826 | //                           X86 Optimization Hooks | 
|  | 7827 | //===----------------------------------------------------------------------===// | 
|  | 7828 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7829 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, | 
| Dan Gohman | e1d9ee6 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7830 | const APInt &Mask, | 
| Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7831 | APInt &KnownZero, | 
|  | 7832 | APInt &KnownOne, | 
| Dan Gohman | 309d3d5 | 2007-06-22 14:59:07 +0000 | [diff] [blame] | 7833 | const SelectionDAG &DAG, | 
| Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7834 | unsigned Depth) const { | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7835 | unsigned Opc = Op.getOpcode(); | 
| Evan Cheng | 6d196db | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7836 | assert((Opc >= ISD::BUILTIN_OP_END || | 
|  | 7837 | Opc == ISD::INTRINSIC_WO_CHAIN || | 
|  | 7838 | Opc == ISD::INTRINSIC_W_CHAIN || | 
|  | 7839 | Opc == ISD::INTRINSIC_VOID) && | 
|  | 7840 | "Should use MaskedValueIsZero if you don't know whether Op" | 
|  | 7841 | " is a target node!"); | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7842 |  | 
| Dan Gohman | 9ca025f | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7843 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);   // Don't know anything. | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7844 | switch (Opc) { | 
| Evan Cheng | 6d196db | 2006-04-05 06:11:20 +0000 | [diff] [blame] | 7845 | default: break; | 
| Evan Cheng | dc636c4 | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7846 | case X86ISD::ADD: | 
|  | 7847 | case X86ISD::SUB: | 
|  | 7848 | case X86ISD::SMUL: | 
|  | 7849 | case X86ISD::UMUL: | 
| Dan Gohman | 55d7b2a | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7850 | case X86ISD::INC: | 
|  | 7851 | case X86ISD::DEC: | 
| Evan Cheng | dc636c4 | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7852 | // These nodes' second result is a boolean. | 
|  | 7853 | if (Op.getResNo() == 0) | 
|  | 7854 | break; | 
|  | 7855 | // Fallthrough | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7856 | case X86ISD::SETCC: | 
| Dan Gohman | f990faf | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7857 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), | 
|  | 7858 | Mask.getBitWidth() - 1); | 
| Nate Begeman | 8a77efe | 2006-02-16 21:11:51 +0000 | [diff] [blame] | 7859 | break; | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7860 | } | 
| Evan Cheng | 9cdc16c | 2005-12-21 23:05:39 +0000 | [diff] [blame] | 7861 | } | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 7862 |  | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7863 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7864 | /// node is a GlobalAddress + offset. | 
|  | 7865 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | 
|  | 7866 | GlobalValue* &GA, int64_t &Offset) const{ | 
|  | 7867 | if (N->getOpcode() == X86ISD::Wrapper) { | 
|  | 7868 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7869 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); | 
| Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7870 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7871 | return true; | 
|  | 7872 | } | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7873 | } | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7874 | return TargetLowering::isGAPlusOffset(N, GA, Offset); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7875 | } | 
|  | 7876 |  | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7877 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, | 
|  | 7878 | const TargetLowering &TLI) { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7879 | GlobalValue *GV; | 
| Nick Lewycky | f5b9938 | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 7880 | int64_t Offset = 0; | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7881 | if (TLI.isGAPlusOffset(Base, GV, Offset)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7882 | return (GV->getAlignment() >= N && (Offset % N) == 0); | 
| Chris Lattner | 250789f | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 7883 | // DAG combine handles the stack object case. | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7884 | return false; | 
|  | 7885 | } | 
|  | 7886 |  | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7887 | static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems, | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7888 | MVT EVT, LoadSDNode *&LDBase, | 
|  | 7889 | unsigned &LastLoadedElt, | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7890 | SelectionDAG &DAG, MachineFrameInfo *MFI, | 
|  | 7891 | const TargetLowering &TLI) { | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7892 | LDBase = NULL; | 
| Anton Korobeynikov | 06039d1 | 2009-06-09 23:00:39 +0000 | [diff] [blame] | 7893 | LastLoadedElt = -1U; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7894 | for (unsigned i = 0; i < NumElems; ++i) { | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7895 | if (N->getMaskElt(i) < 0) { | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7896 | if (!LDBase) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7897 | return false; | 
|  | 7898 | continue; | 
|  | 7899 | } | 
|  | 7900 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7901 | SDValue Elt = DAG.getShuffleScalarElt(N, i); | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7902 | if (!Elt.getNode() || | 
|  | 7903 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7904 | return false; | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7905 | if (!LDBase) { | 
|  | 7906 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) | 
| Evan Cheng | 71b9afb | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 7907 | return false; | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7908 | LDBase = cast<LoadSDNode>(Elt.getNode()); | 
|  | 7909 | LastLoadedElt = i; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7910 | continue; | 
|  | 7911 | } | 
|  | 7912 | if (Elt.getOpcode() == ISD::UNDEF) | 
|  | 7913 | continue; | 
|  | 7914 |  | 
| Nate Begeman | 624690c | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7915 | LoadSDNode *LD = cast<LoadSDNode>(Elt); | 
| Nate Begeman | 624690c | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7916 | if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI)) | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7917 | return false; | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7918 | LastLoadedElt = i; | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7919 | } | 
|  | 7920 | return true; | 
|  | 7921 | } | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7922 |  | 
|  | 7923 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to | 
|  | 7924 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | 
|  | 7925 | /// if the load addresses are consecutive, non-overlapping, and in the right | 
| Mon P Wang | 9c186c5 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7926 | /// order.  In the case of v2i64, it will see if it can rewrite the | 
|  | 7927 | /// shuffle to be an appropriate build vector so it can take advantage of | 
|  | 7928 | // performBuildVectorCombine. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7929 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7930 | const TargetLowering &TLI) { | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7931 | DebugLoc dl = N->getDebugLoc(); | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7932 | MVT VT = N->getValueType(0); | 
|  | 7933 | MVT EVT = VT.getVectorElementType(); | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7934 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); | 
|  | 7935 | unsigned NumElems = VT.getVectorNumElements(); | 
| Mon P Wang | 9c186c5 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7936 |  | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7937 | if (VT.getSizeInBits() != 128) | 
|  | 7938 | return SDValue(); | 
|  | 7939 |  | 
| Mon P Wang | 9c186c5 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7940 | // Try to combine a vector_shuffle into a 128-bit load. | 
|  | 7941 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7942 | LoadSDNode *LD = NULL; | 
|  | 7943 | unsigned LastLoadedElt; | 
|  | 7944 | if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG, | 
|  | 7945 | MFI, TLI)) | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7946 | return SDValue(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 7947 |  | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7948 | if (LastLoadedElt == NumElems - 1) { | 
|  | 7949 | if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI)) | 
|  | 7950 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), | 
|  | 7951 | LD->getSrcValue(), LD->getSrcValueOffset(), | 
|  | 7952 | LD->isVolatile()); | 
| Dale Johannesen | 1eb1ef2 | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7953 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7954 | LD->getSrcValue(), LD->getSrcValueOffset(), | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7955 | LD->isVolatile(), LD->getAlignment()); | 
|  | 7956 | } else if (NumElems == 4 && LastLoadedElt == 1) { | 
|  | 7957 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); | 
| Nate Begeman | 624690c | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7958 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; | 
|  | 7959 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); | 
| Nate Begeman | 624690c | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7960 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode); | 
|  | 7961 | } | 
|  | 7962 | return SDValue(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7963 | } | 
| Evan Cheng | 961339b | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7964 |  | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7965 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7966 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7967 | const X86Subtarget *Subtarget) { | 
|  | 7968 | DebugLoc DL = N->getDebugLoc(); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7969 | SDValue Cond = N->getOperand(0); | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7970 | // Get the LHS/RHS of the select. | 
|  | 7971 | SDValue LHS = N->getOperand(1); | 
|  | 7972 | SDValue RHS = N->getOperand(2); | 
|  | 7973 |  | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 7974 | // If we have SSE[12] support, try to form min/max nodes. | 
|  | 7975 | if (Subtarget->hasSSE2() && | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7976 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && | 
|  | 7977 | Cond.getOpcode() == ISD::SETCC) { | 
|  | 7978 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7979 |  | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7980 | unsigned Opcode = 0; | 
|  | 7981 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { | 
|  | 7982 | switch (CC) { | 
|  | 7983 | default: break; | 
|  | 7984 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min | 
|  | 7985 | case ISD::SETULE: | 
|  | 7986 | case ISD::SETLE: | 
|  | 7987 | if (!UnsafeFPMath) break; | 
|  | 7988 | // FALL THROUGH. | 
|  | 7989 | case ISD::SETOLT:  // (X olt/lt Y) ? X : Y -> min | 
|  | 7990 | case ISD::SETLT: | 
|  | 7991 | Opcode = X86ISD::FMIN; | 
|  | 7992 | break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 7993 |  | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7994 | case ISD::SETOGT: // (X > Y) ? X : Y -> max | 
|  | 7995 | case ISD::SETUGT: | 
|  | 7996 | case ISD::SETGT: | 
|  | 7997 | if (!UnsafeFPMath) break; | 
|  | 7998 | // FALL THROUGH. | 
|  | 7999 | case ISD::SETUGE:  // (X uge/ge Y) ? X : Y -> max | 
|  | 8000 | case ISD::SETGE: | 
|  | 8001 | Opcode = X86ISD::FMAX; | 
|  | 8002 | break; | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8003 | } | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8004 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { | 
|  | 8005 | switch (CC) { | 
|  | 8006 | default: break; | 
|  | 8007 | case ISD::SETOGT: // (X > Y) ? Y : X -> min | 
|  | 8008 | case ISD::SETUGT: | 
|  | 8009 | case ISD::SETGT: | 
|  | 8010 | if (!UnsafeFPMath) break; | 
|  | 8011 | // FALL THROUGH. | 
|  | 8012 | case ISD::SETUGE:  // (X uge/ge Y) ? Y : X -> min | 
|  | 8013 | case ISD::SETGE: | 
|  | 8014 | Opcode = X86ISD::FMIN; | 
|  | 8015 | break; | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8016 |  | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8017 | case ISD::SETOLE:   // (X <= Y) ? Y : X -> max | 
|  | 8018 | case ISD::SETULE: | 
|  | 8019 | case ISD::SETLE: | 
|  | 8020 | if (!UnsafeFPMath) break; | 
|  | 8021 | // FALL THROUGH. | 
|  | 8022 | case ISD::SETOLT:   // (X olt/lt Y) ? Y : X -> max | 
|  | 8023 | case ISD::SETLT: | 
|  | 8024 | Opcode = X86ISD::FMAX; | 
|  | 8025 | break; | 
|  | 8026 | } | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8027 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8028 |  | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8029 | if (Opcode) | 
|  | 8030 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8031 | } | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8032 |  | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8033 | // If this is a select between two integer constants, try to do some | 
|  | 8034 | // optimizations. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8035 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { | 
|  | 8036 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8037 | // Don't do this for crazy integer types. | 
|  | 8038 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | 
|  | 8039 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8040 | // so that TrueC (the true value) is larger than FalseC. | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8041 | bool NeedsCondInvert = false; | 
|  | 8042 |  | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8043 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8044 | // Efficiently invertible. | 
|  | 8045 | (Cond.getOpcode() == ISD::SETCC ||  // setcc -> invertible. | 
|  | 8046 | (Cond.getOpcode() == ISD::XOR &&   // xor(X, C) -> invertible. | 
|  | 8047 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | 
|  | 8048 | NeedsCondInvert = true; | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8049 | std::swap(TrueC, FalseC); | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8050 | } | 
|  | 8051 |  | 
|  | 8052 | // Optimize C ? 8 : 0 -> zext(C) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8053 | if (FalseC->getAPIntValue() == 0 && | 
|  | 8054 | TrueC->getAPIntValue().isPowerOf2()) { | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8055 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 8056 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 8057 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 8058 |  | 
|  | 8059 | // Zero extend the condition if needed. | 
|  | 8060 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | 
|  | 8061 |  | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8062 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8063 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, | 
|  | 8064 | DAG.getConstant(ShAmt, MVT::i8)); | 
|  | 8065 | } | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8066 |  | 
|  | 8067 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8068 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8069 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 8070 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 8071 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 8072 |  | 
|  | 8073 | // Zero extend the condition if needed. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8074 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 8075 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8076 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8077 | SDValue(FalseC, 0)); | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8078 | } | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8079 |  | 
|  | 8080 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 8081 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
|  | 8082 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
|  | 8083 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
|  | 8084 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
|  | 8085 |  | 
|  | 8086 | bool isFastMultiplier = false; | 
|  | 8087 | if (Diff < 10) { | 
|  | 8088 | switch ((unsigned char)Diff) { | 
|  | 8089 | default: break; | 
|  | 8090 | case 1:  // result = add base, cond | 
|  | 8091 | case 2:  // result = lea base(    , cond*2) | 
|  | 8092 | case 3:  // result = lea base(cond, cond*2) | 
|  | 8093 | case 4:  // result = lea base(    , cond*4) | 
|  | 8094 | case 5:  // result = lea base(cond, cond*4) | 
|  | 8095 | case 8:  // result = lea base(    , cond*8) | 
|  | 8096 | case 9:  // result = lea base(cond, cond*8) | 
|  | 8097 | isFastMultiplier = true; | 
|  | 8098 | break; | 
|  | 8099 | } | 
|  | 8100 | } | 
|  | 8101 |  | 
|  | 8102 | if (isFastMultiplier) { | 
|  | 8103 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 8104 | if (NeedsCondInvert) // Invert the condition if needed. | 
|  | 8105 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | 
|  | 8106 | DAG.getConstant(1, Cond.getValueType())); | 
|  | 8107 |  | 
|  | 8108 | // Zero extend the condition if needed. | 
|  | 8109 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 8110 | Cond); | 
|  | 8111 | // Scale the condition by the difference. | 
|  | 8112 | if (Diff != 1) | 
|  | 8113 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 8114 | DAG.getConstant(Diff, Cond.getValueType())); | 
|  | 8115 |  | 
|  | 8116 | // Add the base if non-zero. | 
|  | 8117 | if (FalseC->getAPIntValue() != 0) | 
|  | 8118 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 8119 | SDValue(FalseC, 0)); | 
|  | 8120 | return Cond; | 
|  | 8121 | } | 
|  | 8122 | } | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8123 | } | 
|  | 8124 | } | 
|  | 8125 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8126 | return SDValue(); | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8127 | } | 
|  | 8128 |  | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8129 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] | 
|  | 8130 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 8131 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 8132 | DebugLoc DL = N->getDebugLoc(); | 
|  | 8133 |  | 
|  | 8134 | // If the flag operand isn't dead, don't touch this CMOV. | 
|  | 8135 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | 
|  | 8136 | return SDValue(); | 
|  | 8137 |  | 
|  | 8138 | // If this is a select between two integer constants, try to do some | 
|  | 8139 | // optimizations.  Note that the operands are ordered the opposite of SELECT | 
|  | 8140 | // operands. | 
|  | 8141 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | 
|  | 8142 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | 
|  | 8143 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | 
|  | 8144 | // larger than FalseC (the false value). | 
|  | 8145 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | 
|  | 8146 |  | 
|  | 8147 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { | 
|  | 8148 | CC = X86::GetOppositeBranchCondition(CC); | 
|  | 8149 | std::swap(TrueC, FalseC); | 
|  | 8150 | } | 
|  | 8151 |  | 
|  | 8152 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3.  Likewise for any pow2/0. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8153 | // This is efficient for any integer data type (including i8/i16) and | 
|  | 8154 | // shift amount. | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8155 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { | 
|  | 8156 | SDValue Cond = N->getOperand(3); | 
|  | 8157 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 8158 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 8159 |  | 
|  | 8160 | // Zero extend the condition if needed. | 
|  | 8161 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | 
|  | 8162 |  | 
|  | 8163 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | 
|  | 8164 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | 
|  | 8165 | DAG.getConstant(ShAmt, MVT::i8)); | 
|  | 8166 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 8167 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 8168 | return Cond; | 
|  | 8169 | } | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8170 |  | 
|  | 8171 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.  This is efficient | 
|  | 8172 | // for any integer data type, including i8/i16. | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8173 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { | 
|  | 8174 | SDValue Cond = N->getOperand(3); | 
|  | 8175 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 8176 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 8177 |  | 
|  | 8178 | // Zero extend the condition if needed. | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8179 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, | 
|  | 8180 | FalseC->getValueType(0), Cond); | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8181 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 8182 | SDValue(FalseC, 0)); | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8183 |  | 
| Chris Lattner | 4be6df5 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8184 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 8185 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 8186 | return Cond; | 
|  | 8187 | } | 
| Chris Lattner | 99cc133 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8188 |  | 
|  | 8189 | // Optimize cases that will turn into an LEA instruction.  This requires | 
|  | 8190 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | 
|  | 8191 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | 
|  | 8192 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | 
|  | 8193 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | 
|  | 8194 |  | 
|  | 8195 | bool isFastMultiplier = false; | 
|  | 8196 | if (Diff < 10) { | 
|  | 8197 | switch ((unsigned char)Diff) { | 
|  | 8198 | default: break; | 
|  | 8199 | case 1:  // result = add base, cond | 
|  | 8200 | case 2:  // result = lea base(    , cond*2) | 
|  | 8201 | case 3:  // result = lea base(cond, cond*2) | 
|  | 8202 | case 4:  // result = lea base(    , cond*4) | 
|  | 8203 | case 5:  // result = lea base(cond, cond*4) | 
|  | 8204 | case 8:  // result = lea base(    , cond*8) | 
|  | 8205 | case 9:  // result = lea base(cond, cond*8) | 
|  | 8206 | isFastMultiplier = true; | 
|  | 8207 | break; | 
|  | 8208 | } | 
|  | 8209 | } | 
|  | 8210 |  | 
|  | 8211 | if (isFastMultiplier) { | 
|  | 8212 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | 
|  | 8213 | SDValue Cond = N->getOperand(3); | 
|  | 8214 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | 
|  | 8215 | DAG.getConstant(CC, MVT::i8), Cond); | 
|  | 8216 | // Zero extend the condition if needed. | 
|  | 8217 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | 
|  | 8218 | Cond); | 
|  | 8219 | // Scale the condition by the difference. | 
|  | 8220 | if (Diff != 1) | 
|  | 8221 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | 
|  | 8222 | DAG.getConstant(Diff, Cond.getValueType())); | 
|  | 8223 |  | 
|  | 8224 | // Add the base if non-zero. | 
|  | 8225 | if (FalseC->getAPIntValue() != 0) | 
|  | 8226 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | 
|  | 8227 | SDValue(FalseC, 0)); | 
|  | 8228 | if (N->getNumValues() == 2)  // Dead flag value? | 
|  | 8229 | return DCI.CombineTo(N, Cond, SDValue()); | 
|  | 8230 | return Cond; | 
|  | 8231 | } | 
|  | 8232 | } | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8233 | } | 
|  | 8234 | } | 
|  | 8235 | return SDValue(); | 
|  | 8236 | } | 
|  | 8237 |  | 
|  | 8238 |  | 
| Evan Cheng | fd81c73 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8239 | /// PerformMulCombine - Optimize a single multiply with constant into two | 
|  | 8240 | /// in order to implement it with two cheaper instructions, e.g. | 
|  | 8241 | /// LEA + SHL, LEA + LEA. | 
|  | 8242 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | 
|  | 8243 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 8244 | if (DAG.getMachineFunction(). | 
|  | 8245 | getFunction()->hasFnAttr(Attribute::OptimizeForSize)) | 
|  | 8246 | return SDValue(); | 
|  | 8247 |  | 
|  | 8248 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) | 
|  | 8249 | return SDValue(); | 
|  | 8250 |  | 
|  | 8251 | MVT VT = N->getValueType(0); | 
|  | 8252 | if (VT != MVT::i64) | 
|  | 8253 | return SDValue(); | 
|  | 8254 |  | 
|  | 8255 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | 
|  | 8256 | if (!C) | 
|  | 8257 | return SDValue(); | 
|  | 8258 | uint64_t MulAmt = C->getZExtValue(); | 
|  | 8259 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | 
|  | 8260 | return SDValue(); | 
|  | 8261 |  | 
|  | 8262 | uint64_t MulAmt1 = 0; | 
|  | 8263 | uint64_t MulAmt2 = 0; | 
|  | 8264 | if ((MulAmt % 9) == 0) { | 
|  | 8265 | MulAmt1 = 9; | 
|  | 8266 | MulAmt2 = MulAmt / 9; | 
|  | 8267 | } else if ((MulAmt % 5) == 0) { | 
|  | 8268 | MulAmt1 = 5; | 
|  | 8269 | MulAmt2 = MulAmt / 5; | 
|  | 8270 | } else if ((MulAmt % 3) == 0) { | 
|  | 8271 | MulAmt1 = 3; | 
|  | 8272 | MulAmt2 = MulAmt / 3; | 
|  | 8273 | } | 
|  | 8274 | if (MulAmt2 && | 
|  | 8275 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | 
|  | 8276 | DebugLoc DL = N->getDebugLoc(); | 
|  | 8277 |  | 
|  | 8278 | if (isPowerOf2_64(MulAmt2) && | 
|  | 8279 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | 
|  | 8280 | // If second multiplifer is pow2, issue it first. We want the multiply by | 
|  | 8281 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | 
|  | 8282 | // is an add. | 
|  | 8283 | std::swap(MulAmt1, MulAmt2); | 
|  | 8284 |  | 
|  | 8285 | SDValue NewMul; | 
|  | 8286 | if (isPowerOf2_64(MulAmt1)) | 
|  | 8287 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), | 
|  | 8288 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); | 
|  | 8289 | else | 
| Evan Cheng | a84a318 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8290 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), | 
| Evan Cheng | fd81c73 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8291 | DAG.getConstant(MulAmt1, VT)); | 
|  | 8292 |  | 
|  | 8293 | if (isPowerOf2_64(MulAmt2)) | 
|  | 8294 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, | 
|  | 8295 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); | 
|  | 8296 | else | 
| Evan Cheng | a84a318 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8297 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, | 
| Evan Cheng | fd81c73 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8298 | DAG.getConstant(MulAmt2, VT)); | 
|  | 8299 |  | 
|  | 8300 | // Do not add new nodes to DAG combiner worklist. | 
|  | 8301 | DCI.CombineTo(N, NewMul, false); | 
|  | 8302 | } | 
|  | 8303 | return SDValue(); | 
|  | 8304 | } | 
|  | 8305 |  | 
|  | 8306 |  | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8307 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts | 
|  | 8308 | ///                       when possible. | 
|  | 8309 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | 
|  | 8310 | const X86Subtarget *Subtarget) { | 
|  | 8311 | // On X86 with SSE2 support, we can transform this to a vector shift if | 
|  | 8312 | // all elements are shifted by the same amount.  We can't do this in legalize | 
|  | 8313 | // because the a constant vector is typically transformed to a constant pool | 
|  | 8314 | // so we have no knowledge of the shift amount. | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8315 | if (!Subtarget->hasSSE2()) | 
|  | 8316 | return SDValue(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8317 |  | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8318 | MVT VT = N->getValueType(0); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8319 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) | 
|  | 8320 | return SDValue(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8321 |  | 
| Mon P Wang | 5a685a5 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8322 | SDValue ShAmtOp = N->getOperand(1); | 
|  | 8323 | MVT EltVT = VT.getVectorElementType(); | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8324 | DebugLoc DL = N->getDebugLoc(); | 
| Mon P Wang | 5a685a5 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8325 | SDValue BaseShAmt; | 
|  | 8326 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { | 
|  | 8327 | unsigned NumElts = VT.getVectorNumElements(); | 
|  | 8328 | unsigned i = 0; | 
|  | 8329 | for (; i != NumElts; ++i) { | 
|  | 8330 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 8331 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 8332 | BaseShAmt = Arg; | 
|  | 8333 | break; | 
|  | 8334 | } | 
|  | 8335 | for (; i != NumElts; ++i) { | 
|  | 8336 | SDValue Arg = ShAmtOp.getOperand(i); | 
|  | 8337 | if (Arg.getOpcode() == ISD::UNDEF) continue; | 
|  | 8338 | if (Arg != BaseShAmt) { | 
|  | 8339 | return SDValue(); | 
|  | 8340 | } | 
|  | 8341 | } | 
|  | 8342 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | 
| Nate Begeman | 8d6d4b9 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8343 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { | 
|  | 8344 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | 
|  | 8345 | DAG.getIntPtrConstant(0)); | 
| Mon P Wang | 5a685a5 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8346 | } else | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8347 | return SDValue(); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8348 |  | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8349 | if (EltVT.bitsGT(MVT::i32)) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8350 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8351 | else if (EltVT.bitsLT(MVT::i32)) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8352 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8353 |  | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8354 | // The shift amount is identical so we can do a vector shift. | 
|  | 8355 | SDValue  ValOp = N->getOperand(0); | 
|  | 8356 | switch (N->getOpcode()) { | 
|  | 8357 | default: | 
| Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 8358 | LLVM_UNREACHABLE("Unknown shift opcode!"); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8359 | break; | 
|  | 8360 | case ISD::SHL: | 
|  | 8361 | if (VT == MVT::v2i64) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8362 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8363 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), | 
|  | 8364 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8365 | if (VT == MVT::v4i32) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8366 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8367 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), | 
|  | 8368 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8369 | if (VT == MVT::v8i16) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8370 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8371 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), | 
|  | 8372 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8373 | break; | 
|  | 8374 | case ISD::SRA: | 
|  | 8375 | if (VT == MVT::v4i32) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8376 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8377 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), | 
|  | 8378 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8379 | if (VT == MVT::v8i16) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8380 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8381 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), | 
|  | 8382 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8383 | break; | 
|  | 8384 | case ISD::SRL: | 
|  | 8385 | if (VT == MVT::v2i64) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8386 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8387 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), | 
|  | 8388 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8389 | if (VT == MVT::v4i32) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8390 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8391 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), | 
|  | 8392 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8393 | if (VT ==  MVT::v8i16) | 
| Chris Lattner | 248ad00 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8394 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8395 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), | 
|  | 8396 | ValOp, BaseShAmt); | 
| Nate Begeman | a2550a8 | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8397 | break; | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8398 | } | 
|  | 8399 | return SDValue(); | 
|  | 8400 | } | 
|  | 8401 |  | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8402 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8403 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8404 | const X86Subtarget *Subtarget) { | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8405 | // Turn load->store of MMX types into GPR load/stores.  This avoids clobbering | 
|  | 8406 | // the FP state in cases where an emms may be missing. | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8407 | // A preferable solution to the general problem is to figure out the right | 
|  | 8408 | // places to insert EMMS.  This qualifies as a quick hack. | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8409 |  | 
|  | 8410 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8411 | StoreSDNode *St = cast<StoreSDNode>(N); | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8412 | MVT VT = St->getValue().getValueType(); | 
|  | 8413 | if (VT.getSizeInBits() != 64) | 
|  | 8414 | return SDValue(); | 
|  | 8415 |  | 
| Devang Patel | d1c7d34 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 8416 | const Function *F = DAG.getMachineFunction().getFunction(); | 
|  | 8417 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | 
|  | 8418 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps | 
|  | 8419 | && Subtarget->hasSSE2(); | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8420 | if ((VT.isVector() || | 
|  | 8421 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8422 | isa<LoadSDNode>(St->getValue()) && | 
|  | 8423 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | 
|  | 8424 | St->getChain().hasOneUse() && !St->isVolatile()) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8425 | SDNode* LdVal = St->getValue().getNode(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8426 | LoadSDNode *Ld = 0; | 
|  | 8427 | int TokenFactorIndex = -1; | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8428 | SmallVector<SDValue, 8> Ops; | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8429 | SDNode* ChainVal = St->getChain().getNode(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8430 | // Must be a store of a load.  We currently handle two cases:  the load | 
|  | 8431 | // is a direct child, and it's under an intervening TokenFactor.  It is | 
|  | 8432 | // possible to dig deeper under nested TokenFactors. | 
| Dale Johannesen | 65b404d | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 8433 | if (ChainVal == LdVal) | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8434 | Ld = cast<LoadSDNode>(St->getChain()); | 
|  | 8435 | else if (St->getValue().hasOneUse() && | 
|  | 8436 | ChainVal->getOpcode() == ISD::TokenFactor) { | 
|  | 8437 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8438 | if (ChainVal->getOperand(i).getNode() == LdVal) { | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8439 | TokenFactorIndex = i; | 
|  | 8440 | Ld = cast<LoadSDNode>(St->getValue()); | 
|  | 8441 | } else | 
|  | 8442 | Ops.push_back(ChainVal->getOperand(i)); | 
|  | 8443 | } | 
|  | 8444 | } | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8445 |  | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8446 | if (!Ld || !ISD::isNormalLoad(Ld)) | 
|  | 8447 | return SDValue(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8448 |  | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8449 | // If this is not the MMX case, i.e. we are just turning i64 load/store | 
|  | 8450 | // into f64 load/store, avoid the transformation if there are multiple | 
|  | 8451 | // uses of the loaded value. | 
|  | 8452 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | 
|  | 8453 | return SDValue(); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8454 |  | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8455 | DebugLoc LdDL = Ld->getDebugLoc(); | 
|  | 8456 | DebugLoc StDL = N->getDebugLoc(); | 
|  | 8457 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | 
|  | 8458 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | 
|  | 8459 | // pair instead. | 
|  | 8460 | if (Subtarget->is64Bit() || F64IsLegal) { | 
|  | 8461 | MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; | 
|  | 8462 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), | 
|  | 8463 | Ld->getBasePtr(), Ld->getSrcValue(), | 
|  | 8464 | Ld->getSrcValueOffset(), Ld->isVolatile(), | 
|  | 8465 | Ld->getAlignment()); | 
|  | 8466 | SDValue NewChain = NewLd.getValue(1); | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8467 | if (TokenFactorIndex != -1) { | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8468 | Ops.push_back(NewChain); | 
|  | 8469 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
| Dale Johannesen | 32d84b1 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8470 | Ops.size()); | 
|  | 8471 | } | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8472 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8473 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 8474 | St->isVolatile(), St->getAlignment()); | 
|  | 8475 | } | 
| Evan Cheng | ef0b7cc | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8476 |  | 
|  | 8477 | // Otherwise, lower to two pairs of 32-bit loads / stores. | 
|  | 8478 | SDValue LoAddr = Ld->getBasePtr(); | 
|  | 8479 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, | 
|  | 8480 | DAG.getConstant(4, MVT::i32)); | 
|  | 8481 |  | 
|  | 8482 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, | 
|  | 8483 | Ld->getSrcValue(), Ld->getSrcValueOffset(), | 
|  | 8484 | Ld->isVolatile(), Ld->getAlignment()); | 
|  | 8485 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, | 
|  | 8486 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, | 
|  | 8487 | Ld->isVolatile(), | 
|  | 8488 | MinAlign(Ld->getAlignment(), 4)); | 
|  | 8489 |  | 
|  | 8490 | SDValue NewChain = LoLd.getValue(1); | 
|  | 8491 | if (TokenFactorIndex != -1) { | 
|  | 8492 | Ops.push_back(LoLd); | 
|  | 8493 | Ops.push_back(HiLd); | 
|  | 8494 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | 
|  | 8495 | Ops.size()); | 
|  | 8496 | } | 
|  | 8497 |  | 
|  | 8498 | LoAddr = St->getBasePtr(); | 
|  | 8499 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, | 
|  | 8500 | DAG.getConstant(4, MVT::i32)); | 
|  | 8501 |  | 
|  | 8502 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | 
|  | 8503 | St->getSrcValue(), St->getSrcValueOffset(), | 
|  | 8504 | St->isVolatile(), St->getAlignment()); | 
|  | 8505 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, | 
|  | 8506 | St->getSrcValue(), | 
|  | 8507 | St->getSrcValueOffset() + 4, | 
|  | 8508 | St->isVolatile(), | 
|  | 8509 | MinAlign(St->getAlignment(), 4)); | 
|  | 8510 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8511 | } | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8512 | return SDValue(); | 
| Chris Lattner | 997b3a6 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8513 | } | 
|  | 8514 |  | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8515 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and | 
|  | 8516 | /// X86ISD::FXOR nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8517 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8518 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); | 
|  | 8519 | // F[X]OR(0.0, x) -> x | 
|  | 8520 | // F[X]OR(x, 0.0) -> x | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8521 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 8522 | if (C->getValueAPF().isPosZero()) | 
|  | 8523 | return N->getOperand(1); | 
|  | 8524 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 8525 | if (C->getValueAPF().isPosZero()) | 
|  | 8526 | return N->getOperand(0); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8527 | return SDValue(); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8528 | } | 
|  | 8529 |  | 
|  | 8530 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8531 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8532 | // FAND(0.0, x) -> 0.0 | 
|  | 8533 | // FAND(x, 0.0) -> 0.0 | 
|  | 8534 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | 
|  | 8535 | if (C->getValueAPF().isPosZero()) | 
|  | 8536 | return N->getOperand(0); | 
|  | 8537 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | 
|  | 8538 | if (C->getValueAPF().isPosZero()) | 
|  | 8539 | return N->getOperand(1); | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8540 | return SDValue(); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8541 | } | 
|  | 8542 |  | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8543 | static SDValue PerformBTCombine(SDNode *N, | 
|  | 8544 | SelectionDAG &DAG, | 
|  | 8545 | TargetLowering::DAGCombinerInfo &DCI) { | 
|  | 8546 | // BT ignores high bits in the bit index operand. | 
|  | 8547 | SDValue Op1 = N->getOperand(1); | 
|  | 8548 | if (Op1.hasOneUse()) { | 
|  | 8549 | unsigned BitWidth = Op1.getValueSizeInBits(); | 
|  | 8550 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | 
|  | 8551 | APInt KnownZero, KnownOne; | 
|  | 8552 | TargetLowering::TargetLoweringOpt TLO(DAG); | 
|  | 8553 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); | 
|  | 8554 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || | 
|  | 8555 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | 
|  | 8556 | DCI.CommitTargetLoweringOpt(TLO); | 
|  | 8557 | } | 
|  | 8558 | return SDValue(); | 
|  | 8559 | } | 
| Chris Lattner | 9259b1e | 2006-10-04 06:57:07 +0000 | [diff] [blame] | 8560 |  | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8561 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { | 
|  | 8562 | SDValue Op = N->getOperand(0); | 
|  | 8563 | if (Op.getOpcode() == ISD::BIT_CONVERT) | 
|  | 8564 | Op = Op.getOperand(0); | 
|  | 8565 | MVT VT = N->getValueType(0), OpVT = Op.getValueType(); | 
|  | 8566 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && | 
|  | 8567 | VT.getVectorElementType().getSizeInBits() == | 
|  | 8568 | OpVT.getVectorElementType().getSizeInBits()) { | 
|  | 8569 | return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op); | 
|  | 8570 | } | 
|  | 8571 | return SDValue(); | 
|  | 8572 | } | 
|  | 8573 |  | 
| Owen Anderson | 45c299e | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8574 | // On X86 and X86-64, atomic operations are lowered to locked instructions. | 
|  | 8575 | // Locked instructions, in turn, have implicit fence semantics (all memory | 
|  | 8576 | // operations are flushed before issuing the locked instruction, and the | 
|  | 8577 | // are not buffered), so we can fold away the common pattern of | 
|  | 8578 | // fence-atomic-fence. | 
|  | 8579 | static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) { | 
|  | 8580 | SDValue atomic = N->getOperand(0); | 
|  | 8581 | switch (atomic.getOpcode()) { | 
|  | 8582 | case ISD::ATOMIC_CMP_SWAP: | 
|  | 8583 | case ISD::ATOMIC_SWAP: | 
|  | 8584 | case ISD::ATOMIC_LOAD_ADD: | 
|  | 8585 | case ISD::ATOMIC_LOAD_SUB: | 
|  | 8586 | case ISD::ATOMIC_LOAD_AND: | 
|  | 8587 | case ISD::ATOMIC_LOAD_OR: | 
|  | 8588 | case ISD::ATOMIC_LOAD_XOR: | 
|  | 8589 | case ISD::ATOMIC_LOAD_NAND: | 
|  | 8590 | case ISD::ATOMIC_LOAD_MIN: | 
|  | 8591 | case ISD::ATOMIC_LOAD_MAX: | 
|  | 8592 | case ISD::ATOMIC_LOAD_UMIN: | 
|  | 8593 | case ISD::ATOMIC_LOAD_UMAX: | 
|  | 8594 | break; | 
|  | 8595 | default: | 
|  | 8596 | return SDValue(); | 
|  | 8597 | } | 
|  | 8598 |  | 
|  | 8599 | SDValue fence = atomic.getOperand(0); | 
|  | 8600 | if (fence.getOpcode() != ISD::MEMBARRIER) | 
|  | 8601 | return SDValue(); | 
|  | 8602 |  | 
|  | 8603 | switch (atomic.getOpcode()) { | 
|  | 8604 | case ISD::ATOMIC_CMP_SWAP: | 
|  | 8605 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | 
|  | 8606 | atomic.getOperand(1), atomic.getOperand(2), | 
|  | 8607 | atomic.getOperand(3)); | 
|  | 8608 | case ISD::ATOMIC_SWAP: | 
|  | 8609 | case ISD::ATOMIC_LOAD_ADD: | 
|  | 8610 | case ISD::ATOMIC_LOAD_SUB: | 
|  | 8611 | case ISD::ATOMIC_LOAD_AND: | 
|  | 8612 | case ISD::ATOMIC_LOAD_OR: | 
|  | 8613 | case ISD::ATOMIC_LOAD_XOR: | 
|  | 8614 | case ISD::ATOMIC_LOAD_NAND: | 
|  | 8615 | case ISD::ATOMIC_LOAD_MIN: | 
|  | 8616 | case ISD::ATOMIC_LOAD_MAX: | 
|  | 8617 | case ISD::ATOMIC_LOAD_UMIN: | 
|  | 8618 | case ISD::ATOMIC_LOAD_UMAX: | 
|  | 8619 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | 
|  | 8620 | atomic.getOperand(1), atomic.getOperand(2)); | 
|  | 8621 | default: | 
|  | 8622 | return SDValue(); | 
|  | 8623 | } | 
|  | 8624 | } | 
|  | 8625 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8626 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, | 
| Evan Cheng | 3cd5e8c | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 8627 | DAGCombinerInfo &DCI) const { | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8628 | SelectionDAG &DAG = DCI.DAG; | 
|  | 8629 | switch (N->getOpcode()) { | 
|  | 8630 | default: break; | 
| Evan Cheng | 2609d5e | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8631 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8632 | case ISD::SELECT:         return PerformSELECTCombine(N, DAG, Subtarget); | 
| Chris Lattner | 4147f08 | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8633 | case X86ISD::CMOV:        return PerformCMOVCombine(N, DAG, DCI); | 
| Evan Cheng | fd81c73 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8634 | case ISD::MUL:            return PerformMulCombine(N, DAG, DCI); | 
| Nate Begeman | 8a51d8c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8635 | case ISD::SHL: | 
|  | 8636 | case ISD::SRA: | 
|  | 8637 | case ISD::SRL:            return PerformShiftCombine(N, DAG, Subtarget); | 
| Evan Cheng | 78af38c | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8638 | case ISD::STORE:          return PerformSTORECombine(N, DAG, Subtarget); | 
| Chris Lattner | f4523c3 | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8639 | case X86ISD::FXOR: | 
| Chris Lattner | 84ab724 | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8640 | case X86ISD::FOR:         return PerformFORCombine(N, DAG); | 
|  | 8641 | case X86ISD::FAND:        return PerformFANDCombine(N, DAG); | 
| Dan Gohman | e58ab79 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8642 | case X86ISD::BT:          return PerformBTCombine(N, DAG, DCI); | 
| Eli Friedman | 3234587 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8643 | case X86ISD::VZEXT_MOVL:  return PerformVZEXT_MOVLCombine(N, DAG); | 
| Owen Anderson | 45c299e | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8644 | case ISD::MEMBARRIER:     return PerformMEMBARRIERCombine(N, DAG); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8645 | } | 
|  | 8646 |  | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8647 | return SDValue(); | 
| Evan Cheng | 5987cfb | 2006-07-07 08:33:52 +0000 | [diff] [blame] | 8648 | } | 
|  | 8649 |  | 
| Evan Cheng | 0261242 | 2006-07-05 22:17:51 +0000 | [diff] [blame] | 8650 | //===----------------------------------------------------------------------===// | 
|  | 8651 | //                           X86 Inline Assembly Support | 
|  | 8652 | //===----------------------------------------------------------------------===// | 
|  | 8653 |  | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8654 | /// getConstraintType - Given a constraint letter, return the type of | 
|  | 8655 | /// constraint it is for this target. | 
|  | 8656 | X86TargetLowering::ConstraintType | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8657 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | 
|  | 8658 | if (Constraint.size() == 1) { | 
|  | 8659 | switch (Constraint[0]) { | 
|  | 8660 | case 'A': | 
| Dale Johannesen | bee1ad9 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8661 | return C_Register; | 
| Chris Lattner | 120ad01 | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8662 | case 'f': | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8663 | case 'r': | 
|  | 8664 | case 'R': | 
|  | 8665 | case 'l': | 
|  | 8666 | case 'q': | 
|  | 8667 | case 'Q': | 
|  | 8668 | case 'x': | 
| Dale Johannesen | efa81a6 | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8669 | case 'y': | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8670 | case 'Y': | 
|  | 8671 | return C_RegisterClass; | 
| Dale Johannesen | 6557752 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8672 | case 'e': | 
|  | 8673 | case 'Z': | 
|  | 8674 | return C_Other; | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8675 | default: | 
|  | 8676 | break; | 
|  | 8677 | } | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8678 | } | 
| Chris Lattner | d685514 | 2007-03-25 02:14:49 +0000 | [diff] [blame] | 8679 | return TargetLowering::getConstraintType(Constraint); | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8680 | } | 
|  | 8681 |  | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8682 | /// LowerXConstraint - try to replace an X constraint, which matches anything, | 
|  | 8683 | /// with another that has more specific requirements based on the type of the | 
|  | 8684 | /// corresponding operand. | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8685 | const char *X86TargetLowering:: | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8686 | LowerXConstraint(MVT ConstraintVT) const { | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8687 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise | 
|  | 8688 | // 'f' like normal targets. | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8689 | if (ConstraintVT.isFloatingPoint()) { | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8690 | if (Subtarget->hasSSE2()) | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8691 | return "Y"; | 
|  | 8692 | if (Subtarget->hasSSE1()) | 
|  | 8693 | return "x"; | 
|  | 8694 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8695 |  | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8696 | return TargetLowering::LowerXConstraint(ConstraintVT); | 
| Dale Johannesen | 2b3bc30 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8697 | } | 
|  | 8698 |  | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8699 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops | 
|  | 8700 | /// vector.  If it is invalid, don't add anything to Ops. | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8701 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8702 | char Constraint, | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8703 | bool hasMemory, | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8704 | std::vector<SDValue>&Ops, | 
| Chris Lattner | 724539c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8705 | SelectionDAG &DAG) const { | 
| Dan Gohman | 2ce6f2a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8706 | SDValue Result(0, 0); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8707 |  | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8708 | switch (Constraint) { | 
|  | 8709 | default: break; | 
| Devang Patel | b38c2ec | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8710 | case 'I': | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8711 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8712 | if (C->getZExtValue() <= 31) { | 
|  | 8713 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8714 | break; | 
|  | 8715 | } | 
| Devang Patel | b38c2ec | 2007-03-17 00:13:28 +0000 | [diff] [blame] | 8716 | } | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8717 | return; | 
| Evan Cheng | 9e9426c | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8718 | case 'J': | 
|  | 8719 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Chris Lattner | c68a564 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8720 | if (C->getZExtValue() <= 63) { | 
| Chris Lattner | ea3621a | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 8721 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8722 | break; | 
|  | 8723 | } | 
|  | 8724 | } | 
|  | 8725 | return; | 
|  | 8726 | case 'K': | 
|  | 8727 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Chris Lattner | c68a564 | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8728 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { | 
| Evan Cheng | 9e9426c | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8729 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8730 | break; | 
|  | 8731 | } | 
|  | 8732 | } | 
|  | 8733 | return; | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8734 | case 'N': | 
|  | 8735 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8736 | if (C->getZExtValue() <= 255) { | 
|  | 8737 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8738 | break; | 
|  | 8739 | } | 
| Chris Lattner | 03a643a | 2007-03-25 01:57:35 +0000 | [diff] [blame] | 8740 | } | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8741 | return; | 
| Dale Johannesen | 6557752 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8742 | case 'e': { | 
|  | 8743 | // 32-bit signed value | 
|  | 8744 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8745 | const ConstantInt *CI = C->getConstantIntValue(); | 
|  | 8746 | if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) { | 
|  | 8747 | // Widen to 64 bits here to get it sign extended. | 
|  | 8748 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); | 
|  | 8749 | break; | 
|  | 8750 | } | 
|  | 8751 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 8752 | // memory models; it's complicated. | 
|  | 8753 | } | 
|  | 8754 | return; | 
|  | 8755 | } | 
|  | 8756 | case 'Z': { | 
|  | 8757 | // 32-bit unsigned value | 
|  | 8758 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | 
|  | 8759 | const ConstantInt *CI = C->getConstantIntValue(); | 
|  | 8760 | if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) { | 
|  | 8761 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | 
|  | 8762 | break; | 
|  | 8763 | } | 
|  | 8764 | } | 
|  | 8765 | // FIXME gcc accepts some relocatable values here too, but only in certain | 
|  | 8766 | // memory models; it's complicated. | 
|  | 8767 | return; | 
|  | 8768 | } | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8769 | case 'i': { | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8770 | // Literal immediates are always ok. | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8771 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { | 
| Dale Johannesen | 6557752 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8772 | // Widen to 64 bits here to get it sign extended. | 
|  | 8773 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8774 | break; | 
|  | 8775 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8776 |  | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8777 | // If we are in non-pic codegen mode, we allow the address of a global (with | 
|  | 8778 | // an optional displacement) to be used with 'i'. | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8779 | GlobalAddressSDNode *GA = 0; | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8780 | int64_t Offset = 0; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8781 |  | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8782 | // Match either (GA), (GA+C), (GA+C1+C2), etc. | 
|  | 8783 | while (1) { | 
|  | 8784 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | 
|  | 8785 | Offset += GA->getOffset(); | 
|  | 8786 | break; | 
|  | 8787 | } else if (Op.getOpcode() == ISD::ADD) { | 
|  | 8788 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 8789 | Offset += C->getZExtValue(); | 
|  | 8790 | Op = Op.getOperand(0); | 
|  | 8791 | continue; | 
|  | 8792 | } | 
|  | 8793 | } else if (Op.getOpcode() == ISD::SUB) { | 
|  | 8794 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | 
|  | 8795 | Offset += -C->getZExtValue(); | 
|  | 8796 | Op = Op.getOperand(0); | 
|  | 8797 | continue; | 
|  | 8798 | } | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8799 | } | 
| Dale Johannesen | 56a53d0 | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 8800 |  | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8801 | // Otherwise, this isn't something we can handle, reject it. | 
|  | 8802 | return; | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8803 | } | 
| Chris Lattner | ca9d784 | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 8804 |  | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 8805 | GlobalValue *GV = GA->getGlobal(); | 
| Dale Johannesen | 56a53d0 | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 8806 | // If we require an extra load to get this address, as in PIC mode, we | 
|  | 8807 | // can't accept it. | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 8808 | if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV, | 
|  | 8809 | getTargetMachine()))) | 
| Dale Johannesen | 56a53d0 | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 8810 | return; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8811 |  | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8812 | if (hasMemory) | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 8813 | Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8814 | else | 
| Chris Lattner | 2ff35f5 | 2009-07-10 07:34:39 +0000 | [diff] [blame] | 8815 | Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset); | 
| Chris Lattner | f1d9b91 | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8816 | Result = Op; | 
|  | 8817 | break; | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8818 | } | 
| Chris Lattner | 83df45a | 2007-05-03 16:52:29 +0000 | [diff] [blame] | 8819 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8820 |  | 
| Gabor Greif | f304a7a | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8821 | if (Result.getNode()) { | 
| Chris Lattner | d8c9cb9 | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8822 | Ops.push_back(Result); | 
|  | 8823 | return; | 
|  | 8824 | } | 
| Evan Cheng | e0add20 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8825 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, | 
|  | 8826 | Ops, DAG); | 
| Chris Lattner | 44daa50 | 2006-10-31 20:13:11 +0000 | [diff] [blame] | 8827 | } | 
|  | 8828 |  | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8829 | std::vector<unsigned> X86TargetLowering:: | 
| Chris Lattner | 7ad77df | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8830 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8831 | MVT VT) const { | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8832 | if (Constraint.size() == 1) { | 
|  | 8833 | // FIXME: not handling fp-stack yet! | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8834 | switch (Constraint[0]) {      // GCC X86 Constraint Letters | 
| Chris Lattner | 298ef37 | 2006-07-11 02:54:03 +0000 | [diff] [blame] | 8835 | default: break;  // Unknown constraint letter | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8836 | case 'q':   // Q_REGS (GENERAL_REGS in 64-bit mode) | 
|  | 8837 | case 'Q':   // Q_REGS | 
| Chris Lattner | 6d4a2dc | 2006-05-06 00:29:37 +0000 | [diff] [blame] | 8838 | if (VT == MVT::i32) | 
|  | 8839 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); | 
|  | 8840 | else if (VT == MVT::i16) | 
|  | 8841 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); | 
|  | 8842 | else if (VT == MVT::i8) | 
| Evan Cheng | b2823da | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8843 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); | 
| Chris Lattner | 296160d | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8844 | else if (VT == MVT::i64) | 
|  | 8845 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); | 
|  | 8846 | break; | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8847 | } | 
|  | 8848 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8849 |  | 
| Chris Lattner | 7ad77df | 2006-02-22 00:56:39 +0000 | [diff] [blame] | 8850 | return std::vector<unsigned>(); | 
| Chris Lattner | c642aa5 | 2006-01-31 19:43:35 +0000 | [diff] [blame] | 8851 | } | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8852 |  | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8853 | std::pair<unsigned, const TargetRegisterClass*> | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8854 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8855 | MVT VT) const { | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8856 | // First, see if this is a constraint that directly corresponds to an LLVM | 
|  | 8857 | // register class. | 
|  | 8858 | if (Constraint.size() == 1) { | 
|  | 8859 | // GCC Constraint Letters | 
|  | 8860 | switch (Constraint[0]) { | 
|  | 8861 | default: break; | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8862 | case 'r':   // GENERAL_REGS | 
|  | 8863 | case 'R':   // LEGACY_REGS | 
|  | 8864 | case 'l':   // INDEX_REGS | 
| Chris Lattner | 8e2ef19 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8865 | if (VT == MVT::i8) | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8866 | return std::make_pair(0U, X86::GR8RegisterClass); | 
| Chris Lattner | 8e2ef19 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8867 | if (VT == MVT::i16) | 
|  | 8868 | return std::make_pair(0U, X86::GR16RegisterClass); | 
|  | 8869 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8870 | return std::make_pair(0U, X86::GR32RegisterClass); | 
| Chris Lattner | 8e2ef19 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8871 | return std::make_pair(0U, X86::GR64RegisterClass); | 
| Chris Lattner | 120ad01 | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8872 | case 'f':  // FP Stack registers. | 
|  | 8873 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | 
|  | 8874 | // value to the correct fpstack register class. | 
|  | 8875 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8876 | return std::make_pair(0U, X86::RFP32RegisterClass); | 
|  | 8877 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) | 
|  | 8878 | return std::make_pair(0U, X86::RFP64RegisterClass); | 
|  | 8879 | return std::make_pair(0U, X86::RFP80RegisterClass); | 
| Chris Lattner | 2805bce | 2007-04-12 04:14:49 +0000 | [diff] [blame] | 8880 | case 'y':   // MMX_REGS if MMX allowed. | 
|  | 8881 | if (!Subtarget->hasMMX()) break; | 
|  | 8882 | return std::make_pair(0U, X86::VR64RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8883 | case 'Y':   // SSE_REGS if SSE2 allowed | 
|  | 8884 | if (!Subtarget->hasSSE2()) break; | 
|  | 8885 | // FALL THROUGH. | 
|  | 8886 | case 'x':   // SSE_REGS if SSE1 allowed | 
|  | 8887 | if (!Subtarget->hasSSE1()) break; | 
| Duncan Sands | 13237ac | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8888 |  | 
|  | 8889 | switch (VT.getSimpleVT()) { | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8890 | default: break; | 
|  | 8891 | // Scalar SSE types. | 
|  | 8892 | case MVT::f32: | 
|  | 8893 | case MVT::i32: | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8894 | return std::make_pair(0U, X86::FR32RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8895 | case MVT::f64: | 
|  | 8896 | case MVT::i64: | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8897 | return std::make_pair(0U, X86::FR64RegisterClass); | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8898 | // Vector types. | 
| Chris Lattner | 7451e4d | 2007-04-09 05:49:22 +0000 | [diff] [blame] | 8899 | case MVT::v16i8: | 
|  | 8900 | case MVT::v8i16: | 
|  | 8901 | case MVT::v4i32: | 
|  | 8902 | case MVT::v2i64: | 
|  | 8903 | case MVT::v4f32: | 
|  | 8904 | case MVT::v2f64: | 
|  | 8905 | return std::make_pair(0U, X86::VR128RegisterClass); | 
|  | 8906 | } | 
| Chris Lattner | 590ed5e5b | 2007-04-09 05:11:28 +0000 | [diff] [blame] | 8907 | break; | 
|  | 8908 | } | 
|  | 8909 | } | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8910 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8911 | // Use the default implementation in TargetLowering to convert the register | 
|  | 8912 | // constraint into a member of a register class. | 
|  | 8913 | std::pair<unsigned, const TargetRegisterClass*> Res; | 
|  | 8914 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8915 |  | 
|  | 8916 | // Not found as a standard register? | 
|  | 8917 | if (Res.second == 0) { | 
|  | 8918 | // GCC calls "st(0)" just plain "st". | 
|  | 8919 | if (StringsEqualNoCase("{st}", Constraint)) { | 
|  | 8920 | Res.first = X86::ST0; | 
| Chris Lattner | 5b5484d | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8921 | Res.second = X86::RFP80RegisterClass; | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8922 | } | 
| Dale Johannesen | bee1ad9 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8923 | // 'A' means EAX + EDX. | 
|  | 8924 | if (Constraint == "A") { | 
|  | 8925 | Res.first = X86::EAX; | 
|  | 8926 | Res.second = X86::GRADRegisterClass; | 
|  | 8927 | } | 
| Chris Lattner | f6a6966 | 2006-10-31 19:42:44 +0000 | [diff] [blame] | 8928 | return Res; | 
|  | 8929 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8930 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8931 | // Otherwise, check to see if this is a register class of the wrong value | 
|  | 8932 | // type.  For example, we want to map "{ax},i32" -> {eax}, we don't want it to | 
|  | 8933 | // turn into {ax},{dx}. | 
|  | 8934 | if (Res.second->hasType(VT)) | 
|  | 8935 | return Res;   // Correct type already, nothing to do. | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 8936 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8937 | // All of the single-register GCC register classes map their values onto | 
|  | 8938 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp".  If we | 
|  | 8939 | // really want an 8-bit or 32-bit register, map to the appropriate register | 
|  | 8940 | // class and return the appropriate register. | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8941 | if (Res.second == X86::GR16RegisterClass) { | 
|  | 8942 | if (VT == MVT::i8) { | 
|  | 8943 | unsigned DestReg = 0; | 
|  | 8944 | switch (Res.first) { | 
|  | 8945 | default: break; | 
|  | 8946 | case X86::AX: DestReg = X86::AL; break; | 
|  | 8947 | case X86::DX: DestReg = X86::DL; break; | 
|  | 8948 | case X86::CX: DestReg = X86::CL; break; | 
|  | 8949 | case X86::BX: DestReg = X86::BL; break; | 
|  | 8950 | } | 
|  | 8951 | if (DestReg) { | 
|  | 8952 | Res.first = DestReg; | 
| Duncan Sands | 7ce5cc6b | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8953 | Res.second = X86::GR8RegisterClass; | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8954 | } | 
|  | 8955 | } else if (VT == MVT::i32) { | 
|  | 8956 | unsigned DestReg = 0; | 
|  | 8957 | switch (Res.first) { | 
|  | 8958 | default: break; | 
|  | 8959 | case X86::AX: DestReg = X86::EAX; break; | 
|  | 8960 | case X86::DX: DestReg = X86::EDX; break; | 
|  | 8961 | case X86::CX: DestReg = X86::ECX; break; | 
|  | 8962 | case X86::BX: DestReg = X86::EBX; break; | 
|  | 8963 | case X86::SI: DestReg = X86::ESI; break; | 
|  | 8964 | case X86::DI: DestReg = X86::EDI; break; | 
|  | 8965 | case X86::BP: DestReg = X86::EBP; break; | 
|  | 8966 | case X86::SP: DestReg = X86::ESP; break; | 
|  | 8967 | } | 
|  | 8968 | if (DestReg) { | 
|  | 8969 | Res.first = DestReg; | 
| Duncan Sands | 7ce5cc6b | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8970 | Res.second = X86::GR32RegisterClass; | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8971 | } | 
|  | 8972 | } else if (VT == MVT::i64) { | 
|  | 8973 | unsigned DestReg = 0; | 
|  | 8974 | switch (Res.first) { | 
|  | 8975 | default: break; | 
|  | 8976 | case X86::AX: DestReg = X86::RAX; break; | 
|  | 8977 | case X86::DX: DestReg = X86::RDX; break; | 
|  | 8978 | case X86::CX: DestReg = X86::RCX; break; | 
|  | 8979 | case X86::BX: DestReg = X86::RBX; break; | 
|  | 8980 | case X86::SI: DestReg = X86::RSI; break; | 
|  | 8981 | case X86::DI: DestReg = X86::RDI; break; | 
|  | 8982 | case X86::BP: DestReg = X86::RBP; break; | 
|  | 8983 | case X86::SP: DestReg = X86::RSP; break; | 
|  | 8984 | } | 
|  | 8985 | if (DestReg) { | 
|  | 8986 | Res.first = DestReg; | 
| Duncan Sands | 7ce5cc6b | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8987 | Res.second = X86::GR64RegisterClass; | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8988 | } | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 8989 | } | 
| Chris Lattner | 09f8cef | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8990 | } else if (Res.second == X86::FR32RegisterClass || | 
|  | 8991 | Res.second == X86::FR64RegisterClass || | 
|  | 8992 | Res.second == X86::VR128RegisterClass) { | 
|  | 8993 | // Handle references to XMM physical registers that got mapped into the | 
|  | 8994 | // wrong class.  This can happen with constraints like {xmm0} where the | 
|  | 8995 | // target independent register mapper will just pick the first match it can | 
|  | 8996 | // find, ignoring the required type. | 
|  | 8997 | if (VT == MVT::f32) | 
|  | 8998 | Res.second = X86::FR32RegisterClass; | 
|  | 8999 | else if (VT == MVT::f64) | 
|  | 9000 | Res.second = X86::FR64RegisterClass; | 
|  | 9001 | else if (X86::VR128RegisterClass->hasType(VT)) | 
|  | 9002 | Res.second = X86::VR128RegisterClass; | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 9003 | } | 
| Anton Korobeynikov | 5b96cde | 2006-11-21 00:01:06 +0000 | [diff] [blame] | 9004 |  | 
| Chris Lattner | 524129d | 2006-07-31 23:26:50 +0000 | [diff] [blame] | 9005 | return Res; | 
|  | 9006 | } | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9007 |  | 
|  | 9008 | //===----------------------------------------------------------------------===// | 
|  | 9009 | //                           X86 Widen vector type | 
|  | 9010 | //===----------------------------------------------------------------------===// | 
|  | 9011 |  | 
|  | 9012 | /// getWidenVectorType: given a vector type, returns the type to widen | 
|  | 9013 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. | 
|  | 9014 | /// If there is no vector type that we want to widen to, returns MVT::Other | 
| Mon P Wang | 9a8d60a | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 9015 | /// When and where to widen is target dependent based on the cost of | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9016 | /// scalarizing vs using the wider vector type. | 
|  | 9017 |  | 
| Dan Gohman | 0ad43ca | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 9018 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9019 | assert(VT.isVector()); | 
|  | 9020 | if (isTypeLegal(VT)) | 
|  | 9021 | return VT; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9022 |  | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9023 | // TODO: In computeRegisterProperty, we can compute the list of legal vector | 
|  | 9024 | //       type based on element type.  This would speed up our search (though | 
|  | 9025 | //       it may not be worth it since the size of the list is relatively | 
|  | 9026 | //       small). | 
|  | 9027 | MVT EltVT = VT.getVectorElementType(); | 
|  | 9028 | unsigned NElts = VT.getVectorNumElements(); | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9029 |  | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9030 | // On X86, it make sense to widen any vector wider than 1 | 
|  | 9031 | if (NElts <= 1) | 
|  | 9032 | return MVT::Other; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9033 |  | 
|  | 9034 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9035 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { | 
|  | 9036 | MVT SVT = (MVT::SimpleValueType)nVT; | 
| Scott Michel | cf0da6c | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9037 |  | 
|  | 9038 | if (isTypeLegal(SVT) && | 
|  | 9039 | SVT.getVectorElementType() == EltVT && | 
| Mon P Wang | 58c3794 | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9040 | SVT.getVectorNumElements() > NElts) | 
|  | 9041 | return SVT; | 
|  | 9042 | } | 
|  | 9043 | return MVT::Other; | 
|  | 9044 | } |