blob: ab24083185503b0c066780a565283da13407ae4b [file] [log] [blame]
Arnold Schwaighofere8d0bf22007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000038#include "llvm/ADT/StringExtras.h"
Duncan Sandsce388532007-07-27 20:02:49 +000039#include "llvm/ParameterAttributes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000040using namespace llvm;
41
Chris Lattner76ac0682005-11-15 00:40:23 +000042X86TargetLowering::X86TargetLowering(TargetMachine &TM)
43 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000044 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene36c4002007-09-23 14:52:20 +000045 X86ScalarSSEf64 = Subtarget->hasSSE2();
46 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000047 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +000048
Evan Chengcde9e302006-01-27 08:10:46 +000049
Anton Korobeynikov383a3242007-07-14 14:06:15 +000050 RegInfo = TM.getRegisterInfo();
51
Chris Lattner76ac0682005-11-15 00:40:23 +000052 // Set up the TargetLowering object.
53
54 // X86 is weird, it always uses i8 for shift amounts and setcc results.
55 setShiftAmountType(MVT::i8);
56 setSetCCResultType(MVT::i8);
57 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000058 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000059 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000060 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000061
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000063 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 setUseUnderscoreSetJmp(false);
65 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000066 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000067 // MS runtime is weird: it exports _setjmp, but longjmp!
68 setUseUnderscoreSetJmp(true);
69 setUseUnderscoreLongJmp(false);
70 } else {
71 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
73 }
74
Chris Lattner76ac0682005-11-15 00:40:23 +000075 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000076 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
77 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
78 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000079 if (Subtarget->is64Bit())
80 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
83
Chris Lattner76ac0682005-11-15 00:40:23 +000084 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
85 // operation.
86 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
87 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
88 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000089
Evan Cheng11b0a5d2006-09-08 06:48:29 +000090 if (Subtarget->is64Bit()) {
91 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000092 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000093 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +000094 if (X86ScalarSSEf64)
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
96 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
97 else
98 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
99 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000100
101 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
102 // this operation.
103 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
104 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000105 // SSE has no i16 to fp conversion, only i32
Dale Johannesene36c4002007-09-23 14:52:20 +0000106 if (X86ScalarSSEf32) {
Evan Cheng08390f62006-01-30 22:13:22 +0000107 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000108 // f32 and f64 cases are Legal, f80 case is not
109 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
110 } else {
Evan Cheng593bea72006-02-17 07:01:52 +0000111 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
112 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
113 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000114
Dale Johannesen7d67e542007-09-19 23:55:34 +0000115 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
116 // are Legal, f80 is custom lowered.
117 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
118 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000119
Evan Cheng08390f62006-01-30 22:13:22 +0000120 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
121 // this operation.
122 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
123 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
124
Dale Johannesene36c4002007-09-23 14:52:20 +0000125 if (X86ScalarSSEf32) {
Evan Cheng08390f62006-01-30 22:13:22 +0000126 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000127 // f32 and f64 cases are Legal, f80 case is not
128 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000129 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000131 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 }
133
134 // Handle FP_TO_UINT by promoting the destination to a larger signed
135 // conversion.
136 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
137 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
138 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
139
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000140 if (Subtarget->is64Bit()) {
141 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000142 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000143 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +0000144 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 // Expand FP_TO_UINT into a select.
146 // FIXME: We would like to use a Custom expander here eventually to do
147 // the optimal thing for SSE vs. the default expansion in the legalizer.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
149 else
150 // With SSE3 we can use fisttpll to convert to a signed i64.
151 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
152 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000153
Chris Lattner55c17f92006-12-05 18:22:22 +0000154 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene36c4002007-09-23 14:52:20 +0000155 if (!X86ScalarSSEf64) {
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000156 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
157 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
158 }
Chris Lattner30107e62005-12-23 05:15:23 +0000159
Dan Gohmana1603612007-10-08 18:33:35 +0000160 // Scalar integer multiply, multiply-high, divide, and remainder are
161 // lowered to use operations that produce two results, to match the
162 // available instructions. This exposes the two-result form to trivial
163 // CSE, which is able to combine x/y and x%y into a single instruction,
164 // for example. The single-result multiply instructions are introduced
165 // in X86ISelDAGToDAG.cpp, after CSE, for uses where the the high part
166 // is not needed.
167 setOperationAction(ISD::MUL , MVT::i8 , Expand);
168 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
169 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
170 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
171 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
172 setOperationAction(ISD::SREM , MVT::i8 , Expand);
173 setOperationAction(ISD::UREM , MVT::i8 , Expand);
174 setOperationAction(ISD::MUL , MVT::i16 , Expand);
175 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
176 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
177 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
178 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
179 setOperationAction(ISD::SREM , MVT::i16 , Expand);
180 setOperationAction(ISD::UREM , MVT::i16 , Expand);
181 setOperationAction(ISD::MUL , MVT::i32 , Expand);
182 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
186 setOperationAction(ISD::SREM , MVT::i32 , Expand);
187 setOperationAction(ISD::UREM , MVT::i32 , Expand);
188 setOperationAction(ISD::MUL , MVT::i64 , Expand);
189 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
190 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
191 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
192 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
193 setOperationAction(ISD::SREM , MVT::i64 , Expand);
194 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman31599682007-09-25 18:23:27 +0000195
Evan Cheng0d41d192006-10-30 08:02:39 +0000196 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000198 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
199 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000200 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000201 if (Subtarget->is64Bit())
Christopher Lambb372aba2007-08-10 21:48:46 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
204 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattner76ac0682005-11-15 00:40:23 +0000205 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
206 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000207 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000208
Chris Lattner76ac0682005-11-15 00:40:23 +0000209 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
210 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
211 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
212 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
213 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
214 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
215 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
216 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
217 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit()) {
219 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
220 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
221 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
222 }
223
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000224 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000225 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226
Chris Lattner76ac0682005-11-15 00:40:23 +0000227 // These should be promoted to a larger select which is supported.
228 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
229 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000230 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000231 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
232 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
233 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
234 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000235 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000236 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
237 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
238 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
239 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
240 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000241 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000242 if (Subtarget->is64Bit()) {
243 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
244 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
245 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000246 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000247 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000248 if (!Subtarget->is64Bit())
249 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
250
Nate Begeman7e5496d2006-02-17 00:03:04 +0000251 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000252 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000253 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000254 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000255 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000256 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000257 if (Subtarget->is64Bit()) {
258 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
259 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
260 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
261 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
262 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000263 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000264 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
265 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
266 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000267 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000268 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
269 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000270
Dan Gohman5e1a4282007-09-25 15:10:49 +0000271 // Use the default ISD::LOCATION expansion.
Chris Lattner9c415362005-11-29 06:16:21 +0000272 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000273 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000274 if (!Subtarget->isTargetDarwin() &&
275 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000276 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000277 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000278
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000279 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
280 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
281 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
282 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
283 if (Subtarget->is64Bit()) {
284 // FIXME: Verify
285 setExceptionPointerRegister(X86::RAX);
286 setExceptionSelectorRegister(X86::RDX);
287 } else {
288 setExceptionPointerRegister(X86::EAX);
289 setExceptionSelectorRegister(X86::EDX);
290 }
Anton Korobeynikov50ab26e2007-09-03 00:36:06 +0000291 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000292
Duncan Sands86e01192007-09-11 14:10:23 +0000293 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsce388532007-07-27 20:02:49 +0000294
Nate Begemane74795c2006-01-25 18:21:52 +0000295 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
296 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000297 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000298 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000299 if (Subtarget->is64Bit())
300 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
301 else
302 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
303
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000304 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000305 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000306 if (Subtarget->is64Bit())
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000308 if (Subtarget->isTargetCygMing())
309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
310 else
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000312
Dale Johannesene36c4002007-09-23 14:52:20 +0000313 if (X86ScalarSSEf64) {
314 // f32 and f64 use SSE.
Chris Lattner76ac0682005-11-15 00:40:23 +0000315 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000316 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
317 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000318
Evan Cheng72d5c252006-01-31 22:28:30 +0000319 // Use ANDPD to simulate FABS.
320 setOperationAction(ISD::FABS , MVT::f64, Custom);
321 setOperationAction(ISD::FABS , MVT::f32, Custom);
322
323 // Use XORP to simulate FNEG.
324 setOperationAction(ISD::FNEG , MVT::f64, Custom);
325 setOperationAction(ISD::FNEG , MVT::f32, Custom);
326
Evan Cheng4363e882007-01-05 07:55:56 +0000327 // Use ANDPD and ORPD to simulate FCOPYSIGN.
328 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
329 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
330
Evan Chengd8fba3a2006-02-02 00:28:23 +0000331 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000332 setOperationAction(ISD::FSIN , MVT::f64, Expand);
333 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000334 setOperationAction(ISD::FREM , MVT::f64, Expand);
335 setOperationAction(ISD::FSIN , MVT::f32, Expand);
336 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000337 setOperationAction(ISD::FREM , MVT::f32, Expand);
338
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000339 // Expand FP immediates into loads from the stack, except for the special
340 // cases we handle.
341 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
342 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesene36c4002007-09-23 14:52:20 +0000343 addLegalFPImmediate(APFloat(+0.0)); // xorpd
344 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000345
346 // Conversions to long double (in X87) go through memory.
347 setConvertAction(MVT::f32, MVT::f80, Expand);
348 setConvertAction(MVT::f64, MVT::f80, Expand);
349
350 // Conversions from long double (in X87) go through memory.
351 setConvertAction(MVT::f80, MVT::f32, Expand);
352 setConvertAction(MVT::f80, MVT::f64, Expand);
Dale Johannesene36c4002007-09-23 14:52:20 +0000353 } else if (X86ScalarSSEf32) {
354 // Use SSE for f32, x87 for f64.
355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
358
359 // Use ANDPS to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f32, Custom);
361
362 // Use XORP to simulate FNEG.
363 setOperationAction(ISD::FNEG , MVT::f32, Custom);
364
365 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
366
367 // Use ANDPS and ORPS to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f32, Expand);
373 setOperationAction(ISD::FCOS , MVT::f32, Expand);
374 setOperationAction(ISD::FREM , MVT::f32, Expand);
375
376 // Expand FP immediates into loads from the stack, except for the special
377 // cases we handle.
378 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
379 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
381 addLegalFPImmediate(APFloat(+0.0)); // FLD0
382 addLegalFPImmediate(APFloat(+1.0)); // FLD1
383 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
384 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
385
386 // SSE->x87 conversions go through memory.
387 setConvertAction(MVT::f32, MVT::f64, Expand);
388 setConvertAction(MVT::f32, MVT::f80, Expand);
389
390 // x87->SSE truncations need to go through memory.
391 setConvertAction(MVT::f80, MVT::f32, Expand);
392 setConvertAction(MVT::f64, MVT::f32, Expand);
393 // And x87->x87 truncations also.
394 setConvertAction(MVT::f80, MVT::f64, Expand);
395
396 if (!UnsafeFPMath) {
397 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
398 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
399 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000400 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +0000401 // f32 and f64 in x87.
Chris Lattner76ac0682005-11-15 00:40:23 +0000402 // Set up the FP register classes.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000403 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
404 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000405
Evan Cheng4363e882007-01-05 07:55:56 +0000406 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000407 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng4363e882007-01-05 07:55:56 +0000408 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
409 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000410
411 // Floating truncations need to go through memory.
412 setConvertAction(MVT::f80, MVT::f32, Expand);
413 setConvertAction(MVT::f64, MVT::f32, Expand);
414 setConvertAction(MVT::f80, MVT::f64, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 if (!UnsafeFPMath) {
417 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
418 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
419 }
420
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000421 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000422 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesend246b2c2007-08-30 00:23:21 +0000423 addLegalFPImmediate(APFloat(+0.0)); // FLD0
424 addLegalFPImmediate(APFloat(+1.0)); // FLD1
425 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
426 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene36c4002007-09-23 14:52:20 +0000427 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
428 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
429 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
430 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattner76ac0682005-11-15 00:40:23 +0000431 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000432
Dale Johannesenb1888e72007-08-05 18:49:15 +0000433 // Long double always uses X87.
434 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000435 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
436 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
437 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dale Johannesenb6d56402007-09-26 21:10:55 +0000438 if (!UnsafeFPMath) {
439 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
440 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
441 }
Dale Johannesenb1888e72007-08-05 18:49:15 +0000442
Dan Gohman482732a2007-10-11 23:21:31 +0000443 // Always use a library call for pow.
444 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
445 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
446 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
447
Evan Cheng19264272006-03-01 01:11:20 +0000448 // First set operation action for all vector types to expand. Then we
449 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000450 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
451 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000452 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
453 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000454 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Cheng444d3ca2007-06-29 00:18:15 +0000455 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000456 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000457 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000458 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
459 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
460 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
461 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
462 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
463 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000464 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000465 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000466 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000467 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman57111e72007-07-10 00:05:58 +0000468 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
469 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
470 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
471 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
472 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
473 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
474 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohmana1603612007-10-08 18:33:35 +0000475 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
476 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
477 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
478 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohman482732a2007-10-11 23:21:31 +0000479 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohman8d978da2007-10-12 14:09:42 +0000480 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
481 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
482 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000483 }
484
Evan Chengbc047222006-03-22 19:22:18 +0000485 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000486 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
487 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
488 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000489 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000490
Evan Cheng19264272006-03-01 01:11:20 +0000491 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000492
Bill Wendling6092ce22007-03-08 22:09:11 +0000493 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
494 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
495 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000496 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000497
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000498 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
499 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
500 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6aa304e2007-10-30 01:18:38 +0000501 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000502
Bill Wendlinge3103412007-03-15 21:24:36 +0000503 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
504 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
505
Bill Wendling144b8bb2007-03-16 09:44:46 +0000506 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000507 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000508 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000509 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
510 setOperationAction(ISD::AND, MVT::v2i32, Promote);
511 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
512 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000513
514 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000515 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000516 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000517 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
518 setOperationAction(ISD::OR, MVT::v2i32, Promote);
519 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
520 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000521
522 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000523 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000524 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000525 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
526 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
527 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
528 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000529
Bill Wendling6092ce22007-03-08 22:09:11 +0000530 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000531 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000532 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000533 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
534 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
535 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
536 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000537
Bill Wendling6dff51a2007-03-27 20:22:40 +0000538 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
539 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
540 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
541 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000542
543 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
544 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
545 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000546 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000547
548 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
549 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000550 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
551 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000552 }
553
Evan Chengbc047222006-03-22 19:22:18 +0000554 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000555 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
556
Evan Chengbf3df772006-10-27 18:49:08 +0000557 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
558 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
559 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
560 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000561 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
562 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000563 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
564 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
565 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000566 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000567 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000568 }
569
Evan Chengbc047222006-03-22 19:22:18 +0000570 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000571 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
572 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
573 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
574 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
575 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
576
Evan Cheng617a6a82006-04-10 07:23:14 +0000577 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
578 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
579 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000580 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000581 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
582 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
583 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000584 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000585 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000586 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
587 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
588 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
589 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000590 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
591 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000592
Evan Cheng617a6a82006-04-10 07:23:14 +0000593 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
594 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000595 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000596 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
597 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
598 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000599
Evan Cheng92232302006-04-12 21:21:57 +0000600 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
601 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
602 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
603 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
604 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
605 }
606 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
607 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
608 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
609 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
610 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
611 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
612
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000613 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000614 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
615 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
616 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
617 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
618 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
619 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
620 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000621 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
622 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000623 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
624 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000625 }
Evan Cheng92232302006-04-12 21:21:57 +0000626
627 // Custom lower v2i64 and v2f64 selects.
628 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000629 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000630 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000631 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000632 }
633
Evan Cheng78038292006-04-05 23:38:46 +0000634 // We want to custom lower some of our intrinsics.
635 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
636
Evan Cheng5987cfb2006-07-07 08:33:52 +0000637 // We have target-specific dag combine patterns for the following nodes:
638 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000639 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000640
Chris Lattner76ac0682005-11-15 00:40:23 +0000641 computeRegisterProperties();
642
Evan Cheng6a374562006-02-14 08:25:08 +0000643 // FIXME: These should be based on subtarget info. Plus, the values should
644 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000645 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
646 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
647 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000648 allowUnalignedMemoryAccesses = true; // x86 supports it!
649}
650
Chris Lattner3c763092007-02-25 08:29:00 +0000651
652//===----------------------------------------------------------------------===//
653// Return Value Calling Convention Implementation
654//===----------------------------------------------------------------------===//
655
Chris Lattnerba3d2732007-02-28 04:55:35 +0000656#include "X86GenCallingConv.inc"
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000657
658/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
659/// exists skip possible ISD:TokenFactor.
660static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
661 if (Chain.getOpcode()==X86ISD::TAILCALL) {
662 return Chain;
663 } else if (Chain.getOpcode()==ISD::TokenFactor) {
664 if (Chain.getNumOperands() &&
665 Chain.getOperand(0).getOpcode()==X86ISD::TAILCALL)
666 return Chain.getOperand(0);
667 }
668 return Chain;
669}
Chris Lattnerc9eed392007-02-27 05:28:59 +0000670
Chris Lattner2fc0d702007-02-25 09:12:39 +0000671/// LowerRET - Lower an ISD::RET node.
672SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
673 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
674
Chris Lattnerc9eed392007-02-27 05:28:59 +0000675 SmallVector<CCValAssign, 16> RVLocs;
676 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner944200b2007-06-19 00:13:10 +0000677 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
678 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000679 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000680
Chris Lattner2fc0d702007-02-25 09:12:39 +0000681 // If this is the first return lowered for this function, add the regs to the
682 // liveout set for the function.
683 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000684 for (unsigned i = 0; i != RVLocs.size(); ++i)
685 if (RVLocs[i].isRegLoc())
686 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000687 }
Chris Lattner2fc0d702007-02-25 09:12:39 +0000688 SDOperand Chain = Op.getOperand(0);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000689
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000690 // Handle tail call return.
691 Chain = GetPossiblePreceedingTailCall(Chain);
692 if (Chain.getOpcode() == X86ISD::TAILCALL) {
693 SDOperand TailCall = Chain;
694 SDOperand TargetAddress = TailCall.getOperand(1);
695 SDOperand StackAdjustment = TailCall.getOperand(2);
696 assert ( ((TargetAddress.getOpcode() == ISD::Register &&
697 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
698 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
699 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
700 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
701 "Expecting an global address, external symbol, or register");
702 assert( StackAdjustment.getOpcode() == ISD::Constant &&
703 "Expecting a const value");
704
705 SmallVector<SDOperand,8> Operands;
706 Operands.push_back(Chain.getOperand(0));
707 Operands.push_back(TargetAddress);
708 Operands.push_back(StackAdjustment);
709 // Copy registers used by the call. Last operand is a flag so it is not
710 // copied.
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +0000711 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000712 Operands.push_back(Chain.getOperand(i));
713 }
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +0000714 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
715 Operands.size());
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000716 }
717
718 // Regular return.
719 SDOperand Flag;
720
Chris Lattner2fc0d702007-02-25 09:12:39 +0000721 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000722 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
723 RVLocs[0].getLocReg() != X86::ST0) {
724 for (unsigned i = 0; i != RVLocs.size(); ++i) {
725 CCValAssign &VA = RVLocs[i];
726 assert(VA.isRegLoc() && "Can only return in registers!");
727 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
728 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000729 Flag = Chain.getValue(1);
730 }
731 } else {
732 // We need to handle a destination of ST0 specially, because it isn't really
733 // a register.
734 SDOperand Value = Op.getOperand(1);
735
736 // If this is an FP return with ScalarSSE, we need to move the value from
737 // an XMM register onto the fp-stack.
Dale Johannesene36c4002007-09-23 14:52:20 +0000738 if ((X86ScalarSSEf32 && RVLocs[0].getValVT()==MVT::f32) ||
739 (X86ScalarSSEf64 && RVLocs[0].getValVT()==MVT::f64)) {
Chris Lattner2fc0d702007-02-25 09:12:39 +0000740 SDOperand MemLoc;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000741
Chris Lattner2fc0d702007-02-25 09:12:39 +0000742 // If this is a load into a scalarsse value, don't store the loaded value
743 // back to the stack, only to reload it: just replace the scalar-sse load.
744 if (ISD::isNON_EXTLoad(Value.Val) &&
745 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
746 Chain = Value.getOperand(0);
747 MemLoc = Value.getOperand(1);
748 } else {
749 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000750 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000751 MachineFunction &MF = DAG.getMachineFunction();
752 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
753 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
754 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
755 }
Dale Johannesena2b3c172007-07-03 00:53:03 +0000756 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000757 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000758 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
759 Chain = Value.getValue(1);
760 }
761
762 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
763 SDOperand Ops[] = { Chain, Value };
764 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
765 Flag = Chain.getValue(1);
766 }
767
768 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
769 if (Flag.Val)
770 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
771 else
772 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
773}
774
775
Chris Lattner0cd99602007-02-25 08:59:22 +0000776/// LowerCallResult - Lower the result values of an ISD::CALL into the
777/// appropriate copies out of appropriate physical registers. This assumes that
778/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
779/// being lowered. The returns a SDNode with the same number of values as the
780/// ISD::CALL.
781SDNode *X86TargetLowering::
782LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
783 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000784
785 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000786 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000787 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
788 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000789 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
790
Chris Lattner0cd99602007-02-25 08:59:22 +0000791
Chris Lattner152bfa12007-02-28 07:09:55 +0000792 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000793
794 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000795 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
796 for (unsigned i = 0; i != RVLocs.size(); ++i) {
797 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
798 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000799 InFlag = Chain.getValue(2);
800 ResultVals.push_back(Chain.getValue(0));
801 }
802 } else {
803 // Copies from the FP stack are special, as ST0 isn't a valid register
804 // before the fp stackifier runs.
805
806 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000807 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner0cd99602007-02-25 08:59:22 +0000808 SDOperand GROps[] = { Chain, InFlag };
809 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
810 Chain = RetVal.getValue(1);
811 InFlag = RetVal.getValue(2);
812
813 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
814 // an XMM register.
Dale Johannesene36c4002007-09-23 14:52:20 +0000815 if ((X86ScalarSSEf32 && RVLocs[0].getValVT() == MVT::f32) ||
816 (X86ScalarSSEf64 && RVLocs[0].getValVT() == MVT::f64)) {
Chris Lattner0cd99602007-02-25 08:59:22 +0000817 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
818 // shouldn't be necessary except that RFP cannot be live across
819 // multiple blocks. When stackifier is fixed, they can be uncoupled.
820 MachineFunction &MF = DAG.getMachineFunction();
821 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
822 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
823 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000824 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000825 };
826 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000827 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000828 Chain = RetVal.getValue(1);
829 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000830 ResultVals.push_back(RetVal);
831 }
832
833 // Merge everything together with a MERGE_VALUES node.
834 ResultVals.push_back(Chain);
835 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
836 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000837}
838
839
Chris Lattner76ac0682005-11-15 00:40:23 +0000840//===----------------------------------------------------------------------===//
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000841// C & StdCall & Fast Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000842//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000843// StdCall calling convention seems to be standard for many Windows' API
844// routines and around. It differs from C calling convention just a little:
845// callee should clean up the stack, not caller. Symbols should be also
846// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000847// For info on fast calling convention see Fast Calling Convention (tail call)
848// implementation LowerX86_32FastCCCallTo.
Chris Lattner76ac0682005-11-15 00:40:23 +0000849
Evan Cheng24eb3f42006-04-27 05:35:28 +0000850/// AddLiveIn - This helper function adds the specified physical register to the
851/// MachineFunction as a live in value. It also creates a corresponding virtual
852/// register for it.
853static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000854 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000855 assert(RC->contains(PReg) && "Not the correct regclass!");
856 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
857 MF.addLiveIn(PReg, VReg);
858 return VReg;
859}
860
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000861// align stack arguments according to platform alignment needed for tail calls
862unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG& DAG);
863
Rafael Espindola272f7302007-09-14 15:48:13 +0000864SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
865 const CCValAssign &VA,
866 MachineFrameInfo *MFI,
867 SDOperand Root, unsigned i) {
868 // Create the nodes corresponding to a load from this parameter slot.
869 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
870 VA.getLocMemOffset());
871 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
872
873 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
874
875 if (Flags & ISD::ParamFlags::ByVal)
876 return FIN;
877 else
878 return DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0);
879}
880
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000881SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
882 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000883 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000884 MachineFunction &MF = DAG.getMachineFunction();
885 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000886 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000887 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000888 unsigned CC = MF.getFunction()->getCallingConv();
Chris Lattner227b6c52007-02-28 07:00:42 +0000889 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000890 SmallVector<CCValAssign, 16> ArgLocs;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000891 CCState CCInfo(CC, isVarArg,
Chris Lattner944200b2007-06-19 00:13:10 +0000892 getTargetMachine(), ArgLocs);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000893 // Check for possible tail call calling convention.
894 if (CC == CallingConv::Fast && PerformTailCallOpt)
895 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_TailCall);
896 else
897 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
898
Chris Lattnerb9db2252007-02-28 05:46:49 +0000899 SmallVector<SDOperand, 8> ArgValues;
900 unsigned LastVal = ~0U;
901 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
902 CCValAssign &VA = ArgLocs[i];
903 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
904 // places.
905 assert(VA.getValNo() != LastVal &&
906 "Don't support value assigned to multiple locs yet");
907 LastVal = VA.getValNo();
908
909 if (VA.isRegLoc()) {
910 MVT::ValueType RegVT = VA.getLocVT();
911 TargetRegisterClass *RC;
912 if (RegVT == MVT::i32)
913 RC = X86::GR32RegisterClass;
914 else {
915 assert(MVT::isVector(RegVT));
916 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000917 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000919 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
920 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000921
922 // If this is an 8 or 16-bit value, it is really passed promoted to 32
923 // bits. Insert an assert[sz]ext to capture this, then truncate to the
924 // right size.
925 if (VA.getLocInfo() == CCValAssign::SExt)
926 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
927 DAG.getValueType(VA.getValVT()));
928 else if (VA.getLocInfo() == CCValAssign::ZExt)
929 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
930 DAG.getValueType(VA.getValVT()));
931
932 if (VA.getLocInfo() != CCValAssign::Full)
933 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
934
935 ArgValues.push_back(ArgValue);
936 } else {
937 assert(VA.isMemLoc());
Rafael Espindola272f7302007-09-14 15:48:13 +0000938 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000939 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000940 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000941
942 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000943 // align stack specially for tail calls
944 if (CC==CallingConv::Fast)
945 StackSize = GetAlignedArgumentStackSize(StackSize,DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000946
Evan Cheng17e734f2006-05-23 21:06:34 +0000947 ArgValues.push_back(Root);
948
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000949 // If the function takes variable number of arguments, make a frame index for
950 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000951 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000952 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000953
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000954 // Tail call calling convention (CallingConv::Fast) does not support varargs.
955 assert( !(isVarArg && CC == CallingConv::Fast) &&
956 "CallingConv::Fast does not support varargs.");
957
958 if (isStdCall && !isVarArg &&
959 (CC==CallingConv::Fast && PerformTailCallOpt || CC!=CallingConv::Fast)) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000960 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000961 BytesCallerReserves = 0;
962 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000963 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000964
965 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000966 if (NumArgs &&
967 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000968 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000969 BytesToPopOnReturn = 4;
970
971 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000972 }
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000973
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000974 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Evan Cheng17e734f2006-05-23 21:06:34 +0000975
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000976 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
977 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000978
Evan Cheng17e734f2006-05-23 21:06:34 +0000979 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000980 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000981 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000982}
983
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000984SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000985 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000986 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000987 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000988 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000989 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000990
Chris Lattner227b6c52007-02-28 07:00:42 +0000991 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000992 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000993 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000994 if(CC==CallingConv::Fast && PerformTailCallOpt)
995 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_TailCall);
996 else
997 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000998
Chris Lattnerbe799592007-02-28 05:31:48 +0000999 // Get a count of how many bytes are to be pushed on the stack.
1000 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001001 if (CC==CallingConv::Fast)
1002 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +00001003
Evan Cheng2a330942006-05-25 00:59:30 +00001004 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001005
Chris Lattner35a08552007-02-25 07:10:00 +00001006 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1007 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +00001008
Chris Lattnerbe799592007-02-28 05:31:48 +00001009 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +00001010
1011 // Walk the register/memloc assignments, inserting copies/loads.
1012 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1013 CCValAssign &VA = ArgLocs[i];
1014 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001015
Chris Lattnerbe799592007-02-28 05:31:48 +00001016 // Promote the value if needed.
1017 switch (VA.getLocInfo()) {
1018 default: assert(0 && "Unknown loc info!");
1019 case CCValAssign::Full: break;
1020 case CCValAssign::SExt:
1021 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1022 break;
1023 case CCValAssign::ZExt:
1024 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1025 break;
1026 case CCValAssign::AExt:
1027 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1028 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001029 }
Chris Lattnerbe799592007-02-28 05:31:48 +00001030
1031 if (VA.isRegLoc()) {
1032 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1033 } else {
1034 assert(VA.isMemLoc());
1035 if (StackPtr.Val == 0)
1036 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola4730c042007-09-21 15:50:22 +00001037
1038 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1039 Arg));
Chris Lattner76ac0682005-11-15 00:40:23 +00001040 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001041 }
1042
Chris Lattner5958b172007-02-28 05:39:26 +00001043 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +00001044 bool isSRet = NumOps &&
1045 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00001046 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +00001047
Evan Cheng2a330942006-05-25 00:59:30 +00001048 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001049 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1050 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001051
Evan Cheng88decde2006-04-28 21:29:37 +00001052 // Build a sequence of copy-to-reg nodes chained together with token chain
1053 // and flag operands which copy the outgoing args into registers.
1054 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001055 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1056 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1057 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +00001058 InFlag = Chain.getValue(1);
1059 }
1060
Evan Cheng84a041e2007-02-21 21:18:14 +00001061 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1062 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +00001063 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1064 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001065 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1066 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1067 InFlag);
1068 InFlag = Chain.getValue(1);
1069 }
1070
Evan Cheng2a330942006-05-25 00:59:30 +00001071 // If the callee is a GlobalAddress node (quite common, every direct call is)
1072 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001073 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001074 // We should use extra load for direct calls to dllimported functions in
1075 // non-JIT mode.
1076 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1077 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001078 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1079 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001080 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1081
Chris Lattnere56fef92007-02-25 06:40:16 +00001082 // Returns a chain & a flag for retval copy to use.
1083 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001084 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001085 Ops.push_back(Chain);
1086 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001087
1088 // Add argument registers to the end of the list so that they are known live
1089 // into the call.
1090 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001091 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001092 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001093
1094 // Add an implicit use GOT pointer in EBX.
1095 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1096 Subtarget->isPICStyleGOT())
1097 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001098
Evan Cheng88decde2006-04-28 21:29:37 +00001099 if (InFlag.Val)
1100 Ops.push_back(InFlag);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001101
1102 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001103 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001104
Chris Lattner8be5be82006-05-23 18:50:38 +00001105 // Create the CALLSEQ_END node.
1106 unsigned NumBytesForCalleeToPush = 0;
1107
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001108 if (CC == CallingConv::X86_StdCall ||
1109 (CC == CallingConv::Fast && PerformTailCallOpt)) {
Chris Lattner7802f3e2007-02-25 09:06:15 +00001110 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +00001111 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001112 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001113 NumBytesForCalleeToPush = NumBytes;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001114 assert(!(isVarArg && CC==CallingConv::Fast) &&
1115 "CallingConv::Fast does not support varargs.");
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001116 } else {
1117 // If this is is a call to a struct-return function, the callee
1118 // pops the hidden struct pointer, so we have to push it back.
1119 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +00001120 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001121 }
1122
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001123 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001124 Ops.clear();
1125 Ops.push_back(Chain);
1126 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001127 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001128 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001129 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001130 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001131
Chris Lattner0cd99602007-02-25 08:59:22 +00001132 // Handle result values, copying them out of physregs into vregs that we
1133 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001134 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001135}
1136
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001137
1138//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +00001139// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001140//===----------------------------------------------------------------------===//
1141//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001142// The X86 'fastcall' calling convention passes up to two integer arguments in
1143// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1144// and requires that the callee pop its arguments off the stack (allowing proper
1145// tail calls), and has the same return value conventions as C calling convs.
1146//
1147// This calling convention always arranges for the callee pop value to be 8n+4
1148// bytes, which is needed for tail recursion elimination and stack alignment
1149// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001150SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +00001151X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001152 MachineFunction &MF = DAG.getMachineFunction();
1153 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001154 SDOperand Root = Op.getOperand(0);
Chris Lattner944200b2007-06-19 00:13:10 +00001155 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001156
Chris Lattner227b6c52007-02-28 07:00:42 +00001157 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001158 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001159 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1160 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001161 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001162
1163 SmallVector<SDOperand, 8> ArgValues;
1164 unsigned LastVal = ~0U;
1165 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1166 CCValAssign &VA = ArgLocs[i];
1167 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1168 // places.
1169 assert(VA.getValNo() != LastVal &&
1170 "Don't support value assigned to multiple locs yet");
1171 LastVal = VA.getValNo();
1172
1173 if (VA.isRegLoc()) {
1174 MVT::ValueType RegVT = VA.getLocVT();
1175 TargetRegisterClass *RC;
1176 if (RegVT == MVT::i32)
1177 RC = X86::GR32RegisterClass;
1178 else {
1179 assert(MVT::isVector(RegVT));
1180 RC = X86::VR128RegisterClass;
1181 }
1182
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001183 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1184 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001185
1186 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1187 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1188 // right size.
1189 if (VA.getLocInfo() == CCValAssign::SExt)
1190 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1191 DAG.getValueType(VA.getValVT()));
1192 else if (VA.getLocInfo() == CCValAssign::ZExt)
1193 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1194 DAG.getValueType(VA.getValVT()));
1195
1196 if (VA.getLocInfo() != CCValAssign::Full)
1197 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1198
1199 ArgValues.push_back(ArgValue);
1200 } else {
1201 assert(VA.isMemLoc());
Rafael Espindolaf065f0e2007-09-21 14:55:38 +00001202 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001203 }
1204 }
1205
Evan Cheng17e734f2006-05-23 21:06:34 +00001206 ArgValues.push_back(Root);
1207
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001208 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001209
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001210 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001211 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001212 // arguments and the arguments after the retaddr has been pushed are
1213 // aligned.
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001214 if ((StackSize & 7) == 0)
1215 StackSize += 4;
1216 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001217
1218 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001219 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001220 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +00001221 BytesCallerReserves = 0;
1222
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001223 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1224 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001225
Evan Cheng17e734f2006-05-23 21:06:34 +00001226 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001227 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001228 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001229}
1230
Rafael Espindolae636fc02007-08-31 15:06:30 +00001231SDOperand
1232X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1233 const SDOperand &StackPtr,
1234 const CCValAssign &VA,
1235 SDOperand Chain,
1236 SDOperand Arg) {
1237 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1238 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1239 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1240 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1241 if (Flags & ISD::ParamFlags::ByVal) {
1242 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1243 ISD::ParamFlags::ByValAlignOffs);
1244
Rafael Espindolae636fc02007-08-31 15:06:30 +00001245 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1246 ISD::ParamFlags::ByValSizeOffs;
1247
1248 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1249 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Rafael Espindola846c19dd2007-10-19 10:41:11 +00001250 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i1);
Rafael Espindolae636fc02007-08-31 15:06:30 +00001251
Rafael Espindola846c19dd2007-10-19 10:41:11 +00001252 return DAG.getMemcpy(Chain, PtrOff, Arg, SizeNode, AlignNode,
1253 AlwaysInline);
Rafael Espindolae636fc02007-08-31 15:06:30 +00001254 } else {
1255 return DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1256 }
1257}
1258
Chris Lattner104aa5d2006-09-26 03:57:53 +00001259SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001260 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001261 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001262 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner944200b2007-06-19 00:13:10 +00001263 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001264 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001265
Chris Lattner227b6c52007-02-28 07:00:42 +00001266 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001267 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001268 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001269 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001270
1271 // Get a count of how many bytes are to be pushed on the stack.
1272 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001273
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001274 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001275 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001276 // arguments and the arguments after the retaddr has been pushed are
1277 // aligned.
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001278 if ((NumBytes & 7) == 0)
1279 NumBytes += 4;
1280 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001281
Chris Lattner62c34842006-02-13 09:00:43 +00001282 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001283
Chris Lattner35a08552007-02-25 07:10:00 +00001284 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1285 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001286
1287 SDOperand StackPtr;
1288
1289 // Walk the register/memloc assignments, inserting copies/loads.
1290 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1291 CCValAssign &VA = ArgLocs[i];
1292 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1293
1294 // Promote the value if needed.
1295 switch (VA.getLocInfo()) {
1296 default: assert(0 && "Unknown loc info!");
1297 case CCValAssign::Full: break;
1298 case CCValAssign::SExt:
1299 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001300 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001301 case CCValAssign::ZExt:
1302 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1303 break;
1304 case CCValAssign::AExt:
1305 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1306 break;
1307 }
1308
1309 if (VA.isRegLoc()) {
1310 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1311 } else {
1312 assert(VA.isMemLoc());
1313 if (StackPtr.Val == 0)
1314 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola4730c042007-09-21 15:50:22 +00001315
1316 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1317 Arg));
Evan Cheng2a330942006-05-25 00:59:30 +00001318 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001319 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001320
Evan Cheng2a330942006-05-25 00:59:30 +00001321 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001322 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1323 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001324
Nate Begeman7e5496d2006-02-17 00:03:04 +00001325 // Build a sequence of copy-to-reg nodes chained together with token chain
1326 // and flag operands which copy the outgoing args into registers.
1327 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001328 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1329 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1330 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001331 InFlag = Chain.getValue(1);
1332 }
1333
Evan Cheng2a330942006-05-25 00:59:30 +00001334 // If the callee is a GlobalAddress node (quite common, every direct call is)
1335 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001336 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001337 // We should use extra load for direct calls to dllimported functions in
1338 // non-JIT mode.
1339 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1340 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001341 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1342 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001343 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1344
Evan Cheng84a041e2007-02-21 21:18:14 +00001345 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1346 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001347 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1348 Subtarget->isPICStyleGOT()) {
1349 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1350 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1351 InFlag);
1352 InFlag = Chain.getValue(1);
1353 }
1354
Chris Lattnere56fef92007-02-25 06:40:16 +00001355 // Returns a chain & a flag for retval copy to use.
1356 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001357 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001358 Ops.push_back(Chain);
1359 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001360
1361 // Add argument registers to the end of the list so that they are known live
1362 // into the call.
1363 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001364 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001365 RegsToPass[i].second.getValueType()));
1366
Evan Cheng84a041e2007-02-21 21:18:14 +00001367 // Add an implicit use GOT pointer in EBX.
1368 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1369 Subtarget->isPICStyleGOT())
1370 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1371
Nate Begeman7e5496d2006-02-17 00:03:04 +00001372 if (InFlag.Val)
1373 Ops.push_back(InFlag);
1374
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001375 assert(isTailCall==false && "no tail call here");
1376 Chain = DAG.getNode(X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001377 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001378 InFlag = Chain.getValue(1);
1379
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001380 // Returns a flag for retval copy to use.
1381 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001382 Ops.clear();
1383 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001384 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1385 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001386 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001387 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001388 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001389
Chris Lattnerba474f52007-02-25 09:10:05 +00001390 // Handle result values, copying them out of physregs into vregs that we
1391 // return.
1392 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001393}
1394
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001395//===----------------------------------------------------------------------===//
1396// Fast Calling Convention (tail call) implementation
1397//===----------------------------------------------------------------------===//
1398
1399// Like std call, callee cleans arguments, convention except that ECX is
1400// reserved for storing the tail called function address. Only 2 registers are
1401// free for argument passing (inreg). Tail call optimization is performed
1402// provided:
1403// * tailcallopt is enabled
1404// * caller/callee are fastcc
1405// * elf/pic is disabled OR
1406// * elf/pic enabled + callee is in module + callee has
1407// visibility protected or hidden
Arnold Schwaighofer1f0da1f2007-10-12 21:30:57 +00001408// To keep the stack aligned according to platform abi the function
1409// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1410// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001411// If a tail called function callee has more arguments than the caller the
1412// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer1f0da1f2007-10-12 21:30:57 +00001413// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001414// original REtADDR, but before the saved framepointer or the spilled registers
1415// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1416// stack layout:
1417// arg1
1418// arg2
1419// RETADDR
1420// [ new RETADDR
1421// move area ]
1422// (possible EBP)
1423// ESI
1424// EDI
1425// local1 ..
1426
1427/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1428/// for a 16 byte align requirement.
1429unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1430 SelectionDAG& DAG) {
1431 if (PerformTailCallOpt) {
1432 MachineFunction &MF = DAG.getMachineFunction();
1433 const TargetMachine &TM = MF.getTarget();
1434 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1435 unsigned StackAlignment = TFI.getStackAlignment();
1436 uint64_t AlignMask = StackAlignment - 1;
1437 int64_t Offset = StackSize;
1438 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1439 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1440 // Number smaller than 12 so just add the difference.
1441 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1442 } else {
1443 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1444 Offset = ((~AlignMask) & Offset) + StackAlignment +
1445 (StackAlignment-SlotSize);
1446 }
1447 StackSize = Offset;
1448 }
1449 return StackSize;
1450}
1451
1452/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1453// following the call is a return. A function is eligible if caller/callee
1454// calling conventions match, currently only fastcc supports tail calls, and the
1455// function CALL is immediatly followed by a RET.
1456bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1457 SDOperand Ret,
1458 SelectionDAG& DAG) const {
1459 bool IsEligible = false;
1460
1461 // Check whether CALL node immediatly preceeds the RET node and whether the
1462 // return uses the result of the node or is a void return.
1463 if ((Ret.getNumOperands() == 1 &&
1464 (Ret.getOperand(0)== SDOperand(Call.Val,1) ||
1465 Ret.getOperand(0)== SDOperand(Call.Val,0))) ||
1466 (Ret.getOperand(0)== SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1467 Ret.getOperand(1)== SDOperand(Call.Val,0))) {
1468 MachineFunction &MF = DAG.getMachineFunction();
1469 unsigned CallerCC = MF.getFunction()->getCallingConv();
1470 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1471 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1472 SDOperand Callee = Call.getOperand(4);
1473 // On elf/pic %ebx needs to be livein.
1474 if(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1475 Subtarget->isPICStyleGOT()) {
1476 // Can only do local tail calls with PIC.
1477 GlobalValue * GV = 0;
1478 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1479 if(G != 0 &&
1480 (GV = G->getGlobal()) &&
1481 (GV->hasHiddenVisibility() || GV->hasProtectedVisibility()))
1482 IsEligible=true;
1483 } else {
1484 IsEligible=true;
1485 }
1486 }
1487 }
1488 return IsEligible;
1489}
1490
1491SDOperand X86TargetLowering::LowerX86_TailCallTo(SDOperand Op,
1492 SelectionDAG &DAG,
1493 unsigned CC) {
1494 SDOperand Chain = Op.getOperand(0);
1495 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1496 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1497 SDOperand Callee = Op.getOperand(4);
1498 bool is64Bit = Subtarget->is64Bit();
1499
1500 assert(isTailCall && PerformTailCallOpt && "Should only emit tail calls.");
1501
1502 // Analyze operands of the call, assigning locations to each operand.
1503 SmallVector<CCValAssign, 16> ArgLocs;
1504 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
1505 if (is64Bit)
1506 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_TailCall);
1507 else
1508 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_TailCall);
1509
1510
1511 // Lower arguments at fp - stackoffset + fpdiff.
1512 MachineFunction &MF = DAG.getMachineFunction();
1513
1514 unsigned NumBytesToBePushed =
1515 GetAlignedArgumentStackSize(CCInfo.getNextStackOffset(), DAG);
1516
1517 unsigned NumBytesCallerPushed =
1518 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1519 int FPDiff = NumBytesCallerPushed - NumBytesToBePushed;
1520
1521 // Set the delta of movement of the returnaddr stackslot.
1522 // But only set if delta is greater than previous delta.
1523 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1524 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1525
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001526 Chain = DAG.
1527 getCALLSEQ_START(Chain, DAG.getConstant(NumBytesToBePushed, getPointerTy()));
1528
1529 // Adjust the Return address stack slot.
1530 SDOperand RetAddrFrIdx, NewRetAddrFrIdx;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001531 if (FPDiff) {
1532 MVT::ValueType VT = is64Bit ? MVT::i64 : MVT::i32;
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001533 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1534 // Load the "old" Return address.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001535 RetAddrFrIdx =
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001536 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
1537 // Calculate the new stack slot for the return address.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001538 int SlotSize = is64Bit ? 8 : 4;
1539 int NewReturnAddrFI =
1540 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001541 NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1542 Chain = SDOperand(RetAddrFrIdx.Val, 1);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001543 }
1544
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001545 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1546 SmallVector<SDOperand, 8> MemOpChains;
1547 SmallVector<SDOperand, 8> MemOpChains2;
1548 SDOperand FramePtr, StackPtr;
1549 SDOperand PtrOff;
1550 SDOperand FIN;
1551 int FI = 0;
1552
1553 // Walk the register/memloc assignments, inserting copies/loads. Lower
1554 // arguments first to the stack slot where they would normally - in case of a
1555 // normal function call - be.
1556 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1557 CCValAssign &VA = ArgLocs[i];
1558 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1559
1560 // Promote the value if needed.
1561 switch (VA.getLocInfo()) {
1562 default: assert(0 && "Unknown loc info!");
1563 case CCValAssign::Full: break;
1564 case CCValAssign::SExt:
1565 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1566 break;
1567 case CCValAssign::ZExt:
1568 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1569 break;
1570 case CCValAssign::AExt:
1571 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1572 break;
1573 }
1574
1575 if (VA.isRegLoc()) {
1576 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1577 } else {
1578 assert(VA.isMemLoc());
1579 if (StackPtr.Val == 0)
1580 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
1581
1582 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1583 Arg));
1584 }
1585 }
1586
1587 if (!MemOpChains.empty())
1588 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1589 &MemOpChains[0], MemOpChains.size());
1590
1591 // Build a sequence of copy-to-reg nodes chained together with token chain
1592 // and flag operands which copy the outgoing args into registers.
1593 SDOperand InFlag;
1594 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1595 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1596 InFlag);
1597 InFlag = Chain.getValue(1);
1598 }
1599 InFlag = SDOperand();
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001600
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001601 // Copy from stack slots to stack slot of a tail called function. This needs
1602 // to be done because if we would lower the arguments directly to their real
1603 // stack slot we might end up overwriting each other.
1604 // TODO: To make this more efficient (sometimes saving a store/load) we could
1605 // analyse the arguments and emit this store/load/store sequence only for
1606 // arguments which would be overwritten otherwise.
1607 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1608 CCValAssign &VA = ArgLocs[i];
1609 if (!VA.isRegLoc()) {
1610 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1611 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1612
1613 // Get source stack slot.
1614 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1615 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1616 // Create frame index.
1617 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1618 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1619 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1620 FIN = DAG.getFrameIndex(FI, MVT::i32);
1621 if (Flags & ISD::ParamFlags::ByVal) {
1622 // Copy relative to framepointer.
1623 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1624 ISD::ParamFlags::ByValAlignOffs);
1625
1626 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1627 ISD::ParamFlags::ByValSizeOffs;
1628
1629 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1630 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
1631 // Copy relative to framepointer.
1632 MemOpChains2.push_back(DAG.getNode(ISD::MEMCPY, MVT::Other, Chain, FIN,
1633 PtrOff, SizeNode, AlignNode));
1634 } else {
1635 SDOperand LoadedArg = DAG.getLoad(VA.getValVT(), Chain, PtrOff, NULL,0);
1636 // Store relative to framepointer.
1637 MemOpChains2.push_back(DAG.getStore(Chain, LoadedArg, FIN, NULL, 0));
1638 }
1639 }
1640 }
1641
1642 if (!MemOpChains2.empty())
1643 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1644 &MemOpChains2[0], MemOpChains.size());
1645
Arnold Schwaighoferb3d58b92007-10-16 09:05:00 +00001646 // Store the return address to the appropriate stack slot.
1647 if (FPDiff)
1648 Chain = DAG.getStore(Chain,RetAddrFrIdx, NewRetAddrFrIdx, NULL, 0);
1649
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001650 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1651 // GOT pointer.
1652 // Does not work with tail call since ebx is not restored correctly by
1653 // tailcaller. TODO: at least for x86 - verify for x86-64
1654
1655 // If the callee is a GlobalAddress node (quite common, every direct call is)
1656 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1657 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1658 // We should use extra load for direct calls to dllimported functions in
1659 // non-JIT mode.
1660 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1661 getTargetMachine(), true))
1662 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1663 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1664 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1665 else {
1666 assert(Callee.getOpcode() == ISD::LOAD &&
1667 "Function destination must be loaded into virtual register");
1668 unsigned Opc = is64Bit ? X86::R9 : X86::ECX;
1669
1670 Chain = DAG.getCopyToReg(Chain,
1671 DAG.getRegister(Opc, getPointerTy()) ,
1672 Callee,InFlag);
1673 Callee = DAG.getRegister(Opc, getPointerTy());
1674 // Add register as live out.
1675 DAG.getMachineFunction().addLiveOut(Opc);
1676 }
1677
1678 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1679 SmallVector<SDOperand, 8> Ops;
1680
1681 Ops.push_back(Chain);
1682 Ops.push_back(DAG.getConstant(NumBytesToBePushed, getPointerTy()));
1683 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1684 if (InFlag.Val)
1685 Ops.push_back(InFlag);
1686 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1687 InFlag = Chain.getValue(1);
1688
1689 // Returns a chain & a flag for retval copy to use.
1690 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1691 Ops.clear();
1692 Ops.push_back(Chain);
1693 Ops.push_back(Callee);
1694 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
1695 // Add argument registers to the end of the list so that they are known live
1696 // into the call.
1697 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1698 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1699 RegsToPass[i].second.getValueType()));
1700 if (InFlag.Val)
1701 Ops.push_back(InFlag);
1702 assert(InFlag.Val &&
1703 "Flag must be set. Depend on flag being set in LowerRET");
1704 Chain = DAG.getNode(X86ISD::TAILCALL,
1705 Op.Val->getVTList(), &Ops[0], Ops.size());
1706
1707 return SDOperand(Chain.Val, Op.ResNo);
1708}
Chris Lattner3066bec2007-02-28 06:10:12 +00001709
1710//===----------------------------------------------------------------------===//
1711// X86-64 C Calling Convention implementation
1712//===----------------------------------------------------------------------===//
1713
1714SDOperand
1715X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001716 MachineFunction &MF = DAG.getMachineFunction();
1717 MachineFrameInfo *MFI = MF.getFrameInfo();
1718 SDOperand Root = Op.getOperand(0);
1719 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001720 unsigned CC= MF.getFunction()->getCallingConv();
Chris Lattner3066bec2007-02-28 06:10:12 +00001721
1722 static const unsigned GPR64ArgRegs[] = {
1723 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1724 };
1725 static const unsigned XMMArgRegs[] = {
1726 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1727 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1728 };
1729
Chris Lattner227b6c52007-02-28 07:00:42 +00001730
1731 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001732 SmallVector<CCValAssign, 16> ArgLocs;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001733 CCState CCInfo(CC, isVarArg,
Chris Lattner944200b2007-06-19 00:13:10 +00001734 getTargetMachine(), ArgLocs);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001735 if (CC == CallingConv::Fast && PerformTailCallOpt)
1736 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_TailCall);
1737 else
1738 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001739
1740 SmallVector<SDOperand, 8> ArgValues;
1741 unsigned LastVal = ~0U;
1742 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1743 CCValAssign &VA = ArgLocs[i];
1744 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1745 // places.
1746 assert(VA.getValNo() != LastVal &&
1747 "Don't support value assigned to multiple locs yet");
1748 LastVal = VA.getValNo();
1749
1750 if (VA.isRegLoc()) {
1751 MVT::ValueType RegVT = VA.getLocVT();
1752 TargetRegisterClass *RC;
1753 if (RegVT == MVT::i32)
1754 RC = X86::GR32RegisterClass;
1755 else if (RegVT == MVT::i64)
1756 RC = X86::GR64RegisterClass;
1757 else if (RegVT == MVT::f32)
1758 RC = X86::FR32RegisterClass;
1759 else if (RegVT == MVT::f64)
1760 RC = X86::FR64RegisterClass;
1761 else {
1762 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001763 if (MVT::getSizeInBits(RegVT) == 64) {
1764 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1765 RegVT = MVT::i64;
1766 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001767 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001768 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001769
1770 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1771 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001772
1773 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1774 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1775 // right size.
1776 if (VA.getLocInfo() == CCValAssign::SExt)
1777 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1778 DAG.getValueType(VA.getValVT()));
1779 else if (VA.getLocInfo() == CCValAssign::ZExt)
1780 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1781 DAG.getValueType(VA.getValVT()));
1782
1783 if (VA.getLocInfo() != CCValAssign::Full)
1784 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1785
Chris Lattner75372ad2007-06-09 05:08:10 +00001786 // Handle MMX values passed in GPRs.
1787 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1788 MVT::getSizeInBits(RegVT) == 64)
1789 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1790
Chris Lattner3066bec2007-02-28 06:10:12 +00001791 ArgValues.push_back(ArgValue);
1792 } else {
1793 assert(VA.isMemLoc());
Rafael Espindola272f7302007-09-14 15:48:13 +00001794 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattner3066bec2007-02-28 06:10:12 +00001795 }
1796 }
1797
1798 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001799 if (CC==CallingConv::Fast)
1800 StackSize =GetAlignedArgumentStackSize(StackSize, DAG);
Chris Lattner3066bec2007-02-28 06:10:12 +00001801
1802 // If the function takes variable number of arguments, make a frame index for
1803 // the start of the first vararg value... for expansion of llvm.va_start.
1804 if (isVarArg) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001805 assert(CC!=CallingConv::Fast
1806 && "Var arg not supported with calling convention fastcc");
Chris Lattner3066bec2007-02-28 06:10:12 +00001807 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1808 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1809
1810 // For X86-64, if there are vararg parameters that are passed via
1811 // registers, then we must store them to their spots on the stack so they
1812 // may be loaded by deferencing the result of va_next.
1813 VarArgsGPOffset = NumIntRegs * 8;
1814 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1815 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1816 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1817
1818 // Store the integer parameter registers.
1819 SmallVector<SDOperand, 8> MemOps;
1820 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1821 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1822 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1823 for (; NumIntRegs != 6; ++NumIntRegs) {
1824 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1825 X86::GR64RegisterClass);
1826 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1827 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1828 MemOps.push_back(Store);
1829 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1830 DAG.getConstant(8, getPointerTy()));
1831 }
1832
1833 // Now store the XMM (fp + vector) parameter registers.
1834 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1835 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1836 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1837 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1838 X86::VR128RegisterClass);
1839 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1840 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1841 MemOps.push_back(Store);
1842 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1843 DAG.getConstant(16, getPointerTy()));
1844 }
1845 if (!MemOps.empty())
1846 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1847 &MemOps[0], MemOps.size());
1848 }
1849
1850 ArgValues.push_back(Root);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001851 // Tail call convention (fastcc) needs callee pop.
Evan Cheng4099f4f2007-10-14 10:09:39 +00001852 if (CC == CallingConv::Fast && PerformTailCallOpt) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001853 BytesToPopOnReturn = StackSize; // Callee pops everything.
1854 BytesCallerReserves = 0;
1855 } else {
1856 BytesToPopOnReturn = 0; // Callee pops nothing.
1857 BytesCallerReserves = StackSize;
1858 }
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001859 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1860 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
1861
Chris Lattner3066bec2007-02-28 06:10:12 +00001862 // Return the new list of results.
1863 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1864 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1865}
1866
1867SDOperand
1868X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1869 unsigned CC) {
1870 SDOperand Chain = Op.getOperand(0);
1871 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner3066bec2007-02-28 06:10:12 +00001872 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001873
1874 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001875 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001876 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Evan Cheng4099f4f2007-10-14 10:09:39 +00001877 if (CC==CallingConv::Fast && PerformTailCallOpt)
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001878 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_TailCall);
1879 else
1880 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001881
1882 // Get a count of how many bytes are to be pushed on the stack.
1883 unsigned NumBytes = CCInfo.getNextStackOffset();
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001884 if (CC == CallingConv::Fast)
1885 NumBytes = GetAlignedArgumentStackSize(NumBytes,DAG);
1886
Chris Lattner3066bec2007-02-28 06:10:12 +00001887 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1888
1889 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1890 SmallVector<SDOperand, 8> MemOpChains;
1891
1892 SDOperand StackPtr;
1893
1894 // Walk the register/memloc assignments, inserting copies/loads.
1895 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1896 CCValAssign &VA = ArgLocs[i];
1897 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1898
1899 // Promote the value if needed.
1900 switch (VA.getLocInfo()) {
1901 default: assert(0 && "Unknown loc info!");
1902 case CCValAssign::Full: break;
1903 case CCValAssign::SExt:
1904 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1905 break;
1906 case CCValAssign::ZExt:
1907 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1908 break;
1909 case CCValAssign::AExt:
1910 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1911 break;
1912 }
1913
1914 if (VA.isRegLoc()) {
1915 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1916 } else {
1917 assert(VA.isMemLoc());
1918 if (StackPtr.Val == 0)
1919 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola9c3d20d2007-08-20 15:18:24 +00001920
Rafael Espindolae636fc02007-08-31 15:06:30 +00001921 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1922 Arg));
Chris Lattner3066bec2007-02-28 06:10:12 +00001923 }
1924 }
1925
1926 if (!MemOpChains.empty())
1927 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1928 &MemOpChains[0], MemOpChains.size());
1929
1930 // Build a sequence of copy-to-reg nodes chained together with token chain
1931 // and flag operands which copy the outgoing args into registers.
1932 SDOperand InFlag;
1933 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1934 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1935 InFlag);
1936 InFlag = Chain.getValue(1);
1937 }
1938
1939 if (isVarArg) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001940 assert ( CallingConv::Fast != CC &&
1941 "Var args not supported with calling convention fastcc");
1942
Chris Lattner3066bec2007-02-28 06:10:12 +00001943 // From AMD64 ABI document:
1944 // For calls that may call functions that use varargs or stdargs
1945 // (prototype-less calls or calls to functions containing ellipsis (...) in
1946 // the declaration) %al is used as hidden argument to specify the number
1947 // of SSE registers used. The contents of %al do not need to match exactly
1948 // the number of registers, but must be an ubound on the number of SSE
1949 // registers used and is in the range 0 - 8 inclusive.
1950
1951 // Count the number of XMM registers allocated.
1952 static const unsigned XMMArgRegs[] = {
1953 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1954 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1955 };
1956 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1957
1958 Chain = DAG.getCopyToReg(Chain, X86::AL,
1959 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1960 InFlag = Chain.getValue(1);
1961 }
1962
1963 // If the callee is a GlobalAddress node (quite common, every direct call is)
1964 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1965 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1966 // We should use extra load for direct calls to dllimported functions in
1967 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001968 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001969 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1970 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001971 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1972 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001973 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1974 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001975
1976 // Returns a chain & a flag for retval copy to use.
1977 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1978 SmallVector<SDOperand, 8> Ops;
1979 Ops.push_back(Chain);
1980 Ops.push_back(Callee);
1981
1982 // Add argument registers to the end of the list so that they are known live
1983 // into the call.
1984 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1985 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1986 RegsToPass[i].second.getValueType()));
1987
1988 if (InFlag.Val)
1989 Ops.push_back(InFlag);
1990
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001991 Chain = DAG.getNode(X86ISD::CALL,
Chris Lattner3066bec2007-02-28 06:10:12 +00001992 NodeTys, &Ops[0], Ops.size());
1993 InFlag = Chain.getValue(1);
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001994 int NumBytesForCalleeToPush = 0;
Evan Cheng4099f4f2007-10-14 10:09:39 +00001995 if (CC==CallingConv::Fast && PerformTailCallOpt) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001996 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00001997 } else {
1998 NumBytesForCalleeToPush = 0; // Callee pops nothing.
1999 }
Chris Lattner3066bec2007-02-28 06:10:12 +00002000 // Returns a flag for retval copy to use.
2001 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2002 Ops.clear();
2003 Ops.push_back(Chain);
2004 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00002005 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Chris Lattner3066bec2007-02-28 06:10:12 +00002006 Ops.push_back(InFlag);
2007 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
2008 InFlag = Chain.getValue(1);
2009
2010 // Handle result values, copying them out of physregs into vregs that we
2011 // return.
2012 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
2013}
2014
2015
2016//===----------------------------------------------------------------------===//
2017// Other Lowering Hooks
2018//===----------------------------------------------------------------------===//
2019
2020
Chris Lattner76ac0682005-11-15 00:40:23 +00002021SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00002022 MachineFunction &MF = DAG.getMachineFunction();
2023 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2024 int ReturnAddrIndex = FuncInfo->getRAIndex();
2025
Chris Lattner76ac0682005-11-15 00:40:23 +00002026 if (ReturnAddrIndex == 0) {
2027 // Set up a frame object for the return address.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002028 if (Subtarget->is64Bit())
2029 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
2030 else
2031 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00002032
2033 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattner76ac0682005-11-15 00:40:23 +00002034 }
2035
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002036 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00002037}
2038
2039
2040
Evan Cheng45df7f82006-01-30 23:41:35 +00002041/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
2042/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00002043/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
2044/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00002045static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00002046 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
2047 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002048 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002049 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00002050 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2051 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2052 // X > -1 -> X == 0, jump !sign.
2053 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002054 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00002055 return true;
2056 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2057 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002058 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00002059 return true;
Dan Gohman863bdc32007-09-17 14:49:27 +00002060 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
2061 // X < 1 -> X <= 0
2062 RHS = DAG.getConstant(0, RHS.getValueType());
2063 X86CC = X86::COND_LE;
2064 return true;
Chris Lattner971e3392006-09-13 17:04:54 +00002065 }
Chris Lattner7a627672006-09-13 03:22:10 +00002066 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002067
Evan Cheng172fce72006-01-06 00:43:03 +00002068 switch (SetCCOpcode) {
2069 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002070 case ISD::SETEQ: X86CC = X86::COND_E; break;
2071 case ISD::SETGT: X86CC = X86::COND_G; break;
2072 case ISD::SETGE: X86CC = X86::COND_GE; break;
2073 case ISD::SETLT: X86CC = X86::COND_L; break;
2074 case ISD::SETLE: X86CC = X86::COND_LE; break;
2075 case ISD::SETNE: X86CC = X86::COND_NE; break;
2076 case ISD::SETULT: X86CC = X86::COND_B; break;
2077 case ISD::SETUGT: X86CC = X86::COND_A; break;
2078 case ISD::SETULE: X86CC = X86::COND_BE; break;
2079 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002080 }
2081 } else {
2082 // On a floating point condition, the flags are set as follows:
2083 // ZF PF CF op
2084 // 0 | 0 | 0 | X > Y
2085 // 0 | 0 | 1 | X < Y
2086 // 1 | 0 | 0 | X == Y
2087 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00002088 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00002089 switch (SetCCOpcode) {
2090 default: break;
2091 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002092 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002093 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002094 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002095 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002096 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002097 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002098 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002099 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002100 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002101 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00002102 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00002103 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002104 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002105 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002106 case ISD::SETNE: X86CC = X86::COND_NE; break;
2107 case ISD::SETUO: X86CC = X86::COND_P; break;
2108 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00002109 }
Chris Lattner7a627672006-09-13 03:22:10 +00002110 if (Flip)
2111 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00002112 }
Evan Cheng45df7f82006-01-30 23:41:35 +00002113
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002114 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00002115}
2116
Evan Cheng339edad2006-01-11 00:33:36 +00002117/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2118/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002119/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00002120static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00002121 switch (X86CC) {
2122 default:
2123 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00002124 case X86::COND_B:
2125 case X86::COND_BE:
2126 case X86::COND_E:
2127 case X86::COND_P:
2128 case X86::COND_A:
2129 case X86::COND_AE:
2130 case X86::COND_NE:
2131 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00002132 return true;
2133 }
2134}
2135
Evan Chengc995b452006-04-06 23:23:56 +00002136/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00002137/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00002138static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
2139 if (Op.getOpcode() == ISD::UNDEF)
2140 return true;
2141
2142 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00002143 return (Val >= Low && Val < Hi);
2144}
2145
2146/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2147/// true if Op is undef or if its value equal to the specified value.
2148static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
2149 if (Op.getOpcode() == ISD::UNDEF)
2150 return true;
2151 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002152}
2153
Evan Cheng68ad48b2006-03-22 18:59:22 +00002154/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2155/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2156bool X86::isPSHUFDMask(SDNode *N) {
2157 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2158
Dan Gohman8932bff2007-08-02 21:17:01 +00002159 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng68ad48b2006-03-22 18:59:22 +00002160 return false;
2161
2162 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002163 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002164 SDOperand Arg = N->getOperand(i);
2165 if (Arg.getOpcode() == ISD::UNDEF) continue;
2166 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman8932bff2007-08-02 21:17:01 +00002167 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Chengb7fedff2006-03-29 23:07:14 +00002168 return false;
2169 }
2170
2171 return true;
2172}
2173
2174/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002175/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002176bool X86::isPSHUFHWMask(SDNode *N) {
2177 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2178
2179 if (N->getNumOperands() != 8)
2180 return false;
2181
2182 // Lower quadword copied in order.
2183 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002184 SDOperand Arg = N->getOperand(i);
2185 if (Arg.getOpcode() == ISD::UNDEF) continue;
2186 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2187 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002188 return false;
2189 }
2190
2191 // Upper quadword shuffled.
2192 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002193 SDOperand Arg = N->getOperand(i);
2194 if (Arg.getOpcode() == ISD::UNDEF) continue;
2195 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2196 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002197 if (Val < 4 || Val > 7)
2198 return false;
2199 }
2200
2201 return true;
2202}
2203
2204/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002205/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002206bool X86::isPSHUFLWMask(SDNode *N) {
2207 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2208
2209 if (N->getNumOperands() != 8)
2210 return false;
2211
2212 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002213 for (unsigned i = 4; i != 8; ++i)
2214 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002215 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002216
2217 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002218 for (unsigned i = 0; i != 4; ++i)
2219 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002220 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002221
2222 return true;
2223}
2224
Evan Chengd27fb3e2006-03-24 01:18:28 +00002225/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2226/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002227static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002228 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002229
Evan Cheng60f0b892006-04-20 08:58:49 +00002230 unsigned Half = NumElems / 2;
2231 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002232 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002233 return false;
2234 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002235 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002236 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002237
2238 return true;
2239}
2240
Evan Cheng60f0b892006-04-20 08:58:49 +00002241bool X86::isSHUFPMask(SDNode *N) {
2242 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002243 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002244}
2245
Evan Chengafa1cb62007-05-17 18:45:50 +00002246/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00002247/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2248/// half elements to come from vector 1 (which would equal the dest.) and
2249/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002250static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2251 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002252
Chris Lattner35a08552007-02-25 07:10:00 +00002253 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002254 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002255 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002256 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002257 for (unsigned i = Half; i < NumOps; ++i)
2258 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002259 return false;
2260 return true;
2261}
2262
2263static bool isCommutedSHUFP(SDNode *N) {
2264 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002265 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002266}
2267
Evan Cheng2595a682006-03-24 02:58:06 +00002268/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2269/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2270bool X86::isMOVHLPSMask(SDNode *N) {
2271 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2272
Evan Cheng1a194a52006-03-28 06:50:32 +00002273 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002274 return false;
2275
Evan Cheng1a194a52006-03-28 06:50:32 +00002276 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002277 return isUndefOrEqual(N->getOperand(0), 6) &&
2278 isUndefOrEqual(N->getOperand(1), 7) &&
2279 isUndefOrEqual(N->getOperand(2), 2) &&
2280 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002281}
2282
Evan Cheng922e1912006-11-07 22:14:24 +00002283/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2284/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2285/// <2, 3, 2, 3>
2286bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2287 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2288
2289 if (N->getNumOperands() != 4)
2290 return false;
2291
2292 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2293 return isUndefOrEqual(N->getOperand(0), 2) &&
2294 isUndefOrEqual(N->getOperand(1), 3) &&
2295 isUndefOrEqual(N->getOperand(2), 2) &&
2296 isUndefOrEqual(N->getOperand(3), 3);
2297}
2298
Evan Chengc995b452006-04-06 23:23:56 +00002299/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2300/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2301bool X86::isMOVLPMask(SDNode *N) {
2302 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2303
2304 unsigned NumElems = N->getNumOperands();
2305 if (NumElems != 2 && NumElems != 4)
2306 return false;
2307
Evan Chengac847262006-04-07 21:53:05 +00002308 for (unsigned i = 0; i < NumElems/2; ++i)
2309 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2310 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002311
Evan Chengac847262006-04-07 21:53:05 +00002312 for (unsigned i = NumElems/2; i < NumElems; ++i)
2313 if (!isUndefOrEqual(N->getOperand(i), i))
2314 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002315
2316 return true;
2317}
2318
2319/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002320/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2321/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002322bool X86::isMOVHPMask(SDNode *N) {
2323 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2324
2325 unsigned NumElems = N->getNumOperands();
2326 if (NumElems != 2 && NumElems != 4)
2327 return false;
2328
Evan Chengac847262006-04-07 21:53:05 +00002329 for (unsigned i = 0; i < NumElems/2; ++i)
2330 if (!isUndefOrEqual(N->getOperand(i), i))
2331 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002332
2333 for (unsigned i = 0; i < NumElems/2; ++i) {
2334 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002335 if (!isUndefOrEqual(Arg, i + NumElems))
2336 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002337 }
2338
2339 return true;
2340}
2341
Evan Cheng5df75882006-03-28 00:39:58 +00002342/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2343/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002344bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2345 bool V2IsSplat = false) {
2346 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002347 return false;
2348
Chris Lattner35a08552007-02-25 07:10:00 +00002349 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2350 SDOperand BitI = Elts[i];
2351 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002352 if (!isUndefOrEqual(BitI, j))
2353 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002354 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002355 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002356 return false;
2357 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002358 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002359 return false;
2360 }
Evan Cheng5df75882006-03-28 00:39:58 +00002361 }
2362
2363 return true;
2364}
2365
Evan Cheng60f0b892006-04-20 08:58:49 +00002366bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2367 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002368 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002369}
2370
Evan Cheng2bc32802006-03-28 02:43:26 +00002371/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2372/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002373bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2374 bool V2IsSplat = false) {
2375 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002376 return false;
2377
Chris Lattner35a08552007-02-25 07:10:00 +00002378 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2379 SDOperand BitI = Elts[i];
2380 SDOperand BitI1 = Elts[i+1];
2381 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002382 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002383 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002384 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002385 return false;
2386 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002387 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002388 return false;
2389 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002390 }
2391
2392 return true;
2393}
2394
Evan Cheng60f0b892006-04-20 08:58:49 +00002395bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2396 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002397 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002398}
2399
Evan Chengf3b52c82006-04-05 07:20:06 +00002400/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2401/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2402/// <0, 0, 1, 1>
2403bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2404 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2405
2406 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00002407 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00002408 return false;
2409
2410 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2411 SDOperand BitI = N->getOperand(i);
2412 SDOperand BitI1 = N->getOperand(i+1);
2413
Evan Chengac847262006-04-07 21:53:05 +00002414 if (!isUndefOrEqual(BitI, j))
2415 return false;
2416 if (!isUndefOrEqual(BitI1, j))
2417 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002418 }
2419
2420 return true;
2421}
2422
Bill Wendling591eab82007-04-24 21:16:55 +00002423/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2424/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2425/// <2, 2, 3, 3>
2426bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2427 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2428
2429 unsigned NumElems = N->getNumOperands();
2430 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2431 return false;
2432
2433 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2434 SDOperand BitI = N->getOperand(i);
2435 SDOperand BitI1 = N->getOperand(i + 1);
2436
2437 if (!isUndefOrEqual(BitI, j))
2438 return false;
2439 if (!isUndefOrEqual(BitI1, j))
2440 return false;
2441 }
2442
2443 return true;
2444}
2445
Evan Chenge8b51802006-04-21 01:05:10 +00002446/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2447/// specifies a shuffle of elements that is suitable for input to MOVSS,
2448/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002449static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2450 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002451 return false;
2452
Chris Lattner35a08552007-02-25 07:10:00 +00002453 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002454 return false;
2455
Chris Lattner35a08552007-02-25 07:10:00 +00002456 for (unsigned i = 1; i < NumElts; ++i) {
2457 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002458 return false;
2459 }
2460
2461 return true;
2462}
Evan Chengf3b52c82006-04-05 07:20:06 +00002463
Evan Chenge8b51802006-04-21 01:05:10 +00002464bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002465 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002466 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002467}
2468
Evan Chenge8b51802006-04-21 01:05:10 +00002469/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2470/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002471/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002472static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2473 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002474 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002475 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002476 return false;
2477
2478 if (!isUndefOrEqual(Ops[0], 0))
2479 return false;
2480
Chris Lattner35a08552007-02-25 07:10:00 +00002481 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002482 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002483 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2484 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2485 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002486 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002487 }
2488
2489 return true;
2490}
2491
Evan Cheng89c5d042006-09-08 01:50:06 +00002492static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2493 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002494 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002495 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2496 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002497}
2498
Evan Cheng5d247f82006-04-14 21:59:03 +00002499/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2500/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2501bool X86::isMOVSHDUPMask(SDNode *N) {
2502 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2503
2504 if (N->getNumOperands() != 4)
2505 return false;
2506
2507 // Expect 1, 1, 3, 3
2508 for (unsigned i = 0; i < 2; ++i) {
2509 SDOperand Arg = N->getOperand(i);
2510 if (Arg.getOpcode() == ISD::UNDEF) continue;
2511 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2512 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2513 if (Val != 1) return false;
2514 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002515
2516 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002517 for (unsigned i = 2; i < 4; ++i) {
2518 SDOperand Arg = N->getOperand(i);
2519 if (Arg.getOpcode() == ISD::UNDEF) continue;
2520 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2521 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2522 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002523 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002524 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002525
Evan Cheng6222cf22006-04-15 05:37:34 +00002526 // Don't use movshdup if it can be done with a shufps.
2527 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002528}
2529
2530/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2531/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2532bool X86::isMOVSLDUPMask(SDNode *N) {
2533 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2534
2535 if (N->getNumOperands() != 4)
2536 return false;
2537
2538 // Expect 0, 0, 2, 2
2539 for (unsigned i = 0; i < 2; ++i) {
2540 SDOperand Arg = N->getOperand(i);
2541 if (Arg.getOpcode() == ISD::UNDEF) continue;
2542 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2543 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2544 if (Val != 0) return false;
2545 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002546
2547 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002548 for (unsigned i = 2; i < 4; ++i) {
2549 SDOperand Arg = N->getOperand(i);
2550 if (Arg.getOpcode() == ISD::UNDEF) continue;
2551 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2552 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2553 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002554 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002555 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002556
Evan Cheng6222cf22006-04-15 05:37:34 +00002557 // Don't use movshdup if it can be done with a shufps.
2558 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002559}
2560
Evan Chengcea02ff2007-06-19 00:02:56 +00002561/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2562/// specifies a identity operation on the LHS or RHS.
2563static bool isIdentityMask(SDNode *N, bool RHS = false) {
2564 unsigned NumElems = N->getNumOperands();
2565 for (unsigned i = 0; i < NumElems; ++i)
2566 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2567 return false;
2568 return true;
2569}
2570
Evan Chengd097e672006-03-22 02:53:00 +00002571/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2572/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002573static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002574 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2575
Evan Chengd097e672006-03-22 02:53:00 +00002576 // This is a splat operation if each element of the permute is the same, and
2577 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002578 unsigned NumElems = N->getNumOperands();
2579 SDOperand ElementBase;
2580 unsigned i = 0;
2581 for (; i != NumElems; ++i) {
2582 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002583 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002584 ElementBase = Elt;
2585 break;
2586 }
2587 }
2588
2589 if (!ElementBase.Val)
2590 return false;
2591
2592 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002593 SDOperand Arg = N->getOperand(i);
2594 if (Arg.getOpcode() == ISD::UNDEF) continue;
2595 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002596 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002597 }
2598
2599 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002600 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002601}
2602
Evan Cheng5022b342006-04-17 20:43:08 +00002603/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2604/// a splat of a single element and it's a 2 or 4 element mask.
2605bool X86::isSplatMask(SDNode *N) {
2606 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2607
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002608 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002609 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2610 return false;
2611 return ::isSplatMask(N);
2612}
2613
Evan Chenge056dd52006-10-27 21:08:32 +00002614/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2615/// specifies a splat of zero element.
2616bool X86::isSplatLoMask(SDNode *N) {
2617 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2618
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002619 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002620 if (!isUndefOrEqual(N->getOperand(i), 0))
2621 return false;
2622 return true;
2623}
2624
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002625/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2626/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2627/// instructions.
2628unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002629 unsigned NumOperands = N->getNumOperands();
2630 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2631 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002632 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002633 unsigned Val = 0;
2634 SDOperand Arg = N->getOperand(NumOperands-i-1);
2635 if (Arg.getOpcode() != ISD::UNDEF)
2636 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002637 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002638 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002639 if (i != NumOperands - 1)
2640 Mask <<= Shift;
2641 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002642
2643 return Mask;
2644}
2645
Evan Chengb7fedff2006-03-29 23:07:14 +00002646/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2647/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2648/// instructions.
2649unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2650 unsigned Mask = 0;
2651 // 8 nodes, but we only care about the last 4.
2652 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002653 unsigned Val = 0;
2654 SDOperand Arg = N->getOperand(i);
2655 if (Arg.getOpcode() != ISD::UNDEF)
2656 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002657 Mask |= (Val - 4);
2658 if (i != 4)
2659 Mask <<= 2;
2660 }
2661
2662 return Mask;
2663}
2664
2665/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2666/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2667/// instructions.
2668unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2669 unsigned Mask = 0;
2670 // 8 nodes, but we only care about the first 4.
2671 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002672 unsigned Val = 0;
2673 SDOperand Arg = N->getOperand(i);
2674 if (Arg.getOpcode() != ISD::UNDEF)
2675 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002676 Mask |= Val;
2677 if (i != 0)
2678 Mask <<= 2;
2679 }
2680
2681 return Mask;
2682}
2683
Evan Cheng59a63552006-04-05 01:47:37 +00002684/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2685/// specifies a 8 element shuffle that can be broken into a pair of
2686/// PSHUFHW and PSHUFLW.
2687static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2688 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2689
2690 if (N->getNumOperands() != 8)
2691 return false;
2692
2693 // Lower quadword shuffled.
2694 for (unsigned i = 0; i != 4; ++i) {
2695 SDOperand Arg = N->getOperand(i);
2696 if (Arg.getOpcode() == ISD::UNDEF) continue;
2697 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2698 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2699 if (Val > 4)
2700 return false;
2701 }
2702
2703 // Upper quadword shuffled.
2704 for (unsigned i = 4; i != 8; ++i) {
2705 SDOperand Arg = N->getOperand(i);
2706 if (Arg.getOpcode() == ISD::UNDEF) continue;
2707 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2708 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2709 if (Val < 4 || Val > 7)
2710 return false;
2711 }
2712
2713 return true;
2714}
2715
Evan Chengc995b452006-04-06 23:23:56 +00002716/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2717/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002718static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2719 SDOperand &V2, SDOperand &Mask,
2720 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002721 MVT::ValueType VT = Op.getValueType();
2722 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002723 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002724 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002725 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002726
2727 for (unsigned i = 0; i != NumElems; ++i) {
2728 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002729 if (Arg.getOpcode() == ISD::UNDEF) {
2730 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2731 continue;
2732 }
Evan Chengc995b452006-04-06 23:23:56 +00002733 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2734 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2735 if (Val < NumElems)
2736 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2737 else
2738 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2739 }
2740
Evan Chengc415c5b2006-10-25 21:49:50 +00002741 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002742 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002743 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002744}
2745
Evan Cheng7855e4d2006-04-19 20:35:22 +00002746/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2747/// match movhlps. The lower half elements should come from upper half of
2748/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002749/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002750static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2751 unsigned NumElems = Mask->getNumOperands();
2752 if (NumElems != 4)
2753 return false;
2754 for (unsigned i = 0, e = 2; i != e; ++i)
2755 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2756 return false;
2757 for (unsigned i = 2; i != 4; ++i)
2758 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2759 return false;
2760 return true;
2761}
2762
Evan Chengc995b452006-04-06 23:23:56 +00002763/// isScalarLoadToVector - Returns true if the node is a scalar load that
2764/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002765static inline bool isScalarLoadToVector(SDNode *N) {
2766 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2767 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002768 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002769 }
2770 return false;
2771}
2772
Evan Cheng7855e4d2006-04-19 20:35:22 +00002773/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2774/// match movlp{s|d}. The lower half elements should come from lower half of
2775/// V1 (and in order), and the upper half elements should come from the upper
2776/// half of V2 (and in order). And since V1 will become the source of the
2777/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002778static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002779 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002780 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002781 // Is V2 is a vector load, don't do this transformation. We will try to use
2782 // load folding shufps op.
2783 if (ISD::isNON_EXTLoad(V2))
2784 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002785
Evan Cheng7855e4d2006-04-19 20:35:22 +00002786 unsigned NumElems = Mask->getNumOperands();
2787 if (NumElems != 2 && NumElems != 4)
2788 return false;
2789 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2790 if (!isUndefOrEqual(Mask->getOperand(i), i))
2791 return false;
2792 for (unsigned i = NumElems/2; i != NumElems; ++i)
2793 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2794 return false;
2795 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002796}
2797
Evan Cheng60f0b892006-04-20 08:58:49 +00002798/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2799/// all the same.
2800static bool isSplatVector(SDNode *N) {
2801 if (N->getOpcode() != ISD::BUILD_VECTOR)
2802 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002803
Evan Cheng60f0b892006-04-20 08:58:49 +00002804 SDOperand SplatValue = N->getOperand(0);
2805 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2806 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002807 return false;
2808 return true;
2809}
2810
Evan Cheng89c5d042006-09-08 01:50:06 +00002811/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2812/// to an undef.
2813static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002814 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002815 return false;
2816
2817 SDOperand V1 = N->getOperand(0);
2818 SDOperand V2 = N->getOperand(1);
2819 SDOperand Mask = N->getOperand(2);
2820 unsigned NumElems = Mask.getNumOperands();
2821 for (unsigned i = 0; i != NumElems; ++i) {
2822 SDOperand Arg = Mask.getOperand(i);
2823 if (Arg.getOpcode() != ISD::UNDEF) {
2824 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2825 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2826 return false;
2827 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2828 return false;
2829 }
2830 }
2831 return true;
2832}
2833
Evan Chengafa1cb62007-05-17 18:45:50 +00002834/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2835/// constant +0.0.
2836static inline bool isZeroNode(SDOperand Elt) {
2837 return ((isa<ConstantSDNode>(Elt) &&
2838 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2839 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesen3cf889f2007-08-31 04:03:46 +00002840 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Chengafa1cb62007-05-17 18:45:50 +00002841}
2842
2843/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2844/// to an zero vector.
2845static bool isZeroShuffle(SDNode *N) {
2846 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2847 return false;
2848
2849 SDOperand V1 = N->getOperand(0);
2850 SDOperand V2 = N->getOperand(1);
2851 SDOperand Mask = N->getOperand(2);
2852 unsigned NumElems = Mask.getNumOperands();
2853 for (unsigned i = 0; i != NumElems; ++i) {
2854 SDOperand Arg = Mask.getOperand(i);
2855 if (Arg.getOpcode() != ISD::UNDEF) {
2856 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2857 if (Idx < NumElems) {
2858 unsigned Opc = V1.Val->getOpcode();
2859 if (Opc == ISD::UNDEF)
2860 continue;
2861 if (Opc != ISD::BUILD_VECTOR ||
2862 !isZeroNode(V1.Val->getOperand(Idx)))
2863 return false;
2864 } else if (Idx >= NumElems) {
2865 unsigned Opc = V2.Val->getOpcode();
2866 if (Opc == ISD::UNDEF)
2867 continue;
2868 if (Opc != ISD::BUILD_VECTOR ||
2869 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2870 return false;
2871 }
2872 }
2873 }
2874 return true;
2875}
2876
2877/// getZeroVector - Returns a vector of specified type with all zero elements.
2878///
2879static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2880 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002881 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002882 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002883 bool isFP = MVT::isFloatingPoint(EVT);
2884 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2885 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2886 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2887}
2888
Evan Cheng60f0b892006-04-20 08:58:49 +00002889/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2890/// that point to V2 points to its first element.
2891static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2892 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2893
2894 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002895 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002896 unsigned NumElems = Mask.getNumOperands();
2897 for (unsigned i = 0; i != NumElems; ++i) {
2898 SDOperand Arg = Mask.getOperand(i);
2899 if (Arg.getOpcode() != ISD::UNDEF) {
2900 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2901 if (Val > NumElems) {
2902 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2903 Changed = true;
2904 }
2905 }
2906 MaskVec.push_back(Arg);
2907 }
2908
2909 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002910 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2911 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002912 return Mask;
2913}
2914
Evan Chenge8b51802006-04-21 01:05:10 +00002915/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2916/// operation of specified width.
2917static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002918 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002919 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002920
Chris Lattner35a08552007-02-25 07:10:00 +00002921 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002922 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2923 for (unsigned i = 1; i != NumElems; ++i)
2924 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002925 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002926}
2927
Evan Cheng5022b342006-04-17 20:43:08 +00002928/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2929/// of specified width.
2930static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2931 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002932 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002933 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002934 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2935 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2936 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2937 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002938 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002939}
2940
Evan Cheng60f0b892006-04-20 08:58:49 +00002941/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2942/// of specified width.
2943static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2944 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002945 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002946 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002947 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002948 for (unsigned i = 0; i != Half; ++i) {
2949 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2950 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2951 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002952 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002953}
2954
Evan Cheng5022b342006-04-17 20:43:08 +00002955/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2956///
2957static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2958 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002959 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002960 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002961 unsigned NumElems = Mask.getNumOperands();
2962 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002963 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002964 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002965 NumElems >>= 1;
2966 }
2967 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2968
2969 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002970 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002971 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002972 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002973 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2974}
2975
Evan Cheng14215c32006-04-21 23:03:30 +00002976/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002977/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002978static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002979 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002980 bool isZero, SelectionDAG &DAG) {
2981 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002982 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002983 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002984 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002985 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002986 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002987 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2988 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002989 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002990}
2991
Evan Chengb0461082006-04-24 18:01:45 +00002992/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2993///
2994static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2995 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002996 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002997 if (NumNonZero > 8)
2998 return SDOperand();
2999
3000 SDOperand V(0, 0);
3001 bool First = true;
3002 for (unsigned i = 0; i < 16; ++i) {
3003 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3004 if (ThisIsNonZero && First) {
3005 if (NumZero)
3006 V = getZeroVector(MVT::v8i16, DAG);
3007 else
3008 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3009 First = false;
3010 }
3011
3012 if ((i & 1) != 0) {
3013 SDOperand ThisElt(0, 0), LastElt(0, 0);
3014 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3015 if (LastIsNonZero) {
3016 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3017 }
3018 if (ThisIsNonZero) {
3019 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3020 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3021 ThisElt, DAG.getConstant(8, MVT::i8));
3022 if (LastIsNonZero)
3023 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3024 } else
3025 ThisElt = LastElt;
3026
3027 if (ThisElt.Val)
3028 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003029 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003030 }
3031 }
3032
3033 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3034}
3035
Bill Wendlingd551a182007-03-22 18:42:45 +00003036/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00003037///
3038static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
3039 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003040 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00003041 if (NumNonZero > 4)
3042 return SDOperand();
3043
3044 SDOperand V(0, 0);
3045 bool First = true;
3046 for (unsigned i = 0; i < 8; ++i) {
3047 bool isNonZero = (NonZeros & (1 << i)) != 0;
3048 if (isNonZero) {
3049 if (First) {
3050 if (NumZero)
3051 V = getZeroVector(MVT::v8i16, DAG);
3052 else
3053 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3054 First = false;
3055 }
3056 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003057 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00003058 }
3059 }
3060
3061 return V;
3062}
3063
Evan Chenga9467aa2006-04-25 20:13:52 +00003064SDOperand
3065X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3066 // All zero's are handled with pxor.
3067 if (ISD::isBuildVectorAllZeros(Op.Val))
3068 return Op;
3069
3070 // All one's are handled with pcmpeqd.
3071 if (ISD::isBuildVectorAllOnes(Op.Val))
3072 return Op;
3073
3074 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00003075 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003076 unsigned EVTBits = MVT::getSizeInBits(EVT);
3077
3078 unsigned NumElems = Op.getNumOperands();
3079 unsigned NumZero = 0;
3080 unsigned NumNonZero = 0;
3081 unsigned NonZeros = 0;
Dan Gohmanf906c722007-07-24 22:55:08 +00003082 unsigned NumNonZeroImms = 0;
Evan Chenga9467aa2006-04-25 20:13:52 +00003083 std::set<SDOperand> Values;
3084 for (unsigned i = 0; i < NumElems; ++i) {
3085 SDOperand Elt = Op.getOperand(i);
3086 if (Elt.getOpcode() != ISD::UNDEF) {
3087 Values.insert(Elt);
3088 if (isZeroNode(Elt))
3089 NumZero++;
3090 else {
3091 NonZeros |= (1 << i);
3092 NumNonZero++;
Dan Gohmanf906c722007-07-24 22:55:08 +00003093 if (Elt.getOpcode() == ISD::Constant ||
3094 Elt.getOpcode() == ISD::ConstantFP)
3095 NumNonZeroImms++;
Evan Chenga9467aa2006-04-25 20:13:52 +00003096 }
3097 }
3098 }
3099
Dan Gohmana8665142007-06-25 16:23:39 +00003100 if (NumNonZero == 0) {
3101 if (NumZero == 0)
3102 // All undef vector. Return an UNDEF.
3103 return DAG.getNode(ISD::UNDEF, VT);
3104 else
3105 // A mix of zero and undef. Return a zero vector.
3106 return getZeroVector(VT, DAG);
3107 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003108
3109 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3110 if (Values.size() == 1)
3111 return SDOperand();
3112
3113 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00003114 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003115 unsigned Idx = CountTrailingZeros_32(NonZeros);
3116 SDOperand Item = Op.getOperand(Idx);
3117 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3118 if (Idx == 0)
3119 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3120 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
3121 NumZero > 0, DAG);
3122
3123 if (EVTBits == 32) {
3124 // Turn it into a shuffle of zero and zero-extended scalar to vector.
3125 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
3126 DAG);
3127 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00003128 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003129 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003130 for (unsigned i = 0; i < NumElems; i++)
3131 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003132 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3133 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003134 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3135 DAG.getNode(ISD::UNDEF, VT), Mask);
3136 }
3137 }
3138
Dan Gohmanf906c722007-07-24 22:55:08 +00003139 // A vector full of immediates; various special cases are already
3140 // handled, so this is best done with a single constant-pool load.
3141 if (NumNonZero == NumNonZeroImms)
3142 return SDOperand();
3143
Bill Wendling591eab82007-04-24 21:16:55 +00003144 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00003145 if (EVTBits == 64)
3146 return SDOperand();
3147
3148 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00003149 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003150 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3151 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003152 if (V.Val) return V;
3153 }
3154
Bill Wendlingad2db4a2007-03-28 00:57:11 +00003155 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003156 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3157 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00003158 if (V.Val) return V;
3159 }
3160
3161 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00003162 SmallVector<SDOperand, 8> V;
3163 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00003164 if (NumElems == 4 && NumZero > 0) {
3165 for (unsigned i = 0; i < 4; ++i) {
3166 bool isZero = !(NonZeros & (1 << i));
3167 if (isZero)
3168 V[i] = getZeroVector(VT, DAG);
3169 else
3170 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3171 }
3172
3173 for (unsigned i = 0; i < 2; ++i) {
3174 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3175 default: break;
3176 case 0:
3177 V[i] = V[i*2]; // Must be a zero vector.
3178 break;
3179 case 1:
3180 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3181 getMOVLMask(NumElems, DAG));
3182 break;
3183 case 2:
3184 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3185 getMOVLMask(NumElems, DAG));
3186 break;
3187 case 3:
3188 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3189 getUnpacklMask(NumElems, DAG));
3190 break;
3191 }
3192 }
3193
Evan Cheng9fee4422006-05-16 07:21:53 +00003194 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003195 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00003196 // FIXME: we can do the same for v4f32 case when we know both parts of
3197 // the lower half come from scalar_to_vector (loadf32). We should do
3198 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00003199 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00003200 return V[0];
3201 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00003202 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003203 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003204 bool Reverse = (NonZeros & 0x3) == 2;
3205 for (unsigned i = 0; i < 2; ++i)
3206 if (Reverse)
3207 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3208 else
3209 MaskVec.push_back(DAG.getConstant(i, EVT));
3210 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3211 for (unsigned i = 0; i < 2; ++i)
3212 if (Reverse)
3213 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3214 else
3215 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003216 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3217 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003218 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3219 }
3220
3221 if (Values.size() > 2) {
3222 // Expand into a number of unpckl*.
3223 // e.g. for v4f32
3224 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3225 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3226 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3227 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3228 for (unsigned i = 0; i < NumElems; ++i)
3229 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3230 NumElems >>= 1;
3231 while (NumElems != 0) {
3232 for (unsigned i = 0; i < NumElems; ++i)
3233 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3234 UnpckMask);
3235 NumElems >>= 1;
3236 }
3237 return V[0];
3238 }
3239
3240 return SDOperand();
3241}
3242
3243SDOperand
3244X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3245 SDOperand V1 = Op.getOperand(0);
3246 SDOperand V2 = Op.getOperand(1);
3247 SDOperand PermMask = Op.getOperand(2);
3248 MVT::ValueType VT = Op.getValueType();
3249 unsigned NumElems = PermMask.getNumOperands();
3250 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3251 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003252 bool V1IsSplat = false;
3253 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003254
Evan Cheng89c5d042006-09-08 01:50:06 +00003255 if (isUndefShuffle(Op.Val))
3256 return DAG.getNode(ISD::UNDEF, VT);
3257
Evan Chengafa1cb62007-05-17 18:45:50 +00003258 if (isZeroShuffle(Op.Val))
3259 return getZeroVector(VT, DAG);
3260
Evan Chengcea02ff2007-06-19 00:02:56 +00003261 if (isIdentityMask(PermMask.Val))
3262 return V1;
3263 else if (isIdentityMask(PermMask.Val, true))
3264 return V2;
3265
Evan Chenga9467aa2006-04-25 20:13:52 +00003266 if (isSplatMask(PermMask.Val)) {
3267 if (NumElems <= 4) return Op;
3268 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003269 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003270 }
3271
Evan Cheng798b3062006-10-25 20:48:19 +00003272 if (X86::isMOVLMask(PermMask.Val))
3273 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003274
Evan Cheng798b3062006-10-25 20:48:19 +00003275 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3276 X86::isMOVSLDUPMask(PermMask.Val) ||
3277 X86::isMOVHLPSMask(PermMask.Val) ||
3278 X86::isMOVHPMask(PermMask.Val) ||
3279 X86::isMOVLPMask(PermMask.Val))
3280 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003281
Evan Cheng798b3062006-10-25 20:48:19 +00003282 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3283 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003284 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003285
Evan Chengc415c5b2006-10-25 21:49:50 +00003286 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003287 V1IsSplat = isSplatVector(V1.Val);
3288 V2IsSplat = isSplatVector(V2.Val);
3289 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003290 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003291 std::swap(V1IsSplat, V2IsSplat);
3292 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003293 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003294 }
3295
3296 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3297 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003298 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003299 if (V2IsSplat) {
3300 // V2 is a splat, so the mask may be malformed. That is, it may point
3301 // to any V2 element. The instruction selectior won't like this. Get
3302 // a corrected mask and commute to form a proper MOVS{S|D}.
3303 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3304 if (NewMask.Val != PermMask.Val)
3305 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003306 }
Evan Cheng798b3062006-10-25 20:48:19 +00003307 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003308 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003309
Evan Cheng949bcc92006-10-16 06:36:00 +00003310 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00003311 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00003312 X86::isUNPCKLMask(PermMask.Val) ||
3313 X86::isUNPCKHMask(PermMask.Val))
3314 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003315
Evan Cheng798b3062006-10-25 20:48:19 +00003316 if (V2IsSplat) {
3317 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003318 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003319 // new vector_shuffle with the corrected mask.
3320 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3321 if (NewMask.Val != PermMask.Val) {
3322 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3323 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3324 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3325 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3326 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3327 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003328 }
3329 }
3330 }
3331
3332 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003333 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3334 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3335
3336 if (Commuted) {
3337 // Commute is back and try unpck* again.
3338 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3339 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00003340 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00003341 X86::isUNPCKLMask(PermMask.Val) ||
3342 X86::isUNPCKHMask(PermMask.Val))
3343 return Op;
3344 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003345
3346 // If VT is integer, try PSHUF* first, then SHUFP*.
3347 if (MVT::isInteger(VT)) {
Dan Gohman8932bff2007-08-02 21:17:01 +00003348 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3349 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3350 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3351 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Chenga9467aa2006-04-25 20:13:52 +00003352 X86::isPSHUFHWMask(PermMask.Val) ||
3353 X86::isPSHUFLWMask(PermMask.Val)) {
3354 if (V2.getOpcode() != ISD::UNDEF)
3355 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3356 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3357 return Op;
3358 }
3359
Chris Lattnerdade6072007-05-17 17:13:13 +00003360 if (X86::isSHUFPMask(PermMask.Val) &&
3361 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00003362 return Op;
3363
3364 // Handle v8i16 shuffle high / low shuffle node pair.
3365 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3366 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00003367 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003368 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003369 for (unsigned i = 0; i != 4; ++i)
3370 MaskVec.push_back(PermMask.getOperand(i));
3371 for (unsigned i = 4; i != 8; ++i)
3372 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003373 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3374 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003375 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3376 MaskVec.clear();
3377 for (unsigned i = 0; i != 4; ++i)
3378 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3379 for (unsigned i = 4; i != 8; ++i)
3380 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003381 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003382 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3383 }
3384 } else {
3385 // Floating point cases in the other order.
3386 if (X86::isSHUFPMask(PermMask.Val))
3387 return Op;
3388 if (X86::isPSHUFDMask(PermMask.Val) ||
3389 X86::isPSHUFHWMask(PermMask.Val) ||
3390 X86::isPSHUFLWMask(PermMask.Val)) {
3391 if (V2.getOpcode() != ISD::UNDEF)
3392 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3393 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3394 return Op;
3395 }
3396 }
3397
Chris Lattnerdade6072007-05-17 17:13:13 +00003398 if (NumElems == 4 &&
3399 // Don't do this for MMX.
3400 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003401 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00003402 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003403 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003404 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003405 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3406 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003407 unsigned NumHi = 0;
3408 unsigned NumLo = 0;
3409 // If no more than two elements come from either vector. This can be
3410 // implemented with two shuffles. First shuffle gather the elements.
3411 // The second shuffle, which takes the first shuffle as both of its
3412 // vector operands, put the elements into the right order.
3413 for (unsigned i = 0; i != NumElems; ++i) {
3414 SDOperand Elt = PermMask.getOperand(i);
3415 if (Elt.getOpcode() == ISD::UNDEF) {
3416 Locs[i] = std::make_pair(-1, -1);
3417 } else {
3418 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3419 if (Val < NumElems) {
3420 Locs[i] = std::make_pair(0, NumLo);
3421 Mask1[NumLo] = Elt;
3422 NumLo++;
3423 } else {
3424 Locs[i] = std::make_pair(1, NumHi);
3425 if (2+NumHi < NumElems)
3426 Mask1[2+NumHi] = Elt;
3427 NumHi++;
3428 }
3429 }
3430 }
3431 if (NumLo <= 2 && NumHi <= 2) {
3432 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003433 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3434 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003435 for (unsigned i = 0; i != NumElems; ++i) {
3436 if (Locs[i].first == -1)
3437 continue;
3438 else {
3439 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3440 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3441 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3442 }
3443 }
3444
3445 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003446 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3447 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003448 }
3449
3450 // Break it into (shuffle shuffle_hi, shuffle_lo).
3451 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003452 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3453 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3454 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003455 unsigned MaskIdx = 0;
3456 unsigned LoIdx = 0;
3457 unsigned HiIdx = NumElems/2;
3458 for (unsigned i = 0; i != NumElems; ++i) {
3459 if (i == NumElems/2) {
3460 MaskPtr = &HiMask;
3461 MaskIdx = 1;
3462 LoIdx = 0;
3463 HiIdx = NumElems/2;
3464 }
3465 SDOperand Elt = PermMask.getOperand(i);
3466 if (Elt.getOpcode() == ISD::UNDEF) {
3467 Locs[i] = std::make_pair(-1, -1);
3468 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3469 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3470 (*MaskPtr)[LoIdx] = Elt;
3471 LoIdx++;
3472 } else {
3473 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3474 (*MaskPtr)[HiIdx] = Elt;
3475 HiIdx++;
3476 }
3477 }
3478
Chris Lattner3d826992006-05-16 06:45:34 +00003479 SDOperand LoShuffle =
3480 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003481 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3482 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003483 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003484 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003485 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3486 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003487 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003488 for (unsigned i = 0; i != NumElems; ++i) {
3489 if (Locs[i].first == -1) {
3490 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3491 } else {
3492 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3493 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3494 }
3495 }
3496 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003497 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3498 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003499 }
3500
3501 return SDOperand();
3502}
3503
3504SDOperand
3505X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3506 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3507 return SDOperand();
3508
3509 MVT::ValueType VT = Op.getValueType();
3510 // TODO: handle v16i8.
3511 if (MVT::getSizeInBits(VT) == 16) {
3512 // Transform it so it match pextrw which produces a 32-bit result.
3513 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3514 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3515 Op.getOperand(0), Op.getOperand(1));
3516 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3517 DAG.getValueType(VT));
3518 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3519 } else if (MVT::getSizeInBits(VT) == 32) {
3520 SDOperand Vec = Op.getOperand(0);
3521 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3522 if (Idx == 0)
3523 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003524 // SHUFPS the element to the lowest double word, then movss.
3525 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003526 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00003527 IdxVec.
3528 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3529 IdxVec.
3530 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3531 IdxVec.
3532 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3533 IdxVec.
3534 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003535 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3536 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003537 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003538 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003539 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003540 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003541 } else if (MVT::getSizeInBits(VT) == 64) {
3542 SDOperand Vec = Op.getOperand(0);
3543 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3544 if (Idx == 0)
3545 return Op;
3546
3547 // UNPCKHPD the element to the lowest double word, then movsd.
3548 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3549 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3550 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003551 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00003552 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00003553 IdxVec.
3554 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003555 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3556 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003557 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3558 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3559 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003560 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003561 }
3562
3563 return SDOperand();
3564}
3565
3566SDOperand
3567X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003568 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003569 // as its second argument.
3570 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00003571 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003572 SDOperand N0 = Op.getOperand(0);
3573 SDOperand N1 = Op.getOperand(1);
3574 SDOperand N2 = Op.getOperand(2);
3575 if (MVT::getSizeInBits(BaseVT) == 16) {
3576 if (N1.getValueType() != MVT::i32)
3577 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3578 if (N2.getValueType() != MVT::i32)
Evan Cheng3bd318e2007-06-29 00:01:20 +00003579 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00003580 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3581 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3582 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3583 if (Idx == 0) {
3584 // Use a movss.
3585 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3586 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00003587 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003588 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003589 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3590 for (unsigned i = 1; i <= 3; ++i)
3591 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3592 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003593 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3594 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003595 } else {
3596 // Use two pinsrw instructions to insert a 32 bit value.
3597 Idx <<= 1;
3598 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Cheng242a8772007-07-31 06:21:44 +00003599 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3600 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3601 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
3602 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003603 }
3604 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3605 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003606 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003607 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3608 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003609 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003610 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3611 }
3612 }
3613
3614 return SDOperand();
3615}
3616
3617SDOperand
3618X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3619 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3620 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3621}
3622
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003623// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003624// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3625// one of the above mentioned nodes. It has to be wrapped because otherwise
3626// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3627// be used to form addressing mode. These wrapped nodes will be selected
3628// into MOV32ri.
3629SDOperand
3630X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3631 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003632 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3633 getPointerTy(),
3634 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003635 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003636 // With PIC, the address is actually $g + Offset.
3637 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3638 !Subtarget->isPICStyleRIPRel()) {
3639 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3640 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3641 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003642 }
3643
3644 return Result;
3645}
3646
3647SDOperand
3648X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3649 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003650 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003651 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003652 // With PIC, the address is actually $g + Offset.
3653 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3654 !Subtarget->isPICStyleRIPRel()) {
3655 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3656 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3657 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003658 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003659
3660 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3661 // load the value at address GV, not the value of GV itself. This means that
3662 // the GlobalAddress must be in the base or index register of the address, not
3663 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003664 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003665 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3666 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003667
3668 return Result;
3669}
3670
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003671// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3672static SDOperand
3673LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3674 const MVT::ValueType PtrVT) {
3675 SDOperand InFlag;
3676 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3677 DAG.getNode(X86ISD::GlobalBaseReg,
3678 PtrVT), InFlag);
3679 InFlag = Chain.getValue(1);
3680
3681 // emit leal symbol@TLSGD(,%ebx,1), %eax
3682 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3683 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3684 GA->getValueType(0),
3685 GA->getOffset());
3686 SDOperand Ops[] = { Chain, TGA, InFlag };
3687 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3688 InFlag = Result.getValue(2);
3689 Chain = Result.getValue(1);
3690
3691 // call ___tls_get_addr. This function receives its argument in
3692 // the register EAX.
3693 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3694 InFlag = Chain.getValue(1);
3695
3696 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3697 SDOperand Ops1[] = { Chain,
3698 DAG.getTargetExternalSymbol("___tls_get_addr",
3699 PtrVT),
3700 DAG.getRegister(X86::EAX, PtrVT),
3701 DAG.getRegister(X86::EBX, PtrVT),
3702 InFlag };
3703 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3704 InFlag = Chain.getValue(1);
3705
3706 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3707}
3708
3709// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3710// "local exec" model.
3711static SDOperand
3712LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3713 const MVT::ValueType PtrVT) {
3714 // Get the Thread Pointer
3715 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3716 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3717 // exec)
3718 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3719 GA->getValueType(0),
3720 GA->getOffset());
3721 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003722
3723 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3724 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3725
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003726 // The address of the thread local variable is the add of the thread
3727 // pointer with the offset of the variable.
3728 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3729}
3730
3731SDOperand
3732X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3733 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003734 // TODO: implement the "initial exec"model for pic executables
3735 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3736 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003737 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3738 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3739 // otherwise use the "Local Exec"TLS Model
3740 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3741 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3742 else
3743 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3744}
3745
Evan Chenga9467aa2006-04-25 20:13:52 +00003746SDOperand
3747X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3748 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003749 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003750 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003751 // With PIC, the address is actually $g + Offset.
3752 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3753 !Subtarget->isPICStyleRIPRel()) {
3754 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3755 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3756 Result);
3757 }
3758
3759 return Result;
3760}
3761
3762SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3763 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3764 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3765 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3766 // With PIC, the address is actually $g + Offset.
3767 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3768 !Subtarget->isPICStyleRIPRel()) {
3769 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3770 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3771 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003772 }
3773
3774 return Result;
3775}
3776
Chris Lattner693cbea2007-10-17 06:02:13 +00003777/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
3778/// take a 2 x i32 value to shift plus a shift amount.
Evan Chenga9467aa2006-04-25 20:13:52 +00003779SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner693cbea2007-10-17 06:02:13 +00003780 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3781 "Not an i64 shift!");
3782 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3783 SDOperand ShOpLo = Op.getOperand(0);
3784 SDOperand ShOpHi = Op.getOperand(1);
3785 SDOperand ShAmt = Op.getOperand(2);
3786 SDOperand Tmp1 = isSRA ?
3787 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3788 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003789
Chris Lattner693cbea2007-10-17 06:02:13 +00003790 SDOperand Tmp2, Tmp3;
3791 if (Op.getOpcode() == ISD::SHL_PARTS) {
3792 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3793 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3794 } else {
3795 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
3796 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
3797 }
Evan Cheng9c249c32006-01-09 18:33:28 +00003798
Chris Lattner693cbea2007-10-17 06:02:13 +00003799 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3800 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3801 DAG.getConstant(32, MVT::i8));
3802 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
3803 AndNode, DAG.getConstant(0, MVT::i8));
Evan Cheng9c249c32006-01-09 18:33:28 +00003804
Chris Lattner693cbea2007-10-17 06:02:13 +00003805 SDOperand Hi, Lo;
3806 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
3807 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3808 SmallVector<SDOperand, 4> Ops;
3809 if (Op.getOpcode() == ISD::SHL_PARTS) {
3810 Ops.push_back(Tmp2);
3811 Ops.push_back(Tmp3);
3812 Ops.push_back(CC);
3813 Ops.push_back(Cond);
3814 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003815
Evan Cheng9c249c32006-01-09 18:33:28 +00003816 Ops.clear();
Chris Lattner693cbea2007-10-17 06:02:13 +00003817 Ops.push_back(Tmp3);
3818 Ops.push_back(Tmp1);
3819 Ops.push_back(CC);
3820 Ops.push_back(Cond);
3821 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3822 } else {
3823 Ops.push_back(Tmp2);
3824 Ops.push_back(Tmp3);
3825 Ops.push_back(CC);
3826 Ops.push_back(Cond);
3827 Lo = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3828
3829 Ops.clear();
3830 Ops.push_back(Tmp3);
3831 Ops.push_back(Tmp1);
3832 Ops.push_back(CC);
3833 Ops.push_back(Cond);
3834 Hi = DAG.getNode(X86ISD::CMOV, MVT::i32, &Ops[0], Ops.size());
3835 }
3836
3837 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
3838 Ops.clear();
3839 Ops.push_back(Lo);
3840 Ops.push_back(Hi);
3841 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003842}
Evan Cheng6305e502006-01-12 22:54:21 +00003843
Evan Chenga9467aa2006-04-25 20:13:52 +00003844SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3845 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3846 Op.getOperand(0).getValueType() >= MVT::i16 &&
3847 "Unknown SINT_TO_FP to lower!");
3848
3849 SDOperand Result;
3850 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3851 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3852 MachineFunction &MF = DAG.getMachineFunction();
3853 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3854 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003855 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003856 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003857
Dale Johannesen98d3a082007-09-14 22:26:36 +00003858 // These are really Legal; caller falls through into that case.
Dale Johannesene36c4002007-09-23 14:52:20 +00003859 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f32 && X86ScalarSSEf32)
3860 return Result;
3861 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f64 && X86ScalarSSEf64)
Dale Johannesen98d3a082007-09-14 22:26:36 +00003862 return Result;
Dale Johannesen7d67e542007-09-19 23:55:34 +00003863 if (SrcVT==MVT::i64 && Op.getValueType() != MVT::f80 &&
3864 Subtarget->is64Bit())
3865 return Result;
Dale Johannesen98d3a082007-09-14 22:26:36 +00003866
Evan Chenga9467aa2006-04-25 20:13:52 +00003867 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003868 SDVTList Tys;
Dale Johannesene36c4002007-09-23 14:52:20 +00003869 bool useSSE = (X86ScalarSSEf32 && Op.getValueType() == MVT::f32) ||
3870 (X86ScalarSSEf64 && Op.getValueType() == MVT::f64);
Dale Johannesen98d3a082007-09-14 22:26:36 +00003871 if (useSSE)
Chris Lattner35a08552007-02-25 07:10:00 +00003872 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3873 else
Dale Johannesena2b3c172007-07-03 00:53:03 +00003874 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003875 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003876 Ops.push_back(Chain);
3877 Ops.push_back(StackSlot);
3878 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen98d3a082007-09-14 22:26:36 +00003879 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003880 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003881
Dale Johannesen98d3a082007-09-14 22:26:36 +00003882 if (useSSE) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 Chain = Result.getValue(1);
3884 SDOperand InFlag = Result.getValue(2);
3885
3886 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3887 // shouldn't be necessary except that RFP cannot be live across
3888 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003889 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003890 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003891 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003892 Tys = DAG.getVTList(MVT::Other);
3893 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003894 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003895 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003896 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003897 Ops.push_back(DAG.getValueType(Op.getValueType()));
3898 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003899 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003900 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003901 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003902
Evan Chenga9467aa2006-04-25 20:13:52 +00003903 return Result;
3904}
3905
3906SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3907 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3908 "Unknown FP_TO_SINT to lower!");
Dale Johannesen98d3a082007-09-14 22:26:36 +00003909 SDOperand Result;
Evan Chenga9467aa2006-04-25 20:13:52 +00003910
Dale Johannesen98d3a082007-09-14 22:26:36 +00003911 // These are really Legal.
Dale Johannesene36c4002007-09-23 14:52:20 +00003912 if (Op.getValueType() == MVT::i32 &&
3913 X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32)
3914 return Result;
3915 if (Op.getValueType() == MVT::i32 &&
3916 X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)
Dale Johannesen98d3a082007-09-14 22:26:36 +00003917 return Result;
Dale Johannesen7d67e542007-09-19 23:55:34 +00003918 if (Subtarget->is64Bit() &&
3919 Op.getValueType() == MVT::i64 &&
3920 Op.getOperand(0).getValueType() != MVT::f80)
3921 return Result;
Dale Johannesen98d3a082007-09-14 22:26:36 +00003922
Evan Cheng7bcfd8f2007-10-15 20:11:21 +00003923 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3924 // stack slot.
3925 MachineFunction &MF = DAG.getMachineFunction();
3926 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3927 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3928 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00003929 unsigned Opc;
3930 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003931 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3932 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3933 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3934 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003935 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003936
Evan Chenga9467aa2006-04-25 20:13:52 +00003937 SDOperand Chain = DAG.getEntryNode();
3938 SDOperand Value = Op.getOperand(0);
Dale Johannesene36c4002007-09-23 14:52:20 +00003939 if ((X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32) ||
3940 (X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003941 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003942 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesena2b3c172007-07-03 00:53:03 +00003943 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003944 SDOperand Ops[] = {
3945 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3946 };
3947 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003948 Chain = Value.getValue(1);
3949 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3950 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3951 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003952
Evan Chenga9467aa2006-04-25 20:13:52 +00003953 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003954 SDOperand Ops[] = { Chain, Value, StackSlot };
3955 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003956
Chris Lattner12d5da42007-10-17 06:17:29 +00003957 // Load the result. If this is an i64 load on an x86-32 host, expand the
3958 // load.
3959 if (Op.getValueType() != MVT::i64 || Subtarget->is64Bit())
3960 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
3961
3962 SDOperand Lo = DAG.getLoad(MVT::i32, FIST, StackSlot, NULL, 0);
3963 StackSlot = DAG.getNode(ISD::ADD, StackSlot.getValueType(), StackSlot,
3964 DAG.getConstant(StackSlot.getValueType(), 4));
3965 SDOperand Hi = DAG.getLoad(MVT::i32, FIST, StackSlot, NULL, 0);
3966
3967
3968 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
Evan Chenga9467aa2006-04-25 20:13:52 +00003969}
3970
3971SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3972 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003973 MVT::ValueType EltVT = VT;
3974 if (MVT::isVector(VT))
3975 EltVT = MVT::getVectorElementType(VT);
3976 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003977 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003978 if (EltVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003979 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman57111e72007-07-10 00:05:58 +00003980 CV.push_back(C);
3981 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003982 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003983 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman57111e72007-07-10 00:05:58 +00003984 CV.push_back(C);
3985 CV.push_back(C);
3986 CV.push_back(C);
3987 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003988 }
Dan Gohman47885522007-07-27 17:16:43 +00003989 Constant *C = ConstantVector::get(CV);
3990 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3991 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3992 false, 16);
Evan Chenga9467aa2006-04-25 20:13:52 +00003993 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3994}
3995
3996SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3997 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003998 MVT::ValueType EltVT = VT;
Evan Cheng64738532007-07-19 23:36:01 +00003999 unsigned EltNum = 1;
4000 if (MVT::isVector(VT)) {
Dan Gohman57111e72007-07-10 00:05:58 +00004001 EltVT = MVT::getVectorElementType(VT);
Evan Cheng64738532007-07-19 23:36:01 +00004002 EltNum = MVT::getVectorNumElements(VT);
4003 }
Dan Gohman57111e72007-07-10 00:05:58 +00004004 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00004005 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00004006 if (EltVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004007 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman57111e72007-07-10 00:05:58 +00004008 CV.push_back(C);
4009 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00004010 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004011 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman57111e72007-07-10 00:05:58 +00004012 CV.push_back(C);
4013 CV.push_back(C);
4014 CV.push_back(C);
4015 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00004016 }
Dan Gohman47885522007-07-27 17:16:43 +00004017 Constant *C = ConstantVector::get(CV);
4018 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4019 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4020 false, 16);
Evan Cheng64738532007-07-19 23:36:01 +00004021 if (MVT::isVector(VT)) {
Evan Cheng64738532007-07-19 23:36:01 +00004022 return DAG.getNode(ISD::BIT_CONVERT, VT,
4023 DAG.getNode(ISD::XOR, MVT::v2i64,
4024 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4025 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4026 } else {
Evan Cheng64738532007-07-19 23:36:01 +00004027 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4028 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004029}
4030
Evan Cheng4363e882007-01-05 07:55:56 +00004031SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00004032 SDOperand Op0 = Op.getOperand(0);
4033 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00004034 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00004035 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00004036 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00004037
4038 // If second operand is smaller, extend it first.
4039 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4040 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4041 SrcVT = VT;
Dale Johannesenbed9dc42007-09-06 18:13:44 +00004042 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00004043 }
Dale Johannesen8ee70112007-10-21 01:07:44 +00004044 // And if it is bigger, shrink it first.
4045 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4046 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1);
4047 SrcVT = VT;
4048 SrcTy = MVT::getTypeForValueType(SrcVT);
4049 }
4050
4051 // At this point the operands and the result should have the same
4052 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng82241c82007-01-05 21:37:56 +00004053
Evan Cheng4363e882007-01-05 07:55:56 +00004054 // First get the sign bit of second operand.
4055 std::vector<Constant*> CV;
4056 if (SrcVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004057 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4058 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng4363e882007-01-05 07:55:56 +00004059 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004060 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4061 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4062 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4063 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng4363e882007-01-05 07:55:56 +00004064 }
Dan Gohman47885522007-07-27 17:16:43 +00004065 Constant *C = ConstantVector::get(CV);
4066 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4067 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
4068 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00004069 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00004070
4071 // Shift sign bit right or left if the two operands have different types.
4072 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4073 // Op0 is MVT::f32, Op1 is MVT::f64.
4074 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4075 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4076 DAG.getConstant(32, MVT::i32));
4077 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4078 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
4079 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00004080 }
4081
Evan Cheng82241c82007-01-05 21:37:56 +00004082 // Clear first operand sign bit.
4083 CV.clear();
4084 if (VT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004085 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4086 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng82241c82007-01-05 21:37:56 +00004087 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00004088 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4089 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4090 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4091 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng82241c82007-01-05 21:37:56 +00004092 }
Dan Gohman47885522007-07-27 17:16:43 +00004093 C = ConstantVector::get(CV);
4094 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4095 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
4096 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00004097 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4098
4099 // Or the value with the sign bit.
4100 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00004101}
4102
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004103SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Chenge95f3912007-09-25 01:57:46 +00004104 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng9b7f0e62007-09-26 00:45:55 +00004105 SDOperand Cond;
Evan Chenge95f3912007-09-25 01:57:46 +00004106 SDOperand Op0 = Op.getOperand(0);
4107 SDOperand Op1 = Op.getOperand(1);
4108 SDOperand CC = Op.getOperand(2);
4109 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4110 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4111 unsigned X86CC;
4112
Evan Chenge95f3912007-09-25 01:57:46 +00004113 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng9b7f0e62007-09-26 00:45:55 +00004114 Op0, Op1, DAG)) {
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004115 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4116 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00004117 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng9b7f0e62007-09-26 00:45:55 +00004118 }
Evan Chenge95f3912007-09-25 01:57:46 +00004119
4120 assert(isFP && "Illegal integer SetCC!");
4121
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004122 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Chenge95f3912007-09-25 01:57:46 +00004123 switch (SetCCOpcode) {
4124 default: assert(false && "Illegal floating point SetCC!");
4125 case ISD::SETOEQ: { // !PF & ZF
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004126 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00004127 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004128 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00004129 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4130 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4131 }
4132 case ISD::SETUNE: { // PF | !ZF
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004133 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00004134 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004135 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00004136 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4137 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4138 }
4139 }
4140}
4141
4142
Evan Chenga9467aa2006-04-25 20:13:52 +00004143SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004144 bool addTest = true;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004145 SDOperand Cond = Op.getOperand(0);
4146 SDOperand CC;
Evan Cheng944d1e92006-01-26 02:13:10 +00004147
Evan Cheng4259a0f2006-09-11 02:19:56 +00004148 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004149 Cond = LowerSETCC(Cond, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004150
Evan Chengf5ec10b2007-10-08 22:16:29 +00004151 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4152 // setting operand in place of the X86ISD::SETCC.
Evan Cheng4259a0f2006-09-11 02:19:56 +00004153 if (Cond.getOpcode() == X86ISD::SETCC) {
4154 CC = Cond.getOperand(0);
4155
Evan Cheng4259a0f2006-09-11 02:19:56 +00004156 SDOperand Cmp = Cond.getOperand(1);
4157 unsigned Opc = Cmp.getOpcode();
Evan Chengf5ec10b2007-10-08 22:16:29 +00004158 MVT::ValueType VT = Op.getValueType();
4159 bool IllegalFPCMov = false;
4160 if (VT == MVT::f32 && !X86ScalarSSEf32)
4161 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
4162 else if (VT == MVT::f64 && !X86ScalarSSEf64)
4163 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Dale Johannesene5530a32007-10-16 18:09:08 +00004164 else if (VT == MVT::f80)
4165 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004166 if ((Opc == X86ISD::CMP ||
4167 Opc == X86ISD::COMI ||
4168 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Chengf5ec10b2007-10-08 22:16:29 +00004169 Cond = Cmp;
Evan Chenge95f3912007-09-25 01:57:46 +00004170 addTest = false;
4171 }
4172 }
4173
4174 if (addTest) {
4175 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chengf5ec10b2007-10-08 22:16:29 +00004176 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Chenge95f3912007-09-25 01:57:46 +00004177 }
4178
4179 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4180 MVT::Flag);
4181 SmallVector<SDOperand, 4> Ops;
4182 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4183 // condition is true.
4184 Ops.push_back(Op.getOperand(2));
4185 Ops.push_back(Op.getOperand(1));
4186 Ops.push_back(CC);
4187 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004188 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenge95f3912007-09-25 01:57:46 +00004189}
4190
Evan Chenga9467aa2006-04-25 20:13:52 +00004191SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004192 bool addTest = true;
4193 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004194 SDOperand Cond = Op.getOperand(1);
4195 SDOperand Dest = Op.getOperand(2);
4196 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00004197
Evan Chenga9467aa2006-04-25 20:13:52 +00004198 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004199 Cond = LowerSETCC(Cond, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004200
Evan Chengf5ec10b2007-10-08 22:16:29 +00004201 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4202 // setting operand in place of the X86ISD::SETCC.
Evan Chenga9467aa2006-04-25 20:13:52 +00004203 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00004204 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004205
Evan Cheng4259a0f2006-09-11 02:19:56 +00004206 SDOperand Cmp = Cond.getOperand(1);
4207 unsigned Opc = Cmp.getOpcode();
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004208 if (Opc == X86ISD::CMP ||
4209 Opc == X86ISD::COMI ||
4210 Opc == X86ISD::UCOMI) {
Evan Chengf5ec10b2007-10-08 22:16:29 +00004211 Cond = Cmp;
Evan Chenge95f3912007-09-25 01:57:46 +00004212 addTest = false;
4213 }
4214 }
4215
4216 if (addTest) {
4217 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004218 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Chenge95f3912007-09-25 01:57:46 +00004219 }
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004220 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Chenge95f3912007-09-25 01:57:46 +00004221 Chain, Op.getOperand(2), CC, Cond);
4222}
4223
Evan Cheng2a330942006-05-25 00:59:30 +00004224SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00004225 unsigned CallingConv = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4226 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004227
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00004228 if (Subtarget->is64Bit())
4229 if(CallingConv==CallingConv::Fast && isTailCall && PerformTailCallOpt)
4230 return LowerX86_TailCallTo(Op, DAG, CallingConv);
4231 else
4232 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00004233 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004234 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004235 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004236 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00004237 case CallingConv::Fast:
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00004238 if (isTailCall && PerformTailCallOpt)
4239 return LowerX86_TailCallTo(Op, DAG, CallingConv);
4240 else
4241 return LowerCCCCallTo(Op,DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00004242 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004243 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00004244 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00004245 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00004246 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004247 }
Evan Cheng2a330942006-05-25 00:59:30 +00004248}
4249
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00004250
4251// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4252// Calls to _alloca is needed to probe the stack when allocating more than 4k
4253// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4254// that the guard pages used by the OS virtual memory manager are allocated in
4255// correct sequence.
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00004256SDOperand
4257X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4258 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00004259 assert(Subtarget->isTargetCygMing() &&
4260 "This should be used only on Cygwin/Mingw targets");
4261
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004262 // Get the inputs.
4263 SDOperand Chain = Op.getOperand(0);
4264 SDOperand Size = Op.getOperand(1);
4265 // FIXME: Ensure alignment here
4266
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00004267 SDOperand Flag;
4268
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004269 MVT::ValueType IntPtr = getPointerTy();
4270 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004271
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00004272 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4273 Flag = Chain.getValue(1);
4274
4275 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4276 SDOperand Ops[] = { Chain,
4277 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4278 DAG.getRegister(X86::EAX, IntPtr),
4279 Flag };
4280 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4281 Flag = Chain.getValue(1);
4282
4283 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004284
4285 std::vector<MVT::ValueType> Tys;
4286 Tys.push_back(SPTy);
4287 Tys.push_back(MVT::Other);
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00004288 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4289 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004290}
4291
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004292SDOperand
4293X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00004294 MachineFunction &MF = DAG.getMachineFunction();
4295 const Function* Fn = MF.getFunction();
4296 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00004297 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00004298 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00004299 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00004300
Evan Cheng17e734f2006-05-23 21:06:34 +00004301 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004302 if (Subtarget->is64Bit())
4303 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00004304 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004305 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00004306 default:
4307 assert(0 && "Unsupported calling convention");
4308 case CallingConv::Fast:
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00004309 return LowerCCCArguments(Op,DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004310 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00004311 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004312 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00004313 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00004314 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004315 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00004316 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00004317 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00004318 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00004319 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004320}
4321
Evan Chenga9467aa2006-04-25 20:13:52 +00004322SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4323 SDOperand InFlag(0, 0);
4324 SDOperand Chain = Op.getOperand(0);
4325 unsigned Align =
4326 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4327 if (Align == 0) Align = 1;
4328
4329 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindolaff332412007-08-27 10:18:20 +00004330 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindolab6024612007-08-27 17:48:26 +00004331 // The libc version is likely to be faster for these cases. It can use the
4332 // address value and run time information about the CPU.
Evan Chenga9467aa2006-04-25 20:13:52 +00004333 if ((Align & 3) != 0 ||
Rafael Espindolaff332412007-08-27 10:18:20 +00004334 (I && I->getValue() > Subtarget->getMinRepStrSizeThreshold())) {
Evan Chenga9467aa2006-04-25 20:13:52 +00004335 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00004336 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00004337 TargetLowering::ArgListTy Args;
4338 TargetLowering::ArgListEntry Entry;
4339 Entry.Node = Op.getOperand(1);
4340 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00004341 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00004342 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00004343 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4344 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00004345 Args.push_back(Entry);
4346 Entry.Node = Op.getOperand(3);
4347 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004348 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004349 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004350 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
4351 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00004352 }
Evan Chengd097e672006-03-22 02:53:00 +00004353
Evan Chenga9467aa2006-04-25 20:13:52 +00004354 MVT::ValueType AVT;
4355 SDOperand Count;
4356 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4357 unsigned BytesLeft = 0;
4358 bool TwoRepStos = false;
4359 if (ValC) {
4360 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004361 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00004362
Evan Chenga9467aa2006-04-25 20:13:52 +00004363 // If the value is a constant, then we can potentially use larger sets.
4364 switch (Align & 3) {
4365 case 2: // WORD aligned
4366 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004367 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004368 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00004369 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004370 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004371 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004372 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00004373 Val = (Val << 8) | Val;
4374 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004375 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4376 AVT = MVT::i64;
4377 ValReg = X86::RAX;
4378 Val = (Val << 32) | Val;
4379 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004380 break;
4381 default: // Byte aligned
4382 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004383 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004384 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004385 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00004386 }
4387
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004388 if (AVT > MVT::i8) {
4389 if (I) {
4390 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4391 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4392 BytesLeft = I->getValue() % UBytes;
4393 } else {
4394 assert(AVT >= MVT::i32 &&
4395 "Do not use rep;stos if not at least DWORD aligned");
4396 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4397 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4398 TwoRepStos = true;
4399 }
4400 }
4401
Evan Chenga9467aa2006-04-25 20:13:52 +00004402 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4403 InFlag);
4404 InFlag = Chain.getValue(1);
4405 } else {
4406 AVT = MVT::i8;
4407 Count = Op.getOperand(3);
4408 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4409 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004410 }
Evan Chengb0461082006-04-24 18:01:45 +00004411
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004412 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4413 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004414 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004415 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4416 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004417 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004418
Chris Lattnere56fef92007-02-25 06:40:16 +00004419 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004420 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004421 Ops.push_back(Chain);
4422 Ops.push_back(DAG.getValueType(AVT));
4423 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004424 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004425
Evan Chenga9467aa2006-04-25 20:13:52 +00004426 if (TwoRepStos) {
4427 InFlag = Chain.getValue(1);
4428 Count = Op.getOperand(3);
4429 MVT::ValueType CVT = Count.getValueType();
4430 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004431 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4432 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4433 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004434 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004435 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004436 Ops.clear();
4437 Ops.push_back(Chain);
4438 Ops.push_back(DAG.getValueType(MVT::i8));
4439 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004440 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004441 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004442 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004443 SDOperand Value;
4444 unsigned Val = ValC->getValue() & 255;
4445 unsigned Offset = I->getValue() - BytesLeft;
4446 SDOperand DstAddr = Op.getOperand(1);
4447 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004448 if (BytesLeft >= 4) {
4449 Val = (Val << 8) | Val;
4450 Val = (Val << 16) | Val;
4451 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004452 Chain = DAG.getStore(Chain, Value,
4453 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4454 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004455 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004456 BytesLeft -= 4;
4457 Offset += 4;
4458 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004459 if (BytesLeft >= 2) {
4460 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004461 Chain = DAG.getStore(Chain, Value,
4462 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4463 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004464 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004465 BytesLeft -= 2;
4466 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004467 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004468 if (BytesLeft == 1) {
4469 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004470 Chain = DAG.getStore(Chain, Value,
4471 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4472 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004473 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004474 }
Evan Cheng082c8782006-03-24 07:29:27 +00004475 }
Evan Chengebf10062006-04-03 20:53:28 +00004476
Evan Chenga9467aa2006-04-25 20:13:52 +00004477 return Chain;
4478}
Evan Chengebf10062006-04-03 20:53:28 +00004479
Evan Chenga9467aa2006-04-25 20:13:52 +00004480SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004481 SDOperand ChainOp = Op.getOperand(0);
4482 SDOperand DestOp = Op.getOperand(1);
4483 SDOperand SourceOp = Op.getOperand(2);
4484 SDOperand CountOp = Op.getOperand(3);
4485 SDOperand AlignOp = Op.getOperand(4);
Rafael Espindola846c19dd2007-10-19 10:41:11 +00004486 SDOperand AlwaysInlineOp = Op.getOperand(5);
4487
4488 bool AlwaysInline = (bool)cast<ConstantSDNode>(AlwaysInlineOp)->getValue();
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004489 unsigned Align = (unsigned)cast<ConstantSDNode>(AlignOp)->getValue();
Evan Chenga9467aa2006-04-25 20:13:52 +00004490 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004491
Rafael Espindola846c19dd2007-10-19 10:41:11 +00004492 // If size is unknown, call memcpy.
4493 ConstantSDNode *I = dyn_cast<ConstantSDNode>(CountOp);
4494 if (!I) {
4495 assert(!AlwaysInline && "Cannot inline copy of unknown size");
4496 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4497 }
4498 unsigned Size = I->getValue();
4499
4500 if (AlwaysInline)
4501 return LowerMEMCPYInline(ChainOp, DestOp, SourceOp, Size, Align, DAG);
4502
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004503 // The libc version is likely to be faster for the following cases. It can
4504 // use the address value and run time information about the CPU.
Rafael Espindolab6024612007-08-27 17:48:26 +00004505 // With glibc 2.6.1 on a core 2, coping an array of 100M longs was 30% faster
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004506
4507 // If not DWORD aligned, call memcpy.
4508 if ((Align & 3) != 0)
4509 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4510
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004511 // If size is more than the threshold, call memcpy.
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004512 if (Size > Subtarget->getMinRepStrSizeThreshold())
4513 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4514
4515 return LowerMEMCPYInline(ChainOp, DestOp, SourceOp, Size, Align, DAG);
4516}
4517
4518SDOperand X86TargetLowering::LowerMEMCPYCall(SDOperand Chain,
4519 SDOperand Dest,
4520 SDOperand Source,
4521 SDOperand Count,
4522 SelectionDAG &DAG) {
4523 MVT::ValueType IntPtr = getPointerTy();
4524 TargetLowering::ArgListTy Args;
4525 TargetLowering::ArgListEntry Entry;
4526 Entry.Ty = getTargetData()->getIntPtrType();
4527 Entry.Node = Dest; Args.push_back(Entry);
4528 Entry.Node = Source; Args.push_back(Entry);
4529 Entry.Node = Count; Args.push_back(Entry);
4530 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004531 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004532 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004533 return CallResult.second;
4534}
Evan Chenga9467aa2006-04-25 20:13:52 +00004535
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004536SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4537 SDOperand Dest,
4538 SDOperand Source,
4539 unsigned Size,
4540 unsigned Align,
4541 SelectionDAG &DAG) {
Evan Chenga9467aa2006-04-25 20:13:52 +00004542 MVT::ValueType AVT;
Evan Chenga9467aa2006-04-25 20:13:52 +00004543 unsigned BytesLeft = 0;
Evan Chenga9467aa2006-04-25 20:13:52 +00004544 switch (Align & 3) {
4545 case 2: // WORD aligned
4546 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004547 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004548 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004549 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004550 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4551 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004552 break;
4553 default: // Byte aligned
4554 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004555 break;
4556 }
4557
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004558 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4559 SDOperand Count = DAG.getConstant(Size / UBytes, getPointerTy());
4560 BytesLeft = Size % UBytes;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004561
Evan Chenga9467aa2006-04-25 20:13:52 +00004562 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004563 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4564 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004565 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004566 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004567 Dest, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004568 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004569 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004570 Source, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004571 InFlag = Chain.getValue(1);
4572
Chris Lattnere56fef92007-02-25 06:40:16 +00004573 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004574 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004575 Ops.push_back(Chain);
4576 Ops.push_back(DAG.getValueType(AVT));
4577 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004578 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004579
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004580 if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004581 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004582 unsigned Offset = Size - BytesLeft;
4583 SDOperand DstAddr = Dest;
Evan Chenga9467aa2006-04-25 20:13:52 +00004584 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004585 SDOperand SrcAddr = Source;
Evan Chenga9467aa2006-04-25 20:13:52 +00004586 MVT::ValueType SrcVT = SrcAddr.getValueType();
4587 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004588 if (BytesLeft >= 4) {
4589 Value = DAG.getLoad(MVT::i32, Chain,
4590 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4591 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004592 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004593 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004594 Chain = DAG.getStore(Chain, Value,
4595 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4596 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004597 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004598 BytesLeft -= 4;
4599 Offset += 4;
4600 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004601 if (BytesLeft >= 2) {
4602 Value = DAG.getLoad(MVT::i16, Chain,
4603 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4604 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004605 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004606 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004607 Chain = DAG.getStore(Chain, Value,
4608 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4609 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004610 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004611 BytesLeft -= 2;
4612 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004613 }
4614
Evan Chenga9467aa2006-04-25 20:13:52 +00004615 if (BytesLeft == 1) {
4616 Value = DAG.getLoad(MVT::i8, Chain,
4617 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4618 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004619 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004620 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004621 Chain = DAG.getStore(Chain, Value,
4622 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4623 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004624 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004625 }
Evan Chengcbffa462006-03-31 19:22:53 +00004626 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004627
4628 return Chain;
4629}
4630
4631SDOperand
4632X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004633 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004634 SDOperand TheOp = Op.getOperand(0);
4635 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004636 if (Subtarget->is64Bit()) {
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00004637 SDOperand Copy1 =
4638 DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004639 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4640 MVT::i64, Copy1.getValue(2));
4641 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4642 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004643 SDOperand Ops[] = {
4644 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4645 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004646
4647 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004648 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004649 }
Chris Lattner35a08552007-02-25 07:10:00 +00004650
4651 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4652 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4653 MVT::i32, Copy1.getValue(2));
4654 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4655 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4656 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004657}
4658
4659SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004660 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4661
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004662 if (!Subtarget->is64Bit()) {
4663 // vastart just stores the address of the VarArgsFrameIndex slot into the
4664 // memory location argument.
4665 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004666 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4667 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004668 }
4669
4670 // __va_list_tag:
4671 // gp_offset (0 - 6 * 8)
4672 // fp_offset (48 - 48 + 8 * 16)
4673 // overflow_arg_area (point to parameters coming in memory).
4674 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004675 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004676 SDOperand FIN = Op.getOperand(1);
4677 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004678 SDOperand Store = DAG.getStore(Op.getOperand(0),
4679 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004680 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004681 MemOps.push_back(Store);
4682
4683 // Store fp_offset
4684 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4685 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004686 Store = DAG.getStore(Op.getOperand(0),
4687 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004688 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004689 MemOps.push_back(Store);
4690
4691 // Store ptr to overflow_arg_area
4692 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4693 DAG.getConstant(4, getPointerTy()));
4694 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004695 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4696 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004697 MemOps.push_back(Store);
4698
4699 // Store ptr to reg_save_area.
4700 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4701 DAG.getConstant(8, getPointerTy()));
4702 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004703 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4704 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004705 MemOps.push_back(Store);
4706 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004707}
4708
Evan Chengdeaea252007-03-02 23:16:35 +00004709SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4710 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4711 SDOperand Chain = Op.getOperand(0);
4712 SDOperand DstPtr = Op.getOperand(1);
4713 SDOperand SrcPtr = Op.getOperand(2);
4714 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4715 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4716
4717 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4718 SrcSV->getValue(), SrcSV->getOffset());
4719 Chain = SrcPtr.getValue(1);
4720 for (unsigned i = 0; i < 3; ++i) {
4721 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4722 SrcSV->getValue(), SrcSV->getOffset());
4723 Chain = Val.getValue(1);
4724 Chain = DAG.getStore(Chain, Val, DstPtr,
4725 DstSV->getValue(), DstSV->getOffset());
4726 if (i == 2)
4727 break;
4728 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4729 DAG.getConstant(8, getPointerTy()));
4730 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4731 DAG.getConstant(8, getPointerTy()));
4732 }
4733 return Chain;
4734}
4735
Evan Chenga9467aa2006-04-25 20:13:52 +00004736SDOperand
4737X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4738 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4739 switch (IntNo) {
4740 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004741 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004742 case Intrinsic::x86_sse_comieq_ss:
4743 case Intrinsic::x86_sse_comilt_ss:
4744 case Intrinsic::x86_sse_comile_ss:
4745 case Intrinsic::x86_sse_comigt_ss:
4746 case Intrinsic::x86_sse_comige_ss:
4747 case Intrinsic::x86_sse_comineq_ss:
4748 case Intrinsic::x86_sse_ucomieq_ss:
4749 case Intrinsic::x86_sse_ucomilt_ss:
4750 case Intrinsic::x86_sse_ucomile_ss:
4751 case Intrinsic::x86_sse_ucomigt_ss:
4752 case Intrinsic::x86_sse_ucomige_ss:
4753 case Intrinsic::x86_sse_ucomineq_ss:
4754 case Intrinsic::x86_sse2_comieq_sd:
4755 case Intrinsic::x86_sse2_comilt_sd:
4756 case Intrinsic::x86_sse2_comile_sd:
4757 case Intrinsic::x86_sse2_comigt_sd:
4758 case Intrinsic::x86_sse2_comige_sd:
4759 case Intrinsic::x86_sse2_comineq_sd:
4760 case Intrinsic::x86_sse2_ucomieq_sd:
4761 case Intrinsic::x86_sse2_ucomilt_sd:
4762 case Intrinsic::x86_sse2_ucomile_sd:
4763 case Intrinsic::x86_sse2_ucomigt_sd:
4764 case Intrinsic::x86_sse2_ucomige_sd:
4765 case Intrinsic::x86_sse2_ucomineq_sd: {
4766 unsigned Opc = 0;
4767 ISD::CondCode CC = ISD::SETCC_INVALID;
4768 switch (IntNo) {
4769 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004770 case Intrinsic::x86_sse_comieq_ss:
4771 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004772 Opc = X86ISD::COMI;
4773 CC = ISD::SETEQ;
4774 break;
Evan Cheng78038292006-04-05 23:38:46 +00004775 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004776 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004777 Opc = X86ISD::COMI;
4778 CC = ISD::SETLT;
4779 break;
4780 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004781 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004782 Opc = X86ISD::COMI;
4783 CC = ISD::SETLE;
4784 break;
4785 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004786 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004787 Opc = X86ISD::COMI;
4788 CC = ISD::SETGT;
4789 break;
4790 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004791 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004792 Opc = X86ISD::COMI;
4793 CC = ISD::SETGE;
4794 break;
4795 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004796 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004797 Opc = X86ISD::COMI;
4798 CC = ISD::SETNE;
4799 break;
4800 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004801 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004802 Opc = X86ISD::UCOMI;
4803 CC = ISD::SETEQ;
4804 break;
4805 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004806 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004807 Opc = X86ISD::UCOMI;
4808 CC = ISD::SETLT;
4809 break;
4810 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004811 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004812 Opc = X86ISD::UCOMI;
4813 CC = ISD::SETLE;
4814 break;
4815 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004816 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004817 Opc = X86ISD::UCOMI;
4818 CC = ISD::SETGT;
4819 break;
4820 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004821 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004822 Opc = X86ISD::UCOMI;
4823 CC = ISD::SETGE;
4824 break;
4825 case Intrinsic::x86_sse_ucomineq_ss:
4826 case Intrinsic::x86_sse2_ucomineq_sd:
4827 Opc = X86ISD::UCOMI;
4828 CC = ISD::SETNE;
4829 break;
Evan Cheng78038292006-04-05 23:38:46 +00004830 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004831
Evan Chenga9467aa2006-04-25 20:13:52 +00004832 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004833 SDOperand LHS = Op.getOperand(1);
4834 SDOperand RHS = Op.getOperand(2);
4835 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004836
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004837 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4838 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4839 DAG.getConstant(X86CC, MVT::i8), Cond);
4840 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004841 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004842 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004843}
Evan Cheng6af02632005-12-20 06:22:03 +00004844
Nate Begemaneda59972007-01-29 22:58:52 +00004845SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4846 // Depths > 0 not supported yet!
4847 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4848 return SDOperand();
4849
4850 // Just load the return address
4851 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4852 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4853}
4854
4855SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4856 // Depths > 0 not supported yet!
4857 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4858 return SDOperand();
4859
4860 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4861 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4862 DAG.getConstant(4, getPointerTy()));
4863}
4864
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004865SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4866 SelectionDAG &DAG) {
4867 // Is not yet supported on x86-64
4868 if (Subtarget->is64Bit())
4869 return SDOperand();
4870
4871 return DAG.getConstant(8, getPointerTy());
4872}
4873
4874SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4875{
4876 assert(!Subtarget->is64Bit() &&
4877 "Lowering of eh_return builtin is not supported yet on x86-64");
4878
4879 MachineFunction &MF = DAG.getMachineFunction();
4880 SDOperand Chain = Op.getOperand(0);
4881 SDOperand Offset = Op.getOperand(1);
4882 SDOperand Handler = Op.getOperand(2);
4883
4884 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4885 getPointerTy());
4886
4887 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4888 DAG.getConstant(-4UL, getPointerTy()));
4889 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4890 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4891 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
4892 MF.addLiveOut(X86::ECX);
4893
4894 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4895 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4896}
4897
Duncan Sandsce388532007-07-27 20:02:49 +00004898SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4899 SelectionDAG &DAG) {
4900 SDOperand Root = Op.getOperand(0);
4901 SDOperand Trmp = Op.getOperand(1); // trampoline
4902 SDOperand FPtr = Op.getOperand(2); // nested function
4903 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4904
4905 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4906
4907 if (Subtarget->is64Bit()) {
4908 return SDOperand(); // not yet supported
4909 } else {
4910 Function *Func = (Function *)
4911 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4912 unsigned CC = Func->getCallingConv();
Duncan Sands77414272007-08-29 19:01:20 +00004913 unsigned NestReg;
Duncan Sandsce388532007-07-27 20:02:49 +00004914
4915 switch (CC) {
4916 default:
4917 assert(0 && "Unsupported calling convention");
4918 case CallingConv::C:
Duncan Sandsce388532007-07-27 20:02:49 +00004919 case CallingConv::X86_StdCall: {
4920 // Pass 'nest' parameter in ECX.
4921 // Must be kept in sync with X86CallingConv.td
Duncan Sands77414272007-08-29 19:01:20 +00004922 NestReg = X86::ECX;
Duncan Sandsce388532007-07-27 20:02:49 +00004923
4924 // Check that ECX wasn't needed by an 'inreg' parameter.
4925 const FunctionType *FTy = Func->getFunctionType();
4926 const ParamAttrsList *Attrs = FTy->getParamAttrs();
4927
4928 if (Attrs && !Func->isVarArg()) {
4929 unsigned InRegCount = 0;
4930 unsigned Idx = 1;
4931
4932 for (FunctionType::param_iterator I = FTy->param_begin(),
4933 E = FTy->param_end(); I != E; ++I, ++Idx)
4934 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4935 // FIXME: should only count parameters that are lowered to integers.
4936 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4937
4938 if (InRegCount > 2) {
4939 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4940 abort();
4941 }
4942 }
4943 break;
4944 }
4945 case CallingConv::X86_FastCall:
4946 // Pass 'nest' parameter in EAX.
4947 // Must be kept in sync with X86CallingConv.td
Duncan Sands77414272007-08-29 19:01:20 +00004948 NestReg = X86::EAX;
Duncan Sandsce388532007-07-27 20:02:49 +00004949 break;
4950 }
4951
Duncan Sands77414272007-08-29 19:01:20 +00004952 const X86InstrInfo *TII =
4953 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
4954
Duncan Sandsce388532007-07-27 20:02:49 +00004955 SDOperand OutChains[4];
4956 SDOperand Addr, Disp;
4957
4958 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4959 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4960
Duncan Sands77414272007-08-29 19:01:20 +00004961 unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
4962 unsigned char N86Reg = ((X86RegisterInfo&)RegInfo).getX86RegNum(NestReg);
4963 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Duncan Sandsce388532007-07-27 20:02:49 +00004964 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4965
4966 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4967 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4968 TrmpSV->getOffset() + 1, false, 1);
4969
Duncan Sands77414272007-08-29 19:01:20 +00004970 unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsce388532007-07-27 20:02:49 +00004971 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4972 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4973 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4974
4975 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4976 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4977 TrmpSV->getOffset() + 6, false, 1);
4978
Duncan Sands86e01192007-09-11 14:10:23 +00004979 SDOperand Ops[] =
4980 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
4981 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsce388532007-07-27 20:02:49 +00004982 }
4983}
4984
Evan Chenga9467aa2006-04-25 20:13:52 +00004985/// LowerOperation - Provide custom lowering hooks for some operations.
4986///
4987SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4988 switch (Op.getOpcode()) {
4989 default: assert(0 && "Should not custom lower this!");
4990 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4991 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4992 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4993 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4994 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4995 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4996 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004997 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004998 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4999 case ISD::SHL_PARTS:
5000 case ISD::SRA_PARTS:
5001 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5002 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5003 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5004 case ISD::FABS: return LowerFABS(Op, DAG);
5005 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00005006 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00005007 case ISD::SETCC: return LowerSETCC(Op, DAG);
5008 case ISD::SELECT: return LowerSELECT(Op, DAG);
5009 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005010 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00005011 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005012 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00005013 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005014 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5015 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
5016 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
5017 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00005018 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005019 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00005020 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5021 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00005022 case ISD::FRAME_TO_ARGS_OFFSET:
5023 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00005024 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00005025 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsce388532007-07-27 20:02:49 +00005026 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00005027 }
Jim Laskey3796abe2007-02-21 22:54:50 +00005028 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00005029}
5030
Evan Cheng6af02632005-12-20 06:22:03 +00005031const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5032 switch (Opcode) {
5033 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00005034 case X86ISD::SHLD: return "X86ISD::SHLD";
5035 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00005036 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00005037 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00005038 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00005039 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00005040 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00005041 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00005042 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5043 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5044 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00005045 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00005046 case X86ISD::FST: return "X86ISD::FST";
5047 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00005048 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00005049 case X86ISD::CALL: return "X86ISD::CALL";
5050 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5051 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5052 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00005053 case X86ISD::COMI: return "X86ISD::COMI";
5054 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00005055 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00005056 case X86ISD::CMOV: return "X86ISD::CMOV";
5057 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00005058 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00005059 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5060 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng5588de92006-02-18 00:15:05 +00005061 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00005062 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00005063 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00005064 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00005065 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00005066 case X86ISD::FMAX: return "X86ISD::FMAX";
5067 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman57111e72007-07-10 00:05:58 +00005068 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5069 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00005070 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5071 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov383a3242007-07-14 14:06:15 +00005072 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00005073 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Evan Cheng6af02632005-12-20 06:22:03 +00005074 }
5075}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005076
Chris Lattner1eb94d92007-03-30 23:15:24 +00005077// isLegalAddressingMode - Return true if the addressing mode represented
5078// by AM is legal for this target, for a load/store of the specified type.
5079bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5080 const Type *Ty) const {
5081 // X86 supports extremely general addressing modes.
5082
5083 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5084 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5085 return false;
5086
5087 if (AM.BaseGV) {
Evan Chengd3d92892007-08-01 23:46:47 +00005088 // We can only fold this if we don't need an extra load.
Chris Lattner1eb94d92007-03-30 23:15:24 +00005089 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5090 return false;
Evan Chengd3d92892007-08-01 23:46:47 +00005091
5092 // X86-64 only supports addr of globals in small code model.
5093 if (Subtarget->is64Bit()) {
5094 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5095 return false;
5096 // If lower 4G is not available, then we must use rip-relative addressing.
5097 if (AM.BaseOffs || AM.Scale > 1)
5098 return false;
5099 }
Chris Lattner1eb94d92007-03-30 23:15:24 +00005100 }
5101
5102 switch (AM.Scale) {
5103 case 0:
5104 case 1:
5105 case 2:
5106 case 4:
5107 case 8:
5108 // These scales always work.
5109 break;
5110 case 3:
5111 case 5:
5112 case 9:
5113 // These scales are formed with basereg+scalereg. Only accept if there is
5114 // no basereg yet.
5115 if (AM.HasBaseReg)
5116 return false;
5117 break;
5118 default: // Other stuff never works.
5119 return false;
5120 }
5121
5122 return true;
5123}
5124
5125
Evan Cheng7f3d0242007-10-26 01:56:11 +00005126bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5127 if (!Ty1->isInteger() || !Ty2->isInteger())
5128 return false;
Evan Cheng7b3f7fe2007-10-29 07:57:50 +00005129 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5130 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
5131 if (NumBits1 <= NumBits2)
5132 return false;
5133 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng7f3d0242007-10-26 01:56:11 +00005134}
5135
Evan Chenge106e2f2007-10-29 19:58:20 +00005136bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5137 MVT::ValueType VT2) const {
5138 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5139 return false;
5140 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5141 unsigned NumBits2 = MVT::getSizeInBits(VT2);
5142 if (NumBits1 <= NumBits2)
5143 return false;
5144 return Subtarget->is64Bit() || NumBits1 < 64;
5145}
Evan Cheng7f3d0242007-10-26 01:56:11 +00005146
Evan Cheng02612422006-07-05 22:17:51 +00005147/// isShuffleMaskLegal - Targets can use this to indicate that they only
5148/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5149/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5150/// are assumed to be legal.
5151bool
5152X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5153 // Only do shuffles on 128-bit vector types for now.
5154 if (MVT::getSizeInBits(VT) == 64) return false;
5155 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00005156 isIdentityMask(Mask.Val) ||
5157 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00005158 isSplatMask(Mask.Val) ||
5159 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5160 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00005161 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00005162 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00005163 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00005164}
5165
5166bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5167 MVT::ValueType EVT,
5168 SelectionDAG &DAG) const {
5169 unsigned NumElts = BVOps.size();
5170 // Only do shuffles on 128-bit vector types for now.
5171 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5172 if (NumElts == 2) return true;
5173 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00005174 return (isMOVLMask(&BVOps[0], 4) ||
5175 isCommutedMOVL(&BVOps[0], 4, true) ||
5176 isSHUFPMask(&BVOps[0], 4) ||
5177 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00005178 }
5179 return false;
5180}
5181
5182//===----------------------------------------------------------------------===//
5183// X86 Scheduler Hooks
5184//===----------------------------------------------------------------------===//
5185
5186MachineBasicBlock *
5187X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
5188 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00005189 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00005190 switch (MI->getOpcode()) {
5191 default: assert(false && "Unexpected instr type to insert");
5192 case X86::CMOV_FR32:
5193 case X86::CMOV_FR64:
5194 case X86::CMOV_V4F32:
5195 case X86::CMOV_V2F64:
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00005196 case X86::CMOV_V2I64: {
Evan Cheng02612422006-07-05 22:17:51 +00005197 // To "insert" a SELECT_CC instruction, we actually have to insert the
5198 // diamond control-flow pattern. The incoming instruction knows the
5199 // destination vreg to set, the condition code register to branch on, the
5200 // true/false values to select between, and a branch opcode to use.
5201 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5202 ilist<MachineBasicBlock>::iterator It = BB;
5203 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005204
Evan Cheng02612422006-07-05 22:17:51 +00005205 // thisMBB:
5206 // ...
5207 // TrueVal = ...
5208 // cmpTY ccX, r1, r2
5209 // bCC copy1MBB
5210 // fallthrough --> copy0MBB
5211 MachineBasicBlock *thisMBB = BB;
5212 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5213 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005214 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005215 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00005216 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00005217 MachineFunction *F = BB->getParent();
5218 F->getBasicBlockList().insert(It, copy0MBB);
5219 F->getBasicBlockList().insert(It, sinkMBB);
5220 // Update machine-CFG edges by first adding all successors of the current
5221 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005222 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00005223 e = BB->succ_end(); i != e; ++i)
5224 sinkMBB->addSuccessor(*i);
5225 // Next, remove all successors of the current block, and add the true
5226 // and fallthrough blocks as its successors.
5227 while(!BB->succ_empty())
5228 BB->removeSuccessor(BB->succ_begin());
5229 BB->addSuccessor(copy0MBB);
5230 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005231
Evan Cheng02612422006-07-05 22:17:51 +00005232 // copy0MBB:
5233 // %FalseValue = ...
5234 // # fallthrough to sinkMBB
5235 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005236
Evan Cheng02612422006-07-05 22:17:51 +00005237 // Update machine-CFG edges
5238 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005239
Evan Cheng02612422006-07-05 22:17:51 +00005240 // sinkMBB:
5241 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5242 // ...
5243 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00005244 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00005245 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5246 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5247
5248 delete MI; // The pseudo instruction is gone now.
5249 return BB;
5250 }
5251
Dale Johannesena2b3c172007-07-03 00:53:03 +00005252 case X86::FP32_TO_INT16_IN_MEM:
5253 case X86::FP32_TO_INT32_IN_MEM:
5254 case X86::FP32_TO_INT64_IN_MEM:
5255 case X86::FP64_TO_INT16_IN_MEM:
5256 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00005257 case X86::FP64_TO_INT64_IN_MEM:
5258 case X86::FP80_TO_INT16_IN_MEM:
5259 case X86::FP80_TO_INT32_IN_MEM:
5260 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng02612422006-07-05 22:17:51 +00005261 // Change the floating point control register to use "round towards zero"
5262 // mode when truncating to an integer value.
5263 MachineFunction *F = BB->getParent();
5264 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00005265 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005266
5267 // Load the old value of the high byte of the control word...
5268 unsigned OldCW =
5269 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00005270 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005271
5272 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00005273 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5274 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00005275
5276 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00005277 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005278
5279 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00005280 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5281 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00005282
5283 // Get the X86 opcode to use.
5284 unsigned Opc;
5285 switch (MI->getOpcode()) {
5286 default: assert(0 && "illegal opcode!");
Dale Johannesen3d7008c2007-07-04 21:07:47 +00005287 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5288 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5289 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5290 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5291 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5292 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00005293 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5294 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5295 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng02612422006-07-05 22:17:51 +00005296 }
5297
5298 X86AddressMode AM;
5299 MachineOperand &Op = MI->getOperand(0);
5300 if (Op.isRegister()) {
5301 AM.BaseType = X86AddressMode::RegBase;
5302 AM.Base.Reg = Op.getReg();
5303 } else {
5304 AM.BaseType = X86AddressMode::FrameIndexBase;
5305 AM.Base.FrameIndex = Op.getFrameIndex();
5306 }
5307 Op = MI->getOperand(1);
5308 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005309 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005310 Op = MI->getOperand(2);
5311 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005312 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005313 Op = MI->getOperand(3);
5314 if (Op.isGlobalAddress()) {
5315 AM.GV = Op.getGlobal();
5316 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00005317 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00005318 }
Evan Cheng20350c42006-11-27 23:37:22 +00005319 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5320 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00005321
5322 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00005323 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00005324
5325 delete MI; // The pseudo instruction is gone now.
5326 return BB;
5327 }
5328 }
5329}
5330
5331//===----------------------------------------------------------------------===//
5332// X86 Optimization Hooks
5333//===----------------------------------------------------------------------===//
5334
Nate Begeman8a77efe2006-02-16 21:11:51 +00005335void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
5336 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005337 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00005338 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00005339 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00005340 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005341 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00005342 assert((Opc >= ISD::BUILTIN_OP_END ||
5343 Opc == ISD::INTRINSIC_WO_CHAIN ||
5344 Opc == ISD::INTRINSIC_W_CHAIN ||
5345 Opc == ISD::INTRINSIC_VOID) &&
5346 "Should use MaskedValueIsZero if you don't know whether Op"
5347 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005348
Evan Cheng6d196db2006-04-05 06:11:20 +00005349 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005350 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00005351 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005352 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00005353 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
5354 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005355 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00005356}
Chris Lattnerc642aa52006-01-31 19:43:35 +00005357
Evan Cheng5987cfb2006-07-07 08:33:52 +00005358/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5359/// element of the result of the vector shuffle.
5360static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5361 MVT::ValueType VT = N->getValueType(0);
5362 SDOperand PermMask = N->getOperand(2);
5363 unsigned NumElems = PermMask.getNumOperands();
5364 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5365 i %= NumElems;
5366 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5367 return (i == 0)
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +00005368 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005369 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5370 SDOperand Idx = PermMask.getOperand(i);
5371 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00005372 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00005373 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5374 }
5375 return SDOperand();
5376}
5377
5378/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5379/// node is a GlobalAddress + an offset.
5380static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00005381 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00005382 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005383 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5384 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5385 return true;
5386 }
Evan Chengae1cd752006-11-30 21:55:46 +00005387 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005388 SDOperand N1 = N->getOperand(0);
5389 SDOperand N2 = N->getOperand(1);
5390 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5391 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5392 if (V) {
5393 Offset += V->getSignExtended();
5394 return true;
5395 }
5396 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5397 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5398 if (V) {
5399 Offset += V->getSignExtended();
5400 return true;
5401 }
5402 }
5403 }
5404 return false;
5405}
5406
5407/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5408/// + Dist * Size.
5409static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5410 MachineFrameInfo *MFI) {
5411 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5412 return false;
5413
5414 SDOperand Loc = N->getOperand(1);
5415 SDOperand BaseLoc = Base->getOperand(1);
5416 if (Loc.getOpcode() == ISD::FrameIndex) {
5417 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5418 return false;
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00005419 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5420 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng5987cfb2006-07-07 08:33:52 +00005421 int FS = MFI->getObjectSize(FI);
5422 int BFS = MFI->getObjectSize(BFI);
5423 if (FS != BFS || FS != Size) return false;
5424 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5425 } else {
5426 GlobalValue *GV1 = NULL;
5427 GlobalValue *GV2 = NULL;
5428 int64_t Offset1 = 0;
5429 int64_t Offset2 = 0;
5430 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5431 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5432 if (isGA1 && isGA2 && GV1 == GV2)
5433 return Offset1 == (Offset2 + Dist*Size);
5434 }
5435
5436 return false;
5437}
5438
Evan Cheng79cf9a52006-07-10 21:37:44 +00005439static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5440 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005441 GlobalValue *GV;
5442 int64_t Offset;
5443 if (isGAPlusOffset(Base, GV, Offset))
5444 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
5445 else {
5446 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00005447 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00005448 if (BFI < 0)
5449 // Fixed objects do not specify alignment, however the offsets are known.
5450 return ((Subtarget->getStackAlignment() % 16) == 0 &&
5451 (MFI->getObjectOffset(BFI) % 16) == 0);
5452 else
5453 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00005454 }
5455 return false;
5456}
5457
5458
5459/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5460/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5461/// if the load addresses are consecutive, non-overlapping, and in the right
5462/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00005463static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5464 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005465 MachineFunction &MF = DAG.getMachineFunction();
5466 MachineFrameInfo *MFI = MF.getFrameInfo();
5467 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00005468 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005469 SDOperand PermMask = N->getOperand(2);
5470 int NumElems = (int)PermMask.getNumOperands();
5471 SDNode *Base = NULL;
5472 for (int i = 0; i < NumElems; ++i) {
5473 SDOperand Idx = PermMask.getOperand(i);
5474 if (Idx.getOpcode() == ISD::UNDEF) {
5475 if (!Base) return SDOperand();
5476 } else {
5477 SDOperand Arg =
5478 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005479 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005480 return SDOperand();
5481 if (!Base)
5482 Base = Arg.Val;
5483 else if (!isConsecutiveLoad(Arg.Val, Base,
5484 i, MVT::getSizeInBits(EVT)/8,MFI))
5485 return SDOperand();
5486 }
5487 }
5488
Evan Cheng79cf9a52006-07-10 21:37:44 +00005489 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohman47885522007-07-27 17:16:43 +00005490 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005491 if (isAlign16) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00005492 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman47885522007-07-27 17:16:43 +00005493 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chenge71fe34d2006-10-09 20:57:25 +00005494 } else {
Dan Gohman47885522007-07-27 17:16:43 +00005495 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5496 LD->getSrcValueOffset(), LD->isVolatile(),
5497 LD->getAlignment());
Evan Cheng5c68bba2006-08-11 07:35:45 +00005498 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005499}
5500
Chris Lattner9259b1e2006-10-04 06:57:07 +00005501/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5502static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5503 const X86Subtarget *Subtarget) {
5504 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005505
Chris Lattner9259b1e2006-10-04 06:57:07 +00005506 // If we have SSE[12] support, try to form min/max nodes.
5507 if (Subtarget->hasSSE2() &&
5508 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5509 if (Cond.getOpcode() == ISD::SETCC) {
5510 // Get the LHS/RHS of the select.
5511 SDOperand LHS = N->getOperand(1);
5512 SDOperand RHS = N->getOperand(2);
5513 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005514
Evan Cheng49683ba2006-11-10 21:43:37 +00005515 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005516 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005517 switch (CC) {
5518 default: break;
5519 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5520 case ISD::SETULE:
5521 case ISD::SETLE:
5522 if (!UnsafeFPMath) break;
5523 // FALL THROUGH.
5524 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5525 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005526 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005527 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005528
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005529 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5530 case ISD::SETUGT:
5531 case ISD::SETGT:
5532 if (!UnsafeFPMath) break;
5533 // FALL THROUGH.
5534 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5535 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005536 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005537 break;
5538 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005539 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005540 switch (CC) {
5541 default: break;
5542 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5543 case ISD::SETUGT:
5544 case ISD::SETGT:
5545 if (!UnsafeFPMath) break;
5546 // FALL THROUGH.
5547 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5548 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005549 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005550 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005551
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005552 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5553 case ISD::SETULE:
5554 case ISD::SETLE:
5555 if (!UnsafeFPMath) break;
5556 // FALL THROUGH.
5557 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5558 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005559 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005560 break;
5561 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005562 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005563
Evan Cheng49683ba2006-11-10 21:43:37 +00005564 if (Opcode)
5565 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005566 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005567
Chris Lattner9259b1e2006-10-04 06:57:07 +00005568 }
5569
5570 return SDOperand();
5571}
5572
5573
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005574SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005575 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005576 SelectionDAG &DAG = DCI.DAG;
5577 switch (N->getOpcode()) {
5578 default: break;
5579 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005580 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005581 case ISD::SELECT:
5582 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005583 }
5584
5585 return SDOperand();
5586}
5587
Evan Cheng02612422006-07-05 22:17:51 +00005588//===----------------------------------------------------------------------===//
5589// X86 Inline Assembly Support
5590//===----------------------------------------------------------------------===//
5591
Chris Lattner298ef372006-07-11 02:54:03 +00005592/// getConstraintType - Given a constraint letter, return the type of
5593/// constraint it is for this target.
5594X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00005595X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5596 if (Constraint.size() == 1) {
5597 switch (Constraint[0]) {
5598 case 'A':
5599 case 'r':
5600 case 'R':
5601 case 'l':
5602 case 'q':
5603 case 'Q':
5604 case 'x':
5605 case 'Y':
5606 return C_RegisterClass;
5607 default:
5608 break;
5609 }
Chris Lattner298ef372006-07-11 02:54:03 +00005610 }
Chris Lattnerd6855142007-03-25 02:14:49 +00005611 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00005612}
5613
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005614/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5615/// vector. If it is invalid, don't add anything to Ops.
5616void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5617 char Constraint,
5618 std::vector<SDOperand>&Ops,
5619 SelectionDAG &DAG) {
5620 SDOperand Result(0, 0);
5621
Chris Lattner44daa502006-10-31 20:13:11 +00005622 switch (Constraint) {
5623 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00005624 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00005625 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005626 if (C->getValue() <= 31) {
5627 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5628 break;
5629 }
Devang Patelb38c2ec2007-03-17 00:13:28 +00005630 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005631 return;
Chris Lattner03a643a2007-03-25 01:57:35 +00005632 case 'N':
5633 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005634 if (C->getValue() <= 255) {
5635 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5636 break;
5637 }
Chris Lattner03a643a2007-03-25 01:57:35 +00005638 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005639 return;
Chris Lattner83df45a2007-05-03 16:52:29 +00005640 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00005641 // Literal immediates are always ok.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005642 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5643 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5644 break;
5645 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005646
Chris Lattner83df45a2007-05-03 16:52:29 +00005647 // If we are in non-pic codegen mode, we allow the address of a global (with
5648 // an optional displacement) to be used with 'i'.
5649 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5650 int64_t Offset = 0;
5651
5652 // Match either (GA) or (GA+C)
5653 if (GA) {
5654 Offset = GA->getOffset();
5655 } else if (Op.getOpcode() == ISD::ADD) {
5656 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5657 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5658 if (C && GA) {
5659 Offset = GA->getOffset()+C->getValue();
5660 } else {
5661 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5662 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5663 if (C && GA)
5664 Offset = GA->getOffset()+C->getValue();
5665 else
5666 C = 0, GA = 0;
5667 }
5668 }
5669
5670 if (GA) {
5671 // If addressing this global requires a load (e.g. in PIC mode), we can't
5672 // match.
5673 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5674 false))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005675 return;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005676
Chris Lattner83df45a2007-05-03 16:52:29 +00005677 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5678 Offset);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005679 Result = Op;
5680 break;
Chris Lattner44daa502006-10-31 20:13:11 +00005681 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005682
Chris Lattner44daa502006-10-31 20:13:11 +00005683 // Otherwise, not valid for this mode.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005684 return;
Chris Lattner44daa502006-10-31 20:13:11 +00005685 }
Chris Lattner83df45a2007-05-03 16:52:29 +00005686 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005687
5688 if (Result.Val) {
5689 Ops.push_back(Result);
5690 return;
5691 }
5692 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner44daa502006-10-31 20:13:11 +00005693}
5694
Chris Lattnerc642aa52006-01-31 19:43:35 +00005695std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005696getRegClassForInlineAsmConstraint(const std::string &Constraint,
5697 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005698 if (Constraint.size() == 1) {
5699 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00005700 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005701 default: break; // Unknown constraint letter
5702 case 'A': // EAX/EDX
5703 if (VT == MVT::i32 || VT == MVT::i64)
5704 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5705 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005706 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5707 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005708 if (VT == MVT::i32)
5709 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5710 else if (VT == MVT::i16)
5711 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5712 else if (VT == MVT::i8)
Evan Chengb2823da2007-08-13 23:27:11 +00005713 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005714 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005715 }
5716 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005717
Chris Lattner7ad77df2006-02-22 00:56:39 +00005718 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005719}
Chris Lattner524129d2006-07-31 23:26:50 +00005720
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005721std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005722X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5723 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005724 // First, see if this is a constraint that directly corresponds to an LLVM
5725 // register class.
5726 if (Constraint.size() == 1) {
5727 // GCC Constraint Letters
5728 switch (Constraint[0]) {
5729 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005730 case 'r': // GENERAL_REGS
5731 case 'R': // LEGACY_REGS
5732 case 'l': // INDEX_REGS
5733 if (VT == MVT::i64 && Subtarget->is64Bit())
5734 return std::make_pair(0U, X86::GR64RegisterClass);
5735 if (VT == MVT::i32)
5736 return std::make_pair(0U, X86::GR32RegisterClass);
5737 else if (VT == MVT::i16)
5738 return std::make_pair(0U, X86::GR16RegisterClass);
5739 else if (VT == MVT::i8)
5740 return std::make_pair(0U, X86::GR8RegisterClass);
5741 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00005742 case 'y': // MMX_REGS if MMX allowed.
5743 if (!Subtarget->hasMMX()) break;
5744 return std::make_pair(0U, X86::VR64RegisterClass);
5745 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005746 case 'Y': // SSE_REGS if SSE2 allowed
5747 if (!Subtarget->hasSSE2()) break;
5748 // FALL THROUGH.
5749 case 'x': // SSE_REGS if SSE1 allowed
5750 if (!Subtarget->hasSSE1()) break;
5751
5752 switch (VT) {
5753 default: break;
5754 // Scalar SSE types.
5755 case MVT::f32:
5756 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005757 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005758 case MVT::f64:
5759 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005760 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005761 // Vector types.
Chris Lattner7451e4d2007-04-09 05:49:22 +00005762 case MVT::v16i8:
5763 case MVT::v8i16:
5764 case MVT::v4i32:
5765 case MVT::v2i64:
5766 case MVT::v4f32:
5767 case MVT::v2f64:
5768 return std::make_pair(0U, X86::VR128RegisterClass);
5769 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005770 break;
5771 }
5772 }
5773
Chris Lattner524129d2006-07-31 23:26:50 +00005774 // Use the default implementation in TargetLowering to convert the register
5775 // constraint into a member of a register class.
5776 std::pair<unsigned, const TargetRegisterClass*> Res;
5777 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005778
5779 // Not found as a standard register?
5780 if (Res.second == 0) {
5781 // GCC calls "st(0)" just plain "st".
5782 if (StringsEqualNoCase("{st}", Constraint)) {
5783 Res.first = X86::ST0;
Chris Lattner5b5484d2007-09-24 05:27:37 +00005784 Res.second = X86::RFP80RegisterClass;
Chris Lattnerf6a69662006-10-31 19:42:44 +00005785 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005786
Chris Lattnerf6a69662006-10-31 19:42:44 +00005787 return Res;
5788 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005789
Chris Lattner524129d2006-07-31 23:26:50 +00005790 // Otherwise, check to see if this is a register class of the wrong value
5791 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5792 // turn into {ax},{dx}.
5793 if (Res.second->hasType(VT))
5794 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005795
Chris Lattner524129d2006-07-31 23:26:50 +00005796 // All of the single-register GCC register classes map their values onto
5797 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5798 // really want an 8-bit or 32-bit register, map to the appropriate register
5799 // class and return the appropriate register.
5800 if (Res.second != X86::GR16RegisterClass)
5801 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005802
Chris Lattner524129d2006-07-31 23:26:50 +00005803 if (VT == MVT::i8) {
5804 unsigned DestReg = 0;
5805 switch (Res.first) {
5806 default: break;
5807 case X86::AX: DestReg = X86::AL; break;
5808 case X86::DX: DestReg = X86::DL; break;
5809 case X86::CX: DestReg = X86::CL; break;
5810 case X86::BX: DestReg = X86::BL; break;
5811 }
5812 if (DestReg) {
5813 Res.first = DestReg;
5814 Res.second = Res.second = X86::GR8RegisterClass;
5815 }
5816 } else if (VT == MVT::i32) {
5817 unsigned DestReg = 0;
5818 switch (Res.first) {
5819 default: break;
5820 case X86::AX: DestReg = X86::EAX; break;
5821 case X86::DX: DestReg = X86::EDX; break;
5822 case X86::CX: DestReg = X86::ECX; break;
5823 case X86::BX: DestReg = X86::EBX; break;
5824 case X86::SI: DestReg = X86::ESI; break;
5825 case X86::DI: DestReg = X86::EDI; break;
5826 case X86::BP: DestReg = X86::EBP; break;
5827 case X86::SP: DestReg = X86::ESP; break;
5828 }
5829 if (DestReg) {
5830 Res.first = DestReg;
5831 Res.second = Res.second = X86::GR32RegisterClass;
5832 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005833 } else if (VT == MVT::i64) {
5834 unsigned DestReg = 0;
5835 switch (Res.first) {
5836 default: break;
5837 case X86::AX: DestReg = X86::RAX; break;
5838 case X86::DX: DestReg = X86::RDX; break;
5839 case X86::CX: DestReg = X86::RCX; break;
5840 case X86::BX: DestReg = X86::RBX; break;
5841 case X86::SI: DestReg = X86::RSI; break;
5842 case X86::DI: DestReg = X86::RDI; break;
5843 case X86::BP: DestReg = X86::RBP; break;
5844 case X86::SP: DestReg = X86::RSP; break;
5845 }
5846 if (DestReg) {
5847 Res.first = DestReg;
5848 Res.second = Res.second = X86::GR64RegisterClass;
5849 }
Chris Lattner524129d2006-07-31 23:26:50 +00005850 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005851
Chris Lattner524129d2006-07-31 23:26:50 +00005852 return Res;
5853}