blob: 1917a6a291f5667136914f48ed6218d5978c969a [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venancio25188892007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000026#include "llvm/ADT/VectorExtras.h"
27#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattnerdc3adc82007-02-27 04:43:02 +000028#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000030#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000032#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000034#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000036#include "llvm/ADT/StringExtras.h"
Duncan Sandsce388532007-07-27 20:02:49 +000037#include "llvm/ParameterAttributes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000038using namespace llvm;
39
Chris Lattner76ac0682005-11-15 00:40:23 +000040X86TargetLowering::X86TargetLowering(TargetMachine &TM)
41 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000042 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene36c4002007-09-23 14:52:20 +000043 X86ScalarSSEf64 = Subtarget->hasSSE2();
44 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Anton Korobeynikov383a3242007-07-14 14:06:15 +000047 RegInfo = TM.getRegisterInfo();
48
Chris Lattner76ac0682005-11-15 00:40:23 +000049 // Set up the TargetLowering object.
50
51 // X86 is weird, it always uses i8 for shift amounts and setcc results.
52 setShiftAmountType(MVT::i8);
53 setSetCCResultType(MVT::i8);
54 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000055 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000056 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000057 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000058
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000060 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000061 setUseUnderscoreSetJmp(false);
62 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000063 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000064 // MS runtime is weird: it exports _setjmp, but longjmp!
65 setUseUnderscoreSetJmp(true);
66 setUseUnderscoreLongJmp(false);
67 } else {
68 setUseUnderscoreSetJmp(true);
69 setUseUnderscoreLongJmp(true);
70 }
71
Chris Lattner76ac0682005-11-15 00:40:23 +000072 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000073 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
74 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
75 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000076 if (Subtarget->is64Bit())
77 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000078
Evan Cheng5d9fd972006-10-04 00:56:09 +000079 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
80
Chris Lattner76ac0682005-11-15 00:40:23 +000081 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
82 // operation.
83 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
84 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
85 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000086
Evan Cheng11b0a5d2006-09-08 06:48:29 +000087 if (Subtarget->is64Bit()) {
88 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000089 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000090 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +000091 if (X86ScalarSSEf64)
Evan Cheng11b0a5d2006-09-08 06:48:29 +000092 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
93 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
94 else
95 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
96 }
Chris Lattner76ac0682005-11-15 00:40:23 +000097
98 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
99 // this operation.
100 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
101 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000102 // SSE has no i16 to fp conversion, only i32
Dale Johannesene36c4002007-09-23 14:52:20 +0000103 if (X86ScalarSSEf32) {
Evan Cheng08390f62006-01-30 22:13:22 +0000104 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000105 // f32 and f64 cases are Legal, f80 case is not
106 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
107 } else {
Evan Cheng593bea72006-02-17 07:01:52 +0000108 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
110 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000111
Dale Johannesen7d67e542007-09-19 23:55:34 +0000112 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
113 // are Legal, f80 is custom lowered.
114 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000116
Evan Cheng08390f62006-01-30 22:13:22 +0000117 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
118 // this operation.
119 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
120 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
121
Dale Johannesene36c4002007-09-23 14:52:20 +0000122 if (X86ScalarSSEf32) {
Evan Cheng08390f62006-01-30 22:13:22 +0000123 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000124 // f32 and f64 cases are Legal, f80 case is not
125 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000126 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000127 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000128 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000129 }
130
131 // Handle FP_TO_UINT by promoting the destination to a larger signed
132 // conversion.
133 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
134 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
135 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
136
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000137 if (Subtarget->is64Bit()) {
138 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000139 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000140 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +0000141 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 // Expand FP_TO_UINT into a select.
143 // FIXME: We would like to use a Custom expander here eventually to do
144 // the optimal thing for SSE vs. the default expansion in the legalizer.
145 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
146 else
147 // With SSE3 we can use fisttpll to convert to a signed i64.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
149 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000150
Chris Lattner55c17f92006-12-05 18:22:22 +0000151 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene36c4002007-09-23 14:52:20 +0000152 if (!X86ScalarSSEf64) {
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000153 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
154 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
155 }
Chris Lattner30107e62005-12-23 05:15:23 +0000156
Dan Gohmana1603612007-10-08 18:33:35 +0000157 // Scalar integer multiply, multiply-high, divide, and remainder are
158 // lowered to use operations that produce two results, to match the
159 // available instructions. This exposes the two-result form to trivial
160 // CSE, which is able to combine x/y and x%y into a single instruction,
161 // for example. The single-result multiply instructions are introduced
162 // in X86ISelDAGToDAG.cpp, after CSE, for uses where the the high part
163 // is not needed.
164 setOperationAction(ISD::MUL , MVT::i8 , Expand);
165 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
166 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
167 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
168 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
169 setOperationAction(ISD::SREM , MVT::i8 , Expand);
170 setOperationAction(ISD::UREM , MVT::i8 , Expand);
171 setOperationAction(ISD::MUL , MVT::i16 , Expand);
172 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
173 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
174 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
175 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
176 setOperationAction(ISD::SREM , MVT::i16 , Expand);
177 setOperationAction(ISD::UREM , MVT::i16 , Expand);
178 setOperationAction(ISD::MUL , MVT::i32 , Expand);
179 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
180 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
181 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
182 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
183 setOperationAction(ISD::SREM , MVT::i32 , Expand);
184 setOperationAction(ISD::UREM , MVT::i32 , Expand);
185 setOperationAction(ISD::MUL , MVT::i64 , Expand);
186 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
187 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
188 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
189 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
190 setOperationAction(ISD::SREM , MVT::i64 , Expand);
191 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman31599682007-09-25 18:23:27 +0000192
Evan Cheng0d41d192006-10-30 08:02:39 +0000193 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000194 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000195 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
196 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000197 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000198 if (Subtarget->is64Bit())
Christopher Lambb372aba2007-08-10 21:48:46 +0000199 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
200 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
201 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattner76ac0682005-11-15 00:40:23 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
203 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000204 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000205
Chris Lattner76ac0682005-11-15 00:40:23 +0000206 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
207 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
208 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
209 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
210 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
211 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
212 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
213 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
214 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000215 if (Subtarget->is64Bit()) {
216 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
217 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
218 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
219 }
220
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000221 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000222 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000223
Chris Lattner76ac0682005-11-15 00:40:23 +0000224 // These should be promoted to a larger select which is supported.
225 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
226 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
229 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
230 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
231 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000232 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000233 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
234 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
235 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
236 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
237 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000238 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000239 if (Subtarget->is64Bit()) {
240 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
241 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
242 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000243 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000244 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000245 if (!Subtarget->is64Bit())
246 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
247
Nate Begeman7e5496d2006-02-17 00:03:04 +0000248 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000249 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000250 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000251 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000252 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000253 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
256 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
257 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
258 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
259 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000260 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000261 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
262 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
263 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000264 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000265 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
266 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000267
Dan Gohman5e1a4282007-09-25 15:10:49 +0000268 // Use the default ISD::LOCATION expansion.
Chris Lattner9c415362005-11-29 06:16:21 +0000269 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000270 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000271 if (!Subtarget->isTargetDarwin() &&
272 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000273 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000274 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000275
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000276 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
277 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
278 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
279 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
280 if (Subtarget->is64Bit()) {
281 // FIXME: Verify
282 setExceptionPointerRegister(X86::RAX);
283 setExceptionSelectorRegister(X86::RDX);
284 } else {
285 setExceptionPointerRegister(X86::EAX);
286 setExceptionSelectorRegister(X86::EDX);
287 }
Anton Korobeynikov50ab26e2007-09-03 00:36:06 +0000288 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovf1dcf692007-05-02 19:53:33 +0000289
Duncan Sands86e01192007-09-11 14:10:23 +0000290 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsce388532007-07-27 20:02:49 +0000291
Nate Begemane74795c2006-01-25 18:21:52 +0000292 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
293 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemane74795c2006-01-25 18:21:52 +0000294 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemane74795c2006-01-25 18:21:52 +0000295 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengdeaea252007-03-02 23:16:35 +0000296 if (Subtarget->is64Bit())
297 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
298 else
299 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
300
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000301 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000302 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000303 if (Subtarget->is64Bit())
304 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000305 if (Subtarget->isTargetCygMing())
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
307 else
308 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000309
Dale Johannesene36c4002007-09-23 14:52:20 +0000310 if (X86ScalarSSEf64) {
311 // f32 and f64 use SSE.
Chris Lattner76ac0682005-11-15 00:40:23 +0000312 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000313 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
314 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000315
Evan Cheng72d5c252006-01-31 22:28:30 +0000316 // Use ANDPD to simulate FABS.
317 setOperationAction(ISD::FABS , MVT::f64, Custom);
318 setOperationAction(ISD::FABS , MVT::f32, Custom);
319
320 // Use XORP to simulate FNEG.
321 setOperationAction(ISD::FNEG , MVT::f64, Custom);
322 setOperationAction(ISD::FNEG , MVT::f32, Custom);
323
Evan Cheng4363e882007-01-05 07:55:56 +0000324 // Use ANDPD and ORPD to simulate FCOPYSIGN.
325 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
326 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
327
Evan Chengd8fba3a2006-02-02 00:28:23 +0000328 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000329 setOperationAction(ISD::FSIN , MVT::f64, Expand);
330 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000331 setOperationAction(ISD::FREM , MVT::f64, Expand);
332 setOperationAction(ISD::FSIN , MVT::f32, Expand);
333 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000334 setOperationAction(ISD::FREM , MVT::f32, Expand);
335
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000336 // Expand FP immediates into loads from the stack, except for the special
337 // cases we handle.
338 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
339 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesene36c4002007-09-23 14:52:20 +0000340 addLegalFPImmediate(APFloat(+0.0)); // xorpd
341 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000342
343 // Conversions to long double (in X87) go through memory.
344 setConvertAction(MVT::f32, MVT::f80, Expand);
345 setConvertAction(MVT::f64, MVT::f80, Expand);
346
347 // Conversions from long double (in X87) go through memory.
348 setConvertAction(MVT::f80, MVT::f32, Expand);
349 setConvertAction(MVT::f80, MVT::f64, Expand);
Dale Johannesene36c4002007-09-23 14:52:20 +0000350 } else if (X86ScalarSSEf32) {
351 // Use SSE for f32, x87 for f64.
352 // Set up the FP register classes.
353 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
354 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
355
356 // Use ANDPS to simulate FABS.
357 setOperationAction(ISD::FABS , MVT::f32, Custom);
358
359 // Use XORP to simulate FNEG.
360 setOperationAction(ISD::FNEG , MVT::f32, Custom);
361
362 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
363
364 // Use ANDPS and ORPS to simulate FCOPYSIGN.
365 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
366 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
367
368 // We don't support sin/cos/fmod
369 setOperationAction(ISD::FSIN , MVT::f32, Expand);
370 setOperationAction(ISD::FCOS , MVT::f32, Expand);
371 setOperationAction(ISD::FREM , MVT::f32, Expand);
372
373 // Expand FP immediates into loads from the stack, except for the special
374 // cases we handle.
375 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
376 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
377 addLegalFPImmediate(APFloat(+0.0f)); // xorps
378 addLegalFPImmediate(APFloat(+0.0)); // FLD0
379 addLegalFPImmediate(APFloat(+1.0)); // FLD1
380 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
381 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
382
383 // SSE->x87 conversions go through memory.
384 setConvertAction(MVT::f32, MVT::f64, Expand);
385 setConvertAction(MVT::f32, MVT::f80, Expand);
386
387 // x87->SSE truncations need to go through memory.
388 setConvertAction(MVT::f80, MVT::f32, Expand);
389 setConvertAction(MVT::f64, MVT::f32, Expand);
390 // And x87->x87 truncations also.
391 setConvertAction(MVT::f80, MVT::f64, Expand);
392
393 if (!UnsafeFPMath) {
394 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
395 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
396 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000397 } else {
Dale Johannesene36c4002007-09-23 14:52:20 +0000398 // f32 and f64 in x87.
Chris Lattner76ac0682005-11-15 00:40:23 +0000399 // Set up the FP register classes.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000400 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
401 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000402
Evan Cheng4363e882007-01-05 07:55:56 +0000403 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000404 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng4363e882007-01-05 07:55:56 +0000405 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
406 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesenba1a98a2007-08-09 01:04:01 +0000407
408 // Floating truncations need to go through memory.
409 setConvertAction(MVT::f80, MVT::f32, Expand);
410 setConvertAction(MVT::f64, MVT::f32, Expand);
411 setConvertAction(MVT::f80, MVT::f64, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000412
Chris Lattner76ac0682005-11-15 00:40:23 +0000413 if (!UnsafeFPMath) {
414 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
415 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
416 }
417
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000418 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Dale Johannesena2b3c172007-07-03 00:53:03 +0000419 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Dale Johannesend246b2c2007-08-30 00:23:21 +0000420 addLegalFPImmediate(APFloat(+0.0)); // FLD0
421 addLegalFPImmediate(APFloat(+1.0)); // FLD1
422 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
423 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene36c4002007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
425 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
426 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
427 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattner76ac0682005-11-15 00:40:23 +0000428 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000429
Dale Johannesenb1888e72007-08-05 18:49:15 +0000430 // Long double always uses X87.
431 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen98d3a082007-09-14 22:26:36 +0000432 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
433 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
434 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Dale Johannesenb6d56402007-09-26 21:10:55 +0000435 if (!UnsafeFPMath) {
436 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
437 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
438 }
Dale Johannesenb1888e72007-08-05 18:49:15 +0000439
Evan Cheng19264272006-03-01 01:11:20 +0000440 // First set operation action for all vector types to expand. Then we
441 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmaneefa83e2007-05-18 18:44:07 +0000442 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
443 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Cheng19264272006-03-01 01:11:20 +0000444 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
445 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000446 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Cheng444d3ca2007-06-29 00:18:15 +0000447 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000448 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000449 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000450 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
451 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
452 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
453 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
454 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
455 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000456 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000457 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000458 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000459 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman57111e72007-07-10 00:05:58 +0000460 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
461 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
462 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
463 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
464 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
465 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
466 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohmana1603612007-10-08 18:33:35 +0000467 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
468 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
469 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
470 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000471 }
472
Evan Chengbc047222006-03-22 19:22:18 +0000473 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000474 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
475 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
476 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendling98d21042007-03-26 07:53:08 +0000477 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng9e252e32006-02-22 02:26:30 +0000478
Evan Cheng19264272006-03-01 01:11:20 +0000479 // FIXME: add MMX packed arithmetics
Bill Wendling97905b42007-03-07 05:43:18 +0000480
Bill Wendling6092ce22007-03-08 22:09:11 +0000481 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
482 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
483 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner2805bce2007-04-12 04:14:49 +0000484 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000485
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000486 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
487 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
488 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
489
Bill Wendlinge3103412007-03-15 21:24:36 +0000490 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
491 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
492
Bill Wendling144b8bb2007-03-16 09:44:46 +0000493 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000494 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000495 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000496 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
497 setOperationAction(ISD::AND, MVT::v2i32, Promote);
498 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
499 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000500
501 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000502 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000503 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000504 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
505 setOperationAction(ISD::OR, MVT::v2i32, Promote);
506 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
507 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000508
509 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000510 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000511 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendling158f6092007-03-26 08:03:33 +0000512 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
513 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
514 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
515 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling144b8bb2007-03-16 09:44:46 +0000516
Bill Wendling6092ce22007-03-08 22:09:11 +0000517 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000518 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling6092ce22007-03-08 22:09:11 +0000519 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendling98d21042007-03-26 07:53:08 +0000520 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
521 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
522 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
523 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling6092ce22007-03-08 22:09:11 +0000524
Bill Wendling6dff51a2007-03-27 20:22:40 +0000525 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
526 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
527 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
528 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlingd551a182007-03-22 18:42:45 +0000529
530 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
531 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
532 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendling6dff51a2007-03-27 20:22:40 +0000533 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendlingad2db4a2007-03-28 00:57:11 +0000534
535 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
536 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling591eab82007-04-24 21:16:55 +0000537 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Custom);
538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000539 }
540
Evan Chengbc047222006-03-22 19:22:18 +0000541 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000542 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
543
Evan Chengbf3df772006-10-27 18:49:08 +0000544 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
545 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
546 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
547 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000548 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
549 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000550 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
551 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
552 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000553 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000554 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000555 }
556
Evan Chengbc047222006-03-22 19:22:18 +0000557 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000558 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
559 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
560 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
561 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
562 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
563
Evan Cheng617a6a82006-04-10 07:23:14 +0000564 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
565 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
566 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000567 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000568 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
569 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
570 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng57f261b2007-03-12 22:58:52 +0000571 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000572 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000573 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
574 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
575 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
576 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman57111e72007-07-10 00:05:58 +0000577 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
578 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000579
Evan Cheng617a6a82006-04-10 07:23:14 +0000580 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
581 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000582 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000583 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
584 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
585 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000586
Evan Cheng92232302006-04-12 21:21:57 +0000587 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
588 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
589 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
590 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
591 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
592 }
593 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
594 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
595 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
596 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
597 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
598 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
599
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000600 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000601 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
602 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
603 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
604 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
605 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
606 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
607 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000608 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
609 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000610 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
611 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000612 }
Evan Cheng92232302006-04-12 21:21:57 +0000613
614 // Custom lower v2i64 and v2f64 selects.
615 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000616 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000617 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000618 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000619 }
620
Evan Cheng78038292006-04-05 23:38:46 +0000621 // We want to custom lower some of our intrinsics.
622 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
623
Evan Cheng5987cfb2006-07-07 08:33:52 +0000624 // We have target-specific dag combine patterns for the following nodes:
625 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000626 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000627
Chris Lattner76ac0682005-11-15 00:40:23 +0000628 computeRegisterProperties();
629
Evan Cheng6a374562006-02-14 08:25:08 +0000630 // FIXME: These should be based on subtarget info. Plus, the values should
631 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000632 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
633 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
634 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000635 allowUnalignedMemoryAccesses = true; // x86 supports it!
636}
637
Chris Lattner3c763092007-02-25 08:29:00 +0000638
639//===----------------------------------------------------------------------===//
640// Return Value Calling Convention Implementation
641//===----------------------------------------------------------------------===//
642
Chris Lattnerba3d2732007-02-28 04:55:35 +0000643#include "X86GenCallingConv.inc"
Chris Lattnerc9eed392007-02-27 05:28:59 +0000644
Chris Lattner2fc0d702007-02-25 09:12:39 +0000645/// LowerRET - Lower an ISD::RET node.
646SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
647 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
648
Chris Lattnerc9eed392007-02-27 05:28:59 +0000649 SmallVector<CCValAssign, 16> RVLocs;
650 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner944200b2007-06-19 00:13:10 +0000651 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
652 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000653 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000654
Chris Lattner2fc0d702007-02-25 09:12:39 +0000655
656 // If this is the first return lowered for this function, add the regs to the
657 // liveout set for the function.
658 if (DAG.getMachineFunction().liveout_empty()) {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000659 for (unsigned i = 0; i != RVLocs.size(); ++i)
660 if (RVLocs[i].isRegLoc())
661 DAG.getMachineFunction().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2fc0d702007-02-25 09:12:39 +0000662 }
663
664 SDOperand Chain = Op.getOperand(0);
665 SDOperand Flag;
666
667 // Copy the result values into the output registers.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000668 if (RVLocs.size() != 1 || !RVLocs[0].isRegLoc() ||
669 RVLocs[0].getLocReg() != X86::ST0) {
670 for (unsigned i = 0; i != RVLocs.size(); ++i) {
671 CCValAssign &VA = RVLocs[i];
672 assert(VA.isRegLoc() && "Can only return in registers!");
673 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1),
674 Flag);
Chris Lattner2fc0d702007-02-25 09:12:39 +0000675 Flag = Chain.getValue(1);
676 }
677 } else {
678 // We need to handle a destination of ST0 specially, because it isn't really
679 // a register.
680 SDOperand Value = Op.getOperand(1);
681
682 // If this is an FP return with ScalarSSE, we need to move the value from
683 // an XMM register onto the fp-stack.
Dale Johannesene36c4002007-09-23 14:52:20 +0000684 if ((X86ScalarSSEf32 && RVLocs[0].getValVT()==MVT::f32) ||
685 (X86ScalarSSEf64 && RVLocs[0].getValVT()==MVT::f64)) {
Chris Lattner2fc0d702007-02-25 09:12:39 +0000686 SDOperand MemLoc;
687
688 // If this is a load into a scalarsse value, don't store the loaded value
689 // back to the stack, only to reload it: just replace the scalar-sse load.
690 if (ISD::isNON_EXTLoad(Value.Val) &&
691 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
692 Chain = Value.getOperand(0);
693 MemLoc = Value.getOperand(1);
694 } else {
695 // Spill the value to memory and reload it into top of stack.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000696 unsigned Size = MVT::getSizeInBits(RVLocs[0].getValVT())/8;
Chris Lattner2fc0d702007-02-25 09:12:39 +0000697 MachineFunction &MF = DAG.getMachineFunction();
698 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
699 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
700 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
701 }
Dale Johannesena2b3c172007-07-03 00:53:03 +0000702 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000703 SDOperand Ops[] = {Chain, MemLoc, DAG.getValueType(RVLocs[0].getValVT())};
Chris Lattner2fc0d702007-02-25 09:12:39 +0000704 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
705 Chain = Value.getValue(1);
706 }
707
708 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
709 SDOperand Ops[] = { Chain, Value };
710 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
711 Flag = Chain.getValue(1);
712 }
713
714 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
715 if (Flag.Val)
716 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
717 else
718 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
719}
720
721
Chris Lattner0cd99602007-02-25 08:59:22 +0000722/// LowerCallResult - Lower the result values of an ISD::CALL into the
723/// appropriate copies out of appropriate physical registers. This assumes that
724/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
725/// being lowered. The returns a SDNode with the same number of values as the
726/// ISD::CALL.
727SDNode *X86TargetLowering::
728LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
729 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattner152bfa12007-02-28 07:09:55 +0000730
731 // Assign locations to each value returned by this call.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000732 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000733 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
734 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattner152bfa12007-02-28 07:09:55 +0000735 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
736
Chris Lattner0cd99602007-02-25 08:59:22 +0000737
Chris Lattner152bfa12007-02-28 07:09:55 +0000738 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner0cd99602007-02-25 08:59:22 +0000739
740 // Copy all of the result registers out of their specified physreg.
Chris Lattnerc9eed392007-02-27 05:28:59 +0000741 if (RVLocs.size() != 1 || RVLocs[0].getLocReg() != X86::ST0) {
742 for (unsigned i = 0; i != RVLocs.size(); ++i) {
743 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
744 RVLocs[i].getValVT(), InFlag).getValue(1);
Chris Lattner0cd99602007-02-25 08:59:22 +0000745 InFlag = Chain.getValue(2);
746 ResultVals.push_back(Chain.getValue(0));
747 }
748 } else {
749 // Copies from the FP stack are special, as ST0 isn't a valid register
750 // before the fp stackifier runs.
751
752 // Copy ST0 into an RFP register with FP_GET_RESULT.
Dale Johannesena2b3c172007-07-03 00:53:03 +0000753 SDVTList Tys = DAG.getVTList(RVLocs[0].getValVT(), MVT::Other, MVT::Flag);
Chris Lattner0cd99602007-02-25 08:59:22 +0000754 SDOperand GROps[] = { Chain, InFlag };
755 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
756 Chain = RetVal.getValue(1);
757 InFlag = RetVal.getValue(2);
758
759 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
760 // an XMM register.
Dale Johannesene36c4002007-09-23 14:52:20 +0000761 if ((X86ScalarSSEf32 && RVLocs[0].getValVT() == MVT::f32) ||
762 (X86ScalarSSEf64 && RVLocs[0].getValVT() == MVT::f64)) {
Chris Lattner0cd99602007-02-25 08:59:22 +0000763 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
764 // shouldn't be necessary except that RFP cannot be live across
765 // multiple blocks. When stackifier is fixed, they can be uncoupled.
766 MachineFunction &MF = DAG.getMachineFunction();
767 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
768 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
769 SDOperand Ops[] = {
Chris Lattnerc9eed392007-02-27 05:28:59 +0000770 Chain, RetVal, StackSlot, DAG.getValueType(RVLocs[0].getValVT()), InFlag
Chris Lattner0cd99602007-02-25 08:59:22 +0000771 };
772 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
Chris Lattnerc9eed392007-02-27 05:28:59 +0000773 RetVal = DAG.getLoad(RVLocs[0].getValVT(), Chain, StackSlot, NULL, 0);
Chris Lattner0cd99602007-02-25 08:59:22 +0000774 Chain = RetVal.getValue(1);
775 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000776 ResultVals.push_back(RetVal);
777 }
778
779 // Merge everything together with a MERGE_VALUES node.
780 ResultVals.push_back(Chain);
781 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
782 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000783}
784
785
Chris Lattner76ac0682005-11-15 00:40:23 +0000786//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000787// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000788//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000789// StdCall calling convention seems to be standard for many Windows' API
790// routines and around. It differs from C calling convention just a little:
791// callee should clean up the stack, not caller. Symbols should be also
792// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000793
Evan Cheng24eb3f42006-04-27 05:35:28 +0000794/// AddLiveIn - This helper function adds the specified physical register to the
795/// MachineFunction as a live in value. It also creates a corresponding virtual
796/// register for it.
797static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000798 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000799 assert(RC->contains(PReg) && "Not the correct regclass!");
800 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
801 MF.addLiveIn(PReg, VReg);
802 return VReg;
803}
804
Rafael Espindola272f7302007-09-14 15:48:13 +0000805SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
806 const CCValAssign &VA,
807 MachineFrameInfo *MFI,
808 SDOperand Root, unsigned i) {
809 // Create the nodes corresponding to a load from this parameter slot.
810 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
811 VA.getLocMemOffset());
812 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
813
814 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
815
816 if (Flags & ISD::ParamFlags::ByVal)
817 return FIN;
818 else
819 return DAG.getLoad(VA.getValVT(), Root, FIN, NULL, 0);
820}
821
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000822SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
823 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000824 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000825 MachineFunction &MF = DAG.getMachineFunction();
826 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000827 SDOperand Root = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000828 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000829
Chris Lattner227b6c52007-02-28 07:00:42 +0000830 // Assign locations to all of the incoming arguments.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000831 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000832 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
833 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000834 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_C);
835
Chris Lattnerb9db2252007-02-28 05:46:49 +0000836 SmallVector<SDOperand, 8> ArgValues;
837 unsigned LastVal = ~0U;
838 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
839 CCValAssign &VA = ArgLocs[i];
840 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
841 // places.
842 assert(VA.getValNo() != LastVal &&
843 "Don't support value assigned to multiple locs yet");
844 LastVal = VA.getValNo();
845
846 if (VA.isRegLoc()) {
847 MVT::ValueType RegVT = VA.getLocVT();
848 TargetRegisterClass *RC;
849 if (RegVT == MVT::i32)
850 RC = X86::GR32RegisterClass;
851 else {
852 assert(MVT::isVector(RegVT));
853 RC = X86::VR128RegisterClass;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000854 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000855
Chris Lattner9c7e5e32007-03-02 05:12:29 +0000856 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
857 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerb9db2252007-02-28 05:46:49 +0000858
859 // If this is an 8 or 16-bit value, it is really passed promoted to 32
860 // bits. Insert an assert[sz]ext to capture this, then truncate to the
861 // right size.
862 if (VA.getLocInfo() == CCValAssign::SExt)
863 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
864 DAG.getValueType(VA.getValVT()));
865 else if (VA.getLocInfo() == CCValAssign::ZExt)
866 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
867 DAG.getValueType(VA.getValVT()));
868
869 if (VA.getLocInfo() != CCValAssign::Full)
870 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
871
872 ArgValues.push_back(ArgValue);
873 } else {
874 assert(VA.isMemLoc());
Rafael Espindola272f7302007-09-14 15:48:13 +0000875 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000876 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000877 }
Chris Lattnerb9db2252007-02-28 05:46:49 +0000878
879 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000880
Evan Cheng17e734f2006-05-23 21:06:34 +0000881 ArgValues.push_back(Root);
882
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000883 // If the function takes variable number of arguments, make a frame index for
884 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000885 if (isVarArg)
Chris Lattnerb9db2252007-02-28 05:46:49 +0000886 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000887
888 if (isStdCall && !isVarArg) {
Chris Lattnerb9db2252007-02-28 05:46:49 +0000889 BytesToPopOnReturn = StackSize; // Callee pops everything..
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000890 BytesCallerReserves = 0;
891 } else {
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000892 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerb9db2252007-02-28 05:46:49 +0000893
894 // If this is an sret function, the return should pop the hidden pointer.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000895 if (NumArgs &&
896 (cast<ConstantSDNode>(Op.getOperand(3))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000897 ISD::ParamFlags::StructReturn))
Chris Lattnerb9db2252007-02-28 05:46:49 +0000898 BytesToPopOnReturn = 4;
899
900 BytesCallerReserves = StackSize;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000901 }
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000902
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000903 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Evan Cheng17e734f2006-05-23 21:06:34 +0000904
Anton Korobeynikov597c8b72007-08-15 17:12:32 +0000905 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
906 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000907
Evan Cheng17e734f2006-05-23 21:06:34 +0000908 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000909 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +0000910 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +0000911}
912
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000913SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000914 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000915 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000916 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000917 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
918 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000919 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000920
Chris Lattner227b6c52007-02-28 07:00:42 +0000921 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerbe799592007-02-28 05:31:48 +0000922 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +0000923 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +0000924 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_C);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000925
Chris Lattnerbe799592007-02-28 05:31:48 +0000926 // Get a count of how many bytes are to be pushed on the stack.
927 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +0000928
Evan Cheng2a330942006-05-25 00:59:30 +0000929 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000930
Chris Lattner35a08552007-02-25 07:10:00 +0000931 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
932 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng2a330942006-05-25 00:59:30 +0000933
Chris Lattnerbe799592007-02-28 05:31:48 +0000934 SDOperand StackPtr;
Chris Lattnerbe799592007-02-28 05:31:48 +0000935
936 // Walk the register/memloc assignments, inserting copies/loads.
937 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
938 CCValAssign &VA = ArgLocs[i];
939 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000940
Chris Lattnerbe799592007-02-28 05:31:48 +0000941 // Promote the value if needed.
942 switch (VA.getLocInfo()) {
943 default: assert(0 && "Unknown loc info!");
944 case CCValAssign::Full: break;
945 case CCValAssign::SExt:
946 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
947 break;
948 case CCValAssign::ZExt:
949 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
950 break;
951 case CCValAssign::AExt:
952 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
953 break;
Evan Cheng5ee96892006-05-25 18:56:34 +0000954 }
Chris Lattnerbe799592007-02-28 05:31:48 +0000955
956 if (VA.isRegLoc()) {
957 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
958 } else {
959 assert(VA.isMemLoc());
960 if (StackPtr.Val == 0)
961 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola4730c042007-09-21 15:50:22 +0000962
963 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
964 Arg));
Chris Lattner76ac0682005-11-15 00:40:23 +0000965 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000966 }
967
Chris Lattner5958b172007-02-28 05:39:26 +0000968 // If the first argument is an sret pointer, remember it.
Anton Korobeynikove7ec3bc2007-03-06 08:12:33 +0000969 bool isSRet = NumOps &&
970 (cast<ConstantSDNode>(Op.getOperand(6))->getValue() &
Anton Korobeynikoved4b3032007-03-07 16:25:09 +0000971 ISD::ParamFlags::StructReturn);
Chris Lattner5958b172007-02-28 05:39:26 +0000972
Evan Cheng2a330942006-05-25 00:59:30 +0000973 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000974 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
975 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000976
Evan Cheng88decde2006-04-28 21:29:37 +0000977 // Build a sequence of copy-to-reg nodes chained together with token chain
978 // and flag operands which copy the outgoing args into registers.
979 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000980 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
981 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
982 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000983 InFlag = Chain.getValue(1);
984 }
985
Evan Cheng84a041e2007-02-21 21:18:14 +0000986 // ELF / PIC requires GOT in the EBX register before function calls via PLT
987 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000988 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
989 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000990 Chain = DAG.getCopyToReg(Chain, X86::EBX,
991 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
992 InFlag);
993 InFlag = Chain.getValue(1);
994 }
995
Evan Cheng2a330942006-05-25 00:59:30 +0000996 // If the callee is a GlobalAddress node (quite common, every direct call is)
997 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000998 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +0000999 // We should use extra load for direct calls to dllimported functions in
1000 // non-JIT mode.
1001 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1002 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001003 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1004 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001005 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1006
Chris Lattnere56fef92007-02-25 06:40:16 +00001007 // Returns a chain & a flag for retval copy to use.
1008 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001009 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001010 Ops.push_back(Chain);
1011 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001012
1013 // Add argument registers to the end of the list so that they are known live
1014 // into the call.
1015 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001016 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001017 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001018
1019 // Add an implicit use GOT pointer in EBX.
1020 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1021 Subtarget->isPICStyleGOT())
1022 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001023
Evan Cheng88decde2006-04-28 21:29:37 +00001024 if (InFlag.Val)
1025 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001026
Evan Cheng2a330942006-05-25 00:59:30 +00001027 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001028 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001029 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001030
Chris Lattner8be5be82006-05-23 18:50:38 +00001031 // Create the CALLSEQ_END node.
1032 unsigned NumBytesForCalleeToPush = 0;
1033
Chris Lattner7802f3e2007-02-25 09:06:15 +00001034 if (CC == CallingConv::X86_StdCall) {
1035 if (isVarArg)
Chris Lattner5958b172007-02-28 05:39:26 +00001036 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001037 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001038 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001039 } else {
1040 // If this is is a call to a struct-return function, the callee
1041 // pops the hidden struct pointer, so we have to push it back.
1042 // This is common for Darwin/X86, Linux & Mingw32 targets.
Chris Lattner5958b172007-02-28 05:39:26 +00001043 NumBytesForCalleeToPush = isSRet ? 4 : 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001044 }
1045
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001046 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001047 Ops.clear();
1048 Ops.push_back(Chain);
1049 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001050 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001051 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001052 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001053 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001054
Chris Lattner0cd99602007-02-25 08:59:22 +00001055 // Handle result values, copying them out of physregs into vregs that we
1056 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001057 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001058}
1059
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001060
1061//===----------------------------------------------------------------------===//
Chris Lattner3066bec2007-02-28 06:10:12 +00001062// FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001063//===----------------------------------------------------------------------===//
1064//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001065// The X86 'fastcall' calling convention passes up to two integer arguments in
1066// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1067// and requires that the callee pop its arguments off the stack (allowing proper
1068// tail calls), and has the same return value conventions as C calling convs.
1069//
1070// This calling convention always arranges for the callee pop value to be 8n+4
1071// bytes, which is needed for tail recursion elimination and stack alignment
1072// reasons.
Evan Cheng17e734f2006-05-23 21:06:34 +00001073SDOperand
Chris Lattner3ed3be32007-02-28 06:05:16 +00001074X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001075 MachineFunction &MF = DAG.getMachineFunction();
1076 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001077 SDOperand Root = Op.getOperand(0);
Chris Lattner944200b2007-06-19 00:13:10 +00001078 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001079
Chris Lattner227b6c52007-02-28 07:00:42 +00001080 // Assign locations to all of the incoming arguments.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001081 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001082 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1083 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001084 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_32_FastCall);
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001085
1086 SmallVector<SDOperand, 8> ArgValues;
1087 unsigned LastVal = ~0U;
1088 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1089 CCValAssign &VA = ArgLocs[i];
1090 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1091 // places.
1092 assert(VA.getValNo() != LastVal &&
1093 "Don't support value assigned to multiple locs yet");
1094 LastVal = VA.getValNo();
1095
1096 if (VA.isRegLoc()) {
1097 MVT::ValueType RegVT = VA.getLocVT();
1098 TargetRegisterClass *RC;
1099 if (RegVT == MVT::i32)
1100 RC = X86::GR32RegisterClass;
1101 else {
1102 assert(MVT::isVector(RegVT));
1103 RC = X86::VR128RegisterClass;
1104 }
1105
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001106 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1107 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001108
1109 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1110 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1111 // right size.
1112 if (VA.getLocInfo() == CCValAssign::SExt)
1113 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1114 DAG.getValueType(VA.getValVT()));
1115 else if (VA.getLocInfo() == CCValAssign::ZExt)
1116 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1117 DAG.getValueType(VA.getValVT()));
1118
1119 if (VA.getLocInfo() != CCValAssign::Full)
1120 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1121
1122 ArgValues.push_back(ArgValue);
1123 } else {
1124 assert(VA.isMemLoc());
Rafael Espindolaf065f0e2007-09-21 14:55:38 +00001125 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001126 }
1127 }
1128
Evan Cheng17e734f2006-05-23 21:06:34 +00001129 ArgValues.push_back(Root);
1130
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001131 unsigned StackSize = CCInfo.getNextStackOffset();
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001132
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001133 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001134 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1135 // arguments and the arguments after the retaddr has been pushed are aligned.
1136 if ((StackSize & 7) == 0)
1137 StackSize += 4;
1138 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001139
1140 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001141 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner66e1d1d2007-02-28 06:21:19 +00001142 BytesToPopOnReturn = StackSize; // Callee pops all stack arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +00001143 BytesCallerReserves = 0;
1144
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001145 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1146 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001147
Evan Cheng17e734f2006-05-23 21:06:34 +00001148 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001149 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner29478082007-02-26 07:50:02 +00001150 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001151}
1152
Rafael Espindolae636fc02007-08-31 15:06:30 +00001153SDOperand
1154X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1155 const SDOperand &StackPtr,
1156 const CCValAssign &VA,
1157 SDOperand Chain,
1158 SDOperand Arg) {
1159 SDOperand PtrOff = DAG.getConstant(VA.getLocMemOffset(), getPointerTy());
1160 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1161 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
1162 unsigned Flags = cast<ConstantSDNode>(FlagsOp)->getValue();
1163 if (Flags & ISD::ParamFlags::ByVal) {
1164 unsigned Align = 1 << ((Flags & ISD::ParamFlags::ByValAlign) >>
1165 ISD::ParamFlags::ByValAlignOffs);
1166
Rafael Espindolae636fc02007-08-31 15:06:30 +00001167 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
1168 ISD::ParamFlags::ByValSizeOffs;
1169
1170 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1171 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
1172
1173 return DAG.getNode(ISD::MEMCPY, MVT::Other, Chain, PtrOff, Arg, SizeNode,
1174 AlignNode);
1175 } else {
1176 return DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
1177 }
1178}
1179
Chris Lattner104aa5d2006-09-26 03:57:53 +00001180SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001181 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001182 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001183 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
Chris Lattner944200b2007-06-19 00:13:10 +00001184 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001185 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001186
Chris Lattner227b6c52007-02-28 07:00:42 +00001187 // Analyze operands of the call, assigning locations to each operand.
Chris Lattnerd439e862007-02-28 06:26:33 +00001188 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001189 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001190 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_32_FastCall);
Chris Lattnerd439e862007-02-28 06:26:33 +00001191
1192 // Get a count of how many bytes are to be pushed on the stack.
1193 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattner76ac0682005-11-15 00:40:23 +00001194
Anton Korobeynikov57af2a42007-03-02 21:50:27 +00001195 if (!Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows()) {
Anton Korobeynikovaf8be442007-03-01 16:29:22 +00001196 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1197 // arguments and the arguments after the retaddr has been pushed are aligned.
1198 if ((NumBytes & 7) == 0)
1199 NumBytes += 4;
1200 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001201
Chris Lattner62c34842006-02-13 09:00:43 +00001202 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerd439e862007-02-28 06:26:33 +00001203
Chris Lattner35a08552007-02-25 07:10:00 +00001204 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1205 SmallVector<SDOperand, 8> MemOpChains;
Chris Lattnerd439e862007-02-28 06:26:33 +00001206
1207 SDOperand StackPtr;
1208
1209 // Walk the register/memloc assignments, inserting copies/loads.
1210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1211 CCValAssign &VA = ArgLocs[i];
1212 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1213
1214 // Promote the value if needed.
1215 switch (VA.getLocInfo()) {
1216 default: assert(0 && "Unknown loc info!");
1217 case CCValAssign::Full: break;
1218 case CCValAssign::SExt:
1219 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
Chris Lattner3ed3be32007-02-28 06:05:16 +00001220 break;
Chris Lattnerd439e862007-02-28 06:26:33 +00001221 case CCValAssign::ZExt:
1222 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1223 break;
1224 case CCValAssign::AExt:
1225 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1226 break;
1227 }
1228
1229 if (VA.isRegLoc()) {
1230 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1231 } else {
1232 assert(VA.isMemLoc());
1233 if (StackPtr.Val == 0)
1234 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola4730c042007-09-21 15:50:22 +00001235
1236 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1237 Arg));
Evan Cheng2a330942006-05-25 00:59:30 +00001238 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001239 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001240
Evan Cheng2a330942006-05-25 00:59:30 +00001241 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001242 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1243 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001244
Nate Begeman7e5496d2006-02-17 00:03:04 +00001245 // Build a sequence of copy-to-reg nodes chained together with token chain
1246 // and flag operands which copy the outgoing args into registers.
1247 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001248 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1249 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1250 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001251 InFlag = Chain.getValue(1);
1252 }
1253
Evan Cheng2a330942006-05-25 00:59:30 +00001254 // If the callee is a GlobalAddress node (quite common, every direct call is)
1255 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001256 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001257 // We should use extra load for direct calls to dllimported functions in
1258 // non-JIT mode.
1259 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1260 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001261 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1262 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001263 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1264
Evan Cheng84a041e2007-02-21 21:18:14 +00001265 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1266 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001267 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1268 Subtarget->isPICStyleGOT()) {
1269 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1270 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1271 InFlag);
1272 InFlag = Chain.getValue(1);
1273 }
1274
Chris Lattnere56fef92007-02-25 06:40:16 +00001275 // Returns a chain & a flag for retval copy to use.
1276 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001277 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001278 Ops.push_back(Chain);
1279 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001280
1281 // Add argument registers to the end of the list so that they are known live
1282 // into the call.
1283 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001284 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001285 RegsToPass[i].second.getValueType()));
1286
Evan Cheng84a041e2007-02-21 21:18:14 +00001287 // Add an implicit use GOT pointer in EBX.
1288 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1289 Subtarget->isPICStyleGOT())
1290 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1291
Nate Begeman7e5496d2006-02-17 00:03:04 +00001292 if (InFlag.Val)
1293 Ops.push_back(InFlag);
1294
1295 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001296 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001297 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001298 InFlag = Chain.getValue(1);
1299
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001300 // Returns a flag for retval copy to use.
1301 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001302 Ops.clear();
1303 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001304 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1305 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001306 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001307 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001308 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001309
Chris Lattnerba474f52007-02-25 09:10:05 +00001310 // Handle result values, copying them out of physregs into vregs that we
1311 // return.
1312 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001313}
1314
Chris Lattner3066bec2007-02-28 06:10:12 +00001315
1316//===----------------------------------------------------------------------===//
1317// X86-64 C Calling Convention implementation
1318//===----------------------------------------------------------------------===//
1319
1320SDOperand
1321X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner3066bec2007-02-28 06:10:12 +00001322 MachineFunction &MF = DAG.getMachineFunction();
1323 MachineFrameInfo *MFI = MF.getFrameInfo();
1324 SDOperand Root = Op.getOperand(0);
1325 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1326
1327 static const unsigned GPR64ArgRegs[] = {
1328 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1329 };
1330 static const unsigned XMMArgRegs[] = {
1331 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1332 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1333 };
1334
Chris Lattner227b6c52007-02-28 07:00:42 +00001335
1336 // Assign locations to all of the incoming arguments.
Chris Lattner3066bec2007-02-28 06:10:12 +00001337 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001338 CCState CCInfo(MF.getFunction()->getCallingConv(), isVarArg,
1339 getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001340 CCInfo.AnalyzeFormalArguments(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001341
1342 SmallVector<SDOperand, 8> ArgValues;
1343 unsigned LastVal = ~0U;
1344 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1345 CCValAssign &VA = ArgLocs[i];
1346 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1347 // places.
1348 assert(VA.getValNo() != LastVal &&
1349 "Don't support value assigned to multiple locs yet");
1350 LastVal = VA.getValNo();
1351
1352 if (VA.isRegLoc()) {
1353 MVT::ValueType RegVT = VA.getLocVT();
1354 TargetRegisterClass *RC;
1355 if (RegVT == MVT::i32)
1356 RC = X86::GR32RegisterClass;
1357 else if (RegVT == MVT::i64)
1358 RC = X86::GR64RegisterClass;
1359 else if (RegVT == MVT::f32)
1360 RC = X86::FR32RegisterClass;
1361 else if (RegVT == MVT::f64)
1362 RC = X86::FR64RegisterClass;
1363 else {
1364 assert(MVT::isVector(RegVT));
Chris Lattner75372ad2007-06-09 05:08:10 +00001365 if (MVT::getSizeInBits(RegVT) == 64) {
1366 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1367 RegVT = MVT::i64;
1368 } else
Chris Lattnera4a49e32007-06-09 05:01:50 +00001369 RC = X86::VR128RegisterClass;
Chris Lattner3066bec2007-02-28 06:10:12 +00001370 }
Chris Lattner9c7e5e32007-03-02 05:12:29 +00001371
1372 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1373 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattner3066bec2007-02-28 06:10:12 +00001374
1375 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1376 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1377 // right size.
1378 if (VA.getLocInfo() == CCValAssign::SExt)
1379 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1380 DAG.getValueType(VA.getValVT()));
1381 else if (VA.getLocInfo() == CCValAssign::ZExt)
1382 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1383 DAG.getValueType(VA.getValVT()));
1384
1385 if (VA.getLocInfo() != CCValAssign::Full)
1386 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1387
Chris Lattner75372ad2007-06-09 05:08:10 +00001388 // Handle MMX values passed in GPRs.
1389 if (RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1390 MVT::getSizeInBits(RegVT) == 64)
1391 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1392
Chris Lattner3066bec2007-02-28 06:10:12 +00001393 ArgValues.push_back(ArgValue);
1394 } else {
1395 assert(VA.isMemLoc());
Rafael Espindola272f7302007-09-14 15:48:13 +00001396 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, Root, i));
Chris Lattner3066bec2007-02-28 06:10:12 +00001397 }
1398 }
1399
1400 unsigned StackSize = CCInfo.getNextStackOffset();
1401
1402 // If the function takes variable number of arguments, make a frame index for
1403 // the start of the first vararg value... for expansion of llvm.va_start.
1404 if (isVarArg) {
1405 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1406 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1407
1408 // For X86-64, if there are vararg parameters that are passed via
1409 // registers, then we must store them to their spots on the stack so they
1410 // may be loaded by deferencing the result of va_next.
1411 VarArgsGPOffset = NumIntRegs * 8;
1412 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1413 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1414 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1415
1416 // Store the integer parameter registers.
1417 SmallVector<SDOperand, 8> MemOps;
1418 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1419 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1420 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1421 for (; NumIntRegs != 6; ++NumIntRegs) {
1422 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1423 X86::GR64RegisterClass);
1424 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1425 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1426 MemOps.push_back(Store);
1427 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1428 DAG.getConstant(8, getPointerTy()));
1429 }
1430
1431 // Now store the XMM (fp + vector) parameter registers.
1432 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1433 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1434 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1435 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1436 X86::VR128RegisterClass);
1437 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1438 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1439 MemOps.push_back(Store);
1440 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1441 DAG.getConstant(16, getPointerTy()));
1442 }
1443 if (!MemOps.empty())
1444 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1445 &MemOps[0], MemOps.size());
1446 }
1447
1448 ArgValues.push_back(Root);
1449
Chris Lattner3066bec2007-02-28 06:10:12 +00001450 BytesToPopOnReturn = 0; // Callee pops nothing.
1451 BytesCallerReserves = StackSize;
1452
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001453 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1454 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
1455
Chris Lattner3066bec2007-02-28 06:10:12 +00001456 // Return the new list of results.
1457 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1458 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
1459}
1460
1461SDOperand
1462X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
1463 unsigned CC) {
1464 SDOperand Chain = Op.getOperand(0);
1465 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1466 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1467 SDOperand Callee = Op.getOperand(4);
Chris Lattner227b6c52007-02-28 07:00:42 +00001468
1469 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner3066bec2007-02-28 06:10:12 +00001470 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner944200b2007-06-19 00:13:10 +00001471 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner227b6c52007-02-28 07:00:42 +00001472 CCInfo.AnalyzeCallOperands(Op.Val, CC_X86_64_C);
Chris Lattner3066bec2007-02-28 06:10:12 +00001473
1474 // Get a count of how many bytes are to be pushed on the stack.
1475 unsigned NumBytes = CCInfo.getNextStackOffset();
1476 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1477
1478 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1479 SmallVector<SDOperand, 8> MemOpChains;
1480
1481 SDOperand StackPtr;
1482
1483 // Walk the register/memloc assignments, inserting copies/loads.
1484 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1485 CCValAssign &VA = ArgLocs[i];
1486 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
1487
1488 // Promote the value if needed.
1489 switch (VA.getLocInfo()) {
1490 default: assert(0 && "Unknown loc info!");
1491 case CCValAssign::Full: break;
1492 case CCValAssign::SExt:
1493 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1494 break;
1495 case CCValAssign::ZExt:
1496 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1497 break;
1498 case CCValAssign::AExt:
1499 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1500 break;
1501 }
1502
1503 if (VA.isRegLoc()) {
1504 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1505 } else {
1506 assert(VA.isMemLoc());
1507 if (StackPtr.Val == 0)
1508 StackPtr = DAG.getRegister(getStackPtrReg(), getPointerTy());
Rafael Espindola9c3d20d2007-08-20 15:18:24 +00001509
Rafael Espindolae636fc02007-08-31 15:06:30 +00001510 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1511 Arg));
Chris Lattner3066bec2007-02-28 06:10:12 +00001512 }
1513 }
1514
1515 if (!MemOpChains.empty())
1516 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1517 &MemOpChains[0], MemOpChains.size());
1518
1519 // Build a sequence of copy-to-reg nodes chained together with token chain
1520 // and flag operands which copy the outgoing args into registers.
1521 SDOperand InFlag;
1522 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1523 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1524 InFlag);
1525 InFlag = Chain.getValue(1);
1526 }
1527
1528 if (isVarArg) {
1529 // From AMD64 ABI document:
1530 // For calls that may call functions that use varargs or stdargs
1531 // (prototype-less calls or calls to functions containing ellipsis (...) in
1532 // the declaration) %al is used as hidden argument to specify the number
1533 // of SSE registers used. The contents of %al do not need to match exactly
1534 // the number of registers, but must be an ubound on the number of SSE
1535 // registers used and is in the range 0 - 8 inclusive.
1536
1537 // Count the number of XMM registers allocated.
1538 static const unsigned XMMArgRegs[] = {
1539 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1540 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1541 };
1542 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1543
1544 Chain = DAG.getCopyToReg(Chain, X86::AL,
1545 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1546 InFlag = Chain.getValue(1);
1547 }
1548
1549 // If the callee is a GlobalAddress node (quite common, every direct call is)
1550 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1551 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1552 // We should use extra load for direct calls to dllimported functions in
1553 // non-JIT mode.
Evan Chenga1779b92007-03-14 22:11:11 +00001554 if (getTargetMachine().getCodeModel() != CodeModel::Large
Anton Korobeynikovfb801512007-04-16 18:10:23 +00001555 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1556 getTargetMachine(), true))
Chris Lattner3066bec2007-02-28 06:10:12 +00001557 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1558 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Chenga1779b92007-03-14 22:11:11 +00001559 if (getTargetMachine().getCodeModel() != CodeModel::Large)
1560 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Chris Lattner3066bec2007-02-28 06:10:12 +00001561
1562 // Returns a chain & a flag for retval copy to use.
1563 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1564 SmallVector<SDOperand, 8> Ops;
1565 Ops.push_back(Chain);
1566 Ops.push_back(Callee);
1567
1568 // Add argument registers to the end of the list so that they are known live
1569 // into the call.
1570 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1571 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1572 RegsToPass[i].second.getValueType()));
1573
1574 if (InFlag.Val)
1575 Ops.push_back(InFlag);
1576
1577 // FIXME: Do not generate X86ISD::TAILCALL for now.
1578 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1579 NodeTys, &Ops[0], Ops.size());
1580 InFlag = Chain.getValue(1);
1581
1582 // Returns a flag for retval copy to use.
1583 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1584 Ops.clear();
1585 Ops.push_back(Chain);
1586 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1587 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1588 Ops.push_back(InFlag);
1589 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1590 InFlag = Chain.getValue(1);
1591
1592 // Handle result values, copying them out of physregs into vregs that we
1593 // return.
1594 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
1595}
1596
1597
1598//===----------------------------------------------------------------------===//
1599// Other Lowering Hooks
1600//===----------------------------------------------------------------------===//
1601
1602
Chris Lattner76ac0682005-11-15 00:40:23 +00001603SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001604 MachineFunction &MF = DAG.getMachineFunction();
1605 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1606 int ReturnAddrIndex = FuncInfo->getRAIndex();
1607
Chris Lattner76ac0682005-11-15 00:40:23 +00001608 if (ReturnAddrIndex == 0) {
1609 // Set up a frame object for the return address.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001610 if (Subtarget->is64Bit())
1611 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1612 else
1613 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikov597c8b72007-08-15 17:12:32 +00001614
1615 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattner76ac0682005-11-15 00:40:23 +00001616 }
1617
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001618 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001619}
1620
1621
1622
Evan Cheng45df7f82006-01-30 23:41:35 +00001623/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1624/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001625/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1626/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001627static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001628 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1629 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001630 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001631 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001632 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1633 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1634 // X > -1 -> X == 0, jump !sign.
1635 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001636 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001637 return true;
1638 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1639 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001640 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001641 return true;
Dan Gohman863bdc32007-09-17 14:49:27 +00001642 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1643 // X < 1 -> X <= 0
1644 RHS = DAG.getConstant(0, RHS.getValueType());
1645 X86CC = X86::COND_LE;
1646 return true;
Chris Lattner971e3392006-09-13 17:04:54 +00001647 }
Chris Lattner7a627672006-09-13 03:22:10 +00001648 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001649
Evan Cheng172fce72006-01-06 00:43:03 +00001650 switch (SetCCOpcode) {
1651 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001652 case ISD::SETEQ: X86CC = X86::COND_E; break;
1653 case ISD::SETGT: X86CC = X86::COND_G; break;
1654 case ISD::SETGE: X86CC = X86::COND_GE; break;
1655 case ISD::SETLT: X86CC = X86::COND_L; break;
1656 case ISD::SETLE: X86CC = X86::COND_LE; break;
1657 case ISD::SETNE: X86CC = X86::COND_NE; break;
1658 case ISD::SETULT: X86CC = X86::COND_B; break;
1659 case ISD::SETUGT: X86CC = X86::COND_A; break;
1660 case ISD::SETULE: X86CC = X86::COND_BE; break;
1661 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001662 }
1663 } else {
1664 // On a floating point condition, the flags are set as follows:
1665 // ZF PF CF op
1666 // 0 | 0 | 0 | X > Y
1667 // 0 | 0 | 1 | X < Y
1668 // 1 | 0 | 0 | X == Y
1669 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001670 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001671 switch (SetCCOpcode) {
1672 default: break;
1673 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001674 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001675 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001676 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001677 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001678 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001679 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001680 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001681 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001682 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001683 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001684 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001685 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001686 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001687 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001688 case ISD::SETNE: X86CC = X86::COND_NE; break;
1689 case ISD::SETUO: X86CC = X86::COND_P; break;
1690 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001691 }
Chris Lattner7a627672006-09-13 03:22:10 +00001692 if (Flip)
1693 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001694 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001695
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001696 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001697}
1698
Evan Cheng339edad2006-01-11 00:33:36 +00001699/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1700/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001701/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001702static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001703 switch (X86CC) {
1704 default:
1705 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001706 case X86::COND_B:
1707 case X86::COND_BE:
1708 case X86::COND_E:
1709 case X86::COND_P:
1710 case X86::COND_A:
1711 case X86::COND_AE:
1712 case X86::COND_NE:
1713 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001714 return true;
1715 }
1716}
1717
Evan Chengc995b452006-04-06 23:23:56 +00001718/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001719/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001720static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1721 if (Op.getOpcode() == ISD::UNDEF)
1722 return true;
1723
1724 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001725 return (Val >= Low && Val < Hi);
1726}
1727
1728/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1729/// true if Op is undef or if its value equal to the specified value.
1730static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1731 if (Op.getOpcode() == ISD::UNDEF)
1732 return true;
1733 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00001734}
1735
Evan Cheng68ad48b2006-03-22 18:59:22 +00001736/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1737/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1738bool X86::isPSHUFDMask(SDNode *N) {
1739 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1740
Dan Gohman8932bff2007-08-02 21:17:01 +00001741 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng68ad48b2006-03-22 18:59:22 +00001742 return false;
1743
1744 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00001745 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001746 SDOperand Arg = N->getOperand(i);
1747 if (Arg.getOpcode() == ISD::UNDEF) continue;
1748 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman8932bff2007-08-02 21:17:01 +00001749 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Chengb7fedff2006-03-29 23:07:14 +00001750 return false;
1751 }
1752
1753 return true;
1754}
1755
1756/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001757/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001758bool X86::isPSHUFHWMask(SDNode *N) {
1759 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1760
1761 if (N->getNumOperands() != 8)
1762 return false;
1763
1764 // Lower quadword copied in order.
1765 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001766 SDOperand Arg = N->getOperand(i);
1767 if (Arg.getOpcode() == ISD::UNDEF) continue;
1768 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1769 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00001770 return false;
1771 }
1772
1773 // Upper quadword shuffled.
1774 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00001775 SDOperand Arg = N->getOperand(i);
1776 if (Arg.getOpcode() == ISD::UNDEF) continue;
1777 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1778 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00001779 if (Val < 4 || Val > 7)
1780 return false;
1781 }
1782
1783 return true;
1784}
1785
1786/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00001787/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00001788bool X86::isPSHUFLWMask(SDNode *N) {
1789 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1790
1791 if (N->getNumOperands() != 8)
1792 return false;
1793
1794 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00001795 for (unsigned i = 4; i != 8; ++i)
1796 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00001797 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00001798
1799 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00001800 for (unsigned i = 0; i != 4; ++i)
1801 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00001802 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00001803
1804 return true;
1805}
1806
Evan Chengd27fb3e2006-03-24 01:18:28 +00001807/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1808/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00001809static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00001810 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001811
Evan Cheng60f0b892006-04-20 08:58:49 +00001812 unsigned Half = NumElems / 2;
1813 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001814 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00001815 return false;
1816 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001817 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001818 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00001819
1820 return true;
1821}
1822
Evan Cheng60f0b892006-04-20 08:58:49 +00001823bool X86::isSHUFPMask(SDNode *N) {
1824 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001825 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001826}
1827
Evan Chengafa1cb62007-05-17 18:45:50 +00001828/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng60f0b892006-04-20 08:58:49 +00001829/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
1830/// half elements to come from vector 1 (which would equal the dest.) and
1831/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00001832static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
1833 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001834
Chris Lattner35a08552007-02-25 07:10:00 +00001835 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00001836 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00001837 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00001838 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00001839 for (unsigned i = Half; i < NumOps; ++i)
1840 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00001841 return false;
1842 return true;
1843}
1844
1845static bool isCommutedSHUFP(SDNode *N) {
1846 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001847 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00001848}
1849
Evan Cheng2595a682006-03-24 02:58:06 +00001850/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
1851/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
1852bool X86::isMOVHLPSMask(SDNode *N) {
1853 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1854
Evan Cheng1a194a52006-03-28 06:50:32 +00001855 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00001856 return false;
1857
Evan Cheng1a194a52006-03-28 06:50:32 +00001858 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00001859 return isUndefOrEqual(N->getOperand(0), 6) &&
1860 isUndefOrEqual(N->getOperand(1), 7) &&
1861 isUndefOrEqual(N->getOperand(2), 2) &&
1862 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00001863}
1864
Evan Cheng922e1912006-11-07 22:14:24 +00001865/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
1866/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
1867/// <2, 3, 2, 3>
1868bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
1869 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1870
1871 if (N->getNumOperands() != 4)
1872 return false;
1873
1874 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
1875 return isUndefOrEqual(N->getOperand(0), 2) &&
1876 isUndefOrEqual(N->getOperand(1), 3) &&
1877 isUndefOrEqual(N->getOperand(2), 2) &&
1878 isUndefOrEqual(N->getOperand(3), 3);
1879}
1880
Evan Chengc995b452006-04-06 23:23:56 +00001881/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
1882/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
1883bool X86::isMOVLPMask(SDNode *N) {
1884 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1885
1886 unsigned NumElems = N->getNumOperands();
1887 if (NumElems != 2 && NumElems != 4)
1888 return false;
1889
Evan Chengac847262006-04-07 21:53:05 +00001890 for (unsigned i = 0; i < NumElems/2; ++i)
1891 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
1892 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001893
Evan Chengac847262006-04-07 21:53:05 +00001894 for (unsigned i = NumElems/2; i < NumElems; ++i)
1895 if (!isUndefOrEqual(N->getOperand(i), i))
1896 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001897
1898 return true;
1899}
1900
1901/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00001902/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
1903/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00001904bool X86::isMOVHPMask(SDNode *N) {
1905 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1906
1907 unsigned NumElems = N->getNumOperands();
1908 if (NumElems != 2 && NumElems != 4)
1909 return false;
1910
Evan Chengac847262006-04-07 21:53:05 +00001911 for (unsigned i = 0; i < NumElems/2; ++i)
1912 if (!isUndefOrEqual(N->getOperand(i), i))
1913 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001914
1915 for (unsigned i = 0; i < NumElems/2; ++i) {
1916 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00001917 if (!isUndefOrEqual(Arg, i + NumElems))
1918 return false;
Evan Chengc995b452006-04-06 23:23:56 +00001919 }
1920
1921 return true;
1922}
1923
Evan Cheng5df75882006-03-28 00:39:58 +00001924/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
1925/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00001926bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
1927 bool V2IsSplat = false) {
1928 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00001929 return false;
1930
Chris Lattner35a08552007-02-25 07:10:00 +00001931 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1932 SDOperand BitI = Elts[i];
1933 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00001934 if (!isUndefOrEqual(BitI, j))
1935 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001936 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001937 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001938 return false;
1939 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001940 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001941 return false;
1942 }
Evan Cheng5df75882006-03-28 00:39:58 +00001943 }
1944
1945 return true;
1946}
1947
Evan Cheng60f0b892006-04-20 08:58:49 +00001948bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
1949 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001950 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001951}
1952
Evan Cheng2bc32802006-03-28 02:43:26 +00001953/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
1954/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00001955bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
1956 bool V2IsSplat = false) {
1957 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00001958 return false;
1959
Chris Lattner35a08552007-02-25 07:10:00 +00001960 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
1961 SDOperand BitI = Elts[i];
1962 SDOperand BitI1 = Elts[i+1];
1963 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00001964 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00001965 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00001966 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001967 return false;
1968 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00001969 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00001970 return false;
1971 }
Evan Cheng2bc32802006-03-28 02:43:26 +00001972 }
1973
1974 return true;
1975}
1976
Evan Cheng60f0b892006-04-20 08:58:49 +00001977bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
1978 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00001979 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00001980}
1981
Evan Chengf3b52c82006-04-05 07:20:06 +00001982/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
1983/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
1984/// <0, 0, 1, 1>
1985bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
1986 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1987
1988 unsigned NumElems = N->getNumOperands();
Bill Wendling591eab82007-04-24 21:16:55 +00001989 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Chengf3b52c82006-04-05 07:20:06 +00001990 return false;
1991
1992 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
1993 SDOperand BitI = N->getOperand(i);
1994 SDOperand BitI1 = N->getOperand(i+1);
1995
Evan Chengac847262006-04-07 21:53:05 +00001996 if (!isUndefOrEqual(BitI, j))
1997 return false;
1998 if (!isUndefOrEqual(BitI1, j))
1999 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002000 }
2001
2002 return true;
2003}
2004
Bill Wendling591eab82007-04-24 21:16:55 +00002005/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2006/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2007/// <2, 2, 3, 3>
2008bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2009 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2010
2011 unsigned NumElems = N->getNumOperands();
2012 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2013 return false;
2014
2015 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2016 SDOperand BitI = N->getOperand(i);
2017 SDOperand BitI1 = N->getOperand(i + 1);
2018
2019 if (!isUndefOrEqual(BitI, j))
2020 return false;
2021 if (!isUndefOrEqual(BitI1, j))
2022 return false;
2023 }
2024
2025 return true;
2026}
2027
Evan Chenge8b51802006-04-21 01:05:10 +00002028/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2029/// specifies a shuffle of elements that is suitable for input to MOVSS,
2030/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002031static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2032 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002033 return false;
2034
Chris Lattner35a08552007-02-25 07:10:00 +00002035 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002036 return false;
2037
Chris Lattner35a08552007-02-25 07:10:00 +00002038 for (unsigned i = 1; i < NumElts; ++i) {
2039 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002040 return false;
2041 }
2042
2043 return true;
2044}
Evan Chengf3b52c82006-04-05 07:20:06 +00002045
Evan Chenge8b51802006-04-21 01:05:10 +00002046bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002047 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002048 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002049}
2050
Evan Chenge8b51802006-04-21 01:05:10 +00002051/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2052/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002053/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002054static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2055 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002056 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002057 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002058 return false;
2059
2060 if (!isUndefOrEqual(Ops[0], 0))
2061 return false;
2062
Chris Lattner35a08552007-02-25 07:10:00 +00002063 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002064 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002065 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2066 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2067 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002068 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002069 }
2070
2071 return true;
2072}
2073
Evan Cheng89c5d042006-09-08 01:50:06 +00002074static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2075 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002076 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002077 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2078 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002079}
2080
Evan Cheng5d247f82006-04-14 21:59:03 +00002081/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2082/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2083bool X86::isMOVSHDUPMask(SDNode *N) {
2084 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2085
2086 if (N->getNumOperands() != 4)
2087 return false;
2088
2089 // Expect 1, 1, 3, 3
2090 for (unsigned i = 0; i < 2; ++i) {
2091 SDOperand Arg = N->getOperand(i);
2092 if (Arg.getOpcode() == ISD::UNDEF) continue;
2093 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2094 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2095 if (Val != 1) return false;
2096 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002097
2098 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002099 for (unsigned i = 2; i < 4; ++i) {
2100 SDOperand Arg = N->getOperand(i);
2101 if (Arg.getOpcode() == ISD::UNDEF) continue;
2102 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2103 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2104 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002105 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002106 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002107
Evan Cheng6222cf22006-04-15 05:37:34 +00002108 // Don't use movshdup if it can be done with a shufps.
2109 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002110}
2111
2112/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2113/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2114bool X86::isMOVSLDUPMask(SDNode *N) {
2115 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2116
2117 if (N->getNumOperands() != 4)
2118 return false;
2119
2120 // Expect 0, 0, 2, 2
2121 for (unsigned i = 0; i < 2; ++i) {
2122 SDOperand Arg = N->getOperand(i);
2123 if (Arg.getOpcode() == ISD::UNDEF) continue;
2124 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2125 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2126 if (Val != 0) return false;
2127 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002128
2129 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002130 for (unsigned i = 2; i < 4; ++i) {
2131 SDOperand Arg = N->getOperand(i);
2132 if (Arg.getOpcode() == ISD::UNDEF) continue;
2133 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2134 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2135 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002136 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002137 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002138
Evan Cheng6222cf22006-04-15 05:37:34 +00002139 // Don't use movshdup if it can be done with a shufps.
2140 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002141}
2142
Evan Chengcea02ff2007-06-19 00:02:56 +00002143/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2144/// specifies a identity operation on the LHS or RHS.
2145static bool isIdentityMask(SDNode *N, bool RHS = false) {
2146 unsigned NumElems = N->getNumOperands();
2147 for (unsigned i = 0; i < NumElems; ++i)
2148 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2149 return false;
2150 return true;
2151}
2152
Evan Chengd097e672006-03-22 02:53:00 +00002153/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2154/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002155static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002156 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2157
Evan Chengd097e672006-03-22 02:53:00 +00002158 // This is a splat operation if each element of the permute is the same, and
2159 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002160 unsigned NumElems = N->getNumOperands();
2161 SDOperand ElementBase;
2162 unsigned i = 0;
2163 for (; i != NumElems; ++i) {
2164 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002165 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002166 ElementBase = Elt;
2167 break;
2168 }
2169 }
2170
2171 if (!ElementBase.Val)
2172 return false;
2173
2174 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002175 SDOperand Arg = N->getOperand(i);
2176 if (Arg.getOpcode() == ISD::UNDEF) continue;
2177 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002178 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002179 }
2180
2181 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002182 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002183}
2184
Evan Cheng5022b342006-04-17 20:43:08 +00002185/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2186/// a splat of a single element and it's a 2 or 4 element mask.
2187bool X86::isSplatMask(SDNode *N) {
2188 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2189
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002190 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002191 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2192 return false;
2193 return ::isSplatMask(N);
2194}
2195
Evan Chenge056dd52006-10-27 21:08:32 +00002196/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2197/// specifies a splat of zero element.
2198bool X86::isSplatLoMask(SDNode *N) {
2199 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2200
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002201 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002202 if (!isUndefOrEqual(N->getOperand(i), 0))
2203 return false;
2204 return true;
2205}
2206
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002207/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2208/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2209/// instructions.
2210unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002211 unsigned NumOperands = N->getNumOperands();
2212 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2213 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002214 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002215 unsigned Val = 0;
2216 SDOperand Arg = N->getOperand(NumOperands-i-1);
2217 if (Arg.getOpcode() != ISD::UNDEF)
2218 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002219 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002220 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002221 if (i != NumOperands - 1)
2222 Mask <<= Shift;
2223 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002224
2225 return Mask;
2226}
2227
Evan Chengb7fedff2006-03-29 23:07:14 +00002228/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2229/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2230/// instructions.
2231unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2232 unsigned Mask = 0;
2233 // 8 nodes, but we only care about the last 4.
2234 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002235 unsigned Val = 0;
2236 SDOperand Arg = N->getOperand(i);
2237 if (Arg.getOpcode() != ISD::UNDEF)
2238 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002239 Mask |= (Val - 4);
2240 if (i != 4)
2241 Mask <<= 2;
2242 }
2243
2244 return Mask;
2245}
2246
2247/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2248/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2249/// instructions.
2250unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2251 unsigned Mask = 0;
2252 // 8 nodes, but we only care about the first 4.
2253 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002254 unsigned Val = 0;
2255 SDOperand Arg = N->getOperand(i);
2256 if (Arg.getOpcode() != ISD::UNDEF)
2257 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002258 Mask |= Val;
2259 if (i != 0)
2260 Mask <<= 2;
2261 }
2262
2263 return Mask;
2264}
2265
Evan Cheng59a63552006-04-05 01:47:37 +00002266/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2267/// specifies a 8 element shuffle that can be broken into a pair of
2268/// PSHUFHW and PSHUFLW.
2269static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2270 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2271
2272 if (N->getNumOperands() != 8)
2273 return false;
2274
2275 // Lower quadword shuffled.
2276 for (unsigned i = 0; i != 4; ++i) {
2277 SDOperand Arg = N->getOperand(i);
2278 if (Arg.getOpcode() == ISD::UNDEF) continue;
2279 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2280 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2281 if (Val > 4)
2282 return false;
2283 }
2284
2285 // Upper quadword shuffled.
2286 for (unsigned i = 4; i != 8; ++i) {
2287 SDOperand Arg = N->getOperand(i);
2288 if (Arg.getOpcode() == ISD::UNDEF) continue;
2289 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2290 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2291 if (Val < 4 || Val > 7)
2292 return false;
2293 }
2294
2295 return true;
2296}
2297
Evan Chengc995b452006-04-06 23:23:56 +00002298/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2299/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002300static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2301 SDOperand &V2, SDOperand &Mask,
2302 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002303 MVT::ValueType VT = Op.getValueType();
2304 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002305 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Chengc995b452006-04-06 23:23:56 +00002306 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002307 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002308
2309 for (unsigned i = 0; i != NumElems; ++i) {
2310 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002311 if (Arg.getOpcode() == ISD::UNDEF) {
2312 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2313 continue;
2314 }
Evan Chengc995b452006-04-06 23:23:56 +00002315 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2316 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2317 if (Val < NumElems)
2318 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2319 else
2320 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2321 }
2322
Evan Chengc415c5b2006-10-25 21:49:50 +00002323 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002324 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002325 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002326}
2327
Evan Cheng7855e4d2006-04-19 20:35:22 +00002328/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2329/// match movhlps. The lower half elements should come from upper half of
2330/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002331/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002332static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2333 unsigned NumElems = Mask->getNumOperands();
2334 if (NumElems != 4)
2335 return false;
2336 for (unsigned i = 0, e = 2; i != e; ++i)
2337 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2338 return false;
2339 for (unsigned i = 2; i != 4; ++i)
2340 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2341 return false;
2342 return true;
2343}
2344
Evan Chengc995b452006-04-06 23:23:56 +00002345/// isScalarLoadToVector - Returns true if the node is a scalar load that
2346/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002347static inline bool isScalarLoadToVector(SDNode *N) {
2348 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2349 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002350 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002351 }
2352 return false;
2353}
2354
Evan Cheng7855e4d2006-04-19 20:35:22 +00002355/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2356/// match movlp{s|d}. The lower half elements should come from lower half of
2357/// V1 (and in order), and the upper half elements should come from the upper
2358/// half of V2 (and in order). And since V1 will become the source of the
2359/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002360static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002361 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002362 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002363 // Is V2 is a vector load, don't do this transformation. We will try to use
2364 // load folding shufps op.
2365 if (ISD::isNON_EXTLoad(V2))
2366 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002367
Evan Cheng7855e4d2006-04-19 20:35:22 +00002368 unsigned NumElems = Mask->getNumOperands();
2369 if (NumElems != 2 && NumElems != 4)
2370 return false;
2371 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2372 if (!isUndefOrEqual(Mask->getOperand(i), i))
2373 return false;
2374 for (unsigned i = NumElems/2; i != NumElems; ++i)
2375 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2376 return false;
2377 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002378}
2379
Evan Cheng60f0b892006-04-20 08:58:49 +00002380/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2381/// all the same.
2382static bool isSplatVector(SDNode *N) {
2383 if (N->getOpcode() != ISD::BUILD_VECTOR)
2384 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002385
Evan Cheng60f0b892006-04-20 08:58:49 +00002386 SDOperand SplatValue = N->getOperand(0);
2387 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2388 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002389 return false;
2390 return true;
2391}
2392
Evan Cheng89c5d042006-09-08 01:50:06 +00002393/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2394/// to an undef.
2395static bool isUndefShuffle(SDNode *N) {
Evan Chengafa1cb62007-05-17 18:45:50 +00002396 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng89c5d042006-09-08 01:50:06 +00002397 return false;
2398
2399 SDOperand V1 = N->getOperand(0);
2400 SDOperand V2 = N->getOperand(1);
2401 SDOperand Mask = N->getOperand(2);
2402 unsigned NumElems = Mask.getNumOperands();
2403 for (unsigned i = 0; i != NumElems; ++i) {
2404 SDOperand Arg = Mask.getOperand(i);
2405 if (Arg.getOpcode() != ISD::UNDEF) {
2406 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2407 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2408 return false;
2409 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2410 return false;
2411 }
2412 }
2413 return true;
2414}
2415
Evan Chengafa1cb62007-05-17 18:45:50 +00002416/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2417/// constant +0.0.
2418static inline bool isZeroNode(SDOperand Elt) {
2419 return ((isa<ConstantSDNode>(Elt) &&
2420 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2421 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesen3cf889f2007-08-31 04:03:46 +00002422 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Chengafa1cb62007-05-17 18:45:50 +00002423}
2424
2425/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2426/// to an zero vector.
2427static bool isZeroShuffle(SDNode *N) {
2428 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2429 return false;
2430
2431 SDOperand V1 = N->getOperand(0);
2432 SDOperand V2 = N->getOperand(1);
2433 SDOperand Mask = N->getOperand(2);
2434 unsigned NumElems = Mask.getNumOperands();
2435 for (unsigned i = 0; i != NumElems; ++i) {
2436 SDOperand Arg = Mask.getOperand(i);
2437 if (Arg.getOpcode() != ISD::UNDEF) {
2438 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2439 if (Idx < NumElems) {
2440 unsigned Opc = V1.Val->getOpcode();
2441 if (Opc == ISD::UNDEF)
2442 continue;
2443 if (Opc != ISD::BUILD_VECTOR ||
2444 !isZeroNode(V1.Val->getOperand(Idx)))
2445 return false;
2446 } else if (Idx >= NumElems) {
2447 unsigned Opc = V2.Val->getOpcode();
2448 if (Opc == ISD::UNDEF)
2449 continue;
2450 if (Opc != ISD::BUILD_VECTOR ||
2451 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2452 return false;
2453 }
2454 }
2455 }
2456 return true;
2457}
2458
2459/// getZeroVector - Returns a vector of specified type with all zero elements.
2460///
2461static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2462 assert(MVT::isVector(VT) && "Expected a vector type");
Dan Gohman703e0f82007-05-24 14:33:05 +00002463 unsigned NumElems = MVT::getVectorNumElements(VT);
Dan Gohman5c441312007-06-14 22:58:02 +00002464 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chengafa1cb62007-05-17 18:45:50 +00002465 bool isFP = MVT::isFloatingPoint(EVT);
2466 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
2467 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
2468 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
2469}
2470
Evan Cheng60f0b892006-04-20 08:58:49 +00002471/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2472/// that point to V2 points to its first element.
2473static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2474 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2475
2476 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002477 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002478 unsigned NumElems = Mask.getNumOperands();
2479 for (unsigned i = 0; i != NumElems; ++i) {
2480 SDOperand Arg = Mask.getOperand(i);
2481 if (Arg.getOpcode() != ISD::UNDEF) {
2482 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2483 if (Val > NumElems) {
2484 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2485 Changed = true;
2486 }
2487 }
2488 MaskVec.push_back(Arg);
2489 }
2490
2491 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002492 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2493 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002494 return Mask;
2495}
2496
Evan Chenge8b51802006-04-21 01:05:10 +00002497/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2498/// operation of specified width.
2499static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002500 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002501 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002502
Chris Lattner35a08552007-02-25 07:10:00 +00002503 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002504 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2505 for (unsigned i = 1; i != NumElems; ++i)
2506 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002507 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002508}
2509
Evan Cheng5022b342006-04-17 20:43:08 +00002510/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2511/// of specified width.
2512static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2513 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002514 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002515 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002516 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2517 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2518 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2519 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002520 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002521}
2522
Evan Cheng60f0b892006-04-20 08:58:49 +00002523/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2524/// of specified width.
2525static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2526 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002527 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng60f0b892006-04-20 08:58:49 +00002528 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002529 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002530 for (unsigned i = 0; i != Half; ++i) {
2531 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2532 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2533 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002534 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002535}
2536
Evan Cheng5022b342006-04-17 20:43:08 +00002537/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2538///
2539static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2540 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002541 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002542 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002543 unsigned NumElems = Mask.getNumOperands();
2544 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002545 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002546 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002547 NumElems >>= 1;
2548 }
2549 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2550
2551 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002552 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002553 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002554 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002555 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2556}
2557
Evan Cheng14215c32006-04-21 23:03:30 +00002558/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Evan Chengafa1cb62007-05-17 18:45:50 +00002559/// vector of zero or undef vector.
Evan Cheng14215c32006-04-21 23:03:30 +00002560static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002561 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002562 bool isZero, SelectionDAG &DAG) {
2563 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002564 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002565 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Evan Chenge8b51802006-04-21 01:05:10 +00002566 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002567 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002568 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002569 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2570 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002571 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002572}
2573
Evan Chengb0461082006-04-24 18:01:45 +00002574/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2575///
2576static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2577 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002578 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002579 if (NumNonZero > 8)
2580 return SDOperand();
2581
2582 SDOperand V(0, 0);
2583 bool First = true;
2584 for (unsigned i = 0; i < 16; ++i) {
2585 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2586 if (ThisIsNonZero && First) {
2587 if (NumZero)
2588 V = getZeroVector(MVT::v8i16, DAG);
2589 else
2590 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2591 First = false;
2592 }
2593
2594 if ((i & 1) != 0) {
2595 SDOperand ThisElt(0, 0), LastElt(0, 0);
2596 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2597 if (LastIsNonZero) {
2598 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2599 }
2600 if (ThisIsNonZero) {
2601 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2602 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2603 ThisElt, DAG.getConstant(8, MVT::i8));
2604 if (LastIsNonZero)
2605 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2606 } else
2607 ThisElt = LastElt;
2608
2609 if (ThisElt.Val)
2610 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002611 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002612 }
2613 }
2614
2615 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2616}
2617
Bill Wendlingd551a182007-03-22 18:42:45 +00002618/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengb0461082006-04-24 18:01:45 +00002619///
2620static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2621 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002622 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002623 if (NumNonZero > 4)
2624 return SDOperand();
2625
2626 SDOperand V(0, 0);
2627 bool First = true;
2628 for (unsigned i = 0; i < 8; ++i) {
2629 bool isNonZero = (NonZeros & (1 << i)) != 0;
2630 if (isNonZero) {
2631 if (First) {
2632 if (NumZero)
2633 V = getZeroVector(MVT::v8i16, DAG);
2634 else
2635 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2636 First = false;
2637 }
2638 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002639 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002640 }
2641 }
2642
2643 return V;
2644}
2645
Evan Chenga9467aa2006-04-25 20:13:52 +00002646SDOperand
2647X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2648 // All zero's are handled with pxor.
2649 if (ISD::isBuildVectorAllZeros(Op.Val))
2650 return Op;
2651
2652 // All one's are handled with pcmpeqd.
2653 if (ISD::isBuildVectorAllOnes(Op.Val))
2654 return Op;
2655
2656 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002657 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00002658 unsigned EVTBits = MVT::getSizeInBits(EVT);
2659
2660 unsigned NumElems = Op.getNumOperands();
2661 unsigned NumZero = 0;
2662 unsigned NumNonZero = 0;
2663 unsigned NonZeros = 0;
Dan Gohmanf906c722007-07-24 22:55:08 +00002664 unsigned NumNonZeroImms = 0;
Evan Chenga9467aa2006-04-25 20:13:52 +00002665 std::set<SDOperand> Values;
2666 for (unsigned i = 0; i < NumElems; ++i) {
2667 SDOperand Elt = Op.getOperand(i);
2668 if (Elt.getOpcode() != ISD::UNDEF) {
2669 Values.insert(Elt);
2670 if (isZeroNode(Elt))
2671 NumZero++;
2672 else {
2673 NonZeros |= (1 << i);
2674 NumNonZero++;
Dan Gohmanf906c722007-07-24 22:55:08 +00002675 if (Elt.getOpcode() == ISD::Constant ||
2676 Elt.getOpcode() == ISD::ConstantFP)
2677 NumNonZeroImms++;
Evan Chenga9467aa2006-04-25 20:13:52 +00002678 }
2679 }
2680 }
2681
Dan Gohmana8665142007-06-25 16:23:39 +00002682 if (NumNonZero == 0) {
2683 if (NumZero == 0)
2684 // All undef vector. Return an UNDEF.
2685 return DAG.getNode(ISD::UNDEF, VT);
2686 else
2687 // A mix of zero and undef. Return a zero vector.
2688 return getZeroVector(VT, DAG);
2689 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002690
2691 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2692 if (Values.size() == 1)
2693 return SDOperand();
2694
2695 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002696 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002697 unsigned Idx = CountTrailingZeros_32(NonZeros);
2698 SDOperand Item = Op.getOperand(Idx);
2699 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2700 if (Idx == 0)
2701 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2702 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2703 NumZero > 0, DAG);
2704
2705 if (EVTBits == 32) {
2706 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2707 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2708 DAG);
2709 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002710 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002711 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002712 for (unsigned i = 0; i < NumElems; i++)
2713 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002714 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2715 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002716 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2717 DAG.getNode(ISD::UNDEF, VT), Mask);
2718 }
2719 }
2720
Dan Gohmanf906c722007-07-24 22:55:08 +00002721 // A vector full of immediates; various special cases are already
2722 // handled, so this is best done with a single constant-pool load.
2723 if (NumNonZero == NumNonZeroImms)
2724 return SDOperand();
2725
Bill Wendling591eab82007-04-24 21:16:55 +00002726 // Let legalizer expand 2-wide build_vectors.
Evan Chenga9467aa2006-04-25 20:13:52 +00002727 if (EVTBits == 64)
2728 return SDOperand();
2729
2730 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002731 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002732 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2733 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002734 if (V.Val) return V;
2735 }
2736
Bill Wendlingad2db4a2007-03-28 00:57:11 +00002737 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002738 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2739 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002740 if (V.Val) return V;
2741 }
2742
2743 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002744 SmallVector<SDOperand, 8> V;
2745 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002746 if (NumElems == 4 && NumZero > 0) {
2747 for (unsigned i = 0; i < 4; ++i) {
2748 bool isZero = !(NonZeros & (1 << i));
2749 if (isZero)
2750 V[i] = getZeroVector(VT, DAG);
2751 else
2752 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2753 }
2754
2755 for (unsigned i = 0; i < 2; ++i) {
2756 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2757 default: break;
2758 case 0:
2759 V[i] = V[i*2]; // Must be a zero vector.
2760 break;
2761 case 1:
2762 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2763 getMOVLMask(NumElems, DAG));
2764 break;
2765 case 2:
2766 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2767 getMOVLMask(NumElems, DAG));
2768 break;
2769 case 3:
2770 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2771 getUnpacklMask(NumElems, DAG));
2772 break;
2773 }
2774 }
2775
Evan Cheng9fee4422006-05-16 07:21:53 +00002776 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002777 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002778 // FIXME: we can do the same for v4f32 case when we know both parts of
2779 // the lower half come from scalar_to_vector (loadf32). We should do
2780 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002781 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002782 return V[0];
2783 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002784 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002785 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002786 bool Reverse = (NonZeros & 0x3) == 2;
2787 for (unsigned i = 0; i < 2; ++i)
2788 if (Reverse)
2789 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2790 else
2791 MaskVec.push_back(DAG.getConstant(i, EVT));
2792 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2793 for (unsigned i = 0; i < 2; ++i)
2794 if (Reverse)
2795 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2796 else
2797 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002798 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2799 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002800 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2801 }
2802
2803 if (Values.size() > 2) {
2804 // Expand into a number of unpckl*.
2805 // e.g. for v4f32
2806 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2807 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2808 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2809 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2810 for (unsigned i = 0; i < NumElems; ++i)
2811 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2812 NumElems >>= 1;
2813 while (NumElems != 0) {
2814 for (unsigned i = 0; i < NumElems; ++i)
2815 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
2816 UnpckMask);
2817 NumElems >>= 1;
2818 }
2819 return V[0];
2820 }
2821
2822 return SDOperand();
2823}
2824
2825SDOperand
2826X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2827 SDOperand V1 = Op.getOperand(0);
2828 SDOperand V2 = Op.getOperand(1);
2829 SDOperand PermMask = Op.getOperand(2);
2830 MVT::ValueType VT = Op.getValueType();
2831 unsigned NumElems = PermMask.getNumOperands();
2832 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
2833 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00002834 bool V1IsSplat = false;
2835 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00002836
Evan Cheng89c5d042006-09-08 01:50:06 +00002837 if (isUndefShuffle(Op.Val))
2838 return DAG.getNode(ISD::UNDEF, VT);
2839
Evan Chengafa1cb62007-05-17 18:45:50 +00002840 if (isZeroShuffle(Op.Val))
2841 return getZeroVector(VT, DAG);
2842
Evan Chengcea02ff2007-06-19 00:02:56 +00002843 if (isIdentityMask(PermMask.Val))
2844 return V1;
2845 else if (isIdentityMask(PermMask.Val, true))
2846 return V2;
2847
Evan Chenga9467aa2006-04-25 20:13:52 +00002848 if (isSplatMask(PermMask.Val)) {
2849 if (NumElems <= 4) return Op;
2850 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00002851 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002852 }
2853
Evan Cheng798b3062006-10-25 20:48:19 +00002854 if (X86::isMOVLMask(PermMask.Val))
2855 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002856
Evan Cheng798b3062006-10-25 20:48:19 +00002857 if (X86::isMOVSHDUPMask(PermMask.Val) ||
2858 X86::isMOVSLDUPMask(PermMask.Val) ||
2859 X86::isMOVHLPSMask(PermMask.Val) ||
2860 X86::isMOVHPMask(PermMask.Val) ||
2861 X86::isMOVLPMask(PermMask.Val))
2862 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00002863
Evan Cheng798b3062006-10-25 20:48:19 +00002864 if (ShouldXformToMOVHLPS(PermMask.Val) ||
2865 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00002866 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00002867
Evan Chengc415c5b2006-10-25 21:49:50 +00002868 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00002869 V1IsSplat = isSplatVector(V1.Val);
2870 V2IsSplat = isSplatVector(V2.Val);
2871 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00002872 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002873 std::swap(V1IsSplat, V2IsSplat);
2874 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00002875 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00002876 }
2877
2878 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
2879 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00002880 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00002881 if (V2IsSplat) {
2882 // V2 is a splat, so the mask may be malformed. That is, it may point
2883 // to any V2 element. The instruction selectior won't like this. Get
2884 // a corrected mask and commute to form a proper MOVS{S|D}.
2885 SDOperand NewMask = getMOVLMask(NumElems, DAG);
2886 if (NewMask.Val != PermMask.Val)
2887 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002888 }
Evan Cheng798b3062006-10-25 20:48:19 +00002889 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00002890 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002891
Evan Cheng949bcc92006-10-16 06:36:00 +00002892 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002893 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng949bcc92006-10-16 06:36:00 +00002894 X86::isUNPCKLMask(PermMask.Val) ||
2895 X86::isUNPCKHMask(PermMask.Val))
2896 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00002897
Evan Cheng798b3062006-10-25 20:48:19 +00002898 if (V2IsSplat) {
2899 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002900 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00002901 // new vector_shuffle with the corrected mask.
2902 SDOperand NewMask = NormalizeMask(PermMask, DAG);
2903 if (NewMask.Val != PermMask.Val) {
2904 if (X86::isUNPCKLMask(PermMask.Val, true)) {
2905 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
2906 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
2907 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
2908 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
2909 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00002910 }
2911 }
2912 }
2913
2914 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00002915 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
2916 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2917
2918 if (Commuted) {
2919 // Commute is back and try unpck* again.
2920 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
2921 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling591eab82007-04-24 21:16:55 +00002922 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengc415c5b2006-10-25 21:49:50 +00002923 X86::isUNPCKLMask(PermMask.Val) ||
2924 X86::isUNPCKHMask(PermMask.Val))
2925 return Op;
2926 }
Evan Chenga9467aa2006-04-25 20:13:52 +00002927
2928 // If VT is integer, try PSHUF* first, then SHUFP*.
2929 if (MVT::isInteger(VT)) {
Dan Gohman8932bff2007-08-02 21:17:01 +00002930 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
2931 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
2932 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
2933 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Chenga9467aa2006-04-25 20:13:52 +00002934 X86::isPSHUFHWMask(PermMask.Val) ||
2935 X86::isPSHUFLWMask(PermMask.Val)) {
2936 if (V2.getOpcode() != ISD::UNDEF)
2937 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2938 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2939 return Op;
2940 }
2941
Chris Lattnerdade6072007-05-17 17:13:13 +00002942 if (X86::isSHUFPMask(PermMask.Val) &&
2943 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Chenga9467aa2006-04-25 20:13:52 +00002944 return Op;
2945
2946 // Handle v8i16 shuffle high / low shuffle node pair.
2947 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
2948 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman5c441312007-06-14 22:58:02 +00002949 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002950 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002951 for (unsigned i = 0; i != 4; ++i)
2952 MaskVec.push_back(PermMask.getOperand(i));
2953 for (unsigned i = 4; i != 8; ++i)
2954 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002955 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2956 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002957 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2958 MaskVec.clear();
2959 for (unsigned i = 0; i != 4; ++i)
2960 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2961 for (unsigned i = 4; i != 8; ++i)
2962 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00002963 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002964 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2965 }
2966 } else {
2967 // Floating point cases in the other order.
2968 if (X86::isSHUFPMask(PermMask.Val))
2969 return Op;
2970 if (X86::isPSHUFDMask(PermMask.Val) ||
2971 X86::isPSHUFHWMask(PermMask.Val) ||
2972 X86::isPSHUFLWMask(PermMask.Val)) {
2973 if (V2.getOpcode() != ISD::UNDEF)
2974 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
2975 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
2976 return Op;
2977 }
2978 }
2979
Chris Lattnerdade6072007-05-17 17:13:13 +00002980 if (NumElems == 4 &&
2981 // Don't do this for MMX.
2982 MVT::getSizeInBits(VT) != 64) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002983 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00002984 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002985 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00002986 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00002987 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
2988 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00002989 unsigned NumHi = 0;
2990 unsigned NumLo = 0;
2991 // If no more than two elements come from either vector. This can be
2992 // implemented with two shuffles. First shuffle gather the elements.
2993 // The second shuffle, which takes the first shuffle as both of its
2994 // vector operands, put the elements into the right order.
2995 for (unsigned i = 0; i != NumElems; ++i) {
2996 SDOperand Elt = PermMask.getOperand(i);
2997 if (Elt.getOpcode() == ISD::UNDEF) {
2998 Locs[i] = std::make_pair(-1, -1);
2999 } else {
3000 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3001 if (Val < NumElems) {
3002 Locs[i] = std::make_pair(0, NumLo);
3003 Mask1[NumLo] = Elt;
3004 NumLo++;
3005 } else {
3006 Locs[i] = std::make_pair(1, NumHi);
3007 if (2+NumHi < NumElems)
3008 Mask1[2+NumHi] = Elt;
3009 NumHi++;
3010 }
3011 }
3012 }
3013 if (NumLo <= 2 && NumHi <= 2) {
3014 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003015 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3016 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003017 for (unsigned i = 0; i != NumElems; ++i) {
3018 if (Locs[i].first == -1)
3019 continue;
3020 else {
3021 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3022 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3023 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3024 }
3025 }
3026
3027 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003028 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3029 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003030 }
3031
3032 // Break it into (shuffle shuffle_hi, shuffle_lo).
3033 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003034 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3035 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3036 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003037 unsigned MaskIdx = 0;
3038 unsigned LoIdx = 0;
3039 unsigned HiIdx = NumElems/2;
3040 for (unsigned i = 0; i != NumElems; ++i) {
3041 if (i == NumElems/2) {
3042 MaskPtr = &HiMask;
3043 MaskIdx = 1;
3044 LoIdx = 0;
3045 HiIdx = NumElems/2;
3046 }
3047 SDOperand Elt = PermMask.getOperand(i);
3048 if (Elt.getOpcode() == ISD::UNDEF) {
3049 Locs[i] = std::make_pair(-1, -1);
3050 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3051 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3052 (*MaskPtr)[LoIdx] = Elt;
3053 LoIdx++;
3054 } else {
3055 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3056 (*MaskPtr)[HiIdx] = Elt;
3057 HiIdx++;
3058 }
3059 }
3060
Chris Lattner3d826992006-05-16 06:45:34 +00003061 SDOperand LoShuffle =
3062 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003063 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3064 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003065 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003066 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003067 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3068 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003069 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003070 for (unsigned i = 0; i != NumElems; ++i) {
3071 if (Locs[i].first == -1) {
3072 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3073 } else {
3074 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3075 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3076 }
3077 }
3078 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003079 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3080 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003081 }
3082
3083 return SDOperand();
3084}
3085
3086SDOperand
3087X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3088 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3089 return SDOperand();
3090
3091 MVT::ValueType VT = Op.getValueType();
3092 // TODO: handle v16i8.
3093 if (MVT::getSizeInBits(VT) == 16) {
3094 // Transform it so it match pextrw which produces a 32-bit result.
3095 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3096 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3097 Op.getOperand(0), Op.getOperand(1));
3098 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3099 DAG.getValueType(VT));
3100 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3101 } else if (MVT::getSizeInBits(VT) == 32) {
3102 SDOperand Vec = Op.getOperand(0);
3103 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3104 if (Idx == 0)
3105 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003106 // SHUFPS the element to the lowest double word, then movss.
3107 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003108 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00003109 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3110 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3111 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3112 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003113 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3114 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003115 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003116 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003117 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003118 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003119 } else if (MVT::getSizeInBits(VT) == 64) {
3120 SDOperand Vec = Op.getOperand(0);
3121 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3122 if (Idx == 0)
3123 return Op;
3124
3125 // UNPCKHPD the element to the lowest double word, then movsd.
3126 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3127 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3128 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003129 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman5c441312007-06-14 22:58:02 +00003130 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
3131 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003132 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3133 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003134 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3135 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3136 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003137 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003138 }
3139
3140 return SDOperand();
3141}
3142
3143SDOperand
3144X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003145 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003146 // as its second argument.
3147 MVT::ValueType VT = Op.getValueType();
Dan Gohman5c441312007-06-14 22:58:02 +00003148 MVT::ValueType BaseVT = MVT::getVectorElementType(VT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003149 SDOperand N0 = Op.getOperand(0);
3150 SDOperand N1 = Op.getOperand(1);
3151 SDOperand N2 = Op.getOperand(2);
3152 if (MVT::getSizeInBits(BaseVT) == 16) {
3153 if (N1.getValueType() != MVT::i32)
3154 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3155 if (N2.getValueType() != MVT::i32)
Evan Cheng3bd318e2007-06-29 00:01:20 +00003156 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(),getPointerTy());
Evan Chenga9467aa2006-04-25 20:13:52 +00003157 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3158 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3159 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3160 if (Idx == 0) {
3161 // Use a movss.
3162 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3163 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman5c441312007-06-14 22:58:02 +00003164 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003165 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003166 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3167 for (unsigned i = 1; i <= 3; ++i)
3168 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3169 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003170 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3171 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003172 } else {
3173 // Use two pinsrw instructions to insert a 32 bit value.
3174 Idx <<= 1;
3175 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Cheng242a8772007-07-31 06:21:44 +00003176 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3177 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3178 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
3179 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003180 }
3181 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3182 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003183 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003184 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3185 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003186 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003187 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3188 }
3189 }
3190
3191 return SDOperand();
3192}
3193
3194SDOperand
3195X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3196 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3197 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3198}
3199
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003200// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003201// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3202// one of the above mentioned nodes. It has to be wrapped because otherwise
3203// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3204// be used to form addressing mode. These wrapped nodes will be selected
3205// into MOV32ri.
3206SDOperand
3207X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3208 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003209 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3210 getPointerTy(),
3211 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003212 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003213 // With PIC, the address is actually $g + Offset.
3214 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3215 !Subtarget->isPICStyleRIPRel()) {
3216 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3217 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3218 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003219 }
3220
3221 return Result;
3222}
3223
3224SDOperand
3225X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3226 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003227 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003228 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003229 // With PIC, the address is actually $g + Offset.
3230 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3231 !Subtarget->isPICStyleRIPRel()) {
3232 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3233 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3234 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003235 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003236
3237 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3238 // load the value at address GV, not the value of GV itself. This means that
3239 // the GlobalAddress must be in the base or index register of the address, not
3240 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003241 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003242 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3243 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003244
3245 return Result;
3246}
3247
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003248// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3249static SDOperand
3250LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3251 const MVT::ValueType PtrVT) {
3252 SDOperand InFlag;
3253 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3254 DAG.getNode(X86ISD::GlobalBaseReg,
3255 PtrVT), InFlag);
3256 InFlag = Chain.getValue(1);
3257
3258 // emit leal symbol@TLSGD(,%ebx,1), %eax
3259 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3260 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3261 GA->getValueType(0),
3262 GA->getOffset());
3263 SDOperand Ops[] = { Chain, TGA, InFlag };
3264 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3265 InFlag = Result.getValue(2);
3266 Chain = Result.getValue(1);
3267
3268 // call ___tls_get_addr. This function receives its argument in
3269 // the register EAX.
3270 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3271 InFlag = Chain.getValue(1);
3272
3273 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3274 SDOperand Ops1[] = { Chain,
3275 DAG.getTargetExternalSymbol("___tls_get_addr",
3276 PtrVT),
3277 DAG.getRegister(X86::EAX, PtrVT),
3278 DAG.getRegister(X86::EBX, PtrVT),
3279 InFlag };
3280 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3281 InFlag = Chain.getValue(1);
3282
3283 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3284}
3285
3286// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3287// "local exec" model.
3288static SDOperand
3289LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3290 const MVT::ValueType PtrVT) {
3291 // Get the Thread Pointer
3292 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3293 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3294 // exec)
3295 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3296 GA->getValueType(0),
3297 GA->getOffset());
3298 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancioefb80772007-04-22 22:50:52 +00003299
3300 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
3301 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset, NULL, 0);
3302
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003303 // The address of the thread local variable is the add of the thread
3304 // pointer with the offset of the variable.
3305 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3306}
3307
3308SDOperand
3309X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3310 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio4e919082007-04-21 20:56:26 +00003311 // TODO: implement the "initial exec"model for pic executables
3312 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
3313 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00003314 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
3315 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
3316 // otherwise use the "Local Exec"TLS Model
3317 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
3318 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
3319 else
3320 return LowerToTLSExecModel(GA, DAG, getPointerTy());
3321}
3322
Evan Chenga9467aa2006-04-25 20:13:52 +00003323SDOperand
3324X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3325 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003326 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003327 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003328 // With PIC, the address is actually $g + Offset.
3329 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3330 !Subtarget->isPICStyleRIPRel()) {
3331 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3332 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3333 Result);
3334 }
3335
3336 return Result;
3337}
3338
3339SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3340 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3341 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3342 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3343 // With PIC, the address is actually $g + Offset.
3344 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3345 !Subtarget->isPICStyleRIPRel()) {
3346 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3347 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3348 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003349 }
3350
3351 return Result;
3352}
3353
3354SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003355 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3356 "Not an i64 shift!");
3357 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3358 SDOperand ShOpLo = Op.getOperand(0);
3359 SDOperand ShOpHi = Op.getOperand(1);
3360 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003361 SDOperand Tmp1 = isSRA ?
3362 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3363 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003364
3365 SDOperand Tmp2, Tmp3;
3366 if (Op.getOpcode() == ISD::SHL_PARTS) {
3367 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3368 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3369 } else {
3370 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003371 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003372 }
3373
Evan Cheng4259a0f2006-09-11 02:19:56 +00003374 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3375 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3376 DAG.getConstant(32, MVT::i8));
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003377 SDOperand Cond = DAG.getNode(X86ISD::CMP, MVT::i32,
3378 AndNode, DAG.getConstant(0, MVT::i8));
Evan Cheng9c249c32006-01-09 18:33:28 +00003379
3380 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003381 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003382 unsigned Opc = X86ISD::CMOV;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003383 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3384 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003385 if (Op.getOpcode() == ISD::SHL_PARTS) {
3386 Ops.push_back(Tmp2);
3387 Ops.push_back(Tmp3);
3388 Ops.push_back(CC);
Evan Chenge95f3912007-09-25 01:57:46 +00003389 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003390 Hi = DAG.getNode(Opc, MVT::i32, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003391
3392 Ops.clear();
3393 Ops.push_back(Tmp3);
3394 Ops.push_back(Tmp1);
3395 Ops.push_back(CC);
Evan Chenge95f3912007-09-25 01:57:46 +00003396 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003397 Lo = DAG.getNode(Opc, MVT::i32, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003398 } else {
3399 Ops.push_back(Tmp2);
3400 Ops.push_back(Tmp3);
3401 Ops.push_back(CC);
Evan Chenge95f3912007-09-25 01:57:46 +00003402 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003403 Lo = DAG.getNode(Opc, MVT::i32, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003404
3405 Ops.clear();
3406 Ops.push_back(Tmp3);
3407 Ops.push_back(Tmp1);
3408 Ops.push_back(CC);
Evan Chenge95f3912007-09-25 01:57:46 +00003409 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003410 Hi = DAG.getNode(Opc, MVT::i32, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003411 }
3412
Evan Cheng4259a0f2006-09-11 02:19:56 +00003413 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003414 Ops.clear();
3415 Ops.push_back(Lo);
3416 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003417 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003418}
Evan Cheng6305e502006-01-12 22:54:21 +00003419
Evan Chenga9467aa2006-04-25 20:13:52 +00003420SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3421 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3422 Op.getOperand(0).getValueType() >= MVT::i16 &&
3423 "Unknown SINT_TO_FP to lower!");
3424
3425 SDOperand Result;
3426 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3427 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3428 MachineFunction &MF = DAG.getMachineFunction();
3429 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3430 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003431 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003432 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003433
Dale Johannesen98d3a082007-09-14 22:26:36 +00003434 // These are really Legal; caller falls through into that case.
Dale Johannesene36c4002007-09-23 14:52:20 +00003435 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f32 && X86ScalarSSEf32)
3436 return Result;
3437 if (SrcVT==MVT::i32 && Op.getValueType() == MVT::f64 && X86ScalarSSEf64)
Dale Johannesen98d3a082007-09-14 22:26:36 +00003438 return Result;
Dale Johannesen7d67e542007-09-19 23:55:34 +00003439 if (SrcVT==MVT::i64 && Op.getValueType() != MVT::f80 &&
3440 Subtarget->is64Bit())
3441 return Result;
Dale Johannesen98d3a082007-09-14 22:26:36 +00003442
Evan Chenga9467aa2006-04-25 20:13:52 +00003443 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003444 SDVTList Tys;
Dale Johannesene36c4002007-09-23 14:52:20 +00003445 bool useSSE = (X86ScalarSSEf32 && Op.getValueType() == MVT::f32) ||
3446 (X86ScalarSSEf64 && Op.getValueType() == MVT::f64);
Dale Johannesen98d3a082007-09-14 22:26:36 +00003447 if (useSSE)
Chris Lattner35a08552007-02-25 07:10:00 +00003448 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3449 else
Dale Johannesena2b3c172007-07-03 00:53:03 +00003450 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003451 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003452 Ops.push_back(Chain);
3453 Ops.push_back(StackSlot);
3454 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesen98d3a082007-09-14 22:26:36 +00003455 Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003456 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003457
Dale Johannesen98d3a082007-09-14 22:26:36 +00003458 if (useSSE) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003459 Chain = Result.getValue(1);
3460 SDOperand InFlag = Result.getValue(2);
3461
3462 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3463 // shouldn't be necessary except that RFP cannot be live across
3464 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003465 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003466 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003467 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003468 Tys = DAG.getVTList(MVT::Other);
3469 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003470 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003471 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003472 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003473 Ops.push_back(DAG.getValueType(Op.getValueType()));
3474 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003475 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003476 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003477 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003478
Evan Chenga9467aa2006-04-25 20:13:52 +00003479 return Result;
3480}
3481
3482SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3483 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3484 "Unknown FP_TO_SINT to lower!");
3485 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3486 // stack slot.
Dale Johannesen98d3a082007-09-14 22:26:36 +00003487 SDOperand Result;
Evan Chenga9467aa2006-04-25 20:13:52 +00003488 MachineFunction &MF = DAG.getMachineFunction();
3489 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3490 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3491 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3492
Dale Johannesen98d3a082007-09-14 22:26:36 +00003493 // These are really Legal.
Dale Johannesene36c4002007-09-23 14:52:20 +00003494 if (Op.getValueType() == MVT::i32 &&
3495 X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32)
3496 return Result;
3497 if (Op.getValueType() == MVT::i32 &&
3498 X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)
Dale Johannesen98d3a082007-09-14 22:26:36 +00003499 return Result;
Dale Johannesen7d67e542007-09-19 23:55:34 +00003500 if (Subtarget->is64Bit() &&
3501 Op.getValueType() == MVT::i64 &&
3502 Op.getOperand(0).getValueType() != MVT::f80)
3503 return Result;
Dale Johannesen98d3a082007-09-14 22:26:36 +00003504
Evan Chenga9467aa2006-04-25 20:13:52 +00003505 unsigned Opc;
3506 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003507 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3508 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3509 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3510 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003511 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003512
Evan Chenga9467aa2006-04-25 20:13:52 +00003513 SDOperand Chain = DAG.getEntryNode();
3514 SDOperand Value = Op.getOperand(0);
Dale Johannesene36c4002007-09-23 14:52:20 +00003515 if ((X86ScalarSSEf32 && Op.getOperand(0).getValueType() == MVT::f32) ||
3516 (X86ScalarSSEf64 && Op.getOperand(0).getValueType() == MVT::f64)) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003517 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003518 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Dale Johannesena2b3c172007-07-03 00:53:03 +00003519 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00003520 SDOperand Ops[] = {
3521 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3522 };
3523 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003524 Chain = Value.getValue(1);
3525 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3526 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3527 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003528
Evan Chenga9467aa2006-04-25 20:13:52 +00003529 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003530 SDOperand Ops[] = { Chain, Value, StackSlot };
3531 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003532
Evan Chenga9467aa2006-04-25 20:13:52 +00003533 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003534 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003535}
3536
3537SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3538 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003539 MVT::ValueType EltVT = VT;
3540 if (MVT::isVector(VT))
3541 EltVT = MVT::getVectorElementType(VT);
3542 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003543 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003544 if (EltVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003545 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman57111e72007-07-10 00:05:58 +00003546 CV.push_back(C);
3547 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003548 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003549 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman57111e72007-07-10 00:05:58 +00003550 CV.push_back(C);
3551 CV.push_back(C);
3552 CV.push_back(C);
3553 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003554 }
Dan Gohman47885522007-07-27 17:16:43 +00003555 Constant *C = ConstantVector::get(CV);
3556 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3557 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3558 false, 16);
Evan Chenga9467aa2006-04-25 20:13:52 +00003559 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3560}
3561
3562SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3563 MVT::ValueType VT = Op.getValueType();
Dan Gohman57111e72007-07-10 00:05:58 +00003564 MVT::ValueType EltVT = VT;
Evan Cheng64738532007-07-19 23:36:01 +00003565 unsigned EltNum = 1;
3566 if (MVT::isVector(VT)) {
Dan Gohman57111e72007-07-10 00:05:58 +00003567 EltVT = MVT::getVectorElementType(VT);
Evan Cheng64738532007-07-19 23:36:01 +00003568 EltNum = MVT::getVectorNumElements(VT);
3569 }
Dan Gohman57111e72007-07-10 00:05:58 +00003570 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Chenga9467aa2006-04-25 20:13:52 +00003571 std::vector<Constant*> CV;
Dan Gohman57111e72007-07-10 00:05:58 +00003572 if (EltVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003573 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman57111e72007-07-10 00:05:58 +00003574 CV.push_back(C);
3575 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003576 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003577 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman57111e72007-07-10 00:05:58 +00003578 CV.push_back(C);
3579 CV.push_back(C);
3580 CV.push_back(C);
3581 CV.push_back(C);
Evan Chenga9467aa2006-04-25 20:13:52 +00003582 }
Dan Gohman47885522007-07-27 17:16:43 +00003583 Constant *C = ConstantVector::get(CV);
3584 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3585 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3586 false, 16);
Evan Cheng64738532007-07-19 23:36:01 +00003587 if (MVT::isVector(VT)) {
Evan Cheng64738532007-07-19 23:36:01 +00003588 return DAG.getNode(ISD::BIT_CONVERT, VT,
3589 DAG.getNode(ISD::XOR, MVT::v2i64,
3590 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
3591 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
3592 } else {
Evan Cheng64738532007-07-19 23:36:01 +00003593 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3594 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003595}
3596
Evan Cheng4363e882007-01-05 07:55:56 +00003597SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003598 SDOperand Op0 = Op.getOperand(0);
3599 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003600 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003601 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003602 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003603
3604 // If second operand is smaller, extend it first.
3605 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3606 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3607 SrcVT = VT;
Dale Johannesenbed9dc42007-09-06 18:13:44 +00003608 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003609 }
3610
Evan Cheng4363e882007-01-05 07:55:56 +00003611 // First get the sign bit of second operand.
3612 std::vector<Constant*> CV;
3613 if (SrcVT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003614 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
3615 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng4363e882007-01-05 07:55:56 +00003616 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003617 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
3618 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
3619 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
3620 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng4363e882007-01-05 07:55:56 +00003621 }
Dan Gohman47885522007-07-27 17:16:43 +00003622 Constant *C = ConstantVector::get(CV);
3623 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3624 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx, NULL, 0,
3625 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00003626 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003627
3628 // Shift sign bit right or left if the two operands have different types.
3629 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3630 // Op0 is MVT::f32, Op1 is MVT::f64.
3631 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3632 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3633 DAG.getConstant(32, MVT::i32));
3634 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3635 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3636 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003637 }
3638
Evan Cheng82241c82007-01-05 21:37:56 +00003639 // Clear first operand sign bit.
3640 CV.clear();
3641 if (VT == MVT::f64) {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003642 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
3643 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng82241c82007-01-05 21:37:56 +00003644 } else {
Dale Johannesen245dceb2007-09-11 18:32:33 +00003645 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
3646 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
3647 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
3648 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng82241c82007-01-05 21:37:56 +00003649 }
Dan Gohman47885522007-07-27 17:16:43 +00003650 C = ConstantVector::get(CV);
3651 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
3652 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx, NULL, 0,
3653 false, 16);
Evan Cheng82241c82007-01-05 21:37:56 +00003654 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3655
3656 // Or the value with the sign bit.
3657 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003658}
3659
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003660SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Chenge95f3912007-09-25 01:57:46 +00003661 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng9b7f0e62007-09-26 00:45:55 +00003662 SDOperand Cond;
Evan Chenge95f3912007-09-25 01:57:46 +00003663 SDOperand Op0 = Op.getOperand(0);
3664 SDOperand Op1 = Op.getOperand(1);
3665 SDOperand CC = Op.getOperand(2);
3666 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
3667 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
3668 unsigned X86CC;
3669
Evan Chenge95f3912007-09-25 01:57:46 +00003670 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng9b7f0e62007-09-26 00:45:55 +00003671 Op0, Op1, DAG)) {
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003672 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
3673 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00003674 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng9b7f0e62007-09-26 00:45:55 +00003675 }
Evan Chenge95f3912007-09-25 01:57:46 +00003676
3677 assert(isFP && "Illegal integer SetCC!");
3678
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003679 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Chenge95f3912007-09-25 01:57:46 +00003680 switch (SetCCOpcode) {
3681 default: assert(false && "Illegal floating point SetCC!");
3682 case ISD::SETOEQ: { // !PF & ZF
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003683 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00003684 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003685 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00003686 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
3687 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3688 }
3689 case ISD::SETUNE: { // PF | !ZF
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003690 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00003691 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003692 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Chenge95f3912007-09-25 01:57:46 +00003693 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
3694 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3695 }
3696 }
3697}
3698
3699
Evan Chenga9467aa2006-04-25 20:13:52 +00003700SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003701 bool addTest = true;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003702 SDOperand Cond = Op.getOperand(0);
3703 SDOperand CC;
Evan Cheng944d1e92006-01-26 02:13:10 +00003704
Evan Cheng4259a0f2006-09-11 02:19:56 +00003705 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003706 Cond = LowerSETCC(Cond, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003707
Evan Chengf5ec10b2007-10-08 22:16:29 +00003708 // If condition flag is set by a X86ISD::CMP, then use it as the condition
3709 // setting operand in place of the X86ISD::SETCC.
Evan Cheng4259a0f2006-09-11 02:19:56 +00003710 if (Cond.getOpcode() == X86ISD::SETCC) {
3711 CC = Cond.getOperand(0);
3712
Evan Cheng4259a0f2006-09-11 02:19:56 +00003713 SDOperand Cmp = Cond.getOperand(1);
3714 unsigned Opc = Cmp.getOpcode();
Evan Chengf5ec10b2007-10-08 22:16:29 +00003715 MVT::ValueType VT = Op.getValueType();
3716 bool IllegalFPCMov = false;
3717 if (VT == MVT::f32 && !X86ScalarSSEf32)
3718 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3719 else if (VT == MVT::f64 && !X86ScalarSSEf64)
3720 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003721 if ((Opc == X86ISD::CMP ||
3722 Opc == X86ISD::COMI ||
3723 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Chengf5ec10b2007-10-08 22:16:29 +00003724 Cond = Cmp;
Evan Chenge95f3912007-09-25 01:57:46 +00003725 addTest = false;
3726 }
3727 }
3728
3729 if (addTest) {
3730 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chengf5ec10b2007-10-08 22:16:29 +00003731 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Chenge95f3912007-09-25 01:57:46 +00003732 }
3733
3734 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
3735 MVT::Flag);
3736 SmallVector<SDOperand, 4> Ops;
3737 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3738 // condition is true.
3739 Ops.push_back(Op.getOperand(2));
3740 Ops.push_back(Op.getOperand(1));
3741 Ops.push_back(CC);
3742 Ops.push_back(Cond);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003743 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenge95f3912007-09-25 01:57:46 +00003744}
3745
Evan Chenga9467aa2006-04-25 20:13:52 +00003746SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003747 bool addTest = true;
3748 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003749 SDOperand Cond = Op.getOperand(1);
3750 SDOperand Dest = Op.getOperand(2);
3751 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752
Evan Chenga9467aa2006-04-25 20:13:52 +00003753 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003754 Cond = LowerSETCC(Cond, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003755
Evan Chengf5ec10b2007-10-08 22:16:29 +00003756 // If condition flag is set by a X86ISD::CMP, then use it as the condition
3757 // setting operand in place of the X86ISD::SETCC.
Evan Chenga9467aa2006-04-25 20:13:52 +00003758 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003759 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003760
Evan Cheng4259a0f2006-09-11 02:19:56 +00003761 SDOperand Cmp = Cond.getOperand(1);
3762 unsigned Opc = Cmp.getOpcode();
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003763 if (Opc == X86ISD::CMP ||
3764 Opc == X86ISD::COMI ||
3765 Opc == X86ISD::UCOMI) {
Evan Chengf5ec10b2007-10-08 22:16:29 +00003766 Cond = Cmp;
Evan Chenge95f3912007-09-25 01:57:46 +00003767 addTest = false;
3768 }
3769 }
3770
3771 if (addTest) {
3772 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003773 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Chenge95f3912007-09-25 01:57:46 +00003774 }
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00003775 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Chenge95f3912007-09-25 01:57:46 +00003776 Chain, Op.getOperand(2), CC, Cond);
3777}
3778
Evan Cheng2a330942006-05-25 00:59:30 +00003779SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3780 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003781
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003782 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003783 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003784 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003785 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003786 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003787 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003788 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003789 // TODO: Implement fastcc
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003790 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003791 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003792 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003793 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003794 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003795 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003796 }
Evan Cheng2a330942006-05-25 00:59:30 +00003797}
3798
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003799
3800// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
3801// Calls to _alloca is needed to probe the stack when allocating more than 4k
3802// bytes in one go. Touching the stack at 4K increments is necessary to ensure
3803// that the guard pages used by the OS virtual memory manager are allocated in
3804// correct sequence.
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003805SDOperand
3806X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
3807 SelectionDAG &DAG) {
Anton Korobeynikov9b91d982007-04-17 19:34:00 +00003808 assert(Subtarget->isTargetCygMing() &&
3809 "This should be used only on Cygwin/Mingw targets");
3810
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003811 // Get the inputs.
3812 SDOperand Chain = Op.getOperand(0);
3813 SDOperand Size = Op.getOperand(1);
3814 // FIXME: Ensure alignment here
3815
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003816 SDOperand Flag;
3817
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003818 MVT::ValueType IntPtr = getPointerTy();
3819 MVT::ValueType SPTy = (Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003820
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003821 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
3822 Flag = Chain.getValue(1);
3823
3824 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3825 SDOperand Ops[] = { Chain,
3826 DAG.getTargetExternalSymbol("_alloca", IntPtr),
3827 DAG.getRegister(X86::EAX, IntPtr),
3828 Flag };
3829 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
3830 Flag = Chain.getValue(1);
3831
3832 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003833
3834 std::vector<MVT::ValueType> Tys;
3835 Tys.push_back(SPTy);
3836 Tys.push_back(MVT::Other);
Anton Korobeynikovde9c8252007-07-05 20:36:08 +00003837 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
3838 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00003839}
3840
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003841SDOperand
3842X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003843 MachineFunction &MF = DAG.getMachineFunction();
3844 const Function* Fn = MF.getFunction();
3845 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003846 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003847 Fn->getName() == "main")
Chris Lattnerff0598d2007-04-17 17:21:52 +00003848 MF.getInfo<X86MachineFunctionInfo>()->setForceFramePointer(true);
Evan Chengdc614c12006-06-06 23:30:24 +00003849
Evan Cheng17e734f2006-05-23 21:06:34 +00003850 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003851 if (Subtarget->is64Bit())
3852 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003853 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003854 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003855 default:
3856 assert(0 && "Unsupported calling convention");
3857 case CallingConv::Fast:
Chris Lattner3ed3be32007-02-28 06:05:16 +00003858 // TODO: implement fastcc.
3859
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003860 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003861 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003862 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003863 case CallingConv::X86_StdCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003864 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003865 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003866 case CallingConv::X86_FastCall:
Chris Lattnerff0598d2007-04-17 17:21:52 +00003867 MF.getInfo<X86MachineFunctionInfo>()->setDecorationStyle(FastCall);
Chris Lattner3ed3be32007-02-28 06:05:16 +00003868 return LowerFastCCArguments(Op, DAG);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003869 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003870}
3871
Evan Chenga9467aa2006-04-25 20:13:52 +00003872SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3873 SDOperand InFlag(0, 0);
3874 SDOperand Chain = Op.getOperand(0);
3875 unsigned Align =
3876 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3877 if (Align == 0) Align = 1;
3878
3879 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindolaff332412007-08-27 10:18:20 +00003880 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindolab6024612007-08-27 17:48:26 +00003881 // The libc version is likely to be faster for these cases. It can use the
3882 // address value and run time information about the CPU.
Evan Chenga9467aa2006-04-25 20:13:52 +00003883 if ((Align & 3) != 0 ||
Rafael Espindolaff332412007-08-27 10:18:20 +00003884 (I && I->getValue() > Subtarget->getMinRepStrSizeThreshold())) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003885 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003886 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003887 TargetLowering::ArgListTy Args;
3888 TargetLowering::ArgListEntry Entry;
3889 Entry.Node = Op.getOperand(1);
3890 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003891 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003892 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003893 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3894 Entry.Ty = IntPtrTy;
Reid Spencere63b6512006-12-31 05:55:36 +00003895 Args.push_back(Entry);
3896 Entry.Node = Op.getOperand(3);
3897 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003898 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003899 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003900 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3901 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003902 }
Evan Chengd097e672006-03-22 02:53:00 +00003903
Evan Chenga9467aa2006-04-25 20:13:52 +00003904 MVT::ValueType AVT;
3905 SDOperand Count;
3906 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3907 unsigned BytesLeft = 0;
3908 bool TwoRepStos = false;
3909 if (ValC) {
3910 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003911 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003912
Evan Chenga9467aa2006-04-25 20:13:52 +00003913 // If the value is a constant, then we can potentially use larger sets.
3914 switch (Align & 3) {
3915 case 2: // WORD aligned
3916 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003917 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003918 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003919 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003920 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003921 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003922 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003923 Val = (Val << 8) | Val;
3924 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003925 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3926 AVT = MVT::i64;
3927 ValReg = X86::RAX;
3928 Val = (Val << 32) | Val;
3929 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003930 break;
3931 default: // Byte aligned
3932 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003933 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003934 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003935 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003936 }
3937
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003938 if (AVT > MVT::i8) {
3939 if (I) {
3940 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3941 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3942 BytesLeft = I->getValue() % UBytes;
3943 } else {
3944 assert(AVT >= MVT::i32 &&
3945 "Do not use rep;stos if not at least DWORD aligned");
3946 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
3947 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
3948 TwoRepStos = true;
3949 }
3950 }
3951
Evan Chenga9467aa2006-04-25 20:13:52 +00003952 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
3953 InFlag);
3954 InFlag = Chain.getValue(1);
3955 } else {
3956 AVT = MVT::i8;
3957 Count = Op.getOperand(3);
3958 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
3959 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00003960 }
Evan Chengb0461082006-04-24 18:01:45 +00003961
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003962 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
3963 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003964 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003965 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
3966 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003967 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00003968
Chris Lattnere56fef92007-02-25 06:40:16 +00003969 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00003970 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003971 Ops.push_back(Chain);
3972 Ops.push_back(DAG.getValueType(AVT));
3973 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003974 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00003975
Evan Chenga9467aa2006-04-25 20:13:52 +00003976 if (TwoRepStos) {
3977 InFlag = Chain.getValue(1);
3978 Count = Op.getOperand(3);
3979 MVT::ValueType CVT = Count.getValueType();
3980 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003981 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
3982 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
3983 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003984 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00003985 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003986 Ops.clear();
3987 Ops.push_back(Chain);
3988 Ops.push_back(DAG.getValueType(MVT::i8));
3989 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00003990 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003991 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003992 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00003993 SDOperand Value;
3994 unsigned Val = ValC->getValue() & 255;
3995 unsigned Offset = I->getValue() - BytesLeft;
3996 SDOperand DstAddr = Op.getOperand(1);
3997 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003998 if (BytesLeft >= 4) {
3999 Val = (Val << 8) | Val;
4000 Val = (Val << 16) | Val;
4001 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004002 Chain = DAG.getStore(Chain, Value,
4003 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4004 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004005 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004006 BytesLeft -= 4;
4007 Offset += 4;
4008 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004009 if (BytesLeft >= 2) {
4010 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004011 Chain = DAG.getStore(Chain, Value,
4012 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4013 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004014 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004015 BytesLeft -= 2;
4016 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004017 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004018 if (BytesLeft == 1) {
4019 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004020 Chain = DAG.getStore(Chain, Value,
4021 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4022 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004023 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004024 }
Evan Cheng082c8782006-03-24 07:29:27 +00004025 }
Evan Chengebf10062006-04-03 20:53:28 +00004026
Evan Chenga9467aa2006-04-25 20:13:52 +00004027 return Chain;
4028}
Evan Chengebf10062006-04-03 20:53:28 +00004029
Evan Chenga9467aa2006-04-25 20:13:52 +00004030SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004031 SDOperand ChainOp = Op.getOperand(0);
4032 SDOperand DestOp = Op.getOperand(1);
4033 SDOperand SourceOp = Op.getOperand(2);
4034 SDOperand CountOp = Op.getOperand(3);
4035 SDOperand AlignOp = Op.getOperand(4);
4036 unsigned Align = (unsigned)cast<ConstantSDNode>(AlignOp)->getValue();
Evan Chenga9467aa2006-04-25 20:13:52 +00004037 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004038
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004039 // The libc version is likely to be faster for the following cases. It can
4040 // use the address value and run time information about the CPU.
Rafael Espindolab6024612007-08-27 17:48:26 +00004041 // With glibc 2.6.1 on a core 2, coping an array of 100M longs was 30% faster
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004042
4043 // If not DWORD aligned, call memcpy.
4044 if ((Align & 3) != 0)
4045 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4046
4047 // If size is unknown, call memcpy.
4048 ConstantSDNode *I = dyn_cast<ConstantSDNode>(CountOp);
4049 if (!I)
4050 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4051
4052 // If size is more than the threshold, call memcpy.
4053 unsigned Size = I->getValue();
4054 if (Size > Subtarget->getMinRepStrSizeThreshold())
4055 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
4056
4057 return LowerMEMCPYInline(ChainOp, DestOp, SourceOp, Size, Align, DAG);
4058}
4059
4060SDOperand X86TargetLowering::LowerMEMCPYCall(SDOperand Chain,
4061 SDOperand Dest,
4062 SDOperand Source,
4063 SDOperand Count,
4064 SelectionDAG &DAG) {
4065 MVT::ValueType IntPtr = getPointerTy();
4066 TargetLowering::ArgListTy Args;
4067 TargetLowering::ArgListEntry Entry;
4068 Entry.Ty = getTargetData()->getIntPtrType();
4069 Entry.Node = Dest; Args.push_back(Entry);
4070 Entry.Node = Source; Args.push_back(Entry);
4071 Entry.Node = Count; Args.push_back(Entry);
4072 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004073 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004074 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004075 return CallResult.second;
4076}
Evan Chenga9467aa2006-04-25 20:13:52 +00004077
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004078SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4079 SDOperand Dest,
4080 SDOperand Source,
4081 unsigned Size,
4082 unsigned Align,
4083 SelectionDAG &DAG) {
Evan Chenga9467aa2006-04-25 20:13:52 +00004084 MVT::ValueType AVT;
Evan Chenga9467aa2006-04-25 20:13:52 +00004085 unsigned BytesLeft = 0;
Evan Chenga9467aa2006-04-25 20:13:52 +00004086 switch (Align & 3) {
4087 case 2: // WORD aligned
4088 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004089 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004090 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004091 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004092 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4093 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004094 break;
4095 default: // Byte aligned
4096 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00004097 break;
4098 }
4099
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004100 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4101 SDOperand Count = DAG.getConstant(Size / UBytes, getPointerTy());
4102 BytesLeft = Size % UBytes;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004103
Evan Chenga9467aa2006-04-25 20:13:52 +00004104 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004105 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4106 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004107 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004108 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004109 Dest, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004110 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004111 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004112 Source, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004113 InFlag = Chain.getValue(1);
4114
Chris Lattnere56fef92007-02-25 06:40:16 +00004115 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004116 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004117 Ops.push_back(Chain);
4118 Ops.push_back(DAG.getValueType(AVT));
4119 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004120 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004121
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004122 if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004123 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004124 unsigned Offset = Size - BytesLeft;
4125 SDOperand DstAddr = Dest;
Evan Chenga9467aa2006-04-25 20:13:52 +00004126 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola6c04ac12007-09-28 12:53:01 +00004127 SDOperand SrcAddr = Source;
Evan Chenga9467aa2006-04-25 20:13:52 +00004128 MVT::ValueType SrcVT = SrcAddr.getValueType();
4129 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004130 if (BytesLeft >= 4) {
4131 Value = DAG.getLoad(MVT::i32, Chain,
4132 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4133 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004134 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004135 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004136 Chain = DAG.getStore(Chain, Value,
4137 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4138 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004139 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004140 BytesLeft -= 4;
4141 Offset += 4;
4142 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 if (BytesLeft >= 2) {
4144 Value = DAG.getLoad(MVT::i16, Chain,
4145 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4146 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004147 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004148 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004149 Chain = DAG.getStore(Chain, Value,
4150 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4151 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004152 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004153 BytesLeft -= 2;
4154 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004155 }
4156
Evan Chenga9467aa2006-04-25 20:13:52 +00004157 if (BytesLeft == 1) {
4158 Value = DAG.getLoad(MVT::i8, Chain,
4159 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4160 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004161 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004162 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004163 Chain = DAG.getStore(Chain, Value,
4164 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4165 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004166 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004167 }
Evan Chengcbffa462006-03-31 19:22:53 +00004168 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004169
4170 return Chain;
4171}
4172
4173SDOperand
4174X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004175 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004176 SDOperand TheOp = Op.getOperand(0);
4177 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004178 if (Subtarget->is64Bit()) {
4179 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4180 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4181 MVT::i64, Copy1.getValue(2));
4182 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4183 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004184 SDOperand Ops[] = {
4185 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4186 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004187
4188 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004189 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004190 }
Chris Lattner35a08552007-02-25 07:10:00 +00004191
4192 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4193 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4194 MVT::i32, Copy1.getValue(2));
4195 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4196 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4197 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004198}
4199
4200SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004201 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4202
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004203 if (!Subtarget->is64Bit()) {
4204 // vastart just stores the address of the VarArgsFrameIndex slot into the
4205 // memory location argument.
4206 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004207 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4208 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004209 }
4210
4211 // __va_list_tag:
4212 // gp_offset (0 - 6 * 8)
4213 // fp_offset (48 - 48 + 8 * 16)
4214 // overflow_arg_area (point to parameters coming in memory).
4215 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004216 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004217 SDOperand FIN = Op.getOperand(1);
4218 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004219 SDOperand Store = DAG.getStore(Op.getOperand(0),
4220 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004221 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004222 MemOps.push_back(Store);
4223
4224 // Store fp_offset
4225 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4226 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004227 Store = DAG.getStore(Op.getOperand(0),
4228 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004229 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004230 MemOps.push_back(Store);
4231
4232 // Store ptr to overflow_arg_area
4233 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4234 DAG.getConstant(4, getPointerTy()));
4235 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004236 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4237 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004238 MemOps.push_back(Store);
4239
4240 // Store ptr to reg_save_area.
4241 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4242 DAG.getConstant(8, getPointerTy()));
4243 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004244 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4245 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004246 MemOps.push_back(Store);
4247 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004248}
4249
Evan Chengdeaea252007-03-02 23:16:35 +00004250SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4251 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4252 SDOperand Chain = Op.getOperand(0);
4253 SDOperand DstPtr = Op.getOperand(1);
4254 SDOperand SrcPtr = Op.getOperand(2);
4255 SrcValueSDNode *DstSV = cast<SrcValueSDNode>(Op.getOperand(3));
4256 SrcValueSDNode *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4));
4257
4258 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr,
4259 SrcSV->getValue(), SrcSV->getOffset());
4260 Chain = SrcPtr.getValue(1);
4261 for (unsigned i = 0; i < 3; ++i) {
4262 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr,
4263 SrcSV->getValue(), SrcSV->getOffset());
4264 Chain = Val.getValue(1);
4265 Chain = DAG.getStore(Chain, Val, DstPtr,
4266 DstSV->getValue(), DstSV->getOffset());
4267 if (i == 2)
4268 break;
4269 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
4270 DAG.getConstant(8, getPointerTy()));
4271 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
4272 DAG.getConstant(8, getPointerTy()));
4273 }
4274 return Chain;
4275}
4276
Evan Chenga9467aa2006-04-25 20:13:52 +00004277SDOperand
4278X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4279 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4280 switch (IntNo) {
4281 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004282 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004283 case Intrinsic::x86_sse_comieq_ss:
4284 case Intrinsic::x86_sse_comilt_ss:
4285 case Intrinsic::x86_sse_comile_ss:
4286 case Intrinsic::x86_sse_comigt_ss:
4287 case Intrinsic::x86_sse_comige_ss:
4288 case Intrinsic::x86_sse_comineq_ss:
4289 case Intrinsic::x86_sse_ucomieq_ss:
4290 case Intrinsic::x86_sse_ucomilt_ss:
4291 case Intrinsic::x86_sse_ucomile_ss:
4292 case Intrinsic::x86_sse_ucomigt_ss:
4293 case Intrinsic::x86_sse_ucomige_ss:
4294 case Intrinsic::x86_sse_ucomineq_ss:
4295 case Intrinsic::x86_sse2_comieq_sd:
4296 case Intrinsic::x86_sse2_comilt_sd:
4297 case Intrinsic::x86_sse2_comile_sd:
4298 case Intrinsic::x86_sse2_comigt_sd:
4299 case Intrinsic::x86_sse2_comige_sd:
4300 case Intrinsic::x86_sse2_comineq_sd:
4301 case Intrinsic::x86_sse2_ucomieq_sd:
4302 case Intrinsic::x86_sse2_ucomilt_sd:
4303 case Intrinsic::x86_sse2_ucomile_sd:
4304 case Intrinsic::x86_sse2_ucomigt_sd:
4305 case Intrinsic::x86_sse2_ucomige_sd:
4306 case Intrinsic::x86_sse2_ucomineq_sd: {
4307 unsigned Opc = 0;
4308 ISD::CondCode CC = ISD::SETCC_INVALID;
4309 switch (IntNo) {
4310 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004311 case Intrinsic::x86_sse_comieq_ss:
4312 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004313 Opc = X86ISD::COMI;
4314 CC = ISD::SETEQ;
4315 break;
Evan Cheng78038292006-04-05 23:38:46 +00004316 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004317 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004318 Opc = X86ISD::COMI;
4319 CC = ISD::SETLT;
4320 break;
4321 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004322 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004323 Opc = X86ISD::COMI;
4324 CC = ISD::SETLE;
4325 break;
4326 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004327 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004328 Opc = X86ISD::COMI;
4329 CC = ISD::SETGT;
4330 break;
4331 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004332 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004333 Opc = X86ISD::COMI;
4334 CC = ISD::SETGE;
4335 break;
4336 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004337 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004338 Opc = X86ISD::COMI;
4339 CC = ISD::SETNE;
4340 break;
4341 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004342 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004343 Opc = X86ISD::UCOMI;
4344 CC = ISD::SETEQ;
4345 break;
4346 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004347 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004348 Opc = X86ISD::UCOMI;
4349 CC = ISD::SETLT;
4350 break;
4351 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004352 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004353 Opc = X86ISD::UCOMI;
4354 CC = ISD::SETLE;
4355 break;
4356 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004357 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004358 Opc = X86ISD::UCOMI;
4359 CC = ISD::SETGT;
4360 break;
4361 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004362 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004363 Opc = X86ISD::UCOMI;
4364 CC = ISD::SETGE;
4365 break;
4366 case Intrinsic::x86_sse_ucomineq_ss:
4367 case Intrinsic::x86_sse2_ucomineq_sd:
4368 Opc = X86ISD::UCOMI;
4369 CC = ISD::SETNE;
4370 break;
Evan Cheng78038292006-04-05 23:38:46 +00004371 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004372
Evan Chenga9467aa2006-04-25 20:13:52 +00004373 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004374 SDOperand LHS = Op.getOperand(1);
4375 SDOperand RHS = Op.getOperand(2);
4376 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004377
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004378 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4379 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4380 DAG.getConstant(X86CC, MVT::i8), Cond);
4381 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004382 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004383 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004384}
Evan Cheng6af02632005-12-20 06:22:03 +00004385
Nate Begemaneda59972007-01-29 22:58:52 +00004386SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4387 // Depths > 0 not supported yet!
4388 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4389 return SDOperand();
4390
4391 // Just load the return address
4392 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4393 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4394}
4395
4396SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4397 // Depths > 0 not supported yet!
4398 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4399 return SDOperand();
4400
4401 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4402 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4403 DAG.getConstant(4, getPointerTy()));
4404}
4405
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004406SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
4407 SelectionDAG &DAG) {
4408 // Is not yet supported on x86-64
4409 if (Subtarget->is64Bit())
4410 return SDOperand();
4411
4412 return DAG.getConstant(8, getPointerTy());
4413}
4414
4415SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
4416{
4417 assert(!Subtarget->is64Bit() &&
4418 "Lowering of eh_return builtin is not supported yet on x86-64");
4419
4420 MachineFunction &MF = DAG.getMachineFunction();
4421 SDOperand Chain = Op.getOperand(0);
4422 SDOperand Offset = Op.getOperand(1);
4423 SDOperand Handler = Op.getOperand(2);
4424
4425 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
4426 getPointerTy());
4427
4428 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
4429 DAG.getConstant(-4UL, getPointerTy()));
4430 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
4431 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
4432 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
4433 MF.addLiveOut(X86::ECX);
4434
4435 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
4436 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
4437}
4438
Duncan Sandsce388532007-07-27 20:02:49 +00004439SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
4440 SelectionDAG &DAG) {
4441 SDOperand Root = Op.getOperand(0);
4442 SDOperand Trmp = Op.getOperand(1); // trampoline
4443 SDOperand FPtr = Op.getOperand(2); // nested function
4444 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
4445
4446 SrcValueSDNode *TrmpSV = cast<SrcValueSDNode>(Op.getOperand(4));
4447
4448 if (Subtarget->is64Bit()) {
4449 return SDOperand(); // not yet supported
4450 } else {
4451 Function *Func = (Function *)
4452 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
4453 unsigned CC = Func->getCallingConv();
Duncan Sands77414272007-08-29 19:01:20 +00004454 unsigned NestReg;
Duncan Sandsce388532007-07-27 20:02:49 +00004455
4456 switch (CC) {
4457 default:
4458 assert(0 && "Unsupported calling convention");
4459 case CallingConv::C:
4460 case CallingConv::Fast:
4461 case CallingConv::X86_StdCall: {
4462 // Pass 'nest' parameter in ECX.
4463 // Must be kept in sync with X86CallingConv.td
Duncan Sands77414272007-08-29 19:01:20 +00004464 NestReg = X86::ECX;
Duncan Sandsce388532007-07-27 20:02:49 +00004465
4466 // Check that ECX wasn't needed by an 'inreg' parameter.
4467 const FunctionType *FTy = Func->getFunctionType();
4468 const ParamAttrsList *Attrs = FTy->getParamAttrs();
4469
4470 if (Attrs && !Func->isVarArg()) {
4471 unsigned InRegCount = 0;
4472 unsigned Idx = 1;
4473
4474 for (FunctionType::param_iterator I = FTy->param_begin(),
4475 E = FTy->param_end(); I != E; ++I, ++Idx)
4476 if (Attrs->paramHasAttr(Idx, ParamAttr::InReg))
4477 // FIXME: should only count parameters that are lowered to integers.
4478 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
4479
4480 if (InRegCount > 2) {
4481 cerr << "Nest register in use - reduce number of inreg parameters!\n";
4482 abort();
4483 }
4484 }
4485 break;
4486 }
4487 case CallingConv::X86_FastCall:
4488 // Pass 'nest' parameter in EAX.
4489 // Must be kept in sync with X86CallingConv.td
Duncan Sands77414272007-08-29 19:01:20 +00004490 NestReg = X86::EAX;
Duncan Sandsce388532007-07-27 20:02:49 +00004491 break;
4492 }
4493
Duncan Sands77414272007-08-29 19:01:20 +00004494 const X86InstrInfo *TII =
4495 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
4496
Duncan Sandsce388532007-07-27 20:02:49 +00004497 SDOperand OutChains[4];
4498 SDOperand Addr, Disp;
4499
4500 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
4501 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
4502
Duncan Sands77414272007-08-29 19:01:20 +00004503 unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
4504 unsigned char N86Reg = ((X86RegisterInfo&)RegInfo).getX86RegNum(NestReg);
4505 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Duncan Sandsce388532007-07-27 20:02:49 +00004506 Trmp, TrmpSV->getValue(), TrmpSV->getOffset());
4507
4508 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
4509 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpSV->getValue(),
4510 TrmpSV->getOffset() + 1, false, 1);
4511
Duncan Sands77414272007-08-29 19:01:20 +00004512 unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsce388532007-07-27 20:02:49 +00004513 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
4514 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
4515 TrmpSV->getValue() + 5, TrmpSV->getOffset());
4516
4517 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
4518 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpSV->getValue(),
4519 TrmpSV->getOffset() + 6, false, 1);
4520
Duncan Sands86e01192007-09-11 14:10:23 +00004521 SDOperand Ops[] =
4522 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
4523 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsce388532007-07-27 20:02:49 +00004524 }
4525}
4526
Evan Chenga9467aa2006-04-25 20:13:52 +00004527/// LowerOperation - Provide custom lowering hooks for some operations.
4528///
4529SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4530 switch (Op.getOpcode()) {
4531 default: assert(0 && "Should not custom lower this!");
4532 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4533 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4534 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4535 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4536 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4537 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4538 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004539 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004540 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4541 case ISD::SHL_PARTS:
4542 case ISD::SRA_PARTS:
4543 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4544 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4545 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4546 case ISD::FABS: return LowerFABS(Op, DAG);
4547 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004548 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004549 case ISD::SETCC: return LowerSETCC(Op, DAG);
4550 case ISD::SELECT: return LowerSELECT(Op, DAG);
4551 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004552 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004553 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004554 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004555 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004556 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4557 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4558 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4559 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengdeaea252007-03-02 23:16:35 +00004560 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004561 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004562 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4563 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004564 case ISD::FRAME_TO_ARGS_OFFSET:
4565 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +00004566 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004567 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsce388532007-07-27 20:02:49 +00004568 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004569 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004570 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004571}
4572
Evan Cheng6af02632005-12-20 06:22:03 +00004573const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4574 switch (Opcode) {
4575 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004576 case X86ISD::SHLD: return "X86ISD::SHLD";
4577 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004578 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004579 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004580 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004581 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004582 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004583 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004584 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4585 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4586 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004587 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004588 case X86ISD::FST: return "X86ISD::FST";
4589 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004590 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004591 case X86ISD::CALL: return "X86ISD::CALL";
4592 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4593 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4594 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004595 case X86ISD::COMI: return "X86ISD::COMI";
4596 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004597 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004598 case X86ISD::CMOV: return "X86ISD::CMOV";
4599 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004600 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004601 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4602 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng5588de92006-02-18 00:15:05 +00004603 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004604 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004605 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004606 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004607 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004608 case X86ISD::FMAX: return "X86ISD::FMAX";
4609 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman57111e72007-07-10 00:05:58 +00004610 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
4611 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venancio25188892007-04-20 21:38:10 +00004612 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
4613 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov383a3242007-07-14 14:06:15 +00004614 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Evan Cheng6af02632005-12-20 06:22:03 +00004615 }
4616}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004617
Chris Lattner1eb94d92007-03-30 23:15:24 +00004618// isLegalAddressingMode - Return true if the addressing mode represented
4619// by AM is legal for this target, for a load/store of the specified type.
4620bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
4621 const Type *Ty) const {
4622 // X86 supports extremely general addressing modes.
4623
4624 // X86 allows a sign-extended 32-bit immediate field as a displacement.
4625 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
4626 return false;
4627
4628 if (AM.BaseGV) {
Evan Chengd3d92892007-08-01 23:46:47 +00004629 // We can only fold this if we don't need an extra load.
Chris Lattner1eb94d92007-03-30 23:15:24 +00004630 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
4631 return false;
Evan Chengd3d92892007-08-01 23:46:47 +00004632
4633 // X86-64 only supports addr of globals in small code model.
4634 if (Subtarget->is64Bit()) {
4635 if (getTargetMachine().getCodeModel() != CodeModel::Small)
4636 return false;
4637 // If lower 4G is not available, then we must use rip-relative addressing.
4638 if (AM.BaseOffs || AM.Scale > 1)
4639 return false;
4640 }
Chris Lattner1eb94d92007-03-30 23:15:24 +00004641 }
4642
4643 switch (AM.Scale) {
4644 case 0:
4645 case 1:
4646 case 2:
4647 case 4:
4648 case 8:
4649 // These scales always work.
4650 break;
4651 case 3:
4652 case 5:
4653 case 9:
4654 // These scales are formed with basereg+scalereg. Only accept if there is
4655 // no basereg yet.
4656 if (AM.HasBaseReg)
4657 return false;
4658 break;
4659 default: // Other stuff never works.
4660 return false;
4661 }
4662
4663 return true;
4664}
4665
4666
Evan Cheng02612422006-07-05 22:17:51 +00004667/// isShuffleMaskLegal - Targets can use this to indicate that they only
4668/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4669/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4670/// are assumed to be legal.
4671bool
4672X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4673 // Only do shuffles on 128-bit vector types for now.
4674 if (MVT::getSizeInBits(VT) == 64) return false;
4675 return (Mask.Val->getNumOperands() <= 4 ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004676 isIdentityMask(Mask.Val) ||
4677 isIdentityMask(Mask.Val, true) ||
Evan Cheng02612422006-07-05 22:17:51 +00004678 isSplatMask(Mask.Val) ||
4679 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4680 X86::isUNPCKLMask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004681 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng02612422006-07-05 22:17:51 +00004682 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Chengcea02ff2007-06-19 00:02:56 +00004683 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng02612422006-07-05 22:17:51 +00004684}
4685
4686bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4687 MVT::ValueType EVT,
4688 SelectionDAG &DAG) const {
4689 unsigned NumElts = BVOps.size();
4690 // Only do shuffles on 128-bit vector types for now.
4691 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4692 if (NumElts == 2) return true;
4693 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004694 return (isMOVLMask(&BVOps[0], 4) ||
4695 isCommutedMOVL(&BVOps[0], 4, true) ||
4696 isSHUFPMask(&BVOps[0], 4) ||
4697 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004698 }
4699 return false;
4700}
4701
4702//===----------------------------------------------------------------------===//
4703// X86 Scheduler Hooks
4704//===----------------------------------------------------------------------===//
4705
4706MachineBasicBlock *
4707X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4708 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004709 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004710 switch (MI->getOpcode()) {
4711 default: assert(false && "Unexpected instr type to insert");
4712 case X86::CMOV_FR32:
4713 case X86::CMOV_FR64:
4714 case X86::CMOV_V4F32:
4715 case X86::CMOV_V2F64:
Evan Cheng5fb5a1f2007-09-29 00:00:36 +00004716 case X86::CMOV_V2I64: {
Evan Cheng02612422006-07-05 22:17:51 +00004717 // To "insert" a SELECT_CC instruction, we actually have to insert the
4718 // diamond control-flow pattern. The incoming instruction knows the
4719 // destination vreg to set, the condition code register to branch on, the
4720 // true/false values to select between, and a branch opcode to use.
4721 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4722 ilist<MachineBasicBlock>::iterator It = BB;
4723 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004724
Evan Cheng02612422006-07-05 22:17:51 +00004725 // thisMBB:
4726 // ...
4727 // TrueVal = ...
4728 // cmpTY ccX, r1, r2
4729 // bCC copy1MBB
4730 // fallthrough --> copy0MBB
4731 MachineBasicBlock *thisMBB = BB;
4732 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4733 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004734 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004735 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004736 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004737 MachineFunction *F = BB->getParent();
4738 F->getBasicBlockList().insert(It, copy0MBB);
4739 F->getBasicBlockList().insert(It, sinkMBB);
4740 // Update machine-CFG edges by first adding all successors of the current
4741 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004742 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004743 e = BB->succ_end(); i != e; ++i)
4744 sinkMBB->addSuccessor(*i);
4745 // Next, remove all successors of the current block, and add the true
4746 // and fallthrough blocks as its successors.
4747 while(!BB->succ_empty())
4748 BB->removeSuccessor(BB->succ_begin());
4749 BB->addSuccessor(copy0MBB);
4750 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004751
Evan Cheng02612422006-07-05 22:17:51 +00004752 // copy0MBB:
4753 // %FalseValue = ...
4754 // # fallthrough to sinkMBB
4755 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004756
Evan Cheng02612422006-07-05 22:17:51 +00004757 // Update machine-CFG edges
4758 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004759
Evan Cheng02612422006-07-05 22:17:51 +00004760 // sinkMBB:
4761 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4762 // ...
4763 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004764 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004765 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4766 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4767
4768 delete MI; // The pseudo instruction is gone now.
4769 return BB;
4770 }
4771
Dale Johannesena2b3c172007-07-03 00:53:03 +00004772 case X86::FP32_TO_INT16_IN_MEM:
4773 case X86::FP32_TO_INT32_IN_MEM:
4774 case X86::FP32_TO_INT64_IN_MEM:
4775 case X86::FP64_TO_INT16_IN_MEM:
4776 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00004777 case X86::FP64_TO_INT64_IN_MEM:
4778 case X86::FP80_TO_INT16_IN_MEM:
4779 case X86::FP80_TO_INT32_IN_MEM:
4780 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng02612422006-07-05 22:17:51 +00004781 // Change the floating point control register to use "round towards zero"
4782 // mode when truncating to an integer value.
4783 MachineFunction *F = BB->getParent();
4784 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004785 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004786
4787 // Load the old value of the high byte of the control word...
4788 unsigned OldCW =
4789 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004790 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004791
4792 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004793 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4794 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004795
4796 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004797 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004798
4799 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004800 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4801 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004802
4803 // Get the X86 opcode to use.
4804 unsigned Opc;
4805 switch (MI->getOpcode()) {
4806 default: assert(0 && "illegal opcode!");
Dale Johannesen3d7008c2007-07-04 21:07:47 +00004807 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
4808 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
4809 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
4810 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
4811 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
4812 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen57c6ac5f2007-08-07 01:17:37 +00004813 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
4814 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
4815 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng02612422006-07-05 22:17:51 +00004816 }
4817
4818 X86AddressMode AM;
4819 MachineOperand &Op = MI->getOperand(0);
4820 if (Op.isRegister()) {
4821 AM.BaseType = X86AddressMode::RegBase;
4822 AM.Base.Reg = Op.getReg();
4823 } else {
4824 AM.BaseType = X86AddressMode::FrameIndexBase;
4825 AM.Base.FrameIndex = Op.getFrameIndex();
4826 }
4827 Op = MI->getOperand(1);
4828 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004829 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004830 Op = MI->getOperand(2);
4831 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004832 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004833 Op = MI->getOperand(3);
4834 if (Op.isGlobalAddress()) {
4835 AM.GV = Op.getGlobal();
4836 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004837 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004838 }
Evan Cheng20350c42006-11-27 23:37:22 +00004839 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4840 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004841
4842 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004843 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004844
4845 delete MI; // The pseudo instruction is gone now.
4846 return BB;
4847 }
4848 }
4849}
4850
4851//===----------------------------------------------------------------------===//
4852// X86 Optimization Hooks
4853//===----------------------------------------------------------------------===//
4854
Nate Begeman8a77efe2006-02-16 21:11:51 +00004855void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4856 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004857 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004858 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00004859 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004860 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004861 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004862 assert((Opc >= ISD::BUILTIN_OP_END ||
4863 Opc == ISD::INTRINSIC_WO_CHAIN ||
4864 Opc == ISD::INTRINSIC_W_CHAIN ||
4865 Opc == ISD::INTRINSIC_VOID) &&
4866 "Should use MaskedValueIsZero if you don't know whether Op"
4867 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004868
Evan Cheng6d196db2006-04-05 06:11:20 +00004869 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004870 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004871 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004872 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004873 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4874 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004875 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004876}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004877
Evan Cheng5987cfb2006-07-07 08:33:52 +00004878/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4879/// element of the result of the vector shuffle.
4880static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4881 MVT::ValueType VT = N->getValueType(0);
4882 SDOperand PermMask = N->getOperand(2);
4883 unsigned NumElems = PermMask.getNumOperands();
4884 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4885 i %= NumElems;
4886 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4887 return (i == 0)
Dan Gohman5c441312007-06-14 22:58:02 +00004888 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004889 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4890 SDOperand Idx = PermMask.getOperand(i);
4891 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman5c441312007-06-14 22:58:02 +00004892 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004893 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4894 }
4895 return SDOperand();
4896}
4897
4898/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4899/// node is a GlobalAddress + an offset.
4900static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004901 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004902 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004903 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4904 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4905 return true;
4906 }
Evan Chengae1cd752006-11-30 21:55:46 +00004907 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004908 SDOperand N1 = N->getOperand(0);
4909 SDOperand N2 = N->getOperand(1);
4910 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4911 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4912 if (V) {
4913 Offset += V->getSignExtended();
4914 return true;
4915 }
4916 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4917 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4918 if (V) {
4919 Offset += V->getSignExtended();
4920 return true;
4921 }
4922 }
4923 }
4924 return false;
4925}
4926
4927/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4928/// + Dist * Size.
4929static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4930 MachineFrameInfo *MFI) {
4931 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4932 return false;
4933
4934 SDOperand Loc = N->getOperand(1);
4935 SDOperand BaseLoc = Base->getOperand(1);
4936 if (Loc.getOpcode() == ISD::FrameIndex) {
4937 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4938 return false;
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00004939 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
4940 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng5987cfb2006-07-07 08:33:52 +00004941 int FS = MFI->getObjectSize(FI);
4942 int BFS = MFI->getObjectSize(BFI);
4943 if (FS != BFS || FS != Size) return false;
4944 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4945 } else {
4946 GlobalValue *GV1 = NULL;
4947 GlobalValue *GV2 = NULL;
4948 int64_t Offset1 = 0;
4949 int64_t Offset2 = 0;
4950 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4951 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4952 if (isGA1 && isGA2 && GV1 == GV2)
4953 return Offset1 == (Offset2 + Dist*Size);
4954 }
4955
4956 return false;
4957}
4958
Evan Cheng79cf9a52006-07-10 21:37:44 +00004959static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4960 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004961 GlobalValue *GV;
4962 int64_t Offset;
4963 if (isGAPlusOffset(Base, GV, Offset))
4964 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4965 else {
4966 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
Dan Gohmanb6a8ae22007-07-23 20:24:29 +00004967 int BFI = cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004968 if (BFI < 0)
4969 // Fixed objects do not specify alignment, however the offsets are known.
4970 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4971 (MFI->getObjectOffset(BFI) % 16) == 0);
4972 else
4973 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004974 }
4975 return false;
4976}
4977
4978
4979/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4980/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4981/// if the load addresses are consecutive, non-overlapping, and in the right
4982/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004983static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4984 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004985 MachineFunction &MF = DAG.getMachineFunction();
4986 MachineFrameInfo *MFI = MF.getFrameInfo();
4987 MVT::ValueType VT = N->getValueType(0);
Dan Gohman5c441312007-06-14 22:58:02 +00004988 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004989 SDOperand PermMask = N->getOperand(2);
4990 int NumElems = (int)PermMask.getNumOperands();
4991 SDNode *Base = NULL;
4992 for (int i = 0; i < NumElems; ++i) {
4993 SDOperand Idx = PermMask.getOperand(i);
4994 if (Idx.getOpcode() == ISD::UNDEF) {
4995 if (!Base) return SDOperand();
4996 } else {
4997 SDOperand Arg =
4998 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004999 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00005000 return SDOperand();
5001 if (!Base)
5002 Base = Arg.Val;
5003 else if (!isConsecutiveLoad(Arg.Val, Base,
5004 i, MVT::getSizeInBits(EVT)/8,MFI))
5005 return SDOperand();
5006 }
5007 }
5008
Evan Cheng79cf9a52006-07-10 21:37:44 +00005009 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohman47885522007-07-27 17:16:43 +00005010 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Chenge71fe34d2006-10-09 20:57:25 +00005011 if (isAlign16) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00005012 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman47885522007-07-27 17:16:43 +00005013 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chenge71fe34d2006-10-09 20:57:25 +00005014 } else {
Dan Gohman47885522007-07-27 17:16:43 +00005015 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5016 LD->getSrcValueOffset(), LD->isVolatile(),
5017 LD->getAlignment());
Evan Cheng5c68bba2006-08-11 07:35:45 +00005018 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00005019}
5020
Chris Lattner9259b1e2006-10-04 06:57:07 +00005021/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5022static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5023 const X86Subtarget *Subtarget) {
5024 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005025
Chris Lattner9259b1e2006-10-04 06:57:07 +00005026 // If we have SSE[12] support, try to form min/max nodes.
5027 if (Subtarget->hasSSE2() &&
5028 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5029 if (Cond.getOpcode() == ISD::SETCC) {
5030 // Get the LHS/RHS of the select.
5031 SDOperand LHS = N->getOperand(1);
5032 SDOperand RHS = N->getOperand(2);
5033 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005034
Evan Cheng49683ba2006-11-10 21:43:37 +00005035 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00005036 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005037 switch (CC) {
5038 default: break;
5039 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5040 case ISD::SETULE:
5041 case ISD::SETLE:
5042 if (!UnsafeFPMath) break;
5043 // FALL THROUGH.
5044 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5045 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005046 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005047 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005048
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005049 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5050 case ISD::SETUGT:
5051 case ISD::SETGT:
5052 if (!UnsafeFPMath) break;
5053 // FALL THROUGH.
5054 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5055 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005056 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005057 break;
5058 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005059 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005060 switch (CC) {
5061 default: break;
5062 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5063 case ISD::SETUGT:
5064 case ISD::SETGT:
5065 if (!UnsafeFPMath) break;
5066 // FALL THROUGH.
5067 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5068 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00005069 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005070 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005071
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005072 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5073 case ISD::SETULE:
5074 case ISD::SETLE:
5075 if (!UnsafeFPMath) break;
5076 // FALL THROUGH.
5077 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5078 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00005079 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00005080 break;
5081 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00005082 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005083
Evan Cheng49683ba2006-11-10 21:43:37 +00005084 if (Opcode)
5085 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005086 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005087
Chris Lattner9259b1e2006-10-04 06:57:07 +00005088 }
5089
5090 return SDOperand();
5091}
5092
5093
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005094SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00005095 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00005096 SelectionDAG &DAG = DCI.DAG;
5097 switch (N->getOpcode()) {
5098 default: break;
5099 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00005100 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00005101 case ISD::SELECT:
5102 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00005103 }
5104
5105 return SDOperand();
5106}
5107
Evan Cheng02612422006-07-05 22:17:51 +00005108//===----------------------------------------------------------------------===//
5109// X86 Inline Assembly Support
5110//===----------------------------------------------------------------------===//
5111
Chris Lattner298ef372006-07-11 02:54:03 +00005112/// getConstraintType - Given a constraint letter, return the type of
5113/// constraint it is for this target.
5114X86TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00005115X86TargetLowering::getConstraintType(const std::string &Constraint) const {
5116 if (Constraint.size() == 1) {
5117 switch (Constraint[0]) {
5118 case 'A':
5119 case 'r':
5120 case 'R':
5121 case 'l':
5122 case 'q':
5123 case 'Q':
5124 case 'x':
5125 case 'Y':
5126 return C_RegisterClass;
5127 default:
5128 break;
5129 }
Chris Lattner298ef372006-07-11 02:54:03 +00005130 }
Chris Lattnerd6855142007-03-25 02:14:49 +00005131 return TargetLowering::getConstraintType(Constraint);
Chris Lattner298ef372006-07-11 02:54:03 +00005132}
5133
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005134/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
5135/// vector. If it is invalid, don't add anything to Ops.
5136void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
5137 char Constraint,
5138 std::vector<SDOperand>&Ops,
5139 SelectionDAG &DAG) {
5140 SDOperand Result(0, 0);
5141
Chris Lattner44daa502006-10-31 20:13:11 +00005142 switch (Constraint) {
5143 default: break;
Devang Patelb38c2ec2007-03-17 00:13:28 +00005144 case 'I':
Chris Lattner03a643a2007-03-25 01:57:35 +00005145 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005146 if (C->getValue() <= 31) {
5147 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5148 break;
5149 }
Devang Patelb38c2ec2007-03-17 00:13:28 +00005150 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005151 return;
Chris Lattner03a643a2007-03-25 01:57:35 +00005152 case 'N':
5153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005154 if (C->getValue() <= 255) {
5155 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
5156 break;
5157 }
Chris Lattner03a643a2007-03-25 01:57:35 +00005158 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005159 return;
Chris Lattner83df45a2007-05-03 16:52:29 +00005160 case 'i': {
Chris Lattner44daa502006-10-31 20:13:11 +00005161 // Literal immediates are always ok.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005162 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
5163 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
5164 break;
5165 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005166
Chris Lattner83df45a2007-05-03 16:52:29 +00005167 // If we are in non-pic codegen mode, we allow the address of a global (with
5168 // an optional displacement) to be used with 'i'.
5169 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
5170 int64_t Offset = 0;
5171
5172 // Match either (GA) or (GA+C)
5173 if (GA) {
5174 Offset = GA->getOffset();
5175 } else if (Op.getOpcode() == ISD::ADD) {
5176 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5177 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5178 if (C && GA) {
5179 Offset = GA->getOffset()+C->getValue();
5180 } else {
5181 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5182 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
5183 if (C && GA)
5184 Offset = GA->getOffset()+C->getValue();
5185 else
5186 C = 0, GA = 0;
5187 }
5188 }
5189
5190 if (GA) {
5191 // If addressing this global requires a load (e.g. in PIC mode), we can't
5192 // match.
5193 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
5194 false))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005195 return;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005196
Chris Lattner83df45a2007-05-03 16:52:29 +00005197 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5198 Offset);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005199 Result = Op;
5200 break;
Chris Lattner44daa502006-10-31 20:13:11 +00005201 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005202
Chris Lattner44daa502006-10-31 20:13:11 +00005203 // Otherwise, not valid for this mode.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005204 return;
Chris Lattner44daa502006-10-31 20:13:11 +00005205 }
Chris Lattner83df45a2007-05-03 16:52:29 +00005206 }
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00005207
5208 if (Result.Val) {
5209 Ops.push_back(Result);
5210 return;
5211 }
5212 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner44daa502006-10-31 20:13:11 +00005213}
5214
Chris Lattnerc642aa52006-01-31 19:43:35 +00005215std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005216getRegClassForInlineAsmConstraint(const std::string &Constraint,
5217 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005218 if (Constraint.size() == 1) {
5219 // FIXME: not handling fp-stack yet!
Chris Lattnerc642aa52006-01-31 19:43:35 +00005220 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005221 default: break; // Unknown constraint letter
5222 case 'A': // EAX/EDX
5223 if (VT == MVT::i32 || VT == MVT::i64)
5224 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5225 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005226 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5227 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005228 if (VT == MVT::i32)
5229 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5230 else if (VT == MVT::i16)
5231 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5232 else if (VT == MVT::i8)
Evan Chengb2823da2007-08-13 23:27:11 +00005233 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005234 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005235 }
5236 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005237
Chris Lattner7ad77df2006-02-22 00:56:39 +00005238 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005239}
Chris Lattner524129d2006-07-31 23:26:50 +00005240
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005241std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005242X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5243 MVT::ValueType VT) const {
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005244 // First, see if this is a constraint that directly corresponds to an LLVM
5245 // register class.
5246 if (Constraint.size() == 1) {
5247 // GCC Constraint Letters
5248 switch (Constraint[0]) {
5249 default: break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005250 case 'r': // GENERAL_REGS
5251 case 'R': // LEGACY_REGS
5252 case 'l': // INDEX_REGS
5253 if (VT == MVT::i64 && Subtarget->is64Bit())
5254 return std::make_pair(0U, X86::GR64RegisterClass);
5255 if (VT == MVT::i32)
5256 return std::make_pair(0U, X86::GR32RegisterClass);
5257 else if (VT == MVT::i16)
5258 return std::make_pair(0U, X86::GR16RegisterClass);
5259 else if (VT == MVT::i8)
5260 return std::make_pair(0U, X86::GR8RegisterClass);
5261 break;
Chris Lattner2805bce2007-04-12 04:14:49 +00005262 case 'y': // MMX_REGS if MMX allowed.
5263 if (!Subtarget->hasMMX()) break;
5264 return std::make_pair(0U, X86::VR64RegisterClass);
5265 break;
Chris Lattner7451e4d2007-04-09 05:49:22 +00005266 case 'Y': // SSE_REGS if SSE2 allowed
5267 if (!Subtarget->hasSSE2()) break;
5268 // FALL THROUGH.
5269 case 'x': // SSE_REGS if SSE1 allowed
5270 if (!Subtarget->hasSSE1()) break;
5271
5272 switch (VT) {
5273 default: break;
5274 // Scalar SSE types.
5275 case MVT::f32:
5276 case MVT::i32:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005277 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005278 case MVT::f64:
5279 case MVT::i64:
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005280 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner7451e4d2007-04-09 05:49:22 +00005281 // Vector types.
Chris Lattner7451e4d2007-04-09 05:49:22 +00005282 case MVT::v16i8:
5283 case MVT::v8i16:
5284 case MVT::v4i32:
5285 case MVT::v2i64:
5286 case MVT::v4f32:
5287 case MVT::v2f64:
5288 return std::make_pair(0U, X86::VR128RegisterClass);
5289 }
Chris Lattner590ed5e5b2007-04-09 05:11:28 +00005290 break;
5291 }
5292 }
5293
Chris Lattner524129d2006-07-31 23:26:50 +00005294 // Use the default implementation in TargetLowering to convert the register
5295 // constraint into a member of a register class.
5296 std::pair<unsigned, const TargetRegisterClass*> Res;
5297 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005298
5299 // Not found as a standard register?
5300 if (Res.second == 0) {
5301 // GCC calls "st(0)" just plain "st".
5302 if (StringsEqualNoCase("{st}", Constraint)) {
5303 Res.first = X86::ST0;
Chris Lattner5b5484d2007-09-24 05:27:37 +00005304 Res.second = X86::RFP80RegisterClass;
Chris Lattnerf6a69662006-10-31 19:42:44 +00005305 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005306
Chris Lattnerf6a69662006-10-31 19:42:44 +00005307 return Res;
5308 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005309
Chris Lattner524129d2006-07-31 23:26:50 +00005310 // Otherwise, check to see if this is a register class of the wrong value
5311 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5312 // turn into {ax},{dx}.
5313 if (Res.second->hasType(VT))
5314 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005315
Chris Lattner524129d2006-07-31 23:26:50 +00005316 // All of the single-register GCC register classes map their values onto
5317 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5318 // really want an 8-bit or 32-bit register, map to the appropriate register
5319 // class and return the appropriate register.
5320 if (Res.second != X86::GR16RegisterClass)
5321 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005322
Chris Lattner524129d2006-07-31 23:26:50 +00005323 if (VT == MVT::i8) {
5324 unsigned DestReg = 0;
5325 switch (Res.first) {
5326 default: break;
5327 case X86::AX: DestReg = X86::AL; break;
5328 case X86::DX: DestReg = X86::DL; break;
5329 case X86::CX: DestReg = X86::CL; break;
5330 case X86::BX: DestReg = X86::BL; break;
5331 }
5332 if (DestReg) {
5333 Res.first = DestReg;
5334 Res.second = Res.second = X86::GR8RegisterClass;
5335 }
5336 } else if (VT == MVT::i32) {
5337 unsigned DestReg = 0;
5338 switch (Res.first) {
5339 default: break;
5340 case X86::AX: DestReg = X86::EAX; break;
5341 case X86::DX: DestReg = X86::EDX; break;
5342 case X86::CX: DestReg = X86::ECX; break;
5343 case X86::BX: DestReg = X86::EBX; break;
5344 case X86::SI: DestReg = X86::ESI; break;
5345 case X86::DI: DestReg = X86::EDI; break;
5346 case X86::BP: DestReg = X86::EBP; break;
5347 case X86::SP: DestReg = X86::ESP; break;
5348 }
5349 if (DestReg) {
5350 Res.first = DestReg;
5351 Res.second = Res.second = X86::GR32RegisterClass;
5352 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005353 } else if (VT == MVT::i64) {
5354 unsigned DestReg = 0;
5355 switch (Res.first) {
5356 default: break;
5357 case X86::AX: DestReg = X86::RAX; break;
5358 case X86::DX: DestReg = X86::RDX; break;
5359 case X86::CX: DestReg = X86::RCX; break;
5360 case X86::BX: DestReg = X86::RBX; break;
5361 case X86::SI: DestReg = X86::RSI; break;
5362 case X86::DI: DestReg = X86::RDI; break;
5363 case X86::BP: DestReg = X86::RBP; break;
5364 case X86::SP: DestReg = X86::RSP; break;
5365 }
5366 if (DestReg) {
5367 Res.first = DestReg;
5368 Res.second = Res.second = X86::GR64RegisterClass;
5369 }
Chris Lattner524129d2006-07-31 23:26:50 +00005370 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005371
Chris Lattner524129d2006-07-31 23:26:50 +00005372 return Res;
5373}