blob: cef8bbe17ad130761ca5cd27ce9e78aca7911cd8 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000126// t2addrmode_posimm8 := reg + imm8
127def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
128def t2addrmode_posimm8 : Operand<i32> {
129 let PrintMethod = "printT2AddrModeImm8Operand";
130 let EncoderMethod = "getT2AddrModeImm8OpValue";
131 let DecoderMethod = "DecodeT2AddrModeImm8";
132 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000136// t2addrmode_negimm8 := reg - imm8
137def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
138def t2addrmode_negimm8 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
140 let PrintMethod = "printT2AddrModeImm8Operand";
141 let EncoderMethod = "getT2AddrModeImm8OpValue";
142 let DecoderMethod = "DecodeT2AddrModeImm8";
143 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chen0635fc52010-03-04 17:40:44 +0000147// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000148def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_imm8 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
151 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
156}
157
Evan Cheng6d94f112009-07-03 00:06:39 +0000158def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000159 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
160 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000161 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000162 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000164}
165
Evan Cheng5c874172009-07-09 22:21:59 +0000166// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000167def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000168def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000169 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000172 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000173 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
174}
175
Jim Grosbacha77295d2011-09-08 22:07:06 +0000176def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000177def t2am_imm8s4_offset : Operand<i32> {
178 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000179 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000180 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000181}
182
Jim Grosbachb6aed502011-09-09 18:37:27 +0000183// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
184def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
185 let Name = "MemImm0_1020s4Offset";
186}
187def t2addrmode_imm0_1020s4 : Operand<i32> {
188 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
189 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
190 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
191 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
192 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
193}
194
Evan Chengcba962d2009-07-09 20:40:44 +0000195// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000196def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000197def t2addrmode_so_reg : Operand<i32>,
198 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
199 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000200 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000202 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000203 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000204}
205
Anton Korobeynikov52237112009-06-17 18:13:58 +0000206//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000207// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000208//
209
Owen Andersona99e7782010-11-15 18:45:17 +0000210
211class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000215 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{26} = imm{11};
219 let Inst{14-12} = imm{10-8};
220 let Inst{7-0} = imm{7-0};
221}
222
Owen Andersonbb6315d2010-11-15 19:58:36 +0000223
Owen Andersona99e7782010-11-15 18:45:17 +0000224class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2sI<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000228 bits<4> Rn;
229 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000232 let Inst{26} = imm{11};
233 let Inst{14-12} = imm{10-8};
234 let Inst{7-0} = imm{7-0};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{26} = imm{11};
245 let Inst{14-12} = imm{10-8};
246 let Inst{7-0} = imm{7-0};
247}
248
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
252 : T2I<oops, iops, itin, opc, asm, pattern> {
253 bits<4> Rd;
254 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000257 let Inst{3-0} = ShiftedRm{3-0};
258 let Inst{5-4} = ShiftedRm{6-5};
259 let Inst{14-12} = ShiftedRm{11-9};
260 let Inst{7-6} = ShiftedRm{8-7};
261}
262
263class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000265 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000266 bits<4> Rd;
267 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000268
Jim Grosbach86386922010-12-08 22:10:43 +0000269 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000270 let Inst{3-0} = ShiftedRm{3-0};
271 let Inst{5-4} = ShiftedRm{6-5};
272 let Inst{14-12} = ShiftedRm{11-9};
273 let Inst{7-6} = ShiftedRm{8-7};
274}
275
Owen Andersonbb6315d2010-11-15 19:58:36 +0000276class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
277 string opc, string asm, list<dag> pattern>
278 : T2I<oops, iops, itin, opc, asm, pattern> {
279 bits<4> Rn;
280 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000281
Jim Grosbach86386922010-12-08 22:10:43 +0000282 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283 let Inst{3-0} = ShiftedRm{3-0};
284 let Inst{5-4} = ShiftedRm{6-5};
285 let Inst{14-12} = ShiftedRm{11-9};
286 let Inst{7-6} = ShiftedRm{8-7};
287}
288
Owen Andersona99e7782010-11-15 18:45:17 +0000289class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
290 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000291 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000292 bits<4> Rd;
293 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000294
Jim Grosbach86386922010-12-08 22:10:43 +0000295 let Inst{11-8} = Rd;
296 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000297}
298
299class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
300 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000301 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000302 bits<4> Rd;
303 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000304
Jim Grosbach86386922010-12-08 22:10:43 +0000305 let Inst{11-8} = Rd;
306 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000311 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000312 bits<4> Rn;
313 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{19-16} = Rn;
316 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317}
318
Owen Andersona99e7782010-11-15 18:45:17 +0000319
320class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2I<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000324 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000325 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Jim Grosbach86386922010-12-08 22:10:43 +0000327 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000328 let Inst{19-16} = Rn;
329 let Inst{26} = imm{11};
330 let Inst{14-12} = imm{10-8};
331 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000332}
333
Owen Anderson83da6cd2010-11-14 05:37:38 +0000334class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000335 string opc, string asm, list<dag> pattern>
336 : T2sI<oops, iops, itin, opc, asm, pattern> {
337 bits<4> Rd;
338 bits<4> Rn;
339 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
342 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000343 let Inst{26} = imm{11};
344 let Inst{14-12} = imm{10-8};
345 let Inst{7-0} = imm{7-0};
346}
347
Owen Andersonbb6315d2010-11-15 19:58:36 +0000348class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
350 : T2I<oops, iops, itin, opc, asm, pattern> {
351 bits<4> Rd;
352 bits<4> Rm;
353 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000357 let Inst{14-12} = imm{4-2};
358 let Inst{7-6} = imm{1-0};
359}
360
361class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : T2sI<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rm;
366 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000370 let Inst{14-12} = imm{4-2};
371 let Inst{7-6} = imm{1-0};
372}
373
Owen Anderson5de6d842010-11-12 21:12:40 +0000374class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000376 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000377 bits<4> Rd;
378 bits<4> Rn;
379 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
383 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000384}
385
386class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000388 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 bits<4> Rd;
390 bits<4> Rn;
391 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Jim Grosbach86386922010-12-08 22:10:43 +0000393 let Inst{11-8} = Rd;
394 let Inst{19-16} = Rn;
395 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000396}
397
398class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
399 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000400 : T2I<oops, iops, itin, opc, asm, pattern> {
401 bits<4> Rd;
402 bits<4> Rn;
403 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000404
Jim Grosbach86386922010-12-08 22:10:43 +0000405 let Inst{11-8} = Rd;
406 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000407 let Inst{3-0} = ShiftedRm{3-0};
408 let Inst{5-4} = ShiftedRm{6-5};
409 let Inst{14-12} = ShiftedRm{11-9};
410 let Inst{7-6} = ShiftedRm{8-7};
411}
412
413class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000415 : T2sI<oops, iops, itin, opc, asm, pattern> {
416 bits<4> Rd;
417 bits<4> Rn;
418 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{11-8} = Rd;
421 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000422 let Inst{3-0} = ShiftedRm{3-0};
423 let Inst{5-4} = ShiftedRm{6-5};
424 let Inst{14-12} = ShiftedRm{11-9};
425 let Inst{7-6} = ShiftedRm{8-7};
426}
427
Owen Anderson35141a92010-11-18 01:08:42 +0000428class T2FourReg<dag oops, dag iops, InstrItinClass itin,
429 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000430 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000431 bits<4> Rd;
432 bits<4> Rn;
433 bits<4> Rm;
434 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000435
Jim Grosbach86386922010-12-08 22:10:43 +0000436 let Inst{19-16} = Rn;
437 let Inst{15-12} = Ra;
438 let Inst{11-8} = Rd;
439 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000440}
441
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000442class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
443 dag oops, dag iops, InstrItinClass itin,
444 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000445 : T2I<oops, iops, itin, opc, asm, pattern> {
446 bits<4> RdLo;
447 bits<4> RdHi;
448 bits<4> Rn;
449 bits<4> Rm;
450
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000451 let Inst{31-23} = 0b111110111;
452 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000453 let Inst{19-16} = Rn;
454 let Inst{15-12} = RdLo;
455 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000456 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000457 let Inst{3-0} = Rm;
458}
459
Owen Anderson35141a92010-11-18 01:08:42 +0000460
Evan Chenga67efd12009-06-23 19:39:13 +0000461/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000462/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000463/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000464multiclass T2I_bin_irs<bits<4> opcod, string opc,
465 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000466 PatFrag opnode, string baseOpc, bit Commutable = 0,
467 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000468 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000469 def ri : T2sTwoRegImm<
470 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
471 opc, "\t$Rd, $Rn, $imm",
472 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000473 let Inst{31-27} = 0b11110;
474 let Inst{25} = 0;
475 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000476 let Inst{15} = 0;
477 }
Evan Chenga67efd12009-06-23 19:39:13 +0000478 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000479 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
480 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
481 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000482 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000483 let Inst{31-27} = 0b11101;
484 let Inst{26-25} = 0b01;
485 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000486 let Inst{14-12} = 0b000; // imm3
487 let Inst{7-6} = 0b00; // imm2
488 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000490 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000491 def rs : T2sTwoRegShiftedReg<
492 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
493 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
494 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{31-27} = 0b11101;
496 let Inst{26-25} = 0b01;
497 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000498 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000499 // Assembly aliases for optional destination operand when it's the same
500 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000501 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000502 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
503 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000504 cc_out:$s)>;
505 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000506 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
507 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000508 cc_out:$s)>;
509 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000510 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
511 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000512 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000513}
514
David Goodwin1f096272009-07-27 23:34:12 +0000515/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000516// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000517multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
518 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000519 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000520 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
521 // Assembler aliases w/o the ".w" suffix.
522 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
523 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
524 rGPR:$Rm, pred:$p,
525 cc_out:$s)>;
526 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
527 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
528 t2_so_reg:$shift, pred:$p,
529 cc_out:$s)>;
530
531 // and with the optional destination operand, too.
532 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
533 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
534 rGPR:$Rm, pred:$p,
535 cc_out:$s)>;
536 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
537 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
538 t2_so_reg:$shift, pred:$p,
539 cc_out:$s)>;
540}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000541
Evan Cheng1e249e32009-06-25 20:59:23 +0000542/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000543/// reversed. The 'rr' form is only defined for the disassembler; for codegen
544/// it is equivalent to the T2I_bin_irs counterpart.
545multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000546 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000547 def ri : T2sTwoRegImm<
548 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
549 opc, ".w\t$Rd, $Rn, $imm",
550 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000551 let Inst{31-27} = 0b11110;
552 let Inst{25} = 0;
553 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000554 let Inst{15} = 0;
555 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000556 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000557 def rr : T2sThreeReg<
558 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
559 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000560 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000561 let Inst{31-27} = 0b11101;
562 let Inst{26-25} = 0b01;
563 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000564 let Inst{14-12} = 0b000; // imm3
565 let Inst{7-6} = 0b00; // imm2
566 let Inst{5-4} = 0b00; // type
567 }
Evan Chengf49810c2009-06-23 17:48:47 +0000568 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000569 def rs : T2sTwoRegShiftedReg<
570 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
571 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
572 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000573 let Inst{31-27} = 0b11101;
574 let Inst{26-25} = 0b01;
575 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000576 }
Evan Chengf49810c2009-06-23 17:48:47 +0000577}
578
Evan Chenga67efd12009-06-23 19:39:13 +0000579/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000580/// instruction modifies the CPSR register.
Evan Cheng4a517082011-09-06 18:52:20 +0000581let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000582multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
583 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
584 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000585 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000586 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000587 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000588 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000589 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11110;
591 let Inst{25} = 0;
592 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000593 let Inst{15} = 0;
594 }
Evan Chenga67efd12009-06-23 19:39:13 +0000595 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000596 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000597 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000598 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000599 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000600 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000601 let Inst{31-27} = 0b11101;
602 let Inst{26-25} = 0b01;
603 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000604 let Inst{14-12} = 0b000; // imm3
605 let Inst{7-6} = 0b00; // imm2
606 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000607 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000608 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000609 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000610 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000611 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000612 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000613 let Inst{31-27} = 0b11101;
614 let Inst{26-25} = 0b01;
615 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000617}
618}
619
Evan Chenga67efd12009-06-23 19:39:13 +0000620/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
621/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000622multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
623 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000624 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000625 // The register-immediate version is re-materializable. This is useful
626 // in particular for taking the address of a local.
627 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000628 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000629 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000630 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000631 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000632 let Inst{31-27} = 0b11110;
633 let Inst{25} = 0;
634 let Inst{24} = 1;
635 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000636 let Inst{15} = 0;
637 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000638 }
Evan Chengf49810c2009-06-23 17:48:47 +0000639 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000640 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000641 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
642 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
643 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000644 bits<4> Rd;
645 bits<4> Rn;
646 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000648 let Inst{26} = imm{11};
649 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 let Inst{23-21} = op23_21;
651 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000652 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000653 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000654 let Inst{14-12} = imm{10-8};
655 let Inst{11-8} = Rd;
656 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000657 }
Evan Chenga67efd12009-06-23 19:39:13 +0000658 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000659 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000661 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000662 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000663 let Inst{31-27} = 0b11101;
664 let Inst{26-25} = 0b01;
665 let Inst{24} = 1;
666 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{14-12} = 0b000; // imm3
668 let Inst{7-6} = 0b00; // imm2
669 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000670 }
Evan Chengf49810c2009-06-23 17:48:47 +0000671 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000672 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000673 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000674 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000675 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000676 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000678 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000679 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000680 }
Evan Chengf49810c2009-06-23 17:48:47 +0000681}
682
Jim Grosbach6935efc2009-11-24 00:20:27 +0000683/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000684/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000685/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000686let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000687multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
688 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000689 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000690 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000691 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000692 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000693 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{31-27} = 0b11110;
695 let Inst{25} = 0;
696 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let Inst{15} = 0;
698 }
Evan Chenga67efd12009-06-23 19:39:13 +0000699 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000700 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000701 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000702 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000703 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let Inst{31-27} = 0b11101;
706 let Inst{26-25} = 0b01;
707 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000708 let Inst{14-12} = 0b000; // imm3
709 let Inst{7-6} = 0b00; // imm2
710 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000712 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000714 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000715 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000716 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000717 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
719 let Inst{26-25} = 0b01;
720 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000722}
Andrew Trick1c3af772011-04-23 03:55:32 +0000723}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000724
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000725/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
726/// version is not needed since this is only for codegen.
Evan Cheng4a517082011-09-06 18:52:20 +0000727let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000728multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000729 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000730 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000732 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000733 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000734 let Inst{31-27} = 0b11110;
735 let Inst{25} = 0;
736 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000737 let Inst{15} = 0;
738 }
Evan Chengf49810c2009-06-23 17:48:47 +0000739 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000740 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000741 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000742 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000743 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000744 let Inst{31-27} = 0b11101;
745 let Inst{26-25} = 0b01;
746 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000747 }
Evan Chengf49810c2009-06-23 17:48:47 +0000748}
749}
750
Evan Chenga67efd12009-06-23 19:39:13 +0000751/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
752// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000753multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
754 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000755 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000756 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000757 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000758 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000759 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000760 let Inst{31-27} = 0b11101;
761 let Inst{26-21} = 0b010010;
762 let Inst{19-16} = 0b1111; // Rn
763 let Inst{5-4} = opcod;
764 }
Evan Chenga67efd12009-06-23 19:39:13 +0000765 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000766 def rr : T2sThreeReg<
767 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
768 opc, ".w\t$Rd, $Rn, $Rm",
769 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000770 let Inst{31-27} = 0b11111;
771 let Inst{26-23} = 0b0100;
772 let Inst{22-21} = opcod;
773 let Inst{15-12} = 0b1111;
774 let Inst{7-4} = 0b0000;
775 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000776
777 // Optional destination register
778 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
779 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
780 ty:$imm, pred:$p,
781 cc_out:$s)>;
782 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
783 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
784 rGPR:$Rm, pred:$p,
785 cc_out:$s)>;
786
787 // Assembler aliases w/o the ".w" suffix.
788 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
789 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
790 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000791 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000792 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
793 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
794 rGPR:$Rm, pred:$p,
795 cc_out:$s)>;
796
797 // and with the optional destination operand, too.
798 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
799 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
800 ty:$imm, pred:$p,
801 cc_out:$s)>;
802 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
803 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
804 rGPR:$Rm, pred:$p,
805 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000806}
Evan Chengf49810c2009-06-23 17:48:47 +0000807
Johnny Chend68e1192009-12-15 17:24:14 +0000808/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000809/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000810/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000811multiclass T2I_cmp_irs<bits<4> opcod, string opc,
812 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000813 PatFrag opnode, string baseOpc> {
814let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000815 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000816 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000817 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000818 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000819 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000820 let Inst{31-27} = 0b11110;
821 let Inst{25} = 0;
822 let Inst{24-21} = opcod;
823 let Inst{20} = 1; // The S bit.
824 let Inst{15} = 0;
825 let Inst{11-8} = 0b1111; // Rd
826 }
Evan Chenga67efd12009-06-23 19:39:13 +0000827 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000828 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000829 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000830 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000831 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000832 let Inst{31-27} = 0b11101;
833 let Inst{26-25} = 0b01;
834 let Inst{24-21} = opcod;
835 let Inst{20} = 1; // The S bit.
836 let Inst{14-12} = 0b000; // imm3
837 let Inst{11-8} = 0b1111; // Rd
838 let Inst{7-6} = 0b00; // imm2
839 let Inst{5-4} = 0b00; // type
840 }
Evan Chengf49810c2009-06-23 17:48:47 +0000841 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000842 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000843 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000844 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000845 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000846 let Inst{31-27} = 0b11101;
847 let Inst{26-25} = 0b01;
848 let Inst{24-21} = opcod;
849 let Inst{20} = 1; // The S bit.
850 let Inst{11-8} = 0b1111; // Rd
851 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000852}
Jim Grosbachef88a922011-09-06 21:44:58 +0000853
854 // Assembler aliases w/o the ".w" suffix.
855 // No alias here for 'rr' version as not all instantiations of this
856 // multiclass want one (CMP in particular, does not).
857 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
858 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
859 t2_so_imm:$imm, pred:$p)>;
860 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
861 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
862 t2_so_reg:$shift,
863 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000864}
865
Evan Chengf3c21b82009-06-30 02:15:48 +0000866/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000867multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000868 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
869 PatFrag opnode> {
870 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000871 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000872 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000873 bits<4> Rt;
874 bits<17> addr;
875 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000876 let Inst{24} = signed;
877 let Inst{23} = 1;
878 let Inst{22-21} = opcod;
879 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000880 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000881 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000882 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000883 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000884 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000885 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000886 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
887 bits<4> Rt;
888 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000889 let Inst{31-27} = 0b11111;
890 let Inst{26-25} = 0b00;
891 let Inst{24} = signed;
892 let Inst{23} = 0;
893 let Inst{22-21} = opcod;
894 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000895 let Inst{19-16} = addr{12-9}; // Rn
896 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000897 let Inst{11} = 1;
898 // Offset: index==TRUE, wback==FALSE
899 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000900 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000901 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000902 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000903 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000904 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000905 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000906 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000907 let Inst{31-27} = 0b11111;
908 let Inst{26-25} = 0b00;
909 let Inst{24} = signed;
910 let Inst{23} = 0;
911 let Inst{22-21} = opcod;
912 let Inst{20} = 1; // load
913 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000914
Owen Anderson75579f72010-11-29 22:44:32 +0000915 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000916 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000917
Owen Anderson75579f72010-11-29 22:44:32 +0000918 bits<10> addr;
919 let Inst{19-16} = addr{9-6}; // Rn
920 let Inst{3-0} = addr{5-2}; // Rm
921 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000922
923 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000924 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000925
Owen Anderson971b83b2011-02-08 22:39:40 +0000926 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000927 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000928 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000929 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000930 let isReMaterializable = 1;
931 let Inst{31-27} = 0b11111;
932 let Inst{26-25} = 0b00;
933 let Inst{24} = signed;
934 let Inst{23} = ?; // add = (U == '1')
935 let Inst{22-21} = opcod;
936 let Inst{20} = 1; // load
937 let Inst{19-16} = 0b1111; // Rn
938 bits<4> Rt;
939 bits<12> addr;
940 let Inst{15-12} = Rt{3-0};
941 let Inst{11-0} = addr{11-0};
942 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000943}
944
David Goodwin73b8f162009-06-30 22:11:34 +0000945/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000946multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000947 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
948 PatFrag opnode> {
949 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000950 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000951 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000952 let Inst{31-27} = 0b11111;
953 let Inst{26-23} = 0b0001;
954 let Inst{22-21} = opcod;
955 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000956
Owen Anderson75579f72010-11-29 22:44:32 +0000957 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000958 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000959
Owen Anderson80dd3e02010-11-30 22:45:47 +0000960 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000961 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000962 let Inst{19-16} = addr{16-13}; // Rn
963 let Inst{23} = addr{12}; // U
964 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000965 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000966 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000967 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000968 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000969 let Inst{31-27} = 0b11111;
970 let Inst{26-23} = 0b0000;
971 let Inst{22-21} = opcod;
972 let Inst{20} = 0; // !load
973 let Inst{11} = 1;
974 // Offset: index==TRUE, wback==FALSE
975 let Inst{10} = 1; // The P bit.
976 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000977
Owen Anderson75579f72010-11-29 22:44:32 +0000978 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000979 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000980
Owen Anderson75579f72010-11-29 22:44:32 +0000981 bits<13> addr;
982 let Inst{19-16} = addr{12-9}; // Rn
983 let Inst{9} = addr{8}; // U
984 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000985 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000986 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000987 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000988 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000989 let Inst{31-27} = 0b11111;
990 let Inst{26-23} = 0b0000;
991 let Inst{22-21} = opcod;
992 let Inst{20} = 0; // !load
993 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000994
Owen Anderson75579f72010-11-29 22:44:32 +0000995 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000996 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000997
Owen Anderson75579f72010-11-29 22:44:32 +0000998 bits<10> addr;
999 let Inst{19-16} = addr{9-6}; // Rn
1000 let Inst{3-0} = addr{5-2}; // Rm
1001 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001002 }
David Goodwin73b8f162009-06-30 22:11:34 +00001003}
1004
Evan Cheng0e55fd62010-09-30 01:08:25 +00001005/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001006/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001007class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1008 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1009 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001010 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1011 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001012 let Inst{31-27} = 0b11111;
1013 let Inst{26-23} = 0b0100;
1014 let Inst{22-20} = opcod;
1015 let Inst{19-16} = 0b1111; // Rn
1016 let Inst{15-12} = 0b1111;
1017 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001018
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001019 bits<2> rot;
1020 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001021}
1022
Eli Friedman761fa7a2010-06-24 18:20:04 +00001023// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001024class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001025 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1026 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1027 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001028 Requires<[HasT2ExtractPack, IsThumb2]> {
1029 bits<2> rot;
1030 let Inst{31-27} = 0b11111;
1031 let Inst{26-23} = 0b0100;
1032 let Inst{22-20} = opcod;
1033 let Inst{19-16} = 0b1111; // Rn
1034 let Inst{15-12} = 0b1111;
1035 let Inst{7} = 1;
1036 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001037}
1038
Eli Friedman761fa7a2010-06-24 18:20:04 +00001039// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1040// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001041class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1042 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1043 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001044 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001045 bits<2> rot;
1046 let Inst{31-27} = 0b11111;
1047 let Inst{26-23} = 0b0100;
1048 let Inst{22-20} = opcod;
1049 let Inst{19-16} = 0b1111; // Rn
1050 let Inst{15-12} = 0b1111;
1051 let Inst{7} = 1;
1052 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001053}
1054
Evan Cheng0e55fd62010-09-30 01:08:25 +00001055/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001056/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001057class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1058 : T2ThreeReg<(outs rGPR:$Rd),
1059 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1060 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1061 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1062 Requires<[HasT2ExtractPack, IsThumb2]> {
1063 bits<2> rot;
1064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
1069 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001070}
1071
Jim Grosbach70327412011-07-27 17:48:13 +00001072class T2I_exta_rrot_np<bits<3> opcod, string opc>
1073 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1074 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1075 bits<2> rot;
1076 let Inst{31-27} = 0b11111;
1077 let Inst{26-23} = 0b0100;
1078 let Inst{22-20} = opcod;
1079 let Inst{15-12} = 0b1111;
1080 let Inst{7} = 1;
1081 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001082}
1083
Anton Korobeynikov52237112009-06-17 18:13:58 +00001084//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001085// Instructions
1086//===----------------------------------------------------------------------===//
1087
1088//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001089// Miscellaneous Instructions.
1090//
1091
Owen Andersonda663f72010-11-15 21:30:39 +00001092class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1093 string asm, list<dag> pattern>
1094 : T2XI<oops, iops, itin, asm, pattern> {
1095 bits<4> Rd;
1096 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001097
Jim Grosbach86386922010-12-08 22:10:43 +00001098 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001099 let Inst{26} = label{11};
1100 let Inst{14-12} = label{10-8};
1101 let Inst{7-0} = label{7-0};
1102}
1103
Evan Chenga09b9ca2009-06-24 23:47:58 +00001104// LEApcrel - Load a pc-relative address into a register without offending the
1105// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001106def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1107 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001108 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001109 let Inst{31-27} = 0b11110;
1110 let Inst{25-24} = 0b10;
1111 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1112 let Inst{22} = 0;
1113 let Inst{20} = 0;
1114 let Inst{19-16} = 0b1111; // Rn
1115 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001116
Owen Andersona838a252010-12-14 00:36:49 +00001117 bits<4> Rd;
1118 bits<13> addr;
1119 let Inst{11-8} = Rd;
1120 let Inst{23} = addr{12};
1121 let Inst{21} = addr{12};
1122 let Inst{26} = addr{11};
1123 let Inst{14-12} = addr{10-8};
1124 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001125
1126 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001127}
Owen Andersona838a252010-12-14 00:36:49 +00001128
1129let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001130def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001131 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001132def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1133 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001134 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001135 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001136
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001137
Evan Chenga09b9ca2009-06-24 23:47:58 +00001138//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001139// Load / store Instructions.
1140//
1141
Evan Cheng055b0312009-06-29 07:51:04 +00001142// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001143let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001144defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001145 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001146
Evan Chengf3c21b82009-06-30 02:15:48 +00001147// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001148defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001149 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001150defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001151 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001152
Evan Chengf3c21b82009-06-30 02:15:48 +00001153// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001154defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001155 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001156defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001157 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001158
Owen Anderson9d63d902010-12-01 19:18:46 +00001159let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001160// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001161def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001162 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001163 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001164} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001165
1166// zextload i1 -> zextload i8
1167def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1168 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001169def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1170 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001171def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1172 (t2LDRBs t2addrmode_so_reg:$addr)>;
1173def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1174 (t2LDRBpci tconstpool:$addr)>;
1175
1176// extload -> zextload
1177// FIXME: Reduce the number of patterns by legalizing extload to zextload
1178// earlier?
1179def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1180 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001181def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1182 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001183def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1184 (t2LDRBs t2addrmode_so_reg:$addr)>;
1185def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1186 (t2LDRBpci tconstpool:$addr)>;
1187
1188def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1189 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001190def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1191 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001192def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1193 (t2LDRBs t2addrmode_so_reg:$addr)>;
1194def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1195 (t2LDRBpci tconstpool:$addr)>;
1196
1197def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1198 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001199def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1200 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001201def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1202 (t2LDRHs t2addrmode_so_reg:$addr)>;
1203def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1204 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001205
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001206// FIXME: The destination register of the loads and stores can't be PC, but
1207// can be SP. We need another regclass (similar to rGPR) to represent
1208// that. Not a pressing issue since these are selected manually,
1209// not via pattern.
1210
Evan Chenge88d5ce2009-07-02 07:28:31 +00001211// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001212
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001213let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001214def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001215 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001216 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001217 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1218 []> {
1219 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1220}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001221
Jim Grosbacheeec0252011-09-08 00:39:19 +00001222def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001223 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1224 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1225 "ldr", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001226
Jim Grosbacheeec0252011-09-08 00:39:19 +00001227def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001228 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001229 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001230 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1231 []> {
1232 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1233}
1234def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001235 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1236 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1237 "ldrb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001238
Jim Grosbacheeec0252011-09-08 00:39:19 +00001239def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001240 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001241 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001242 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1243 []> {
1244 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1245}
1246def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001247 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1248 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1249 "ldrh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250
Jim Grosbacheeec0252011-09-08 00:39:19 +00001251def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001252 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001254 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1255 []> {
1256 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1257}
1258def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001259 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1260 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1261 "ldrsb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001262
Jim Grosbacheeec0252011-09-08 00:39:19 +00001263def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001264 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001266 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1267 []> {
1268 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1269}
1270def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001271 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1272 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1273 "ldrsh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001274} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001275
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001276// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001277// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001278class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001279 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001280 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001281 bits<4> Rt;
1282 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001283 let Inst{31-27} = 0b11111;
1284 let Inst{26-25} = 0b00;
1285 let Inst{24} = signed;
1286 let Inst{23} = 0;
1287 let Inst{22-21} = type;
1288 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001289 let Inst{19-16} = addr{12-9};
1290 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001291 let Inst{11} = 1;
1292 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001293 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001294}
1295
Evan Cheng0e55fd62010-09-30 01:08:25 +00001296def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1297def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1298def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1299def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1300def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001301
David Goodwin73b8f162009-06-30 22:11:34 +00001302// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001303defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001304 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001305defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001306 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001307defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001308 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001309
David Goodwin6647cea2009-06-30 22:50:01 +00001310// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001311let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001312def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001313 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001314 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001315
Evan Cheng6d94f112009-07-03 00:06:39 +00001316// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001317def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001318 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001320 "str", "\t$Rt, $addr!",
1321 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1322 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1323}
1324def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1325 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1326 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1327 "strh", "\t$Rt, $addr!",
1328 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1329 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1330}
1331
1332def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1333 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1334 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1335 "strb", "\t$Rt, $addr!",
1336 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1337 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1338}
Evan Cheng6d94f112009-07-03 00:06:39 +00001339
Jim Grosbacheeec0252011-09-08 00:39:19 +00001340def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001341 (ins rGPR:$Rt, addr_offset_none:$Rn,
1342 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001343 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001344 "str", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001345 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1346 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001347 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1348 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001349
Jim Grosbacheeec0252011-09-08 00:39:19 +00001350def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001351 (ins rGPR:$Rt, addr_offset_none:$Rn,
1352 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001354 "strh", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001355 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1356 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001357 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1358 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001359
Jim Grosbacheeec0252011-09-08 00:39:19 +00001360def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001361 (ins rGPR:$Rt, addr_offset_none:$Rn,
1362 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001364 "strb", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001365 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1366 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001367 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1368 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001369
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001370// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1371// put the patterns on the instruction definitions directly as ISel wants
1372// the address base and offset to be separate operands, not a single
1373// complex operand like we represent the instructions themselves. The
1374// pseudos map between the two.
1375let usesCustomInserter = 1,
1376 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1377def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1378 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1379 4, IIC_iStore_ru,
1380 [(set GPRnopc:$Rn_wb,
1381 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1382def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1383 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1384 4, IIC_iStore_ru,
1385 [(set GPRnopc:$Rn_wb,
1386 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1387def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1388 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1389 4, IIC_iStore_ru,
1390 [(set GPRnopc:$Rn_wb,
1391 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1392}
1393
1394
Johnny Chene54a3ef2010-03-03 18:45:36 +00001395// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1396// only.
1397// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001398class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001399 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001400 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001401 let Inst{31-27} = 0b11111;
1402 let Inst{26-25} = 0b00;
1403 let Inst{24} = 0; // not signed
1404 let Inst{23} = 0;
1405 let Inst{22-21} = type;
1406 let Inst{20} = 0; // store
1407 let Inst{11} = 1;
1408 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001409
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001410 bits<4> Rt;
1411 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001412 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001413 let Inst{19-16} = addr{12-9};
1414 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001415}
1416
Evan Cheng0e55fd62010-09-30 01:08:25 +00001417def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1418def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1419def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001420
Johnny Chenae1757b2010-03-11 01:13:36 +00001421// ldrd / strd pre / post variants
1422// For disassembly only.
1423
Jim Grosbacha77295d2011-09-08 22:07:06 +00001424def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1425 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1426 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1427 let AsmMatchConverter = "cvtT2LdrdPre";
1428 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1429}
Johnny Chenae1757b2010-03-11 01:13:36 +00001430
Jim Grosbacha77295d2011-09-08 22:07:06 +00001431def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1432 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001433 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001434 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001435
Jim Grosbacha77295d2011-09-08 22:07:06 +00001436def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1437 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1438 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1439 "$addr.base = $wb", []> {
1440 let AsmMatchConverter = "cvtT2StrdPre";
1441 let DecoderMethod = "DecodeT2STRDPreInstruction";
1442}
Johnny Chenae1757b2010-03-11 01:13:36 +00001443
Jim Grosbacha77295d2011-09-08 22:07:06 +00001444def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1445 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1446 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001447 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001448 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001449
Johnny Chen0635fc52010-03-04 17:40:44 +00001450// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1451// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001452// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1453// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001454multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001455
Evan Chengdfed19f2010-11-03 06:34:55 +00001456 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001457 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001458 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001459 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001460 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001461 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001462 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001463 let Inst{20} = 1;
1464 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001465
Owen Anderson80dd3e02010-11-30 22:45:47 +00001466 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001467 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001468 let Inst{19-16} = addr{16-13}; // Rn
1469 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001470 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 }
1472
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001473 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001474 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001475 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001476 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001477 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001478 let Inst{23} = 0; // U = 0
1479 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001480 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001481 let Inst{20} = 1;
1482 let Inst{15-12} = 0b1111;
1483 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001484
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001485 bits<13> addr;
1486 let Inst{19-16} = addr{12-9}; // Rn
1487 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001488 }
1489
Evan Chengdfed19f2010-11-03 06:34:55 +00001490 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001491 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001492 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001493 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001494 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001495 let Inst{23} = 0; // add = TRUE for T1
1496 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001497 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001498 let Inst{20} = 1;
1499 let Inst{15-12} = 0b1111;
1500 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001501
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001502 bits<10> addr;
1503 let Inst{19-16} = addr{9-6}; // Rn
1504 let Inst{3-0} = addr{5-2}; // Rm
1505 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001506
1507 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001508 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001509}
1510
Evan Cheng416941d2010-11-04 05:19:35 +00001511defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1512defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1513defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001514
Evan Cheng2889cce2009-07-03 00:18:36 +00001515//===----------------------------------------------------------------------===//
1516// Load / store multiple Instructions.
1517//
1518
Owen Andersoncd00dc62011-09-12 21:28:46 +00001519multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001520 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001521 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001522 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001523 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001524 bits<4> Rn;
1525 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001526
Bill Wendling6c470b82010-11-13 09:09:38 +00001527 let Inst{31-27} = 0b11101;
1528 let Inst{26-25} = 0b00;
1529 let Inst{24-23} = 0b01; // Increment After
1530 let Inst{22} = 0;
1531 let Inst{21} = 0; // No writeback
1532 let Inst{20} = L_bit;
1533 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001534 let Inst{15} = 0;
1535 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001536 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001537 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001538 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001539 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001540 bits<4> Rn;
1541 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001542
Bill Wendling6c470b82010-11-13 09:09:38 +00001543 let Inst{31-27} = 0b11101;
1544 let Inst{26-25} = 0b00;
1545 let Inst{24-23} = 0b01; // Increment After
1546 let Inst{22} = 0;
1547 let Inst{21} = 1; // Writeback
1548 let Inst{20} = L_bit;
1549 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001550 let Inst{15} = 0;
1551 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001552 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001553 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001554 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001555 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001556 bits<4> Rn;
1557 bits<16> regs;
1558
1559 let Inst{31-27} = 0b11101;
1560 let Inst{26-25} = 0b00;
1561 let Inst{24-23} = 0b10; // Decrement Before
1562 let Inst{22} = 0;
1563 let Inst{21} = 0; // No writeback
1564 let Inst{20} = L_bit;
1565 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001566 let Inst{15} = 0;
1567 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001569 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001571 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001572 bits<4> Rn;
1573 bits<16> regs;
1574
1575 let Inst{31-27} = 0b11101;
1576 let Inst{26-25} = 0b00;
1577 let Inst{24-23} = 0b10; // Decrement Before
1578 let Inst{22} = 0;
1579 let Inst{21} = 1; // Writeback
1580 let Inst{20} = L_bit;
1581 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001582 let Inst{15} = 0;
1583 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 }
1585}
1586
Bill Wendlingc93989a2010-11-13 11:20:05 +00001587let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001588
1589let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001590defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1591
1592multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1593 InstrItinClass itin_upd, bit L_bit> {
1594 def IA :
1595 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1596 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1597 bits<4> Rn;
1598 bits<16> regs;
1599
1600 let Inst{31-27} = 0b11101;
1601 let Inst{26-25} = 0b00;
1602 let Inst{24-23} = 0b01; // Increment After
1603 let Inst{22} = 0;
1604 let Inst{21} = 0; // No writeback
1605 let Inst{20} = L_bit;
1606 let Inst{19-16} = Rn;
1607 let Inst{15} = 0;
1608 let Inst{14} = regs{14};
1609 let Inst{13} = 0;
1610 let Inst{12-0} = regs{12-0};
1611 }
1612 def IA_UPD :
1613 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1614 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1615 bits<4> Rn;
1616 bits<16> regs;
1617
1618 let Inst{31-27} = 0b11101;
1619 let Inst{26-25} = 0b00;
1620 let Inst{24-23} = 0b01; // Increment After
1621 let Inst{22} = 0;
1622 let Inst{21} = 1; // Writeback
1623 let Inst{20} = L_bit;
1624 let Inst{19-16} = Rn;
1625 let Inst{15} = 0;
1626 let Inst{14} = regs{14};
1627 let Inst{13} = 0;
1628 let Inst{12-0} = regs{12-0};
1629 }
1630 def DB :
1631 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1632 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1633 bits<4> Rn;
1634 bits<16> regs;
1635
1636 let Inst{31-27} = 0b11101;
1637 let Inst{26-25} = 0b00;
1638 let Inst{24-23} = 0b10; // Decrement Before
1639 let Inst{22} = 0;
1640 let Inst{21} = 0; // No writeback
1641 let Inst{20} = L_bit;
1642 let Inst{19-16} = Rn;
1643 let Inst{15} = 0;
1644 let Inst{14} = regs{14};
1645 let Inst{13} = 0;
1646 let Inst{12-0} = regs{12-0};
1647 }
1648 def DB_UPD :
1649 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1650 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1651 bits<4> Rn;
1652 bits<16> regs;
1653
1654 let Inst{31-27} = 0b11101;
1655 let Inst{26-25} = 0b00;
1656 let Inst{24-23} = 0b10; // Decrement Before
1657 let Inst{22} = 0;
1658 let Inst{21} = 1; // Writeback
1659 let Inst{20} = L_bit;
1660 let Inst{19-16} = Rn;
1661 let Inst{15} = 0;
1662 let Inst{14} = regs{14};
1663 let Inst{13} = 0;
1664 let Inst{12-0} = regs{12-0};
1665 }
1666}
1667
Bill Wendlingddc918b2010-11-13 10:57:02 +00001668
1669let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001670defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001671
1672} // neverHasSideEffects
1673
Bob Wilson815baeb2010-03-13 01:08:20 +00001674
Evan Cheng9cb9e672009-06-27 02:26:13 +00001675//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001676// Move Instructions.
1677//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001678
Evan Chengf49810c2009-06-23 17:48:47 +00001679let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001680def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001681 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001682 let Inst{31-27} = 0b11101;
1683 let Inst{26-25} = 0b01;
1684 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001685 let Inst{19-16} = 0b1111; // Rn
1686 let Inst{14-12} = 0b000;
1687 let Inst{7-4} = 0b0000;
1688}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001689def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1690 pred:$p, CPSR)>;
1691def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1692 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001693
Evan Cheng5adb66a2009-09-28 09:14:39 +00001694// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001695let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1696 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001697def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1698 "mov", ".w\t$Rd, $imm",
1699 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001700 let Inst{31-27} = 0b11110;
1701 let Inst{25} = 0;
1702 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001703 let Inst{19-16} = 0b1111; // Rn
1704 let Inst{15} = 0;
1705}
David Goodwin83b35932009-06-26 16:10:07 +00001706
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001707// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1708// Use aliases to get that to play nice here.
1709def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1710 pred:$p, CPSR)>;
1711def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1712 pred:$p, CPSR)>;
1713
1714def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1715 pred:$p, zero_reg)>;
1716def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1717 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001718
Evan Chengc4af4632010-11-17 20:13:28 +00001719let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001720def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001721 "movw", "\t$Rd, $imm",
1722 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001723 let Inst{31-27} = 0b11110;
1724 let Inst{25} = 1;
1725 let Inst{24-21} = 0b0010;
1726 let Inst{20} = 0; // The S bit.
1727 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001728
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001729 bits<4> Rd;
1730 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001731
Jim Grosbach86386922010-12-08 22:10:43 +00001732 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001733 let Inst{19-16} = imm{15-12};
1734 let Inst{26} = imm{11};
1735 let Inst{14-12} = imm{10-8};
1736 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001737}
Evan Chengf49810c2009-06-23 17:48:47 +00001738
Evan Cheng53519f02011-01-21 18:55:51 +00001739def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001740 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1741
1742let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001743def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001744 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001745 "movt", "\t$Rd, $imm",
1746 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001747 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001748 let Inst{31-27} = 0b11110;
1749 let Inst{25} = 1;
1750 let Inst{24-21} = 0b0110;
1751 let Inst{20} = 0; // The S bit.
1752 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001753
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001754 bits<4> Rd;
1755 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001756
Jim Grosbach86386922010-12-08 22:10:43 +00001757 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001758 let Inst{19-16} = imm{15-12};
1759 let Inst{26} = imm{11};
1760 let Inst{14-12} = imm{10-8};
1761 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001762}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001763
Evan Cheng53519f02011-01-21 18:55:51 +00001764def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001765 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1766} // Constraints
1767
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001768def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001769
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001771// Extend Instructions.
1772//
1773
1774// Sign extenders
1775
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001776def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001777 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001778def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001779 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001780def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001781
Jim Grosbach70327412011-07-27 17:48:13 +00001782def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001783 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001784def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001785 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001786def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001787
Jim Grosbach70327412011-07-27 17:48:13 +00001788// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001789
1790// Zero extenders
1791
1792let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001793def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001794 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001795def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001796 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001797def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001798 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001799
Jim Grosbach79464942010-07-28 23:17:45 +00001800// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1801// The transformation should probably be done as a combiner action
1802// instead so we can include a check for masking back in the upper
1803// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001804//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001805// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001806// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001807def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001808 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001809 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001810
Jim Grosbach70327412011-07-27 17:48:13 +00001811def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001812 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001813def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001814 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001815def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001816}
1817
1818//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001819// Arithmetic Instructions.
1820//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001821
Johnny Chend68e1192009-12-15 17:24:14 +00001822defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1823 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1824defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1825 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001826
Evan Chengf49810c2009-06-23 17:48:47 +00001827// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng4a517082011-09-06 18:52:20 +00001828// FIXME: Eliminate them if we can write def : Pat patterns which defines
1829// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001830defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001831 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001832 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001833defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001834 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001835 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001836
Evan Cheng37fefc22011-08-30 19:09:48 +00001837let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001838defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001839 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001840defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001841 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001842}
Evan Chengf49810c2009-06-23 17:48:47 +00001843
David Goodwin752aa7d2009-07-27 16:39:05 +00001844// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001845defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001846 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001847
1848// FIXME: Eliminate them if we can write def : Pat patterns which defines
1849// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001850defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001851 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001852
1853// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001854// The assume-no-carry-in form uses the negation of the input since add/sub
1855// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1856// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1857// details.
1858// The AddedComplexity preferences the first variant over the others since
1859// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001860let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001861def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1862 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1863def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1864 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1865def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1866 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1867let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001868def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001869 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001870def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001871 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001872// The with-carry-in form matches bitwise not instead of the negation.
1873// Effectively, the inverse interpretation of the carry flag already accounts
1874// for part of the negation.
1875let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001876def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001877 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001878def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001879 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001880
Johnny Chen93042d12010-03-02 18:14:57 +00001881// Select Bytes -- for disassembly only
1882
Owen Andersonc7373f82010-11-30 20:00:01 +00001883def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001884 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1885 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001886 let Inst{31-27} = 0b11111;
1887 let Inst{26-24} = 0b010;
1888 let Inst{23} = 0b1;
1889 let Inst{22-20} = 0b010;
1890 let Inst{15-12} = 0b1111;
1891 let Inst{7} = 0b1;
1892 let Inst{6-4} = 0b000;
1893}
1894
Johnny Chenadc77332010-02-26 22:04:29 +00001895// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1896// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001897class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001898 list<dag> pat = [/* For disassembly only; pattern left blank */],
1899 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1900 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001901 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1902 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001903 let Inst{31-27} = 0b11111;
1904 let Inst{26-23} = 0b0101;
1905 let Inst{22-20} = op22_20;
1906 let Inst{15-12} = 0b1111;
1907 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001908
Owen Anderson46c478e2010-11-17 19:57:38 +00001909 bits<4> Rd;
1910 bits<4> Rn;
1911 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001912
Jim Grosbach86386922010-12-08 22:10:43 +00001913 let Inst{11-8} = Rd;
1914 let Inst{19-16} = Rn;
1915 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001916}
1917
1918// Saturating add/subtract -- for disassembly only
1919
Nate Begeman692433b2010-07-29 17:56:55 +00001920def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001921 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1922 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001923def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1924def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1925def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001926def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1927 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1928def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1929 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001930def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001931def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001932 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1933 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001934def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1935def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1936def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1937def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1938def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1939def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1940def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1941def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1942
1943// Signed/Unsigned add/subtract -- for disassembly only
1944
1945def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1946def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1947def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1948def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1949def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1950def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1951def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1952def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1953def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1954def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1955def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1956def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1957
1958// Signed/Unsigned halving add/subtract -- for disassembly only
1959
1960def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1961def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1962def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1963def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1964def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1965def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1966def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1967def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1968def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1969def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1970def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1971def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1972
Owen Anderson821752e2010-11-18 20:32:18 +00001973// Helper class for disassembly only
1974// A6.3.16 & A6.3.17
1975// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1976class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1977 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1978 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1979 let Inst{31-27} = 0b11111;
1980 let Inst{26-24} = 0b011;
1981 let Inst{23} = long;
1982 let Inst{22-20} = op22_20;
1983 let Inst{7-4} = op7_4;
1984}
1985
1986class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1987 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1988 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1989 let Inst{31-27} = 0b11111;
1990 let Inst{26-24} = 0b011;
1991 let Inst{23} = long;
1992 let Inst{22-20} = op22_20;
1993 let Inst{7-4} = op7_4;
1994}
1995
Johnny Chenadc77332010-02-26 22:04:29 +00001996// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1997
Owen Anderson821752e2010-11-18 20:32:18 +00001998def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1999 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002000 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2001 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002002 let Inst{15-12} = 0b1111;
2003}
Owen Anderson821752e2010-11-18 20:32:18 +00002004def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002005 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002006 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2007 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002008
2009// Signed/Unsigned saturate -- for disassembly only
2010
Owen Anderson46c478e2010-11-17 19:57:38 +00002011class T2SatI<dag oops, dag iops, InstrItinClass itin,
2012 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002013 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002014 bits<4> Rd;
2015 bits<4> Rn;
2016 bits<5> sat_imm;
2017 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002018
Jim Grosbach86386922010-12-08 22:10:43 +00002019 let Inst{11-8} = Rd;
2020 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002021 let Inst{4-0} = sat_imm;
2022 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002023 let Inst{14-12} = sh{4-2};
2024 let Inst{7-6} = sh{1-0};
2025}
2026
Owen Andersonc7373f82010-11-30 20:00:01 +00002027def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002028 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002029 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
2030 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002031 let Inst{31-27} = 0b11110;
2032 let Inst{25-22} = 0b1100;
2033 let Inst{20} = 0;
2034 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002035 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002036}
2037
Owen Andersonc7373f82010-11-30 20:00:01 +00002038def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002039 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002040 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002041 [/* For disassembly only; pattern left blank */]>,
2042 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002043 let Inst{31-27} = 0b11110;
2044 let Inst{25-22} = 0b1100;
2045 let Inst{20} = 0;
2046 let Inst{15} = 0;
2047 let Inst{21} = 1; // sh = '1'
2048 let Inst{14-12} = 0b000; // imm3 = '000'
2049 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002050 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002051}
2052
Owen Andersonc7373f82010-11-30 20:00:01 +00002053def t2USAT: T2SatI<
Jim Grosbachb105b992011-09-16 18:32:30 +00002054 (outs rGPR:$Rd), (ins imm0_31:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Andersonc7373f82010-11-30 20:00:01 +00002055 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002056 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002057 let Inst{31-27} = 0b11110;
2058 let Inst{25-22} = 0b1110;
2059 let Inst{20} = 0;
2060 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002061}
2062
Jim Grosbachb105b992011-09-16 18:32:30 +00002063def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002064 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00002065 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002066 [/* For disassembly only; pattern left blank */]>,
2067 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002068 let Inst{31-27} = 0b11110;
2069 let Inst{25-22} = 0b1110;
2070 let Inst{20} = 0;
2071 let Inst{15} = 0;
2072 let Inst{21} = 1; // sh = '1'
2073 let Inst{14-12} = 0b000; // imm3 = '000'
2074 let Inst{7-6} = 0b00; // imm2 = '00'
2075}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002076
Bob Wilson38aa2872010-08-13 21:48:10 +00002077def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2078def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002079
Evan Chengf49810c2009-06-23 17:48:47 +00002080//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002081// Shift and rotate Instructions.
2082//
2083
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002084defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2085 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002086defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002087 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002088defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002089 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2090defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2091 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002092
Andrew Trickd49ffe82011-04-29 14:18:15 +00002093// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2094def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2095 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2096
David Goodwinca01a8d2009-09-01 18:32:09 +00002097let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002098def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2099 "rrx", "\t$Rd, $Rm",
2100 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002101 let Inst{31-27} = 0b11101;
2102 let Inst{26-25} = 0b01;
2103 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002104 let Inst{19-16} = 0b1111; // Rn
2105 let Inst{14-12} = 0b000;
2106 let Inst{7-4} = 0b0011;
2107}
David Goodwinca01a8d2009-09-01 18:32:09 +00002108}
Evan Chenga67efd12009-06-23 19:39:13 +00002109
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002110let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002111def t2MOVsrl_flag : T2TwoRegShiftImm<
2112 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2113 "lsrs", ".w\t$Rd, $Rm, #1",
2114 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002115 let Inst{31-27} = 0b11101;
2116 let Inst{26-25} = 0b01;
2117 let Inst{24-21} = 0b0010;
2118 let Inst{20} = 1; // The S bit.
2119 let Inst{19-16} = 0b1111; // Rn
2120 let Inst{5-4} = 0b01; // Shift type.
2121 // Shift amount = Inst{14-12:7-6} = 1.
2122 let Inst{14-12} = 0b000;
2123 let Inst{7-6} = 0b01;
2124}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002125def t2MOVsra_flag : T2TwoRegShiftImm<
2126 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2127 "asrs", ".w\t$Rd, $Rm, #1",
2128 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{31-27} = 0b11101;
2130 let Inst{26-25} = 0b01;
2131 let Inst{24-21} = 0b0010;
2132 let Inst{20} = 1; // The S bit.
2133 let Inst{19-16} = 0b1111; // Rn
2134 let Inst{5-4} = 0b10; // Shift type.
2135 // Shift amount = Inst{14-12:7-6} = 1.
2136 let Inst{14-12} = 0b000;
2137 let Inst{7-6} = 0b01;
2138}
David Goodwin3583df72009-07-28 17:06:49 +00002139}
2140
Evan Chenga67efd12009-06-23 19:39:13 +00002141//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002142// Bitwise Instructions.
2143//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002144
Johnny Chend68e1192009-12-15 17:24:14 +00002145defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002146 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002147 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002148defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002149 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002150 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002151defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002152 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002153 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002154
Johnny Chend68e1192009-12-15 17:24:14 +00002155defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002156 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002157 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2158 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002159
Owen Anderson2f7aed32010-11-17 22:16:31 +00002160class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2161 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002162 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002163 bits<4> Rd;
2164 bits<5> msb;
2165 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002166
Jim Grosbach86386922010-12-08 22:10:43 +00002167 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002168 let Inst{4-0} = msb{4-0};
2169 let Inst{14-12} = lsb{4-2};
2170 let Inst{7-6} = lsb{1-0};
2171}
2172
2173class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2174 string opc, string asm, list<dag> pattern>
2175 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2176 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002177
Jim Grosbach86386922010-12-08 22:10:43 +00002178 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002179}
2180
2181let Constraints = "$src = $Rd" in
2182def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2183 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2184 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002185 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002186 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002187 let Inst{25} = 1;
2188 let Inst{24-20} = 0b10110;
2189 let Inst{19-16} = 0b1111; // Rn
2190 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002191 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002192
Owen Anderson2f7aed32010-11-17 22:16:31 +00002193 bits<10> imm;
2194 let msb{4-0} = imm{9-5};
2195 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002196}
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Owen Anderson2f7aed32010-11-17 22:16:31 +00002198def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002199 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002200 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002201 let Inst{31-27} = 0b11110;
2202 let Inst{25} = 1;
2203 let Inst{24-20} = 0b10100;
2204 let Inst{15} = 0;
2205}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002206
Owen Anderson2f7aed32010-11-17 22:16:31 +00002207def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002208 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002209 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002210 let Inst{31-27} = 0b11110;
2211 let Inst{25} = 1;
2212 let Inst{24-20} = 0b11100;
2213 let Inst{15} = 0;
2214}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002215
Johnny Chen9474d552010-02-02 19:31:58 +00002216// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002217let Constraints = "$src = $Rd" in {
2218 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2219 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2220 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2221 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2222 bf_inv_mask_imm:$imm))]> {
2223 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002224 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002225 let Inst{25} = 1;
2226 let Inst{24-20} = 0b10110;
2227 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002228 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002229
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002230 bits<10> imm;
2231 let msb{4-0} = imm{9-5};
2232 let lsb{4-0} = imm{4-0};
2233 }
Johnny Chen9474d552010-02-02 19:31:58 +00002234}
Evan Chengf49810c2009-06-23 17:48:47 +00002235
Evan Cheng7e1bf302010-09-29 00:27:46 +00002236defm t2ORN : T2I_bin_irs<0b0011, "orn",
2237 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002238 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2239 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002240
Jim Grosbachd32872f2011-09-14 21:24:41 +00002241/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2242/// unary operation that produces a value. These are predicable and can be
2243/// changed to modify CPSR.
2244multiclass T2I_un_irs<bits<4> opcod, string opc,
2245 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2246 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2247 // shifted imm
2248 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2249 opc, "\t$Rd, $imm",
2250 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2251 let isAsCheapAsAMove = Cheap;
2252 let isReMaterializable = ReMat;
2253 let Inst{31-27} = 0b11110;
2254 let Inst{25} = 0;
2255 let Inst{24-21} = opcod;
2256 let Inst{19-16} = 0b1111; // Rn
2257 let Inst{15} = 0;
2258 }
2259 // register
2260 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2261 opc, ".w\t$Rd, $Rm",
2262 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2263 let Inst{31-27} = 0b11101;
2264 let Inst{26-25} = 0b01;
2265 let Inst{24-21} = opcod;
2266 let Inst{19-16} = 0b1111; // Rn
2267 let Inst{14-12} = 0b000; // imm3
2268 let Inst{7-6} = 0b00; // imm2
2269 let Inst{5-4} = 0b00; // type
2270 }
2271 // shifted register
2272 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2273 opc, ".w\t$Rd, $ShiftedRm",
2274 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2275 let Inst{31-27} = 0b11101;
2276 let Inst{26-25} = 0b01;
2277 let Inst{24-21} = opcod;
2278 let Inst{19-16} = 0b1111; // Rn
2279 }
2280}
2281
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002282// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2283let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002284defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002285 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002286 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002287
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002288let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002289def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2290 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002291
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002292// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002293def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2294 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002295 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002296
2297def : T2Pat<(t2_so_imm_not:$src),
2298 (t2MVNi t2_so_imm_not:$src)>;
2299
Evan Chengf49810c2009-06-23 17:48:47 +00002300//===----------------------------------------------------------------------===//
2301// Multiply Instructions.
2302//
Evan Cheng8de898a2009-06-26 00:19:44 +00002303let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002304def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2305 "mul", "\t$Rd, $Rn, $Rm",
2306 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b000;
2310 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2311 let Inst{7-4} = 0b0000; // Multiply
2312}
Evan Chengf49810c2009-06-23 17:48:47 +00002313
Owen Anderson35141a92010-11-18 01:08:42 +00002314def t2MLA: T2FourReg<
2315 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2316 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2317 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002318 let Inst{31-27} = 0b11111;
2319 let Inst{26-23} = 0b0110;
2320 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{7-4} = 0b0000; // Multiply
2322}
Evan Chengf49810c2009-06-23 17:48:47 +00002323
Owen Anderson35141a92010-11-18 01:08:42 +00002324def t2MLS: T2FourReg<
2325 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2326 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2327 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002328 let Inst{31-27} = 0b11111;
2329 let Inst{26-23} = 0b0110;
2330 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002331 let Inst{7-4} = 0b0001; // Multiply and Subtract
2332}
Evan Chengf49810c2009-06-23 17:48:47 +00002333
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002334// Extra precision multiplies with low / high results
2335let neverHasSideEffects = 1 in {
2336let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002337def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002338 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002339 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002340 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002341
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002342def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002343 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002344 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002345 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002346} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002347
2348// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002349def t2SMLAL : T2MulLong<0b100, 0b0000,
2350 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002351 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002352 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002354def t2UMLAL : T2MulLong<0b110, 0b0000,
2355 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002356 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002357 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002359def t2UMAAL : T2MulLong<0b110, 0b0110,
2360 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002361 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002362 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2363 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002364} // neverHasSideEffects
2365
Johnny Chen93042d12010-03-02 18:14:57 +00002366// Rounding variants of the below included for disassembly only
2367
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002368// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002369def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2370 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002371 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2372 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002373 let Inst{31-27} = 0b11111;
2374 let Inst{26-23} = 0b0110;
2375 let Inst{22-20} = 0b101;
2376 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2377 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2378}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Owen Anderson821752e2010-11-18 20:32:18 +00002380def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002381 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2382 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002383 let Inst{31-27} = 0b11111;
2384 let Inst{26-23} = 0b0110;
2385 let Inst{22-20} = 0b101;
2386 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2387 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2388}
2389
Owen Anderson821752e2010-11-18 20:32:18 +00002390def t2SMMLA : T2FourReg<
2391 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2392 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002393 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2394 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002395 let Inst{31-27} = 0b11111;
2396 let Inst{26-23} = 0b0110;
2397 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002398 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2399}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400
Owen Anderson821752e2010-11-18 20:32:18 +00002401def t2SMMLAR: T2FourReg<
2402 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002403 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2404 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002405 let Inst{31-27} = 0b11111;
2406 let Inst{26-23} = 0b0110;
2407 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002408 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2409}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002410
Owen Anderson821752e2010-11-18 20:32:18 +00002411def t2SMMLS: T2FourReg<
2412 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2413 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002414 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2415 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{31-27} = 0b11111;
2417 let Inst{26-23} = 0b0110;
2418 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002419 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2420}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002421
Owen Anderson821752e2010-11-18 20:32:18 +00002422def t2SMMLSR:T2FourReg<
2423 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002424 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2425 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002426 let Inst{31-27} = 0b11111;
2427 let Inst{26-23} = 0b0110;
2428 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002429 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2430}
2431
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002432multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002433 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2434 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2435 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002436 (sext_inreg rGPR:$Rm, i16)))]>,
2437 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002438 let Inst{31-27} = 0b11111;
2439 let Inst{26-23} = 0b0110;
2440 let Inst{22-20} = 0b001;
2441 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2442 let Inst{7-6} = 0b00;
2443 let Inst{5-4} = 0b00;
2444 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002445
Owen Anderson821752e2010-11-18 20:32:18 +00002446 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2447 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2448 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002449 (sra rGPR:$Rm, (i32 16))))]>,
2450 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002451 let Inst{31-27} = 0b11111;
2452 let Inst{26-23} = 0b0110;
2453 let Inst{22-20} = 0b001;
2454 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2455 let Inst{7-6} = 0b00;
2456 let Inst{5-4} = 0b01;
2457 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002458
Owen Anderson821752e2010-11-18 20:32:18 +00002459 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2460 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2461 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002462 (sext_inreg rGPR:$Rm, i16)))]>,
2463 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002464 let Inst{31-27} = 0b11111;
2465 let Inst{26-23} = 0b0110;
2466 let Inst{22-20} = 0b001;
2467 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2468 let Inst{7-6} = 0b00;
2469 let Inst{5-4} = 0b10;
2470 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002471
Owen Anderson821752e2010-11-18 20:32:18 +00002472 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2473 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2474 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002475 (sra rGPR:$Rm, (i32 16))))]>,
2476 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002477 let Inst{31-27} = 0b11111;
2478 let Inst{26-23} = 0b0110;
2479 let Inst{22-20} = 0b001;
2480 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2481 let Inst{7-6} = 0b00;
2482 let Inst{5-4} = 0b11;
2483 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002484
Owen Anderson821752e2010-11-18 20:32:18 +00002485 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2486 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2487 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002488 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2489 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002490 let Inst{31-27} = 0b11111;
2491 let Inst{26-23} = 0b0110;
2492 let Inst{22-20} = 0b011;
2493 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2494 let Inst{7-6} = 0b00;
2495 let Inst{5-4} = 0b00;
2496 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002497
Owen Anderson821752e2010-11-18 20:32:18 +00002498 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2499 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2500 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002501 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2502 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002503 let Inst{31-27} = 0b11111;
2504 let Inst{26-23} = 0b0110;
2505 let Inst{22-20} = 0b011;
2506 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2507 let Inst{7-6} = 0b00;
2508 let Inst{5-4} = 0b01;
2509 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002510}
2511
2512
2513multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002514 def BB : T2FourReg<
2515 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2516 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2517 [(set rGPR:$Rd, (add rGPR:$Ra,
2518 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002519 (sext_inreg rGPR:$Rm, i16))))]>,
2520 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002521 let Inst{31-27} = 0b11111;
2522 let Inst{26-23} = 0b0110;
2523 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002524 let Inst{7-6} = 0b00;
2525 let Inst{5-4} = 0b00;
2526 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002527
Owen Anderson821752e2010-11-18 20:32:18 +00002528 def BT : T2FourReg<
2529 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2530 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2531 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002532 (sra rGPR:$Rm, (i32 16)))))]>,
2533 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002534 let Inst{31-27} = 0b11111;
2535 let Inst{26-23} = 0b0110;
2536 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002537 let Inst{7-6} = 0b00;
2538 let Inst{5-4} = 0b01;
2539 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002540
Owen Anderson821752e2010-11-18 20:32:18 +00002541 def TB : T2FourReg<
2542 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2543 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2544 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002545 (sext_inreg rGPR:$Rm, i16))))]>,
2546 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002547 let Inst{31-27} = 0b11111;
2548 let Inst{26-23} = 0b0110;
2549 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002550 let Inst{7-6} = 0b00;
2551 let Inst{5-4} = 0b10;
2552 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002553
Owen Anderson821752e2010-11-18 20:32:18 +00002554 def TT : T2FourReg<
2555 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2556 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2557 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002558 (sra rGPR:$Rm, (i32 16)))))]>,
2559 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002560 let Inst{31-27} = 0b11111;
2561 let Inst{26-23} = 0b0110;
2562 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002563 let Inst{7-6} = 0b00;
2564 let Inst{5-4} = 0b11;
2565 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002566
Owen Anderson821752e2010-11-18 20:32:18 +00002567 def WB : T2FourReg<
2568 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2569 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2570 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002571 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2572 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002573 let Inst{31-27} = 0b11111;
2574 let Inst{26-23} = 0b0110;
2575 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002576 let Inst{7-6} = 0b00;
2577 let Inst{5-4} = 0b00;
2578 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002579
Owen Anderson821752e2010-11-18 20:32:18 +00002580 def WT : T2FourReg<
2581 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2582 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2583 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002584 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2585 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002586 let Inst{31-27} = 0b11111;
2587 let Inst{26-23} = 0b0110;
2588 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002589 let Inst{7-6} = 0b00;
2590 let Inst{5-4} = 0b01;
2591 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002592}
2593
2594defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2595defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2596
Jim Grosbacheeca7582011-09-15 23:45:50 +00002597// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002598def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2599 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002600 [/* For disassembly only; pattern left blank */]>,
2601 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002602def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2603 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002604 [/* For disassembly only; pattern left blank */]>,
2605 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002606def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2607 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002608 [/* For disassembly only; pattern left blank */]>,
2609 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002610def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2611 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002612 [/* For disassembly only; pattern left blank */]>,
2613 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002614
Johnny Chenadc77332010-02-26 22:04:29 +00002615// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002616def t2SMUAD: T2ThreeReg_mac<
2617 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002618 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2619 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002620 let Inst{15-12} = 0b1111;
2621}
Owen Anderson821752e2010-11-18 20:32:18 +00002622def t2SMUADX:T2ThreeReg_mac<
2623 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002624 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2625 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002626 let Inst{15-12} = 0b1111;
2627}
Owen Anderson821752e2010-11-18 20:32:18 +00002628def t2SMUSD: T2ThreeReg_mac<
2629 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002630 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2631 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002632 let Inst{15-12} = 0b1111;
2633}
Owen Anderson821752e2010-11-18 20:32:18 +00002634def t2SMUSDX:T2ThreeReg_mac<
2635 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002636 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2637 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002638 let Inst{15-12} = 0b1111;
2639}
Owen Andersonc6788c82011-08-22 23:31:45 +00002640def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002641 0, 0b010, 0b0000, (outs rGPR:$Rd),
2642 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002643 "\t$Rd, $Rn, $Rm, $Ra", []>,
2644 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002645def t2SMLADX : T2FourReg_mac<
2646 0, 0b010, 0b0001, (outs rGPR:$Rd),
2647 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002648 "\t$Rd, $Rn, $Rm, $Ra", []>,
2649 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002650def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2651 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002652 "\t$Rd, $Rn, $Rm, $Ra", []>,
2653 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002654def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2655 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002656 "\t$Rd, $Rn, $Rm, $Ra", []>,
2657 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002658def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002659 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2660 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002661 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002662def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002663 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2664 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002665 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002666def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002667 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2668 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002669 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002670def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2671 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002672 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002674
2675//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002676// Division Instructions.
2677// Signed and unsigned division on v7-M
2678//
2679def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2680 "sdiv", "\t$Rd, $Rn, $Rm",
2681 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2682 Requires<[HasDivide, IsThumb2]> {
2683 let Inst{31-27} = 0b11111;
2684 let Inst{26-21} = 0b011100;
2685 let Inst{20} = 0b1;
2686 let Inst{15-12} = 0b1111;
2687 let Inst{7-4} = 0b1111;
2688}
2689
2690def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2691 "udiv", "\t$Rd, $Rn, $Rm",
2692 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2693 Requires<[HasDivide, IsThumb2]> {
2694 let Inst{31-27} = 0b11111;
2695 let Inst{26-21} = 0b011101;
2696 let Inst{20} = 0b1;
2697 let Inst{15-12} = 0b1111;
2698 let Inst{7-4} = 0b1111;
2699}
2700
2701//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002702// Misc. Arithmetic Instructions.
2703//
2704
Jim Grosbach80dc1162010-02-16 21:23:02 +00002705class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2706 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002707 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002708 let Inst{31-27} = 0b11111;
2709 let Inst{26-22} = 0b01010;
2710 let Inst{21-20} = op1;
2711 let Inst{15-12} = 0b1111;
2712 let Inst{7-6} = 0b10;
2713 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002714 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002715}
Evan Chengf49810c2009-06-23 17:48:47 +00002716
Owen Anderson612fb5b2010-11-18 21:15:19 +00002717def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2718 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002719
Owen Anderson612fb5b2010-11-18 21:15:19 +00002720def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2721 "rbit", "\t$Rd, $Rm",
2722 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002723
Owen Anderson612fb5b2010-11-18 21:15:19 +00002724def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2725 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002726
Owen Anderson612fb5b2010-11-18 21:15:19 +00002727def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2728 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002729 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002730
Owen Anderson612fb5b2010-11-18 21:15:19 +00002731def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2732 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002733 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002734
Evan Chengf60ceac2011-06-15 17:17:48 +00002735def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002736 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002737 (t2REVSH rGPR:$Rm)>;
2738
Owen Anderson612fb5b2010-11-18 21:15:19 +00002739def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002740 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2741 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002742 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002743 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002744 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002745 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002746 let Inst{31-27} = 0b11101;
2747 let Inst{26-25} = 0b01;
2748 let Inst{24-20} = 0b01100;
2749 let Inst{5} = 0; // BT form
2750 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002751
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002752 bits<5> sh;
2753 let Inst{14-12} = sh{4-2};
2754 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002755}
Evan Cheng40289b02009-07-07 05:35:52 +00002756
2757// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002758def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2759 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002760 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002761def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002762 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002763 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002764
Bob Wilsondc66eda2010-08-16 22:26:55 +00002765// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2766// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002767def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002768 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2769 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002770 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002771 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002772 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002773 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002774 let Inst{31-27} = 0b11101;
2775 let Inst{26-25} = 0b01;
2776 let Inst{24-20} = 0b01100;
2777 let Inst{5} = 1; // TB form
2778 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002779
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002780 bits<5> sh;
2781 let Inst{14-12} = sh{4-2};
2782 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002783}
Evan Cheng40289b02009-07-07 05:35:52 +00002784
2785// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2786// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002787def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002788 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002789 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002790def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002791 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002792 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002793 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002794
2795//===----------------------------------------------------------------------===//
2796// Comparison Instructions...
2797//
Johnny Chend68e1192009-12-15 17:24:14 +00002798defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002799 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002800 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002801
Jim Grosbachef88a922011-09-06 21:44:58 +00002802def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2803 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2804def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2805 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2806def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2807 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002808
Dan Gohman4b7dff92010-08-26 15:50:25 +00002809//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2810// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002811//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2812// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002813defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002814 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002815 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2816 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002817
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002818//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2819// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002820
Jim Grosbachef88a922011-09-06 21:44:58 +00002821def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2822 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002823
Johnny Chend68e1192009-12-15 17:24:14 +00002824defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002825 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002826 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2827 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002828defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002829 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002830 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2831 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002832
Evan Chenge253c952009-07-07 20:39:03 +00002833// Conditional moves
2834// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002835// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002836let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002837def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2838 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002839 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002840 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002841 RegConstraint<"$false = $Rd">;
2842
2843let isMoveImm = 1 in
2844def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2845 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002846 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002847[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2848 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002849
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002850// FIXME: Pseudo-ize these. For now, just mark codegen only.
2851let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002852let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002853def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002854 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002855 "movw", "\t$Rd, $imm", []>,
2856 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002857 let Inst{31-27} = 0b11110;
2858 let Inst{25} = 1;
2859 let Inst{24-21} = 0b0010;
2860 let Inst{20} = 0; // The S bit.
2861 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002862
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002863 bits<4> Rd;
2864 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002865
Jim Grosbach86386922010-12-08 22:10:43 +00002866 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002867 let Inst{19-16} = imm{15-12};
2868 let Inst{26} = imm{11};
2869 let Inst{14-12} = imm{10-8};
2870 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002871}
2872
Evan Chengc4af4632010-11-17 20:13:28 +00002873let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002874def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2875 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002876 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002877
Evan Chengc4af4632010-11-17 20:13:28 +00002878let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002879def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2880 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2881[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002882 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002883 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002884 let Inst{31-27} = 0b11110;
2885 let Inst{25} = 0;
2886 let Inst{24-21} = 0b0011;
2887 let Inst{20} = 0; // The S bit.
2888 let Inst{19-16} = 0b1111; // Rn
2889 let Inst{15} = 0;
2890}
2891
Johnny Chend68e1192009-12-15 17:24:14 +00002892class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2893 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002894 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002895 let Inst{31-27} = 0b11101;
2896 let Inst{26-25} = 0b01;
2897 let Inst{24-21} = 0b0010;
2898 let Inst{20} = 0; // The S bit.
2899 let Inst{19-16} = 0b1111; // Rn
2900 let Inst{5-4} = opcod; // Shift type.
2901}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002902def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2903 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2904 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2905 RegConstraint<"$false = $Rd">;
2906def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2907 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2908 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2909 RegConstraint<"$false = $Rd">;
2910def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2911 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2912 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2913 RegConstraint<"$false = $Rd">;
2914def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2915 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2916 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2917 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002918} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002919} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002920
David Goodwin5e47a9a2009-06-30 18:04:13 +00002921//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002922// Atomic operations intrinsics
2923//
2924
2925// memory barriers protect the atomic sequences
2926let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002927def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2928 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2929 Requires<[IsThumb, HasDB]> {
2930 bits<4> opt;
2931 let Inst{31-4} = 0xf3bf8f5;
2932 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002933}
2934}
2935
Bob Wilsonf74a4292010-10-30 00:54:37 +00002936def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002937 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002938 Requires<[IsThumb, HasDB]> {
2939 bits<4> opt;
2940 let Inst{31-4} = 0xf3bf8f4;
2941 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002942}
2943
Jim Grosbachaa833e52011-09-06 22:53:27 +00002944def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2945 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002946 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002947 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002948 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002949 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002950}
2951
Owen Anderson16884412011-07-13 23:22:26 +00002952class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002953 InstrItinClass itin, string opc, string asm, string cstr,
2954 list<dag> pattern, bits<4> rt2 = 0b1111>
2955 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2956 let Inst{31-27} = 0b11101;
2957 let Inst{26-20} = 0b0001101;
2958 let Inst{11-8} = rt2;
2959 let Inst{7-6} = 0b01;
2960 let Inst{5-4} = opcod;
2961 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002962
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002963 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002964 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002965 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002966 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002967}
Owen Anderson16884412011-07-13 23:22:26 +00002968class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002969 InstrItinClass itin, string opc, string asm, string cstr,
2970 list<dag> pattern, bits<4> rt2 = 0b1111>
2971 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2972 let Inst{31-27} = 0b11101;
2973 let Inst{26-20} = 0b0001100;
2974 let Inst{11-8} = rt2;
2975 let Inst{7-6} = 0b01;
2976 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002977
Owen Anderson91a7c592010-11-19 00:28:38 +00002978 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002979 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002980 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002981 let Inst{3-0} = Rd;
2982 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002983 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002984}
2985
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002986let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002987def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002988 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002989 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002990def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002991 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002992 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002993def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002994 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002995 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002996 bits<4> Rt;
2997 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00002998 let Inst{31-27} = 0b11101;
2999 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003000 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003001 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003002 let Inst{11-8} = 0b1111;
3003 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003004}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003005let hasExtraDefRegAllocReq = 1 in
3006def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003007 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003008 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003009 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003010 [], {?, ?, ?, ?}> {
3011 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003012 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003013}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003014}
3015
Owen Anderson91a7c592010-11-19 00:28:38 +00003016let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003017def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003018 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003019 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003020 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3021def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003022 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003023 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003024 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003025def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3026 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003027 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003028 "strex", "\t$Rd, $Rt, $addr", "",
3029 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003030 bits<4> Rd;
3031 bits<4> Rt;
3032 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003033 let Inst{31-27} = 0b11101;
3034 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003035 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003036 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003037 let Inst{11-8} = Rd;
3038 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003039}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003040}
3041
3042let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003043def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003044 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003045 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003046 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003047 {?, ?, ?, ?}> {
3048 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003049 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003050}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003051
Jim Grosbachad2dad92011-09-06 20:27:04 +00003052def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003053 Requires<[IsThumb2, HasV7]> {
3054 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003055 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003056 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003057 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003058 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003059 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003060 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003061}
3062
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003063//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003064// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003065// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003066// address and save #0 in R0 for the non-longjmp case.
3067// Since by its nature we may be coming from some other function to get
3068// here, and we're using the stack frame for the containing function to
3069// save/restore registers, we can't keep anything live in regs across
3070// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003071// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003072// except for our own input by listing the relevant registers in Defs. By
3073// doing so, we also cause the prologue/epilogue code to actively preserve
3074// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003075// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003076let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003077 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003078 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3079 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003080 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003081 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003082 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003083 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003084}
3085
Bob Wilsonec80e262010-04-09 20:41:18 +00003086let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003087 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003088 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003089 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003090 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003091 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003092 Requires<[IsThumb2, NoVFP]>;
3093}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003094
3095
3096//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003097// Control-Flow Instructions
3098//
3099
Evan Chengc50a1cb2009-07-09 22:58:39 +00003100// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003101// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003102let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003103 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003104def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003105 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003106 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003107 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003108 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003109
David Goodwin5e47a9a2009-06-30 18:04:13 +00003110let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3111let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003112def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3113 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003114 [(br bb:$target)]> {
3115 let Inst{31-27} = 0b11110;
3116 let Inst{15-14} = 0b10;
3117 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003118
3119 bits<20> target;
3120 let Inst{26} = target{19};
3121 let Inst{11} = target{18};
3122 let Inst{13} = target{17};
3123 let Inst{21-16} = target{16-11};
3124 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003125}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003126
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003127let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003128def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003129 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003130 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003131 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003132
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003133// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003134def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003135 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003136 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003137
Jim Grosbachd4811102010-12-15 19:03:16 +00003138def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003139 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003140 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003141
3142def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3143 "tbb", "\t[$Rn, $Rm]", []> {
3144 bits<4> Rn;
3145 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003146 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003147 let Inst{19-16} = Rn;
3148 let Inst{15-5} = 0b11110000000;
3149 let Inst{4} = 0; // B form
3150 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003151}
Evan Cheng5657c012009-07-29 02:18:14 +00003152
Jim Grosbach5ca66692010-11-29 22:37:40 +00003153def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3154 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3155 bits<4> Rn;
3156 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003157 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003158 let Inst{19-16} = Rn;
3159 let Inst{15-5} = 0b11110000000;
3160 let Inst{4} = 1; // H form
3161 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003162}
Evan Cheng5657c012009-07-29 02:18:14 +00003163} // isNotDuplicable, isIndirectBranch
3164
David Goodwinc9a59b52009-06-30 19:50:22 +00003165} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003166
3167// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003168// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003169let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003170def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003171 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003172 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3173 let Inst{31-27} = 0b11110;
3174 let Inst{15-14} = 0b10;
3175 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003176
Owen Andersonfb20d892010-12-09 00:27:41 +00003177 bits<4> p;
3178 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003179
Owen Andersonfb20d892010-12-09 00:27:41 +00003180 bits<21> target;
3181 let Inst{26} = target{20};
3182 let Inst{11} = target{19};
3183 let Inst{13} = target{18};
3184 let Inst{21-16} = target{17-12};
3185 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003186
3187 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003188}
Evan Chengf49810c2009-06-23 17:48:47 +00003189
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003190// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3191// it goes here.
3192let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3193 // Darwin version.
3194 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3195 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003196 def tTAILJMPd: tPseudoExpand<(outs),
3197 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003198 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003199 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003200 Requires<[IsThumb2, IsDarwin]>;
3201}
Evan Cheng06e16582009-07-10 01:54:42 +00003202
3203// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003204let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003205def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003206 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003207 "it$mask\t$cc", "", []> {
3208 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003209 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003210 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003211
3212 bits<4> cc;
3213 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003214 let Inst{7-4} = cc;
3215 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003216
3217 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003218}
Evan Cheng06e16582009-07-10 01:54:42 +00003219
Johnny Chence6275f2010-02-25 19:05:29 +00003220// Branch and Exchange Jazelle -- for disassembly only
3221// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003222def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3223 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003224 let Inst{31-27} = 0b11110;
3225 let Inst{26} = 0;
3226 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003227 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003228 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003229}
3230
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003231// Compare and branch on zero / non-zero
3232let isBranch = 1, isTerminator = 1 in {
3233 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3234 "cbz\t$Rn, $target", []>,
3235 T1Misc<{0,0,?,1,?,?,?}>,
3236 Requires<[IsThumb2]> {
3237 // A8.6.27
3238 bits<6> target;
3239 bits<3> Rn;
3240 let Inst{9} = target{5};
3241 let Inst{7-3} = target{4-0};
3242 let Inst{2-0} = Rn;
3243 }
3244
3245 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3246 "cbnz\t$Rn, $target", []>,
3247 T1Misc<{1,0,?,1,?,?,?}>,
3248 Requires<[IsThumb2]> {
3249 // A8.6.27
3250 bits<6> target;
3251 bits<3> Rn;
3252 let Inst{9} = target{5};
3253 let Inst{7-3} = target{4-0};
3254 let Inst{2-0} = Rn;
3255 }
3256}
3257
3258
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003259// Change Processor State is a system instruction -- for disassembly and
3260// parsing only.
3261// FIXME: Since the asm parser has currently no clean way to handle optional
3262// operands, create 3 versions of the same instruction. Once there's a clean
3263// framework to represent optional operands, change this behavior.
3264class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3265 !strconcat("cps", asm_op),
3266 [/* For disassembly only; pattern left blank */]> {
3267 bits<2> imod;
3268 bits<3> iflags;
3269 bits<5> mode;
3270 bit M;
3271
Johnny Chen93042d12010-03-02 18:14:57 +00003272 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003273 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003274 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003275 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003276 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003277 let Inst{12} = 0;
3278 let Inst{10-9} = imod;
3279 let Inst{8} = M;
3280 let Inst{7-5} = iflags;
3281 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003282 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003283}
3284
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003285let M = 1 in
3286 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3287 "$imod.w\t$iflags, $mode">;
3288let mode = 0, M = 0 in
3289 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3290 "$imod.w\t$iflags">;
3291let imod = 0, iflags = 0, M = 1 in
3292 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3293
Johnny Chen0f7866e2010-03-03 02:09:43 +00003294// A6.3.4 Branches and miscellaneous control
3295// Table A6-14 Change Processor State, and hint instructions
3296// Helper class for disassembly only.
3297class T2I_hint<bits<8> op7_0, string opc, string asm>
3298 : T2I<(outs), (ins), NoItinerary, opc, asm,
3299 [/* For disassembly only; pattern left blank */]> {
3300 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003301 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003302 let Inst{15-14} = 0b10;
3303 let Inst{12} = 0;
3304 let Inst{10-8} = 0b000;
3305 let Inst{7-0} = op7_0;
3306}
3307
3308def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3309def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3310def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3311def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3312def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3313
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003314def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003315 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003316 let Inst{31-20} = 0b111100111010;
3317 let Inst{19-16} = 0b1111;
3318 let Inst{15-8} = 0b10000000;
3319 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003320 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003321}
3322
Johnny Chen6341c5a2010-02-25 20:25:24 +00003323// Secure Monitor Call is a system instruction -- for disassembly only
3324// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003325def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003326 [/* For disassembly only; pattern left blank */]> {
3327 let Inst{31-27} = 0b11110;
3328 let Inst{26-20} = 0b1111111;
3329 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003330
Owen Andersond18a9c92010-11-29 19:22:08 +00003331 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003332 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003333}
3334
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003335class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3336 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003337 : T2I<oops, iops, itin, opc, asm, pattern> {
3338 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003339 let Inst{31-25} = 0b1110100;
3340 let Inst{24-23} = Op;
3341 let Inst{22} = 0;
3342 let Inst{21} = W;
3343 let Inst{20-16} = 0b01101;
3344 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003345 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003346}
3347
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003348// Store Return State is a system instruction.
3349def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3350 "srsdb", "\tsp!, $mode", []>;
3351def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3352 "srsdb","\tsp, $mode", []>;
3353def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3354 "srsia","\tsp!, $mode", []>;
3355def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3356 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003357
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003358// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003359class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003360 string opc, string asm, list<dag> pattern>
3361 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003362 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003363
Owen Andersond18a9c92010-11-29 19:22:08 +00003364 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003365 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003366 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003367}
3368
Owen Anderson5404c2b2010-11-29 20:38:48 +00003369def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003370 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003371 [/* For disassembly only; pattern left blank */]>;
3372def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003373 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003374 [/* For disassembly only; pattern left blank */]>;
3375def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003376 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003377 [/* For disassembly only; pattern left blank */]>;
3378def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003379 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003380 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003381
Evan Chengf49810c2009-06-23 17:48:47 +00003382//===----------------------------------------------------------------------===//
3383// Non-Instruction Patterns
3384//
3385
Evan Cheng5adb66a2009-09-28 09:14:39 +00003386// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003387// This is a single pseudo instruction to make it re-materializable.
3388// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003389let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003390def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003391 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003392 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003393
Evan Cheng53519f02011-01-21 18:55:51 +00003394// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003395// It also makes it possible to rematerialize the instructions.
3396// FIXME: Remove this when we can do generalized remat and when machine licm
3397// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003398let isReMaterializable = 1 in {
3399def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3400 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003401 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3402 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003403
Evan Cheng53519f02011-01-21 18:55:51 +00003404def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3405 IIC_iMOVix2,
3406 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3407 Requires<[IsThumb2, UseMovt]>;
3408}
3409
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003410// ConstantPool, GlobalAddress, and JumpTable
3411def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3412 Requires<[IsThumb2, DontUseMovt]>;
3413def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3414def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3415 Requires<[IsThumb2, UseMovt]>;
3416
3417def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3418 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3419
Evan Chengb9803a82009-11-06 23:52:48 +00003420// Pseudo instruction that combines ldr from constpool and add pc. This should
3421// be expanded into two instructions late to allow if-conversion and
3422// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003423let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003424def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003425 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003426 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003427 imm:$cp))]>,
3428 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003429//===----------------------------------------------------------------------===//
3430// Coprocessor load/store -- for disassembly only
3431//
3432class T2CI<dag oops, dag iops, string opc, string asm>
3433 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3434 let Inst{27-25} = 0b110;
3435}
3436
3437multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3438 def _OFFSET : T2CI<(outs),
3439 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3440 opc, "\tp$cop, cr$CRd, $addr"> {
3441 let Inst{31-28} = op31_28;
3442 let Inst{24} = 1; // P = 1
3443 let Inst{21} = 0; // W = 0
3444 let Inst{22} = 0; // D = 0
3445 let Inst{20} = load;
3446 let DecoderMethod = "DecodeCopMemInstruction";
3447 }
3448
3449 def _PRE : T2CI<(outs),
3450 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3451 opc, "\tp$cop, cr$CRd, $addr!"> {
3452 let Inst{31-28} = op31_28;
3453 let Inst{24} = 1; // P = 1
3454 let Inst{21} = 1; // W = 1
3455 let Inst{22} = 0; // D = 0
3456 let Inst{20} = load;
3457 let DecoderMethod = "DecodeCopMemInstruction";
3458 }
3459
3460 def _POST : T2CI<(outs),
3461 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3462 opc, "\tp$cop, cr$CRd, $addr"> {
3463 let Inst{31-28} = op31_28;
3464 let Inst{24} = 0; // P = 0
3465 let Inst{21} = 1; // W = 1
3466 let Inst{22} = 0; // D = 0
3467 let Inst{20} = load;
3468 let DecoderMethod = "DecodeCopMemInstruction";
3469 }
3470
3471 def _OPTION : T2CI<(outs),
3472 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3473 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3474 let Inst{31-28} = op31_28;
3475 let Inst{24} = 0; // P = 0
3476 let Inst{23} = 1; // U = 1
3477 let Inst{21} = 0; // W = 0
3478 let Inst{22} = 0; // D = 0
3479 let Inst{20} = load;
3480 let DecoderMethod = "DecodeCopMemInstruction";
3481 }
3482
3483 def L_OFFSET : T2CI<(outs),
3484 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3485 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3486 let Inst{31-28} = op31_28;
3487 let Inst{24} = 1; // P = 1
3488 let Inst{21} = 0; // W = 0
3489 let Inst{22} = 1; // D = 1
3490 let Inst{20} = load;
3491 let DecoderMethod = "DecodeCopMemInstruction";
3492 }
3493
3494 def L_PRE : T2CI<(outs),
3495 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3496 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3497 let Inst{31-28} = op31_28;
3498 let Inst{24} = 1; // P = 1
3499 let Inst{21} = 1; // W = 1
3500 let Inst{22} = 1; // D = 1
3501 let Inst{20} = load;
3502 let DecoderMethod = "DecodeCopMemInstruction";
3503 }
3504
3505 def L_POST : T2CI<(outs),
3506 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3507 postidx_imm8s4:$offset),
3508 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3509 let Inst{31-28} = op31_28;
3510 let Inst{24} = 0; // P = 0
3511 let Inst{21} = 1; // W = 1
3512 let Inst{22} = 1; // D = 1
3513 let Inst{20} = load;
3514 let DecoderMethod = "DecodeCopMemInstruction";
3515 }
3516
3517 def L_OPTION : T2CI<(outs),
3518 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3519 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3520 let Inst{31-28} = op31_28;
3521 let Inst{24} = 0; // P = 0
3522 let Inst{23} = 1; // U = 1
3523 let Inst{21} = 0; // W = 0
3524 let Inst{22} = 1; // D = 1
3525 let Inst{20} = load;
3526 let DecoderMethod = "DecodeCopMemInstruction";
3527 }
3528}
3529
3530defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3531defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3532
Johnny Chen23336552010-02-25 18:46:43 +00003533
3534//===----------------------------------------------------------------------===//
3535// Move between special register and ARM core register -- for disassembly only
3536//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003537// Move to ARM core register from Special Register
3538def t2MRS : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003539 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003540 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003541 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003542 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003543}
3544
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003545def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS GPR:$Rd, pred:$p)>;
3546
3547def t2MRSsys:T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []> {
3548 bits<4> Rd;
3549 let Inst{31-12} = 0b11110011111111111000;
3550 let Inst{11-8} = Rd;
3551 let Inst{7-0} = 0b0000;
3552}
Johnny Chen23336552010-02-25 18:46:43 +00003553
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003554// Move from ARM core register to Special Register
3555//
3556// No need to have both system and application versions, the encodings are the
3557// same and the assembly parser has no way to distinguish between them. The mask
3558// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3559// the mask with the fields to be accessed in the special register.
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003560def t2MSR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3561 NoItinerary, "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003562 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003563 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003564 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003565 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003566 let Inst{19-16} = Rn;
3567 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003568 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003569 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003570}
3571
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003572//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003573// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003574//
3575
Jim Grosbache35c5e02011-07-13 21:35:10 +00003576class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3577 list<dag> pattern>
3578 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003579 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003580 pattern> {
3581 let Inst{27-24} = 0b1110;
3582 let Inst{20} = direction;
3583 let Inst{4} = 1;
3584
3585 bits<4> Rt;
3586 bits<4> cop;
3587 bits<3> opc1;
3588 bits<3> opc2;
3589 bits<4> CRm;
3590 bits<4> CRn;
3591
3592 let Inst{15-12} = Rt;
3593 let Inst{11-8} = cop;
3594 let Inst{23-21} = opc1;
3595 let Inst{7-5} = opc2;
3596 let Inst{3-0} = CRm;
3597 let Inst{19-16} = CRn;
3598}
3599
Jim Grosbache35c5e02011-07-13 21:35:10 +00003600class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3601 list<dag> pattern = []>
3602 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003603 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003604 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3605 let Inst{27-24} = 0b1100;
3606 let Inst{23-21} = 0b010;
3607 let Inst{20} = direction;
3608
3609 bits<4> Rt;
3610 bits<4> Rt2;
3611 bits<4> cop;
3612 bits<4> opc1;
3613 bits<4> CRm;
3614
3615 let Inst{15-12} = Rt;
3616 let Inst{19-16} = Rt2;
3617 let Inst{11-8} = cop;
3618 let Inst{7-4} = opc1;
3619 let Inst{3-0} = CRm;
3620}
3621
3622/* from ARM core register to coprocessor */
3623def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003624 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003625 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3626 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003627 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3628 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003629def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003630 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3631 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003632 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3633 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003634
3635/* from coprocessor to ARM core register */
3636def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003637 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3638 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003639
3640def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003641 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3642 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003643
Jim Grosbache35c5e02011-07-13 21:35:10 +00003644def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3645 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3646
3647def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003648 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3649
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003650
Jim Grosbache35c5e02011-07-13 21:35:10 +00003651/* from ARM core register to coprocessor */
3652def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3653 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3654 imm:$CRm)]>;
3655def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003656 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3657 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003658/* from coprocessor to ARM core register */
3659def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3660
3661def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003662
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003663//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003664// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003665//
3666
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003667def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003668 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003669 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3670 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3671 imm:$CRm, imm:$opc2)]> {
3672 let Inst{27-24} = 0b1110;
3673
3674 bits<4> opc1;
3675 bits<4> CRn;
3676 bits<4> CRd;
3677 bits<4> cop;
3678 bits<3> opc2;
3679 bits<4> CRm;
3680
3681 let Inst{3-0} = CRm;
3682 let Inst{4} = 0;
3683 let Inst{7-5} = opc2;
3684 let Inst{11-8} = cop;
3685 let Inst{15-12} = CRd;
3686 let Inst{19-16} = CRn;
3687 let Inst{23-20} = opc1;
3688}
3689
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003690def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003691 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003692 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003693 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3694 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003695 let Inst{27-24} = 0b1110;
3696
3697 bits<4> opc1;
3698 bits<4> CRn;
3699 bits<4> CRd;
3700 bits<4> cop;
3701 bits<3> opc2;
3702 bits<4> CRm;
3703
3704 let Inst{3-0} = CRm;
3705 let Inst{4} = 0;
3706 let Inst{7-5} = opc2;
3707 let Inst{11-8} = cop;
3708 let Inst{15-12} = CRd;
3709 let Inst{19-16} = CRn;
3710 let Inst{23-20} = opc1;
3711}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003712
3713
3714
3715//===----------------------------------------------------------------------===//
3716// Non-Instruction Patterns
3717//
3718
3719// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003720let AddedComplexity = 16 in {
3721def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003722 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003723def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003724 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003725def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3726 Requires<[HasT2ExtractPack, IsThumb2]>;
3727def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3728 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3729 Requires<[HasT2ExtractPack, IsThumb2]>;
3730def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3731 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3732 Requires<[HasT2ExtractPack, IsThumb2]>;
3733}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003734
Jim Grosbach70327412011-07-27 17:48:13 +00003735def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003736 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003737def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003738 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003739def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3740 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3741 Requires<[HasT2ExtractPack, IsThumb2]>;
3742def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3743 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3744 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003745
3746// Atomic load/store patterns
3747def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3748 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003749def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3750 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003751def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3752 (t2LDRBs t2addrmode_so_reg:$addr)>;
3753def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3754 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003755def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3756 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003757def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3758 (t2LDRHs t2addrmode_so_reg:$addr)>;
3759def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3760 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003761def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3762 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003763def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3764 (t2LDRs t2addrmode_so_reg:$addr)>;
3765def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3766 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003767def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3768 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003769def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3770 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3771def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3772 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003773def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3774 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003775def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3776 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3777def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3778 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003779def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3780 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003781def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3782 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003783
3784
3785//===----------------------------------------------------------------------===//
3786// Assembler aliases
3787//
3788
3789// Aliases for ADC without the ".w" optional width specifier.
3790def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3791 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3792def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3793 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3794 pred:$p, cc_out:$s)>;
3795
3796// Aliases for SBC without the ".w" optional width specifier.
3797def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3798 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3799def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3800 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3801 pred:$p, cc_out:$s)>;
3802
Jim Grosbachf0851e52011-09-02 18:14:46 +00003803// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003804def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003805 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003806def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003807 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3808def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3809 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3810def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3811 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3812 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003813
Jim Grosbachf67e8552011-09-16 22:58:42 +00003814// Aliases for SUB without the ".w" optional width specifier.
3815def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
3816 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3817def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
3818 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3819def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
3820 (t2SUBrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3821def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
3822 (t2SUBrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3823 pred:$p, cc_out:$s)>;
3824
Jim Grosbachef88a922011-09-06 21:44:58 +00003825// Alias for compares without the ".w" optional width specifier.
3826def : t2InstAlias<"cmn${p} $Rn, $Rm",
3827 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3828def : t2InstAlias<"teq${p} $Rn, $Rm",
3829 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3830def : t2InstAlias<"tst${p} $Rn, $Rm",
3831 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3832
Jim Grosbach06c1a512011-09-06 22:14:58 +00003833// Memory barriers
3834def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3835def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003836def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003837
Jim Grosbach0811fe12011-09-09 19:42:40 +00003838// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3839// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003840def : t2InstAlias<"ldr${p} $Rt, $addr",
3841 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3842def : t2InstAlias<"ldrb${p} $Rt, $addr",
3843 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3844def : t2InstAlias<"ldrh${p} $Rt, $addr",
3845 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003846def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3847 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3848def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3849 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3850
Jim Grosbachab899c12011-09-07 23:10:15 +00003851def : t2InstAlias<"ldr${p} $Rt, $addr",
3852 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3853def : t2InstAlias<"ldrb${p} $Rt, $addr",
3854 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3855def : t2InstAlias<"ldrh${p} $Rt, $addr",
3856 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003857def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3858 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3859def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3860 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003861
3862// Alias for MVN without the ".w" optional width specifier.
3863def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3864 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3865def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3866 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003867
3868// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3869// shift amount is zero (i.e., unspecified).
3870def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3871 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3872 Requires<[HasT2ExtractPack, IsThumb2]>;
3873def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3874 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3875 Requires<[HasT2ExtractPack, IsThumb2]>;
3876
Jim Grosbach57b21e42011-09-15 15:55:04 +00003877// PUSH/POP aliases for STM/LDM
3878def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3879def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3880def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3881def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3882
Jim Grosbach689b86e2011-09-15 19:46:13 +00003883// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003884def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003885def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3886def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003887
3888
3889// Alias for RSB without the ".w" optional width specifier, and with optional
3890// implied destination register.
3891def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3892 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3893def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3894 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3895def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3896 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3897def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
3898 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
3899 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00003900
3901// SSAT/USAT optional shift operand.
3902def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
3903 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3904def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
3905 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
3906
Jim Grosbach8213c962011-09-16 20:50:13 +00003907// STM w/o the .w suffix.
3908def : t2InstAlias<"stm${p} $Rn, $regs",
3909 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00003910
3911// Alias for STR, STRB, and STRH without the ".w" optional
3912// width specifier.
3913def : t2InstAlias<"str${p} $Rt, $addr",
3914 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3915def : t2InstAlias<"strb${p} $Rt, $addr",
3916 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3917def : t2InstAlias<"strh${p} $Rt, $addr",
3918 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3919
3920def : t2InstAlias<"str${p} $Rt, $addr",
3921 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3922def : t2InstAlias<"strb${p} $Rt, $addr",
3923 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3924def : t2InstAlias<"strh${p} $Rt, $addr",
3925 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00003926
3927// Extend instruction optional rotate operand.
3928def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
3929 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3930def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
3931 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
3932def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
3933 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;