blob: 2857b2d208e7b2e1e2771040a261b14fba4ddfea [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000126// t2addrmode_posimm8 := reg + imm8
127def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
128def t2addrmode_posimm8 : Operand<i32> {
129 let PrintMethod = "printT2AddrModeImm8Operand";
130 let EncoderMethod = "getT2AddrModeImm8OpValue";
131 let DecoderMethod = "DecodeT2AddrModeImm8";
132 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000136// t2addrmode_negimm8 := reg - imm8
137def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
138def t2addrmode_negimm8 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
140 let PrintMethod = "printT2AddrModeImm8Operand";
141 let EncoderMethod = "getT2AddrModeImm8OpValue";
142 let DecoderMethod = "DecodeT2AddrModeImm8";
143 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chen0635fc52010-03-04 17:40:44 +0000147// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000148def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_imm8 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
151 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
156}
157
Evan Cheng6d94f112009-07-03 00:06:39 +0000158def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000159 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
160 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000161 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000162 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000164}
165
Evan Cheng5c874172009-07-09 22:21:59 +0000166// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000167def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000168 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000169 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000170 let DecoderMethod = "DecodeT2AddrModeImm8s4";
David Goodwin6647cea2009-06-30 22:50:01 +0000171 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
172}
173
Johnny Chenae1757b2010-03-11 01:13:36 +0000174def t2am_imm8s4_offset : Operand<i32> {
175 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Owen Anderson14c903a2011-08-04 23:18:05 +0000176 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000177}
178
Evan Chengcba962d2009-07-09 20:40:44 +0000179// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000180def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000181def t2addrmode_so_reg : Operand<i32>,
182 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
183 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000184 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000186 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000187 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000188}
189
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000190// t2addrmode_reg := reg
191// Used by load/store exclusive instructions. Useful to enable right assembly
192// parsing and printing. Not used for any codegen matching.
193//
194def t2addrmode_reg : Operand<i32> {
195 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 let DecoderMethod = "DecodeGPRRegisterClass";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000197 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000198}
Evan Cheng055b0312009-06-29 07:51:04 +0000199
Anton Korobeynikov52237112009-06-17 18:13:58 +0000200//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000201// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000202//
203
Owen Andersona99e7782010-11-15 18:45:17 +0000204
205class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000206 string opc, string asm, list<dag> pattern>
207 : T2I<oops, iops, itin, opc, asm, pattern> {
208 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000209 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000210
Jim Grosbach86386922010-12-08 22:10:43 +0000211 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000212 let Inst{26} = imm{11};
213 let Inst{14-12} = imm{10-8};
214 let Inst{7-0} = imm{7-0};
215}
216
Owen Andersonbb6315d2010-11-15 19:58:36 +0000217
Owen Andersona99e7782010-11-15 18:45:17 +0000218class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
219 string opc, string asm, list<dag> pattern>
220 : T2sI<oops, iops, itin, opc, asm, pattern> {
221 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000222 bits<4> Rn;
223 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000224
Jim Grosbach86386922010-12-08 22:10:43 +0000225 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000226 let Inst{26} = imm{11};
227 let Inst{14-12} = imm{10-8};
228 let Inst{7-0} = imm{7-0};
229}
230
Owen Andersonbb6315d2010-11-15 19:58:36 +0000231class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
232 string opc, string asm, list<dag> pattern>
233 : T2I<oops, iops, itin, opc, asm, pattern> {
234 bits<4> Rn;
235 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000236
Jim Grosbach86386922010-12-08 22:10:43 +0000237 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000238 let Inst{26} = imm{11};
239 let Inst{14-12} = imm{10-8};
240 let Inst{7-0} = imm{7-0};
241}
242
243
Owen Andersona99e7782010-11-15 18:45:17 +0000244class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
245 string opc, string asm, list<dag> pattern>
246 : T2I<oops, iops, itin, opc, asm, pattern> {
247 bits<4> Rd;
248 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000249
Jim Grosbach86386922010-12-08 22:10:43 +0000250 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000251 let Inst{3-0} = ShiftedRm{3-0};
252 let Inst{5-4} = ShiftedRm{6-5};
253 let Inst{14-12} = ShiftedRm{11-9};
254 let Inst{7-6} = ShiftedRm{8-7};
255}
256
257class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
258 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000259 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000260 bits<4> Rd;
261 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000262
Jim Grosbach86386922010-12-08 22:10:43 +0000263 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000264 let Inst{3-0} = ShiftedRm{3-0};
265 let Inst{5-4} = ShiftedRm{6-5};
266 let Inst{14-12} = ShiftedRm{11-9};
267 let Inst{7-6} = ShiftedRm{8-7};
268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
272 : T2I<oops, iops, itin, opc, asm, pattern> {
273 bits<4> Rn;
274 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277 let Inst{3-0} = ShiftedRm{3-0};
278 let Inst{5-4} = ShiftedRm{6-5};
279 let Inst{14-12} = ShiftedRm{11-9};
280 let Inst{7-6} = ShiftedRm{8-7};
281}
282
Owen Andersona99e7782010-11-15 18:45:17 +0000283class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000285 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000286 bits<4> Rd;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{11-8} = Rd;
290 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000291}
292
293class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
294 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000295 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000296 bits<4> Rd;
297 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000298
Jim Grosbach86386922010-12-08 22:10:43 +0000299 let Inst{11-8} = Rd;
300 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000301}
302
Owen Andersonbb6315d2010-11-15 19:58:36 +0000303class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000305 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000306 bits<4> Rn;
307 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{19-16} = Rn;
310 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000311}
312
Owen Andersona99e7782010-11-15 18:45:17 +0000313
314class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
315 string opc, string asm, list<dag> pattern>
316 : T2I<oops, iops, itin, opc, asm, pattern> {
317 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000318 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000319 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000320
Jim Grosbach86386922010-12-08 22:10:43 +0000321 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000322 let Inst{19-16} = Rn;
323 let Inst{26} = imm{11};
324 let Inst{14-12} = imm{10-8};
325 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000326}
327
Owen Anderson83da6cd2010-11-14 05:37:38 +0000328class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000329 string opc, string asm, list<dag> pattern>
330 : T2sI<oops, iops, itin, opc, asm, pattern> {
331 bits<4> Rd;
332 bits<4> Rn;
333 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000334
Jim Grosbach86386922010-12-08 22:10:43 +0000335 let Inst{11-8} = Rd;
336 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000337 let Inst{26} = imm{11};
338 let Inst{14-12} = imm{10-8};
339 let Inst{7-0} = imm{7-0};
340}
341
Owen Andersonbb6315d2010-11-15 19:58:36 +0000342class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
344 : T2I<oops, iops, itin, opc, asm, pattern> {
345 bits<4> Rd;
346 bits<4> Rm;
347 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000348
Jim Grosbach86386922010-12-08 22:10:43 +0000349 let Inst{11-8} = Rd;
350 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000351 let Inst{14-12} = imm{4-2};
352 let Inst{7-6} = imm{1-0};
353}
354
355class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
357 : T2sI<oops, iops, itin, opc, asm, pattern> {
358 bits<4> Rd;
359 bits<4> Rm;
360 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Jim Grosbach86386922010-12-08 22:10:43 +0000362 let Inst{11-8} = Rd;
363 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000364 let Inst{14-12} = imm{4-2};
365 let Inst{7-6} = imm{1-0};
366}
367
Owen Anderson5de6d842010-11-12 21:12:40 +0000368class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
369 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000370 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000371 bits<4> Rd;
372 bits<4> Rn;
373 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000374
Jim Grosbach86386922010-12-08 22:10:43 +0000375 let Inst{11-8} = Rd;
376 let Inst{19-16} = Rn;
377 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000378}
379
380class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
381 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000382 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 bits<4> Rd;
384 bits<4> Rn;
385 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000386
Jim Grosbach86386922010-12-08 22:10:43 +0000387 let Inst{11-8} = Rd;
388 let Inst{19-16} = Rn;
389 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000390}
391
392class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
393 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000394 : T2I<oops, iops, itin, opc, asm, pattern> {
395 bits<4> Rd;
396 bits<4> Rn;
397 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000398
Jim Grosbach86386922010-12-08 22:10:43 +0000399 let Inst{11-8} = Rd;
400 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000401 let Inst{3-0} = ShiftedRm{3-0};
402 let Inst{5-4} = ShiftedRm{6-5};
403 let Inst{14-12} = ShiftedRm{11-9};
404 let Inst{7-6} = ShiftedRm{8-7};
405}
406
407class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
408 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000409 : T2sI<oops, iops, itin, opc, asm, pattern> {
410 bits<4> Rd;
411 bits<4> Rn;
412 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000413
Jim Grosbach86386922010-12-08 22:10:43 +0000414 let Inst{11-8} = Rd;
415 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000416 let Inst{3-0} = ShiftedRm{3-0};
417 let Inst{5-4} = ShiftedRm{6-5};
418 let Inst{14-12} = ShiftedRm{11-9};
419 let Inst{7-6} = ShiftedRm{8-7};
420}
421
Owen Anderson35141a92010-11-18 01:08:42 +0000422class T2FourReg<dag oops, dag iops, InstrItinClass itin,
423 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000424 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000425 bits<4> Rd;
426 bits<4> Rn;
427 bits<4> Rm;
428 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000429
Jim Grosbach86386922010-12-08 22:10:43 +0000430 let Inst{19-16} = Rn;
431 let Inst{15-12} = Ra;
432 let Inst{11-8} = Rd;
433 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000434}
435
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000436class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
437 dag oops, dag iops, InstrItinClass itin,
438 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000439 : T2I<oops, iops, itin, opc, asm, pattern> {
440 bits<4> RdLo;
441 bits<4> RdHi;
442 bits<4> Rn;
443 bits<4> Rm;
444
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000445 let Inst{31-23} = 0b111110111;
446 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000447 let Inst{19-16} = Rn;
448 let Inst{15-12} = RdLo;
449 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000450 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000451 let Inst{3-0} = Rm;
452}
453
Owen Anderson35141a92010-11-18 01:08:42 +0000454
Evan Chenga67efd12009-06-23 19:39:13 +0000455/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000456/// unary operation that produces a value. These are predicable and can be
457/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000458multiclass T2I_un_irs<bits<4> opcod, string opc,
459 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
460 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000461 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000462 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
463 opc, "\t$Rd, $imm",
464 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000465 let isAsCheapAsAMove = Cheap;
466 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{31-27} = 0b11110;
468 let Inst{25} = 0;
469 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000470 let Inst{19-16} = 0b1111; // Rn
471 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000472 }
473 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000474 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
475 opc, ".w\t$Rd, $Rm",
476 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000477 let Inst{31-27} = 0b11101;
478 let Inst{26-25} = 0b01;
479 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000480 let Inst{19-16} = 0b1111; // Rn
481 let Inst{14-12} = 0b000; // imm3
482 let Inst{7-6} = 0b00; // imm2
483 let Inst{5-4} = 0b00; // type
484 }
Evan Chenga67efd12009-06-23 19:39:13 +0000485 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000486 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
487 opc, ".w\t$Rd, $ShiftedRm",
488 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000489 let Inst{31-27} = 0b11101;
490 let Inst{26-25} = 0b01;
491 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{19-16} = 0b1111; // Rn
493 }
Evan Chenga67efd12009-06-23 19:39:13 +0000494}
495
496/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000497/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000498/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000499multiclass T2I_bin_irs<bits<4> opcod, string opc,
500 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000501 PatFrag opnode, string baseOpc, bit Commutable = 0,
502 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000503 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000504 def ri : T2sTwoRegImm<
505 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
506 opc, "\t$Rd, $Rn, $imm",
507 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000508 let Inst{31-27} = 0b11110;
509 let Inst{25} = 0;
510 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000511 let Inst{15} = 0;
512 }
Evan Chenga67efd12009-06-23 19:39:13 +0000513 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000514 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
515 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
516 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000517 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000518 let Inst{31-27} = 0b11101;
519 let Inst{26-25} = 0b01;
520 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000521 let Inst{14-12} = 0b000; // imm3
522 let Inst{7-6} = 0b00; // imm2
523 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000524 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000525 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000526 def rs : T2sTwoRegShiftedReg<
527 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
528 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
529 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000530 let Inst{31-27} = 0b11101;
531 let Inst{26-25} = 0b01;
532 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000533 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000534 // Assembly aliases for optional destination operand when it's the same
535 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000536 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000537 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
538 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000539 cc_out:$s)>;
540 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000541 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
542 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000543 cc_out:$s)>;
544 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000545 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
546 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000547 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000548}
549
David Goodwin1f096272009-07-27 23:34:12 +0000550/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000551// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000552multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
553 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000554 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000555 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
556 // Assembler aliases w/o the ".w" suffix.
557 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
558 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
559 rGPR:$Rm, pred:$p,
560 cc_out:$s)>;
561 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
562 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
563 t2_so_reg:$shift, pred:$p,
564 cc_out:$s)>;
565
566 // and with the optional destination operand, too.
567 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
568 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
569 rGPR:$Rm, pred:$p,
570 cc_out:$s)>;
571 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
572 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
573 t2_so_reg:$shift, pred:$p,
574 cc_out:$s)>;
575}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000576
Evan Cheng1e249e32009-06-25 20:59:23 +0000577/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000578/// reversed. The 'rr' form is only defined for the disassembler; for codegen
579/// it is equivalent to the T2I_bin_irs counterpart.
580multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000581 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000582 def ri : T2sTwoRegImm<
583 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
584 opc, ".w\t$Rd, $Rn, $imm",
585 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000586 let Inst{31-27} = 0b11110;
587 let Inst{25} = 0;
588 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000589 let Inst{15} = 0;
590 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000591 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000592 def rr : T2sThreeReg<
593 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
594 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000595 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000596 let Inst{31-27} = 0b11101;
597 let Inst{26-25} = 0b01;
598 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000599 let Inst{14-12} = 0b000; // imm3
600 let Inst{7-6} = 0b00; // imm2
601 let Inst{5-4} = 0b00; // type
602 }
Evan Chengf49810c2009-06-23 17:48:47 +0000603 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000604 def rs : T2sTwoRegShiftedReg<
605 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
606 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
607 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{31-27} = 0b11101;
609 let Inst{26-25} = 0b01;
610 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000611 }
Evan Chengf49810c2009-06-23 17:48:47 +0000612}
613
Evan Chenga67efd12009-06-23 19:39:13 +0000614/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000615/// instruction modifies the CPSR register.
Evan Cheng4a517082011-09-06 18:52:20 +0000616let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000617multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
618 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
619 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000620 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000621 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000622 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000623 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000624 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000625 let Inst{31-27} = 0b11110;
626 let Inst{25} = 0;
627 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{15} = 0;
629 }
Evan Chenga67efd12009-06-23 19:39:13 +0000630 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000631 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000632 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000633 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000634 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000635 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000636 let Inst{31-27} = 0b11101;
637 let Inst{26-25} = 0b01;
638 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000639 let Inst{14-12} = 0b000; // imm3
640 let Inst{7-6} = 0b00; // imm2
641 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000643 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000644 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000645 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000646 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000647 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000648 let Inst{31-27} = 0b11101;
649 let Inst{26-25} = 0b01;
650 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000651 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000652}
653}
654
Evan Chenga67efd12009-06-23 19:39:13 +0000655/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
656/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000657multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
658 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000659 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000663 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000664 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000665 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000666 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{31-27} = 0b11110;
668 let Inst{25} = 0;
669 let Inst{24} = 1;
670 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000671 let Inst{15} = 0;
672 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000673 }
Evan Chengf49810c2009-06-23 17:48:47 +0000674 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000675 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000676 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
677 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
678 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000679 bits<4> Rd;
680 bits<4> Rn;
681 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000682 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000683 let Inst{26} = imm{11};
684 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{23-21} = op23_21;
686 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000687 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000689 let Inst{14-12} = imm{10-8};
690 let Inst{11-8} = Rd;
691 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000692 }
Evan Chenga67efd12009-06-23 19:39:13 +0000693 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000694 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000695 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000696 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000697 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000698 let Inst{31-27} = 0b11101;
699 let Inst{26-25} = 0b01;
700 let Inst{24} = 1;
701 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let Inst{14-12} = 0b000; // imm3
703 let Inst{7-6} = 0b00; // imm2
704 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000705 }
Evan Chengf49810c2009-06-23 17:48:47 +0000706 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000707 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000708 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000709 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000710 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000711 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000713 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000714 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000715 }
Evan Chengf49810c2009-06-23 17:48:47 +0000716}
717
Jim Grosbach6935efc2009-11-24 00:20:27 +0000718/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000719/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000720/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000721let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000722multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
723 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000724 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000725 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000726 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000727 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000728 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000729 let Inst{31-27} = 0b11110;
730 let Inst{25} = 0;
731 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000732 let Inst{15} = 0;
733 }
Evan Chenga67efd12009-06-23 19:39:13 +0000734 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000735 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000736 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000737 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000738 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000739 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11101;
741 let Inst{26-25} = 0b01;
742 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{14-12} = 0b000; // imm3
744 let Inst{7-6} = 0b00; // imm2
745 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000746 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000747 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000748 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000749 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000750 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000751 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000752 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000753 let Inst{31-27} = 0b11101;
754 let Inst{26-25} = 0b01;
755 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000756 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000757}
Andrew Trick1c3af772011-04-23 03:55:32 +0000758}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000759
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000760/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
761/// version is not needed since this is only for codegen.
Evan Cheng4a517082011-09-06 18:52:20 +0000762let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000763multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000764 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000765 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000766 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000767 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000768 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11110;
770 let Inst{25} = 0;
771 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000772 let Inst{15} = 0;
773 }
Evan Chengf49810c2009-06-23 17:48:47 +0000774 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000775 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000776 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000777 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000778 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000779 let Inst{31-27} = 0b11101;
780 let Inst{26-25} = 0b01;
781 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000782 }
Evan Chengf49810c2009-06-23 17:48:47 +0000783}
784}
785
Evan Chenga67efd12009-06-23 19:39:13 +0000786/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
787// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000788multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
789 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000790 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000792 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000793 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000794 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000795 let Inst{31-27} = 0b11101;
796 let Inst{26-21} = 0b010010;
797 let Inst{19-16} = 0b1111; // Rn
798 let Inst{5-4} = opcod;
799 }
Evan Chenga67efd12009-06-23 19:39:13 +0000800 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000801 def rr : T2sThreeReg<
802 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
803 opc, ".w\t$Rd, $Rn, $Rm",
804 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = 0b11111;
806 let Inst{26-23} = 0b0100;
807 let Inst{22-21} = opcod;
808 let Inst{15-12} = 0b1111;
809 let Inst{7-4} = 0b0000;
810 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000811
812 // Optional destination register
813 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
814 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
815 ty:$imm, pred:$p,
816 cc_out:$s)>;
817 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
818 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
819 rGPR:$Rm, pred:$p,
820 cc_out:$s)>;
821
822 // Assembler aliases w/o the ".w" suffix.
823 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
824 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
825 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000826 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000827 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
828 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
829 rGPR:$Rm, pred:$p,
830 cc_out:$s)>;
831
832 // and with the optional destination operand, too.
833 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
834 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
835 ty:$imm, pred:$p,
836 cc_out:$s)>;
837 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
838 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
839 rGPR:$Rm, pred:$p,
840 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000841}
Evan Chengf49810c2009-06-23 17:48:47 +0000842
Johnny Chend68e1192009-12-15 17:24:14 +0000843/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000844/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000845/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000846multiclass T2I_cmp_irs<bits<4> opcod, string opc,
847 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000848 PatFrag opnode, string baseOpc> {
849let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000850 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000851 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000852 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000853 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000854 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000855 let Inst{31-27} = 0b11110;
856 let Inst{25} = 0;
857 let Inst{24-21} = opcod;
858 let Inst{20} = 1; // The S bit.
859 let Inst{15} = 0;
860 let Inst{11-8} = 0b1111; // Rd
861 }
Evan Chenga67efd12009-06-23 19:39:13 +0000862 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000863 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000864 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000865 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000866 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000867 let Inst{31-27} = 0b11101;
868 let Inst{26-25} = 0b01;
869 let Inst{24-21} = opcod;
870 let Inst{20} = 1; // The S bit.
871 let Inst{14-12} = 0b000; // imm3
872 let Inst{11-8} = 0b1111; // Rd
873 let Inst{7-6} = 0b00; // imm2
874 let Inst{5-4} = 0b00; // type
875 }
Evan Chengf49810c2009-06-23 17:48:47 +0000876 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000877 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000878 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000879 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000880 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000881 let Inst{31-27} = 0b11101;
882 let Inst{26-25} = 0b01;
883 let Inst{24-21} = opcod;
884 let Inst{20} = 1; // The S bit.
885 let Inst{11-8} = 0b1111; // Rd
886 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000887}
Jim Grosbachef88a922011-09-06 21:44:58 +0000888
889 // Assembler aliases w/o the ".w" suffix.
890 // No alias here for 'rr' version as not all instantiations of this
891 // multiclass want one (CMP in particular, does not).
892 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
893 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
894 t2_so_imm:$imm, pred:$p)>;
895 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
896 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
897 t2_so_reg:$shift,
898 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000899}
900
Evan Chengf3c21b82009-06-30 02:15:48 +0000901/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000902multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000903 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
904 PatFrag opnode> {
905 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000906 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000907 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000908 bits<4> Rt;
909 bits<17> addr;
910 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{24} = signed;
912 let Inst{23} = 1;
913 let Inst{22-21} = opcod;
914 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000915 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000916 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000917 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000918 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000919 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000920 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000921 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
922 bits<4> Rt;
923 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000924 let Inst{31-27} = 0b11111;
925 let Inst{26-25} = 0b00;
926 let Inst{24} = signed;
927 let Inst{23} = 0;
928 let Inst{22-21} = opcod;
929 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000930 let Inst{19-16} = addr{12-9}; // Rn
931 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000932 let Inst{11} = 1;
933 // Offset: index==TRUE, wback==FALSE
934 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000935 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000936 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000937 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000938 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000939 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000940 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000941 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000942 let Inst{31-27} = 0b11111;
943 let Inst{26-25} = 0b00;
944 let Inst{24} = signed;
945 let Inst{23} = 0;
946 let Inst{22-21} = opcod;
947 let Inst{20} = 1; // load
948 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000949
Owen Anderson75579f72010-11-29 22:44:32 +0000950 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000951 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000952
Owen Anderson75579f72010-11-29 22:44:32 +0000953 bits<10> addr;
954 let Inst{19-16} = addr{9-6}; // Rn
955 let Inst{3-0} = addr{5-2}; // Rm
956 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000957
958 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000959 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000960
Owen Anderson971b83b2011-02-08 22:39:40 +0000961 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000962 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000963 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000964 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000965 let isReMaterializable = 1;
966 let Inst{31-27} = 0b11111;
967 let Inst{26-25} = 0b00;
968 let Inst{24} = signed;
969 let Inst{23} = ?; // add = (U == '1')
970 let Inst{22-21} = opcod;
971 let Inst{20} = 1; // load
972 let Inst{19-16} = 0b1111; // Rn
973 bits<4> Rt;
974 bits<12> addr;
975 let Inst{15-12} = Rt{3-0};
976 let Inst{11-0} = addr{11-0};
977 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000978}
979
David Goodwin73b8f162009-06-30 22:11:34 +0000980/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000981multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000982 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
983 PatFrag opnode> {
984 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000985 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000986 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000987 let Inst{31-27} = 0b11111;
988 let Inst{26-23} = 0b0001;
989 let Inst{22-21} = opcod;
990 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000991
Owen Anderson75579f72010-11-29 22:44:32 +0000992 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000993 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000994
Owen Anderson80dd3e02010-11-30 22:45:47 +0000995 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000996 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000997 let Inst{19-16} = addr{16-13}; // Rn
998 let Inst{23} = addr{12}; // U
999 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001000 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001001 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001002 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001003 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001004 let Inst{31-27} = 0b11111;
1005 let Inst{26-23} = 0b0000;
1006 let Inst{22-21} = opcod;
1007 let Inst{20} = 0; // !load
1008 let Inst{11} = 1;
1009 // Offset: index==TRUE, wback==FALSE
1010 let Inst{10} = 1; // The P bit.
1011 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001012
Owen Anderson75579f72010-11-29 22:44:32 +00001013 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001014 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001015
Owen Anderson75579f72010-11-29 22:44:32 +00001016 bits<13> addr;
1017 let Inst{19-16} = addr{12-9}; // Rn
1018 let Inst{9} = addr{8}; // U
1019 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001020 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001021 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001022 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001023 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001024 let Inst{31-27} = 0b11111;
1025 let Inst{26-23} = 0b0000;
1026 let Inst{22-21} = opcod;
1027 let Inst{20} = 0; // !load
1028 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001029
Owen Anderson75579f72010-11-29 22:44:32 +00001030 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001031 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001032
Owen Anderson75579f72010-11-29 22:44:32 +00001033 bits<10> addr;
1034 let Inst{19-16} = addr{9-6}; // Rn
1035 let Inst{3-0} = addr{5-2}; // Rm
1036 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001037 }
David Goodwin73b8f162009-06-30 22:11:34 +00001038}
1039
Evan Cheng0e55fd62010-09-30 01:08:25 +00001040/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001041/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001042class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1043 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1044 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001045 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1046 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001047 let Inst{31-27} = 0b11111;
1048 let Inst{26-23} = 0b0100;
1049 let Inst{22-20} = opcod;
1050 let Inst{19-16} = 0b1111; // Rn
1051 let Inst{15-12} = 0b1111;
1052 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001053
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001054 bits<2> rot;
1055 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001056}
1057
Eli Friedman761fa7a2010-06-24 18:20:04 +00001058// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001059class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001060 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1061 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1062 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001063 Requires<[HasT2ExtractPack, IsThumb2]> {
1064 bits<2> rot;
1065 let Inst{31-27} = 0b11111;
1066 let Inst{26-23} = 0b0100;
1067 let Inst{22-20} = opcod;
1068 let Inst{19-16} = 0b1111; // Rn
1069 let Inst{15-12} = 0b1111;
1070 let Inst{7} = 1;
1071 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001072}
1073
Eli Friedman761fa7a2010-06-24 18:20:04 +00001074// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1075// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001076class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1077 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1078 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001079 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001080 bits<2> rot;
1081 let Inst{31-27} = 0b11111;
1082 let Inst{26-23} = 0b0100;
1083 let Inst{22-20} = opcod;
1084 let Inst{19-16} = 0b1111; // Rn
1085 let Inst{15-12} = 0b1111;
1086 let Inst{7} = 1;
1087 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001088}
1089
Evan Cheng0e55fd62010-09-30 01:08:25 +00001090/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001091/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001092class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1093 : T2ThreeReg<(outs rGPR:$Rd),
1094 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1095 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1096 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1097 Requires<[HasT2ExtractPack, IsThumb2]> {
1098 bits<2> rot;
1099 let Inst{31-27} = 0b11111;
1100 let Inst{26-23} = 0b0100;
1101 let Inst{22-20} = opcod;
1102 let Inst{15-12} = 0b1111;
1103 let Inst{7} = 1;
1104 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001105}
1106
Jim Grosbach70327412011-07-27 17:48:13 +00001107class T2I_exta_rrot_np<bits<3> opcod, string opc>
1108 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1109 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1110 bits<2> rot;
1111 let Inst{31-27} = 0b11111;
1112 let Inst{26-23} = 0b0100;
1113 let Inst{22-20} = opcod;
1114 let Inst{15-12} = 0b1111;
1115 let Inst{7} = 1;
1116 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001117}
1118
Anton Korobeynikov52237112009-06-17 18:13:58 +00001119//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001120// Instructions
1121//===----------------------------------------------------------------------===//
1122
1123//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001124// Miscellaneous Instructions.
1125//
1126
Owen Andersonda663f72010-11-15 21:30:39 +00001127class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1128 string asm, list<dag> pattern>
1129 : T2XI<oops, iops, itin, asm, pattern> {
1130 bits<4> Rd;
1131 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001132
Jim Grosbach86386922010-12-08 22:10:43 +00001133 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001134 let Inst{26} = label{11};
1135 let Inst{14-12} = label{10-8};
1136 let Inst{7-0} = label{7-0};
1137}
1138
Evan Chenga09b9ca2009-06-24 23:47:58 +00001139// LEApcrel - Load a pc-relative address into a register without offending the
1140// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001141def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1142 (ins t2adrlabel:$addr, pred:$p),
1143 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001144 let Inst{31-27} = 0b11110;
1145 let Inst{25-24} = 0b10;
1146 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1147 let Inst{22} = 0;
1148 let Inst{20} = 0;
1149 let Inst{19-16} = 0b1111; // Rn
1150 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001151
Owen Andersona838a252010-12-14 00:36:49 +00001152 bits<4> Rd;
1153 bits<13> addr;
1154 let Inst{11-8} = Rd;
1155 let Inst{23} = addr{12};
1156 let Inst{21} = addr{12};
1157 let Inst{26} = addr{11};
1158 let Inst{14-12} = addr{10-8};
1159 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001160}
Owen Andersona838a252010-12-14 00:36:49 +00001161
1162let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001163def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001164 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001165def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1166 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001167 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001168 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001169
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001170
Evan Chenga09b9ca2009-06-24 23:47:58 +00001171//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001172// Load / store Instructions.
1173//
1174
Evan Cheng055b0312009-06-29 07:51:04 +00001175// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001176let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001177defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001178 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001179
Evan Chengf3c21b82009-06-30 02:15:48 +00001180// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001181defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001182 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001183defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001184 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001185
Evan Chengf3c21b82009-06-30 02:15:48 +00001186// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001187defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001188 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001189defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001190 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001191
Owen Anderson9d63d902010-12-01 19:18:46 +00001192let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001193// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001194def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001195 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001196 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001197} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001198
1199// zextload i1 -> zextload i8
1200def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1201 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001202def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1203 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001204def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1205 (t2LDRBs t2addrmode_so_reg:$addr)>;
1206def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1207 (t2LDRBpci tconstpool:$addr)>;
1208
1209// extload -> zextload
1210// FIXME: Reduce the number of patterns by legalizing extload to zextload
1211// earlier?
1212def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1213 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001214def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1215 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001216def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1217 (t2LDRBs t2addrmode_so_reg:$addr)>;
1218def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1219 (t2LDRBpci tconstpool:$addr)>;
1220
1221def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1222 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001223def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1224 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001225def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1226 (t2LDRBs t2addrmode_so_reg:$addr)>;
1227def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1228 (t2LDRBpci tconstpool:$addr)>;
1229
1230def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1231 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001232def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1233 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001234def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1235 (t2LDRHs t2addrmode_so_reg:$addr)>;
1236def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1237 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001238
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001239// FIXME: The destination register of the loads and stores can't be PC, but
1240// can be SP. We need another regclass (similar to rGPR) to represent
1241// that. Not a pressing issue since these are selected manually,
1242// not via pattern.
1243
Evan Chenge88d5ce2009-07-02 07:28:31 +00001244// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001245
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001246let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001247def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001248 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001250 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001251 []>;
1252
Owen Anderson6b0fa632010-12-09 02:56:12 +00001253def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1254 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001256 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001257 []>;
1258
Owen Anderson6b0fa632010-12-09 02:56:12 +00001259def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001260 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001261 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001262 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001263 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001264def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1265 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001266 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001267 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001268 []>;
1269
Owen Anderson6b0fa632010-12-09 02:56:12 +00001270def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001271 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001272 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001273 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001275def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1276 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001277 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001278 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001279 []>;
1280
Owen Anderson6b0fa632010-12-09 02:56:12 +00001281def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001282 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001283 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001284 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001285 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001286def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1287 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001288 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001289 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001290 []>;
1291
Owen Anderson6b0fa632010-12-09 02:56:12 +00001292def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001293 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001294 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001295 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001296 []>;
Owen Anderson2379fc22011-08-22 23:22:05 +00001297def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
Owen Anderson6b0fa632010-12-09 02:56:12 +00001298 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001299 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson2379fc22011-08-22 23:22:05 +00001300 "ldrsh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001301 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001302} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001303
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001304// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001305// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001306class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001307 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001308 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001309 bits<4> Rt;
1310 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001311 let Inst{31-27} = 0b11111;
1312 let Inst{26-25} = 0b00;
1313 let Inst{24} = signed;
1314 let Inst{23} = 0;
1315 let Inst{22-21} = type;
1316 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001317 let Inst{19-16} = addr{12-9};
1318 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001319 let Inst{11} = 1;
1320 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001321 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001322}
1323
Evan Cheng0e55fd62010-09-30 01:08:25 +00001324def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1325def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1326def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1327def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1328def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001329
David Goodwin73b8f162009-06-30 22:11:34 +00001330// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001331defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001332 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001333defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001334 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001335defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001336 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001337
David Goodwin6647cea2009-06-30 22:50:01 +00001338// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001339let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001340def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001341 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1342 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001343
Evan Cheng6d94f112009-07-03 00:06:39 +00001344// Indexed stores
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001345def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPRnopc:$base_wb),
1346 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001348 "str", "\t$Rt, [$Rn, $addr]!",
1349 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001350 [(set GPRnopc:$base_wb,
1351 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001352
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001353def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPRnopc:$base_wb),
1354 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001356 "str", "\t$Rt, [$Rn], $addr",
1357 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001358 [(set GPRnopc:$base_wb,
1359 (post_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001360
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001361def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPRnopc:$base_wb),
1362 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001363 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001364 "strh", "\t$Rt, [$Rn, $addr]!",
1365 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001366 [(set GPRnopc:$base_wb,
1367 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001368
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001369def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPRnopc:$base_wb),
1370 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001371 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001372 "strh", "\t$Rt, [$Rn], $addr",
1373 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001374 [(set GPRnopc:$base_wb,
1375 (post_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001376
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001377def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPRnopc:$base_wb),
1378 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001380 "strb", "\t$Rt, [$Rn, $addr]!",
1381 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001382 [(set GPRnopc:$base_wb,
1383 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001384
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001385def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPRnopc:$base_wb),
1386 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001388 "strb", "\t$Rt, [$Rn], $addr",
1389 "$Rn = $base_wb,@earlyclobber $base_wb",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001390 [(set GPRnopc:$base_wb,
1391 (post_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001392
Johnny Chene54a3ef2010-03-03 18:45:36 +00001393// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1394// only.
1395// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001396class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001397 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001398 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001399 let Inst{31-27} = 0b11111;
1400 let Inst{26-25} = 0b00;
1401 let Inst{24} = 0; // not signed
1402 let Inst{23} = 0;
1403 let Inst{22-21} = type;
1404 let Inst{20} = 0; // store
1405 let Inst{11} = 1;
1406 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001407
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001408 bits<4> Rt;
1409 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001410 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001411 let Inst{19-16} = addr{12-9};
1412 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001413}
1414
Evan Cheng0e55fd62010-09-30 01:08:25 +00001415def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1416def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1417def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001418
Johnny Chenae1757b2010-03-11 01:13:36 +00001419// ldrd / strd pre / post variants
1420// For disassembly only.
1421
Owen Anderson14c903a2011-08-04 23:18:05 +00001422def t2LDRD_PRE : T2Ii8s4Tied<1, 1, 1,
1423 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001425 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001426
Owen Anderson14c903a2011-08-04 23:18:05 +00001427def t2LDRD_POST : T2Ii8s4Tied<0, 1, 1,
1428 (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001430 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001431
Owen Anderson14c903a2011-08-04 23:18:05 +00001432def t2STRD_PRE : T2Ii8s4Tied<1, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001433 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001434 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001435
Owen Anderson14c903a2011-08-04 23:18:05 +00001436def t2STRD_POST : T2Ii8s4Tied<0, 1, 0, (outs GPR:$wb),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001437 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001438 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001439
Johnny Chen0635fc52010-03-04 17:40:44 +00001440// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1441// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001442// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1443// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001444multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001445
Evan Chengdfed19f2010-11-03 06:34:55 +00001446 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001447 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001448 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001449 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001450 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001451 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001452 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001453 let Inst{20} = 1;
1454 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001455
Owen Anderson80dd3e02010-11-30 22:45:47 +00001456 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001457 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001458 let Inst{19-16} = addr{16-13}; // Rn
1459 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001460 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001461 }
1462
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001463 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001464 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001465 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001466 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001467 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001468 let Inst{23} = 0; // U = 0
1469 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001470 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001471 let Inst{20} = 1;
1472 let Inst{15-12} = 0b1111;
1473 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001474
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001475 bits<13> addr;
1476 let Inst{19-16} = addr{12-9}; // Rn
1477 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001478 }
1479
Evan Chengdfed19f2010-11-03 06:34:55 +00001480 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001481 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001482 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001483 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001484 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001485 let Inst{23} = 0; // add = TRUE for T1
1486 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001487 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001488 let Inst{20} = 1;
1489 let Inst{15-12} = 0b1111;
1490 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001491
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001492 bits<10> addr;
1493 let Inst{19-16} = addr{9-6}; // Rn
1494 let Inst{3-0} = addr{5-2}; // Rm
1495 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001496
1497 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001498 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001499}
1500
Evan Cheng416941d2010-11-04 05:19:35 +00001501defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1502defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1503defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001504
Evan Cheng2889cce2009-07-03 00:18:36 +00001505//===----------------------------------------------------------------------===//
1506// Load / store multiple Instructions.
1507//
1508
Bill Wendling6c470b82010-11-13 09:09:38 +00001509multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1510 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001511 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001512 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001513 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001514 bits<4> Rn;
1515 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001516
Bill Wendling6c470b82010-11-13 09:09:38 +00001517 let Inst{31-27} = 0b11101;
1518 let Inst{26-25} = 0b00;
1519 let Inst{24-23} = 0b01; // Increment After
1520 let Inst{22} = 0;
1521 let Inst{21} = 0; // No writeback
1522 let Inst{20} = L_bit;
1523 let Inst{19-16} = Rn;
1524 let Inst{15-0} = regs;
1525 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001526 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001527 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001528 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001529 bits<4> Rn;
1530 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001531
Bill Wendling6c470b82010-11-13 09:09:38 +00001532 let Inst{31-27} = 0b11101;
1533 let Inst{26-25} = 0b00;
1534 let Inst{24-23} = 0b01; // Increment After
1535 let Inst{22} = 0;
1536 let Inst{21} = 1; // Writeback
1537 let Inst{20} = L_bit;
1538 let Inst{19-16} = Rn;
1539 let Inst{15-0} = regs;
1540 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001541 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001542 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001543 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001544 bits<4> Rn;
1545 bits<16> regs;
1546
1547 let Inst{31-27} = 0b11101;
1548 let Inst{26-25} = 0b00;
1549 let Inst{24-23} = 0b10; // Decrement Before
1550 let Inst{22} = 0;
1551 let Inst{21} = 0; // No writeback
1552 let Inst{20} = L_bit;
1553 let Inst{19-16} = Rn;
1554 let Inst{15-0} = regs;
1555 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001556 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001557 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001558 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001559 bits<4> Rn;
1560 bits<16> regs;
1561
1562 let Inst{31-27} = 0b11101;
1563 let Inst{26-25} = 0b00;
1564 let Inst{24-23} = 0b10; // Decrement Before
1565 let Inst{22} = 0;
1566 let Inst{21} = 1; // Writeback
1567 let Inst{20} = L_bit;
1568 let Inst{19-16} = Rn;
1569 let Inst{15-0} = regs;
1570 }
1571}
1572
Bill Wendlingc93989a2010-11-13 11:20:05 +00001573let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001574
1575let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1576defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1577
1578let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1579defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1580
1581} // neverHasSideEffects
1582
Bob Wilson815baeb2010-03-13 01:08:20 +00001583
Evan Cheng9cb9e672009-06-27 02:26:13 +00001584//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001585// Move Instructions.
1586//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001587
Evan Chengf49810c2009-06-23 17:48:47 +00001588let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001589def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1590 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001591 let Inst{31-27} = 0b11101;
1592 let Inst{26-25} = 0b01;
1593 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001594 let Inst{19-16} = 0b1111; // Rn
1595 let Inst{14-12} = 0b000;
1596 let Inst{7-4} = 0b0000;
1597}
Evan Chengf49810c2009-06-23 17:48:47 +00001598
Evan Cheng5adb66a2009-09-28 09:14:39 +00001599// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001600let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1601 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001602def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1603 "mov", ".w\t$Rd, $imm",
1604 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001605 let Inst{31-27} = 0b11110;
1606 let Inst{25} = 0;
1607 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001608 let Inst{19-16} = 0b1111; // Rn
1609 let Inst{15} = 0;
1610}
David Goodwin83b35932009-06-26 16:10:07 +00001611
Jim Grosbacha33b31b2011-08-22 18:04:24 +00001612def : t2InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1613 pred:$p, cc_out:$s)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001614
Evan Chengc4af4632010-11-17 20:13:28 +00001615let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001616def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001617 "movw", "\t$Rd, $imm",
1618 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001619 let Inst{31-27} = 0b11110;
1620 let Inst{25} = 1;
1621 let Inst{24-21} = 0b0010;
1622 let Inst{20} = 0; // The S bit.
1623 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001624
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001625 bits<4> Rd;
1626 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001627
Jim Grosbach86386922010-12-08 22:10:43 +00001628 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001629 let Inst{19-16} = imm{15-12};
1630 let Inst{26} = imm{11};
1631 let Inst{14-12} = imm{10-8};
1632 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001633}
Evan Chengf49810c2009-06-23 17:48:47 +00001634
Evan Cheng53519f02011-01-21 18:55:51 +00001635def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001636 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1637
1638let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001639def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001640 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001641 "movt", "\t$Rd, $imm",
1642 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001643 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001644 let Inst{31-27} = 0b11110;
1645 let Inst{25} = 1;
1646 let Inst{24-21} = 0b0110;
1647 let Inst{20} = 0; // The S bit.
1648 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001649
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001650 bits<4> Rd;
1651 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001652
Jim Grosbach86386922010-12-08 22:10:43 +00001653 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001654 let Inst{19-16} = imm{15-12};
1655 let Inst{26} = imm{11};
1656 let Inst{14-12} = imm{10-8};
1657 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001658}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001659
Evan Cheng53519f02011-01-21 18:55:51 +00001660def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001661 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1662} // Constraints
1663
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001664def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001665
Anton Korobeynikov52237112009-06-17 18:13:58 +00001666//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001667// Extend Instructions.
1668//
1669
1670// Sign extenders
1671
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001672def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001673 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001674def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001675 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001676def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001677
Jim Grosbach70327412011-07-27 17:48:13 +00001678def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001679 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001680def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001681 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001682def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001683
Jim Grosbach70327412011-07-27 17:48:13 +00001684// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001685
1686// Zero extenders
1687
1688let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001689def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001690 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001691def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001692 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001693def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001694 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001695
Jim Grosbach79464942010-07-28 23:17:45 +00001696// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1697// The transformation should probably be done as a combiner action
1698// instead so we can include a check for masking back in the upper
1699// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001700//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001701// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001702// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001703def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001704 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001705 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001706
Jim Grosbach70327412011-07-27 17:48:13 +00001707def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001708 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001709def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001710 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001711def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001712}
1713
1714//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001715// Arithmetic Instructions.
1716//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001717
Johnny Chend68e1192009-12-15 17:24:14 +00001718defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1719 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1720defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1721 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001722
Evan Chengf49810c2009-06-23 17:48:47 +00001723// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng4a517082011-09-06 18:52:20 +00001724// FIXME: Eliminate them if we can write def : Pat patterns which defines
1725// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001726defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001727 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001728 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001729defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001730 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001731 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001732
Evan Cheng37fefc22011-08-30 19:09:48 +00001733let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001734defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001735 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001736defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001737 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001738}
Evan Chengf49810c2009-06-23 17:48:47 +00001739
David Goodwin752aa7d2009-07-27 16:39:05 +00001740// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001741defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001742 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001743
1744// FIXME: Eliminate them if we can write def : Pat patterns which defines
1745// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001746defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001747 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001748
1749// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001750// The assume-no-carry-in form uses the negation of the input since add/sub
1751// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1752// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1753// details.
1754// The AddedComplexity preferences the first variant over the others since
1755// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001756let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001757def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1758 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1759def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1760 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1761def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1762 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1763let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001764def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001765 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001766def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001767 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001768// The with-carry-in form matches bitwise not instead of the negation.
1769// Effectively, the inverse interpretation of the carry flag already accounts
1770// for part of the negation.
1771let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001772def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001773 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001774def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001775 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001776
Johnny Chen93042d12010-03-02 18:14:57 +00001777// Select Bytes -- for disassembly only
1778
Owen Andersonc7373f82010-11-30 20:00:01 +00001779def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001780 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1781 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001782 let Inst{31-27} = 0b11111;
1783 let Inst{26-24} = 0b010;
1784 let Inst{23} = 0b1;
1785 let Inst{22-20} = 0b010;
1786 let Inst{15-12} = 0b1111;
1787 let Inst{7} = 0b1;
1788 let Inst{6-4} = 0b000;
1789}
1790
Johnny Chenadc77332010-02-26 22:04:29 +00001791// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1792// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001793class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001794 list<dag> pat = [/* For disassembly only; pattern left blank */],
1795 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1796 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001797 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1798 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001799 let Inst{31-27} = 0b11111;
1800 let Inst{26-23} = 0b0101;
1801 let Inst{22-20} = op22_20;
1802 let Inst{15-12} = 0b1111;
1803 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001804
Owen Anderson46c478e2010-11-17 19:57:38 +00001805 bits<4> Rd;
1806 bits<4> Rn;
1807 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001808
Jim Grosbach86386922010-12-08 22:10:43 +00001809 let Inst{11-8} = Rd;
1810 let Inst{19-16} = Rn;
1811 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001812}
1813
1814// Saturating add/subtract -- for disassembly only
1815
Nate Begeman692433b2010-07-29 17:56:55 +00001816def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001817 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1818 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001819def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1820def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1821def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001822def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1823 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1824def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1825 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001826def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001827def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001828 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1829 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001830def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1831def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1832def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1833def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1834def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1835def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1836def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1837def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1838
1839// Signed/Unsigned add/subtract -- for disassembly only
1840
1841def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1842def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1843def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1844def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1845def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1846def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1847def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1848def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1849def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1850def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1851def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1852def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1853
1854// Signed/Unsigned halving add/subtract -- for disassembly only
1855
1856def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1857def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1858def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1859def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1860def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1861def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1862def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1863def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1864def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1865def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1866def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1867def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1868
Owen Anderson821752e2010-11-18 20:32:18 +00001869// Helper class for disassembly only
1870// A6.3.16 & A6.3.17
1871// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1872class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1873 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1874 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1875 let Inst{31-27} = 0b11111;
1876 let Inst{26-24} = 0b011;
1877 let Inst{23} = long;
1878 let Inst{22-20} = op22_20;
1879 let Inst{7-4} = op7_4;
1880}
1881
1882class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1883 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1884 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1885 let Inst{31-27} = 0b11111;
1886 let Inst{26-24} = 0b011;
1887 let Inst{23} = long;
1888 let Inst{22-20} = op22_20;
1889 let Inst{7-4} = op7_4;
1890}
1891
Johnny Chenadc77332010-02-26 22:04:29 +00001892// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1893
Owen Anderson821752e2010-11-18 20:32:18 +00001894def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1895 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001896 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
1897 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001898 let Inst{15-12} = 0b1111;
1899}
Owen Anderson821752e2010-11-18 20:32:18 +00001900def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001901 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00001902 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
1903 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001904
1905// Signed/Unsigned saturate -- for disassembly only
1906
Owen Anderson46c478e2010-11-17 19:57:38 +00001907class T2SatI<dag oops, dag iops, InstrItinClass itin,
1908 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001909 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001910 bits<4> Rd;
1911 bits<4> Rn;
1912 bits<5> sat_imm;
1913 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001914
Jim Grosbach86386922010-12-08 22:10:43 +00001915 let Inst{11-8} = Rd;
1916 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001917 let Inst{4-0} = sat_imm;
1918 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00001919 let Inst{14-12} = sh{4-2};
1920 let Inst{7-6} = sh{1-0};
1921}
1922
Owen Andersonc7373f82010-11-30 20:00:01 +00001923def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001924 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001925 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1926 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001927 let Inst{31-27} = 0b11110;
1928 let Inst{25-22} = 0b1100;
1929 let Inst{20} = 0;
1930 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001931}
1932
Owen Andersonc7373f82010-11-30 20:00:01 +00001933def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00001934 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001935 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001936 [/* For disassembly only; pattern left blank */]>,
1937 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001938 let Inst{31-27} = 0b11110;
1939 let Inst{25-22} = 0b1100;
1940 let Inst{20} = 0;
1941 let Inst{15} = 0;
1942 let Inst{21} = 1; // sh = '1'
1943 let Inst{14-12} = 0b000; // imm3 = '000'
1944 let Inst{7-6} = 0b00; // imm2 = '00'
1945}
1946
Owen Andersonc7373f82010-11-30 20:00:01 +00001947def t2USAT: T2SatI<
1948 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1949 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001950 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001951 let Inst{31-27} = 0b11110;
1952 let Inst{25-22} = 0b1110;
1953 let Inst{20} = 0;
1954 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001955}
1956
Owen Anderson22d35082011-08-22 23:27:47 +00001957def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001958 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00001959 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00001960 [/* For disassembly only; pattern left blank */]>,
1961 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001962 let Inst{31-27} = 0b11110;
1963 let Inst{25-22} = 0b1110;
1964 let Inst{20} = 0;
1965 let Inst{15} = 0;
1966 let Inst{21} = 1; // sh = '1'
1967 let Inst{14-12} = 0b000; // imm3 = '000'
1968 let Inst{7-6} = 0b00; // imm2 = '00'
1969}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001970
Bob Wilson38aa2872010-08-13 21:48:10 +00001971def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
1972def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00001973
Evan Chengf49810c2009-06-23 17:48:47 +00001974//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00001975// Shift and rotate Instructions.
1976//
1977
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001978defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
1979 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001980defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001981 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00001982defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00001983 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
1984defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
1985 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00001986
Andrew Trickd49ffe82011-04-29 14:18:15 +00001987// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
1988def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
1989 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
1990
David Goodwinca01a8d2009-09-01 18:32:09 +00001991let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00001992def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
1993 "rrx", "\t$Rd, $Rm",
1994 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001995 let Inst{31-27} = 0b11101;
1996 let Inst{26-25} = 0b01;
1997 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001998 let Inst{19-16} = 0b1111; // Rn
1999 let Inst{14-12} = 0b000;
2000 let Inst{7-4} = 0b0011;
2001}
David Goodwinca01a8d2009-09-01 18:32:09 +00002002}
Evan Chenga67efd12009-06-23 19:39:13 +00002003
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002004let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002005def t2MOVsrl_flag : T2TwoRegShiftImm<
2006 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2007 "lsrs", ".w\t$Rd, $Rm, #1",
2008 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002009 let Inst{31-27} = 0b11101;
2010 let Inst{26-25} = 0b01;
2011 let Inst{24-21} = 0b0010;
2012 let Inst{20} = 1; // The S bit.
2013 let Inst{19-16} = 0b1111; // Rn
2014 let Inst{5-4} = 0b01; // Shift type.
2015 // Shift amount = Inst{14-12:7-6} = 1.
2016 let Inst{14-12} = 0b000;
2017 let Inst{7-6} = 0b01;
2018}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002019def t2MOVsra_flag : T2TwoRegShiftImm<
2020 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2021 "asrs", ".w\t$Rd, $Rm, #1",
2022 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002023 let Inst{31-27} = 0b11101;
2024 let Inst{26-25} = 0b01;
2025 let Inst{24-21} = 0b0010;
2026 let Inst{20} = 1; // The S bit.
2027 let Inst{19-16} = 0b1111; // Rn
2028 let Inst{5-4} = 0b10; // Shift type.
2029 // Shift amount = Inst{14-12:7-6} = 1.
2030 let Inst{14-12} = 0b000;
2031 let Inst{7-6} = 0b01;
2032}
David Goodwin3583df72009-07-28 17:06:49 +00002033}
2034
Evan Chenga67efd12009-06-23 19:39:13 +00002035//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002036// Bitwise Instructions.
2037//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002038
Johnny Chend68e1192009-12-15 17:24:14 +00002039defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002040 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002041 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002042defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002043 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002044 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002045defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002046 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002047 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002048
Johnny Chend68e1192009-12-15 17:24:14 +00002049defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002050 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002051 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2052 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002053
Owen Anderson2f7aed32010-11-17 22:16:31 +00002054class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2055 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002056 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002057 bits<4> Rd;
2058 bits<5> msb;
2059 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002060
Jim Grosbach86386922010-12-08 22:10:43 +00002061 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002062 let Inst{4-0} = msb{4-0};
2063 let Inst{14-12} = lsb{4-2};
2064 let Inst{7-6} = lsb{1-0};
2065}
2066
2067class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2068 string opc, string asm, list<dag> pattern>
2069 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2070 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002071
Jim Grosbach86386922010-12-08 22:10:43 +00002072 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002073}
2074
2075let Constraints = "$src = $Rd" in
2076def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2077 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2078 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002079 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002080 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002081 let Inst{25} = 1;
2082 let Inst{24-20} = 0b10110;
2083 let Inst{19-16} = 0b1111; // Rn
2084 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002085 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002086
Owen Anderson2f7aed32010-11-17 22:16:31 +00002087 bits<10> imm;
2088 let msb{4-0} = imm{9-5};
2089 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002090}
Evan Chengf49810c2009-06-23 17:48:47 +00002091
Owen Anderson2f7aed32010-11-17 22:16:31 +00002092def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002093 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002094 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002095 let Inst{31-27} = 0b11110;
2096 let Inst{25} = 1;
2097 let Inst{24-20} = 0b10100;
2098 let Inst{15} = 0;
2099}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002100
Owen Anderson2f7aed32010-11-17 22:16:31 +00002101def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002102 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002103 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002104 let Inst{31-27} = 0b11110;
2105 let Inst{25} = 1;
2106 let Inst{24-20} = 0b11100;
2107 let Inst{15} = 0;
2108}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002109
Johnny Chen9474d552010-02-02 19:31:58 +00002110// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002111let Constraints = "$src = $Rd" in {
2112 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2113 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2114 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2115 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2116 bf_inv_mask_imm:$imm))]> {
2117 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002118 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002119 let Inst{25} = 1;
2120 let Inst{24-20} = 0b10110;
2121 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002122 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002123
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002124 bits<10> imm;
2125 let msb{4-0} = imm{9-5};
2126 let lsb{4-0} = imm{4-0};
2127 }
2128
2129 // GNU as only supports this form of bfi (w/ 4 arguments)
2130 let isAsmParserOnly = 1 in
2131 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2132 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2133 width_imm:$width),
2134 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2135 []> {
2136 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002137 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002138 let Inst{25} = 1;
2139 let Inst{24-20} = 0b10110;
2140 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002141 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002142
2143 bits<5> lsbit;
2144 bits<5> width;
2145 let msb{4-0} = width; // Custom encoder => lsb+width-1
2146 let lsb{4-0} = lsbit;
2147 }
Johnny Chen9474d552010-02-02 19:31:58 +00002148}
Evan Chengf49810c2009-06-23 17:48:47 +00002149
Evan Cheng7e1bf302010-09-29 00:27:46 +00002150defm t2ORN : T2I_bin_irs<0b0011, "orn",
2151 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002152 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2153 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002154
2155// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2156let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002157defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002158 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002159 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002160
2161
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002162let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002163def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2164 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002165
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002166// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002167def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2168 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002169 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002170
2171def : T2Pat<(t2_so_imm_not:$src),
2172 (t2MVNi t2_so_imm_not:$src)>;
2173
Evan Chengf49810c2009-06-23 17:48:47 +00002174//===----------------------------------------------------------------------===//
2175// Multiply Instructions.
2176//
Evan Cheng8de898a2009-06-26 00:19:44 +00002177let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002178def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2179 "mul", "\t$Rd, $Rn, $Rm",
2180 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002181 let Inst{31-27} = 0b11111;
2182 let Inst{26-23} = 0b0110;
2183 let Inst{22-20} = 0b000;
2184 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2185 let Inst{7-4} = 0b0000; // Multiply
2186}
Evan Chengf49810c2009-06-23 17:48:47 +00002187
Owen Anderson35141a92010-11-18 01:08:42 +00002188def t2MLA: T2FourReg<
2189 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2190 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2191 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002192 let Inst{31-27} = 0b11111;
2193 let Inst{26-23} = 0b0110;
2194 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002195 let Inst{7-4} = 0b0000; // Multiply
2196}
Evan Chengf49810c2009-06-23 17:48:47 +00002197
Owen Anderson35141a92010-11-18 01:08:42 +00002198def t2MLS: T2FourReg<
2199 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2200 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2201 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002202 let Inst{31-27} = 0b11111;
2203 let Inst{26-23} = 0b0110;
2204 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002205 let Inst{7-4} = 0b0001; // Multiply and Subtract
2206}
Evan Chengf49810c2009-06-23 17:48:47 +00002207
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002208// Extra precision multiplies with low / high results
2209let neverHasSideEffects = 1 in {
2210let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002211def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002212 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002213 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002214 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002215
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002216def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002217 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002218 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002219 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002220} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002221
2222// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002223def t2SMLAL : T2MulLong<0b100, 0b0000,
2224 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002225 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002226 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002228def t2UMLAL : T2MulLong<0b110, 0b0000,
2229 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002230 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002231 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002232
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002233def t2UMAAL : T2MulLong<0b110, 0b0110,
2234 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002235 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002236 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2237 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002238} // neverHasSideEffects
2239
Johnny Chen93042d12010-03-02 18:14:57 +00002240// Rounding variants of the below included for disassembly only
2241
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002242// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002243def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2244 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002245 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2246 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{31-27} = 0b11111;
2248 let Inst{26-23} = 0b0110;
2249 let Inst{22-20} = 0b101;
2250 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2251 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2252}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002253
Owen Anderson821752e2010-11-18 20:32:18 +00002254def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002255 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2256 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002257 let Inst{31-27} = 0b11111;
2258 let Inst{26-23} = 0b0110;
2259 let Inst{22-20} = 0b101;
2260 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2261 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2262}
2263
Owen Anderson821752e2010-11-18 20:32:18 +00002264def t2SMMLA : T2FourReg<
2265 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2266 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002267 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2268 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002269 let Inst{31-27} = 0b11111;
2270 let Inst{26-23} = 0b0110;
2271 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002272 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2273}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002274
Owen Anderson821752e2010-11-18 20:32:18 +00002275def t2SMMLAR: T2FourReg<
2276 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002277 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2278 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002279 let Inst{31-27} = 0b11111;
2280 let Inst{26-23} = 0b0110;
2281 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002282 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2283}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002284
Owen Anderson821752e2010-11-18 20:32:18 +00002285def t2SMMLS: T2FourReg<
2286 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2287 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002288 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2289 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002290 let Inst{31-27} = 0b11111;
2291 let Inst{26-23} = 0b0110;
2292 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2294}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002295
Owen Anderson821752e2010-11-18 20:32:18 +00002296def t2SMMLSR:T2FourReg<
2297 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002298 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2299 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002300 let Inst{31-27} = 0b11111;
2301 let Inst{26-23} = 0b0110;
2302 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002303 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2304}
2305
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002306multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002307 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2308 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2309 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002310 (sext_inreg rGPR:$Rm, i16)))]>,
2311 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b001;
2315 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2316 let Inst{7-6} = 0b00;
2317 let Inst{5-4} = 0b00;
2318 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002319
Owen Anderson821752e2010-11-18 20:32:18 +00002320 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2321 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2322 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002323 (sra rGPR:$Rm, (i32 16))))]>,
2324 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002325 let Inst{31-27} = 0b11111;
2326 let Inst{26-23} = 0b0110;
2327 let Inst{22-20} = 0b001;
2328 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2329 let Inst{7-6} = 0b00;
2330 let Inst{5-4} = 0b01;
2331 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002332
Owen Anderson821752e2010-11-18 20:32:18 +00002333 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2334 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2335 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002336 (sext_inreg rGPR:$Rm, i16)))]>,
2337 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002338 let Inst{31-27} = 0b11111;
2339 let Inst{26-23} = 0b0110;
2340 let Inst{22-20} = 0b001;
2341 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2342 let Inst{7-6} = 0b00;
2343 let Inst{5-4} = 0b10;
2344 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002345
Owen Anderson821752e2010-11-18 20:32:18 +00002346 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2347 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2348 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002349 (sra rGPR:$Rm, (i32 16))))]>,
2350 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{31-27} = 0b11111;
2352 let Inst{26-23} = 0b0110;
2353 let Inst{22-20} = 0b001;
2354 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2355 let Inst{7-6} = 0b00;
2356 let Inst{5-4} = 0b11;
2357 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002358
Owen Anderson821752e2010-11-18 20:32:18 +00002359 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2360 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2361 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002362 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2363 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002364 let Inst{31-27} = 0b11111;
2365 let Inst{26-23} = 0b0110;
2366 let Inst{22-20} = 0b011;
2367 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2368 let Inst{7-6} = 0b00;
2369 let Inst{5-4} = 0b00;
2370 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002371
Owen Anderson821752e2010-11-18 20:32:18 +00002372 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2373 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2374 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002375 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2376 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002377 let Inst{31-27} = 0b11111;
2378 let Inst{26-23} = 0b0110;
2379 let Inst{22-20} = 0b011;
2380 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2381 let Inst{7-6} = 0b00;
2382 let Inst{5-4} = 0b01;
2383 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384}
2385
2386
2387multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def BB : T2FourReg<
2389 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2390 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2391 [(set rGPR:$Rd, (add rGPR:$Ra,
2392 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002393 (sext_inreg rGPR:$Rm, i16))))]>,
2394 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002395 let Inst{31-27} = 0b11111;
2396 let Inst{26-23} = 0b0110;
2397 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002398 let Inst{7-6} = 0b00;
2399 let Inst{5-4} = 0b00;
2400 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002401
Owen Anderson821752e2010-11-18 20:32:18 +00002402 def BT : T2FourReg<
2403 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2404 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2405 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002406 (sra rGPR:$Rm, (i32 16)))))]>,
2407 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002408 let Inst{31-27} = 0b11111;
2409 let Inst{26-23} = 0b0110;
2410 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002411 let Inst{7-6} = 0b00;
2412 let Inst{5-4} = 0b01;
2413 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002414
Owen Anderson821752e2010-11-18 20:32:18 +00002415 def TB : T2FourReg<
2416 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2417 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2418 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002419 (sext_inreg rGPR:$Rm, i16))))]>,
2420 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b10;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427
Owen Anderson821752e2010-11-18 20:32:18 +00002428 def TT : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2430 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2431 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002432 (sra rGPR:$Rm, (i32 16)))))]>,
2433 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{7-6} = 0b00;
2438 let Inst{5-4} = 0b11;
2439 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def WB : T2FourReg<
2442 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2443 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2444 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002445 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2446 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{31-27} = 0b11111;
2448 let Inst{26-23} = 0b0110;
2449 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002450 let Inst{7-6} = 0b00;
2451 let Inst{5-4} = 0b00;
2452 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002453
Owen Anderson821752e2010-11-18 20:32:18 +00002454 def WT : T2FourReg<
2455 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2456 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2457 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002458 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2459 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002460 let Inst{31-27} = 0b11111;
2461 let Inst{26-23} = 0b0110;
2462 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002463 let Inst{7-6} = 0b00;
2464 let Inst{5-4} = 0b01;
2465 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002466}
2467
2468defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2469defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2470
Johnny Chenadc77332010-02-26 22:04:29 +00002471// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002472def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2473 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002474 [/* For disassembly only; pattern left blank */]>,
2475 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002478 [/* For disassembly only; pattern left blank */]>,
2479 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002480def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2481 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002482 [/* For disassembly only; pattern left blank */]>,
2483 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2485 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002486 [/* For disassembly only; pattern left blank */]>,
2487 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002488
Johnny Chenadc77332010-02-26 22:04:29 +00002489// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2490// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492def t2SMUAD: T2ThreeReg_mac<
2493 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002494 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2495 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002496 let Inst{15-12} = 0b1111;
2497}
Owen Anderson821752e2010-11-18 20:32:18 +00002498def t2SMUADX:T2ThreeReg_mac<
2499 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002500 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2501 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002502 let Inst{15-12} = 0b1111;
2503}
Owen Anderson821752e2010-11-18 20:32:18 +00002504def t2SMUSD: T2ThreeReg_mac<
2505 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002506 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2507 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002508 let Inst{15-12} = 0b1111;
2509}
Owen Anderson821752e2010-11-18 20:32:18 +00002510def t2SMUSDX:T2ThreeReg_mac<
2511 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002512 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2513 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002514 let Inst{15-12} = 0b1111;
2515}
Owen Andersonc6788c82011-08-22 23:31:45 +00002516def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002517 0, 0b010, 0b0000, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002519 "\t$Rd, $Rn, $Rm, $Ra", []>,
2520 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002521def t2SMLADX : T2FourReg_mac<
2522 0, 0b010, 0b0001, (outs rGPR:$Rd),
2523 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002524 "\t$Rd, $Rn, $Rm, $Ra", []>,
2525 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002526def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2527 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002528 "\t$Rd, $Rn, $Rm, $Ra", []>,
2529 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002530def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2531 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002532 "\t$Rd, $Rn, $Rm, $Ra", []>,
2533 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002534def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2535 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002536 "\t$Ra, $Rd, $Rm, $Rn", []>,
2537 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002538def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2539 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002540 "\t$Ra, $Rd, $Rm, $Rn", []>,
2541 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002542def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2543 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002544 "\t$Ra, $Rd, $Rm, $Rn", []>,
2545 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002546def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2547 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002548 "\t$Ra, $Rd, $Rm, $Rn", []>,
2549 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002550
2551//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002552// Division Instructions.
2553// Signed and unsigned division on v7-M
2554//
2555def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2556 "sdiv", "\t$Rd, $Rn, $Rm",
2557 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2558 Requires<[HasDivide, IsThumb2]> {
2559 let Inst{31-27} = 0b11111;
2560 let Inst{26-21} = 0b011100;
2561 let Inst{20} = 0b1;
2562 let Inst{15-12} = 0b1111;
2563 let Inst{7-4} = 0b1111;
2564}
2565
2566def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2567 "udiv", "\t$Rd, $Rn, $Rm",
2568 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2569 Requires<[HasDivide, IsThumb2]> {
2570 let Inst{31-27} = 0b11111;
2571 let Inst{26-21} = 0b011101;
2572 let Inst{20} = 0b1;
2573 let Inst{15-12} = 0b1111;
2574 let Inst{7-4} = 0b1111;
2575}
2576
2577//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002578// Misc. Arithmetic Instructions.
2579//
2580
Jim Grosbach80dc1162010-02-16 21:23:02 +00002581class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2582 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002583 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11111;
2585 let Inst{26-22} = 0b01010;
2586 let Inst{21-20} = op1;
2587 let Inst{15-12} = 0b1111;
2588 let Inst{7-6} = 0b10;
2589 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002590 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002591}
Evan Chengf49810c2009-06-23 17:48:47 +00002592
Owen Anderson612fb5b2010-11-18 21:15:19 +00002593def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2594 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002595
Owen Anderson612fb5b2010-11-18 21:15:19 +00002596def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2597 "rbit", "\t$Rd, $Rm",
2598 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002599
Owen Anderson612fb5b2010-11-18 21:15:19 +00002600def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2601 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002602
Owen Anderson612fb5b2010-11-18 21:15:19 +00002603def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2604 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002605 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002606
Owen Anderson612fb5b2010-11-18 21:15:19 +00002607def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2608 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002609 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002610
Evan Chengf60ceac2011-06-15 17:17:48 +00002611def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002612 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002613 (t2REVSH rGPR:$Rm)>;
2614
Owen Anderson612fb5b2010-11-18 21:15:19 +00002615def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002616 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2617 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002618 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002619 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002620 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002621 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002622 let Inst{31-27} = 0b11101;
2623 let Inst{26-25} = 0b01;
2624 let Inst{24-20} = 0b01100;
2625 let Inst{5} = 0; // BT form
2626 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002627
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002628 bits<5> sh;
2629 let Inst{14-12} = sh{4-2};
2630 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002631}
Evan Cheng40289b02009-07-07 05:35:52 +00002632
2633// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002634def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2635 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002636 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002637def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002638 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002639 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002640
Bob Wilsondc66eda2010-08-16 22:26:55 +00002641// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2642// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002643def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002644 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2645 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002646 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002647 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002648 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002649 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002650 let Inst{31-27} = 0b11101;
2651 let Inst{26-25} = 0b01;
2652 let Inst{24-20} = 0b01100;
2653 let Inst{5} = 1; // TB form
2654 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002655
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002656 bits<5> sh;
2657 let Inst{14-12} = sh{4-2};
2658 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002659}
Evan Cheng40289b02009-07-07 05:35:52 +00002660
2661// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2662// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002663def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002664 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002665 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002666def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002667 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002668 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002669 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002670
2671//===----------------------------------------------------------------------===//
2672// Comparison Instructions...
2673//
Johnny Chend68e1192009-12-15 17:24:14 +00002674defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002675 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002676 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002677
Jim Grosbachef88a922011-09-06 21:44:58 +00002678def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2679 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2680def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2681 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2682def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2683 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002684
Dan Gohman4b7dff92010-08-26 15:50:25 +00002685//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2686// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002687//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2688// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002689defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002690 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002691 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2692 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002693
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002694//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2695// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002696
Jim Grosbachef88a922011-09-06 21:44:58 +00002697def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2698 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002699
Johnny Chend68e1192009-12-15 17:24:14 +00002700defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002701 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002702 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2703 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002704defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002705 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002706 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2707 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002708
Evan Chenge253c952009-07-07 20:39:03 +00002709// Conditional moves
2710// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002711// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002712let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002713def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2714 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002715 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002716 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002717 RegConstraint<"$false = $Rd">;
2718
2719let isMoveImm = 1 in
2720def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2721 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002722 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002723[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2724 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002725
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002726// FIXME: Pseudo-ize these. For now, just mark codegen only.
2727let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002728let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002729def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002730 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002731 "movw", "\t$Rd, $imm", []>,
2732 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002733 let Inst{31-27} = 0b11110;
2734 let Inst{25} = 1;
2735 let Inst{24-21} = 0b0010;
2736 let Inst{20} = 0; // The S bit.
2737 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002738
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002739 bits<4> Rd;
2740 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002741
Jim Grosbach86386922010-12-08 22:10:43 +00002742 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002743 let Inst{19-16} = imm{15-12};
2744 let Inst{26} = imm{11};
2745 let Inst{14-12} = imm{10-8};
2746 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002747}
2748
Evan Chengc4af4632010-11-17 20:13:28 +00002749let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002750def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2751 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002752 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002753
Evan Chengc4af4632010-11-17 20:13:28 +00002754let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002755def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2756 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2757[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002758 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002759 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002760 let Inst{31-27} = 0b11110;
2761 let Inst{25} = 0;
2762 let Inst{24-21} = 0b0011;
2763 let Inst{20} = 0; // The S bit.
2764 let Inst{19-16} = 0b1111; // Rn
2765 let Inst{15} = 0;
2766}
2767
Johnny Chend68e1192009-12-15 17:24:14 +00002768class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2769 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002770 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002771 let Inst{31-27} = 0b11101;
2772 let Inst{26-25} = 0b01;
2773 let Inst{24-21} = 0b0010;
2774 let Inst{20} = 0; // The S bit.
2775 let Inst{19-16} = 0b1111; // Rn
2776 let Inst{5-4} = opcod; // Shift type.
2777}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002778def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2779 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2780 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2781 RegConstraint<"$false = $Rd">;
2782def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2783 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2784 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2785 RegConstraint<"$false = $Rd">;
2786def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2787 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2788 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2789 RegConstraint<"$false = $Rd">;
2790def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2791 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2792 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2793 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002794} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002795} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002796
David Goodwin5e47a9a2009-06-30 18:04:13 +00002797//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002798// Atomic operations intrinsics
2799//
2800
2801// memory barriers protect the atomic sequences
2802let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002803def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2804 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2805 Requires<[IsThumb, HasDB]> {
2806 bits<4> opt;
2807 let Inst{31-4} = 0xf3bf8f5;
2808 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002809}
2810}
2811
Bob Wilsonf74a4292010-10-30 00:54:37 +00002812def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002813 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002814 Requires<[IsThumb, HasDB]> {
2815 bits<4> opt;
2816 let Inst{31-4} = 0xf3bf8f4;
2817 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002818}
2819
Jim Grosbachaa833e52011-09-06 22:53:27 +00002820def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2821 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002822 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002823 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002824 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002825 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002826}
2827
Owen Anderson16884412011-07-13 23:22:26 +00002828class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002829 InstrItinClass itin, string opc, string asm, string cstr,
2830 list<dag> pattern, bits<4> rt2 = 0b1111>
2831 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2832 let Inst{31-27} = 0b11101;
2833 let Inst{26-20} = 0b0001101;
2834 let Inst{11-8} = rt2;
2835 let Inst{7-6} = 0b01;
2836 let Inst{5-4} = opcod;
2837 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002838
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002839 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002840 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002841 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002842 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002843}
Owen Anderson16884412011-07-13 23:22:26 +00002844class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002845 InstrItinClass itin, string opc, string asm, string cstr,
2846 list<dag> pattern, bits<4> rt2 = 0b1111>
2847 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2848 let Inst{31-27} = 0b11101;
2849 let Inst{26-20} = 0b0001100;
2850 let Inst{11-8} = rt2;
2851 let Inst{7-6} = 0b01;
2852 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002853
Owen Anderson91a7c592010-11-19 00:28:38 +00002854 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002855 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002856 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002857 let Inst{3-0} = Rd;
2858 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002859 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002860}
2861
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002862let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002863def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002864 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002865 "ldrexb", "\t$Rt, $addr", "", []>;
2866def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002867 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002868 "ldrexh", "\t$Rt, $addr", "", []>;
2869def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002870 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002871 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002872 let Inst{31-27} = 0b11101;
2873 let Inst{26-20} = 0b0000101;
2874 let Inst{11-8} = 0b1111;
2875 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002876
Owen Anderson808c7d12010-12-10 21:52:38 +00002877 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002878 bits<4> addr;
2879 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002880 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002881}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002882let hasExtraDefRegAllocReq = 1 in
2883def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2884 (ins t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002885 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002886 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002887 [], {?, ?, ?, ?}> {
2888 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002889 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002890}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002891}
2892
Owen Anderson91a7c592010-11-19 00:28:38 +00002893let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002894def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2895 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002896 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002897 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2898def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2899 (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002900 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002901 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002902def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002903 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002904 "strex", "\t$Rd, $Rt, $addr", "",
2905 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002906 let Inst{31-27} = 0b11101;
2907 let Inst{26-20} = 0b0000100;
2908 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002909
Owen Anderson808c7d12010-12-10 21:52:38 +00002910 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002911 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002912 bits<4> Rt;
2913 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002914 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002915 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002916}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002917}
2918
2919let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002920def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002921 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002922 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002923 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002924 {?, ?, ?, ?}> {
2925 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002926 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002927}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002928
Jim Grosbachad2dad92011-09-06 20:27:04 +00002929def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002930 Requires<[IsThumb2, HasV7]> {
2931 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002932 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002933 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002934 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002935 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002936 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002937 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002938}
2939
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002940//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002941// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002942// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002943// address and save #0 in R0 for the non-longjmp case.
2944// Since by its nature we may be coming from some other function to get
2945// here, and we're using the stack frame for the containing function to
2946// save/restore registers, we can't keep anything live in regs across
2947// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002948// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002949// except for our own input by listing the relevant registers in Defs. By
2950// doing so, we also cause the prologue/epilogue code to actively preserve
2951// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002952// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002953let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002954 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002955 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2956 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002957 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002958 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002959 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002960 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961}
2962
Bob Wilsonec80e262010-04-09 20:41:18 +00002963let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002964 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002965 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002966 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00002967 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002968 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002969 Requires<[IsThumb2, NoVFP]>;
2970}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002971
2972
2973//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002974// Control-Flow Instructions
2975//
2976
Evan Chengc50a1cb2009-07-09 22:58:39 +00002977// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00002978// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002979let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002980 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002981def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00002982 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002983 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002984 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00002985 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00002986
David Goodwin5e47a9a2009-06-30 18:04:13 +00002987let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2988let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002989def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002990 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002991 [(br bb:$target)]> {
2992 let Inst{31-27} = 0b11110;
2993 let Inst{15-14} = 0b10;
2994 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002995
2996 bits<20> target;
2997 let Inst{26} = target{19};
2998 let Inst{11} = target{18};
2999 let Inst{13} = target{17};
3000 let Inst{21-16} = target{16-11};
3001 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003002}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003003
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003004let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003005def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003006 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003007 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003008 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003009
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003010// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003011def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003012 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003013 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003014
Jim Grosbachd4811102010-12-15 19:03:16 +00003015def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003016 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003017 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003018
3019def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3020 "tbb", "\t[$Rn, $Rm]", []> {
3021 bits<4> Rn;
3022 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003023 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003024 let Inst{19-16} = Rn;
3025 let Inst{15-5} = 0b11110000000;
3026 let Inst{4} = 0; // B form
3027 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003028}
Evan Cheng5657c012009-07-29 02:18:14 +00003029
Jim Grosbach5ca66692010-11-29 22:37:40 +00003030def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3031 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3032 bits<4> Rn;
3033 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003034 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003035 let Inst{19-16} = Rn;
3036 let Inst{15-5} = 0b11110000000;
3037 let Inst{4} = 1; // H form
3038 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003039}
Evan Cheng5657c012009-07-29 02:18:14 +00003040} // isNotDuplicable, isIndirectBranch
3041
David Goodwinc9a59b52009-06-30 19:50:22 +00003042} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003043
3044// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3045// a two-value operand where a dag node expects two operands. :(
3046let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003047def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003048 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003049 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3050 let Inst{31-27} = 0b11110;
3051 let Inst{15-14} = 0b10;
3052 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003053
Owen Andersonfb20d892010-12-09 00:27:41 +00003054 bits<4> p;
3055 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003056
Owen Andersonfb20d892010-12-09 00:27:41 +00003057 bits<21> target;
3058 let Inst{26} = target{20};
3059 let Inst{11} = target{19};
3060 let Inst{13} = target{18};
3061 let Inst{21-16} = target{17-12};
3062 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003063
3064 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003065}
Evan Chengf49810c2009-06-23 17:48:47 +00003066
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003067// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3068// it goes here.
3069let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3070 // Darwin version.
3071 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3072 Uses = [SP] in
3073 def tTAILJMPd: tPseudoExpand<(outs), (ins uncondbrtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003074 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003075 (t2B uncondbrtarget:$dst)>,
3076 Requires<[IsThumb2, IsDarwin]>;
3077}
Evan Cheng06e16582009-07-10 01:54:42 +00003078
3079// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003080let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003081def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003082 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003083 "it$mask\t$cc", "", []> {
3084 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003085 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003086 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003087
3088 bits<4> cc;
3089 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003090 let Inst{7-4} = cc;
3091 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003092
3093 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003094}
Evan Cheng06e16582009-07-10 01:54:42 +00003095
Johnny Chence6275f2010-02-25 19:05:29 +00003096// Branch and Exchange Jazelle -- for disassembly only
3097// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003098def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3099 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003100 let Inst{31-27} = 0b11110;
3101 let Inst{26} = 0;
3102 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003103 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003104 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003105}
3106
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003107// Compare and branch on zero / non-zero
3108let isBranch = 1, isTerminator = 1 in {
3109 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3110 "cbz\t$Rn, $target", []>,
3111 T1Misc<{0,0,?,1,?,?,?}>,
3112 Requires<[IsThumb2]> {
3113 // A8.6.27
3114 bits<6> target;
3115 bits<3> Rn;
3116 let Inst{9} = target{5};
3117 let Inst{7-3} = target{4-0};
3118 let Inst{2-0} = Rn;
3119 }
3120
3121 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3122 "cbnz\t$Rn, $target", []>,
3123 T1Misc<{1,0,?,1,?,?,?}>,
3124 Requires<[IsThumb2]> {
3125 // A8.6.27
3126 bits<6> target;
3127 bits<3> Rn;
3128 let Inst{9} = target{5};
3129 let Inst{7-3} = target{4-0};
3130 let Inst{2-0} = Rn;
3131 }
3132}
3133
3134
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003135// Change Processor State is a system instruction -- for disassembly and
3136// parsing only.
3137// FIXME: Since the asm parser has currently no clean way to handle optional
3138// operands, create 3 versions of the same instruction. Once there's a clean
3139// framework to represent optional operands, change this behavior.
3140class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3141 !strconcat("cps", asm_op),
3142 [/* For disassembly only; pattern left blank */]> {
3143 bits<2> imod;
3144 bits<3> iflags;
3145 bits<5> mode;
3146 bit M;
3147
Johnny Chen93042d12010-03-02 18:14:57 +00003148 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003149 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003150 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003151 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003152 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003153 let Inst{12} = 0;
3154 let Inst{10-9} = imod;
3155 let Inst{8} = M;
3156 let Inst{7-5} = iflags;
3157 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003158 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003159}
3160
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003161let M = 1 in
3162 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3163 "$imod.w\t$iflags, $mode">;
3164let mode = 0, M = 0 in
3165 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3166 "$imod.w\t$iflags">;
3167let imod = 0, iflags = 0, M = 1 in
3168 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3169
Johnny Chen0f7866e2010-03-03 02:09:43 +00003170// A6.3.4 Branches and miscellaneous control
3171// Table A6-14 Change Processor State, and hint instructions
3172// Helper class for disassembly only.
3173class T2I_hint<bits<8> op7_0, string opc, string asm>
3174 : T2I<(outs), (ins), NoItinerary, opc, asm,
3175 [/* For disassembly only; pattern left blank */]> {
3176 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003177 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003178 let Inst{15-14} = 0b10;
3179 let Inst{12} = 0;
3180 let Inst{10-8} = 0b000;
3181 let Inst{7-0} = op7_0;
3182}
3183
3184def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3185def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3186def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3187def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3188def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3189
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003190def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003191 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003192 let Inst{31-20} = 0b111100111010;
3193 let Inst{19-16} = 0b1111;
3194 let Inst{15-8} = 0b10000000;
3195 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003196 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003197}
3198
Johnny Chen6341c5a2010-02-25 20:25:24 +00003199// Secure Monitor Call is a system instruction -- for disassembly only
3200// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003201def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003202 [/* For disassembly only; pattern left blank */]> {
3203 let Inst{31-27} = 0b11110;
3204 let Inst{26-20} = 0b1111111;
3205 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003206
Owen Andersond18a9c92010-11-29 19:22:08 +00003207 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003208 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003209}
3210
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003211class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003212 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003213 string opc, string asm, list<dag> pattern>
3214 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003216
Owen Andersond18a9c92010-11-29 19:22:08 +00003217 bits<5> mode;
3218 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003219}
3220
3221// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003223 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
3225def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003226 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003229 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
3231def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003232 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003233 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003234
3235// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003236
Owen Anderson5404c2b2010-11-29 20:38:48 +00003237class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003238 string opc, string asm, list<dag> pattern>
3239 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003240 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003241
Owen Andersond18a9c92010-11-29 19:22:08 +00003242 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003243 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003244 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003245}
3246
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003248 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249 [/* For disassembly only; pattern left blank */]>;
3250def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003251 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003252 [/* For disassembly only; pattern left blank */]>;
3253def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003254 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003255 [/* For disassembly only; pattern left blank */]>;
3256def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003257 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003258 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003259
Evan Chengf49810c2009-06-23 17:48:47 +00003260//===----------------------------------------------------------------------===//
3261// Non-Instruction Patterns
3262//
3263
Evan Cheng5adb66a2009-09-28 09:14:39 +00003264// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003265// This is a single pseudo instruction to make it re-materializable.
3266// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003267let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003268def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003269 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003270 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003271
Evan Cheng53519f02011-01-21 18:55:51 +00003272// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003273// It also makes it possible to rematerialize the instructions.
3274// FIXME: Remove this when we can do generalized remat and when machine licm
3275// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003276let isReMaterializable = 1 in {
3277def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3278 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003279 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3280 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003281
Evan Cheng53519f02011-01-21 18:55:51 +00003282def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3283 IIC_iMOVix2,
3284 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3285 Requires<[IsThumb2, UseMovt]>;
3286}
3287
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003288// ConstantPool, GlobalAddress, and JumpTable
3289def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3290 Requires<[IsThumb2, DontUseMovt]>;
3291def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3292def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3293 Requires<[IsThumb2, UseMovt]>;
3294
3295def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3296 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3297
Evan Chengb9803a82009-11-06 23:52:48 +00003298// Pseudo instruction that combines ldr from constpool and add pc. This should
3299// be expanded into two instructions late to allow if-conversion and
3300// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003301let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003302def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003304 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003305 imm:$cp))]>,
3306 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003307//===----------------------------------------------------------------------===//
3308// Coprocessor load/store -- for disassembly only
3309//
3310class T2CI<dag oops, dag iops, string opc, string asm>
3311 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3312 let Inst{27-25} = 0b110;
3313}
3314
3315multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3316 def _OFFSET : T2CI<(outs),
3317 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3318 opc, "\tp$cop, cr$CRd, $addr"> {
3319 let Inst{31-28} = op31_28;
3320 let Inst{24} = 1; // P = 1
3321 let Inst{21} = 0; // W = 0
3322 let Inst{22} = 0; // D = 0
3323 let Inst{20} = load;
3324 let DecoderMethod = "DecodeCopMemInstruction";
3325 }
3326
3327 def _PRE : T2CI<(outs),
3328 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3329 opc, "\tp$cop, cr$CRd, $addr!"> {
3330 let Inst{31-28} = op31_28;
3331 let Inst{24} = 1; // P = 1
3332 let Inst{21} = 1; // W = 1
3333 let Inst{22} = 0; // D = 0
3334 let Inst{20} = load;
3335 let DecoderMethod = "DecodeCopMemInstruction";
3336 }
3337
3338 def _POST : T2CI<(outs),
3339 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3340 opc, "\tp$cop, cr$CRd, $addr"> {
3341 let Inst{31-28} = op31_28;
3342 let Inst{24} = 0; // P = 0
3343 let Inst{21} = 1; // W = 1
3344 let Inst{22} = 0; // D = 0
3345 let Inst{20} = load;
3346 let DecoderMethod = "DecodeCopMemInstruction";
3347 }
3348
3349 def _OPTION : T2CI<(outs),
3350 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3351 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3352 let Inst{31-28} = op31_28;
3353 let Inst{24} = 0; // P = 0
3354 let Inst{23} = 1; // U = 1
3355 let Inst{21} = 0; // W = 0
3356 let Inst{22} = 0; // D = 0
3357 let Inst{20} = load;
3358 let DecoderMethod = "DecodeCopMemInstruction";
3359 }
3360
3361 def L_OFFSET : T2CI<(outs),
3362 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3363 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3364 let Inst{31-28} = op31_28;
3365 let Inst{24} = 1; // P = 1
3366 let Inst{21} = 0; // W = 0
3367 let Inst{22} = 1; // D = 1
3368 let Inst{20} = load;
3369 let DecoderMethod = "DecodeCopMemInstruction";
3370 }
3371
3372 def L_PRE : T2CI<(outs),
3373 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3374 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3375 let Inst{31-28} = op31_28;
3376 let Inst{24} = 1; // P = 1
3377 let Inst{21} = 1; // W = 1
3378 let Inst{22} = 1; // D = 1
3379 let Inst{20} = load;
3380 let DecoderMethod = "DecodeCopMemInstruction";
3381 }
3382
3383 def L_POST : T2CI<(outs),
3384 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3385 postidx_imm8s4:$offset),
3386 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3387 let Inst{31-28} = op31_28;
3388 let Inst{24} = 0; // P = 0
3389 let Inst{21} = 1; // W = 1
3390 let Inst{22} = 1; // D = 1
3391 let Inst{20} = load;
3392 let DecoderMethod = "DecodeCopMemInstruction";
3393 }
3394
3395 def L_OPTION : T2CI<(outs),
3396 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3397 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3398 let Inst{31-28} = op31_28;
3399 let Inst{24} = 0; // P = 0
3400 let Inst{23} = 1; // U = 1
3401 let Inst{21} = 0; // W = 0
3402 let Inst{22} = 1; // D = 1
3403 let Inst{20} = load;
3404 let DecoderMethod = "DecodeCopMemInstruction";
3405 }
3406}
3407
3408defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3409defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3410
Johnny Chen23336552010-02-25 18:46:43 +00003411
3412//===----------------------------------------------------------------------===//
3413// Move between special register and ARM core register -- for disassembly only
3414//
3415
Owen Anderson5404c2b2010-11-29 20:38:48 +00003416class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3417 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003418 string opc, string asm, list<dag> pattern>
3419 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003420 let Inst{31-20} = op31_20{11-0};
3421 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003422 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003423 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003424 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003425}
3426
3427class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3428 dag oops, dag iops, InstrItinClass itin,
3429 string opc, string asm, list<dag> pattern>
3430 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003431 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003432 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003433 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003434}
3435
Owen Anderson5404c2b2010-11-29 20:38:48 +00003436def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3437 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3438 [/* For disassembly only; pattern left blank */]>;
3439def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003440 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003441 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003442
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003443// Move from ARM core register to Special Register
3444//
3445// No need to have both system and application versions, the encodings are the
3446// same and the assembly parser has no way to distinguish between them. The mask
3447// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3448// the mask with the fields to be accessed in the special register.
3449def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3450 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3451 NoItinerary, "msr", "\t$mask, $Rn",
3452 [/* For disassembly only; pattern left blank */]> {
3453 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003454 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003455 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003456 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003457 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003458}
3459
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003460//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003461// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003462//
3463
Jim Grosbache35c5e02011-07-13 21:35:10 +00003464class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3465 list<dag> pattern>
3466 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003467 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003468 pattern> {
3469 let Inst{27-24} = 0b1110;
3470 let Inst{20} = direction;
3471 let Inst{4} = 1;
3472
3473 bits<4> Rt;
3474 bits<4> cop;
3475 bits<3> opc1;
3476 bits<3> opc2;
3477 bits<4> CRm;
3478 bits<4> CRn;
3479
3480 let Inst{15-12} = Rt;
3481 let Inst{11-8} = cop;
3482 let Inst{23-21} = opc1;
3483 let Inst{7-5} = opc2;
3484 let Inst{3-0} = CRm;
3485 let Inst{19-16} = CRn;
3486}
3487
Jim Grosbache35c5e02011-07-13 21:35:10 +00003488class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3489 list<dag> pattern = []>
3490 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003491 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003492 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3493 let Inst{27-24} = 0b1100;
3494 let Inst{23-21} = 0b010;
3495 let Inst{20} = direction;
3496
3497 bits<4> Rt;
3498 bits<4> Rt2;
3499 bits<4> cop;
3500 bits<4> opc1;
3501 bits<4> CRm;
3502
3503 let Inst{15-12} = Rt;
3504 let Inst{19-16} = Rt2;
3505 let Inst{11-8} = cop;
3506 let Inst{7-4} = opc1;
3507 let Inst{3-0} = CRm;
3508}
3509
3510/* from ARM core register to coprocessor */
3511def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003512 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003513 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3514 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003515 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3516 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003517def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003518 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3519 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003520 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3521 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003522
3523/* from coprocessor to ARM core register */
3524def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003525 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3526 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003527
3528def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003529 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3530 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003531
Jim Grosbache35c5e02011-07-13 21:35:10 +00003532def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3533 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3534
3535def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003536 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3537
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003538
Jim Grosbache35c5e02011-07-13 21:35:10 +00003539/* from ARM core register to coprocessor */
3540def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3541 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3542 imm:$CRm)]>;
3543def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003544 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3545 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003546/* from coprocessor to ARM core register */
3547def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3548
3549def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003550
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003551//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003552// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003553//
3554
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003555def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003556 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003557 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3558 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3559 imm:$CRm, imm:$opc2)]> {
3560 let Inst{27-24} = 0b1110;
3561
3562 bits<4> opc1;
3563 bits<4> CRn;
3564 bits<4> CRd;
3565 bits<4> cop;
3566 bits<3> opc2;
3567 bits<4> CRm;
3568
3569 let Inst{3-0} = CRm;
3570 let Inst{4} = 0;
3571 let Inst{7-5} = opc2;
3572 let Inst{11-8} = cop;
3573 let Inst{15-12} = CRd;
3574 let Inst{19-16} = CRn;
3575 let Inst{23-20} = opc1;
3576}
3577
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003578def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003579 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003580 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003581 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3582 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003583 let Inst{27-24} = 0b1110;
3584
3585 bits<4> opc1;
3586 bits<4> CRn;
3587 bits<4> CRd;
3588 bits<4> cop;
3589 bits<3> opc2;
3590 bits<4> CRm;
3591
3592 let Inst{3-0} = CRm;
3593 let Inst{4} = 0;
3594 let Inst{7-5} = opc2;
3595 let Inst{11-8} = cop;
3596 let Inst{15-12} = CRd;
3597 let Inst{19-16} = CRn;
3598 let Inst{23-20} = opc1;
3599}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003600
3601
3602
3603//===----------------------------------------------------------------------===//
3604// Non-Instruction Patterns
3605//
3606
3607// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003608let AddedComplexity = 16 in {
3609def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003610 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003611def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003612 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003613def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3614 Requires<[HasT2ExtractPack, IsThumb2]>;
3615def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3616 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3617 Requires<[HasT2ExtractPack, IsThumb2]>;
3618def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3619 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3620 Requires<[HasT2ExtractPack, IsThumb2]>;
3621}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003622
Jim Grosbach70327412011-07-27 17:48:13 +00003623def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003624 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003625def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003626 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003627def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3628 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3629 Requires<[HasT2ExtractPack, IsThumb2]>;
3630def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3631 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3632 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003633
3634// Atomic load/store patterns
3635def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3636 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003637def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3638 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003639def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3640 (t2LDRBs t2addrmode_so_reg:$addr)>;
3641def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3642 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003643def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3644 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003645def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3646 (t2LDRHs t2addrmode_so_reg:$addr)>;
3647def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3648 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003649def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3650 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003651def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3652 (t2LDRs t2addrmode_so_reg:$addr)>;
3653def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3654 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003655def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3656 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003657def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3658 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3659def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3660 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003661def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3662 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003663def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3664 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3665def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3666 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003667def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3668 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003669def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3670 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003671
3672
3673//===----------------------------------------------------------------------===//
3674// Assembler aliases
3675//
3676
3677// Aliases for ADC without the ".w" optional width specifier.
3678def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3679 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3680def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3681 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3682 pred:$p, cc_out:$s)>;
3683
3684// Aliases for SBC without the ".w" optional width specifier.
3685def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3686 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3687def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3688 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3689 pred:$p, cc_out:$s)>;
3690
Jim Grosbachf0851e52011-09-02 18:14:46 +00003691// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003692def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003693 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003694def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003695 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3696def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3697 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3698def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3699 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3700 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003701
3702// Alias for compares without the ".w" optional width specifier.
3703def : t2InstAlias<"cmn${p} $Rn, $Rm",
3704 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3705def : t2InstAlias<"teq${p} $Rn, $Rm",
3706 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3707def : t2InstAlias<"tst${p} $Rn, $Rm",
3708 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3709
Jim Grosbach06c1a512011-09-06 22:14:58 +00003710// Memory barriers
3711def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3712def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003713def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003714
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003715// Alias for LDR, LDRB, LDRH without the ".w" optional width specifier.
3716def : t2InstAlias<"ldr${p} $Rt, $addr",
3717 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3718def : t2InstAlias<"ldrb${p} $Rt, $addr",
3719 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3720def : t2InstAlias<"ldrh${p} $Rt, $addr",
3721 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbachab899c12011-09-07 23:10:15 +00003722def : t2InstAlias<"ldr${p} $Rt, $addr",
3723 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3724def : t2InstAlias<"ldrb${p} $Rt, $addr",
3725 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3726def : t2InstAlias<"ldrh${p} $Rt, $addr",
3727 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;