blob: ed3ebb7716232983a6ca3db1fc5fe36c495cfc6e [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000180 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000182 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000184 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000186 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000187 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000188 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000189 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000190 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
191 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000192 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
193 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000194 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
195 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000196
197 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
198 const {
199 // {17-13} = reg
200 // {12} = (U)nsigned (add == '1', sub == '0')
201 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000202 const MachineOperand &MO = MI.getOperand(Op);
203 const MachineOperand &MO1 = MI.getOperand(Op + 1);
204 if (!MO.isReg()) {
205 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
206 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000207 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000208 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000209 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000210 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000211 Binary = Imm12 & 0xfff;
212 if (Imm12 >= 0)
213 Binary |= (1 << 12);
214 Binary |= (Reg << 13);
215 return Binary;
216 }
Jim Grosbach99f53d12010-11-15 20:47:07 +0000217 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
218 const { return 0;}
219 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
220 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000221 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
222 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000223 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
224 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000225 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
226 // {12-9} = reg
227 // {8} = (U)nsigned (add == '1', sub == '0')
228 // {7-0} = imm12
229 const MachineOperand &MO = MI.getOperand(Op);
230 const MachineOperand &MO1 = MI.getOperand(Op + 1);
231 if (!MO.isReg()) {
232 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
233 return 0;
234 }
235 unsigned Reg = getARMRegisterNumbering(MO.getReg());
236 int32_t Imm8 = MO1.getImm();
237 uint32_t Binary;
238 Binary = Imm8 & 0xff;
239 if (Imm8 >= 0)
240 Binary |= (1 << 8);
241 Binary |= (Reg << 9);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000242 return Binary;
243 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000244 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
245 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000246
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000247 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
248 const { return 0; }
249
Shih-wei Liao5170b712010-05-26 00:02:28 +0000250 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000251 /// machine operand requires relocation, record the relocation and return
252 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000253 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000254 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000255
Evan Cheng83b5cf02008-11-05 23:22:34 +0000256 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000257 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000258 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000259
260 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000261 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000262 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000263 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000264 intptr_t ACPV = 0) const;
265 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
266 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
267 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000268 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000269 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000270 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000271}
272
Chris Lattner33fabd72010-02-02 21:48:51 +0000273char ARMCodeEmitter::ID = 0;
274
Bob Wilson87949d42010-03-17 21:16:45 +0000275/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000276/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000277FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
278 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000279 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000280}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000281
Chris Lattner33fabd72010-02-02 21:48:51 +0000282bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000283 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
284 MF.getTarget().getRelocationModel() != Reloc::Static) &&
285 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000286 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
287 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
288 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000289 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000290 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000291 MJTEs = 0;
292 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000293 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000294 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000295 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000296 MMI = &getAnalysis<MachineModuleInfo>();
297 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000298
299 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000300 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000301 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000302 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000303 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000304 MBB != E; ++MBB) {
305 MCE.StartMachineBasicBlock(MBB);
306 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
307 I != E; ++I)
308 emitInstruction(*I);
309 }
310 } while (MCE.finishFunction(MF));
311
312 return false;
313}
314
Evan Cheng83b5cf02008-11-05 23:22:34 +0000315/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000316///
Chris Lattner33fabd72010-02-02 21:48:51 +0000317unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000318 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000319 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000320 case ARM_AM::asr: return 2;
321 case ARM_AM::lsl: return 0;
322 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000323 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000324 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000325 }
Evan Cheng7602e112008-09-02 06:52:38 +0000326 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000327}
328
Shih-wei Liao5170b712010-05-26 00:02:28 +0000329/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000330/// machine operand requires relocation, record the relocation and return zero.
331unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000332 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000333 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000334 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000335 && "Relocation to this function should be for movt or movw");
336
337 if (MO.isImm())
338 return static_cast<unsigned>(MO.getImm());
339 else if (MO.isGlobal())
340 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
341 else if (MO.isSymbol())
342 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
343 else if (MO.isMBB())
344 emitMachineBasicBlock(MO.getMBB(), Reloc);
345 else {
346#ifndef NDEBUG
347 errs() << MO;
348#endif
349 llvm_unreachable("Unsupported operand type for movw/movt");
350 }
351 return 0;
352}
353
Evan Cheng7602e112008-09-02 06:52:38 +0000354/// getMachineOpValue - Return binary encoding of operand. If the machine
355/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000356unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000357 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000358 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000359 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000360 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000361 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000362 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000363 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000364 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000365 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000366 else if (MO.isCPI()) {
367 const TargetInstrDesc &TID = MI.getDesc();
368 // For VFP load, the immediate offset is multiplied by 4.
369 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
370 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
371 emitConstPoolAddress(MO.getIndex(), Reloc);
372 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000373 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000374 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000375 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000376 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000377#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000378 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000379#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000380 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000381 }
Evan Cheng7602e112008-09-02 06:52:38 +0000382 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000383}
384
Evan Cheng057d0c32008-09-18 07:28:19 +0000385/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000386///
Dan Gohman46510a72010-04-15 01:51:59 +0000387void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000388 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000389 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000390 MachineRelocation MR = Indirect
391 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000392 const_cast<GlobalValue *>(GV),
393 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000394 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000395 const_cast<GlobalValue *>(GV), ACPV,
396 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000397 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000398}
399
400/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
401/// be emitted to the current location in the function, and allow it to be PC
402/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000403void ARMCodeEmitter::
404emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000405 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
406 Reloc, ES));
407}
408
409/// emitConstPoolAddress - Arrange for the address of an constant pool
410/// to be emitted to the current location in the function, and allow it to be PC
411/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000412void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000413 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000414 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000415 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000416}
417
418/// emitJumpTableAddress - Arrange for the address of a jump table to
419/// be emitted to the current location in the function, and allow it to be PC
420/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000421void ARMCodeEmitter::
422emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000423 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000424 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000425}
426
Raul Herbster9c1a3822007-08-30 23:29:26 +0000427/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000428void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000429 unsigned Reloc,
430 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000431 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000432 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000433}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000434
Chris Lattner33fabd72010-02-02 21:48:51 +0000435void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000436 DEBUG(errs() << " 0x";
437 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000438 MCE.emitWordLE(Binary);
439}
440
Chris Lattner33fabd72010-02-02 21:48:51 +0000441void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000442 DEBUG(errs() << " 0x";
443 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000444 MCE.emitDWordLE(Binary);
445}
446
Chris Lattner33fabd72010-02-02 21:48:51 +0000447void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000448 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000449
Devang Patelaf0e2722009-10-06 02:19:11 +0000450 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000451
Dan Gohmanfe601042010-06-22 15:08:57 +0000452 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000453 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000454 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000455 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000456 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000457 }
Evan Chengedda31c2008-11-05 18:35:52 +0000458 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000459 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000460 break;
461 case ARMII::DPFrm:
462 case ARMII::DPSoRegFrm:
463 emitDataProcessingInstruction(MI);
464 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000465 case ARMII::LdFrm:
466 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000467 emitLoadStoreInstruction(MI);
468 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000469 case ARMII::LdMiscFrm:
470 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000471 emitMiscLoadStoreInstruction(MI);
472 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000473 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000474 emitLoadStoreMultipleInstruction(MI);
475 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000476 case ARMII::MulFrm:
477 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000478 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000479 case ARMII::ExtFrm:
480 emitExtendInstruction(MI);
481 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000482 case ARMII::ArithMiscFrm:
483 emitMiscArithInstruction(MI);
484 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000485 case ARMII::SatFrm:
486 emitSaturateInstruction(MI);
487 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000488 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000489 emitBranchInstruction(MI);
490 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000491 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000492 emitMiscBranchInstruction(MI);
493 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000494 // VFP instructions.
495 case ARMII::VFPUnaryFrm:
496 case ARMII::VFPBinaryFrm:
497 emitVFPArithInstruction(MI);
498 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000499 case ARMII::VFPConv1Frm:
500 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000501 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000502 case ARMII::VFPConv4Frm:
503 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000504 emitVFPConversionInstruction(MI);
505 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000506 case ARMII::VFPLdStFrm:
507 emitVFPLoadStoreInstruction(MI);
508 break;
509 case ARMII::VFPLdStMulFrm:
510 emitVFPLoadStoreMultipleInstruction(MI);
511 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000512
Bob Wilson1a913ed2010-06-11 21:34:50 +0000513 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000514 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000515 case ARMII::NSetLnFrm:
516 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000517 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000518 case ARMII::NDupFrm:
519 emitNEONDupInstruction(MI);
520 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000521 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000522 emitNEON1RegModImmInstruction(MI);
523 break;
524 case ARMII::N2RegFrm:
525 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000526 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000527 case ARMII::N3RegFrm:
528 emitNEON3RegInstruction(MI);
529 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000530 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000531 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000532}
533
Chris Lattner33fabd72010-02-02 21:48:51 +0000534void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000535 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
536 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000537 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000538
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000539 // Remember the CONSTPOOL_ENTRY address for later relocation.
540 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
541
542 // Emit constpool island entry. In most cases, the actual values will be
543 // resolved and relocated after code emission.
544 if (MCPE.isMachineConstantPoolEntry()) {
545 ARMConstantPoolValue *ACPV =
546 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
547
Chris Lattner705e07f2009-08-23 03:41:05 +0000548 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
549 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000550
Bob Wilson28989a82009-11-02 16:59:06 +0000551 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000552 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000553 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000554 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000555 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000556 isa<Function>(GV),
557 Subtarget->GVIsIndirectSymbol(GV, RelocM),
558 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000559 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000560 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
561 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000562 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000563 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000564 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000565
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000566 DEBUG({
567 errs() << " ** Constant pool #" << CPI << " @ "
568 << (void*)MCE.getCurrentPCValue() << " ";
569 if (const Function *F = dyn_cast<Function>(CV))
570 errs() << F->getName();
571 else
572 errs() << *CV;
573 errs() << '\n';
574 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000575
Dan Gohman46510a72010-04-15 01:51:59 +0000576 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000577 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000578 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000579 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000580 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000581 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000582 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000583 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000584 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000585 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000586 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
587 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000588 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000589 }
590 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000591 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000592 }
593 }
594}
595
Zonr Changf86399b2010-05-25 08:42:45 +0000596void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
597 const MachineOperand &MO0 = MI.getOperand(0);
598 const MachineOperand &MO1 = MI.getOperand(1);
599
600 // Emit the 'movw' instruction.
601 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
602
603 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
604
605 // Set the conditional execution predicate.
606 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
607
608 // Encode Rd.
609 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
610
611 // Encode imm16 as imm4:imm12
612 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
613 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
614 emitWordLE(Binary);
615
616 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
617 // Emit the 'movt' instruction.
618 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
619
620 // Set the conditional execution predicate.
621 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
622
623 // Encode Rd.
624 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
625
626 // Encode imm16 as imm4:imm1, same as movw above.
627 Binary |= Hi16 & 0xFFF;
628 Binary |= ((Hi16 >> 12) & 0xF) << 16;
629 emitWordLE(Binary);
630}
631
Chris Lattner33fabd72010-02-02 21:48:51 +0000632void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000633 const MachineOperand &MO0 = MI.getOperand(0);
634 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000635 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
636 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000637 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
638 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
639
640 // Emit the 'mov' instruction.
641 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
642
643 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000644 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000645
646 // Encode Rd.
647 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
648
649 // Encode so_imm.
650 // Set bit I(25) to identify this is the immediate form of <shifter_op>
651 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000652 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000653 emitWordLE(Binary);
654
655 // Now the 'orr' instruction.
656 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
657
658 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000659 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000660
661 // Encode Rd.
662 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
663
664 // Encode Rn.
665 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
666
667 // Encode so_imm.
668 // Set bit I(25) to identify this is the immediate form of <shifter_op>
669 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000670 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000671 emitWordLE(Binary);
672}
673
Chris Lattner33fabd72010-02-02 21:48:51 +0000674void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000675 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000676
Evan Cheng4df60f52008-11-07 09:06:08 +0000677 const TargetInstrDesc &TID = MI.getDesc();
678
679 // Emit the 'add' instruction.
680 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
681
682 // Set the conditional execution predicate
683 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
684
685 // Encode S bit if MI modifies CPSR.
686 Binary |= getAddrModeSBit(MI, TID);
687
688 // Encode Rd.
689 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
690
691 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000692 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000693
694 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000695 Binary |= 1 << ARMII::I_BitShift;
696 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
697
698 emitWordLE(Binary);
699}
700
Chris Lattner33fabd72010-02-02 21:48:51 +0000701void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000702 unsigned Opcode = MI.getDesc().Opcode;
703
704 // Part of binary is determined by TableGn.
705 unsigned Binary = getBinaryCodeForInstr(MI);
706
707 // Set the conditional execution predicate
708 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
709
710 // Encode S bit if MI modifies CPSR.
711 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
712 Binary |= 1 << ARMII::S_BitShift;
713
714 // Encode register def if there is one.
715 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
716
717 // Encode the shift operation.
718 switch (Opcode) {
719 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000720 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000721 // rrx
722 Binary |= 0x6 << 4;
723 break;
724 case ARM::MOVsrl_flag:
725 // lsr #1
726 Binary |= (0x2 << 4) | (1 << 7);
727 break;
728 case ARM::MOVsra_flag:
729 // asr #1
730 Binary |= (0x4 << 4) | (1 << 7);
731 break;
732 }
733
734 // Encode register Rm.
735 Binary |= getMachineOpValue(MI, 1);
736
737 emitWordLE(Binary);
738}
739
Chris Lattner33fabd72010-02-02 21:48:51 +0000740void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000741 DEBUG(errs() << " ** LPC" << LabelID << " @ "
742 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000743 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
744}
745
Chris Lattner33fabd72010-02-02 21:48:51 +0000746void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000747 unsigned Opcode = MI.getDesc().Opcode;
748 switch (Opcode) {
749 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000750 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000751 case ARM::BX:
752 case ARM::BMOVPCRX:
753 case ARM::BXr9:
754 case ARM::BMOVPCRXr9: {
755 // First emit mov lr, pc
756 unsigned Binary = 0x01a0e00f;
757 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
758 emitWordLE(Binary);
759
760 // and then emit the branch.
761 emitMiscBranchInstruction(MI);
762 break;
763 }
Chris Lattner518bb532010-02-09 19:54:29 +0000764 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000765 // We allow inline assembler nodes with empty bodies - they can
766 // implicitly define registers, which is ok for JIT.
767 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000768 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000769 }
Evan Chengffa6d962008-11-13 23:36:57 +0000770 break;
771 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000772 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000773 case TargetOpcode::EH_LABEL:
774 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
775 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000776 case TargetOpcode::IMPLICIT_DEF:
777 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000778 // Do nothing.
779 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000780 case ARM::CONSTPOOL_ENTRY:
781 emitConstPoolInstruction(MI);
782 break;
783 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000784 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000785 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000786 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000787 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000788 break;
789 }
790 case ARM::PICLDR:
791 case ARM::PICLDRB:
792 case ARM::PICSTR:
793 case ARM::PICSTRB: {
794 // Remember of the address of the PC label for relocation later.
795 addPCLabel(MI.getOperand(2).getImm());
796 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000797 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000798 break;
799 }
800 case ARM::PICLDRH:
801 case ARM::PICLDRSH:
802 case ARM::PICLDRSB:
803 case ARM::PICSTRH: {
804 // Remember of the address of the PC label for relocation later.
805 addPCLabel(MI.getOperand(2).getImm());
806 // These are just load / store instructions that implicitly read pc.
807 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000808 break;
809 }
Zonr Changf86399b2010-05-25 08:42:45 +0000810
811 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000812 // Two instructions to materialize a constant.
813 if (Subtarget->hasV6T2Ops())
814 emitMOVi32immInstruction(MI);
815 else
816 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000817 break;
818
Evan Cheng4df60f52008-11-07 09:06:08 +0000819 case ARM::LEApcrelJT:
820 // Materialize jumptable address.
821 emitLEApcrelJTInstruction(MI);
822 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000823 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000824 case ARM::MOVsrl_flag:
825 case ARM::MOVsra_flag:
826 emitPseudoMoveInstruction(MI);
827 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000828 }
829}
830
Bob Wilson87949d42010-03-17 21:16:45 +0000831unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000832 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000833 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000834 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000835 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000836
837 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
838 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
839 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
840
841 // Encode the shift opcode.
842 unsigned SBits = 0;
843 unsigned Rs = MO1.getReg();
844 if (Rs) {
845 // Set shift operand (bit[7:4]).
846 // LSL - 0001
847 // LSR - 0011
848 // ASR - 0101
849 // ROR - 0111
850 // RRX - 0110 and bit[11:8] clear.
851 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000852 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000853 case ARM_AM::lsl: SBits = 0x1; break;
854 case ARM_AM::lsr: SBits = 0x3; break;
855 case ARM_AM::asr: SBits = 0x5; break;
856 case ARM_AM::ror: SBits = 0x7; break;
857 case ARM_AM::rrx: SBits = 0x6; break;
858 }
859 } else {
860 // Set shift operand (bit[6:4]).
861 // LSL - 000
862 // LSR - 010
863 // ASR - 100
864 // ROR - 110
865 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000866 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000867 case ARM_AM::lsl: SBits = 0x0; break;
868 case ARM_AM::lsr: SBits = 0x2; break;
869 case ARM_AM::asr: SBits = 0x4; break;
870 case ARM_AM::ror: SBits = 0x6; break;
871 }
872 }
873 Binary |= SBits << 4;
874 if (SOpc == ARM_AM::rrx)
875 return Binary;
876
877 // Encode the shift operation Rs or shift_imm (except rrx).
878 if (Rs) {
879 // Encode Rs bit[11:8].
880 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000881 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000882 }
883
884 // Encode shift_imm bit[11:7].
885 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
886}
887
Chris Lattner33fabd72010-02-02 21:48:51 +0000888unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000889 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
890 assert(SoImmVal != -1 && "Not a valid so_imm value!");
891
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000892 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000893 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000894 << ARMII::SoRotImmShift;
895
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000896 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000897 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000898 return Binary;
899}
900
Chris Lattner33fabd72010-02-02 21:48:51 +0000901unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000902 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000903 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000904 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000905 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000906 return 1 << ARMII::S_BitShift;
907 }
908 return 0;
909}
910
Bob Wilson87949d42010-03-17 21:16:45 +0000911void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000912 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000913 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000914 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000915
916 // Part of binary is determined by TableGn.
917 unsigned Binary = getBinaryCodeForInstr(MI);
918
Jim Grosbach33412622008-10-07 19:05:35 +0000919 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000920 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000921
Evan Cheng49a9f292008-09-12 22:45:55 +0000922 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000923 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000924
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000925 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000926 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000927 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000928 if (NumDefs)
929 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
930 else if (ImplicitRd)
931 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000932 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000933
Zonr Changf86399b2010-05-25 08:42:45 +0000934 if (TID.Opcode == ARM::MOVi16) {
935 // Get immediate from MI.
936 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
937 ARM::reloc_arm_movw);
938 // Encode imm which is the same as in emitMOVi32immInstruction().
939 Binary |= Lo16 & 0xFFF;
940 Binary |= ((Lo16 >> 12) & 0xF) << 16;
941 emitWordLE(Binary);
942 return;
943 } else if(TID.Opcode == ARM::MOVTi16) {
944 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
945 ARM::reloc_arm_movt) >> 16);
946 Binary |= Hi16 & 0xFFF;
947 Binary |= ((Hi16 >> 12) & 0xF) << 16;
948 emitWordLE(Binary);
949 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000950 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000951 uint32_t v = ~MI.getOperand(2).getImm();
952 int32_t lsb = CountTrailingZeros_32(v);
953 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000954 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000955 Binary |= (msb & 0x1F) << 16;
956 Binary |= (lsb & 0x1F) << 7;
957 emitWordLE(Binary);
958 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000959 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
960 // Encode Rn in Instr{0-3}
961 Binary |= getMachineOpValue(MI, OpIdx++);
962
963 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
964 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
965
966 // Instr{20-16} = widthm1, Instr{11-7} = lsb
967 Binary |= (widthm1 & 0x1F) << 16;
968 Binary |= (lsb & 0x1F) << 7;
969 emitWordLE(Binary);
970 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000971 }
972
Evan Chengd87293c2008-11-06 08:47:38 +0000973 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
974 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
975 ++OpIdx;
976
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000977 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000978 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
979 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000980 if (ImplicitRn)
981 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000982 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000983 else {
984 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
985 ++OpIdx;
986 }
Evan Cheng7602e112008-09-02 06:52:38 +0000987 }
988
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000989 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000990 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000991 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000992 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000993 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000994 return;
995 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000996
Evan Chengedda31c2008-11-05 18:35:52 +0000997 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000998 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000999 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001000 return;
1001 }
Evan Cheng7602e112008-09-02 06:52:38 +00001002
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001003 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001004 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001005
Evan Cheng83b5cf02008-11-05 23:22:34 +00001006 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001007}
1008
Bob Wilson87949d42010-03-17 21:16:45 +00001009void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001010 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001011 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001012 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001013 unsigned Form = TID.TSFlags & ARMII::FormMask;
1014 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001015
Evan Chengedda31c2008-11-05 18:35:52 +00001016 // Part of binary is determined by TableGn.
1017 unsigned Binary = getBinaryCodeForInstr(MI);
1018
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001019 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1020 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1021 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001022 emitWordLE(Binary);
1023 return;
1024 }
1025
Jim Grosbach33412622008-10-07 19:05:35 +00001026 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001027 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001028
Evan Cheng4df60f52008-11-07 09:06:08 +00001029 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001030
1031 // Operand 0 of a pre- and post-indexed store is the address base
1032 // writeback. Skip it.
1033 bool Skipped = false;
1034 if (IsPrePost && Form == ARMII::StFrm) {
1035 ++OpIdx;
1036 Skipped = true;
1037 }
1038
1039 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 if (ImplicitRd)
1041 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001042 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001043 else
1044 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001045
1046 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001047 if (ImplicitRn)
1048 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001049 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001050 else
1051 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001052
Evan Cheng05c356e2008-11-08 01:44:13 +00001053 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001054 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001055 ++OpIdx;
1056
Evan Cheng83b5cf02008-11-05 23:22:34 +00001057 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001058 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001059 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001060
Evan Chenge7de7e32008-09-13 01:44:01 +00001061 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001062 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001063 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001064 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001065 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001066 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001067 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1068 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001069 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001070 }
1071
Bill Wendling7d31a162010-10-20 22:44:54 +00001072 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001073 Binary |= 1 << ARMII::I_BitShift;
1074 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1075 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001076 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001077
Evan Cheng70632912008-11-12 07:34:37 +00001078 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001079 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001080 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001081 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1082 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001083 }
1084
Evan Cheng83b5cf02008-11-05 23:22:34 +00001085 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001086}
1087
Chris Lattner33fabd72010-02-02 21:48:51 +00001088void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001089 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001090 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001091 unsigned Form = TID.TSFlags & ARMII::FormMask;
1092 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001093
Evan Chengedda31c2008-11-05 18:35:52 +00001094 // Part of binary is determined by TableGn.
1095 unsigned Binary = getBinaryCodeForInstr(MI);
1096
Jim Grosbach33412622008-10-07 19:05:35 +00001097 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001098 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001099
Evan Cheng148cad82008-11-13 07:34:59 +00001100 unsigned OpIdx = 0;
1101
1102 // Operand 0 of a pre- and post-indexed store is the address base
1103 // writeback. Skip it.
1104 bool Skipped = false;
1105 if (IsPrePost && Form == ARMII::StMiscFrm) {
1106 ++OpIdx;
1107 Skipped = true;
1108 }
1109
Evan Cheng7602e112008-09-02 06:52:38 +00001110 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001111 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001112
Evan Cheng358dec52009-06-15 08:28:29 +00001113 // Skip LDRD and STRD's second operand.
1114 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1115 ++OpIdx;
1116
Evan Cheng7602e112008-09-02 06:52:38 +00001117 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001118 if (ImplicitRn)
1119 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001120 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001121 else
1122 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001123
Evan Cheng05c356e2008-11-08 01:44:13 +00001124 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001125 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001126 ++OpIdx;
1127
Evan Cheng83b5cf02008-11-05 23:22:34 +00001128 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001129 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001130 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001131
Evan Chenge7de7e32008-09-13 01:44:01 +00001132 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001133 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001134 ARMII::U_BitShift);
1135
1136 // If this instr is in register offset/index encoding, set bit[3:0]
1137 // to the corresponding Rm register.
1138 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001139 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001140 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001141 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001142 }
1143
Evan Chengd87293c2008-11-06 08:47:38 +00001144 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001145 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001146 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001147 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001148 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1149 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001150 }
1151
Evan Cheng83b5cf02008-11-05 23:22:34 +00001152 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001153}
1154
Evan Chengcd8e66a2008-11-11 21:48:44 +00001155static unsigned getAddrModeUPBits(unsigned Mode) {
1156 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001157
1158 // Set addressing mode by modifying bits U(23) and P(24)
1159 // IA - Increment after - bit U = 1 and bit P = 0
1160 // IB - Increment before - bit U = 1 and bit P = 1
1161 // DA - Decrement after - bit U = 0 and bit P = 0
1162 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001163 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001164 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001165 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001166 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1167 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1168 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001169 }
1170
Evan Chengcd8e66a2008-11-11 21:48:44 +00001171 return Binary;
1172}
1173
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001174void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1175 const TargetInstrDesc &TID = MI.getDesc();
1176 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1177
Evan Chengcd8e66a2008-11-11 21:48:44 +00001178 // Part of binary is determined by TableGn.
1179 unsigned Binary = getBinaryCodeForInstr(MI);
1180
1181 // Set the conditional execution predicate
1182 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1183
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001184 // Skip operand 0 of an instruction with base register update.
1185 unsigned OpIdx = 0;
1186 if (IsUpdating)
1187 ++OpIdx;
1188
Evan Chengcd8e66a2008-11-11 21:48:44 +00001189 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001190 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001191
1192 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001193 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1194 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001195
Evan Cheng7602e112008-09-02 06:52:38 +00001196 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001197 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001198 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001199
1200 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001201 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001202 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001203 if (!MO.isReg() || MO.isImplicit())
1204 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001205 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001206 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1207 RegNum < 16);
1208 Binary |= 0x1 << RegNum;
1209 }
1210
Evan Cheng83b5cf02008-11-05 23:22:34 +00001211 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001212}
1213
Chris Lattner33fabd72010-02-02 21:48:51 +00001214void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001215 const TargetInstrDesc &TID = MI.getDesc();
1216
1217 // Part of binary is determined by TableGn.
1218 unsigned Binary = getBinaryCodeForInstr(MI);
1219
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001220 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001221 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001222
1223 // Encode S bit if MI modifies CPSR.
1224 Binary |= getAddrModeSBit(MI, TID);
1225
1226 // 32x32->64bit operations have two destination registers. The number
1227 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001228 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001229 if (TID.getNumDefs() == 2)
1230 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1231
1232 // Encode Rd
1233 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1234
1235 // Encode Rm
1236 Binary |= getMachineOpValue(MI, OpIdx++);
1237
1238 // Encode Rs
1239 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1240
Evan Chengfbc9d412008-11-06 01:21:28 +00001241 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1242 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001243 if (TID.getNumOperands() > OpIdx &&
1244 !TID.OpInfo[OpIdx].isPredicate() &&
1245 !TID.OpInfo[OpIdx].isOptionalDef())
1246 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1247
1248 emitWordLE(Binary);
1249}
1250
Chris Lattner33fabd72010-02-02 21:48:51 +00001251void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001252 const TargetInstrDesc &TID = MI.getDesc();
1253
1254 // Part of binary is determined by TableGn.
1255 unsigned Binary = getBinaryCodeForInstr(MI);
1256
1257 // Set the conditional execution predicate
1258 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1259
1260 unsigned OpIdx = 0;
1261
1262 // Encode Rd
1263 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1264
1265 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1266 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1267 if (MO2.isReg()) {
1268 // Two register operand form.
1269 // Encode Rn.
1270 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1271
1272 // Encode Rm.
1273 Binary |= getMachineOpValue(MI, MO2);
1274 ++OpIdx;
1275 } else {
1276 Binary |= getMachineOpValue(MI, MO1);
1277 }
1278
1279 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1280 if (MI.getOperand(OpIdx).isImm() &&
1281 !TID.OpInfo[OpIdx].isPredicate() &&
1282 !TID.OpInfo[OpIdx].isOptionalDef())
1283 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001284
Evan Cheng83b5cf02008-11-05 23:22:34 +00001285 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001286}
1287
Chris Lattner33fabd72010-02-02 21:48:51 +00001288void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001289 const TargetInstrDesc &TID = MI.getDesc();
1290
1291 // Part of binary is determined by TableGn.
1292 unsigned Binary = getBinaryCodeForInstr(MI);
1293
1294 // Set the conditional execution predicate
1295 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1296
1297 unsigned OpIdx = 0;
1298
1299 // Encode Rd
1300 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1301
1302 const MachineOperand &MO = MI.getOperand(OpIdx++);
1303 if (OpIdx == TID.getNumOperands() ||
1304 TID.OpInfo[OpIdx].isPredicate() ||
1305 TID.OpInfo[OpIdx].isOptionalDef()) {
1306 // Encode Rm and it's done.
1307 Binary |= getMachineOpValue(MI, MO);
1308 emitWordLE(Binary);
1309 return;
1310 }
1311
1312 // Encode Rn.
1313 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1314
1315 // Encode Rm.
1316 Binary |= getMachineOpValue(MI, OpIdx++);
1317
1318 // Encode shift_imm.
1319 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001320 if (TID.Opcode == ARM::PKHTB) {
1321 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1322 if (ShiftAmt == 32)
1323 ShiftAmt = 0;
1324 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001325 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1326 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001327
Evan Cheng8b59db32008-11-07 01:41:35 +00001328 emitWordLE(Binary);
1329}
1330
Bob Wilson9a1c1892010-08-11 00:01:18 +00001331void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1332 const TargetInstrDesc &TID = MI.getDesc();
1333
1334 // Part of binary is determined by TableGen.
1335 unsigned Binary = getBinaryCodeForInstr(MI);
1336
1337 // Set the conditional execution predicate
1338 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1339
1340 // Encode Rd
1341 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1342
1343 // Encode saturate bit position.
1344 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001345 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001346 Pos -= 1;
1347 assert((Pos < 16 || (Pos < 32 &&
1348 TID.Opcode != ARM::SSAT16 &&
1349 TID.Opcode != ARM::USAT16)) &&
1350 "saturate bit position out of range");
1351 Binary |= Pos << 16;
1352
1353 // Encode Rm
1354 Binary |= getMachineOpValue(MI, 2);
1355
1356 // Encode shift_imm.
1357 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001358 unsigned ShiftOp = MI.getOperand(3).getImm();
1359 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1360 if (Opc == ARM_AM::asr)
1361 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001362 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001363 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001364 ShiftAmt = 0;
1365 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1366 Binary |= ShiftAmt << ARMII::ShiftShift;
1367 }
1368
1369 emitWordLE(Binary);
1370}
1371
Chris Lattner33fabd72010-02-02 21:48:51 +00001372void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001373 const TargetInstrDesc &TID = MI.getDesc();
1374
Torok Edwindac237e2009-07-08 20:53:28 +00001375 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001376 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001377 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001378
Evan Cheng7602e112008-09-02 06:52:38 +00001379 // Part of binary is determined by TableGn.
1380 unsigned Binary = getBinaryCodeForInstr(MI);
1381
Evan Chengedda31c2008-11-05 18:35:52 +00001382 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001383 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001384
1385 // Set signed_immed_24 field
1386 Binary |= getMachineOpValue(MI, 0);
1387
Evan Cheng83b5cf02008-11-05 23:22:34 +00001388 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001389}
1390
Chris Lattner33fabd72010-02-02 21:48:51 +00001391void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001392 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001393 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001394 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001395 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1396 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001397
1398 // Now emit the jump table entries.
1399 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1400 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1401 if (IsPIC)
1402 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001403 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001404 else
1405 // Absolute DestBB address.
1406 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1407 emitWordLE(0);
1408 }
1409}
1410
Chris Lattner33fabd72010-02-02 21:48:51 +00001411void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001412 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001413
Evan Cheng437c1732008-11-07 22:30:53 +00001414 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001415 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001416 // First emit a ldr pc, [] instruction.
1417 emitDataProcessingInstruction(MI, ARM::PC);
1418
1419 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001420 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001421 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001422 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1423 emitInlineJumpTable(JTIndex);
1424 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001425 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001426 // First emit a ldr pc, [] instruction.
1427 emitLoadStoreInstruction(MI, ARM::PC);
1428
1429 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001430 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001431 return;
1432 }
1433
Evan Chengedda31c2008-11-05 18:35:52 +00001434 // Part of binary is determined by TableGn.
1435 unsigned Binary = getBinaryCodeForInstr(MI);
1436
1437 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001438 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001439
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001440 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001441 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001442 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001443 else
Evan Chengedda31c2008-11-05 18:35:52 +00001444 // otherwise, set the return register
1445 Binary |= getMachineOpValue(MI, 0);
1446
Evan Cheng83b5cf02008-11-05 23:22:34 +00001447 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001448}
Evan Cheng7602e112008-09-02 06:52:38 +00001449
Evan Cheng80a11982008-11-12 06:41:41 +00001450static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001451 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001452 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001453 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001454 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001455 if (!isSPVFP)
1456 Binary |= RegD << ARMII::RegRdShift;
1457 else {
1458 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1459 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1460 }
Evan Cheng80a11982008-11-12 06:41:41 +00001461 return Binary;
1462}
Evan Cheng78be83d2008-11-11 19:40:26 +00001463
Evan Cheng80a11982008-11-12 06:41:41 +00001464static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001465 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001466 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001467 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001468 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001469 if (!isSPVFP)
1470 Binary |= RegN << ARMII::RegRnShift;
1471 else {
1472 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1473 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1474 }
Evan Cheng80a11982008-11-12 06:41:41 +00001475 return Binary;
1476}
Evan Chengd06d48d2008-11-12 02:19:38 +00001477
Evan Cheng80a11982008-11-12 06:41:41 +00001478static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1479 unsigned RegM = MI.getOperand(OpIdx).getReg();
1480 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001481 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001482 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001483 if (!isSPVFP)
1484 Binary |= RegM;
1485 else {
1486 Binary |= ((RegM & 0x1E) >> 1);
1487 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001488 }
Evan Cheng80a11982008-11-12 06:41:41 +00001489 return Binary;
1490}
1491
Chris Lattner33fabd72010-02-02 21:48:51 +00001492void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001493 const TargetInstrDesc &TID = MI.getDesc();
1494
1495 // Part of binary is determined by TableGn.
1496 unsigned Binary = getBinaryCodeForInstr(MI);
1497
1498 // Set the conditional execution predicate
1499 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1500
1501 unsigned OpIdx = 0;
1502 assert((Binary & ARMII::D_BitShift) == 0 &&
1503 (Binary & ARMII::N_BitShift) == 0 &&
1504 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1505
1506 // Encode Dd / Sd.
1507 Binary |= encodeVFPRd(MI, OpIdx++);
1508
1509 // If this is a two-address operand, skip it, e.g. FMACD.
1510 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1511 ++OpIdx;
1512
1513 // Encode Dn / Sn.
1514 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001515 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001516
1517 if (OpIdx == TID.getNumOperands() ||
1518 TID.OpInfo[OpIdx].isPredicate() ||
1519 TID.OpInfo[OpIdx].isOptionalDef()) {
1520 // FCMPEZD etc. has only one operand.
1521 emitWordLE(Binary);
1522 return;
1523 }
1524
1525 // Encode Dm / Sm.
1526 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001527
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001528 emitWordLE(Binary);
1529}
1530
Bob Wilson87949d42010-03-17 21:16:45 +00001531void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001532 const TargetInstrDesc &TID = MI.getDesc();
1533 unsigned Form = TID.TSFlags & ARMII::FormMask;
1534
1535 // Part of binary is determined by TableGn.
1536 unsigned Binary = getBinaryCodeForInstr(MI);
1537
1538 // Set the conditional execution predicate
1539 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1540
1541 switch (Form) {
1542 default: break;
1543 case ARMII::VFPConv1Frm:
1544 case ARMII::VFPConv2Frm:
1545 case ARMII::VFPConv3Frm:
1546 // Encode Dd / Sd.
1547 Binary |= encodeVFPRd(MI, 0);
1548 break;
1549 case ARMII::VFPConv4Frm:
1550 // Encode Dn / Sn.
1551 Binary |= encodeVFPRn(MI, 0);
1552 break;
1553 case ARMII::VFPConv5Frm:
1554 // Encode Dm / Sm.
1555 Binary |= encodeVFPRm(MI, 0);
1556 break;
1557 }
1558
1559 switch (Form) {
1560 default: break;
1561 case ARMII::VFPConv1Frm:
1562 // Encode Dm / Sm.
1563 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001564 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001565 case ARMII::VFPConv2Frm:
1566 case ARMII::VFPConv3Frm:
1567 // Encode Dn / Sn.
1568 Binary |= encodeVFPRn(MI, 1);
1569 break;
1570 case ARMII::VFPConv4Frm:
1571 case ARMII::VFPConv5Frm:
1572 // Encode Dd / Sd.
1573 Binary |= encodeVFPRd(MI, 1);
1574 break;
1575 }
1576
1577 if (Form == ARMII::VFPConv5Frm)
1578 // Encode Dn / Sn.
1579 Binary |= encodeVFPRn(MI, 2);
1580 else if (Form == ARMII::VFPConv3Frm)
1581 // Encode Dm / Sm.
1582 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001583
1584 emitWordLE(Binary);
1585}
1586
Chris Lattner33fabd72010-02-02 21:48:51 +00001587void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001588 // Part of binary is determined by TableGn.
1589 unsigned Binary = getBinaryCodeForInstr(MI);
1590
1591 // Set the conditional execution predicate
1592 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1593
1594 unsigned OpIdx = 0;
1595
1596 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001597 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001598
1599 // Encode address base.
1600 const MachineOperand &Base = MI.getOperand(OpIdx++);
1601 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1602
1603 // If there is a non-zero immediate offset, encode it.
1604 if (Base.isReg()) {
1605 const MachineOperand &Offset = MI.getOperand(OpIdx);
1606 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1607 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1608 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001609 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001610 emitWordLE(Binary);
1611 return;
1612 }
1613 }
1614
1615 // If immediate offset is omitted, default to +0.
1616 Binary |= 1 << ARMII::U_BitShift;
1617
1618 emitWordLE(Binary);
1619}
1620
Bob Wilson87949d42010-03-17 21:16:45 +00001621void
1622ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001623 const TargetInstrDesc &TID = MI.getDesc();
1624 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1625
Evan Chengcd8e66a2008-11-11 21:48:44 +00001626 // Part of binary is determined by TableGn.
1627 unsigned Binary = getBinaryCodeForInstr(MI);
1628
1629 // Set the conditional execution predicate
1630 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1631
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001632 // Skip operand 0 of an instruction with base register update.
1633 unsigned OpIdx = 0;
1634 if (IsUpdating)
1635 ++OpIdx;
1636
Evan Chengcd8e66a2008-11-11 21:48:44 +00001637 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001638 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001639
1640 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001641 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1642 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001643
1644 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001645 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001646 Binary |= 0x1 << ARMII::W_BitShift;
1647
1648 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001649 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001650
Bob Wilsond4bfd542010-08-27 23:18:17 +00001651 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001652 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001653 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001654 const MachineOperand &MO = MI.getOperand(i);
1655 if (!MO.isReg() || MO.isImplicit())
1656 break;
1657 ++NumRegs;
1658 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001659 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1660 // Otherwise, it will be 0, in the case of 32-bit registers.
1661 if(Binary & 0x100)
1662 Binary |= NumRegs * 2;
1663 else
1664 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001665
1666 emitWordLE(Binary);
1667}
1668
Bob Wilson1a913ed2010-06-11 21:34:50 +00001669static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1670 unsigned RegD = MI.getOperand(OpIdx).getReg();
1671 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001672 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001673 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1674 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1675 return Binary;
1676}
1677
Bob Wilson5e7b6072010-06-25 22:40:46 +00001678static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1679 unsigned RegN = MI.getOperand(OpIdx).getReg();
1680 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001681 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001682 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1683 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1684 return Binary;
1685}
1686
Bob Wilson583a2a02010-06-25 21:17:19 +00001687static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1688 unsigned RegM = MI.getOperand(OpIdx).getReg();
1689 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001690 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001691 Binary |= (RegM & 0xf);
1692 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1693 return Binary;
1694}
1695
Bob Wilsond896a972010-06-28 21:12:19 +00001696/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1697/// data-processing instruction to the corresponding Thumb encoding.
1698static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1699 assert((Binary & 0xfe000000) == 0xf2000000 &&
1700 "not an ARM NEON data-processing instruction");
1701 unsigned UBit = (Binary >> 24) & 1;
1702 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1703}
1704
Bob Wilsond5a563d2010-06-29 17:34:07 +00001705void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001706 unsigned Binary = getBinaryCodeForInstr(MI);
1707
Bob Wilsond5a563d2010-06-29 17:34:07 +00001708 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1709 const TargetInstrDesc &TID = MI.getDesc();
1710 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1711 RegTOpIdx = 0;
1712 RegNOpIdx = 1;
1713 LnOpIdx = 2;
1714 } else { // ARMII::NSetLnFrm
1715 RegTOpIdx = 2;
1716 RegNOpIdx = 0;
1717 LnOpIdx = 3;
1718 }
1719
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001720 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001721 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001722
Bob Wilsond5a563d2010-06-29 17:34:07 +00001723 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001724 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001725 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001726 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001727
1728 unsigned LaneShift;
1729 if ((Binary & (1 << 22)) != 0)
1730 LaneShift = 0; // 8-bit elements
1731 else if ((Binary & (1 << 5)) != 0)
1732 LaneShift = 1; // 16-bit elements
1733 else
1734 LaneShift = 2; // 32-bit elements
1735
Bob Wilsond5a563d2010-06-29 17:34:07 +00001736 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001737 unsigned Opc1 = Lane >> 2;
1738 unsigned Opc2 = Lane & 3;
1739 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1740 Binary |= (Opc1 << 21);
1741 Binary |= (Opc2 << 5);
1742
1743 emitWordLE(Binary);
1744}
1745
Bob Wilson21773e72010-06-29 20:13:29 +00001746void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1747 unsigned Binary = getBinaryCodeForInstr(MI);
1748
1749 // Set the conditional execution predicate
1750 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1751
1752 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001753 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001754 Binary |= (RegT << ARMII::RegRdShift);
1755 Binary |= encodeNEONRn(MI, 0);
1756 emitWordLE(Binary);
1757}
1758
Bob Wilson583a2a02010-06-25 21:17:19 +00001759void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001760 unsigned Binary = getBinaryCodeForInstr(MI);
1761 // Destination register is encoded in Dd.
1762 Binary |= encodeNEONRd(MI, 0);
1763 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1764 unsigned Imm = MI.getOperand(1).getImm();
1765 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001766 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001767 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001768 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001769 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001770 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001771 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001772 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001773 emitWordLE(Binary);
1774}
1775
Bob Wilson583a2a02010-06-25 21:17:19 +00001776void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001777 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001778 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001779 // Destination register is encoded in Dd; source register in Dm.
1780 unsigned OpIdx = 0;
1781 Binary |= encodeNEONRd(MI, OpIdx++);
1782 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1783 ++OpIdx;
1784 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001785 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001786 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001787 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1788 emitWordLE(Binary);
1789}
1790
Bob Wilson5e7b6072010-06-25 22:40:46 +00001791void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1792 const TargetInstrDesc &TID = MI.getDesc();
1793 unsigned Binary = getBinaryCodeForInstr(MI);
1794 // Destination register is encoded in Dd; source registers in Dn and Dm.
1795 unsigned OpIdx = 0;
1796 Binary |= encodeNEONRd(MI, OpIdx++);
1797 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1798 ++OpIdx;
1799 Binary |= encodeNEONRn(MI, OpIdx++);
1800 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1801 ++OpIdx;
1802 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001803 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001804 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001805 // FIXME: This does not handle VMOVDneon or VMOVQ.
1806 emitWordLE(Binary);
1807}
1808
Evan Cheng7602e112008-09-02 06:52:38 +00001809#include "ARMGenCodeEmitter.inc"