blob: ae1a68aea4ae0ac8d0e29d8e76771383644debb8 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00007//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begeman2c87c422009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begemand77e59e2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begemand77e59e2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begemand77e59e2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherefb657e2009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
Eric Christopher85f187b2009-08-10 21:48:58 +000072def SDTX86CmpPTest : SDTypeProfile<0, 2, [SDTCisVT<0, v4f32>,
Sean Callanan2c48df22009-12-18 00:01:26 +000073 SDTCisVT<1, v4f32>]>;
Eric Christopher95d79262009-07-29 00:28:05 +000074def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
75
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077// SSE Complex Patterns
78//===----------------------------------------------------------------------===//
79
80// These are 'extloads' from a scalar to the low element of a vector, zeroing
81// the top elements. These are used for the SSE 'ss' and 'sd' instruction
82// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000083def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000084 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000085def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000086 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
88def ssmem : Operand<v4f32> {
89 let PrintMethod = "printf32mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000091 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092}
93def sdmem : Operand<v2f64> {
94 let PrintMethod = "printf64mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000095 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000096 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097}
98
99//===----------------------------------------------------------------------===//
100// SSE pattern fragments
101//===----------------------------------------------------------------------===//
102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
104def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
105def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
106def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000110 (store node:$val, node:$ptr), [{
111 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112}]>;
113
Dan Gohman11821702007-07-27 17:16:43 +0000114// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000115def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
116 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000117}]>;
118
Sean Callanan2c48df22009-12-18 00:01:26 +0000119def alignedloadfsf32 : PatFrag<(ops node:$ptr),
120 (f32 (alignedload node:$ptr))>;
121def alignedloadfsf64 : PatFrag<(ops node:$ptr),
122 (f64 (alignedload node:$ptr))>;
123def alignedloadv4f32 : PatFrag<(ops node:$ptr),
124 (v4f32 (alignedload node:$ptr))>;
125def alignedloadv2f64 : PatFrag<(ops node:$ptr),
126 (v2f64 (alignedload node:$ptr))>;
127def alignedloadv4i32 : PatFrag<(ops node:$ptr),
128 (v4i32 (alignedload node:$ptr))>;
129def alignedloadv2i64 : PatFrag<(ops node:$ptr),
130 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131
132// Like 'load', but uses special alignment checks suitable for use in
133// memory operands in most SSE instructions, which are required to
134// be naturally aligned on some targets but not on others.
135// FIXME: Actually implement support for targets that don't require the
136// alignment. This probably wants a subtarget predicate.
Dan Gohman2a174122008-10-15 06:50:19 +0000137def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
138 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000139}]>;
140
Dan Gohman11821702007-07-27 17:16:43 +0000141def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
142def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000143def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
144def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
145def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
146def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000147def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000148
Bill Wendling3b15d722007-08-11 09:52:53 +0000149// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
150// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000151// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000152def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000153 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000154}]>;
155
156def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000157def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
158def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
159def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
160
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
162def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
163def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
164def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
165def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
166def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
167
Evan Cheng56ec77b2008-09-24 23:27:55 +0000168def vzmovl_v2i64 : PatFrag<(ops node:$src),
169 (bitconvert (v2i64 (X86vzmovl
170 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
171def vzmovl_v4i32 : PatFrag<(ops node:$src),
172 (bitconvert (v4i32 (X86vzmovl
173 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
174
175def vzload_v2i64 : PatFrag<(ops node:$src),
176 (bitconvert (v2i64 (X86vzload node:$src)))>;
177
178
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179def fp32imm0 : PatLeaf<(f32 fpimm), [{
180 return N->isExactlyValue(+0.0);
181}]>;
182
Evan Cheng06cd2072009-10-28 06:30:34 +0000183// BYTE_imm - Transform bit immediates into byte immediates.
184def BYTE_imm : SDNodeXForm<imm, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000186 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187}]>;
188
189// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
190// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000191def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 return getI8Imm(X86::getShuffleSHUFImmediate(N));
193}]>;
194
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000195// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000196// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000197def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000198 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
199}]>;
200
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000201// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000203def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
205}]>;
206
Nate Begeman080f8e22009-10-19 02:17:23 +0000207// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
208// a PALIGNR imm.
209def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
210 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
211}]>;
212
Nate Begeman543d2142009-04-27 18:41:29 +0000213def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
214 (vector_shuffle node:$lhs, node:$rhs), [{
215 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
216 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
217}]>;
218
219def movddup : PatFrag<(ops node:$lhs, node:$rhs),
220 (vector_shuffle node:$lhs, node:$rhs), [{
221 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
222}]>;
223
224def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
225 (vector_shuffle node:$lhs, node:$rhs), [{
226 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
227}]>;
228
229def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
230 (vector_shuffle node:$lhs, node:$rhs), [{
231 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
232}]>;
233
Nate Begemanb13034d2009-11-07 23:17:15 +0000234def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
235 (vector_shuffle node:$lhs, node:$rhs), [{
236 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman543d2142009-04-27 18:41:29 +0000237}]>;
238
239def movlp : PatFrag<(ops node:$lhs, node:$rhs),
240 (vector_shuffle node:$lhs, node:$rhs), [{
241 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
242}]>;
243
244def movl : PatFrag<(ops node:$lhs, node:$rhs),
245 (vector_shuffle node:$lhs, node:$rhs), [{
246 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
247}]>;
248
249def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
250 (vector_shuffle node:$lhs, node:$rhs), [{
251 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
252}]>;
253
254def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
255 (vector_shuffle node:$lhs, node:$rhs), [{
256 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
257}]>;
258
259def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
260 (vector_shuffle node:$lhs, node:$rhs), [{
261 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
262}]>;
263
264def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
265 (vector_shuffle node:$lhs, node:$rhs), [{
266 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
267}]>;
268
269def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
270 (vector_shuffle node:$lhs, node:$rhs), [{
271 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
272}]>;
273
274def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
275 (vector_shuffle node:$lhs, node:$rhs), [{
276 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
277}]>;
278
279def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
280 (vector_shuffle node:$lhs, node:$rhs), [{
281 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282}], SHUFFLE_get_shuf_imm>;
283
Nate Begeman543d2142009-04-27 18:41:29 +0000284def shufp : PatFrag<(ops node:$lhs, node:$rhs),
285 (vector_shuffle node:$lhs, node:$rhs), [{
286 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287}], SHUFFLE_get_shuf_imm>;
288
Nate Begeman543d2142009-04-27 18:41:29 +0000289def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
290 (vector_shuffle node:$lhs, node:$rhs), [{
291 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292}], SHUFFLE_get_pshufhw_imm>;
293
Nate Begeman543d2142009-04-27 18:41:29 +0000294def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
295 (vector_shuffle node:$lhs, node:$rhs), [{
296 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297}], SHUFFLE_get_pshuflw_imm>;
298
Nate Begeman080f8e22009-10-19 02:17:23 +0000299def palign : PatFrag<(ops node:$lhs, node:$rhs),
300 (vector_shuffle node:$lhs, node:$rhs), [{
301 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
302}], SHUFFLE_get_palign_imm>;
303
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304//===----------------------------------------------------------------------===//
305// SSE scalar FP Instructions
306//===----------------------------------------------------------------------===//
307
Dan Gohman30afe012009-10-29 18:10:34 +0000308// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
309// instruction selection into a branch sequence.
310let Uses = [EFLAGS], usesCustomInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000312 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000314 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
315 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000316 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000317 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000318 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000319 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
320 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000321 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000322 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000323 "#CMOV_V4F32 PSEUDO!",
324 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000325 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
326 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000328 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 "#CMOV_V2F64 PSEUDO!",
330 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000331 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
332 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000334 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 "#CMOV_V2I64 PSEUDO!",
336 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000337 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000338 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339}
340
341//===----------------------------------------------------------------------===//
342// SSE1 Instructions
343//===----------------------------------------------------------------------===//
344
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000345// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000346let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000347def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000348 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000349let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000350def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000351 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000353def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000354 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 [(store FR32:$src, addr:$dst)]>;
356
357// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000358def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000359 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000361def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000364def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000367def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000368 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
370
371// Match intrinsics which expect XMM operand(s).
Sean Callanan2c48df22009-12-18 00:01:26 +0000372def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
373 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
374def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
375 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
376
Evan Chengb783fa32007-07-19 01:14:50 +0000377def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000378 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000380def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000381 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000382 [(set GR32:$dst, (int_x86_sse_cvtss2si
383 (load addr:$src)))]>;
384
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000385// Match intrinisics which expect MM and XMM operand(s).
386def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
387 "cvtps2pi\t{$src, $dst|$dst, $src}",
388 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
389def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
390 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000391 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000392 (load addr:$src)))]>;
393def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
394 "cvttps2pi\t{$src, $dst|$dst, $src}",
395 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
396def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
397 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000398 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000399 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000400let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000401 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000402 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
403 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
404 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
405 VR64:$src2))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000406 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000407 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
408 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000409 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000410 (load addr:$src2)))]>;
411}
412
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000414def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000415 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 [(set GR32:$dst,
417 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000418def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000419 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420 [(set GR32:$dst,
421 (int_x86_sse_cvttss2si(load addr:$src)))]>;
422
Evan Cheng3ea4d672008-03-05 08:19:16 +0000423let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000425 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
428 GR32:$src2))]>;
429 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
433 (loadi32 addr:$src2)))]>;
434}
435
436// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000437let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000438 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000439 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000440 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000441let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000442 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000443 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000444 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000445}
446
Evan Cheng55687072007-09-14 21:48:26 +0000447let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000448def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000449 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000451def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000452 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000453 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000454 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000455
456def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
457 "comiss\t{$src2, $src1|$src1, $src2}", []>;
458def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
459 "comiss\t{$src2, $src1|$src1, $src2}", []>;
460
Evan Cheng55687072007-09-14 21:48:26 +0000461} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462
463// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000464let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000465 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Sean Callanan2c48df22009-12-18 00:01:26 +0000466 (outs VR128:$dst),
467 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Sean Callanan2c48df22009-12-18 00:01:26 +0000469 [(set VR128:$dst, (int_x86_sse_cmp_ss
470 VR128:$src1,
471 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000472 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Sean Callanan2c48df22009-12-18 00:01:26 +0000473 (outs VR128:$dst),
474 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000475 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
477 (load addr:$src), imm:$cc))]>;
478}
479
Evan Cheng55687072007-09-14 21:48:26 +0000480let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000481def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000482 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000483 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000484 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000485def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000486 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000487 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000488 (implicit EFLAGS)]>;
489
Dan Gohmanf221da12009-01-09 02:27:34 +0000490def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000491 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000492 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000493 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000494def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000495 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000496 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000497 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000498} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000500// Aliases of packed SSE1 instructions for scalar use. These all have names
501// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502
503// Alias instructions that map fld0 to pxor for sse.
Dan Gohman51dbce62009-09-21 18:30:38 +0000504let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
505 canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000506def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000507 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000508 Requires<[HasSSE1]>, TB, OpSize;
509
510// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
511// disregarded.
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000512let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000513def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000514 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515
516// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
517// disregarded.
Evan Cheng8e664712009-11-17 09:51:18 +0000518let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000519def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000520 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000521 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522
523// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000524let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000526 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
527 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000528 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000529 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000530 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
531 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000532 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000533 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000534 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
535 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000536 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000537 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
538}
539
Dan Gohmanf221da12009-01-09 02:27:34 +0000540def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
541 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000544 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000545def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
546 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000549 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000550def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
551 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000552 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000553 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000554 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000555
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000556let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000557def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000558 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000559 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000560let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000562 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000563 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000565}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566
567/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
568///
569/// In addition, we also have a special variant of the scalar form here to
570/// represent the associated intrinsic operation. This form is unlike the
571/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000572/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000573///
574/// These three forms can each be reg+reg or reg+mem, so there are a total of
575/// six "instructions".
576///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000577let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
579 SDNode OpNode, Intrinsic F32Int,
580 bit Commutable = 0> {
581 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000582 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000583 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
585 let isCommutable = Commutable;
586 }
587
588 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000589 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
590 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000591 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000593
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000594 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000595 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
596 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000597 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
599 let isCommutable = Commutable;
600 }
601
602 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000603 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
604 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000605 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000606 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607
608 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000609 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
610 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000611 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000612 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613
614 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000615 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
616 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000617 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000618 [(set VR128:$dst, (F32Int VR128:$src1,
619 sse_load_f32:$src2))]>;
620}
621}
622
623// Arithmetic instructions
624defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
625defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
626defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
627defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
628
629/// sse1_fp_binop_rm - Other SSE1 binops
630///
631/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
632/// instructions for a full-vector intrinsic form. Operations that map
633/// onto C operators don't use this form since they just use the plain
634/// vector form instead of having a separate vector intrinsic form.
635///
636/// This provides a total of eight "instructions".
637///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000638let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
640 SDNode OpNode,
641 Intrinsic F32Int,
642 Intrinsic V4F32Int,
643 bit Commutable = 0> {
644
645 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000646 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000647 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
649 let isCommutable = Commutable;
650 }
651
652 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000653 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
654 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000655 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000656 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000657
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000659 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
660 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000661 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
663 let isCommutable = Commutable;
664 }
665
666 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000667 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
668 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000670 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000671
672 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000673 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
674 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
677 let isCommutable = Commutable;
678 }
679
680 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000681 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
682 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000683 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 [(set VR128:$dst, (F32Int VR128:$src1,
685 sse_load_f32:$src2))]>;
686
687 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000688 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
689 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
692 let isCommutable = Commutable;
693 }
694
695 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000696 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
697 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000698 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000699 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700}
701}
702
703defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
704 int_x86_sse_max_ss, int_x86_sse_max_ps>;
705defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
706 int_x86_sse_min_ss, int_x86_sse_min_ps>;
707
708//===----------------------------------------------------------------------===//
709// SSE packed FP Instructions
710
711// Move Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000712let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000713def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000714 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000715let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000716def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000717 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000718 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000719
Evan Chengb783fa32007-07-19 01:14:50 +0000720def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000721 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000722 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000724let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000725def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000726 "movups\t{$src, $dst|$dst, $src}", []>;
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000727let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000728def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000729 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000730 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000731def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000733 [(store (v4f32 VR128:$src), addr:$dst)]>;
734
735// Intrinsic forms of MOVUPS load and store
Evan Cheng8e664712009-11-17 09:51:18 +0000736let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000737def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000738 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000739 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000740def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000742 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
Evan Cheng3ea4d672008-03-05 08:19:16 +0000744let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 let AddedComplexity = 20 in {
746 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000747 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000748 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000749 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000750 (movlp VR128:$src1,
751 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000753 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000754 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000755 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +0000756 (movlhps VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000757 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000758 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000759} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
Evan Chengd743a5f2008-05-10 00:59:18 +0000761
Evan Chengb783fa32007-07-19 01:14:50 +0000762def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
765 (iPTR 0))), addr:$dst)]>;
766
767// v2f64 extract element 1 is always custom lowered to unpack high to low
768// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000769def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000770 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000771 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000772 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
773 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774
Evan Cheng3ea4d672008-03-05 08:19:16 +0000775let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000776let AddedComplexity = 20 in {
Evan Cheng7581a822009-05-12 20:17:52 +0000777def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
778 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000779 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +0000781 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782
Evan Cheng7581a822009-05-12 20:17:52 +0000783def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
784 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000785 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000787 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000788} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000789} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000790
Nate Begemanb44aad72009-04-29 22:47:44 +0000791let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000792def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000793 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000794def : Pat<(v2i64 (movddup VR128:$src, (undef))),
795 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
796}
Evan Chenga2497eb2008-09-25 20:50:48 +0000797
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798
799
800// Arithmetic
801
802/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
803///
804/// In addition, we also have a special variant of the scalar form here to
805/// represent the associated intrinsic operation. This form is unlike the
806/// plain scalar form, in that it takes an entire vector (instead of a
807/// scalar) and leaves the top elements undefined.
808///
809/// And, we have a special variant form for a full-vector intrinsic form.
810///
811/// These four forms can each have a reg or a mem operand, so there are a
812/// total of eight "instructions".
813///
814multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
815 SDNode OpNode,
816 Intrinsic F32Int,
817 Intrinsic V4F32Int,
818 bit Commutable = 0> {
819 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000820 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(set FR32:$dst, (OpNode FR32:$src))]> {
823 let isCommutable = Commutable;
824 }
825
826 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000827 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000828 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000830
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000831 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000832 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000833 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
835 let isCommutable = Commutable;
836 }
837
838 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000839 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000840 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000841 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842
843 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000844 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(set VR128:$dst, (F32Int VR128:$src))]> {
847 let isCommutable = Commutable;
848 }
849
850 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000851 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000852 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
854
855 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000856 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000857 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000858 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
859 let isCommutable = Commutable;
860 }
861
862 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000863 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000864 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000865 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866}
867
868// Square root.
869defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
870 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
871
872// Reciprocal approximations. Note that these typically require refinement
873// in order to obtain suitable precision.
874defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
875 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
876defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
877 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
878
879// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000880let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 let isCommutable = 1 in {
882 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000883 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 [(set VR128:$dst, (v2i64
886 (and VR128:$src1, VR128:$src2)))]>;
887 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000888 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000889 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890 [(set VR128:$dst, (v2i64
891 (or VR128:$src1, VR128:$src2)))]>;
892 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000894 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 [(set VR128:$dst, (v2i64
896 (xor VR128:$src1, VR128:$src2)))]>;
897 }
898
899 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000900 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000901 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000902 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
903 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000904 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000905 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000906 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000907 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
908 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000909 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000910 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000911 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000912 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
913 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000915 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 [(set VR128:$dst,
918 (v2i64 (and (xor VR128:$src1,
919 (bc_v2i64 (v4i32 immAllOnesV))),
920 VR128:$src2)))]>;
921 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000922 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000923 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000924 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000925 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000927 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928}
929
Evan Cheng3ea4d672008-03-05 08:19:16 +0000930let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000931 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000932 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
933 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
934 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
935 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000936 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000937 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
938 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
939 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000940 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941}
Nate Begeman03605a02008-07-17 16:51:19 +0000942def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
943 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
944def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
945 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000946
947// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000948let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000950 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000951 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000952 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000953 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000955 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000956 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000957 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000958 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000959 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000961 (v4f32 (shufp:$src3
962 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963
964 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000965 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000966 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000967 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000969 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000970 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000971 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000972 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000974 (v4f32 (unpckh VR128:$src1,
975 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000976
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000977 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000978 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000981 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000982 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000983 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000984 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000986 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000988} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989
990// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000991def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengd8296b82009-05-28 18:55:28 +0000994def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
997
Evan Chengd1d68072008-03-08 00:58:38 +0000998// Prefetch intrinsic.
999def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1000 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1001def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1002 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1003def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1004 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1005def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1006 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007
1008// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00001009def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001010 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1012
1013// Load, store, and memory fence
Evan Cheng68cca152009-05-27 18:38:01 +00001014def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015
1016// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +00001017def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001019def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001020 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001021
1022// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00001023// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00001024// load of an all-zeros value if folding it would be beneficial.
Daniel Dunbara0e62002009-08-11 22:17:52 +00001025let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
1026 isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001027def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001029 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030
Evan Chenga15896e2008-03-12 07:02:50 +00001031let Predicates = [HasSSE1] in {
1032 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1033 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1034 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1035 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1036 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1037}
1038
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001040let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001041def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set VR128:$dst,
1044 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001045def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047 [(set VR128:$dst,
1048 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1049
1050// FIXME: may not be able to eliminate this movss with coalescing the src and
1051// dest register classes are different. We really want to write this pattern
1052// like this:
1053// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1054// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001055let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001056def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1059 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001060def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 [(store (f32 (vector_extract (v4f32 VR128:$src),
1063 (iPTR 0))), addr:$dst)]>;
1064
1065
1066// Move to lower bits of a VR128, leaving upper bits alone.
1067// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001068let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001069let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001071 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001072 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073
1074 let AddedComplexity = 15 in
1075 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001076 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001077 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001079 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080}
1081
1082// Move to lower bits of a VR128 and zeroing upper bits.
1083// Loading from memory automatically zeroing upper bits.
1084let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001085def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001086 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001087 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001088 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089
Evan Cheng056afe12008-05-20 18:24:47 +00001090def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001091 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001093//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094// SSE2 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001095//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001098let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001099def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001100 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001101let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001102def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001105def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 [(store FR64:$src, addr:$dst)]>;
1108
1109// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001110def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001111 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001113def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001114 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001116def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(set FR32:$dst, (fround FR64:$src))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001119def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001122def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001123 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001125def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001126 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1128
Sean Callanan3d5824c2009-09-16 01:13:52 +00001129def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1130 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1131def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1132 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1133def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1134 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1135def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1136 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1137def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1138 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1139def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1140 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1141def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1142 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1143def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1144 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1145def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1146 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1147def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1148 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1149
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001151def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001152 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1154 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001155def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001156 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1158 Requires<[HasSSE2]>;
1159
1160// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001161def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001164def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001165 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1167 (load addr:$src)))]>;
1168
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001169// Match intrinisics which expect MM and XMM operand(s).
1170def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1171 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1172 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1173def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1174 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001175 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001176 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001177def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1178 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1179 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1180def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1181 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001182 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001183 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001184def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1185 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1186 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1187def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1188 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001189 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001190 (load addr:$src)))]>;
1191
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001192// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001193def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001194 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195 [(set GR32:$dst,
1196 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001197def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001198 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1200 (load addr:$src)))]>;
1201
1202// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001203let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001204 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001205 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001206 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001207let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001208 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001209 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211}
1212
Evan Cheng950aac02007-09-25 01:57:46 +00001213let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001214def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001215 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001216 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001217def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001218 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001219 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001220 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001221} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001222
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001224let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001225 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00001226 (outs VR128:$dst),
1227 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001228 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001229 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1230 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001231 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Sean Callanan2c48df22009-12-18 00:01:26 +00001232 (outs VR128:$dst),
1233 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001234 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1236 (load addr:$src), imm:$cc))]>;
1237}
1238
Evan Cheng950aac02007-09-25 01:57:46 +00001239let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001240def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001241 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001242 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1243 (implicit EFLAGS)]>;
1244def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001245 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001246 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1247 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248
Evan Chengb783fa32007-07-19 01:14:50 +00001249def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001250 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001251 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1252 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001253def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001255 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001256 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001257} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001258
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001259// Aliases of packed SSE2 instructions for scalar use. These all have names
1260// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261
1262// Alias instructions that map fld0 to pxor for sse.
Dan Gohman51dbce62009-09-21 18:30:38 +00001263let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
1264 canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001265def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001267 Requires<[HasSSE2]>, TB, OpSize;
1268
1269// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1270// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001271let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001272def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001273 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274
1275// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1276// disregarded.
Evan Cheng8e664712009-11-17 09:51:18 +00001277let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001278def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001279 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001280 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281
1282// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001283let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001285 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1286 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001287 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001289 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1290 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001291 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001292 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001293 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1294 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001295 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001296 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1297}
1298
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001299def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1300 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001303 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001304def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1305 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001306 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001307 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001308 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001309def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1310 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001311 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001312 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001313 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001315let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001317 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001318 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001319let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001321 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001322 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001323}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001324}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325
1326/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1327///
1328/// In addition, we also have a special variant of the scalar form here to
1329/// represent the associated intrinsic operation. This form is unlike the
1330/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001331/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001332///
1333/// These three forms can each be reg+reg or reg+mem, so there are a total of
1334/// six "instructions".
1335///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001336let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001337multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1338 SDNode OpNode, Intrinsic F64Int,
1339 bit Commutable = 0> {
1340 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001341 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001342 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001343 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1344 let isCommutable = Commutable;
1345 }
1346
1347 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001348 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1349 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001350 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001351 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001352
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001353 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001354 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1355 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1358 let isCommutable = Commutable;
1359 }
1360
1361 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001362 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1363 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001364 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001365 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366
1367 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001368 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1369 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001370 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001371 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372
1373 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001374 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1375 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 [(set VR128:$dst, (F64Int VR128:$src1,
1378 sse_load_f64:$src2))]>;
1379}
1380}
1381
1382// Arithmetic instructions
1383defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1384defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1385defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1386defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1387
1388/// sse2_fp_binop_rm - Other SSE2 binops
1389///
1390/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1391/// instructions for a full-vector intrinsic form. Operations that map
1392/// onto C operators don't use this form since they just use the plain
1393/// vector form instead of having a separate vector intrinsic form.
1394///
1395/// This provides a total of eight "instructions".
1396///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001397let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1399 SDNode OpNode,
1400 Intrinsic F64Int,
1401 Intrinsic V2F64Int,
1402 bit Commutable = 0> {
1403
1404 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001405 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1408 let isCommutable = Commutable;
1409 }
1410
1411 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001412 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1413 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001414 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001415 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001416
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001418 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1419 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001420 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001421 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1422 let isCommutable = Commutable;
1423 }
1424
1425 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001426 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1427 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001428 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001429 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430
1431 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001432 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1433 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001434 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001435 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1436 let isCommutable = Commutable;
1437 }
1438
1439 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001440 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1441 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001442 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 [(set VR128:$dst, (F64Int VR128:$src1,
1444 sse_load_f64:$src2))]>;
1445
1446 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001447 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1448 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1451 let isCommutable = Commutable;
1452 }
1453
1454 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001455 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1456 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001457 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001458 [(set VR128:$dst, (V2F64Int VR128:$src1,
1459 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001460}
1461}
1462
1463defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1464 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1465defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1466 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1467
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001468//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469// SSE packed FP Instructions
1470
1471// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001472let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001473def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001474 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001475let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001476def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001477 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001478 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479
Evan Chengb783fa32007-07-19 01:14:50 +00001480def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001482 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001484let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001485def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001486 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001487let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001488def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001489 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001490 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001491def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001492 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001493 [(store (v2f64 VR128:$src), addr:$dst)]>;
1494
1495// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001496def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001498 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001499def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001501 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502
Evan Cheng3ea4d672008-03-05 08:19:16 +00001503let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 let AddedComplexity = 20 in {
1505 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001506 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001507 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001508 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001509 (v2f64 (movlp VR128:$src1,
1510 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001512 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001513 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001514 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +00001515 (v2f64 (movlhps VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00001516 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001518} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519
Evan Chengb783fa32007-07-19 01:14:50 +00001520def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 [(store (f64 (vector_extract (v2f64 VR128:$src),
1523 (iPTR 0))), addr:$dst)]>;
1524
1525// v2f64 extract element 1 is always custom lowered to unpack high to low
1526// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001527def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001528 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001530 (v2f64 (unpckh VR128:$src, (undef))),
1531 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532
1533// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001534def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001535 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001536 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1537 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001538def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001539 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1540 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1541 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 TB, Requires<[HasSSE2]>;
1543
1544// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001545def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1548 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001549def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001550 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1551 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1552 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 XS, Requires<[HasSSE2]>;
1554
Evan Chengb783fa32007-07-19 01:14:50 +00001555def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001556 "cvtps2dq\t{$src, $dst|$dst, $src}",
1557 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001558def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001559 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001561 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562// SSE2 packed instructions with XS prefix
Sean Callanan2c48df22009-12-18 00:01:26 +00001563def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1564 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1565def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1566 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1567
Evan Chengb783fa32007-07-19 01:14:50 +00001568def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001569 "cvttps2dq\t{$src, $dst|$dst, $src}",
Sean Callanan2c48df22009-12-18 00:01:26 +00001570 [(set VR128:$dst,
1571 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001573def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001574 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001576 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 XS, Requires<[HasSSE2]>;
1578
1579// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001580def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001581 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1583 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001584def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001587 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001588 XD, Requires<[HasSSE2]>;
1589
Evan Chengb783fa32007-07-19 01:14:50 +00001590def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001591 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001593def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001594 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001595 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001596 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001597
1598// SSE2 instructions without OpSize prefix
Sean Callanan2c48df22009-12-18 00:01:26 +00001599def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1600 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1601def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1602 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1603
Evan Chengb783fa32007-07-19 01:14:50 +00001604def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001605 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001606 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1607 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001608def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001609 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001610 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1611 (load addr:$src)))]>,
1612 TB, Requires<[HasSSE2]>;
1613
Sean Callanan2c48df22009-12-18 00:01:26 +00001614def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1615 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1616def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1617 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1618
1619
Evan Chengb783fa32007-07-19 01:14:50 +00001620def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001621 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001623def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001625 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001626 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627
1628// Match intrinsics which expect XMM operand(s).
1629// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001630let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001631def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001632 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001634 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1635 GR32:$src2))]>;
1636def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001637 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001638 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1640 (loadi32 addr:$src2)))]>;
1641def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001642 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1645 VR128:$src2))]>;
1646def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001647 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001648 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001649 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1650 (load addr:$src2)))]>;
1651def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001652 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001653 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001654 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1655 VR128:$src2))]>, XS,
1656 Requires<[HasSSE2]>;
1657def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001658 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001659 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001660 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1661 (load addr:$src2)))]>, XS,
1662 Requires<[HasSSE2]>;
1663}
1664
1665// Arithmetic
1666
1667/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1668///
1669/// In addition, we also have a special variant of the scalar form here to
1670/// represent the associated intrinsic operation. This form is unlike the
1671/// plain scalar form, in that it takes an entire vector (instead of a
1672/// scalar) and leaves the top elements undefined.
1673///
1674/// And, we have a special variant form for a full-vector intrinsic form.
1675///
1676/// These four forms can each have a reg or a mem operand, so there are a
1677/// total of eight "instructions".
1678///
1679multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1680 SDNode OpNode,
1681 Intrinsic F64Int,
1682 Intrinsic V2F64Int,
1683 bit Commutable = 0> {
1684 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001685 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001686 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687 [(set FR64:$dst, (OpNode FR64:$src))]> {
1688 let isCommutable = Commutable;
1689 }
1690
1691 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001692 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001695
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001697 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1700 let isCommutable = Commutable;
1701 }
1702
1703 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001704 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001706 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001707
1708 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001709 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001710 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 [(set VR128:$dst, (F64Int VR128:$src))]> {
1712 let isCommutable = Commutable;
1713 }
1714
1715 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001716 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001717 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001718 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1719
1720 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001721 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001722 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1724 let isCommutable = Commutable;
1725 }
1726
1727 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001728 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001729 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001730 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731}
1732
1733// Square root.
1734defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1735 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1736
1737// There is no f64 version of the reciprocal approximation instructions.
1738
1739// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001740let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 let isCommutable = 1 in {
1742 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001743 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001745 [(set VR128:$dst,
1746 (and (bc_v2i64 (v2f64 VR128:$src1)),
1747 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1748 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001749 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001751 [(set VR128:$dst,
1752 (or (bc_v2i64 (v2f64 VR128:$src1)),
1753 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1754 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001755 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001756 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 [(set VR128:$dst,
1758 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1759 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1760 }
1761
1762 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001763 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001765 [(set VR128:$dst,
1766 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001767 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001768 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001769 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 [(set VR128:$dst,
1772 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001773 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001775 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001776 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 [(set VR128:$dst,
1778 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001779 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001780 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001781 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 [(set VR128:$dst,
1784 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1785 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1786 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001787 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001788 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001789 [(set VR128:$dst,
1790 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001791 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001792}
1793
Evan Cheng3ea4d672008-03-05 08:19:16 +00001794let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001795 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001796 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1797 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1798 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001799 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001800 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001801 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1802 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1803 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001804 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805}
Evan Cheng33754092008-08-05 22:19:15 +00001806def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001807 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001808def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001809 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810
1811// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001812let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001813 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1815 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001816 [(set VR128:$dst,
1817 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001818 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001819 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001820 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001822 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001823 (v2f64 (shufp:$src3
1824 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825
1826 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001827 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001828 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001829 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001830 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001831 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001832 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001833 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001834 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001835 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001836 (v2f64 (unpckh VR128:$src1,
1837 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001838
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001839 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001840 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001841 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001842 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001843 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001844 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001845 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001846 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001847 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001848 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001850} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001851
1852
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001853//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001854// SSE integer instructions
1855
1856// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001857let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001858def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001860let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001861def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001863 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001864let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001865def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001866 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001867 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001868let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001869def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001870 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001871 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001873let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001874def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001875 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001876 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001877 XS, Requires<[HasSSE2]>;
1878
Dan Gohman4a4f1512007-07-18 20:23:34 +00001879// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001880let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001881def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001882 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001883 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1884 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001885def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001887 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1888 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001889
Evan Cheng88004752008-03-05 08:11:27 +00001890let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001891
1892multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1893 bit Commutable = 0> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001894 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1895 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001896 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1898 let isCommutable = Commutable;
1899 }
Sean Callanan2c48df22009-12-18 00:01:26 +00001900 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1901 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001902 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903 [(set VR128:$dst, (IntId VR128:$src1,
Sean Callanan2c48df22009-12-18 00:01:26 +00001904 (bitconvert (memopv2i64
1905 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906}
1907
Evan Chengf90f8f82008-05-03 00:52:09 +00001908multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1909 string OpcodeStr,
1910 Intrinsic IntId, Intrinsic IntId2> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001911 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1912 (ins VR128:$src1, VR128:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001913 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1914 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001915 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1916 (ins VR128:$src1, i128mem:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001917 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1918 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001919 (bitconvert (memopv2i64 addr:$src2))))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001920 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
1921 (ins VR128:$src1, i32i8imm:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001922 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1923 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1924}
1925
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001926/// PDI_binop_rm - Simple SSE2 binary operator.
1927multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1928 ValueType OpVT, bit Commutable = 0> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001929 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1930 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001931 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1933 let isCommutable = Commutable;
1934 }
Sean Callanan2c48df22009-12-18 00:01:26 +00001935 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1936 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001937 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001939 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001940}
1941
1942/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1943///
1944/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1945/// to collapse (bitconvert VT to VT) into its operand.
1946///
1947multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1948 bit Commutable = 0> {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001949 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00001950 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001951 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001952 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1953 let isCommutable = Commutable;
1954 }
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001955 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00001956 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001957 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001958 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan2c48df22009-12-18 00:01:26 +00001959 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001960}
1961
Evan Cheng3ea4d672008-03-05 08:19:16 +00001962} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963
1964// 128-bit Integer Arithmetic
1965
1966defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1967defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1968defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1969defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1970
1971defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1972defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1973defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1974defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1975
1976defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1977defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1978defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1979defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1980
1981defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1982defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1983defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1984defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1985
1986defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1987
1988defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1989defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1990defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1991
1992defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1993
1994defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1995defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1996
1997
1998defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1999defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2000defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2001defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling953ad2e2009-05-28 02:04:00 +00002002defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002003
2004
Evan Chengf90f8f82008-05-03 00:52:09 +00002005defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2006 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2007defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2008 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2009defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2010 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011
Evan Chengf90f8f82008-05-03 00:52:09 +00002012defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2013 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2014defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2015 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00002016defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00002017 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018
Evan Chengf90f8f82008-05-03 00:52:09 +00002019defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2020 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00002021defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00002022 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023
2024// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002025let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002026 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002027 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002028 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002029 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00002030 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002031 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002032 // PSRADQri doesn't exist in SSE[1-3].
2033}
2034
2035let Predicates = [HasSSE2] in {
2036 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng06cd2072009-10-28 06:30:34 +00002037 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng06cd2072009-10-28 06:30:34 +00002039 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00002040 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2041 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2042 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2043 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002045 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00002046
2047 // Shift up / down and insert zero's.
2048 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng06cd2072009-10-28 06:30:34 +00002049 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengdea99362008-05-29 08:22:04 +00002050 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng06cd2072009-10-28 06:30:34 +00002051 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002052}
2053
2054// Logical
2055defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2056defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2057defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2058
Evan Cheng3ea4d672008-03-05 08:19:16 +00002059let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002060 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002061 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002062 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2064 VR128:$src2)))]>;
2065
2066 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002067 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002069 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00002070 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071}
2072
2073// SSE2 Integer comparison
2074defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2075defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2076defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2077defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2078defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2079defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2080
Nate Begeman03605a02008-07-17 16:51:19 +00002081def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002082 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002083def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002084 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002085def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002086 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002087def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002088 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002089def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002090 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002091def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002092 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2093
Nate Begeman03605a02008-07-17 16:51:19 +00002094def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002095 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002096def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002097 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002098def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002099 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002100def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002101 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002102def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002103 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002104def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002105 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2106
2107
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002108// Pack instructions
2109defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2110defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2111defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2112
2113// Shuffle and unpack instructions
Nate Begeman080f8e22009-10-19 02:17:23 +00002114let AddedComplexity = 5 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002116 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002117 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002118 [(set VR128:$dst, (v4i32 (pshufd:$src2
2119 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002123 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chenge31a26a2009-12-09 21:00:30 +00002124 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002125 (undef))))]>;
Eric Christopherf3650292009-11-07 08:45:53 +00002126}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127
2128// SSE2 with ImmT == Imm8 and XS prefix.
2129def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002130 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002131 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002132 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2133 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002134 XS, Requires<[HasSSE2]>;
2135def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002136 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002137 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002138 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002139 (bc_v8i16 (memopv2i64 addr:$src1)),
2140 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 XS, Requires<[HasSSE2]>;
2142
2143// SSE2 with ImmT == Imm8 and XD prefix.
2144def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002145 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002146 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002147 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2148 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 XD, Requires<[HasSSE2]>;
2150def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002151 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002153 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2154 (bc_v8i16 (memopv2i64 addr:$src1)),
2155 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 XD, Requires<[HasSSE2]>;
2157
2158
Evan Cheng3ea4d672008-03-05 08:19:16 +00002159let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002160 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002161 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002162 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002164 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002165 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002166 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002169 (unpckl VR128:$src1,
2170 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002171 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002172 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002175 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002176 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002177 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002178 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002179 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002180 (unpckl VR128:$src1,
2181 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002182 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002183 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002184 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002186 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002187 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002188 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002189 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002191 (unpckl VR128:$src1,
2192 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002193 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002194 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002197 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002198 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002199 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002200 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002202 (v2i64 (unpckl VR128:$src1,
2203 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002204
2205 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002206 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002209 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002210 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002211 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002212 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002213 [(set VR128:$dst,
2214 (unpckh VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00002215 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002216 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002217 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002218 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002219 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002220 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002221 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002222 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002225 (unpckh VR128:$src1,
2226 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002227 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002228 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002229 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002230 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002231 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002232 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002233 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002234 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002235 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002236 (unpckh VR128:$src1,
2237 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002238 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002239 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002242 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002243 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002244 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002246 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002247 (v2i64 (unpckh VR128:$src1,
2248 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249}
2250
2251// Extract / Insert
2252def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002253 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002254 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002256 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002257let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002259 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002262 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002263 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002265 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002268 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002269 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2270 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271}
2272
2273// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002274def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2277
2278// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002279let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002280def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002281 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002282 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283
Evan Cheng430de082009-02-10 22:06:28 +00002284let Uses = [RDI] in
2285def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2286 "maskmovdqu\t{$mask, $src|$src, $mask}",
2287 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2288
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002289// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002290def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002291 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002292 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002293def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002296def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002297 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002298 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002299 TB, Requires<[HasSSE2]>;
2300
2301// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002302def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002303 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 TB, Requires<[HasSSE2]>;
2305
2306// Load, store, and memory fence
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002307def LFENCE : I<0xAE, MRM5r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002308 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Cheng5d0d34e2008-10-17 17:14:20 +00002309def MFENCE : I<0xAE, MRM6r, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002310 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2311
Andrew Lenharth785610d2008-02-16 01:24:58 +00002312//TODO: custom lower this so as to never even generate the noop
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002313def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002314 (i8 0)), (NOOP)>;
2315def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2316def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002317def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002318 (i8 1)), (MFENCE)>;
2319
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002321// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002322// load of an all-ones value if folding it would be beneficial.
Daniel Dunbara0e62002009-08-11 22:17:52 +00002323let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2324 isCodeGenOnly = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002325 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002327 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002328
2329// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002330let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002331def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002333 [(set VR128:$dst,
2334 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002335def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "movsd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002337 [(set VR128:$dst,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002338 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2339
Evan Chengb783fa32007-07-19 01:14:50 +00002340def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342 [(set VR128:$dst,
2343 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002344def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002345 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346 [(set VR128:$dst,
2347 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2348
Evan Chengb783fa32007-07-19 01:14:50 +00002349def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002350 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002351 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2352
Evan Chengb783fa32007-07-19 01:14:50 +00002353def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002354 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002355 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2356
2357// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002358def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002359 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002360 [(set VR128:$dst,
2361 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2362 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002363def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002364 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365 [(store (i64 (vector_extract (v2i64 VR128:$src),
2366 (iPTR 0))), addr:$dst)]>;
2367
2368// FIXME: may not be able to eliminate this movss with coalescing the src and
2369// dest register classes are different. We really want to write this pattern
2370// like this:
2371// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2372// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002373let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002374def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002375 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2377 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002378def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002379 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380 [(store (f64 (vector_extract (v2f64 VR128:$src),
2381 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002382def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002383 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002384 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2385 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002386def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002387 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388 [(store (i32 (vector_extract (v4i32 VR128:$src),
2389 (iPTR 0))), addr:$dst)]>;
2390
Evan Chengb783fa32007-07-19 01:14:50 +00002391def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002392 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002394def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002395 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002396 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2397
2398
2399// Move to lower bits of a VR128, leaving upper bits alone.
2400// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002401let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002402 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002403 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002404 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406
2407 let AddedComplexity = 15 in
2408 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002409 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002410 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002412 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413}
2414
2415// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002416def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2419
2420// Move to lower bits of a VR128 and zeroing upper bits.
2421// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002422let AddedComplexity = 20 in {
2423def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2424 "movsd\t{$src, $dst|$dst, $src}",
2425 [(set VR128:$dst,
2426 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2427 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002428
Evan Cheng056afe12008-05-20 18:24:47 +00002429def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2430 (MOVZSD2PDrm addr:$src)>;
2431def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002432 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002433def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002434}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002436// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002437let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002438def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002439 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002440 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002441 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002442// This is X86-64 only.
2443def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2444 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002445 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002446 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002447}
2448
2449let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002450def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002451 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002452 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002453 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002454 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002455
2456def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2457 (MOVZDI2PDIrm addr:$src)>;
2458def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2459 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002460def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2461 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002462
Evan Chengb783fa32007-07-19 01:14:50 +00002463def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002464 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002465 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002466 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002467 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002468 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469
Evan Cheng3ad16c42008-05-22 18:56:56 +00002470def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2471 (MOVZQI2PQIrm addr:$src)>;
2472def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2473 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002474def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002475}
Evan Chenge9b9c672008-05-09 21:53:03 +00002476
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002477// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2478// IA32 document. movq xmm1, xmm2 does clear the high bits.
2479let AddedComplexity = 15 in
2480def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2481 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002482 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002483 XS, Requires<[HasSSE2]>;
2484
Evan Cheng056afe12008-05-20 18:24:47 +00002485let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002486def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2487 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002488 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002489 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002490 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491
Evan Cheng056afe12008-05-20 18:24:47 +00002492def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2493 (MOVZPQILo2PQIrm addr:$src)>;
2494}
2495
Sean Callanan2c48df22009-12-18 00:01:26 +00002496// Instructions for the disassembler
2497// xr = XMM register
2498// xm = mem64
2499
2500def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2501 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2502
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002503//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002504// SSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002505//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002506
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002508def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002509 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002510 [(set VR128:$dst, (v4f32 (movshdup
2511 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002512def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002513 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002514 [(set VR128:$dst, (movshdup
2515 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516
Evan Chengb783fa32007-07-19 01:14:50 +00002517def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002518 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002519 [(set VR128:$dst, (v4f32 (movsldup
2520 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002521def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002522 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002523 [(set VR128:$dst, (movsldup
2524 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525
Evan Chengb783fa32007-07-19 01:14:50 +00002526def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002527 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002528 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002529def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002530 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002531 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002532 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2533 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002534
Nate Begeman543d2142009-04-27 18:41:29 +00002535def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2536 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002537 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002538
2539let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002540def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002541 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002542def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2543 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2544def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2545 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2546def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2547 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2548}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002549
2550// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002551let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002553 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002554 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002555 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2556 VR128:$src2))]>;
2557 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002558 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002559 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002561 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002562 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002563 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002564 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002565 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2566 VR128:$src2))]>;
2567 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002568 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002569 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002570 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002571 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002572}
2573
Evan Chengb783fa32007-07-19 01:14:50 +00002574def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002575 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002576 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2577
2578// Horizontal ops
2579class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002580 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002581 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002582 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2583class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002584 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002585 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002586 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002587class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002588 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002589 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2591class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002592 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002593 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002594 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595
Evan Cheng3ea4d672008-03-05 08:19:16 +00002596let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2598 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2599 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2600 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2601 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2602 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2603 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2604 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2605}
2606
2607// Thread synchronization
Bill Wendling6ee76552009-05-28 23:40:46 +00002608def MONITOR : I<0x01, MRM1r, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002609 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Bill Wendling6ee76552009-05-28 23:40:46 +00002610def MWAIT : I<0x01, MRM1r, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2612
2613// vector_shuffle v1, <undef> <1, 1, 3, 3>
2614let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002615def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002616 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2617let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002618def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002619 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2620
2621// vector_shuffle v1, <undef> <0, 0, 2, 2>
2622let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002623 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002624 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2625let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002626 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2628
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002629//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630// SSSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002631//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632
Bill Wendling98680292007-08-10 06:22:27 +00002633/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002634multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2635 Intrinsic IntId64, Intrinsic IntId128> {
2636 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2637 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2638 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002639
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002640 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2641 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2642 [(set VR64:$dst,
2643 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2644
2645 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2646 (ins VR128:$src),
2647 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2648 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2649 OpSize;
2650
2651 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2652 (ins i128mem:$src),
2653 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2654 [(set VR128:$dst,
2655 (IntId128
2656 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002657}
2658
Bill Wendling98680292007-08-10 06:22:27 +00002659/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002660multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2661 Intrinsic IntId64, Intrinsic IntId128> {
2662 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2663 (ins VR64:$src),
2664 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2665 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002666
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002667 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2668 (ins i64mem:$src),
2669 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2670 [(set VR64:$dst,
2671 (IntId64
2672 (bitconvert (memopv4i16 addr:$src))))]>;
2673
2674 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2675 (ins VR128:$src),
2676 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2677 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2678 OpSize;
2679
2680 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2681 (ins i128mem:$src),
2682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2683 [(set VR128:$dst,
2684 (IntId128
2685 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002686}
2687
2688/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002689multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2690 Intrinsic IntId64, Intrinsic IntId128> {
2691 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2692 (ins VR64:$src),
2693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2694 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002695
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002696 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2697 (ins i64mem:$src),
2698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2699 [(set VR64:$dst,
2700 (IntId64
2701 (bitconvert (memopv2i32 addr:$src))))]>;
2702
2703 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2704 (ins VR128:$src),
2705 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2706 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2707 OpSize;
2708
2709 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2710 (ins i128mem:$src),
2711 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2712 [(set VR128:$dst,
2713 (IntId128
2714 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002715}
2716
2717defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2718 int_x86_ssse3_pabs_b,
2719 int_x86_ssse3_pabs_b_128>;
2720defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2721 int_x86_ssse3_pabs_w,
2722 int_x86_ssse3_pabs_w_128>;
2723defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2724 int_x86_ssse3_pabs_d,
2725 int_x86_ssse3_pabs_d_128>;
2726
2727/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002728let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002729 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2730 Intrinsic IntId64, Intrinsic IntId128,
2731 bit Commutable = 0> {
2732 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2733 (ins VR64:$src1, VR64:$src2),
2734 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2735 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2736 let isCommutable = Commutable;
2737 }
2738 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2739 (ins VR64:$src1, i64mem:$src2),
2740 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2741 [(set VR64:$dst,
2742 (IntId64 VR64:$src1,
2743 (bitconvert (memopv8i8 addr:$src2))))]>;
2744
2745 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2746 (ins VR128:$src1, VR128:$src2),
2747 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2748 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2749 OpSize {
2750 let isCommutable = Commutable;
2751 }
2752 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2753 (ins VR128:$src1, i128mem:$src2),
2754 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2755 [(set VR128:$dst,
2756 (IntId128 VR128:$src1,
2757 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2758 }
2759}
2760
2761/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002762let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002763 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2764 Intrinsic IntId64, Intrinsic IntId128,
2765 bit Commutable = 0> {
2766 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2767 (ins VR64:$src1, VR64:$src2),
2768 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2769 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2770 let isCommutable = Commutable;
2771 }
2772 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2773 (ins VR64:$src1, i64mem:$src2),
2774 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2775 [(set VR64:$dst,
2776 (IntId64 VR64:$src1,
2777 (bitconvert (memopv4i16 addr:$src2))))]>;
2778
2779 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2780 (ins VR128:$src1, VR128:$src2),
2781 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2782 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2783 OpSize {
2784 let isCommutable = Commutable;
2785 }
2786 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2787 (ins VR128:$src1, i128mem:$src2),
2788 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2789 [(set VR128:$dst,
2790 (IntId128 VR128:$src1,
2791 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2792 }
2793}
2794
2795/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002796let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002797 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2798 Intrinsic IntId64, Intrinsic IntId128,
2799 bit Commutable = 0> {
2800 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2801 (ins VR64:$src1, VR64:$src2),
2802 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2803 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2804 let isCommutable = Commutable;
2805 }
2806 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2807 (ins VR64:$src1, i64mem:$src2),
2808 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2809 [(set VR64:$dst,
2810 (IntId64 VR64:$src1,
2811 (bitconvert (memopv2i32 addr:$src2))))]>;
2812
2813 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2814 (ins VR128:$src1, VR128:$src2),
2815 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2816 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2817 OpSize {
2818 let isCommutable = Commutable;
2819 }
2820 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2821 (ins VR128:$src1, i128mem:$src2),
2822 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2823 [(set VR128:$dst,
2824 (IntId128 VR128:$src1,
2825 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2826 }
2827}
2828
2829defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2830 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002831 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002832defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2833 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002834 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002835defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2836 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002837 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002838defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2839 int_x86_ssse3_phsub_w,
2840 int_x86_ssse3_phsub_w_128>;
2841defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2842 int_x86_ssse3_phsub_d,
2843 int_x86_ssse3_phsub_d_128>;
2844defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2845 int_x86_ssse3_phsub_sw,
2846 int_x86_ssse3_phsub_sw_128>;
2847defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2848 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002849 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002850defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2851 int_x86_ssse3_pmul_hr_sw,
2852 int_x86_ssse3_pmul_hr_sw_128, 1>;
2853defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2854 int_x86_ssse3_pshuf_b,
2855 int_x86_ssse3_pshuf_b_128>;
2856defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2857 int_x86_ssse3_psign_b,
2858 int_x86_ssse3_psign_b_128>;
2859defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2860 int_x86_ssse3_psign_w,
2861 int_x86_ssse3_psign_w_128>;
Evan Chengabfed472009-05-28 18:48:53 +00002862defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling98680292007-08-10 06:22:27 +00002863 int_x86_ssse3_psign_d,
2864 int_x86_ssse3_psign_d_128>;
2865
Evan Cheng3ea4d672008-03-05 08:19:16 +00002866let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002867 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002868 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002869 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002870 []>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002871 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002872 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002873 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002874 []>;
Bill Wendling98680292007-08-10 06:22:27 +00002875
Bill Wendling1dc817c2007-08-10 09:00:17 +00002876 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002877 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002878 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002879 []>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002880 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002881 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002882 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002883 []>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002884}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885
Nate Begeman080f8e22009-10-19 02:17:23 +00002886// palignr patterns.
Sean Callananb02aec52009-11-20 22:28:42 +00002887def : Pat<(int_x86_ssse3_palign_r VR64:$src1, VR64:$src2, (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002888 (PALIGNR64rr VR64:$src1, VR64:$src2, (BYTE_imm imm:$src3))>,
2889 Requires<[HasSSSE3]>;
2890def : Pat<(int_x86_ssse3_palign_r VR64:$src1,
2891 (memop64 addr:$src2),
Sean Callananb02aec52009-11-20 22:28:42 +00002892 (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002893 (PALIGNR64rm VR64:$src1, addr:$src2, (BYTE_imm imm:$src3))>,
2894 Requires<[HasSSSE3]>;
2895
Sean Callananb02aec52009-11-20 22:28:42 +00002896def : Pat<(int_x86_ssse3_palign_r_128 VR128:$src1, VR128:$src2, (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002897 (PALIGNR128rr VR128:$src1, VR128:$src2, (BYTE_imm imm:$src3))>,
2898 Requires<[HasSSSE3]>;
2899def : Pat<(int_x86_ssse3_palign_r_128 VR128:$src1,
2900 (memopv2i64 addr:$src2),
Sean Callananb02aec52009-11-20 22:28:42 +00002901 (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002902 (PALIGNR128rm VR128:$src1, addr:$src2, (BYTE_imm imm:$src3))>,
2903 Requires<[HasSSSE3]>;
2904
Nate Begeman080f8e22009-10-19 02:17:23 +00002905let AddedComplexity = 5 in {
2906def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2907 (PALIGNR128rr VR128:$src2, VR128:$src1,
2908 (SHUFFLE_get_palign_imm VR128:$src3))>,
2909 Requires<[HasSSSE3]>;
2910def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2911 (PALIGNR128rr VR128:$src2, VR128:$src1,
2912 (SHUFFLE_get_palign_imm VR128:$src3))>,
2913 Requires<[HasSSSE3]>;
2914def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2915 (PALIGNR128rr VR128:$src2, VR128:$src1,
2916 (SHUFFLE_get_palign_imm VR128:$src3))>,
2917 Requires<[HasSSSE3]>;
2918def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2919 (PALIGNR128rr VR128:$src2, VR128:$src1,
2920 (SHUFFLE_get_palign_imm VR128:$src3))>,
2921 Requires<[HasSSSE3]>;
Eric Christopherf3650292009-11-07 08:45:53 +00002922}
Nate Begeman080f8e22009-10-19 02:17:23 +00002923
Nate Begeman2c87c422009-02-23 08:49:38 +00002924def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2925 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2926def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2927 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2928
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002929//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930// Non-Instruction Patterns
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002931//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002933// extload f32 -> f64. This matches load+fextend because we have a hack in
2934// the isel (PreprocessForFPConvert) that can introduce loads after dag
2935// combine.
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002936// Since these loads aren't folded into the fextend, we have to match it
2937// explicitly here.
2938let Predicates = [HasSSE2] in
2939 def : Pat<(fextend (loadf32 addr:$src)),
2940 (CVTSS2SDrm addr:$src)>;
2941
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002942// bit_convert
2943let Predicates = [HasSSE2] in {
2944 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2945 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2946 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2947 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2948 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2949 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2950 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2951 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2952 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2953 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2954 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2955 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2956 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2957 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2958 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2959 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2960 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2961 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2962 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2963 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2964 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2965 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2966 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2967 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2968 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2969 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2970 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2971 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2972 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2973 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2974}
2975
2976// Move scalar to XMM zero-extended
2977// movd to XMM register zero-extends
2978let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00002980def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002981 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002982def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002983 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00002984def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002985 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00002986def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00002987 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988}
2989
2990// Splat v2f64 / v2i64
2991let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002992def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002993 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002994def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002996def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00002998def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3000}
3001
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00003003def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3004 (SHUFPSrri VR128:$src1, VR128:$src1,
3005 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003006 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003007let AddedComplexity = 5 in
3008def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3009 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3010 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00003011// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00003012def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003013 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00003014 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3015 Requires<[HasSSE2]>;
3016// Special unary SHUFPDrri case.
3017def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003018 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00003019 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00003020 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003021// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00003022def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3023 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003024 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00003025
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003026// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00003027def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003028 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003029 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003030 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003031def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003032 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003033 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003034 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003035// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00003036def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003037 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003038 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003039 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003040
3041// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00003042let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003043def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3044 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003045 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003046def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3047 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003048 Requires<[OptForSpeed, HasSSE2]>;
3049}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003051def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003052 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003053def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003055def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003057def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003058 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059}
3060
3061// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00003062let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003063def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3064 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003065 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003066def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3067 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003068 Requires<[OptForSpeed, HasSSE2]>;
3069}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003071def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003072 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003073def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003074 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003075def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003076 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003077def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003078 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003079}
3080
Evan Cheng13559d62008-09-26 23:41:32 +00003081let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003082// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begemanb13034d2009-11-07 23:17:15 +00003083def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3085
3086// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003087def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3089
3090// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003091def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003092 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00003093def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3095}
3096
3097let AddedComplexity = 20 in {
3098// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003099def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003100 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003101def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003103def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003104 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003105def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003106 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003107}
3108
Evan Cheng2b2a7012008-05-23 21:23:16 +00003109// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003110def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003111 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003112def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003113 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003114def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3115 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003116 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003117def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003118 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003119
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003120let AddedComplexity = 15 in {
3121// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003122def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003124def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003125 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3126
3127// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003128def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003130def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003131 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3132}
3133
Eli Friedman27d19742009-06-19 07:00:55 +00003134// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3135// fall back to this for SSE1)
3136def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003137 (SHUFPSrri VR128:$src2, VR128:$src1,
Eli Friedman27d19742009-06-19 07:00:55 +00003138 (SHUFFLE_get_shuf_imm VR128:$src3))>, Requires<[HasSSE1]>;
3139
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003140// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003141let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003142def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003143 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003144def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003145 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003146
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147// Some special case pandn patterns.
3148def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3149 VR128:$src2)),
3150 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3151def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3152 VR128:$src2)),
3153 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3154def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3155 VR128:$src2)),
3156 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3157
3158def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003159 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003160 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3161def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003162 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003163 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3164def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003165 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003166 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3167
Nate Begeman78246ca2007-11-17 03:58:34 +00003168// vector -> vector casts
3169def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3170 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3171def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3172 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003173def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3174 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3175def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3176 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003177
Evan Cheng51a49b22007-07-20 00:27:43 +00003178// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003179def : Pat<(alignedloadv4i32 addr:$src),
3180 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3181def : Pat<(loadv4i32 addr:$src),
3182 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003183def : Pat<(alignedloadv2i64 addr:$src),
3184 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3185def : Pat<(loadv2i64 addr:$src),
3186 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3187
3188def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3189 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3190def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3191 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3192def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3193 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3194def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3195 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3196def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3197 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3198def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3199 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3200def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3201 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3202def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3203 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003204
Nate Begemanb2975562008-02-03 07:18:54 +00003205//===----------------------------------------------------------------------===//
3206// SSE4.1 Instructions
3207//===----------------------------------------------------------------------===//
3208
Dale Johannesena7d2b442008-10-10 23:51:03 +00003209multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003210 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003211 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003212 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003213 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003214 // Vector intrinsic operation, reg
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003215 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003216 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003217 !strconcat(OpcodeStr,
3218 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003219 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3220 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003221
3222 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003223 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003224 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003225 !strconcat(OpcodeStr,
3226 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003227 [(set VR128:$dst,
3228 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003229 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003230
Nate Begemanb2975562008-02-03 07:18:54 +00003231 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003232 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003233 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003234 !strconcat(OpcodeStr,
3235 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003236 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3237 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003238
3239 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003240 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003241 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003242 !strconcat(OpcodeStr,
3243 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003244 [(set VR128:$dst,
3245 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003246 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003247}
3248
Dale Johannesena7d2b442008-10-10 23:51:03 +00003249let Constraints = "$src1 = $dst" in {
3250multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3251 string OpcodeStr,
3252 Intrinsic F32Int,
3253 Intrinsic F64Int> {
3254 // Intrinsic operation, reg.
3255 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003256 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003257 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3258 !strconcat(OpcodeStr,
3259 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003260 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003261 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3262 OpSize;
3263
3264 // Intrinsic operation, mem.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003265 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3266 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003267 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003268 !strconcat(OpcodeStr,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003269 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003270 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003271 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3272 OpSize;
3273
3274 // Intrinsic operation, reg.
3275 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003276 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003277 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3278 !strconcat(OpcodeStr,
3279 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003280 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003281 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3282 OpSize;
3283
3284 // Intrinsic operation, mem.
3285 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003286 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003287 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3288 !strconcat(OpcodeStr,
3289 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003290 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003291 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3292 OpSize;
3293}
3294}
3295
Nate Begemanb2975562008-02-03 07:18:54 +00003296// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003297defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3298 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3299defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3300 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003301
3302// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3303multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3304 Intrinsic IntId128> {
3305 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3306 (ins VR128:$src),
3307 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3308 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3309 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3310 (ins i128mem:$src),
3311 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3312 [(set VR128:$dst,
3313 (IntId128
3314 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3315}
3316
3317defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3318 int_x86_sse41_phminposuw>;
3319
3320/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003321let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003322 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3323 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003324 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3325 (ins VR128:$src1, VR128:$src2),
3326 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3327 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3328 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003329 let isCommutable = Commutable;
3330 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003331 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3332 (ins VR128:$src1, i128mem:$src2),
3333 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3334 [(set VR128:$dst,
3335 (IntId128 VR128:$src1,
3336 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003337 }
3338}
3339
3340defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3341 int_x86_sse41_pcmpeqq, 1>;
3342defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3343 int_x86_sse41_packusdw, 0>;
3344defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3345 int_x86_sse41_pminsb, 1>;
3346defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3347 int_x86_sse41_pminsd, 1>;
3348defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3349 int_x86_sse41_pminud, 1>;
3350defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3351 int_x86_sse41_pminuw, 1>;
3352defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3353 int_x86_sse41_pmaxsb, 1>;
3354defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3355 int_x86_sse41_pmaxsd, 1>;
3356defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3357 int_x86_sse41_pmaxud, 1>;
3358defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3359 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003360
Mon P Wang14edb092008-12-18 21:42:19 +00003361defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3362
Nate Begeman03605a02008-07-17 16:51:19 +00003363def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3364 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3365def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3366 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3367
Nate Begeman58057962008-02-09 01:38:08 +00003368/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003369let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003370 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3371 SDNode OpNode, Intrinsic IntId128,
3372 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003373 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3374 (ins VR128:$src1, VR128:$src2),
3375 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003376 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3377 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003378 let isCommutable = Commutable;
3379 }
3380 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3381 (ins VR128:$src1, VR128:$src2),
3382 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3383 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3384 OpSize {
3385 let isCommutable = Commutable;
3386 }
3387 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3388 (ins VR128:$src1, i128mem:$src2),
3389 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3390 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003391 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003392 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3393 (ins VR128:$src1, i128mem:$src2),
3394 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3395 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003396 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003397 OpSize;
3398 }
3399}
Dan Gohmane3731f52008-05-23 17:49:40 +00003400defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003401 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003402
Evan Cheng78d00612008-03-14 07:39:27 +00003403/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003404let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003405 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3406 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003407 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003408 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003409 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003410 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003411 [(set VR128:$dst,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003412 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3413 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003414 let isCommutable = Commutable;
3415 }
Evan Cheng78d00612008-03-14 07:39:27 +00003416 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003417 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3418 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003419 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003420 [(set VR128:$dst,
3421 (IntId128 VR128:$src1,
3422 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3423 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003424 }
3425}
3426
3427defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3428 int_x86_sse41_blendps, 0>;
3429defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3430 int_x86_sse41_blendpd, 0>;
3431defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3432 int_x86_sse41_pblendw, 0>;
3433defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3434 int_x86_sse41_dpps, 1>;
3435defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3436 int_x86_sse41_dppd, 1>;
3437defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003438 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003439
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003440
Evan Cheng78d00612008-03-14 07:39:27 +00003441/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003442let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003443 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3444 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3445 (ins VR128:$src1, VR128:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003446 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003447 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3448 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3449 OpSize;
3450
3451 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3452 (ins VR128:$src1, i128mem:$src2),
3453 !strconcat(OpcodeStr,
3454 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3455 [(set VR128:$dst,
3456 (IntId VR128:$src1,
3457 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3458 }
3459}
3460
3461defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3462defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3463defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3464
3465
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003466multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3467 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3468 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3469 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3470
3471 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3472 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003473 [(set VR128:$dst,
3474 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3475 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003476}
3477
3478defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3479defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3480defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3481defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3482defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3483defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3484
Evan Cheng56ec77b2008-09-24 23:27:55 +00003485// Common patterns involving scalar load.
3486def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3487 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3488def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3489 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3490
3491def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3492 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3493def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3494 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3495
3496def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3497 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3498def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3499 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3500
3501def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3502 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3503def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3504 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3505
3506def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3507 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3508def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3509 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3510
3511def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3512 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3513def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3514 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3515
3516
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003517multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3518 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3519 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3520 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3521
3522 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3523 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003524 [(set VR128:$dst,
3525 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3526 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003527}
3528
3529defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3530defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3531defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3532defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3533
Evan Cheng56ec77b2008-09-24 23:27:55 +00003534// Common patterns involving scalar load
3535def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003536 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003537def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003538 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003539
3540def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003541 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003542def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003543 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003544
3545
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003546multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3547 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3548 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3549 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3550
Evan Cheng56ec77b2008-09-24 23:27:55 +00003551 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003552 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3553 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003554 [(set VR128:$dst, (IntId (bitconvert
3555 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3556 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003557}
3558
3559defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman75a89d62009-06-06 05:55:37 +00003560defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003561
Evan Cheng56ec77b2008-09-24 23:27:55 +00003562// Common patterns involving scalar load
3563def : Pat<(int_x86_sse41_pmovsxbq
3564 (bitconvert (v4i32 (X86vzmovl
3565 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003566 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003567
3568def : Pat<(int_x86_sse41_pmovzxbq
3569 (bitconvert (v4i32 (X86vzmovl
3570 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003571 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003572
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003573
Nate Begemand77e59e2008-02-11 04:19:36 +00003574/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3575multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003576 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003577 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003578 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003579 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003580 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3581 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003582 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003583 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003584 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003585 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003586 []>, OpSize;
3587// FIXME:
3588// There's an AssertZext in the way of writing the store pattern
3589// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003590}
3591
Nate Begemand77e59e2008-02-11 04:19:36 +00003592defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003593
Nate Begemand77e59e2008-02-11 04:19:36 +00003594
3595/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3596multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003597 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003598 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003599 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003600 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3601 []>, OpSize;
3602// FIXME:
3603// There's an AssertZext in the way of writing the store pattern
3604// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3605}
3606
3607defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3608
3609
3610/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3611multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003612 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003613 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003614 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003615 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3616 [(set GR32:$dst,
3617 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003618 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003619 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003620 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003621 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3622 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3623 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003624}
3625
Nate Begemand77e59e2008-02-11 04:19:36 +00003626defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003627
Nate Begemand77e59e2008-02-11 04:19:36 +00003628
Evan Cheng6c249332008-03-24 21:52:23 +00003629/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3630/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003631multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003632 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003633 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003634 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003636 [(set GR32:$dst,
3637 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003638 OpSize;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003639 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003640 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003641 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003642 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003643 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003644 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003645}
3646
Nate Begemand77e59e2008-02-11 04:19:36 +00003647defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003648
Dan Gohmana41862a2008-08-08 18:30:21 +00003649// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3650def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3651 imm:$src2))),
3652 addr:$dst),
3653 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3654 Requires<[HasSSE41]>;
3655
Evan Cheng3ea4d672008-03-05 08:19:16 +00003656let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003657 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003658 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003659 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003660 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003661 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003662 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003663 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003664 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003665 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3666 !strconcat(OpcodeStr,
3667 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003668 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003669 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3670 imm:$src3))]>, OpSize;
3671 }
3672}
3673
3674defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3675
Evan Cheng3ea4d672008-03-05 08:19:16 +00003676let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003677 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003678 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003679 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003680 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003681 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003682 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003683 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3684 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003685 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003686 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3687 !strconcat(OpcodeStr,
3688 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003689 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003690 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3691 imm:$src3)))]>, OpSize;
3692 }
3693}
3694
3695defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3696
Eric Christophera0443602009-07-23 02:22:41 +00003697// insertps has a few different modes, there's the first two here below which
3698// are optimized inserts that won't zero arbitrary elements in the destination
3699// vector. The next one matches the intrinsic and could zero arbitrary elements
3700// in the target vector.
Evan Cheng3ea4d672008-03-05 08:19:16 +00003701let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003702 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherefb657e2009-07-24 00:33:09 +00003703 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3704 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003705 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003706 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003707 [(set VR128:$dst,
3708 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan2c48df22009-12-18 00:01:26 +00003709 OpSize;
Eric Christopherefb657e2009-07-24 00:33:09 +00003710 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003711 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3712 !strconcat(OpcodeStr,
3713 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003714 [(set VR128:$dst,
Eric Christopherefb657e2009-07-24 00:33:09 +00003715 (X86insrtps VR128:$src1,
3716 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begemand77e59e2008-02-11 04:19:36 +00003717 imm:$src3))]>, OpSize;
3718 }
3719}
3720
Evan Chengc2054be2008-03-26 08:11:49 +00003721defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003722
Eric Christopherefb657e2009-07-24 00:33:09 +00003723def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3724 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3725
Eric Christopher95d79262009-07-29 00:28:05 +00003726// ptest instruction we'll lower to this in X86ISelLowering primarily from
3727// the intel intrinsic that corresponds to this.
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003728let Defs = [EFLAGS] in {
3729def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003730 "ptest \t{$src2, $src1|$src1, $src2}",
3731 [(X86ptest VR128:$src1, VR128:$src2),
3732 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003733def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003734 "ptest \t{$src2, $src1|$src1, $src2}",
3735 [(X86ptest VR128:$src1, (load addr:$src2)),
3736 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003737}
3738
3739def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3740 "movntdqa\t{$src, $dst|$dst, $src}",
3741 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;
Nate Begeman03605a02008-07-17 16:51:19 +00003742
Eric Christopher22a39402009-08-18 22:50:32 +00003743
3744//===----------------------------------------------------------------------===//
3745// SSE4.2 Instructions
3746//===----------------------------------------------------------------------===//
3747
Nate Begeman03605a02008-07-17 16:51:19 +00003748/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3749let Constraints = "$src1 = $dst" in {
3750 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3751 Intrinsic IntId128, bit Commutable = 0> {
3752 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3753 (ins VR128:$src1, VR128:$src2),
3754 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3755 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3756 OpSize {
3757 let isCommutable = Commutable;
3758 }
3759 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3760 (ins VR128:$src1, i128mem:$src2),
3761 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3762 [(set VR128:$dst,
3763 (IntId128 VR128:$src1,
3764 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3765 }
3766}
3767
Nate Begeman235666b2008-07-17 17:04:58 +00003768defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003769
3770def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3771 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3772def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3773 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003774
3775// crc intrinsic instruction
3776// This set of instructions are only rm, the only difference is the size
3777// of r and m.
3778let Constraints = "$src1 = $dst" in {
Eric Christopher85f187b2009-08-10 21:48:58 +00003779 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003780 (ins GR32:$src1, i8mem:$src2),
3781 "crc32 \t{$src2, $src1|$src1, $src2}",
3782 [(set GR32:$dst,
3783 (int_x86_sse42_crc32_8 GR32:$src1,
3784 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003785 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003786 (ins GR32:$src1, GR8:$src2),
3787 "crc32 \t{$src2, $src1|$src1, $src2}",
3788 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003789 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003790 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003791 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003792 (ins GR32:$src1, i16mem:$src2),
3793 "crc32 \t{$src2, $src1|$src1, $src2}",
3794 [(set GR32:$dst,
3795 (int_x86_sse42_crc32_16 GR32:$src1,
3796 (load addr:$src2)))]>,
3797 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003798 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003799 (ins GR32:$src1, GR16:$src2),
3800 "crc32 \t{$src2, $src1|$src1, $src2}",
3801 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003802 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003803 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003804 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003805 (ins GR32:$src1, i32mem:$src2),
3806 "crc32 \t{$src2, $src1|$src1, $src2}",
3807 [(set GR32:$dst,
3808 (int_x86_sse42_crc32_32 GR32:$src1,
3809 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003810 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003811 (ins GR32:$src1, GR32:$src2),
3812 "crc32 \t{$src2, $src1|$src1, $src2}",
3813 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003814 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003815 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003816 def CRC64m64 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003817 (ins GR64:$src1, i64mem:$src2),
3818 "crc32 \t{$src2, $src1|$src1, $src2}",
3819 [(set GR64:$dst,
3820 (int_x86_sse42_crc32_64 GR64:$src1,
3821 (load addr:$src2)))]>,
3822 OpSize, REX_W;
Eric Christopher85f187b2009-08-10 21:48:58 +00003823 def CRC64r64 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003824 (ins GR64:$src1, GR64:$src2),
3825 "crc32 \t{$src2, $src1|$src1, $src2}",
3826 [(set GR64:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003827 (int_x86_sse42_crc32_64 GR64:$src1, GR64:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003828 OpSize, REX_W;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003829}
Eric Christopher22a39402009-08-18 22:50:32 +00003830
3831// String/text processing instructions.
Dan Gohman30afe012009-10-29 18:10:34 +00003832let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopher22a39402009-08-18 22:50:32 +00003833def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003834 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3835 "#PCMPISTRM128rr PSEUDO!",
3836 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3837 imm:$src3))]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003838def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003839 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3840 "#PCMPISTRM128rm PSEUDO!",
3841 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3842 imm:$src3))]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003843}
3844
3845let Defs = [XMM0, EFLAGS] in {
3846def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003847 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3848 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003849def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003850 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3851 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003852}
3853
Sean Callanan2c48df22009-12-18 00:01:26 +00003854let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopher22a39402009-08-18 22:50:32 +00003855def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003856 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3857 "#PCMPESTRM128rr PSEUDO!",
3858 [(set VR128:$dst,
3859 (int_x86_sse42_pcmpestrm128
3860 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3861
Eric Christopher22a39402009-08-18 22:50:32 +00003862def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003863 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3864 "#PCMPESTRM128rm PSEUDO!",
3865 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3866 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
3867 OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003868}
3869
3870let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callananc5a05b72009-08-20 18:24:27 +00003871def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003872 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3873 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callananc5a05b72009-08-20 18:24:27 +00003874def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003875 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3876 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003877}
3878
3879let Defs = [ECX, EFLAGS] in {
3880 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Sean Callanan2c48df22009-12-18 00:01:26 +00003881 def rr : SS42AI<0x63, MRMSrcReg, (outs),
3882 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3883 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3884 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3885 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003886 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003887 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3888 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3889 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3890 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003891 }
3892}
3893
3894defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3895defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3896defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3897defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3898defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3899defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3900
3901let Defs = [ECX, EFLAGS] in {
3902let Uses = [EAX, EDX] in {
3903 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3904 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003905 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3906 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3907 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3908 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003909 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003910 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3911 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3912 [(set ECX,
3913 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
3914 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003915 }
3916}
3917}
3918
3919defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3920defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3921defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3922defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3923defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3924defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;