blob: 339c5038b9aa337a5dee9f07242085d5168ed331 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00007//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman03605a02008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
28def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
36def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begeman2c87c422009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begemand77e59e2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begemand77e59e2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begemand77e59e2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begemand77e59e2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherefb657e2009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chenge9b9c672008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengdea99362008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman03605a02008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
Eric Christopher85f187b2009-08-10 21:48:58 +000072def SDTX86CmpPTest : SDTypeProfile<0, 2, [SDTCisVT<0, v4f32>,
Sean Callanan2c48df22009-12-18 00:01:26 +000073 SDTCisVT<1, v4f32>]>;
Eric Christopher95d79262009-07-29 00:28:05 +000074def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
75
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077// SSE Complex Patterns
78//===----------------------------------------------------------------------===//
79
80// These are 'extloads' from a scalar to the low element of a vector, zeroing
81// the top elements. These are used for the SSE 'ss' and 'sd' instruction
82// forms.
Rafael Espindolabca99f72009-04-08 21:14:34 +000083def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000084 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +000085def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000086 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
88def ssmem : Operand<v4f32> {
89 let PrintMethod = "printf32mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000090 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000091 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000092}
93def sdmem : Operand<v2f64> {
94 let PrintMethod = "printf64mem";
Dan Gohmanfe606822009-07-30 01:56:29 +000095 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000096 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097}
98
99//===----------------------------------------------------------------------===//
100// SSE pattern fragments
101//===----------------------------------------------------------------------===//
102
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000103def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
104def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
105def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
106def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
107
Dan Gohman11821702007-07-27 17:16:43 +0000108// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +0000109def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman2a174122008-10-15 06:50:19 +0000110 (store node:$val, node:$ptr), [{
111 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000112}]>;
113
Dan Gohman11821702007-07-27 17:16:43 +0000114// Like 'load', but always requires vector alignment.
Dan Gohman2a174122008-10-15 06:50:19 +0000115def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
116 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000117}]>;
118
Sean Callanan2c48df22009-12-18 00:01:26 +0000119def alignedloadfsf32 : PatFrag<(ops node:$ptr),
120 (f32 (alignedload node:$ptr))>;
121def alignedloadfsf64 : PatFrag<(ops node:$ptr),
122 (f64 (alignedload node:$ptr))>;
123def alignedloadv4f32 : PatFrag<(ops node:$ptr),
124 (v4f32 (alignedload node:$ptr))>;
125def alignedloadv2f64 : PatFrag<(ops node:$ptr),
126 (v2f64 (alignedload node:$ptr))>;
127def alignedloadv4i32 : PatFrag<(ops node:$ptr),
128 (v4i32 (alignedload node:$ptr))>;
129def alignedloadv2i64 : PatFrag<(ops node:$ptr),
130 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000131
132// Like 'load', but uses special alignment checks suitable for use in
133// memory operands in most SSE instructions, which are required to
David Greene5235d412010-01-11 16:29:42 +0000134// be naturally aligned on some targets but not on others. If the subtarget
135// allows unaligned accesses, match any load, though this may require
136// setting a feature bit in the processor (on startup, for example).
137// Opteron 10h and later implement such a feature.
Dan Gohman2a174122008-10-15 06:50:19 +0000138def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene5235d412010-01-11 16:29:42 +0000139 return Subtarget->hasVectorUAMem()
140 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000141}]>;
142
Dan Gohman11821702007-07-27 17:16:43 +0000143def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
144def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000145def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
146def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
147def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
148def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000149def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000150
Bill Wendling3b15d722007-08-11 09:52:53 +0000151// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
152// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000153// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohman61efc5a2008-10-16 00:03:00 +0000154def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman2a174122008-10-15 06:50:19 +0000155 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling3b15d722007-08-11 09:52:53 +0000156}]>;
157
158def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000159def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
160def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
161def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
162
David Greenea5799922010-02-15 17:02:56 +0000163// MOVNT Support
164// Like 'store', but requires the non-temporal bit to be set
165def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
166 (st node:$val, node:$ptr), [{
167 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
168 return ST->isNonTemporal();
169 return false;
170}]>;
171
172def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
173 (st node:$val, node:$ptr), [{
174 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
175 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
176 ST->getAddressingMode() == ISD::UNINDEXED &&
177 ST->getAlignment() >= 16;
178 return false;
179}]>;
180
181def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
182 (st node:$val, node:$ptr), [{
183 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
184 return ST->isNonTemporal() &&
185 ST->getAlignment() < 16;
186 return false;
187}]>;
188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
190def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
191def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
192def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
193def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
194def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
195
Evan Cheng56ec77b2008-09-24 23:27:55 +0000196def vzmovl_v2i64 : PatFrag<(ops node:$src),
197 (bitconvert (v2i64 (X86vzmovl
198 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
199def vzmovl_v4i32 : PatFrag<(ops node:$src),
200 (bitconvert (v4i32 (X86vzmovl
201 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
202
203def vzload_v2i64 : PatFrag<(ops node:$src),
204 (bitconvert (v2i64 (X86vzload node:$src)))>;
205
206
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207def fp32imm0 : PatLeaf<(f32 fpimm), [{
208 return N->isExactlyValue(+0.0);
209}]>;
210
Evan Cheng06cd2072009-10-28 06:30:34 +0000211// BYTE_imm - Transform bit immediates into byte immediates.
212def BYTE_imm : SDNodeXForm<imm, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000213 // Transformation function: imm >> 3
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000214 return getI32Imm(N->getZExtValue() >> 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215}]>;
216
217// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
218// SHUFP* etc. imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000219def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000220 return getI8Imm(X86::getShuffleSHUFImmediate(N));
221}]>;
222
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000223// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224// PSHUFHW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000225def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
227}]>;
228
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000229// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230// PSHUFLW imm.
Nate Begeman543d2142009-04-27 18:41:29 +0000231def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
233}]>;
234
Nate Begeman080f8e22009-10-19 02:17:23 +0000235// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
236// a PALIGNR imm.
237def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
238 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
239}]>;
240
Nate Begeman543d2142009-04-27 18:41:29 +0000241def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
242 (vector_shuffle node:$lhs, node:$rhs), [{
243 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
244 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
245}]>;
246
247def movddup : PatFrag<(ops node:$lhs, node:$rhs),
248 (vector_shuffle node:$lhs, node:$rhs), [{
249 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
250}]>;
251
252def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
253 (vector_shuffle node:$lhs, node:$rhs), [{
254 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
255}]>;
256
257def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
258 (vector_shuffle node:$lhs, node:$rhs), [{
259 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
260}]>;
261
Nate Begemanb13034d2009-11-07 23:17:15 +0000262def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
263 (vector_shuffle node:$lhs, node:$rhs), [{
264 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman543d2142009-04-27 18:41:29 +0000265}]>;
266
267def movlp : PatFrag<(ops node:$lhs, node:$rhs),
268 (vector_shuffle node:$lhs, node:$rhs), [{
269 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
270}]>;
271
272def movl : PatFrag<(ops node:$lhs, node:$rhs),
273 (vector_shuffle node:$lhs, node:$rhs), [{
274 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
275}]>;
276
277def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
278 (vector_shuffle node:$lhs, node:$rhs), [{
279 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
280}]>;
281
282def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
283 (vector_shuffle node:$lhs, node:$rhs), [{
284 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
285}]>;
286
287def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
288 (vector_shuffle node:$lhs, node:$rhs), [{
289 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
290}]>;
291
292def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
293 (vector_shuffle node:$lhs, node:$rhs), [{
294 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
295}]>;
296
297def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
298 (vector_shuffle node:$lhs, node:$rhs), [{
299 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
300}]>;
301
302def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
303 (vector_shuffle node:$lhs, node:$rhs), [{
304 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
305}]>;
306
307def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
308 (vector_shuffle node:$lhs, node:$rhs), [{
309 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310}], SHUFFLE_get_shuf_imm>;
311
Nate Begeman543d2142009-04-27 18:41:29 +0000312def shufp : PatFrag<(ops node:$lhs, node:$rhs),
313 (vector_shuffle node:$lhs, node:$rhs), [{
314 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315}], SHUFFLE_get_shuf_imm>;
316
Nate Begeman543d2142009-04-27 18:41:29 +0000317def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
318 (vector_shuffle node:$lhs, node:$rhs), [{
319 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320}], SHUFFLE_get_pshufhw_imm>;
321
Nate Begeman543d2142009-04-27 18:41:29 +0000322def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
323 (vector_shuffle node:$lhs, node:$rhs), [{
324 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325}], SHUFFLE_get_pshuflw_imm>;
326
Nate Begeman080f8e22009-10-19 02:17:23 +0000327def palign : PatFrag<(ops node:$lhs, node:$rhs),
328 (vector_shuffle node:$lhs, node:$rhs), [{
329 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
330}], SHUFFLE_get_palign_imm>;
331
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332//===----------------------------------------------------------------------===//
333// SSE scalar FP Instructions
334//===----------------------------------------------------------------------===//
335
Dan Gohman30afe012009-10-29 18:10:34 +0000336// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
337// instruction selection into a branch sequence.
338let Uses = [EFLAGS], usesCustomInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000340 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000342 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
343 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000345 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000347 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
348 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000349 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000350 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 "#CMOV_V4F32 PSEUDO!",
352 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000353 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
354 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000356 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 "#CMOV_V2F64 PSEUDO!",
358 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000359 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
360 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000362 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 "#CMOV_V2I64 PSEUDO!",
364 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000365 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000366 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367}
368
369//===----------------------------------------------------------------------===//
370// SSE1 Instructions
371//===----------------------------------------------------------------------===//
372
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000374let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000375def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000376 "movss\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000377let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000378def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000379 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000380 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000381def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000382 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 [(store FR32:$src, addr:$dst)]>;
384
385// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000386def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000389def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000392def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000393 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000395def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000396 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000397 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
398
399// Match intrinsics which expect XMM operand(s).
Sean Callanan2c48df22009-12-18 00:01:26 +0000400def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
401 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
402def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
403 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
404
Evan Chengb783fa32007-07-19 01:14:50 +0000405def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000406 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000407 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000408def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000409 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 [(set GR32:$dst, (int_x86_sse_cvtss2si
411 (load addr:$src)))]>;
412
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000413// Match intrinisics which expect MM and XMM operand(s).
414def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
415 "cvtps2pi\t{$src, $dst|$dst, $src}",
416 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
417def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
418 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000419 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000420 (load addr:$src)))]>;
421def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
422 "cvttps2pi\t{$src, $dst|$dst, $src}",
423 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
424def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
425 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000426 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000427 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000428let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000429 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000430 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
431 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
432 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
433 VR64:$src2))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000434 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000435 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
436 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000437 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000438 (load addr:$src2)))]>;
439}
440
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000442def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000443 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444 [(set GR32:$dst,
445 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000446def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000447 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 [(set GR32:$dst,
449 (int_x86_sse_cvttss2si(load addr:$src)))]>;
450
Evan Cheng3ea4d672008-03-05 08:19:16 +0000451let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000453 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000454 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
456 GR32:$src2))]>;
457 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000458 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000459 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
461 (loadi32 addr:$src2)))]>;
462}
463
464// Comparison instructions
Dan Gohmanf221da12009-01-09 02:27:34 +0000465let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000466 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000467 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000469let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000470 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000471 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000472 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473}
474
Evan Cheng55687072007-09-14 21:48:26 +0000475let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000476def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000477 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000478 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000479def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000480 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000481 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000482 (implicit EFLAGS)]>;
Sean Callanan2c48df22009-12-18 00:01:26 +0000483
484def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
485 "comiss\t{$src2, $src1|$src1, $src2}", []>;
486def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
487 "comiss\t{$src2, $src1|$src1, $src2}", []>;
488
Evan Cheng55687072007-09-14 21:48:26 +0000489} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490
491// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000492let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000493 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Sean Callanan2c48df22009-12-18 00:01:26 +0000494 (outs VR128:$dst),
495 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000496 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Sean Callanan2c48df22009-12-18 00:01:26 +0000497 [(set VR128:$dst, (int_x86_sse_cmp_ss
498 VR128:$src1,
499 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000500 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Sean Callanan2c48df22009-12-18 00:01:26 +0000501 (outs VR128:$dst),
502 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000503 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
505 (load addr:$src), imm:$cc))]>;
506}
507
Evan Cheng55687072007-09-14 21:48:26 +0000508let Defs = [EFLAGS] in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000509def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000510 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000511 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000512 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000513def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000514 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000515 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000516 (implicit EFLAGS)]>;
517
Dan Gohmanf221da12009-01-09 02:27:34 +0000518def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000519 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000520 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000521 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000522def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000523 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000524 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000525 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000526} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000528// Aliases of packed SSE1 instructions for scalar use. These all have names
529// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000530
531// Alias instructions that map fld0 to pxor for sse.
Dan Gohman51dbce62009-09-21 18:30:38 +0000532let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
533 canFoldAsLoad = 1 in
Chris Lattnercb521fb2010-02-05 21:30:49 +0000534 // FIXME: Set encoding to pseudo!
Chris Lattner8042d5d2010-02-05 21:34:18 +0000535def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
536 [(set FR32:$dst, fp32imm0)]>,
537 Requires<[HasSSE1]>, TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538
539// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
540// disregarded.
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000541let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000542def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000543 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544
545// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
546// disregarded.
Evan Cheng8e664712009-11-17 09:51:18 +0000547let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000548def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000549 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000550 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000551
552// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000553let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000554let isCommutable = 1 in {
Dan Gohmanf221da12009-01-09 02:27:34 +0000555 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
556 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000557 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000558 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000559 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
560 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000561 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000563 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
564 (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000565 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000566 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
567}
568
Dan Gohmanf221da12009-01-09 02:27:34 +0000569def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
570 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000571 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000573 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000574def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
575 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000576 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000577 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000578 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000579def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
580 (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000581 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000583 (memopfsf32 addr:$src2)))]>;
Dan Gohmanf221da12009-01-09 02:27:34 +0000584
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000585let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000587 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000588 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000589let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000591 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000592 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000593}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000594}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
596/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
597///
598/// In addition, we also have a special variant of the scalar form here to
599/// represent the associated intrinsic operation. This form is unlike the
600/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000601/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000602///
603/// These three forms can each be reg+reg or reg+mem, so there are a total of
604/// six "instructions".
605///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000606let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
608 SDNode OpNode, Intrinsic F32Int,
609 bit Commutable = 0> {
610 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000611 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000612 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
614 let isCommutable = Commutable;
615 }
616
617 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000618 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
619 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000620 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000622
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000623 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000624 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
625 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000626 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
628 let isCommutable = Commutable;
629 }
630
631 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000632 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
633 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000634 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000635 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000636
637 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000638 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
639 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000640 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +0000641 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642
643 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000644 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
645 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 [(set VR128:$dst, (F32Int VR128:$src1,
648 sse_load_f32:$src2))]>;
649}
650}
651
652// Arithmetic instructions
653defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
654defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
655defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
656defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
657
658/// sse1_fp_binop_rm - Other SSE1 binops
659///
660/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
661/// instructions for a full-vector intrinsic form. Operations that map
662/// onto C operators don't use this form since they just use the plain
663/// vector form instead of having a separate vector intrinsic form.
664///
665/// This provides a total of eight "instructions".
666///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000667let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
669 SDNode OpNode,
670 Intrinsic F32Int,
671 Intrinsic V4F32Int,
672 bit Commutable = 0> {
673
674 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000675 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000676 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
678 let isCommutable = Commutable;
679 }
680
681 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000682 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
683 (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000684 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000686
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000688 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
689 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000690 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
692 let isCommutable = Commutable;
693 }
694
695 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000696 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
697 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000698 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000699 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700
701 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000702 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
703 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000704 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
706 let isCommutable = Commutable;
707 }
708
709 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000710 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
711 (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000712 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 [(set VR128:$dst, (F32Int VR128:$src1,
714 sse_load_f32:$src2))]>;
715
716 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000717 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
718 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000719 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000720 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
721 let isCommutable = Commutable;
722 }
723
724 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +0000725 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
726 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000727 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000728 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000729}
730}
731
732defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
733 int_x86_sse_max_ss, int_x86_sse_max_ps>;
734defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
735 int_x86_sse_min_ss, int_x86_sse_min_ps>;
736
737//===----------------------------------------------------------------------===//
738// SSE packed FP Instructions
739
740// Move Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000741let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000742def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000743 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +0000744let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000745def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000746 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000747 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748
Evan Chengb783fa32007-07-19 01:14:50 +0000749def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000750 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000751 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000753let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000754def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000755 "movups\t{$src, $dst|$dst, $src}", []>;
Evan Cheng9d7cd4e2009-11-16 21:56:03 +0000756let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000757def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000758 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000759 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000760def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000761 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000762 [(store (v4f32 VR128:$src), addr:$dst)]>;
763
764// Intrinsic forms of MOVUPS load and store
Evan Cheng8e664712009-11-17 09:51:18 +0000765let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000766def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000767 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000768 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000769def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000770 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000771 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772
Evan Cheng3ea4d672008-03-05 08:19:16 +0000773let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 let AddedComplexity = 20 in {
775 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000776 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000777 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000778 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000779 (movlp VR128:$src1,
780 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000782 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000783 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000784 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +0000785 (movlhps VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000786 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000788} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000789
Evan Chengd743a5f2008-05-10 00:59:18 +0000790
Nate Begeman8e140242010-02-12 01:10:45 +0000791def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
792 (MOVHPSrm VR128:$src1, addr:$src2)>;
793
Evan Chengb783fa32007-07-19 01:14:50 +0000794def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000795 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
797 (iPTR 0))), addr:$dst)]>;
798
799// v2f64 extract element 1 is always custom lowered to unpack high to low
800// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000801def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +0000804 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
805 (undef)), (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806
Evan Cheng3ea4d672008-03-05 08:19:16 +0000807let Constraints = "$src1 = $dst" in {
Evan Cheng13559d62008-09-26 23:41:32 +0000808let AddedComplexity = 20 in {
Evan Cheng7581a822009-05-12 20:17:52 +0000809def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
810 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000812 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +0000813 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814
Evan Cheng7581a822009-05-12 20:17:52 +0000815def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
816 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000819 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000820} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000821} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822
Nate Begemanb44aad72009-04-29 22:47:44 +0000823let AddedComplexity = 20 in {
Nate Begeman543d2142009-04-27 18:41:29 +0000824def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Evan Chenga2497eb2008-09-25 20:50:48 +0000825 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begemanb44aad72009-04-29 22:47:44 +0000826def : Pat<(v2i64 (movddup VR128:$src, (undef))),
827 (MOVLHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
828}
Evan Chenga2497eb2008-09-25 20:50:48 +0000829
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830
831
832// Arithmetic
833
834/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
835///
836/// In addition, we also have a special variant of the scalar form here to
837/// represent the associated intrinsic operation. This form is unlike the
838/// plain scalar form, in that it takes an entire vector (instead of a
839/// scalar) and leaves the top elements undefined.
840///
841/// And, we have a special variant form for a full-vector intrinsic form.
842///
843/// These four forms can each have a reg or a mem operand, so there are a
844/// total of eight "instructions".
845///
846multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
847 SDNode OpNode,
848 Intrinsic F32Int,
849 Intrinsic V4F32Int,
850 bit Commutable = 0> {
851 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000852 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 [(set FR32:$dst, (OpNode FR32:$src))]> {
855 let isCommutable = Commutable;
856 }
857
858 // Scalar operation, mem.
Evan Chengd3f27fb2009-12-18 07:40:29 +0000859 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Chengd3f27fb2009-12-18 07:40:29 +0000861 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengd53fca12009-12-22 17:47:23 +0000862 Requires<[HasSSE1, OptForSize]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000863
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000865 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000866 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000867 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
868 let isCommutable = Commutable;
869 }
870
871 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000872 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000873 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000874 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875
876 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000877 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000878 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 [(set VR128:$dst, (F32Int VR128:$src))]> {
880 let isCommutable = Commutable;
881 }
882
883 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000884 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000885 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000886 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
887
888 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000889 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000890 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
892 let isCommutable = Commutable;
893 }
894
895 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000896 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000897 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +0000898 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899}
900
901// Square root.
902defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
903 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
904
905// Reciprocal approximations. Note that these typically require refinement
906// in order to obtain suitable precision.
907defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
908 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
909defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
910 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
911
912// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000913let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 let isCommutable = 1 in {
915 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000916 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000917 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 [(set VR128:$dst, (v2i64
919 (and VR128:$src1, VR128:$src2)))]>;
920 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000921 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set VR128:$dst, (v2i64
924 (or VR128:$src1, VR128:$src2)))]>;
925 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000926 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000927 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000928 [(set VR128:$dst, (v2i64
929 (xor VR128:$src1, VR128:$src2)))]>;
930 }
931
932 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000935 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
936 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000938 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000939 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000940 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
941 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000943 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000944 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000945 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
946 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000948 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000949 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 [(set VR128:$dst,
951 (v2i64 (and (xor VR128:$src1,
952 (bc_v2i64 (v4i32 immAllOnesV))),
953 VR128:$src2)))]>;
954 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000955 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000956 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000958 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000960 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961}
962
Evan Cheng3ea4d672008-03-05 08:19:16 +0000963let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000964 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begeman061db5f2008-05-12 20:34:32 +0000965 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
966 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
967 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
968 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000969 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begeman061db5f2008-05-12 20:34:32 +0000970 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
971 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
972 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +0000973 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974}
Nate Begeman03605a02008-07-17 16:51:19 +0000975def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
976 (CMPPSrri VR128:$src1, VR128:$src2, imm:$cc)>;
977def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
978 (CMPPSrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979
980// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000981let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000983 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000984 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000985 VR128:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000986 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000988 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000989 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000990 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +0000991 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000992 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +0000994 (v4f32 (shufp:$src3
995 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996
997 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +0000998 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000999 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001002 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001003 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001004 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001005 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001007 (v4f32 (unpckh VR128:$src1,
1008 (memopv4f32 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001010 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001011 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001012 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001014 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001015 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001016 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001017 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001019 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001021} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022
1023// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00001024def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengd8296b82009-05-28 18:55:28 +00001027def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1030
Evan Chengd1d68072008-03-08 00:58:38 +00001031// Prefetch intrinsic.
1032def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1033 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1034def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1035 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1036def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1037 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1038def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1039 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040
1041// Non-temporal stores
David Greenea5799922010-02-15 17:02:56 +00001042def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001043 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1045
David Greenea5799922010-02-15 17:02:56 +00001046let AddedComplexity = 400 in { // Prefer non-temporal versions
1047def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1048 "movntps\t{$src, $dst|$dst, $src}",
1049 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1050
1051def MOVNTDQ_64mr : PSI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1052 "movntdq\t{$src, $dst|$dst, $src}",
1053 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1054
1055def : Pat<(alignednontemporalstore (v2i64 VR128:$src), addr:$dst),
1056 (MOVNTDQ_64mr VR128:$src, addr:$dst)>;
1057
1058def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1059 "movnti\t{$src, $dst|$dst, $src}",
1060 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1061 TB, Requires<[HasSSE2]>;
1062
1063def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1064 "movnti\t{$src, $dst|$dst, $src}",
1065 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1066 TB, Requires<[HasSSE2]>;
1067}
1068
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069// Load, store, and memory fence
Evan Cheng68cca152009-05-27 18:38:01 +00001070def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071
1072// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +00001073def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001074 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001076 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077
1078// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00001079// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00001080// load of an all-zeros value if folding it would be beneficial.
Chris Lattnercb521fb2010-02-05 21:30:49 +00001081// FIXME: Change encoding to pseudo!
Daniel Dunbara0e62002009-08-11 22:17:52 +00001082let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
1083 isCodeGenOnly = 1 in
Chris Lattnercb521fb2010-02-05 21:30:49 +00001084def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001085 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086
Evan Chenga15896e2008-03-12 07:02:50 +00001087let Predicates = [HasSSE1] in {
1088 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
1089 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
1090 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
1091 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
1092 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
1093}
1094
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095// FR32 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001096let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001097def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001098 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001099 [(set VR128:$dst,
1100 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001101def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001102 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103 [(set VR128:$dst,
1104 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
1105
1106// FIXME: may not be able to eliminate this movss with coalescing the src and
1107// dest register classes are different. We really want to write this pattern
1108// like this:
1109// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1110// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001111let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001112def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001113 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
1115 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001116def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(store (f32 (vector_extract (v4f32 VR128:$src),
1119 (iPTR 0))), addr:$dst)]>;
1120
1121
1122// Move to lower bits of a VR128, leaving upper bits alone.
1123// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001124let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001125let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129
1130 let AddedComplexity = 15 in
1131 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001135 (v4f32 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136}
1137
1138// Move to lower bits of a VR128 and zeroing upper bits.
1139// Loading from memory automatically zeroing upper bits.
1140let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001141def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001142 "movss\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00001143 [(set VR128:$dst, (v4f32 (X86vzmovl (v4f32 (scalar_to_vector
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001144 (loadf32 addr:$src))))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145
Evan Cheng056afe12008-05-20 18:24:47 +00001146def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
Evan Cheng40ee6e52008-05-08 00:57:18 +00001147 (MOVZSS2PSrm addr:$src)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001149//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150// SSE2 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001151//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001154let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001155def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001156 "movsd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001157let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001158def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001161def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001162 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001163 [(store FR64:$src, addr:$dst)]>;
1164
1165// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001166def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001167 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001168 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001169def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001170 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001172def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001173 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001174 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengd3f27fb2009-12-18 07:40:29 +00001175def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001176 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Chengd3f27fb2009-12-18 07:40:29 +00001177 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengd53fca12009-12-22 17:47:23 +00001178 Requires<[HasSSE2, OptForSize]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001179def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001180 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001182def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001183 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1185
Sean Callanan3d5824c2009-09-16 01:13:52 +00001186def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1187 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1188def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1189 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1190def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1191 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1192def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1193 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1194def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1195 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1196def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1197 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1198def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1199 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1200def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1201 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1202def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1203 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1204def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1205 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1206
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001207// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001208def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001209 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1211 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001212def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001213 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengd53fca12009-12-22 17:47:23 +00001215 Requires<[HasSSE2, OptForSize]>;
Evan Chengd3f27fb2009-12-18 07:40:29 +00001216
1217def : Pat<(extloadf32 addr:$src),
Evan Chengd53fca12009-12-22 17:47:23 +00001218 (CVTSS2SDrr (MOVSSrm addr:$src))>, Requires<[HasSSE2, OptForSpeed]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001219
1220// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001221def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001222 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001224def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001225 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1227 (load addr:$src)))]>;
1228
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001229// Match intrinisics which expect MM and XMM operand(s).
1230def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1231 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1232 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1233def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1234 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001235 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001236 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001237def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1238 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1239 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1240def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1241 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001242 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Cheng00b66ef2008-05-23 00:37:07 +00001243 (memop addr:$src)))]>;
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001244def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1245 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1246 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1247def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1248 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001249 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001250 (load addr:$src)))]>;
1251
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001252// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001253def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001254 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 [(set GR32:$dst,
1256 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001257def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001258 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1260 (load addr:$src)))]>;
1261
1262// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001263let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001264 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001265 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001266 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001267let mayLoad = 1 in
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001268 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001269 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001270 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001271}
1272
Evan Cheng950aac02007-09-25 01:57:46 +00001273let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001274def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001275 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001276 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001277def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001278 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001279 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001280 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001281} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001282
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001283// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001284let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001285 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Sean Callanan2c48df22009-12-18 00:01:26 +00001286 (outs VR128:$dst),
1287 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001288 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001289 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1290 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001291 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Sean Callanan2c48df22009-12-18 00:01:26 +00001292 (outs VR128:$dst),
1293 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001294 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001295 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1296 (load addr:$src), imm:$cc))]>;
1297}
1298
Evan Cheng950aac02007-09-25 01:57:46 +00001299let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001300def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001302 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1303 (implicit EFLAGS)]>;
1304def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001305 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001306 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1307 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001308
Evan Chengb783fa32007-07-19 01:14:50 +00001309def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001310 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001311 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1312 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001313def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001314 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001315 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001316 (implicit EFLAGS)]>;
Dan Gohmanf221da12009-01-09 02:27:34 +00001317} // Defs = [EFLAGS]
Evan Cheng950aac02007-09-25 01:57:46 +00001318
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001319// Aliases of packed SSE2 instructions for scalar use. These all have names
1320// that start with 'Fs'.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001321
1322// Alias instructions that map fld0 to pxor for sse.
Dan Gohman51dbce62009-09-21 18:30:38 +00001323let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
1324 canFoldAsLoad = 1 in
Chris Lattner8042d5d2010-02-05 21:34:18 +00001325def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1326 [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001327 Requires<[HasSSE2]>, TB, OpSize;
1328
1329// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1330// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001331let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001332def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001333 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001334
1335// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1336// disregarded.
Evan Cheng8e664712009-11-17 09:51:18 +00001337let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001338def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001339 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001340 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001341
1342// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001343let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001345 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1346 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001347 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001348 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001349 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1350 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001351 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001353 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1354 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001355 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001356 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1357}
1358
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001359def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1360 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001361 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001362 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001363 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001364def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1365 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001368 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001369def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1370 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001371 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001372 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001373 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001375let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001377 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001378 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001379let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001381 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001383}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001384}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385
1386/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1387///
1388/// In addition, we also have a special variant of the scalar form here to
1389/// represent the associated intrinsic operation. This form is unlike the
1390/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001391/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392///
1393/// These three forms can each be reg+reg or reg+mem, so there are a total of
1394/// six "instructions".
1395///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001396let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1398 SDNode OpNode, Intrinsic F64Int,
1399 bit Commutable = 0> {
1400 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001401 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001402 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1404 let isCommutable = Commutable;
1405 }
1406
1407 // Scalar operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001408 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1409 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001410 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001412
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001413 // Vector operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001414 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1415 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001416 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001417 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1418 let isCommutable = Commutable;
1419 }
1420
1421 // Vector operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001422 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1423 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001424 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf221da12009-01-09 02:27:34 +00001425 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426
1427 // Intrinsic operation, reg+reg.
Dan Gohmanf221da12009-01-09 02:27:34 +00001428 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1429 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng5d5dbbc2009-02-26 03:12:02 +00001431 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432
1433 // Intrinsic operation, reg+mem.
Dan Gohmanf221da12009-01-09 02:27:34 +00001434 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1435 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set VR128:$dst, (F64Int VR128:$src1,
1438 sse_load_f64:$src2))]>;
1439}
1440}
1441
1442// Arithmetic instructions
1443defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1444defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1445defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1446defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1447
1448/// sse2_fp_binop_rm - Other SSE2 binops
1449///
1450/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1451/// instructions for a full-vector intrinsic form. Operations that map
1452/// onto C operators don't use this form since they just use the plain
1453/// vector form instead of having a separate vector intrinsic form.
1454///
1455/// This provides a total of eight "instructions".
1456///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001457let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001458multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1459 SDNode OpNode,
1460 Intrinsic F64Int,
1461 Intrinsic V2F64Int,
1462 bit Commutable = 0> {
1463
1464 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001465 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001466 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001467 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1468 let isCommutable = Commutable;
1469 }
1470
1471 // Scalar operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001472 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1473 (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001474 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001476
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 // Vector operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001478 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1479 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001480 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001481 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1482 let isCommutable = Commutable;
1483 }
1484
1485 // Vector operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001486 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1487 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001489 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490
1491 // Intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001492 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1493 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1496 let isCommutable = Commutable;
1497 }
1498
1499 // Intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001500 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1501 (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001502 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503 [(set VR128:$dst, (F64Int VR128:$src1,
1504 sse_load_f64:$src2))]>;
1505
1506 // Vector intrinsic operation, reg+reg.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001507 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1508 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001509 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001510 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1511 let isCommutable = Commutable;
1512 }
1513
1514 // Vector intrinsic operation, reg+mem.
Evan Cheng00b66ef2008-05-23 00:37:07 +00001515 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1516 (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001517 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001518 [(set VR128:$dst, (V2F64Int VR128:$src1,
1519 (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520}
1521}
1522
1523defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1524 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1525defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1526 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1527
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001528//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529// SSE packed FP Instructions
1530
1531// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001532let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001533def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001535let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001536def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001538 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001539
Evan Chengb783fa32007-07-19 01:14:50 +00001540def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001541 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001542 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001543
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001544let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001545def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001546 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001547let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001548def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001550 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001551def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001553 [(store (v2f64 VR128:$src), addr:$dst)]>;
1554
1555// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001556def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001557 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001558 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001559def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001560 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001561 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562
Evan Cheng3ea4d672008-03-05 08:19:16 +00001563let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001564 let AddedComplexity = 20 in {
1565 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001566 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001567 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001568 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001569 (v2f64 (movlp VR128:$src1,
1570 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001574 [(set VR128:$dst,
Nate Begemanb13034d2009-11-07 23:17:15 +00001575 (v2f64 (movlhps VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00001576 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001577 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001578} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579
Evan Chengb783fa32007-07-19 01:14:50 +00001580def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001581 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 [(store (f64 (vector_extract (v2f64 VR128:$src),
1583 (iPTR 0))), addr:$dst)]>;
1584
1585// v2f64 extract element 1 is always custom lowered to unpack high to low
1586// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001587def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001588 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 [(store (f64 (vector_extract
Nate Begeman543d2142009-04-27 18:41:29 +00001590 (v2f64 (unpckh VR128:$src, (undef))),
1591 (iPTR 0))), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592
1593// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001594def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1597 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001598def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001599 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1600 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1601 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602 TB, Requires<[HasSSE2]>;
1603
1604// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001605def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001607 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1608 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001609def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001610 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1611 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1612 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001613 XS, Requires<[HasSSE2]>;
1614
Evan Chengb783fa32007-07-19 01:14:50 +00001615def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001616 "cvtps2dq\t{$src, $dst|$dst, $src}",
1617 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001618def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001621 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622// SSE2 packed instructions with XS prefix
Sean Callanan2c48df22009-12-18 00:01:26 +00001623def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1624 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1625def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1626 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1627
Evan Chengb783fa32007-07-19 01:14:50 +00001628def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 "cvttps2dq\t{$src, $dst|$dst, $src}",
Sean Callanan2c48df22009-12-18 00:01:26 +00001630 [(set VR128:$dst,
1631 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001633def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001634 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001636 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001637 XS, Requires<[HasSSE2]>;
1638
1639// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001640def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001642 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1643 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001644def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001645 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001647 (memop addr:$src)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001648 XD, Requires<[HasSSE2]>;
1649
Evan Chengb783fa32007-07-19 01:14:50 +00001650def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001651 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001653def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng00b66ef2008-05-23 00:37:07 +00001656 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657
1658// SSE2 instructions without OpSize prefix
Sean Callanan2c48df22009-12-18 00:01:26 +00001659def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1660 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1661def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1662 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1663
Evan Chengb783fa32007-07-19 01:14:50 +00001664def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001665 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1667 TB, Requires<[HasSSE2]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001668def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001669 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1671 (load addr:$src)))]>,
1672 TB, Requires<[HasSSE2]>;
1673
Sean Callanan2c48df22009-12-18 00:01:26 +00001674def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1675 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1676def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1677 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1678
1679
Evan Chengb783fa32007-07-19 01:14:50 +00001680def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangaa3f2662008-05-28 00:42:27 +00001683def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001685 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng00b66ef2008-05-23 00:37:07 +00001686 (memop addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001687
1688// Match intrinsics which expect XMM operand(s).
1689// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001690let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001692 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001693 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001694 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1695 GR32:$src2))]>;
1696def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001697 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001698 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1700 (loadi32 addr:$src2)))]>;
1701def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001702 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001703 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001704 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1705 VR128:$src2))]>;
1706def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001707 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001708 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001709 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1710 (load addr:$src2)))]>;
1711def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001714 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1715 VR128:$src2))]>, XS,
1716 Requires<[HasSSE2]>;
1717def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001718 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001719 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001720 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1721 (load addr:$src2)))]>, XS,
1722 Requires<[HasSSE2]>;
1723}
1724
1725// Arithmetic
1726
1727/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1728///
1729/// In addition, we also have a special variant of the scalar form here to
1730/// represent the associated intrinsic operation. This form is unlike the
1731/// plain scalar form, in that it takes an entire vector (instead of a
1732/// scalar) and leaves the top elements undefined.
1733///
1734/// And, we have a special variant form for a full-vector intrinsic form.
1735///
1736/// These four forms can each have a reg or a mem operand, so there are a
1737/// total of eight "instructions".
1738///
1739multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1740 SDNode OpNode,
1741 Intrinsic F64Int,
1742 Intrinsic V2F64Int,
1743 bit Commutable = 0> {
1744 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001745 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001746 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 [(set FR64:$dst, (OpNode FR64:$src))]> {
1748 let isCommutable = Commutable;
1749 }
1750
1751 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001752 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001753 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001755
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001756 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001757 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001759 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1760 let isCommutable = Commutable;
1761 }
1762
1763 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001764 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001765 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001766 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767
1768 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001769 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001770 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 [(set VR128:$dst, (F64Int VR128:$src))]> {
1772 let isCommutable = Commutable;
1773 }
1774
1775 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001776 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001778 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1779
1780 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001781 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001782 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1784 let isCommutable = Commutable;
1785 }
1786
1787 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001788 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001789 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00001790 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791}
1792
1793// Square root.
1794defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1795 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1796
1797// There is no f64 version of the reciprocal approximation instructions.
1798
1799// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001800let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001801 let isCommutable = 1 in {
1802 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001803 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001804 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001805 [(set VR128:$dst,
1806 (and (bc_v2i64 (v2f64 VR128:$src1)),
1807 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1808 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001809 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001810 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001811 [(set VR128:$dst,
1812 (or (bc_v2i64 (v2f64 VR128:$src1)),
1813 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1814 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001815 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001816 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001817 [(set VR128:$dst,
1818 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1819 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1820 }
1821
1822 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001823 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(set VR128:$dst,
1826 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001827 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001829 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001830 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001831 [(set VR128:$dst,
1832 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001833 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001834 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001835 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001836 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 [(set VR128:$dst,
1838 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001839 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001841 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001842 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001843 [(set VR128:$dst,
1844 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1845 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1846 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001847 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001848 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001849 [(set VR128:$dst,
1850 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001851 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852}
1853
Evan Cheng3ea4d672008-03-05 08:19:16 +00001854let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001855 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001856 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1857 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1858 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begeman061db5f2008-05-12 20:34:32 +00001859 VR128:$src, imm:$cc))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001860 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001861 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1862 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1863 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00001864 (memop addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001865}
Evan Cheng33754092008-08-05 22:19:15 +00001866def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001867 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Cheng33754092008-08-05 22:19:15 +00001868def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman03605a02008-07-17 16:51:19 +00001869 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870
1871// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001872let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001873 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001874 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1875 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman543d2142009-04-27 18:41:29 +00001876 [(set VR128:$dst,
1877 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001878 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001879 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001881 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001882 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001883 (v2f64 (shufp:$src3
1884 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001885
1886 let AddedComplexity = 10 in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001887 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001888 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001889 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001890 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001891 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001892 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001893 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001894 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001896 (v2f64 (unpckh VR128:$src1,
1897 (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001899 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001900 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001901 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001902 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001903 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001904 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001905 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001906 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00001908 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001910} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911
1912
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001913//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914// SSE integer instructions
1915
1916// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001917let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001918def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001919 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001920let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001921def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001922 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001923 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001924let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001925def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001926 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001927 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman5574cc72008-12-03 18:15:48 +00001928let canFoldAsLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001929def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001930 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001931 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001933let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001934def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001935 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001936 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 XS, Requires<[HasSSE2]>;
1938
Dan Gohman4a4f1512007-07-18 20:23:34 +00001939// Intrinsic forms of MOVDQU load and store
Dan Gohman5574cc72008-12-03 18:15:48 +00001940let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001941def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001942 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001943 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1944 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001945def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001946 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001947 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1948 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001949
Evan Cheng88004752008-03-05 08:11:27 +00001950let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951
1952multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1953 bit Commutable = 0> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001954 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1955 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001956 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001957 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1958 let isCommutable = Commutable;
1959 }
Sean Callanan2c48df22009-12-18 00:01:26 +00001960 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1961 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001962 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001963 [(set VR128:$dst, (IntId VR128:$src1,
Sean Callanan2c48df22009-12-18 00:01:26 +00001964 (bitconvert (memopv2i64
1965 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001966}
1967
Evan Chengf90f8f82008-05-03 00:52:09 +00001968multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1969 string OpcodeStr,
1970 Intrinsic IntId, Intrinsic IntId2> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001971 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1972 (ins VR128:$src1, VR128:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001973 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1974 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001975 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1976 (ins VR128:$src1, i128mem:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001977 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1978 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001979 (bitconvert (memopv2i64 addr:$src2))))]>;
Sean Callanan2c48df22009-12-18 00:01:26 +00001980 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
1981 (ins VR128:$src1, i32i8imm:$src2),
Evan Chengf90f8f82008-05-03 00:52:09 +00001982 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
1983 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
1984}
1985
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001986/// PDI_binop_rm - Simple SSE2 binary operator.
1987multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1988 ValueType OpVT, bit Commutable = 0> {
Sean Callanan2c48df22009-12-18 00:01:26 +00001989 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1990 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001991 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1993 let isCommutable = Commutable;
1994 }
Sean Callanan2c48df22009-12-18 00:01:26 +00001995 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1996 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001997 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001998 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00001999 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002000}
2001
2002/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2003///
2004/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2005/// to collapse (bitconvert VT to VT) into its operand.
2006///
2007multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
2008 bit Commutable = 0> {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002009 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00002010 (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002011 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002012 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
2013 let isCommutable = Commutable;
2014 }
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002015 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00002016 (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002017 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002018 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan2c48df22009-12-18 00:01:26 +00002019 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020}
2021
Evan Cheng3ea4d672008-03-05 08:19:16 +00002022} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002023
2024// 128-bit Integer Arithmetic
2025
2026defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2027defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2028defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
2029defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
2030
2031defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2032defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2033defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2034defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
2035
2036defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2037defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2038defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
2039defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
2040
2041defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2042defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2043defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2044defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
2045
2046defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
2047
2048defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2049defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
2050defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
2051
2052defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
2053
2054defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2055defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
2056
2057
2058defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2059defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2060defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2061defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling953ad2e2009-05-28 02:04:00 +00002062defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063
2064
Evan Chengf90f8f82008-05-03 00:52:09 +00002065defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2066 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2067defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2068 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2069defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2070 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071
Evan Chengf90f8f82008-05-03 00:52:09 +00002072defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2073 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2074defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2075 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begemanc2ca5f62008-05-13 17:52:09 +00002076defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Chengf90f8f82008-05-03 00:52:09 +00002077 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002078
Evan Chengf90f8f82008-05-03 00:52:09 +00002079defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2080 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemand66fc342008-05-13 01:47:52 +00002081defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Chengf90f8f82008-05-03 00:52:09 +00002082 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002083
2084// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002085let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002087 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002088 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002089 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00002090 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002091 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002092 // PSRADQri doesn't exist in SSE[1-3].
2093}
2094
2095let Predicates = [HasSSE2] in {
2096 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng06cd2072009-10-28 06:30:34 +00002097 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002098 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng06cd2072009-10-28 06:30:34 +00002099 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling314ee052008-10-02 05:56:52 +00002100 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2101 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2102 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2103 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002105 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengdea99362008-05-29 08:22:04 +00002106
2107 // Shift up / down and insert zero's.
2108 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng06cd2072009-10-28 06:30:34 +00002109 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengdea99362008-05-29 08:22:04 +00002110 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng06cd2072009-10-28 06:30:34 +00002111 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112}
2113
2114// Logical
2115defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2116defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2117defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2118
Evan Cheng3ea4d672008-03-05 08:19:16 +00002119let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2124 VR128:$src2)))]>;
2125
2126 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002127 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002128 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002129 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00002130 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131}
2132
2133// SSE2 Integer comparison
2134defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2135defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2136defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2137defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2138defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2139defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
2140
Nate Begeman03605a02008-07-17 16:51:19 +00002141def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002142 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002143def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002144 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002145def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002146 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002147def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002148 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002149def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002150 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002151def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002152 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2153
Nate Begeman03605a02008-07-17 16:51:19 +00002154def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002155 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002156def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002157 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002158def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002159 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002160def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002161 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002162def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002163 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman03605a02008-07-17 16:51:19 +00002164def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman78ca4f92008-05-12 23:09:43 +00002165 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2166
2167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168// Pack instructions
2169defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2170defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2171defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
2172
2173// Shuffle and unpack instructions
Nate Begeman080f8e22009-10-19 02:17:23 +00002174let AddedComplexity = 5 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002175def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002176 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002177 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002178 [(set VR128:$dst, (v4i32 (pshufd:$src2
2179 VR128:$src1, (undef))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002181 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002182 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002183 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chenge31a26a2009-12-09 21:00:30 +00002184 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002185 (undef))))]>;
Eric Christopherf3650292009-11-07 08:45:53 +00002186}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187
2188// SSE2 with ImmT == Imm8 and XS prefix.
2189def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002190 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002191 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002192 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2193 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002194 XS, Requires<[HasSSE2]>;
2195def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002196 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002197 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002198 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002199 (bc_v8i16 (memopv2i64 addr:$src1)),
2200 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 XS, Requires<[HasSSE2]>;
2202
2203// SSE2 with ImmT == Imm8 and XD prefix.
2204def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman543d2142009-04-27 18:41:29 +00002205 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002206 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002207 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2208 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 XD, Requires<[HasSSE2]>;
2210def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman543d2142009-04-27 18:41:29 +00002211 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002212 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman543d2142009-04-27 18:41:29 +00002213 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2214 (bc_v8i16 (memopv2i64 addr:$src1)),
2215 (undef))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 XD, Requires<[HasSSE2]>;
2217
2218
Evan Cheng3ea4d672008-03-05 08:19:16 +00002219let Constraints = "$src1 = $dst" in {
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002220 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002221 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002222 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002223 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002224 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002225 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002226 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002227 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002228 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002229 (unpckl VR128:$src1,
2230 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002231 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002232 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002233 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002234 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002235 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002236 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002237 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002238 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002239 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002240 (unpckl VR128:$src1,
2241 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002242 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002243 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002246 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002247 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002248 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002249 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002251 (unpckl VR128:$src1,
2252 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002253 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002254 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002255 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002256 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002257 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002258 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002259 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002262 (v2i64 (unpckl VR128:$src1,
2263 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002264
2265 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002266 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002267 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002269 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002270 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002271 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002272 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002273 [(set VR128:$dst,
2274 (unpckh VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00002275 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002276 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002277 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002278 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002280 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002281 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002282 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002285 (unpckh VR128:$src1,
2286 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002287 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002288 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002289 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002291 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002292 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002293 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002294 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002296 (unpckh VR128:$src1,
2297 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002298 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002299 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002302 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002303 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002304 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002305 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002306 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002307 (v2i64 (unpckh VR128:$src1,
2308 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309}
2310
2311// Extract / Insert
2312def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002313 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002315 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002316 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002317let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002319 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002320 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002321 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002322 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002323 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002324 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002325 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002326 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002328 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002329 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2330 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002331}
2332
2333// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002334def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002335 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002336 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2337
2338// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002339let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002340def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002341 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002342 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002343
Evan Cheng430de082009-02-10 22:06:28 +00002344let Uses = [RDI] in
2345def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2346 "maskmovdqu\t{$mask, $src|$src, $mask}",
2347 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2348
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002349// Non-temporal stores
David Greenea5799922010-02-15 17:02:56 +00002350def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2351 "movntpd\t{$src, $dst|$dst, $src}",
2352 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2353def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2354 "movntdq\t{$src, $dst|$dst, $src}",
2355 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2356def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002357 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002358 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002359 TB, Requires<[HasSSE2]>;
2360
David Greenea5799922010-02-15 17:02:56 +00002361let AddedComplexity = 400 in { // Prefer non-temporal versions
2362def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2363 "movntpd\t{$src, $dst|$dst, $src}",
2364 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2365
2366def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2367 "movntdq\t{$src, $dst|$dst, $src}",
2368 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
2369
2370def : Pat<(alignednontemporalstore (v4i32 VR128:$src), addr:$dst),
2371 (MOVNTDQmr VR128:$src, addr:$dst)>;
2372}
2373
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002375def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002376 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002377 TB, Requires<[HasSSE2]>;
2378
2379// Load, store, and memory fence
Chris Lattnerd78e6d62010-02-12 23:54:57 +00002380def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002381 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnerd78e6d62010-02-12 23:54:57 +00002382def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2384
Andrew Lenharth785610d2008-02-16 01:24:58 +00002385//TODO: custom lower this so as to never even generate the noop
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002386def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002387 (i8 0)), (NOOP)>;
2388def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2389def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002390def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
Andrew Lenharth785610d2008-02-16 01:24:58 +00002391 (i8 1)), (MFENCE)>;
2392
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002393// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman5574cc72008-12-03 18:15:48 +00002394// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman37eb6c82008-12-03 05:21:24 +00002395// load of an all-ones value if folding it would be beneficial.
Daniel Dunbara0e62002009-08-11 22:17:52 +00002396let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
2397 isCodeGenOnly = 1 in
Chris Lattnercb521fb2010-02-05 21:30:49 +00002398 // FIXME: Change encoding to pseudo.
2399 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002400 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002401
2402// FR64 to 128-bit vector conversion.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002403let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002404def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002406 [(set VR128:$dst,
2407 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002408def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002409 "movsd\t{$src, $dst|$dst, $src}",
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002410 [(set VR128:$dst,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2412
Evan Chengb783fa32007-07-19 01:14:50 +00002413def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002414 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002415 [(set VR128:$dst,
2416 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002417def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002418 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419 [(set VR128:$dst,
2420 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2421
Evan Chengb783fa32007-07-19 01:14:50 +00002422def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002423 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2425
Evan Chengb783fa32007-07-19 01:14:50 +00002426def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002427 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002428 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2429
2430// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002431def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002432 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002433 [(set VR128:$dst,
2434 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2435 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002436def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 [(store (i64 (vector_extract (v2i64 VR128:$src),
2439 (iPTR 0))), addr:$dst)]>;
2440
2441// FIXME: may not be able to eliminate this movss with coalescing the src and
2442// dest register classes are different. We really want to write this pattern
2443// like this:
2444// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2445// (f32 FR32:$src)>;
Evan Chengbd0ca9c2009-02-05 08:42:55 +00002446let isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002447def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002448 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002449 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2450 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002451def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002452 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453 [(store (f64 (vector_extract (v2f64 VR128:$src),
2454 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002455def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002456 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2458 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002459def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002460 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002461 [(store (i32 (vector_extract (v4i32 VR128:$src),
2462 (iPTR 0))), addr:$dst)]>;
2463
Evan Chengb783fa32007-07-19 01:14:50 +00002464def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002465 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002466 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002467def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002468 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002469 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2470
2471
2472// Move to lower bits of a VR128, leaving upper bits alone.
2473// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002474let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002475 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002476 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002477 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002478 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479
2480 let AddedComplexity = 15 in
2481 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002482 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002483 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002485 (v2f64 (movl VR128:$src1, VR128:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002486}
2487
2488// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002489def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002490 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002491 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2492
2493// Move to lower bits of a VR128 and zeroing upper bits.
2494// Loading from memory automatically zeroing upper bits.
Evan Chengd743a5f2008-05-10 00:59:18 +00002495let AddedComplexity = 20 in {
2496def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
2497 "movsd\t{$src, $dst|$dst, $src}",
2498 [(set VR128:$dst,
2499 (v2f64 (X86vzmovl (v2f64 (scalar_to_vector
2500 (loadf64 addr:$src))))))]>;
Evan Cheng40ee6e52008-05-08 00:57:18 +00002501
Evan Cheng056afe12008-05-20 18:24:47 +00002502def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2503 (MOVZSD2PDrm addr:$src)>;
2504def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
Evan Chengd743a5f2008-05-10 00:59:18 +00002505 (MOVZSD2PDrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002506def : Pat<(v2f64 (X86vzload addr:$src)), (MOVZSD2PDrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002507}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002510let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002511def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002512 "movd\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002513 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002514 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002515// This is X86-64 only.
2516def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2517 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002518 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng40ee6e52008-05-08 00:57:18 +00002519 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002520}
2521
2522let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002523def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002524 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002525 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002526 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002527 (loadi32 addr:$src))))))]>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002528
2529def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2530 (MOVZDI2PDIrm addr:$src)>;
2531def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2532 (MOVZDI2PDIrm addr:$src)>;
Duncan Sands2418bec2008-06-13 19:07:40 +00002533def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2534 (MOVZDI2PDIrm addr:$src)>;
Evan Cheng3ad16c42008-05-22 18:56:56 +00002535
Evan Chengb783fa32007-07-19 01:14:50 +00002536def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002537 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002538 [(set VR128:$dst,
Evan Chenge9b9c672008-05-09 21:53:03 +00002539 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng40ee6e52008-05-08 00:57:18 +00002540 (loadi64 addr:$src))))))]>, XS,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002541 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002542
Evan Cheng3ad16c42008-05-22 18:56:56 +00002543def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2544 (MOVZQI2PQIrm addr:$src)>;
2545def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2546 (MOVZQI2PQIrm addr:$src)>;
Evan Chenge9b9c672008-05-09 21:53:03 +00002547def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengd743a5f2008-05-10 00:59:18 +00002548}
Evan Chenge9b9c672008-05-09 21:53:03 +00002549
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002550// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2551// IA32 document. movq xmm1, xmm2 does clear the high bits.
2552let AddedComplexity = 15 in
2553def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2554 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002555 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002556 XS, Requires<[HasSSE2]>;
2557
Evan Cheng056afe12008-05-20 18:24:47 +00002558let AddedComplexity = 20 in {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002559def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2560 "movq\t{$src, $dst|$dst, $src}",
Evan Chenge9b9c672008-05-09 21:53:03 +00002561 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng056afe12008-05-20 18:24:47 +00002562 (loadv2i64 addr:$src))))]>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002563 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002564
Evan Cheng056afe12008-05-20 18:24:47 +00002565def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2566 (MOVZPQILo2PQIrm addr:$src)>;
2567}
2568
Sean Callanan2c48df22009-12-18 00:01:26 +00002569// Instructions for the disassembler
2570// xr = XMM register
2571// xm = mem64
2572
2573def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2574 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2575
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002576//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002577// SSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002578//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002580// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002581def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002582 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002583 [(set VR128:$dst, (v4f32 (movshdup
2584 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002585def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002586 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002587 [(set VR128:$dst, (movshdup
2588 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589
Evan Chengb783fa32007-07-19 01:14:50 +00002590def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002591 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002592 [(set VR128:$dst, (v4f32 (movsldup
2593 VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002594def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002595 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002596 [(set VR128:$dst, (movsldup
2597 (memopv4f32 addr:$src), (undef)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002598
Evan Chengb783fa32007-07-19 01:14:50 +00002599def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002600 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman543d2142009-04-27 18:41:29 +00002601 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002602def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002603 "movddup\t{$src, $dst|$dst, $src}",
Evan Chenga2497eb2008-09-25 20:50:48 +00002604 [(set VR128:$dst,
Nate Begeman543d2142009-04-27 18:41:29 +00002605 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2606 (undef))))]>;
Evan Chenga2497eb2008-09-25 20:50:48 +00002607
Nate Begeman543d2142009-04-27 18:41:29 +00002608def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2609 (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002610 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002611
2612let AddedComplexity = 5 in {
Nate Begeman543d2142009-04-27 18:41:29 +00002613def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Chenga2497eb2008-09-25 20:50:48 +00002614 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanb44aad72009-04-29 22:47:44 +00002615def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2616 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2617def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2618 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2619def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2620 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2621}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622
2623// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002624let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002625 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002626 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002627 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2629 VR128:$src2))]>;
2630 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002631 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002632 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002633 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002634 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002636 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002637 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2639 VR128:$src2))]>;
2640 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002641 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002642 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Cheng00b66ef2008-05-23 00:37:07 +00002644 (memop addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002645}
2646
Evan Chengb783fa32007-07-19 01:14:50 +00002647def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002648 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002649 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2650
2651// Horizontal ops
2652class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002653 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2656class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002657 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002658 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002659 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002660class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002661 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002662 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2664class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002665 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002666 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00002667 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002668
Evan Cheng3ea4d672008-03-05 08:19:16 +00002669let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2671 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2672 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2673 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2674 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2675 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2676 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2677 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2678}
2679
2680// Thread synchronization
Chris Lattnerd78e6d62010-02-12 23:54:57 +00002681def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002682 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnerd78e6d62010-02-12 23:54:57 +00002683def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002684 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2685
2686// vector_shuffle v1, <undef> <1, 1, 3, 3>
2687let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002688def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2690let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002691def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2693
2694// vector_shuffle v1, <undef> <0, 0, 2, 2>
2695let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00002696 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002697 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2698let AddedComplexity = 20 in
Nate Begeman543d2142009-04-27 18:41:29 +00002699 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2701
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002702//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703// SSSE3 Instructions
Eric Christopher7f2d4f42009-07-31 20:07:27 +00002704//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002705
Bill Wendling98680292007-08-10 06:22:27 +00002706/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002707multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2708 Intrinsic IntId64, Intrinsic IntId128> {
2709 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2710 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2711 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002712
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002713 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2714 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2715 [(set VR64:$dst,
2716 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2717
2718 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2719 (ins VR128:$src),
2720 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2721 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2722 OpSize;
2723
2724 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2725 (ins i128mem:$src),
2726 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2727 [(set VR128:$dst,
2728 (IntId128
2729 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730}
2731
Bill Wendling98680292007-08-10 06:22:27 +00002732/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002733multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2734 Intrinsic IntId64, Intrinsic IntId128> {
2735 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2736 (ins VR64:$src),
2737 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2738 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002739
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002740 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2741 (ins i64mem:$src),
2742 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2743 [(set VR64:$dst,
2744 (IntId64
2745 (bitconvert (memopv4i16 addr:$src))))]>;
2746
2747 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2748 (ins VR128:$src),
2749 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2750 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2751 OpSize;
2752
2753 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2754 (ins i128mem:$src),
2755 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2756 [(set VR128:$dst,
2757 (IntId128
2758 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002759}
2760
2761/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002762multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2763 Intrinsic IntId64, Intrinsic IntId128> {
2764 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2765 (ins VR64:$src),
2766 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2767 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002768
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002769 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2770 (ins i64mem:$src),
2771 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2772 [(set VR64:$dst,
2773 (IntId64
2774 (bitconvert (memopv2i32 addr:$src))))]>;
2775
2776 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2777 (ins VR128:$src),
2778 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2779 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2780 OpSize;
2781
2782 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2783 (ins i128mem:$src),
2784 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2785 [(set VR128:$dst,
2786 (IntId128
2787 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002788}
2789
2790defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2791 int_x86_ssse3_pabs_b,
2792 int_x86_ssse3_pabs_b_128>;
2793defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2794 int_x86_ssse3_pabs_w,
2795 int_x86_ssse3_pabs_w_128>;
2796defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2797 int_x86_ssse3_pabs_d,
2798 int_x86_ssse3_pabs_d_128>;
2799
2800/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002801let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002802 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2803 Intrinsic IntId64, Intrinsic IntId128,
2804 bit Commutable = 0> {
2805 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2806 (ins VR64:$src1, VR64:$src2),
2807 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2808 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2809 let isCommutable = Commutable;
2810 }
2811 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2812 (ins VR64:$src1, i64mem:$src2),
2813 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2814 [(set VR64:$dst,
2815 (IntId64 VR64:$src1,
2816 (bitconvert (memopv8i8 addr:$src2))))]>;
2817
2818 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2819 (ins VR128:$src1, VR128:$src2),
2820 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2821 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2822 OpSize {
2823 let isCommutable = Commutable;
2824 }
2825 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2826 (ins VR128:$src1, i128mem:$src2),
2827 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2828 [(set VR128:$dst,
2829 (IntId128 VR128:$src1,
2830 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2831 }
2832}
2833
2834/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002835let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002836 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2837 Intrinsic IntId64, Intrinsic IntId128,
2838 bit Commutable = 0> {
2839 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2840 (ins VR64:$src1, VR64:$src2),
2841 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2842 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2843 let isCommutable = Commutable;
2844 }
2845 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2846 (ins VR64:$src1, i64mem:$src2),
2847 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2848 [(set VR64:$dst,
2849 (IntId64 VR64:$src1,
2850 (bitconvert (memopv4i16 addr:$src2))))]>;
2851
2852 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2853 (ins VR128:$src1, VR128:$src2),
2854 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2855 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2856 OpSize {
2857 let isCommutable = Commutable;
2858 }
2859 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2860 (ins VR128:$src1, i128mem:$src2),
2861 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2862 [(set VR128:$dst,
2863 (IntId128 VR128:$src1,
2864 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2865 }
2866}
2867
2868/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002869let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002870 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2871 Intrinsic IntId64, Intrinsic IntId128,
2872 bit Commutable = 0> {
2873 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2874 (ins VR64:$src1, VR64:$src2),
2875 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2876 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2877 let isCommutable = Commutable;
2878 }
2879 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2880 (ins VR64:$src1, i64mem:$src2),
2881 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2882 [(set VR64:$dst,
2883 (IntId64 VR64:$src1,
2884 (bitconvert (memopv2i32 addr:$src2))))]>;
2885
2886 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2887 (ins VR128:$src1, VR128:$src2),
2888 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2889 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2890 OpSize {
2891 let isCommutable = Commutable;
2892 }
2893 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2894 (ins VR128:$src1, i128mem:$src2),
2895 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2896 [(set VR128:$dst,
2897 (IntId128 VR128:$src1,
2898 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2899 }
2900}
2901
2902defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2903 int_x86_ssse3_phadd_w,
Evan Cheng944e4412008-06-16 21:16:24 +00002904 int_x86_ssse3_phadd_w_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002905defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2906 int_x86_ssse3_phadd_d,
Evan Cheng944e4412008-06-16 21:16:24 +00002907 int_x86_ssse3_phadd_d_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002908defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2909 int_x86_ssse3_phadd_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002910 int_x86_ssse3_phadd_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002911defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2912 int_x86_ssse3_phsub_w,
2913 int_x86_ssse3_phsub_w_128>;
2914defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2915 int_x86_ssse3_phsub_d,
2916 int_x86_ssse3_phsub_d_128>;
2917defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2918 int_x86_ssse3_phsub_sw,
2919 int_x86_ssse3_phsub_sw_128>;
2920defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2921 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng944e4412008-06-16 21:16:24 +00002922 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling98680292007-08-10 06:22:27 +00002923defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2924 int_x86_ssse3_pmul_hr_sw,
2925 int_x86_ssse3_pmul_hr_sw_128, 1>;
2926defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2927 int_x86_ssse3_pshuf_b,
2928 int_x86_ssse3_pshuf_b_128>;
2929defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2930 int_x86_ssse3_psign_b,
2931 int_x86_ssse3_psign_b_128>;
2932defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2933 int_x86_ssse3_psign_w,
2934 int_x86_ssse3_psign_w_128>;
Evan Chengabfed472009-05-28 18:48:53 +00002935defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling98680292007-08-10 06:22:27 +00002936 int_x86_ssse3_psign_d,
2937 int_x86_ssse3_psign_d_128>;
2938
Evan Cheng3ea4d672008-03-05 08:19:16 +00002939let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002940 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002941 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002942 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002943 []>;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002944 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002945 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002946 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002947 []>;
Bill Wendling98680292007-08-10 06:22:27 +00002948
Bill Wendling1dc817c2007-08-10 09:00:17 +00002949 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002950 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002951 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002952 []>, OpSize;
Dan Gohmanbcb9d462008-05-28 01:50:19 +00002953 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb02aec52009-11-20 22:28:42 +00002954 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002955 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng06cd2072009-10-28 06:30:34 +00002956 []>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002957}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002958
Nate Begeman080f8e22009-10-19 02:17:23 +00002959// palignr patterns.
Sean Callananb02aec52009-11-20 22:28:42 +00002960def : Pat<(int_x86_ssse3_palign_r VR64:$src1, VR64:$src2, (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002961 (PALIGNR64rr VR64:$src1, VR64:$src2, (BYTE_imm imm:$src3))>,
2962 Requires<[HasSSSE3]>;
2963def : Pat<(int_x86_ssse3_palign_r VR64:$src1,
2964 (memop64 addr:$src2),
Sean Callananb02aec52009-11-20 22:28:42 +00002965 (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002966 (PALIGNR64rm VR64:$src1, addr:$src2, (BYTE_imm imm:$src3))>,
2967 Requires<[HasSSSE3]>;
2968
Sean Callananb02aec52009-11-20 22:28:42 +00002969def : Pat<(int_x86_ssse3_palign_r_128 VR128:$src1, VR128:$src2, (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002970 (PALIGNR128rr VR128:$src1, VR128:$src2, (BYTE_imm imm:$src3))>,
2971 Requires<[HasSSSE3]>;
2972def : Pat<(int_x86_ssse3_palign_r_128 VR128:$src1,
2973 (memopv2i64 addr:$src2),
Sean Callananb02aec52009-11-20 22:28:42 +00002974 (i8 imm:$src3)),
Evan Cheng06cd2072009-10-28 06:30:34 +00002975 (PALIGNR128rm VR128:$src1, addr:$src2, (BYTE_imm imm:$src3))>,
2976 Requires<[HasSSSE3]>;
2977
Nate Begeman080f8e22009-10-19 02:17:23 +00002978let AddedComplexity = 5 in {
2979def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2980 (PALIGNR128rr VR128:$src2, VR128:$src1,
2981 (SHUFFLE_get_palign_imm VR128:$src3))>,
2982 Requires<[HasSSSE3]>;
2983def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2984 (PALIGNR128rr VR128:$src2, VR128:$src1,
2985 (SHUFFLE_get_palign_imm VR128:$src3))>,
2986 Requires<[HasSSSE3]>;
2987def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2988 (PALIGNR128rr VR128:$src2, VR128:$src1,
2989 (SHUFFLE_get_palign_imm VR128:$src3))>,
2990 Requires<[HasSSSE3]>;
2991def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2992 (PALIGNR128rr VR128:$src2, VR128:$src1,
2993 (SHUFFLE_get_palign_imm VR128:$src3))>,
2994 Requires<[HasSSSE3]>;
Eric Christopherf3650292009-11-07 08:45:53 +00002995}
Nate Begeman080f8e22009-10-19 02:17:23 +00002996
Nate Begeman2c87c422009-02-23 08:49:38 +00002997def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2998 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2999def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
3000 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
3001
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003002//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003003// Non-Instruction Patterns
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003004//===---------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003005
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003006// extload f32 -> f64. This matches load+fextend because we have a hack in
3007// the isel (PreprocessForFPConvert) that can introduce loads after dag
3008// combine.
Chris Lattnerdec9cb52008-01-24 08:07:48 +00003009// Since these loads aren't folded into the fextend, we have to match it
3010// explicitly here.
3011let Predicates = [HasSSE2] in
3012 def : Pat<(fextend (loadf32 addr:$src)),
3013 (CVTSS2SDrm addr:$src)>;
3014
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003015// bit_convert
3016let Predicates = [HasSSE2] in {
3017 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3018 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3019 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3020 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3021 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3022 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3023 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3024 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3025 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3026 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3027 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3028 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3029 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3030 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3031 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3032 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3033 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3034 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3035 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3036 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3037 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3038 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3039 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3040 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3041 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3042 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3043 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3044 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3045 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3046 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3047}
3048
3049// Move scalar to XMM zero-extended
3050// movd to XMM register zero-extends
3051let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chenge9b9c672008-05-09 21:53:03 +00003053def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003055def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00003056 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE1]>;
Evan Chenge259e872008-05-09 23:37:55 +00003057def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00003058 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Evan Cheng7fe0ff02008-07-10 01:08:23 +00003059def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Anders Carlssonfd7e4502008-10-07 16:14:11 +00003060 (MOVLPSrr (V_SET0), VR128:$src)>, Requires<[HasSSE1]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061}
3062
3063// Splat v2f64 / v2i64
3064let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003065def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003067def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003068 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003069def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003070 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003071def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
3073}
3074
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003075// Special unary SHUFPSrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00003076def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3077 (SHUFPSrri VR128:$src1, VR128:$src1,
3078 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003079 Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003080let AddedComplexity = 5 in
3081def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3082 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3083 Requires<[HasSSE2]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00003084// Special unary SHUFPDrri case.
Nate Begeman543d2142009-04-27 18:41:29 +00003085def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003086 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00003087 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3088 Requires<[HasSSE2]>;
3089// Special unary SHUFPDrri case.
3090def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003091 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman543d2142009-04-27 18:41:29 +00003092 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7dc19012007-08-02 21:17:01 +00003093 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman543d2142009-04-27 18:41:29 +00003095def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3096 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003097 Requires<[HasSSE2]>;
Evan Cheng13559d62008-09-26 23:41:32 +00003098
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003099// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman543d2142009-04-27 18:41:29 +00003100def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003101 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003102 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003103 Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003104def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003105 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003106 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003107 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003108// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman543d2142009-04-27 18:41:29 +00003109def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003110 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman543d2142009-04-27 18:41:29 +00003111 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003112 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003113
3114// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00003115let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003116def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3117 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003118 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003119def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3120 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003121 Requires<[OptForSpeed, HasSSE2]>;
3122}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003123let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003124def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003125 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003126def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003127 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003128def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003129 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003130def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003131 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132}
3133
3134// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Cheng13559d62008-09-26 23:41:32 +00003135let AddedComplexity = 15 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003136def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3137 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003138 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003139def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3140 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng13559d62008-09-26 23:41:32 +00003141 Requires<[OptForSpeed, HasSSE2]>;
3142}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003143let AddedComplexity = 10 in {
Nate Begeman543d2142009-04-27 18:41:29 +00003144def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003145 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003146def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003147 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003148def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003149 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003150def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Evan Cheng09d45072008-09-26 21:26:30 +00003151 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003152}
3153
Evan Cheng13559d62008-09-26 23:41:32 +00003154let AddedComplexity = 20 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003155// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begemanb13034d2009-11-07 23:17:15 +00003156def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
3158
3159// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003160def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003161 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
3162
3163// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003164def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003165 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman543d2142009-04-27 18:41:29 +00003166def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003167 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
3168}
3169
3170let AddedComplexity = 20 in {
3171// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003172def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003173 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003174def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003175 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003176def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003177 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003178def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003179 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003180}
3181
Evan Cheng2b2a7012008-05-23 21:23:16 +00003182// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman543d2142009-04-27 18:41:29 +00003183def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003184 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003185def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003186 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003187def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3188 addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003189 (MOVLPSmr addr:$src1, VR128:$src2)>, Requires<[HasSSE1]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003190def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Evan Cheng2b2a7012008-05-23 21:23:16 +00003191 (MOVLPDmr addr:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2b2a7012008-05-23 21:23:16 +00003192
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003193let AddedComplexity = 15 in {
3194// Setting the lowest element in the vector.
Nate Begeman543d2142009-04-27 18:41:29 +00003195def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003196 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003197def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3199
3200// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
Nate Begeman543d2142009-04-27 18:41:29 +00003201def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003202 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Nate Begeman543d2142009-04-27 18:41:29 +00003203def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003204 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3205}
3206
Eli Friedman27d19742009-06-19 07:00:55 +00003207// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3208// fall back to this for SSE1)
3209def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003210 (SHUFPSrri VR128:$src2, VR128:$src1,
Eli Friedman27d19742009-06-19 07:00:55 +00003211 (SHUFFLE_get_shuf_imm VR128:$src3))>, Requires<[HasSSE1]>;
3212
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003213// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003214let AddedComplexity = 15 in
Nate Begeman543d2142009-04-27 18:41:29 +00003215def : Pat<(v2f64 (movl immAllZerosV_bc, VR128:$src)),
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003216 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chenge9b9c672008-05-09 21:53:03 +00003217def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengd09a8a02008-05-08 22:35:02 +00003218 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003219
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003220// Some special case pandn patterns.
3221def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3222 VR128:$src2)),
3223 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3224def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3225 VR128:$src2)),
3226 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3227def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3228 VR128:$src2)),
3229 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3230
3231def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003232 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003233 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3234def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003235 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003236 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3237def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003238 (memop addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003239 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3240
Nate Begeman78246ca2007-11-17 03:58:34 +00003241// vector -> vector casts
3242def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3243 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3244def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3245 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedman7fa52ca2008-09-05 23:07:03 +00003246def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3247 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3248def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3249 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman78246ca2007-11-17 03:58:34 +00003250
Evan Cheng51a49b22007-07-20 00:27:43 +00003251// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003252def : Pat<(alignedloadv4i32 addr:$src),
3253 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3254def : Pat<(loadv4i32 addr:$src),
3255 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003256def : Pat<(alignedloadv2i64 addr:$src),
3257 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3258def : Pat<(loadv2i64 addr:$src),
3259 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3260
3261def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3262 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3263def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3264 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3265def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3266 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3267def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3268 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3269def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3270 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3271def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3272 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3273def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3274 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3275def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3276 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003277
Nate Begemanb2975562008-02-03 07:18:54 +00003278//===----------------------------------------------------------------------===//
3279// SSE4.1 Instructions
3280//===----------------------------------------------------------------------===//
3281
Dale Johannesena7d2b442008-10-10 23:51:03 +00003282multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begemanb2975562008-02-03 07:18:54 +00003283 string OpcodeStr,
Nate Begemanb2975562008-02-03 07:18:54 +00003284 Intrinsic V4F32Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003285 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003286 // Intrinsic operation, reg.
Nate Begemanb2975562008-02-03 07:18:54 +00003287 // Vector intrinsic operation, reg
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003288 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003289 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003290 !strconcat(OpcodeStr,
3291 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003292 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3293 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003294
3295 // Vector intrinsic operation, mem
Evan Chengd3f27fb2009-12-18 07:40:29 +00003296 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003297 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003298 !strconcat(OpcodeStr,
3299 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003300 [(set VR128:$dst,
3301 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Chengd3f27fb2009-12-18 07:40:29 +00003302 TA, OpSize,
Evan Chengd53fca12009-12-22 17:47:23 +00003303 Requires<[HasSSE41]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003304
Nate Begemanb2975562008-02-03 07:18:54 +00003305 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003306 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003307 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003308 !strconcat(OpcodeStr,
3309 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003310 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3311 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003312
3313 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003314 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003315 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003316 !strconcat(OpcodeStr,
3317 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng00b66ef2008-05-23 00:37:07 +00003318 [(set VR128:$dst,
3319 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003320 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003321}
3322
Dale Johannesena7d2b442008-10-10 23:51:03 +00003323let Constraints = "$src1 = $dst" in {
3324multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3325 string OpcodeStr,
3326 Intrinsic F32Int,
3327 Intrinsic F64Int> {
3328 // Intrinsic operation, reg.
3329 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003330 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003331 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3332 !strconcat(OpcodeStr,
3333 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003334 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003335 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3336 OpSize;
3337
3338 // Intrinsic operation, mem.
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003339 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3340 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003341 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003342 !strconcat(OpcodeStr,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003343 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003344 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003345 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3346 OpSize;
3347
3348 // Intrinsic operation, reg.
3349 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003350 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003351 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3352 !strconcat(OpcodeStr,
3353 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003354 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003355 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3356 OpSize;
3357
3358 // Intrinsic operation, mem.
3359 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003360 (outs VR128:$dst),
Dale Johannesena7d2b442008-10-10 23:51:03 +00003361 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3362 !strconcat(OpcodeStr,
3363 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003364 [(set VR128:$dst,
Dale Johannesena7d2b442008-10-10 23:51:03 +00003365 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3366 OpSize;
3367}
3368}
3369
Nate Begemanb2975562008-02-03 07:18:54 +00003370// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesena7d2b442008-10-10 23:51:03 +00003371defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3372 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3373defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3374 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003375
3376// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3377multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3378 Intrinsic IntId128> {
3379 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3380 (ins VR128:$src),
3381 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3382 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3383 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3384 (ins i128mem:$src),
3385 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3386 [(set VR128:$dst,
3387 (IntId128
3388 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3389}
3390
3391defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3392 int_x86_sse41_phminposuw>;
3393
3394/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003395let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003396 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3397 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003398 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3399 (ins VR128:$src1, VR128:$src2),
3400 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3401 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3402 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003403 let isCommutable = Commutable;
3404 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003405 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3406 (ins VR128:$src1, i128mem:$src2),
3407 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3408 [(set VR128:$dst,
3409 (IntId128 VR128:$src1,
3410 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003411 }
3412}
3413
3414defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3415 int_x86_sse41_pcmpeqq, 1>;
3416defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3417 int_x86_sse41_packusdw, 0>;
3418defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3419 int_x86_sse41_pminsb, 1>;
3420defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3421 int_x86_sse41_pminsd, 1>;
3422defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3423 int_x86_sse41_pminud, 1>;
3424defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3425 int_x86_sse41_pminuw, 1>;
3426defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3427 int_x86_sse41_pmaxsb, 1>;
3428defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3429 int_x86_sse41_pmaxsd, 1>;
3430defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3431 int_x86_sse41_pmaxud, 1>;
3432defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3433 int_x86_sse41_pmaxuw, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003434
Mon P Wang14edb092008-12-18 21:42:19 +00003435defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3436
Nate Begeman03605a02008-07-17 16:51:19 +00003437def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3438 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3439def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3440 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3441
Nate Begeman58057962008-02-09 01:38:08 +00003442/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003443let Constraints = "$src1 = $dst" in {
Dan Gohmane3731f52008-05-23 17:49:40 +00003444 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3445 SDNode OpNode, Intrinsic IntId128,
3446 bit Commutable = 0> {
Nate Begeman58057962008-02-09 01:38:08 +00003447 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3448 (ins VR128:$src1, VR128:$src2),
3449 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmane3731f52008-05-23 17:49:40 +00003450 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3451 VR128:$src2))]>, OpSize {
Nate Begeman58057962008-02-09 01:38:08 +00003452 let isCommutable = Commutable;
3453 }
3454 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3455 (ins VR128:$src1, VR128:$src2),
3456 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3457 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3458 OpSize {
3459 let isCommutable = Commutable;
3460 }
3461 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3462 (ins VR128:$src1, i128mem:$src2),
3463 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3464 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003465 (OpNode VR128:$src1, (memop addr:$src2)))]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003466 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3467 (ins VR128:$src1, i128mem:$src2),
3468 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3469 [(set VR128:$dst,
Evan Cheng00b66ef2008-05-23 00:37:07 +00003470 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman58057962008-02-09 01:38:08 +00003471 OpSize;
3472 }
3473}
Dan Gohmane3731f52008-05-23 17:49:40 +00003474defm PMULLD : SS41I_binop_patint<0x40, "pmulld", v4i32, mul,
Nate Begeman58057962008-02-09 01:38:08 +00003475 int_x86_sse41_pmulld, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003476
Evan Cheng78d00612008-03-14 07:39:27 +00003477/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003478let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003479 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3480 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003481 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003482 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003483 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003484 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003485 [(set VR128:$dst,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003486 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3487 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003488 let isCommutable = Commutable;
3489 }
Evan Cheng78d00612008-03-14 07:39:27 +00003490 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003491 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3492 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003493 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003494 [(set VR128:$dst,
3495 (IntId128 VR128:$src1,
3496 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3497 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003498 }
3499}
3500
3501defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3502 int_x86_sse41_blendps, 0>;
3503defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3504 int_x86_sse41_blendpd, 0>;
3505defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3506 int_x86_sse41_pblendw, 0>;
3507defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3508 int_x86_sse41_dpps, 1>;
3509defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3510 int_x86_sse41_dppd, 1>;
3511defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Evan Cheng81ed9852008-06-16 20:25:59 +00003512 int_x86_sse41_mpsadbw, 1>;
Nate Begeman58057962008-02-09 01:38:08 +00003513
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003514
Evan Cheng78d00612008-03-14 07:39:27 +00003515/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003516let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003517 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3518 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3519 (ins VR128:$src1, VR128:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003520 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003521 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3522 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3523 OpSize;
3524
3525 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3526 (ins VR128:$src1, i128mem:$src2),
3527 !strconcat(OpcodeStr,
3528 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3529 [(set VR128:$dst,
3530 (IntId VR128:$src1,
3531 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3532 }
3533}
3534
3535defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3536defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3537defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3538
3539
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003540multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3541 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3542 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3543 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3544
3545 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3546 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003547 [(set VR128:$dst,
3548 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3549 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003550}
3551
3552defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3553defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3554defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3555defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3556defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3557defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3558
Evan Cheng56ec77b2008-09-24 23:27:55 +00003559// Common patterns involving scalar load.
3560def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3561 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3562def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3563 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3564
3565def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3566 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3567def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3568 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3569
3570def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3571 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3572def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3573 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3574
3575def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3576 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3577def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3578 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3579
3580def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3581 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3582def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3583 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3584
3585def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3586 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3587def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3588 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3589
3590
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003591multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3592 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3593 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3594 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3595
3596 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3597 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003598 [(set VR128:$dst,
3599 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3600 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003601}
3602
3603defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3604defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3605defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3606defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3607
Evan Cheng56ec77b2008-09-24 23:27:55 +00003608// Common patterns involving scalar load
3609def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003610 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003611def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003612 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003613
3614def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003615 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003616def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003617 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003618
3619
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003620multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3621 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3622 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3623 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3624
Evan Cheng56ec77b2008-09-24 23:27:55 +00003625 // Expecting a i16 load any extended to i32 value.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003626 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3627 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Cheng56ec77b2008-09-24 23:27:55 +00003628 [(set VR128:$dst, (IntId (bitconvert
3629 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3630 OpSize;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003631}
3632
3633defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman75a89d62009-06-06 05:55:37 +00003634defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003635
Evan Cheng56ec77b2008-09-24 23:27:55 +00003636// Common patterns involving scalar load
3637def : Pat<(int_x86_sse41_pmovsxbq
3638 (bitconvert (v4i32 (X86vzmovl
3639 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003640 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003641
3642def : Pat<(int_x86_sse41_pmovzxbq
3643 (bitconvert (v4i32 (X86vzmovl
3644 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng00a3ec52008-09-25 00:49:51 +00003645 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Cheng56ec77b2008-09-24 23:27:55 +00003646
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003647
Nate Begemand77e59e2008-02-11 04:19:36 +00003648/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3649multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003650 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003651 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003652 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003653 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003654 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3655 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003656 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003657 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003658 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003659 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003660 []>, OpSize;
3661// FIXME:
3662// There's an AssertZext in the way of writing the store pattern
3663// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003664}
3665
Nate Begemand77e59e2008-02-11 04:19:36 +00003666defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003667
Nate Begemand77e59e2008-02-11 04:19:36 +00003668
3669/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3670multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003671 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003672 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003673 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003674 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3675 []>, OpSize;
3676// FIXME:
3677// There's an AssertZext in the way of writing the store pattern
3678// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3679}
3680
3681defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3682
3683
3684/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3685multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003686 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003687 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003688 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003689 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3690 [(set GR32:$dst,
3691 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003692 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003693 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003694 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003695 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3696 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3697 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003698}
3699
Nate Begemand77e59e2008-02-11 04:19:36 +00003700defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003701
Nate Begemand77e59e2008-02-11 04:19:36 +00003702
Evan Cheng6c249332008-03-24 21:52:23 +00003703/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3704/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003705multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003706 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003707 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003708 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003709 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003710 [(set GR32:$dst,
3711 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003712 OpSize;
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003713 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003714 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003715 !strconcat(OpcodeStr,
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003716 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003717 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003718 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003719}
3720
Nate Begemand77e59e2008-02-11 04:19:36 +00003721defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003722
Dan Gohmana41862a2008-08-08 18:30:21 +00003723// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3724def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3725 imm:$src2))),
3726 addr:$dst),
3727 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3728 Requires<[HasSSE41]>;
3729
Evan Cheng3ea4d672008-03-05 08:19:16 +00003730let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003731 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003732 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003733 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003734 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003735 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003736 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003737 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003738 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003739 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3740 !strconcat(OpcodeStr,
3741 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003742 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003743 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3744 imm:$src3))]>, OpSize;
3745 }
3746}
3747
3748defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3749
Evan Cheng3ea4d672008-03-05 08:19:16 +00003750let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003751 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003752 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003753 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003754 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003755 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003756 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003757 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3758 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003759 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003760 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3761 !strconcat(OpcodeStr,
3762 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003763 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00003764 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3765 imm:$src3)))]>, OpSize;
3766 }
3767}
3768
3769defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3770
Eric Christophera0443602009-07-23 02:22:41 +00003771// insertps has a few different modes, there's the first two here below which
3772// are optimized inserts that won't zero arbitrary elements in the destination
3773// vector. The next one matches the intrinsic and could zero arbitrary elements
3774// in the target vector.
Evan Cheng3ea4d672008-03-05 08:19:16 +00003775let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003776 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherefb657e2009-07-24 00:33:09 +00003777 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3778 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003779 !strconcat(OpcodeStr,
Nate Begemand77e59e2008-02-11 04:19:36 +00003780 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003781 [(set VR128:$dst,
3782 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan2c48df22009-12-18 00:01:26 +00003783 OpSize;
Eric Christopherefb657e2009-07-24 00:33:09 +00003784 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003785 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3786 !strconcat(OpcodeStr,
3787 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher7f2d4f42009-07-31 20:07:27 +00003788 [(set VR128:$dst,
Eric Christopherefb657e2009-07-24 00:33:09 +00003789 (X86insrtps VR128:$src1,
3790 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begemand77e59e2008-02-11 04:19:36 +00003791 imm:$src3))]>, OpSize;
3792 }
3793}
3794
Evan Chengc2054be2008-03-26 08:11:49 +00003795defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003796
Eric Christopherefb657e2009-07-24 00:33:09 +00003797def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3798 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3799
Eric Christopher95d79262009-07-29 00:28:05 +00003800// ptest instruction we'll lower to this in X86ISelLowering primarily from
3801// the intel intrinsic that corresponds to this.
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003802let Defs = [EFLAGS] in {
3803def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003804 "ptest \t{$src2, $src1|$src1, $src2}",
3805 [(X86ptest VR128:$src1, VR128:$src2),
3806 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003807def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher95d79262009-07-29 00:28:05 +00003808 "ptest \t{$src2, $src1|$src1, $src2}",
3809 [(X86ptest VR128:$src1, (load addr:$src2)),
3810 (implicit EFLAGS)]>, OpSize;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003811}
3812
3813def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3814 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderbye6b2a5d2010-02-10 00:10:31 +00003815 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3816 OpSize;
Nate Begeman03605a02008-07-17 16:51:19 +00003817
Eric Christopher22a39402009-08-18 22:50:32 +00003818
3819//===----------------------------------------------------------------------===//
3820// SSE4.2 Instructions
3821//===----------------------------------------------------------------------===//
3822
Nate Begeman03605a02008-07-17 16:51:19 +00003823/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3824let Constraints = "$src1 = $dst" in {
3825 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3826 Intrinsic IntId128, bit Commutable = 0> {
3827 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3828 (ins VR128:$src1, VR128:$src2),
3829 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3830 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3831 OpSize {
3832 let isCommutable = Commutable;
3833 }
3834 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3835 (ins VR128:$src1, i128mem:$src2),
3836 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3837 [(set VR128:$dst,
3838 (IntId128 VR128:$src1,
3839 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3840 }
3841}
3842
Nate Begeman235666b2008-07-17 17:04:58 +00003843defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman03605a02008-07-17 16:51:19 +00003844
3845def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3846 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3847def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3848 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003849
3850// crc intrinsic instruction
3851// This set of instructions are only rm, the only difference is the size
3852// of r and m.
3853let Constraints = "$src1 = $dst" in {
Eric Christopher85f187b2009-08-10 21:48:58 +00003854 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003855 (ins GR32:$src1, i8mem:$src2),
3856 "crc32 \t{$src2, $src1|$src1, $src2}",
3857 [(set GR32:$dst,
3858 (int_x86_sse42_crc32_8 GR32:$src1,
3859 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003860 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003861 (ins GR32:$src1, GR8:$src2),
3862 "crc32 \t{$src2, $src1|$src1, $src2}",
3863 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003864 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003865 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003866 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003867 (ins GR32:$src1, i16mem:$src2),
3868 "crc32 \t{$src2, $src1|$src1, $src2}",
3869 [(set GR32:$dst,
3870 (int_x86_sse42_crc32_16 GR32:$src1,
3871 (load addr:$src2)))]>,
3872 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003873 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003874 (ins GR32:$src1, GR16:$src2),
3875 "crc32 \t{$src2, $src1|$src1, $src2}",
3876 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003877 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003878 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003879 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003880 (ins GR32:$src1, i32mem:$src2),
3881 "crc32 \t{$src2, $src1|$src1, $src2}",
3882 [(set GR32:$dst,
3883 (int_x86_sse42_crc32_32 GR32:$src1,
3884 (load addr:$src2)))]>, OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003885 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003886 (ins GR32:$src1, GR32:$src2),
3887 "crc32 \t{$src2, $src1|$src1, $src2}",
3888 [(set GR32:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003889 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003890 OpSize;
Eric Christopher85f187b2009-08-10 21:48:58 +00003891 def CRC64m64 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003892 (ins GR64:$src1, i64mem:$src2),
3893 "crc32 \t{$src2, $src1|$src1, $src2}",
3894 [(set GR64:$dst,
3895 (int_x86_sse42_crc32_64 GR64:$src1,
3896 (load addr:$src2)))]>,
3897 OpSize, REX_W;
Eric Christopher85f187b2009-08-10 21:48:58 +00003898 def CRC64r64 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
Eric Christopherb5f948c2009-08-08 21:55:08 +00003899 (ins GR64:$src1, GR64:$src2),
3900 "crc32 \t{$src2, $src1|$src1, $src2}",
3901 [(set GR64:$dst,
Eric Christopher85f187b2009-08-10 21:48:58 +00003902 (int_x86_sse42_crc32_64 GR64:$src1, GR64:$src2))]>,
Eric Christopherb5f948c2009-08-08 21:55:08 +00003903 OpSize, REX_W;
Eric Christopherb5f948c2009-08-08 21:55:08 +00003904}
Eric Christopher22a39402009-08-18 22:50:32 +00003905
3906// String/text processing instructions.
Dan Gohman30afe012009-10-29 18:10:34 +00003907let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopher22a39402009-08-18 22:50:32 +00003908def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003909 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3910 "#PCMPISTRM128rr PSEUDO!",
3911 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3912 imm:$src3))]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003913def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003914 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3915 "#PCMPISTRM128rm PSEUDO!",
3916 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3917 imm:$src3))]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003918}
3919
3920let Defs = [XMM0, EFLAGS] in {
3921def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003922 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3923 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003924def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003925 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3926 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003927}
3928
Sean Callanan2c48df22009-12-18 00:01:26 +00003929let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopher22a39402009-08-18 22:50:32 +00003930def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003931 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3932 "#PCMPESTRM128rr PSEUDO!",
3933 [(set VR128:$dst,
3934 (int_x86_sse42_pcmpestrm128
3935 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3936
Eric Christopher22a39402009-08-18 22:50:32 +00003937def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan2c48df22009-12-18 00:01:26 +00003938 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3939 "#PCMPESTRM128rm PSEUDO!",
3940 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3941 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
3942 OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003943}
3944
3945let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callananc5a05b72009-08-20 18:24:27 +00003946def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003947 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3948 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callananc5a05b72009-08-20 18:24:27 +00003949def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003950 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3951 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003952}
3953
3954let Defs = [ECX, EFLAGS] in {
3955 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Sean Callanan2c48df22009-12-18 00:01:26 +00003956 def rr : SS42AI<0x63, MRMSrcReg, (outs),
3957 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3958 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3959 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3960 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003961 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003962 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3963 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3964 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3965 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003966 }
3967}
3968
3969defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3970defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3971defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3972defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3973defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3974defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3975
3976let Defs = [ECX, EFLAGS] in {
3977let Uses = [EAX, EDX] in {
3978 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3979 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003980 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3981 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3982 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
3983 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003984 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan2c48df22009-12-18 00:01:26 +00003985 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3986 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
3987 [(set ECX,
3988 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
3989 (implicit EFLAGS)]>, OpSize;
Eric Christopher22a39402009-08-18 22:50:32 +00003990 }
3991}
3992}
3993
3994defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
3995defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
3996defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
3997defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
3998defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
3999defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;