blob: 97400430d2052189b232fcd26cb17415898ab6c8 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/SSARegMap.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000025#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000026#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000029#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000030#include "llvm/ADT/BitVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/ADT/Statistic.h"
32#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000033#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000034#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000035using namespace llvm;
36
Chris Lattnercd3245a2006-12-19 22:41:21 +000037STATISTIC(NumSpills, "Number of register spills");
Evan Cheng2638e1a2007-03-20 08:13:50 +000038STATISTIC(NumReMats, "Number of re-materialization");
Evan Chengb6ca4b32007-08-14 23:25:37 +000039STATISTIC(NumDRM , "Number of re-materializable defs elided");
Chris Lattnercd3245a2006-12-19 22:41:21 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
42STATISTIC(NumReused, "Number of values reused");
43STATISTIC(NumDSE , "Number of dead stores elided");
44STATISTIC(NumDCE , "Number of copies elided");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000045
Chris Lattnercd3245a2006-12-19 22:41:21 +000046namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000047 enum SpillerName { simple, local };
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +000048
Andrew Lenharthed41f1b2006-07-20 17:28:38 +000049 static cl::opt<SpillerName>
Chris Lattner8c4d88d2004-09-30 01:54:45 +000050 SpillerOpt("spiller",
Chris Lattner7fb64342004-10-01 19:04:51 +000051 cl::desc("Spiller to use: (default: local)"),
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 cl::Prefix,
53 cl::values(clEnumVal(simple, " simple spiller"),
54 clEnumVal(local, " local spiller"),
55 clEnumValEnd),
Chris Lattner7fb64342004-10-01 19:04:51 +000056 cl::init(local));
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000057}
58
Chris Lattner8c4d88d2004-09-30 01:54:45 +000059//===----------------------------------------------------------------------===//
60// VirtRegMap implementation
61//===----------------------------------------------------------------------===//
62
Chris Lattner29268692006-09-05 02:12:02 +000063VirtRegMap::VirtRegMap(MachineFunction &mf)
64 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000065 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000066 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd120ffd2007-12-05 10:24:35 +000067 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1) {
Chris Lattner29268692006-09-05 02:12:02 +000068 grow();
69}
70
Chris Lattner8c4d88d2004-09-30 01:54:45 +000071void VirtRegMap::grow() {
Evan Cheng549f27d32007-08-13 23:45:17 +000072 unsigned LastVirtReg = MF.getSSARegMap()->getLastVirtReg();
73 Virt2PhysMap.grow(LastVirtReg);
74 Virt2StackSlotMap.grow(LastVirtReg);
75 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000076 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000077 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000078 ReMatMap.grow(LastVirtReg);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000079}
80
Chris Lattner8c4d88d2004-09-30 01:54:45 +000081int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
82 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000083 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000084 "attempt to assign stack slot to already spilled register");
Chris Lattner7f690e62004-09-30 02:15:18 +000085 const TargetRegisterClass* RC = MF.getSSARegMap()->getRegClass(virtReg);
86 int frameIndex = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
87 RC->getAlignment());
88 Virt2StackSlotMap[virtReg] = frameIndex;
Chris Lattner8c4d88d2004-09-30 01:54:45 +000089 ++NumSpills;
90 return frameIndex;
91}
92
93void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int frameIndex) {
94 assert(MRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000095 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000096 "attempt to assign stack slot to already spilled register");
Evan Cheng91935142007-04-04 07:40:01 +000097 assert((frameIndex >= 0 ||
98 (frameIndex >= MF.getFrameInfo()->getObjectIndexBegin())) &&
99 "illegal fixed frame index");
Chris Lattner7f690e62004-09-30 02:15:18 +0000100 Virt2StackSlotMap[virtReg] = frameIndex;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000101}
102
Evan Cheng2638e1a2007-03-20 08:13:50 +0000103int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
104 assert(MRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000105 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000106 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000107 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000108 return ReMatId++;
109}
110
Evan Cheng549f27d32007-08-13 23:45:17 +0000111void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
112 assert(MRegisterInfo::isVirtualRegister(virtReg));
113 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
114 "attempt to assign re-mat id to already spilled register");
115 Virt2ReMatIdMap[virtReg] = id;
116}
117
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000118void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000119 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000120 // Move previous memory references folded to new instruction.
121 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000122 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000123 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
124 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000125 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000126 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000127
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000128 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000129 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000130}
131
Evan Cheng7f566252007-10-13 02:50:24 +0000132void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
133 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
134 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
135}
136
Chris Lattner7f690e62004-09-30 02:15:18 +0000137void VirtRegMap::print(std::ostream &OS) const {
138 const MRegisterInfo* MRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000139
Chris Lattner7f690e62004-09-30 02:15:18 +0000140 OS << "********** REGISTER MAP **********\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000141 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000142 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i) {
143 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
144 OS << "[reg" << i << " -> " << MRI->getName(Virt2PhysMap[i]) << "]\n";
Misha Brukmanedf128a2005-04-21 22:36:52 +0000145
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000146 }
147
148 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner7f690e62004-09-30 02:15:18 +0000149 e = MF.getSSARegMap()->getLastVirtReg(); i <= e; ++i)
150 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
151 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
152 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000153}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000154
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000155void VirtRegMap::dump() const {
Bill Wendling5c7e3262006-12-17 05:15:13 +0000156 print(DOUT);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000157}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000158
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000159
160//===----------------------------------------------------------------------===//
161// Simple Spiller Implementation
162//===----------------------------------------------------------------------===//
163
164Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000165
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000166namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000167 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000168 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000169 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000170}
171
Chris Lattner35f27052006-05-01 21:16:03 +0000172bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000173 DOUT << "********** REWRITE MACHINE CODE **********\n";
174 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000175 const TargetMachine &TM = MF.getTarget();
176 const MRegisterInfo &MRI = *TM.getRegisterInfo();
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000177
Chris Lattner4ea1b822004-09-30 02:33:48 +0000178 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
179 // each vreg once (in the case where a spilled vreg is used by multiple
180 // operands). This is always smaller than the number of operands to the
181 // current machine instr, so it should be small.
182 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000183
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000184 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
185 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000186 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000187 MachineBasicBlock &MBB = *MBBI;
188 for (MachineBasicBlock::iterator MII = MBB.begin(),
189 E = MBB.end(); MII != E; ++MII) {
190 MachineInstr &MI = *MII;
191 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000192 MachineOperand &MO = MI.getOperand(i);
Chris Lattner886dd912005-04-04 21:35:34 +0000193 if (MO.isRegister() && MO.getReg())
194 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
195 unsigned VirtReg = MO.getReg();
196 unsigned PhysReg = VRM.getPhys(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000197 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000198 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000199 const TargetRegisterClass* RC =
200 MF.getSSARegMap()->getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000201
Chris Lattner886dd912005-04-04 21:35:34 +0000202 if (MO.isUse() &&
203 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
204 == LoadedRegs.end()) {
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000205 MRI.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000206 LoadedRegs.push_back(VirtReg);
207 ++NumLoads;
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000208 DOUT << '\t' << *prior(MII);
Chris Lattner886dd912005-04-04 21:35:34 +0000209 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000210
Chris Lattner886dd912005-04-04 21:35:34 +0000211 if (MO.isDef()) {
Evan Chengd64b5c82007-12-05 03:14:33 +0000212 MRI.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
213 StackSlot, RC);
Chris Lattner886dd912005-04-04 21:35:34 +0000214 ++NumStores;
215 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000216 }
Evan Cheng6c087e52007-04-25 22:13:27 +0000217 MF.setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000218 MI.getOperand(i).setReg(PhysReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000219 } else {
Evan Cheng6c087e52007-04-25 22:13:27 +0000220 MF.setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000221 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000222 }
Chris Lattner886dd912005-04-04 21:35:34 +0000223
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000224 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000225 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000226 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000227 }
228 return true;
229}
230
231//===----------------------------------------------------------------------===//
232// Local Spiller Implementation
233//===----------------------------------------------------------------------===//
234
235namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000236 class AvailableSpills;
237
Chris Lattner7fb64342004-10-01 19:04:51 +0000238 /// LocalSpiller - This spiller does a simple pass over the machine basic
239 /// block to attempt to keep spills in registers as much as possible for
240 /// blocks that have low register pressure (the vreg may be spilled due to
241 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000242 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Evan Cheng32dfbea2007-10-12 08:50:34 +0000243 SSARegMap *RegMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000244 const MRegisterInfo *MRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000245 const TargetInstrInfo *TII;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000246 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000247 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Evan Cheng32dfbea2007-10-12 08:50:34 +0000248 RegMap = MF.getSSARegMap();
Chris Lattner7fb64342004-10-01 19:04:51 +0000249 MRI = MF.getTarget().getRegisterInfo();
250 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000251 DOUT << "\n**** Local spiller rewriting function '"
252 << MF.getFunction()->getName() << "':\n";
David Greene04fa32f2007-09-06 16:36:39 +0000253 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!) ****\n";
254 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000255
Chris Lattner7fb64342004-10-01 19:04:51 +0000256 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
257 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000258 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000259
260 DOUT << "**** Post Machine Instrs ****\n";
261 DEBUG(MF.dump());
262
Chris Lattner7fb64342004-10-01 19:04:51 +0000263 return true;
264 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000265 private:
Evan Cheng66f71632007-10-19 21:23:22 +0000266 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
267 MachineBasicBlock::iterator &MII,
268 std::vector<MachineInstr*> &MaybeDeadStores,
269 AvailableSpills &Spills, BitVector &RegKills,
270 std::vector<MachineOperand*> &KillOps,
271 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000272 void SpillRegToStackSlot(MachineBasicBlock &MBB,
273 MachineBasicBlock::iterator &MII,
274 int Idx, unsigned PhysReg, int StackSlot,
275 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000276 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000277 AvailableSpills &Spills,
278 SmallSet<MachineInstr*, 4> &ReMatDefs,
279 BitVector &RegKills,
280 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000281 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000282 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000283 };
284}
285
Chris Lattner66cf80f2006-02-03 23:13:58 +0000286/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000287/// top down, keep track of which spills slots or remat are available in each
288/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000289///
290/// Note that not all physregs are created equal here. In particular, some
291/// physregs are reloads that we are allowed to clobber or ignore at any time.
292/// Other physregs are values that the register allocated program is using that
293/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000294/// per-stack-slot / remat id basis as the low bit in the value of the
295/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
296/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000297namespace {
298class VISIBILITY_HIDDEN AvailableSpills {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000299 const MRegisterInfo *MRI;
300 const TargetInstrInfo *TII;
301
Evan Cheng549f27d32007-08-13 23:45:17 +0000302 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
303 // or remat'ed virtual register values that are still available, due to being
304 // loaded or stored to, but not invalidated yet.
305 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000306
Evan Cheng549f27d32007-08-13 23:45:17 +0000307 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
308 // indicating which stack slot values are currently held by a physreg. This
309 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
310 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000311 std::multimap<unsigned, int> PhysRegsAvailable;
312
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000313 void disallowClobberPhysRegOnly(unsigned PhysReg);
314
Chris Lattner66cf80f2006-02-03 23:13:58 +0000315 void ClobberPhysRegOnly(unsigned PhysReg);
316public:
317 AvailableSpills(const MRegisterInfo *mri, const TargetInstrInfo *tii)
318 : MRI(mri), TII(tii) {
319 }
320
Evan Cheng91e23902007-02-23 01:13:26 +0000321 const MRegisterInfo *getRegInfo() const { return MRI; }
322
Evan Cheng549f27d32007-08-13 23:45:17 +0000323 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
324 /// available in a physical register, return that PhysReg, otherwise
325 /// return 0.
326 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
327 std::map<int, unsigned>::const_iterator I =
328 SpillSlotsOrReMatsAvailable.find(Slot);
329 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000330 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000331 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000332 return 0;
333 }
Evan Chengde4e9422007-02-25 09:51:27 +0000334
Evan Cheng549f27d32007-08-13 23:45:17 +0000335 /// addAvailable - Mark that the specified stack slot / remat is available in
336 /// the specified physreg. If CanClobber is true, the physreg can be modified
337 /// at any time without changing the semantics of the program.
338 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000339 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000340 // If this stack slot is thought to be available in some other physreg,
341 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000342 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000343
Evan Cheng549f27d32007-08-13 23:45:17 +0000344 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000345 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000346
Evan Cheng549f27d32007-08-13 23:45:17 +0000347 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
348 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000349 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000350 DOUT << "Remembering SS#" << SlotOrReMat;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000351 DOUT << " in physreg " << MRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000352 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000353
Chris Lattner593c9582006-02-03 23:28:46 +0000354 /// canClobberPhysReg - Return true if the spiller is allowed to change the
355 /// value of the specified stackslot register if it desires. The specified
356 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000357 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000358 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
359 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000360 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000361 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000362
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000363 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
364 /// stackslot register. The register is still available but is no longer
365 /// allowed to be modifed.
366 void disallowClobberPhysReg(unsigned PhysReg);
367
Chris Lattner66cf80f2006-02-03 23:13:58 +0000368 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000369 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000370 /// it and any of its aliases.
371 void ClobberPhysReg(unsigned PhysReg);
372
Evan Cheng90a43c32007-08-15 20:20:34 +0000373 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
374 /// slot changes. This removes information about which register the previous
375 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000376 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000377};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000378}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000379
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000380/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
381/// stackslot register. The register is still available but is no longer
382/// allowed to be modifed.
383void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
384 std::multimap<unsigned, int>::iterator I =
385 PhysRegsAvailable.lower_bound(PhysReg);
386 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000387 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000388 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000389 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000390 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000391 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000392 DOUT << "PhysReg " << MRI->getName(PhysReg)
393 << " copied, it is available for use but can no longer be modified\n";
394 }
395}
396
397/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
398/// stackslot register and its aliases. The register and its aliases may
399/// still available but is no longer allowed to be modifed.
400void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
401 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
402 disallowClobberPhysRegOnly(*AS);
403 disallowClobberPhysRegOnly(PhysReg);
404}
405
Chris Lattner66cf80f2006-02-03 23:13:58 +0000406/// ClobberPhysRegOnly - This is called when the specified physreg changes
407/// value. We use this to invalidate any info about stuff we thing lives in it.
408void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
409 std::multimap<unsigned, int>::iterator I =
410 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000411 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000412 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000413 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000414 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000415 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000416 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000417 DOUT << "PhysReg " << MRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000418 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000419 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
420 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000421 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000422 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000423 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000424}
425
Chris Lattner66cf80f2006-02-03 23:13:58 +0000426/// ClobberPhysReg - This is called when the specified physreg changes
427/// value. We use this to invalidate any info about stuff we thing lives in
428/// it and any of its aliases.
429void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000430 for (const unsigned *AS = MRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000431 ClobberPhysRegOnly(*AS);
432 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000433}
434
Evan Cheng90a43c32007-08-15 20:20:34 +0000435/// ModifyStackSlotOrReMat - This method is called when the value in a stack
436/// slot changes. This removes information about which register the previous
437/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000438void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000439 std::map<int, unsigned>::iterator It =
440 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000441 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000442 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000443 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000444
445 // This register may hold the value of multiple stack slots, only remove this
446 // stack slot from the set of values the register contains.
447 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
448 for (; ; ++I) {
449 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
450 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000451 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000452 }
453 PhysRegsAvailable.erase(I);
454}
455
456
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000457
Evan Cheng28bb4622007-07-11 19:17:18 +0000458/// InvalidateKills - MI is going to be deleted. If any of its operands are
459/// marked kill, then invalidate the information.
460static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000461 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000462 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000463 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
464 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000465 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000466 continue;
467 unsigned Reg = MO.getReg();
Evan Chengb6ca4b32007-08-14 23:25:37 +0000468 if (KillRegs)
469 KillRegs->push_back(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000470 if (KillOps[Reg] == &MO) {
471 RegKills.reset(Reg);
472 KillOps[Reg] = NULL;
473 }
474 }
475}
476
Evan Cheng39c883c2007-12-11 23:36:57 +0000477/// InvalidateKill - A MI that defines the specified register is being deleted,
478/// invalidate the register kill information.
479static void InvalidateKill(unsigned Reg, BitVector &RegKills,
480 std::vector<MachineOperand*> &KillOps) {
481 if (RegKills[Reg]) {
482 KillOps[Reg]->unsetIsKill();
483 KillOps[Reg] = NULL;
484 RegKills.reset(Reg);
485 }
486}
487
Evan Chengb6ca4b32007-08-14 23:25:37 +0000488/// InvalidateRegDef - If the def operand of the specified def MI is now dead
489/// (since it's spill instruction is removed), mark it isDead. Also checks if
490/// the def MI has other definition operands that are not dead. Returns it by
491/// reference.
492static bool InvalidateRegDef(MachineBasicBlock::iterator I,
493 MachineInstr &NewDef, unsigned Reg,
494 bool &HasLiveDef) {
495 // Due to remat, it's possible this reg isn't being reused. That is,
496 // the def of this reg (by prev MI) is now dead.
497 MachineInstr *DefMI = I;
498 MachineOperand *DefOp = NULL;
499 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
500 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000501 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000502 if (MO.getReg() == Reg)
503 DefOp = &MO;
504 else if (!MO.isDead())
505 HasLiveDef = true;
506 }
507 }
508 if (!DefOp)
509 return false;
510
511 bool FoundUse = false, Done = false;
512 MachineBasicBlock::iterator E = NewDef;
513 ++I; ++E;
514 for (; !Done && I != E; ++I) {
515 MachineInstr *NMI = I;
516 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
517 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000518 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000519 continue;
520 if (MO.isUse())
521 FoundUse = true;
522 Done = true; // Stop after scanning all the operands of this MI.
523 }
524 }
525 if (!FoundUse) {
526 // Def is dead!
527 DefOp->setIsDead();
528 return true;
529 }
530 return false;
531}
532
Evan Cheng28bb4622007-07-11 19:17:18 +0000533/// UpdateKills - Track and update kill info. If a MI reads a register that is
534/// marked kill, then it must be due to register reuse. Transfer the kill info
535/// over.
536static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
537 std::vector<MachineOperand*> &KillOps) {
538 const TargetInstrDescriptor *TID = MI.getInstrDescriptor();
539 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
540 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000541 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000542 continue;
543 unsigned Reg = MO.getReg();
544 if (Reg == 0)
545 continue;
546
547 if (RegKills[Reg]) {
548 // That can't be right. Register is killed but not re-defined and it's
549 // being reused. Let's fix that.
550 KillOps[Reg]->unsetIsKill();
Evan Cheng39c883c2007-12-11 23:36:57 +0000551 KillOps[Reg] = NULL;
552 RegKills.reset(Reg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000553 if (i < TID->numOperands &&
554 TID->getOperandConstraint(i, TOI::TIED_TO) == -1)
555 // Unless it's a two-address operand, this is the new kill.
556 MO.setIsKill();
557 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000558 if (MO.isKill()) {
559 RegKills.set(Reg);
560 KillOps[Reg] = &MO;
561 }
562 }
563
564 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
565 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000566 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000567 continue;
568 unsigned Reg = MO.getReg();
569 RegKills.reset(Reg);
570 KillOps[Reg] = NULL;
571 }
572}
573
574
Chris Lattner7fb64342004-10-01 19:04:51 +0000575// ReusedOp - For each reused operand, we keep track of a bit of information, in
576// case we need to rollback upon processing a new operand. See comments below.
577namespace {
578 struct ReusedOp {
579 // The MachineInstr operand that reused an available value.
580 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000581
Evan Cheng549f27d32007-08-13 23:45:17 +0000582 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
583 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000584
Chris Lattner7fb64342004-10-01 19:04:51 +0000585 // PhysRegReused - The physical register the value was available in.
586 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000587
Chris Lattner7fb64342004-10-01 19:04:51 +0000588 // AssignedPhysReg - The physreg that was assigned for use by the reload.
589 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000590
591 // VirtReg - The virtual register itself.
592 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000593
Chris Lattner8a61a752005-10-06 17:19:06 +0000594 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
595 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000596 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
597 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000598 };
Chris Lattner540fec62006-02-25 01:51:33 +0000599
600 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
601 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000602 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000603 MachineInstr &MI;
604 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000605 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000606 public:
Evan Chenge077ef62006-11-04 00:21:55 +0000607 ReuseInfo(MachineInstr &mi, const MRegisterInfo *mri) : MI(mi) {
Evan Cheng957840b2007-02-21 02:22:03 +0000608 PhysRegsClobbered.resize(mri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000609 }
Chris Lattner540fec62006-02-25 01:51:33 +0000610
611 bool hasReuses() const {
612 return !Reuses.empty();
613 }
614
615 /// addReuse - If we choose to reuse a virtual register that is already
616 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000617 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000618 unsigned PhysRegReused, unsigned AssignedPhysReg,
619 unsigned VirtReg) {
620 // If the reload is to the assigned register anyway, no undo will be
621 // required.
622 if (PhysRegReused == AssignedPhysReg) return;
623
624 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000625 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000626 AssignedPhysReg, VirtReg));
627 }
Evan Chenge077ef62006-11-04 00:21:55 +0000628
629 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000630 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000631 }
632
633 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000634 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000635 }
Chris Lattner540fec62006-02-25 01:51:33 +0000636
637 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
638 /// is some other operand that is using the specified register, either pick
639 /// a new register to use, or evict the previous reload and use this reg.
640 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
641 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000642 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000643 SmallSet<unsigned, 8> &Rejected,
644 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000645 std::vector<MachineOperand*> &KillOps,
646 VirtRegMap &VRM) {
Chris Lattner540fec62006-02-25 01:51:33 +0000647 if (Reuses.empty()) return PhysReg; // This is most often empty.
648
649 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
650 ReusedOp &Op = Reuses[ro];
651 // If we find some other reuse that was supposed to use this register
652 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000653 // register. That is, unless its reload register has already been
654 // considered and subsequently rejected because it has also been reused
655 // by another operand.
656 if (Op.PhysRegReused == PhysReg &&
657 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000658 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000659 unsigned NewReg = Op.AssignedPhysReg;
660 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000661 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000662 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000663 } else {
664 // Otherwise, we might also have a problem if a previously reused
665 // value aliases the new register. If so, codegen the previous reload
666 // and use this one.
667 unsigned PRRU = Op.PhysRegReused;
668 const MRegisterInfo *MRI = Spills.getRegInfo();
669 if (MRI->areAliases(PRRU, PhysReg)) {
670 // Okay, we found out that an alias of a reused register
671 // was used. This isn't good because it means we have
672 // to undo a previous reuse.
673 MachineBasicBlock *MBB = MI->getParent();
674 const TargetRegisterClass *AliasRC =
Chris Lattner28bad082006-02-25 02:17:31 +0000675 MBB->getParent()->getSSARegMap()->getRegClass(Op.VirtReg);
676
677 // Copy Op out of the vector and remove it, we're going to insert an
678 // explicit load for it.
679 ReusedOp NewOp = Op;
680 Reuses.erase(Reuses.begin()+ro);
681
682 // Ok, we're going to try to reload the assigned physreg into the
683 // slot that we were supposed to in the first place. However, that
684 // register could hold a reuse. Check to see if it conflicts or
685 // would prefer us to use a different register.
686 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000687 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000688 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000689
Evan Cheng549f27d32007-08-13 23:45:17 +0000690 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
691 MRI->reMaterialize(*MBB, MI, NewPhysReg,
692 VRM.getReMaterializedMI(NewOp.VirtReg));
693 ++NumReMats;
694 } else {
695 MRI->loadRegFromStackSlot(*MBB, MI, NewPhysReg,
696 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengfff3e192007-08-14 09:11:18 +0000697 // Any stores to this stack slot are not dead anymore.
698 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000699 ++NumLoads;
700 }
Chris Lattner28bad082006-02-25 02:17:31 +0000701 Spills.ClobberPhysReg(NewPhysReg);
702 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Chris Lattner540fec62006-02-25 01:51:33 +0000703
Chris Lattnere53f4a02006-05-04 17:52:23 +0000704 MI->getOperand(NewOp.Operand).setReg(NewPhysReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000705
Evan Cheng549f27d32007-08-13 23:45:17 +0000706 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000707 MachineBasicBlock::iterator MII = MI;
708 --MII;
709 UpdateKills(*MII, RegKills, KillOps);
710 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000711
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000712 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000713 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000714
715 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000716 return PhysReg;
717 }
718 }
719 }
720 return PhysReg;
721 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000722
723 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
724 /// 'Rejected' set to remember which registers have been considered and
725 /// rejected for the reload. This avoids infinite looping in case like
726 /// this:
727 /// t1 := op t2, t3
728 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
729 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
730 /// t1 <- desires r1
731 /// sees r1 is taken by t2, tries t2's reload register r0
732 /// sees r0 is taken by t3, tries t3's reload register r1
733 /// sees r1 is taken by t2, tries t2's reload register r0 ...
734 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
735 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000736 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000737 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000738 std::vector<MachineOperand*> &KillOps,
739 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000740 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000741 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000742 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000743 }
Chris Lattner540fec62006-02-25 01:51:33 +0000744 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000745}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000746
Evan Cheng66f71632007-10-19 21:23:22 +0000747/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
748/// instruction. e.g.
749/// xorl %edi, %eax
750/// movl %eax, -32(%ebp)
751/// movl -36(%ebp), %eax
752/// orl %eax, -32(%ebp)
753/// ==>
754/// xorl %edi, %eax
755/// orl -36(%ebp), %eax
756/// mov %eax, -32(%ebp)
757/// This enables unfolding optimization for a subsequent instruction which will
758/// also eliminate the newly introduced store instruction.
759bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
760 MachineBasicBlock::iterator &MII,
761 std::vector<MachineInstr*> &MaybeDeadStores,
762 AvailableSpills &Spills,
763 BitVector &RegKills,
764 std::vector<MachineOperand*> &KillOps,
765 VirtRegMap &VRM) {
766 MachineFunction &MF = *MBB.getParent();
767 MachineInstr &MI = *MII;
768 unsigned UnfoldedOpc = 0;
769 unsigned UnfoldPR = 0;
770 unsigned UnfoldVR = 0;
771 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
772 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
773 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
774 // Only transform a MI that folds a single register.
775 if (UnfoldedOpc)
776 return false;
777 UnfoldVR = I->second.first;
778 VirtRegMap::ModRef MR = I->second.second;
779 if (VRM.isAssignedReg(UnfoldVR))
780 continue;
781 // If this reference is not a use, any previous store is now dead.
782 // Otherwise, the store to this stack slot is not dead anymore.
783 FoldedSS = VRM.getStackSlot(UnfoldVR);
784 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
785 if (DeadStore && (MR & VirtRegMap::isModRef)) {
786 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
787 if (!PhysReg ||
788 DeadStore->findRegisterUseOperandIdx(PhysReg, true) == -1)
789 continue;
790 UnfoldPR = PhysReg;
791 UnfoldedOpc = MRI->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
792 false, true);
793 }
794 }
795
796 if (!UnfoldedOpc)
797 return false;
798
799 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
800 MachineOperand &MO = MI.getOperand(i);
801 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
802 continue;
803 unsigned VirtReg = MO.getReg();
Evan Chengc498b022007-11-14 07:59:08 +0000804 if (MRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000805 continue;
806 if (VRM.isAssignedReg(VirtReg)) {
807 unsigned PhysReg = VRM.getPhys(VirtReg);
808 if (PhysReg && MRI->regsOverlap(PhysReg, UnfoldPR))
809 return false;
810 } else if (VRM.isReMaterialized(VirtReg))
811 continue;
812 int SS = VRM.getStackSlot(VirtReg);
813 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
814 if (PhysReg) {
815 if (MRI->regsOverlap(PhysReg, UnfoldPR))
816 return false;
817 continue;
818 }
819 PhysReg = VRM.getPhys(VirtReg);
820 if (!MRI->regsOverlap(PhysReg, UnfoldPR))
821 continue;
822
823 // Ok, we'll need to reload the value into a register which makes
824 // it impossible to perform the store unfolding optimization later.
825 // Let's see if it is possible to fold the load if the store is
826 // unfolded. This allows us to perform the store unfolding
827 // optimization.
828 SmallVector<MachineInstr*, 4> NewMIs;
829 if (MRI->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
830 assert(NewMIs.size() == 1);
831 MachineInstr *NewMI = NewMIs.back();
832 NewMIs.clear();
Evan Cheng81a03822007-11-17 00:40:40 +0000833 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg);
834 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000835 SmallVector<unsigned, 2> Ops;
836 Ops.push_back(Idx);
837 MachineInstr *FoldedMI = MRI->foldMemoryOperand(NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000838 if (FoldedMI) {
Evan Chengcbfb9b22007-10-22 03:01:44 +0000839 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000840 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000841 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
842 MII = MBB.insert(MII, FoldedMI);
Evan Chengcada2452007-11-28 01:28:46 +0000843 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000844 MBB.erase(&MI);
845 return true;
846 }
847 delete NewMI;
848 }
849 }
850 return false;
851}
Chris Lattner7fb64342004-10-01 19:04:51 +0000852
Evan Cheng7277a7d2007-11-02 17:35:08 +0000853/// findSuperReg - Find the SubReg's super-register of given register class
854/// where its SubIdx sub-register is SubReg.
855static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
856 unsigned SubIdx, const MRegisterInfo *MRI) {
857 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
858 I != E; ++I) {
859 unsigned Reg = *I;
860 if (MRI->getSubReg(Reg, SubIdx) == SubReg)
861 return Reg;
862 }
863 return 0;
864}
865
Evan Cheng81a03822007-11-17 00:40:40 +0000866/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
867/// the last store to the same slot is now dead. If so, remove the last store.
868void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
869 MachineBasicBlock::iterator &MII,
870 int Idx, unsigned PhysReg, int StackSlot,
871 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000872 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000873 AvailableSpills &Spills,
874 SmallSet<MachineInstr*, 4> &ReMatDefs,
875 BitVector &RegKills,
876 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000877 VirtRegMap &VRM) {
Evan Chengd64b5c82007-12-05 03:14:33 +0000878 MRI->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Cheng81a03822007-11-17 00:40:40 +0000879 DOUT << "Store:\t" << *next(MII);
880
881 // If there is a dead store to this stack slot, nuke it now.
882 if (LastStore) {
883 DOUT << "Removed dead store:\t" << *LastStore;
884 ++NumDSE;
885 SmallVector<unsigned, 2> KillRegs;
886 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
887 MachineBasicBlock::iterator PrevMII = LastStore;
888 bool CheckDef = PrevMII != MBB.begin();
889 if (CheckDef)
890 --PrevMII;
891 MBB.erase(LastStore);
Evan Chengcada2452007-11-28 01:28:46 +0000892 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +0000893 if (CheckDef) {
894 // Look at defs of killed registers on the store. Mark the defs
895 // as dead since the store has been deleted and they aren't
896 // being reused.
897 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
898 bool HasOtherDef = false;
899 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
900 MachineInstr *DeadDef = PrevMII;
901 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
902 // FIXME: This assumes a remat def does not have side
903 // effects.
904 MBB.erase(DeadDef);
Evan Chengcada2452007-11-28 01:28:46 +0000905 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +0000906 ++NumDRM;
907 }
908 }
909 }
910 }
911 }
912
Evan Chenge4b39002007-12-03 21:31:55 +0000913 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +0000914
915 // If the stack slot value was previously available in some other
916 // register, change it now. Otherwise, make the register available,
917 // in PhysReg.
918 Spills.ModifyStackSlotOrReMat(StackSlot);
919 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000920 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +0000921 ++NumStores;
922}
923
Chris Lattner7fb64342004-10-01 19:04:51 +0000924/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +0000925/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +0000926void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000927 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +0000928
Evan Chengfff3e192007-08-14 09:11:18 +0000929 MachineFunction &MF = *MBB.getParent();
930
Chris Lattner66cf80f2006-02-03 23:13:58 +0000931 // Spills - Keep track of which spilled values are available in physregs so
932 // that we can choose to reuse the physregs instead of emitting reloads.
933 AvailableSpills Spills(MRI, TII);
934
Chris Lattner52b25db2004-10-01 19:47:12 +0000935 // MaybeDeadStores - When we need to write a value back into a stack slot,
936 // keep track of the inserted store. If the stack slot value is never read
937 // (because the value was used from some available register, for example), and
938 // subsequently stored to, the original store is dead. This map keeps track
939 // of inserted stores that are not used. If we see a subsequent store to the
940 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +0000941 std::vector<MachineInstr*> MaybeDeadStores;
942 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +0000943
Evan Chengb6ca4b32007-08-14 23:25:37 +0000944 // ReMatDefs - These are rematerializable def MIs which are not deleted.
945 SmallSet<MachineInstr*, 4> ReMatDefs;
946
Evan Cheng0c40d722007-07-11 05:28:39 +0000947 // Keep track of kill information.
948 BitVector RegKills(MRI->getNumRegs());
949 std::vector<MachineOperand*> KillOps;
950 KillOps.resize(MRI->getNumRegs(), NULL);
951
Chris Lattner7fb64342004-10-01 19:04:51 +0000952 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
953 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000954 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +0000955
Evan Cheng66f71632007-10-19 21:23:22 +0000956 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +0000957 bool Erased = false;
958 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +0000959 if (PrepForUnfoldOpti(MBB, MII,
960 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
961 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +0000962
Evan Cheng66f71632007-10-19 21:23:22 +0000963 MachineInstr &MI = *MII;
Evan Cheng86facc22006-12-15 06:41:01 +0000964 const TargetInstrDescriptor *TID = MI.getInstrDescriptor();
Evan Chenge077ef62006-11-04 00:21:55 +0000965
Evan Cheng0cbb1162007-11-29 01:06:25 +0000966 // Insert restores here if asked to.
967 if (VRM.isRestorePt(&MI)) {
968 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
969 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
970 unsigned VirtReg = RestoreRegs[i];
971 if (!VRM.getPreSplitReg(VirtReg))
972 continue; // Split interval spilled again.
973 unsigned Phys = VRM.getPhys(VirtReg);
974 MF.setPhysRegUsed(Phys);
975 if (VRM.isReMaterialized(VirtReg)) {
976 MRI->reMaterialize(MBB, &MI, Phys,
977 VRM.getReMaterializedMI(VirtReg));
978 ++NumReMats;
979 } else {
980 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
981 MRI->loadRegFromStackSlot(MBB, &MI, Phys, VRM.getStackSlot(VirtReg), RC);
982 ++NumLoads;
983 }
984 // This invalidates Phys.
985 Spills.ClobberPhysReg(Phys);
986 UpdateKills(*prior(MII), RegKills, KillOps);
987 DOUT << '\t' << *prior(MII);
988 }
989 }
990
Evan Cheng81a03822007-11-17 00:40:40 +0000991 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +0000992 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +0000993 std::vector<std::pair<unsigned,bool> > &SpillRegs =
994 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +0000995 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +0000996 unsigned VirtReg = SpillRegs[i].first;
997 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +0000998 if (!VRM.getPreSplitReg(VirtReg))
999 continue; // Split interval spilled again.
1000 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
1001 unsigned Phys = VRM.getPhys(VirtReg);
1002 int StackSlot = VRM.getStackSlot(VirtReg);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001003 MRI->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001004 MachineInstr *StoreMI = next(MII);
1005 DOUT << "Store:\t" << StoreMI;
1006 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001007 }
Evan Chenge4b39002007-12-03 21:31:55 +00001008 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001009 }
1010
1011 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1012 /// reuse.
1013 ReuseInfo ReusedOperands(MI, MRI);
Chris Lattner7fb64342004-10-01 19:04:51 +00001014 // Process all of the spilled uses and all non spilled reg references.
1015 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1016 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001017 if (!MO.isRegister() || MO.getReg() == 0)
1018 continue; // Ignore non-register operands.
1019
Evan Cheng32dfbea2007-10-12 08:50:34 +00001020 unsigned VirtReg = MO.getReg();
1021 if (MRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001022 // Ignore physregs for spilling, but remember that it is used by this
1023 // function.
Evan Cheng32dfbea2007-10-12 08:50:34 +00001024 MF.setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001025 continue;
1026 }
1027
Evan Cheng32dfbea2007-10-12 08:50:34 +00001028 assert(MRegisterInfo::isVirtualRegister(VirtReg) &&
Chris Lattner50ea01e2005-09-09 20:29:51 +00001029 "Not a virtual or a physical register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001030
Evan Chengc498b022007-11-14 07:59:08 +00001031 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001032 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001033 // This virtual register was assigned a physreg!
1034 unsigned Phys = VRM.getPhys(VirtReg);
Evan Cheng6c087e52007-04-25 22:13:27 +00001035 MF.setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001036 if (MO.isDef())
1037 ReusedOperands.markClobbered(Phys);
Evan Chengc498b022007-11-14 07:59:08 +00001038 unsigned RReg = SubIdx ? MRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001039 MI.getOperand(i).setReg(RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001040 continue;
1041 }
1042
1043 // This virtual register is now known to be a spilled value.
1044 if (!MO.isUse())
1045 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001046
Evan Cheng549f27d32007-08-13 23:45:17 +00001047 bool DoReMat = VRM.isReMaterialized(VirtReg);
1048 int SSorRMId = DoReMat
1049 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001050 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001051
Chris Lattner50ea01e2005-09-09 20:29:51 +00001052 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001053 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001054
1055 // If this is a sub-register use, make sure the reuse register is in the
1056 // right register class. For example, for x86 not all of the 32-bit
1057 // registers have accessible sub-registers.
1058 // Similarly so for EXTRACT_SUBREG. Consider this:
1059 // EDI = op
1060 // MOV32_mr fi#1, EDI
1061 // ...
1062 // = EXTRACT_SUBREG fi#1
1063 // fi#1 is available in EDI, but it cannot be reused because it's not in
1064 // the right register file.
1065 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001066 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001067 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
1068 if (!RC->contains(PhysReg))
1069 PhysReg = 0;
1070 }
1071
Evan Chengdc6be192007-08-14 05:42:54 +00001072 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001073 // This spilled operand might be part of a two-address operand. If this
1074 // is the case, then changing it will necessarily require changing the
1075 // def part of the instruction as well. However, in some cases, we
1076 // aren't allowed to modify the reused register. If none of these cases
1077 // apply, reuse it.
1078 bool CanReuse = true;
Evan Cheng86facc22006-12-15 06:41:01 +00001079 int ti = TID->getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001080 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001081 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001082 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001083 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001084 // long as we are allowed to clobber the value and there isn't an
1085 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001086 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001087 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001088 }
1089
1090 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001091 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001092 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1093 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001094 else
Evan Chengdc6be192007-08-14 05:42:54 +00001095 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001096 DOUT << " from physreg "
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001097 << MRI->getName(PhysReg) << " for vreg"
1098 << VirtReg <<" instead of reloading into physreg "
1099 << MRI->getName(VRM.getPhys(VirtReg)) << "\n";
Evan Chengc498b022007-11-14 07:59:08 +00001100 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001101 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001102
1103 // The only technical detail we have is that we don't know that
1104 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1105 // later in the instruction. In particular, consider 'op V1, V2'.
1106 // If V1 is available in physreg R0, we would choose to reuse it
1107 // here, instead of reloading it into the register the allocator
1108 // indicated (say R1). However, V2 might have to be reloaded
1109 // later, and it might indicate that it needs to live in R0. When
1110 // this occurs, we need to have information available that
1111 // indicates it is safe to use R1 for the reload instead of R0.
1112 //
1113 // To further complicate matters, we might conflict with an alias,
1114 // or R0 and R1 might not be compatible with each other. In this
1115 // case, we actually insert a reload for V1 in R1, ensuring that
1116 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001117 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001118 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001119 if (ti != -1)
1120 // Only mark it clobbered if this is a use&def operand.
1121 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001122 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001123
1124 if (MI.getOperand(i).isKill() &&
1125 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1126 // This was the last use and the spilled value is still available
1127 // for reuse. That means the spill was unnecessary!
1128 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1129 if (DeadStore) {
1130 DOUT << "Removed dead store:\t" << *DeadStore;
1131 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001132 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001133 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001134 MaybeDeadStores[ReuseSlot] = NULL;
1135 ++NumDSE;
1136 }
1137 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001138 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001139 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001140
1141 // Otherwise we have a situation where we have a two-address instruction
1142 // whose mod/ref operand needs to be reloaded. This reload is already
1143 // available in some register "PhysReg", but if we used PhysReg as the
1144 // operand to our 2-addr instruction, the instruction would modify
1145 // PhysReg. This isn't cool if something later uses PhysReg and expects
1146 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001147 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001148 // To avoid this problem, and to avoid doing a load right after a store,
1149 // we emit a copy from PhysReg into the designated register for this
1150 // operand.
1151 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1152 assert(DesignatedReg && "Must map virtreg to physreg!");
1153
1154 // Note that, if we reused a register for a previous operand, the
1155 // register we want to reload into might not actually be
1156 // available. If this occurs, use the register indicated by the
1157 // reuser.
1158 if (ReusedOperands.hasReuses())
1159 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001160 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001161
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001162 // If the mapped designated register is actually the physreg we have
1163 // incoming, we don't need to inserted a dead copy.
1164 if (DesignatedReg == PhysReg) {
1165 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001166 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1167 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001168 else
Evan Chengdc6be192007-08-14 05:42:54 +00001169 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001170 DOUT << " from physreg " << MRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001171 << VirtReg
1172 << " instead of reloading into same physreg.\n";
Evan Chengc498b022007-11-14 07:59:08 +00001173 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001174 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001175 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001176 ++NumReused;
1177 continue;
1178 }
1179
Evan Cheng32dfbea2007-10-12 08:50:34 +00001180 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
Evan Cheng6c087e52007-04-25 22:13:27 +00001181 MF.setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001182 ReusedOperands.markClobbered(DesignatedReg);
Evan Cheng9efce632007-09-26 06:25:56 +00001183 MRI->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001184
Evan Cheng6b448092007-03-02 08:52:00 +00001185 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001186 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001187
Chris Lattneraddc55a2006-04-28 01:46:50 +00001188 // This invalidates DesignatedReg.
1189 Spills.ClobberPhysReg(DesignatedReg);
1190
Evan Chengdc6be192007-08-14 05:42:54 +00001191 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001192 unsigned RReg =
Evan Chengc498b022007-11-14 07:59:08 +00001193 SubIdx ? MRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001194 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001195 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001196 ++NumReused;
1197 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001198 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001199
1200 // Otherwise, reload it and remember that we have it.
1201 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001202 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001203
Chris Lattner50ea01e2005-09-09 20:29:51 +00001204 // Note that, if we reused a register for a previous operand, the
1205 // register we want to reload into might not actually be
1206 // available. If this occurs, use the register indicated by the
1207 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001208 if (ReusedOperands.hasReuses())
1209 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001210 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001211
Evan Cheng6c087e52007-04-25 22:13:27 +00001212 MF.setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001213 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001214 if (DoReMat) {
Evan Cheng2638e1a2007-03-20 08:13:50 +00001215 MRI->reMaterialize(MBB, &MI, PhysReg, VRM.getReMaterializedMI(VirtReg));
Evan Cheng91935142007-04-04 07:40:01 +00001216 ++NumReMats;
1217 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001218 const TargetRegisterClass* RC = RegMap->getRegClass(VirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001219 MRI->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Cheng91935142007-04-04 07:40:01 +00001220 ++NumLoads;
1221 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001222 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001223 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001224
1225 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001226 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001227 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001228 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001229 // Assumes this is the last use. IsKill will be unset if reg is reused
1230 // unless it's a two-address operand.
1231 if (TID->getOperandConstraint(i, TOI::TIED_TO) == -1)
1232 MI.getOperand(i).setIsKill();
Evan Chengc498b022007-11-14 07:59:08 +00001233 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001234 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001235 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001236 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001237 }
1238
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001239 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001240
Evan Cheng81a03822007-11-17 00:40:40 +00001241
Chris Lattner7fb64342004-10-01 19:04:51 +00001242 // If we have folded references to memory operands, make sure we clear all
1243 // physical registers that may contain the value of the spilled virtual
1244 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001245 SmallSet<int, 2> FoldedSS;
Chris Lattner8f1d6402005-01-14 15:54:24 +00001246 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ++I) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001247 unsigned VirtReg = I->second.first;
1248 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001249 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001250
Chris Lattnercea86882005-09-19 06:56:21 +00001251 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001252 if (SS == VirtRegMap::NO_STACK_SLOT)
1253 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001254 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001255 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001256
1257 // If this folded instruction is just a use, check to see if it's a
1258 // straight load from the virt reg slot.
1259 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1260 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001261 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1262 if (DestReg && FrameIdx == SS) {
1263 // If this spill slot is available, turn it into a copy (or nothing)
1264 // instead of leaving it as a load!
1265 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1266 DOUT << "Promoted Load To Copy: " << MI;
1267 if (DestReg != InReg) {
1268 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
1269 MRI->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
1270 // Revisit the copy so we make sure to notice the effects of the
1271 // operation on the destreg (either needing to RA it if it's
1272 // virtual or needing to clobber any values if it's physical).
1273 NextMII = &MI;
1274 --NextMII; // backtrack to the copy.
1275 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001276 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001277 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001278 // Unset last kill since it's being reused.
1279 InvalidateKill(InReg, RegKills, KillOps);
1280 }
Evan Chengde4e9422007-02-25 09:51:27 +00001281
Evan Chengcada2452007-11-28 01:28:46 +00001282 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001283 MBB.erase(&MI);
1284 Erased = true;
1285 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001286 }
Evan Cheng7f566252007-10-13 02:50:24 +00001287 } else {
1288 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1289 SmallVector<MachineInstr*, 4> NewMIs;
1290 if (PhysReg &&
1291 MRI->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
1292 MBB.insert(MII, NewMIs[0]);
Evan Chengcada2452007-11-28 01:28:46 +00001293 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001294 MBB.erase(&MI);
1295 Erased = true;
1296 --NextMII; // backtrack to the unfolded instruction.
1297 BackTracked = true;
1298 goto ProcessNextInst;
1299 }
Chris Lattnercea86882005-09-19 06:56:21 +00001300 }
1301 }
1302
1303 // If this reference is not a use, any previous store is now dead.
1304 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001305 MachineInstr* DeadStore = MaybeDeadStores[SS];
1306 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001307 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001308 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001309 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001310 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1311 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001312 // We can reuse this physreg as long as we are allowed to clobber
1313 // the value and there isn't an earlier def that has already clobbered the
1314 // physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001315 if (PhysReg &&
Evan Cheng39c883c2007-12-11 23:36:57 +00001316 !TII->isStoreToStackSlot(&MI, SS) && // Not profitable!
Evan Cheng7f566252007-10-13 02:50:24 +00001317 DeadStore->findRegisterUseOperandIdx(PhysReg, true) != -1 &&
1318 MRI->unfoldMemoryOperand(MF, &MI, PhysReg, false, true, NewMIs)) {
1319 MBB.insert(MII, NewMIs[0]);
1320 NewStore = NewMIs[1];
1321 MBB.insert(MII, NewStore);
Evan Chengcada2452007-11-28 01:28:46 +00001322 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001323 MBB.erase(&MI);
1324 Erased = true;
1325 --NextMII;
1326 --NextMII; // backtrack to the unfolded instruction.
1327 BackTracked = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001328 isDead = true;
1329 }
Evan Cheng7f566252007-10-13 02:50:24 +00001330 }
1331
1332 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001333 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001334 DOUT << "Removed dead store:\t" << *DeadStore;
1335 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001336 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001337 MBB.erase(DeadStore);
1338 if (!NewStore)
1339 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001340 }
Evan Cheng7f566252007-10-13 02:50:24 +00001341
Evan Chengfff3e192007-08-14 09:11:18 +00001342 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001343 if (NewStore) {
1344 // Treat this store as a spill merged into a copy. That makes the
1345 // stack slot value available.
1346 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1347 goto ProcessNextInst;
1348 }
Chris Lattnercea86882005-09-19 06:56:21 +00001349 }
1350
1351 // If the spill slot value is available, and this is a new definition of
1352 // the value, the value is not available anymore.
1353 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001354 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001355 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001356
1357 // If this is *just* a mod of the value, check to see if this is just a
1358 // store to the spill slot (i.e. the spill got merged into the copy). If
1359 // so, realize that the vreg is available now, and add the store to the
1360 // MaybeDeadStore info.
1361 int StackSlot;
1362 if (!(MR & VirtRegMap::isRef)) {
1363 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
1364 assert(MRegisterInfo::isPhysicalRegister(SrcReg) &&
1365 "Src hasn't been allocated yet?");
Chris Lattner07cf1412006-02-03 00:36:31 +00001366 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001367 // this as a potentially dead store in case there is a subsequent
1368 // store into the stack slot without a read from it.
1369 MaybeDeadStores[StackSlot] = &MI;
1370
Chris Lattnercd816392006-02-02 23:29:36 +00001371 // If the stack slot value was previously available in some other
1372 // register, change it now. Otherwise, make the register available,
1373 // in PhysReg.
Evan Cheng91e23902007-02-23 01:13:26 +00001374 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*don't clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001375 }
1376 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001377 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001378 }
1379
Chris Lattner7fb64342004-10-01 19:04:51 +00001380 // Process all of the spilled defs.
1381 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1382 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001383 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1384 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001385
Evan Cheng66f71632007-10-19 21:23:22 +00001386 unsigned VirtReg = MO.getReg();
1387 if (!MRegisterInfo::isVirtualRegister(VirtReg)) {
1388 // Check to see if this is a noop copy. If so, eliminate the
1389 // instruction before considering the dest reg to be changed.
1390 unsigned Src, Dst;
1391 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1392 ++NumDCE;
1393 DOUT << "Removing now-noop copy: " << MI;
1394 MBB.erase(&MI);
1395 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001396 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001397 Spills.disallowClobberPhysReg(VirtReg);
1398 goto ProcessNextInst;
1399 }
1400
1401 // If it's not a no-op copy, it clobbers the value in the destreg.
1402 Spills.ClobberPhysReg(VirtReg);
1403 ReusedOperands.markClobbered(VirtReg);
1404
1405 // Check to see if this instruction is a load from a stack slot into
1406 // a register. If so, this provides the stack slot value in the reg.
1407 int FrameIdx;
1408 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1409 assert(DestReg == VirtReg && "Unknown load situation!");
1410
1411 // If it is a folded reference, then it's not safe to clobber.
1412 bool Folded = FoldedSS.count(FrameIdx);
1413 // Otherwise, if it wasn't available, remember that it is now!
1414 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1415 goto ProcessNextInst;
1416 }
1417
1418 continue;
1419 }
1420
Evan Chengc498b022007-11-14 07:59:08 +00001421 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001422 bool DoReMat = VRM.isReMaterialized(VirtReg);
1423 if (DoReMat)
1424 ReMatDefs.insert(&MI);
1425
1426 // The only vregs left are stack slot definitions.
1427 int StackSlot = VRM.getStackSlot(VirtReg);
1428 const TargetRegisterClass *RC = RegMap->getRegClass(VirtReg);
1429
1430 // If this def is part of a two-address operand, make sure to execute
1431 // the store from the correct physical register.
1432 unsigned PhysReg;
1433 int TiedOp = MI.getInstrDescriptor()->findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001434 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001435 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001436 if (SubIdx) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001437 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, MRI);
1438 assert(SuperReg && MRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
1439 "Can't find corresponding super-register!");
1440 PhysReg = SuperReg;
1441 }
1442 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001443 PhysReg = VRM.getPhys(VirtReg);
1444 if (ReusedOperands.isClobbered(PhysReg)) {
1445 // Another def has taken the assigned physreg. It must have been a
1446 // use&def which got it due to reuse. Undo the reuse!
1447 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1448 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1449 }
1450 }
1451
1452 MF.setPhysRegUsed(PhysReg);
Evan Chengc498b022007-11-14 07:59:08 +00001453 unsigned RReg = SubIdx ? MRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001454 ReusedOperands.markClobbered(RReg);
1455 MI.getOperand(i).setReg(RReg);
1456
Evan Cheng66f71632007-10-19 21:23:22 +00001457 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001458 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001459 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1460 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001461 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001462
1463 // Check to see if this is a noop copy. If so, eliminate the
1464 // instruction before considering the dest reg to be changed.
1465 {
Chris Lattner29268692006-09-05 02:12:02 +00001466 unsigned Src, Dst;
1467 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1468 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001469 DOUT << "Removing now-noop copy: " << MI;
Chris Lattner29268692006-09-05 02:12:02 +00001470 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001471 Erased = true;
Evan Chengcada2452007-11-28 01:28:46 +00001472 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001473 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001474 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001475 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001476 }
Evan Cheng66f71632007-10-19 21:23:22 +00001477 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001478 }
Chris Lattnercea86882005-09-19 06:56:21 +00001479 ProcessNextInst:
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001480 if (!Erased && !BackTracked) {
Evan Cheng0c40d722007-07-11 05:28:39 +00001481 for (MachineBasicBlock::iterator II = MI; II != NextMII; ++II)
1482 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001483 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001484 MII = NextMII;
1485 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001486}
1487
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001488llvm::Spiller* llvm::createSpiller() {
1489 switch (SpillerOpt) {
1490 default: assert(0 && "Unreachable!");
1491 case local:
1492 return new LocalSpiller();
1493 case simple:
1494 return new SimpleSpiller();
1495 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001496}