Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag, |
| 20 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 23 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 24 | }]>; |
| 25 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 26 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 27 | }]>; |
| 28 | |
| 29 | |
| 30 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 31 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 32 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 33 | }]>; |
| 34 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 35 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 36 | }], imm_neg_XFORM>; |
| 37 | |
| 38 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 39 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 40 | }]>; |
| 41 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 42 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | }]>; |
| 44 | |
| 45 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 46 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | }]>; |
| 48 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 49 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 50 | return Val >= 8 && Val < 256; |
| 51 | }], imm_neg_XFORM>; |
| 52 | |
| 53 | // Break imm's up into two pieces: an immediate + a left shift. |
| 54 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 55 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 56 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 57 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 58 | }]>; |
| 59 | |
| 60 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 61 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 62 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | }]>; |
| 64 | |
| 65 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 66 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 67 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 68 | }]>; |
| 69 | |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 70 | // Scaled 4 immediate. |
| 71 | def t_imm_s4 : Operand<i32> { |
| 72 | let PrintMethod = "printThumbS4ImmOperand"; |
| 73 | } |
| 74 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 75 | // Define Thumb specific addressing modes. |
| 76 | |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 77 | def MemModeThumbAsmOperand : AsmOperandClass { |
| 78 | let Name = "MemModeThumb"; |
| 79 | let SuperClasses = []; |
| 80 | } |
| 81 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | // t_addrmode_rr := reg + reg |
| 83 | // |
| 84 | def t_addrmode_rr : Operand<i32>, |
| 85 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 86 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 87 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | } |
| 89 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 90 | // t_addrmode_s4 := reg + reg |
| 91 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 92 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 93 | def t_addrmode_s4 : Operand<i32>, |
| 94 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 95 | string EncoderMethod = "getAddrModeS4OpValue"; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 97 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 98 | let ParserMatchClass = MemModeThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 100 | |
| 101 | // t_addrmode_s2 := reg + reg |
| 102 | // reg + imm5 * 2 |
| 103 | // |
| 104 | def t_addrmode_s2 : Operand<i32>, |
| 105 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 106 | string EncoderMethod = "getAddrModeS2OpValue"; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 107 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 108 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 109 | let ParserMatchClass = MemModeThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 111 | |
| 112 | // t_addrmode_s1 := reg + reg |
| 113 | // reg + imm5 |
| 114 | // |
| 115 | def t_addrmode_s1 : Operand<i32>, |
| 116 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 117 | string EncoderMethod = "getAddrModeS1OpValue"; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 118 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 119 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 120 | let ParserMatchClass = MemModeThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | // t_addrmode_sp := sp + imm8 * 4 |
| 124 | // |
| 125 | def t_addrmode_sp : Operand<i32>, |
| 126 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 127 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jakob Stoklund Olesen | c5b7ef1 | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 128 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 129 | let ParserMatchClass = MemModeThumbAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | //===----------------------------------------------------------------------===// |
| 133 | // Miscellaneous Instructions. |
| 134 | // |
| 135 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 136 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 137 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 138 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 139 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 140 | def tADJCALLSTACKUP : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 141 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, |
| 142 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, |
| 143 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 144 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 145 | def tADJCALLSTACKDOWN : |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 146 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, |
| 147 | [(ARMcallseq_start imm:$amt)]>, |
| 148 | Requires<[IsThumb, IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 149 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 150 | |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 151 | // T1Disassembly - A simple class to make encoding some disassembly patterns |
| 152 | // easier and less verbose. |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 153 | class T1Disassembly<bits<2> op1, bits<8> op2> |
| 154 | : T1Encoding<0b101111> { |
| 155 | let Inst{9-8} = op1; |
| 156 | let Inst{7-0} = op2; |
| 157 | } |
| 158 | |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 159 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", |
| 160 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 161 | T1Disassembly<0b11, 0x00>; // A8.6.110 |
Johnny Chen | bd2c623 | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 162 | |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 163 | def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", |
| 164 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 165 | T1Disassembly<0b11, 0x10>; // A8.6.410 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 166 | |
| 167 | def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", |
| 168 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 169 | T1Disassembly<0b11, 0x20>; // A8.6.408 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 170 | |
| 171 | def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", |
| 172 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 173 | T1Disassembly<0b11, 0x30>; // A8.6.409 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 174 | |
| 175 | def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", |
| 176 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | a46a493 | 2010-11-29 22:15:03 +0000 | [diff] [blame] | 177 | T1Disassembly<0b11, 0x40>; // A8.6.157 |
| 178 | |
| 179 | // The i32imm operand $val can be used by a debugger to store more information |
| 180 | // about the breakpoint. |
| 181 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", |
| 182 | [/* For disassembly only; pattern left blank */]>, |
| 183 | T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> { |
| 184 | // A8.6.22 |
| 185 | bits<8> val; |
| 186 | let Inst{7-0} = val; |
| 187 | } |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 188 | |
| 189 | def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe", |
| 190 | [/* For disassembly only; pattern left blank */]>, |
| 191 | T1Encoding<0b101101> { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 192 | // A8.6.156 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 193 | let Inst{9-5} = 0b10010; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 194 | let Inst{4} = 1; |
| 195 | let Inst{3} = 1; // Big-Endian |
| 196 | let Inst{2-0} = 0b000; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 197 | } |
| 198 | |
| 199 | def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle", |
| 200 | [/* For disassembly only; pattern left blank */]>, |
| 201 | T1Encoding<0b101101> { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 202 | // A8.6.156 |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 203 | let Inst{9-5} = 0b10010; |
Bill Wendling | a898166 | 2010-11-19 22:02:18 +0000 | [diff] [blame] | 204 | let Inst{4} = 1; |
| 205 | let Inst{3} = 0; // Little-Endian |
| 206 | let Inst{2-0} = 0b000; |
Johnny Chen | d86d269 | 2010-02-25 17:51:03 +0000 | [diff] [blame] | 207 | } |
| 208 | |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 209 | // Change Processor State is a system instruction -- for disassembly only. |
| 210 | // The singleton $opt operand contains the following information: |
| 211 | // opt{4-0} = mode ==> don't care |
| 212 | // opt{5} = changemode ==> 0 (false for 16-bit Thumb instr) |
| 213 | // opt{8-6} = AIF from Inst{2-0} |
| 214 | // opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable |
| 215 | // |
| 216 | // The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM |
| 217 | // CPS which has more options. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 218 | def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt", |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 219 | [/* For disassembly only; pattern left blank */]>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 220 | T1Misc<0b0110011> { |
| 221 | // A8.6.38 & B6.1.1 |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 222 | let Inst{3} = 0; |
| 223 | // FIXME: Finish encoding. |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 224 | } |
Johnny Chen | 93042d1 | 2010-03-02 18:14:57 +0000 | [diff] [blame] | 225 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 226 | // For both thumb1 and thumb2. |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 227 | let isNotDuplicable = 1, isCodeGenOnly = 1 in |
Jim Grosbach | a3fbadf | 2010-09-30 19:53:58 +0000 | [diff] [blame] | 228 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "", |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 229 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 230 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 231 | // A8.6.6 |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 232 | bits<3> dst; |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 233 | let Inst{6-3} = 0b1111; // Rm = pc |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 234 | let Inst{2-0} = dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 235 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 236 | |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 237 | // PC relative add (ADR). |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 238 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 239 | "add\t$dst, pc, $rhs", []>, |
| 240 | T1Encoding<{1,0,1,0,0,?}> { |
| 241 | // A6.2 & A8.6.10 |
| 242 | bits<3> dst; |
| 243 | bits<8> rhs; |
| 244 | let Inst{10-8} = dst; |
| 245 | let Inst{7-0} = rhs; |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 246 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 247 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 248 | // ADD <Rd>, sp, #<imm8> |
| 249 | // This is rematerializable, which is particularly useful for taking the |
| 250 | // address of locals. |
| 251 | let isReMaterializable = 1 in |
| 252 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, |
| 253 | "add\t$dst, $sp, $rhs", []>, |
| 254 | T1Encoding<{1,0,1,0,1,?}> { |
| 255 | // A6.2 & A8.6.8 |
| 256 | bits<3> dst; |
| 257 | bits<8> rhs; |
| 258 | let Inst{10-8} = dst; |
| 259 | let Inst{7-0} = rhs; |
| 260 | } |
| 261 | |
| 262 | // ADD sp, sp, #<imm7> |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 263 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 264 | "add\t$dst, $rhs", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 265 | T1Misc<{0,0,0,0,0,?,?}> { |
| 266 | // A6.2.5 & A8.6.8 |
| 267 | bits<7> rhs; |
| 268 | let Inst{6-0} = rhs; |
| 269 | } |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 270 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 271 | // SUB sp, sp, #<imm7> |
| 272 | // FIXME: The encoding and the ASM string don't match up. |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 273 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 274 | "sub\t$dst, $rhs", []>, |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 275 | T1Misc<{0,0,0,0,1,?,?}> { |
| 276 | // A6.2.5 & A8.6.214 |
| 277 | bits<7> rhs; |
| 278 | let Inst{6-0} = rhs; |
| 279 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 280 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 281 | // ADD <Rm>, sp |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 282 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 283 | "add\t$dst, $rhs", []>, |
| 284 | T1Special<{0,0,?,?}> { |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 285 | // A8.6.9 Encoding T1 |
| 286 | bits<4> dst; |
| 287 | let Inst{7} = dst{3}; |
| 288 | let Inst{6-3} = 0b1101; |
| 289 | let Inst{2-0} = dst{2-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 290 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 291 | |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 292 | // ADD sp, <Rm> |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 293 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 294 | "add\t$dst, $rhs", []>, |
| 295 | T1Special<{0,0,?,?}> { |
| 296 | // A8.6.9 Encoding T2 |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 297 | bits<4> dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 298 | let Inst{7} = 1; |
Bill Wendling | 0ae28e4 | 2010-11-19 22:37:33 +0000 | [diff] [blame] | 299 | let Inst{6-3} = dst; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 300 | let Inst{2-0} = 0b101; |
| 301 | } |
Evan Cheng | 8619864 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 302 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 303 | //===----------------------------------------------------------------------===// |
| 304 | // Control Flow Instructions. |
| 305 | // |
| 306 | |
Jim Grosbach | c732adf | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 307 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 308 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", |
| 309 | [(ARMretflag)]>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 310 | T1Special<{1,1,0,?}> { |
| 311 | // A6.2.3 & A8.6.25 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 312 | let Inst{6-3} = 0b1110; // Rm = lr |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 313 | let Inst{2-0} = 0b000; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 314 | } |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 315 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 316 | // Alternative return instruction used by vararg functions. |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 317 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm), |
| 318 | IIC_Br, "bx\t$Rm", |
| 319 | []>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 320 | T1Special<{1,1,0,?}> { |
| 321 | // A6.2.3 & A8.6.25 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 322 | bits<4> Rm; |
| 323 | let Inst{6-3} = Rm; |
| 324 | let Inst{2-0} = 0b000; |
| 325 | } |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 326 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 327 | |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 328 | // Indirect branches |
| 329 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 330 | def tBRIND : TI<(outs), (ins GPR:$Rm), IIC_Br, "mov\tpc, $Rm", |
| 331 | [(brind GPR:$Rm)]>, |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 332 | T1Special<{1,0,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 333 | // A8.6.97 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 334 | bits<4> Rm; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 335 | let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 336 | let Inst{6-3} = Rm; |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 337 | let Inst{2-0} = 0b111; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 338 | } |
Bob Wilson | 8d4de5a | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 339 | } |
| 340 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 342 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 343 | hasExtraDefRegAllocReq = 1 in |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 344 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 345 | IIC_iPop_Br, |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 346 | "pop${p}\t$regs", []>, |
| 347 | T1Misc<{1,1,0,?,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 348 | // A8.6.121 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 349 | bits<16> regs; |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 350 | let Inst{8} = regs{15}; // registers = P:'0000000':register_list |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 351 | let Inst{7-0} = regs{7-0}; |
| 352 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 353 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 354 | // All calls clobber the non-callee saved registers. SP is marked as |
| 355 | // a use to prevent stack-pointer assignments that appear immediately |
| 356 | // before calls from potentially appearing dead. |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 357 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 358 | // On non-Darwin platforms R9 is callee-saved. |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 359 | Defs = [R0, R1, R2, R3, R12, LR, |
| 360 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 361 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 362 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 363 | Uses = [SP] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 364 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 365 | def tBL : TIx2<0b11110, 0b11, 1, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 366 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 367 | "bl\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 368 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 369 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 370 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 371 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 372 | def tBLXi : TIx2<0b11110, 0b11, 0, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 373 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 374 | "blx\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 375 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 376 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 377 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 378 | // Also used for Thumb2 |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 379 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 380 | "blx\t$func", |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 381 | [(ARMtcall GPR:$func)]>, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 382 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, |
| 383 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 384 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 385 | // ARMv4T |
Chris Lattner | 4d1189f | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 386 | let isCodeGenOnly = 1 in |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 387 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 388 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 389 | "mov\tlr, pc\n\tbx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 390 | [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 391 | Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 392 | } |
| 393 | |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 394 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 395 | // On Darwin R9 is call-clobbered. |
| 396 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 397 | // moved above / below calls. |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 398 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 399 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 400 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 401 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 402 | Uses = [R7, SP] in { |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 403 | // Also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 404 | def tBLr9 : TIx2<0b11110, 0b11, 1, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 405 | (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br, |
| 406 | "bl${p}\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 407 | [(ARMtcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 408 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 409 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 410 | // ARMv5T and above, also used for Thumb2 |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 411 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 412 | (outs), (ins pred:$p, i32imm:$func, variable_ops), IIC_Br, |
| 413 | "blx${p}\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 414 | [(ARMcall tglobaladdr:$func)]>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 415 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 416 | |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 417 | // Also used for Thumb2 |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 418 | def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br, |
| 419 | "blx${p}\t$func", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 420 | [(ARMtcall GPR:$func)]>, |
| 421 | Requires<[IsThumb, HasV5T, IsDarwin]>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 422 | T1Special<{1,1,1,?}> { |
| 423 | // A6.2.3 & A8.6.24 |
| 424 | bits<4> func; |
| 425 | let Inst{6-3} = func; |
| 426 | let Inst{2-0} = 0b000; |
| 427 | } |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 428 | |
| 429 | // ARMv4T |
Chris Lattner | 4d1189f | 2010-11-01 00:46:16 +0000 | [diff] [blame] | 430 | let isCodeGenOnly = 1 in |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 431 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 432 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 433 | "mov\tlr, pc\n\tbx\t$func", |
| 434 | [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 435 | Requires<[IsThumb, IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | } |
| 437 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 438 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 439 | let isBarrier = 1 in { |
| 440 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 441 | def tB : T1I<(outs), (ins brtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 442 | "b\t$target", [(br bb:$target)]>, |
| 443 | T1Encoding<{1,1,1,0,0,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 444 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 445 | // Far jump |
Evan Cheng | 53c67c0 | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 446 | let Defs = [LR] in |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 447 | def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br, |
Jim Grosbach | 78890f4 | 2010-10-01 23:21:38 +0000 | [diff] [blame] | 448 | "bl\t$target",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 449 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 450 | def tBR_JTr : tPseudoInst<(outs), |
| 451 | (ins tGPR:$target, i32imm:$jt, i32imm:$id), |
| 452 | Size2Bytes, IIC_Br, |
| 453 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> { |
| 454 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 455 | } |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 456 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 457 | } |
| 458 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 459 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 460 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 461 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 462 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 463 | "b$cc\t$target", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 464 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, |
| 465 | T1Encoding<{1,1,0,1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 466 | |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 467 | // Compare and branch on zero / non-zero |
| 468 | let isBranch = 1, isTerminator = 1 in { |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 469 | def tCBZ : T1I<(outs), (ins tGPR:$Rn, brtarget:$target), IIC_Br, |
| 470 | "cbz\t$Rn, $target", []>, |
| 471 | T1Misc<{0,0,?,1,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 472 | // A8.6.27 |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 473 | bits<6> target; |
| 474 | bits<3> Rn; |
| 475 | let Inst{9} = target{5}; |
| 476 | let Inst{7-3} = target{4-0}; |
| 477 | let Inst{2-0} = Rn; |
| 478 | } |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 479 | |
| 480 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 481 | "cbnz\t$cmp, $target", []>, |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 482 | T1Misc<{1,0,?,1,?,?,?}> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 483 | // A8.6.27 |
Bill Wendling | 1228038 | 2010-11-19 23:14:32 +0000 | [diff] [blame] | 484 | bits<6> target; |
| 485 | bits<3> Rn; |
| 486 | let Inst{9} = target{5}; |
| 487 | let Inst{7-3} = target{4-0}; |
| 488 | let Inst{2-0} = Rn; |
| 489 | } |
Evan Cheng | de17fb6 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 490 | } |
| 491 | |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 492 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only |
| 493 | // A8.6.16 B: Encoding T1 |
| 494 | // If Inst{11-8} == 0b1111 then SEE SVC |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 495 | let isCall = 1, Uses = [SP] in |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 496 | def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br, |
| 497 | "svc", "\t$imm", []>, Encoding16 { |
| 498 | bits<8> imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 499 | let Inst{15-12} = 0b1101; |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 500 | let Inst{11-8} = 0b1111; |
| 501 | let Inst{7-0} = imm; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 502 | } |
| 503 | |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 504 | // The assembler uses 0xDEFE for a trap instruction. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 505 | let isBarrier = 1, isTerminator = 1 in |
Anton Korobeynikov | 418d1d9 | 2010-05-15 17:19:20 +0000 | [diff] [blame] | 506 | def tTRAP : TI<(outs), (ins), IIC_Br, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 507 | "trap", [(trap)]>, Encoding16 { |
Bill Wendling | 7d0affd | 2010-11-21 10:55:23 +0000 | [diff] [blame] | 508 | let Inst = 0xdefe; |
Johnny Chen | 4c61cdd | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 509 | } |
| 510 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 511 | //===----------------------------------------------------------------------===// |
| 512 | // Load Store Instructions. |
| 513 | // |
| 514 | |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 515 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 516 | def tLDR : // A8.6.60 |
| 517 | T1pIEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr), |
| 518 | AddrModeT1_4, IIC_iLoad_r, |
| 519 | "ldr", "\t$Rt, $addr", |
| 520 | [(set tGPR:$Rt, (load t_addrmode_s4:$addr))]>; |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 521 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 522 | def tLDRi: // A8.6.57 |
| 523 | T1pIEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_s4:$addr), |
| 524 | AddrModeT1_4, IIC_iLoad_r, |
| 525 | "ldr", "\t$Rt, $addr", |
| 526 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 528 | def tLDRB : // A8.6.64 |
| 529 | T1pIEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_s1:$addr), |
| 530 | AddrModeT1_1, IIC_iLoad_bh_r, |
| 531 | "ldrb", "\t$Rt, $addr", |
| 532 | [(set tGPR:$Rt, (zextloadi8 t_addrmode_s1:$addr))]>; |
| 533 | |
| 534 | def tLDRBi : // A8.6.61 |
| 535 | T1pIEncodeImm<0b0111, 1, (outs tGPR:$dst), (ins t_addrmode_s1:$addr), |
| 536 | AddrModeT1_1, IIC_iLoad_bh_r, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 537 | "ldrb", "\t$dst, $addr", |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 538 | []>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 539 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 540 | def tLDRH : // A8.6.76 |
| 541 | T1pIEncode<0b101, (outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
| 542 | AddrModeT1_2, IIC_iLoad_bh_r, |
| 543 | "ldrh", "\t$dst, $addr", |
| 544 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
| 545 | |
| 546 | def tLDRHi: // A8.6.73 |
| 547 | T1pIEncodeImm<0b1000, 1, (outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
| 548 | AddrModeT1_2, IIC_iLoad_bh_r, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 549 | "ldrh", "\t$dst, $addr", |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 550 | []>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 551 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 552 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 553 | def tLDRSB : // A8.6.80 |
| 554 | T1pIEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 555 | AddrModeT1_1, IIC_iLoad_bh_r, |
| 556 | "ldrsb", "\t$dst, $addr", |
| 557 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 558 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 559 | let AddedComplexity = 10 in |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 560 | def tLDRSH : // A8.6.84 |
| 561 | T1pIEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 562 | AddrModeT1_2, IIC_iLoad_bh_r, |
| 563 | "ldrsh", "\t$dst, $addr", |
| 564 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 565 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 566 | let canFoldAsLoad = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 567 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 568 | "ldr", "\t$dst, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 569 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>, |
| 570 | T1LdStSP<{1,?,?}>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 571 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 572 | // Special instruction for restore. It cannot clobber condition register |
| 573 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 574 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 575 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 576 | "ldr", "\t$dst, $addr", []>, |
| 577 | T1LdStSP<{1,?,?}>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 578 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 579 | // Load tconstpool |
Evan Cheng | 7883fa9 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 580 | // FIXME: Use ldr.n to work around a Darwin assembler bug. |
Dan Gohman | bc9d98b | 2010-02-27 23:47:46 +0000 | [diff] [blame] | 581 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 582 | def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i, |
| 583 | "ldr", ".n\t$Rt, $addr", |
| 584 | [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>, |
| 585 | T1Encoding<{0,1,0,0,1,?}> { |
| 586 | // A6.2 & A8.6.59 |
| 587 | bits<3> Rt; |
| 588 | let Inst{10-8} = Rt; |
| 589 | // FIXME: Finish for the addr. |
| 590 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 591 | |
| 592 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 593 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 594 | isReMaterializable = 1 in |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 595 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoad_i, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 596 | "ldr", "\t$dst, $addr", []>, |
| 597 | T1LdStSP<{1,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 598 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 599 | def tSTR : // A8.6.194 |
| 600 | T1pIEncode<0b000, (outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
| 601 | AddrModeT1_4, IIC_iStore_r, |
| 602 | "str", "\t$src, $addr", |
| 603 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 604 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 605 | def tSTRi : // A8.6.192 |
| 606 | T1pIEncodeImm<0b0110, 0, (outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
| 607 | AddrModeT1_4, IIC_iStore_r, |
| 608 | "str", "\t$src, $addr", |
| 609 | []>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 610 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 611 | def tSTRB : // A8.6.197 |
| 612 | T1pIEncode<0b010, (outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
| 613 | AddrModeT1_1, IIC_iStore_bh_r, |
| 614 | "strb", "\t$src, $addr", |
| 615 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
| 616 | |
| 617 | def tSTRBi : // A8.6.195 |
| 618 | T1pIEncodeImm<0b0111, 0, (outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
| 619 | AddrModeT1_1, IIC_iStore_bh_r, |
| 620 | "strb", "\t$src, $addr", |
| 621 | []>; |
| 622 | |
| 623 | def tSTRH : // A8.6.207 |
| 624 | T1pIEncode<0b001, (outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
| 625 | AddrModeT1_2, IIC_iStore_bh_r, |
| 626 | "strh", "\t$src, $addr", |
| 627 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
| 628 | |
| 629 | def tSTRHi : // A8.6.205 |
| 630 | T1pIEncodeImm<0b1000, 0, (outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
| 631 | AddrModeT1_2, IIC_iStore_bh_r, |
| 632 | "strh", "\t$src, $addr", |
| 633 | []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 634 | |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 635 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, |
Evan Cheng | 699beba | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 636 | "str", "\t$src, $addr", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 637 | [(store tGPR:$src, t_addrmode_sp:$addr)]>, |
| 638 | T1LdStSP<{0,?,?}>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 639 | |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 640 | let mayStore = 1, neverHasSideEffects = 1 in |
| 641 | // Special instruction for spill. It cannot clobber condition register when it's |
| 642 | // expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 643 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 644 | "str", "\t$src, $addr", []>, |
| 645 | T1LdStSP<{0,?,?}>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 646 | |
| 647 | //===----------------------------------------------------------------------===// |
| 648 | // Load / store multiple Instructions. |
| 649 | // |
| 650 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 651 | multiclass thumb_ldst_mult<string asm, InstrItinClass itin, |
| 652 | InstrItinClass itin_upd, bits<6> T1Enc, |
| 653 | bit L_bit> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 654 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 655 | T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 656 | itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 657 | T1Encoding<T1Enc> { |
| 658 | bits<3> Rn; |
| 659 | bits<8> regs; |
| 660 | let Inst{10-8} = Rn; |
| 661 | let Inst{7-0} = regs; |
| 662 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 663 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 664 | T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 665 | itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 666 | T1Encoding<T1Enc> { |
| 667 | bits<3> Rn; |
| 668 | bits<8> regs; |
| 669 | let Inst{10-8} = Rn; |
| 670 | let Inst{7-0} = regs; |
| 671 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 672 | } |
| 673 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 674 | // These require base address to be written back or one of the loaded regs. |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 675 | let neverHasSideEffects = 1 in { |
| 676 | |
| 677 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 678 | defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, |
| 679 | {1,1,0,0,1,?}, 1>; |
| 680 | |
| 681 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 682 | defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, |
| 683 | {1,1,0,0,0,?}, 0>; |
| 684 | |
| 685 | } // neverHasSideEffects |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 686 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 687 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 688 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 689 | IIC_iPop, |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 690 | "pop${p}\t$regs", []>, |
| 691 | T1Misc<{1,1,0,?,?,?,?}> { |
| 692 | bits<16> regs; |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 693 | let Inst{8} = regs{15}; |
| 694 | let Inst{7-0} = regs{7-0}; |
| 695 | } |
Evan Cheng | 4b322e5 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 696 | |
Evan Cheng | 0d92f5f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 697 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 698 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops), |
Evan Cheng | a0792de | 2010-10-06 06:27:31 +0000 | [diff] [blame] | 699 | IIC_iStore_m, |
Bill Wendling | 6179c31 | 2010-11-20 00:53:35 +0000 | [diff] [blame] | 700 | "push${p}\t$regs", []>, |
| 701 | T1Misc<{0,1,0,?,?,?,?}> { |
| 702 | bits<16> regs; |
| 703 | let Inst{8} = regs{14}; |
| 704 | let Inst{7-0} = regs{7-0}; |
| 705 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 706 | |
| 707 | //===----------------------------------------------------------------------===// |
| 708 | // Arithmetic Instructions. |
| 709 | // |
| 710 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 711 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 712 | let isCommutable = 1, Uses = [CPSR] in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 713 | def tADC : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 714 | "adc", "\t$Rdn, $Rm", |
| 715 | [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 716 | T1DataProcessing<0b0101> { |
| 717 | // A8.6.2 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 718 | bits<3> Rdn; |
| 719 | bits<3> Rm; |
| 720 | let Inst{5-3} = Rdn; |
| 721 | let Inst{2-0} = Rm; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 722 | } |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 723 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 724 | // Add immediate |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 725 | def tADDi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi, |
| 726 | "add", "\t$Rd, $Rn, $imm3", |
| 727 | [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7:$imm3))]>, |
| 728 | T1General<0b01110> { |
| 729 | // A8.6.4 T1 |
| 730 | bits<3> Rd; |
| 731 | bits<3> Rn; |
| 732 | bits<3> imm3; |
| 733 | let Inst{8-6} = imm3; |
| 734 | let Inst{5-3} = Rn; |
| 735 | let Inst{2-0} = Rd; |
| 736 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 737 | |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 738 | def tADDi8 : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), IIC_iALUi, |
| 739 | "add", "\t$Rdn, $imm8", |
| 740 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>, |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 741 | T1General<{1,1,0,?,?}> { |
| 742 | // A8.6.4 T2 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 743 | bits<3> Rdn; |
| 744 | bits<8> imm8; |
| 745 | let Inst{10-8} = Rdn; |
| 746 | let Inst{7-0} = imm8; |
Bill Wendling | 95a6d17 | 2010-11-20 01:00:29 +0000 | [diff] [blame] | 747 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 748 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 749 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 750 | let isCommutable = 1 in |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 751 | def tADDrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 752 | "add", "\t$Rd, $Rn, $Rm", |
| 753 | [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>, |
| 754 | T1General<0b01100> { |
| 755 | // A8.6.6 T1 |
| 756 | bits<3> Rm; |
| 757 | bits<3> Rn; |
| 758 | bits<3> Rd; |
| 759 | let Inst{8-6} = Rm; |
| 760 | let Inst{5-3} = Rn; |
| 761 | let Inst{2-0} = Rd; |
| 762 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 764 | let neverHasSideEffects = 1 in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 765 | def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 766 | "add", "\t$dst, $rhs", []>, |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 767 | T1Special<{0,0,?,?}> { |
| 768 | // A8.6.6 T2 |
| 769 | bits<4> dst; |
| 770 | bits<4> rhs; |
| 771 | let Inst{6-3} = rhs; |
| 772 | let Inst{7} = dst{3}; |
| 773 | let Inst{2-0} = dst{2-0}; |
| 774 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 775 | |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 776 | // AND register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 777 | let isCommutable = 1 in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 778 | def tAND : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iBITr, |
| 779 | "and", "\t$Rdn, $Rm", |
| 780 | [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 781 | T1DataProcessing<0b0000> { |
| 782 | // A8.6.12 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 783 | bits<3> Rdn; |
| 784 | bits<3> Rm; |
| 785 | let Inst{5-3} = Rm; |
| 786 | let Inst{2-0} = Rdn; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 787 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 788 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 789 | // ASR immediate |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 790 | def tASRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi, |
| 791 | "asr", "\t$Rd, $Rm, $imm5", |
| 792 | [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]>, |
| 793 | T1General<{0,1,0,?,?}> { |
| 794 | // A8.6.14 |
| 795 | bits<3> Rd; |
| 796 | bits<3> Rm; |
| 797 | bits<5> imm5; |
| 798 | let Inst{10-6} = imm5; |
| 799 | let Inst{5-3} = Rm; |
| 800 | let Inst{2-0} = Rd; |
| 801 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 802 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 803 | // ASR register |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 804 | def tASRrr : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iMOVsr, |
| 805 | "asr", "\t$Rdn, $Rm", |
| 806 | [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 807 | T1DataProcessing<0b0100> { |
| 808 | // A8.6.15 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 809 | bits<3> Rdn; |
| 810 | bits<3> Rm; |
| 811 | let Inst{5-3} = Rm; |
| 812 | let Inst{2-0} = Rdn; |
Bill Wendling | a09cc2b | 2010-11-20 01:18:47 +0000 | [diff] [blame] | 813 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 814 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 815 | // BIC register |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 816 | def tBIC : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iBITr, |
| 817 | "bic", "\t$Rdn, $Rm", |
| 818 | [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>, |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 819 | T1DataProcessing<0b1110> { |
| 820 | // A8.6.20 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 821 | bits<3> Rdn; |
| 822 | bits<3> Rm; |
| 823 | let Inst{5-3} = Rm; |
| 824 | let Inst{2-0} = Rdn; |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 825 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 826 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 827 | // CMN register |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 828 | let isCompare = 1, Defs = [CPSR] in { |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 829 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations |
| 830 | // Compare-to-zero still works out, just not the relationals |
| 831 | //def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, |
| 832 | // "cmn", "\t$lhs, $rhs", |
| 833 | // [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>, |
| 834 | // T1DataProcessing<0b1011>; |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 835 | def tCMNz : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr, |
| 836 | "cmn", "\t$Rn, $Rm", |
| 837 | [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>, |
| 838 | T1DataProcessing<0b1011> { |
| 839 | // A8.6.33 |
| 840 | bits<3> Rm; |
| 841 | bits<3> Rn; |
| 842 | let Inst{5-3} = Rm; |
| 843 | let Inst{2-0} = Rn; |
| 844 | } |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 845 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 846 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 847 | // CMP immediate |
Gabor Greif | f7d10f5 | 2010-09-14 22:00:50 +0000 | [diff] [blame] | 848 | let isCompare = 1, Defs = [CPSR] in { |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 849 | def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, |
| 850 | "cmp", "\t$Rn, $imm8", |
| 851 | [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>, |
| 852 | T1General<{1,0,1,?,?}> { |
| 853 | // A8.6.35 |
| 854 | bits<3> Rn; |
| 855 | bits<8> imm8; |
| 856 | let Inst{10-8} = Rn; |
| 857 | let Inst{7-0} = imm8; |
| 858 | } |
| 859 | |
| 860 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi, |
| 861 | "cmp", "\t$Rn, $imm8", |
| 862 | [(ARMcmpZ tGPR:$Rn, imm0_255:$imm8)]>, |
| 863 | T1General<{1,0,1,?,?}> { |
| 864 | // A8.6.35 |
| 865 | bits<3> Rn; |
| 866 | let Inst{10-8} = Rn; |
| 867 | let Inst{7-0} = 0x00; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 868 | } |
| 869 | |
| 870 | // CMP register |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 871 | def tCMPr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr, |
| 872 | "cmp", "\t$Rn, $Rm", |
| 873 | [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>, |
| 874 | T1DataProcessing<0b1010> { |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 875 | // A8.6.36 T1 |
| 876 | bits<3> Rm; |
| 877 | bits<3> Rn; |
| 878 | let Inst{5-3} = Rm; |
| 879 | let Inst{2-0} = Rn; |
| 880 | } |
| 881 | def tCMPzr : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iCMPr, |
| 882 | "cmp", "\t$Rn, $Rm", |
| 883 | [(ARMcmpZ tGPR:$Rn, tGPR:$Rm)]>, |
| 884 | T1DataProcessing<0b1010> { |
| 885 | // A8.6.36 T1 |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 886 | bits<3> Rm; |
| 887 | bits<3> Rn; |
Bill Wendling | 602890d | 2010-11-19 01:33:10 +0000 | [diff] [blame] | 888 | let Inst{5-3} = Rm; |
| 889 | let Inst{2-0} = Rn; |
| 890 | } |
| 891 | |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 892 | def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr, |
| 893 | "cmp", "\t$Rn, $Rm", []>, |
| 894 | T1Special<{0,1,?,?}> { |
| 895 | // A8.6.36 T2 |
| 896 | bits<4> Rm; |
| 897 | bits<4> Rn; |
| 898 | let Inst{7} = Rn{3}; |
| 899 | let Inst{6-3} = Rm; |
| 900 | let Inst{2-0} = Rn{2-0}; |
| 901 | } |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 902 | def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 903 | "cmp", "\t$lhs, $rhs", []>, |
Bill Wendling | 849f2e3 | 2010-11-29 00:18:15 +0000 | [diff] [blame] | 904 | T1Special<{0,1,?,?}> { |
| 905 | // A8.6.36 T2 |
| 906 | bits<4> Rm; |
| 907 | bits<4> Rn; |
| 908 | let Inst{7} = Rn{3}; |
| 909 | let Inst{6-3} = Rm; |
| 910 | let Inst{2-0} = Rn{2-0}; |
| 911 | } |
| 912 | |
Bill Wendling | 5cc88a2 | 2010-11-20 22:52:33 +0000 | [diff] [blame] | 913 | } // isCompare = 1, Defs = [CPSR] |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 914 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 915 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 916 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 917 | let isCommutable = 1 in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 918 | def tEOR : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iBITr, |
| 919 | "eor", "\t$Rdn, $Rm", |
| 920 | [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 921 | T1DataProcessing<0b0001> { |
| 922 | // A8.6.45 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 923 | bits<3> Rdn; |
| 924 | bits<3> Rm; |
| 925 | let Inst{5-3} = Rm; |
| 926 | let Inst{2-0} = Rdn; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 927 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 928 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 929 | // LSL immediate |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 930 | def tLSLri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi, |
| 931 | "lsl", "\t$Rd, $Rm, $imm5", |
| 932 | [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]>, |
| 933 | T1General<{0,0,0,?,?}> { |
| 934 | // A8.6.88 |
| 935 | bits<3> Rd; |
| 936 | bits<3> Rm; |
| 937 | bits<5> imm5; |
| 938 | let Inst{10-6} = imm5; |
| 939 | let Inst{5-3} = Rm; |
| 940 | let Inst{2-0} = Rd; |
| 941 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 942 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 943 | // LSL register |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 944 | def tLSLrr : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iMOVsr, |
| 945 | "lsl", "\t$Rdn, $Rm", |
| 946 | [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 947 | T1DataProcessing<0b0010> { |
| 948 | // A8.6.89 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 949 | bits<3> Rdn; |
| 950 | bits<3> Rm; |
| 951 | let Inst{5-3} = Rm; |
| 952 | let Inst{2-0} = Rdn; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 953 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 954 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 955 | // LSR immediate |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 956 | def tLSRri : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5), IIC_iMOVsi, |
| 957 | "lsr", "\t$Rd, $Rm, $imm5", |
| 958 | [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]>, |
| 959 | T1General<{0,0,1,?,?}> { |
| 960 | // A8.6.90 |
| 961 | bits<3> Rd; |
| 962 | bits<3> Rm; |
| 963 | bits<5> imm5; |
| 964 | let Inst{10-6} = imm5; |
| 965 | let Inst{5-3} = Rm; |
| 966 | let Inst{2-0} = Rd; |
| 967 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 968 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 969 | // LSR register |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 970 | def tLSRrr : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iMOVsr, |
| 971 | "lsr", "\t$Rdn, $Rm", |
| 972 | [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 973 | T1DataProcessing<0b0011> { |
| 974 | // A8.6.91 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 975 | bits<3> Rdn; |
| 976 | bits<3> Rm; |
| 977 | let Inst{5-3} = Rm; |
| 978 | let Inst{2-0} = Rdn; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 979 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 980 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 981 | // Move register |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 982 | let isMoveImm = 1 in |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 983 | def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi, |
| 984 | "mov", "\t$Rd, $imm8", |
| 985 | [(set tGPR:$Rd, imm0_255:$imm8)]>, |
| 986 | T1General<{1,0,0,?,?}> { |
| 987 | // A8.6.96 |
| 988 | bits<3> Rd; |
| 989 | bits<8> imm8; |
| 990 | let Inst{10-8} = Rd; |
| 991 | let Inst{7-0} = imm8; |
| 992 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 993 | |
| 994 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 995 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 996 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 997 | // FIXME: Make this predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 998 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 999 | "mov\t$dst, $src", []>, |
| 1000 | T1Special<0b1000>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1001 | let Defs = [CPSR] in |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1002 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1003 | "movs\t$dst, $src", []>, Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1004 | let Inst{15-6} = 0b0000000000; |
| 1005 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1006 | |
| 1007 | // FIXME: Make these predicable. |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1008 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1009 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 1010 | T1Special<{1,0,0,?}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1011 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1012 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 1013 | T1Special<{1,0,?,0}>; |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1014 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1015 | "mov\t$dst, $src", []>, |
Johnny Chen | eb231ce | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 1016 | T1Special<{1,0,?,?}>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1017 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1018 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1019 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1020 | let isCommutable = 1 in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1021 | def tMUL : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iMUL32, |
| 1022 | "mul", "\t$Rdn, $Rm, $Rdn", /* A8.6.105 MUL Encoding T1 */ |
| 1023 | [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1024 | T1DataProcessing<0b1101> { |
| 1025 | // A8.6.105 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1026 | bits<3> Rdn; |
| 1027 | bits<3> Rm; |
| 1028 | let Inst{5-3} = Rm; |
| 1029 | let Inst{2-0} = Rdn; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1030 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1031 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1032 | // move inverse register |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1033 | def tMVN : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMVNr, |
| 1034 | "mvn", "\t$Rd, $Rm", |
| 1035 | [(set tGPR:$Rd, (not tGPR:$Rm))]>, |
| 1036 | T1DataProcessing<0b1111> { |
| 1037 | // A8.6.107 |
| 1038 | bits<3> Rd; |
| 1039 | bits<3> Rm; |
| 1040 | let Inst{5-3} = Rm; |
| 1041 | let Inst{2-0} = Rd; |
| 1042 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1043 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1044 | // Bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1045 | let isCommutable = 1 in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1046 | def tORR : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iBITr, |
| 1047 | "orr", "\t$Rdn, $Rm", |
| 1048 | [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1049 | T1DataProcessing<0b1100> { |
| 1050 | // A8.6.114 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1051 | bits<3> Rdn; |
| 1052 | bits<3> Rm; |
| 1053 | let Inst{5-3} = Rm; |
| 1054 | let Inst{2-0} = Rdn; |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1055 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1056 | |
Bill Wendling | dcf0a47 | 2010-11-21 11:49:36 +0000 | [diff] [blame] | 1057 | // Swaps |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1058 | def tREV : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1059 | "rev", "\t$Rd, $Rm", |
| 1060 | [(set tGPR:$Rd, (bswap tGPR:$Rm))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1061 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1062 | T1Misc<{1,0,1,0,0,0,?}> { |
| 1063 | // A8.6.134 |
| 1064 | bits<3> Rm; |
| 1065 | bits<3> Rd; |
| 1066 | let Inst{5-3} = Rm; |
| 1067 | let Inst{2-0} = Rd; |
| 1068 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1069 | |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1070 | def tREV16 : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1071 | "rev16", "\t$Rd, $Rm", |
| 1072 | [(set tGPR:$Rd, |
| 1073 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF), |
| 1074 | (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00), |
| 1075 | (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000), |
| 1076 | (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1077 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1078 | T1Misc<{1,0,1,0,0,1,?}> { |
| 1079 | // A8.6.135 |
| 1080 | bits<3> Rm; |
| 1081 | bits<3> Rd; |
| 1082 | let Inst{5-3} = Rm; |
| 1083 | let Inst{2-0} = Rd; |
| 1084 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1085 | |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1086 | def tREVSH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1087 | "revsh", "\t$Rd, $Rm", |
| 1088 | [(set tGPR:$Rd, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1089 | (sext_inreg |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1090 | (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)), |
| 1091 | (shl tGPR:$Rm, (i32 8))), i16))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1092 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1093 | T1Misc<{1,0,1,0,1,1,?}> { |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1094 | // A8.6.136 |
Bill Wendling | d19ac0c | 2010-11-29 00:42:50 +0000 | [diff] [blame] | 1095 | bits<3> Rm; |
| 1096 | bits<3> Rd; |
| 1097 | let Inst{5-3} = Rm; |
| 1098 | let Inst{2-0} = Rd; |
| 1099 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1100 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1101 | // rotate right register |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1102 | def tROR : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iMOVsr, |
| 1103 | "ror", "\t$Rdn, $Rm", |
| 1104 | [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1105 | T1DataProcessing<0b0111> { |
| 1106 | // A8.6.139 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1107 | bits<3> Rdn; |
| 1108 | bits<3> Rm; |
| 1109 | let Inst{5-3} = Rm; |
| 1110 | let Inst{2-0} = Rdn; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1111 | } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1112 | |
| 1113 | // negate register |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1114 | def tRSB : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iALUi, |
| 1115 | "rsb", "\t$Rd, $Rn, #0", |
| 1116 | [(set tGPR:$Rd, (ineg tGPR:$Rn))]>, |
| 1117 | T1DataProcessing<0b1001> { |
| 1118 | // A8.6.141 |
| 1119 | bits<3> Rn; |
| 1120 | bits<3> Rd; |
| 1121 | let Inst{5-3} = Rn; |
| 1122 | let Inst{2-0} = Rd; |
| 1123 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1124 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1125 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 1126 | let Uses = [CPSR] in |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1127 | def tSBC : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 1128 | "sbc", "\t$Rdn, $Rm", |
| 1129 | [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>, |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1130 | T1DataProcessing<0b0110> { |
| 1131 | // A8.6.151 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1132 | bits<3> Rdn; |
| 1133 | bits<3> Rm; |
| 1134 | let Inst{5-3} = Rm; |
| 1135 | let Inst{2-0} = Rdn; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1136 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1137 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1138 | // Subtract immediate |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1139 | def tSUBi3 : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, i32imm:$imm3), IIC_iALUi, |
| 1140 | "sub", "\t$Rd, $Rn, $imm3", |
| 1141 | [(set tGPR:$Rd, (add tGPR:$Rn, imm0_7_neg:$imm3))]>, |
| 1142 | T1General<0b01111> { |
| 1143 | // A8.6.210 T1 |
| 1144 | bits<3> imm3; |
| 1145 | bits<3> Rn; |
| 1146 | bits<3> Rd; |
| 1147 | let Inst{8-6} = imm3; |
| 1148 | let Inst{5-3} = Rn; |
| 1149 | let Inst{2-0} = Rd; |
| 1150 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1151 | |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1152 | def tSUBi8 : T1sIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8), IIC_iALUi, |
| 1153 | "sub", "\t$Rdn, $imm8", |
| 1154 | [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>, |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1155 | T1General<{1,1,1,?,?}> { |
| 1156 | // A8.6.210 T2 |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame^] | 1157 | bits<3> Rdn; |
| 1158 | bits<8> imm8; |
| 1159 | let Inst{10-8} = Rdn; |
| 1160 | let Inst{7-0} = imm8; |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1161 | } |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1162 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1163 | // subtract register |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1164 | def tSUBrr : T1sI<(outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr, |
| 1165 | "sub", "\t$Rd, $Rn, $Rm", |
| 1166 | [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>, |
| 1167 | T1General<0b01101> { |
| 1168 | // A8.6.212 |
| 1169 | bits<3> Rm; |
| 1170 | bits<3> Rn; |
| 1171 | bits<3> Rd; |
| 1172 | let Inst{8-6} = Rm; |
| 1173 | let Inst{5-3} = Rn; |
| 1174 | let Inst{2-0} = Rd; |
| 1175 | } |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1176 | |
| 1177 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1178 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1179 | // sign-extend byte |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1180 | def tSXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1181 | "sxtb", "\t$Rd, $Rm", |
| 1182 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1183 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1184 | T1Misc<{0,0,1,0,0,1,?}> { |
| 1185 | // A8.6.222 |
| 1186 | bits<3> Rm; |
| 1187 | bits<3> Rd; |
| 1188 | let Inst{5-3} = Rm; |
| 1189 | let Inst{2-0} = Rd; |
| 1190 | } |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1191 | |
| 1192 | // sign-extend short |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1193 | def tSXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1194 | "sxth", "\t$Rd, $Rm", |
| 1195 | [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1196 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | 5cbbf68 | 2010-11-29 01:00:43 +0000 | [diff] [blame] | 1197 | T1Misc<{0,0,1,0,0,0,?}> { |
| 1198 | // A8.6.224 |
| 1199 | bits<3> Rm; |
| 1200 | bits<3> Rd; |
| 1201 | let Inst{5-3} = Rm; |
| 1202 | let Inst{2-0} = Rd; |
| 1203 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1204 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1205 | // test |
Gabor Greif | 007248b | 2010-09-14 20:47:43 +0000 | [diff] [blame] | 1206 | let isCompare = 1, isCommutable = 1, Defs = [CPSR] in |
Bill Wendling | 2f17bf2 | 2010-11-29 01:07:48 +0000 | [diff] [blame] | 1207 | def tTST : T1pI<(outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr, |
| 1208 | "tst", "\t$Rn, $Rm", |
| 1209 | [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>, |
| 1210 | T1DataProcessing<0b1000> { |
| 1211 | // A8.6.230 |
| 1212 | bits<3> Rm; |
| 1213 | bits<3> Rn; |
| 1214 | let Inst{5-3} = Rm; |
| 1215 | let Inst{2-0} = Rn; |
| 1216 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1217 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1218 | // zero-extend byte |
Bill Wendling | 2f17bf2 | 2010-11-29 01:07:48 +0000 | [diff] [blame] | 1219 | def tUXTB : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1220 | "uxtb", "\t$Rd, $Rm", |
| 1221 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1222 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | 2f17bf2 | 2010-11-29 01:07:48 +0000 | [diff] [blame] | 1223 | T1Misc<{0,0,1,0,1,1,?}> { |
| 1224 | // A8.6.262 |
| 1225 | bits<3> Rm; |
| 1226 | bits<3> Rd; |
| 1227 | let Inst{5-3} = Rm; |
| 1228 | let Inst{2-0} = Rd; |
| 1229 | } |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 1230 | |
| 1231 | // zero-extend short |
Bill Wendling | 2f17bf2 | 2010-11-29 01:07:48 +0000 | [diff] [blame] | 1232 | def tUXTH : T1pI<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iUNAr, |
| 1233 | "uxth", "\t$Rd, $Rm", |
| 1234 | [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1235 | Requires<[IsThumb, IsThumb1Only, HasV6]>, |
Bill Wendling | 2f17bf2 | 2010-11-29 01:07:48 +0000 | [diff] [blame] | 1236 | T1Misc<{0,0,1,0,1,0,?}> { |
| 1237 | // A8.6.264 |
| 1238 | bits<3> Rm; |
| 1239 | bits<3> Rd; |
| 1240 | let Inst{5-3} = Rm; |
| 1241 | let Inst{2-0} = Rd; |
| 1242 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1243 | |
| 1244 | |
Jim Grosbach | 80dc116 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 1245 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. |
Dan Gohman | 533297b | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 1246 | // Expanded after instruction selection into a branch sequence. |
| 1247 | let usesCustomInserter = 1 in // Expanded after instruction selection. |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1248 | def tMOVCCr_pseudo : |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1249 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1250 | NoItinerary, |
Evan Cheng | c972165 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 1251 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1252 | |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1253 | |
| 1254 | // 16-bit movcc in IT blocks for Thumb2. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1255 | let neverHasSideEffects = 1 in { |
David Goodwin | 5d598aa | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 1256 | def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1257 | "mov", "\t$dst, $rhs", []>, |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1258 | T1Special<{1,0,?,?}> { |
| 1259 | bits<4> rhs; |
| 1260 | bits<4> dst; |
| 1261 | let Inst{7} = dst{3}; |
| 1262 | let Inst{6-3} = rhs; |
| 1263 | let Inst{2-0} = dst{2-0}; |
| 1264 | } |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1265 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1266 | let isMoveImm = 1 in |
Jim Grosbach | 4152778 | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 1267 | def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1268 | "mov", "\t$dst, $rhs", []>, |
Bill Wendling | 9b0e92c | 2010-11-29 22:37:46 +0000 | [diff] [blame] | 1269 | T1General<{1,0,0,?,?}> { |
| 1270 | bits<8> rhs; |
| 1271 | bits<3> dst; |
| 1272 | let Inst{10-8} = dst; |
| 1273 | let Inst{7-0} = rhs; |
| 1274 | } |
| 1275 | |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 1276 | } // neverHasSideEffects |
Evan Cheng | 007ea27 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 1277 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1278 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 1279 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1280 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1281 | def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi, |
| 1282 | "adr${p}\t$Rd, #$label", []>, |
| 1283 | T1Encoding<{1,0,1,0,0,?}> { |
| 1284 | // A6.2 & A8.6.10 |
| 1285 | bits<3> Rd; |
| 1286 | let Inst{10-8} = Rd; |
| 1287 | // FIXME: Add label encoding/fixup |
| 1288 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1289 | |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1290 | def tLEApcrelJT : T1I<(outs tGPR:$Rd), |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 1291 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Bill Wendling | 6707741 | 2010-11-30 00:18:30 +0000 | [diff] [blame] | 1292 | IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>, |
| 1293 | T1Encoding<{1,0,1,0,0,?}> { |
| 1294 | // A6.2 & A8.6.10 |
| 1295 | bits<3> Rd; |
| 1296 | let Inst{10-8} = Rd; |
| 1297 | // FIXME: Add label encoding/fixup |
| 1298 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1299 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1300 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1301 | // TLS Instructions |
| 1302 | // |
| 1303 | |
| 1304 | // __aeabi_read_tp preserves the registers r1-r3. |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1305 | let isCall = 1, Defs = [R0, LR], Uses = [SP] in |
| 1306 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, |
| 1307 | "bl\t__aeabi_read_tp", |
| 1308 | [(set R0, ARMthread_pointer)]> { |
| 1309 | // Encoding is 0xf7fffffe. |
| 1310 | let Inst = 0xf7fffffe; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1311 | } |
| 1312 | |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1313 | // SJLJ Exception handling intrinsics |
| 1314 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 1315 | // address and save #0 in R0 for the non-longjmp case. |
| 1316 | // Since by its nature we may be coming from some other function to get |
| 1317 | // here, and we're using the stack frame for the containing function to |
| 1318 | // save/restore registers, we can't keep anything live in regs across |
| 1319 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
| 1320 | // when we get here from a longjmp(). We force everthing out of registers |
| 1321 | // except for our own input by listing the relevant registers in Defs. By |
| 1322 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 1323 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | 0798edd | 2010-05-27 23:49:24 +0000 | [diff] [blame] | 1324 | // $val is a scratch register for our use. |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1325 | let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], |
| 1326 | hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in |
| 1327 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), |
| 1328 | AddrModeNone, SizeSpecial, NoItinerary, "","", |
| 1329 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1330 | |
| 1331 | // FIXME: Non-Darwin version(s) |
Chris Lattner | a4a3a5e | 2010-10-31 19:15:18 +0000 | [diff] [blame] | 1332 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1, |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1333 | Defs = [ R7, LR, SP ] in |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1334 | def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch), |
Bill Wendling | 0e45a5a | 2010-11-30 00:50:22 +0000 | [diff] [blame] | 1335 | AddrModeNone, SizeSpecial, IndexModeNone, |
| 1336 | Pseudo, NoItinerary, "", "", |
| 1337 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 1338 | Requires<[IsThumb, IsDarwin]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 1339 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 1340 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1341 | // Non-Instruction Patterns |
| 1342 | // |
| 1343 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1344 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1345 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 1346 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 1347 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
Evan Cheng | 89d177f | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 1348 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1349 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 1350 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1351 | |
| 1352 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1353 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 1354 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 1355 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 1356 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 1357 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 1358 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 1359 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1360 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1361 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 1362 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1363 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1364 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1365 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 1366 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 1367 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1368 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1369 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1370 | Requires<[IsThumb, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1371 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1372 | Requires<[IsThumb, IsDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1373 | |
| 1374 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1375 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1376 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1377 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1378 | |
| 1379 | // Indirect calls to ARM routines |
Evan Cheng | b620724 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 1380 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, |
| 1381 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; |
| 1382 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, |
| 1383 | Requires<[IsThumb, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1384 | |
| 1385 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1386 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 1387 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 1388 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1389 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 1390 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 1391 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 1392 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 1393 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1394 | // If it's impossible to use [r,r] address mode for sextload, select to |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1395 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1396 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1397 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1398 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 1399 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1400 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1401 | Requires<[IsThumb, IsThumb1Only, HasV6]>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1402 | |
Evan Cheng | 0e87e23 | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 1403 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 1404 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; |
| 1405 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), |
| 1406 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 1407 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1408 | // Large immediate handling. |
| 1409 | |
| 1410 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1411 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 1412 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 1413 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1414 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1415 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 1416 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1417 | |
| 1418 | // Pseudo instruction that combines ldr from constpool and add pc. This should |
| 1419 | // be expanded into two instructions late to allow if-conversion and |
| 1420 | // scheduling. |
| 1421 | let isReMaterializable = 1 in |
| 1422 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1423 | NoItinerary, |
Evan Cheng | b9803a8 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 1424 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), |
| 1425 | imm:$cp))]>, |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1426 | Requires<[IsThumb, IsThumb1Only]>; |