blob: 5208c2502ca367faf98ef7ef6c73c570e00f941d [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
168 (ins addrmode6:$addr), IIC_VLD1,
169 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
170class VLD1Q<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
Evan Chengd2ca8132010-10-09 01:03:04 +0000172 (ins addrmode6:$addr), IIC_VLD1x2,
Bob Wilson621f1952010-03-23 05:25:43 +0000173 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000174
Bob Wilson621f1952010-03-23 05:25:43 +0000175def VLD1d8 : VLD1D<0b0000, "8">;
176def VLD1d16 : VLD1D<0b0100, "16">;
177def VLD1d32 : VLD1D<0b1000, "32">;
178def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000179
Bob Wilson621f1952010-03-23 05:25:43 +0000180def VLD1q8 : VLD1Q<0b0000, "8">;
181def VLD1q16 : VLD1Q<0b0100, "16">;
182def VLD1q32 : VLD1Q<0b1000, "32">;
183def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000184
Evan Chengd2ca8132010-10-09 01:03:04 +0000185def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
186def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
187def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
188def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000189
Bob Wilson99493b22010-03-20 17:59:03 +0000190// ...with address register writeback:
191class VLD1DWB<bits<4> op7_4, string Dt>
192 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000193 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000194 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000195 "$addr.addr = $wb", []>;
196class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000197 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000198 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x2u,
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000199 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000200 "$addr.addr = $wb", []>;
201
202def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
203def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
204def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
205def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
206
207def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
208def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
209def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
210def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
213def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
214def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
215def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson052ba452010-03-22 18:22:06 +0000217// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000218class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000219 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Evan Chengd2ca8132010-10-09 01:03:04 +0000220 (ins addrmode6:$addr), IIC_VLD1x3, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000221 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000222class VLD1D3WB<bits<4> op7_4, string Dt>
223 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000224 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1x3u, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000225 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000226
227def VLD1d8T : VLD1D3<0b0000, "8">;
228def VLD1d16T : VLD1D3<0b0100, "16">;
229def VLD1d32T : VLD1D3<0b1000, "32">;
230def VLD1d64T : VLD1D3<0b1100, "64">;
231
232def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
233def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
234def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000235def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000236
Evan Chengd2ca8132010-10-09 01:03:04 +0000237def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
238def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000239
Bob Wilson052ba452010-03-22 18:22:06 +0000240// ...with 4 registers (some of these are only for the disassembler):
241class VLD1D4<bits<4> op7_4, string Dt>
242 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000243 (ins addrmode6:$addr), IIC_VLD1x4, "vld1", Dt,
Bob Wilson052ba452010-03-22 18:22:06 +0000244 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000245class VLD1D4WB<bits<4> op7_4, string Dt>
246 : NLdSt<0,0b10,0b0010,op7_4,
247 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000248 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4, "vld1", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000249 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000250 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000251
Bob Wilson052ba452010-03-22 18:22:06 +0000252def VLD1d8Q : VLD1D4<0b0000, "8">;
253def VLD1d16Q : VLD1D4<0b0100, "16">;
254def VLD1d32Q : VLD1D4<0b1000, "32">;
255def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000256
257def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
258def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
259def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000260def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000261
Evan Chengd2ca8132010-10-09 01:03:04 +0000262def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
263def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000264
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000265// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000266class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
267 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000268 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000269 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
270class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000271 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000272 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Evan Chengd2ca8132010-10-09 01:03:04 +0000273 (ins addrmode6:$addr), IIC_VLD2x2,
Bob Wilson95808322010-03-18 20:18:39 +0000274 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000275
Bob Wilson00bf1d92010-03-20 18:14:26 +0000276def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
277def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
278def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000279
Bob Wilson95808322010-03-18 20:18:39 +0000280def VLD2q8 : VLD2Q<0b0000, "8">;
281def VLD2q16 : VLD2Q<0b0100, "16">;
282def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000283
Bob Wilson9d84fb32010-09-14 20:59:49 +0000284def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
285def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
286def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000287
Evan Chengd2ca8132010-10-09 01:03:04 +0000288def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
289def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
290def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000291
Bob Wilson92cb9322010-03-20 20:10:51 +0000292// ...with address register writeback:
293class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
294 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000295 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000296 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000297 "$addr.addr = $wb", []>;
298class VLD2QWB<bits<4> op7_4, string Dt>
299 : NLdSt<0, 0b10, 0b0011, op7_4,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Evan Chengd2ca8132010-10-09 01:03:04 +0000301 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2x2u,
Bob Wilson226036e2010-03-20 22:13:40 +0000302 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000303 "$addr.addr = $wb", []>;
304
305def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
306def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
307def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000308
309def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
310def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
311def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
312
Evan Chengd2ca8132010-10-09 01:03:04 +0000313def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
314def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
315def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000316
Evan Chengd2ca8132010-10-09 01:03:04 +0000317def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
318def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
319def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000320
Bob Wilson00bf1d92010-03-20 18:14:26 +0000321// ...with double-spaced registers (for disassembly only):
322def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
323def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
324def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
326def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
327def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000328
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
331 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000332 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000333 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
336def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
337def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000338
Bob Wilson9d84fb32010-09-14 20:59:49 +0000339def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
340def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
341def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000342
Bob Wilson92cb9322010-03-20 20:10:51 +0000343// ...with address register writeback:
344class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
345 : NLdSt<0, 0b10, op11_8, op7_4,
346 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Evan Cheng84f69e82010-10-09 01:45:34 +0000347 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000348 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000349 "$addr.addr = $wb", []>;
350
351def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
352def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
353def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000354
Evan Cheng84f69e82010-10-09 01:45:34 +0000355def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
356def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
357def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000358
Bob Wilson92cb9322010-03-20 20:10:51 +0000359// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
361def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
362def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
364def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
365def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000366
Evan Cheng84f69e82010-10-09 01:45:34 +0000367def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
368def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
369def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000370
Bob Wilson92cb9322010-03-20 20:10:51 +0000371// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000372def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
373def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
374def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000375
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000376// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000377class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000379 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000380 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000381 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000382
Bob Wilson00bf1d92010-03-20 18:14:26 +0000383def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
384def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
385def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000386
Bob Wilson9d84fb32010-09-14 20:59:49 +0000387def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
388def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
389def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000390
Bob Wilson92cb9322010-03-20 20:10:51 +0000391// ...with address register writeback:
392class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
393 : NLdSt<0, 0b10, op11_8, op7_4,
394 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000395 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
396 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000397 "$addr.addr = $wb", []>;
398
399def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
400def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
401def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000402
Bob Wilson9d84fb32010-09-14 20:59:49 +0000403def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
404def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
405def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000406
Bob Wilson92cb9322010-03-20 20:10:51 +0000407// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000408def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
409def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
410def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000411def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
412def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
413def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000414
Bob Wilson9d84fb32010-09-14 20:59:49 +0000415def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
416def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
417def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000418
Bob Wilson92cb9322010-03-20 20:10:51 +0000419// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000420def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
421def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
422def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000423
Bob Wilson8466fa12010-09-13 23:01:35 +0000424// Classes for VLD*LN pseudo-instructions with multi-register operands.
425// These are expanded to real instructions after register allocation.
426class VLDQLNPseudo<InstrItinClass itin>
427 : PseudoNLdSt<(outs QPR:$dst),
428 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
429 itin, "$src = $dst">;
430class VLDQLNWBPseudo<InstrItinClass itin>
431 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
432 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
433 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
434class VLDQQLNPseudo<InstrItinClass itin>
435 : PseudoNLdSt<(outs QQPR:$dst),
436 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
437 itin, "$src = $dst">;
438class VLDQQLNWBPseudo<InstrItinClass itin>
439 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
440 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
441 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
442class VLDQQQQLNPseudo<InstrItinClass itin>
443 : PseudoNLdSt<(outs QQQQPR:$dst),
444 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
445 itin, "$src = $dst">;
446class VLDQQQQLNWBPseudo<InstrItinClass itin>
447 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
448 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
449 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
450
Bob Wilsonb07c1712009-10-07 21:53:04 +0000451// VLD1LN : Vector Load (single element to one lane)
452// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000453
Bob Wilson243fcc52009-09-01 04:26:28 +0000454// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000455class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
456 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000457 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000458 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000459 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000460
Bob Wilson39842552010-03-22 16:43:10 +0000461def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
462def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
463def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000464
Evan Chengd2ca8132010-10-09 01:03:04 +0000465def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
466def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
467def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000468
Bob Wilson41315282010-03-20 20:39:53 +0000469// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000470def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
471def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000472
Evan Chengd2ca8132010-10-09 01:03:04 +0000473def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
474def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000475
Bob Wilsona1023642010-03-20 20:47:18 +0000476// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000477class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
478 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000479 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000480 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000481 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000482 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
483
Bob Wilson39842552010-03-22 16:43:10 +0000484def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
485def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
486def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000487
Evan Chengd2ca8132010-10-09 01:03:04 +0000488def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
489def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
490def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000491
Bob Wilson39842552010-03-22 16:43:10 +0000492def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
493def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000494
Evan Chengd2ca8132010-10-09 01:03:04 +0000495def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
496def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000497
Bob Wilson243fcc52009-09-01 04:26:28 +0000498// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000499class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
500 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000501 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000502 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000503 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
504 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000505
Bob Wilson39842552010-03-22 16:43:10 +0000506def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
507def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
508def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000509
Evan Cheng84f69e82010-10-09 01:45:34 +0000510def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
511def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
512def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000513
Bob Wilson41315282010-03-20 20:39:53 +0000514// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000515def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
516def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000517
Evan Cheng84f69e82010-10-09 01:45:34 +0000518def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
519def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000520
Bob Wilsona1023642010-03-20 20:47:18 +0000521// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000522class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
523 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000524 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000525 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000526 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000527 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000528 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000529 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
530 []>;
531
Bob Wilson39842552010-03-22 16:43:10 +0000532def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
533def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
534def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000535
Evan Cheng84f69e82010-10-09 01:45:34 +0000536def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
537def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
538def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000539
Bob Wilson39842552010-03-22 16:43:10 +0000540def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
541def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000542
Evan Cheng84f69e82010-10-09 01:45:34 +0000543def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
544def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000545
Bob Wilson243fcc52009-09-01 04:26:28 +0000546// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000547class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
548 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000549 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
550 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000551 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000552 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000553 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000554
Bob Wilson39842552010-03-22 16:43:10 +0000555def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
556def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
557def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000558
Evan Cheng10dc63f2010-10-09 04:07:58 +0000559def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
560def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
561def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000562
Bob Wilson41315282010-03-20 20:39:53 +0000563// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000564def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
565def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000566
Evan Cheng10dc63f2010-10-09 04:07:58 +0000567def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
568def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000569
Bob Wilsona1023642010-03-20 20:47:18 +0000570// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000571class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
572 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000573 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000574 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000575 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000576 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000577"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000578"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
579 []>;
580
Bob Wilson39842552010-03-22 16:43:10 +0000581def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
582def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
583def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000584
Evan Cheng10dc63f2010-10-09 04:07:58 +0000585def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
586def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
587def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000588
Bob Wilson39842552010-03-22 16:43:10 +0000589def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
590def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000591
Evan Cheng10dc63f2010-10-09 04:07:58 +0000592def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
593def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000594
Bob Wilsonb07c1712009-10-07 21:53:04 +0000595// VLD1DUP : Vector Load (single element to all lanes)
596// VLD2DUP : Vector Load (single 2-element structure to all lanes)
597// VLD3DUP : Vector Load (single 3-element structure to all lanes)
598// VLD4DUP : Vector Load (single 4-element structure to all lanes)
599// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000600} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000601
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000602let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000603
Bob Wilson709d5922010-08-25 23:27:42 +0000604// Classes for VST* pseudo-instructions with multi-register operands.
605// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000606class VSTQPseudo<InstrItinClass itin>
607 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
608class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000609 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000610 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000611 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000612class VSTQQPseudo<InstrItinClass itin>
613 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
614class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000615 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000616 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000617 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000618class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000619 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000620 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000621 "$addr.addr = $wb">;
622
Bob Wilson11d98992010-03-23 06:20:33 +0000623// VST1 : Vector Store (multiple single elements)
624class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000625 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
626 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000627class VST1Q<bits<4> op7_4, string Dt>
628 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000629 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000630 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
631
632def VST1d8 : VST1D<0b0000, "8">;
633def VST1d16 : VST1D<0b0100, "16">;
634def VST1d32 : VST1D<0b1000, "32">;
635def VST1d64 : VST1D<0b1100, "64">;
636
637def VST1q8 : VST1Q<0b0000, "8">;
638def VST1q16 : VST1Q<0b0100, "16">;
639def VST1q32 : VST1Q<0b1000, "32">;
640def VST1q64 : VST1Q<0b1100, "64">;
641
Evan Cheng60ff8792010-10-11 22:03:18 +0000642def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
643def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
644def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
645def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000646
Bob Wilson25eb5012010-03-20 20:54:36 +0000647// ...with address register writeback:
648class VST1DWB<bits<4> op7_4, string Dt>
649 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000650 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000651 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000652class VST1QWB<bits<4> op7_4, string Dt>
653 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000654 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000655 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000656 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000657
658def VST1d8_UPD : VST1DWB<0b0000, "8">;
659def VST1d16_UPD : VST1DWB<0b0100, "16">;
660def VST1d32_UPD : VST1DWB<0b1000, "32">;
661def VST1d64_UPD : VST1DWB<0b1100, "64">;
662
663def VST1q8_UPD : VST1QWB<0b0000, "8">;
664def VST1q16_UPD : VST1QWB<0b0100, "16">;
665def VST1q32_UPD : VST1QWB<0b1000, "32">;
666def VST1q64_UPD : VST1QWB<0b1100, "64">;
667
Evan Cheng60ff8792010-10-11 22:03:18 +0000668def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
669def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
670def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
671def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000672
Bob Wilson052ba452010-03-22 18:22:06 +0000673// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000674class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000675 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000676 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000677 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000678class VST1D3WB<bits<4> op7_4, string Dt>
679 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000680 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000681 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000682 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000683 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000684
685def VST1d8T : VST1D3<0b0000, "8">;
686def VST1d16T : VST1D3<0b0100, "16">;
687def VST1d32T : VST1D3<0b1000, "32">;
688def VST1d64T : VST1D3<0b1100, "64">;
689
690def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
691def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
692def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
693def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
694
Evan Cheng60ff8792010-10-11 22:03:18 +0000695def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
696def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000697
Bob Wilson052ba452010-03-22 18:22:06 +0000698// ...with 4 registers (some of these are only for the disassembler):
699class VST1D4<bits<4> op7_4, string Dt>
700 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
701 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000702 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000703 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000704class VST1D4WB<bits<4> op7_4, string Dt>
705 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000706 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000707 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
708 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000709 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000710
Bob Wilson052ba452010-03-22 18:22:06 +0000711def VST1d8Q : VST1D4<0b0000, "8">;
712def VST1d16Q : VST1D4<0b0100, "16">;
713def VST1d32Q : VST1D4<0b1000, "32">;
714def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000715
716def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
717def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
718def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000719def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000720
Evan Cheng60ff8792010-10-11 22:03:18 +0000721def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
722def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000723
Bob Wilsonb36ec862009-08-06 18:47:44 +0000724// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000725class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
726 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
727 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000728 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000729class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000730 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000731 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000732 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000733 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000734
Bob Wilson068b18b2010-03-20 21:15:48 +0000735def VST2d8 : VST2D<0b1000, 0b0000, "8">;
736def VST2d16 : VST2D<0b1000, 0b0100, "16">;
737def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000738
Bob Wilson95808322010-03-18 20:18:39 +0000739def VST2q8 : VST2Q<0b0000, "8">;
740def VST2q16 : VST2Q<0b0100, "16">;
741def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000742
Evan Cheng60ff8792010-10-11 22:03:18 +0000743def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
744def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
745def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000746
Evan Cheng60ff8792010-10-11 22:03:18 +0000747def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
748def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
749def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000750
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000751// ...with address register writeback:
752class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
753 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000754 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000755 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000756 "$addr.addr = $wb", []>;
757class VST2QWB<bits<4> op7_4, string Dt>
758 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000759 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000760 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
761 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000762 "$addr.addr = $wb", []>;
763
764def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
765def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
766def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000767
768def VST2q8_UPD : VST2QWB<0b0000, "8">;
769def VST2q16_UPD : VST2QWB<0b0100, "16">;
770def VST2q32_UPD : VST2QWB<0b1000, "32">;
771
Evan Cheng60ff8792010-10-11 22:03:18 +0000772def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
773def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
774def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000775
Evan Cheng60ff8792010-10-11 22:03:18 +0000776def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
777def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
778def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000779
Bob Wilson068b18b2010-03-20 21:15:48 +0000780// ...with double-spaced registers (for disassembly only):
781def VST2b8 : VST2D<0b1001, 0b0000, "8">;
782def VST2b16 : VST2D<0b1001, 0b0100, "16">;
783def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000784def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
785def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
786def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000787
Bob Wilsonb36ec862009-08-06 18:47:44 +0000788// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000789class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
790 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000791 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000792 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000793
Bob Wilson068b18b2010-03-20 21:15:48 +0000794def VST3d8 : VST3D<0b0100, 0b0000, "8">;
795def VST3d16 : VST3D<0b0100, 0b0100, "16">;
796def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000797
Evan Cheng60ff8792010-10-11 22:03:18 +0000798def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
799def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
800def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000801
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000802// ...with address register writeback:
803class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
804 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000805 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000806 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000807 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000808 "$addr.addr = $wb", []>;
809
810def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
811def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
812def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000813
Evan Cheng60ff8792010-10-11 22:03:18 +0000814def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
815def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
816def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000817
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000818// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000819def VST3q8 : VST3D<0b0101, 0b0000, "8">;
820def VST3q16 : VST3D<0b0101, 0b0100, "16">;
821def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000822def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
823def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
824def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000825
Evan Cheng60ff8792010-10-11 22:03:18 +0000826def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
827def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
828def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000829
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000830// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000831def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
832def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
833def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000834
Bob Wilsonb36ec862009-08-06 18:47:44 +0000835// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000836class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
837 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000838 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000839 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000840 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000841
Bob Wilson068b18b2010-03-20 21:15:48 +0000842def VST4d8 : VST4D<0b0000, 0b0000, "8">;
843def VST4d16 : VST4D<0b0000, 0b0100, "16">;
844def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000845
Evan Cheng60ff8792010-10-11 22:03:18 +0000846def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
847def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
848def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000849
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000850// ...with address register writeback:
851class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
852 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000853 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000854 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000855 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000856 "$addr.addr = $wb", []>;
857
858def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
859def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
860def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000861
Evan Cheng60ff8792010-10-11 22:03:18 +0000862def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
863def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
864def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000865
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000866// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000867def VST4q8 : VST4D<0b0001, 0b0000, "8">;
868def VST4q16 : VST4D<0b0001, 0b0100, "16">;
869def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000870def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
871def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
872def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000873
Evan Cheng60ff8792010-10-11 22:03:18 +0000874def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
875def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
876def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000877
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000878// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000879def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
880def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
881def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000882
Bob Wilson8466fa12010-09-13 23:01:35 +0000883// Classes for VST*LN pseudo-instructions with multi-register operands.
884// These are expanded to real instructions after register allocation.
885class VSTQLNPseudo<InstrItinClass itin>
886 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
887 itin, "">;
888class VSTQLNWBPseudo<InstrItinClass itin>
889 : PseudoNLdSt<(outs GPR:$wb),
890 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
891 nohash_imm:$lane), itin, "$addr.addr = $wb">;
892class VSTQQLNPseudo<InstrItinClass itin>
893 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
894 itin, "">;
895class VSTQQLNWBPseudo<InstrItinClass itin>
896 : PseudoNLdSt<(outs GPR:$wb),
897 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
898 nohash_imm:$lane), itin, "$addr.addr = $wb">;
899class VSTQQQQLNPseudo<InstrItinClass itin>
900 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
901 itin, "">;
902class VSTQQQQLNWBPseudo<InstrItinClass itin>
903 : PseudoNLdSt<(outs GPR:$wb),
904 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
905 nohash_imm:$lane), itin, "$addr.addr = $wb">;
906
Bob Wilsonb07c1712009-10-07 21:53:04 +0000907// VST1LN : Vector Store (single element from one lane)
908// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000909
Bob Wilson8a3198b2009-09-01 18:51:56 +0000910// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000911class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000913 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000914 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000916
Bob Wilson39842552010-03-22 16:43:10 +0000917def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
918def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
919def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000920
Evan Cheng60ff8792010-10-11 22:03:18 +0000921def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
922def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
923def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000924
Bob Wilson41315282010-03-20 20:39:53 +0000925// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000926def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
927def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000928
Evan Cheng60ff8792010-10-11 22:03:18 +0000929def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
930def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000931
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000932// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000933class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000935 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000936 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000937 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000938 "$addr.addr = $wb", []>;
939
Bob Wilson39842552010-03-22 16:43:10 +0000940def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
941def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
942def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000943
Evan Cheng60ff8792010-10-11 22:03:18 +0000944def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
945def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
946def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000947
Bob Wilson39842552010-03-22 16:43:10 +0000948def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
949def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000950
Evan Cheng60ff8792010-10-11 22:03:18 +0000951def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
952def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000953
Bob Wilson8a3198b2009-09-01 18:51:56 +0000954// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000955class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
956 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000957 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +0000958 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000959 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000960
Bob Wilson39842552010-03-22 16:43:10 +0000961def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
962def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
963def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000964
Evan Cheng60ff8792010-10-11 22:03:18 +0000965def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
966def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
967def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000968
Bob Wilson41315282010-03-20 20:39:53 +0000969// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000970def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
971def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000972
Evan Cheng60ff8792010-10-11 22:03:18 +0000973def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
974def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000975
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000976// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000977class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000979 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000980 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000981 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000982 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000983 "$addr.addr = $wb", []>;
984
Bob Wilson39842552010-03-22 16:43:10 +0000985def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
986def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
987def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000988
Evan Cheng60ff8792010-10-11 22:03:18 +0000989def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
990def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
991def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000992
Bob Wilson39842552010-03-22 16:43:10 +0000993def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
994def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000995
Evan Cheng60ff8792010-10-11 22:03:18 +0000996def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
997def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000998
Bob Wilson8a3198b2009-09-01 18:51:56 +0000999// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001000class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1001 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001002 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001003 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001004 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001005 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001006
Bob Wilson39842552010-03-22 16:43:10 +00001007def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1008def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1009def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001010
Evan Cheng60ff8792010-10-11 22:03:18 +00001011def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1012def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1013def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001014
Bob Wilson41315282010-03-20 20:39:53 +00001015// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001016def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1017def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001018
Evan Cheng60ff8792010-10-11 22:03:18 +00001019def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1020def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001021
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001022// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001023class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1024 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001025 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001026 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001027 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001028 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001029 "$addr.addr = $wb", []>;
1030
Bob Wilson39842552010-03-22 16:43:10 +00001031def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1032def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1033def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001034
Evan Cheng60ff8792010-10-11 22:03:18 +00001035def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1036def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1037def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001038
Bob Wilson39842552010-03-22 16:43:10 +00001039def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1040def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001041
Evan Cheng60ff8792010-10-11 22:03:18 +00001042def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1043def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001044
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001045} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001046
Bob Wilson205a5ca2009-07-08 18:11:30 +00001047
Bob Wilson5bafff32009-06-22 23:27:02 +00001048//===----------------------------------------------------------------------===//
1049// NEON pattern fragments
1050//===----------------------------------------------------------------------===//
1051
1052// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001053def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001054 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1055 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001056}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001057def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001058 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1059 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001060}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001061def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001062 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1063 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001064}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001065def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001066 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1067 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001068}]>;
1069
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001070// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001071def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001072 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1073 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001074}]>;
1075
Bob Wilson5bafff32009-06-22 23:27:02 +00001076// Translate lane numbers from Q registers to D subregs.
1077def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001079}]>;
1080def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001082}]>;
1083def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001084 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001085}]>;
1086
1087//===----------------------------------------------------------------------===//
1088// Instruction Classes
1089//===----------------------------------------------------------------------===//
1090
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001091// Basic 2-register operations: single-, double- and quad-register.
1092class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1093 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1094 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001095 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1096 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1097 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001098class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001099 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1100 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001101 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1102 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1103 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001104class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001105 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1106 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001107 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1108 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1109 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001110
Bob Wilson69bfbd62010-02-17 22:42:54 +00001111// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001112class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001113 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001114 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001115 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1116 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001117 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001118 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1119class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001120 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1123 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001124 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001125 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1126
Bob Wilson973a0742010-08-30 20:02:30 +00001127// Narrow 2-register operations.
1128class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1129 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1130 InstrItinClass itin, string OpcodeStr, string Dt,
1131 ValueType TyD, ValueType TyQ, SDNode OpNode>
1132 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1133 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1134 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1135
Bob Wilson5bafff32009-06-22 23:27:02 +00001136// Narrow 2-register intrinsics.
1137class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1138 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001140 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001141 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001142 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1144
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001145// Long 2-register operations (currently only used for VMOVL).
1146class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1147 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1148 InstrItinClass itin, string OpcodeStr, string Dt,
1149 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001150 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001151 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001152 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001153
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001154// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001155class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001156 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001157 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001158 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001159 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001160class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001161 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001162 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001163 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001164 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001165
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001166// Basic 3-register operations: single-, double- and quad-register.
1167class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1168 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1169 SDNode OpNode, bit Commutable>
1170 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001171 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1172 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001173 let isCommutable = Commutable;
1174}
1175
Bob Wilson5bafff32009-06-22 23:27:02 +00001176class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001177 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001178 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001180 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1181 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1182 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001183 let isCommutable = Commutable;
1184}
1185// Same as N3VD but no data type.
1186class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1187 InstrItinClass itin, string OpcodeStr,
1188 ValueType ResTy, ValueType OpTy,
1189 SDNode OpNode, bit Commutable>
1190 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001191 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001192 OpcodeStr, "$dst, $src1, $src2", "",
1193 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001194 let isCommutable = Commutable;
1195}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001196
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001197class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001198 InstrItinClass itin, string OpcodeStr, string Dt,
1199 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001200 : N3V<0, 1, op21_20, op11_8, 1, 0,
1201 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1202 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1203 [(set (Ty DPR:$dst),
1204 (Ty (ShOp (Ty DPR:$src1),
1205 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001206 let isCommutable = 0;
1207}
1208class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001209 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001210 : N3V<0, 1, op21_20, op11_8, 1, 0,
1211 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1212 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1213 [(set (Ty DPR:$dst),
1214 (Ty (ShOp (Ty DPR:$src1),
1215 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001216 let isCommutable = 0;
1217}
1218
Bob Wilson5bafff32009-06-22 23:27:02 +00001219class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001221 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001223 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1224 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1225 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001226 let isCommutable = Commutable;
1227}
1228class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1229 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001230 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001231 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001233 OpcodeStr, "$dst, $src1, $src2", "",
1234 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001235 let isCommutable = Commutable;
1236}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001237class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001238 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001239 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001240 : N3V<1, 1, op21_20, op11_8, 1, 0,
1241 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1242 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1243 [(set (ResTy QPR:$dst),
1244 (ResTy (ShOp (ResTy QPR:$src1),
1245 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1246 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001247 let isCommutable = 0;
1248}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001249class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001251 : N3V<1, 1, op21_20, op11_8, 1, 0,
1252 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1253 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1254 [(set (ResTy QPR:$dst),
1255 (ResTy (ShOp (ResTy QPR:$src1),
1256 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1257 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001258 let isCommutable = 0;
1259}
Bob Wilson5bafff32009-06-22 23:27:02 +00001260
1261// Basic 3-register intrinsics, both double- and quad-register.
1262class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001263 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001264 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001265 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001266 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1267 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1268 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001269 let isCommutable = Commutable;
1270}
David Goodwin658ea602009-09-25 18:38:29 +00001271class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001272 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001273 : N3V<0, 1, op21_20, op11_8, 1, 0,
1274 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1275 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1276 [(set (Ty DPR:$dst),
1277 (Ty (IntOp (Ty DPR:$src1),
1278 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1279 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001280 let isCommutable = 0;
1281}
David Goodwin658ea602009-09-25 18:38:29 +00001282class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001283 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001284 : N3V<0, 1, op21_20, op11_8, 1, 0,
1285 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1286 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1287 [(set (Ty DPR:$dst),
1288 (Ty (IntOp (Ty DPR:$src1),
1289 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001290 let isCommutable = 0;
1291}
Owen Anderson3557d002010-10-26 20:56:57 +00001292class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1293 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001294 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001295 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1296 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1297 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1298 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001299 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001300}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001301
Bob Wilson5bafff32009-06-22 23:27:02 +00001302class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001303 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001304 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001305 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001306 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1307 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1308 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001309 let isCommutable = Commutable;
1310}
David Goodwin658ea602009-09-25 18:38:29 +00001311class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001312 string OpcodeStr, string Dt,
1313 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001314 : N3V<1, 1, op21_20, op11_8, 1, 0,
1315 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1316 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1317 [(set (ResTy QPR:$dst),
1318 (ResTy (IntOp (ResTy QPR:$src1),
1319 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1320 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001321 let isCommutable = 0;
1322}
David Goodwin658ea602009-09-25 18:38:29 +00001323class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001324 string OpcodeStr, string Dt,
1325 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001326 : N3V<1, 1, op21_20, op11_8, 1, 0,
1327 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1328 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1329 [(set (ResTy QPR:$dst),
1330 (ResTy (IntOp (ResTy QPR:$src1),
1331 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1332 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001333 let isCommutable = 0;
1334}
Owen Anderson3557d002010-10-26 20:56:57 +00001335class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1336 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001337 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001338 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1339 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1340 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1341 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001342 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001343}
Bob Wilson5bafff32009-06-22 23:27:02 +00001344
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001345// Multiply-Add/Sub operations: single-, double- and quad-register.
1346class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1347 InstrItinClass itin, string OpcodeStr, string Dt,
1348 ValueType Ty, SDNode MulOp, SDNode OpNode>
1349 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1350 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001351 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001352 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1353
Bob Wilson5bafff32009-06-22 23:27:02 +00001354class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001355 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001356 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001357 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001358 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1359 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1360 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1361 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1362
David Goodwin658ea602009-09-25 18:38:29 +00001363class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 string OpcodeStr, string Dt,
1365 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001366 : N3V<0, 1, op21_20, op11_8, 1, 0,
1367 (outs DPR:$dst),
1368 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1369 NVMulSLFrm, itin,
1370 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1371 [(set (Ty DPR:$dst),
1372 (Ty (ShOp (Ty DPR:$src1),
1373 (Ty (MulOp DPR:$src2,
1374 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1375 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001376class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001377 string OpcodeStr, string Dt,
1378 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001379 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001380 (outs DPR:$Vd),
1381 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001382 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001383 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1384 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001385 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001386 (Ty (MulOp DPR:$Vn,
1387 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001388 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001389
Bob Wilson5bafff32009-06-22 23:27:02 +00001390class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001391 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001392 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001393 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001394 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1395 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1396 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1397 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001398class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001399 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001400 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001401 : N3V<1, 1, op21_20, op11_8, 1, 0,
1402 (outs QPR:$dst),
1403 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1404 NVMulSLFrm, itin,
1405 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1406 [(set (ResTy QPR:$dst),
1407 (ResTy (ShOp (ResTy QPR:$src1),
1408 (ResTy (MulOp QPR:$src2,
1409 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1410 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001411class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001412 string OpcodeStr, string Dt,
1413 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001414 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001415 : N3V<1, 1, op21_20, op11_8, 1, 0,
1416 (outs QPR:$dst),
1417 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1418 NVMulSLFrm, itin,
1419 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1420 [(set (ResTy QPR:$dst),
1421 (ResTy (ShOp (ResTy QPR:$src1),
1422 (ResTy (MulOp QPR:$src2,
1423 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1424 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001425
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001426// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1427class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1428 InstrItinClass itin, string OpcodeStr, string Dt,
1429 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001431 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1432 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1433 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1434 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001435class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1436 InstrItinClass itin, string OpcodeStr, string Dt,
1437 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1438 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001439 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1440 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1441 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1442 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001443
Bob Wilson5bafff32009-06-22 23:27:02 +00001444// Neon 3-argument intrinsics, both double- and quad-register.
1445// The destination register is also used as the first source operand register.
1446class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001448 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001449 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001450 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001451 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001452 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1453 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1454class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001455 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001456 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001457 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001458 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001459 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001460 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1461 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1462
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001463// Long Multiply-Add/Sub operations.
1464class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1465 InstrItinClass itin, string OpcodeStr, string Dt,
1466 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1467 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001468 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1469 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1470 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1471 (TyQ (MulOp (TyD DPR:$Vn),
1472 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001473class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1474 InstrItinClass itin, string OpcodeStr, string Dt,
1475 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1476 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1477 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1478 NVMulSLFrm, itin,
1479 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1480 [(set QPR:$dst,
1481 (OpNode (TyQ QPR:$src1),
1482 (TyQ (MulOp (TyD DPR:$src2),
1483 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1484 imm:$lane))))))]>;
1485class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1486 InstrItinClass itin, string OpcodeStr, string Dt,
1487 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1488 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1489 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1490 NVMulSLFrm, itin,
1491 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1492 [(set QPR:$dst,
1493 (OpNode (TyQ QPR:$src1),
1494 (TyQ (MulOp (TyD DPR:$src2),
1495 (TyD (NEONvduplane (TyD DPR_8:$src3),
1496 imm:$lane))))))]>;
1497
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001498// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1499class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1500 InstrItinClass itin, string OpcodeStr, string Dt,
1501 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1502 SDNode OpNode>
1503 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001504 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1505 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1506 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1507 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1508 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001509
Bob Wilson5bafff32009-06-22 23:27:02 +00001510// Neon Long 3-argument intrinsic. The destination register is
1511// a quad-register and is also used as the first source operand register.
1512class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001514 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001515 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001516 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1517 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1518 [(set QPR:$Vd,
1519 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001520class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001521 string OpcodeStr, string Dt,
1522 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001523 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1524 (outs QPR:$dst),
1525 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1526 NVMulSLFrm, itin,
1527 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1528 [(set (ResTy QPR:$dst),
1529 (ResTy (IntOp (ResTy QPR:$src1),
1530 (OpTy DPR:$src2),
1531 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1532 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001533class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1534 InstrItinClass itin, string OpcodeStr, string Dt,
1535 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001536 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1537 (outs QPR:$dst),
1538 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1539 NVMulSLFrm, itin,
1540 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1541 [(set (ResTy QPR:$dst),
1542 (ResTy (IntOp (ResTy QPR:$src1),
1543 (OpTy DPR:$src2),
1544 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1545 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001546
Bob Wilson5bafff32009-06-22 23:27:02 +00001547// Narrowing 3-register intrinsics.
1548class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001550 Intrinsic IntOp, bit Commutable>
1551 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001552 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1555 let isCommutable = Commutable;
1556}
1557
Bob Wilson04d6c282010-08-29 05:57:34 +00001558// Long 3-register operations.
1559class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1560 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001561 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1562 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1563 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1564 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1565 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1566 let isCommutable = Commutable;
1567}
1568class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1569 InstrItinClass itin, string OpcodeStr, string Dt,
1570 ValueType TyQ, ValueType TyD, SDNode OpNode>
1571 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1572 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1573 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1574 [(set QPR:$dst,
1575 (TyQ (OpNode (TyD DPR:$src1),
1576 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1577class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1578 InstrItinClass itin, string OpcodeStr, string Dt,
1579 ValueType TyQ, ValueType TyD, SDNode OpNode>
1580 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1581 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1582 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1583 [(set QPR:$dst,
1584 (TyQ (OpNode (TyD DPR:$src1),
1585 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1586
1587// Long 3-register operations with explicitly extended operands.
1588class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1589 InstrItinClass itin, string OpcodeStr, string Dt,
1590 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1591 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001592 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001593 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1594 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1595 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1596 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1597 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001598}
1599
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001600// Long 3-register intrinsics with explicit extend (VABDL).
1601class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1602 InstrItinClass itin, string OpcodeStr, string Dt,
1603 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1604 bit Commutable>
1605 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1606 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1607 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1608 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1609 (TyD DPR:$src2))))))]> {
1610 let isCommutable = Commutable;
1611}
1612
Bob Wilson5bafff32009-06-22 23:27:02 +00001613// Long 3-register intrinsics.
1614class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001615 InstrItinClass itin, string OpcodeStr, string Dt,
1616 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001617 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001618 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001619 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001620 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1621 let isCommutable = Commutable;
1622}
David Goodwin658ea602009-09-25 18:38:29 +00001623class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001624 string OpcodeStr, string Dt,
1625 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001626 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1627 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1628 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1629 [(set (ResTy QPR:$dst),
1630 (ResTy (IntOp (OpTy DPR:$src1),
1631 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1632 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001633class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1634 InstrItinClass itin, string OpcodeStr, string Dt,
1635 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001636 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1637 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1638 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1639 [(set (ResTy QPR:$dst),
1640 (ResTy (IntOp (OpTy DPR:$src1),
1641 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1642 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001643
Bob Wilson04d6c282010-08-29 05:57:34 +00001644// Wide 3-register operations.
1645class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1646 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1647 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001648 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001649 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1650 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1651 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1652 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 let isCommutable = Commutable;
1654}
1655
1656// Pairwise long 2-register intrinsics, both double- and quad-register.
1657class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001658 bits<2> op17_16, bits<5> op11_7, bit op4,
1659 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1661 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001662 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1664class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001665 bits<2> op17_16, bits<5> op11_7, bit op4,
1666 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1668 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001669 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1671
1672// Pairwise long 2-register accumulate intrinsics,
1673// both double- and quad-register.
1674// The destination register is also used as the first source operand register.
1675class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001676 bits<2> op17_16, bits<5> op11_7, bit op4,
1677 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1679 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001680 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1681 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1682 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001683class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001684 bits<2> op17_16, bits<5> op11_7, bit op4,
1685 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1687 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001688 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1689 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1690 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001691
1692// Shift by immediate,
1693// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001694class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001695 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001697 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001698 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001699 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001700 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001701class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001702 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001703 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001704 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001705 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1708
Johnny Chen6c8648b2010-03-17 23:26:50 +00001709// Long shift by immediate.
1710class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1711 string OpcodeStr, string Dt,
1712 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1713 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001714 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001715 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001716 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1717 (i32 imm:$SIMM))))]>;
1718
Bob Wilson5bafff32009-06-22 23:27:02 +00001719// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001720class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001721 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001722 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001723 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001724 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001725 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001726 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1727 (i32 imm:$SIMM))))]>;
1728
1729// Shift right by immediate and accumulate,
1730// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001731class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001733 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1734 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1735 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1736 [(set DPR:$Vd, (Ty (add DPR:$src1,
1737 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001738class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001740 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1741 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1742 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1743 [(set QPR:$Vd, (Ty (add QPR:$src1,
1744 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001745
1746// Shift by immediate and insert,
1747// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001748class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001749 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001750 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1751 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1752 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1753 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001754class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001755 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001756 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1757 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1758 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1759 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001760
1761// Convert, with fractional bits immediate,
1762// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001763class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001764 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001766 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001767 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1768 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1769 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001770class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001771 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001772 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001773 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001774 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1775 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1776 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001777
1778//===----------------------------------------------------------------------===//
1779// Multiclasses
1780//===----------------------------------------------------------------------===//
1781
Bob Wilson916ac5b2009-10-03 04:44:16 +00001782// Abbreviations used in multiclass suffixes:
1783// Q = quarter int (8 bit) elements
1784// H = half int (16 bit) elements
1785// S = single int (32 bit) elements
1786// D = double int (64 bit) elements
1787
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001788// Neon 2-register vector operations -- for disassembly only.
1789
1790// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001791multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1792 bits<5> op11_7, bit op4, string opc, string Dt,
1793 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001794 // 64-bit vector types.
1795 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1796 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001797 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001798 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1799 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001800 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001801 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1802 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001803 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001804 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1805 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1806 opc, "f32", asm, "", []> {
1807 let Inst{10} = 1; // overwrite F = 1
1808 }
1809
1810 // 128-bit vector types.
1811 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1812 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001813 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001814 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1815 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001816 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001817 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1818 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001819 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001820 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1821 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1822 opc, "f32", asm, "", []> {
1823 let Inst{10} = 1; // overwrite F = 1
1824 }
1825}
1826
Bob Wilson5bafff32009-06-22 23:27:02 +00001827// Neon 3-register vector operations.
1828
1829// First with only element sizes of 8, 16 and 32 bits:
1830multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001831 InstrItinClass itinD16, InstrItinClass itinD32,
1832 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 string OpcodeStr, string Dt,
1834 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001835 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001836 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "8"),
1838 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001839 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001840 OpcodeStr, !strconcat(Dt, "16"),
1841 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001842 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001843 OpcodeStr, !strconcat(Dt, "32"),
1844 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001845
1846 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001847 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001848 OpcodeStr, !strconcat(Dt, "8"),
1849 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001850 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001851 OpcodeStr, !strconcat(Dt, "16"),
1852 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001853 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001854 OpcodeStr, !strconcat(Dt, "32"),
1855 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001856}
1857
Evan Chengf81bf152009-11-23 21:57:23 +00001858multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1859 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1860 v4i16, ShOp>;
1861 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001862 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001863 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001864 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001865 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001866 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001867}
1868
Bob Wilson5bafff32009-06-22 23:27:02 +00001869// ....then also with element size 64 bits:
1870multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001871 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 string OpcodeStr, string Dt,
1873 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001874 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001876 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 OpcodeStr, !strconcat(Dt, "64"),
1878 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001879 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 OpcodeStr, !strconcat(Dt, "64"),
1881 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001882}
1883
1884
Bob Wilson973a0742010-08-30 20:02:30 +00001885// Neon Narrowing 2-register vector operations,
1886// source operand element sizes of 16, 32 and 64 bits:
1887multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1888 bits<5> op11_7, bit op6, bit op4,
1889 InstrItinClass itin, string OpcodeStr, string Dt,
1890 SDNode OpNode> {
1891 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1892 itin, OpcodeStr, !strconcat(Dt, "16"),
1893 v8i8, v8i16, OpNode>;
1894 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1895 itin, OpcodeStr, !strconcat(Dt, "32"),
1896 v4i16, v4i32, OpNode>;
1897 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1898 itin, OpcodeStr, !strconcat(Dt, "64"),
1899 v2i32, v2i64, OpNode>;
1900}
1901
Bob Wilson5bafff32009-06-22 23:27:02 +00001902// Neon Narrowing 2-register vector intrinsics,
1903// source operand element sizes of 16, 32 and 64 bits:
1904multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001905 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001906 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001907 Intrinsic IntOp> {
1908 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001909 itin, OpcodeStr, !strconcat(Dt, "16"),
1910 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001911 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 itin, OpcodeStr, !strconcat(Dt, "32"),
1913 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001914 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 itin, OpcodeStr, !strconcat(Dt, "64"),
1916 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001917}
1918
1919
1920// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1921// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001922multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
1923 string OpcodeStr, string Dt, SDNode OpNode> {
1924 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1925 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
1926 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1927 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
1928 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
1929 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001930}
1931
1932
1933// Neon 3-register vector intrinsics.
1934
1935// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001936multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001937 InstrItinClass itinD16, InstrItinClass itinD32,
1938 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 string OpcodeStr, string Dt,
1940 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001941 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001942 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001943 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001944 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001945 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001947 v2i32, v2i32, IntOp, Commutable>;
1948
1949 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001950 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001952 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001953 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001954 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 v4i32, v4i32, IntOp, Commutable>;
1956}
Owen Anderson3557d002010-10-26 20:56:57 +00001957multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
1958 InstrItinClass itinD16, InstrItinClass itinD32,
1959 InstrItinClass itinQ16, InstrItinClass itinQ32,
1960 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001961 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00001962 // 64-bit vector types.
1963 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
1964 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00001965 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00001966 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
1967 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00001968 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00001969
1970 // 128-bit vector types.
1971 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
1972 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00001973 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00001974 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
1975 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00001976 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00001977}
Bob Wilson5bafff32009-06-22 23:27:02 +00001978
David Goodwin658ea602009-09-25 18:38:29 +00001979multiclass N3VIntSL_HS<bits<4> op11_8,
1980 InstrItinClass itinD16, InstrItinClass itinD32,
1981 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001983 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001984 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001985 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001986 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001987 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001988 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001989 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001991}
1992
Bob Wilson5bafff32009-06-22 23:27:02 +00001993// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001994multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001995 InstrItinClass itinD16, InstrItinClass itinD32,
1996 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001997 string OpcodeStr, string Dt,
1998 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001999 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002001 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002002 OpcodeStr, !strconcat(Dt, "8"),
2003 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002004 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002005 OpcodeStr, !strconcat(Dt, "8"),
2006 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002007}
Owen Anderson3557d002010-10-26 20:56:57 +00002008multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2009 InstrItinClass itinD16, InstrItinClass itinD32,
2010 InstrItinClass itinQ16, InstrItinClass itinQ32,
2011 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002012 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002013 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002014 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002015 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2016 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002017 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002018 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2019 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002020 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002021}
2022
Bob Wilson5bafff32009-06-22 23:27:02 +00002023
2024// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002025multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002026 InstrItinClass itinD16, InstrItinClass itinD32,
2027 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002028 string OpcodeStr, string Dt,
2029 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002030 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002031 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002032 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002033 OpcodeStr, !strconcat(Dt, "64"),
2034 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002035 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002036 OpcodeStr, !strconcat(Dt, "64"),
2037 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002038}
Owen Anderson3557d002010-10-26 20:56:57 +00002039multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2040 InstrItinClass itinD16, InstrItinClass itinD32,
2041 InstrItinClass itinQ16, InstrItinClass itinQ32,
2042 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002043 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002044 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002045 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002046 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2047 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002048 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002049 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2050 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002051 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002052}
Bob Wilson5bafff32009-06-22 23:27:02 +00002053
Bob Wilson5bafff32009-06-22 23:27:02 +00002054// Neon Narrowing 3-register vector intrinsics,
2055// source operand element sizes of 16, 32 and 64 bits:
2056multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002057 string OpcodeStr, string Dt,
2058 Intrinsic IntOp, bit Commutable = 0> {
2059 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2060 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002061 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002062 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2063 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002064 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002065 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2066 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 v2i32, v2i64, IntOp, Commutable>;
2068}
2069
2070
Bob Wilson04d6c282010-08-29 05:57:34 +00002071// Neon Long 3-register vector operations.
2072
2073multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2074 InstrItinClass itin16, InstrItinClass itin32,
2075 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002076 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002077 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2078 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002079 v8i16, v8i8, OpNode, Commutable>;
2080 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2081 OpcodeStr, !strconcat(Dt, "16"),
2082 v4i32, v4i16, OpNode, Commutable>;
2083 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2084 OpcodeStr, !strconcat(Dt, "32"),
2085 v2i64, v2i32, OpNode, Commutable>;
2086}
2087
2088multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2089 InstrItinClass itin, string OpcodeStr, string Dt,
2090 SDNode OpNode> {
2091 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2092 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2093 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2094 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2095}
2096
2097multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2098 InstrItinClass itin16, InstrItinClass itin32,
2099 string OpcodeStr, string Dt,
2100 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2101 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2102 OpcodeStr, !strconcat(Dt, "8"),
2103 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2104 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2105 OpcodeStr, !strconcat(Dt, "16"),
2106 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2107 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2108 OpcodeStr, !strconcat(Dt, "32"),
2109 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002110}
2111
Bob Wilson5bafff32009-06-22 23:27:02 +00002112// Neon Long 3-register vector intrinsics.
2113
2114// First with only element sizes of 16 and 32 bits:
2115multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002116 InstrItinClass itin16, InstrItinClass itin32,
2117 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002118 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002119 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 OpcodeStr, !strconcat(Dt, "16"),
2121 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002122 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002123 OpcodeStr, !strconcat(Dt, "32"),
2124 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002125}
2126
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002127multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002128 InstrItinClass itin, string OpcodeStr, string Dt,
2129 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002130 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002132 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002133 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002134}
2135
Bob Wilson5bafff32009-06-22 23:27:02 +00002136// ....then also with element size of 8 bits:
2137multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002138 InstrItinClass itin16, InstrItinClass itin32,
2139 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002140 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002141 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002143 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002144 OpcodeStr, !strconcat(Dt, "8"),
2145 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002146}
2147
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002148// ....with explicit extend (VABDL).
2149multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2150 InstrItinClass itin, string OpcodeStr, string Dt,
2151 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2152 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2153 OpcodeStr, !strconcat(Dt, "8"),
2154 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2155 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2156 OpcodeStr, !strconcat(Dt, "16"),
2157 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2158 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2159 OpcodeStr, !strconcat(Dt, "32"),
2160 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2161}
2162
Bob Wilson5bafff32009-06-22 23:27:02 +00002163
2164// Neon Wide 3-register vector intrinsics,
2165// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002166multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2167 string OpcodeStr, string Dt,
2168 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2169 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2170 OpcodeStr, !strconcat(Dt, "8"),
2171 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2172 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2173 OpcodeStr, !strconcat(Dt, "16"),
2174 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2175 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2176 OpcodeStr, !strconcat(Dt, "32"),
2177 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002178}
2179
2180
2181// Neon Multiply-Op vector operations,
2182// element sizes of 8, 16 and 32 bits:
2183multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002184 InstrItinClass itinD16, InstrItinClass itinD32,
2185 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002186 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002187 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002188 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002190 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002191 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002192 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002194
2195 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002196 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002197 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002198 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002199 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002200 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002202}
2203
David Goodwin658ea602009-09-25 18:38:29 +00002204multiclass N3VMulOpSL_HS<bits<4> op11_8,
2205 InstrItinClass itinD16, InstrItinClass itinD32,
2206 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002208 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002210 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002211 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002212 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002213 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2214 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002215 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002216 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2217 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002218}
Bob Wilson5bafff32009-06-22 23:27:02 +00002219
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002220// Neon Intrinsic-Op vector operations,
2221// element sizes of 8, 16 and 32 bits:
2222multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2223 InstrItinClass itinD, InstrItinClass itinQ,
2224 string OpcodeStr, string Dt, Intrinsic IntOp,
2225 SDNode OpNode> {
2226 // 64-bit vector types.
2227 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2228 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2229 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2230 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2231 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2232 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2233
2234 // 128-bit vector types.
2235 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2236 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2237 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2238 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2239 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2240 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2241}
2242
Bob Wilson5bafff32009-06-22 23:27:02 +00002243// Neon 3-argument intrinsics,
2244// element sizes of 8, 16 and 32 bits:
2245multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002246 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002247 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002248 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002249 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002250 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002251 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002252 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002253 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002254 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002255
2256 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002257 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002258 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002259 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002260 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002261 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002262 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263}
2264
2265
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002266// Neon Long Multiply-Op vector operations,
2267// element sizes of 8, 16 and 32 bits:
2268multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2269 InstrItinClass itin16, InstrItinClass itin32,
2270 string OpcodeStr, string Dt, SDNode MulOp,
2271 SDNode OpNode> {
2272 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2273 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2274 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2275 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2276 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2277 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2278}
2279
2280multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2281 string Dt, SDNode MulOp, SDNode OpNode> {
2282 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2283 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2284 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2285 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2286}
2287
2288
Bob Wilson5bafff32009-06-22 23:27:02 +00002289// Neon Long 3-argument intrinsics.
2290
2291// First with only element sizes of 16 and 32 bits:
2292multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002293 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002294 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002295 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002296 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002297 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002299}
2300
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002301multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002302 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002303 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002304 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002305 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002306 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002307}
2308
Bob Wilson5bafff32009-06-22 23:27:02 +00002309// ....then also with element size of 8 bits:
2310multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002311 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002312 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002313 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2314 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002315 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002316}
2317
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002318// ....with explicit extend (VABAL).
2319multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2320 InstrItinClass itin, string OpcodeStr, string Dt,
2321 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2322 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2323 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2324 IntOp, ExtOp, OpNode>;
2325 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2326 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2327 IntOp, ExtOp, OpNode>;
2328 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2329 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2330 IntOp, ExtOp, OpNode>;
2331}
2332
Bob Wilson5bafff32009-06-22 23:27:02 +00002333
2334// Neon 2-register vector intrinsics,
2335// element sizes of 8, 16 and 32 bits:
2336multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002337 bits<5> op11_7, bit op4,
2338 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002339 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002340 // 64-bit vector types.
2341 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002342 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002343 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002344 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002345 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002346 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002347
2348 // 128-bit vector types.
2349 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002350 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002351 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002352 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002354 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002355}
2356
2357
2358// Neon Pairwise long 2-register intrinsics,
2359// element sizes of 8, 16 and 32 bits:
2360multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2361 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002363 // 64-bit vector types.
2364 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002366 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002367 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002370
2371 // 128-bit vector types.
2372 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002373 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002377 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002378}
2379
2380
2381// Neon Pairwise long 2-register accumulate intrinsics,
2382// element sizes of 8, 16 and 32 bits:
2383multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2384 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 // 64-bit vector types.
2387 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002392 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393
2394 // 128-bit vector types.
2395 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002401}
2402
2403
2404// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002405// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002406// element sizes of 8, 16, 32 and 64 bits:
2407multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002408 InstrItinClass itin, string OpcodeStr, string Dt,
2409 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002410 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002411 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002413 let Inst{21-19} = 0b001; // imm6 = 001xxx
2414 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002415 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002416 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002417 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2418 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002419 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002421 let Inst{21} = 0b1; // imm6 = 1xxxxx
2422 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002423 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002425 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002426
2427 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002428 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002429 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002430 let Inst{21-19} = 0b001; // imm6 = 001xxx
2431 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002432 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002433 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002434 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2435 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002436 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002437 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002438 let Inst{21} = 0b1; // imm6 = 1xxxxx
2439 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002440 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002442 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002443}
2444
Bob Wilson5bafff32009-06-22 23:27:02 +00002445// Neon Shift-Accumulate vector operations,
2446// element sizes of 8, 16, 32 and 64 bits:
2447multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002448 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002449 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002450 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002452 let Inst{21-19} = 0b001; // imm6 = 001xxx
2453 }
2454 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002455 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002456 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2457 }
2458 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002459 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002460 let Inst{21} = 0b1; // imm6 = 1xxxxx
2461 }
2462 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002463 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002464 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002465
2466 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002467 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002468 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002469 let Inst{21-19} = 0b001; // imm6 = 001xxx
2470 }
2471 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002473 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2474 }
2475 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002477 let Inst{21} = 0b1; // imm6 = 1xxxxx
2478 }
2479 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002480 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002481 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002482}
2483
2484
2485// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002486// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002487// element sizes of 8, 16, 32 and 64 bits:
2488multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002489 string OpcodeStr, SDNode ShOp,
2490 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002492 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002493 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002494 let Inst{21-19} = 0b001; // imm6 = 001xxx
2495 }
2496 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002497 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002498 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2499 }
2500 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002501 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002502 let Inst{21} = 0b1; // imm6 = 1xxxxx
2503 }
2504 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002505 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002506 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
2508 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002509 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002510 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002511 let Inst{21-19} = 0b001; // imm6 = 001xxx
2512 }
2513 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002514 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002515 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2516 }
2517 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002518 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002519 let Inst{21} = 0b1; // imm6 = 1xxxxx
2520 }
2521 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002522 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002523 // imm6 = xxxxxx
2524}
2525
2526// Neon Shift Long operations,
2527// element sizes of 8, 16, 32 bits:
2528multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002530 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002531 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002532 let Inst{21-19} = 0b001; // imm6 = 001xxx
2533 }
2534 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002535 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002536 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2537 }
2538 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002539 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002540 let Inst{21} = 0b1; // imm6 = 1xxxxx
2541 }
2542}
2543
2544// Neon Shift Narrow operations,
2545// element sizes of 16, 32, 64 bits:
2546multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002547 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002548 SDNode OpNode> {
2549 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002550 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002551 let Inst{21-19} = 0b001; // imm6 = 001xxx
2552 }
2553 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002554 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002555 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2556 }
2557 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002558 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002559 let Inst{21} = 0b1; // imm6 = 1xxxxx
2560 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002561}
2562
2563//===----------------------------------------------------------------------===//
2564// Instruction Definitions.
2565//===----------------------------------------------------------------------===//
2566
2567// Vector Add Operations.
2568
2569// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002570defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002571 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002572def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002573 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002574def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002575 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002576// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002577defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2578 "vaddl", "s", add, sext, 1>;
2579defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2580 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002582defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2583defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002584// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002585defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2586 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2587 "vhadd", "s", int_arm_neon_vhadds, 1>;
2588defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2589 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2590 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002591// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002592defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2593 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2594 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2595defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2596 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2597 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002598// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002599defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2600 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2601 "vqadd", "s", int_arm_neon_vqadds, 1>;
2602defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2603 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2604 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002606defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2607 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002608// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002609defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2610 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// Vector Multiply Operations.
2613
2614// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002615defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002617def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2618 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2619def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2620 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002621def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002622 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002623def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002624 v4f32, v4f32, fmul, 1>;
2625defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2626def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2627def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2628 v2f32, fmul>;
2629
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002630def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2631 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2632 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2633 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002634 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002635 (SubReg_i16_lane imm:$lane)))>;
2636def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2637 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2638 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2639 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002640 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002641 (SubReg_i32_lane imm:$lane)))>;
2642def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2643 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2644 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2645 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002646 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002647 (SubReg_i32_lane imm:$lane)))>;
2648
Bob Wilson5bafff32009-06-22 23:27:02 +00002649// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002650defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002651 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002652 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002653defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2654 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002656def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002657 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2658 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002659 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2660 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002661 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002662 (SubReg_i16_lane imm:$lane)))>;
2663def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002664 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2665 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002666 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2667 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002668 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002669 (SubReg_i32_lane imm:$lane)))>;
2670
Bob Wilson5bafff32009-06-22 23:27:02 +00002671// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002672defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2673 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002674 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002675defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2676 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002678def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002679 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2680 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002681 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2682 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002683 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002684 (SubReg_i16_lane imm:$lane)))>;
2685def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002686 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2687 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002688 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2689 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002690 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002691 (SubReg_i32_lane imm:$lane)))>;
2692
Bob Wilson5bafff32009-06-22 23:27:02 +00002693// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002694defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2695 "vmull", "s", NEONvmulls, 1>;
2696defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2697 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002698def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002699 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002700defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2701defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002702
Bob Wilson5bafff32009-06-22 23:27:02 +00002703// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002704defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2705 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2706defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2707 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002708
2709// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2710
2711// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002712defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002713 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2714def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002715 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002716def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002717 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002718defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2720def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002721 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002722def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002723 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002724
2725def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002726 (mul (v8i16 QPR:$src2),
2727 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2728 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002729 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002730 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002731 (SubReg_i16_lane imm:$lane)))>;
2732
2733def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002734 (mul (v4i32 QPR:$src2),
2735 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2736 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002737 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002738 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002739 (SubReg_i32_lane imm:$lane)))>;
2740
2741def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002742 (fmul (v4f32 QPR:$src2),
2743 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002744 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2745 (v4f32 QPR:$src2),
2746 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002747 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002748 (SubReg_i32_lane imm:$lane)))>;
2749
Bob Wilson5bafff32009-06-22 23:27:02 +00002750// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002751defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2752 "vmlal", "s", NEONvmulls, add>;
2753defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2754 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002755
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002756defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2757defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002758
Bob Wilson5bafff32009-06-22 23:27:02 +00002759// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002760defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002761 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002762defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002763
Bob Wilson5bafff32009-06-22 23:27:02 +00002764// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002765defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2767def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002768 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002769def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002770 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002771defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002772 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2773def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002774 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002775def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002776 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002777
2778def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002779 (mul (v8i16 QPR:$src2),
2780 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2781 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002782 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002783 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002784 (SubReg_i16_lane imm:$lane)))>;
2785
2786def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002787 (mul (v4i32 QPR:$src2),
2788 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2789 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002790 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002791 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002792 (SubReg_i32_lane imm:$lane)))>;
2793
2794def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002795 (fmul (v4f32 QPR:$src2),
2796 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2797 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002798 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002799 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002800 (SubReg_i32_lane imm:$lane)))>;
2801
Bob Wilson5bafff32009-06-22 23:27:02 +00002802// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002803defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2804 "vmlsl", "s", NEONvmulls, sub>;
2805defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2806 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002807
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002808defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2809defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002810
Bob Wilson5bafff32009-06-22 23:27:02 +00002811// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002812defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002813 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002814defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002815
2816// Vector Subtract Operations.
2817
2818// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002819defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 "vsub", "i", sub, 0>;
2821def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002822 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002823def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002824 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002825// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002826defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2827 "vsubl", "s", sub, sext, 0>;
2828defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2829 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002830// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002831defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2832defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002834defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002835 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002837defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002838 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002839 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002841defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002842 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002843 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002844defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002845 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002846 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002847// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002848defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2849 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002850// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002851defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2852 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853
2854// Vector Comparisons.
2855
2856// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002857defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2858 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002859def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002860 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002861def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002862 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002863// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002864defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002865 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002866
Bob Wilson5bafff32009-06-22 23:27:02 +00002867// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002868defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2869 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2870defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2871 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002872def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2873 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002874def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002875 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002876// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002877// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002878defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2879 "$dst, $src, #0">;
2880// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002881// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002882defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2883 "$dst, $src, #0">;
2884
Bob Wilson5bafff32009-06-22 23:27:02 +00002885// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002886defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2887 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2888defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2889 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002890def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002891 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002892def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002893 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002894// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002895// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002896defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2897 "$dst, $src, #0">;
2898// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002899// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002900defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2901 "$dst, $src, #0">;
2902
Bob Wilson5bafff32009-06-22 23:27:02 +00002903// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002904def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2905 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2906def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2907 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002908// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002909def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2910 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2911def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2912 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002913// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002914defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002915 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002916
2917// Vector Bitwise Operations.
2918
Bob Wilsoncba270d2010-07-13 21:16:48 +00002919def vnotd : PatFrag<(ops node:$in),
2920 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2921def vnotq : PatFrag<(ops node:$in),
2922 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002923
2924
Bob Wilson5bafff32009-06-22 23:27:02 +00002925// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002926def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2927 v2i32, v2i32, and, 1>;
2928def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2929 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930
2931// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002932def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2933 v2i32, v2i32, xor, 1>;
2934def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2935 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002936
2937// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002938def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2939 v2i32, v2i32, or, 1>;
2940def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2941 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002944def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002945 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2946 "vbic", "$dst, $src1, $src2", "",
2947 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002948 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002949def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002950 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2951 "vbic", "$dst, $src1, $src2", "",
2952 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002953 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002954
2955// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002956def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002957 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2958 "vorn", "$dst, $src1, $src2", "",
2959 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002960 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002961def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002962 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2963 "vorn", "$dst, $src1, $src2", "",
2964 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002965 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002966
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002967// VMVN : Vector Bitwise NOT (Immediate)
2968
2969let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00002970
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002971def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
2972 (ins nModImm:$SIMM), IIC_VMOVImm,
2973 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002974 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
2975 let Inst{9} = SIMM{9};
2976}
2977
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002978def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
2979 (ins nModImm:$SIMM), IIC_VMOVImm,
2980 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002981 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
2982 let Inst{9} = SIMM{9};
2983}
2984
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002985def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
2986 (ins nModImm:$SIMM), IIC_VMOVImm,
2987 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002988 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
2989 let Inst{11-8} = SIMM{11-8};
2990}
2991
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002992def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
2993 (ins nModImm:$SIMM), IIC_VMOVImm,
2994 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00002995 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
2996 let Inst{11-8} = SIMM{11-8};
2997}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00002998}
2999
Bob Wilson5bafff32009-06-22 23:27:02 +00003000// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003001def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003002 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003003 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003004 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003005def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003006 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003007 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003008 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3009def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3010def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003013def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3014 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003015 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003016 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3017 [(set DPR:$Vd,
3018 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3019 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3020def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3021 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003022 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003023 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3024 [(set QPR:$Vd,
3025 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3026 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003027
3028// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003029// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003030// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003031def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003032 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003033 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003034 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003035 [/* For disassembly only; pattern left blank */]>;
3036def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003037 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003038 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003039 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003040 [/* For disassembly only; pattern left blank */]>;
3041
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003043// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003044// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003045def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003046 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003047 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003048 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003049 [/* For disassembly only; pattern left blank */]>;
3050def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003051 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003052 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003053 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003054 [/* For disassembly only; pattern left blank */]>;
3055
3056// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003057// for equivalent operations with different register constraints; it just
3058// inserts copies.
3059
3060// Vector Absolute Differences.
3061
3062// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003063defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003064 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003065 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003066defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003067 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003068 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003069def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003070 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003071def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003072 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003073
3074// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003075defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3076 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3077defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3078 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079
3080// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003081defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3082 "vaba", "s", int_arm_neon_vabds, add>;
3083defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3084 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003085
3086// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003087defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3088 "vabal", "s", int_arm_neon_vabds, zext, add>;
3089defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3090 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091
3092// Vector Maximum and Minimum.
3093
3094// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003095defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003096 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003097 "vmax", "s", int_arm_neon_vmaxs, 1>;
3098defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003099 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003100 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003101def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3102 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003103 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003104def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3105 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003106 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3107
3108// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003109defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3110 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3111 "vmin", "s", int_arm_neon_vmins, 1>;
3112defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3113 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3114 "vmin", "u", int_arm_neon_vminu, 1>;
3115def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3116 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003117 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003118def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3119 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003120 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003121
3122// Vector Pairwise Operations.
3123
3124// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003125def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3126 "vpadd", "i8",
3127 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3128def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3129 "vpadd", "i16",
3130 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3131def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3132 "vpadd", "i32",
3133 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003134def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003135 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003136 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137
3138// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003139defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003141defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 int_arm_neon_vpaddlu>;
3143
3144// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003145defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003147defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003148 int_arm_neon_vpadalu>;
3149
3150// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003151def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003152 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003153def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003154 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003155def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003156 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003157def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003158 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003159def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003160 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003161def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003162 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003163def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003164 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003167def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003168 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003169def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003170 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003171def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003172 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003173def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003174 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003175def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003176 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003177def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003178 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003179def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003180 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003181
3182// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3183
3184// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003185def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003186 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003187 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003188def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003189 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003191def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003193 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003194def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003195 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003196 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003197
3198// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003199def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003200 IIC_VRECSD, "vrecps", "f32",
3201 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003202def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003203 IIC_VRECSQ, "vrecps", "f32",
3204 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003205
3206// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003207def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003208 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003209 v2i32, v2i32, int_arm_neon_vrsqrte>;
3210def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003211 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003212 v4i32, v4i32, int_arm_neon_vrsqrte>;
3213def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003214 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003215 v2f32, v2f32, int_arm_neon_vrsqrte>;
3216def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003218 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003219
3220// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003221def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 IIC_VRECSD, "vrsqrts", "f32",
3223 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003224def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003225 IIC_VRECSQ, "vrsqrts", "f32",
3226 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003227
3228// Vector Shifts.
3229
3230// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003231defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003232 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003233 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003234defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003235 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003236 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003237// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003238defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3239 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003240// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003241defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3242 N2RegVShRFrm>;
3243defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3244 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003245
3246// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003247defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3248defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003249
3250// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003251class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003253 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003254 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3255 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003256 let Inst{21-16} = op21_16;
3257}
Evan Chengf81bf152009-11-23 21:57:23 +00003258def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003259 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003260def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003261 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003262def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003263 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003264
3265// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003266defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003267 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003268
3269// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003270defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003271 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003272 "vrshl", "s", int_arm_neon_vrshifts>;
3273defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003274 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003275 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003276// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003277defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3278 N2RegVShRFrm>;
3279defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3280 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003281
3282// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003283defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003284 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285
3286// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003287defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003288 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003289 "vqshl", "s", int_arm_neon_vqshifts>;
3290defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003291 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003292 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003293// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003294defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3295 N2RegVShLFrm>;
3296defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3297 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003298// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003299defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3300 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003301
3302// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003303defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003304 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003305defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003306 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003307
3308// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003309defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003310 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003311
3312// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003313defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003314 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003315 "vqrshl", "s", int_arm_neon_vqrshifts>;
3316defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003317 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003318 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003319
3320// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003321defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003322 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003323defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003324 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003325
3326// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003327defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003328 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003329
3330// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003331defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3332defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003333// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003334defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3335defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003336
3337// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003338defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003339// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003340defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003341
3342// Vector Absolute and Saturating Absolute.
3343
3344// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003345defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003347 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003348def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003349 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003350 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003351def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003352 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003353 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354
3355// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003356defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003357 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003358 int_arm_neon_vqabs>;
3359
3360// Vector Negate.
3361
Bob Wilsoncba270d2010-07-13 21:16:48 +00003362def vnegd : PatFrag<(ops node:$in),
3363 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3364def vnegq : PatFrag<(ops node:$in),
3365 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
Evan Chengf81bf152009-11-23 21:57:23 +00003367class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003368 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003369 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003370 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003371class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003372 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003373 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003374 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003375
Chris Lattner0a00ed92010-03-28 08:39:10 +00003376// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003377def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3378def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3379def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3380def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3381def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3382def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003383
3384// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003385def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003386 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003387 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003388 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3389def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003390 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003391 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003392 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3393
Bob Wilsoncba270d2010-07-13 21:16:48 +00003394def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3395def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3396def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3397def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3398def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3399def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003400
3401// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003402defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003403 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003404 int_arm_neon_vqneg>;
3405
3406// Vector Bit Counting Operations.
3407
3408// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003409defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003410 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003411 int_arm_neon_vcls>;
3412// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003413defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003414 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003415 int_arm_neon_vclz>;
3416// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003417def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003418 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003419 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003420def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003421 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003422 v16i8, v16i8, int_arm_neon_vcnt>;
3423
Johnny Chend8836042010-02-24 20:06:07 +00003424// Vector Swap -- for disassembly only.
3425def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3426 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3427 "vswp", "$dst, $src", "", []>;
3428def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3429 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3430 "vswp", "$dst, $src", "", []>;
3431
Bob Wilson5bafff32009-06-22 23:27:02 +00003432// Vector Move Operations.
3433
3434// VMOV : Vector Move (Register)
3435
Evan Cheng020cc1b2010-05-13 00:16:46 +00003436let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003437def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003438 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003439def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003440 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003441
Evan Cheng22c687b2010-05-14 02:13:41 +00003442// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003443// be expanded after register allocation is completed.
3444def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003445 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003446
3447def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003448 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003449} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003450
Bob Wilson5bafff32009-06-22 23:27:02 +00003451// VMOV : Vector Move (Immediate)
3452
Evan Cheng47006be2010-05-17 21:54:50 +00003453let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003454def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003455 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003456 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003457 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003458def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003459 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003460 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003461 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003462
Bob Wilson1a913ed2010-06-11 21:34:50 +00003463def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3464 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003466 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3467 let Inst{9} = SIMM{9};
3468}
3469
Bob Wilson1a913ed2010-06-11 21:34:50 +00003470def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3471 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003473 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3474 let Inst{9} = SIMM{9};
3475}
Bob Wilson5bafff32009-06-22 23:27:02 +00003476
Bob Wilson046afdb2010-07-14 06:30:44 +00003477def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003478 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003479 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003480 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3481 let Inst{11-8} = SIMM{11-8};
3482}
3483
Bob Wilson046afdb2010-07-14 06:30:44 +00003484def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003485 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003486 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003487 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3488 let Inst{11-8} = SIMM{11-8};
3489}
Bob Wilson5bafff32009-06-22 23:27:02 +00003490
3491def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003492 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003493 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003494 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003495def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003496 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003497 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003498 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003499} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003500
3501// VMOV : Vector Get Lane (move scalar to ARM core register)
3502
Johnny Chen131c4a52009-11-23 17:48:17 +00003503def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003504 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3505 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3506 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3507 imm:$lane))]> {
3508 let Inst{21} = lane{2};
3509 let Inst{6-5} = lane{1-0};
3510}
Johnny Chen131c4a52009-11-23 17:48:17 +00003511def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003512 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3513 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3514 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3515 imm:$lane))]> {
3516 let Inst{21} = lane{1};
3517 let Inst{6} = lane{0};
3518}
Johnny Chen131c4a52009-11-23 17:48:17 +00003519def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003520 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3521 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3522 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3523 imm:$lane))]> {
3524 let Inst{21} = lane{2};
3525 let Inst{6-5} = lane{1-0};
3526}
Johnny Chen131c4a52009-11-23 17:48:17 +00003527def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003528 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3529 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3530 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3531 imm:$lane))]> {
3532 let Inst{21} = lane{1};
3533 let Inst{6} = lane{0};
3534}
Johnny Chen131c4a52009-11-23 17:48:17 +00003535def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003536 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3537 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3538 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3539 imm:$lane))]> {
3540 let Inst{21} = lane{0};
3541}
Bob Wilson5bafff32009-06-22 23:27:02 +00003542// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3543def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3544 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003545 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003546 (SubReg_i8_lane imm:$lane))>;
3547def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3548 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003549 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003550 (SubReg_i16_lane imm:$lane))>;
3551def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3552 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003553 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003554 (SubReg_i8_lane imm:$lane))>;
3555def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3556 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003557 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003558 (SubReg_i16_lane imm:$lane))>;
3559def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3560 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003561 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003562 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003563def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003564 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003565 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003566def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003567 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003568 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003569//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003570// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003571def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003572 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003573
3574
3575// VMOV : Vector Set Lane (move ARM core register to scalar)
3576
Owen Andersond2fbdb72010-10-27 21:28:09 +00003577let Constraints = "$src1 = $V" in {
3578def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3579 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3580 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3581 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3582 GPR:$R, imm:$lane))]> {
3583 let Inst{21} = lane{2};
3584 let Inst{6-5} = lane{1-0};
3585}
3586def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3587 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3588 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3589 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3590 GPR:$R, imm:$lane))]> {
3591 let Inst{21} = lane{1};
3592 let Inst{6} = lane{0};
3593}
3594def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3595 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3596 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3597 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3598 GPR:$R, imm:$lane))]> {
3599 let Inst{21} = lane{0};
3600}
Bob Wilson5bafff32009-06-22 23:27:02 +00003601}
3602def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3603 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003604 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003605 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003606 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003607 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003608def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3609 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003610 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003611 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003612 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003613 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003614def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3615 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003616 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003617 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003618 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003619 (DSubReg_i32_reg imm:$lane)))>;
3620
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003621def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003622 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3623 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003624def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003625 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3626 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003627
3628//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003629// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003630def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003631 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003633def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003634 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003635def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003636 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003637def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003638 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003639
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003640def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3641 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3642def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3643 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3644def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3645 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3646
3647def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3648 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3649 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003650 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003651def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3652 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3653 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003654 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003655def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3656 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3657 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003658 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003659
Bob Wilson5bafff32009-06-22 23:27:02 +00003660// VDUP : Vector Duplicate (from ARM core register to all elements)
3661
Evan Chengf81bf152009-11-23 21:57:23 +00003662class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003663 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003664 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003665 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003666class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003667 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003668 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003669 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003670
Evan Chengf81bf152009-11-23 21:57:23 +00003671def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3672def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3673def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3674def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3675def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3676def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677
3678def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003679 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003680 [(set DPR:$dst, (v2f32 (NEONvdup
3681 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003683 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003684 [(set QPR:$dst, (v4f32 (NEONvdup
3685 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003686
3687// VDUP : Vector Duplicate Lane (from scalar to all elements)
3688
Johnny Chene4614f72010-03-25 17:01:27 +00003689class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3690 ValueType Ty>
3691 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3692 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3693 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003694
Johnny Chene4614f72010-03-25 17:01:27 +00003695class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003696 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003697 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003698 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003699 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3700 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003701
Bob Wilson507df402009-10-21 02:15:46 +00003702// Inst{19-16} is partially specified depending on the element size.
3703
Owen Andersonf587a932010-10-27 19:25:54 +00003704def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3705 let Inst{19-17} = lane{2-0};
3706}
3707def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3708 let Inst{19-18} = lane{1-0};
3709}
3710def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3711 let Inst{19} = lane{0};
3712}
3713def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3714 let Inst{19} = lane{0};
3715}
3716def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3717 let Inst{19-17} = lane{2-0};
3718}
3719def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3720 let Inst{19-18} = lane{1-0};
3721}
3722def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3723 let Inst{19} = lane{0};
3724}
3725def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3726 let Inst{19} = lane{0};
3727}
Bob Wilson5bafff32009-06-22 23:27:02 +00003728
Bob Wilson0ce37102009-08-14 05:08:32 +00003729def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3730 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3731 (DSubReg_i8_reg imm:$lane))),
3732 (SubReg_i8_lane imm:$lane)))>;
3733def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3734 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3735 (DSubReg_i16_reg imm:$lane))),
3736 (SubReg_i16_lane imm:$lane)))>;
3737def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3738 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3739 (DSubReg_i32_reg imm:$lane))),
3740 (SubReg_i32_lane imm:$lane)))>;
3741def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3742 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3743 (DSubReg_i32_reg imm:$lane))),
3744 (SubReg_i32_lane imm:$lane)))>;
3745
Jim Grosbach65dc3032010-10-06 21:16:16 +00003746def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003747 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003748def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003749 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003750
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003752defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003753 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003754// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003755defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3756 "vqmovn", "s", int_arm_neon_vqmovns>;
3757defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3758 "vqmovn", "u", int_arm_neon_vqmovnu>;
3759defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3760 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003761// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003762defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3763defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003764
3765// Vector Conversions.
3766
Johnny Chen9e088762010-03-17 17:52:21 +00003767// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003768def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3769 v2i32, v2f32, fp_to_sint>;
3770def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3771 v2i32, v2f32, fp_to_uint>;
3772def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3773 v2f32, v2i32, sint_to_fp>;
3774def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3775 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003776
Johnny Chen6c8648b2010-03-17 23:26:50 +00003777def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3778 v4i32, v4f32, fp_to_sint>;
3779def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3780 v4i32, v4f32, fp_to_uint>;
3781def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3782 v4f32, v4i32, sint_to_fp>;
3783def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3784 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003785
3786// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003787def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003789def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003790 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003791def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003792 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003793def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3795
Evan Chengf81bf152009-11-23 21:57:23 +00003796def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003797 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003798def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003799 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003800def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003801 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003802def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003803 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3804
Bob Wilsond8e17572009-08-12 22:31:50 +00003805// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003806
3807// VREV64 : Vector Reverse elements within 64-bit doublewords
3808
Evan Chengf81bf152009-11-23 21:57:23 +00003809class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003810 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003811 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003812 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003813 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003814class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003815 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003816 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003817 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003818 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003819
Evan Chengf81bf152009-11-23 21:57:23 +00003820def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3821def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3822def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3823def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003824
Evan Chengf81bf152009-11-23 21:57:23 +00003825def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3826def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3827def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3828def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003829
3830// VREV32 : Vector Reverse elements within 32-bit words
3831
Evan Chengf81bf152009-11-23 21:57:23 +00003832class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003833 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003834 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003835 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003836 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003837class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003838 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003839 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003840 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003841 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003842
Evan Chengf81bf152009-11-23 21:57:23 +00003843def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3844def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003845
Evan Chengf81bf152009-11-23 21:57:23 +00003846def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3847def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003848
3849// VREV16 : Vector Reverse elements within 16-bit halfwords
3850
Evan Chengf81bf152009-11-23 21:57:23 +00003851class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003852 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003853 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003854 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003855 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003856class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003857 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003858 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003859 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003860 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003861
Evan Chengf81bf152009-11-23 21:57:23 +00003862def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3863def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003864
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003865// Other Vector Shuffles.
3866
3867// VEXT : Vector Extract
3868
Evan Chengf81bf152009-11-23 21:57:23 +00003869class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003870 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3871 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3872 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3873 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3874 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003875
Evan Chengf81bf152009-11-23 21:57:23 +00003876class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003877 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3878 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3879 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3880 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3881 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003882
Evan Chengf81bf152009-11-23 21:57:23 +00003883def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3884def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3885def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3886def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003887
Evan Chengf81bf152009-11-23 21:57:23 +00003888def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3889def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3890def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3891def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003892
Bob Wilson64efd902009-08-08 05:53:00 +00003893// VTRN : Vector Transpose
3894
Evan Chengf81bf152009-11-23 21:57:23 +00003895def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3896def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3897def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003898
Evan Chengf81bf152009-11-23 21:57:23 +00003899def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3900def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3901def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003902
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003903// VUZP : Vector Unzip (Deinterleave)
3904
Evan Chengf81bf152009-11-23 21:57:23 +00003905def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3906def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3907def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003908
Evan Chengf81bf152009-11-23 21:57:23 +00003909def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3910def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3911def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003912
3913// VZIP : Vector Zip (Interleave)
3914
Evan Chengf81bf152009-11-23 21:57:23 +00003915def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3916def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3917def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003918
Evan Chengf81bf152009-11-23 21:57:23 +00003919def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3920def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3921def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003922
Bob Wilson114a2662009-08-12 20:51:55 +00003923// Vector Table Lookup and Table Extension.
3924
3925// VTBL : Vector Table Lookup
3926def VTBL1
3927 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003928 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003929 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003930 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003931let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003932def VTBL2
3933 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003934 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003935 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003936def VTBL3
3937 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003938 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003939 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003940def VTBL4
3941 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003942 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003943 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003944 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003945} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003946
Bob Wilsonbd916c52010-09-13 23:55:10 +00003947def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003948 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003949def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003950 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003951def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00003952 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003953
Bob Wilson114a2662009-08-12 20:51:55 +00003954// VTBX : Vector Table Extension
3955def VTBX1
3956 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003957 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003958 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003959 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3960 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003961let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003962def VTBX2
3963 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003964 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003965 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003966def VTBX3
3967 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003968 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003969 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003970 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3971 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003972def VTBX4
3973 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003974 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003975 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003976 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003977} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003978
Bob Wilsonbd916c52010-09-13 23:55:10 +00003979def VTBX2Pseudo
3980 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003981 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003982def VTBX3Pseudo
3983 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003984 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003985def VTBX4Pseudo
3986 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00003987 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00003988
Bob Wilson5bafff32009-06-22 23:27:02 +00003989//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003990// NEON instructions for single-precision FP math
3991//===----------------------------------------------------------------------===//
3992
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003993class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3994 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003995 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003996 SPR:$a, ssub_0))),
3997 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003998
3999class N3VSPat<SDNode OpNode, NeonI Inst>
4000 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004001 (EXTRACT_SUBREG (v2f32
4002 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004003 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004004 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004005 SPR:$b, ssub_0))),
4006 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004007
4008class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4009 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4010 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004011 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004012 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004013 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004014 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004015 SPR:$b, ssub_0)),
4016 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004017
Evan Cheng1d2426c2009-08-07 19:30:41 +00004018// These need separate instructions because they must use DPR_VFP2 register
4019// class which have SPR sub-registers.
4020
4021// Vector Add Operations used for single-precision FP
4022let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004023def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4024def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004025
David Goodwin338268c2009-08-10 22:17:39 +00004026// Vector Sub Operations used for single-precision FP
4027let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004028def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4029def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004030
Evan Cheng1d2426c2009-08-07 19:30:41 +00004031// Vector Multiply Operations used for single-precision FP
4032let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004033def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4034def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004035
4036// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004037// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4038// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004039
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004040//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004041//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004042// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004043//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004044
4045//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004046//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004047// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004048//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004049
David Goodwin338268c2009-08-10 22:17:39 +00004050// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004051let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004052def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4053 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4054 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004055def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004056
David Goodwin338268c2009-08-10 22:17:39 +00004057// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004058let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004059def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4060 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4061 "vneg", "f32", "$dst, $src", "", []>;
4062def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004063
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004064// Vector Maximum used for single-precision FP
4065let neverHasSideEffects = 1 in
4066def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004067 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004068 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4069def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4070
4071// Vector Minimum used for single-precision FP
4072let neverHasSideEffects = 1 in
4073def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004074 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004075 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4076def : N3VSPat<NEONfmin, VMINfd_sfp>;
4077
David Goodwin338268c2009-08-10 22:17:39 +00004078// Vector Convert between single-precision FP and integer
4079let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004080def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4081 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004082def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004083
4084let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004085def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4086 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004087def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004088
4089let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004090def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4091 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004092def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004093
4094let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004095def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4096 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004097def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004098
Evan Cheng1d2426c2009-08-07 19:30:41 +00004099//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004100// Non-Instruction Patterns
4101//===----------------------------------------------------------------------===//
4102
4103// bit_convert
4104def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4105def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4106def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4107def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4108def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4109def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4110def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4111def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4112def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4113def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4114def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4115def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4116def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4117def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4118def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4119def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4120def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4121def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4122def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4123def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4124def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4125def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4126def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4127def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4128def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4129def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4130def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4131def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4132def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4133def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4134
4135def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4136def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4137def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4138def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4139def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4140def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4141def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4142def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4143def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4144def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4145def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4146def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4147def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4148def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4149def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4150def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4151def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4152def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4153def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4154def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4155def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4156def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4157def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4158def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4159def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4160def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4161def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4162def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4163def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4164def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;