Chris Lattner | 1e60a91 | 2003-12-20 01:22:19 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.h - X86 Instruction Information ------------*- C++ -*- ===// |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 2 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 7 | // |
John Criswell | 856ba76 | 2003-10-21 15:17:13 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 9 | // |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 10 | // This file contains the X86 implementation of the TargetInstrInfo class. |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #ifndef X86INSTRUCTIONINFO_H |
| 15 | #define X86INSTRUCTIONINFO_H |
| 16 | |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 17 | #include "llvm/Target/TargetInstrInfo.h" |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 18 | #include "X86.h" |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 19 | #include "X86RegisterInfo.h" |
Dan Gohman | d68a076 | 2009-01-05 17:59:02 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/DenseMap.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetRegisterInfo.h" |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 22 | |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 23 | namespace llvm { |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 24 | class X86RegisterInfo; |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 25 | class X86TargetMachine; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 26 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 27 | namespace X86 { |
| 28 | // X86 specific condition code. These correspond to X86_*_COND in |
| 29 | // X86InstrInfo.td. They must be kept in synch. |
| 30 | enum CondCode { |
| 31 | COND_A = 0, |
| 32 | COND_AE = 1, |
| 33 | COND_B = 2, |
| 34 | COND_BE = 3, |
| 35 | COND_E = 4, |
| 36 | COND_G = 5, |
| 37 | COND_GE = 6, |
| 38 | COND_L = 7, |
| 39 | COND_LE = 8, |
| 40 | COND_NE = 9, |
| 41 | COND_NO = 10, |
| 42 | COND_NP = 11, |
| 43 | COND_NS = 12, |
Dan Gohman | 653456c | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 44 | COND_O = 13, |
| 45 | COND_P = 14, |
| 46 | COND_S = 15, |
Dan Gohman | 279c22e | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 47 | |
| 48 | // Artificial condition codes. These are used by AnalyzeBranch |
| 49 | // to indicate a block terminated with two conditional branches to |
| 50 | // the same location. This occurs in code using FCMP_OEQ or FCMP_UNE, |
| 51 | // which can't be represented on x86 with a single condition. These |
| 52 | // are never used in MachineInstrs. |
| 53 | COND_NE_OR_P, |
| 54 | COND_NP_OR_E, |
| 55 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 56 | COND_INVALID |
| 57 | }; |
Christopher Lamb | 6634e26 | 2008-03-13 05:47:01 +0000 | [diff] [blame] | 58 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 59 | // Turn condition code into conditional branch opcode. |
| 60 | unsigned GetCondBranchFromCond(CondCode CC); |
Chris Lattner | 9cd6875 | 2006-10-21 05:52:40 +0000 | [diff] [blame] | 61 | |
| 62 | /// GetOppositeBranchCondition - Return the inverse of the specified cond, |
| 63 | /// e.g. turning COND_E to COND_NE. |
| 64 | CondCode GetOppositeBranchCondition(X86::CondCode CC); |
| 65 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Chris Lattner | 9d17740 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 68 | /// X86II - This namespace holds all of the target specific flags that |
| 69 | /// instruction info tracks. |
| 70 | /// |
| 71 | namespace X86II { |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 72 | /// Target Operand Flag enum. |
| 73 | enum TOF { |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 74 | //===------------------------------------------------------------------===// |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 75 | // X86 Specific MachineOperand flags. |
| 76 | |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 77 | MO_NO_FLAG, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 78 | |
| 79 | /// MO_GOT_ABSOLUTE_ADDRESS - On a symbol operand, this represents a |
| 80 | /// relocation of: |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 81 | /// SYMBOL_LABEL + [. - PICBASELABEL] |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 82 | MO_GOT_ABSOLUTE_ADDRESS, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 83 | |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 84 | /// MO_PIC_BASE_OFFSET - On a symbol operand this indicates that the |
| 85 | /// immediate should get the value of the symbol minus the PIC base label: |
| 86 | /// SYMBOL_LABEL - PICBASELABEL |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 87 | MO_PIC_BASE_OFFSET, |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 88 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 89 | /// MO_GOT - On a symbol operand this indicates that the immediate is the |
| 90 | /// offset to the GOT entry for the symbol name from the base of the GOT. |
| 91 | /// |
| 92 | /// See the X86-64 ELF ABI supplement for more details. |
| 93 | /// SYMBOL_LABEL @GOT |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 94 | MO_GOT, |
Chris Lattner | 55e7c82 | 2009-06-26 00:43:52 +0000 | [diff] [blame] | 95 | |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 96 | /// MO_GOTOFF - On a symbol operand this indicates that the immediate is |
| 97 | /// the offset to the location of the symbol name from the base of the GOT. |
| 98 | /// |
| 99 | /// See the X86-64 ELF ABI supplement for more details. |
| 100 | /// SYMBOL_LABEL @GOTOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 101 | MO_GOTOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 102 | |
| 103 | /// MO_GOTPCREL - On a symbol operand this indicates that the immediate is |
| 104 | /// offset to the GOT entry for the symbol name from the current code |
| 105 | /// location. |
| 106 | /// |
| 107 | /// See the X86-64 ELF ABI supplement for more details. |
| 108 | /// SYMBOL_LABEL @GOTPCREL |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 109 | MO_GOTPCREL, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 110 | |
| 111 | /// MO_PLT - On a symbol operand this indicates that the immediate is |
| 112 | /// offset to the PLT entry of symbol name from the current code location. |
| 113 | /// |
| 114 | /// See the X86-64 ELF ABI supplement for more details. |
| 115 | /// SYMBOL_LABEL @PLT |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 116 | MO_PLT, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 117 | |
| 118 | /// MO_TLSGD - On a symbol operand this indicates that the immediate is |
| 119 | /// some TLS offset. |
| 120 | /// |
| 121 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 122 | /// SYMBOL_LABEL @TLSGD |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 123 | MO_TLSGD, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 124 | |
| 125 | /// MO_GOTTPOFF - On a symbol operand this indicates that the immediate is |
| 126 | /// some TLS offset. |
| 127 | /// |
| 128 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 129 | /// SYMBOL_LABEL @GOTTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 130 | MO_GOTTPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 131 | |
| 132 | /// MO_INDNTPOFF - On a symbol operand this indicates that the immediate is |
| 133 | /// some TLS offset. |
| 134 | /// |
| 135 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 136 | /// SYMBOL_LABEL @INDNTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 137 | MO_INDNTPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 138 | |
| 139 | /// MO_TPOFF - On a symbol operand this indicates that the immediate is |
| 140 | /// some TLS offset. |
| 141 | /// |
| 142 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 143 | /// SYMBOL_LABEL @TPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 144 | MO_TPOFF, |
Chris Lattner | b903bed | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 145 | |
| 146 | /// MO_NTPOFF - On a symbol operand this indicates that the immediate is |
| 147 | /// some TLS offset. |
| 148 | /// |
| 149 | /// See 'ELF Handling for Thread-Local Storage' for more details. |
| 150 | /// SYMBOL_LABEL @NTPOFF |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 151 | MO_NTPOFF, |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 152 | |
Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 153 | /// MO_DLLIMPORT - On a symbol operand "FOO", this indicates that the |
| 154 | /// reference is actually to the "__imp_FOO" symbol. This is used for |
| 155 | /// dllimport linkage on windows. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 156 | MO_DLLIMPORT, |
Chris Lattner | 4aa21aa | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 157 | |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 158 | /// MO_DARWIN_STUB - On a symbol operand "FOO", this indicates that the |
| 159 | /// reference is actually to the "FOO$stub" symbol. This is used for calls |
| 160 | /// and jumps to external functions on Tiger and before. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 161 | MO_DARWIN_STUB, |
Chris Lattner | 74e726e | 2009-07-09 05:27:35 +0000 | [diff] [blame] | 162 | |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 163 | /// MO_DARWIN_NONLAZY - On a symbol operand "FOO", this indicates that the |
| 164 | /// reference is actually to the "FOO$non_lazy_ptr" symbol, which is a |
| 165 | /// non-PIC-base-relative reference to a non-hidden dyld lazy pointer stub. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 166 | MO_DARWIN_NONLAZY, |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 167 | |
| 168 | /// MO_DARWIN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this indicates |
| 169 | /// that the reference is actually to "FOO$non_lazy_ptr - PICBASE", which is |
| 170 | /// a PIC-base-relative reference to a non-hidden dyld lazy pointer stub. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 171 | MO_DARWIN_NONLAZY_PIC_BASE, |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 172 | |
Chris Lattner | 75cdf27 | 2009-07-09 06:59:17 +0000 | [diff] [blame] | 173 | /// MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE - On a symbol operand "FOO", this |
| 174 | /// indicates that the reference is actually to "FOO$non_lazy_ptr -PICBASE", |
| 175 | /// which is a PIC-base-relative reference to a hidden dyld lazy pointer |
| 176 | /// stub. |
Dan Gohman | 01a76ce | 2009-10-05 15:52:08 +0000 | [diff] [blame] | 177 | MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 178 | }; |
| 179 | } |
| 180 | |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 181 | /// isGlobalStubReference - Return true if the specified TargetFlag operand is |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 182 | /// a reference to a stub for a global, not the global itself. |
Chris Lattner | 3b6b36d | 2009-07-10 06:29:59 +0000 | [diff] [blame] | 183 | inline static bool isGlobalStubReference(unsigned char TargetFlag) { |
| 184 | switch (TargetFlag) { |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 185 | case X86II::MO_DLLIMPORT: // dllimport stub. |
| 186 | case X86II::MO_GOTPCREL: // rip-relative GOT reference. |
| 187 | case X86II::MO_GOT: // normal GOT reference. |
| 188 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Normal $non_lazy_ptr ref. |
| 189 | case X86II::MO_DARWIN_NONLAZY: // Normal $non_lazy_ptr ref. |
| 190 | case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Hidden $non_lazy_ptr ref. |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 191 | return true; |
| 192 | default: |
| 193 | return false; |
| 194 | } |
| 195 | } |
Chris Lattner | 7478ab8 | 2009-07-10 07:33:30 +0000 | [diff] [blame] | 196 | |
| 197 | /// isGlobalRelativeToPICBase - Return true if the specified global value |
| 198 | /// reference is relative to a 32-bit PIC base (X86ISD::GlobalBaseReg). If this |
| 199 | /// is true, the addressing mode has the PIC base register added in (e.g. EBX). |
| 200 | inline static bool isGlobalRelativeToPICBase(unsigned char TargetFlag) { |
| 201 | switch (TargetFlag) { |
| 202 | case X86II::MO_GOTOFF: // isPICStyleGOT: local global. |
| 203 | case X86II::MO_GOT: // isPICStyleGOT: other global. |
| 204 | case X86II::MO_PIC_BASE_OFFSET: // Darwin local global. |
| 205 | case X86II::MO_DARWIN_NONLAZY_PIC_BASE: // Darwin/32 external global. |
| 206 | case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: // Darwin/32 hidden global. |
| 207 | return true; |
| 208 | default: |
| 209 | return false; |
| 210 | } |
| 211 | } |
Chris Lattner | 281bada | 2009-07-10 06:06:17 +0000 | [diff] [blame] | 212 | |
| 213 | /// X86II - This namespace holds all of the target specific flags that |
| 214 | /// instruction info tracks. |
| 215 | /// |
| 216 | namespace X86II { |
| 217 | enum { |
Chris Lattner | ac5e887 | 2009-06-25 17:38:33 +0000 | [diff] [blame] | 218 | //===------------------------------------------------------------------===// |
| 219 | // Instruction encodings. These are the standard/most common forms for X86 |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 220 | // instructions. |
| 221 | // |
| 222 | |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 223 | // PseudoFrm - This represents an instruction that is a pseudo instruction |
| 224 | // or one that has not been implemented yet. It is illegal to code generate |
| 225 | // it, but tolerated for intermediate implementation stages. |
| 226 | Pseudo = 0, |
| 227 | |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 228 | /// Raw - This form is for instructions that don't have any operands, so |
| 229 | /// they are just a fixed opcode value, like 'leave'. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 230 | RawFrm = 1, |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 231 | |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 232 | /// AddRegFrm - This form is used for instructions like 'push r32' that have |
| 233 | /// their one register operand added to their opcode. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 234 | AddRegFrm = 2, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 235 | |
| 236 | /// MRMDestReg - This form is used for instructions that use the Mod/RM byte |
| 237 | /// to specify a destination, which in this case is a register. |
| 238 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 239 | MRMDestReg = 3, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 240 | |
| 241 | /// MRMDestMem - This form is used for instructions that use the Mod/RM byte |
| 242 | /// to specify a destination, which in this case is memory. |
| 243 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 244 | MRMDestMem = 4, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 245 | |
| 246 | /// MRMSrcReg - This form is used for instructions that use the Mod/RM byte |
| 247 | /// to specify a source, which in this case is a register. |
| 248 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 249 | MRMSrcReg = 5, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 250 | |
| 251 | /// MRMSrcMem - This form is used for instructions that use the Mod/RM byte |
| 252 | /// to specify a source, which in this case is memory. |
| 253 | /// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 254 | MRMSrcMem = 6, |
Misha Brukman | 0e0a7a45 | 2005-04-21 23:38:14 +0000 | [diff] [blame] | 255 | |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 256 | /// MRM[0-7][rm] - These forms are used to represent instructions that use |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 257 | /// a Mod/RM byte, and use the middle field to hold extended opcode |
| 258 | /// information. In the intel manual these are represented as /0, /1, ... |
| 259 | /// |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 260 | |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 261 | // First, instructions that operate on a register r/m operand... |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 262 | MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3 |
| 263 | MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, // Format /4 /5 /6 /7 |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 264 | |
| 265 | // Next, instructions that operate on a memory r/m operand... |
Alkis Evlogimenos | 169584e | 2004-02-27 18:55:12 +0000 | [diff] [blame] | 266 | MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, // Format /0 /1 /2 /3 |
| 267 | MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, // Format /4 /5 /6 /7 |
Chris Lattner | 85b39f2 | 2002-11-21 17:08:49 +0000 | [diff] [blame] | 268 | |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 269 | // MRMInitReg - This form is used for instructions whose source and |
| 270 | // destinations are the same register. |
| 271 | MRMInitReg = 32, |
| 272 | |
| 273 | FormMask = 63, |
Chris Lattner | 6aab9cf | 2002-11-18 05:37:11 +0000 | [diff] [blame] | 274 | |
| 275 | //===------------------------------------------------------------------===// |
| 276 | // Actual flags... |
| 277 | |
Chris Lattner | 11e53e3 | 2002-11-21 01:32:55 +0000 | [diff] [blame] | 278 | // OpSize - Set if this instruction requires an operand size prefix (0x66), |
| 279 | // which most often indicates that the instruction operates on 16 bit data |
| 280 | // instead of 32 bit data. |
Evan Cheng | 3c55c54 | 2006-02-01 06:13:50 +0000 | [diff] [blame] | 281 | OpSize = 1 << 6, |
Brian Gaeke | 86764d7 | 2002-12-05 08:30:40 +0000 | [diff] [blame] | 282 | |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 283 | // AsSize - Set if this instruction requires an operand size prefix (0x67), |
| 284 | // which most often indicates that the instruction address 16 bit address |
| 285 | // instead of 32 bit address (or 32 bit address in 64 bit mode). |
| 286 | AdSize = 1 << 7, |
| 287 | |
| 288 | //===------------------------------------------------------------------===// |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 289 | // Op0Mask - There are several prefix bytes that are used to form two byte |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 290 | // opcodes. These are currently 0x0F, 0xF3, and 0xD8-0xDF. This mask is |
| 291 | // used to obtain the setting of this field. If no bits in this field is |
| 292 | // set, there is no prefix byte for obtaining a multibyte opcode. |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 293 | // |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 294 | Op0Shift = 8, |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 295 | Op0Mask = 0xF << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 296 | |
| 297 | // TB - TwoByte - Set if this instruction has a two byte opcode, which |
| 298 | // starts with a 0x0F byte before the real opcode. |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 299 | TB = 1 << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 300 | |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 301 | // REP - The 0xF3 prefix byte indicating repetition of the following |
| 302 | // instruction. |
| 303 | REP = 2 << Op0Shift, |
| 304 | |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 305 | // D8-DF - These escape opcodes are used by the floating point unit. These |
| 306 | // values must remain sequential. |
Chris Lattner | 915e5e5 | 2004-02-12 17:53:22 +0000 | [diff] [blame] | 307 | D8 = 3 << Op0Shift, D9 = 4 << Op0Shift, |
| 308 | DA = 5 << Op0Shift, DB = 6 << Op0Shift, |
| 309 | DC = 7 << Op0Shift, DD = 8 << Op0Shift, |
| 310 | DE = 9 << Op0Shift, DF = 10 << Op0Shift, |
Jeff Cohen | 9eb59ec | 2005-07-27 05:53:44 +0000 | [diff] [blame] | 311 | |
Nate Begeman | f63be7d | 2005-07-06 18:59:04 +0000 | [diff] [blame] | 312 | // XS, XD - These prefix codes are for single and double precision scalar |
| 313 | // floating point operations performed in the SSE registers. |
Bill Wendling | bb1ee05 | 2007-04-10 22:10:25 +0000 | [diff] [blame] | 314 | XD = 11 << Op0Shift, XS = 12 << Op0Shift, |
| 315 | |
| 316 | // T8, TA - Prefix after the 0x0F prefix. |
| 317 | T8 = 13 << Op0Shift, TA = 14 << Op0Shift, |
Eric Christopher | b4dc13c | 2009-08-08 21:55:08 +0000 | [diff] [blame] | 318 | |
| 319 | // TF - Prefix before and after 0x0F |
| 320 | TF = 15 << Op0Shift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 321 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 322 | //===------------------------------------------------------------------===// |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 323 | // REX_W - REX prefixes are instruction prefixes used in 64-bit mode. |
| 324 | // They are used to specify GPRs and SSE registers, 64-bit operand size, |
| 325 | // etc. We only cares about REX.W and REX.R bits and only the former is |
| 326 | // statically determined. |
| 327 | // |
| 328 | REXShift = 12, |
| 329 | REX_W = 1 << REXShift, |
| 330 | |
| 331 | //===------------------------------------------------------------------===// |
| 332 | // This three-bit field describes the size of an immediate operand. Zero is |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 333 | // unused so that we can tell if we forgot to set a value. |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 334 | ImmShift = 13, |
| 335 | ImmMask = 7 << ImmShift, |
Alkis Evlogimenos | 5ab29b5 | 2004-02-28 22:02:05 +0000 | [diff] [blame] | 336 | Imm8 = 1 << ImmShift, |
| 337 | Imm16 = 2 << ImmShift, |
| 338 | Imm32 = 3 << ImmShift, |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 339 | Imm64 = 4 << ImmShift, |
Chris Lattner | 4c299f5 | 2002-12-25 05:09:59 +0000 | [diff] [blame] | 340 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 341 | //===------------------------------------------------------------------===// |
| 342 | // FP Instruction Classification... Zero is non-fp instruction. |
| 343 | |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 344 | // FPTypeMask - Mask for all of the FP types... |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 345 | FPTypeShift = 16, |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 346 | FPTypeMask = 7 << FPTypeShift, |
| 347 | |
Chris Lattner | 79b1373 | 2004-01-30 22:24:18 +0000 | [diff] [blame] | 348 | // NotFP - The default, set for instructions that do not use FP registers. |
| 349 | NotFP = 0 << FPTypeShift, |
| 350 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 351 | // ZeroArgFP - 0 arg FP instruction which implicitly pushes ST(0), f.e. fld0 |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 352 | ZeroArgFP = 1 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 353 | |
| 354 | // OneArgFP - 1 arg FP instructions which implicitly read ST(0), such as fst |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 355 | OneArgFP = 2 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 356 | |
| 357 | // OneArgFPRW - 1 arg FP instruction which implicitly read ST(0) and write a |
| 358 | // result back to ST(0). For example, fcos, fsqrt, etc. |
| 359 | // |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 360 | OneArgFPRW = 3 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 361 | |
| 362 | // TwoArgFP - 2 arg FP instructions which implicitly read ST(0), and an |
| 363 | // explicit argument, storing the result to either ST(0) or the implicit |
| 364 | // argument. For example: fadd, fsub, fmul, etc... |
Chris Lattner | 2959b6e | 2003-08-06 15:32:20 +0000 | [diff] [blame] | 365 | TwoArgFP = 4 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 366 | |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 367 | // CompareFP - 2 arg FP instructions which implicitly read ST(0) and an |
| 368 | // explicit argument, but have no destination. Example: fucom, fucomi, ... |
| 369 | CompareFP = 5 << FPTypeShift, |
| 370 | |
Chris Lattner | 1c54a85 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 371 | // CondMovFP - "2 operand" floating point conditional move instructions. |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 372 | CondMovFP = 6 << FPTypeShift, |
Chris Lattner | 1c54a85 | 2004-03-31 22:02:13 +0000 | [diff] [blame] | 373 | |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 374 | // SpecialFP - Special instruction forms. Dispatch by opcode explicitly. |
Chris Lattner | ab8decc | 2004-06-11 04:41:24 +0000 | [diff] [blame] | 375 | SpecialFP = 7 << FPTypeShift, |
Chris Lattner | 0c514f4 | 2003-01-13 00:49:24 +0000 | [diff] [blame] | 376 | |
Andrew Lenharth | ea7da50 | 2008-03-01 13:37:02 +0000 | [diff] [blame] | 377 | // Lock prefix |
| 378 | LOCKShift = 19, |
| 379 | LOCK = 1 << LOCKShift, |
| 380 | |
Anton Korobeynikov | ef93cec | 2008-10-11 19:09:15 +0000 | [diff] [blame] | 381 | // Segment override prefixes. Currently we just need ability to address |
| 382 | // stuff in gs and fs segments. |
| 383 | SegOvrShift = 20, |
| 384 | SegOvrMask = 3 << SegOvrShift, |
| 385 | FS = 1 << SegOvrShift, |
| 386 | GS = 2 << SegOvrShift, |
| 387 | |
| 388 | // Bits 22 -> 23 are unused |
Evan Cheng | 25ab690 | 2006-09-08 06:48:29 +0000 | [diff] [blame] | 389 | OpcodeShift = 24, |
Chris Lattner | d74ea2b | 2006-05-24 17:04:05 +0000 | [diff] [blame] | 390 | OpcodeMask = 0xFF << OpcodeShift |
Chris Lattner | 9d17740 | 2002-10-30 01:09:34 +0000 | [diff] [blame] | 391 | }; |
| 392 | } |
| 393 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 394 | const int X86AddrNumOperands = 5; |
Rafael Espindola | da945e3 | 2009-03-28 18:55:31 +0000 | [diff] [blame] | 395 | |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 396 | inline static bool isScale(const MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 397 | return MO.isImm() && |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 398 | (MO.getImm() == 1 || MO.getImm() == 2 || |
| 399 | MO.getImm() == 4 || MO.getImm() == 8); |
| 400 | } |
| 401 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 402 | inline static bool isLeaMem(const MachineInstr *MI, unsigned Op) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 403 | if (MI->getOperand(Op).isFI()) return true; |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 404 | return Op+4 <= MI->getNumOperands() && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 405 | MI->getOperand(Op ).isReg() && isScale(MI->getOperand(Op+1)) && |
| 406 | MI->getOperand(Op+2).isReg() && |
| 407 | (MI->getOperand(Op+3).isImm() || |
| 408 | MI->getOperand(Op+3).isGlobal() || |
| 409 | MI->getOperand(Op+3).isCPI() || |
| 410 | MI->getOperand(Op+3).isJTI()); |
Anton Korobeynikov | 1c4b5ea | 2008-06-28 11:07:54 +0000 | [diff] [blame] | 411 | } |
| 412 | |
Rafael Espindola | 094fad3 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 413 | inline static bool isMem(const MachineInstr *MI, unsigned Op) { |
| 414 | if (MI->getOperand(Op).isFI()) return true; |
| 415 | return Op+5 <= MI->getNumOperands() && |
| 416 | MI->getOperand(Op+4).isReg() && |
| 417 | isLeaMem(MI, Op); |
| 418 | } |
| 419 | |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 420 | class X86InstrInfo : public TargetInstrInfoImpl { |
Evan Cheng | aa3c141 | 2006-05-30 21:45:53 +0000 | [diff] [blame] | 421 | X86TargetMachine &TM; |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 422 | const X86RegisterInfo RI; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 423 | |
| 424 | /// RegOp2MemOpTable2Addr, RegOp2MemOpTable0, RegOp2MemOpTable1, |
| 425 | /// RegOp2MemOpTable2 - Load / store folding opcode maps. |
| 426 | /// |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 427 | DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2Addr; |
| 428 | DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable0; |
| 429 | DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable1; |
| 430 | DenseMap<unsigned*, std::pair<unsigned,unsigned> > RegOp2MemOpTable2; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 431 | |
| 432 | /// MemOp2RegOpTable - Load / store unfolding opcode map. |
| 433 | /// |
| 434 | DenseMap<unsigned*, std::pair<unsigned, unsigned> > MemOp2RegOpTable; |
| 435 | |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 436 | public: |
Dan Gohman | 950a4c4 | 2008-03-25 22:06:05 +0000 | [diff] [blame] | 437 | explicit X86InstrInfo(X86TargetMachine &tm); |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 438 | |
Chris Lattner | 3501fea | 2003-01-14 22:00:31 +0000 | [diff] [blame] | 439 | /// getRegisterInfo - TargetInstrInfo is a superset of MRegister info. As |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 440 | /// such, whenever a client has an instance of instruction info, it should |
| 441 | /// always be able to get register info as well (through this method). |
| 442 | /// |
Dan Gohman | c9f5f3f | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 443 | virtual const X86RegisterInfo &getRegisterInfo() const { return RI; } |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 444 | |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 445 | /// Return true if the instruction is a register to register move and return |
| 446 | /// the source and dest operands and their sub-register indices by reference. |
| 447 | virtual bool isMoveInstr(const MachineInstr &MI, |
| 448 | unsigned &SrcReg, unsigned &DstReg, |
| 449 | unsigned &SrcSubIdx, unsigned &DstSubIdx) const; |
| 450 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 451 | unsigned isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 452 | /// isLoadFromStackSlotPostFE - Check for post-frame ptr elimination |
| 453 | /// stack locations as well. This uses a heuristic so it isn't |
| 454 | /// reliable for correctness. |
| 455 | unsigned isLoadFromStackSlotPostFE(const MachineInstr *MI, |
| 456 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 457 | |
| 458 | /// hasLoadFromStackSlot - If the specified machine instruction has |
| 459 | /// a load from a stack slot, return true along with the FrameIndex |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 460 | /// of the loaded stack slot and the machine mem operand containing |
| 461 | /// the reference. If not, return false. Unlike |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 462 | /// isLoadFromStackSlot, this returns true for any instructions that |
| 463 | /// loads from the stack. This is a hint only and may not catch all |
| 464 | /// cases. |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 465 | bool hasLoadFromStackSlot(const MachineInstr *MI, |
| 466 | const MachineMemOperand *&MMO, |
| 467 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 468 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 469 | unsigned isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const; |
David Greene | dda3978 | 2009-11-13 00:29:53 +0000 | [diff] [blame] | 470 | /// isStoreToStackSlotPostFE - Check for post-frame ptr elimination |
| 471 | /// stack locations as well. This uses a heuristic so it isn't |
| 472 | /// reliable for correctness. |
| 473 | unsigned isStoreToStackSlotPostFE(const MachineInstr *MI, |
| 474 | int &FrameIndex) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 475 | |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 476 | /// hasStoreToStackSlot - If the specified machine instruction has a |
| 477 | /// store to a stack slot, return true along with the FrameIndex of |
David Greene | 29dbf50 | 2009-12-04 22:38:46 +0000 | [diff] [blame] | 478 | /// the loaded stack slot and the machine mem operand containing the |
| 479 | /// reference. If not, return false. Unlike isStoreToStackSlot, |
| 480 | /// this returns true for any instructions that loads from the |
| 481 | /// stack. This is a hint only and may not catch all cases. |
| 482 | bool hasStoreToStackSlot(const MachineInstr *MI, |
| 483 | const MachineMemOperand *&MMO, |
| 484 | int &FrameIndex) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 485 | |
Dan Gohman | 3731bc0 | 2009-10-10 00:34:18 +0000 | [diff] [blame] | 486 | bool isReallyTriviallyReMaterializable(const MachineInstr *MI, |
| 487 | AliasAnalysis *AA) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 488 | void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, |
Evan Cheng | 3784453 | 2009-07-16 09:20:10 +0000 | [diff] [blame] | 489 | unsigned DestReg, unsigned SubIdx, |
Evan Cheng | d57cdd5 | 2009-11-14 02:55:43 +0000 | [diff] [blame] | 490 | const MachineInstr *Orig, |
| 491 | const TargetRegisterInfo *TRI) const; |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 492 | |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 493 | /// convertToThreeAddress - This method must be implemented by targets that |
| 494 | /// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target |
| 495 | /// may be able to convert a two-address instruction into a true |
| 496 | /// three-address instruction on demand. This allows the X86 target (for |
| 497 | /// example) to convert ADD and SHL instructions into LEA instructions if they |
| 498 | /// would require register copies due to two-addressness. |
| 499 | /// |
| 500 | /// This method returns a null pointer if the transformation cannot be |
| 501 | /// performed, otherwise it returns the new instruction. |
| 502 | /// |
Evan Cheng | ba59a1e | 2006-12-01 21:52:58 +0000 | [diff] [blame] | 503 | virtual MachineInstr *convertToThreeAddress(MachineFunction::iterator &MFI, |
| 504 | MachineBasicBlock::iterator &MBBI, |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 505 | LiveVariables *LV) const; |
Chris Lattner | bcea4d6 | 2005-01-02 02:37:07 +0000 | [diff] [blame] | 506 | |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 507 | /// commuteInstruction - We have a few instructions that must be hacked on to |
| 508 | /// commute them. |
| 509 | /// |
Evan Cheng | 58dcb0e | 2008-06-16 07:33:11 +0000 | [diff] [blame] | 510 | virtual MachineInstr *commuteInstruction(MachineInstr *MI, bool NewMI) const; |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 511 | |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 512 | // Branch analysis. |
Dale Johannesen | 318093b | 2007-06-14 22:03:45 +0000 | [diff] [blame] | 513 | virtual bool isUnpredicatedTerminator(const MachineInstr* MI) const; |
Chris Lattner | 7fbe972 | 2006-10-20 17:42:20 +0000 | [diff] [blame] | 514 | virtual bool AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, |
| 515 | MachineBasicBlock *&FBB, |
Evan Cheng | dc54d31 | 2009-02-09 07:14:22 +0000 | [diff] [blame] | 516 | SmallVectorImpl<MachineOperand> &Cond, |
| 517 | bool AllowModify) const; |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 518 | virtual unsigned RemoveBranch(MachineBasicBlock &MBB) const; |
| 519 | virtual unsigned InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
| 520 | MachineBasicBlock *FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 521 | const SmallVectorImpl<MachineOperand> &Cond) const; |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 522 | virtual bool copyRegToReg(MachineBasicBlock &MBB, |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 523 | MachineBasicBlock::iterator MI, |
| 524 | unsigned DestReg, unsigned SrcReg, |
| 525 | const TargetRegisterClass *DestRC, |
| 526 | const TargetRegisterClass *SrcRC) const; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 527 | virtual void storeRegToStackSlot(MachineBasicBlock &MBB, |
| 528 | MachineBasicBlock::iterator MI, |
| 529 | unsigned SrcReg, bool isKill, int FrameIndex, |
| 530 | const TargetRegisterClass *RC) const; |
| 531 | |
| 532 | virtual void storeRegToAddr(MachineFunction &MF, unsigned SrcReg, bool isKill, |
| 533 | SmallVectorImpl<MachineOperand> &Addr, |
| 534 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 535 | MachineInstr::mmo_iterator MMOBegin, |
| 536 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 537 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 538 | |
| 539 | virtual void loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 540 | MachineBasicBlock::iterator MI, |
| 541 | unsigned DestReg, int FrameIndex, |
| 542 | const TargetRegisterClass *RC) const; |
| 543 | |
| 544 | virtual void loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 545 | SmallVectorImpl<MachineOperand> &Addr, |
| 546 | const TargetRegisterClass *RC, |
Dan Gohman | 91e69c3 | 2009-10-09 18:10:05 +0000 | [diff] [blame] | 547 | MachineInstr::mmo_iterator MMOBegin, |
| 548 | MachineInstr::mmo_iterator MMOEnd, |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 549 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 550 | |
| 551 | virtual bool spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 552 | MachineBasicBlock::iterator MI, |
| 553 | const std::vector<CalleeSavedInfo> &CSI) const; |
| 554 | |
| 555 | virtual bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 556 | MachineBasicBlock::iterator MI, |
| 557 | const std::vector<CalleeSavedInfo> &CSI) const; |
| 558 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 559 | /// foldMemoryOperand - If this target supports it, fold a load or store of |
| 560 | /// the specified stack slot into the specified machine instruction for the |
| 561 | /// specified operand(s). If this is possible, the target should perform the |
| 562 | /// folding and return true, otherwise it should return false. If it folds |
| 563 | /// the instruction, it is likely that the MachineInstruction the iterator |
| 564 | /// references has been changed. |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 565 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 566 | MachineInstr* MI, |
| 567 | const SmallVectorImpl<unsigned> &Ops, |
| 568 | int FrameIndex) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 569 | |
| 570 | /// foldMemoryOperand - Same as the previous version except it allows folding |
| 571 | /// of any load and store from / to any address, not just from a specific |
| 572 | /// stack slot. |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 573 | virtual MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
| 574 | MachineInstr* MI, |
| 575 | const SmallVectorImpl<unsigned> &Ops, |
| 576 | MachineInstr* LoadMI) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 577 | |
| 578 | /// canFoldMemoryOperand - Returns true if the specified load / store is |
| 579 | /// folding is possible. |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 580 | virtual bool canFoldMemoryOperand(const MachineInstr*, |
| 581 | const SmallVectorImpl<unsigned> &) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 582 | |
| 583 | /// unfoldMemoryOperand - Separate a single instruction which folded a load or |
| 584 | /// a store or a load and a store into two or more instruction. If this is |
| 585 | /// possible, returns true as well as the new instructions by reference. |
| 586 | virtual bool unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI, |
| 587 | unsigned Reg, bool UnfoldLoad, bool UnfoldStore, |
| 588 | SmallVectorImpl<MachineInstr*> &NewMIs) const; |
| 589 | |
| 590 | virtual bool unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, |
| 591 | SmallVectorImpl<SDNode*> &NewNodes) const; |
| 592 | |
| 593 | /// getOpcodeAfterMemoryUnfold - Returns the opcode of the would be new |
| 594 | /// instruction after load / store are unfolded from an instruction of the |
| 595 | /// specified opcode. It returns zero if the specified unfolding is not |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 596 | /// possible. If LoadRegIndex is non-null, it is filled in with the operand |
| 597 | /// index of the operand which will hold the register holding the loaded |
| 598 | /// value. |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 599 | virtual unsigned getOpcodeAfterMemoryUnfold(unsigned Opc, |
Dan Gohman | 0115e16 | 2009-10-30 22:18:41 +0000 | [diff] [blame] | 600 | bool UnfoldLoad, bool UnfoldStore, |
| 601 | unsigned *LoadRegIndex = 0) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 602 | |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 603 | virtual |
| 604 | bool ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const; |
Chris Lattner | 41e431b | 2005-01-19 07:11:01 +0000 | [diff] [blame] | 605 | |
Evan Cheng | 4350eb8 | 2009-02-06 17:17:30 +0000 | [diff] [blame] | 606 | /// isSafeToMoveRegClassDefs - Return true if it's safe to move a machine |
| 607 | /// instruction that defines the specified register class. |
| 608 | bool isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const; |
Evan Cheng | 2306628 | 2008-10-27 07:14:50 +0000 | [diff] [blame] | 609 | |
Chris Lattner | f21dfcd | 2002-11-18 06:56:24 +0000 | [diff] [blame] | 610 | // getBaseOpcodeFor - This function returns the "base" X86 opcode for the |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 611 | // specified machine instruction. |
Chris Lattner | f21dfcd | 2002-11-18 06:56:24 +0000 | [diff] [blame] | 612 | // |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 613 | unsigned char getBaseOpcodeFor(const TargetInstrDesc *TID) const { |
Evan Cheng | 19f2ffc | 2006-12-05 04:01:03 +0000 | [diff] [blame] | 614 | return TID->TSFlags >> X86II::OpcodeShift; |
Chris Lattner | 4d18d5c | 2003-08-03 21:56:22 +0000 | [diff] [blame] | 615 | } |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 616 | unsigned char getBaseOpcodeFor(unsigned Opcode) const { |
Duncan Sands | ee46574 | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 617 | return getBaseOpcodeFor(&get(Opcode)); |
| 618 | } |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 619 | |
| 620 | static bool isX86_64NonExtLowByteReg(unsigned reg) { |
| 621 | return (reg == X86::SPL || reg == X86::BPL || |
| 622 | reg == X86::SIL || reg == X86::DIL); |
| 623 | } |
| 624 | |
| 625 | static unsigned sizeOfImm(const TargetInstrDesc *Desc); |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 626 | static bool isX86_64ExtendedReg(const MachineOperand &MO); |
| 627 | static unsigned determineREX(const MachineInstr &MI); |
| 628 | |
| 629 | /// GetInstSize - Returns the size of the specified MachineInstr. |
| 630 | /// |
| 631 | virtual unsigned GetInstSizeInBytes(const MachineInstr *MI) const; |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 632 | |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 633 | /// getGlobalBaseReg - Return a virtual register initialized with the |
| 634 | /// the global base register value. Output instructions required to |
| 635 | /// initialize the register in the function entry block, if necessary. |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 636 | /// |
Dan Gohman | 57c3dac | 2008-09-30 00:58:23 +0000 | [diff] [blame] | 637 | unsigned getGlobalBaseReg(MachineFunction *MF) const; |
Dan Gohman | 8b74696 | 2008-09-23 18:22:58 +0000 | [diff] [blame] | 638 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 639 | private: |
Evan Cheng | 656e514 | 2009-12-11 06:01:48 +0000 | [diff] [blame^] | 640 | MachineInstr * convertToThreeAddressWithLEA(unsigned MIOpc, |
| 641 | MachineFunction::iterator &MFI, |
| 642 | MachineBasicBlock::iterator &MBBI, |
| 643 | LiveVariables *LV) const; |
| 644 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 645 | MachineInstr* foldMemoryOperandImpl(MachineFunction &MF, |
Evan Cheng | f9b36f0 | 2009-07-15 06:10:07 +0000 | [diff] [blame] | 646 | MachineInstr* MI, |
| 647 | unsigned OpNum, |
| 648 | const SmallVectorImpl<MachineOperand> &MOs, |
Evan Cheng | 9cef48e | 2009-09-11 00:39:26 +0000 | [diff] [blame] | 649 | unsigned Size, unsigned Alignment) const; |
David Greene | b87bc95 | 2009-11-12 20:55:29 +0000 | [diff] [blame] | 650 | |
| 651 | /// isFrameOperand - Return true and the FrameIndex if the specified |
| 652 | /// operand and follow operands form a reference to the stack frame. |
| 653 | bool isFrameOperand(const MachineInstr *MI, unsigned int Op, |
| 654 | int &FrameIndex) const; |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 655 | }; |
| 656 | |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 657 | } // End llvm namespace |
| 658 | |
Chris Lattner | 7261408 | 2002-10-25 22:55:53 +0000 | [diff] [blame] | 659 | #endif |