blob: 26a34c0e563f588d77ea45d9bed603fdfb37a813 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng5c807602008-02-26 02:33:44 +000014#include "llvm/Target/TargetAsmInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000015#include "llvm/Target/TargetLowering.h"
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +000016#include "llvm/Target/TargetSubtarget.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng5c807602008-02-26 02:33:44 +000020#include "llvm/CallingConv.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000021#include "llvm/DerivedTypes.h"
Chris Lattner310968c2005-01-07 07:44:53 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000023#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000025#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000026using namespace llvm;
27
Evan Cheng56966222007-01-12 02:11:51 +000028/// InitLibcallNames - Set default libcall names.
29///
Evan Cheng79cca502007-01-12 22:51:10 +000030static void InitLibcallNames(const char **Names) {
Evan Cheng56966222007-01-12 02:11:51 +000031 Names[RTLIB::SHL_I32] = "__ashlsi3";
32 Names[RTLIB::SHL_I64] = "__ashldi3";
33 Names[RTLIB::SRL_I32] = "__lshrsi3";
34 Names[RTLIB::SRL_I64] = "__lshrdi3";
35 Names[RTLIB::SRA_I32] = "__ashrsi3";
36 Names[RTLIB::SRA_I64] = "__ashrdi3";
37 Names[RTLIB::MUL_I32] = "__mulsi3";
38 Names[RTLIB::MUL_I64] = "__muldi3";
39 Names[RTLIB::SDIV_I32] = "__divsi3";
40 Names[RTLIB::SDIV_I64] = "__divdi3";
41 Names[RTLIB::UDIV_I32] = "__udivsi3";
42 Names[RTLIB::UDIV_I64] = "__udivdi3";
43 Names[RTLIB::SREM_I32] = "__modsi3";
44 Names[RTLIB::SREM_I64] = "__moddi3";
45 Names[RTLIB::UREM_I32] = "__umodsi3";
46 Names[RTLIB::UREM_I64] = "__umoddi3";
47 Names[RTLIB::NEG_I32] = "__negsi2";
48 Names[RTLIB::NEG_I64] = "__negdi2";
49 Names[RTLIB::ADD_F32] = "__addsf3";
50 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000051 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000052 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000053 Names[RTLIB::SUB_F32] = "__subsf3";
54 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000055 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000056 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::MUL_F32] = "__mulsf3";
58 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +000059 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000060 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::DIV_F32] = "__divsf3";
62 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000063 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000064 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +000065 Names[RTLIB::REM_F32] = "fmodf";
66 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +000067 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +000068 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::POWI_F32] = "__powisf2";
70 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +000071 Names[RTLIB::POWI_F80] = "__powixf2";
72 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::SQRT_F32] = "sqrtf";
74 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +000075 Names[RTLIB::SQRT_F80] = "sqrtl";
76 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SIN_F32] = "sinf";
78 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +000079 Names[RTLIB::SIN_F80] = "sinl";
80 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::COS_F32] = "cosf";
82 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +000083 Names[RTLIB::COS_F80] = "cosl";
84 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +000085 Names[RTLIB::POW_F32] = "powf";
86 Names[RTLIB::POW_F64] = "pow";
87 Names[RTLIB::POW_F80] = "powl";
88 Names[RTLIB::POW_PPCF128] = "powl";
Evan Cheng56966222007-01-12 02:11:51 +000089 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
90 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
91 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
92 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
93 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
94 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dale Johannesen161e8972007-10-05 20:04:43 +000095 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
96 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Evan Cheng56966222007-01-12 02:11:51 +000097 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
98 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
99 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
100 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
102 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
103 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
105 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
106 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
107 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
109 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
111 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
112 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
113 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
114 Names[RTLIB::OEQ_F32] = "__eqsf2";
115 Names[RTLIB::OEQ_F64] = "__eqdf2";
116 Names[RTLIB::UNE_F32] = "__nesf2";
117 Names[RTLIB::UNE_F64] = "__nedf2";
118 Names[RTLIB::OGE_F32] = "__gesf2";
119 Names[RTLIB::OGE_F64] = "__gedf2";
120 Names[RTLIB::OLT_F32] = "__ltsf2";
121 Names[RTLIB::OLT_F64] = "__ltdf2";
122 Names[RTLIB::OLE_F32] = "__lesf2";
123 Names[RTLIB::OLE_F64] = "__ledf2";
124 Names[RTLIB::OGT_F32] = "__gtsf2";
125 Names[RTLIB::OGT_F64] = "__gtdf2";
126 Names[RTLIB::UO_F32] = "__unordsf2";
127 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000128 Names[RTLIB::O_F32] = "__unordsf2";
129 Names[RTLIB::O_F64] = "__unorddf2";
130}
131
132/// InitCmpLibcallCCs - Set default comparison libcall CC.
133///
134static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
135 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
136 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
137 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
138 CCs[RTLIB::UNE_F32] = ISD::SETNE;
139 CCs[RTLIB::UNE_F64] = ISD::SETNE;
140 CCs[RTLIB::OGE_F32] = ISD::SETGE;
141 CCs[RTLIB::OGE_F64] = ISD::SETGE;
142 CCs[RTLIB::OLT_F32] = ISD::SETLT;
143 CCs[RTLIB::OLT_F64] = ISD::SETLT;
144 CCs[RTLIB::OLE_F32] = ISD::SETLE;
145 CCs[RTLIB::OLE_F64] = ISD::SETLE;
146 CCs[RTLIB::OGT_F32] = ISD::SETGT;
147 CCs[RTLIB::OGT_F64] = ISD::SETGT;
148 CCs[RTLIB::UO_F32] = ISD::SETNE;
149 CCs[RTLIB::UO_F64] = ISD::SETNE;
150 CCs[RTLIB::O_F32] = ISD::SETEQ;
151 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000152}
153
Chris Lattner310968c2005-01-07 07:44:53 +0000154TargetLowering::TargetLowering(TargetMachine &tm)
Chris Lattner3e6e8cc2006-01-29 08:41:12 +0000155 : TM(tm), TD(TM.getTargetData()) {
Evan Cheng33143dc2006-03-03 06:58:59 +0000156 assert(ISD::BUILTIN_OP_END <= 156 &&
Chris Lattner310968c2005-01-07 07:44:53 +0000157 "Fixed size array in TargetLowering is not large enough!");
Chris Lattnercba82f92005-01-16 07:28:11 +0000158 // All operations default to being supported.
159 memset(OpActions, 0, sizeof(OpActions));
Evan Chengc5484282006-10-04 00:56:09 +0000160 memset(LoadXActions, 0, sizeof(LoadXActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000161 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000162 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
163 memset(ConvertActions, 0, sizeof(ConvertActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000164
Chris Lattner1a3048b2007-12-22 20:47:56 +0000165 // Set default actions for various operations.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000166 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000167 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000168 for (unsigned IM = (unsigned)ISD::PRE_INC;
169 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
170 setIndexedLoadAction(IM, (MVT::ValueType)VT, Expand);
171 setIndexedStoreAction(IM, (MVT::ValueType)VT, Expand);
172 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000173
174 // These operations default to expand.
175 setOperationAction(ISD::FGETSIGN, (MVT::ValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000176 }
Nate Begemane1795842008-02-14 08:57:00 +0000177
178 // ConstantFP nodes default to expand. Targets can either change this to
179 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
180 // to optimize expansions for certain constants.
181 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
182 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
183 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000184
Chris Lattner41bab0b2008-01-15 21:58:08 +0000185 // Default ISD::TRAP to expand (which turns it into abort).
186 setOperationAction(ISD::TRAP, MVT::Other, Expand);
187
Owen Andersona69571c2006-05-03 01:29:57 +0000188 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000189 UsesGlobalOffsetTable = false;
Owen Andersona69571c2006-05-03 01:29:57 +0000190 ShiftAmountTy = SetCCResultTy = PointerTy = getValueType(TD->getIntPtrType());
Chris Lattnerd6e49672005-01-19 03:36:14 +0000191 ShiftAmtHandling = Undefined;
Chris Lattner310968c2005-01-07 07:44:53 +0000192 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000193 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000194 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000195 allowUnalignedMemoryAccesses = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000196 UseUnderscoreSetJmp = false;
197 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000198 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000199 IntDivIsCheap = false;
200 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000201 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000202 ExceptionPointerRegister = 0;
203 ExceptionSelectorRegister = 0;
Chris Lattnerdfe89342007-09-21 17:06:39 +0000204 SetCCResultContents = UndefinedSetCCResult;
Evan Cheng0577a222006-01-25 18:52:42 +0000205 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000206 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000207 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000208 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000209 IfCvtDupBlockSizeLimit = 0;
210 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000211
212 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000213 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000214
215 // Tell Legalize whether the assembler supports DEBUG_LOC.
216 if (!TM.getTargetAsmInfo()->hasDotLocAndDotFile())
217 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000218}
219
Chris Lattnercba82f92005-01-16 07:28:11 +0000220TargetLowering::~TargetLowering() {}
221
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000222
223SDOperand TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
224 assert(getSubtarget() && "Subtarget not defined");
225 SDOperand ChainOp = Op.getOperand(0);
226 SDOperand DestOp = Op.getOperand(1);
227 SDOperand SourceOp = Op.getOperand(2);
228 SDOperand CountOp = Op.getOperand(3);
229 SDOperand AlignOp = Op.getOperand(4);
230 SDOperand AlwaysInlineOp = Op.getOperand(5);
231
232 bool AlwaysInline = (bool)cast<ConstantSDNode>(AlwaysInlineOp)->getValue();
233 unsigned Align = (unsigned)cast<ConstantSDNode>(AlignOp)->getValue();
234 if (Align == 0) Align = 1;
235
236 // If size is unknown, call memcpy.
237 ConstantSDNode *I = dyn_cast<ConstantSDNode>(CountOp);
238 if (!I) {
239 assert(!AlwaysInline && "Cannot inline copy of unknown size");
240 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
241 }
242
243 // If not DWORD aligned or if size is more than threshold, then call memcpy.
244 // The libc version is likely to be faster for the following cases. It can
245 // use the address value and run time information about the CPU.
246 // With glibc 2.6.1 on a core 2, coping an array of 100M longs was 30% faster
247 unsigned Size = I->getValue();
248 if (AlwaysInline ||
249 (Size <= getSubtarget()->getMaxInlineSizeThreshold() &&
250 (Align & 3) == 0))
251 return LowerMEMCPYInline(ChainOp, DestOp, SourceOp, Size, Align, DAG);
252 return LowerMEMCPYCall(ChainOp, DestOp, SourceOp, CountOp, DAG);
253}
254
255
256SDOperand TargetLowering::LowerMEMCPYCall(SDOperand Chain,
257 SDOperand Dest,
258 SDOperand Source,
259 SDOperand Count,
260 SelectionDAG &DAG) {
261 MVT::ValueType IntPtr = getPointerTy();
262 TargetLowering::ArgListTy Args;
263 TargetLowering::ArgListEntry Entry;
264 Entry.Ty = getTargetData()->getIntPtrType();
265 Entry.Node = Dest; Args.push_back(Entry);
266 Entry.Node = Source; Args.push_back(Entry);
267 Entry.Node = Count; Args.push_back(Entry);
268 std::pair<SDOperand,SDOperand> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +0000269 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
270 false, DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
Rafael Espindolaf1ba1ca2007-11-05 23:12:20 +0000271 return CallResult.second;
272}
273
274
Chris Lattner310968c2005-01-07 07:44:53 +0000275/// computeRegisterProperties - Once all of the register classes are added,
276/// this allows us to compute derived properties we expose.
277void TargetLowering::computeRegisterProperties() {
Nate Begeman6a648612005-11-29 05:45:29 +0000278 assert(MVT::LAST_VALUETYPE <= 32 &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000279 "Too many value types for ValueTypeActions to hold!");
280
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000281 // Everything defaults to needing one register.
282 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000283 NumRegistersForVT[i] = 1;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000284 RegisterTypeForVT[i] = TransformToType[i] = i;
285 }
286 // ...except isVoid, which doesn't need any registers.
287 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000288
Chris Lattner310968c2005-01-07 07:44:53 +0000289 // Find the largest integer register class.
290 unsigned LargestIntReg = MVT::i128;
291 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
292 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
293
294 // Every integer value type larger than this largest register takes twice as
295 // many registers to represent as the previous ValueType.
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000296 for (MVT::ValueType ExpandedReg = LargestIntReg + 1;
297 MVT::isInteger(ExpandedReg); ++ExpandedReg) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000298 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000299 RegisterTypeForVT[ExpandedReg] = LargestIntReg;
300 TransformToType[ExpandedReg] = ExpandedReg - 1;
301 ValueTypeActions.setTypeAction(ExpandedReg, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000302 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000303
304 // Inspect all of the ValueType's smaller than the largest integer
305 // register to see which ones need promotion.
306 MVT::ValueType LegalIntReg = LargestIntReg;
307 for (MVT::ValueType IntReg = LargestIntReg - 1;
308 IntReg >= MVT::i1; --IntReg) {
309 if (isTypeLegal(IntReg)) {
310 LegalIntReg = IntReg;
311 } else {
312 RegisterTypeForVT[IntReg] = TransformToType[IntReg] = LegalIntReg;
313 ValueTypeActions.setTypeAction(IntReg, Promote);
314 }
315 }
316
Dale Johannesen161e8972007-10-05 20:04:43 +0000317 // ppcf128 type is really two f64's.
318 if (!isTypeLegal(MVT::ppcf128)) {
319 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
320 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
321 TransformToType[MVT::ppcf128] = MVT::f64;
322 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
323 }
324
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000325 // Decide how to handle f64. If the target does not have native f64 support,
326 // expand it to i64 and we will be generating soft float library calls.
327 if (!isTypeLegal(MVT::f64)) {
328 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
329 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
330 TransformToType[MVT::f64] = MVT::i64;
331 ValueTypeActions.setTypeAction(MVT::f64, Expand);
332 }
333
334 // Decide how to handle f32. If the target does not have native support for
335 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
336 if (!isTypeLegal(MVT::f32)) {
337 if (isTypeLegal(MVT::f64)) {
338 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
339 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
340 TransformToType[MVT::f32] = MVT::f64;
341 ValueTypeActions.setTypeAction(MVT::f32, Promote);
342 } else {
343 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
344 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
345 TransformToType[MVT::f32] = MVT::i32;
346 ValueTypeActions.setTypeAction(MVT::f32, Expand);
347 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000348 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000349
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000350 // Loop over all of the vector value types to see which need transformations.
351 for (MVT::ValueType i = MVT::FIRST_VECTOR_VALUETYPE;
Evan Cheng677274b2006-03-23 23:24:51 +0000352 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000353 if (!isTypeLegal(i)) {
354 MVT::ValueType IntermediateVT, RegisterVT;
355 unsigned NumIntermediates;
356 NumRegistersForVT[i] =
357 getVectorTypeBreakdown(i,
358 IntermediateVT, NumIntermediates,
359 RegisterVT);
360 RegisterTypeForVT[i] = RegisterVT;
361 TransformToType[i] = MVT::Other; // this isn't actually used
362 ValueTypeActions.setTypeAction(i, Expand);
Dan Gohman7f321562007-06-25 16:23:39 +0000363 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000364 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000365}
Chris Lattnercba82f92005-01-16 07:28:11 +0000366
Evan Cheng72261582005-12-20 06:22:03 +0000367const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
368 return NULL;
369}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000370
Dan Gohman7f321562007-06-25 16:23:39 +0000371/// getVectorTypeBreakdown - Vector types are broken down into some number of
372/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
Chris Lattnerdc879292006-03-31 00:28:56 +0000373/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
Dan Gohman7f321562007-06-25 16:23:39 +0000374/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000375///
Dan Gohman7f321562007-06-25 16:23:39 +0000376/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000377/// register. It also returns the VT and quantity of the intermediate values
378/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000379///
Dan Gohman7f321562007-06-25 16:23:39 +0000380unsigned TargetLowering::getVectorTypeBreakdown(MVT::ValueType VT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000381 MVT::ValueType &IntermediateVT,
382 unsigned &NumIntermediates,
383 MVT::ValueType &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000384 // Figure out the right, legal destination reg to copy into.
Dan Gohman7f321562007-06-25 16:23:39 +0000385 unsigned NumElts = MVT::getVectorNumElements(VT);
386 MVT::ValueType EltTy = MVT::getVectorElementType(VT);
Chris Lattnerdc879292006-03-31 00:28:56 +0000387
388 unsigned NumVectorRegs = 1;
389
Nate Begemand73ab882007-11-27 19:28:48 +0000390 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
391 // could break down into LHS/RHS like LegalizeDAG does.
392 if (!isPowerOf2_32(NumElts)) {
393 NumVectorRegs = NumElts;
394 NumElts = 1;
395 }
396
Chris Lattnerdc879292006-03-31 00:28:56 +0000397 // Divide the input until we get to a supported size. This will always
398 // end with a scalar if the target doesn't support vectors.
Dan Gohman7f321562007-06-25 16:23:39 +0000399 while (NumElts > 1 &&
400 !isTypeLegal(MVT::getVectorType(EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000401 NumElts >>= 1;
402 NumVectorRegs <<= 1;
403 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000404
405 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000406
Dan Gohman7f321562007-06-25 16:23:39 +0000407 MVT::ValueType NewVT = MVT::getVectorType(EltTy, NumElts);
408 if (!isTypeLegal(NewVT))
409 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000410 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000411
Dan Gohman7f321562007-06-25 16:23:39 +0000412 MVT::ValueType DestVT = getTypeToTransformTo(NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000413 RegisterVT = DestVT;
Dan Gohman7f321562007-06-25 16:23:39 +0000414 if (DestVT < NewVT) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000415 // Value is expanded, e.g. i64 -> i16.
Dan Gohman7f321562007-06-25 16:23:39 +0000416 return NumVectorRegs*(MVT::getSizeInBits(NewVT)/MVT::getSizeInBits(DestVT));
Chris Lattnerdc879292006-03-31 00:28:56 +0000417 } else {
418 // Otherwise, promotion or legal types use the same number of registers as
419 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000420 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000421 }
422
Evan Chenge9b3da12006-05-17 18:10:06 +0000423 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000424}
425
Evan Cheng3ae05432008-01-24 00:22:01 +0000426/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000427/// function arguments in the caller parameter area. This is the actual
428/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000429unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000430 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000431}
432
Evan Chengcc415862007-11-09 01:32:10 +0000433SDOperand TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
434 SelectionDAG &DAG) const {
435 if (usesGlobalOffsetTable())
436 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
437 return Table;
438}
439
Chris Lattnereb8146b2006-02-04 02:13:02 +0000440//===----------------------------------------------------------------------===//
441// Optimization Methods
442//===----------------------------------------------------------------------===//
443
Nate Begeman368e18d2006-02-16 21:11:51 +0000444/// ShrinkDemandedConstant - Check to see if the specified operand of the
445/// specified instruction is a constant integer. If so, check to see if there
446/// are any bits set in the constant that are not demanded. If so, shrink the
447/// constant and return true.
448bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDOperand Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000449 const APInt &Demanded) {
Chris Lattnerec665152006-02-26 23:36:02 +0000450 // FIXME: ISD::SELECT, ISD::SELECT_CC
Nate Begeman368e18d2006-02-16 21:11:51 +0000451 switch(Op.getOpcode()) {
452 default: break;
Nate Begemande996292006-02-03 22:24:05 +0000453 case ISD::AND:
Nate Begeman368e18d2006-02-16 21:11:51 +0000454 case ISD::OR:
455 case ISD::XOR:
456 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000457 if (C->getAPIntValue().intersects(~Demanded)) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000458 MVT::ValueType VT = Op.getValueType();
459 SDOperand New = DAG.getNode(Op.getOpcode(), VT, Op.getOperand(0),
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000460 DAG.getConstant(Demanded &
461 C->getAPIntValue(),
Nate Begeman368e18d2006-02-16 21:11:51 +0000462 VT));
463 return CombineTo(Op, New);
Nate Begemande996292006-02-03 22:24:05 +0000464 }
Nate Begemande996292006-02-03 22:24:05 +0000465 break;
466 }
467 return false;
468}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000469
Nate Begeman368e18d2006-02-16 21:11:51 +0000470/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
471/// DemandedMask bits of the result of Op are ever used downstream. If we can
472/// use this information to simplify Op, create a new simplified DAG node and
473/// return true, returning the original and new nodes in Old and New. Otherwise,
474/// analyze the expression and return a mask of KnownOne and KnownZero bits for
475/// the expression (used to simplify the caller). The KnownZero/One bits may
476/// only be accurate for those bits in the DemandedMask.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000477bool TargetLowering::SimplifyDemandedBits(SDOperand Op,
478 const APInt &DemandedMask,
479 APInt &KnownZero,
480 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000481 TargetLoweringOpt &TLO,
482 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000483 unsigned BitWidth = DemandedMask.getBitWidth();
484 assert(Op.getValueSizeInBits() == BitWidth &&
485 "Mask size mismatches value type size!");
486 APInt NewMask = DemandedMask;
Chris Lattner3fc5b012007-05-17 18:19:23 +0000487
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000488 // Don't know anything.
489 KnownZero = KnownOne = APInt(BitWidth, 0);
490
Nate Begeman368e18d2006-02-16 21:11:51 +0000491 // Other users may use these bits.
492 if (!Op.Val->hasOneUse()) {
493 if (Depth != 0) {
494 // If not at the root, Just compute the KnownZero/KnownOne bits to
495 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000496 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000497 return false;
498 }
499 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000500 // just set the NewMask to all bits.
501 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000502 } else if (DemandedMask == 0) {
503 // Not demanding any bits from Op.
504 if (Op.getOpcode() != ISD::UNDEF)
505 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::UNDEF, Op.getValueType()));
506 return false;
507 } else if (Depth == 6) { // Limit search depth.
508 return false;
509 }
510
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000511 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000512 switch (Op.getOpcode()) {
513 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000514 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000515 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
516 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000517 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000518 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000519 // If the RHS is a constant, check to see if the LHS would be zero without
520 // using the bits from the RHS. Below, we use knowledge about the RHS to
521 // simplify the LHS, here we're using information from the LHS to simplify
522 // the RHS.
523 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000524 APInt LHSZero, LHSOne;
525 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000526 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000527 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000528 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000529 return TLO.CombineTo(Op, Op.getOperand(0));
530 // If any of the set bits in the RHS are known zero on the LHS, shrink
531 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000532 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000533 return true;
534 }
535
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000536 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000537 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000538 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000539 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000540 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000541 KnownZero2, KnownOne2, TLO, Depth+1))
542 return true;
543 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
544
545 // If all of the demanded bits are known one on one side, return the other.
546 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000547 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000548 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000549 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000550 return TLO.CombineTo(Op, Op.getOperand(1));
551 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000552 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000553 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
554 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000555 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000556 return true;
Chris Lattner5f0c6582006-02-27 00:22:28 +0000557
Nate Begeman368e18d2006-02-16 21:11:51 +0000558 // Output known-1 bits are only known if set in both the LHS & RHS.
559 KnownOne &= KnownOne2;
560 // Output known-0 are known to be clear if zero in either the LHS | RHS.
561 KnownZero |= KnownZero2;
562 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000563 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000564 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000565 KnownOne, TLO, Depth+1))
566 return true;
567 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000568 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000569 KnownZero2, KnownOne2, TLO, Depth+1))
570 return true;
571 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
572
573 // If all of the demanded bits are known zero on one side, return the other.
574 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000575 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000576 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000577 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000578 return TLO.CombineTo(Op, Op.getOperand(1));
579 // If all of the potentially set bits on one side are known to be set on
580 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000581 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000582 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000583 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000584 return TLO.CombineTo(Op, Op.getOperand(1));
585 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000586 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000587 return true;
588
589 // Output known-0 bits are only known if clear in both the LHS & RHS.
590 KnownZero &= KnownZero2;
591 // Output known-1 are known to be set if set in either the LHS | RHS.
592 KnownOne |= KnownOne2;
593 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000594 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000595 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000596 KnownOne, TLO, Depth+1))
597 return true;
598 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000599 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000600 KnownOne2, TLO, Depth+1))
601 return true;
602 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
603
604 // If all of the demanded bits are known zero on one side, return the other.
605 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000606 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000607 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000608 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000609 return TLO.CombineTo(Op, Op.getOperand(1));
Chris Lattner3687c1a2006-11-27 21:50:02 +0000610
611 // If all of the unknown bits are known to be zero on one side or the other
612 // (but not both) turn this into an *inclusive* or.
613 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000614 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Chris Lattner3687c1a2006-11-27 21:50:02 +0000615 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, Op.getValueType(),
616 Op.getOperand(0),
617 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +0000618
619 // Output known-0 bits are known if clear or set in both the LHS & RHS.
620 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
621 // Output known-1 are known to be set if set in only one of the LHS, RHS.
622 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
623
Nate Begeman368e18d2006-02-16 21:11:51 +0000624 // If all of the demanded bits on one side are known, and all of the set
625 // bits on that side are also known to be set on the other side, turn this
626 // into an AND, as we know the bits will be cleared.
627 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000628 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +0000629 if ((KnownOne & KnownOne2) == KnownOne) {
630 MVT::ValueType VT = Op.getValueType();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000631 SDOperand ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Nate Begeman368e18d2006-02-16 21:11:51 +0000632 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, VT, Op.getOperand(0),
633 ANDC));
634 }
635 }
636
637 // If the RHS is a constant, see if we can simplify it.
638 // FIXME: for XOR, we prefer to force bits to 1 if they will make a -1.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000639 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000640 return true;
641
642 KnownZero = KnownZeroOut;
643 KnownOne = KnownOneOut;
644 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000645 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000646 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000647 KnownOne, TLO, Depth+1))
648 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000649 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +0000650 KnownOne2, TLO, Depth+1))
651 return true;
652 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
653 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
654
655 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000656 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000657 return true;
658
659 // Only known if known in both the LHS and RHS.
660 KnownOne &= KnownOne2;
661 KnownZero &= KnownZero2;
662 break;
Chris Lattnerec665152006-02-26 23:36:02 +0000663 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000664 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +0000665 KnownOne, TLO, Depth+1))
666 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000667 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +0000668 KnownOne2, TLO, Depth+1))
669 return true;
670 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
671 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
672
673 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000674 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000675 return true;
676
677 // Only known if known in both the LHS and RHS.
678 KnownOne &= KnownOne2;
679 KnownZero &= KnownZero2;
680 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000681 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +0000682 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000683 unsigned ShAmt = SA->getValue();
684 SDOperand InOp = Op.getOperand(0);
685
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000686 // If the shift count is an invalid immediate, don't do anything.
687 if (ShAmt >= BitWidth)
688 break;
689
Chris Lattner895c4ab2007-04-17 21:14:16 +0000690 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
691 // single shift. We can do this if the bottom bits (which are shifted
692 // out) are never demanded.
693 if (InOp.getOpcode() == ISD::SRL &&
694 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000695 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000696 unsigned C1 = cast<ConstantSDNode>(InOp.getOperand(1))->getValue();
697 unsigned Opc = ISD::SHL;
698 int Diff = ShAmt-C1;
699 if (Diff < 0) {
700 Diff = -Diff;
701 Opc = ISD::SRL;
702 }
703
704 SDOperand NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +0000705 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Chris Lattner895c4ab2007-04-17 21:14:16 +0000706 MVT::ValueType VT = Op.getValueType();
Chris Lattner0a16a1f2007-04-18 03:01:40 +0000707 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +0000708 InOp.getOperand(0), NewSA));
709 }
710 }
711
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000712 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000713 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000714 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000715 KnownZero <<= SA->getValue();
716 KnownOne <<= SA->getValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000717 // low bits known zero.
718 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000719 }
720 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000721 case ISD::SRL:
722 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
723 MVT::ValueType VT = Op.getValueType();
724 unsigned ShAmt = SA->getValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +0000725 unsigned VTSize = MVT::getSizeInBits(VT);
726 SDOperand InOp = Op.getOperand(0);
727
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000728 // If the shift count is an invalid immediate, don't do anything.
729 if (ShAmt >= BitWidth)
730 break;
731
Chris Lattner895c4ab2007-04-17 21:14:16 +0000732 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
733 // single shift. We can do this if the top bits (which are shifted out)
734 // are never demanded.
735 if (InOp.getOpcode() == ISD::SHL &&
736 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000737 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Chris Lattner895c4ab2007-04-17 21:14:16 +0000738 unsigned C1 = cast<ConstantSDNode>(InOp.getOperand(1))->getValue();
739 unsigned Opc = ISD::SRL;
740 int Diff = ShAmt-C1;
741 if (Diff < 0) {
742 Diff = -Diff;
743 Opc = ISD::SHL;
744 }
745
746 SDOperand NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +0000747 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Chris Lattner895c4ab2007-04-17 21:14:16 +0000748 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, VT,
749 InOp.getOperand(0), NewSA));
750 }
751 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000752
753 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000754 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +0000755 KnownZero, KnownOne, TLO, Depth+1))
756 return true;
757 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000758 KnownZero = KnownZero.lshr(ShAmt);
759 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000760
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000761 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +0000762 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +0000763 }
764 break;
765 case ISD::SRA:
766 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
767 MVT::ValueType VT = Op.getValueType();
768 unsigned ShAmt = SA->getValue();
769
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000770 // If the shift count is an invalid immediate, don't do anything.
771 if (ShAmt >= BitWidth)
772 break;
773
774 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +0000775
776 // If any of the demanded bits are produced by the sign extension, we also
777 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000778 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
779 if (HighBits.intersects(NewMask))
780 InDemandedMask |= APInt::getSignBit(MVT::getSizeInBits(VT));
Chris Lattner1b737132006-05-08 17:22:53 +0000781
782 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000783 KnownZero, KnownOne, TLO, Depth+1))
784 return true;
785 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000786 KnownZero = KnownZero.lshr(ShAmt);
787 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +0000788
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000789 // Handle the sign bit, adjusted to where it is now in the mask.
790 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +0000791
792 // If the input sign bit is known to be zero, or if none of the top bits
793 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000794 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000795 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, VT, Op.getOperand(0),
796 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000797 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +0000798 KnownOne |= HighBits;
799 }
800 }
801 break;
802 case ISD::SIGN_EXTEND_INREG: {
Nate Begeman368e18d2006-02-16 21:11:51 +0000803 MVT::ValueType EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
804
Chris Lattnerec665152006-02-26 23:36:02 +0000805 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +0000806 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000807 APInt NewBits = APInt::getHighBitsSet(BitWidth,
808 BitWidth - MVT::getSizeInBits(EVT)) &
809 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +0000810
Chris Lattnerec665152006-02-26 23:36:02 +0000811 // If none of the extended bits are demanded, eliminate the sextinreg.
812 if (NewBits == 0)
813 return TLO.CombineTo(Op, Op.getOperand(0));
814
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000815 APInt InSignBit = APInt::getSignBit(MVT::getSizeInBits(EVT));
816 InSignBit.zext(BitWidth);
817 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
818 MVT::getSizeInBits(EVT)) &
819 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +0000820
Chris Lattnerec665152006-02-26 23:36:02 +0000821 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +0000822 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +0000823 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +0000824
825 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
826 KnownZero, KnownOne, TLO, Depth+1))
827 return true;
828 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
829
830 // If the sign bit of the input is known set or clear, then we know the
831 // top bits of the result.
832
Chris Lattnerec665152006-02-26 23:36:02 +0000833 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000834 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +0000835 return TLO.CombineTo(Op,
836 TLO.DAG.getZeroExtendInReg(Op.getOperand(0), EVT));
837
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000838 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +0000839 KnownOne |= NewBits;
840 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +0000841 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +0000842 KnownZero &= ~NewBits;
843 KnownOne &= ~NewBits;
844 }
845 break;
846 }
Chris Lattnerec665152006-02-26 23:36:02 +0000847 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000848 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
849 APInt InMask = NewMask;
850 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000851
852 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000853 APInt NewBits =
854 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
855 if (!NewBits.intersects(NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +0000856 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND,
857 Op.getValueType(),
858 Op.getOperand(0)));
859
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000860 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000861 KnownZero, KnownOne, TLO, Depth+1))
862 return true;
863 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000864 KnownZero.zext(BitWidth);
865 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000866 KnownZero |= NewBits;
867 break;
868 }
869 case ISD::SIGN_EXTEND: {
870 MVT::ValueType InVT = Op.getOperand(0).getValueType();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000871 unsigned InBits = MVT::getSizeInBits(InVT);
872 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
873 APInt InSignBit = APInt::getLowBitsSet(BitWidth, InBits);
874 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000875
876 // If none of the top bits are demanded, convert this into an any_extend.
877 if (NewBits == 0)
Chris Lattnerfea997a2007-02-01 04:55:59 +0000878 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND,Op.getValueType(),
Chris Lattnerec665152006-02-26 23:36:02 +0000879 Op.getOperand(0)));
880
881 // Since some of the sign extended bits are demanded, we know that the sign
882 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000883 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000884 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000885 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +0000886
887 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
888 KnownOne, TLO, Depth+1))
889 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000890 KnownZero.zext(BitWidth);
891 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000892
893 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000894 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +0000895 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND,
896 Op.getValueType(),
897 Op.getOperand(0)));
898
899 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000900 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +0000901 KnownOne |= NewBits;
902 KnownZero &= ~NewBits;
903 } else { // Otherwise, top bits aren't known.
904 KnownOne &= ~NewBits;
905 KnownZero &= ~NewBits;
906 }
907 break;
908 }
909 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000910 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
911 APInt InMask = NewMask;
912 InMask.trunc(OperandBitWidth);
913 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000914 KnownZero, KnownOne, TLO, Depth+1))
915 return true;
916 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000917 KnownZero.zext(BitWidth);
918 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +0000919 break;
920 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000921 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000922 // Simplify the input, using demanded bit information, and compute the known
923 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000924 APInt TruncMask = NewMask;
925 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
926 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000927 KnownZero, KnownOne, TLO, Depth+1))
928 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000929 KnownZero.trunc(BitWidth);
930 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000931
932 // If the input is only used by this truncate, see if we can shrink it based
933 // on the known demanded bits.
934 if (Op.getOperand(0).Val->hasOneUse()) {
935 SDOperand In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000936 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000937 switch (In.getOpcode()) {
938 default: break;
939 case ISD::SRL:
940 // Shrink SRL by a constant if none of the high bits shifted in are
941 // demanded.
942 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000943 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
944 InBitWidth - BitWidth);
945 HighBits = HighBits.lshr(ShAmt->getValue());
946 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000947
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 if (ShAmt->getValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +0000949 // None of the shifted in bits are needed. Add a truncate of the
950 // shift input, then shift it.
951 SDOperand NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE,
952 Op.getValueType(),
953 In.getOperand(0));
954 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL,Op.getValueType(),
955 NewTrunc, In.getOperand(1)));
956 }
957 }
958 break;
959 }
960 }
961
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000962 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +0000963 break;
964 }
Chris Lattnerec665152006-02-26 23:36:02 +0000965 case ISD::AssertZext: {
966 MVT::ValueType VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000967 APInt InMask = APInt::getLowBitsSet(BitWidth,
968 MVT::getSizeInBits(VT));
969 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +0000970 KnownZero, KnownOne, TLO, Depth+1))
971 return true;
972 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000973 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000974 break;
975 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000976 case ISD::BIT_CONVERT:
977#if 0
978 // If this is an FP->Int bitcast and if the sign bit is the only thing that
979 // is demanded, turn this into a FGETSIGN.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 if (NewMask == MVT::getIntVTSignBit(Op.getValueType()) &&
Chris Lattner2ceb2cf2007-12-22 21:35:38 +0000981 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
982 !MVT::isVector(Op.getOperand(0).getValueType())) {
983 // Only do this xform if FGETSIGN is valid or if before legalize.
984 if (!TLO.AfterLegalize ||
985 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
986 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
987 // place. We expect the SHL to be eliminated by other optimizations.
988 SDOperand Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
989 Op.getOperand(0));
990 unsigned ShVal = MVT::getSizeInBits(Op.getValueType())-1;
991 SDOperand ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
992 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
993 Sign, ShAmt));
994 }
995 }
996#endif
997 break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000998 case ISD::ADD:
Chris Lattnera6bc5a42006-02-27 01:00:42 +0000999 case ISD::SUB:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001000 case ISD::INTRINSIC_WO_CHAIN:
1001 case ISD::INTRINSIC_W_CHAIN:
1002 case ISD::INTRINSIC_VOID:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 case ISD::CTTZ:
1004 case ISD::CTLZ:
1005 case ISD::CTPOP:
1006 case ISD::LOAD:
1007 case ISD::SETCC:
1008 case ISD::FGETSIGN:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001009 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001010 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001011 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 }
Chris Lattnerec665152006-02-26 23:36:02 +00001013
1014 // If we know the value of all of the demanded bits, return this as a
1015 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001016 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001017 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1018
Nate Begeman368e18d2006-02-16 21:11:51 +00001019 return false;
1020}
1021
Nate Begeman368e18d2006-02-16 21:11:51 +00001022/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1023/// in Mask are known to be either zero or one and return them in the
1024/// KnownZero/KnownOne bitsets.
1025void TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001026 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001027 APInt &KnownZero,
1028 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001029 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001030 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001031 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1032 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1033 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1034 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001035 "Should use MaskedValueIsZero if you don't know whether Op"
1036 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001037 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001038}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001039
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001040/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1041/// targets that want to expose additional information about sign bits to the
1042/// DAG Combiner.
1043unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDOperand Op,
1044 unsigned Depth) const {
1045 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1046 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1047 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1048 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1049 "Should use ComputeNumSignBits if you don't know whether Op"
1050 " is a target node!");
1051 return 1;
1052}
1053
1054
Evan Chengfa1eb272007-02-08 22:13:59 +00001055/// SimplifySetCC - Try to simplify a setcc built with the specified operands
1056/// and cc. If it is unable to simplify it, return a null SDOperand.
1057SDOperand
1058TargetLowering::SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
1059 ISD::CondCode Cond, bool foldBooleans,
1060 DAGCombinerInfo &DCI) const {
1061 SelectionDAG &DAG = DCI.DAG;
1062
1063 // These setcc operations always fold.
1064 switch (Cond) {
1065 default: break;
1066 case ISD::SETFALSE:
1067 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1068 case ISD::SETTRUE:
1069 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1070 }
1071
1072 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001073 const APInt &C1 = N1C->getAPIntValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00001074 if (isa<ConstantSDNode>(N0.Val)) {
1075 return DAG.FoldSetCC(VT, N0, N1, Cond);
1076 } else {
1077 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1078 // equality comparison, then we're just comparing whether X itself is
1079 // zero.
1080 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1081 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1082 N0.getOperand(1).getOpcode() == ISD::Constant) {
1083 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1084 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1085 ShAmt == Log2_32(MVT::getSizeInBits(N0.getValueType()))) {
1086 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1087 // (srl (ctlz x), 5) == 0 -> X != 0
1088 // (srl (ctlz x), 5) != 1 -> X != 0
1089 Cond = ISD::SETNE;
1090 } else {
1091 // (srl (ctlz x), 5) != 0 -> X == 0
1092 // (srl (ctlz x), 5) == 1 -> X == 0
1093 Cond = ISD::SETEQ;
1094 }
1095 SDOperand Zero = DAG.getConstant(0, N0.getValueType());
1096 return DAG.getSetCC(VT, N0.getOperand(0).getOperand(0),
1097 Zero, Cond);
1098 }
1099 }
1100
1101 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1102 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1103 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
1104
1105 // If the comparison constant has bits in the upper part, the
1106 // zero-extended value could never match.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001107 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1108 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001109 switch (Cond) {
1110 case ISD::SETUGT:
1111 case ISD::SETUGE:
1112 case ISD::SETEQ: return DAG.getConstant(0, VT);
1113 case ISD::SETULT:
1114 case ISD::SETULE:
1115 case ISD::SETNE: return DAG.getConstant(1, VT);
1116 case ISD::SETGT:
1117 case ISD::SETGE:
1118 // True if the sign bit of C1 is set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001119 return DAG.getConstant(C1.isNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001120 case ISD::SETLT:
1121 case ISD::SETLE:
1122 // True if the sign bit of C1 isn't set.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001123 return DAG.getConstant(C1.isNonNegative(), VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001124 default:
1125 break;
1126 }
1127 }
1128
1129 // Otherwise, we can perform the comparison with the low bits.
1130 switch (Cond) {
1131 case ISD::SETEQ:
1132 case ISD::SETNE:
1133 case ISD::SETUGT:
1134 case ISD::SETUGE:
1135 case ISD::SETULT:
1136 case ISD::SETULE:
1137 return DAG.getSetCC(VT, N0.getOperand(0),
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001138 DAG.getConstant(APInt(C1).trunc(InSize),
1139 N0.getOperand(0).getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001140 Cond);
1141 default:
1142 break; // todo, be more careful with signed comparisons
1143 }
1144 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1145 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1146 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
1147 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
1148 MVT::ValueType ExtDstTy = N0.getValueType();
1149 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
1150
1151 // If the extended part has any inconsistent bits, it cannot ever
1152 // compare equal. In other words, they have to be all ones or all
1153 // zeros.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001154 APInt ExtBits =
1155 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
Evan Chengfa1eb272007-02-08 22:13:59 +00001156 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1157 return DAG.getConstant(Cond == ISD::SETNE, VT);
1158
1159 SDOperand ZextOp;
1160 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
1161 if (Op0Ty == ExtSrcTy) {
1162 ZextOp = N0.getOperand(0);
1163 } else {
1164 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
1165 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
1166 DAG.getConstant(Imm, Op0Ty));
1167 }
1168 if (!DCI.isCalledByLegalizer())
1169 DCI.AddToWorklist(ZextOp.Val);
1170 // Otherwise, make this a use of a zext.
1171 return DAG.getSetCC(VT, ZextOp,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001172 DAG.getConstant(C1 & APInt::getLowBitsSet(
1173 ExtDstTyBits,
1174 ExtSrcTyBits),
Evan Chengfa1eb272007-02-08 22:13:59 +00001175 ExtDstTy),
1176 Cond);
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001177 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
Evan Chengfa1eb272007-02-08 22:13:59 +00001178 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1179
1180 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1181 if (N0.getOpcode() == ISD::SETCC) {
1182 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getValue() != 1);
1183 if (TrueWhenTrue)
1184 return N0;
1185
1186 // Invert the condition.
1187 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1188 CC = ISD::getSetCCInverse(CC,
1189 MVT::isInteger(N0.getOperand(0).getValueType()));
1190 return DAG.getSetCC(VT, N0.getOperand(0), N0.getOperand(1), CC);
1191 }
1192
1193 if ((N0.getOpcode() == ISD::XOR ||
1194 (N0.getOpcode() == ISD::AND &&
1195 N0.getOperand(0).getOpcode() == ISD::XOR &&
1196 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1197 isa<ConstantSDNode>(N0.getOperand(1)) &&
1198 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
1199 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1200 // can only do this if the top bits are known zero.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001201 unsigned BitWidth = N0.getValueSizeInBits();
Dan Gohmanea859be2007-06-22 14:59:07 +00001202 if (DAG.MaskedValueIsZero(N0,
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001203 APInt::getHighBitsSet(BitWidth,
1204 BitWidth-1))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001205 // Okay, get the un-inverted input value.
1206 SDOperand Val;
1207 if (N0.getOpcode() == ISD::XOR)
1208 Val = N0.getOperand(0);
1209 else {
1210 assert(N0.getOpcode() == ISD::AND &&
1211 N0.getOperand(0).getOpcode() == ISD::XOR);
1212 // ((X^1)&1)^1 -> X & 1
1213 Val = DAG.getNode(ISD::AND, N0.getValueType(),
1214 N0.getOperand(0).getOperand(0),
1215 N0.getOperand(1));
1216 }
1217 return DAG.getSetCC(VT, Val, N1,
1218 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1219 }
1220 }
1221 }
1222
1223 uint64_t MinVal, MaxVal;
1224 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
1225 if (ISD::isSignedIntSetCC(Cond)) {
1226 MinVal = 1ULL << (OperandBitSize-1);
1227 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
1228 MaxVal = ~0ULL >> (65-OperandBitSize);
1229 else
1230 MaxVal = 0;
1231 } else {
1232 MinVal = 0;
1233 MaxVal = ~0ULL >> (64-OperandBitSize);
1234 }
1235
1236 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1237 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1238 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001239 // X >= C0 --> X > (C0-1)
1240 return DAG.getSetCC(VT, N0, DAG.getConstant(C1-1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001241 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1242 }
1243
1244 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1245 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001246 // X <= C0 --> X < (C0+1)
1247 return DAG.getSetCC(VT, N0, DAG.getConstant(C1+1, N1.getValueType()),
Evan Chengfa1eb272007-02-08 22:13:59 +00001248 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1249 }
1250
1251 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1252 return DAG.getConstant(0, VT); // X < MIN --> false
1253 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1254 return DAG.getConstant(1, VT); // X >= MIN --> true
1255 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1256 return DAG.getConstant(0, VT); // X > MAX --> false
1257 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1258 return DAG.getConstant(1, VT); // X <= MAX --> true
1259
1260 // Canonicalize setgt X, Min --> setne X, Min
1261 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1262 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1263 // Canonicalize setlt X, Max --> setne X, Max
1264 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1265 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
1266
1267 // If we have setult X, 1, turn it into seteq X, 0
1268 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1269 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
1270 ISD::SETEQ);
1271 // If we have setugt X, Max-1, turn it into seteq X, Max
1272 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1273 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
1274 ISD::SETEQ);
1275
1276 // If we have "setcc X, C0", check to see if we can shrink the immediate
1277 // by changing cc.
1278
1279 // SETUGT X, SINTMAX -> SETLT X, 0
1280 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
1281 C1 == (~0ULL >> (65-OperandBitSize)))
1282 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
1283 ISD::SETLT);
1284
1285 // FIXME: Implement the rest of these.
1286
1287 // Fold bit comparisons when we can.
1288 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1289 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1290 if (ConstantSDNode *AndRHS =
1291 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1292 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1293 // Perform the xform if the AND RHS is a single bit.
1294 if (isPowerOf2_64(AndRHS->getValue())) {
1295 return DAG.getNode(ISD::SRL, VT, N0,
1296 DAG.getConstant(Log2_64(AndRHS->getValue()),
1297 getShiftAmountTy()));
1298 }
1299 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
1300 // (X & 8) == 8 --> (X & 8) >> 3
1301 // Perform the xform if C1 is a single bit.
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001302 if (C1.isPowerOf2()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001303 return DAG.getNode(ISD::SRL, VT, N0,
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001304 DAG.getConstant(C1.logBase2(), getShiftAmountTy()));
Evan Chengfa1eb272007-02-08 22:13:59 +00001305 }
1306 }
1307 }
1308 }
1309 } else if (isa<ConstantSDNode>(N0.Val)) {
1310 // Ensure that the constant occurs on the RHS.
1311 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1312 }
1313
1314 if (isa<ConstantFPSDNode>(N0.Val)) {
1315 // Constant fold or commute setcc.
1316 SDOperand O = DAG.FoldSetCC(VT, N0, N1, Cond);
1317 if (O.Val) return O;
Chris Lattner63079f02007-12-29 08:37:08 +00001318 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.Val)) {
1319 // If the RHS of an FP comparison is a constant, simplify it away in
1320 // some cases.
1321 if (CFP->getValueAPF().isNaN()) {
1322 // If an operand is known to be a nan, we can fold it.
1323 switch (ISD::getUnorderedFlavor(Cond)) {
1324 default: assert(0 && "Unknown flavor!");
1325 case 0: // Known false.
1326 return DAG.getConstant(0, VT);
1327 case 1: // Known true.
1328 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001329 case 2: // Undefined.
Chris Lattner63079f02007-12-29 08:37:08 +00001330 return DAG.getNode(ISD::UNDEF, VT);
1331 }
1332 }
1333
1334 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1335 // constant if knowing that the operand is non-nan is enough. We prefer to
1336 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1337 // materialize 0.0.
1338 if (Cond == ISD::SETO || Cond == ISD::SETUO)
1339 return DAG.getSetCC(VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001340 }
1341
1342 if (N0 == N1) {
1343 // We can always fold X == X for integer setcc's.
1344 if (MVT::isInteger(N0.getValueType()))
1345 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1346 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1347 if (UOF == 2) // FP operators that are undefined on NaNs.
1348 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1349 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1350 return DAG.getConstant(UOF, VT);
1351 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1352 // if it is not already.
1353 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1354 if (NewCond != Cond)
1355 return DAG.getSetCC(VT, N0, N1, NewCond);
1356 }
1357
1358 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1359 MVT::isInteger(N0.getValueType())) {
1360 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1361 N0.getOpcode() == ISD::XOR) {
1362 // Simplify (X+Y) == (X+Z) --> Y == Z
1363 if (N0.getOpcode() == N1.getOpcode()) {
1364 if (N0.getOperand(0) == N1.getOperand(0))
1365 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
1366 if (N0.getOperand(1) == N1.getOperand(1))
1367 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
1368 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1369 // If X op Y == Y op X, try other combinations.
1370 if (N0.getOperand(0) == N1.getOperand(1))
1371 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
1372 if (N0.getOperand(1) == N1.getOperand(0))
1373 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
1374 }
1375 }
1376
1377 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1378 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1379 // Turn (X+C1) == C2 --> X == C2-C1
1380 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
1381 return DAG.getSetCC(VT, N0.getOperand(0),
1382 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
1383 N0.getValueType()), Cond);
1384 }
1385
1386 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1387 if (N0.getOpcode() == ISD::XOR)
1388 // If we know that all of the inverted bits are zero, don't bother
1389 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001390 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1391 return
1392 DAG.getSetCC(VT, N0.getOperand(0),
1393 DAG.getConstant(LHSR->getAPIntValue() ^
1394 RHSC->getAPIntValue(),
1395 N0.getValueType()),
1396 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001397 }
1398
1399 // Turn (C1-X) == C2 --> X == C1-C2
1400 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
1401 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001402 return
1403 DAG.getSetCC(VT, N0.getOperand(1),
1404 DAG.getConstant(SUBC->getAPIntValue() -
1405 RHSC->getAPIntValue(),
1406 N0.getValueType()),
1407 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001408 }
1409 }
1410 }
1411
1412 // Simplify (X+Z) == X --> Z == 0
1413 if (N0.getOperand(0) == N1)
1414 return DAG.getSetCC(VT, N0.getOperand(1),
1415 DAG.getConstant(0, N0.getValueType()), Cond);
1416 if (N0.getOperand(1) == N1) {
1417 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1418 return DAG.getSetCC(VT, N0.getOperand(0),
1419 DAG.getConstant(0, N0.getValueType()), Cond);
Chris Lattner2ad913b2007-05-19 00:43:44 +00001420 else if (N0.Val->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001421 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1422 // (Z-X) == X --> Z == X<<1
1423 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
1424 N1,
1425 DAG.getConstant(1, getShiftAmountTy()));
1426 if (!DCI.isCalledByLegalizer())
1427 DCI.AddToWorklist(SH.Val);
1428 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
1429 }
1430 }
1431 }
1432
1433 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1434 N1.getOpcode() == ISD::XOR) {
1435 // Simplify X == (X+Z) --> Z == 0
1436 if (N1.getOperand(0) == N0) {
1437 return DAG.getSetCC(VT, N1.getOperand(1),
1438 DAG.getConstant(0, N1.getValueType()), Cond);
1439 } else if (N1.getOperand(1) == N0) {
1440 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
1441 return DAG.getSetCC(VT, N1.getOperand(0),
1442 DAG.getConstant(0, N1.getValueType()), Cond);
Chris Lattner7667c0b2007-05-19 00:46:51 +00001443 } else if (N1.Val->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001444 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1445 // X == (Z-X) --> X<<1 == Z
1446 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
1447 DAG.getConstant(1, getShiftAmountTy()));
1448 if (!DCI.isCalledByLegalizer())
1449 DCI.AddToWorklist(SH.Val);
1450 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
1451 }
1452 }
1453 }
1454 }
1455
1456 // Fold away ALL boolean setcc's.
1457 SDOperand Temp;
1458 if (N0.getValueType() == MVT::i1 && foldBooleans) {
1459 switch (Cond) {
1460 default: assert(0 && "Unknown integer setcc!");
1461 case ISD::SETEQ: // X == Y -> (X^Y)^1
1462 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1463 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
1464 if (!DCI.isCalledByLegalizer())
1465 DCI.AddToWorklist(Temp.Val);
1466 break;
1467 case ISD::SETNE: // X != Y --> (X^Y)
1468 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
1469 break;
1470 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
1471 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
1472 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1473 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
1474 if (!DCI.isCalledByLegalizer())
1475 DCI.AddToWorklist(Temp.Val);
1476 break;
1477 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
1478 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
1479 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1480 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
1481 if (!DCI.isCalledByLegalizer())
1482 DCI.AddToWorklist(Temp.Val);
1483 break;
1484 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
1485 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
1486 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
1487 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
1488 if (!DCI.isCalledByLegalizer())
1489 DCI.AddToWorklist(Temp.Val);
1490 break;
1491 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
1492 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
1493 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
1494 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
1495 break;
1496 }
1497 if (VT != MVT::i1) {
1498 if (!DCI.isCalledByLegalizer())
1499 DCI.AddToWorklist(N0.Val);
1500 // FIXME: If running after legalize, we probably can't do this.
1501 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
1502 }
1503 return N0;
1504 }
1505
1506 // Could not fold it.
1507 return SDOperand();
1508}
1509
Chris Lattner00ffed02006-03-01 04:52:55 +00001510SDOperand TargetLowering::
1511PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
1512 // Default implementation: no optimization.
1513 return SDOperand();
1514}
1515
Chris Lattnereb8146b2006-02-04 02:13:02 +00001516//===----------------------------------------------------------------------===//
1517// Inline Assembler Implementation Methods
1518//===----------------------------------------------------------------------===//
1519
1520TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001521TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001522 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00001523 if (Constraint.size() == 1) {
1524 switch (Constraint[0]) {
1525 default: break;
1526 case 'r': return C_RegisterClass;
1527 case 'm': // memory
1528 case 'o': // offsetable
1529 case 'V': // not offsetable
1530 return C_Memory;
1531 case 'i': // Simple Integer or Relocatable Constant
1532 case 'n': // Simple Integer
1533 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00001534 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00001535 case 'I': // Target registers.
1536 case 'J':
1537 case 'K':
1538 case 'L':
1539 case 'M':
1540 case 'N':
1541 case 'O':
1542 case 'P':
1543 return C_Other;
1544 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001545 }
Chris Lattner065421f2007-03-25 02:18:14 +00001546
1547 if (Constraint.size() > 1 && Constraint[0] == '{' &&
1548 Constraint[Constraint.size()-1] == '}')
1549 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00001550 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001551}
1552
Dale Johannesenba2a0b92008-01-29 02:21:21 +00001553/// LowerXConstraint - try to replace an X constraint, which matches anything,
1554/// with another that has more specific requirements based on the type of the
1555/// corresponding operand.
1556void TargetLowering::lowerXConstraint(MVT::ValueType ConstraintVT,
1557 std::string& s) const {
1558 if (MVT::isInteger(ConstraintVT))
1559 s = "r";
1560 else if (MVT::isFloatingPoint(ConstraintVT))
1561 s = "f"; // works for many targets
1562 else
1563 s = "";
1564}
1565
Chris Lattner48884cd2007-08-25 00:47:38 +00001566/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
1567/// vector. If it is invalid, don't add anything to Ops.
1568void TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
1569 char ConstraintLetter,
1570 std::vector<SDOperand> &Ops,
1571 SelectionDAG &DAG) {
Chris Lattnereb8146b2006-02-04 02:13:02 +00001572 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001573 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001574 case 'X': // Allows any operand; labels (basic block) use this.
1575 if (Op.getOpcode() == ISD::BasicBlock) {
1576 Ops.push_back(Op);
1577 return;
1578 }
1579 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00001580 case 'i': // Simple Integer or Relocatable Constant
1581 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00001582 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001583 // These operands are interested in values of the form (GV+C), where C may
1584 // be folded in as an offset of GV, or it may be explicitly added. Also, it
1585 // is possible and fine if either GV or C are missing.
1586 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1587 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
1588
1589 // If we have "(add GV, C)", pull out GV/C
1590 if (Op.getOpcode() == ISD::ADD) {
1591 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
1592 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
1593 if (C == 0 || GA == 0) {
1594 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
1595 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
1596 }
1597 if (C == 0 || GA == 0)
1598 C = 0, GA = 0;
1599 }
1600
1601 // If we find a valid operand, map to the TargetXXX version so that the
1602 // value itself doesn't get selected.
1603 if (GA) { // Either &GV or &GV+C
1604 if (ConstraintLetter != 'n') {
1605 int64_t Offs = GA->getOffset();
1606 if (C) Offs += C->getValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00001607 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
1608 Op.getValueType(), Offs));
1609 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001610 }
1611 }
1612 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001613 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00001614 if (ConstraintLetter != 's') {
1615 Ops.push_back(DAG.getTargetConstant(C->getValue(), Op.getValueType()));
1616 return;
1617 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001618 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00001619 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00001620 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00001621 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00001622}
1623
Chris Lattner4ccb0702006-01-26 20:37:03 +00001624std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001625getRegClassForInlineAsmConstraint(const std::string &Constraint,
1626 MVT::ValueType VT) const {
1627 return std::vector<unsigned>();
1628}
1629
1630
1631std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00001632getRegForInlineAsmConstraint(const std::string &Constraint,
1633 MVT::ValueType VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00001634 if (Constraint[0] != '{')
1635 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00001636 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
1637
1638 // Remove the braces from around the name.
1639 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00001640
1641 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001642 const TargetRegisterInfo *RI = TM.getRegisterInfo();
1643 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00001644 E = RI->regclass_end(); RCI != E; ++RCI) {
1645 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00001646
1647 // If none of the the value types for this register class are valid, we
1648 // can't use it. For example, 64-bit reg classes on 32-bit targets.
1649 bool isLegal = false;
1650 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
1651 I != E; ++I) {
1652 if (isTypeLegal(*I)) {
1653 isLegal = true;
1654 break;
1655 }
1656 }
1657
1658 if (!isLegal) continue;
1659
Chris Lattner1efa40f2006-02-22 00:56:39 +00001660 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1661 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00001662 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00001663 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00001664 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00001665 }
Chris Lattnera55079a2006-02-01 01:29:47 +00001666
Chris Lattner1efa40f2006-02-22 00:56:39 +00001667 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00001668}
Evan Cheng30b37b52006-03-13 23:18:16 +00001669
1670//===----------------------------------------------------------------------===//
1671// Loop Strength Reduction hooks
1672//===----------------------------------------------------------------------===//
1673
Chris Lattner1436bb62007-03-30 23:14:50 +00001674/// isLegalAddressingMode - Return true if the addressing mode represented
1675/// by AM is legal for this target, for a load/store of the specified type.
1676bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
1677 const Type *Ty) const {
1678 // The default implementation of this implements a conservative RISCy, r+r and
1679 // r+i addr mode.
1680
1681 // Allows a sign-extended 16-bit immediate field.
1682 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
1683 return false;
1684
1685 // No global is ever allowed as a base.
1686 if (AM.BaseGV)
1687 return false;
1688
1689 // Only support r+r,
1690 switch (AM.Scale) {
1691 case 0: // "r+i" or just "i", depending on HasBaseReg.
1692 break;
1693 case 1:
1694 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
1695 return false;
1696 // Otherwise we have r+r or r+i.
1697 break;
1698 case 2:
1699 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
1700 return false;
1701 // Allow 2*r as r+r.
1702 break;
1703 }
1704
1705 return true;
1706}
1707
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001708// Magic for divide replacement
1709
1710struct ms {
1711 int64_t m; // magic number
1712 int64_t s; // shift amount
1713};
1714
1715struct mu {
1716 uint64_t m; // magic number
1717 int64_t a; // add indicator
1718 int64_t s; // shift amount
1719};
1720
1721/// magic - calculate the magic numbers required to codegen an integer sdiv as
1722/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
1723/// or -1.
1724static ms magic32(int32_t d) {
1725 int32_t p;
1726 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
1727 const uint32_t two31 = 0x80000000U;
1728 struct ms mag;
1729
1730 ad = abs(d);
1731 t = two31 + ((uint32_t)d >> 31);
1732 anc = t - 1 - t%ad; // absolute value of nc
1733 p = 31; // initialize p
1734 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
1735 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
1736 q2 = two31/ad; // initialize q2 = 2p/abs(d)
1737 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
1738 do {
1739 p = p + 1;
1740 q1 = 2*q1; // update q1 = 2p/abs(nc)
1741 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
1742 if (r1 >= anc) { // must be unsigned comparison
1743 q1 = q1 + 1;
1744 r1 = r1 - anc;
1745 }
1746 q2 = 2*q2; // update q2 = 2p/abs(d)
1747 r2 = 2*r2; // update r2 = rem(2p/abs(d))
1748 if (r2 >= ad) { // must be unsigned comparison
1749 q2 = q2 + 1;
1750 r2 = r2 - ad;
1751 }
1752 delta = ad - r2;
1753 } while (q1 < delta || (q1 == delta && r1 == 0));
1754
1755 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
1756 if (d < 0) mag.m = -mag.m; // resulting magic number
1757 mag.s = p - 32; // resulting shift
1758 return mag;
1759}
1760
1761/// magicu - calculate the magic numbers required to codegen an integer udiv as
1762/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
1763static mu magicu32(uint32_t d) {
1764 int32_t p;
1765 uint32_t nc, delta, q1, r1, q2, r2;
1766 struct mu magu;
1767 magu.a = 0; // initialize "add" indicator
1768 nc = - 1 - (-d)%d;
1769 p = 31; // initialize p
1770 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
1771 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
1772 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
1773 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
1774 do {
1775 p = p + 1;
1776 if (r1 >= nc - r1 ) {
1777 q1 = 2*q1 + 1; // update q1
1778 r1 = 2*r1 - nc; // update r1
1779 }
1780 else {
1781 q1 = 2*q1; // update q1
1782 r1 = 2*r1; // update r1
1783 }
1784 if (r2 + 1 >= d - r2) {
1785 if (q2 >= 0x7FFFFFFF) magu.a = 1;
1786 q2 = 2*q2 + 1; // update q2
1787 r2 = 2*r2 + 1 - d; // update r2
1788 }
1789 else {
1790 if (q2 >= 0x80000000) magu.a = 1;
1791 q2 = 2*q2; // update q2
1792 r2 = 2*r2 + 1; // update r2
1793 }
1794 delta = d - 1 - r2;
1795 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
1796 magu.m = q2 + 1; // resulting magic number
1797 magu.s = p - 32; // resulting shift
1798 return magu;
1799}
1800
1801/// magic - calculate the magic numbers required to codegen an integer sdiv as
1802/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
1803/// or -1.
1804static ms magic64(int64_t d) {
1805 int64_t p;
1806 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
1807 const uint64_t two63 = 9223372036854775808ULL; // 2^63
1808 struct ms mag;
1809
1810 ad = d >= 0 ? d : -d;
1811 t = two63 + ((uint64_t)d >> 63);
1812 anc = t - 1 - t%ad; // absolute value of nc
1813 p = 63; // initialize p
1814 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
1815 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
1816 q2 = two63/ad; // initialize q2 = 2p/abs(d)
1817 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
1818 do {
1819 p = p + 1;
1820 q1 = 2*q1; // update q1 = 2p/abs(nc)
1821 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
1822 if (r1 >= anc) { // must be unsigned comparison
1823 q1 = q1 + 1;
1824 r1 = r1 - anc;
1825 }
1826 q2 = 2*q2; // update q2 = 2p/abs(d)
1827 r2 = 2*r2; // update r2 = rem(2p/abs(d))
1828 if (r2 >= ad) { // must be unsigned comparison
1829 q2 = q2 + 1;
1830 r2 = r2 - ad;
1831 }
1832 delta = ad - r2;
1833 } while (q1 < delta || (q1 == delta && r1 == 0));
1834
1835 mag.m = q2 + 1;
1836 if (d < 0) mag.m = -mag.m; // resulting magic number
1837 mag.s = p - 64; // resulting shift
1838 return mag;
1839}
1840
1841/// magicu - calculate the magic numbers required to codegen an integer udiv as
1842/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
1843static mu magicu64(uint64_t d)
1844{
1845 int64_t p;
1846 uint64_t nc, delta, q1, r1, q2, r2;
1847 struct mu magu;
1848 magu.a = 0; // initialize "add" indicator
1849 nc = - 1 - (-d)%d;
1850 p = 63; // initialize p
1851 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
1852 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
1853 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
1854 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
1855 do {
1856 p = p + 1;
1857 if (r1 >= nc - r1 ) {
1858 q1 = 2*q1 + 1; // update q1
1859 r1 = 2*r1 - nc; // update r1
1860 }
1861 else {
1862 q1 = 2*q1; // update q1
1863 r1 = 2*r1; // update r1
1864 }
1865 if (r2 + 1 >= d - r2) {
1866 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
1867 q2 = 2*q2 + 1; // update q2
1868 r2 = 2*r2 + 1 - d; // update r2
1869 }
1870 else {
1871 if (q2 >= 0x8000000000000000ull) magu.a = 1;
1872 q2 = 2*q2; // update q2
1873 r2 = 2*r2 + 1; // update r2
1874 }
1875 delta = d - 1 - r2;
Andrew Lenharth3e348492006-05-16 17:45:23 +00001876 } while (p < 128 && (q1 < delta || (q1 == delta && r1 == 0)));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001877 magu.m = q2 + 1; // resulting magic number
1878 magu.s = p - 64; // resulting shift
1879 return magu;
1880}
1881
1882/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
1883/// return a DAG expression to select that will generate the same value by
1884/// multiplying by a magic number. See:
1885/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
1886SDOperand TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +00001887 std::vector<SDNode*>* Created) const {
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001888 MVT::ValueType VT = N->getValueType(0);
1889
1890 // Check to see if we can do this.
1891 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
1892 return SDOperand(); // BuildSDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001893
1894 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
1895 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
1896
1897 // Multiply the numerator (operand 0) by the magic value
Dan Gohman525178c2007-10-08 18:33:35 +00001898 SDOperand Q;
1899 if (isOperationLegal(ISD::MULHS, VT))
1900 Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
1901 DAG.getConstant(magics.m, VT));
1902 else if (isOperationLegal(ISD::SMUL_LOHI, VT))
1903 Q = SDOperand(DAG.getNode(ISD::SMUL_LOHI, DAG.getVTList(VT, VT),
1904 N->getOperand(0),
1905 DAG.getConstant(magics.m, VT)).Val, 1);
1906 else
1907 return SDOperand(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001908 // If d > 0 and m < 0, add the numerator
1909 if (d > 0 && magics.m < 0) {
1910 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
1911 if (Created)
1912 Created->push_back(Q.Val);
1913 }
1914 // If d < 0 and m > 0, subtract the numerator.
1915 if (d < 0 && magics.m > 0) {
1916 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
1917 if (Created)
1918 Created->push_back(Q.Val);
1919 }
1920 // Shift right algebraic if shift value is nonzero
1921 if (magics.s > 0) {
1922 Q = DAG.getNode(ISD::SRA, VT, Q,
1923 DAG.getConstant(magics.s, getShiftAmountTy()));
1924 if (Created)
1925 Created->push_back(Q.Val);
1926 }
1927 // Extract the sign bit and add it to the quotient
1928 SDOperand T =
1929 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(MVT::getSizeInBits(VT)-1,
1930 getShiftAmountTy()));
1931 if (Created)
1932 Created->push_back(T.Val);
1933 return DAG.getNode(ISD::ADD, VT, Q, T);
1934}
1935
1936/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
1937/// return a DAG expression to select that will generate the same value by
1938/// multiplying by a magic number. See:
1939/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
1940SDOperand TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
Anton Korobeynikovbed29462007-04-16 18:10:23 +00001941 std::vector<SDNode*>* Created) const {
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001942 MVT::ValueType VT = N->getValueType(0);
1943
1944 // Check to see if we can do this.
1945 if (!isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
1946 return SDOperand(); // BuildUDIV only operates on i32 or i64
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001947
1948 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
1949 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
1950
1951 // Multiply the numerator (operand 0) by the magic value
Dan Gohman525178c2007-10-08 18:33:35 +00001952 SDOperand Q;
1953 if (isOperationLegal(ISD::MULHU, VT))
1954 Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
1955 DAG.getConstant(magics.m, VT));
1956 else if (isOperationLegal(ISD::UMUL_LOHI, VT))
1957 Q = SDOperand(DAG.getNode(ISD::UMUL_LOHI, DAG.getVTList(VT, VT),
1958 N->getOperand(0),
1959 DAG.getConstant(magics.m, VT)).Val, 1);
1960 else
1961 return SDOperand(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00001962 if (Created)
1963 Created->push_back(Q.Val);
1964
1965 if (magics.a == 0) {
1966 return DAG.getNode(ISD::SRL, VT, Q,
1967 DAG.getConstant(magics.s, getShiftAmountTy()));
1968 } else {
1969 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
1970 if (Created)
1971 Created->push_back(NPQ.Val);
1972 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
1973 DAG.getConstant(1, getShiftAmountTy()));
1974 if (Created)
1975 Created->push_back(NPQ.Val);
1976 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
1977 if (Created)
1978 Created->push_back(NPQ.Val);
1979 return DAG.getNode(ISD::SRL, VT, NPQ,
1980 DAG.getConstant(magics.s-1, getShiftAmountTy()));
1981 }
1982}