blob: 5872fcd844315f5e4e9ec244b9f81add02e9a488 [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000170 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
171 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000172 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000174 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000176 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000178 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000180 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
182 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
184 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000186 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000188 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000190 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000192 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000194 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000195 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000196 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
197 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000198 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
199 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000200 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
201 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000202
203 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
204 const {
205 // {17-13} = reg
206 // {12} = (U)nsigned (add == '1', sub == '0')
207 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000208 const MachineOperand &MO = MI.getOperand(Op);
209 const MachineOperand &MO1 = MI.getOperand(Op + 1);
210 if (!MO.isReg()) {
211 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
212 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000213 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000214 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000215 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000216 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000217 Binary = Imm12 & 0xfff;
218 if (Imm12 >= 0)
219 Binary |= (1 << 12);
220 Binary |= (Reg << 13);
221 return Binary;
222 }
Jason W Kim837caa92010-11-18 23:37:15 +0000223
224 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
225 return 0;
226 }
227
Jim Grosbach99f53d12010-11-15 20:47:07 +0000228 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
229 const { return 0;}
230 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
231 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000232 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
233 const { return 0;}
Jim Grosbach570a9222010-11-11 01:09:40 +0000234 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op) const
235 { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000236 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000237 // {17-13} = reg
238 // {12} = (U)nsigned (add == '1', sub == '0')
239 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000240 const MachineOperand &MO = MI.getOperand(Op);
241 const MachineOperand &MO1 = MI.getOperand(Op + 1);
242 if (!MO.isReg()) {
243 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
244 return 0;
245 }
246 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000247 int32_t Imm12 = MO1.getImm();
248
249 // Special value for #-0
250 if (Imm12 == INT32_MIN)
251 Imm12 = 0;
252
253 // Immediate is always encoded as positive. The 'U' bit controls add vs
254 // sub.
255 bool isAdd = true;
256 if (Imm12 < 0) {
257 Imm12 = -Imm12;
258 isAdd = false;
259 }
260
261 uint32_t Binary = Imm12 & 0xfff;
262 if (isAdd)
263 Binary |= (1 << 12);
264 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000265 return Binary;
266 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000267 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
268 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000269
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000270 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
271 const { return 0; }
272
Shih-wei Liao5170b712010-05-26 00:02:28 +0000273 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000274 /// machine operand requires relocation, record the relocation and return
275 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000276 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000277 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000278
Evan Cheng83b5cf02008-11-05 23:22:34 +0000279 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000280 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000281 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000282
283 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000284 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000285 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000286 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000287 intptr_t ACPV = 0) const;
288 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
289 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
290 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000291 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000292 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000293 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000294}
295
Chris Lattner33fabd72010-02-02 21:48:51 +0000296char ARMCodeEmitter::ID = 0;
297
Bob Wilson87949d42010-03-17 21:16:45 +0000298/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000299/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000300FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
301 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000302 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000303}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000304
Chris Lattner33fabd72010-02-02 21:48:51 +0000305bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000306 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
307 MF.getTarget().getRelocationModel() != Reloc::Static) &&
308 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000309 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
310 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
311 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000312 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000313 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000314 MJTEs = 0;
315 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000316 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000317 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000318 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000319 MMI = &getAnalysis<MachineModuleInfo>();
320 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000321
322 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000323 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000324 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000325 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000326 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000327 MBB != E; ++MBB) {
328 MCE.StartMachineBasicBlock(MBB);
329 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
330 I != E; ++I)
331 emitInstruction(*I);
332 }
333 } while (MCE.finishFunction(MF));
334
335 return false;
336}
337
Evan Cheng83b5cf02008-11-05 23:22:34 +0000338/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000339///
Chris Lattner33fabd72010-02-02 21:48:51 +0000340unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000341 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000342 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000343 case ARM_AM::asr: return 2;
344 case ARM_AM::lsl: return 0;
345 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000346 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000347 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000348 }
Evan Cheng7602e112008-09-02 06:52:38 +0000349 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000350}
351
Shih-wei Liao5170b712010-05-26 00:02:28 +0000352/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000353/// machine operand requires relocation, record the relocation and return zero.
354unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000355 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000356 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000357 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000358 && "Relocation to this function should be for movt or movw");
359
360 if (MO.isImm())
361 return static_cast<unsigned>(MO.getImm());
362 else if (MO.isGlobal())
363 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
364 else if (MO.isSymbol())
365 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
366 else if (MO.isMBB())
367 emitMachineBasicBlock(MO.getMBB(), Reloc);
368 else {
369#ifndef NDEBUG
370 errs() << MO;
371#endif
372 llvm_unreachable("Unsupported operand type for movw/movt");
373 }
374 return 0;
375}
376
Evan Cheng7602e112008-09-02 06:52:38 +0000377/// getMachineOpValue - Return binary encoding of operand. If the machine
378/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000379unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000380 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000381 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000382 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000383 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000384 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000385 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000386 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000387 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000388 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000389 else if (MO.isCPI()) {
390 const TargetInstrDesc &TID = MI.getDesc();
391 // For VFP load, the immediate offset is multiplied by 4.
392 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
393 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
394 emitConstPoolAddress(MO.getIndex(), Reloc);
395 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000396 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000397 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000398 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000399 else
400 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000401 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000402}
403
Evan Cheng057d0c32008-09-18 07:28:19 +0000404/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000405///
Dan Gohman46510a72010-04-15 01:51:59 +0000406void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000407 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000408 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000409 MachineRelocation MR = Indirect
410 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000411 const_cast<GlobalValue *>(GV),
412 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000413 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000414 const_cast<GlobalValue *>(GV), ACPV,
415 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000416 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000417}
418
419/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
420/// be emitted to the current location in the function, and allow it to be PC
421/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000422void ARMCodeEmitter::
423emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000424 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
425 Reloc, ES));
426}
427
428/// emitConstPoolAddress - Arrange for the address of an constant pool
429/// to be emitted to the current location in the function, and allow it to be PC
430/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000431void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000432 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000434 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435}
436
437/// emitJumpTableAddress - Arrange for the address of a jump table to
438/// be emitted to the current location in the function, and allow it to be PC
439/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000440void ARMCodeEmitter::
441emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000442 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000443 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444}
445
Raul Herbster9c1a3822007-08-30 23:29:26 +0000446/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000447void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000448 unsigned Reloc,
449 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000450 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000451 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000452}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000453
Chris Lattner33fabd72010-02-02 21:48:51 +0000454void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000455 DEBUG(errs() << " 0x";
456 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000457 MCE.emitWordLE(Binary);
458}
459
Chris Lattner33fabd72010-02-02 21:48:51 +0000460void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000461 DEBUG(errs() << " 0x";
462 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000463 MCE.emitDWordLE(Binary);
464}
465
Chris Lattner33fabd72010-02-02 21:48:51 +0000466void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000467 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000468
Devang Patelaf0e2722009-10-06 02:19:11 +0000469 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000470
Dan Gohmanfe601042010-06-22 15:08:57 +0000471 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000472 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000473 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000474 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000475 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000476 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000477 case ARMII::MiscFrm:
478 if (MI.getOpcode() == ARM::LEApcrelJT) {
479 // Materialize jumptable address.
480 emitLEApcrelJTInstruction(MI);
481 break;
482 }
483 llvm_unreachable("Unhandled instruction encoding!");
484 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000485 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000486 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000487 break;
488 case ARMII::DPFrm:
489 case ARMII::DPSoRegFrm:
490 emitDataProcessingInstruction(MI);
491 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000492 case ARMII::LdFrm:
493 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000494 emitLoadStoreInstruction(MI);
495 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000496 case ARMII::LdMiscFrm:
497 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000498 emitMiscLoadStoreInstruction(MI);
499 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000500 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000501 emitLoadStoreMultipleInstruction(MI);
502 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000503 case ARMII::MulFrm:
504 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000505 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000506 case ARMII::ExtFrm:
507 emitExtendInstruction(MI);
508 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000509 case ARMII::ArithMiscFrm:
510 emitMiscArithInstruction(MI);
511 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000512 case ARMII::SatFrm:
513 emitSaturateInstruction(MI);
514 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000515 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000516 emitBranchInstruction(MI);
517 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000518 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000519 emitMiscBranchInstruction(MI);
520 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000521 // VFP instructions.
522 case ARMII::VFPUnaryFrm:
523 case ARMII::VFPBinaryFrm:
524 emitVFPArithInstruction(MI);
525 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000526 case ARMII::VFPConv1Frm:
527 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000528 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000529 case ARMII::VFPConv4Frm:
530 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000531 emitVFPConversionInstruction(MI);
532 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000533 case ARMII::VFPLdStFrm:
534 emitVFPLoadStoreInstruction(MI);
535 break;
536 case ARMII::VFPLdStMulFrm:
537 emitVFPLoadStoreMultipleInstruction(MI);
538 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000539
Bob Wilson1a913ed2010-06-11 21:34:50 +0000540 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000541 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000542 case ARMII::NSetLnFrm:
543 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000544 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000545 case ARMII::NDupFrm:
546 emitNEONDupInstruction(MI);
547 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000548 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000549 emitNEON1RegModImmInstruction(MI);
550 break;
551 case ARMII::N2RegFrm:
552 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000553 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000554 case ARMII::N3RegFrm:
555 emitNEON3RegInstruction(MI);
556 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000557 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000558 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000559}
560
Chris Lattner33fabd72010-02-02 21:48:51 +0000561void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000562 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
563 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000564 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000565
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000566 // Remember the CONSTPOOL_ENTRY address for later relocation.
567 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
568
569 // Emit constpool island entry. In most cases, the actual values will be
570 // resolved and relocated after code emission.
571 if (MCPE.isMachineConstantPoolEntry()) {
572 ARMConstantPoolValue *ACPV =
573 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
574
Chris Lattner705e07f2009-08-23 03:41:05 +0000575 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
576 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000577
Bob Wilson28989a82009-11-02 16:59:06 +0000578 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000579 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000580 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000581 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000582 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000583 isa<Function>(GV),
584 Subtarget->GVIsIndirectSymbol(GV, RelocM),
585 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000586 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000587 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
588 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000589 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000590 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000591 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000592
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000593 DEBUG({
594 errs() << " ** Constant pool #" << CPI << " @ "
595 << (void*)MCE.getCurrentPCValue() << " ";
596 if (const Function *F = dyn_cast<Function>(CV))
597 errs() << F->getName();
598 else
599 errs() << *CV;
600 errs() << '\n';
601 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000602
Dan Gohman46510a72010-04-15 01:51:59 +0000603 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000604 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000605 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000606 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000607 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000608 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000609 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000610 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000611 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000612 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000613 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
614 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000615 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000616 }
617 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000618 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000619 }
620 }
621}
622
Zonr Changf86399b2010-05-25 08:42:45 +0000623void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
624 const MachineOperand &MO0 = MI.getOperand(0);
625 const MachineOperand &MO1 = MI.getOperand(1);
626
627 // Emit the 'movw' instruction.
628 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
629
630 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
631
632 // Set the conditional execution predicate.
633 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
634
635 // Encode Rd.
636 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
637
638 // Encode imm16 as imm4:imm12
639 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
640 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
641 emitWordLE(Binary);
642
643 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
644 // Emit the 'movt' instruction.
645 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
646
647 // Set the conditional execution predicate.
648 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
649
650 // Encode Rd.
651 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
652
653 // Encode imm16 as imm4:imm1, same as movw above.
654 Binary |= Hi16 & 0xFFF;
655 Binary |= ((Hi16 >> 12) & 0xF) << 16;
656 emitWordLE(Binary);
657}
658
Chris Lattner33fabd72010-02-02 21:48:51 +0000659void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000660 const MachineOperand &MO0 = MI.getOperand(0);
661 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000662 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
663 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000664 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
665 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
666
667 // Emit the 'mov' instruction.
668 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
669
670 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000671 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000672
673 // Encode Rd.
674 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
675
676 // Encode so_imm.
677 // Set bit I(25) to identify this is the immediate form of <shifter_op>
678 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000679 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000680 emitWordLE(Binary);
681
682 // Now the 'orr' instruction.
683 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
684
685 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000686 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000687
688 // Encode Rd.
689 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
690
691 // Encode Rn.
692 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
693
694 // Encode so_imm.
695 // Set bit I(25) to identify this is the immediate form of <shifter_op>
696 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000697 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000698 emitWordLE(Binary);
699}
700
Chris Lattner33fabd72010-02-02 21:48:51 +0000701void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000702 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000703
Evan Cheng4df60f52008-11-07 09:06:08 +0000704 const TargetInstrDesc &TID = MI.getDesc();
705
706 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000707 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000708
709 // Set the conditional execution predicate
710 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
711
712 // Encode S bit if MI modifies CPSR.
713 Binary |= getAddrModeSBit(MI, TID);
714
715 // Encode Rd.
716 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
717
718 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000719 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000720
721 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000722 Binary |= 1 << ARMII::I_BitShift;
723 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
724
725 emitWordLE(Binary);
726}
727
Chris Lattner33fabd72010-02-02 21:48:51 +0000728void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000729 unsigned Opcode = MI.getDesc().Opcode;
730
731 // Part of binary is determined by TableGn.
732 unsigned Binary = getBinaryCodeForInstr(MI);
733
734 // Set the conditional execution predicate
735 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
736
737 // Encode S bit if MI modifies CPSR.
738 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
739 Binary |= 1 << ARMII::S_BitShift;
740
741 // Encode register def if there is one.
742 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
743
744 // Encode the shift operation.
745 switch (Opcode) {
746 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000747 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000748 // rrx
749 Binary |= 0x6 << 4;
750 break;
751 case ARM::MOVsrl_flag:
752 // lsr #1
753 Binary |= (0x2 << 4) | (1 << 7);
754 break;
755 case ARM::MOVsra_flag:
756 // asr #1
757 Binary |= (0x4 << 4) | (1 << 7);
758 break;
759 }
760
761 // Encode register Rm.
762 Binary |= getMachineOpValue(MI, 1);
763
764 emitWordLE(Binary);
765}
766
Chris Lattner33fabd72010-02-02 21:48:51 +0000767void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000768 DEBUG(errs() << " ** LPC" << LabelID << " @ "
769 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000770 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
771}
772
Chris Lattner33fabd72010-02-02 21:48:51 +0000773void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000774 unsigned Opcode = MI.getDesc().Opcode;
775 switch (Opcode) {
776 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000777 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000778 case ARM::BX:
779 case ARM::BMOVPCRX:
780 case ARM::BXr9:
781 case ARM::BMOVPCRXr9: {
782 // First emit mov lr, pc
783 unsigned Binary = 0x01a0e00f;
784 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
785 emitWordLE(Binary);
786
787 // and then emit the branch.
788 emitMiscBranchInstruction(MI);
789 break;
790 }
Chris Lattner518bb532010-02-09 19:54:29 +0000791 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000792 // We allow inline assembler nodes with empty bodies - they can
793 // implicitly define registers, which is ok for JIT.
794 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000795 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000796 }
Evan Chengffa6d962008-11-13 23:36:57 +0000797 break;
798 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000799 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000800 case TargetOpcode::EH_LABEL:
801 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
802 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000803 case TargetOpcode::IMPLICIT_DEF:
804 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000805 // Do nothing.
806 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000807 case ARM::CONSTPOOL_ENTRY:
808 emitConstPoolInstruction(MI);
809 break;
810 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000811 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000812 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000813 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000814 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000815 break;
816 }
817 case ARM::PICLDR:
818 case ARM::PICLDRB:
819 case ARM::PICSTR:
820 case ARM::PICSTRB: {
821 // Remember of the address of the PC label for relocation later.
822 addPCLabel(MI.getOperand(2).getImm());
823 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000824 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000825 break;
826 }
827 case ARM::PICLDRH:
828 case ARM::PICLDRSH:
829 case ARM::PICLDRSB:
830 case ARM::PICSTRH: {
831 // Remember of the address of the PC label for relocation later.
832 addPCLabel(MI.getOperand(2).getImm());
833 // These are just load / store instructions that implicitly read pc.
834 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000835 break;
836 }
Zonr Changf86399b2010-05-25 08:42:45 +0000837
838 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000839 // Two instructions to materialize a constant.
840 if (Subtarget->hasV6T2Ops())
841 emitMOVi32immInstruction(MI);
842 else
843 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000844 break;
845
Evan Cheng4df60f52008-11-07 09:06:08 +0000846 case ARM::LEApcrelJT:
847 // Materialize jumptable address.
848 emitLEApcrelJTInstruction(MI);
849 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000850 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000851 case ARM::MOVsrl_flag:
852 case ARM::MOVsra_flag:
853 emitPseudoMoveInstruction(MI);
854 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000855 }
856}
857
Bob Wilson87949d42010-03-17 21:16:45 +0000858unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000859 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000860 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000861 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000862 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000863
864 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
865 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
866 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
867
868 // Encode the shift opcode.
869 unsigned SBits = 0;
870 unsigned Rs = MO1.getReg();
871 if (Rs) {
872 // Set shift operand (bit[7:4]).
873 // LSL - 0001
874 // LSR - 0011
875 // ASR - 0101
876 // ROR - 0111
877 // RRX - 0110 and bit[11:8] clear.
878 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000880 case ARM_AM::lsl: SBits = 0x1; break;
881 case ARM_AM::lsr: SBits = 0x3; break;
882 case ARM_AM::asr: SBits = 0x5; break;
883 case ARM_AM::ror: SBits = 0x7; break;
884 case ARM_AM::rrx: SBits = 0x6; break;
885 }
886 } else {
887 // Set shift operand (bit[6:4]).
888 // LSL - 000
889 // LSR - 010
890 // ASR - 100
891 // ROR - 110
892 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000893 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000894 case ARM_AM::lsl: SBits = 0x0; break;
895 case ARM_AM::lsr: SBits = 0x2; break;
896 case ARM_AM::asr: SBits = 0x4; break;
897 case ARM_AM::ror: SBits = 0x6; break;
898 }
899 }
900 Binary |= SBits << 4;
901 if (SOpc == ARM_AM::rrx)
902 return Binary;
903
904 // Encode the shift operation Rs or shift_imm (except rrx).
905 if (Rs) {
906 // Encode Rs bit[11:8].
907 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000908 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000909 }
910
911 // Encode shift_imm bit[11:7].
912 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
913}
914
Chris Lattner33fabd72010-02-02 21:48:51 +0000915unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000916 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
917 assert(SoImmVal != -1 && "Not a valid so_imm value!");
918
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000919 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000920 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000921 << ARMII::SoRotImmShift;
922
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000923 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000924 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000925 return Binary;
926}
927
Chris Lattner33fabd72010-02-02 21:48:51 +0000928unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000929 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000930 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000931 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000932 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000933 return 1 << ARMII::S_BitShift;
934 }
935 return 0;
936}
937
Bob Wilson87949d42010-03-17 21:16:45 +0000938void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000939 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000940 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000941 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000942
943 // Part of binary is determined by TableGn.
944 unsigned Binary = getBinaryCodeForInstr(MI);
945
Jim Grosbach33412622008-10-07 19:05:35 +0000946 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000947 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000948
Evan Cheng49a9f292008-09-12 22:45:55 +0000949 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000950 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000951
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000952 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000953 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000954 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000955 if (NumDefs)
956 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
957 else if (ImplicitRd)
958 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000959 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000960
Zonr Changf86399b2010-05-25 08:42:45 +0000961 if (TID.Opcode == ARM::MOVi16) {
962 // Get immediate from MI.
963 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
964 ARM::reloc_arm_movw);
965 // Encode imm which is the same as in emitMOVi32immInstruction().
966 Binary |= Lo16 & 0xFFF;
967 Binary |= ((Lo16 >> 12) & 0xF) << 16;
968 emitWordLE(Binary);
969 return;
970 } else if(TID.Opcode == ARM::MOVTi16) {
971 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
972 ARM::reloc_arm_movt) >> 16);
973 Binary |= Hi16 & 0xFFF;
974 Binary |= ((Hi16 >> 12) & 0xF) << 16;
975 emitWordLE(Binary);
976 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000977 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000978 uint32_t v = ~MI.getOperand(2).getImm();
979 int32_t lsb = CountTrailingZeros_32(v);
980 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000981 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000982 Binary |= (msb & 0x1F) << 16;
983 Binary |= (lsb & 0x1F) << 7;
984 emitWordLE(Binary);
985 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +0000986 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
987 // Encode Rn in Instr{0-3}
988 Binary |= getMachineOpValue(MI, OpIdx++);
989
990 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
991 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
992
993 // Instr{20-16} = widthm1, Instr{11-7} = lsb
994 Binary |= (widthm1 & 0x1F) << 16;
995 Binary |= (lsb & 0x1F) << 7;
996 emitWordLE(Binary);
997 return;
Zonr Changf86399b2010-05-25 08:42:45 +0000998 }
999
Evan Chengd87293c2008-11-06 08:47:38 +00001000 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1001 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1002 ++OpIdx;
1003
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001004 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001005 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1006 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001007 if (ImplicitRn)
1008 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001009 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001010 else {
1011 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1012 ++OpIdx;
1013 }
Evan Cheng7602e112008-09-02 06:52:38 +00001014 }
1015
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001016 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001017 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001018 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001019 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001020 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001021 return;
1022 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001023
Evan Chengedda31c2008-11-05 18:35:52 +00001024 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001025 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001026 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001027 return;
1028 }
Evan Cheng7602e112008-09-02 06:52:38 +00001029
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001030 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001031 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001032
Evan Cheng83b5cf02008-11-05 23:22:34 +00001033 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001034}
1035
Bob Wilson87949d42010-03-17 21:16:45 +00001036void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001037 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001038 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001039 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001040 unsigned Form = TID.TSFlags & ARMII::FormMask;
1041 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001042
Evan Chengedda31c2008-11-05 18:35:52 +00001043 // Part of binary is determined by TableGn.
1044 unsigned Binary = getBinaryCodeForInstr(MI);
1045
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001046 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1047 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1048 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001049 emitWordLE(Binary);
1050 return;
1051 }
1052
Jim Grosbach33412622008-10-07 19:05:35 +00001053 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001054 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001055
Evan Cheng4df60f52008-11-07 09:06:08 +00001056 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001057
1058 // Operand 0 of a pre- and post-indexed store is the address base
1059 // writeback. Skip it.
1060 bool Skipped = false;
1061 if (IsPrePost && Form == ARMII::StFrm) {
1062 ++OpIdx;
1063 Skipped = true;
1064 }
1065
1066 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001067 if (ImplicitRd)
1068 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001069 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001070 else
1071 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001072
1073 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001074 if (ImplicitRn)
1075 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001076 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001077 else
1078 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001079
Evan Cheng05c356e2008-11-08 01:44:13 +00001080 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001081 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001082 ++OpIdx;
1083
Evan Cheng83b5cf02008-11-05 23:22:34 +00001084 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001085 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001086 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001087
Evan Chenge7de7e32008-09-13 01:44:01 +00001088 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001089 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001090 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001091 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001092 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001093 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001094 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1095 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001096 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001097 }
1098
Bill Wendling7d31a162010-10-20 22:44:54 +00001099 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001100 Binary |= 1 << ARMII::I_BitShift;
1101 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1102 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001103 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001104
Evan Cheng70632912008-11-12 07:34:37 +00001105 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001106 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001107 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001108 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1109 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001110 }
1111
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001113}
1114
Chris Lattner33fabd72010-02-02 21:48:51 +00001115void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001116 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001117 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001118 unsigned Form = TID.TSFlags & ARMII::FormMask;
1119 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001120
Evan Chengedda31c2008-11-05 18:35:52 +00001121 // Part of binary is determined by TableGn.
1122 unsigned Binary = getBinaryCodeForInstr(MI);
1123
Jim Grosbach33412622008-10-07 19:05:35 +00001124 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001125 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001126
Evan Cheng148cad82008-11-13 07:34:59 +00001127 unsigned OpIdx = 0;
1128
1129 // Operand 0 of a pre- and post-indexed store is the address base
1130 // writeback. Skip it.
1131 bool Skipped = false;
1132 if (IsPrePost && Form == ARMII::StMiscFrm) {
1133 ++OpIdx;
1134 Skipped = true;
1135 }
1136
Evan Cheng7602e112008-09-02 06:52:38 +00001137 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001138 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001139
Evan Cheng358dec52009-06-15 08:28:29 +00001140 // Skip LDRD and STRD's second operand.
1141 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1142 ++OpIdx;
1143
Evan Cheng7602e112008-09-02 06:52:38 +00001144 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001145 if (ImplicitRn)
1146 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001147 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001148 else
1149 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001150
Evan Cheng05c356e2008-11-08 01:44:13 +00001151 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001152 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001153 ++OpIdx;
1154
Evan Cheng83b5cf02008-11-05 23:22:34 +00001155 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001156 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001157 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001158
Evan Chenge7de7e32008-09-13 01:44:01 +00001159 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001160 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001161 ARMII::U_BitShift);
1162
1163 // If this instr is in register offset/index encoding, set bit[3:0]
1164 // to the corresponding Rm register.
1165 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001166 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001167 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001168 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001169 }
1170
Evan Chengd87293c2008-11-06 08:47:38 +00001171 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001172 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001173 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001174 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001175 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1176 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001177 }
1178
Evan Cheng83b5cf02008-11-05 23:22:34 +00001179 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001180}
1181
Evan Chengcd8e66a2008-11-11 21:48:44 +00001182static unsigned getAddrModeUPBits(unsigned Mode) {
1183 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001184
1185 // Set addressing mode by modifying bits U(23) and P(24)
1186 // IA - Increment after - bit U = 1 and bit P = 0
1187 // IB - Increment before - bit U = 1 and bit P = 1
1188 // DA - Decrement after - bit U = 0 and bit P = 0
1189 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001190 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001191 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001192 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001193 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1194 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1195 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001196 }
1197
Evan Chengcd8e66a2008-11-11 21:48:44 +00001198 return Binary;
1199}
1200
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001201void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1202 const TargetInstrDesc &TID = MI.getDesc();
1203 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1204
Evan Chengcd8e66a2008-11-11 21:48:44 +00001205 // Part of binary is determined by TableGn.
1206 unsigned Binary = getBinaryCodeForInstr(MI);
1207
1208 // Set the conditional execution predicate
1209 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1210
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001211 // Skip operand 0 of an instruction with base register update.
1212 unsigned OpIdx = 0;
1213 if (IsUpdating)
1214 ++OpIdx;
1215
Evan Chengcd8e66a2008-11-11 21:48:44 +00001216 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001217 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001218
1219 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001220 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1221 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001222
Evan Cheng7602e112008-09-02 06:52:38 +00001223 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001224 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001225 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001226
1227 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001228 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001229 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001230 if (!MO.isReg() || MO.isImplicit())
1231 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001232 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001233 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1234 RegNum < 16);
1235 Binary |= 0x1 << RegNum;
1236 }
1237
Evan Cheng83b5cf02008-11-05 23:22:34 +00001238 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001239}
1240
Chris Lattner33fabd72010-02-02 21:48:51 +00001241void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001242 const TargetInstrDesc &TID = MI.getDesc();
1243
1244 // Part of binary is determined by TableGn.
1245 unsigned Binary = getBinaryCodeForInstr(MI);
1246
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001247 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001248 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001249
1250 // Encode S bit if MI modifies CPSR.
1251 Binary |= getAddrModeSBit(MI, TID);
1252
1253 // 32x32->64bit operations have two destination registers. The number
1254 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001255 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001256 if (TID.getNumDefs() == 2)
1257 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1258
1259 // Encode Rd
1260 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1261
1262 // Encode Rm
1263 Binary |= getMachineOpValue(MI, OpIdx++);
1264
1265 // Encode Rs
1266 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1267
Evan Chengfbc9d412008-11-06 01:21:28 +00001268 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1269 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001270 if (TID.getNumOperands() > OpIdx &&
1271 !TID.OpInfo[OpIdx].isPredicate() &&
1272 !TID.OpInfo[OpIdx].isOptionalDef())
1273 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1274
1275 emitWordLE(Binary);
1276}
1277
Chris Lattner33fabd72010-02-02 21:48:51 +00001278void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001279 const TargetInstrDesc &TID = MI.getDesc();
1280
1281 // Part of binary is determined by TableGn.
1282 unsigned Binary = getBinaryCodeForInstr(MI);
1283
1284 // Set the conditional execution predicate
1285 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1286
1287 unsigned OpIdx = 0;
1288
1289 // Encode Rd
1290 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1291
1292 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1293 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1294 if (MO2.isReg()) {
1295 // Two register operand form.
1296 // Encode Rn.
1297 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1298
1299 // Encode Rm.
1300 Binary |= getMachineOpValue(MI, MO2);
1301 ++OpIdx;
1302 } else {
1303 Binary |= getMachineOpValue(MI, MO1);
1304 }
1305
1306 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1307 if (MI.getOperand(OpIdx).isImm() &&
1308 !TID.OpInfo[OpIdx].isPredicate() &&
1309 !TID.OpInfo[OpIdx].isOptionalDef())
1310 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001311
Evan Cheng83b5cf02008-11-05 23:22:34 +00001312 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001313}
1314
Chris Lattner33fabd72010-02-02 21:48:51 +00001315void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001316 const TargetInstrDesc &TID = MI.getDesc();
1317
1318 // Part of binary is determined by TableGn.
1319 unsigned Binary = getBinaryCodeForInstr(MI);
1320
1321 // Set the conditional execution predicate
1322 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1323
1324 unsigned OpIdx = 0;
1325
1326 // Encode Rd
1327 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1328
1329 const MachineOperand &MO = MI.getOperand(OpIdx++);
1330 if (OpIdx == TID.getNumOperands() ||
1331 TID.OpInfo[OpIdx].isPredicate() ||
1332 TID.OpInfo[OpIdx].isOptionalDef()) {
1333 // Encode Rm and it's done.
1334 Binary |= getMachineOpValue(MI, MO);
1335 emitWordLE(Binary);
1336 return;
1337 }
1338
1339 // Encode Rn.
1340 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1341
1342 // Encode Rm.
1343 Binary |= getMachineOpValue(MI, OpIdx++);
1344
1345 // Encode shift_imm.
1346 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001347 if (TID.Opcode == ARM::PKHTB) {
1348 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1349 if (ShiftAmt == 32)
1350 ShiftAmt = 0;
1351 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001352 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1353 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001354
Evan Cheng8b59db32008-11-07 01:41:35 +00001355 emitWordLE(Binary);
1356}
1357
Bob Wilson9a1c1892010-08-11 00:01:18 +00001358void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1359 const TargetInstrDesc &TID = MI.getDesc();
1360
1361 // Part of binary is determined by TableGen.
1362 unsigned Binary = getBinaryCodeForInstr(MI);
1363
1364 // Set the conditional execution predicate
1365 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1366
1367 // Encode Rd
1368 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1369
1370 // Encode saturate bit position.
1371 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001372 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001373 Pos -= 1;
1374 assert((Pos < 16 || (Pos < 32 &&
1375 TID.Opcode != ARM::SSAT16 &&
1376 TID.Opcode != ARM::USAT16)) &&
1377 "saturate bit position out of range");
1378 Binary |= Pos << 16;
1379
1380 // Encode Rm
1381 Binary |= getMachineOpValue(MI, 2);
1382
1383 // Encode shift_imm.
1384 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001385 unsigned ShiftOp = MI.getOperand(3).getImm();
1386 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1387 if (Opc == ARM_AM::asr)
1388 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001389 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001390 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001391 ShiftAmt = 0;
1392 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1393 Binary |= ShiftAmt << ARMII::ShiftShift;
1394 }
1395
1396 emitWordLE(Binary);
1397}
1398
Chris Lattner33fabd72010-02-02 21:48:51 +00001399void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001400 const TargetInstrDesc &TID = MI.getDesc();
1401
Torok Edwindac237e2009-07-08 20:53:28 +00001402 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001403 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001404 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001405
Evan Cheng7602e112008-09-02 06:52:38 +00001406 // Part of binary is determined by TableGn.
1407 unsigned Binary = getBinaryCodeForInstr(MI);
1408
Evan Chengedda31c2008-11-05 18:35:52 +00001409 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001410 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001411
1412 // Set signed_immed_24 field
1413 Binary |= getMachineOpValue(MI, 0);
1414
Evan Cheng83b5cf02008-11-05 23:22:34 +00001415 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001416}
1417
Chris Lattner33fabd72010-02-02 21:48:51 +00001418void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001419 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001420 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001421 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001422 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1423 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001424
1425 // Now emit the jump table entries.
1426 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1427 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1428 if (IsPIC)
1429 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001430 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001431 else
1432 // Absolute DestBB address.
1433 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1434 emitWordLE(0);
1435 }
1436}
1437
Chris Lattner33fabd72010-02-02 21:48:51 +00001438void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001439 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001440
Evan Cheng437c1732008-11-07 22:30:53 +00001441 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001442 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001443 // First emit a ldr pc, [] instruction.
1444 emitDataProcessingInstruction(MI, ARM::PC);
1445
1446 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001447 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001448 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001449 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1450 emitInlineJumpTable(JTIndex);
1451 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001452 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001453 // First emit a ldr pc, [] instruction.
1454 emitLoadStoreInstruction(MI, ARM::PC);
1455
1456 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001457 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001458 return;
1459 }
1460
Evan Chengedda31c2008-11-05 18:35:52 +00001461 // Part of binary is determined by TableGn.
1462 unsigned Binary = getBinaryCodeForInstr(MI);
1463
1464 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001465 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001466
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001467 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001468 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001469 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001470 else
Evan Chengedda31c2008-11-05 18:35:52 +00001471 // otherwise, set the return register
1472 Binary |= getMachineOpValue(MI, 0);
1473
Evan Cheng83b5cf02008-11-05 23:22:34 +00001474 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001475}
Evan Cheng7602e112008-09-02 06:52:38 +00001476
Evan Cheng80a11982008-11-12 06:41:41 +00001477static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001478 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001479 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001480 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001481 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001482 if (!isSPVFP)
1483 Binary |= RegD << ARMII::RegRdShift;
1484 else {
1485 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1486 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1487 }
Evan Cheng80a11982008-11-12 06:41:41 +00001488 return Binary;
1489}
Evan Cheng78be83d2008-11-11 19:40:26 +00001490
Evan Cheng80a11982008-11-12 06:41:41 +00001491static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001492 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001493 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001494 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001495 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001496 if (!isSPVFP)
1497 Binary |= RegN << ARMII::RegRnShift;
1498 else {
1499 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1500 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1501 }
Evan Cheng80a11982008-11-12 06:41:41 +00001502 return Binary;
1503}
Evan Chengd06d48d2008-11-12 02:19:38 +00001504
Evan Cheng80a11982008-11-12 06:41:41 +00001505static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1506 unsigned RegM = MI.getOperand(OpIdx).getReg();
1507 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001508 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001509 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001510 if (!isSPVFP)
1511 Binary |= RegM;
1512 else {
1513 Binary |= ((RegM & 0x1E) >> 1);
1514 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001515 }
Evan Cheng80a11982008-11-12 06:41:41 +00001516 return Binary;
1517}
1518
Chris Lattner33fabd72010-02-02 21:48:51 +00001519void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001520 const TargetInstrDesc &TID = MI.getDesc();
1521
1522 // Part of binary is determined by TableGn.
1523 unsigned Binary = getBinaryCodeForInstr(MI);
1524
1525 // Set the conditional execution predicate
1526 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1527
1528 unsigned OpIdx = 0;
1529 assert((Binary & ARMII::D_BitShift) == 0 &&
1530 (Binary & ARMII::N_BitShift) == 0 &&
1531 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1532
1533 // Encode Dd / Sd.
1534 Binary |= encodeVFPRd(MI, OpIdx++);
1535
1536 // If this is a two-address operand, skip it, e.g. FMACD.
1537 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1538 ++OpIdx;
1539
1540 // Encode Dn / Sn.
1541 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001542 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001543
1544 if (OpIdx == TID.getNumOperands() ||
1545 TID.OpInfo[OpIdx].isPredicate() ||
1546 TID.OpInfo[OpIdx].isOptionalDef()) {
1547 // FCMPEZD etc. has only one operand.
1548 emitWordLE(Binary);
1549 return;
1550 }
1551
1552 // Encode Dm / Sm.
1553 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001554
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001555 emitWordLE(Binary);
1556}
1557
Bob Wilson87949d42010-03-17 21:16:45 +00001558void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001559 const TargetInstrDesc &TID = MI.getDesc();
1560 unsigned Form = TID.TSFlags & ARMII::FormMask;
1561
1562 // Part of binary is determined by TableGn.
1563 unsigned Binary = getBinaryCodeForInstr(MI);
1564
1565 // Set the conditional execution predicate
1566 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1567
1568 switch (Form) {
1569 default: break;
1570 case ARMII::VFPConv1Frm:
1571 case ARMII::VFPConv2Frm:
1572 case ARMII::VFPConv3Frm:
1573 // Encode Dd / Sd.
1574 Binary |= encodeVFPRd(MI, 0);
1575 break;
1576 case ARMII::VFPConv4Frm:
1577 // Encode Dn / Sn.
1578 Binary |= encodeVFPRn(MI, 0);
1579 break;
1580 case ARMII::VFPConv5Frm:
1581 // Encode Dm / Sm.
1582 Binary |= encodeVFPRm(MI, 0);
1583 break;
1584 }
1585
1586 switch (Form) {
1587 default: break;
1588 case ARMII::VFPConv1Frm:
1589 // Encode Dm / Sm.
1590 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001591 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001592 case ARMII::VFPConv2Frm:
1593 case ARMII::VFPConv3Frm:
1594 // Encode Dn / Sn.
1595 Binary |= encodeVFPRn(MI, 1);
1596 break;
1597 case ARMII::VFPConv4Frm:
1598 case ARMII::VFPConv5Frm:
1599 // Encode Dd / Sd.
1600 Binary |= encodeVFPRd(MI, 1);
1601 break;
1602 }
1603
1604 if (Form == ARMII::VFPConv5Frm)
1605 // Encode Dn / Sn.
1606 Binary |= encodeVFPRn(MI, 2);
1607 else if (Form == ARMII::VFPConv3Frm)
1608 // Encode Dm / Sm.
1609 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001610
1611 emitWordLE(Binary);
1612}
1613
Chris Lattner33fabd72010-02-02 21:48:51 +00001614void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001615 // Part of binary is determined by TableGn.
1616 unsigned Binary = getBinaryCodeForInstr(MI);
1617
1618 // Set the conditional execution predicate
1619 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1620
1621 unsigned OpIdx = 0;
1622
1623 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001624 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001625
1626 // Encode address base.
1627 const MachineOperand &Base = MI.getOperand(OpIdx++);
1628 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1629
1630 // If there is a non-zero immediate offset, encode it.
1631 if (Base.isReg()) {
1632 const MachineOperand &Offset = MI.getOperand(OpIdx);
1633 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1634 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1635 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001636 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001637 emitWordLE(Binary);
1638 return;
1639 }
1640 }
1641
1642 // If immediate offset is omitted, default to +0.
1643 Binary |= 1 << ARMII::U_BitShift;
1644
1645 emitWordLE(Binary);
1646}
1647
Bob Wilson87949d42010-03-17 21:16:45 +00001648void
1649ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001650 const TargetInstrDesc &TID = MI.getDesc();
1651 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1652
Evan Chengcd8e66a2008-11-11 21:48:44 +00001653 // Part of binary is determined by TableGn.
1654 unsigned Binary = getBinaryCodeForInstr(MI);
1655
1656 // Set the conditional execution predicate
1657 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1658
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001659 // Skip operand 0 of an instruction with base register update.
1660 unsigned OpIdx = 0;
1661 if (IsUpdating)
1662 ++OpIdx;
1663
Evan Chengcd8e66a2008-11-11 21:48:44 +00001664 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001665 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001666
1667 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001668 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1669 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001670
1671 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001672 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001673 Binary |= 0x1 << ARMII::W_BitShift;
1674
1675 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001676 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001677
Bob Wilsond4bfd542010-08-27 23:18:17 +00001678 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001679 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001680 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001681 const MachineOperand &MO = MI.getOperand(i);
1682 if (!MO.isReg() || MO.isImplicit())
1683 break;
1684 ++NumRegs;
1685 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001686 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1687 // Otherwise, it will be 0, in the case of 32-bit registers.
1688 if(Binary & 0x100)
1689 Binary |= NumRegs * 2;
1690 else
1691 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001692
1693 emitWordLE(Binary);
1694}
1695
Bob Wilson1a913ed2010-06-11 21:34:50 +00001696static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1697 unsigned RegD = MI.getOperand(OpIdx).getReg();
1698 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001699 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001700 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1701 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1702 return Binary;
1703}
1704
Bob Wilson5e7b6072010-06-25 22:40:46 +00001705static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1706 unsigned RegN = MI.getOperand(OpIdx).getReg();
1707 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001708 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001709 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1710 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1711 return Binary;
1712}
1713
Bob Wilson583a2a02010-06-25 21:17:19 +00001714static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1715 unsigned RegM = MI.getOperand(OpIdx).getReg();
1716 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001717 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001718 Binary |= (RegM & 0xf);
1719 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1720 return Binary;
1721}
1722
Bob Wilsond896a972010-06-28 21:12:19 +00001723/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1724/// data-processing instruction to the corresponding Thumb encoding.
1725static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1726 assert((Binary & 0xfe000000) == 0xf2000000 &&
1727 "not an ARM NEON data-processing instruction");
1728 unsigned UBit = (Binary >> 24) & 1;
1729 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1730}
1731
Bob Wilsond5a563d2010-06-29 17:34:07 +00001732void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001733 unsigned Binary = getBinaryCodeForInstr(MI);
1734
Bob Wilsond5a563d2010-06-29 17:34:07 +00001735 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1736 const TargetInstrDesc &TID = MI.getDesc();
1737 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1738 RegTOpIdx = 0;
1739 RegNOpIdx = 1;
1740 LnOpIdx = 2;
1741 } else { // ARMII::NSetLnFrm
1742 RegTOpIdx = 2;
1743 RegNOpIdx = 0;
1744 LnOpIdx = 3;
1745 }
1746
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001747 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001748 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001749
Bob Wilsond5a563d2010-06-29 17:34:07 +00001750 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001751 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001752 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001753 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001754
1755 unsigned LaneShift;
1756 if ((Binary & (1 << 22)) != 0)
1757 LaneShift = 0; // 8-bit elements
1758 else if ((Binary & (1 << 5)) != 0)
1759 LaneShift = 1; // 16-bit elements
1760 else
1761 LaneShift = 2; // 32-bit elements
1762
Bob Wilsond5a563d2010-06-29 17:34:07 +00001763 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001764 unsigned Opc1 = Lane >> 2;
1765 unsigned Opc2 = Lane & 3;
1766 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1767 Binary |= (Opc1 << 21);
1768 Binary |= (Opc2 << 5);
1769
1770 emitWordLE(Binary);
1771}
1772
Bob Wilson21773e72010-06-29 20:13:29 +00001773void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1774 unsigned Binary = getBinaryCodeForInstr(MI);
1775
1776 // Set the conditional execution predicate
1777 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1778
1779 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001780 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001781 Binary |= (RegT << ARMII::RegRdShift);
1782 Binary |= encodeNEONRn(MI, 0);
1783 emitWordLE(Binary);
1784}
1785
Bob Wilson583a2a02010-06-25 21:17:19 +00001786void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001787 unsigned Binary = getBinaryCodeForInstr(MI);
1788 // Destination register is encoded in Dd.
1789 Binary |= encodeNEONRd(MI, 0);
1790 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1791 unsigned Imm = MI.getOperand(1).getImm();
1792 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001793 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001794 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001795 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001796 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001797 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001798 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001799 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001800 emitWordLE(Binary);
1801}
1802
Bob Wilson583a2a02010-06-25 21:17:19 +00001803void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001804 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001805 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001806 // Destination register is encoded in Dd; source register in Dm.
1807 unsigned OpIdx = 0;
1808 Binary |= encodeNEONRd(MI, OpIdx++);
1809 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1810 ++OpIdx;
1811 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001812 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001813 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001814 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1815 emitWordLE(Binary);
1816}
1817
Bob Wilson5e7b6072010-06-25 22:40:46 +00001818void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1819 const TargetInstrDesc &TID = MI.getDesc();
1820 unsigned Binary = getBinaryCodeForInstr(MI);
1821 // Destination register is encoded in Dd; source registers in Dn and Dm.
1822 unsigned OpIdx = 0;
1823 Binary |= encodeNEONRd(MI, OpIdx++);
1824 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1825 ++OpIdx;
1826 Binary |= encodeNEONRn(MI, OpIdx++);
1827 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1828 ++OpIdx;
1829 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001830 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001831 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001832 // FIXME: This does not handle VMOVDneon or VMOVQ.
1833 emitWordLE(Binary);
1834}
1835
Evan Cheng7602e112008-09-02 06:52:38 +00001836#include "ARMGenCodeEmitter.inc"