blob: 5078d3925056df81ec53e03e22262e17743c6925 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
27def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>;
28
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000029def SDT_PPCvperm : SDTypeProfile<1, 3, [
30 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
31]>;
32
Chris Lattner51269842006-03-01 05:50:56 +000033//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000034// PowerPC specific DAG Nodes.
35//
36
37def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
38def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
39def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000040def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000041
Chris Lattner9c73f092005-10-25 20:55:47 +000042def PPCfsel : SDNode<"PPCISD::FSEL",
43 // Type constraint for fsel.
44 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
45 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000046
Nate Begeman993aeb22005-12-13 22:55:22 +000047def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
48def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
49def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
50def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000051
Chris Lattnerb2177b92006-03-19 06:55:52 +000052def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000053def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000054
Chris Lattner4172b102005-12-06 02:10:38 +000055// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
56// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000057def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
58def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
59def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
60
Chris Lattnerecfe55e2006-03-22 05:30:33 +000061def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
62def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
63
Chris Lattner937a79d2005-12-04 19:01:59 +000064// These are target-independent nodes, but have target-specific formats.
Chris Lattner937a79d2005-12-04 19:01:59 +000065def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>;
66def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>;
67
Evan Cheng6da8d992006-01-09 18:28:21 +000068def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag,
69 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000070
Chris Lattner47f01f12005-09-08 19:50:41 +000071//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000072// PowerPC specific transformation functions and pattern fragments.
73//
Nate Begeman8d948322005-10-19 01:12:32 +000074
Nate Begeman2d5aff72005-10-19 18:42:01 +000075def SHL32 : SDNodeXForm<imm, [{
76 // Transformation function: 31 - imm
77 return getI32Imm(31 - N->getValue());
78}]>;
79
80def SHL64 : SDNodeXForm<imm, [{
81 // Transformation function: 63 - imm
82 return getI32Imm(63 - N->getValue());
83}]>;
84
85def SRL32 : SDNodeXForm<imm, [{
86 // Transformation function: 32 - imm
87 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
88}]>;
89
90def SRL64 : SDNodeXForm<imm, [{
91 // Transformation function: 64 - imm
92 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
93}]>;
94
Chris Lattner2eb25172005-09-09 00:39:56 +000095def LO16 : SDNodeXForm<imm, [{
96 // Transformation function: get the low 16 bits.
97 return getI32Imm((unsigned short)N->getValue());
98}]>;
99
100def HI16 : SDNodeXForm<imm, [{
101 // Transformation function: shift the immediate value down into the low bits.
102 return getI32Imm((unsigned)N->getValue() >> 16);
103}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000104
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000105def HA16 : SDNodeXForm<imm, [{
106 // Transformation function: shift the immediate value down into the low bits.
107 signed int Val = N->getValue();
108 return getI32Imm((Val - (signed short)Val) >> 16);
109}]>;
110
111
Chris Lattner3e63ead2005-09-08 17:33:10 +0000112def immSExt16 : PatLeaf<(imm), [{
113 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
114 // field. Used by instructions like 'addi'.
115 return (int)N->getValue() == (short)N->getValue();
116}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000117def immZExt16 : PatLeaf<(imm), [{
118 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
119 // field. Used by instructions like 'ori'.
120 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000121}], LO16>;
122
Chris Lattner3e63ead2005-09-08 17:33:10 +0000123def imm16Shifted : PatLeaf<(imm), [{
124 // imm16Shifted predicate - True if only bits in the top 16-bits of the
125 // immediate are set. Used by instructions like 'addis'.
126 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000127}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000128
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000129// VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm.
130def VSPLT_get_imm : SDNodeXForm<build_vector, [{
131 return getI32Imm(PPC::getVSPLTImmediate(N));
132}]>;
133
134def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{
135 return PPC::isSplatShuffleMask(N);
136}], VSPLT_get_imm>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000137
Chris Lattner64b3a082006-03-24 07:48:08 +0000138def vecimm0 : PatLeaf<(build_vector), [{
139 return PPC::isZeroVector(N);
140}]>;
141
142
Chris Lattner47f01f12005-09-08 19:50:41 +0000143//===----------------------------------------------------------------------===//
144// PowerPC Flag Definitions.
145
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000146class isPPC64 { bit PPC64 = 1; }
147class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000148class isDOT {
149 list<Register> Defs = [CR0];
150 bit RC = 1;
151}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000152
Chris Lattner47f01f12005-09-08 19:50:41 +0000153
154
155//===----------------------------------------------------------------------===//
156// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000157
Chris Lattner4345a4a2005-09-14 20:53:05 +0000158def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000159 let PrintMethod = "printU5ImmOperand";
160}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000161def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000162 let PrintMethod = "printU6ImmOperand";
163}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000164def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000165 let PrintMethod = "printS16ImmOperand";
166}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000167def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000168 let PrintMethod = "printU16ImmOperand";
169}
Chris Lattner841d12d2005-10-18 16:51:22 +0000170def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
171 let PrintMethod = "printS16X4ImmOperand";
172}
Chris Lattner1e484782005-12-04 18:42:54 +0000173def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000174 let PrintMethod = "printBranchOperand";
175}
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000176def calltarget : Operand<i32> {
177 let PrintMethod = "printCallOperand";
178}
Nate Begeman422b0ce2005-11-16 00:48:01 +0000179def aaddr : Operand<i32> {
180 let PrintMethod = "printAbsAddrOperand";
181}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000182def piclabel: Operand<i32> {
183 let PrintMethod = "printPICLabel";
184}
Nate Begemaned428532004-09-04 05:00:00 +0000185def symbolHi: Operand<i32> {
186 let PrintMethod = "printSymbolHi";
187}
188def symbolLo: Operand<i32> {
189 let PrintMethod = "printSymbolLo";
190}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000191def crbitm: Operand<i8> {
192 let PrintMethod = "printcrbitm";
193}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000194// Address operands
195def memri : Operand<i32> {
196 let PrintMethod = "printMemRegImm";
197 let NumMIOperands = 2;
198 let MIOperandInfo = (ops i32imm, GPRC);
199}
200def memrr : Operand<i32> {
201 let PrintMethod = "printMemRegReg";
202 let NumMIOperands = 2;
203 let MIOperandInfo = (ops GPRC, GPRC);
204}
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000205def memrix : Operand<i32> { // memri where the imm is shifted 2 bits.
206 let PrintMethod = "printMemRegImmShifted";
207 let NumMIOperands = 2;
208 let MIOperandInfo = (ops i32imm, GPRC);
209}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000210
Chris Lattnera613d262006-01-12 02:05:36 +0000211// Define PowerPC specific addressing mode.
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000212def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>;
213def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>;
214def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000215def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000216
Evan Cheng8c75ef92005-12-14 22:07:12 +0000217//===----------------------------------------------------------------------===//
218// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000219def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000220
Chris Lattner47f01f12005-09-08 19:50:41 +0000221//===----------------------------------------------------------------------===//
222// PowerPC Instruction Definitions.
223
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000224// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000225
Chris Lattner88d211f2006-03-12 09:13:49 +0000226let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000227def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
228 "; ADJCALLSTACKDOWN",
229 [(callseq_start imm:$amt)]>;
230def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
231 "; ADJCALLSTACKUP",
232 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000233
234def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
235 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000236}
Chris Lattner6e61ca62005-10-25 21:03:41 +0000237def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC",
238 [(set GPRC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000239def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000240 [(set F8RC:$rD, (undef))]>;
Chris Lattnera17409d2006-03-19 05:43:01 +0000241def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000242 [(set F4RC:$rD, (undef))]>;
Chris Lattner528180e2006-03-19 06:10:09 +0000243def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC",
244 [(set VRRC:$rD, (v4f32 (undef)))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000245
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000246// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
247// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000248let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
249 PPC970_Single = 1 in {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000250 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000251 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000252 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000253 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000254 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000255 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000256}
257
Chris Lattner88d211f2006-03-12 09:13:49 +0000258let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000259 let isReturn = 1 in
260 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000261 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000262}
263
Chris Lattner7a823bd2005-02-15 20:26:49 +0000264let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000265 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
266 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000267
Chris Lattner88d211f2006-03-12 09:13:49 +0000268let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
269 noResults = 1, PPC970_Unit = 7 in {
Nate Begeman81e80972006-03-17 01:40:33 +0000270 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true),
Chris Lattner3075a4e2005-10-25 20:58:43 +0000271 "; COND_BRANCH", []>;
Chris Lattner1e484782005-12-04 18:42:54 +0000272 def B : IForm<18, 0, 0, (ops target:$dst),
273 "b $dst", BrB,
274 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000275
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000276 // FIXME: 4*CR# needs to be added to the BI field!
277 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000278 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000279 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000280 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000281 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000282 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000283 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000284 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000285 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000286 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000287 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000288 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000289 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000290 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
291 "bun $crS, $block", BrB>;
292 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
293 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000294}
295
Chris Lattner88d211f2006-03-12 09:13:49 +0000296let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000297 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000298 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
299 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000300 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000301 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000302 CR0,CR1,CR5,CR6,CR7] in {
303 // Convenient aliases for call instructions
Chris Lattner1e484782005-12-04 18:42:54 +0000304 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
305 "bl $func", BrB, []>;
306 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
307 "bla $func", BrB, []>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000308 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
309 []>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000310}
311
Nate Begeman07aada82004-08-30 02:28:06 +0000312// D-Form instructions. Most instructions that perform an operation on a
313// register and an immediate are of this type.
314//
Chris Lattner88d211f2006-03-12 09:13:49 +0000315let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000316def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
317 "lbz $rD, $src", LdStGeneral,
318 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
319def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
320 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000321 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
322 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000323def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
324 "lhz $rD, $src", LdStGeneral,
325 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000326def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
327 "lwz $rD, $src", LdStGeneral,
328 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000329def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000330 "lwzu $rD, $disp($rA)", LdStGeneral,
331 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000332}
Chris Lattner88d211f2006-03-12 09:13:49 +0000333let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000334def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000335 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000336 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000337def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000338 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000339 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
340 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000341def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000342 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000343 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000344def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000345 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000346 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000347def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000348 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000349 [(set GPRC:$rD, (add GPRC:$rA,
350 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000351def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000352 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000353 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000354def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000355 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000356 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000357def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000358 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000359 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000360def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000361 "lis $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000362 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000363}
364let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000365def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
366 "stb $rS, $src", LdStGeneral,
367 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
368def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
369 "sth $rS, $src", LdStGeneral,
370 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
371def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
372 "stw $rS, $src", LdStGeneral,
373 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000374def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000375 "stwu $rS, $disp($rA)", LdStGeneral,
376 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000377}
Chris Lattner88d211f2006-03-12 09:13:49 +0000378let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000379def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000380 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000381 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
382 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000383def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "andis. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000385 [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>,
386 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000387def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000388 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000389 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000390def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000391 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000392 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000395 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000396def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner4345a4a2005-09-14 20:53:05 +0000398 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000399def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
400 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000401def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000402 "cmpi $crD, $L, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000403def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000404 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000405def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000406 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Chris Lattner57226fb2005-04-19 04:59:28 +0000407def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000408 "cmpli $dst, $size, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000409def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000410 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000411def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000412 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000413}
414let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000415def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
416 "lfs $rD, $src", LdStLFDU,
417 [(set F4RC:$rD, (load iaddr:$src))]>;
418def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
419 "lfd $rD, $src", LdStLFD,
420 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000421}
Chris Lattner88d211f2006-03-12 09:13:49 +0000422let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000423def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
424 "stfs $rS, $dst", LdStUX,
425 [(store F4RC:$rS, iaddr:$dst)]>;
426def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
427 "stfd $rS, $dst", LdStUX,
428 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000429}
Nate Begemaned428532004-09-04 05:00:00 +0000430
431// DS-Form instructions. Load/Store instructions available in PPC-64
432//
Chris Lattner88d211f2006-03-12 09:13:49 +0000433let isLoad = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000434def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000435 "lwa $rT, $DS($rA)", LdStLWA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000436 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattner841d12d2005-10-18 16:51:22 +0000437def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000438 "ld $rT, $DS($rA)", LdStLD,
439 []>, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000440}
Chris Lattner88d211f2006-03-12 09:13:49 +0000441let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000442def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000443 "std $rT, $DS($rA)", LdStSTD,
444 []>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000445
446// STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register.
447def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst),
448 "std $rT, $dst", LdStSTD,
449 [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64;
450def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst),
451 "stdx $rT, $dst", LdStSTD,
452 [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64,
453 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000454}
Nate Begemanc3306122004-08-21 05:56:39 +0000455
Nate Begeman07aada82004-08-30 02:28:06 +0000456// X-Form instructions. Most instructions that perform an operation on a
457// register and another register are of this type.
458//
Chris Lattner88d211f2006-03-12 09:13:49 +0000459let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000460def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
461 "lbzx $rD, $src", LdStGeneral,
462 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
463def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
464 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000465 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
466 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000467def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
468 "lhzx $rD, $src", LdStGeneral,
469 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
470def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src),
471 "lwax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000472 [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64,
473 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000474def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
475 "lwzx $rD, $src", LdStGeneral,
476 [(set GPRC:$rD, (load xaddr:$src))]>;
477def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src),
478 "ldx $rD, $src", LdStLD,
479 [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000480def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src),
481 "lvebx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000482 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000483def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src),
484 "lvehx $vD, $src", LdStGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000485 []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000486def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src),
487 "lvewx $vD, $src", LdStGeneral,
488 [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000489def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src),
490 "lvx $vD, $src", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000491 [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000492}
Nate Begeman09761222005-12-09 23:54:18 +0000493def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
494 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000495 []>, PPC970_Unit_LSU;
Nate Begeman09761222005-12-09 23:54:18 +0000496def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA),
497 "lvsl $vD, $base, $rA", LdStGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000498 []>, PPC970_Unit_LSU;
499let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000500def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000501 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000502 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000503def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000504 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000505 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000506def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000507 "and. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000508 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000509def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000510 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000511 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000512def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000513 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000514 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000515def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000516 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000517 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000518def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000520 []>;
521def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "or $rA, $rS, $rB", IntGeneral,
Nate Begeman8d948322005-10-19 01:12:32 +0000523 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000524def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000525 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000526 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000527def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000528 "or. $rA, $rS, $rB", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000529 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000530def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000531 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000532 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
533def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000534 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000535 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000536def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000537 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000538 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000539def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000540 "sld $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000541 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000542def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000543 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000544 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000545def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000546 "srd $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000547 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000548def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000549 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000550 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000551def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000552 "srad $rA, $rS, $rB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000553 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000554def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000555 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000556 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000557}
558let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000559def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
560 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000561 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
562 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000563def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
564 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000565 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
566 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000567def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
568 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000569 [(store GPRC:$rS, xaddr:$dst)]>,
570 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000571def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000572 "stwux $rS, $rA, $rB", LdStGeneral,
573 []>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000574def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000575 "stdx $rS, $rA, $rB", LdStSTD,
Chris Lattnerfd977342006-03-13 05:15:10 +0000576 []>, isPPC64, PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000577def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000578 "stdux $rS, $rA, $rB", LdStSTD,
579 []>, isPPC64;
Nate Begemane4f17a52005-11-23 05:29:52 +0000580def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000581 "stvebx $rS, $rA, $rB", LdStGeneral,
582 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000583def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000584 "stvehx $rS, $rA, $rB", LdStGeneral,
585 []>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000586def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000587 "stvewx $rS, $rA, $rB", LdStGeneral,
588 []>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000589def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst),
590 "stvx $rS, $dst", LdStGeneral,
Nate Begemanb73628b2005-12-30 00:12:56 +0000591 [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000592}
Chris Lattner88d211f2006-03-12 09:13:49 +0000593let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000594def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000595 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000596 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000597def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000598 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000599 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000600def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000601 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000602 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000603def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000604 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000605 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Nate Begeman01595c52005-11-26 22:39:34 +0000606def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS),
607 "extsw $rA, $rS", IntGeneral,
608 [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000609/// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers.
610def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
611 "extsw $rA, $rS", IntGeneral,
612 [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64;
613
Chris Lattnere19d0b12005-04-19 04:51:30 +0000614def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000615 "cmp $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000616def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000617 "cmpl $crD, $long, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000618def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000619 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000620def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000621 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000622def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000623 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000624def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000626}
627let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000628//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000629// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000630def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000632def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000633 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000634}
635let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000636def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
637 "lfsx $frD, $src", LdStLFDU,
638 [(set F4RC:$frD, (load xaddr:$src))]>;
639def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
640 "lfdx $frD, $src", LdStLFDU,
641 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000642}
Chris Lattner88d211f2006-03-12 09:13:49 +0000643let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000644def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000645 "fcfid $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000646 [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000647def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000648 "fctidz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000649 [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000650def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000651 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000652 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000653def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000654 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000655 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000656def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000657 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000658 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
659def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000660 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000661 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000662}
Chris Lattner919c0322005-10-01 01:35:02 +0000663
664/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000665///
666/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000667/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000668/// that they will fill slots (which could cause the load of a LSU reject to
669/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000670def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000671 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000672 []>, // (set F4RC:$frD, F4RC:$frB)
673 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000674def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000675 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000676 []>, // (set F8RC:$frD, F8RC:$frB)
677 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000678def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000679 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000680 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
681 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000682
Chris Lattner88d211f2006-03-12 09:13:49 +0000683let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000684// These are artificially split into two different forms, for 4/8 byte FP.
685def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000686 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000687 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
688def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000689 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000690 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
691def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000692 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000693 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
694def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000695 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000696 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
697def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000698 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000699 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
700def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000701 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000702 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000703}
Chris Lattner919c0322005-10-01 01:35:02 +0000704
Chris Lattner88d211f2006-03-12 09:13:49 +0000705let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000706def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000707 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000708 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000709def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
710 "stfsx $frS, $dst", LdStUX,
711 [(store F4RC:$frS, xaddr:$dst)]>;
712def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
713 "stfdx $frS, $dst", LdStUX,
714 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000715}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000716
Nate Begeman07aada82004-08-30 02:28:06 +0000717// XL-Form instructions. condition register logical ops.
718//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000719def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000720 "mcrf $BF, $BFA", BrMCR>,
721 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000722
Chris Lattner88d211f2006-03-12 09:13:49 +0000723// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000724//
Chris Lattner88d211f2006-03-12 09:13:49 +0000725def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
726 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000727def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
728 PPC970_DGroup_First, PPC970_Unit_FXU;
729
730def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
731 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner88d211f2006-03-12 09:13:49 +0000732def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
733 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000734
735// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
736// a GPR on the PPC970. As such, copies in and out have the same performance
737// characteristics as an OR instruction.
738def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
739 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000740 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000741def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
742 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000743 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000744
Chris Lattner88d211f2006-03-12 09:13:49 +0000745def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
746 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000747def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000748 "mtcrf $FXM, $rS", BrMCRX>,
749 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000750def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000751 "mfcr $rT, $FXM", SprMFCR>,
752 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000753
Nate Begeman07aada82004-08-30 02:28:06 +0000754// XS-Form instructions. Just 'sradi'
755//
Chris Lattner88d211f2006-03-12 09:13:49 +0000756let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000757def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000758 "sradi $rA, $rS, $SH", IntRotateD>, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000759
760// XO-Form instructions. Arithmetic instructions that can set overflow bit
761//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000762def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000763 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000764 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000765def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000766 "add $rT, $rA, $rB", IntGeneral,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000767 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000768def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000769 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000770 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
771 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000772def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000773 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000774 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000775def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000776 "divd $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000777 [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000778 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000779def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "divdu $rT, $rA, $rB", IntDivD,
Chris Lattner88d211f2006-03-12 09:13:49 +0000781 [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64,
Chris Lattnerfd977342006-03-13 05:15:10 +0000782 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000783def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000784 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000785 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000786 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000787def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000788 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000789 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000790 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Nate Begeman12a92342005-10-20 07:51:08 +0000791def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
792 "mulhd $rT, $rA, $rB", IntMulHW,
793 [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>;
794def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
795 "mulhdu $rT, $rA, $rB", IntMulHWU,
796 [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000797def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000799 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000800def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000801 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000802 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Nate Begeman12a92342005-10-20 07:51:08 +0000803def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000804 "mulld $rT, $rA, $rB", IntMulHD,
Nate Begeman12a92342005-10-20 07:51:08 +0000805 [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000806def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000808 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000809def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000810 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000811 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000812def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000813 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000814 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
815 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000816def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000817 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000818 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000819def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000821 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000822def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000823 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000824 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000825def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000826 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000827 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000828def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
829 "subfme $rT, $rA", IntGeneral,
830 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000831def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000833 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000834}
Nate Begeman07aada82004-08-30 02:28:06 +0000835
836// A-Form instructions. Most of the instructions executed in the FPU are of
837// this type.
838//
Chris Lattner88d211f2006-03-12 09:13:49 +0000839let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000840def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000841 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000843 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000844 F8RC:$FRB))]>,
845 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000846def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000847 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000848 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000849 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000850 F4RC:$FRB))]>,
851 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000852def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000853 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000854 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000855 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000856 F8RC:$FRB))]>,
857 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000858def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000859 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000860 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000861 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000862 F4RC:$FRB))]>,
863 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000864def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000865 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000866 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000867 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000868 F8RC:$FRB)))]>,
869 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000870def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000871 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000872 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000873 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000874 F4RC:$FRB)))]>,
875 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000876def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000877 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000878 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000879 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000880 F8RC:$FRB)))]>,
881 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000882def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000883 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000884 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000885 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000886 F4RC:$FRB)))]>,
887 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000888// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
889// having 4 of these, force the comparison to always be an 8-byte double (code
890// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000891// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000892def FSELD : AForm_1<63, 23,
893 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000894 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000895 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000896def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000897 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000898 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000899 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000900def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000901 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000902 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000903 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000904def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000905 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000906 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000907 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000908def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000909 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000910 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000911 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000912def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000913 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000914 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000915 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000916def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000917 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000918 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000919 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000920def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000921 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000922 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000923 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000924def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000925 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000926 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000927 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000928def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000929 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000930 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000931 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000932}
Nate Begeman07aada82004-08-30 02:28:06 +0000933
Chris Lattner88d211f2006-03-12 09:13:49 +0000934let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000935// M-Form instructions. rotate and mask instructions.
936//
Chris Lattner043870d2005-09-09 18:17:41 +0000937let isTwoAddress = 1, isCommutable = 1 in {
938// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000939def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000940 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000941 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000942 []>, PPC970_DGroup_Cracked;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000943def RLDIMI : MDForm_1<30, 3,
944 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "rldimi $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000946 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000947}
Chris Lattner14522e32005-04-19 05:21:30 +0000948def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000949 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000950 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000951 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000952def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000953 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000955 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000956def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000957 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000959 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000960
961// MD-Form instructions. 64 bit rotate instructions.
962//
Chris Lattner14522e32005-04-19 05:21:30 +0000963def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000964 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Jim Laskey53842142005-10-19 19:51:16 +0000965 "rldicl $rA, $rS, $SH, $MB", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000966 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000967def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000968 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000969 "rldicr $rA, $rS, $SH, $ME", IntRotateD,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000970 []>, isPPC64;
Chris Lattner88d211f2006-03-12 09:13:49 +0000971}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000972
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000973
Chris Lattner88d211f2006-03-12 09:13:49 +0000974let PPC970_Unit = 5 in { // VALU Operations.
Nate Begemane4f17a52005-11-23 05:29:52 +0000975// VA-Form instructions. 3-input AltiVec ops.
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000976def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begeman9b14f662005-11-29 08:04:45 +0000977 "vmaddfp $vD, $vA, $vC, $vB", VecFP,
978 [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC),
Nate Begemana07da922005-12-14 22:54:33 +0000979 VRRC:$vB))]>,
980 Requires<[FPContractions]>;
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000981def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Nate Begemana07da922005-12-14 22:54:33 +0000982 "vnmsubfp $vD, $vA, $vC, $vB", VecFP,
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000983 [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC),
984 VRRC:$vB)))]>,
Nate Begemana07da922005-12-14 22:54:33 +0000985 Requires<[FPContractions]>;
Nate Begemane4f17a52005-11-23 05:29:52 +0000986
Chris Lattnereb8b09f2006-03-22 01:44:36 +0000987def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB),
Chris Lattner8edd11f2006-03-24 18:24:43 +0000988 "vperm $vD, $vA, $vB, $vC", VecPerm,
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000989 [(set VRRC:$vD,
Chris Lattner8edd11f2006-03-24 18:24:43 +0000990 (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>;
Chris Lattnerabdff1e2006-03-20 01:00:56 +0000991
992
Nate Begemane4f17a52005-11-23 05:29:52 +0000993// VX-Form instructions. AltiVec arithmetic ops.
994def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
995 "vaddfp $vD, $vA, $vB", VecFP,
Nate Begeman9b14f662005-11-29 08:04:45 +0000996 [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>;
Nate Begemanb73628b2005-12-30 00:12:56 +0000997def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
998 "vadduwm $vD, $vA, $vB", VecGeneral,
Chris Lattner32f57d92006-03-20 17:51:58 +0000999 [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>;
Nate Begemane4f17a52005-11-23 05:29:52 +00001000def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1001 "vcfsx $vD, $vB, $UIMM", VecFP,
1002 []>;
1003def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1004 "vcfux $vD, $vB, $UIMM", VecFP,
1005 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001006def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1007 "vctsxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +00001008 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001009def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1010 "vctuxs $vD, $vB, $UIMM", VecFP,
Nate Begemane4f17a52005-11-23 05:29:52 +00001011 []>;
Nate Begeman9b14f662005-11-29 08:04:45 +00001012def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB),
1013 "vexptefp $vD, $vB", VecFP,
1014 []>;
1015def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB),
1016 "vlogefp $vD, $vB", VecFP,
1017 []>;
1018def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1019 "vmaxfp $vD, $vA, $vB", VecFP,
1020 []>;
1021def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1022 "vminfp $vD, $vA, $vB", VecFP,
1023 []>;
1024def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB),
1025 "vrefp $vD, $vB", VecFP,
1026 []>;
1027def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB),
1028 "vrfim $vD, $vB", VecFP,
1029 []>;
1030def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB),
1031 "vrfin $vD, $vB", VecFP,
1032 []>;
1033def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB),
1034 "vrfip $vD, $vB", VecFP,
1035 []>;
1036def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB),
1037 "vrfiz $vD, $vB", VecFP,
1038 []>;
1039def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB),
1040 "vrsqrtefp $vD, $vB", VecFP,
1041 []>;
1042def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1043 "vsubfp $vD, $vA, $vB", VecFP,
1044 [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001045def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1046 "vor $vD, $vA, $vB", VecFP,
1047 []>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001048def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB),
1049 "vxor $vD, $vA, $vB", VecFP,
1050 []>;
Chris Lattner556aae02006-03-20 04:47:33 +00001051
Chris Lattner08e25de2006-03-20 05:05:55 +00001052def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001053 "vspltb $vD, $vB, $UIMM", VecPerm,
1054 []>;
Chris Lattner08e25de2006-03-20 05:05:55 +00001055def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
Chris Lattner556aae02006-03-20 04:47:33 +00001056 "vsplth $vD, $vB, $UIMM", VecPerm,
1057 []>;
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001058
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001059def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB),
1060 "vspltw $vD, $vB, $UIMM", VecPerm,
Evan Chenge63d7462006-03-20 08:14:16 +00001061 [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef),
1062 VSPLT_shuffle_mask:$UIMM))]>;
Chris Lattnerdd4d2d02006-03-20 06:51:10 +00001063 // FIXME: ALSO ADD SUPPORT FOR v4i32!
Nate Begeman3fb68772005-12-14 00:34:09 +00001064
1065// VX-Form Pseudo Instructions
1066
1067def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD),
1068 "vxor $vD, $vD, $vD", VecFP,
Chris Lattner64b3a082006-03-24 07:48:08 +00001069 [(set VRRC:$vD, (v4f32 vecimm0))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001070}
Nate Begemane4f17a52005-11-23 05:29:52 +00001071
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001072
Chris Lattner2eb25172005-09-09 00:39:56 +00001073//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001074// DWARF Pseudo Instructions
1075//
1076
Jim Laskeyabf6d172006-01-05 01:25:28 +00001077def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
1078 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001079 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001080 (i32 imm:$file))]>;
1081
1082def DWARF_LABEL : Pseudo<(ops i32imm:$id),
1083 "\nLdebug_loc$id:",
1084 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001085
1086//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001087// PowerPC Instruction Patterns
1088//
1089
Chris Lattner30e21a42005-09-26 22:20:16 +00001090// Arbitrary immediate support. Implement in terms of LIS/ORI.
1091def : Pat<(i32 imm:$imm),
1092 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001093
1094// Implement the 'not' operation with the NOR instruction.
1095def NOT : Pat<(not GPRC:$in),
1096 (NOR GPRC:$in, GPRC:$in)>;
1097
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001098// ADD an arbitrary immediate.
1099def : Pat<(add GPRC:$in, imm:$imm),
1100 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1101// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001102def : Pat<(or GPRC:$in, imm:$imm),
1103 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001104// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001105def : Pat<(xor GPRC:$in, imm:$imm),
1106 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001107// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001108def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001109 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001110
Chris Lattnere5cf1222006-01-09 23:20:37 +00001111// Return void support.
1112def : Pat<(ret), (BLR)>;
1113
1114// 64-bit support
Nate Begemanf492f992005-12-16 09:19:13 +00001115def : Pat<(i64 (zext GPRC:$in)),
Chris Lattnerf6cd1472005-10-19 04:32:04 +00001116 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001117def : Pat<(i64 (anyext GPRC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001118 (OR4To8 GPRC:$in, GPRC:$in)>;
Nate Begemanf492f992005-12-16 09:19:13 +00001119def : Pat<(i32 (trunc G8RC:$in)),
Chris Lattner8be1fa52005-10-19 01:38:02 +00001120 (OR8To4 G8RC:$in, G8RC:$in)>;
1121
Nate Begeman2d5aff72005-10-19 18:42:01 +00001122// SHL
Chris Lattnerbd059822005-12-05 02:34:05 +00001123def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001124 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001125def : Pat<(shl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001126 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
1127// SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001128def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001129 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001130def : Pat<(srl G8RC:$in, (i64 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001131 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
1132
Nate Begeman35ef9132006-01-11 21:21:00 +00001133// ROTL
1134def : Pat<(rotl GPRC:$in, GPRC:$sh),
1135 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1136def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1137 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1138
Chris Lattner860e8862005-11-17 07:30:41 +00001139// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001140def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1141def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1142def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1143def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001144def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1145 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001146def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1147 (ADDIS GPRC:$in, tconstpool:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001148
Nate Begeman3fb68772005-12-14 00:34:09 +00001149def : Pat<(fmul VRRC:$vA, VRRC:$vB),
Chris Lattner8593f982006-03-21 00:51:38 +00001150 (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>;
Nate Begeman3fb68772005-12-14 00:34:09 +00001151
Nate Begemana07da922005-12-14 22:54:33 +00001152// Fused negative multiply subtract, alternate pattern
1153def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1154 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1155 Requires<[FPContractions]>;
1156def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1157 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1158 Requires<[FPContractions]>;
1159
Nate Begeman993aeb22005-12-13 22:55:22 +00001160// Fused multiply add and multiply sub for packed float. These are represented
1161// separately from the real instructions above, for operations that must have
1162// the additional precision, such as Newton-Rhapson (used by divide, sqrt)
1163def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C),
1164 (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1165def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C),
1166 (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>;
1167
Chris Lattner4172b102005-12-06 02:10:38 +00001168// Standard shifts. These are represented separately from the real shifts above
1169// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1170// amounts.
1171def : Pat<(sra GPRC:$rS, GPRC:$rB),
1172 (SRAW GPRC:$rS, GPRC:$rB)>;
1173def : Pat<(srl GPRC:$rS, GPRC:$rB),
1174 (SRW GPRC:$rS, GPRC:$rB)>;
1175def : Pat<(shl GPRC:$rS, GPRC:$rB),
1176 (SLW GPRC:$rS, GPRC:$rB)>;
1177
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001178def : Pat<(i32 (zextload iaddr:$src, i1)),
1179 (LBZ iaddr:$src)>;
1180def : Pat<(i32 (zextload xaddr:$src, i1)),
1181 (LBZX xaddr:$src)>;
1182def : Pat<(i32 (extload iaddr:$src, i1)),
1183 (LBZ iaddr:$src)>;
1184def : Pat<(i32 (extload xaddr:$src, i1)),
1185 (LBZX xaddr:$src)>;
1186def : Pat<(i32 (extload iaddr:$src, i8)),
1187 (LBZ iaddr:$src)>;
1188def : Pat<(i32 (extload xaddr:$src, i8)),
1189 (LBZX xaddr:$src)>;
1190def : Pat<(i32 (extload iaddr:$src, i16)),
1191 (LHZ iaddr:$src)>;
1192def : Pat<(i32 (extload xaddr:$src, i16)),
1193 (LHZX xaddr:$src)>;
1194def : Pat<(f64 (extload iaddr:$src, f32)),
1195 (FMRSD (LFS iaddr:$src))>;
1196def : Pat<(f64 (extload xaddr:$src, f32)),
1197 (FMRSD (LFSX xaddr:$src))>;
1198
Nate Begemanb73628b2005-12-30 00:12:56 +00001199def : Pat<(v4i32 (load xoaddr:$src)),
1200 (v4i32 (LVX xoaddr:$src))>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001201def : Pat<(v16i8 (load xoaddr:$src)),
1202 (v16i8 (LVX xoaddr:$src))>;
1203
1204
Chris Lattner32f57d92006-03-20 17:51:58 +00001205def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM),
1206 (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>;
1207
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +00001208def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC),
1209 (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>;
1210
Nate Begemanb73628b2005-12-30 00:12:56 +00001211def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst),
1212 (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>;
Chris Lattnerb2177b92006-03-19 06:55:52 +00001213def : Pat<(v4i32 (PPClve_x xoaddr:$src)),
1214 (v4i32 (LVEWX xoaddr:$src))>;
Nate Begemanb73628b2005-12-30 00:12:56 +00001215
Chris Lattner528180e2006-03-19 06:10:09 +00001216def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>;
Chris Lattner64b3a082006-03-24 07:48:08 +00001217def : Pat<(v4i32 vecimm0), (v4i32 (V_SET0))>;
Chris Lattner528180e2006-03-19 06:10:09 +00001218
Chris Lattnerdc6af722006-03-23 19:54:27 +00001219// bit_convert
1220def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>;
1221def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>;
Chris Lattner335fd3c2006-03-16 20:03:58 +00001222
Chris Lattnerea874f32005-09-24 00:41:58 +00001223// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +00001224/*
Chris Lattnerc36d0652005-09-14 18:18:39 +00001225def : Pattern<(xor GPRC:$in, imm:$imm),
1226 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
1227 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +00001228*/
Chris Lattnerc36d0652005-09-14 18:18:39 +00001229