Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 1 | //===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | f379997 | 2005-10-14 23:40:39 +0000 | [diff] [blame] | 15 | include "PPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 17 | //===----------------------------------------------------------------------===// |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 18 | // PowerPC specific type constraints. |
| 19 | // |
| 20 | def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx |
| 21 | SDTCisVT<0, f64>, SDTCisPtrTy<1> |
| 22 | ]>; |
| 23 | def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl |
| 24 | SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32> |
| 25 | ]>; |
| 26 | def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 27 | def SDT_PPCRetFlag : SDTypeProfile<0, 0, []>; |
| 28 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 29 | def SDT_PPCvperm : SDTypeProfile<1, 3, [ |
| 30 | SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2> |
| 31 | ]>; |
| 32 | |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 33 | //===----------------------------------------------------------------------===// |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 34 | // PowerPC specific DAG Nodes. |
| 35 | // |
| 36 | |
| 37 | def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>; |
| 38 | def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>; |
| 39 | def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>; |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 40 | def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>; |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 41 | |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 42 | def PPCfsel : SDNode<"PPCISD::FSEL", |
| 43 | // Type constraint for fsel. |
| 44 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>, |
| 45 | SDTCisFP<0>, SDTCisVT<1, f64>]>, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 46 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 47 | def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>; |
| 48 | def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>; |
| 49 | def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>; |
| 50 | def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 51 | |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 52 | def PPClve_x : SDNode<"PPCISD::LVE_X", SDTLoad, [SDNPHasChain]>; |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 53 | def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 54 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 55 | // These nodes represent the 32-bit PPC shifts that operate on 6-bit shift |
| 56 | // amounts. These nodes are generated by the multi-precision shift code. |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 57 | def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>; |
| 58 | def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>; |
| 59 | def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>; |
| 60 | |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 61 | def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>; |
| 62 | def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>; |
| 63 | |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 64 | // These are target-independent nodes, but have target-specific formats. |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 65 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,[SDNPHasChain]>; |
| 66 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,[SDNPHasChain]>; |
| 67 | |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 68 | def retflag : SDNode<"PPCISD::RET_FLAG", SDT_PPCRetFlag, |
| 69 | [SDNPHasChain, SDNPOptInFlag]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 70 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 71 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 72 | // PowerPC specific transformation functions and pattern fragments. |
| 73 | // |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 74 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 75 | def SHL32 : SDNodeXForm<imm, [{ |
| 76 | // Transformation function: 31 - imm |
| 77 | return getI32Imm(31 - N->getValue()); |
| 78 | }]>; |
| 79 | |
| 80 | def SHL64 : SDNodeXForm<imm, [{ |
| 81 | // Transformation function: 63 - imm |
| 82 | return getI32Imm(63 - N->getValue()); |
| 83 | }]>; |
| 84 | |
| 85 | def SRL32 : SDNodeXForm<imm, [{ |
| 86 | // Transformation function: 32 - imm |
| 87 | return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0); |
| 88 | }]>; |
| 89 | |
| 90 | def SRL64 : SDNodeXForm<imm, [{ |
| 91 | // Transformation function: 64 - imm |
| 92 | return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0); |
| 93 | }]>; |
| 94 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 95 | def LO16 : SDNodeXForm<imm, [{ |
| 96 | // Transformation function: get the low 16 bits. |
| 97 | return getI32Imm((unsigned short)N->getValue()); |
| 98 | }]>; |
| 99 | |
| 100 | def HI16 : SDNodeXForm<imm, [{ |
| 101 | // Transformation function: shift the immediate value down into the low bits. |
| 102 | return getI32Imm((unsigned)N->getValue() >> 16); |
| 103 | }]>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 104 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 105 | def HA16 : SDNodeXForm<imm, [{ |
| 106 | // Transformation function: shift the immediate value down into the low bits. |
| 107 | signed int Val = N->getValue(); |
| 108 | return getI32Imm((Val - (signed short)Val) >> 16); |
| 109 | }]>; |
| 110 | |
| 111 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 112 | def immSExt16 : PatLeaf<(imm), [{ |
| 113 | // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended |
| 114 | // field. Used by instructions like 'addi'. |
| 115 | return (int)N->getValue() == (short)N->getValue(); |
| 116 | }]>; |
Chris Lattner | bfde080 | 2005-09-08 17:40:49 +0000 | [diff] [blame] | 117 | def immZExt16 : PatLeaf<(imm), [{ |
| 118 | // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended |
| 119 | // field. Used by instructions like 'ori'. |
| 120 | return (unsigned)N->getValue() == (unsigned short)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 121 | }], LO16>; |
| 122 | |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 123 | def imm16Shifted : PatLeaf<(imm), [{ |
| 124 | // imm16Shifted predicate - True if only bits in the top 16-bits of the |
| 125 | // immediate are set. Used by instructions like 'addis'. |
| 126 | return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue(); |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 127 | }], HI16>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 129 | // VSPLT_get_imm xform function: convert vector_shuffle mask to VSPLT* imm. |
| 130 | def VSPLT_get_imm : SDNodeXForm<build_vector, [{ |
| 131 | return getI32Imm(PPC::getVSPLTImmediate(N)); |
| 132 | }]>; |
| 133 | |
| 134 | def VSPLT_shuffle_mask : PatLeaf<(build_vector), [{ |
| 135 | return PPC::isSplatShuffleMask(N); |
| 136 | }], VSPLT_get_imm>; |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 137 | |
Chris Lattner | 64b3a08 | 2006-03-24 07:48:08 +0000 | [diff] [blame] | 138 | def vecimm0 : PatLeaf<(build_vector), [{ |
| 139 | return PPC::isZeroVector(N); |
| 140 | }]>; |
| 141 | |
| 142 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 143 | //===----------------------------------------------------------------------===// |
| 144 | // PowerPC Flag Definitions. |
| 145 | |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 146 | class isPPC64 { bit PPC64 = 1; } |
| 147 | class isVMX { bit VMX = 1; } |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 148 | class isDOT { |
| 149 | list<Register> Defs = [CR0]; |
| 150 | bit RC = 1; |
| 151 | } |
Chris Lattner | 0bdc6f1 | 2005-04-19 04:32:54 +0000 | [diff] [blame] | 152 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 153 | |
| 154 | |
| 155 | //===----------------------------------------------------------------------===// |
| 156 | // PowerPC Operand Definitions. |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 157 | |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 158 | def u5imm : Operand<i32> { |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 159 | let PrintMethod = "printU5ImmOperand"; |
| 160 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 161 | def u6imm : Operand<i32> { |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 162 | let PrintMethod = "printU6ImmOperand"; |
| 163 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 164 | def s16imm : Operand<i32> { |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 165 | let PrintMethod = "printS16ImmOperand"; |
| 166 | } |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 167 | def u16imm : Operand<i32> { |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 168 | let PrintMethod = "printU16ImmOperand"; |
| 169 | } |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 170 | def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing. |
| 171 | let PrintMethod = "printS16X4ImmOperand"; |
| 172 | } |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 173 | def target : Operand<OtherVT> { |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 174 | let PrintMethod = "printBranchOperand"; |
| 175 | } |
Chris Lattner | 3e7f86a | 2005-11-17 19:16:08 +0000 | [diff] [blame] | 176 | def calltarget : Operand<i32> { |
| 177 | let PrintMethod = "printCallOperand"; |
| 178 | } |
Nate Begeman | 422b0ce | 2005-11-16 00:48:01 +0000 | [diff] [blame] | 179 | def aaddr : Operand<i32> { |
| 180 | let PrintMethod = "printAbsAddrOperand"; |
| 181 | } |
Nate Begeman | b7a8f2c | 2004-09-02 08:13:00 +0000 | [diff] [blame] | 182 | def piclabel: Operand<i32> { |
| 183 | let PrintMethod = "printPICLabel"; |
| 184 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 185 | def symbolHi: Operand<i32> { |
| 186 | let PrintMethod = "printSymbolHi"; |
| 187 | } |
| 188 | def symbolLo: Operand<i32> { |
| 189 | let PrintMethod = "printSymbolLo"; |
| 190 | } |
Nate Begeman | adeb43d | 2005-07-20 22:42:00 +0000 | [diff] [blame] | 191 | def crbitm: Operand<i8> { |
| 192 | let PrintMethod = "printcrbitm"; |
| 193 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 194 | // Address operands |
| 195 | def memri : Operand<i32> { |
| 196 | let PrintMethod = "printMemRegImm"; |
| 197 | let NumMIOperands = 2; |
| 198 | let MIOperandInfo = (ops i32imm, GPRC); |
| 199 | } |
| 200 | def memrr : Operand<i32> { |
| 201 | let PrintMethod = "printMemRegReg"; |
| 202 | let NumMIOperands = 2; |
| 203 | let MIOperandInfo = (ops GPRC, GPRC); |
| 204 | } |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 205 | def memrix : Operand<i32> { // memri where the imm is shifted 2 bits. |
| 206 | let PrintMethod = "printMemRegImmShifted"; |
| 207 | let NumMIOperands = 2; |
| 208 | let MIOperandInfo = (ops i32imm, GPRC); |
| 209 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 210 | |
Chris Lattner | a613d26 | 2006-01-12 02:05:36 +0000 | [diff] [blame] | 211 | // Define PowerPC specific addressing mode. |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 212 | def iaddr : ComplexPattern<i32, 2, "SelectAddrImm", []>; |
| 213 | def xaddr : ComplexPattern<i32, 2, "SelectAddrIdx", []>; |
| 214 | def xoaddr : ComplexPattern<i32, 2, "SelectAddrIdxOnly",[]>; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 215 | def ixaddr : ComplexPattern<i32, 2, "SelectAddrImmShift", []>; // "std" |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 216 | |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 217 | //===----------------------------------------------------------------------===// |
| 218 | // PowerPC Instruction Predicate Definitions. |
Evan Cheng | 6a3bfd9 | 2005-12-20 20:08:53 +0000 | [diff] [blame] | 219 | def FPContractions : Predicate<"!NoExcessFPPrecision">; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 220 | |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 221 | //===----------------------------------------------------------------------===// |
| 222 | // PowerPC Instruction Definitions. |
| 223 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 224 | // Pseudo-instructions: |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 225 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 226 | let hasCtrlDep = 1 in { |
Chris Lattner | 937a79d | 2005-12-04 19:01:59 +0000 | [diff] [blame] | 227 | def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), |
| 228 | "; ADJCALLSTACKDOWN", |
| 229 | [(callseq_start imm:$amt)]>; |
| 230 | def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), |
| 231 | "; ADJCALLSTACKUP", |
| 232 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 233 | |
| 234 | def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS), |
| 235 | "UPDATE_VRSAVE $rD, $rS", []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 236 | } |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 237 | def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC", |
| 238 | [(set GPRC:$rD, (undef))]>; |
Chris Lattner | a17409d | 2006-03-19 05:43:01 +0000 | [diff] [blame] | 239 | def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; $rD = IMPLICIT_DEF_F8", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 240 | [(set F8RC:$rD, (undef))]>; |
Chris Lattner | a17409d | 2006-03-19 05:43:01 +0000 | [diff] [blame] | 241 | def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; $rD = IMPLICIT_DEF_F4", |
Chris Lattner | 6e61ca6 | 2005-10-25 21:03:41 +0000 | [diff] [blame] | 242 | [(set F4RC:$rD, (undef))]>; |
Chris Lattner | 528180e | 2006-03-19 06:10:09 +0000 | [diff] [blame] | 243 | def IMPLICIT_DEF_VRRC : Pseudo<(ops VRRC:$rD), "; $rD = IMPLICIT_DEF_VRRC", |
| 244 | [(set VRRC:$rD, (v4f32 (undef)))]>; |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 245 | |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 246 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 247 | // scheduler into a branch sequence. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 248 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 249 | PPC970_Single = 1 in { |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 250 | def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 251 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 252 | def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 253 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 254 | def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F, |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 255 | i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>; |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 256 | } |
| 257 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 258 | let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in { |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 259 | let isReturn = 1 in |
| 260 | def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 261 | def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>; |
Chris Lattner | 47f01f1 | 2005-09-08 19:50:41 +0000 | [diff] [blame] | 262 | } |
| 263 | |
Chris Lattner | 7a823bd | 2005-02-15 20:26:49 +0000 | [diff] [blame] | 264 | let Defs = [LR] in |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 265 | def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>, |
| 266 | PPC970_Unit_BRU; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 267 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 268 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, |
| 269 | noResults = 1, PPC970_Unit = 7 in { |
Nate Begeman | 81e8097 | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 270 | def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$true), |
Chris Lattner | 3075a4e | 2005-10-25 20:58:43 +0000 | [diff] [blame] | 271 | "; COND_BRANCH", []>; |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 272 | def B : IForm<18, 0, 0, (ops target:$dst), |
| 273 | "b $dst", BrB, |
| 274 | [(br bb:$dst)]>; |
Chris Lattner | dd99885 | 2004-11-22 23:07:01 +0000 | [diff] [blame] | 275 | |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 276 | // FIXME: 4*CR# needs to be added to the BI field! |
| 277 | // This will only work for CR0 as it stands now |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 278 | def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 279 | "blt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 280 | def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 281 | "ble $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 282 | def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 283 | "beq $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 284 | def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 285 | "bge $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 286 | def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 287 | "bgt $crS, $block", BrB>; |
Nate Begeman | 6718f11 | 2005-08-26 04:11:42 +0000 | [diff] [blame] | 288 | def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 289 | "bne $crS, $block", BrB>; |
Chris Lattner | 6df2507 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 290 | def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block), |
| 291 | "bun $crS, $block", BrB>; |
| 292 | def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block), |
| 293 | "bnu $crS, $block", BrB>; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 294 | } |
| 295 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 296 | let isCall = 1, noResults = 1, PPC970_Unit = 7, |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 297 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 298 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 299 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
Chris Lattner | be80fc8 | 2006-03-16 22:35:59 +0000 | [diff] [blame] | 300 | V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19, |
Chris Lattner | 1f24df6 | 2005-08-22 22:32:13 +0000 | [diff] [blame] | 301 | LR,CTR, |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 302 | CR0,CR1,CR5,CR6,CR7] in { |
| 303 | // Convenient aliases for call instructions |
Chris Lattner | 1e48478 | 2005-12-04 18:42:54 +0000 | [diff] [blame] | 304 | def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops), |
| 305 | "bl $func", BrB, []>; |
| 306 | def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops), |
| 307 | "bla $func", BrB, []>; |
Nate Begeman | 9e4dd9d | 2005-12-20 00:26:01 +0000 | [diff] [blame] | 308 | def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB, |
| 309 | []>; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 310 | } |
| 311 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 312 | // D-Form instructions. Most instructions that perform an operation on a |
| 313 | // register and an immediate are of this type. |
| 314 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 315 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 316 | def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src), |
| 317 | "lbz $rD, $src", LdStGeneral, |
| 318 | [(set GPRC:$rD, (zextload iaddr:$src, i8))]>; |
| 319 | def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src), |
| 320 | "lha $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 321 | [(set GPRC:$rD, (sextload iaddr:$src, i16))]>, |
| 322 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 323 | def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src), |
| 324 | "lhz $rD, $src", LdStGeneral, |
| 325 | [(set GPRC:$rD, (zextload iaddr:$src, i16))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 326 | def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src), |
| 327 | "lwz $rD, $src", LdStGeneral, |
| 328 | [(set GPRC:$rD, (load iaddr:$src))]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 329 | def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 330 | "lwzu $rD, $disp($rA)", LdStGeneral, |
| 331 | []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 332 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 333 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 334 | def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 335 | "addi $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 336 | [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 337 | def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 338 | "addic $rD, $rA, $imm", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 339 | [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>, |
| 340 | PPC970_DGroup_Cracked; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 341 | def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 342 | "addic. $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 343 | []>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 344 | def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 345 | "addis $rD, $rA, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 346 | [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 347 | def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 348 | "la $rD, $sym($rA)", IntGeneral, |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 349 | [(set GPRC:$rD, (add GPRC:$rA, |
| 350 | (PPClo tglobaladdr:$sym, 0)))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 351 | def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 352 | "mulli $rD, $rA, $imm", IntMulLI, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 353 | [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 354 | def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 355 | "subfic $rD, $rA, $imm", IntGeneral, |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 356 | [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>; |
Chris Lattner | bae5b3c | 2005-11-17 07:04:43 +0000 | [diff] [blame] | 357 | def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 358 | "li $rD, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 359 | [(set GPRC:$rD, immSExt16:$imm)]>; |
Nate Begeman | 2497e63 | 2005-07-21 20:44:43 +0000 | [diff] [blame] | 360 | def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 361 | "lis $rD, $imm", IntGeneral, |
Chris Lattner | 3e63ead | 2005-09-08 17:33:10 +0000 | [diff] [blame] | 362 | [(set GPRC:$rD, imm16Shifted:$imm)]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 363 | } |
| 364 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 365 | def STB : DForm_3<38, (ops GPRC:$rS, memri:$src), |
| 366 | "stb $rS, $src", LdStGeneral, |
| 367 | [(truncstore GPRC:$rS, iaddr:$src, i8)]>; |
| 368 | def STH : DForm_3<44, (ops GPRC:$rS, memri:$src), |
| 369 | "sth $rS, $src", LdStGeneral, |
| 370 | [(truncstore GPRC:$rS, iaddr:$src, i16)]>; |
| 371 | def STW : DForm_3<36, (ops GPRC:$rS, memri:$src), |
| 372 | "stw $rS, $src", LdStGeneral, |
| 373 | [(store GPRC:$rS, iaddr:$src)]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 374 | def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 375 | "stwu $rS, $disp($rA)", LdStGeneral, |
| 376 | []>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 377 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 378 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 379 | def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 380 | "andi. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 381 | [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>, |
| 382 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 383 | def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 384 | "andis. $dst, $src1, $src2", IntGeneral, |
Nate Begeman | 789fd42 | 2006-02-12 09:09:52 +0000 | [diff] [blame] | 385 | [(set GPRC:$dst, (and GPRC:$src1, imm16Shifted:$src2))]>, |
| 386 | isDOT; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 387 | def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 388 | "ori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 389 | [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 390 | def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 391 | "oris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 392 | [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 393 | def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 394 | "xori $dst, $src1, $src2", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 395 | [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 396 | def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 397 | "xoris $dst, $src1, $src2", IntGeneral, |
Chris Lattner | 4345a4a | 2005-09-14 20:53:05 +0000 | [diff] [blame] | 398 | [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>; |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 399 | def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral, |
| 400 | []>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 401 | def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 402 | "cmpi $crD, $L, $rA, $imm", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 403 | def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 404 | "cmpwi $crD, $rA, $imm", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 405 | def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 406 | "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 407 | def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 408 | "cmpli $dst, $size, $src1, $src2", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 409 | def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 410 | "cmplwi $dst, $src1, $src2", IntCompare>; |
Chris Lattner | 57226fb | 2005-04-19 04:59:28 +0000 | [diff] [blame] | 411 | def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 412 | "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 413 | } |
| 414 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 415 | def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src), |
| 416 | "lfs $rD, $src", LdStLFDU, |
| 417 | [(set F4RC:$rD, (load iaddr:$src))]>; |
| 418 | def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src), |
| 419 | "lfd $rD, $src", LdStLFD, |
| 420 | [(set F8RC:$rD, (load iaddr:$src))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 421 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 422 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 423 | def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst), |
| 424 | "stfs $rS, $dst", LdStUX, |
| 425 | [(store F4RC:$rS, iaddr:$dst)]>; |
| 426 | def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst), |
| 427 | "stfd $rS, $dst", LdStUX, |
| 428 | [(store F8RC:$rS, iaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 429 | } |
Nate Begeman | ed42853 | 2004-09-04 05:00:00 +0000 | [diff] [blame] | 430 | |
| 431 | // DS-Form instructions. Load/Store instructions available in PPC-64 |
| 432 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 433 | let isLoad = 1, PPC970_Unit = 2 in { |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 434 | def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 435 | "lwa $rT, $DS($rA)", LdStLWA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 436 | []>, isPPC64, PPC970_DGroup_Cracked; |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 437 | def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 438 | "ld $rT, $DS($rA)", LdStLD, |
| 439 | []>, isPPC64; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 440 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 441 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 841d12d | 2005-10-18 16:51:22 +0000 | [diff] [blame] | 442 | def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 443 | "std $rT, $DS($rA)", LdStSTD, |
| 444 | []>, isPPC64; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 445 | |
| 446 | // STD_32/STDX_32 - Just like STD/STDX, but uses a '32-bit' input register. |
| 447 | def STD_32 : DSForm_2<62, 0, (ops GPRC:$rT, memrix:$dst), |
| 448 | "std $rT, $dst", LdStSTD, |
| 449 | [(PPCstd_32 GPRC:$rT, ixaddr:$dst)]>, isPPC64; |
| 450 | def STDX_32 : XForm_8<31, 149, (ops GPRC:$rT, memrr:$dst), |
| 451 | "stdx $rT, $dst", LdStSTD, |
| 452 | [(PPCstd_32 GPRC:$rT, xaddr:$dst)]>, isPPC64, |
| 453 | PPC970_DGroup_Cracked; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 454 | } |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 455 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 456 | // X-Form instructions. Most instructions that perform an operation on a |
| 457 | // register and another register are of this type. |
| 458 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 459 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 460 | def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src), |
| 461 | "lbzx $rD, $src", LdStGeneral, |
| 462 | [(set GPRC:$rD, (zextload xaddr:$src, i8))]>; |
| 463 | def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src), |
| 464 | "lhax $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 465 | [(set GPRC:$rD, (sextload xaddr:$src, i16))]>, |
| 466 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 467 | def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src), |
| 468 | "lhzx $rD, $src", LdStGeneral, |
| 469 | [(set GPRC:$rD, (zextload xaddr:$src, i16))]>; |
| 470 | def LWAX : XForm_1<31, 341, (ops G8RC:$rD, memrr:$src), |
| 471 | "lwax $rD, $src", LdStLHA, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 472 | [(set G8RC:$rD, (sextload xaddr:$src, i32))]>, isPPC64, |
| 473 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 474 | def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src), |
| 475 | "lwzx $rD, $src", LdStGeneral, |
| 476 | [(set GPRC:$rD, (load xaddr:$src))]>; |
| 477 | def LDX : XForm_1<31, 21, (ops G8RC:$rD, memrr:$src), |
| 478 | "ldx $rD, $src", LdStLD, |
| 479 | [(set G8RC:$rD, (load xaddr:$src))]>, isPPC64; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 480 | def LVEBX: XForm_1<31, 7, (ops VRRC:$vD, memrr:$src), |
| 481 | "lvebx $vD, $src", LdStGeneral, |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 482 | []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 483 | def LVEHX: XForm_1<31, 39, (ops VRRC:$vD, memrr:$src), |
| 484 | "lvehx $vD, $src", LdStGeneral, |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 485 | []>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 486 | def LVEWX: XForm_1<31, 71, (ops VRRC:$vD, memrr:$src), |
| 487 | "lvewx $vD, $src", LdStGeneral, |
| 488 | [(set VRRC:$vD, (v4f32 (PPClve_x xoaddr:$src)))]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 489 | def LVX : XForm_1<31, 103, (ops VRRC:$vD, memrr:$src), |
| 490 | "lvx $vD, $src", LdStGeneral, |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 491 | [(set VRRC:$vD, (v4f32 (load xoaddr:$src)))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 492 | } |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 493 | def LVSL : XForm_1<31, 6, (ops VRRC:$vD, GPRC:$base, GPRC:$rA), |
| 494 | "lvsl $vD, $base, $rA", LdStGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 495 | []>, PPC970_Unit_LSU; |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 496 | def LVSR : XForm_1<31, 38, (ops VRRC:$vD, GPRC:$base, GPRC:$rA), |
| 497 | "lvsl $vD, $base, $rA", LdStGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 498 | []>, PPC970_Unit_LSU; |
| 499 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 500 | def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 501 | "nand $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 502 | [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 503 | def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 504 | "and $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 505 | [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 506 | def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 507 | "and. $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 508 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 509 | def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 510 | "andc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 511 | [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 512 | def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 513 | "or $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 514 | [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 515 | def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 516 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 517 | [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>; |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 518 | def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 519 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 520 | []>; |
| 521 | def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 522 | "or $rA, $rS, $rB", IntGeneral, |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 523 | []>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 524 | def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 525 | "nor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 526 | [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 527 | def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 528 | "or. $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 529 | []>, isDOT; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 530 | def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 531 | "orc $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 532 | [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>; |
| 533 | def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 534 | "eqv $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 535 | [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>; |
Chris Lattner | 7cd09cf | 2005-09-03 00:21:51 +0000 | [diff] [blame] | 536 | def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 537 | "xor $rA, $rS, $rB", IntGeneral, |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 538 | [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 539 | def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 540 | "sld $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 541 | [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 542 | def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 543 | "slw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 544 | [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 545 | def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 546 | "srd $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 547 | [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 548 | def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 549 | "srw $rA, $rS, $rB", IntGeneral, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 550 | [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>; |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 551 | def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 552 | "srad $rA, $rS, $rB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 553 | [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 554 | def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 555 | "sraw $rA, $rS, $rB", IntShift, |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 556 | [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 557 | } |
| 558 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 559 | def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst), |
| 560 | "stbx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 561 | [(truncstore GPRC:$rS, xaddr:$dst, i8)]>, |
| 562 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 563 | def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst), |
| 564 | "sthx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 565 | [(truncstore GPRC:$rS, xaddr:$dst, i16)]>, |
| 566 | PPC970_DGroup_Cracked; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 567 | def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst), |
| 568 | "stwx $rS, $dst", LdStGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 569 | [(store GPRC:$rS, xaddr:$dst)]>, |
| 570 | PPC970_DGroup_Cracked; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 571 | def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 572 | "stwux $rS, $rA, $rB", LdStGeneral, |
| 573 | []>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 574 | def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 575 | "stdx $rS, $rA, $rB", LdStSTD, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 576 | []>, isPPC64, PPC970_DGroup_Cracked; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 577 | def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 578 | "stdux $rS, $rA, $rB", LdStSTD, |
| 579 | []>, isPPC64; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 580 | def STVEBX: XForm_8<31, 135, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 581 | "stvebx $rS, $rA, $rB", LdStGeneral, |
| 582 | []>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 583 | def STVEHX: XForm_8<31, 167, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 584 | "stvehx $rS, $rA, $rB", LdStGeneral, |
| 585 | []>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 586 | def STVEWX: XForm_8<31, 199, (ops VRRC:$rS, GPRC:$rA, GPRC:$rB), |
Nate Begeman | 0976122 | 2005-12-09 23:54:18 +0000 | [diff] [blame] | 587 | "stvewx $rS, $rA, $rB", LdStGeneral, |
| 588 | []>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 589 | def STVX : XForm_8<31, 231, (ops VRRC:$rS, memrr:$dst), |
| 590 | "stvx $rS, $dst", LdStGeneral, |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 591 | [(store (v4f32 VRRC:$rS), xoaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 592 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 593 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 594 | def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 595 | "srawi $rA, $rS, $SH", IntShift, |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 596 | [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 597 | def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 598 | "cntlzw $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 599 | [(set GPRC:$rA, (ctlz GPRC:$rS))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 600 | def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 601 | "extsb $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 602 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>; |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 603 | def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 604 | "extsh $rA, $rS", IntGeneral, |
Chris Lattner | 6159fb2 | 2005-09-02 22:35:53 +0000 | [diff] [blame] | 605 | [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>; |
Nate Begeman | 01595c5 | 2005-11-26 22:39:34 +0000 | [diff] [blame] | 606 | def EXTSW : XForm_11<31, 986, (ops G8RC:$rA, G8RC:$rS), |
| 607 | "extsw $rA, $rS", IntGeneral, |
| 608 | [(set G8RC:$rA, (sext_inreg G8RC:$rS, i32))]>, isPPC64; |
Chris Lattner | ecfe55e | 2006-03-22 05:30:33 +0000 | [diff] [blame] | 609 | /// EXTSW_32 - Just like EXTSW, but works on '32-bit' registers. |
| 610 | def EXTSW_32 : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS), |
| 611 | "extsw $rA, $rS", IntGeneral, |
| 612 | [(set GPRC:$rA, (PPCextsw_32 GPRC:$rS))]>, isPPC64; |
| 613 | |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 614 | def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 615 | "cmp $crD, $long, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 616 | def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 617 | "cmpl $crD, $long, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 618 | def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 619 | "cmpw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 620 | def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 621 | "cmpd $crD, $rA, $rB", IntCompare>, isPPC64; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 622 | def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 623 | "cmplw $crD, $rA, $rB", IntCompare>; |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 624 | def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 625 | "cmpld $crD, $rA, $rB", IntCompare>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 626 | } |
| 627 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 628 | //def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 629 | // "fcmpo $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 630 | def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 631 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 632 | def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 633 | "fcmpu $crD, $fA, $fB", FPCompare>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 634 | } |
| 635 | let isLoad = 1, PPC970_Unit = 2 in { |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 636 | def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src), |
| 637 | "lfsx $frD, $src", LdStLFDU, |
| 638 | [(set F4RC:$frD, (load xaddr:$src))]>; |
| 639 | def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src), |
| 640 | "lfdx $frD, $src", LdStLFDU, |
| 641 | [(set F8RC:$frD, (load xaddr:$src))]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 642 | } |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 643 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 644 | def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 645 | "fcfid $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 646 | [(set F8RC:$frD, (PPCfcfid F8RC:$frB))]>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 647 | def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 648 | "fctidz $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 649 | [(set F8RC:$frD, (PPCfctidz F8RC:$frB))]>, isPPC64; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 650 | def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 651 | "fctiwz $frD, $frB", FPGeneral, |
Chris Lattner | e6115b3 | 2005-10-25 20:41:46 +0000 | [diff] [blame] | 652 | [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 653 | def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 654 | "frsp $frD, $frB", FPGeneral, |
Chris Lattner | 7cb6491 | 2005-10-14 04:55:50 +0000 | [diff] [blame] | 655 | [(set F4RC:$frD, (fround F8RC:$frB))]>; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 656 | def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 657 | "fsqrt $frD, $frB", FPSqrt, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 658 | [(set F8RC:$frD, (fsqrt F8RC:$frB))]>; |
| 659 | def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 660 | "fsqrts $frD, $frB", FPSqrt, |
Chris Lattner | e0b2e63 | 2005-10-15 21:44:15 +0000 | [diff] [blame] | 661 | [(set F4RC:$frD, (fsqrt F4RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 662 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 663 | |
| 664 | /// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending. |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 665 | /// |
| 666 | /// Note that these are defined as pseudo-ops on the PPC970 because they are |
Chris Lattner | 9d5da1d | 2006-03-24 07:12:19 +0000 | [diff] [blame] | 667 | /// often coalesced away and we don't want the dispatch group builder to think |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 668 | /// that they will fill slots (which could cause the load of a LSU reject to |
| 669 | /// sneak into a d-group with a store). |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 670 | def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 671 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 672 | []>, // (set F4RC:$frD, F4RC:$frB) |
| 673 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 674 | def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 675 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 676 | []>, // (set F8RC:$frD, F8RC:$frB) |
| 677 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 678 | def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 679 | "fmr $frD, $frB", FPGeneral, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 680 | [(set F8RC:$frD, (fextend F4RC:$frB))]>, |
| 681 | PPC970_Unit_Pseudo; |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 682 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 683 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 684 | // These are artificially split into two different forms, for 4/8 byte FP. |
| 685 | def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 686 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 687 | [(set F4RC:$frD, (fabs F4RC:$frB))]>; |
| 688 | def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 689 | "fabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 690 | [(set F8RC:$frD, (fabs F8RC:$frB))]>; |
| 691 | def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 692 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 693 | [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>; |
| 694 | def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 695 | "fnabs $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 696 | [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>; |
| 697 | def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 698 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 699 | [(set F4RC:$frD, (fneg F4RC:$frB))]>; |
| 700 | def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 701 | "fneg $frD, $frB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 702 | [(set F8RC:$frD, (fneg F8RC:$frB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 703 | } |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 704 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 705 | let isStore = 1, noResults = 1, PPC970_Unit = 2 in { |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 706 | def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst), |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 707 | "stfiwx $frS, $dst", LdStUX, |
Chris Lattner | 5126984 | 2006-03-01 05:50:56 +0000 | [diff] [blame] | 708 | [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>; |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 709 | def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst), |
| 710 | "stfsx $frS, $dst", LdStUX, |
| 711 | [(store F4RC:$frS, xaddr:$dst)]>; |
| 712 | def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst), |
| 713 | "stfdx $frS, $dst", LdStUX, |
| 714 | [(store F8RC:$frS, xaddr:$dst)]>; |
Nate Begeman | b816f02 | 2004-10-07 22:30:03 +0000 | [diff] [blame] | 715 | } |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 716 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 717 | // XL-Form instructions. condition register logical ops. |
| 718 | // |
Chris Lattner | e19d0b1 | 2005-04-19 04:51:30 +0000 | [diff] [blame] | 719 | def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 720 | "mcrf $BF, $BFA", BrMCR>, |
| 721 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 722 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 723 | // XFX-Form instructions. Instructions that deal with SPRs. |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 724 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 725 | def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>, |
| 726 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 727 | def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>, |
| 728 | PPC970_DGroup_First, PPC970_Unit_FXU; |
| 729 | |
| 730 | def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>, |
| 731 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 732 | def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>, |
| 733 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 734 | |
| 735 | // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like |
| 736 | // a GPR on the PPC970. As such, copies in and out have the same performance |
| 737 | // characteristics as an OR instruction. |
| 738 | def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), |
| 739 | "mtspr 256, $rS", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 740 | PPC970_DGroup_Single, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 741 | def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), |
| 742 | "mfspr $rT, 256", IntGeneral>, |
Nate Begeman | 133decd | 2006-03-15 05:25:05 +0000 | [diff] [blame] | 743 | PPC970_DGroup_First, PPC970_Unit_FXU; |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 744 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 745 | def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>, |
| 746 | PPC970_MicroCode, PPC970_Unit_CRU; |
Chris Lattner | 28b9cc2 | 2005-08-26 22:05:54 +0000 | [diff] [blame] | 747 | def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 748 | "mtcrf $FXM, $rS", BrMCRX>, |
| 749 | PPC970_MicroCode, PPC970_Unit_CRU; |
Nate Begeman | 7ac8e6b | 2005-11-29 22:42:50 +0000 | [diff] [blame] | 750 | def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM), |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 751 | "mfcr $rT, $FXM", SprMFCR>, |
| 752 | PPC970_DGroup_First, PPC970_Unit_CRU; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 753 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 754 | // XS-Form instructions. Just 'sradi' |
| 755 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 756 | let PPC970_Unit = 1 in { // FXU Operations. |
Chris Lattner | 883059f | 2005-04-19 05:15:18 +0000 | [diff] [blame] | 757 | def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 758 | "sradi $rA, $rS, $SH", IntRotateD>, isPPC64; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 759 | |
| 760 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 761 | // |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 762 | def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 763 | "add $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 764 | [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 765 | def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 766 | "add $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 767 | [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 768 | def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 769 | "addc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 770 | [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>, |
| 771 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 772 | def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 773 | "adde $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 774 | [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 775 | def DIVD : XOForm_1<31, 489, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 776 | "divd $rT, $rA, $rB", IntDivD, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 777 | [(set G8RC:$rT, (sdiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 778 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 779 | def DIVDU : XOForm_1<31, 457, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 780 | "divdu $rT, $rA, $rB", IntDivD, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 781 | [(set G8RC:$rT, (udiv G8RC:$rA, G8RC:$rB))]>, isPPC64, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 782 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 783 | def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 784 | "divw $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 785 | [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 786 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 787 | def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 788 | "divwu $rT, $rA, $rB", IntDivW, |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 789 | [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 790 | PPC970_DGroup_First, PPC970_DGroup_Cracked; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 791 | def MULHD : XOForm_1<31, 73, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 792 | "mulhd $rT, $rA, $rB", IntMulHW, |
| 793 | [(set G8RC:$rT, (mulhs G8RC:$rA, G8RC:$rB))]>; |
| 794 | def MULHDU : XOForm_1<31, 9, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
| 795 | "mulhdu $rT, $rA, $rB", IntMulHWU, |
| 796 | [(set G8RC:$rT, (mulhu G8RC:$rA, G8RC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 797 | def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 798 | "mulhw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 799 | [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 800 | def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 801 | "mulhwu $rT, $rA, $rB", IntMulHWU, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 802 | [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>; |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 803 | def MULLD : XOForm_1<31, 233, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 804 | "mulld $rT, $rA, $rB", IntMulHD, |
Nate Begeman | 12a9234 | 2005-10-20 07:51:08 +0000 | [diff] [blame] | 805 | [(set G8RC:$rT, (mul G8RC:$rA, G8RC:$rB))]>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 806 | def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 807 | "mullw $rT, $rA, $rB", IntMulHW, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 808 | [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 809 | def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 810 | "subf $rT, $rA, $rB", IntGeneral, |
Chris Lattner | 218a15d | 2005-09-02 21:18:00 +0000 | [diff] [blame] | 811 | [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 812 | def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 813 | "subfc $rT, $rA, $rB", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 814 | [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>, |
| 815 | PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 816 | def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 817 | "subfe $rT, $rA, $rB", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 818 | [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 819 | def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 820 | "addme $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 821 | [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 822 | def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 823 | "addze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 824 | [(set GPRC:$rT, (adde GPRC:$rA, 0))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 825 | def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 826 | "neg $rT, $rA", IntGeneral, |
Chris Lattner | d1cdc70 | 2005-09-08 17:01:54 +0000 | [diff] [blame] | 827 | [(set GPRC:$rT, (ineg GPRC:$rA))]>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 828 | def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA), |
| 829 | "subfme $rT, $rA", IntGeneral, |
| 830 | [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 831 | def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 832 | "subfze $rT, $rA", IntGeneral, |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 833 | [(set GPRC:$rT, (sube 0, GPRC:$rA))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 834 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 835 | |
| 836 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 837 | // this type. |
| 838 | // |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 839 | let PPC970_Unit = 3 in { // FPU Operations. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 840 | def FMADD : AForm_1<63, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 841 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 842 | "fmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 843 | [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 844 | F8RC:$FRB))]>, |
| 845 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 846 | def FMADDS : AForm_1<59, 29, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 847 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 848 | "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 849 | [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 850 | F4RC:$FRB))]>, |
| 851 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 852 | def FMSUB : AForm_1<63, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 853 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 854 | "fmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 855 | [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 856 | F8RC:$FRB))]>, |
| 857 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 858 | def FMSUBS : AForm_1<59, 28, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 859 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 860 | "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 861 | [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Evan Cheng | 8c75ef9 | 2005-12-14 22:07:12 +0000 | [diff] [blame] | 862 | F4RC:$FRB))]>, |
| 863 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 864 | def FNMADD : AForm_1<63, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 865 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 866 | "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 867 | [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 868 | F8RC:$FRB)))]>, |
| 869 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 870 | def FNMADDS : AForm_1<59, 31, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 871 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 872 | "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 873 | [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 874 | F4RC:$FRB)))]>, |
| 875 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 876 | def FNMSUB : AForm_1<63, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 877 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 878 | "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 879 | [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 880 | F8RC:$FRB)))]>, |
| 881 | Requires<[FPContractions]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 882 | def FNMSUBS : AForm_1<59, 30, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 883 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 884 | "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 885 | [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 886 | F4RC:$FRB)))]>, |
| 887 | Requires<[FPContractions]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 888 | // FSEL is artificially split into 4 and 8-byte forms for the result. To avoid |
| 889 | // having 4 of these, force the comparison to always be an 8-byte double (code |
| 890 | // should use an FMRSD if the input comparison value really wants to be a float) |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 891 | // and 4/8 byte forms for the result and operand type.. |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 892 | def FSELD : AForm_1<63, 23, |
| 893 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 894 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 895 | [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>; |
Chris Lattner | 43f07a4 | 2005-10-02 07:07:49 +0000 | [diff] [blame] | 896 | def FSELS : AForm_1<63, 23, |
Chris Lattner | 867940d | 2005-10-02 06:58:23 +0000 | [diff] [blame] | 897 | (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 898 | "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral, |
Chris Lattner | 9c73f09 | 2005-10-25 20:55:47 +0000 | [diff] [blame] | 899 | [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 900 | def FADD : AForm_2<63, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 901 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 902 | "fadd $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 903 | [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 904 | def FADDS : AForm_2<59, 21, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 905 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 906 | "fadds $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 907 | [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 908 | def FDIV : AForm_2<63, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 909 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 910 | "fdiv $FRT, $FRA, $FRB", FPDivD, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 911 | [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 912 | def FDIVS : AForm_2<59, 18, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 913 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 914 | "fdivs $FRT, $FRA, $FRB", FPDivS, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 915 | [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 916 | def FMUL : AForm_3<63, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 917 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 918 | "fmul $FRT, $FRA, $FRB", FPFused, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 919 | [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 920 | def FMULS : AForm_3<59, 25, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 921 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 922 | "fmuls $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 923 | [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 924 | def FSUB : AForm_2<63, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 925 | (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 926 | "fsub $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 927 | [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 928 | def FSUBS : AForm_2<59, 20, |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 929 | (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 930 | "fsubs $FRT, $FRA, $FRB", FPGeneral, |
Chris Lattner | dff06f4 | 2005-10-02 07:46:28 +0000 | [diff] [blame] | 931 | [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 932 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 933 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 934 | let PPC970_Unit = 1 in { // FXU Operations. |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 935 | // M-Form instructions. rotate and mask instructions. |
| 936 | // |
Chris Lattner | 043870d | 2005-09-09 18:17:41 +0000 | [diff] [blame] | 937 | let isTwoAddress = 1, isCommutable = 1 in { |
| 938 | // RLWIMI can be commuted if the rotate amount is zero. |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 939 | def RLWIMI : MForm_2<20, |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 940 | (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB, |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 941 | u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 942 | []>, PPC970_DGroup_Cracked; |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 943 | def RLDIMI : MDForm_1<30, 3, |
| 944 | (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 945 | "rldimi $rA, $rS, $SH, $MB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 946 | []>, isPPC64; |
Nate Begeman | 2d4c98d | 2004-10-16 20:43:38 +0000 | [diff] [blame] | 947 | } |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 948 | def RLWINM : MForm_2<21, |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 949 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 950 | "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 951 | []>; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 952 | def RLWINMo : MForm_2<21, |
Nate Begeman | 9f833d3 | 2005-04-12 00:10:02 +0000 | [diff] [blame] | 953 | (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 954 | "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral, |
Chris Lattner | fd97734 | 2006-03-13 05:15:10 +0000 | [diff] [blame] | 955 | []>, isDOT, PPC970_DGroup_Cracked; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 956 | def RLWNM : MForm_2<23, |
Nate Begeman | cd08e4c | 2005-04-09 20:09:12 +0000 | [diff] [blame] | 957 | (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 958 | "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 959 | []>; |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 960 | |
| 961 | // MD-Form instructions. 64 bit rotate instructions. |
| 962 | // |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 963 | def RLDICL : MDForm_1<30, 0, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 964 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 965 | "rldicl $rA, $rS, $SH, $MB", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 966 | []>, isPPC64; |
Chris Lattner | 14522e3 | 2005-04-19 05:21:30 +0000 | [diff] [blame] | 967 | def RLDICR : MDForm_1<30, 1, |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 968 | (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME), |
Jim Laskey | 5384214 | 2005-10-19 19:51:16 +0000 | [diff] [blame] | 969 | "rldicr $rA, $rS, $SH, $ME", IntRotateD, |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 970 | []>, isPPC64; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 971 | } |
Nate Begeman | cc8bd9c | 2004-08-31 02:28:08 +0000 | [diff] [blame] | 972 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 973 | |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 974 | let PPC970_Unit = 5 in { // VALU Operations. |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 975 | // VA-Form instructions. 3-input AltiVec ops. |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 976 | def VMADDFP : VAForm_1<46, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 977 | "vmaddfp $vD, $vA, $vC, $vB", VecFP, |
| 978 | [(set VRRC:$vD, (fadd (fmul VRRC:$vA, VRRC:$vC), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 979 | VRRC:$vB))]>, |
| 980 | Requires<[FPContractions]>; |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 981 | def VNMSUBFP: VAForm_1<47, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 982 | "vnmsubfp $vD, $vA, $vC, $vB", VecFP, |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 983 | [(set VRRC:$vD, (fneg (fsub (fmul VRRC:$vA, VRRC:$vC), |
| 984 | VRRC:$vB)))]>, |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 985 | Requires<[FPContractions]>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 986 | |
Chris Lattner | eb8b09f | 2006-03-22 01:44:36 +0000 | [diff] [blame] | 987 | def VPERM : VAForm_1<43, (ops VRRC:$vD, VRRC:$vA, VRRC:$vC, VRRC:$vB), |
Chris Lattner | 8edd11f | 2006-03-24 18:24:43 +0000 | [diff] [blame] | 988 | "vperm $vD, $vA, $vB, $vC", VecPerm, |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 989 | [(set VRRC:$vD, |
Chris Lattner | 8edd11f | 2006-03-24 18:24:43 +0000 | [diff] [blame] | 990 | (PPCvperm (v4f32 VRRC:$vA), VRRC:$vB, VRRC:$vC))]>; |
Chris Lattner | abdff1e | 2006-03-20 01:00:56 +0000 | [diff] [blame] | 991 | |
| 992 | |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 993 | // VX-Form instructions. AltiVec arithmetic ops. |
| 994 | def VADDFP : VXForm_1<10, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 995 | "vaddfp $vD, $vA, $vB", VecFP, |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 996 | [(set VRRC:$vD, (fadd VRRC:$vA, VRRC:$vB))]>; |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 997 | def VADDUWM : VXForm_1<128, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 998 | "vadduwm $vD, $vA, $vB", VecGeneral, |
Chris Lattner | 32f57d9 | 2006-03-20 17:51:58 +0000 | [diff] [blame] | 999 | [(set VRRC:$vD, (add (v4i32 VRRC:$vA), VRRC:$vB))]>; |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1000 | def VCFSX : VXForm_1<842, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1001 | "vcfsx $vD, $vB, $UIMM", VecFP, |
| 1002 | []>; |
| 1003 | def VCFUX : VXForm_1<778, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1004 | "vcfux $vD, $vB, $UIMM", VecFP, |
| 1005 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1006 | def VCTSXS : VXForm_1<970, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1007 | "vctsxs $vD, $vB, $UIMM", VecFP, |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1008 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1009 | def VCTUXS : VXForm_1<906, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1010 | "vctuxs $vD, $vB, $UIMM", VecFP, |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1011 | []>; |
Nate Begeman | 9b14f66 | 2005-11-29 08:04:45 +0000 | [diff] [blame] | 1012 | def VEXPTEFP : VXForm_2<394, (ops VRRC:$vD, VRRC:$vB), |
| 1013 | "vexptefp $vD, $vB", VecFP, |
| 1014 | []>; |
| 1015 | def VLOGEFP : VXForm_2<458, (ops VRRC:$vD, VRRC:$vB), |
| 1016 | "vlogefp $vD, $vB", VecFP, |
| 1017 | []>; |
| 1018 | def VMAXFP : VXForm_1<1034, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1019 | "vmaxfp $vD, $vA, $vB", VecFP, |
| 1020 | []>; |
| 1021 | def VMINFP : VXForm_1<1098, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1022 | "vminfp $vD, $vA, $vB", VecFP, |
| 1023 | []>; |
| 1024 | def VREFP : VXForm_2<266, (ops VRRC:$vD, VRRC:$vB), |
| 1025 | "vrefp $vD, $vB", VecFP, |
| 1026 | []>; |
| 1027 | def VRFIM : VXForm_2<714, (ops VRRC:$vD, VRRC:$vB), |
| 1028 | "vrfim $vD, $vB", VecFP, |
| 1029 | []>; |
| 1030 | def VRFIN : VXForm_2<522, (ops VRRC:$vD, VRRC:$vB), |
| 1031 | "vrfin $vD, $vB", VecFP, |
| 1032 | []>; |
| 1033 | def VRFIP : VXForm_2<650, (ops VRRC:$vD, VRRC:$vB), |
| 1034 | "vrfip $vD, $vB", VecFP, |
| 1035 | []>; |
| 1036 | def VRFIZ : VXForm_2<586, (ops VRRC:$vD, VRRC:$vB), |
| 1037 | "vrfiz $vD, $vB", VecFP, |
| 1038 | []>; |
| 1039 | def VRSQRTEFP : VXForm_2<330, (ops VRRC:$vD, VRRC:$vB), |
| 1040 | "vrsqrtefp $vD, $vB", VecFP, |
| 1041 | []>; |
| 1042 | def VSUBFP : VXForm_1<74, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1043 | "vsubfp $vD, $vA, $vB", VecFP, |
| 1044 | [(set VRRC:$vD, (fsub VRRC:$vA, VRRC:$vB))]>; |
Chris Lattner | 335fd3c | 2006-03-16 20:03:58 +0000 | [diff] [blame] | 1045 | def VOR : VXForm_1<1156, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1046 | "vor $vD, $vA, $vB", VecFP, |
| 1047 | []>; |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1048 | def VXOR : VXForm_1<1220, (ops VRRC:$vD, VRRC:$vA, VRRC:$vB), |
| 1049 | "vxor $vD, $vA, $vB", VecFP, |
| 1050 | []>; |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1051 | |
Chris Lattner | 08e25de | 2006-03-20 05:05:55 +0000 | [diff] [blame] | 1052 | def VSPLTB : VXForm_1<524, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1053 | "vspltb $vD, $vB, $UIMM", VecPerm, |
| 1054 | []>; |
Chris Lattner | 08e25de | 2006-03-20 05:05:55 +0000 | [diff] [blame] | 1055 | def VSPLTH : VXForm_1<588, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
Chris Lattner | 556aae0 | 2006-03-20 04:47:33 +0000 | [diff] [blame] | 1056 | "vsplth $vD, $vB, $UIMM", VecPerm, |
| 1057 | []>; |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1058 | |
Chris Lattner | dd4d2d0 | 2006-03-20 06:51:10 +0000 | [diff] [blame] | 1059 | def VSPLTW : VXForm_1<652, (ops VRRC:$vD, u5imm:$UIMM, VRRC:$vB), |
| 1060 | "vspltw $vD, $vB, $UIMM", VecPerm, |
Evan Cheng | e63d746 | 2006-03-20 08:14:16 +0000 | [diff] [blame] | 1061 | [(set VRRC:$vD, (vector_shuffle (v4f32 VRRC:$vB), (undef), |
| 1062 | VSPLT_shuffle_mask:$UIMM))]>; |
Chris Lattner | dd4d2d0 | 2006-03-20 06:51:10 +0000 | [diff] [blame] | 1063 | // FIXME: ALSO ADD SUPPORT FOR v4i32! |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1064 | |
| 1065 | // VX-Form Pseudo Instructions |
| 1066 | |
| 1067 | def V_SET0 : VXForm_setzero<1220, (ops VRRC:$vD), |
| 1068 | "vxor $vD, $vD, $vD", VecFP, |
Chris Lattner | 64b3a08 | 2006-03-24 07:48:08 +0000 | [diff] [blame] | 1069 | [(set VRRC:$vD, (v4f32 vecimm0))]>; |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 1070 | } |
Nate Begeman | e4f17a5 | 2005-11-23 05:29:52 +0000 | [diff] [blame] | 1071 | |
Chris Lattner | 3c0f9cc | 2006-03-20 06:15:45 +0000 | [diff] [blame] | 1072 | |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1073 | //===----------------------------------------------------------------------===// |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1074 | // DWARF Pseudo Instructions |
| 1075 | // |
| 1076 | |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1077 | def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file), |
| 1078 | "; .loc $file, $line, $col", |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1079 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
Jim Laskey | abf6d17 | 2006-01-05 01:25:28 +0000 | [diff] [blame] | 1080 | (i32 imm:$file))]>; |
| 1081 | |
| 1082 | def DWARF_LABEL : Pseudo<(ops i32imm:$id), |
| 1083 | "\nLdebug_loc$id:", |
| 1084 | [(dwarf_label (i32 imm:$id))]>; |
Jim Laskey | f5395ce | 2005-12-16 22:45:29 +0000 | [diff] [blame] | 1085 | |
| 1086 | //===----------------------------------------------------------------------===// |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1087 | // PowerPC Instruction Patterns |
| 1088 | // |
| 1089 | |
Chris Lattner | 30e21a4 | 2005-09-26 22:20:16 +0000 | [diff] [blame] | 1090 | // Arbitrary immediate support. Implement in terms of LIS/ORI. |
| 1091 | def : Pat<(i32 imm:$imm), |
| 1092 | (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>; |
Chris Lattner | 91da862 | 2005-09-28 17:13:15 +0000 | [diff] [blame] | 1093 | |
| 1094 | // Implement the 'not' operation with the NOR instruction. |
| 1095 | def NOT : Pat<(not GPRC:$in), |
| 1096 | (NOR GPRC:$in, GPRC:$in)>; |
| 1097 | |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1098 | // ADD an arbitrary immediate. |
| 1099 | def : Pat<(add GPRC:$in, imm:$imm), |
| 1100 | (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>; |
| 1101 | // OR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1102 | def : Pat<(or GPRC:$in, imm:$imm), |
| 1103 | (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Chris Lattner | 79d0e9f | 2005-09-28 23:07:13 +0000 | [diff] [blame] | 1104 | // XOR an arbitrary immediate. |
Chris Lattner | 2eb2517 | 2005-09-09 00:39:56 +0000 | [diff] [blame] | 1105 | def : Pat<(xor GPRC:$in, imm:$imm), |
| 1106 | (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>; |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1107 | // SUBFIC |
Nate Begeman | 79691bc | 2006-03-17 22:41:37 +0000 | [diff] [blame] | 1108 | def : Pat<(sub immSExt16:$imm, GPRC:$in), |
Nate Begeman | 551bf3f | 2006-02-17 05:43:56 +0000 | [diff] [blame] | 1109 | (SUBFIC GPRC:$in, imm:$imm)>; |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1110 | |
Chris Lattner | e5cf122 | 2006-01-09 23:20:37 +0000 | [diff] [blame] | 1111 | // Return void support. |
| 1112 | def : Pat<(ret), (BLR)>; |
| 1113 | |
| 1114 | // 64-bit support |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1115 | def : Pat<(i64 (zext GPRC:$in)), |
Chris Lattner | f6cd147 | 2005-10-19 04:32:04 +0000 | [diff] [blame] | 1116 | (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>; |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1117 | def : Pat<(i64 (anyext GPRC:$in)), |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1118 | (OR4To8 GPRC:$in, GPRC:$in)>; |
Nate Begeman | f492f99 | 2005-12-16 09:19:13 +0000 | [diff] [blame] | 1119 | def : Pat<(i32 (trunc G8RC:$in)), |
Chris Lattner | 8be1fa5 | 2005-10-19 01:38:02 +0000 | [diff] [blame] | 1120 | (OR8To4 G8RC:$in, G8RC:$in)>; |
| 1121 | |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1122 | // SHL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1123 | def : Pat<(shl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1124 | (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1125 | def : Pat<(shl G8RC:$in, (i64 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1126 | (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>; |
| 1127 | // SRL |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1128 | def : Pat<(srl GPRC:$in, (i32 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1129 | (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>; |
Chris Lattner | bd05982 | 2005-12-05 02:34:05 +0000 | [diff] [blame] | 1130 | def : Pat<(srl G8RC:$in, (i64 imm:$imm)), |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1131 | (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>; |
| 1132 | |
Nate Begeman | 35ef913 | 2006-01-11 21:21:00 +0000 | [diff] [blame] | 1133 | // ROTL |
| 1134 | def : Pat<(rotl GPRC:$in, GPRC:$sh), |
| 1135 | (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>; |
| 1136 | def : Pat<(rotl GPRC:$in, (i32 imm:$imm)), |
| 1137 | (RLWINM GPRC:$in, imm:$imm, 0, 31)>; |
| 1138 | |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1139 | // Hi and Lo for Darwin Global Addresses. |
Chris Lattner | d717b19 | 2005-12-11 07:45:47 +0000 | [diff] [blame] | 1140 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>; |
| 1141 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>; |
| 1142 | def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>; |
| 1143 | def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>; |
Chris Lattner | 490ad08 | 2005-11-17 17:52:01 +0000 | [diff] [blame] | 1144 | def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)), |
| 1145 | (ADDIS GPRC:$in, tglobaladdr:$g)>; |
Nate Begeman | 28a6b02 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 1146 | def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)), |
| 1147 | (ADDIS GPRC:$in, tconstpool:$g)>; |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 1148 | |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1149 | def : Pat<(fmul VRRC:$vA, VRRC:$vB), |
Chris Lattner | 8593f98 | 2006-03-21 00:51:38 +0000 | [diff] [blame] | 1150 | (VMADDFP VRRC:$vA, VRRC:$vB, (V_SET0))>; |
Nate Begeman | 3fb6877 | 2005-12-14 00:34:09 +0000 | [diff] [blame] | 1151 | |
Nate Begeman | a07da92 | 2005-12-14 22:54:33 +0000 | [diff] [blame] | 1152 | // Fused negative multiply subtract, alternate pattern |
| 1153 | def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)), |
| 1154 | (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>, |
| 1155 | Requires<[FPContractions]>; |
| 1156 | def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)), |
| 1157 | (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>, |
| 1158 | Requires<[FPContractions]>; |
| 1159 | |
Nate Begeman | 993aeb2 | 2005-12-13 22:55:22 +0000 | [diff] [blame] | 1160 | // Fused multiply add and multiply sub for packed float. These are represented |
| 1161 | // separately from the real instructions above, for operations that must have |
| 1162 | // the additional precision, such as Newton-Rhapson (used by divide, sqrt) |
| 1163 | def : Pat<(PPCvmaddfp VRRC:$A, VRRC:$B, VRRC:$C), |
| 1164 | (VMADDFP VRRC:$A, VRRC:$B, VRRC:$C)>; |
| 1165 | def : Pat<(PPCvnmsubfp VRRC:$A, VRRC:$B, VRRC:$C), |
| 1166 | (VNMSUBFP VRRC:$A, VRRC:$B, VRRC:$C)>; |
| 1167 | |
Chris Lattner | 4172b10 | 2005-12-06 02:10:38 +0000 | [diff] [blame] | 1168 | // Standard shifts. These are represented separately from the real shifts above |
| 1169 | // so that we can distinguish between shifts that allow 5-bit and 6-bit shift |
| 1170 | // amounts. |
| 1171 | def : Pat<(sra GPRC:$rS, GPRC:$rB), |
| 1172 | (SRAW GPRC:$rS, GPRC:$rB)>; |
| 1173 | def : Pat<(srl GPRC:$rS, GPRC:$rB), |
| 1174 | (SRW GPRC:$rS, GPRC:$rB)>; |
| 1175 | def : Pat<(shl GPRC:$rS, GPRC:$rB), |
| 1176 | (SLW GPRC:$rS, GPRC:$rB)>; |
| 1177 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 1178 | def : Pat<(i32 (zextload iaddr:$src, i1)), |
| 1179 | (LBZ iaddr:$src)>; |
| 1180 | def : Pat<(i32 (zextload xaddr:$src, i1)), |
| 1181 | (LBZX xaddr:$src)>; |
| 1182 | def : Pat<(i32 (extload iaddr:$src, i1)), |
| 1183 | (LBZ iaddr:$src)>; |
| 1184 | def : Pat<(i32 (extload xaddr:$src, i1)), |
| 1185 | (LBZX xaddr:$src)>; |
| 1186 | def : Pat<(i32 (extload iaddr:$src, i8)), |
| 1187 | (LBZ iaddr:$src)>; |
| 1188 | def : Pat<(i32 (extload xaddr:$src, i8)), |
| 1189 | (LBZX xaddr:$src)>; |
| 1190 | def : Pat<(i32 (extload iaddr:$src, i16)), |
| 1191 | (LHZ iaddr:$src)>; |
| 1192 | def : Pat<(i32 (extload xaddr:$src, i16)), |
| 1193 | (LHZX xaddr:$src)>; |
| 1194 | def : Pat<(f64 (extload iaddr:$src, f32)), |
| 1195 | (FMRSD (LFS iaddr:$src))>; |
| 1196 | def : Pat<(f64 (extload xaddr:$src, f32)), |
| 1197 | (FMRSD (LFSX xaddr:$src))>; |
| 1198 | |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1199 | def : Pat<(v4i32 (load xoaddr:$src)), |
| 1200 | (v4i32 (LVX xoaddr:$src))>; |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 1201 | def : Pat<(v16i8 (load xoaddr:$src)), |
| 1202 | (v16i8 (LVX xoaddr:$src))>; |
| 1203 | |
| 1204 | |
Chris Lattner | 32f57d9 | 2006-03-20 17:51:58 +0000 | [diff] [blame] | 1205 | def : Pat<(vector_shuffle (v4i32 VRRC:$vB), (undef), VSPLT_shuffle_mask:$UIMM), |
| 1206 | (v4i32 (VSPLTW VSPLT_shuffle_mask:$UIMM, VRRC:$vB))>; |
| 1207 | |
Chris Lattner | f1d0b2b | 2006-03-20 01:53:53 +0000 | [diff] [blame] | 1208 | def : Pat<(PPCvperm (v4i32 VRRC:$vA), VRRC:$vB, VRRC:$vC), |
| 1209 | (v4i32 (VPERM VRRC:$vA, VRRC:$vB, VRRC:$vC))>; |
| 1210 | |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1211 | def : Pat<(store (v4i32 VRRC:$rS), xoaddr:$dst), |
| 1212 | (STVX (v4i32 VRRC:$rS), xoaddr:$dst)>; |
Chris Lattner | b2177b9 | 2006-03-19 06:55:52 +0000 | [diff] [blame] | 1213 | def : Pat<(v4i32 (PPClve_x xoaddr:$src)), |
| 1214 | (v4i32 (LVEWX xoaddr:$src))>; |
Nate Begeman | b73628b | 2005-12-30 00:12:56 +0000 | [diff] [blame] | 1215 | |
Chris Lattner | 528180e | 2006-03-19 06:10:09 +0000 | [diff] [blame] | 1216 | def : Pat<(v4i32 (undef)), (v4i32 (IMPLICIT_DEF_VRRC))>; |
Chris Lattner | 64b3a08 | 2006-03-24 07:48:08 +0000 | [diff] [blame] | 1217 | def : Pat<(v4i32 vecimm0), (v4i32 (V_SET0))>; |
Chris Lattner | 528180e | 2006-03-19 06:10:09 +0000 | [diff] [blame] | 1218 | |
Chris Lattner | dc6af72 | 2006-03-23 19:54:27 +0000 | [diff] [blame] | 1219 | // bit_convert |
| 1220 | def : Pat<(v4i32 (bitconvert (v4f32 VRRC:$src))), (v4i32 VRRC:$src)>; |
| 1221 | def : Pat<(v4f32 (bitconvert (v4i32 VRRC:$src))), (v4f32 VRRC:$src)>; |
Chris Lattner | 335fd3c | 2006-03-16 20:03:58 +0000 | [diff] [blame] | 1222 | |
Chris Lattner | ea874f3 | 2005-09-24 00:41:58 +0000 | [diff] [blame] | 1223 | // Same as above, but using a temporary. FIXME: implement temporaries :) |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 1224 | /* |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 1225 | def : Pattern<(xor GPRC:$in, imm:$imm), |
| 1226 | [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))), |
| 1227 | (XORIS GPRC:$tmp, (HI16 imm:$imm))]>; |
Chris Lattner | 4ac85b3 | 2005-09-15 21:44:00 +0000 | [diff] [blame] | 1228 | */ |
Chris Lattner | c36d065 | 2005-09-14 18:18:39 +0000 | [diff] [blame] | 1229 | |